]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: Update DRIVER_DATE to 20140822
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
a0a18075
JB
359/*
360 * Make sure any device matches here are from most specific to most
361 * general. For example, since the Quanta match is based on the subsystem
362 * and subvendor IDs, we need it to come before the more general IVB
363 * PCI ID matches, otherwise we'll use the wrong info struct above.
364 */
365#define INTEL_PCI_IDS \
366 INTEL_I830_IDS(&intel_i830_info), \
367 INTEL_I845G_IDS(&intel_845g_info), \
368 INTEL_I85X_IDS(&intel_i85x_info), \
369 INTEL_I865G_IDS(&intel_i865g_info), \
370 INTEL_I915G_IDS(&intel_i915g_info), \
371 INTEL_I915GM_IDS(&intel_i915gm_info), \
372 INTEL_I945G_IDS(&intel_i945g_info), \
373 INTEL_I945GM_IDS(&intel_i945gm_info), \
374 INTEL_I965G_IDS(&intel_i965g_info), \
375 INTEL_G33_IDS(&intel_g33_info), \
376 INTEL_I965GM_IDS(&intel_i965gm_info), \
377 INTEL_GM45_IDS(&intel_gm45_info), \
378 INTEL_G45_IDS(&intel_g45_info), \
379 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
380 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
381 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
382 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
383 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
384 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
385 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
386 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
387 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
388 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
389 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 390 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
391 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
392 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
393 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7
VS
394 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
395 INTEL_CHV_IDS(&intel_cherryview_info)
a0a18075 396
6103da0d 397static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 398 INTEL_PCI_IDS,
49ae35f2 399 {0, 0, 0}
1da177e4
LT
400};
401
79e53945
JB
402#if defined(CONFIG_DRM_I915_KMS)
403MODULE_DEVICE_TABLE(pci, pciidlist);
404#endif
405
0206e353 406void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 409 struct pci_dev *pch = NULL;
3bad0781 410
ce1bb329
BW
411 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
412 * (which really amounts to a PCH but no South Display).
413 */
414 if (INTEL_INFO(dev)->num_pipes == 0) {
415 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
416 return;
417 }
418
3bad0781
ZW
419 /*
420 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
421 * make graphics device passthrough work easy for VMM, that only
422 * need to expose ISA bridge to let driver know the real hardware
423 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
424 *
425 * In some virtualized environments (e.g. XEN), there is irrelevant
426 * ISA bridge in the system. To work reliably, we should scan trhough
427 * all the ISA bridge devices and check for the first match, instead
428 * of only checking the first one.
3bad0781 429 */
bcdb72ac 430 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 431 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 432 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 433 dev_priv->pch_id = id;
3bad0781 434
90711d50
JB
435 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_IBX;
437 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 438 WARN_ON(!IS_GEN5(dev));
90711d50 439 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
440 dev_priv->pch_type = PCH_CPT;
441 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 442 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
443 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
444 /* PantherPoint is CPT compatible */
445 dev_priv->pch_type = PCH_CPT;
492ab669 446 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 447 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
448 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_LPT;
450 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 451 WARN_ON(!IS_HASWELL(dev));
08e1413d 452 WARN_ON(IS_ULT(dev));
018f52c9
PZ
453 } else if (IS_BROADWELL(dev)) {
454 dev_priv->pch_type = PCH_LPT;
455 dev_priv->pch_id =
456 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
457 DRM_DEBUG_KMS("This is Broadwell, assuming "
458 "LynxPoint LP PCH\n");
e76e0634
BW
459 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
460 dev_priv->pch_type = PCH_LPT;
461 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
462 WARN_ON(!IS_HASWELL(dev));
463 WARN_ON(!IS_ULT(dev));
bcdb72ac
ID
464 } else
465 continue;
466
6a9c4b35 467 break;
3bad0781 468 }
3bad0781 469 }
6a9c4b35 470 if (!pch)
bcdb72ac
ID
471 DRM_DEBUG_KMS("No PCH found.\n");
472
473 pci_dev_put(pch);
3bad0781
ZW
474}
475
2911a35b
BW
476bool i915_semaphore_is_enabled(struct drm_device *dev)
477{
478 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 479 return false;
2911a35b 480
d330a953
JN
481 if (i915.semaphores >= 0)
482 return i915.semaphores;
2911a35b 483
71386ef9
OM
484 /* TODO: make semaphores and Execlists play nicely together */
485 if (i915.enable_execlists)
486 return false;
487
be71eabe
RV
488 /* Until we get further testing... */
489 if (IS_GEN8(dev))
490 return false;
491
59de3295 492#ifdef CONFIG_INTEL_IOMMU
2911a35b 493 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
494 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
495 return false;
496#endif
2911a35b 497
a08acaf2 498 return true;
2911a35b
BW
499}
500
ebc32824
SK
501
502static int intel_suspend_complete(struct drm_i915_private *dev_priv);
016970be
SK
503static int intel_resume_prepare(struct drm_i915_private *dev_priv,
504 bool rpm_resume);
ebc32824 505
84b79f8d 506static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 507{
61caf87c 508 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 509 struct drm_crtc *crtc;
e5747e3a 510 pci_power_t opregion_target_state;
61caf87c 511
b8efb17b
ZR
512 /* ignore lid events during suspend */
513 mutex_lock(&dev_priv->modeset_restore_lock);
514 dev_priv->modeset_restore = MODESET_SUSPENDED;
515 mutex_unlock(&dev_priv->modeset_restore_lock);
516
c67a470b
PZ
517 /* We do a lot of poking in a lot of registers, make sure they work
518 * properly. */
da7e29bd 519 intel_display_set_init_power(dev_priv, true);
cb10799c 520
5bcf719b
DA
521 drm_kms_helper_poll_disable(dev);
522
ba8bbcf6 523 pci_save_state(dev->pdev);
ba8bbcf6 524
5669fcac 525 /* If KMS is active, we do the leavevt stuff here */
226485e9 526 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
527 int error;
528
45c5f202 529 error = i915_gem_suspend(dev);
84b79f8d 530 if (error) {
226485e9 531 dev_err(&dev->pdev->dev,
84b79f8d
RW
532 "GEM idle failed, resume might fail\n");
533 return error;
534 }
a261b246 535
24576d23
JB
536 /*
537 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 538 * for _thaw. Also, power gate the CRTC power wells.
24576d23 539 */
6e9f798d 540 drm_modeset_lock_all(dev);
b04c5bd6
BF
541 for_each_crtc(dev, crtc)
542 intel_crtc_control(crtc, false);
6e9f798d 543 drm_modeset_unlock_all(dev);
7d708ee4 544
0e32b39c 545 intel_dp_mst_suspend(dev);
09b64267
DA
546
547 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
548
0e32b39c
DA
549 intel_runtime_pm_disable_interrupts(dev);
550
09b64267
DA
551 intel_suspend_gt_powersave(dev);
552
7d708ee4 553 intel_modeset_suspend_hw(dev);
5669fcac
JB
554 }
555
828c7908
BW
556 i915_gem_suspend_gtt_mappings(dev);
557
9e06dd39
JB
558 i915_save_state(dev);
559
95fa2eee
ID
560 opregion_target_state = PCI_D3cold;
561#if IS_ENABLED(CONFIG_ACPI_SLEEP)
562 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 563 opregion_target_state = PCI_D1;
95fa2eee 564#endif
e5747e3a
JB
565 intel_opregion_notify_adapter(dev, opregion_target_state);
566
156c7ca0 567 intel_uncore_forcewake_reset(dev, false);
44834a67 568 intel_opregion_fini(dev);
8ee1c3db 569
82e3b8c1 570 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 571
62d5d69b
MK
572 dev_priv->suspend_count++;
573
85e90679
KCA
574 intel_display_set_init_power(dev_priv, false);
575
61caf87c 576 return 0;
84b79f8d
RW
577}
578
6a9ee8af 579int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
580{
581 int error;
582
583 if (!dev || !dev->dev_private) {
584 DRM_ERROR("dev: %p\n", dev);
585 DRM_ERROR("DRM not initialized, aborting suspend.\n");
586 return -ENODEV;
587 }
588
589 if (state.event == PM_EVENT_PRETHAW)
590 return 0;
591
5bcf719b
DA
592
593 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
594 return 0;
6eecba33 595
84b79f8d
RW
596 error = i915_drm_freeze(dev);
597 if (error)
598 return error;
599
b932ccb5
DA
600 if (state.event == PM_EVENT_SUSPEND) {
601 /* Shut down the device */
602 pci_disable_device(dev->pdev);
603 pci_set_power_state(dev->pdev, PCI_D3hot);
604 }
ba8bbcf6
JB
605
606 return 0;
607}
608
76c4b250 609static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 610{
5669fcac 611 struct drm_i915_private *dev_priv = dev->dev_private;
016970be 612 int ret;
8ee1c3db 613
016970be
SK
614 ret = intel_resume_prepare(dev_priv, false);
615 if (ret)
616 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
8abdc179 617
10018603 618 intel_uncore_early_sanitize(dev, true);
9d49c0ef 619 intel_uncore_sanitize(dev);
76c4b250
ID
620 intel_power_domains_init_hw(dev_priv);
621
016970be 622 return ret;
76c4b250
ID
623}
624
625static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
626{
627 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
628
629 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
630 restore_gtt_mappings) {
631 mutex_lock(&dev->struct_mutex);
632 i915_gem_restore_gtt_mappings(dev);
633 mutex_unlock(&dev->struct_mutex);
634 }
635
61caf87c 636 i915_restore_state(dev);
44834a67 637 intel_opregion_setup(dev);
61caf87c 638
5669fcac
JB
639 /* KMS EnterVT equivalent */
640 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 641 intel_init_pch_refclk(dev);
754970ee 642 drm_mode_config_reset(dev);
1833b134 643
5669fcac 644 mutex_lock(&dev->struct_mutex);
074c6ada
CW
645 if (i915_gem_init_hw(dev)) {
646 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
647 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
648 }
5669fcac 649 mutex_unlock(&dev->struct_mutex);
226485e9 650
e11aa362 651 intel_runtime_pm_restore_interrupts(dev);
15239099 652
1833b134 653 intel_modeset_init_hw(dev);
24576d23 654
0e32b39c
DA
655 {
656 unsigned long irqflags;
657 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
658 if (dev_priv->display.hpd_irq_setup)
659 dev_priv->display.hpd_irq_setup(dev);
660 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
661 }
662
663 intel_dp_mst_resume(dev);
24576d23
JB
664 drm_modeset_lock_all(dev);
665 intel_modeset_setup_hw_state(dev, true);
666 drm_modeset_unlock_all(dev);
15239099
DV
667
668 /*
669 * ... but also need to make sure that hotplug processing
670 * doesn't cause havoc. Like in the driver load code we don't
671 * bother with the tiny race here where we might loose hotplug
672 * notifications.
673 * */
20afbda2 674 intel_hpd_init(dev);
bb60b969 675 /* Config may have changed between suspend and resume */
1ff74cf1 676 drm_helper_hpd_irq_event(dev);
d5bb081b 677 }
1daed3fb 678
44834a67
CW
679 intel_opregion_init(dev);
680
82e3b8c1 681 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 682
b8efb17b
ZR
683 mutex_lock(&dev_priv->modeset_restore_lock);
684 dev_priv->modeset_restore = MODESET_DONE;
685 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 686
e5747e3a
JB
687 intel_opregion_notify_adapter(dev, PCI_D0);
688
074c6ada 689 return 0;
84b79f8d
RW
690}
691
1abd02e2
JB
692static int i915_drm_thaw(struct drm_device *dev)
693{
7f16e5c1 694 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 695 i915_check_and_clear_faults(dev);
1abd02e2 696
9d49c0ef 697 return __i915_drm_thaw(dev, true);
84b79f8d
RW
698}
699
76c4b250 700static int i915_resume_early(struct drm_device *dev)
84b79f8d 701{
5bcf719b
DA
702 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
703 return 0;
704
76c4b250
ID
705 /*
706 * We have a resume ordering issue with the snd-hda driver also
707 * requiring our device to be power up. Due to the lack of a
708 * parent/child relationship we currently solve this with an early
709 * resume hook.
710 *
711 * FIXME: This should be solved with a special hdmi sink device or
712 * similar so that power domains can be employed.
713 */
84b79f8d
RW
714 if (pci_enable_device(dev->pdev))
715 return -EIO;
716
717 pci_set_master(dev->pdev);
718
76c4b250
ID
719 return i915_drm_thaw_early(dev);
720}
721
722int i915_resume(struct drm_device *dev)
723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
725 int ret;
726
1abd02e2
JB
727 /*
728 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
729 * earlier) need to restore the GTT mappings since the BIOS might clear
730 * all our scratch PTEs.
1abd02e2 731 */
9d49c0ef 732 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
733 if (ret)
734 return ret;
735
736 drm_kms_helper_poll_enable(dev);
737 return 0;
ba8bbcf6
JB
738}
739
76c4b250
ID
740static int i915_resume_legacy(struct drm_device *dev)
741{
742 i915_resume_early(dev);
743 i915_resume(dev);
744
745 return 0;
746}
747
11ed50ec 748/**
f3953dcb 749 * i915_reset - reset chip after a hang
11ed50ec 750 * @dev: drm device to reset
11ed50ec
BG
751 *
752 * Reset the chip. Useful if a hang is detected. Returns zero on successful
753 * reset or otherwise an error code.
754 *
755 * Procedure is fairly simple:
756 * - reset the chip using the reset reg
757 * - re-init context state
758 * - re-init hardware status page
759 * - re-init ring buffer
760 * - re-init interrupt state
761 * - re-init display
762 */
d4b8bb2a 763int i915_reset(struct drm_device *dev)
11ed50ec 764{
50227e1c 765 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 766 bool simulated;
0573ed4a 767 int ret;
11ed50ec 768
d330a953 769 if (!i915.reset)
d78cb50b
CW
770 return 0;
771
d54a02c0 772 mutex_lock(&dev->struct_mutex);
11ed50ec 773
069efc1d 774 i915_gem_reset(dev);
77f01230 775
2e7c8ee7
CW
776 simulated = dev_priv->gpu_error.stop_rings != 0;
777
be62acb4
MK
778 ret = intel_gpu_reset(dev);
779
780 /* Also reset the gpu hangman. */
781 if (simulated) {
782 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
783 dev_priv->gpu_error.stop_rings = 0;
784 if (ret == -ENODEV) {
f2d91a2c
DV
785 DRM_INFO("Reset not implemented, but ignoring "
786 "error for simulated gpu hangs\n");
be62acb4
MK
787 ret = 0;
788 }
2e7c8ee7 789 }
be62acb4 790
0573ed4a 791 if (ret) {
f2d91a2c 792 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 793 mutex_unlock(&dev->struct_mutex);
f803aa55 794 return ret;
11ed50ec
BG
795 }
796
797 /* Ok, now get things going again... */
798
799 /*
800 * Everything depends on having the GTT running, so we need to start
801 * there. Fortunately we don't need to do this unless we reset the
802 * chip at a PCI level.
803 *
804 * Next we need to restore the context, but we don't use those
805 * yet either...
806 *
807 * Ring buffer needs to be re-initialized in the KMS case, or if X
808 * was running at the time of the reset (i.e. we weren't VT
809 * switched away).
810 */
811 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 812 !dev_priv->ums.mm_suspended) {
db1b76ca 813 dev_priv->ums.mm_suspended = 0;
75a6898f 814
3d57e5bd 815 ret = i915_gem_init_hw(dev);
8e88a2bd 816 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
817 if (ret) {
818 DRM_ERROR("Failed hw init on reset %d\n", ret);
819 return ret;
820 }
f817586c 821
e090c53b 822 /*
78ad455f
DV
823 * FIXME: This races pretty badly against concurrent holders of
824 * ring interrupts. This is possible since we've started to drop
825 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 826 */
dd0a1aa1 827
78ad455f
DV
828 /*
829 * rps/rc6 re-init is necessary to restore state lost after the
830 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 831 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
832 * of re-init after reset.
833 */
dc1d0136 834 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 835 intel_reset_gt_powersave(dev);
dd0a1aa1 836
20afbda2 837 intel_hpd_init(dev);
bcbc324a
DV
838 } else {
839 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
840 }
841
11ed50ec
BG
842 return 0;
843}
844
56550d94 845static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 846{
01a06850
DV
847 struct intel_device_info *intel_info =
848 (struct intel_device_info *) ent->driver_data;
849
d330a953 850 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
851 DRM_INFO("This hardware requires preliminary hardware support.\n"
852 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
853 return -ENODEV;
854 }
855
5fe49d86
CW
856 /* Only bind to function 0 of the device. Early generations
857 * used function 1 as a placeholder for multi-head. This causes
858 * us confusion instead, especially on the systems where both
859 * functions have the same PCI-ID!
860 */
861 if (PCI_FUNC(pdev->devfn))
862 return -ENODEV;
863
24986ee0 864 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 865
dcdb1674 866 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
867}
868
869static void
870i915_pci_remove(struct pci_dev *pdev)
871{
872 struct drm_device *dev = pci_get_drvdata(pdev);
873
874 drm_put_dev(dev);
875}
876
84b79f8d 877static int i915_pm_suspend(struct device *dev)
112b715e 878{
84b79f8d
RW
879 struct pci_dev *pdev = to_pci_dev(dev);
880 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 881
84b79f8d
RW
882 if (!drm_dev || !drm_dev->dev_private) {
883 dev_err(dev, "DRM not initialized, aborting suspend.\n");
884 return -ENODEV;
885 }
112b715e 886
5bcf719b
DA
887 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
888 return 0;
889
76c4b250
ID
890 return i915_drm_freeze(drm_dev);
891}
892
893static int i915_pm_suspend_late(struct device *dev)
894{
895 struct pci_dev *pdev = to_pci_dev(dev);
896 struct drm_device *drm_dev = pci_get_drvdata(pdev);
8abdc179 897 struct drm_i915_private *dev_priv = drm_dev->dev_private;
016970be 898 int ret;
76c4b250
ID
899
900 /*
901 * We have a suspedn ordering issue with the snd-hda driver also
902 * requiring our device to be power up. Due to the lack of a
903 * parent/child relationship we currently solve this with an late
904 * suspend hook.
905 *
906 * FIXME: This should be solved with a special hdmi sink device or
907 * similar so that power domains can be employed.
908 */
909 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
910 return 0;
112b715e 911
016970be 912 ret = intel_suspend_complete(dev_priv);
8abdc179 913
016970be
SK
914 if (ret)
915 DRM_ERROR("Suspend complete failed: %d\n", ret);
916 else {
917 pci_disable_device(pdev);
918 pci_set_power_state(pdev, PCI_D3hot);
919 }
cbda12d7 920
016970be 921 return ret;
cbda12d7
ZW
922}
923
76c4b250
ID
924static int i915_pm_resume_early(struct device *dev)
925{
926 struct pci_dev *pdev = to_pci_dev(dev);
927 struct drm_device *drm_dev = pci_get_drvdata(pdev);
928
929 return i915_resume_early(drm_dev);
930}
931
84b79f8d 932static int i915_pm_resume(struct device *dev)
cbda12d7 933{
84b79f8d
RW
934 struct pci_dev *pdev = to_pci_dev(dev);
935 struct drm_device *drm_dev = pci_get_drvdata(pdev);
936
937 return i915_resume(drm_dev);
cbda12d7
ZW
938}
939
84b79f8d 940static int i915_pm_freeze(struct device *dev)
cbda12d7 941{
84b79f8d
RW
942 struct pci_dev *pdev = to_pci_dev(dev);
943 struct drm_device *drm_dev = pci_get_drvdata(pdev);
944
945 if (!drm_dev || !drm_dev->dev_private) {
946 dev_err(dev, "DRM not initialized, aborting suspend.\n");
947 return -ENODEV;
948 }
949
950 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
951}
952
76c4b250
ID
953static int i915_pm_thaw_early(struct device *dev)
954{
955 struct pci_dev *pdev = to_pci_dev(dev);
956 struct drm_device *drm_dev = pci_get_drvdata(pdev);
957
958 return i915_drm_thaw_early(drm_dev);
959}
960
84b79f8d 961static int i915_pm_thaw(struct device *dev)
cbda12d7 962{
84b79f8d
RW
963 struct pci_dev *pdev = to_pci_dev(dev);
964 struct drm_device *drm_dev = pci_get_drvdata(pdev);
965
966 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
967}
968
84b79f8d 969static int i915_pm_poweroff(struct device *dev)
cbda12d7 970{
84b79f8d
RW
971 struct pci_dev *pdev = to_pci_dev(dev);
972 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 973
61caf87c 974 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
975}
976
ebc32824 977static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 978{
414de7a0 979 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
980
981 return 0;
97bea207
PZ
982}
983
016970be
SK
984static int snb_resume_prepare(struct drm_i915_private *dev_priv,
985 bool rpm_resume)
9a952a0d
PZ
986{
987 struct drm_device *dev = dev_priv->dev;
988
016970be
SK
989 if (rpm_resume)
990 intel_init_pch_refclk(dev);
0ab9cfeb
ID
991
992 return 0;
9a952a0d
PZ
993}
994
016970be
SK
995static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
996 bool rpm_resume)
97bea207 997{
414de7a0 998 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
999
1000 return 0;
97bea207
PZ
1001}
1002
ddeea5b0
ID
1003/*
1004 * Save all Gunit registers that may be lost after a D3 and a subsequent
1005 * S0i[R123] transition. The list of registers needing a save/restore is
1006 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1007 * registers in the following way:
1008 * - Driver: saved/restored by the driver
1009 * - Punit : saved/restored by the Punit firmware
1010 * - No, w/o marking: no need to save/restore, since the register is R/O or
1011 * used internally by the HW in a way that doesn't depend
1012 * keeping the content across a suspend/resume.
1013 * - Debug : used for debugging
1014 *
1015 * We save/restore all registers marked with 'Driver', with the following
1016 * exceptions:
1017 * - Registers out of use, including also registers marked with 'Debug'.
1018 * These have no effect on the driver's operation, so we don't save/restore
1019 * them to reduce the overhead.
1020 * - Registers that are fully setup by an initialization function called from
1021 * the resume path. For example many clock gating and RPS/RC6 registers.
1022 * - Registers that provide the right functionality with their reset defaults.
1023 *
1024 * TODO: Except for registers that based on the above 3 criteria can be safely
1025 * ignored, we save/restore all others, practically treating the HW context as
1026 * a black-box for the driver. Further investigation is needed to reduce the
1027 * saved/restored registers even further, by following the same 3 criteria.
1028 */
1029static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1030{
1031 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1032 int i;
1033
1034 /* GAM 0x4000-0x4770 */
1035 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1036 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1037 s->arb_mode = I915_READ(ARB_MODE);
1038 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1039 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1040
1041 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1042 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1043
1044 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1045 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1046
1047 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1048 s->ecochk = I915_READ(GAM_ECOCHK);
1049 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1050 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1051
1052 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1053
1054 /* MBC 0x9024-0x91D0, 0x8500 */
1055 s->g3dctl = I915_READ(VLV_G3DCTL);
1056 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1057 s->mbctl = I915_READ(GEN6_MBCTL);
1058
1059 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1060 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1061 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1062 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1063 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1064 s->rstctl = I915_READ(GEN6_RSTCTL);
1065 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1066
1067 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1068 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1069 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1070 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1071 s->ecobus = I915_READ(ECOBUS);
1072 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1073 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1074 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1075 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1076 s->rcedata = I915_READ(VLV_RCEDATA);
1077 s->spare2gh = I915_READ(VLV_SPAREG2H);
1078
1079 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1080 s->gt_imr = I915_READ(GTIMR);
1081 s->gt_ier = I915_READ(GTIER);
1082 s->pm_imr = I915_READ(GEN6_PMIMR);
1083 s->pm_ier = I915_READ(GEN6_PMIER);
1084
1085 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1086 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1087
1088 /* GT SA CZ domain, 0x100000-0x138124 */
1089 s->tilectl = I915_READ(TILECTL);
1090 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1091 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1092 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1093 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1094
1095 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1096 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1097 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1098 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1099
1100 /*
1101 * Not saving any of:
1102 * DFT, 0x9800-0x9EC0
1103 * SARB, 0xB000-0xB1FC
1104 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1105 * PCI CFG
1106 */
1107}
1108
1109static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1110{
1111 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1112 u32 val;
1113 int i;
1114
1115 /* GAM 0x4000-0x4770 */
1116 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1117 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1118 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1119 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1120 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1121
1122 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1123 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1124
1125 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1126 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1127
1128 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1129 I915_WRITE(GAM_ECOCHK, s->ecochk);
1130 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1131 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1132
1133 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1134
1135 /* MBC 0x9024-0x91D0, 0x8500 */
1136 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1137 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1138 I915_WRITE(GEN6_MBCTL, s->mbctl);
1139
1140 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1141 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1142 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1143 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1144 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1145 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1146 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1147
1148 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1149 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1150 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1151 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1152 I915_WRITE(ECOBUS, s->ecobus);
1153 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1154 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1155 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1156 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1157 I915_WRITE(VLV_RCEDATA, s->rcedata);
1158 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1159
1160 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1161 I915_WRITE(GTIMR, s->gt_imr);
1162 I915_WRITE(GTIER, s->gt_ier);
1163 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1164 I915_WRITE(GEN6_PMIER, s->pm_ier);
1165
1166 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1167 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1168
1169 /* GT SA CZ domain, 0x100000-0x138124 */
1170 I915_WRITE(TILECTL, s->tilectl);
1171 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1172 /*
1173 * Preserve the GT allow wake and GFX force clock bit, they are not
1174 * be restored, as they are used to control the s0ix suspend/resume
1175 * sequence by the caller.
1176 */
1177 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1178 val &= VLV_GTLC_ALLOWWAKEREQ;
1179 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1180 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1181
1182 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1183 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1184 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1185 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1186
1187 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1188
1189 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1190 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1191 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1192 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1193}
1194
650ad970
ID
1195int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1196{
1197 u32 val;
1198 int err;
1199
1200 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1201 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1202
1203#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1204 /* Wait for a previous force-off to settle */
1205 if (force_on) {
8d4eee9c 1206 err = wait_for(!COND, 20);
650ad970
ID
1207 if (err) {
1208 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1209 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1210 return err;
1211 }
1212 }
1213
1214 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1215 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1216 if (force_on)
1217 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1218 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1219
1220 if (!force_on)
1221 return 0;
1222
8d4eee9c 1223 err = wait_for(COND, 20);
650ad970
ID
1224 if (err)
1225 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1226 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1227
1228 return err;
1229#undef COND
1230}
1231
ddeea5b0
ID
1232static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1233{
1234 u32 val;
1235 int err = 0;
1236
1237 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1238 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1239 if (allow)
1240 val |= VLV_GTLC_ALLOWWAKEREQ;
1241 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1242 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1243
1244#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1245 allow)
1246 err = wait_for(COND, 1);
1247 if (err)
1248 DRM_ERROR("timeout disabling GT waking\n");
1249 return err;
1250#undef COND
1251}
1252
1253static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1254 bool wait_for_on)
1255{
1256 u32 mask;
1257 u32 val;
1258 int err;
1259
1260 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1261 val = wait_for_on ? mask : 0;
1262#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1263 if (COND)
1264 return 0;
1265
1266 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1267 wait_for_on ? "on" : "off",
1268 I915_READ(VLV_GTLC_PW_STATUS));
1269
1270 /*
1271 * RC6 transitioning can be delayed up to 2 msec (see
1272 * valleyview_enable_rps), use 3 msec for safety.
1273 */
1274 err = wait_for(COND, 3);
1275 if (err)
1276 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1277 wait_for_on ? "on" : "off");
1278
1279 return err;
1280#undef COND
1281}
1282
1283static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1284{
1285 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1286 return;
1287
1288 DRM_ERROR("GT register access while GT waking disabled\n");
1289 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1290}
1291
ebc32824 1292static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1293{
1294 u32 mask;
1295 int err;
1296
1297 /*
1298 * Bspec defines the following GT well on flags as debug only, so
1299 * don't treat them as hard failures.
1300 */
1301 (void)vlv_wait_for_gt_wells(dev_priv, false);
1302
1303 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1304 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1305
1306 vlv_check_no_gt_access(dev_priv);
1307
1308 err = vlv_force_gfx_clock(dev_priv, true);
1309 if (err)
1310 goto err1;
1311
1312 err = vlv_allow_gt_wake(dev_priv, false);
1313 if (err)
1314 goto err2;
1315 vlv_save_gunit_s0ix_state(dev_priv);
1316
1317 err = vlv_force_gfx_clock(dev_priv, false);
1318 if (err)
1319 goto err2;
1320
1321 return 0;
1322
1323err2:
1324 /* For safety always re-enable waking and disable gfx clock forcing */
1325 vlv_allow_gt_wake(dev_priv, true);
1326err1:
1327 vlv_force_gfx_clock(dev_priv, false);
1328
1329 return err;
1330}
1331
016970be
SK
1332static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1333 bool rpm_resume)
ddeea5b0
ID
1334{
1335 struct drm_device *dev = dev_priv->dev;
1336 int err;
1337 int ret;
1338
1339 /*
1340 * If any of the steps fail just try to continue, that's the best we
1341 * can do at this point. Return the first error code (which will also
1342 * leave RPM permanently disabled).
1343 */
1344 ret = vlv_force_gfx_clock(dev_priv, true);
1345
1346 vlv_restore_gunit_s0ix_state(dev_priv);
1347
1348 err = vlv_allow_gt_wake(dev_priv, true);
1349 if (!ret)
1350 ret = err;
1351
1352 err = vlv_force_gfx_clock(dev_priv, false);
1353 if (!ret)
1354 ret = err;
1355
1356 vlv_check_no_gt_access(dev_priv);
1357
016970be
SK
1358 if (rpm_resume) {
1359 intel_init_clock_gating(dev);
1360 i915_gem_restore_fences(dev);
1361 }
ddeea5b0
ID
1362
1363 return ret;
1364}
1365
97bea207 1366static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1367{
1368 struct pci_dev *pdev = to_pci_dev(device);
1369 struct drm_device *dev = pci_get_drvdata(pdev);
1370 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1371 int ret;
8a187455 1372
aeab0b5a 1373 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1374 return -ENODEV;
1375
8a187455 1376 WARN_ON(!HAS_RUNTIME_PM(dev));
e998c40f 1377 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1378
1379 DRM_DEBUG_KMS("Suspending device\n");
1380
d6102977
ID
1381 /*
1382 * We could deadlock here in case another thread holding struct_mutex
1383 * calls RPM suspend concurrently, since the RPM suspend will wait
1384 * first for this RPM suspend to finish. In this case the concurrent
1385 * RPM resume will be followed by its RPM suspend counterpart. Still
1386 * for consistency return -EAGAIN, which will reschedule this suspend.
1387 */
1388 if (!mutex_trylock(&dev->struct_mutex)) {
1389 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1390 /*
1391 * Bump the expiration timestamp, otherwise the suspend won't
1392 * be rescheduled.
1393 */
1394 pm_runtime_mark_last_busy(device);
1395
1396 return -EAGAIN;
1397 }
1398 /*
1399 * We are safe here against re-faults, since the fault handler takes
1400 * an RPM reference.
1401 */
1402 i915_gem_release_all_mmaps(dev_priv);
1403 mutex_unlock(&dev->struct_mutex);
1404
9486db61
ID
1405 /*
1406 * rps.work can't be rearmed here, since we get here only after making
1407 * sure the GPU is idle and the RPS freq is set to the minimum. See
1408 * intel_mark_idle().
1409 */
1410 cancel_work_sync(&dev_priv->rps.work);
b5478bcd
ID
1411 intel_runtime_pm_disable_interrupts(dev);
1412
ebc32824 1413 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1414 if (ret) {
1415 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1416 intel_runtime_pm_restore_interrupts(dev);
1417
1418 return ret;
1419 }
a8a8bd54 1420
16a3d6ef 1421 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1422 dev_priv->pm.suspended = true;
1fb2362b
KCA
1423
1424 /*
1425 * current versions of firmware which depend on this opregion
1426 * notification have repurposed the D1 definition to mean
1427 * "runtime suspended" vs. what you would normally expect (D3)
1428 * to distinguish it from notifications that might be sent
1429 * via the suspend path.
1430 */
1431 intel_opregion_notify_adapter(dev, PCI_D1);
8a187455 1432
a8a8bd54 1433 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1434 return 0;
1435}
1436
97bea207 1437static int intel_runtime_resume(struct device *device)
8a187455
PZ
1438{
1439 struct pci_dev *pdev = to_pci_dev(device);
1440 struct drm_device *dev = pci_get_drvdata(pdev);
1441 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1442 int ret;
8a187455
PZ
1443
1444 WARN_ON(!HAS_RUNTIME_PM(dev));
1445
1446 DRM_DEBUG_KMS("Resuming device\n");
1447
cd2e9e90 1448 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1449 dev_priv->pm.suspended = false;
1450
016970be 1451 ret = intel_resume_prepare(dev_priv, true);
0ab9cfeb
ID
1452 /*
1453 * No point of rolling back things in case of an error, as the best
1454 * we can do is to hope that things will still work (and disable RPM).
1455 */
92b806d3
ID
1456 i915_gem_init_swizzling(dev);
1457 gen6_update_ring_freq(dev);
1458
b5478bcd 1459 intel_runtime_pm_restore_interrupts(dev);
9486db61 1460 intel_reset_gt_powersave(dev);
b5478bcd 1461
0ab9cfeb
ID
1462 if (ret)
1463 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1464 else
1465 DRM_DEBUG_KMS("Device resumed\n");
1466
1467 return ret;
8a187455
PZ
1468}
1469
016970be
SK
1470/*
1471 * This function implements common functionality of runtime and system
1472 * suspend sequence.
1473 */
ebc32824
SK
1474static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1475{
1476 struct drm_device *dev = dev_priv->dev;
1477 int ret;
1478
1479 if (IS_GEN6(dev)) {
1480 ret = 0;
1481 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1482 ret = hsw_suspend_complete(dev_priv);
1483 } else if (IS_VALLEYVIEW(dev)) {
1484 ret = vlv_suspend_complete(dev_priv);
1485 } else {
1486 ret = -ENODEV;
1487 WARN_ON(1);
1488 }
1489
1490 return ret;
1491}
1492
016970be
SK
1493/*
1494 * This function implements common functionality of runtime and system
1495 * resume sequence. Variable rpm_resume used for implementing different
1496 * code paths.
1497 */
1498static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1499 bool rpm_resume)
ebc32824
SK
1500{
1501 struct drm_device *dev = dev_priv->dev;
1502 int ret;
1503
1504 if (IS_GEN6(dev)) {
016970be 1505 ret = snb_resume_prepare(dev_priv, rpm_resume);
ebc32824 1506 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
016970be 1507 ret = hsw_resume_prepare(dev_priv, rpm_resume);
ebc32824 1508 } else if (IS_VALLEYVIEW(dev)) {
016970be 1509 ret = vlv_resume_prepare(dev_priv, rpm_resume);
ebc32824
SK
1510 } else {
1511 WARN_ON(1);
1512 ret = -ENODEV;
1513 }
1514
1515 return ret;
1516}
1517
b4b78d12 1518static const struct dev_pm_ops i915_pm_ops = {
0206e353 1519 .suspend = i915_pm_suspend,
76c4b250
ID
1520 .suspend_late = i915_pm_suspend_late,
1521 .resume_early = i915_pm_resume_early,
0206e353
AJ
1522 .resume = i915_pm_resume,
1523 .freeze = i915_pm_freeze,
76c4b250 1524 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1525 .thaw = i915_pm_thaw,
1526 .poweroff = i915_pm_poweroff,
76c4b250 1527 .restore_early = i915_pm_resume_early,
0206e353 1528 .restore = i915_pm_resume,
97bea207
PZ
1529 .runtime_suspend = intel_runtime_suspend,
1530 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1531};
1532
78b68556 1533static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1534 .fault = i915_gem_fault,
ab00b3e5
JB
1535 .open = drm_gem_vm_open,
1536 .close = drm_gem_vm_close,
de151cf6
JB
1537};
1538
e08e96de
AV
1539static const struct file_operations i915_driver_fops = {
1540 .owner = THIS_MODULE,
1541 .open = drm_open,
1542 .release = drm_release,
1543 .unlocked_ioctl = drm_ioctl,
1544 .mmap = drm_gem_mmap,
1545 .poll = drm_poll,
e08e96de
AV
1546 .read = drm_read,
1547#ifdef CONFIG_COMPAT
1548 .compat_ioctl = i915_compat_ioctl,
1549#endif
1550 .llseek = noop_llseek,
1551};
1552
1da177e4 1553static struct drm_driver driver = {
0c54781b
MW
1554 /* Don't use MTRRs here; the Xserver or userspace app should
1555 * deal with them for Intel hardware.
792d2b9a 1556 */
673a394b 1557 .driver_features =
24986ee0 1558 DRIVER_USE_AGP |
10ba5012
KH
1559 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1560 DRIVER_RENDER,
22eae947 1561 .load = i915_driver_load,
ba8bbcf6 1562 .unload = i915_driver_unload,
673a394b 1563 .open = i915_driver_open,
22eae947
DA
1564 .lastclose = i915_driver_lastclose,
1565 .preclose = i915_driver_preclose,
673a394b 1566 .postclose = i915_driver_postclose,
d8e29209
RW
1567
1568 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1569 .suspend = i915_suspend,
76c4b250 1570 .resume = i915_resume_legacy,
d8e29209 1571
cda17380 1572 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1573 .master_create = i915_master_create,
1574 .master_destroy = i915_master_destroy,
955b12de 1575#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1576 .debugfs_init = i915_debugfs_init,
1577 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1578#endif
673a394b 1579 .gem_free_object = i915_gem_free_object,
de151cf6 1580 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1581
1582 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1583 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1584 .gem_prime_export = i915_gem_prime_export,
1585 .gem_prime_import = i915_gem_prime_import,
1586
ff72145b
DA
1587 .dumb_create = i915_gem_dumb_create,
1588 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1589 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1590 .ioctls = i915_ioctls,
e08e96de 1591 .fops = &i915_driver_fops,
22eae947
DA
1592 .name = DRIVER_NAME,
1593 .desc = DRIVER_DESC,
1594 .date = DRIVER_DATE,
1595 .major = DRIVER_MAJOR,
1596 .minor = DRIVER_MINOR,
1597 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1598};
1599
8410ea3b
DA
1600static struct pci_driver i915_pci_driver = {
1601 .name = DRIVER_NAME,
1602 .id_table = pciidlist,
1603 .probe = i915_pci_probe,
1604 .remove = i915_pci_remove,
1605 .driver.pm = &i915_pm_ops,
1606};
1607
1da177e4
LT
1608static int __init i915_init(void)
1609{
1610 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1611
1612 /*
1613 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1614 * explicitly disabled with the module pararmeter.
1615 *
1616 * Otherwise, just follow the parameter (defaulting to off).
1617 *
1618 * Allow optional vga_text_mode_force boot option to override
1619 * the default behavior.
1620 */
1621#if defined(CONFIG_DRM_I915_KMS)
d330a953 1622 if (i915.modeset != 0)
79e53945
JB
1623 driver.driver_features |= DRIVER_MODESET;
1624#endif
d330a953 1625 if (i915.modeset == 1)
79e53945
JB
1626 driver.driver_features |= DRIVER_MODESET;
1627
1628#ifdef CONFIG_VGA_CONSOLE
d330a953 1629 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1630 driver.driver_features &= ~DRIVER_MODESET;
1631#endif
1632
b30324ad 1633 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1634 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1635#ifndef CONFIG_DRM_I915_UMS
1636 /* Silently fail loading to not upset userspace. */
c9cd7b65 1637 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1638 return 0;
1639#endif
1640 }
3885c6bb 1641
8410ea3b 1642 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1643}
1644
1645static void __exit i915_exit(void)
1646{
b33ecdd1
DV
1647#ifndef CONFIG_DRM_I915_UMS
1648 if (!(driver.driver_features & DRIVER_MODESET))
1649 return; /* Never loaded a driver. */
1650#endif
1651
8410ea3b 1652 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1653}
1654
1655module_init(i915_init);
1656module_exit(i915_exit);
1657
b5e89ed5
DA
1658MODULE_AUTHOR(DRIVER_AUTHOR);
1659MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1660MODULE_LICENSE("GPL and additional rights");