]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: split out PCH refclk update code
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
9db4a9c7
JB
52 PIPE_C,
53 I915_MAX_PIPES
317c35d1 54};
9db4a9c7 55#define pipe_name(p) ((p) + 'A')
317c35d1 56
80824003
JB
57enum plane {
58 PLANE_A = 0,
59 PLANE_B,
9db4a9c7 60 PLANE_C,
80824003 61};
9db4a9c7 62#define plane_name(p) ((p) + 'A')
52440211 63
62fdfeaf
EA
64#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
9db4a9c7
JB
66#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
1da177e4
LT
68/* Interface history:
69 *
70 * 1.1: Original.
0d6aa60b
DA
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
de227f5f 73 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 74 * 1.5: Add vblank pipe configuration
2228ed67
MD
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
1da177e4
LT
77 */
78#define DRIVER_MAJOR 1
2228ed67 79#define DRIVER_MINOR 6
1da177e4
LT
80#define DRIVER_PATCHLEVEL 0
81
673a394b 82#define WATCH_COHERENCY 0
23bc5982 83#define WATCH_LISTS 0
673a394b 84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
05394f39 94 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
01fe9dbd 116 u32 __iomem *lid_state;
8ee1c3db 117};
44834a67 118#define OPREGION_SIZE (8*1024)
8ee1c3db 119
6ef3d427
CW
120struct intel_overlay;
121struct intel_overlay_error_state;
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
007cc8ac 130 struct list_head lru_list;
caea7476 131 struct drm_i915_gem_object *obj;
d9e86c0e 132 uint32_t setup_seqno;
de151cf6 133};
7c1c2871 134
9b9d172d 135struct sdvo_device_mapping {
e957d772 136 u8 initialized;
9b9d172d 137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
e957d772
CW
140 u8 i2c_pin;
141 u8 i2c_speed;
b1083333 142 u8 ddc_pin;
9b9d172d 143};
144
c4a1d9e4
CW
145struct intel_display_error_state;
146
63eeaf38
JB
147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
9db4a9c7 150 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
e2f973d5 177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
93dfb40c 191 u32 cache_level:2;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 205 void (*update_wm)(struct drm_device *dev);
f564048e
EA
206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
674cf967 211 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 212 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 213 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
214 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
215 struct drm_framebuffer *fb,
216 struct drm_i915_gem_object *obj);
17638cd6
JB
217 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
218 int x, int y);
e70236a8
JB
219 /* clock updates for mode set */
220 /* cursor updates */
221 /* render clock increase/decrease */
222 /* display clock increase/decrease */
223 /* pll clock increase/decrease */
e70236a8
JB
224};
225
cfdf1fa2 226struct intel_device_info {
c96c3a8c 227 u8 gen;
cfdf1fa2 228 u8 is_mobile : 1;
5ce8ba7c 229 u8 is_i85x : 1;
cfdf1fa2 230 u8 is_i915g : 1;
cfdf1fa2 231 u8 is_i945gm : 1;
cfdf1fa2
KH
232 u8 is_g33 : 1;
233 u8 need_gfx_hws : 1;
234 u8 is_g4x : 1;
235 u8 is_pineview : 1;
534843da
CW
236 u8 is_broadwater : 1;
237 u8 is_crestline : 1;
4b65177b 238 u8 is_ivybridge : 1;
cfdf1fa2 239 u8 has_fbc : 1;
cfdf1fa2
KH
240 u8 has_pipe_cxsr : 1;
241 u8 has_hotplug : 1;
b295d1b6 242 u8 cursor_needs_physical : 1;
31578148
CW
243 u8 has_overlay : 1;
244 u8 overlay_needs_physical : 1;
a6c45cf0 245 u8 supports_tv : 1;
92f49d9c 246 u8 has_bsd_ring : 1;
549f7365 247 u8 has_blt_ring : 1;
cfdf1fa2
KH
248};
249
b5e50c3f 250enum no_fbc_reason {
bed4a673 251 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
252 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
253 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
254 FBC_MODE_TOO_LARGE, /* mode too large for compression */
255 FBC_BAD_PLANE, /* fbc not supported on plane */
256 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 257 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 258 FBC_MODULE_PARAM,
b5e50c3f
JB
259};
260
3bad0781
ZW
261enum intel_pch {
262 PCH_IBX, /* Ibexpeak PCH */
263 PCH_CPT, /* Cougarpoint PCH */
264};
265
b690e96c 266#define QUIRK_PIPEA_FORCE (1<<0)
435793df 267#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 268
8be48d92 269struct intel_fbdev;
1630fe75 270struct intel_fbc_work;
38651674 271
1da177e4 272typedef struct drm_i915_private {
673a394b
EA
273 struct drm_device *dev;
274
cfdf1fa2
KH
275 const struct intel_device_info *info;
276
ac5c4e76 277 int has_gem;
72bfa19c 278 int relative_constants_mode;
ac5c4e76 279
3043c60c 280 void __iomem *regs;
95736720 281 u32 gt_fifo_count;
1da177e4 282
f899fc64
CW
283 struct intel_gmbus {
284 struct i2c_adapter adapter;
e957d772
CW
285 struct i2c_adapter *force_bit;
286 u32 reg0;
f899fc64
CW
287 } *gmbus;
288
ec2a4c3f 289 struct pci_dev *bridge_dev;
1ec14ad3 290 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 291 uint32_t next_seqno;
1da177e4 292
9c8da5eb 293 drm_dma_handle_t *status_page_dmah;
0a3e67a4 294 uint32_t counter;
dc7a9319 295 drm_local_map_t hws_map;
05394f39
CW
296 struct drm_i915_gem_object *pwrctx;
297 struct drm_i915_gem_object *renderctx;
1da177e4 298
d7658989
JB
299 struct resource mch_res;
300
a6b54f3f 301 unsigned int cpp;
1da177e4
LT
302 int back_offset;
303 int front_offset;
304 int current_page;
305 int page_flipping;
1da177e4 306
1da177e4 307 atomic_t irq_received;
1ec14ad3
CW
308
309 /* protects the irq masks */
310 spinlock_t irq_lock;
ed4cb414 311 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 312 u32 pipestat[2];
1ec14ad3
CW
313 u32 irq_mask;
314 u32 gt_irq_mask;
315 u32 pch_irq_mask;
1da177e4 316
5ca58282
JB
317 u32 hotplug_supported_mask;
318 struct work_struct hotplug_work;
319
1da177e4
LT
320 int tex_lru_log_granularity;
321 int allow_batchbuffer;
322 struct mem_block *agp_heap;
0d6aa60b 323 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 324 int vblank_pipe;
a3524f1b 325 int num_pipe;
a6b54f3f 326
f65d9421 327 /* For hangcheck timer */
576ae4b8 328#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
329 struct timer_list hangcheck_timer;
330 int hangcheck_count;
331 uint32_t last_acthd;
cbb465e7
CW
332 uint32_t last_instdone;
333 uint32_t last_instdone1;
f65d9421 334
80824003 335 unsigned long cfb_size;
016b9b61
CW
336 unsigned int cfb_fb;
337 enum plane cfb_plane;
bed4a673 338 int cfb_y;
1630fe75 339 struct intel_fbc_work *fbc_work;
80824003 340
8ee1c3db
MG
341 struct intel_opregion opregion;
342
02e792fb
DV
343 /* overlay */
344 struct intel_overlay *overlay;
345
79e53945 346 /* LVDS info */
a9573556 347 int backlight_level; /* restore backlight to this value */
47356eb6 348 bool backlight_enabled;
79e53945 349 struct drm_display_mode *panel_fixed_mode;
88631706
ML
350 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
351 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
352
353 /* Feature bits from the VBIOS */
95281e35
HE
354 unsigned int int_tv_support:1;
355 unsigned int lvds_dither:1;
356 unsigned int lvds_vbt:1;
357 unsigned int int_crt_support:1;
43565a06
KH
358 unsigned int lvds_use_ssc:1;
359 int lvds_ssc_freq;
5ceb0f9b 360 struct {
9f0e7ff4
JB
361 int rate;
362 int lanes;
363 int preemphasis;
364 int vswing;
365
366 bool initialized;
367 bool support;
368 int bpp;
369 struct edp_power_seq pps;
5ceb0f9b 370 } edp;
89667383 371 bool no_aux_handshake;
79e53945 372
c1c7af60
JB
373 struct notifier_block lid_notifier;
374
f899fc64 375 int crt_ddc_pin;
de151cf6
JB
376 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
377 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
378 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
379
95534263 380 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 381
63eeaf38
JB
382 spinlock_t error_lock;
383 struct drm_i915_error_state *first_error;
8a905236 384 struct work_struct error_work;
30dbf0c0 385 struct completion error_completion;
9c9fe1f8 386 struct workqueue_struct *wq;
63eeaf38 387
e70236a8
JB
388 /* Display functions */
389 struct drm_i915_display_funcs display;
390
3bad0781
ZW
391 /* PCH chipset type */
392 enum intel_pch pch_type;
393
b690e96c
JB
394 unsigned long quirks;
395
ba8bbcf6 396 /* Register state */
c9354c85 397 bool modeset_on_lid;
ba8bbcf6
JB
398 u8 saveLBB;
399 u32 saveDSPACNTR;
400 u32 saveDSPBCNTR;
e948e994 401 u32 saveDSPARB;
968b503e 402 u32 saveHWS;
ba8bbcf6
JB
403 u32 savePIPEACONF;
404 u32 savePIPEBCONF;
405 u32 savePIPEASRC;
406 u32 savePIPEBSRC;
407 u32 saveFPA0;
408 u32 saveFPA1;
409 u32 saveDPLL_A;
410 u32 saveDPLL_A_MD;
411 u32 saveHTOTAL_A;
412 u32 saveHBLANK_A;
413 u32 saveHSYNC_A;
414 u32 saveVTOTAL_A;
415 u32 saveVBLANK_A;
416 u32 saveVSYNC_A;
417 u32 saveBCLRPAT_A;
5586c8bc 418 u32 saveTRANSACONF;
42048781
ZW
419 u32 saveTRANS_HTOTAL_A;
420 u32 saveTRANS_HBLANK_A;
421 u32 saveTRANS_HSYNC_A;
422 u32 saveTRANS_VTOTAL_A;
423 u32 saveTRANS_VBLANK_A;
424 u32 saveTRANS_VSYNC_A;
0da3ea12 425 u32 savePIPEASTAT;
ba8bbcf6
JB
426 u32 saveDSPASTRIDE;
427 u32 saveDSPASIZE;
428 u32 saveDSPAPOS;
585fb111 429 u32 saveDSPAADDR;
ba8bbcf6
JB
430 u32 saveDSPASURF;
431 u32 saveDSPATILEOFF;
432 u32 savePFIT_PGM_RATIOS;
0eb96d6e 433 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
434 u32 saveBLC_PWM_CTL;
435 u32 saveBLC_PWM_CTL2;
42048781
ZW
436 u32 saveBLC_CPU_PWM_CTL;
437 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
438 u32 saveFPB0;
439 u32 saveFPB1;
440 u32 saveDPLL_B;
441 u32 saveDPLL_B_MD;
442 u32 saveHTOTAL_B;
443 u32 saveHBLANK_B;
444 u32 saveHSYNC_B;
445 u32 saveVTOTAL_B;
446 u32 saveVBLANK_B;
447 u32 saveVSYNC_B;
448 u32 saveBCLRPAT_B;
5586c8bc 449 u32 saveTRANSBCONF;
42048781
ZW
450 u32 saveTRANS_HTOTAL_B;
451 u32 saveTRANS_HBLANK_B;
452 u32 saveTRANS_HSYNC_B;
453 u32 saveTRANS_VTOTAL_B;
454 u32 saveTRANS_VBLANK_B;
455 u32 saveTRANS_VSYNC_B;
0da3ea12 456 u32 savePIPEBSTAT;
ba8bbcf6
JB
457 u32 saveDSPBSTRIDE;
458 u32 saveDSPBSIZE;
459 u32 saveDSPBPOS;
585fb111 460 u32 saveDSPBADDR;
ba8bbcf6
JB
461 u32 saveDSPBSURF;
462 u32 saveDSPBTILEOFF;
585fb111
JB
463 u32 saveVGA0;
464 u32 saveVGA1;
465 u32 saveVGA_PD;
ba8bbcf6
JB
466 u32 saveVGACNTRL;
467 u32 saveADPA;
468 u32 saveLVDS;
585fb111
JB
469 u32 savePP_ON_DELAYS;
470 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
471 u32 saveDVOA;
472 u32 saveDVOB;
473 u32 saveDVOC;
474 u32 savePP_ON;
475 u32 savePP_OFF;
476 u32 savePP_CONTROL;
585fb111 477 u32 savePP_DIVISOR;
ba8bbcf6
JB
478 u32 savePFIT_CONTROL;
479 u32 save_palette_a[256];
480 u32 save_palette_b[256];
06027f91 481 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
482 u32 saveFBC_CFB_BASE;
483 u32 saveFBC_LL_BASE;
484 u32 saveFBC_CONTROL;
485 u32 saveFBC_CONTROL2;
0da3ea12
JB
486 u32 saveIER;
487 u32 saveIIR;
488 u32 saveIMR;
42048781
ZW
489 u32 saveDEIER;
490 u32 saveDEIMR;
491 u32 saveGTIER;
492 u32 saveGTIMR;
493 u32 saveFDI_RXA_IMR;
494 u32 saveFDI_RXB_IMR;
1f84e550 495 u32 saveCACHE_MODE_0;
1f84e550 496 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
497 u32 saveSWF0[16];
498 u32 saveSWF1[16];
499 u32 saveSWF2[3];
500 u8 saveMSR;
501 u8 saveSR[8];
123f794f 502 u8 saveGR[25];
ba8bbcf6 503 u8 saveAR_INDEX;
a59e122a 504 u8 saveAR[21];
ba8bbcf6 505 u8 saveDACMASK;
a59e122a 506 u8 saveCR[37];
79f11c19 507 uint64_t saveFENCE[16];
1fd1c624
EA
508 u32 saveCURACNTR;
509 u32 saveCURAPOS;
510 u32 saveCURABASE;
511 u32 saveCURBCNTR;
512 u32 saveCURBPOS;
513 u32 saveCURBBASE;
514 u32 saveCURSIZE;
a4fc5ed6
KP
515 u32 saveDP_B;
516 u32 saveDP_C;
517 u32 saveDP_D;
518 u32 savePIPEA_GMCH_DATA_M;
519 u32 savePIPEB_GMCH_DATA_M;
520 u32 savePIPEA_GMCH_DATA_N;
521 u32 savePIPEB_GMCH_DATA_N;
522 u32 savePIPEA_DP_LINK_M;
523 u32 savePIPEB_DP_LINK_M;
524 u32 savePIPEA_DP_LINK_N;
525 u32 savePIPEB_DP_LINK_N;
42048781
ZW
526 u32 saveFDI_RXA_CTL;
527 u32 saveFDI_TXA_CTL;
528 u32 saveFDI_RXB_CTL;
529 u32 saveFDI_TXB_CTL;
530 u32 savePFA_CTL_1;
531 u32 savePFB_CTL_1;
532 u32 savePFA_WIN_SZ;
533 u32 savePFB_WIN_SZ;
534 u32 savePFA_WIN_POS;
535 u32 savePFB_WIN_POS;
5586c8bc
ZW
536 u32 savePCH_DREF_CONTROL;
537 u32 saveDISP_ARB_CTL;
538 u32 savePIPEA_DATA_M1;
539 u32 savePIPEA_DATA_N1;
540 u32 savePIPEA_LINK_M1;
541 u32 savePIPEA_LINK_N1;
542 u32 savePIPEB_DATA_M1;
543 u32 savePIPEB_DATA_N1;
544 u32 savePIPEB_LINK_M1;
545 u32 savePIPEB_LINK_N1;
b5b72e89 546 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 547 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
548
549 struct {
19966754 550 /** Bridge to intel-gtt-ko */
c64f7ba5 551 const struct intel_gtt *gtt;
19966754 552 /** Memory allocator for GTT stolen memory */
fe669bf8 553 struct drm_mm stolen;
19966754 554 /** Memory allocator for GTT */
673a394b 555 struct drm_mm gtt_space;
93a37f20
DV
556 /** List of all objects in gtt_space. Used to restore gtt
557 * mappings on resume */
558 struct list_head gtt_list;
bee4a186
CW
559
560 /** Usable portion of the GTT for GEM */
561 unsigned long gtt_start;
a6e0aa42 562 unsigned long gtt_mappable_end;
bee4a186 563 unsigned long gtt_end;
673a394b 564
0839ccb8 565 struct io_mapping *gtt_mapping;
ab657db1 566 int gtt_mtrr;
0839ccb8 567
17250b71 568 struct shrinker inactive_shrinker;
31169714 569
69dc4987
CW
570 /**
571 * List of objects currently involved in rendering.
572 *
573 * Includes buffers having the contents of their GPU caches
574 * flushed, not necessarily primitives. last_rendering_seqno
575 * represents when the rendering involved will be completed.
576 *
577 * A reference is held on the buffer while on this list.
578 */
579 struct list_head active_list;
580
673a394b
EA
581 /**
582 * List of objects which are not in the ringbuffer but which
583 * still have a write_domain which needs to be flushed before
584 * unbinding.
585 *
ce44b0ea
EA
586 * last_rendering_seqno is 0 while an object is in this list.
587 *
673a394b
EA
588 * A reference is held on the buffer while on this list.
589 */
590 struct list_head flushing_list;
591
592 /**
593 * LRU list of objects which are not in the ringbuffer and
594 * are ready to unbind, but are still in the GTT.
595 *
ce44b0ea
EA
596 * last_rendering_seqno is 0 while an object is in this list.
597 *
673a394b
EA
598 * A reference is not held on the buffer while on this list,
599 * as merely being GTT-bound shouldn't prevent its being
600 * freed, and we'll pull it off the list in the free path.
601 */
602 struct list_head inactive_list;
603
f13d3f73
CW
604 /**
605 * LRU list of objects which are not in the ringbuffer but
606 * are still pinned in the GTT.
607 */
608 struct list_head pinned_list;
609
a09ba7fa
EA
610 /** LRU list of objects with fence regs on them. */
611 struct list_head fence_list;
612
be72615b
CW
613 /**
614 * List of objects currently pending being freed.
615 *
616 * These objects are no longer in use, but due to a signal
617 * we were prevented from freeing them at the appointed time.
618 */
619 struct list_head deferred_free_list;
620
673a394b
EA
621 /**
622 * We leave the user IRQ off as much as possible,
623 * but this means that requests will finish and never
624 * be retired once the system goes idle. Set a timer to
625 * fire periodically while the ring is running. When it
626 * fires, go retire requests.
627 */
628 struct delayed_work retire_work;
629
ce453d81
CW
630 /**
631 * Are we in a non-interruptible section of code like
632 * modesetting?
633 */
634 bool interruptible;
635
673a394b
EA
636 /**
637 * Flag if the X Server, and thus DRM, is not currently in
638 * control of the device.
639 *
640 * This is set between LeaveVT and EnterVT. It needs to be
641 * replaced with a semaphore. It also needs to be
642 * transitioned away from for kernel modesetting.
643 */
644 int suspended;
645
646 /**
647 * Flag if the hardware appears to be wedged.
648 *
649 * This is set when attempts to idle the device timeout.
25985edc 650 * It prevents command submission from occurring and makes
673a394b
EA
651 * every pending request fail
652 */
ba1234d1 653 atomic_t wedged;
673a394b
EA
654
655 /** Bit 6 swizzling required for X tiling */
656 uint32_t bit_6_swizzle_x;
657 /** Bit 6 swizzling required for Y tiling */
658 uint32_t bit_6_swizzle_y;
71acb5eb
DA
659
660 /* storage for physical objects */
661 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 662
73aa808f 663 /* accounting, useful for userland debugging */
73aa808f 664 size_t gtt_total;
6299f992
CW
665 size_t mappable_gtt_total;
666 size_t object_memory;
73aa808f 667 u32 object_count;
673a394b 668 } mm;
9b9d172d 669 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
670 /* indicate whether the LVDS_BORDER should be enabled or not */
671 unsigned int lvds_border_bits;
1d8e1c75
CW
672 /* Panel fitter placement and size for Ironlake+ */
673 u32 pch_pf_pos, pch_pf_size;
5d613501 674 int panel_t3, panel_t12;
652c393a 675
6b95a207
KH
676 struct drm_crtc *plane_to_crtc_mapping[2];
677 struct drm_crtc *pipe_to_crtc_mapping[2];
678 wait_queue_head_t pending_flip_queue;
1afe3e9d 679 bool flip_pending_is_done;
6b95a207 680
652c393a
JB
681 /* Reclocking support */
682 bool render_reclock_avail;
683 bool lvds_downclock_avail;
18f9ed12
ZY
684 /* indicates the reduced downclock for LVDS*/
685 int lvds_downclock;
652c393a
JB
686 struct work_struct idle_work;
687 struct timer_list idle_timer;
688 bool busy;
689 u16 orig_clock;
6363ee6f
ZY
690 int child_dev_num;
691 struct child_device_config *child_dev;
a2565377 692 struct drm_connector *int_lvds_connector;
f97108d1 693
c4804411 694 bool mchbar_need_disable;
f97108d1 695
4912d041
BW
696 struct work_struct rps_work;
697 spinlock_t rps_lock;
698 u32 pm_iir;
699
f97108d1
JB
700 u8 cur_delay;
701 u8 min_delay;
702 u8 max_delay;
7648fa99
JB
703 u8 fmax;
704 u8 fstart;
705
05394f39
CW
706 u64 last_count1;
707 unsigned long last_time1;
708 u64 last_count2;
709 struct timespec last_time2;
710 unsigned long gfx_power;
711 int c_m;
712 int r_t;
713 u8 corr;
7648fa99 714 spinlock_t *mchdev_lock;
b5e50c3f
JB
715
716 enum no_fbc_reason no_fbc_reason;
38651674 717
20bf377e
JB
718 struct drm_mm_node *compressed_fb;
719 struct drm_mm_node *compressed_llb;
34dc4d44 720
ae681d96
CW
721 unsigned long last_gpu_reset;
722
8be48d92
DA
723 /* list of fbdev register on this device */
724 struct intel_fbdev *fbdev;
e953fd7b
CW
725
726 struct drm_property *broadcast_rgb_property;
3f43c48d 727 struct drm_property *force_audio_property;
fcca7926
BW
728
729 atomic_t forcewake_count;
1da177e4
LT
730} drm_i915_private_t;
731
93dfb40c
CW
732enum i915_cache_level {
733 I915_CACHE_NONE,
734 I915_CACHE_LLC,
735 I915_CACHE_LLC_MLC, /* gen6+ */
736};
737
673a394b 738struct drm_i915_gem_object {
c397b908 739 struct drm_gem_object base;
673a394b
EA
740
741 /** Current space allocated to this object in the GTT, if any. */
742 struct drm_mm_node *gtt_space;
93a37f20 743 struct list_head gtt_list;
673a394b
EA
744
745 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
746 struct list_head ring_list;
747 struct list_head mm_list;
99fcb766
DV
748 /** This object's place on GPU write list */
749 struct list_head gpu_write_list;
432e58ed
CW
750 /** This object's place in the batchbuffer or on the eviction list */
751 struct list_head exec_list;
673a394b
EA
752
753 /**
754 * This is set if the object is on the active or flushing lists
755 * (has pending rendering), and is not set if it's on inactive (ready
756 * to be unbound).
757 */
778c3544 758 unsigned int active : 1;
673a394b
EA
759
760 /**
761 * This is set if the object has been written to since last bound
762 * to the GTT
763 */
778c3544
DV
764 unsigned int dirty : 1;
765
87ca9c8a
CW
766 /**
767 * This is set if the object has been written to since the last
768 * GPU flush.
769 */
770 unsigned int pending_gpu_write : 1;
771
778c3544
DV
772 /**
773 * Fence register bits (if any) for this object. Will be set
774 * as needed when mapped into the GTT.
775 * Protected by dev->struct_mutex.
776 *
777 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
778 */
11824e8c 779 signed int fence_reg : 5;
778c3544 780
778c3544
DV
781 /**
782 * Advice: are the backing pages purgeable?
783 */
784 unsigned int madv : 2;
785
778c3544
DV
786 /**
787 * Current tiling mode for the object.
788 */
789 unsigned int tiling_mode : 2;
d9e86c0e 790 unsigned int tiling_changed : 1;
778c3544
DV
791
792 /** How many users have pinned this object in GTT space. The following
793 * users can each hold at most one reference: pwrite/pread, pin_ioctl
794 * (via user_pin_count), execbuffer (objects are not allowed multiple
795 * times for the same batchbuffer), and the framebuffer code. When
796 * switching/pageflipping, the framebuffer code has at most two buffers
797 * pinned per crtc.
798 *
799 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
800 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 801 unsigned int pin_count : 4;
778c3544 802#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 803
75e9e915
DV
804 /**
805 * Is the object at the current location in the gtt mappable and
806 * fenceable? Used to avoid costly recalculations.
807 */
808 unsigned int map_and_fenceable : 1;
809
fb7d516a
DV
810 /**
811 * Whether the current gtt mapping needs to be mappable (and isn't just
812 * mappable by accident). Track pin and fault separate for a more
813 * accurate mappable working set.
814 */
815 unsigned int fault_mappable : 1;
816 unsigned int pin_mappable : 1;
817
caea7476
CW
818 /*
819 * Is the GPU currently using a fence to access this buffer,
820 */
821 unsigned int pending_fenced_gpu_access:1;
822 unsigned int fenced_gpu_access:1;
823
93dfb40c
CW
824 unsigned int cache_level:2;
825
856fa198 826 struct page **pages;
673a394b 827
185cbcb3
DV
828 /**
829 * DMAR support
830 */
831 struct scatterlist *sg_list;
832 int num_sg;
833
67731b87
CW
834 /**
835 * Used for performing relocations during execbuffer insertion.
836 */
837 struct hlist_node exec_node;
838 unsigned long exec_handle;
6fe4f140 839 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 840
673a394b
EA
841 /**
842 * Current offset of the object in GTT space.
843 *
844 * This is the same as gtt_space->start
845 */
846 uint32_t gtt_offset;
e67b8ce1 847
673a394b
EA
848 /** Breadcrumb of last rendering to the buffer. */
849 uint32_t last_rendering_seqno;
caea7476
CW
850 struct intel_ring_buffer *ring;
851
852 /** Breadcrumb of last fenced GPU access to the buffer. */
853 uint32_t last_fenced_seqno;
854 struct intel_ring_buffer *last_fenced_ring;
673a394b 855
778c3544 856 /** Current tiling stride for the object, if it's tiled. */
de151cf6 857 uint32_t stride;
673a394b 858
280b713b 859 /** Record of address bit 17 of each page at last unbind. */
d312ec25 860 unsigned long *bit_17;
280b713b 861
ba1eb1d8 862
673a394b 863 /**
e47c68e9
EA
864 * If present, while GEM_DOMAIN_CPU is in the read domain this array
865 * flags which individual pages are valid.
673a394b
EA
866 */
867 uint8_t *page_cpu_valid;
79e53945
JB
868
869 /** User space pin count and filp owning the pin */
870 uint32_t user_pin_count;
871 struct drm_file *pin_filp;
71acb5eb
DA
872
873 /** for phy allocated objects */
874 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 875
6b95a207
KH
876 /**
877 * Number of crtcs where this object is currently the fb, but
878 * will be page flipped away on the next vblank. When it
879 * reaches 0, dev_priv->pending_flip_queue will be woken up.
880 */
881 atomic_t pending_flip;
673a394b
EA
882};
883
62b8b215 884#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 885
673a394b
EA
886/**
887 * Request queue structure.
888 *
889 * The request queue allows us to note sequence numbers that have been emitted
890 * and may be associated with active buffers to be retired.
891 *
892 * By keeping this list, we can avoid having to do questionable
893 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
894 * an emission time with seqnos for tracking how far ahead of the GPU we are.
895 */
896struct drm_i915_gem_request {
852835f3
ZN
897 /** On Which ring this request was generated */
898 struct intel_ring_buffer *ring;
899
673a394b
EA
900 /** GEM sequence number associated with this request. */
901 uint32_t seqno;
902
903 /** Time at which this request was emitted, in jiffies. */
904 unsigned long emitted_jiffies;
905
b962442e 906 /** global list entry for this request */
673a394b 907 struct list_head list;
b962442e 908
f787a5f5 909 struct drm_i915_file_private *file_priv;
b962442e
EA
910 /** file_priv list entry for this request */
911 struct list_head client_list;
673a394b
EA
912};
913
914struct drm_i915_file_private {
915 struct {
1c25595f 916 struct spinlock lock;
b962442e 917 struct list_head request_list;
673a394b
EA
918 } mm;
919};
920
cae5852d
ZN
921#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
922
923#define IS_I830(dev) ((dev)->pci_device == 0x3577)
924#define IS_845G(dev) ((dev)->pci_device == 0x2562)
925#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
926#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
927#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
928#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
929#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
930#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
931#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
932#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
933#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
934#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
935#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
936#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
937#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
938#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
939#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
940#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 941#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
942#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
943
85436696
JB
944/*
945 * The genX designation typically refers to the render engine, so render
946 * capability related checks should use IS_GEN, while display and other checks
947 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
948 * chips, etc.).
949 */
cae5852d
ZN
950#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
951#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
952#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
953#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
954#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 955#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
956
957#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
958#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
959#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
960
05394f39 961#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
962#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
963
964/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
965 * rows, which changed the alignment requirements and fence programming.
966 */
967#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
968 IS_I915GM(dev)))
969#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
970#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
971#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
972#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
973#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
974#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
975/* dsparb controlled by hw only */
976#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
977
978#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
979#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
980#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 981
eceae481
JB
982#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
983#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
984
985#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
986#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
987#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
988
05394f39
CW
989#include "i915_trace.h"
990
c153f45f 991extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 992extern int i915_max_ioctl;
a35d9d3c
BW
993extern unsigned int i915_fbpercrtc __always_unused;
994extern int i915_panel_ignore_lid __read_mostly;
995extern unsigned int i915_powersave __read_mostly;
996extern unsigned int i915_semaphores __read_mostly;
997extern unsigned int i915_lvds_downclock __read_mostly;
998extern unsigned int i915_panel_use_ssc __read_mostly;
999extern int i915_vbt_sdvo_panel_type __read_mostly;
1000extern unsigned int i915_enable_rc6 __read_mostly;
1001extern unsigned int i915_enable_fbc __read_mostly;
1002extern bool i915_enable_hangcheck __read_mostly;
b3a83639 1003
6a9ee8af
DA
1004extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1005extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1006extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1007extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1008
1da177e4 1009 /* i915_dma.c */
84b1fd10 1010extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1011extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1012extern int i915_driver_unload(struct drm_device *);
673a394b 1013extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1014extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1015extern void i915_driver_preclose(struct drm_device *dev,
1016 struct drm_file *file_priv);
673a394b
EA
1017extern void i915_driver_postclose(struct drm_device *dev,
1018 struct drm_file *file_priv);
84b1fd10 1019extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1020extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1021 unsigned long arg);
673a394b 1022extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1023 struct drm_clip_rect *box,
1024 int DR1, int DR4);
f803aa55 1025extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1026extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1027extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1028extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1029extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1030
af6061af 1031
1da177e4 1032/* i915_irq.c */
f65d9421 1033void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1034void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1035extern int i915_irq_emit(struct drm_device *dev, void *data,
1036 struct drm_file *file_priv);
1037extern int i915_irq_wait(struct drm_device *dev, void *data,
1038 struct drm_file *file_priv);
1da177e4 1039
f71d4af4 1040extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1041
c153f45f
EA
1042extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1046extern int i915_vblank_swap(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1da177e4 1048
7c463586
KP
1049void
1050i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1051
1052void
1053i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1054
01c66889
ZY
1055void intel_enable_asle (struct drm_device *dev);
1056
3bd3c932
CW
1057#ifdef CONFIG_DEBUG_FS
1058extern void i915_destroy_error_state(struct drm_device *dev);
1059#else
1060#define i915_destroy_error_state(x)
1061#endif
1062
7c463586 1063
1da177e4 1064/* i915_mem.c */
c153f45f
EA
1065extern int i915_mem_alloc(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067extern int i915_mem_free(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
1069extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1da177e4 1073extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1074extern void i915_mem_release(struct drm_device * dev,
6c340eac 1075 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1076/* i915_gem.c */
1077int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
1081int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
de151cf6
JB
1087int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
673a394b
EA
1089int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
1091int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
1093int i915_gem_execbuffer(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
76446cac
JB
1095int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
673a394b
EA
1097int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1098 struct drm_file *file_priv);
1099int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
1101int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
3ef94daa
CW
1105int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
673a394b
EA
1107int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
1109int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
1111int i915_gem_set_tiling(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113int i915_gem_get_tiling(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
5a125c3c
EA
1115int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
673a394b 1117void i915_gem_load(struct drm_device *dev);
673a394b 1118int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1119int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1120 uint32_t invalidate_domains,
1121 uint32_t flush_domains);
05394f39
CW
1122struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1123 size_t size);
673a394b 1124void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1125int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1126 uint32_t alignment,
1127 bool map_and_fenceable);
05394f39 1128void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1129int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1130void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1131void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1132
54cf91dc 1133int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1134int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1135void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1136 struct intel_ring_buffer *ring,
1137 u32 seqno);
54cf91dc 1138
ff72145b
DA
1139int i915_gem_dumb_create(struct drm_file *file_priv,
1140 struct drm_device *dev,
1141 struct drm_mode_create_dumb *args);
1142int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1143 uint32_t handle, uint64_t *offset);
1144int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1145 uint32_t handle);
f787a5f5
CW
1146/**
1147 * Returns true if seq1 is later than seq2.
1148 */
1149static inline bool
1150i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1151{
1152 return (int32_t)(seq1 - seq2) >= 0;
1153}
1154
54cf91dc 1155static inline u32
db53a302 1156i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1157{
db53a302 1158 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1159 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1160}
1161
d9e86c0e 1162int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1163 struct intel_ring_buffer *pipelined);
d9e86c0e 1164int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1165
b09a1fec 1166void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1167void i915_gem_reset(struct drm_device *dev);
05394f39 1168void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1169int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1170 uint32_t read_domains,
1171 uint32_t write_domain);
a8198eea 1172int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2021746e 1173int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1174void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1175void i915_gem_do_init(struct drm_device *dev,
1176 unsigned long start,
1177 unsigned long mappable_end,
1178 unsigned long end);
1179int __must_check i915_gpu_idle(struct drm_device *dev);
1180int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1181int __must_check i915_add_request(struct intel_ring_buffer *ring,
1182 struct drm_file *file,
1183 struct drm_i915_gem_request *request);
1184int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1185 uint32_t seqno);
de151cf6 1186int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1187int __must_check
1188i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1189 bool write);
1190int __must_check
2da3b9b9
CW
1191i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1192 u32 alignment,
2021746e 1193 struct intel_ring_buffer *pipelined);
71acb5eb 1194int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1195 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1196 int id,
1197 int align);
71acb5eb 1198void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1199 struct drm_i915_gem_object *obj);
71acb5eb 1200void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1201void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1202
467cffba 1203uint32_t
e28f8711
CW
1204i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1205 uint32_t size,
1206 int tiling_mode);
467cffba 1207
e4ffd173
CW
1208int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1209 enum i915_cache_level cache_level);
1210
76aaf220
DV
1211/* i915_gem_gtt.c */
1212void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1213int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
e4ffd173
CW
1214void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1215 enum i915_cache_level cache_level);
05394f39 1216void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1217
b47eb4a2 1218/* i915_gem_evict.c */
2021746e
CW
1219int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1220 unsigned alignment, bool mappable);
1221int __must_check i915_gem_evict_everything(struct drm_device *dev,
1222 bool purgeable_only);
1223int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1224 bool purgeable_only);
b47eb4a2 1225
673a394b
EA
1226/* i915_gem_tiling.c */
1227void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1228void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1229void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1230
1231/* i915_gem_debug.c */
05394f39 1232void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1233 const char *where, uint32_t mark);
23bc5982
CW
1234#if WATCH_LISTS
1235int i915_verify_lists(struct drm_device *dev);
673a394b 1236#else
23bc5982 1237#define i915_verify_lists(dev) 0
673a394b 1238#endif
05394f39
CW
1239void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1240 int handle);
1241void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1242 const char *where, uint32_t mark);
1da177e4 1243
2017263e 1244/* i915_debugfs.c */
27c202ad
BG
1245int i915_debugfs_init(struct drm_minor *minor);
1246void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1247
317c35d1
JB
1248/* i915_suspend.c */
1249extern int i915_save_state(struct drm_device *dev);
1250extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1251
1252/* i915_suspend.c */
1253extern int i915_save_state(struct drm_device *dev);
1254extern int i915_restore_state(struct drm_device *dev);
317c35d1 1255
f899fc64
CW
1256/* intel_i2c.c */
1257extern int intel_setup_gmbus(struct drm_device *dev);
1258extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1259extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1260extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1261extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1262{
1263 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1264}
f899fc64
CW
1265extern void intel_i2c_reset(struct drm_device *dev);
1266
3b617967 1267/* intel_opregion.c */
44834a67
CW
1268extern int intel_opregion_setup(struct drm_device *dev);
1269#ifdef CONFIG_ACPI
1270extern void intel_opregion_init(struct drm_device *dev);
1271extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1272extern void intel_opregion_asle_intr(struct drm_device *dev);
1273extern void intel_opregion_gse_intr(struct drm_device *dev);
1274extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1275#else
44834a67
CW
1276static inline void intel_opregion_init(struct drm_device *dev) { return; }
1277static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1278static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1279static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1280static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1281#endif
8ee1c3db 1282
723bfd70
JB
1283/* intel_acpi.c */
1284#ifdef CONFIG_ACPI
1285extern void intel_register_dsm_handler(void);
1286extern void intel_unregister_dsm_handler(void);
1287#else
1288static inline void intel_register_dsm_handler(void) { return; }
1289static inline void intel_unregister_dsm_handler(void) { return; }
1290#endif /* CONFIG_ACPI */
1291
79e53945
JB
1292/* modesetting */
1293extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1294extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1295extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1296extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1297extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1298extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1299extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1300extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1301extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1302extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1303extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1304
6ef3d427 1305/* overlay */
3bd3c932 1306#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1307extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1308extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1309
1310extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1311extern void intel_display_print_error_state(struct seq_file *m,
1312 struct drm_device *dev,
1313 struct intel_display_error_state *error);
3bd3c932 1314#endif
6ef3d427 1315
1ec14ad3
CW
1316#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1317
1318#define BEGIN_LP_RING(n) \
1319 intel_ring_begin(LP_RING(dev_priv), (n))
1320
1321#define OUT_RING(x) \
1322 intel_ring_emit(LP_RING(dev_priv), x)
1323
1324#define ADVANCE_LP_RING() \
1325 intel_ring_advance(LP_RING(dev_priv))
1326
546b0974
EA
1327/**
1328 * Lock test for when it's just for synchronization of ring access.
1329 *
1330 * In that case, we don't need to do it when GEM is initialized as nobody else
1331 * has access to the ring.
1332 */
05394f39 1333#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1334 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1335 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1336} while (0)
1337
b7287d80
BW
1338/* On SNB platform, before reading ring registers forcewake bit
1339 * must be set to prevent GT core from power down and stale values being
1340 * returned.
1341 */
fcca7926
BW
1342void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1343void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1344void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1345
1346/* We give fast paths for the really cool registers */
1347#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1348 (((dev_priv)->info->gen >= 6) && \
1349 ((reg) < 0x40000) && \
1350 ((reg) != FORCEWAKE))
cae5852d 1351
5f75377d
KP
1352#define __i915_read(x, y) \
1353static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
b7287d80
BW
1354 u##x val = 0; \
1355 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
fcca7926 1356 gen6_gt_force_wake_get(dev_priv); \
b7287d80 1357 val = read##y(dev_priv->regs + reg); \
fcca7926 1358 gen6_gt_force_wake_put(dev_priv); \
b7287d80
BW
1359 } else { \
1360 val = read##y(dev_priv->regs + reg); \
1361 } \
db53a302 1362 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1363 return val; \
1364}
fcca7926 1365
5f75377d
KP
1366__i915_read(8, b)
1367__i915_read(16, w)
1368__i915_read(32, l)
1369__i915_read(64, q)
1370#undef __i915_read
1371
1372#define __i915_write(x, y) \
1373static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1374 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
b7287d80
BW
1375 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1376 __gen6_gt_wait_for_fifo(dev_priv); \
1377 } \
5f75377d
KP
1378 write##y(val, dev_priv->regs + reg); \
1379}
1380__i915_write(8, b)
1381__i915_write(16, w)
1382__i915_write(32, l)
1383__i915_write(64, q)
1384#undef __i915_write
1385
1386#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1387#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1388
1389#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1390#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1391#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1392#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1393
1394#define I915_READ(reg) i915_read32(dev_priv, (reg))
1395#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1396#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1397#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1398
1399#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1400#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1401
1402#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1403#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1404
ba4f01a3 1405
1da177e4 1406#endif