]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i810: remove the BKL
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
80824003
JB
54enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
52440211
KP
59#define I915_NUM_PIPE 2
60
62fdfeaf
EA
61#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
1da177e4
LT
63/* Interface history:
64 *
65 * 1.1: Original.
0d6aa60b
DA
66 * 1.2: Add Power Management
67 * 1.3: Add vblank support
de227f5f 68 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 69 * 1.5: Add vblank pipe configuration
2228ed67
MD
70 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
1da177e4
LT
72 */
73#define DRIVER_MAJOR 1
2228ed67 74#define DRIVER_MINOR 6
1da177e4
LT
75#define DRIVER_PATCHLEVEL 0
76
673a394b 77#define WATCH_COHERENCY 0
673a394b 78#define WATCH_EXEC 0
673a394b 79#define WATCH_RELOC 0
23bc5982 80#define WATCH_LISTS 0
673a394b
EA
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
05394f39 92 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
44834a67 113 void *vbt;
8ee1c3db 114};
44834a67 115#define OPREGION_SIZE (8*1024)
8ee1c3db 116
6ef3d427
CW
117struct intel_overlay;
118struct intel_overlay_error_state;
119
7c1c2871
DA
120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
de151cf6
JB
124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
007cc8ac 127 struct list_head lru_list;
caea7476 128 struct drm_i915_gem_object *obj;
d9e86c0e 129 uint32_t setup_seqno;
de151cf6 130};
7c1c2871 131
9b9d172d 132struct sdvo_device_mapping {
e957d772 133 u8 initialized;
9b9d172d 134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
e957d772
CW
137 u8 i2c_pin;
138 u8 i2c_speed;
b1083333 139 u8 ddc_pin;
9b9d172d 140};
141
c4a1d9e4
CW
142struct intel_display_error_state;
143
63eeaf38
JB
144struct drm_i915_error_state {
145 u32 eir;
146 u32 pgtbl_er;
147 u32 pipeastat;
148 u32 pipebstat;
149 u32 ipeir;
150 u32 ipehr;
151 u32 instdone;
152 u32 acthd;
1d8f38f4
CW
153 u32 error; /* gen6+ */
154 u32 bcs_acthd; /* gen6+ blt engine */
155 u32 bcs_ipehr;
156 u32 bcs_ipeir;
157 u32 bcs_instdone;
158 u32 bcs_seqno;
add354dd
CW
159 u32 vcs_acthd; /* gen6+ bsd engine */
160 u32 vcs_ipehr;
161 u32 vcs_ipeir;
162 u32 vcs_instdone;
163 u32 vcs_seqno;
63eeaf38
JB
164 u32 instpm;
165 u32 instps;
166 u32 instdone1;
167 u32 seqno;
9df30794 168 u64 bbaddr;
748ebc60 169 u64 fence[16];
63eeaf38 170 struct timeval time;
9df30794
CW
171 struct drm_i915_error_object {
172 int page_count;
173 u32 gtt_offset;
174 u32 *pages[0];
bcfb2e28 175 } *ringbuffer, *batchbuffer[I915_NUM_RINGS];
9df30794 176 struct drm_i915_error_buffer {
a779e5ab 177 u32 size;
9df30794
CW
178 u32 name;
179 u32 seqno;
180 u32 gtt_offset;
181 u32 read_domains;
182 u32 write_domain;
a779e5ab 183 s32 fence_reg:5;
9df30794
CW
184 s32 pinned:2;
185 u32 tiling:2;
186 u32 dirty:1;
187 u32 purgeable:1;
e5c65260 188 u32 ring:4;
a779e5ab 189 u32 agp_type:1;
c724e8a9
CW
190 } *active_bo, *pinned_bo;
191 u32 active_bo_count, pinned_bo_count;
6ef3d427 192 struct intel_overlay_error_state *overlay;
c4a1d9e4 193 struct intel_display_error_state *display;
63eeaf38
JB
194};
195
e70236a8
JB
196struct drm_i915_display_funcs {
197 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 198 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
199 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
200 void (*disable_fbc)(struct drm_device *dev);
201 int (*get_display_clock_speed)(struct drm_device *dev);
202 int (*get_fifo_size)(struct drm_device *dev, int plane);
203 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
204 int planeb_clock, int sr_hdisplay, int sr_htotal,
205 int pixel_size);
e70236a8
JB
206 /* clock updates for mode set */
207 /* cursor updates */
208 /* render clock increase/decrease */
209 /* display clock increase/decrease */
210 /* pll clock increase/decrease */
211 /* clock gating init */
212};
213
cfdf1fa2 214struct intel_device_info {
c96c3a8c 215 u8 gen;
cfdf1fa2 216 u8 is_mobile : 1;
5ce8ba7c 217 u8 is_i85x : 1;
cfdf1fa2 218 u8 is_i915g : 1;
cfdf1fa2 219 u8 is_i945gm : 1;
cfdf1fa2
KH
220 u8 is_g33 : 1;
221 u8 need_gfx_hws : 1;
222 u8 is_g4x : 1;
223 u8 is_pineview : 1;
534843da
CW
224 u8 is_broadwater : 1;
225 u8 is_crestline : 1;
cfdf1fa2 226 u8 has_fbc : 1;
cfdf1fa2
KH
227 u8 has_pipe_cxsr : 1;
228 u8 has_hotplug : 1;
b295d1b6 229 u8 cursor_needs_physical : 1;
31578148
CW
230 u8 has_overlay : 1;
231 u8 overlay_needs_physical : 1;
a6c45cf0 232 u8 supports_tv : 1;
92f49d9c 233 u8 has_bsd_ring : 1;
549f7365 234 u8 has_blt_ring : 1;
cfdf1fa2
KH
235};
236
b5e50c3f 237enum no_fbc_reason {
bed4a673 238 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
239 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
240 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
241 FBC_MODE_TOO_LARGE, /* mode too large for compression */
242 FBC_BAD_PLANE, /* fbc not supported on plane */
243 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 244 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
245};
246
3bad0781
ZW
247enum intel_pch {
248 PCH_IBX, /* Ibexpeak PCH */
249 PCH_CPT, /* Cougarpoint PCH */
250};
251
b690e96c
JB
252#define QUIRK_PIPEA_FORCE (1<<0)
253
8be48d92 254struct intel_fbdev;
38651674 255
1da177e4 256typedef struct drm_i915_private {
673a394b
EA
257 struct drm_device *dev;
258
cfdf1fa2
KH
259 const struct intel_device_info *info;
260
ac5c4e76 261 int has_gem;
72bfa19c 262 int relative_constants_mode;
ac5c4e76 263
3043c60c 264 void __iomem *regs;
1da177e4 265
f899fc64
CW
266 struct intel_gmbus {
267 struct i2c_adapter adapter;
e957d772
CW
268 struct i2c_adapter *force_bit;
269 u32 reg0;
f899fc64
CW
270 } *gmbus;
271
ec2a4c3f 272 struct pci_dev *bridge_dev;
1ec14ad3 273 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 274 uint32_t next_seqno;
1da177e4 275
9c8da5eb 276 drm_dma_handle_t *status_page_dmah;
1da177e4 277 dma_addr_t dma_status_page;
0a3e67a4 278 uint32_t counter;
dc7a9319 279 drm_local_map_t hws_map;
05394f39
CW
280 struct drm_i915_gem_object *pwrctx;
281 struct drm_i915_gem_object *renderctx;
1da177e4 282
d7658989
JB
283 struct resource mch_res;
284
a6b54f3f 285 unsigned int cpp;
1da177e4
LT
286 int back_offset;
287 int front_offset;
288 int current_page;
289 int page_flipping;
1da177e4 290
1da177e4 291 atomic_t irq_received;
9d34e5db 292 u32 trace_irq_seqno;
1ec14ad3
CW
293
294 /* protects the irq masks */
295 spinlock_t irq_lock;
ed4cb414 296 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 297 u32 pipestat[2];
1ec14ad3
CW
298 u32 irq_mask;
299 u32 gt_irq_mask;
300 u32 pch_irq_mask;
1da177e4 301
5ca58282
JB
302 u32 hotplug_supported_mask;
303 struct work_struct hotplug_work;
304
1da177e4
LT
305 int tex_lru_log_granularity;
306 int allow_batchbuffer;
307 struct mem_block *agp_heap;
0d6aa60b 308 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 309 int vblank_pipe;
a3524f1b 310 int num_pipe;
a6b54f3f 311
f65d9421 312 /* For hangcheck timer */
576ae4b8 313#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
314 struct timer_list hangcheck_timer;
315 int hangcheck_count;
316 uint32_t last_acthd;
cbb465e7
CW
317 uint32_t last_instdone;
318 uint32_t last_instdone1;
f65d9421 319
80824003
JB
320 unsigned long cfb_size;
321 unsigned long cfb_pitch;
bed4a673 322 unsigned long cfb_offset;
80824003
JB
323 int cfb_fence;
324 int cfb_plane;
bed4a673 325 int cfb_y;
80824003 326
79e53945
JB
327 int irq_enabled;
328
8ee1c3db
MG
329 struct intel_opregion opregion;
330
02e792fb
DV
331 /* overlay */
332 struct intel_overlay *overlay;
333
79e53945 334 /* LVDS info */
a9573556 335 int backlight_level; /* restore backlight to this value */
47356eb6 336 bool backlight_enabled;
79e53945 337 struct drm_display_mode *panel_fixed_mode;
88631706
ML
338 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
339 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
340
341 /* Feature bits from the VBIOS */
95281e35
HE
342 unsigned int int_tv_support:1;
343 unsigned int lvds_dither:1;
344 unsigned int lvds_vbt:1;
345 unsigned int int_crt_support:1;
43565a06
KH
346 unsigned int lvds_use_ssc:1;
347 int lvds_ssc_freq;
5ceb0f9b 348 struct {
9f0e7ff4
JB
349 int rate;
350 int lanes;
351 int preemphasis;
352 int vswing;
353
354 bool initialized;
355 bool support;
356 int bpp;
357 struct edp_power_seq pps;
5ceb0f9b 358 } edp;
89667383 359 bool no_aux_handshake;
79e53945 360
c1c7af60
JB
361 struct notifier_block lid_notifier;
362
f899fc64 363 int crt_ddc_pin;
de151cf6
JB
364 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
365 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
366 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
367
95534263 368 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 369
63eeaf38
JB
370 spinlock_t error_lock;
371 struct drm_i915_error_state *first_error;
8a905236 372 struct work_struct error_work;
30dbf0c0 373 struct completion error_completion;
9c9fe1f8 374 struct workqueue_struct *wq;
63eeaf38 375
e70236a8
JB
376 /* Display functions */
377 struct drm_i915_display_funcs display;
378
3bad0781
ZW
379 /* PCH chipset type */
380 enum intel_pch pch_type;
381
b690e96c
JB
382 unsigned long quirks;
383
ba8bbcf6 384 /* Register state */
c9354c85 385 bool modeset_on_lid;
ba8bbcf6
JB
386 u8 saveLBB;
387 u32 saveDSPACNTR;
388 u32 saveDSPBCNTR;
e948e994 389 u32 saveDSPARB;
461cba2d 390 u32 saveHWS;
ba8bbcf6
JB
391 u32 savePIPEACONF;
392 u32 savePIPEBCONF;
393 u32 savePIPEASRC;
394 u32 savePIPEBSRC;
395 u32 saveFPA0;
396 u32 saveFPA1;
397 u32 saveDPLL_A;
398 u32 saveDPLL_A_MD;
399 u32 saveHTOTAL_A;
400 u32 saveHBLANK_A;
401 u32 saveHSYNC_A;
402 u32 saveVTOTAL_A;
403 u32 saveVBLANK_A;
404 u32 saveVSYNC_A;
405 u32 saveBCLRPAT_A;
5586c8bc 406 u32 saveTRANSACONF;
42048781
ZW
407 u32 saveTRANS_HTOTAL_A;
408 u32 saveTRANS_HBLANK_A;
409 u32 saveTRANS_HSYNC_A;
410 u32 saveTRANS_VTOTAL_A;
411 u32 saveTRANS_VBLANK_A;
412 u32 saveTRANS_VSYNC_A;
0da3ea12 413 u32 savePIPEASTAT;
ba8bbcf6
JB
414 u32 saveDSPASTRIDE;
415 u32 saveDSPASIZE;
416 u32 saveDSPAPOS;
585fb111 417 u32 saveDSPAADDR;
ba8bbcf6
JB
418 u32 saveDSPASURF;
419 u32 saveDSPATILEOFF;
420 u32 savePFIT_PGM_RATIOS;
0eb96d6e 421 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
422 u32 saveBLC_PWM_CTL;
423 u32 saveBLC_PWM_CTL2;
42048781
ZW
424 u32 saveBLC_CPU_PWM_CTL;
425 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
426 u32 saveFPB0;
427 u32 saveFPB1;
428 u32 saveDPLL_B;
429 u32 saveDPLL_B_MD;
430 u32 saveHTOTAL_B;
431 u32 saveHBLANK_B;
432 u32 saveHSYNC_B;
433 u32 saveVTOTAL_B;
434 u32 saveVBLANK_B;
435 u32 saveVSYNC_B;
436 u32 saveBCLRPAT_B;
5586c8bc 437 u32 saveTRANSBCONF;
42048781
ZW
438 u32 saveTRANS_HTOTAL_B;
439 u32 saveTRANS_HBLANK_B;
440 u32 saveTRANS_HSYNC_B;
441 u32 saveTRANS_VTOTAL_B;
442 u32 saveTRANS_VBLANK_B;
443 u32 saveTRANS_VSYNC_B;
0da3ea12 444 u32 savePIPEBSTAT;
ba8bbcf6
JB
445 u32 saveDSPBSTRIDE;
446 u32 saveDSPBSIZE;
447 u32 saveDSPBPOS;
585fb111 448 u32 saveDSPBADDR;
ba8bbcf6
JB
449 u32 saveDSPBSURF;
450 u32 saveDSPBTILEOFF;
585fb111
JB
451 u32 saveVGA0;
452 u32 saveVGA1;
453 u32 saveVGA_PD;
ba8bbcf6
JB
454 u32 saveVGACNTRL;
455 u32 saveADPA;
456 u32 saveLVDS;
585fb111
JB
457 u32 savePP_ON_DELAYS;
458 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
459 u32 saveDVOA;
460 u32 saveDVOB;
461 u32 saveDVOC;
462 u32 savePP_ON;
463 u32 savePP_OFF;
464 u32 savePP_CONTROL;
585fb111 465 u32 savePP_DIVISOR;
ba8bbcf6
JB
466 u32 savePFIT_CONTROL;
467 u32 save_palette_a[256];
468 u32 save_palette_b[256];
06027f91 469 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
470 u32 saveFBC_CFB_BASE;
471 u32 saveFBC_LL_BASE;
472 u32 saveFBC_CONTROL;
473 u32 saveFBC_CONTROL2;
0da3ea12
JB
474 u32 saveIER;
475 u32 saveIIR;
476 u32 saveIMR;
42048781
ZW
477 u32 saveDEIER;
478 u32 saveDEIMR;
479 u32 saveGTIER;
480 u32 saveGTIMR;
481 u32 saveFDI_RXA_IMR;
482 u32 saveFDI_RXB_IMR;
1f84e550 483 u32 saveCACHE_MODE_0;
1f84e550 484 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
485 u32 saveSWF0[16];
486 u32 saveSWF1[16];
487 u32 saveSWF2[3];
488 u8 saveMSR;
489 u8 saveSR[8];
123f794f 490 u8 saveGR[25];
ba8bbcf6 491 u8 saveAR_INDEX;
a59e122a 492 u8 saveAR[21];
ba8bbcf6 493 u8 saveDACMASK;
a59e122a 494 u8 saveCR[37];
79f11c19 495 uint64_t saveFENCE[16];
1fd1c624
EA
496 u32 saveCURACNTR;
497 u32 saveCURAPOS;
498 u32 saveCURABASE;
499 u32 saveCURBCNTR;
500 u32 saveCURBPOS;
501 u32 saveCURBBASE;
502 u32 saveCURSIZE;
a4fc5ed6
KP
503 u32 saveDP_B;
504 u32 saveDP_C;
505 u32 saveDP_D;
506 u32 savePIPEA_GMCH_DATA_M;
507 u32 savePIPEB_GMCH_DATA_M;
508 u32 savePIPEA_GMCH_DATA_N;
509 u32 savePIPEB_GMCH_DATA_N;
510 u32 savePIPEA_DP_LINK_M;
511 u32 savePIPEB_DP_LINK_M;
512 u32 savePIPEA_DP_LINK_N;
513 u32 savePIPEB_DP_LINK_N;
42048781
ZW
514 u32 saveFDI_RXA_CTL;
515 u32 saveFDI_TXA_CTL;
516 u32 saveFDI_RXB_CTL;
517 u32 saveFDI_TXB_CTL;
518 u32 savePFA_CTL_1;
519 u32 savePFB_CTL_1;
520 u32 savePFA_WIN_SZ;
521 u32 savePFB_WIN_SZ;
522 u32 savePFA_WIN_POS;
523 u32 savePFB_WIN_POS;
5586c8bc
ZW
524 u32 savePCH_DREF_CONTROL;
525 u32 saveDISP_ARB_CTL;
526 u32 savePIPEA_DATA_M1;
527 u32 savePIPEA_DATA_N1;
528 u32 savePIPEA_LINK_M1;
529 u32 savePIPEA_LINK_N1;
530 u32 savePIPEB_DATA_M1;
531 u32 savePIPEB_DATA_N1;
532 u32 savePIPEB_LINK_M1;
533 u32 savePIPEB_LINK_N1;
b5b72e89 534 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
535
536 struct {
19966754 537 /** Bridge to intel-gtt-ko */
c64f7ba5 538 const struct intel_gtt *gtt;
19966754 539 /** Memory allocator for GTT stolen memory */
fe669bf8 540 struct drm_mm stolen;
19966754 541 /** Memory allocator for GTT */
673a394b 542 struct drm_mm gtt_space;
93a37f20
DV
543 /** List of all objects in gtt_space. Used to restore gtt
544 * mappings on resume */
545 struct list_head gtt_list;
bee4a186
CW
546
547 /** Usable portion of the GTT for GEM */
548 unsigned long gtt_start;
a6e0aa42 549 unsigned long gtt_mappable_end;
bee4a186 550 unsigned long gtt_end;
673a394b 551
0839ccb8 552 struct io_mapping *gtt_mapping;
ab657db1 553 int gtt_mtrr;
0839ccb8 554
17250b71 555 struct shrinker inactive_shrinker;
31169714 556
69dc4987
CW
557 /**
558 * List of objects currently involved in rendering.
559 *
560 * Includes buffers having the contents of their GPU caches
561 * flushed, not necessarily primitives. last_rendering_seqno
562 * represents when the rendering involved will be completed.
563 *
564 * A reference is held on the buffer while on this list.
565 */
566 struct list_head active_list;
567
673a394b
EA
568 /**
569 * List of objects which are not in the ringbuffer but which
570 * still have a write_domain which needs to be flushed before
571 * unbinding.
572 *
ce44b0ea
EA
573 * last_rendering_seqno is 0 while an object is in this list.
574 *
673a394b
EA
575 * A reference is held on the buffer while on this list.
576 */
577 struct list_head flushing_list;
578
579 /**
580 * LRU list of objects which are not in the ringbuffer and
581 * are ready to unbind, but are still in the GTT.
582 *
ce44b0ea
EA
583 * last_rendering_seqno is 0 while an object is in this list.
584 *
673a394b
EA
585 * A reference is not held on the buffer while on this list,
586 * as merely being GTT-bound shouldn't prevent its being
587 * freed, and we'll pull it off the list in the free path.
588 */
589 struct list_head inactive_list;
590
f13d3f73
CW
591 /**
592 * LRU list of objects which are not in the ringbuffer but
593 * are still pinned in the GTT.
594 */
595 struct list_head pinned_list;
596
a09ba7fa
EA
597 /** LRU list of objects with fence regs on them. */
598 struct list_head fence_list;
599
be72615b
CW
600 /**
601 * List of objects currently pending being freed.
602 *
603 * These objects are no longer in use, but due to a signal
604 * we were prevented from freeing them at the appointed time.
605 */
606 struct list_head deferred_free_list;
607
673a394b
EA
608 /**
609 * We leave the user IRQ off as much as possible,
610 * but this means that requests will finish and never
611 * be retired once the system goes idle. Set a timer to
612 * fire periodically while the ring is running. When it
613 * fires, go retire requests.
614 */
615 struct delayed_work retire_work;
616
673a394b
EA
617 /**
618 * Flag if the X Server, and thus DRM, is not currently in
619 * control of the device.
620 *
621 * This is set between LeaveVT and EnterVT. It needs to be
622 * replaced with a semaphore. It also needs to be
623 * transitioned away from for kernel modesetting.
624 */
625 int suspended;
626
627 /**
628 * Flag if the hardware appears to be wedged.
629 *
630 * This is set when attempts to idle the device timeout.
631 * It prevents command submission from occuring and makes
632 * every pending request fail
633 */
ba1234d1 634 atomic_t wedged;
673a394b
EA
635
636 /** Bit 6 swizzling required for X tiling */
637 uint32_t bit_6_swizzle_x;
638 /** Bit 6 swizzling required for Y tiling */
639 uint32_t bit_6_swizzle_y;
71acb5eb
DA
640
641 /* storage for physical objects */
642 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 643
73aa808f 644 /* accounting, useful for userland debugging */
73aa808f 645 size_t gtt_total;
6299f992
CW
646 size_t mappable_gtt_total;
647 size_t object_memory;
73aa808f 648 u32 object_count;
673a394b 649 } mm;
9b9d172d 650 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
651 /* indicate whether the LVDS_BORDER should be enabled or not */
652 unsigned int lvds_border_bits;
1d8e1c75
CW
653 /* Panel fitter placement and size for Ironlake+ */
654 u32 pch_pf_pos, pch_pf_size;
652c393a 655
6b95a207
KH
656 struct drm_crtc *plane_to_crtc_mapping[2];
657 struct drm_crtc *pipe_to_crtc_mapping[2];
658 wait_queue_head_t pending_flip_queue;
1afe3e9d 659 bool flip_pending_is_done;
6b95a207 660
652c393a
JB
661 /* Reclocking support */
662 bool render_reclock_avail;
663 bool lvds_downclock_avail;
18f9ed12
ZY
664 /* indicates the reduced downclock for LVDS*/
665 int lvds_downclock;
652c393a
JB
666 struct work_struct idle_work;
667 struct timer_list idle_timer;
668 bool busy;
669 u16 orig_clock;
6363ee6f
ZY
670 int child_dev_num;
671 struct child_device_config *child_dev;
a2565377 672 struct drm_connector *int_lvds_connector;
f97108d1 673
c4804411 674 bool mchbar_need_disable;
f97108d1
JB
675
676 u8 cur_delay;
677 u8 min_delay;
678 u8 max_delay;
7648fa99
JB
679 u8 fmax;
680 u8 fstart;
681
05394f39
CW
682 u64 last_count1;
683 unsigned long last_time1;
684 u64 last_count2;
685 struct timespec last_time2;
686 unsigned long gfx_power;
687 int c_m;
688 int r_t;
689 u8 corr;
7648fa99 690 spinlock_t *mchdev_lock;
b5e50c3f
JB
691
692 enum no_fbc_reason no_fbc_reason;
38651674 693
20bf377e
JB
694 struct drm_mm_node *compressed_fb;
695 struct drm_mm_node *compressed_llb;
34dc4d44 696
ae681d96
CW
697 unsigned long last_gpu_reset;
698
8be48d92
DA
699 /* list of fbdev register on this device */
700 struct intel_fbdev *fbdev;
1da177e4
LT
701} drm_i915_private_t;
702
673a394b 703struct drm_i915_gem_object {
c397b908 704 struct drm_gem_object base;
673a394b
EA
705
706 /** Current space allocated to this object in the GTT, if any. */
707 struct drm_mm_node *gtt_space;
93a37f20 708 struct list_head gtt_list;
673a394b
EA
709
710 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
711 struct list_head ring_list;
712 struct list_head mm_list;
99fcb766
DV
713 /** This object's place on GPU write list */
714 struct list_head gpu_write_list;
432e58ed
CW
715 /** This object's place in the batchbuffer or on the eviction list */
716 struct list_head exec_list;
673a394b
EA
717
718 /**
719 * This is set if the object is on the active or flushing lists
720 * (has pending rendering), and is not set if it's on inactive (ready
721 * to be unbound).
722 */
778c3544 723 unsigned int active : 1;
673a394b
EA
724
725 /**
726 * This is set if the object has been written to since last bound
727 * to the GTT
728 */
778c3544
DV
729 unsigned int dirty : 1;
730
87ca9c8a
CW
731 /**
732 * This is set if the object has been written to since the last
733 * GPU flush.
734 */
735 unsigned int pending_gpu_write : 1;
736
778c3544
DV
737 /**
738 * Fence register bits (if any) for this object. Will be set
739 * as needed when mapped into the GTT.
740 * Protected by dev->struct_mutex.
741 *
742 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
743 */
11824e8c 744 signed int fence_reg : 5;
778c3544 745
778c3544
DV
746 /**
747 * Advice: are the backing pages purgeable?
748 */
749 unsigned int madv : 2;
750
778c3544
DV
751 /**
752 * Current tiling mode for the object.
753 */
754 unsigned int tiling_mode : 2;
d9e86c0e 755 unsigned int tiling_changed : 1;
778c3544
DV
756
757 /** How many users have pinned this object in GTT space. The following
758 * users can each hold at most one reference: pwrite/pread, pin_ioctl
759 * (via user_pin_count), execbuffer (objects are not allowed multiple
760 * times for the same batchbuffer), and the framebuffer code. When
761 * switching/pageflipping, the framebuffer code has at most two buffers
762 * pinned per crtc.
763 *
764 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
765 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 766 unsigned int pin_count : 4;
778c3544 767#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 768
75e9e915
DV
769 /**
770 * Is the object at the current location in the gtt mappable and
771 * fenceable? Used to avoid costly recalculations.
772 */
773 unsigned int map_and_fenceable : 1;
774
fb7d516a
DV
775 /**
776 * Whether the current gtt mapping needs to be mappable (and isn't just
777 * mappable by accident). Track pin and fault separate for a more
778 * accurate mappable working set.
779 */
780 unsigned int fault_mappable : 1;
781 unsigned int pin_mappable : 1;
782
caea7476
CW
783 /*
784 * Is the GPU currently using a fence to access this buffer,
785 */
786 unsigned int pending_fenced_gpu_access:1;
787 unsigned int fenced_gpu_access:1;
788
856fa198 789 struct page **pages;
673a394b 790
185cbcb3
DV
791 /**
792 * DMAR support
793 */
794 struct scatterlist *sg_list;
795 int num_sg;
796
67731b87
CW
797 /**
798 * Used for performing relocations during execbuffer insertion.
799 */
800 struct hlist_node exec_node;
801 unsigned long exec_handle;
6fe4f140 802 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 803
673a394b
EA
804 /**
805 * Current offset of the object in GTT space.
806 *
807 * This is the same as gtt_space->start
808 */
809 uint32_t gtt_offset;
e67b8ce1 810
673a394b
EA
811 /** Breadcrumb of last rendering to the buffer. */
812 uint32_t last_rendering_seqno;
caea7476
CW
813 struct intel_ring_buffer *ring;
814
815 /** Breadcrumb of last fenced GPU access to the buffer. */
816 uint32_t last_fenced_seqno;
817 struct intel_ring_buffer *last_fenced_ring;
673a394b 818
778c3544 819 /** Current tiling stride for the object, if it's tiled. */
de151cf6 820 uint32_t stride;
673a394b 821
280b713b 822 /** Record of address bit 17 of each page at last unbind. */
d312ec25 823 unsigned long *bit_17;
280b713b 824
ba1eb1d8
KP
825 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
826 uint32_t agp_type;
827
673a394b 828 /**
e47c68e9
EA
829 * If present, while GEM_DOMAIN_CPU is in the read domain this array
830 * flags which individual pages are valid.
673a394b
EA
831 */
832 uint8_t *page_cpu_valid;
79e53945
JB
833
834 /** User space pin count and filp owning the pin */
835 uint32_t user_pin_count;
836 struct drm_file *pin_filp;
71acb5eb
DA
837
838 /** for phy allocated objects */
839 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 840
6b95a207
KH
841 /**
842 * Number of crtcs where this object is currently the fb, but
843 * will be page flipped away on the next vblank. When it
844 * reaches 0, dev_priv->pending_flip_queue will be woken up.
845 */
846 atomic_t pending_flip;
673a394b
EA
847};
848
62b8b215 849#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 850
673a394b
EA
851/**
852 * Request queue structure.
853 *
854 * The request queue allows us to note sequence numbers that have been emitted
855 * and may be associated with active buffers to be retired.
856 *
857 * By keeping this list, we can avoid having to do questionable
858 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
859 * an emission time with seqnos for tracking how far ahead of the GPU we are.
860 */
861struct drm_i915_gem_request {
852835f3
ZN
862 /** On Which ring this request was generated */
863 struct intel_ring_buffer *ring;
864
673a394b
EA
865 /** GEM sequence number associated with this request. */
866 uint32_t seqno;
867
868 /** Time at which this request was emitted, in jiffies. */
869 unsigned long emitted_jiffies;
870
b962442e 871 /** global list entry for this request */
673a394b 872 struct list_head list;
b962442e 873
f787a5f5 874 struct drm_i915_file_private *file_priv;
b962442e
EA
875 /** file_priv list entry for this request */
876 struct list_head client_list;
673a394b
EA
877};
878
879struct drm_i915_file_private {
880 struct {
1c25595f 881 struct spinlock lock;
b962442e 882 struct list_head request_list;
673a394b
EA
883 } mm;
884};
885
79e53945
JB
886enum intel_chip_family {
887 CHIP_I8XX = 0x01,
888 CHIP_I9XX = 0x02,
889 CHIP_I915 = 0x04,
890 CHIP_I965 = 0x08,
891};
892
cae5852d
ZN
893#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
894
895#define IS_I830(dev) ((dev)->pci_device == 0x3577)
896#define IS_845G(dev) ((dev)->pci_device == 0x2562)
897#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
898#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
899#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
900#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
901#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
902#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
903#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
904#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
905#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
906#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
907#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
908#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
909#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
910#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
911#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
912#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
913#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
914
915#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
916#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
917#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
918#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
919#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
920
921#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
922#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
923#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
924
05394f39 925#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
926#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
927
928/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
929 * rows, which changed the alignment requirements and fence programming.
930 */
931#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
932 IS_I915GM(dev)))
933#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
934#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
935#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
936#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
937#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
938#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
939/* dsparb controlled by hw only */
940#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
941
942#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
943#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
944#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d
ZN
945
946#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
947#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
948
949#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
950#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
951#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
952
05394f39
CW
953#include "i915_trace.h"
954
c153f45f 955extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 956extern int i915_max_ioctl;
79e53945 957extern unsigned int i915_fbpercrtc;
652c393a 958extern unsigned int i915_powersave;
33814341 959extern unsigned int i915_lvds_downclock;
a7615030 960extern unsigned int i915_panel_use_ssc;
b3a83639 961
6a9ee8af
DA
962extern int i915_suspend(struct drm_device *dev, pm_message_t state);
963extern int i915_resume(struct drm_device *dev);
1341d655
BG
964extern void i915_save_display(struct drm_device *dev);
965extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
966extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
967extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
968
1da177e4 969 /* i915_dma.c */
84b1fd10 970extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 971extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 972extern int i915_driver_unload(struct drm_device *);
673a394b 973extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 974extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
975extern void i915_driver_preclose(struct drm_device *dev,
976 struct drm_file *file_priv);
673a394b
EA
977extern void i915_driver_postclose(struct drm_device *dev,
978 struct drm_file *file_priv);
84b1fd10 979extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
980extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
981 unsigned long arg);
673a394b 982extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
983 struct drm_clip_rect *box,
984 int DR1, int DR4);
f803aa55 985extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
986extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
987extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
988extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
989extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
990
af6061af 991
1da177e4 992/* i915_irq.c */
f65d9421 993void i915_hangcheck_elapsed(unsigned long data);
527f9e90 994void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
995extern int i915_irq_emit(struct drm_device *dev, void *data,
996 struct drm_file *file_priv);
997extern int i915_irq_wait(struct drm_device *dev, void *data,
998 struct drm_file *file_priv);
9d34e5db 999void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 1000extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
1001
1002extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1003extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1004extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1005extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
1006extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
0a3e67a4
JB
1010extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1011extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1012extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1013extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1014extern int i915_vblank_swap(struct drm_device *dev, void *data,
1015 struct drm_file *file_priv);
1da177e4 1016
7c463586
KP
1017void
1018i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1019
1020void
1021i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1022
01c66889 1023void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1024int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1025 int *max_error,
1026 struct timeval *vblank_time,
1027 unsigned flags);
1028
1029int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1030 int *vpos, int *hpos);
01c66889 1031
3bd3c932
CW
1032#ifdef CONFIG_DEBUG_FS
1033extern void i915_destroy_error_state(struct drm_device *dev);
1034#else
1035#define i915_destroy_error_state(x)
1036#endif
1037
7c463586 1038
1da177e4 1039/* i915_mem.c */
c153f45f
EA
1040extern int i915_mem_alloc(struct drm_device *dev, void *data,
1041 struct drm_file *file_priv);
1042extern int i915_mem_free(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1046extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1da177e4 1048extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1049extern void i915_mem_release(struct drm_device * dev,
6c340eac 1050 struct drm_file *file_priv, struct mem_block *heap);
673a394b 1051/* i915_gem.c */
30dbf0c0 1052int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
1053int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file_priv);
1055int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv);
1057int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
de151cf6
JB
1063int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
673a394b
EA
1065int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
1069int i915_gem_execbuffer(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
76446cac
JB
1071int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
673a394b
EA
1073int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
3ef94daa
CW
1081int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
673a394b
EA
1083int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_set_tiling(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
1089int i915_gem_get_tiling(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
5a125c3c
EA
1091int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
673a394b 1093void i915_gem_load(struct drm_device *dev);
673a394b 1094int i915_gem_init_object(struct drm_gem_object *obj);
88241785
CW
1095int __must_check i915_gem_flush_ring(struct drm_device *dev,
1096 struct intel_ring_buffer *ring,
1097 uint32_t invalidate_domains,
1098 uint32_t flush_domains);
05394f39
CW
1099struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1100 size_t size);
673a394b 1101void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1102int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1103 uint32_t alignment,
1104 bool map_and_fenceable);
05394f39 1105void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1106int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1107void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1108void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1109
54cf91dc
CW
1110int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1111int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1112 bool interruptible);
1113void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1114 struct intel_ring_buffer *ring,
1115 u32 seqno);
54cf91dc 1116
f787a5f5
CW
1117/**
1118 * Returns true if seq1 is later than seq2.
1119 */
1120static inline bool
1121i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1122{
1123 return (int32_t)(seq1 - seq2) >= 0;
1124}
1125
54cf91dc
CW
1126static inline u32
1127i915_gem_next_request_seqno(struct drm_device *dev,
1128 struct intel_ring_buffer *ring)
1129{
1130 drm_i915_private_t *dev_priv = dev->dev_private;
1131 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1132}
1133
d9e86c0e
CW
1134int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1135 struct intel_ring_buffer *pipelined,
1136 bool interruptible);
1137int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1138
b09a1fec 1139void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1140void i915_gem_reset(struct drm_device *dev);
05394f39 1141void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1142int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1143 uint32_t read_domains,
1144 uint32_t write_domain);
1145int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1146 bool interruptible);
1147int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1148void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1149void i915_gem_do_init(struct drm_device *dev,
1150 unsigned long start,
1151 unsigned long mappable_end,
1152 unsigned long end);
1153int __must_check i915_gpu_idle(struct drm_device *dev);
1154int __must_check i915_gem_idle(struct drm_device *dev);
1155int __must_check i915_add_request(struct drm_device *dev,
1156 struct drm_file *file_priv,
1157 struct drm_i915_gem_request *request,
1158 struct intel_ring_buffer *ring);
1159int __must_check i915_do_wait_request(struct drm_device *dev,
1160 uint32_t seqno,
1161 bool interruptible,
1162 struct intel_ring_buffer *ring);
de151cf6 1163int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1164int __must_check
1165i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1166 bool write);
1167int __must_check
1168i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1169 struct intel_ring_buffer *pipelined);
71acb5eb 1170int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1171 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1172 int id,
1173 int align);
71acb5eb 1174void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1175 struct drm_i915_gem_object *obj);
71acb5eb 1176void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1177void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1178
76aaf220
DV
1179/* i915_gem_gtt.c */
1180void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1181int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1182void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1183
b47eb4a2 1184/* i915_gem_evict.c */
2021746e
CW
1185int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1186 unsigned alignment, bool mappable);
1187int __must_check i915_gem_evict_everything(struct drm_device *dev,
1188 bool purgeable_only);
1189int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1190 bool purgeable_only);
b47eb4a2 1191
673a394b
EA
1192/* i915_gem_tiling.c */
1193void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1194void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1195void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1196
1197/* i915_gem_debug.c */
05394f39 1198void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1199 const char *where, uint32_t mark);
23bc5982
CW
1200#if WATCH_LISTS
1201int i915_verify_lists(struct drm_device *dev);
673a394b 1202#else
23bc5982 1203#define i915_verify_lists(dev) 0
673a394b 1204#endif
05394f39
CW
1205void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1206 int handle);
1207void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1208 const char *where, uint32_t mark);
1da177e4 1209
2017263e 1210/* i915_debugfs.c */
27c202ad
BG
1211int i915_debugfs_init(struct drm_minor *minor);
1212void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1213
317c35d1
JB
1214/* i915_suspend.c */
1215extern int i915_save_state(struct drm_device *dev);
1216extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1217
1218/* i915_suspend.c */
1219extern int i915_save_state(struct drm_device *dev);
1220extern int i915_restore_state(struct drm_device *dev);
317c35d1 1221
f899fc64
CW
1222/* intel_i2c.c */
1223extern int intel_setup_gmbus(struct drm_device *dev);
1224extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1225extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1226extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1227extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1228{
1229 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1230}
f899fc64
CW
1231extern void intel_i2c_reset(struct drm_device *dev);
1232
3b617967 1233/* intel_opregion.c */
44834a67
CW
1234extern int intel_opregion_setup(struct drm_device *dev);
1235#ifdef CONFIG_ACPI
1236extern void intel_opregion_init(struct drm_device *dev);
1237extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1238extern void intel_opregion_asle_intr(struct drm_device *dev);
1239extern void intel_opregion_gse_intr(struct drm_device *dev);
1240extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1241#else
44834a67
CW
1242static inline void intel_opregion_init(struct drm_device *dev) { return; }
1243static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1244static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1245static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1246static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1247#endif
8ee1c3db 1248
723bfd70
JB
1249/* intel_acpi.c */
1250#ifdef CONFIG_ACPI
1251extern void intel_register_dsm_handler(void);
1252extern void intel_unregister_dsm_handler(void);
1253#else
1254static inline void intel_register_dsm_handler(void) { return; }
1255static inline void intel_unregister_dsm_handler(void) { return; }
1256#endif /* CONFIG_ACPI */
1257
79e53945
JB
1258/* modesetting */
1259extern void intel_modeset_init(struct drm_device *dev);
1260extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1261extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1262extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1263extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1264extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1265extern void intel_disable_fbc(struct drm_device *dev);
1266extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1267extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1268extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1269extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1270extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1271extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1272extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1273
6ef3d427 1274/* overlay */
3bd3c932 1275#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1276extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1277extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1278
1279extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1280extern void intel_display_print_error_state(struct seq_file *m,
1281 struct drm_device *dev,
1282 struct intel_display_error_state *error);
3bd3c932 1283#endif
6ef3d427 1284
1ec14ad3
CW
1285#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1286
1287#define BEGIN_LP_RING(n) \
1288 intel_ring_begin(LP_RING(dev_priv), (n))
1289
1290#define OUT_RING(x) \
1291 intel_ring_emit(LP_RING(dev_priv), x)
1292
1293#define ADVANCE_LP_RING() \
1294 intel_ring_advance(LP_RING(dev_priv))
1295
546b0974
EA
1296/**
1297 * Lock test for when it's just for synchronization of ring access.
1298 *
1299 * In that case, we don't need to do it when GEM is initialized as nobody else
1300 * has access to the ring.
1301 */
05394f39 1302#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1303 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1304 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1305} while (0)
1306
cae5852d 1307
5f75377d
KP
1308#define __i915_read(x, y) \
1309static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1310 u##x val = read##y(dev_priv->regs + reg); \
1311 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1312 return val; \
1313}
1314__i915_read(8, b)
1315__i915_read(16, w)
1316__i915_read(32, l)
1317__i915_read(64, q)
1318#undef __i915_read
1319
1320#define __i915_write(x, y) \
1321static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1322 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1323 write##y(val, dev_priv->regs + reg); \
1324}
1325__i915_write(8, b)
1326__i915_write(16, w)
1327__i915_write(32, l)
1328__i915_write(64, q)
1329#undef __i915_write
1330
1331#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1332#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1333
1334#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1335#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1336#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1337#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1338
1339#define I915_READ(reg) i915_read32(dev_priv, (reg))
1340#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1341#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1342#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1343
1344#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1345#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1346
1347#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1348#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1349
ba4f01a3 1350
cae5852d
ZN
1351/* On SNB platform, before reading ring registers forcewake bit
1352 * must be set to prevent GT core from power down and stale values being
1353 * returned.
1354 */
eb43f4af
CW
1355void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1356void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
cae5852d
ZN
1357static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1358{
eb43f4af
CW
1359 u32 val;
1360
1361 if (dev_priv->info->gen >= 6) {
1362 __gen6_force_wake_get(dev_priv);
1363 val = I915_READ(reg);
1364 __gen6_force_wake_put(dev_priv);
1365 } else
1366 val = I915_READ(reg);
1367
1368 return val;
cae5852d
ZN
1369}
1370
ba4f01a3
YL
1371static inline void
1372i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1373{
1374 /* Trace down the write operation before the real write */
1375 trace_i915_reg_rw('W', reg, val, len);
1376 switch (len) {
1377 case 8:
1378 writeq(val, dev_priv->regs + reg);
1379 break;
1380 case 4:
1381 writel(val, dev_priv->regs + reg);
1382 break;
1383 case 2:
1384 writew(val, dev_priv->regs + reg);
1385 break;
1386 case 1:
1387 writeb(val, dev_priv->regs + reg);
1388 break;
1389 }
1390}
1391
ba8bbcf6 1392/**
585fb111
JB
1393 * Reads a dword out of the status page, which is written to from the command
1394 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1395 * MI_STORE_DATA_IMM.
ba8bbcf6 1396 *
585fb111 1397 * The following dwords have a reserved meaning:
0cdad7e8
KP
1398 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1399 * 0x04: ring 0 head pointer
1400 * 0x05: ring 1 head pointer (915-class)
1401 * 0x06: ring 2 head pointer (915-class)
1402 * 0x10-0x1b: Context status DWords (GM45)
1403 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1404 *
0cdad7e8 1405 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1406 */
8187a2b7 1407#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1ec14ad3 1408 (LP_RING(dev_priv)->status_page.page_addr))[reg])
0baf823a 1409#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1410#define I915_GEM_HWS_INDEX 0x20
0baf823a 1411#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1412
1da177e4 1413#endif