]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix the confusing comment about the ioctl limits
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
82d5b58f 59#define DRIVER_DATE "20150522"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
27321ae8
ML
241#define for_each_intel_plane(dev, intel_plane) \
242 list_for_each_entry(intel_plane, \
243 &dev->mode_config.plane_list, \
244 base.head)
245
d063ae48
DL
246#define for_each_intel_crtc(dev, intel_crtc) \
247 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
248
b2784e15
DL
249#define for_each_intel_encoder(dev, intel_encoder) \
250 list_for_each_entry(intel_encoder, \
251 &(dev)->mode_config.encoder_list, \
252 base.head)
253
3a3371ff
ACO
254#define for_each_intel_connector(dev, intel_connector) \
255 list_for_each_entry(intel_connector, \
256 &dev->mode_config.connector_list, \
257 base.head)
258
6c2b7c12
DV
259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
53f5e3ca
JB
263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
b04c5bd6
BF
267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
e7b903d2 271struct drm_i915_private;
ad46cb53 272struct i915_mm_struct;
5cc9ed4b 273struct i915_mmu_object;
e7b903d2 274
a6f766f3
CW
275struct drm_i915_file_private {
276 struct drm_i915_private *dev_priv;
277 struct drm_file *file;
278
279 struct {
280 spinlock_t lock;
281 struct list_head request_list;
d0bc54f2
CW
282/* 20ms is a fairly arbitrary limit (greater than the average frame time)
283 * chosen to prevent the CPU getting more than a frame ahead of the GPU
284 * (when using lax throttling for the frontbuffer). We also use it to
285 * offer free GPU waitboosts for severely congested workloads.
286 */
287#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
288 } mm;
289 struct idr context_idr;
290
2e1b8730
CW
291 struct intel_rps_client {
292 struct list_head link;
293 unsigned boosts;
294 } rps;
a6f766f3 295
2e1b8730 296 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
297};
298
46edb027
DV
299enum intel_dpll_id {
300 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
301 /* real shared dpll ids must be >= 0 */
9cd86933
DV
302 DPLL_ID_PCH_PLL_A = 0,
303 DPLL_ID_PCH_PLL_B = 1,
429d47d5 304 /* hsw/bdw */
9cd86933
DV
305 DPLL_ID_WRPLL1 = 0,
306 DPLL_ID_WRPLL2 = 1,
429d47d5
S
307 /* skl */
308 DPLL_ID_SKL_DPLL1 = 0,
309 DPLL_ID_SKL_DPLL2 = 1,
310 DPLL_ID_SKL_DPLL3 = 2,
46edb027 311};
429d47d5 312#define I915_NUM_PLLS 3
46edb027 313
5358901f 314struct intel_dpll_hw_state {
dcfc3552 315 /* i9xx, pch plls */
66e985c0 316 uint32_t dpll;
8bcc2795 317 uint32_t dpll_md;
66e985c0
DV
318 uint32_t fp0;
319 uint32_t fp1;
dcfc3552
DL
320
321 /* hsw, bdw */
d452c5b6 322 uint32_t wrpll;
d1a2dc78
S
323
324 /* skl */
325 /*
326 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 327 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
328 * the register. This allows us to easily compare the state to share
329 * the DPLL.
330 */
331 uint32_t ctrl1;
332 /* HDMI only, 0 when used for DP */
333 uint32_t cfgcr1, cfgcr2;
dfb82408
S
334
335 /* bxt */
b6dc71f3 336 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
5358901f
DV
337};
338
3e369b76 339struct intel_shared_dpll_config {
1e6f2ddc 340 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
341 struct intel_dpll_hw_state hw_state;
342};
343
344struct intel_shared_dpll {
345 struct intel_shared_dpll_config config;
8bd31e67
ACO
346 struct intel_shared_dpll_config *new_config;
347
ee7b9f93
JB
348 int active; /* count of number of active CRTCs (i.e. DPMS on) */
349 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
350 const char *name;
351 /* should match the index in the dev_priv->shared_dplls array */
352 enum intel_dpll_id id;
96f6128c
DV
353 /* The mode_set hook is optional and should be used together with the
354 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
355 void (*mode_set)(struct drm_i915_private *dev_priv,
356 struct intel_shared_dpll *pll);
e7b903d2
DV
357 void (*enable)(struct drm_i915_private *dev_priv,
358 struct intel_shared_dpll *pll);
359 void (*disable)(struct drm_i915_private *dev_priv,
360 struct intel_shared_dpll *pll);
5358901f
DV
361 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
362 struct intel_shared_dpll *pll,
363 struct intel_dpll_hw_state *hw_state);
ee7b9f93 364};
ee7b9f93 365
429d47d5
S
366#define SKL_DPLL0 0
367#define SKL_DPLL1 1
368#define SKL_DPLL2 2
369#define SKL_DPLL3 3
370
e69d0bc1
DV
371/* Used by dp and fdi links */
372struct intel_link_m_n {
373 uint32_t tu;
374 uint32_t gmch_m;
375 uint32_t gmch_n;
376 uint32_t link_m;
377 uint32_t link_n;
378};
379
380void intel_link_compute_m_n(int bpp, int nlanes,
381 int pixel_clock, int link_clock,
382 struct intel_link_m_n *m_n);
383
1da177e4
LT
384/* Interface history:
385 *
386 * 1.1: Original.
0d6aa60b
DA
387 * 1.2: Add Power Management
388 * 1.3: Add vblank support
de227f5f 389 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 390 * 1.5: Add vblank pipe configuration
2228ed67
MD
391 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
392 * - Support vertical blank on secondary display pipe
1da177e4
LT
393 */
394#define DRIVER_MAJOR 1
2228ed67 395#define DRIVER_MINOR 6
1da177e4
LT
396#define DRIVER_PATCHLEVEL 0
397
23bc5982 398#define WATCH_LISTS 0
673a394b 399
0a3e67a4
JB
400struct opregion_header;
401struct opregion_acpi;
402struct opregion_swsci;
403struct opregion_asle;
404
8ee1c3db 405struct intel_opregion {
5bc4418b
BW
406 struct opregion_header __iomem *header;
407 struct opregion_acpi __iomem *acpi;
408 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
409 u32 swsci_gbda_sub_functions;
410 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
411 struct opregion_asle __iomem *asle;
412 void __iomem *vbt;
01fe9dbd 413 u32 __iomem *lid_state;
91a60f20 414 struct work_struct asle_work;
8ee1c3db 415};
44834a67 416#define OPREGION_SIZE (8*1024)
8ee1c3db 417
6ef3d427
CW
418struct intel_overlay;
419struct intel_overlay_error_state;
420
de151cf6 421#define I915_FENCE_REG_NONE -1
42b5aeab
VS
422#define I915_MAX_NUM_FENCES 32
423/* 32 fences + sign bit for FENCE_REG_NONE */
424#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
425
426struct drm_i915_fence_reg {
007cc8ac 427 struct list_head lru_list;
caea7476 428 struct drm_i915_gem_object *obj;
1690e1eb 429 int pin_count;
de151cf6 430};
7c1c2871 431
9b9d172d 432struct sdvo_device_mapping {
e957d772 433 u8 initialized;
9b9d172d 434 u8 dvo_port;
435 u8 slave_addr;
436 u8 dvo_wiring;
e957d772 437 u8 i2c_pin;
b1083333 438 u8 ddc_pin;
9b9d172d 439};
440
c4a1d9e4
CW
441struct intel_display_error_state;
442
63eeaf38 443struct drm_i915_error_state {
742cbee8 444 struct kref ref;
585b0288
BW
445 struct timeval time;
446
cb383002 447 char error_msg[128];
48b031e3 448 u32 reset_count;
62d5d69b 449 u32 suspend_count;
cb383002 450
585b0288 451 /* Generic register state */
63eeaf38
JB
452 u32 eir;
453 u32 pgtbl_er;
be998e2e 454 u32 ier;
885ea5a8 455 u32 gtier[4];
b9a3906b 456 u32 ccid;
0f3b6849
CW
457 u32 derrmr;
458 u32 forcewake;
585b0288
BW
459 u32 error; /* gen6+ */
460 u32 err_int; /* gen7 */
6c826f34
MK
461 u32 fault_data0; /* gen8, gen9 */
462 u32 fault_data1; /* gen8, gen9 */
585b0288 463 u32 done_reg;
91ec5d11
BW
464 u32 gac_eco;
465 u32 gam_ecochk;
466 u32 gab_ctl;
467 u32 gfx_mode;
585b0288 468 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
469 u64 fence[I915_MAX_NUM_FENCES];
470 struct intel_overlay_error_state *overlay;
471 struct intel_display_error_state *display;
0ca36d78 472 struct drm_i915_error_object *semaphore_obj;
585b0288 473
52d39a21 474 struct drm_i915_error_ring {
372fbb8e 475 bool valid;
362b8af7
BW
476 /* Software tracked state */
477 bool waiting;
478 int hangcheck_score;
479 enum intel_ring_hangcheck_action hangcheck_action;
480 int num_requests;
481
482 /* our own tracking of ring head and tail */
483 u32 cpu_ring_head;
484 u32 cpu_ring_tail;
485
486 u32 semaphore_seqno[I915_NUM_RINGS - 1];
487
488 /* Register state */
94f8cf10 489 u32 start;
362b8af7
BW
490 u32 tail;
491 u32 head;
492 u32 ctl;
493 u32 hws;
494 u32 ipeir;
495 u32 ipehr;
496 u32 instdone;
362b8af7
BW
497 u32 bbstate;
498 u32 instpm;
499 u32 instps;
500 u32 seqno;
501 u64 bbaddr;
50877445 502 u64 acthd;
362b8af7 503 u32 fault_reg;
13ffadd1 504 u64 faddr;
362b8af7
BW
505 u32 rc_psmi; /* sleep state */
506 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
507
52d39a21
CW
508 struct drm_i915_error_object {
509 int page_count;
510 u32 gtt_offset;
511 u32 *pages[0];
ab0e7ff9 512 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 513
52d39a21
CW
514 struct drm_i915_error_request {
515 long jiffies;
516 u32 seqno;
ee4f42b1 517 u32 tail;
52d39a21 518 } *requests;
6c7a01ec
BW
519
520 struct {
521 u32 gfx_mode;
522 union {
523 u64 pdp[4];
524 u32 pp_dir_base;
525 };
526 } vm_info;
ab0e7ff9
CW
527
528 pid_t pid;
529 char comm[TASK_COMM_LEN];
52d39a21 530 } ring[I915_NUM_RINGS];
3a448734 531
9df30794 532 struct drm_i915_error_buffer {
a779e5ab 533 u32 size;
9df30794 534 u32 name;
b4716185 535 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
536 u32 gtt_offset;
537 u32 read_domains;
538 u32 write_domain;
4b9de737 539 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
540 s32 pinned:2;
541 u32 tiling:2;
542 u32 dirty:1;
543 u32 purgeable:1;
5cc9ed4b 544 u32 userptr:1;
5d1333fc 545 s32 ring:4;
f56383cb 546 u32 cache_level:3;
95f5301d 547 } **active_bo, **pinned_bo;
6c7a01ec 548
95f5301d 549 u32 *active_bo_count, *pinned_bo_count;
3a448734 550 u32 vm_count;
63eeaf38
JB
551};
552
7bd688cd 553struct intel_connector;
820d2d77 554struct intel_encoder;
5cec258b 555struct intel_crtc_state;
5724dbd1 556struct intel_initial_plane_config;
0e8ffe1b 557struct intel_crtc;
ee9300bb
DV
558struct intel_limit;
559struct dpll;
b8cecdf5 560
e70236a8 561struct drm_i915_display_funcs {
ee5382ae 562 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 563 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
564 void (*disable_fbc)(struct drm_device *dev);
565 int (*get_display_clock_speed)(struct drm_device *dev);
566 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
567 /**
568 * find_dpll() - Find the best values for the PLL
569 * @limit: limits for the PLL
570 * @crtc: current CRTC
571 * @target: target frequency in kHz
572 * @refclk: reference clock frequency in kHz
573 * @match_clock: if provided, @best_clock P divider must
574 * match the P divider from @match_clock
575 * used for LVDS downclocking
576 * @best_clock: best PLL values found
577 *
578 * Returns true on success, false on failure.
579 */
580 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 581 struct intel_crtc_state *crtc_state,
ee9300bb
DV
582 int target, int refclk,
583 struct dpll *match_clock,
584 struct dpll *best_clock);
46ba614c 585 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
586 void (*update_sprite_wm)(struct drm_plane *plane,
587 struct drm_crtc *crtc,
ed57cb8a
DL
588 uint32_t sprite_width, uint32_t sprite_height,
589 int pixel_size, bool enable, bool scaled);
679dacd4 590 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
591 /* Returns the active state of the crtc, and if the crtc is active,
592 * fills out the pipe-config with the hw state. */
593 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 594 struct intel_crtc_state *);
5724dbd1
DL
595 void (*get_initial_plane_config)(struct intel_crtc *,
596 struct intel_initial_plane_config *);
190f68c5
ACO
597 int (*crtc_compute_clock)(struct intel_crtc *crtc,
598 struct intel_crtc_state *crtc_state);
76e5a89c
DV
599 void (*crtc_enable)(struct drm_crtc *crtc);
600 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 601 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
602 void (*audio_codec_enable)(struct drm_connector *connector,
603 struct intel_encoder *encoder,
604 struct drm_display_mode *mode);
605 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 606 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 607 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
608 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
609 struct drm_framebuffer *fb,
ed8d1975 610 struct drm_i915_gem_object *obj,
a4872ba6 611 struct intel_engine_cs *ring,
ed8d1975 612 uint32_t flags);
29b9bde6
DV
613 void (*update_primary_plane)(struct drm_crtc *crtc,
614 struct drm_framebuffer *fb,
615 int x, int y);
20afbda2 616 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
617 /* clock updates for mode set */
618 /* cursor updates */
619 /* render clock increase/decrease */
620 /* display clock increase/decrease */
621 /* pll clock increase/decrease */
7bd688cd 622
6517d273 623 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
624 uint32_t (*get_backlight)(struct intel_connector *connector);
625 void (*set_backlight)(struct intel_connector *connector,
626 uint32_t level);
627 void (*disable_backlight)(struct intel_connector *connector);
628 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
629};
630
48c1026a
MK
631enum forcewake_domain_id {
632 FW_DOMAIN_ID_RENDER = 0,
633 FW_DOMAIN_ID_BLITTER,
634 FW_DOMAIN_ID_MEDIA,
635
636 FW_DOMAIN_ID_COUNT
637};
638
639enum forcewake_domains {
640 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
641 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
642 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
643 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
644 FORCEWAKE_BLITTER |
645 FORCEWAKE_MEDIA)
646};
647
907b28c5 648struct intel_uncore_funcs {
c8d9a590 649 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 650 enum forcewake_domains domains);
c8d9a590 651 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 652 enum forcewake_domains domains);
0b274481
BW
653
654 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
655 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
656 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
657 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
658
659 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
660 uint8_t val, bool trace);
661 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
662 uint16_t val, bool trace);
663 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
664 uint32_t val, bool trace);
665 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
666 uint64_t val, bool trace);
990bbdad
CW
667};
668
907b28c5
CW
669struct intel_uncore {
670 spinlock_t lock; /** lock is also taken in irq contexts. */
671
672 struct intel_uncore_funcs funcs;
673
674 unsigned fifo_count;
48c1026a 675 enum forcewake_domains fw_domains;
b2cff0db
CW
676
677 struct intel_uncore_forcewake_domain {
678 struct drm_i915_private *i915;
48c1026a 679 enum forcewake_domain_id id;
b2cff0db
CW
680 unsigned wake_count;
681 struct timer_list timer;
05a2fb15
MK
682 u32 reg_set;
683 u32 val_set;
684 u32 val_clear;
685 u32 reg_ack;
686 u32 reg_post;
687 u32 val_reset;
b2cff0db 688 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
689};
690
691/* Iterate over initialised fw domains */
692#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
693 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
694 (i__) < FW_DOMAIN_ID_COUNT; \
695 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
696 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
697
698#define for_each_fw_domain(domain__, dev_priv__, i__) \
699 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 700
dc174300
SS
701enum csr_state {
702 FW_UNINITIALIZED = 0,
703 FW_LOADED,
704 FW_FAILED
705};
706
eb805623
DV
707struct intel_csr {
708 const char *fw_path;
709 __be32 *dmc_payload;
710 uint32_t dmc_fw_size;
711 uint32_t mmio_count;
712 uint32_t mmioaddr[8];
713 uint32_t mmiodata[8];
dc174300 714 enum csr_state state;
eb805623
DV
715};
716
79fc46df
DL
717#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
718 func(is_mobile) sep \
719 func(is_i85x) sep \
720 func(is_i915g) sep \
721 func(is_i945gm) sep \
722 func(is_g33) sep \
723 func(need_gfx_hws) sep \
724 func(is_g4x) sep \
725 func(is_pineview) sep \
726 func(is_broadwater) sep \
727 func(is_crestline) sep \
728 func(is_ivybridge) sep \
729 func(is_valleyview) sep \
730 func(is_haswell) sep \
7201c0b3 731 func(is_skylake) sep \
b833d685 732 func(is_preliminary) sep \
79fc46df
DL
733 func(has_fbc) sep \
734 func(has_pipe_cxsr) sep \
735 func(has_hotplug) sep \
736 func(cursor_needs_physical) sep \
737 func(has_overlay) sep \
738 func(overlay_needs_physical) sep \
739 func(supports_tv) sep \
dd93be58 740 func(has_llc) sep \
30568c45
DL
741 func(has_ddi) sep \
742 func(has_fpga_dbg)
c96ea64e 743
a587f779
DL
744#define DEFINE_FLAG(name) u8 name:1
745#define SEP_SEMICOLON ;
c96ea64e 746
cfdf1fa2 747struct intel_device_info {
10fce67a 748 u32 display_mmio_offset;
87f1f465 749 u16 device_id;
7eb552ae 750 u8 num_pipes:3;
d615a166 751 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 752 u8 gen;
73ae478c 753 u8 ring_mask; /* Rings supported by the HW */
a587f779 754 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
755 /* Register offsets for the various display pipes and transcoders */
756 int pipe_offsets[I915_MAX_TRANSCODERS];
757 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 758 int palette_offsets[I915_MAX_PIPES];
5efb3e28 759 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
760
761 /* Slice/subslice/EU info */
762 u8 slice_total;
763 u8 subslice_total;
764 u8 subslice_per_slice;
765 u8 eu_total;
766 u8 eu_per_subslice;
b7668791
DL
767 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
768 u8 subslice_7eu[3];
3873218f
JM
769 u8 has_slice_pg:1;
770 u8 has_subslice_pg:1;
771 u8 has_eu_pg:1;
cfdf1fa2
KH
772};
773
a587f779
DL
774#undef DEFINE_FLAG
775#undef SEP_SEMICOLON
776
7faf1ab2
DV
777enum i915_cache_level {
778 I915_CACHE_NONE = 0,
350ec881
CW
779 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
780 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
781 caches, eg sampler/render caches, and the
782 large Last-Level-Cache. LLC is coherent with
783 the CPU, but L3 is only visible to the GPU. */
651d794f 784 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
785};
786
e59ec13d
MK
787struct i915_ctx_hang_stats {
788 /* This context had batch pending when hang was declared */
789 unsigned batch_pending;
790
791 /* This context had batch active when hang was declared */
792 unsigned batch_active;
be62acb4
MK
793
794 /* Time when this context was last blamed for a GPU reset */
795 unsigned long guilty_ts;
796
676fa572
CW
797 /* If the contexts causes a second GPU hang within this time,
798 * it is permanently banned from submitting any more work.
799 */
800 unsigned long ban_period_seconds;
801
be62acb4
MK
802 /* This context is banned to submit more work */
803 bool banned;
e59ec13d 804};
40521054
BW
805
806/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 807#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
808/**
809 * struct intel_context - as the name implies, represents a context.
810 * @ref: reference count.
811 * @user_handle: userspace tracking identity for this context.
812 * @remap_slice: l3 row remapping information.
813 * @file_priv: filp associated with this context (NULL for global default
814 * context).
815 * @hang_stats: information about the role of this context in possible GPU
816 * hangs.
7df113e4 817 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
818 * @legacy_hw_ctx: render context backing object and whether it is correctly
819 * initialized (legacy ring submission mechanism only).
820 * @link: link in the global list of contexts.
821 *
822 * Contexts are memory images used by the hardware to store copies of their
823 * internal state.
824 */
273497e5 825struct intel_context {
dce3271b 826 struct kref ref;
821d66dd 827 int user_handle;
3ccfd19d 828 uint8_t remap_slice;
40521054 829 struct drm_i915_file_private *file_priv;
e59ec13d 830 struct i915_ctx_hang_stats hang_stats;
ae6c4806 831 struct i915_hw_ppgtt *ppgtt;
a33afea5 832
c9e003af 833 /* Legacy ring buffer submission */
ea0c76f8
OM
834 struct {
835 struct drm_i915_gem_object *rcs_state;
836 bool initialized;
837 } legacy_hw_ctx;
838
c9e003af 839 /* Execlists */
564ddb2f 840 bool rcs_initialized;
c9e003af
OM
841 struct {
842 struct drm_i915_gem_object *state;
84c2377f 843 struct intel_ringbuffer *ringbuf;
a7cbedec 844 int pin_count;
c9e003af
OM
845 } engine[I915_NUM_RINGS];
846
a33afea5 847 struct list_head link;
40521054
BW
848};
849
a4001f1b
PZ
850enum fb_op_origin {
851 ORIGIN_GTT,
852 ORIGIN_CPU,
853 ORIGIN_CS,
854 ORIGIN_FLIP,
855};
856
5c3fe8b0 857struct i915_fbc {
60ee5cd2 858 unsigned long uncompressed_size;
5e59f717 859 unsigned threshold;
5c3fe8b0 860 unsigned int fb_id;
dbef0f15
PZ
861 unsigned int possible_framebuffer_bits;
862 unsigned int busy_bits;
e35fef21 863 struct intel_crtc *crtc;
5c3fe8b0
BW
864 int y;
865
c4213885 866 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
867 struct drm_mm_node *compressed_llb;
868
da46f936
RV
869 bool false_color;
870
9adccc60
PZ
871 /* Tracks whether the HW is actually enabled, not whether the feature is
872 * possible. */
873 bool enabled;
874
5c3fe8b0
BW
875 struct intel_fbc_work {
876 struct delayed_work work;
877 struct drm_crtc *crtc;
878 struct drm_framebuffer *fb;
5c3fe8b0
BW
879 } *fbc_work;
880
29ebf90f
CW
881 enum no_fbc_reason {
882 FBC_OK, /* FBC is enabled */
883 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
884 FBC_NO_OUTPUT, /* no outputs enabled to compress */
885 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
886 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
887 FBC_MODE_TOO_LARGE, /* mode too large for compression */
888 FBC_BAD_PLANE, /* fbc not supported on plane */
889 FBC_NOT_TILED, /* buffer not tiled */
890 FBC_MULTIPLE_PIPES, /* more than one pipe active */
891 FBC_MODULE_PARAM,
892 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
893 } no_fbc_reason;
b5e50c3f
JB
894};
895
96178eeb
VK
896/**
897 * HIGH_RR is the highest eDP panel refresh rate read from EDID
898 * LOW_RR is the lowest eDP panel refresh rate found from EDID
899 * parsing for same resolution.
900 */
901enum drrs_refresh_rate_type {
902 DRRS_HIGH_RR,
903 DRRS_LOW_RR,
904 DRRS_MAX_RR, /* RR count */
905};
906
907enum drrs_support_type {
908 DRRS_NOT_SUPPORTED = 0,
909 STATIC_DRRS_SUPPORT = 1,
910 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
911};
912
2807cf69 913struct intel_dp;
96178eeb
VK
914struct i915_drrs {
915 struct mutex mutex;
916 struct delayed_work work;
917 struct intel_dp *dp;
918 unsigned busy_frontbuffer_bits;
919 enum drrs_refresh_rate_type refresh_rate_type;
920 enum drrs_support_type type;
921};
922
a031d709 923struct i915_psr {
f0355c4a 924 struct mutex lock;
a031d709
RV
925 bool sink_support;
926 bool source_ok;
2807cf69 927 struct intel_dp *enabled;
7c8f8a70
RV
928 bool active;
929 struct delayed_work work;
9ca15301 930 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
931 bool psr2_support;
932 bool aux_frame_sync;
3f51e471 933};
5c3fe8b0 934
3bad0781 935enum intel_pch {
f0350830 936 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
937 PCH_IBX, /* Ibexpeak PCH */
938 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 939 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 940 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 941 PCH_NOP,
3bad0781
ZW
942};
943
988d6ee8
PZ
944enum intel_sbi_destination {
945 SBI_ICLK,
946 SBI_MPHY,
947};
948
b690e96c 949#define QUIRK_PIPEA_FORCE (1<<0)
435793df 950#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 951#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 952#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 953#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 954#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 955
8be48d92 956struct intel_fbdev;
1630fe75 957struct intel_fbc_work;
38651674 958
c2b9152f
DV
959struct intel_gmbus {
960 struct i2c_adapter adapter;
f2ce9faf 961 u32 force_bit;
c2b9152f 962 u32 reg0;
36c785f0 963 u32 gpio_reg;
c167a6fc 964 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
965 struct drm_i915_private *dev_priv;
966};
967
f4c956ad 968struct i915_suspend_saved_registers {
e948e994 969 u32 saveDSPARB;
ba8bbcf6 970 u32 saveLVDS;
585fb111
JB
971 u32 savePP_ON_DELAYS;
972 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
973 u32 savePP_ON;
974 u32 savePP_OFF;
975 u32 savePP_CONTROL;
585fb111 976 u32 savePP_DIVISOR;
ba8bbcf6 977 u32 saveFBC_CONTROL;
1f84e550 978 u32 saveCACHE_MODE_0;
1f84e550 979 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
980 u32 saveSWF0[16];
981 u32 saveSWF1[16];
982 u32 saveSWF2[3];
4b9de737 983 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 984 u32 savePCH_PORT_HOTPLUG;
9f49c376 985 u16 saveGCDGMBUS;
f4c956ad 986};
c85aa885 987
ddeea5b0
ID
988struct vlv_s0ix_state {
989 /* GAM */
990 u32 wr_watermark;
991 u32 gfx_prio_ctrl;
992 u32 arb_mode;
993 u32 gfx_pend_tlb0;
994 u32 gfx_pend_tlb1;
995 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
996 u32 media_max_req_count;
997 u32 gfx_max_req_count;
998 u32 render_hwsp;
999 u32 ecochk;
1000 u32 bsd_hwsp;
1001 u32 blt_hwsp;
1002 u32 tlb_rd_addr;
1003
1004 /* MBC */
1005 u32 g3dctl;
1006 u32 gsckgctl;
1007 u32 mbctl;
1008
1009 /* GCP */
1010 u32 ucgctl1;
1011 u32 ucgctl3;
1012 u32 rcgctl1;
1013 u32 rcgctl2;
1014 u32 rstctl;
1015 u32 misccpctl;
1016
1017 /* GPM */
1018 u32 gfxpause;
1019 u32 rpdeuhwtc;
1020 u32 rpdeuc;
1021 u32 ecobus;
1022 u32 pwrdwnupctl;
1023 u32 rp_down_timeout;
1024 u32 rp_deucsw;
1025 u32 rcubmabdtmr;
1026 u32 rcedata;
1027 u32 spare2gh;
1028
1029 /* Display 1 CZ domain */
1030 u32 gt_imr;
1031 u32 gt_ier;
1032 u32 pm_imr;
1033 u32 pm_ier;
1034 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1035
1036 /* GT SA CZ domain */
1037 u32 tilectl;
1038 u32 gt_fifoctl;
1039 u32 gtlc_wake_ctrl;
1040 u32 gtlc_survive;
1041 u32 pmwgicz;
1042
1043 /* Display 2 CZ domain */
1044 u32 gu_ctl0;
1045 u32 gu_ctl1;
9c25210f 1046 u32 pcbr;
ddeea5b0
ID
1047 u32 clock_gate_dis2;
1048};
1049
bf225f20
CW
1050struct intel_rps_ei {
1051 u32 cz_clock;
1052 u32 render_c0;
1053 u32 media_c0;
31685c25
D
1054};
1055
c85aa885 1056struct intel_gen6_power_mgmt {
d4d70aa5
ID
1057 /*
1058 * work, interrupts_enabled and pm_iir are protected by
1059 * dev_priv->irq_lock
1060 */
c85aa885 1061 struct work_struct work;
d4d70aa5 1062 bool interrupts_enabled;
c85aa885 1063 u32 pm_iir;
59cdb63d 1064
b39fb297
BW
1065 /* Frequencies are stored in potentially platform dependent multiples.
1066 * In other words, *_freq needs to be multiplied by X to be interesting.
1067 * Soft limits are those which are used for the dynamic reclocking done
1068 * by the driver (raise frequencies under heavy loads, and lower for
1069 * lighter loads). Hard limits are those imposed by the hardware.
1070 *
1071 * A distinction is made for overclocking, which is never enabled by
1072 * default, and is considered to be above the hard limit if it's
1073 * possible at all.
1074 */
1075 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1076 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1077 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1078 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1079 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1080 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1081 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1082 u8 rp1_freq; /* "less than" RP0 power/freqency */
1083 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1084 u32 cz_freq;
1a01ab3b 1085
8fb55197
CW
1086 u8 up_threshold; /* Current %busy required to uplock */
1087 u8 down_threshold; /* Current %busy required to downclock */
1088
dd75fdc8
CW
1089 int last_adj;
1090 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1091
c0951f0c 1092 bool enabled;
1a01ab3b 1093 struct delayed_work delayed_resume_work;
1854d5ca
CW
1094 struct list_head clients;
1095 unsigned boosts;
4fc688ce 1096
2e1b8730 1097 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1098
bf225f20
CW
1099 /* manual wa residency calculations */
1100 struct intel_rps_ei up_ei, down_ei;
1101
4fc688ce
JB
1102 /*
1103 * Protects RPS/RC6 register access and PCU communication.
1104 * Must be taken after struct_mutex if nested.
1105 */
1106 struct mutex hw_lock;
c85aa885
DV
1107};
1108
1a240d4d
DV
1109/* defined intel_pm.c */
1110extern spinlock_t mchdev_lock;
1111
c85aa885
DV
1112struct intel_ilk_power_mgmt {
1113 u8 cur_delay;
1114 u8 min_delay;
1115 u8 max_delay;
1116 u8 fmax;
1117 u8 fstart;
1118
1119 u64 last_count1;
1120 unsigned long last_time1;
1121 unsigned long chipset_power;
1122 u64 last_count2;
5ed0bdf2 1123 u64 last_time2;
c85aa885
DV
1124 unsigned long gfx_power;
1125 u8 corr;
1126
1127 int c_m;
1128 int r_t;
1129};
1130
c6cb582e
ID
1131struct drm_i915_private;
1132struct i915_power_well;
1133
1134struct i915_power_well_ops {
1135 /*
1136 * Synchronize the well's hw state to match the current sw state, for
1137 * example enable/disable it based on the current refcount. Called
1138 * during driver init and resume time, possibly after first calling
1139 * the enable/disable handlers.
1140 */
1141 void (*sync_hw)(struct drm_i915_private *dev_priv,
1142 struct i915_power_well *power_well);
1143 /*
1144 * Enable the well and resources that depend on it (for example
1145 * interrupts located on the well). Called after the 0->1 refcount
1146 * transition.
1147 */
1148 void (*enable)(struct drm_i915_private *dev_priv,
1149 struct i915_power_well *power_well);
1150 /*
1151 * Disable the well and resources that depend on it. Called after
1152 * the 1->0 refcount transition.
1153 */
1154 void (*disable)(struct drm_i915_private *dev_priv,
1155 struct i915_power_well *power_well);
1156 /* Returns the hw enabled state. */
1157 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1158 struct i915_power_well *power_well);
1159};
1160
a38911a3
WX
1161/* Power well structure for haswell */
1162struct i915_power_well {
c1ca727f 1163 const char *name;
6f3ef5dd 1164 bool always_on;
a38911a3
WX
1165 /* power well enable/disable usage count */
1166 int count;
bfafe93a
ID
1167 /* cached hw enabled state */
1168 bool hw_enabled;
c1ca727f 1169 unsigned long domains;
77961eb9 1170 unsigned long data;
c6cb582e 1171 const struct i915_power_well_ops *ops;
a38911a3
WX
1172};
1173
83c00f55 1174struct i915_power_domains {
baa70707
ID
1175 /*
1176 * Power wells needed for initialization at driver init and suspend
1177 * time are on. They are kept on until after the first modeset.
1178 */
1179 bool init_power_on;
0d116a29 1180 bool initializing;
c1ca727f 1181 int power_well_count;
baa70707 1182
83c00f55 1183 struct mutex lock;
1da51581 1184 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1185 struct i915_power_well *power_wells;
83c00f55
ID
1186};
1187
35a85ac6 1188#define MAX_L3_SLICES 2
a4da4fa4 1189struct intel_l3_parity {
35a85ac6 1190 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1191 struct work_struct error_work;
35a85ac6 1192 int which_slice;
a4da4fa4
DV
1193};
1194
4b5aed62 1195struct i915_gem_mm {
4b5aed62
DV
1196 /** Memory allocator for GTT stolen memory */
1197 struct drm_mm stolen;
4b5aed62
DV
1198 /** List of all objects in gtt_space. Used to restore gtt
1199 * mappings on resume */
1200 struct list_head bound_list;
1201 /**
1202 * List of objects which are not bound to the GTT (thus
1203 * are idle and not used by the GPU) but still have
1204 * (presumably uncached) pages still attached.
1205 */
1206 struct list_head unbound_list;
1207
1208 /** Usable portion of the GTT for GEM */
1209 unsigned long stolen_base; /* limited to low memory (32-bit) */
1210
4b5aed62
DV
1211 /** PPGTT used for aliasing the PPGTT with the GTT */
1212 struct i915_hw_ppgtt *aliasing_ppgtt;
1213
2cfcd32a 1214 struct notifier_block oom_notifier;
ceabbba5 1215 struct shrinker shrinker;
4b5aed62
DV
1216 bool shrinker_no_lock_stealing;
1217
4b5aed62
DV
1218 /** LRU list of objects with fence regs on them. */
1219 struct list_head fence_list;
1220
1221 /**
1222 * We leave the user IRQ off as much as possible,
1223 * but this means that requests will finish and never
1224 * be retired once the system goes idle. Set a timer to
1225 * fire periodically while the ring is running. When it
1226 * fires, go retire requests.
1227 */
1228 struct delayed_work retire_work;
1229
b29c19b6
CW
1230 /**
1231 * When we detect an idle GPU, we want to turn on
1232 * powersaving features. So once we see that there
1233 * are no more requests outstanding and no more
1234 * arrive within a small period of time, we fire
1235 * off the idle_work.
1236 */
1237 struct delayed_work idle_work;
1238
4b5aed62
DV
1239 /**
1240 * Are we in a non-interruptible section of code like
1241 * modesetting?
1242 */
1243 bool interruptible;
1244
f62a0076
CW
1245 /**
1246 * Is the GPU currently considered idle, or busy executing userspace
1247 * requests? Whilst idle, we attempt to power down the hardware and
1248 * display clocks. In order to reduce the effect on performance, there
1249 * is a slight delay before we do so.
1250 */
1251 bool busy;
1252
bdf1e7e3
DV
1253 /* the indicator for dispatch video commands on two BSD rings */
1254 int bsd_ring_dispatch_index;
1255
4b5aed62
DV
1256 /** Bit 6 swizzling required for X tiling */
1257 uint32_t bit_6_swizzle_x;
1258 /** Bit 6 swizzling required for Y tiling */
1259 uint32_t bit_6_swizzle_y;
1260
4b5aed62 1261 /* accounting, useful for userland debugging */
c20e8355 1262 spinlock_t object_stat_lock;
4b5aed62
DV
1263 size_t object_memory;
1264 u32 object_count;
1265};
1266
edc3d884 1267struct drm_i915_error_state_buf {
0a4cd7c8 1268 struct drm_i915_private *i915;
edc3d884
MK
1269 unsigned bytes;
1270 unsigned size;
1271 int err;
1272 u8 *buf;
1273 loff_t start;
1274 loff_t pos;
1275};
1276
fc16b48b
MK
1277struct i915_error_state_file_priv {
1278 struct drm_device *dev;
1279 struct drm_i915_error_state *error;
1280};
1281
99584db3
DV
1282struct i915_gpu_error {
1283 /* For hangcheck timer */
1284#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1285#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1286 /* Hang gpu twice in this window and your context gets banned */
1287#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1288
737b1506
CW
1289 struct workqueue_struct *hangcheck_wq;
1290 struct delayed_work hangcheck_work;
99584db3
DV
1291
1292 /* For reset and error_state handling. */
1293 spinlock_t lock;
1294 /* Protected by the above dev->gpu_error.lock. */
1295 struct drm_i915_error_state *first_error;
094f9a54
CW
1296
1297 unsigned long missed_irq_rings;
1298
1f83fee0 1299 /**
2ac0f450 1300 * State variable controlling the reset flow and count
1f83fee0 1301 *
2ac0f450
MK
1302 * This is a counter which gets incremented when reset is triggered,
1303 * and again when reset has been handled. So odd values (lowest bit set)
1304 * means that reset is in progress and even values that
1305 * (reset_counter >> 1):th reset was successfully completed.
1306 *
1307 * If reset is not completed succesfully, the I915_WEDGE bit is
1308 * set meaning that hardware is terminally sour and there is no
1309 * recovery. All waiters on the reset_queue will be woken when
1310 * that happens.
1311 *
1312 * This counter is used by the wait_seqno code to notice that reset
1313 * event happened and it needs to restart the entire ioctl (since most
1314 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1315 *
1316 * This is important for lock-free wait paths, where no contended lock
1317 * naturally enforces the correct ordering between the bail-out of the
1318 * waiter and the gpu reset work code.
1f83fee0
DV
1319 */
1320 atomic_t reset_counter;
1321
1f83fee0 1322#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1323#define I915_WEDGED (1 << 31)
1f83fee0
DV
1324
1325 /**
1326 * Waitqueue to signal when the reset has completed. Used by clients
1327 * that wait for dev_priv->mm.wedged to settle.
1328 */
1329 wait_queue_head_t reset_queue;
33196ded 1330
88b4aa87
MK
1331 /* Userspace knobs for gpu hang simulation;
1332 * combines both a ring mask, and extra flags
1333 */
1334 u32 stop_rings;
1335#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1336#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1337
1338 /* For missed irq/seqno simulation. */
1339 unsigned int test_irq_rings;
6689c167
MA
1340
1341 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1342 bool reload_in_reset;
99584db3
DV
1343};
1344
b8efb17b
ZR
1345enum modeset_restore {
1346 MODESET_ON_LID_OPEN,
1347 MODESET_DONE,
1348 MODESET_SUSPENDED,
1349};
1350
6acab15a 1351struct ddi_vbt_port_info {
ce4dd49e
DL
1352 /*
1353 * This is an index in the HDMI/DVI DDI buffer translation table.
1354 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1355 * populate this field.
1356 */
1357#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1358 uint8_t hdmi_level_shift;
311a2094
PZ
1359
1360 uint8_t supports_dvi:1;
1361 uint8_t supports_hdmi:1;
1362 uint8_t supports_dp:1;
6acab15a
PZ
1363};
1364
bfd7ebda
RV
1365enum psr_lines_to_wait {
1366 PSR_0_LINES_TO_WAIT = 0,
1367 PSR_1_LINE_TO_WAIT,
1368 PSR_4_LINES_TO_WAIT,
1369 PSR_8_LINES_TO_WAIT
83a7280e
PB
1370};
1371
41aa3448
RV
1372struct intel_vbt_data {
1373 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1374 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1375
1376 /* Feature bits */
1377 unsigned int int_tv_support:1;
1378 unsigned int lvds_dither:1;
1379 unsigned int lvds_vbt:1;
1380 unsigned int int_crt_support:1;
1381 unsigned int lvds_use_ssc:1;
1382 unsigned int display_clock_mode:1;
1383 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1384 unsigned int has_mipi:1;
41aa3448
RV
1385 int lvds_ssc_freq;
1386 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1387
83a7280e
PB
1388 enum drrs_support_type drrs_type;
1389
41aa3448
RV
1390 /* eDP */
1391 int edp_rate;
1392 int edp_lanes;
1393 int edp_preemphasis;
1394 int edp_vswing;
1395 bool edp_initialized;
1396 bool edp_support;
1397 int edp_bpp;
1398 struct edp_power_seq edp_pps;
1399
bfd7ebda
RV
1400 struct {
1401 bool full_link;
1402 bool require_aux_wakeup;
1403 int idle_frames;
1404 enum psr_lines_to_wait lines_to_wait;
1405 int tp1_wakeup_time;
1406 int tp2_tp3_wakeup_time;
1407 } psr;
1408
f00076d2
JN
1409 struct {
1410 u16 pwm_freq_hz;
39fbc9c8 1411 bool present;
f00076d2 1412 bool active_low_pwm;
1de6068e 1413 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1414 } backlight;
1415
d17c5443
SK
1416 /* MIPI DSI */
1417 struct {
3e6bd011 1418 u16 port;
d17c5443 1419 u16 panel_id;
d3b542fc
SK
1420 struct mipi_config *config;
1421 struct mipi_pps_data *pps;
1422 u8 seq_version;
1423 u32 size;
1424 u8 *data;
1425 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1426 } dsi;
1427
41aa3448
RV
1428 int crt_ddc_pin;
1429
1430 int child_dev_num;
768f69c9 1431 union child_device_config *child_dev;
6acab15a
PZ
1432
1433 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1434};
1435
77c122bc
VS
1436enum intel_ddb_partitioning {
1437 INTEL_DDB_PART_1_2,
1438 INTEL_DDB_PART_5_6, /* IVB+ */
1439};
1440
1fd527cc
VS
1441struct intel_wm_level {
1442 bool enable;
1443 uint32_t pri_val;
1444 uint32_t spr_val;
1445 uint32_t cur_val;
1446 uint32_t fbc_val;
1447};
1448
820c1980 1449struct ilk_wm_values {
609cedef
VS
1450 uint32_t wm_pipe[3];
1451 uint32_t wm_lp[3];
1452 uint32_t wm_lp_spr[3];
1453 uint32_t wm_linetime[3];
1454 bool enable_fbc_wm;
1455 enum intel_ddb_partitioning partitioning;
1456};
1457
0018fda1 1458struct vlv_wm_values {
ae80152d
VS
1459 struct {
1460 uint16_t primary;
1461 uint16_t sprite[2];
1462 uint8_t cursor;
1463 } pipe[3];
1464
1465 struct {
1466 uint16_t plane;
1467 uint8_t cursor;
1468 } sr;
1469
0018fda1
VS
1470 struct {
1471 uint8_t cursor;
1472 uint8_t sprite[2];
1473 uint8_t primary;
1474 } ddl[3];
1475};
1476
c193924e 1477struct skl_ddb_entry {
16160e3d 1478 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1479};
1480
1481static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1482{
16160e3d 1483 return entry->end - entry->start;
c193924e
DL
1484}
1485
08db6652
DL
1486static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1487 const struct skl_ddb_entry *e2)
1488{
1489 if (e1->start == e2->start && e1->end == e2->end)
1490 return true;
1491
1492 return false;
1493}
1494
c193924e 1495struct skl_ddb_allocation {
34bb56af 1496 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1497 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1498 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1499 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1500};
1501
2ac96d2a
PB
1502struct skl_wm_values {
1503 bool dirty[I915_MAX_PIPES];
c193924e 1504 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1505 uint32_t wm_linetime[I915_MAX_PIPES];
1506 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1507 uint32_t cursor[I915_MAX_PIPES][8];
1508 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1509 uint32_t cursor_trans[I915_MAX_PIPES];
1510};
1511
1512struct skl_wm_level {
1513 bool plane_en[I915_MAX_PLANES];
b99f58da 1514 bool cursor_en;
2ac96d2a
PB
1515 uint16_t plane_res_b[I915_MAX_PLANES];
1516 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1517 uint16_t cursor_res_b;
1518 uint8_t cursor_res_l;
1519};
1520
c67a470b 1521/*
765dab67
PZ
1522 * This struct helps tracking the state needed for runtime PM, which puts the
1523 * device in PCI D3 state. Notice that when this happens, nothing on the
1524 * graphics device works, even register access, so we don't get interrupts nor
1525 * anything else.
c67a470b 1526 *
765dab67
PZ
1527 * Every piece of our code that needs to actually touch the hardware needs to
1528 * either call intel_runtime_pm_get or call intel_display_power_get with the
1529 * appropriate power domain.
a8a8bd54 1530 *
765dab67
PZ
1531 * Our driver uses the autosuspend delay feature, which means we'll only really
1532 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1533 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1534 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1535 *
1536 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1537 * goes back to false exactly before we reenable the IRQs. We use this variable
1538 * to check if someone is trying to enable/disable IRQs while they're supposed
1539 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1540 * case it happens.
c67a470b 1541 *
765dab67 1542 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1543 */
5d584b2e
PZ
1544struct i915_runtime_pm {
1545 bool suspended;
2aeb7d3a 1546 bool irqs_enabled;
c67a470b
PZ
1547};
1548
926321d5
DV
1549enum intel_pipe_crc_source {
1550 INTEL_PIPE_CRC_SOURCE_NONE,
1551 INTEL_PIPE_CRC_SOURCE_PLANE1,
1552 INTEL_PIPE_CRC_SOURCE_PLANE2,
1553 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1554 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1555 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1556 INTEL_PIPE_CRC_SOURCE_TV,
1557 INTEL_PIPE_CRC_SOURCE_DP_B,
1558 INTEL_PIPE_CRC_SOURCE_DP_C,
1559 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1560 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1561 INTEL_PIPE_CRC_SOURCE_MAX,
1562};
1563
8bf1e9f1 1564struct intel_pipe_crc_entry {
ac2300d4 1565 uint32_t frame;
8bf1e9f1
SH
1566 uint32_t crc[5];
1567};
1568
b2c88f5b 1569#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1570struct intel_pipe_crc {
d538bbdf
DL
1571 spinlock_t lock;
1572 bool opened; /* exclusive access to the result file */
e5f75aca 1573 struct intel_pipe_crc_entry *entries;
926321d5 1574 enum intel_pipe_crc_source source;
d538bbdf 1575 int head, tail;
07144428 1576 wait_queue_head_t wq;
8bf1e9f1
SH
1577};
1578
f99d7069
DV
1579struct i915_frontbuffer_tracking {
1580 struct mutex lock;
1581
1582 /*
1583 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1584 * scheduled flips.
1585 */
1586 unsigned busy_bits;
1587 unsigned flip_bits;
1588};
1589
7225342a
MK
1590struct i915_wa_reg {
1591 u32 addr;
1592 u32 value;
1593 /* bitmask representing WA bits */
1594 u32 mask;
1595};
1596
1597#define I915_MAX_WA_REGS 16
1598
1599struct i915_workarounds {
1600 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1601 u32 count;
1602};
1603
cf9d2890
YZ
1604struct i915_virtual_gpu {
1605 bool active;
1606};
1607
77fec556 1608struct drm_i915_private {
f4c956ad 1609 struct drm_device *dev;
efab6d8d 1610 struct kmem_cache *objects;
e20d2ab7 1611 struct kmem_cache *vmas;
efab6d8d 1612 struct kmem_cache *requests;
f4c956ad 1613
5c969aa7 1614 const struct intel_device_info info;
f4c956ad
DV
1615
1616 int relative_constants_mode;
1617
1618 void __iomem *regs;
1619
907b28c5 1620 struct intel_uncore uncore;
f4c956ad 1621
cf9d2890
YZ
1622 struct i915_virtual_gpu vgpu;
1623
eb805623
DV
1624 struct intel_csr csr;
1625
1626 /* Display CSR-related protection */
1627 struct mutex csr_lock;
1628
5ea6e5e3 1629 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1630
f4c956ad
DV
1631 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1632 * controller on different i2c buses. */
1633 struct mutex gmbus_mutex;
1634
1635 /**
1636 * Base address of the gmbus and gpio block.
1637 */
1638 uint32_t gpio_mmio_base;
1639
b6fdd0f2
SS
1640 /* MMIO base address for MIPI regs */
1641 uint32_t mipi_mmio_base;
1642
28c70f16
DV
1643 wait_queue_head_t gmbus_wait_queue;
1644
f4c956ad 1645 struct pci_dev *bridge_dev;
a4872ba6 1646 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1647 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1648 uint32_t last_seqno, next_seqno;
f4c956ad 1649
ba8286fa 1650 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1651 struct resource mch_res;
1652
f4c956ad
DV
1653 /* protects the irq masks */
1654 spinlock_t irq_lock;
1655
84c33a64
SG
1656 /* protects the mmio flip data */
1657 spinlock_t mmio_flip_lock;
1658
f8b79e58
ID
1659 bool display_irqs_enabled;
1660
9ee32fea
DV
1661 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1662 struct pm_qos_request pm_qos;
1663
f4c956ad 1664 /* DPIO indirect register protection */
09153000 1665 struct mutex dpio_lock;
f4c956ad
DV
1666
1667 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1668 union {
1669 u32 irq_mask;
1670 u32 de_irq_mask[I915_MAX_PIPES];
1671 };
f4c956ad 1672 u32 gt_irq_mask;
605cd25b 1673 u32 pm_irq_mask;
a6706b45 1674 u32 pm_rps_events;
91d181dd 1675 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1676
f4c956ad 1677 struct work_struct hotplug_work;
b543fb04
EE
1678 struct {
1679 unsigned long hpd_last_jiffies;
1680 int hpd_cnt;
1681 enum {
1682 HPD_ENABLED = 0,
1683 HPD_DISABLED = 1,
1684 HPD_MARK_DISABLED = 2
1685 } hpd_mark;
1686 } hpd_stats[HPD_NUM_PINS];
142e2398 1687 u32 hpd_event_bits;
6323751d 1688 struct delayed_work hotplug_reenable_work;
f4c956ad 1689
5c3fe8b0 1690 struct i915_fbc fbc;
439d7ac0 1691 struct i915_drrs drrs;
f4c956ad 1692 struct intel_opregion opregion;
41aa3448 1693 struct intel_vbt_data vbt;
f4c956ad 1694
d9ceb816
JB
1695 bool preserve_bios_swizzle;
1696
f4c956ad
DV
1697 /* overlay */
1698 struct intel_overlay *overlay;
f4c956ad 1699
58c68779 1700 /* backlight registers and fields in struct intel_panel */
07f11d49 1701 struct mutex backlight_lock;
31ad8ec6 1702
f4c956ad 1703 /* LVDS info */
f4c956ad
DV
1704 bool no_aux_handshake;
1705
e39b999a
VS
1706 /* protects panel power sequencer state */
1707 struct mutex pps_mutex;
1708
f4c956ad
DV
1709 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1710 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1711 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1712
1713 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1714 unsigned int skl_boot_cdclk;
164dfd28 1715 unsigned int cdclk_freq;
6bcda4f0 1716 unsigned int hpll_freq;
f4c956ad 1717
645416f5
DV
1718 /**
1719 * wq - Driver workqueue for GEM.
1720 *
1721 * NOTE: Work items scheduled here are not allowed to grab any modeset
1722 * locks, for otherwise the flushing done in the pageflip code will
1723 * result in deadlocks.
1724 */
f4c956ad
DV
1725 struct workqueue_struct *wq;
1726
1727 /* Display functions */
1728 struct drm_i915_display_funcs display;
1729
1730 /* PCH chipset type */
1731 enum intel_pch pch_type;
17a303ec 1732 unsigned short pch_id;
f4c956ad
DV
1733
1734 unsigned long quirks;
1735
b8efb17b
ZR
1736 enum modeset_restore modeset_restore;
1737 struct mutex modeset_restore_lock;
673a394b 1738
a7bbbd63 1739 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1740 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1741
4b5aed62 1742 struct i915_gem_mm mm;
ad46cb53
CW
1743 DECLARE_HASHTABLE(mm_structs, 7);
1744 struct mutex mm_lock;
8781342d 1745
8781342d
DV
1746 /* Kernel Modesetting */
1747
9b9d172d 1748 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1749
76c4ac04
DL
1750 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1751 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1752 wait_queue_head_t pending_flip_queue;
1753
c4597872
DV
1754#ifdef CONFIG_DEBUG_FS
1755 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1756#endif
1757
e72f9fbf
DV
1758 int num_shared_dpll;
1759 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1760 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1761
7225342a 1762 struct i915_workarounds workarounds;
888b5995 1763
652c393a
JB
1764 /* Reclocking support */
1765 bool render_reclock_avail;
1766 bool lvds_downclock_avail;
18f9ed12
ZY
1767 /* indicates the reduced downclock for LVDS*/
1768 int lvds_downclock;
f99d7069
DV
1769
1770 struct i915_frontbuffer_tracking fb_tracking;
1771
652c393a 1772 u16 orig_clock;
f97108d1 1773
c4804411 1774 bool mchbar_need_disable;
f97108d1 1775
a4da4fa4
DV
1776 struct intel_l3_parity l3_parity;
1777
59124506
BW
1778 /* Cannot be determined by PCIID. You must always read a register. */
1779 size_t ellc_size;
1780
c6a828d3 1781 /* gen6+ rps state */
c85aa885 1782 struct intel_gen6_power_mgmt rps;
c6a828d3 1783
20e4d407
DV
1784 /* ilk-only ips/rps state. Everything in here is protected by the global
1785 * mchdev_lock in intel_pm.c */
c85aa885 1786 struct intel_ilk_power_mgmt ips;
b5e50c3f 1787
83c00f55 1788 struct i915_power_domains power_domains;
a38911a3 1789
a031d709 1790 struct i915_psr psr;
3f51e471 1791
99584db3 1792 struct i915_gpu_error gpu_error;
ae681d96 1793
c9cddffc
JB
1794 struct drm_i915_gem_object *vlv_pctx;
1795
4520f53a 1796#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1797 /* list of fbdev register on this device */
1798 struct intel_fbdev *fbdev;
82e3b8c1 1799 struct work_struct fbdev_suspend_work;
4520f53a 1800#endif
e953fd7b
CW
1801
1802 struct drm_property *broadcast_rgb_property;
3f43c48d 1803 struct drm_property *force_audio_property;
e3689190 1804
58fddc28
ID
1805 /* hda/i915 audio component */
1806 bool audio_component_registered;
1807
254f965c 1808 uint32_t hw_context_size;
a33afea5 1809 struct list_head context_list;
f4c956ad 1810
3e68320e 1811 u32 fdi_rx_config;
68d18ad7 1812
70722468
VS
1813 u32 chv_phy_control;
1814
842f1c8b 1815 u32 suspend_count;
f4c956ad 1816 struct i915_suspend_saved_registers regfile;
ddeea5b0 1817 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1818
53615a5e
VS
1819 struct {
1820 /*
1821 * Raw watermark latency values:
1822 * in 0.1us units for WM0,
1823 * in 0.5us units for WM1+.
1824 */
1825 /* primary */
1826 uint16_t pri_latency[5];
1827 /* sprite */
1828 uint16_t spr_latency[5];
1829 /* cursor */
1830 uint16_t cur_latency[5];
2af30a5c
PB
1831 /*
1832 * Raw watermark memory latency values
1833 * for SKL for all 8 levels
1834 * in 1us units.
1835 */
1836 uint16_t skl_latency[8];
609cedef 1837
2d41c0b5
PB
1838 /*
1839 * The skl_wm_values structure is a bit too big for stack
1840 * allocation, so we keep the staging struct where we store
1841 * intermediate results here instead.
1842 */
1843 struct skl_wm_values skl_results;
1844
609cedef 1845 /* current hardware state */
2d41c0b5
PB
1846 union {
1847 struct ilk_wm_values hw;
1848 struct skl_wm_values skl_hw;
0018fda1 1849 struct vlv_wm_values vlv;
2d41c0b5 1850 };
53615a5e
VS
1851 } wm;
1852
8a187455
PZ
1853 struct i915_runtime_pm pm;
1854
13cf5504
DA
1855 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1856 u32 long_hpd_port_mask;
1857 u32 short_hpd_port_mask;
1858 struct work_struct dig_port_work;
1859
0e32b39c
DA
1860 /*
1861 * if we get a HPD irq from DP and a HPD irq from non-DP
1862 * the non-DP HPD could block the workqueue on a mode config
1863 * mutex getting, that userspace may have taken. However
1864 * userspace is waiting on the DP workqueue to run which is
1865 * blocked behind the non-DP one.
1866 */
1867 struct workqueue_struct *dp_wq;
1868
a83014d3
OM
1869 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1870 struct {
f3dc74c0
JH
1871 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1872 struct intel_engine_cs *ring,
1873 struct intel_context *ctx,
1874 struct drm_i915_gem_execbuffer2 *args,
1875 struct list_head *vmas,
1876 struct drm_i915_gem_object *batch_obj,
1877 u64 exec_start, u32 flags);
a83014d3
OM
1878 int (*init_rings)(struct drm_device *dev);
1879 void (*cleanup_ring)(struct intel_engine_cs *ring);
1880 void (*stop_ring)(struct intel_engine_cs *ring);
1881 } gt;
1882
9e458034
SJ
1883 bool edp_low_vswing;
1884
bdf1e7e3
DV
1885 /*
1886 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1887 * will be rejected. Instead look for a better place.
1888 */
77fec556 1889};
1da177e4 1890
2c1792a1
CW
1891static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1892{
1893 return dev->dev_private;
1894}
1895
888d0d42
ID
1896static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1897{
1898 return to_i915(dev_get_drvdata(dev));
1899}
1900
b4519513
CW
1901/* Iterate over initialised rings */
1902#define for_each_ring(ring__, dev_priv__, i__) \
1903 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1904 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1905
b1d7e4b4
WF
1906enum hdmi_force_audio {
1907 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1908 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1909 HDMI_AUDIO_AUTO, /* trust EDID */
1910 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1911};
1912
190d6cd5 1913#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1914
37e680a1
CW
1915struct drm_i915_gem_object_ops {
1916 /* Interface between the GEM object and its backing storage.
1917 * get_pages() is called once prior to the use of the associated set
1918 * of pages before to binding them into the GTT, and put_pages() is
1919 * called after we no longer need them. As we expect there to be
1920 * associated cost with migrating pages between the backing storage
1921 * and making them available for the GPU (e.g. clflush), we may hold
1922 * onto the pages after they are no longer referenced by the GPU
1923 * in case they may be used again shortly (for example migrating the
1924 * pages to a different memory domain within the GTT). put_pages()
1925 * will therefore most likely be called when the object itself is
1926 * being released or under memory pressure (where we attempt to
1927 * reap pages for the shrinker).
1928 */
1929 int (*get_pages)(struct drm_i915_gem_object *);
1930 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1931 int (*dmabuf_export)(struct drm_i915_gem_object *);
1932 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1933};
1934
a071fa00
DV
1935/*
1936 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1937 * considered to be the frontbuffer for the given plane interface-vise. This
1938 * doesn't mean that the hw necessarily already scans it out, but that any
1939 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1940 *
1941 * We have one bit per pipe and per scanout plane type.
1942 */
1943#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1944#define INTEL_FRONTBUFFER_BITS \
1945 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1946#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1947 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1948#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1949 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1950#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1951 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1952#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1953 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1954#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1955 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1956
673a394b 1957struct drm_i915_gem_object {
c397b908 1958 struct drm_gem_object base;
673a394b 1959
37e680a1
CW
1960 const struct drm_i915_gem_object_ops *ops;
1961
2f633156
BW
1962 /** List of VMAs backed by this object */
1963 struct list_head vma_list;
1964
c1ad11fc
CW
1965 /** Stolen memory for this object, instead of being backed by shmem. */
1966 struct drm_mm_node *stolen;
35c20a60 1967 struct list_head global_list;
673a394b 1968
b4716185 1969 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
1970 /** Used in execbuf to temporarily hold a ref */
1971 struct list_head obj_exec_link;
673a394b 1972
8d9d5744 1973 struct list_head batch_pool_link;
493018dc 1974
673a394b 1975 /**
65ce3027
CW
1976 * This is set if the object is on the active lists (has pending
1977 * rendering and so a non-zero seqno), and is not set if it i s on
1978 * inactive (ready to be unbound) list.
673a394b 1979 */
b4716185 1980 unsigned int active:I915_NUM_RINGS;
673a394b
EA
1981
1982 /**
1983 * This is set if the object has been written to since last bound
1984 * to the GTT
1985 */
0206e353 1986 unsigned int dirty:1;
778c3544
DV
1987
1988 /**
1989 * Fence register bits (if any) for this object. Will be set
1990 * as needed when mapped into the GTT.
1991 * Protected by dev->struct_mutex.
778c3544 1992 */
4b9de737 1993 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1994
778c3544
DV
1995 /**
1996 * Advice: are the backing pages purgeable?
1997 */
0206e353 1998 unsigned int madv:2;
778c3544 1999
778c3544
DV
2000 /**
2001 * Current tiling mode for the object.
2002 */
0206e353 2003 unsigned int tiling_mode:2;
5d82e3e6
CW
2004 /**
2005 * Whether the tiling parameters for the currently associated fence
2006 * register have changed. Note that for the purposes of tracking
2007 * tiling changes we also treat the unfenced register, the register
2008 * slot that the object occupies whilst it executes a fenced
2009 * command (such as BLT on gen2/3), as a "fence".
2010 */
2011 unsigned int fence_dirty:1;
778c3544 2012
75e9e915
DV
2013 /**
2014 * Is the object at the current location in the gtt mappable and
2015 * fenceable? Used to avoid costly recalculations.
2016 */
0206e353 2017 unsigned int map_and_fenceable:1;
75e9e915 2018
fb7d516a
DV
2019 /**
2020 * Whether the current gtt mapping needs to be mappable (and isn't just
2021 * mappable by accident). Track pin and fault separate for a more
2022 * accurate mappable working set.
2023 */
0206e353 2024 unsigned int fault_mappable:1;
fb7d516a 2025
24f3a8cf
AG
2026 /*
2027 * Is the object to be mapped as read-only to the GPU
2028 * Only honoured if hardware has relevant pte bit
2029 */
2030 unsigned long gt_ro:1;
651d794f 2031 unsigned int cache_level:3;
0f71979a 2032 unsigned int cache_dirty:1;
93dfb40c 2033
9da3da66 2034 unsigned int has_dma_mapping:1;
7bddb01f 2035
a071fa00
DV
2036 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2037
8a0c39b1
TU
2038 unsigned int pin_display;
2039
9da3da66 2040 struct sg_table *pages;
a5570178 2041 int pages_pin_count;
ee286370
CW
2042 struct get_page {
2043 struct scatterlist *sg;
2044 int last;
2045 } get_page;
673a394b 2046
1286ff73 2047 /* prime dma-buf support */
9a70cc2a
DA
2048 void *dma_buf_vmapping;
2049 int vmapping_count;
2050
b4716185
CW
2051 /** Breadcrumb of last rendering to the buffer.
2052 * There can only be one writer, but we allow for multiple readers.
2053 * If there is a writer that necessarily implies that all other
2054 * read requests are complete - but we may only be lazily clearing
2055 * the read requests. A read request is naturally the most recent
2056 * request on a ring, so we may have two different write and read
2057 * requests on one ring where the write request is older than the
2058 * read request. This allows for the CPU to read from an active
2059 * buffer by only waiting for the write to complete.
2060 * */
2061 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2062 struct drm_i915_gem_request *last_write_req;
caea7476 2063 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2064 struct drm_i915_gem_request *last_fenced_req;
673a394b 2065
778c3544 2066 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2067 uint32_t stride;
673a394b 2068
80075d49
DV
2069 /** References from framebuffers, locks out tiling changes. */
2070 unsigned long framebuffer_references;
2071
280b713b 2072 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2073 unsigned long *bit_17;
280b713b 2074
5cc9ed4b 2075 union {
6a2c4232
CW
2076 /** for phy allocated objects */
2077 struct drm_dma_handle *phys_handle;
2078
5cc9ed4b
CW
2079 struct i915_gem_userptr {
2080 uintptr_t ptr;
2081 unsigned read_only :1;
2082 unsigned workers :4;
2083#define I915_GEM_USERPTR_MAX_WORKERS 15
2084
ad46cb53
CW
2085 struct i915_mm_struct *mm;
2086 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2087 struct work_struct *work;
2088 } userptr;
2089 };
2090};
62b8b215 2091#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2092
a071fa00
DV
2093void i915_gem_track_fb(struct drm_i915_gem_object *old,
2094 struct drm_i915_gem_object *new,
2095 unsigned frontbuffer_bits);
2096
673a394b
EA
2097/**
2098 * Request queue structure.
2099 *
2100 * The request queue allows us to note sequence numbers that have been emitted
2101 * and may be associated with active buffers to be retired.
2102 *
97b2a6a1
JH
2103 * By keeping this list, we can avoid having to do questionable sequence
2104 * number comparisons on buffer last_read|write_seqno. It also allows an
2105 * emission time to be associated with the request for tracking how far ahead
2106 * of the GPU the submission is.
b3a38998
NH
2107 *
2108 * The requests are reference counted, so upon creation they should have an
2109 * initial reference taken using kref_init
673a394b
EA
2110 */
2111struct drm_i915_gem_request {
abfe262a
JH
2112 struct kref ref;
2113
852835f3 2114 /** On Which ring this request was generated */
efab6d8d 2115 struct drm_i915_private *i915;
a4872ba6 2116 struct intel_engine_cs *ring;
852835f3 2117
673a394b
EA
2118 /** GEM sequence number associated with this request. */
2119 uint32_t seqno;
2120
7d736f4f
MK
2121 /** Position in the ringbuffer of the start of the request */
2122 u32 head;
2123
72f95afa
NH
2124 /**
2125 * Position in the ringbuffer of the start of the postfix.
2126 * This is required to calculate the maximum available ringbuffer
2127 * space without overwriting the postfix.
2128 */
2129 u32 postfix;
2130
2131 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2132 u32 tail;
2133
b3a38998 2134 /**
a8c6ecb3 2135 * Context and ring buffer related to this request
b3a38998
NH
2136 * Contexts are refcounted, so when this request is associated with a
2137 * context, we must increment the context's refcount, to guarantee that
2138 * it persists while any request is linked to it. Requests themselves
2139 * are also refcounted, so the request will only be freed when the last
2140 * reference to it is dismissed, and the code in
2141 * i915_gem_request_free() will then decrement the refcount on the
2142 * context.
2143 */
273497e5 2144 struct intel_context *ctx;
98e1bd4a 2145 struct intel_ringbuffer *ringbuf;
0e50e96b 2146
7d736f4f
MK
2147 /** Batch buffer related to this request if any */
2148 struct drm_i915_gem_object *batch_obj;
2149
673a394b
EA
2150 /** Time at which this request was emitted, in jiffies. */
2151 unsigned long emitted_jiffies;
2152
b962442e 2153 /** global list entry for this request */
673a394b 2154 struct list_head list;
b962442e 2155
f787a5f5 2156 struct drm_i915_file_private *file_priv;
b962442e
EA
2157 /** file_priv list entry for this request */
2158 struct list_head client_list;
67e2937b 2159
071c92de
MK
2160 /** process identifier submitting this request */
2161 struct pid *pid;
2162
6d3d8274
NH
2163 /**
2164 * The ELSP only accepts two elements at a time, so we queue
2165 * context/tail pairs on a given queue (ring->execlist_queue) until the
2166 * hardware is available. The queue serves a double purpose: we also use
2167 * it to keep track of the up to 2 contexts currently in the hardware
2168 * (usually one in execution and the other queued up by the GPU): We
2169 * only remove elements from the head of the queue when the hardware
2170 * informs us that an element has been completed.
2171 *
2172 * All accesses to the queue are mediated by a spinlock
2173 * (ring->execlist_lock).
2174 */
2175
2176 /** Execlist link in the submission queue.*/
2177 struct list_head execlist_link;
2178
2179 /** Execlists no. of times this request has been sent to the ELSP */
2180 int elsp_submitted;
2181
673a394b
EA
2182};
2183
6689cb2b
JH
2184int i915_gem_request_alloc(struct intel_engine_cs *ring,
2185 struct intel_context *ctx);
abfe262a
JH
2186void i915_gem_request_free(struct kref *req_ref);
2187
b793a00a
JH
2188static inline uint32_t
2189i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2190{
2191 return req ? req->seqno : 0;
2192}
2193
2194static inline struct intel_engine_cs *
2195i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2196{
2197 return req ? req->ring : NULL;
2198}
2199
b2cfe0ab 2200static inline struct drm_i915_gem_request *
abfe262a
JH
2201i915_gem_request_reference(struct drm_i915_gem_request *req)
2202{
b2cfe0ab
CW
2203 if (req)
2204 kref_get(&req->ref);
2205 return req;
abfe262a
JH
2206}
2207
2208static inline void
2209i915_gem_request_unreference(struct drm_i915_gem_request *req)
2210{
f245860e 2211 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2212 kref_put(&req->ref, i915_gem_request_free);
2213}
2214
41037f9f
CW
2215static inline void
2216i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2217{
b833bb61
ML
2218 struct drm_device *dev;
2219
2220 if (!req)
2221 return;
41037f9f 2222
b833bb61
ML
2223 dev = req->ring->dev;
2224 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2225 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2226}
2227
abfe262a
JH
2228static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2229 struct drm_i915_gem_request *src)
2230{
2231 if (src)
2232 i915_gem_request_reference(src);
2233
2234 if (*pdst)
2235 i915_gem_request_unreference(*pdst);
2236
2237 *pdst = src;
2238}
2239
1b5a433a
JH
2240/*
2241 * XXX: i915_gem_request_completed should be here but currently needs the
2242 * definition of i915_seqno_passed() which is below. It will be moved in
2243 * a later patch when the call to i915_seqno_passed() is obsoleted...
2244 */
2245
351e3db2
BV
2246/*
2247 * A command that requires special handling by the command parser.
2248 */
2249struct drm_i915_cmd_descriptor {
2250 /*
2251 * Flags describing how the command parser processes the command.
2252 *
2253 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2254 * a length mask if not set
2255 * CMD_DESC_SKIP: The command is allowed but does not follow the
2256 * standard length encoding for the opcode range in
2257 * which it falls
2258 * CMD_DESC_REJECT: The command is never allowed
2259 * CMD_DESC_REGISTER: The command should be checked against the
2260 * register whitelist for the appropriate ring
2261 * CMD_DESC_MASTER: The command is allowed if the submitting process
2262 * is the DRM master
2263 */
2264 u32 flags;
2265#define CMD_DESC_FIXED (1<<0)
2266#define CMD_DESC_SKIP (1<<1)
2267#define CMD_DESC_REJECT (1<<2)
2268#define CMD_DESC_REGISTER (1<<3)
2269#define CMD_DESC_BITMASK (1<<4)
2270#define CMD_DESC_MASTER (1<<5)
2271
2272 /*
2273 * The command's unique identification bits and the bitmask to get them.
2274 * This isn't strictly the opcode field as defined in the spec and may
2275 * also include type, subtype, and/or subop fields.
2276 */
2277 struct {
2278 u32 value;
2279 u32 mask;
2280 } cmd;
2281
2282 /*
2283 * The command's length. The command is either fixed length (i.e. does
2284 * not include a length field) or has a length field mask. The flag
2285 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2286 * a length mask. All command entries in a command table must include
2287 * length information.
2288 */
2289 union {
2290 u32 fixed;
2291 u32 mask;
2292 } length;
2293
2294 /*
2295 * Describes where to find a register address in the command to check
2296 * against the ring's register whitelist. Only valid if flags has the
2297 * CMD_DESC_REGISTER bit set.
2298 */
2299 struct {
2300 u32 offset;
2301 u32 mask;
2302 } reg;
2303
2304#define MAX_CMD_DESC_BITMASKS 3
2305 /*
2306 * Describes command checks where a particular dword is masked and
2307 * compared against an expected value. If the command does not match
2308 * the expected value, the parser rejects it. Only valid if flags has
2309 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2310 * are valid.
d4d48035
BV
2311 *
2312 * If the check specifies a non-zero condition_mask then the parser
2313 * only performs the check when the bits specified by condition_mask
2314 * are non-zero.
351e3db2
BV
2315 */
2316 struct {
2317 u32 offset;
2318 u32 mask;
2319 u32 expected;
d4d48035
BV
2320 u32 condition_offset;
2321 u32 condition_mask;
351e3db2
BV
2322 } bits[MAX_CMD_DESC_BITMASKS];
2323};
2324
2325/*
2326 * A table of commands requiring special handling by the command parser.
2327 *
2328 * Each ring has an array of tables. Each table consists of an array of command
2329 * descriptors, which must be sorted with command opcodes in ascending order.
2330 */
2331struct drm_i915_cmd_table {
2332 const struct drm_i915_cmd_descriptor *table;
2333 int count;
2334};
2335
dbbe9127 2336/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2337#define __I915__(p) ({ \
2338 struct drm_i915_private *__p; \
2339 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2340 __p = (struct drm_i915_private *)p; \
2341 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2342 __p = to_i915((struct drm_device *)p); \
2343 else \
2344 BUILD_BUG(); \
2345 __p; \
2346})
dbbe9127 2347#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2348#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2349#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2350
87f1f465
CW
2351#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2352#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2353#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2354#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2355#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2356#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2357#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2358#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2359#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2360#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2361#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2362#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2363#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2364#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2365#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2366#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2367#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2368#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2369#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2370 INTEL_DEVID(dev) == 0x0152 || \
2371 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2372#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2373#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2374#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2375#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2376#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2377#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2378#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2379#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2380 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2381#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2382 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2383 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2384 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2385#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2386 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2387#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2388 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2389#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2390 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2391/* ULX machines are also considered ULT. */
87f1f465
CW
2392#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2393 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2394#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2395
e90a21d4
HN
2396#define SKL_REVID_A0 (0x0)
2397#define SKL_REVID_B0 (0x1)
2398#define SKL_REVID_C0 (0x2)
2399#define SKL_REVID_D0 (0x3)
8bc0ccf6 2400#define SKL_REVID_E0 (0x4)
b88baa2a 2401#define SKL_REVID_F0 (0x5)
e90a21d4 2402
6c74c87f
NH
2403#define BXT_REVID_A0 (0x0)
2404#define BXT_REVID_B0 (0x3)
2405#define BXT_REVID_C0 (0x6)
2406
85436696
JB
2407/*
2408 * The genX designation typically refers to the render engine, so render
2409 * capability related checks should use IS_GEN, while display and other checks
2410 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2411 * chips, etc.).
2412 */
cae5852d
ZN
2413#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2414#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2415#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2416#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2417#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2418#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2419#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2420#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2421
73ae478c
BW
2422#define RENDER_RING (1<<RCS)
2423#define BSD_RING (1<<VCS)
2424#define BLT_RING (1<<BCS)
2425#define VEBOX_RING (1<<VECS)
845f74a7 2426#define BSD2_RING (1<<VCS2)
63c42e56 2427#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2428#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2429#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2430#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2431#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2432#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2433 __I915__(dev)->ellc_size)
cae5852d
ZN
2434#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2435
254f965c 2436#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2437#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2438#define USES_PPGTT(dev) (i915.enable_ppgtt)
2439#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2440
05394f39 2441#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2442#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2443
b45305fc
DV
2444/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2445#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2446/*
2447 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2448 * even when in MSI mode. This results in spurious interrupt warnings if the
2449 * legacy irq no. is shared with another device. The kernel then disables that
2450 * interrupt source and so prevents the other device from working properly.
2451 */
2452#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2453#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2454
cae5852d
ZN
2455/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2456 * rows, which changed the alignment requirements and fence programming.
2457 */
2458#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2459 IS_I915GM(dev)))
2460#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2461#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2462#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2463#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2464#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2465
2466#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2467#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2468#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2469
dbf7786e 2470#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2471
0c9b3715
JN
2472#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2473 INTEL_INFO(dev)->gen >= 9)
2474
dd93be58 2475#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2476#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2477#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2478 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2479 IS_SKYLAKE(dev))
6157d3c8 2480#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2481 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2482 IS_SKYLAKE(dev))
58abf1da
RV
2483#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2484#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2485
eb805623
DV
2486#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2487
17a303ec
PZ
2488#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2489#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2490#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2491#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2492#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2493#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2494#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2495#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2496
f2fbc690 2497#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2498#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2499#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2500#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2501#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2502#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2503#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2504
5fafe292
SJ
2505#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2506
040d2baa
BW
2507/* DPF == dynamic parity feature */
2508#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2509#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2510
c8735b0c 2511#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2512#define GEN9_FREQ_SCALER 3
c8735b0c 2513
05394f39
CW
2514#include "i915_trace.h"
2515
baa70943 2516extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2517extern int i915_max_ioctl;
2518
fc49b3da
ID
2519extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2520extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2521
d330a953
JN
2522/* i915_params.c */
2523struct i915_params {
2524 int modeset;
2525 int panel_ignore_lid;
d330a953
JN
2526 int semaphores;
2527 unsigned int lvds_downclock;
2528 int lvds_channel_mode;
2529 int panel_use_ssc;
2530 int vbt_sdvo_panel_type;
2531 int enable_rc6;
2532 int enable_fbc;
d330a953 2533 int enable_ppgtt;
127f1003 2534 int enable_execlists;
d330a953
JN
2535 int enable_psr;
2536 unsigned int preliminary_hw_support;
2537 int disable_power_well;
2538 int enable_ips;
e5aa6541 2539 int invert_brightness;
351e3db2 2540 int enable_cmd_parser;
e5aa6541
DL
2541 /* leave bools at the end to not create holes */
2542 bool enable_hangcheck;
2543 bool fastboot;
d330a953 2544 bool prefault_disable;
5bedeb2d 2545 bool load_detect_test;
d330a953 2546 bool reset;
a0bae57f 2547 bool disable_display;
7a10dfa6 2548 bool disable_vtd_wa;
84c33a64 2549 int use_mmio_flip;
48572edd 2550 int mmio_debug;
e2c719b7 2551 bool verbose_state_checks;
b2e7723b 2552 bool nuclear_pageflip;
9e458034 2553 int edp_vswing;
d330a953
JN
2554};
2555extern struct i915_params i915 __read_mostly;
2556
1da177e4 2557 /* i915_dma.c */
22eae947 2558extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2559extern int i915_driver_unload(struct drm_device *);
2885f6ac 2560extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2561extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2562extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2563 struct drm_file *file);
673a394b 2564extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2565 struct drm_file *file);
84b1fd10 2566extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2567#ifdef CONFIG_COMPAT
0d6aa60b
DA
2568extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2569 unsigned long arg);
c43b5634 2570#endif
8e96d9c4 2571extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2572extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2573extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2574extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2575extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2576extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2577int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2578void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
eb805623 2579void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2580
1da177e4 2581/* i915_irq.c */
10cd45b6 2582void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2583__printf(3, 4)
2584void i915_handle_error(struct drm_device *dev, bool wedged,
2585 const char *fmt, ...);
1da177e4 2586
b963291c
DV
2587extern void intel_irq_init(struct drm_i915_private *dev_priv);
2588extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2589int intel_irq_install(struct drm_i915_private *dev_priv);
2590void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2591
2592extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2593extern void intel_uncore_early_sanitize(struct drm_device *dev,
2594 bool restore_forcewake);
907b28c5 2595extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2596extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2597extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2598extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2599const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2600void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2601 enum forcewake_domains domains);
59bad947 2602void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2603 enum forcewake_domains domains);
a6111f7b
CW
2604/* Like above but the caller must manage the uncore.lock itself.
2605 * Must be used with I915_READ_FW and friends.
2606 */
2607void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2608 enum forcewake_domains domains);
2609void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2610 enum forcewake_domains domains);
59bad947 2611void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2612static inline bool intel_vgpu_active(struct drm_device *dev)
2613{
2614 return to_i915(dev)->vgpu.active;
2615}
b1f14ad0 2616
7c463586 2617void
50227e1c 2618i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2619 u32 status_mask);
7c463586
KP
2620
2621void
50227e1c 2622i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2623 u32 status_mask);
7c463586 2624
f8b79e58
ID
2625void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2626void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2627void
2628ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2629void
2630ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2631void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2632 uint32_t interrupt_mask,
2633 uint32_t enabled_irq_mask);
2634#define ibx_enable_display_interrupt(dev_priv, bits) \
2635 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2636#define ibx_disable_display_interrupt(dev_priv, bits) \
2637 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2638
673a394b 2639/* i915_gem.c */
673a394b
EA
2640int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file_priv);
2642int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
2644int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2645 struct drm_file *file_priv);
2646int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2647 struct drm_file *file_priv);
de151cf6
JB
2648int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2649 struct drm_file *file_priv);
673a394b
EA
2650int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2651 struct drm_file *file_priv);
2652int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2653 struct drm_file *file_priv);
ba8b7ccb
OM
2654void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2655 struct intel_engine_cs *ring);
2656void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2657 struct drm_file *file,
2658 struct intel_engine_cs *ring,
2659 struct drm_i915_gem_object *obj);
a83014d3
OM
2660int i915_gem_ringbuffer_submission(struct drm_device *dev,
2661 struct drm_file *file,
2662 struct intel_engine_cs *ring,
2663 struct intel_context *ctx,
2664 struct drm_i915_gem_execbuffer2 *args,
2665 struct list_head *vmas,
2666 struct drm_i915_gem_object *batch_obj,
2667 u64 exec_start, u32 flags);
673a394b
EA
2668int i915_gem_execbuffer(struct drm_device *dev, void *data,
2669 struct drm_file *file_priv);
76446cac
JB
2670int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2671 struct drm_file *file_priv);
673a394b
EA
2672int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2673 struct drm_file *file_priv);
199adf40
BW
2674int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2675 struct drm_file *file);
2676int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2677 struct drm_file *file);
673a394b
EA
2678int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2679 struct drm_file *file_priv);
3ef94daa
CW
2680int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2681 struct drm_file *file_priv);
673a394b
EA
2682int i915_gem_set_tiling(struct drm_device *dev, void *data,
2683 struct drm_file *file_priv);
2684int i915_gem_get_tiling(struct drm_device *dev, void *data,
2685 struct drm_file *file_priv);
5cc9ed4b
CW
2686int i915_gem_init_userptr(struct drm_device *dev);
2687int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2688 struct drm_file *file);
5a125c3c
EA
2689int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2690 struct drm_file *file_priv);
23ba4fd0
BW
2691int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2692 struct drm_file *file_priv);
673a394b 2693void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2694void *i915_gem_object_alloc(struct drm_device *dev);
2695void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2696void i915_gem_object_init(struct drm_i915_gem_object *obj,
2697 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2698struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2699 size_t size);
7e0d96bc
BW
2700void i915_init_vm(struct drm_i915_private *dev_priv,
2701 struct i915_address_space *vm);
673a394b 2702void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2703void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2704
0875546c
DV
2705/* Flags used by pin/bind&friends. */
2706#define PIN_MAPPABLE (1<<0)
2707#define PIN_NONBLOCK (1<<1)
2708#define PIN_GLOBAL (1<<2)
2709#define PIN_OFFSET_BIAS (1<<3)
2710#define PIN_USER (1<<4)
2711#define PIN_UPDATE (1<<5)
d23db88c 2712#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2713int __must_check
2714i915_gem_object_pin(struct drm_i915_gem_object *obj,
2715 struct i915_address_space *vm,
2716 uint32_t alignment,
2717 uint64_t flags);
2718int __must_check
2719i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2720 const struct i915_ggtt_view *view,
2721 uint32_t alignment,
2722 uint64_t flags);
fe14d5f4
TU
2723
2724int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2725 u32 flags);
07fe0b12 2726int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2727int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2728void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2729void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2730
4c914c0c
BV
2731int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2732 int *needs_clflush);
2733
37e680a1 2734int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2735
2736static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2737{
ee286370
CW
2738 return sg->length >> PAGE_SHIFT;
2739}
67d5a50c 2740
ee286370
CW
2741static inline struct page *
2742i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2743{
ee286370
CW
2744 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2745 return NULL;
67d5a50c 2746
ee286370
CW
2747 if (n < obj->get_page.last) {
2748 obj->get_page.sg = obj->pages->sgl;
2749 obj->get_page.last = 0;
2750 }
67d5a50c 2751
ee286370
CW
2752 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2753 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2754 if (unlikely(sg_is_chain(obj->get_page.sg)))
2755 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2756 }
67d5a50c 2757
ee286370 2758 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2759}
ee286370 2760
a5570178
CW
2761static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2762{
2763 BUG_ON(obj->pages == NULL);
2764 obj->pages_pin_count++;
2765}
2766static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2767{
2768 BUG_ON(obj->pages_pin_count == 0);
2769 obj->pages_pin_count--;
2770}
2771
54cf91dc 2772int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2773int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2774 struct intel_engine_cs *to);
e2d05a8b 2775void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2776 struct intel_engine_cs *ring);
ff72145b
DA
2777int i915_gem_dumb_create(struct drm_file *file_priv,
2778 struct drm_device *dev,
2779 struct drm_mode_create_dumb *args);
da6b51d0
DA
2780int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2781 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2782/**
2783 * Returns true if seq1 is later than seq2.
2784 */
2785static inline bool
2786i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2787{
2788 return (int32_t)(seq1 - seq2) >= 0;
2789}
2790
1b5a433a
JH
2791static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2792 bool lazy_coherency)
2793{
2794 u32 seqno;
2795
2796 BUG_ON(req == NULL);
2797
2798 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2799
2800 return i915_seqno_passed(seqno, req->seqno);
2801}
2802
fca26bb4
MK
2803int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2804int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2805int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2806int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2807
d8ffa60b
DV
2808bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2809void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2810
8d9fc7fd 2811struct drm_i915_gem_request *
a4872ba6 2812i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2813
b29c19b6 2814bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2815void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2816int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2817 bool interruptible);
b6660d59 2818int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2819
1f83fee0
DV
2820static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2821{
2822 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2823 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2824}
2825
2826static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2827{
2ac0f450
MK
2828 return atomic_read(&error->reset_counter) & I915_WEDGED;
2829}
2830
2831static inline u32 i915_reset_count(struct i915_gpu_error *error)
2832{
2833 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2834}
a71d8d94 2835
88b4aa87
MK
2836static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2837{
2838 return dev_priv->gpu_error.stop_rings == 0 ||
2839 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2840}
2841
2842static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2843{
2844 return dev_priv->gpu_error.stop_rings == 0 ||
2845 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2846}
2847
069efc1d 2848void i915_gem_reset(struct drm_device *dev);
000433b6 2849bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2850int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2851int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2852int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2853int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2854void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2855void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2856int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2857int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2858int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2859 struct drm_file *file,
9400ae5c
JH
2860 struct drm_i915_gem_object *batch_obj);
2861#define i915_add_request(ring) \
2862 __i915_add_request(ring, NULL, NULL)
9c654818 2863int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2864 unsigned reset_counter,
2865 bool interruptible,
2866 s64 *timeout,
2e1b8730 2867 struct intel_rps_client *rps);
a4b3a571 2868int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2869int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2870int __must_check
2e2f351d
CW
2871i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2872 bool readonly);
2873int __must_check
2021746e
CW
2874i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2875 bool write);
2876int __must_check
dabdfe02
CW
2877i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2878int __must_check
2da3b9b9
CW
2879i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2880 u32 alignment,
e6617330
TU
2881 struct intel_engine_cs *pipelined,
2882 const struct i915_ggtt_view *view);
2883void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2884 const struct i915_ggtt_view *view);
00731155 2885int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2886 int align);
b29c19b6 2887int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2888void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2889
0fa87796
ID
2890uint32_t
2891i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2892uint32_t
d865110c
ID
2893i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2894 int tiling_mode, bool fenced);
467cffba 2895
e4ffd173
CW
2896int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2897 enum i915_cache_level cache_level);
2898
1286ff73
DV
2899struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2900 struct dma_buf *dma_buf);
2901
2902struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2903 struct drm_gem_object *gem_obj, int flags);
2904
19b2dbde
CW
2905void i915_gem_restore_fences(struct drm_device *dev);
2906
ec7adb6e
JL
2907unsigned long
2908i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2909 const struct i915_ggtt_view *view);
ec7adb6e
JL
2910unsigned long
2911i915_gem_obj_offset(struct drm_i915_gem_object *o,
2912 struct i915_address_space *vm);
2913static inline unsigned long
2914i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2915{
9abc4648 2916 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2917}
ec7adb6e 2918
a70a3148 2919bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2920bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2921 const struct i915_ggtt_view *view);
a70a3148 2922bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2923 struct i915_address_space *vm);
fe14d5f4 2924
a70a3148
BW
2925unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2926 struct i915_address_space *vm);
fe14d5f4 2927struct i915_vma *
ec7adb6e
JL
2928i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2929 struct i915_address_space *vm);
2930struct i915_vma *
2931i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2932 const struct i915_ggtt_view *view);
fe14d5f4 2933
accfef2e
BW
2934struct i915_vma *
2935i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2936 struct i915_address_space *vm);
2937struct i915_vma *
2938i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2939 const struct i915_ggtt_view *view);
5c2abbea 2940
ec7adb6e
JL
2941static inline struct i915_vma *
2942i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2943{
2944 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2945}
ec7adb6e 2946bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2947
a70a3148 2948/* Some GGTT VM helpers */
5dc383b0 2949#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2950 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2951static inline bool i915_is_ggtt(struct i915_address_space *vm)
2952{
2953 struct i915_address_space *ggtt =
2954 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2955 return vm == ggtt;
2956}
2957
841cd773
DV
2958static inline struct i915_hw_ppgtt *
2959i915_vm_to_ppgtt(struct i915_address_space *vm)
2960{
2961 WARN_ON(i915_is_ggtt(vm));
2962
2963 return container_of(vm, struct i915_hw_ppgtt, base);
2964}
2965
2966
a70a3148
BW
2967static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2968{
9abc4648 2969 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2970}
2971
2972static inline unsigned long
2973i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2974{
5dc383b0 2975 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2976}
c37e2204
BW
2977
2978static inline int __must_check
2979i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2980 uint32_t alignment,
1ec9e26d 2981 unsigned flags)
c37e2204 2982{
5dc383b0
DV
2983 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2984 alignment, flags | PIN_GLOBAL);
c37e2204 2985}
a70a3148 2986
b287110e
DV
2987static inline int
2988i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2989{
2990 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2991}
2992
e6617330
TU
2993void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2994 const struct i915_ggtt_view *view);
2995static inline void
2996i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2997{
2998 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2999}
b287110e 3000
254f965c 3001/* i915_gem_context.c */
8245be31 3002int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3003void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3004void i915_gem_context_reset(struct drm_device *dev);
e422b888 3005int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 3006int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 3007void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 3008int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
3009 struct intel_context *to);
3010struct intel_context *
41bde553 3011i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3012void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3013struct drm_i915_gem_object *
3014i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3015static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3016{
691e6415 3017 kref_get(&ctx->ref);
dce3271b
MK
3018}
3019
273497e5 3020static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3021{
691e6415 3022 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3023}
3024
273497e5 3025static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3026{
821d66dd 3027 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3028}
3029
84624813
BW
3030int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file);
3032int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file);
c9dc0f35
CW
3034int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
3036int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
1286ff73 3038
679845ed
BW
3039/* i915_gem_evict.c */
3040int __must_check i915_gem_evict_something(struct drm_device *dev,
3041 struct i915_address_space *vm,
3042 int min_size,
3043 unsigned alignment,
3044 unsigned cache_level,
d23db88c
CW
3045 unsigned long start,
3046 unsigned long end,
1ec9e26d 3047 unsigned flags);
679845ed
BW
3048int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3049int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3050
0260c420 3051/* belongs in i915_gem_gtt.h */
d09105c6 3052static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3053{
3054 if (INTEL_INFO(dev)->gen < 6)
3055 intel_gtt_chipset_flush();
3056}
246cbfb5 3057
9797fbfb
CW
3058/* i915_gem_stolen.c */
3059int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3060int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3061void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3062void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3063struct drm_i915_gem_object *
3064i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3065struct drm_i915_gem_object *
3066i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3067 u32 stolen_offset,
3068 u32 gtt_offset,
3069 u32 size);
9797fbfb 3070
be6a0376
DV
3071/* i915_gem_shrinker.c */
3072unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3073 long target,
3074 unsigned flags);
3075#define I915_SHRINK_PURGEABLE 0x1
3076#define I915_SHRINK_UNBOUND 0x2
3077#define I915_SHRINK_BOUND 0x4
3078unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3079void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3080
3081
673a394b 3082/* i915_gem_tiling.c */
2c1792a1 3083static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3084{
50227e1c 3085 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3086
3087 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3088 obj->tiling_mode != I915_TILING_NONE;
3089}
3090
673a394b 3091void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3092void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3093void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3094
3095/* i915_gem_debug.c */
23bc5982
CW
3096#if WATCH_LISTS
3097int i915_verify_lists(struct drm_device *dev);
673a394b 3098#else
23bc5982 3099#define i915_verify_lists(dev) 0
673a394b 3100#endif
1da177e4 3101
2017263e 3102/* i915_debugfs.c */
27c202ad
BG
3103int i915_debugfs_init(struct drm_minor *minor);
3104void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3105#ifdef CONFIG_DEBUG_FS
249e87de 3106int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3107void intel_display_crc_init(struct drm_device *dev);
3108#else
249e87de 3109static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3110static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3111#endif
84734a04
MK
3112
3113/* i915_gpu_error.c */
edc3d884
MK
3114__printf(2, 3)
3115void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3116int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3117 const struct i915_error_state_file_priv *error);
4dc955f7 3118int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3119 struct drm_i915_private *i915,
4dc955f7
MK
3120 size_t count, loff_t pos);
3121static inline void i915_error_state_buf_release(
3122 struct drm_i915_error_state_buf *eb)
3123{
3124 kfree(eb->buf);
3125}
58174462
MK
3126void i915_capture_error_state(struct drm_device *dev, bool wedge,
3127 const char *error_msg);
84734a04
MK
3128void i915_error_state_get(struct drm_device *dev,
3129 struct i915_error_state_file_priv *error_priv);
3130void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3131void i915_destroy_error_state(struct drm_device *dev);
3132
3133void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3134const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3135
351e3db2 3136/* i915_cmd_parser.c */
d728c8ef 3137int i915_cmd_parser_get_version(void);
a4872ba6
OM
3138int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3139void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3140bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3141int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3142 struct drm_i915_gem_object *batch_obj,
78a42377 3143 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3144 u32 batch_start_offset,
b9ffd80e 3145 u32 batch_len,
351e3db2
BV
3146 bool is_master);
3147
317c35d1
JB
3148/* i915_suspend.c */
3149extern int i915_save_state(struct drm_device *dev);
3150extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3151
0136db58
BW
3152/* i915_sysfs.c */
3153void i915_setup_sysfs(struct drm_device *dev_priv);
3154void i915_teardown_sysfs(struct drm_device *dev_priv);
3155
f899fc64
CW
3156/* intel_i2c.c */
3157extern int intel_setup_gmbus(struct drm_device *dev);
3158extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3159extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3160 unsigned int pin);
3bd7d909 3161
0184df46
JN
3162extern struct i2c_adapter *
3163intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3164extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3165extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3166static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3167{
3168 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3169}
f899fc64
CW
3170extern void intel_i2c_reset(struct drm_device *dev);
3171
3b617967 3172/* intel_opregion.c */
44834a67 3173#ifdef CONFIG_ACPI
27d50c82 3174extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3175extern void intel_opregion_init(struct drm_device *dev);
3176extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3177extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3178extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3179 bool enable);
ecbc5cf3
JN
3180extern int intel_opregion_notify_adapter(struct drm_device *dev,
3181 pci_power_t state);
65e082c9 3182#else
27d50c82 3183static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3184static inline void intel_opregion_init(struct drm_device *dev) { return; }
3185static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3186static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3187static inline int
3188intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3189{
3190 return 0;
3191}
ecbc5cf3
JN
3192static inline int
3193intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3194{
3195 return 0;
3196}
65e082c9 3197#endif
8ee1c3db 3198
723bfd70
JB
3199/* intel_acpi.c */
3200#ifdef CONFIG_ACPI
3201extern void intel_register_dsm_handler(void);
3202extern void intel_unregister_dsm_handler(void);
3203#else
3204static inline void intel_register_dsm_handler(void) { return; }
3205static inline void intel_unregister_dsm_handler(void) { return; }
3206#endif /* CONFIG_ACPI */
3207
79e53945 3208/* modesetting */
f817586c 3209extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3210extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3211extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3212extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3213extern void intel_connector_unregister(struct intel_connector *);
28d52043 3214extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3215extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3216 bool force_restore);
44cec740 3217extern void i915_redisable_vga(struct drm_device *dev);
04098753 3218extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3219extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3220extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3221extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3222extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3223 bool enable);
0206e353
AJ
3224extern void intel_detect_pch(struct drm_device *dev);
3225extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3226extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3227
2911a35b 3228extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3229int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file);
b6359918
MK
3231int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3232 struct drm_file *file);
575155a9 3233
6ef3d427
CW
3234/* overlay */
3235extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3236extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3237 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3238
3239extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3240extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3241 struct drm_device *dev,
3242 struct intel_display_error_state *error);
6ef3d427 3243
151a49d0
TR
3244int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3245int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3246
3247/* intel_sideband.c */
707b6e3d
D
3248u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3249void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3250u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3251u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3252void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3253u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3254void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3255u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3256void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3257u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3258void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3259u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3260void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3261u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3262void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3263u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3264 enum intel_sbi_destination destination);
3265void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3266 enum intel_sbi_destination destination);
e9fe51c6
SK
3267u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3268void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3269
616bc820
VS
3270int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3271int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3272
0b274481
BW
3273#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3274#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3275
3276#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3277#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3278#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3279#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3280
3281#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3282#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3283#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3284#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3285
698b3135
CW
3286/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3287 * will be implemented using 2 32-bit writes in an arbitrary order with
3288 * an arbitrary delay between them. This can cause the hardware to
3289 * act upon the intermediate value, possibly leading to corruption and
3290 * machine death. You have been warned.
3291 */
0b274481
BW
3292#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3293#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3294
50877445
CW
3295#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3296 u32 upper = I915_READ(upper_reg); \
3297 u32 lower = I915_READ(lower_reg); \
3298 u32 tmp = I915_READ(upper_reg); \
3299 if (upper != tmp) { \
3300 upper = tmp; \
3301 lower = I915_READ(lower_reg); \
3302 WARN_ON(I915_READ(upper_reg) != upper); \
3303 } \
3304 (u64)upper << 32 | lower; })
3305
cae5852d
ZN
3306#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3307#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3308
a6111f7b
CW
3309/* These are untraced mmio-accessors that are only valid to be used inside
3310 * criticial sections inside IRQ handlers where forcewake is explicitly
3311 * controlled.
3312 * Think twice, and think again, before using these.
3313 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3314 * intel_uncore_forcewake_irqunlock().
3315 */
3316#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3317#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3318#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3319
55bc60db
VS
3320/* "Broadcast RGB" property */
3321#define INTEL_BROADCAST_RGB_AUTO 0
3322#define INTEL_BROADCAST_RGB_FULL 1
3323#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3324
766aa1c4
VS
3325static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3326{
92e23b99 3327 if (IS_VALLEYVIEW(dev))
766aa1c4 3328 return VLV_VGACNTRL;
92e23b99
SJ
3329 else if (INTEL_INFO(dev)->gen >= 5)
3330 return CPU_VGACNTRL;
766aa1c4
VS
3331 else
3332 return VGACNTRL;
3333}
3334
2bb4629a
VS
3335static inline void __user *to_user_ptr(u64 address)
3336{
3337 return (void __user *)(uintptr_t)address;
3338}
3339
df97729f
ID
3340static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3341{
3342 unsigned long j = msecs_to_jiffies(m);
3343
3344 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3345}
3346
7bd0e226
DV
3347static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3348{
3349 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3350}
3351
df97729f
ID
3352static inline unsigned long
3353timespec_to_jiffies_timeout(const struct timespec *value)
3354{
3355 unsigned long j = timespec_to_jiffies(value);
3356
3357 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3358}
3359
dce56b3c
PZ
3360/*
3361 * If you need to wait X milliseconds between events A and B, but event B
3362 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3363 * when event A happened, then just before event B you call this function and
3364 * pass the timestamp as the first argument, and X as the second argument.
3365 */
3366static inline void
3367wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3368{
ec5e0cfb 3369 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3370
3371 /*
3372 * Don't re-read the value of "jiffies" every time since it may change
3373 * behind our back and break the math.
3374 */
3375 tmp_jiffies = jiffies;
3376 target_jiffies = timestamp_jiffies +
3377 msecs_to_jiffies_timeout(to_wait_ms);
3378
3379 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3380 remaining_jiffies = target_jiffies - tmp_jiffies;
3381 while (remaining_jiffies)
3382 remaining_jiffies =
3383 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3384 }
3385}
3386
581c26e8
JH
3387static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3388 struct drm_i915_gem_request *req)
3389{
3390 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3391 i915_gem_request_assign(&ring->trace_irq_req, req);
3392}
3393
1da177e4 3394#endif