]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: sanity check power well sw state against hw state
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
d615a166 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 128 POWER_DOMAIN_VGA,
fbeeaa23 129 POWER_DOMAIN_AUDIO,
baa70707 130 POWER_DOMAIN_INIT,
bddc7645
ID
131
132 POWER_DOMAIN_NUM,
b97186f0
PZ
133};
134
135#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
138#define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 141
1d843f9d
EE
142enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153};
154
2a2d5482
CW
155#define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 161
7eb552ae 162#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 163#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 164
6c2b7c12
DV
165#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
53f5e3ca
JB
169#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
e7b903d2
DV
173struct drm_i915_private;
174
46edb027
DV
175enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180};
181#define I915_NUM_PLLS 2
182
5358901f 183struct intel_dpll_hw_state {
66e985c0 184 uint32_t dpll;
8bcc2795 185 uint32_t dpll_md;
66e985c0
DV
186 uint32_t fp0;
187 uint32_t fp1;
5358901f
DV
188};
189
e72f9fbf 190struct intel_shared_dpll {
ee7b9f93
JB
191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
5358901f 197 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
e7b903d2
DV
200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
5358901f
DV
204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
ee7b9f93 207};
ee7b9f93 208
e69d0bc1
DV
209/* Used by dp and fdi links */
210struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216};
217
218void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
6441ab5f
PZ
222struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226};
227
1da177e4
LT
228/* Interface history:
229 *
230 * 1.1: Original.
0d6aa60b
DA
231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
de227f5f 233 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 234 * 1.5: Add vblank pipe configuration
2228ed67
MD
235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
1da177e4
LT
237 */
238#define DRIVER_MAJOR 1
2228ed67 239#define DRIVER_MINOR 6
1da177e4
LT
240#define DRIVER_PATCHLEVEL 0
241
23bc5982 242#define WATCH_LISTS 0
42d6ab48 243#define WATCH_GTT 0
673a394b 244
71acb5eb
DA
245#define I915_GEM_PHYS_CURSOR_0 1
246#define I915_GEM_PHYS_CURSOR_1 2
247#define I915_GEM_PHYS_OVERLAY_REGS 3
248#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
05394f39 254 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
255};
256
0a3e67a4
JB
257struct opregion_header;
258struct opregion_acpi;
259struct opregion_swsci;
260struct opregion_asle;
261
8ee1c3db 262struct intel_opregion {
5bc4418b
BW
263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
01fe9dbd 270 u32 __iomem *lid_state;
91a60f20 271 struct work_struct asle_work;
8ee1c3db 272};
44834a67 273#define OPREGION_SIZE (8*1024)
8ee1c3db 274
6ef3d427
CW
275struct intel_overlay;
276struct intel_overlay_error_state;
277
7c1c2871
DA
278struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281};
de151cf6 282#define I915_FENCE_REG_NONE -1
42b5aeab
VS
283#define I915_MAX_NUM_FENCES 32
284/* 32 fences + sign bit for FENCE_REG_NONE */
285#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
286
287struct drm_i915_fence_reg {
007cc8ac 288 struct list_head lru_list;
caea7476 289 struct drm_i915_gem_object *obj;
1690e1eb 290 int pin_count;
de151cf6 291};
7c1c2871 292
9b9d172d 293struct sdvo_device_mapping {
e957d772 294 u8 initialized;
9b9d172d 295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
e957d772 298 u8 i2c_pin;
b1083333 299 u8 ddc_pin;
9b9d172d 300};
301
c4a1d9e4
CW
302struct intel_display_error_state;
303
63eeaf38 304struct drm_i915_error_state {
742cbee8 305 struct kref ref;
585b0288
BW
306 struct timeval time;
307
cb383002 308 char error_msg[128];
48b031e3 309 u32 reset_count;
62d5d69b 310 u32 suspend_count;
cb383002 311
585b0288 312 /* Generic register state */
63eeaf38
JB
313 u32 eir;
314 u32 pgtbl_er;
be998e2e 315 u32 ier;
b9a3906b 316 u32 ccid;
0f3b6849
CW
317 u32 derrmr;
318 u32 forcewake;
585b0288
BW
319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
91ec5d11
BW
322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
585b0288 326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 327 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
52d39a21 332 struct drm_i915_error_ring {
372fbb8e 333 bool valid;
362b8af7
BW
334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
354 u32 acthd;
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
52d39a21
CW
365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
ab0e7ff9 369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 370
52d39a21
CW
371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
ee4f42b1 374 u32 tail;
52d39a21 375 } *requests;
6c7a01ec
BW
376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
ab0e7ff9
CW
384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
52d39a21 387 } ring[I915_NUM_RINGS];
9df30794 388 struct drm_i915_error_buffer {
a779e5ab 389 u32 size;
9df30794 390 u32 name;
0201f1ec 391 u32 rseqno, wseqno;
9df30794
CW
392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
4b9de737 395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
5d1333fc 400 s32 ring:4;
f56383cb 401 u32 cache_level:3;
95f5301d 402 } **active_bo, **pinned_bo;
6c7a01ec 403
95f5301d 404 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
405};
406
7bd688cd 407struct intel_connector;
b8cecdf5 408struct intel_crtc_config;
0e8ffe1b 409struct intel_crtc;
ee9300bb
DV
410struct intel_limit;
411struct dpll;
b8cecdf5 412
e70236a8 413struct drm_i915_display_funcs {
ee5382ae 414 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 415 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
416 void (*disable_fbc)(struct drm_device *dev);
417 int (*get_display_clock_speed)(struct drm_device *dev);
418 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
419 /**
420 * find_dpll() - Find the best values for the PLL
421 * @limit: limits for the PLL
422 * @crtc: current CRTC
423 * @target: target frequency in kHz
424 * @refclk: reference clock frequency in kHz
425 * @match_clock: if provided, @best_clock P divider must
426 * match the P divider from @match_clock
427 * used for LVDS downclocking
428 * @best_clock: best PLL values found
429 *
430 * Returns true on success, false on failure.
431 */
432 bool (*find_dpll)(const struct intel_limit *limit,
433 struct drm_crtc *crtc,
434 int target, int refclk,
435 struct dpll *match_clock,
436 struct dpll *best_clock);
46ba614c 437 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
438 void (*update_sprite_wm)(struct drm_plane *plane,
439 struct drm_crtc *crtc,
4c4ff43a 440 uint32_t sprite_width, int pixel_size,
bdd57d03 441 bool enable, bool scaled);
47fab737 442 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
443 /* Returns the active state of the crtc, and if the crtc is active,
444 * fills out the pipe-config with the hw state. */
445 bool (*get_pipe_config)(struct intel_crtc *,
446 struct intel_crtc_config *);
f564048e 447 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
448 int x, int y,
449 struct drm_framebuffer *old_fb);
76e5a89c
DV
450 void (*crtc_enable)(struct drm_crtc *crtc);
451 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 452 void (*off)(struct drm_crtc *crtc);
e0dac65e 453 void (*write_eld)(struct drm_connector *connector,
34427052
JN
454 struct drm_crtc *crtc,
455 struct drm_display_mode *mode);
674cf967 456 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 457 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
458 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
459 struct drm_framebuffer *fb,
ed8d1975
KP
460 struct drm_i915_gem_object *obj,
461 uint32_t flags);
17638cd6
JB
462 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
463 int x, int y);
20afbda2 464 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
465 /* clock updates for mode set */
466 /* cursor updates */
467 /* render clock increase/decrease */
468 /* display clock increase/decrease */
469 /* pll clock increase/decrease */
7bd688cd
JN
470
471 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
472 uint32_t (*get_backlight)(struct intel_connector *connector);
473 void (*set_backlight)(struct intel_connector *connector,
474 uint32_t level);
475 void (*disable_backlight)(struct intel_connector *connector);
476 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
477};
478
907b28c5 479struct intel_uncore_funcs {
c8d9a590
D
480 void (*force_wake_get)(struct drm_i915_private *dev_priv,
481 int fw_engine);
482 void (*force_wake_put)(struct drm_i915_private *dev_priv,
483 int fw_engine);
0b274481
BW
484
485 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
486 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
487 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489
490 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
491 uint8_t val, bool trace);
492 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
493 uint16_t val, bool trace);
494 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
495 uint32_t val, bool trace);
496 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
497 uint64_t val, bool trace);
990bbdad
CW
498};
499
907b28c5
CW
500struct intel_uncore {
501 spinlock_t lock; /** lock is also taken in irq contexts. */
502
503 struct intel_uncore_funcs funcs;
504
505 unsigned fifo_count;
506 unsigned forcewake_count;
aec347ab 507
940aece4
D
508 unsigned fw_rendercount;
509 unsigned fw_mediacount;
510
8232644c 511 struct timer_list force_wake_timer;
907b28c5
CW
512};
513
79fc46df
DL
514#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
515 func(is_mobile) sep \
516 func(is_i85x) sep \
517 func(is_i915g) sep \
518 func(is_i945gm) sep \
519 func(is_g33) sep \
520 func(need_gfx_hws) sep \
521 func(is_g4x) sep \
522 func(is_pineview) sep \
523 func(is_broadwater) sep \
524 func(is_crestline) sep \
525 func(is_ivybridge) sep \
526 func(is_valleyview) sep \
527 func(is_haswell) sep \
b833d685 528 func(is_preliminary) sep \
79fc46df
DL
529 func(has_fbc) sep \
530 func(has_pipe_cxsr) sep \
531 func(has_hotplug) sep \
532 func(cursor_needs_physical) sep \
533 func(has_overlay) sep \
534 func(overlay_needs_physical) sep \
535 func(supports_tv) sep \
dd93be58 536 func(has_llc) sep \
30568c45
DL
537 func(has_ddi) sep \
538 func(has_fpga_dbg)
c96ea64e 539
a587f779
DL
540#define DEFINE_FLAG(name) u8 name:1
541#define SEP_SEMICOLON ;
c96ea64e 542
cfdf1fa2 543struct intel_device_info {
10fce67a 544 u32 display_mmio_offset;
7eb552ae 545 u8 num_pipes:3;
d615a166 546 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 547 u8 gen;
73ae478c 548 u8 ring_mask; /* Rings supported by the HW */
a587f779 549 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
550 /* Register offsets for the various display pipes and transcoders */
551 int pipe_offsets[I915_MAX_TRANSCODERS];
552 int trans_offsets[I915_MAX_TRANSCODERS];
553 int dpll_offsets[I915_MAX_PIPES];
554 int dpll_md_offsets[I915_MAX_PIPES];
555 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
556};
557
a587f779
DL
558#undef DEFINE_FLAG
559#undef SEP_SEMICOLON
560
7faf1ab2
DV
561enum i915_cache_level {
562 I915_CACHE_NONE = 0,
350ec881
CW
563 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
564 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
565 caches, eg sampler/render caches, and the
566 large Last-Level-Cache. LLC is coherent with
567 the CPU, but L3 is only visible to the GPU. */
651d794f 568 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
569};
570
2d04befb
KG
571typedef uint32_t gen6_gtt_pte_t;
572
6f65e29a
BW
573/**
574 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
575 * VMA's presence cannot be guaranteed before binding, or after unbinding the
576 * object into/from the address space.
577 *
578 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
579 * will always be <= an objects lifetime. So object refcounting should cover us.
580 */
581struct i915_vma {
582 struct drm_mm_node node;
583 struct drm_i915_gem_object *obj;
584 struct i915_address_space *vm;
585
586 /** This object's place on the active/inactive lists */
587 struct list_head mm_list;
588
589 struct list_head vma_link; /* Link in the object's VMA list */
590
591 /** This vma's place in the batchbuffer or on the eviction list */
592 struct list_head exec_list;
593
594 /**
595 * Used for performing relocations during execbuffer insertion.
596 */
597 struct hlist_node exec_node;
598 unsigned long exec_handle;
599 struct drm_i915_gem_exec_object2 *exec_entry;
600
601 /**
602 * How many users have pinned this object in GTT space. The following
603 * users can each hold at most one reference: pwrite/pread, pin_ioctl
604 * (via user_pin_count), execbuffer (objects are not allowed multiple
605 * times for the same batchbuffer), and the framebuffer code. When
606 * switching/pageflipping, the framebuffer code has at most two buffers
607 * pinned per crtc.
608 *
609 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
610 * bits with absolutely no headroom. So use 4 bits. */
611 unsigned int pin_count:4;
612#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
613
614 /** Unmap an object from an address space. This usually consists of
615 * setting the valid PTE entries to a reserved scratch page. */
616 void (*unbind_vma)(struct i915_vma *vma);
617 /* Map an object into an address space with the given cache flags. */
618#define GLOBAL_BIND (1<<0)
619 void (*bind_vma)(struct i915_vma *vma,
620 enum i915_cache_level cache_level,
621 u32 flags);
622};
623
853ba5d2 624struct i915_address_space {
93bd8649 625 struct drm_mm mm;
853ba5d2 626 struct drm_device *dev;
a7bbbd63 627 struct list_head global_link;
853ba5d2
BW
628 unsigned long start; /* Start offset always 0 for dri2 */
629 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
630
631 struct {
632 dma_addr_t addr;
633 struct page *page;
634 } scratch;
635
5cef07e1
BW
636 /**
637 * List of objects currently involved in rendering.
638 *
639 * Includes buffers having the contents of their GPU caches
640 * flushed, not necessarily primitives. last_rendering_seqno
641 * represents when the rendering involved will be completed.
642 *
643 * A reference is held on the buffer while on this list.
644 */
645 struct list_head active_list;
646
647 /**
648 * LRU list of objects which are not in the ringbuffer and
649 * are ready to unbind, but are still in the GTT.
650 *
651 * last_rendering_seqno is 0 while an object is in this list.
652 *
653 * A reference is not held on the buffer while on this list,
654 * as merely being GTT-bound shouldn't prevent its being
655 * freed, and we'll pull it off the list in the free path.
656 */
657 struct list_head inactive_list;
658
853ba5d2
BW
659 /* FIXME: Need a more generic return type */
660 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
661 enum i915_cache_level level,
662 bool valid); /* Create a valid PTE */
853ba5d2 663 void (*clear_range)(struct i915_address_space *vm,
782f1495
BW
664 uint64_t start,
665 uint64_t length,
828c7908 666 bool use_scratch);
853ba5d2
BW
667 void (*insert_entries)(struct i915_address_space *vm,
668 struct sg_table *st,
782f1495 669 uint64_t start,
853ba5d2
BW
670 enum i915_cache_level cache_level);
671 void (*cleanup)(struct i915_address_space *vm);
672};
673
5d4545ae
BW
674/* The Graphics Translation Table is the way in which GEN hardware translates a
675 * Graphics Virtual Address into a Physical Address. In addition to the normal
676 * collateral associated with any va->pa translations GEN hardware also has a
677 * portion of the GTT which can be mapped by the CPU and remain both coherent
678 * and correct (in cases like swizzling). That region is referred to as GMADR in
679 * the spec.
680 */
681struct i915_gtt {
853ba5d2 682 struct i915_address_space base;
baa09f5f 683 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
684
685 unsigned long mappable_end; /* End offset that we can CPU map */
686 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
687 phys_addr_t mappable_base; /* PA of our GMADR */
688
689 /** "Graphics Stolen Memory" holds the global PTEs */
690 void __iomem *gsm;
a81cc00c
BW
691
692 bool do_idle_maps;
7faf1ab2 693
911bdf0a 694 int mtrr;
7faf1ab2
DV
695
696 /* global gtt ops */
baa09f5f 697 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
698 size_t *stolen, phys_addr_t *mappable_base,
699 unsigned long *mappable_end);
5d4545ae 700};
853ba5d2 701#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 702
7ad47cf2 703#define GEN8_LEGACY_PDPS 4
1d2a314c 704struct i915_hw_ppgtt {
853ba5d2 705 struct i915_address_space base;
c7c48dfd 706 struct kref ref;
c8d4c0d6 707 struct drm_mm_node node;
1d2a314c 708 unsigned num_pd_entries;
5abbcca3 709 unsigned num_pd_pages; /* gen8+ */
37aca44a
BW
710 union {
711 struct page **pt_pages;
7ad47cf2 712 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
37aca44a
BW
713 };
714 struct page *pd_pages;
37aca44a
BW
715 union {
716 uint32_t pd_offset;
7ad47cf2 717 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
37aca44a
BW
718 };
719 union {
720 dma_addr_t *pt_dma_addr;
721 dma_addr_t *gen8_pt_dma_addr[4];
722 };
27173f1f 723
a3d67d23 724 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
725 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
726 struct intel_ring_buffer *ring,
727 bool synchronous);
87d60b63 728 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
729};
730
e59ec13d
MK
731struct i915_ctx_hang_stats {
732 /* This context had batch pending when hang was declared */
733 unsigned batch_pending;
734
735 /* This context had batch active when hang was declared */
736 unsigned batch_active;
be62acb4
MK
737
738 /* Time when this context was last blamed for a GPU reset */
739 unsigned long guilty_ts;
740
741 /* This context is banned to submit more work */
742 bool banned;
e59ec13d 743};
40521054
BW
744
745/* This must match up with the value previously used for execbuf2.rsvd1. */
746#define DEFAULT_CONTEXT_ID 0
747struct i915_hw_context {
dce3271b 748 struct kref ref;
40521054 749 int id;
e0556841 750 bool is_initialized;
3ccfd19d 751 uint8_t remap_slice;
40521054 752 struct drm_i915_file_private *file_priv;
0009e46c 753 struct intel_ring_buffer *last_ring;
40521054 754 struct drm_i915_gem_object *obj;
e59ec13d 755 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 756 struct i915_address_space *vm;
a33afea5
BW
757
758 struct list_head link;
40521054
BW
759};
760
5c3fe8b0
BW
761struct i915_fbc {
762 unsigned long size;
763 unsigned int fb_id;
764 enum plane plane;
765 int y;
766
767 struct drm_mm_node *compressed_fb;
768 struct drm_mm_node *compressed_llb;
769
770 struct intel_fbc_work {
771 struct delayed_work work;
772 struct drm_crtc *crtc;
773 struct drm_framebuffer *fb;
5c3fe8b0
BW
774 } *fbc_work;
775
29ebf90f
CW
776 enum no_fbc_reason {
777 FBC_OK, /* FBC is enabled */
778 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
779 FBC_NO_OUTPUT, /* no outputs enabled to compress */
780 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
781 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
782 FBC_MODE_TOO_LARGE, /* mode too large for compression */
783 FBC_BAD_PLANE, /* fbc not supported on plane */
784 FBC_NOT_TILED, /* buffer not tiled */
785 FBC_MULTIPLE_PIPES, /* more than one pipe active */
786 FBC_MODULE_PARAM,
787 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
788 } no_fbc_reason;
b5e50c3f
JB
789};
790
a031d709
RV
791struct i915_psr {
792 bool sink_support;
793 bool source_ok;
3f51e471 794};
5c3fe8b0 795
3bad0781 796enum intel_pch {
f0350830 797 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
798 PCH_IBX, /* Ibexpeak PCH */
799 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 800 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 801 PCH_NOP,
3bad0781
ZW
802};
803
988d6ee8
PZ
804enum intel_sbi_destination {
805 SBI_ICLK,
806 SBI_MPHY,
807};
808
b690e96c 809#define QUIRK_PIPEA_FORCE (1<<0)
435793df 810#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 811#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 812
8be48d92 813struct intel_fbdev;
1630fe75 814struct intel_fbc_work;
38651674 815
c2b9152f
DV
816struct intel_gmbus {
817 struct i2c_adapter adapter;
f2ce9faf 818 u32 force_bit;
c2b9152f 819 u32 reg0;
36c785f0 820 u32 gpio_reg;
c167a6fc 821 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
822 struct drm_i915_private *dev_priv;
823};
824
f4c956ad 825struct i915_suspend_saved_registers {
ba8bbcf6
JB
826 u8 saveLBB;
827 u32 saveDSPACNTR;
828 u32 saveDSPBCNTR;
e948e994 829 u32 saveDSPARB;
ba8bbcf6
JB
830 u32 savePIPEACONF;
831 u32 savePIPEBCONF;
832 u32 savePIPEASRC;
833 u32 savePIPEBSRC;
834 u32 saveFPA0;
835 u32 saveFPA1;
836 u32 saveDPLL_A;
837 u32 saveDPLL_A_MD;
838 u32 saveHTOTAL_A;
839 u32 saveHBLANK_A;
840 u32 saveHSYNC_A;
841 u32 saveVTOTAL_A;
842 u32 saveVBLANK_A;
843 u32 saveVSYNC_A;
844 u32 saveBCLRPAT_A;
5586c8bc 845 u32 saveTRANSACONF;
42048781
ZW
846 u32 saveTRANS_HTOTAL_A;
847 u32 saveTRANS_HBLANK_A;
848 u32 saveTRANS_HSYNC_A;
849 u32 saveTRANS_VTOTAL_A;
850 u32 saveTRANS_VBLANK_A;
851 u32 saveTRANS_VSYNC_A;
0da3ea12 852 u32 savePIPEASTAT;
ba8bbcf6
JB
853 u32 saveDSPASTRIDE;
854 u32 saveDSPASIZE;
855 u32 saveDSPAPOS;
585fb111 856 u32 saveDSPAADDR;
ba8bbcf6
JB
857 u32 saveDSPASURF;
858 u32 saveDSPATILEOFF;
859 u32 savePFIT_PGM_RATIOS;
0eb96d6e 860 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
861 u32 saveBLC_PWM_CTL;
862 u32 saveBLC_PWM_CTL2;
07bf139b 863 u32 saveBLC_HIST_CTL_B;
42048781
ZW
864 u32 saveBLC_CPU_PWM_CTL;
865 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
866 u32 saveFPB0;
867 u32 saveFPB1;
868 u32 saveDPLL_B;
869 u32 saveDPLL_B_MD;
870 u32 saveHTOTAL_B;
871 u32 saveHBLANK_B;
872 u32 saveHSYNC_B;
873 u32 saveVTOTAL_B;
874 u32 saveVBLANK_B;
875 u32 saveVSYNC_B;
876 u32 saveBCLRPAT_B;
5586c8bc 877 u32 saveTRANSBCONF;
42048781
ZW
878 u32 saveTRANS_HTOTAL_B;
879 u32 saveTRANS_HBLANK_B;
880 u32 saveTRANS_HSYNC_B;
881 u32 saveTRANS_VTOTAL_B;
882 u32 saveTRANS_VBLANK_B;
883 u32 saveTRANS_VSYNC_B;
0da3ea12 884 u32 savePIPEBSTAT;
ba8bbcf6
JB
885 u32 saveDSPBSTRIDE;
886 u32 saveDSPBSIZE;
887 u32 saveDSPBPOS;
585fb111 888 u32 saveDSPBADDR;
ba8bbcf6
JB
889 u32 saveDSPBSURF;
890 u32 saveDSPBTILEOFF;
585fb111
JB
891 u32 saveVGA0;
892 u32 saveVGA1;
893 u32 saveVGA_PD;
ba8bbcf6
JB
894 u32 saveVGACNTRL;
895 u32 saveADPA;
896 u32 saveLVDS;
585fb111
JB
897 u32 savePP_ON_DELAYS;
898 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
899 u32 saveDVOA;
900 u32 saveDVOB;
901 u32 saveDVOC;
902 u32 savePP_ON;
903 u32 savePP_OFF;
904 u32 savePP_CONTROL;
585fb111 905 u32 savePP_DIVISOR;
ba8bbcf6
JB
906 u32 savePFIT_CONTROL;
907 u32 save_palette_a[256];
908 u32 save_palette_b[256];
ba8bbcf6 909 u32 saveFBC_CONTROL;
0da3ea12
JB
910 u32 saveIER;
911 u32 saveIIR;
912 u32 saveIMR;
42048781
ZW
913 u32 saveDEIER;
914 u32 saveDEIMR;
915 u32 saveGTIER;
916 u32 saveGTIMR;
917 u32 saveFDI_RXA_IMR;
918 u32 saveFDI_RXB_IMR;
1f84e550 919 u32 saveCACHE_MODE_0;
1f84e550 920 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
921 u32 saveSWF0[16];
922 u32 saveSWF1[16];
923 u32 saveSWF2[3];
924 u8 saveMSR;
925 u8 saveSR[8];
123f794f 926 u8 saveGR[25];
ba8bbcf6 927 u8 saveAR_INDEX;
a59e122a 928 u8 saveAR[21];
ba8bbcf6 929 u8 saveDACMASK;
a59e122a 930 u8 saveCR[37];
4b9de737 931 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
932 u32 saveCURACNTR;
933 u32 saveCURAPOS;
934 u32 saveCURABASE;
935 u32 saveCURBCNTR;
936 u32 saveCURBPOS;
937 u32 saveCURBBASE;
938 u32 saveCURSIZE;
a4fc5ed6
KP
939 u32 saveDP_B;
940 u32 saveDP_C;
941 u32 saveDP_D;
942 u32 savePIPEA_GMCH_DATA_M;
943 u32 savePIPEB_GMCH_DATA_M;
944 u32 savePIPEA_GMCH_DATA_N;
945 u32 savePIPEB_GMCH_DATA_N;
946 u32 savePIPEA_DP_LINK_M;
947 u32 savePIPEB_DP_LINK_M;
948 u32 savePIPEA_DP_LINK_N;
949 u32 savePIPEB_DP_LINK_N;
42048781
ZW
950 u32 saveFDI_RXA_CTL;
951 u32 saveFDI_TXA_CTL;
952 u32 saveFDI_RXB_CTL;
953 u32 saveFDI_TXB_CTL;
954 u32 savePFA_CTL_1;
955 u32 savePFB_CTL_1;
956 u32 savePFA_WIN_SZ;
957 u32 savePFB_WIN_SZ;
958 u32 savePFA_WIN_POS;
959 u32 savePFB_WIN_POS;
5586c8bc
ZW
960 u32 savePCH_DREF_CONTROL;
961 u32 saveDISP_ARB_CTL;
962 u32 savePIPEA_DATA_M1;
963 u32 savePIPEA_DATA_N1;
964 u32 savePIPEA_LINK_M1;
965 u32 savePIPEA_LINK_N1;
966 u32 savePIPEB_DATA_M1;
967 u32 savePIPEB_DATA_N1;
968 u32 savePIPEB_LINK_M1;
969 u32 savePIPEB_LINK_N1;
b5b72e89 970 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 971 u32 savePCH_PORT_HOTPLUG;
f4c956ad 972};
c85aa885
DV
973
974struct intel_gen6_power_mgmt {
59cdb63d 975 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
976 struct work_struct work;
977 u32 pm_iir;
59cdb63d 978
c85aa885
DV
979 u8 cur_delay;
980 u8 min_delay;
981 u8 max_delay;
52ceb908 982 u8 rpe_delay;
dd75fdc8
CW
983 u8 rp1_delay;
984 u8 rp0_delay;
31c77388 985 u8 hw_max;
1a01ab3b 986
27544369
D
987 bool rp_up_masked;
988 bool rp_down_masked;
989
dd75fdc8
CW
990 int last_adj;
991 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
992
c0951f0c 993 bool enabled;
1a01ab3b 994 struct delayed_work delayed_resume_work;
4fc688ce
JB
995
996 /*
997 * Protects RPS/RC6 register access and PCU communication.
998 * Must be taken after struct_mutex if nested.
999 */
1000 struct mutex hw_lock;
c85aa885
DV
1001};
1002
1a240d4d
DV
1003/* defined intel_pm.c */
1004extern spinlock_t mchdev_lock;
1005
c85aa885
DV
1006struct intel_ilk_power_mgmt {
1007 u8 cur_delay;
1008 u8 min_delay;
1009 u8 max_delay;
1010 u8 fmax;
1011 u8 fstart;
1012
1013 u64 last_count1;
1014 unsigned long last_time1;
1015 unsigned long chipset_power;
1016 u64 last_count2;
1017 struct timespec last_time2;
1018 unsigned long gfx_power;
1019 u8 corr;
1020
1021 int c_m;
1022 int r_t;
3e373948
DV
1023
1024 struct drm_i915_gem_object *pwrctx;
1025 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1026};
1027
c6cb582e
ID
1028struct drm_i915_private;
1029struct i915_power_well;
1030
1031struct i915_power_well_ops {
1032 /*
1033 * Synchronize the well's hw state to match the current sw state, for
1034 * example enable/disable it based on the current refcount. Called
1035 * during driver init and resume time, possibly after first calling
1036 * the enable/disable handlers.
1037 */
1038 void (*sync_hw)(struct drm_i915_private *dev_priv,
1039 struct i915_power_well *power_well);
1040 /*
1041 * Enable the well and resources that depend on it (for example
1042 * interrupts located on the well). Called after the 0->1 refcount
1043 * transition.
1044 */
1045 void (*enable)(struct drm_i915_private *dev_priv,
1046 struct i915_power_well *power_well);
1047 /*
1048 * Disable the well and resources that depend on it. Called after
1049 * the 1->0 refcount transition.
1050 */
1051 void (*disable)(struct drm_i915_private *dev_priv,
1052 struct i915_power_well *power_well);
1053 /* Returns the hw enabled state. */
1054 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056};
1057
a38911a3
WX
1058/* Power well structure for haswell */
1059struct i915_power_well {
c1ca727f 1060 const char *name;
6f3ef5dd 1061 bool always_on;
a38911a3
WX
1062 /* power well enable/disable usage count */
1063 int count;
c1ca727f
ID
1064 unsigned long domains;
1065 void *data;
c6cb582e 1066 const struct i915_power_well_ops *ops;
a38911a3
WX
1067};
1068
83c00f55 1069struct i915_power_domains {
baa70707
ID
1070 /*
1071 * Power wells needed for initialization at driver init and suspend
1072 * time are on. They are kept on until after the first modeset.
1073 */
1074 bool init_power_on;
c1ca727f 1075 int power_well_count;
baa70707 1076
83c00f55 1077 struct mutex lock;
1da51581 1078 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1079 struct i915_power_well *power_wells;
83c00f55
ID
1080};
1081
231f42a4
DV
1082struct i915_dri1_state {
1083 unsigned allow_batchbuffer : 1;
1084 u32 __iomem *gfx_hws_cpu_addr;
1085
1086 unsigned int cpp;
1087 int back_offset;
1088 int front_offset;
1089 int current_page;
1090 int page_flipping;
1091
1092 uint32_t counter;
1093};
1094
db1b76ca
DV
1095struct i915_ums_state {
1096 /**
1097 * Flag if the X Server, and thus DRM, is not currently in
1098 * control of the device.
1099 *
1100 * This is set between LeaveVT and EnterVT. It needs to be
1101 * replaced with a semaphore. It also needs to be
1102 * transitioned away from for kernel modesetting.
1103 */
1104 int mm_suspended;
1105};
1106
35a85ac6 1107#define MAX_L3_SLICES 2
a4da4fa4 1108struct intel_l3_parity {
35a85ac6 1109 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1110 struct work_struct error_work;
35a85ac6 1111 int which_slice;
a4da4fa4
DV
1112};
1113
4b5aed62 1114struct i915_gem_mm {
4b5aed62
DV
1115 /** Memory allocator for GTT stolen memory */
1116 struct drm_mm stolen;
4b5aed62
DV
1117 /** List of all objects in gtt_space. Used to restore gtt
1118 * mappings on resume */
1119 struct list_head bound_list;
1120 /**
1121 * List of objects which are not bound to the GTT (thus
1122 * are idle and not used by the GPU) but still have
1123 * (presumably uncached) pages still attached.
1124 */
1125 struct list_head unbound_list;
1126
1127 /** Usable portion of the GTT for GEM */
1128 unsigned long stolen_base; /* limited to low memory (32-bit) */
1129
4b5aed62
DV
1130 /** PPGTT used for aliasing the PPGTT with the GTT */
1131 struct i915_hw_ppgtt *aliasing_ppgtt;
1132
1133 struct shrinker inactive_shrinker;
1134 bool shrinker_no_lock_stealing;
1135
4b5aed62
DV
1136 /** LRU list of objects with fence regs on them. */
1137 struct list_head fence_list;
1138
1139 /**
1140 * We leave the user IRQ off as much as possible,
1141 * but this means that requests will finish and never
1142 * be retired once the system goes idle. Set a timer to
1143 * fire periodically while the ring is running. When it
1144 * fires, go retire requests.
1145 */
1146 struct delayed_work retire_work;
1147
b29c19b6
CW
1148 /**
1149 * When we detect an idle GPU, we want to turn on
1150 * powersaving features. So once we see that there
1151 * are no more requests outstanding and no more
1152 * arrive within a small period of time, we fire
1153 * off the idle_work.
1154 */
1155 struct delayed_work idle_work;
1156
4b5aed62
DV
1157 /**
1158 * Are we in a non-interruptible section of code like
1159 * modesetting?
1160 */
1161 bool interruptible;
1162
f62a0076
CW
1163 /**
1164 * Is the GPU currently considered idle, or busy executing userspace
1165 * requests? Whilst idle, we attempt to power down the hardware and
1166 * display clocks. In order to reduce the effect on performance, there
1167 * is a slight delay before we do so.
1168 */
1169 bool busy;
1170
4b5aed62
DV
1171 /** Bit 6 swizzling required for X tiling */
1172 uint32_t bit_6_swizzle_x;
1173 /** Bit 6 swizzling required for Y tiling */
1174 uint32_t bit_6_swizzle_y;
1175
1176 /* storage for physical objects */
1177 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1178
1179 /* accounting, useful for userland debugging */
c20e8355 1180 spinlock_t object_stat_lock;
4b5aed62
DV
1181 size_t object_memory;
1182 u32 object_count;
1183};
1184
edc3d884
MK
1185struct drm_i915_error_state_buf {
1186 unsigned bytes;
1187 unsigned size;
1188 int err;
1189 u8 *buf;
1190 loff_t start;
1191 loff_t pos;
1192};
1193
fc16b48b
MK
1194struct i915_error_state_file_priv {
1195 struct drm_device *dev;
1196 struct drm_i915_error_state *error;
1197};
1198
99584db3
DV
1199struct i915_gpu_error {
1200 /* For hangcheck timer */
1201#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1202#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1203 /* Hang gpu twice in this window and your context gets banned */
1204#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1205
99584db3 1206 struct timer_list hangcheck_timer;
99584db3
DV
1207
1208 /* For reset and error_state handling. */
1209 spinlock_t lock;
1210 /* Protected by the above dev->gpu_error.lock. */
1211 struct drm_i915_error_state *first_error;
1212 struct work_struct work;
99584db3 1213
094f9a54
CW
1214
1215 unsigned long missed_irq_rings;
1216
1f83fee0 1217 /**
2ac0f450 1218 * State variable controlling the reset flow and count
1f83fee0 1219 *
2ac0f450
MK
1220 * This is a counter which gets incremented when reset is triggered,
1221 * and again when reset has been handled. So odd values (lowest bit set)
1222 * means that reset is in progress and even values that
1223 * (reset_counter >> 1):th reset was successfully completed.
1224 *
1225 * If reset is not completed succesfully, the I915_WEDGE bit is
1226 * set meaning that hardware is terminally sour and there is no
1227 * recovery. All waiters on the reset_queue will be woken when
1228 * that happens.
1229 *
1230 * This counter is used by the wait_seqno code to notice that reset
1231 * event happened and it needs to restart the entire ioctl (since most
1232 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1233 *
1234 * This is important for lock-free wait paths, where no contended lock
1235 * naturally enforces the correct ordering between the bail-out of the
1236 * waiter and the gpu reset work code.
1f83fee0
DV
1237 */
1238 atomic_t reset_counter;
1239
1f83fee0 1240#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1241#define I915_WEDGED (1 << 31)
1f83fee0
DV
1242
1243 /**
1244 * Waitqueue to signal when the reset has completed. Used by clients
1245 * that wait for dev_priv->mm.wedged to settle.
1246 */
1247 wait_queue_head_t reset_queue;
33196ded 1248
99584db3
DV
1249 /* For gpu hang simulation. */
1250 unsigned int stop_rings;
094f9a54
CW
1251
1252 /* For missed irq/seqno simulation. */
1253 unsigned int test_irq_rings;
99584db3
DV
1254};
1255
b8efb17b
ZR
1256enum modeset_restore {
1257 MODESET_ON_LID_OPEN,
1258 MODESET_DONE,
1259 MODESET_SUSPENDED,
1260};
1261
6acab15a
PZ
1262struct ddi_vbt_port_info {
1263 uint8_t hdmi_level_shift;
311a2094
PZ
1264
1265 uint8_t supports_dvi:1;
1266 uint8_t supports_hdmi:1;
1267 uint8_t supports_dp:1;
6acab15a
PZ
1268};
1269
41aa3448
RV
1270struct intel_vbt_data {
1271 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1272 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1273
1274 /* Feature bits */
1275 unsigned int int_tv_support:1;
1276 unsigned int lvds_dither:1;
1277 unsigned int lvds_vbt:1;
1278 unsigned int int_crt_support:1;
1279 unsigned int lvds_use_ssc:1;
1280 unsigned int display_clock_mode:1;
1281 unsigned int fdi_rx_polarity_inverted:1;
1282 int lvds_ssc_freq;
1283 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1284
1285 /* eDP */
1286 int edp_rate;
1287 int edp_lanes;
1288 int edp_preemphasis;
1289 int edp_vswing;
1290 bool edp_initialized;
1291 bool edp_support;
1292 int edp_bpp;
1293 struct edp_power_seq edp_pps;
1294
f00076d2
JN
1295 struct {
1296 u16 pwm_freq_hz;
1297 bool active_low_pwm;
1298 } backlight;
1299
d17c5443
SK
1300 /* MIPI DSI */
1301 struct {
1302 u16 panel_id;
1303 } dsi;
1304
41aa3448
RV
1305 int crt_ddc_pin;
1306
1307 int child_dev_num;
768f69c9 1308 union child_device_config *child_dev;
6acab15a
PZ
1309
1310 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1311};
1312
77c122bc
VS
1313enum intel_ddb_partitioning {
1314 INTEL_DDB_PART_1_2,
1315 INTEL_DDB_PART_5_6, /* IVB+ */
1316};
1317
1fd527cc
VS
1318struct intel_wm_level {
1319 bool enable;
1320 uint32_t pri_val;
1321 uint32_t spr_val;
1322 uint32_t cur_val;
1323 uint32_t fbc_val;
1324};
1325
820c1980 1326struct ilk_wm_values {
609cedef
VS
1327 uint32_t wm_pipe[3];
1328 uint32_t wm_lp[3];
1329 uint32_t wm_lp_spr[3];
1330 uint32_t wm_linetime[3];
1331 bool enable_fbc_wm;
1332 enum intel_ddb_partitioning partitioning;
1333};
1334
c67a470b
PZ
1335/*
1336 * This struct tracks the state needed for the Package C8+ feature.
1337 *
1338 * Package states C8 and deeper are really deep PC states that can only be
1339 * reached when all the devices on the system allow it, so even if the graphics
1340 * device allows PC8+, it doesn't mean the system will actually get to these
1341 * states.
1342 *
1343 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1344 * is disabled and the GPU is idle. When these conditions are met, we manually
1345 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1346 * refclk to Fclk.
1347 *
1348 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1349 * the state of some registers, so when we come back from PC8+ we need to
1350 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1351 * need to take care of the registers kept by RC6.
1352 *
1353 * The interrupt disabling is part of the requirements. We can only leave the
1354 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1355 * can lock the machine.
1356 *
1357 * Ideally every piece of our code that needs PC8+ disabled would call
1358 * hsw_disable_package_c8, which would increment disable_count and prevent the
1359 * system from reaching PC8+. But we don't have a symmetric way to do this for
86c4ec0d
PZ
1360 * everything, so we have the requirements_met variable. When we switch
1361 * requirements_met to true we decrease disable_count, and increase it in the
1362 * opposite case. The requirements_met variable is true when all the CRTCs,
1363 * encoders and the power well are disabled.
c67a470b
PZ
1364 *
1365 * In addition to everything, we only actually enable PC8+ if disable_count
1366 * stays at zero for at least some seconds. This is implemented with the
1367 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1368 * consecutive times when all screens are disabled and some background app
1369 * queries the state of our connectors, or we have some application constantly
1370 * waking up to use the GPU. Only after the enable_work function actually
1371 * enables PC8+ the "enable" variable will become true, which means that it can
1372 * be false even if disable_count is 0.
1373 *
1374 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1375 * goes back to false exactly before we reenable the IRQs. We use this variable
1376 * to check if someone is trying to enable/disable IRQs while they're supposed
1377 * to be disabled. This shouldn't happen and we'll print some error messages in
1378 * case it happens, but if it actually happens we'll also update the variables
1379 * inside struct regsave so when we restore the IRQs they will contain the
1380 * latest expected values.
1381 *
1382 * For more, read "Display Sequences for Package C8" on our documentation.
1383 */
1384struct i915_package_c8 {
1385 bool requirements_met;
c67a470b
PZ
1386 bool irqs_disabled;
1387 /* Only true after the delayed work task actually enables it. */
1388 bool enabled;
1389 int disable_count;
1390 struct mutex lock;
1391 struct delayed_work enable_work;
1392
1393 struct {
1394 uint32_t deimr;
1395 uint32_t sdeimr;
1396 uint32_t gtimr;
1397 uint32_t gtier;
1398 uint32_t gen6_pmimr;
1399 } regsave;
1400};
1401
8a187455
PZ
1402struct i915_runtime_pm {
1403 bool suspended;
1404};
1405
926321d5
DV
1406enum intel_pipe_crc_source {
1407 INTEL_PIPE_CRC_SOURCE_NONE,
1408 INTEL_PIPE_CRC_SOURCE_PLANE1,
1409 INTEL_PIPE_CRC_SOURCE_PLANE2,
1410 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1411 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1412 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1413 INTEL_PIPE_CRC_SOURCE_TV,
1414 INTEL_PIPE_CRC_SOURCE_DP_B,
1415 INTEL_PIPE_CRC_SOURCE_DP_C,
1416 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1417 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1418 INTEL_PIPE_CRC_SOURCE_MAX,
1419};
1420
8bf1e9f1 1421struct intel_pipe_crc_entry {
ac2300d4 1422 uint32_t frame;
8bf1e9f1
SH
1423 uint32_t crc[5];
1424};
1425
b2c88f5b 1426#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1427struct intel_pipe_crc {
d538bbdf
DL
1428 spinlock_t lock;
1429 bool opened; /* exclusive access to the result file */
e5f75aca 1430 struct intel_pipe_crc_entry *entries;
926321d5 1431 enum intel_pipe_crc_source source;
d538bbdf 1432 int head, tail;
07144428 1433 wait_queue_head_t wq;
8bf1e9f1
SH
1434};
1435
f4c956ad
DV
1436typedef struct drm_i915_private {
1437 struct drm_device *dev;
42dcedd4 1438 struct kmem_cache *slab;
f4c956ad 1439
5c969aa7 1440 const struct intel_device_info info;
f4c956ad
DV
1441
1442 int relative_constants_mode;
1443
1444 void __iomem *regs;
1445
907b28c5 1446 struct intel_uncore uncore;
f4c956ad
DV
1447
1448 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1449
28c70f16 1450
f4c956ad
DV
1451 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1452 * controller on different i2c buses. */
1453 struct mutex gmbus_mutex;
1454
1455 /**
1456 * Base address of the gmbus and gpio block.
1457 */
1458 uint32_t gpio_mmio_base;
1459
28c70f16
DV
1460 wait_queue_head_t gmbus_wait_queue;
1461
f4c956ad
DV
1462 struct pci_dev *bridge_dev;
1463 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1464 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1465
1466 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1467 struct resource mch_res;
1468
f4c956ad
DV
1469 /* protects the irq masks */
1470 spinlock_t irq_lock;
1471
9ee32fea
DV
1472 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1473 struct pm_qos_request pm_qos;
1474
f4c956ad 1475 /* DPIO indirect register protection */
09153000 1476 struct mutex dpio_lock;
f4c956ad
DV
1477
1478 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1479 union {
1480 u32 irq_mask;
1481 u32 de_irq_mask[I915_MAX_PIPES];
1482 };
f4c956ad 1483 u32 gt_irq_mask;
605cd25b 1484 u32 pm_irq_mask;
91d181dd 1485 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1486
f4c956ad 1487 struct work_struct hotplug_work;
52d7eced 1488 bool enable_hotplug_processing;
b543fb04
EE
1489 struct {
1490 unsigned long hpd_last_jiffies;
1491 int hpd_cnt;
1492 enum {
1493 HPD_ENABLED = 0,
1494 HPD_DISABLED = 1,
1495 HPD_MARK_DISABLED = 2
1496 } hpd_mark;
1497 } hpd_stats[HPD_NUM_PINS];
142e2398 1498 u32 hpd_event_bits;
ac4c16c5 1499 struct timer_list hotplug_reenable_timer;
f4c956ad 1500
5c3fe8b0 1501 struct i915_fbc fbc;
f4c956ad 1502 struct intel_opregion opregion;
41aa3448 1503 struct intel_vbt_data vbt;
f4c956ad
DV
1504
1505 /* overlay */
1506 struct intel_overlay *overlay;
f4c956ad 1507
58c68779
JN
1508 /* backlight registers and fields in struct intel_panel */
1509 spinlock_t backlight_lock;
31ad8ec6 1510
f4c956ad 1511 /* LVDS info */
f4c956ad
DV
1512 bool no_aux_handshake;
1513
f4c956ad
DV
1514 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1515 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1516 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1517
1518 unsigned int fsb_freq, mem_freq, is_ddr3;
1519
645416f5
DV
1520 /**
1521 * wq - Driver workqueue for GEM.
1522 *
1523 * NOTE: Work items scheduled here are not allowed to grab any modeset
1524 * locks, for otherwise the flushing done in the pageflip code will
1525 * result in deadlocks.
1526 */
f4c956ad
DV
1527 struct workqueue_struct *wq;
1528
1529 /* Display functions */
1530 struct drm_i915_display_funcs display;
1531
1532 /* PCH chipset type */
1533 enum intel_pch pch_type;
17a303ec 1534 unsigned short pch_id;
f4c956ad
DV
1535
1536 unsigned long quirks;
1537
b8efb17b
ZR
1538 enum modeset_restore modeset_restore;
1539 struct mutex modeset_restore_lock;
673a394b 1540
a7bbbd63 1541 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1542 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1543
4b5aed62 1544 struct i915_gem_mm mm;
8781342d 1545
8781342d
DV
1546 /* Kernel Modesetting */
1547
9b9d172d 1548 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1549
76c4ac04
DL
1550 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1551 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1552 wait_queue_head_t pending_flip_queue;
1553
c4597872
DV
1554#ifdef CONFIG_DEBUG_FS
1555 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1556#endif
1557
e72f9fbf
DV
1558 int num_shared_dpll;
1559 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1560 struct intel_ddi_plls ddi_plls;
e4607fcf 1561 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1562
652c393a
JB
1563 /* Reclocking support */
1564 bool render_reclock_avail;
1565 bool lvds_downclock_avail;
18f9ed12
ZY
1566 /* indicates the reduced downclock for LVDS*/
1567 int lvds_downclock;
652c393a 1568 u16 orig_clock;
f97108d1 1569
c4804411 1570 bool mchbar_need_disable;
f97108d1 1571
a4da4fa4
DV
1572 struct intel_l3_parity l3_parity;
1573
59124506
BW
1574 /* Cannot be determined by PCIID. You must always read a register. */
1575 size_t ellc_size;
1576
c6a828d3 1577 /* gen6+ rps state */
c85aa885 1578 struct intel_gen6_power_mgmt rps;
c6a828d3 1579
20e4d407
DV
1580 /* ilk-only ips/rps state. Everything in here is protected by the global
1581 * mchdev_lock in intel_pm.c */
c85aa885 1582 struct intel_ilk_power_mgmt ips;
b5e50c3f 1583
83c00f55 1584 struct i915_power_domains power_domains;
a38911a3 1585
a031d709 1586 struct i915_psr psr;
3f51e471 1587
99584db3 1588 struct i915_gpu_error gpu_error;
ae681d96 1589
c9cddffc
JB
1590 struct drm_i915_gem_object *vlv_pctx;
1591
4520f53a 1592#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1593 /* list of fbdev register on this device */
1594 struct intel_fbdev *fbdev;
4520f53a 1595#endif
e953fd7b 1596
073f34d9
JB
1597 /*
1598 * The console may be contended at resume, but we don't
1599 * want it to block on it.
1600 */
1601 struct work_struct console_resume_work;
1602
e953fd7b 1603 struct drm_property *broadcast_rgb_property;
3f43c48d 1604 struct drm_property *force_audio_property;
e3689190 1605
254f965c 1606 uint32_t hw_context_size;
a33afea5 1607 struct list_head context_list;
f4c956ad 1608
3e68320e 1609 u32 fdi_rx_config;
68d18ad7 1610
f4c956ad 1611 struct i915_suspend_saved_registers regfile;
231f42a4 1612
53615a5e
VS
1613 struct {
1614 /*
1615 * Raw watermark latency values:
1616 * in 0.1us units for WM0,
1617 * in 0.5us units for WM1+.
1618 */
1619 /* primary */
1620 uint16_t pri_latency[5];
1621 /* sprite */
1622 uint16_t spr_latency[5];
1623 /* cursor */
1624 uint16_t cur_latency[5];
609cedef
VS
1625
1626 /* current hardware state */
820c1980 1627 struct ilk_wm_values hw;
53615a5e
VS
1628 } wm;
1629
c67a470b
PZ
1630 struct i915_package_c8 pc8;
1631
8a187455
PZ
1632 struct i915_runtime_pm pm;
1633
231f42a4
DV
1634 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1635 * here! */
1636 struct i915_dri1_state dri1;
db1b76ca
DV
1637 /* Old ums support infrastructure, same warning applies. */
1638 struct i915_ums_state ums;
62d5d69b
MK
1639
1640 u32 suspend_count;
1da177e4
LT
1641} drm_i915_private_t;
1642
2c1792a1
CW
1643static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1644{
1645 return dev->dev_private;
1646}
1647
b4519513
CW
1648/* Iterate over initialised rings */
1649#define for_each_ring(ring__, dev_priv__, i__) \
1650 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1651 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1652
b1d7e4b4
WF
1653enum hdmi_force_audio {
1654 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1655 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1656 HDMI_AUDIO_AUTO, /* trust EDID */
1657 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1658};
1659
190d6cd5 1660#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1661
37e680a1
CW
1662struct drm_i915_gem_object_ops {
1663 /* Interface between the GEM object and its backing storage.
1664 * get_pages() is called once prior to the use of the associated set
1665 * of pages before to binding them into the GTT, and put_pages() is
1666 * called after we no longer need them. As we expect there to be
1667 * associated cost with migrating pages between the backing storage
1668 * and making them available for the GPU (e.g. clflush), we may hold
1669 * onto the pages after they are no longer referenced by the GPU
1670 * in case they may be used again shortly (for example migrating the
1671 * pages to a different memory domain within the GTT). put_pages()
1672 * will therefore most likely be called when the object itself is
1673 * being released or under memory pressure (where we attempt to
1674 * reap pages for the shrinker).
1675 */
1676 int (*get_pages)(struct drm_i915_gem_object *);
1677 void (*put_pages)(struct drm_i915_gem_object *);
1678};
1679
673a394b 1680struct drm_i915_gem_object {
c397b908 1681 struct drm_gem_object base;
673a394b 1682
37e680a1
CW
1683 const struct drm_i915_gem_object_ops *ops;
1684
2f633156
BW
1685 /** List of VMAs backed by this object */
1686 struct list_head vma_list;
1687
c1ad11fc
CW
1688 /** Stolen memory for this object, instead of being backed by shmem. */
1689 struct drm_mm_node *stolen;
35c20a60 1690 struct list_head global_list;
673a394b 1691
69dc4987 1692 struct list_head ring_list;
b25cb2f8
BW
1693 /** Used in execbuf to temporarily hold a ref */
1694 struct list_head obj_exec_link;
673a394b
EA
1695
1696 /**
65ce3027
CW
1697 * This is set if the object is on the active lists (has pending
1698 * rendering and so a non-zero seqno), and is not set if it i s on
1699 * inactive (ready to be unbound) list.
673a394b 1700 */
0206e353 1701 unsigned int active:1;
673a394b
EA
1702
1703 /**
1704 * This is set if the object has been written to since last bound
1705 * to the GTT
1706 */
0206e353 1707 unsigned int dirty:1;
778c3544
DV
1708
1709 /**
1710 * Fence register bits (if any) for this object. Will be set
1711 * as needed when mapped into the GTT.
1712 * Protected by dev->struct_mutex.
778c3544 1713 */
4b9de737 1714 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1715
778c3544
DV
1716 /**
1717 * Advice: are the backing pages purgeable?
1718 */
0206e353 1719 unsigned int madv:2;
778c3544 1720
778c3544
DV
1721 /**
1722 * Current tiling mode for the object.
1723 */
0206e353 1724 unsigned int tiling_mode:2;
5d82e3e6
CW
1725 /**
1726 * Whether the tiling parameters for the currently associated fence
1727 * register have changed. Note that for the purposes of tracking
1728 * tiling changes we also treat the unfenced register, the register
1729 * slot that the object occupies whilst it executes a fenced
1730 * command (such as BLT on gen2/3), as a "fence".
1731 */
1732 unsigned int fence_dirty:1;
778c3544 1733
75e9e915
DV
1734 /**
1735 * Is the object at the current location in the gtt mappable and
1736 * fenceable? Used to avoid costly recalculations.
1737 */
0206e353 1738 unsigned int map_and_fenceable:1;
75e9e915 1739
fb7d516a
DV
1740 /**
1741 * Whether the current gtt mapping needs to be mappable (and isn't just
1742 * mappable by accident). Track pin and fault separate for a more
1743 * accurate mappable working set.
1744 */
0206e353
AJ
1745 unsigned int fault_mappable:1;
1746 unsigned int pin_mappable:1;
cc98b413 1747 unsigned int pin_display:1;
fb7d516a 1748
caea7476
CW
1749 /*
1750 * Is the GPU currently using a fence to access this buffer,
1751 */
1752 unsigned int pending_fenced_gpu_access:1;
1753 unsigned int fenced_gpu_access:1;
1754
651d794f 1755 unsigned int cache_level:3;
93dfb40c 1756
7bddb01f 1757 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1758 unsigned int has_global_gtt_mapping:1;
9da3da66 1759 unsigned int has_dma_mapping:1;
7bddb01f 1760
9da3da66 1761 struct sg_table *pages;
a5570178 1762 int pages_pin_count;
673a394b 1763
1286ff73 1764 /* prime dma-buf support */
9a70cc2a
DA
1765 void *dma_buf_vmapping;
1766 int vmapping_count;
1767
caea7476
CW
1768 struct intel_ring_buffer *ring;
1769
1c293ea3 1770 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1771 uint32_t last_read_seqno;
1772 uint32_t last_write_seqno;
caea7476
CW
1773 /** Breadcrumb of last fenced GPU access to the buffer. */
1774 uint32_t last_fenced_seqno;
673a394b 1775
778c3544 1776 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1777 uint32_t stride;
673a394b 1778
80075d49
DV
1779 /** References from framebuffers, locks out tiling changes. */
1780 unsigned long framebuffer_references;
1781
280b713b 1782 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1783 unsigned long *bit_17;
280b713b 1784
79e53945 1785 /** User space pin count and filp owning the pin */
aa5f8021 1786 unsigned long user_pin_count;
79e53945 1787 struct drm_file *pin_filp;
71acb5eb
DA
1788
1789 /** for phy allocated objects */
1790 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1791};
1792
62b8b215 1793#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1794
673a394b
EA
1795/**
1796 * Request queue structure.
1797 *
1798 * The request queue allows us to note sequence numbers that have been emitted
1799 * and may be associated with active buffers to be retired.
1800 *
1801 * By keeping this list, we can avoid having to do questionable
1802 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1803 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1804 */
1805struct drm_i915_gem_request {
852835f3
ZN
1806 /** On Which ring this request was generated */
1807 struct intel_ring_buffer *ring;
1808
673a394b
EA
1809 /** GEM sequence number associated with this request. */
1810 uint32_t seqno;
1811
7d736f4f
MK
1812 /** Position in the ringbuffer of the start of the request */
1813 u32 head;
1814
1815 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1816 u32 tail;
1817
0e50e96b
MK
1818 /** Context related to this request */
1819 struct i915_hw_context *ctx;
1820
7d736f4f
MK
1821 /** Batch buffer related to this request if any */
1822 struct drm_i915_gem_object *batch_obj;
1823
673a394b
EA
1824 /** Time at which this request was emitted, in jiffies. */
1825 unsigned long emitted_jiffies;
1826
b962442e 1827 /** global list entry for this request */
673a394b 1828 struct list_head list;
b962442e 1829
f787a5f5 1830 struct drm_i915_file_private *file_priv;
b962442e
EA
1831 /** file_priv list entry for this request */
1832 struct list_head client_list;
673a394b
EA
1833};
1834
1835struct drm_i915_file_private {
b29c19b6 1836 struct drm_i915_private *dev_priv;
ab0e7ff9 1837 struct drm_file *file;
b29c19b6 1838
673a394b 1839 struct {
99057c81 1840 spinlock_t lock;
b962442e 1841 struct list_head request_list;
b29c19b6 1842 struct delayed_work idle_work;
673a394b 1843 } mm;
40521054 1844 struct idr context_idr;
e59ec13d 1845
0eea67eb 1846 struct i915_hw_context *private_default_ctx;
b29c19b6 1847 atomic_t rps_wait_boost;
673a394b
EA
1848};
1849
5c969aa7 1850#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1851
ffbab09b
VS
1852#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1853#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1854#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1855#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1856#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1857#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1858#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1859#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1860#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1861#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1862#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1863#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1864#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1865#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1866#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1867#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1868#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1869#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1870#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1871 (dev)->pdev->device == 0x0152 || \
1872 (dev)->pdev->device == 0x015a)
1873#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1874 (dev)->pdev->device == 0x0106 || \
1875 (dev)->pdev->device == 0x010A)
70a3eb7a 1876#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1877#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1878#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1879#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1880#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1881 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1882#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1883 (((dev)->pdev->device & 0xf) == 0x2 || \
1884 ((dev)->pdev->device & 0xf) == 0x6 || \
1885 ((dev)->pdev->device & 0xf) == 0xe))
1886#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1887 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1888#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1889#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1890 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1891#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1892
85436696
JB
1893/*
1894 * The genX designation typically refers to the render engine, so render
1895 * capability related checks should use IS_GEN, while display and other checks
1896 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1897 * chips, etc.).
1898 */
cae5852d
ZN
1899#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1900#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1901#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1902#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1903#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1904#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1905#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1906
73ae478c
BW
1907#define RENDER_RING (1<<RCS)
1908#define BSD_RING (1<<VCS)
1909#define BLT_RING (1<<BCS)
1910#define VEBOX_RING (1<<VECS)
1911#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1912#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1913#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1914#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1915#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1916#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1917
254f965c 1918#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1919#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1920#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1921 && !IS_BROADWELL(dev))
1922#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1923#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1924
05394f39 1925#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1926#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1927
b45305fc
DV
1928/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1929#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1930
cae5852d
ZN
1931/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1932 * rows, which changed the alignment requirements and fence programming.
1933 */
1934#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1935 IS_I915GM(dev)))
1936#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1937#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1938#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1939#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1940#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1941
1942#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1943#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1944#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1945
2a114cc1 1946#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1947
dd93be58 1948#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1949#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1950#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1951#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1952#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1953
17a303ec
PZ
1954#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1955#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1956#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1957#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1958#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1959#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1960
2c1792a1 1961#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1962#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1963#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1964#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1965#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1966#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1967
040d2baa
BW
1968/* DPF == dynamic parity feature */
1969#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1970#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1971
c8735b0c
BW
1972#define GT_FREQUENCY_MULTIPLIER 50
1973
05394f39
CW
1974#include "i915_trace.h"
1975
baa70943 1976extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1977extern int i915_max_ioctl;
1978
6a9ee8af
DA
1979extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1980extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1981extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1982extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1983
d330a953
JN
1984/* i915_params.c */
1985struct i915_params {
1986 int modeset;
1987 int panel_ignore_lid;
1988 unsigned int powersave;
1989 int semaphores;
1990 unsigned int lvds_downclock;
1991 int lvds_channel_mode;
1992 int panel_use_ssc;
1993 int vbt_sdvo_panel_type;
1994 int enable_rc6;
1995 int enable_fbc;
d330a953
JN
1996 int enable_ppgtt;
1997 int enable_psr;
1998 unsigned int preliminary_hw_support;
1999 int disable_power_well;
2000 int enable_ips;
d330a953
JN
2001 int enable_pc8;
2002 int pc8_timeout;
e5aa6541
DL
2003 int invert_brightness;
2004 /* leave bools at the end to not create holes */
2005 bool enable_hangcheck;
2006 bool fastboot;
d330a953
JN
2007 bool prefault_disable;
2008 bool reset;
a0bae57f 2009 bool disable_display;
d330a953
JN
2010};
2011extern struct i915_params i915 __read_mostly;
2012
1da177e4 2013 /* i915_dma.c */
d05c617e 2014void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2015extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2016extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2017extern int i915_driver_unload(struct drm_device *);
673a394b 2018extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2019extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2020extern void i915_driver_preclose(struct drm_device *dev,
2021 struct drm_file *file_priv);
673a394b
EA
2022extern void i915_driver_postclose(struct drm_device *dev,
2023 struct drm_file *file_priv);
84b1fd10 2024extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2025#ifdef CONFIG_COMPAT
0d6aa60b
DA
2026extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2027 unsigned long arg);
c43b5634 2028#endif
673a394b 2029extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2030 struct drm_clip_rect *box,
2031 int DR1, int DR4);
8e96d9c4 2032extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2033extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2034extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2035extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2036extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2037extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2038
073f34d9 2039extern void intel_console_resume(struct work_struct *work);
af6061af 2040
1da177e4 2041/* i915_irq.c */
10cd45b6 2042void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2043__printf(3, 4)
2044void i915_handle_error(struct drm_device *dev, bool wedged,
2045 const char *fmt, ...);
1da177e4 2046
76c3552f
D
2047void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2048 int new_delay);
f71d4af4 2049extern void intel_irq_init(struct drm_device *dev);
20afbda2 2050extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2051
2052extern void intel_uncore_sanitize(struct drm_device *dev);
2053extern void intel_uncore_early_sanitize(struct drm_device *dev);
2054extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2055extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2056extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2057
7c463586 2058void
755e9019
ID
2059i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2060 u32 status_mask);
7c463586
KP
2061
2062void
755e9019
ID
2063i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2064 u32 status_mask);
7c463586 2065
673a394b
EA
2066/* i915_gem.c */
2067int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2068 struct drm_file *file_priv);
2069int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2070 struct drm_file *file_priv);
2071int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2072 struct drm_file *file_priv);
2073int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2074 struct drm_file *file_priv);
2075int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file_priv);
de151cf6
JB
2077int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2078 struct drm_file *file_priv);
673a394b
EA
2079int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2080 struct drm_file *file_priv);
2081int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file_priv);
2083int i915_gem_execbuffer(struct drm_device *dev, void *data,
2084 struct drm_file *file_priv);
76446cac
JB
2085int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2086 struct drm_file *file_priv);
673a394b
EA
2087int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2088 struct drm_file *file_priv);
2089int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2090 struct drm_file *file_priv);
2091int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2092 struct drm_file *file_priv);
199adf40
BW
2093int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2094 struct drm_file *file);
2095int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2096 struct drm_file *file);
673a394b
EA
2097int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2098 struct drm_file *file_priv);
3ef94daa
CW
2099int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2100 struct drm_file *file_priv);
673a394b
EA
2101int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2102 struct drm_file *file_priv);
2103int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2104 struct drm_file *file_priv);
2105int i915_gem_set_tiling(struct drm_device *dev, void *data,
2106 struct drm_file *file_priv);
2107int i915_gem_get_tiling(struct drm_device *dev, void *data,
2108 struct drm_file *file_priv);
5a125c3c
EA
2109int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2110 struct drm_file *file_priv);
23ba4fd0
BW
2111int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *file_priv);
673a394b 2113void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2114void *i915_gem_object_alloc(struct drm_device *dev);
2115void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2116void i915_gem_object_init(struct drm_i915_gem_object *obj,
2117 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2118struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2119 size_t size);
7e0d96bc
BW
2120void i915_init_vm(struct drm_i915_private *dev_priv,
2121 struct i915_address_space *vm);
673a394b 2122void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2123void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2124
1ec9e26d
DV
2125#define PIN_MAPPABLE 0x1
2126#define PIN_NONBLOCK 0x2
bf3d149b 2127#define PIN_GLOBAL 0x4
2021746e 2128int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2129 struct i915_address_space *vm,
2021746e 2130 uint32_t alignment,
1ec9e26d 2131 unsigned flags);
07fe0b12 2132int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2133int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2134void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2135void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2136void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2137
37e680a1 2138int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2139static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2140{
67d5a50c
ID
2141 struct sg_page_iter sg_iter;
2142
2143 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2144 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2145
2146 return NULL;
9da3da66 2147}
a5570178
CW
2148static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2149{
2150 BUG_ON(obj->pages == NULL);
2151 obj->pages_pin_count++;
2152}
2153static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2154{
2155 BUG_ON(obj->pages_pin_count == 0);
2156 obj->pages_pin_count--;
2157}
2158
54cf91dc 2159int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2160int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2161 struct intel_ring_buffer *to);
e2d05a8b
BW
2162void i915_vma_move_to_active(struct i915_vma *vma,
2163 struct intel_ring_buffer *ring);
ff72145b
DA
2164int i915_gem_dumb_create(struct drm_file *file_priv,
2165 struct drm_device *dev,
2166 struct drm_mode_create_dumb *args);
2167int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2168 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2169/**
2170 * Returns true if seq1 is later than seq2.
2171 */
2172static inline bool
2173i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2174{
2175 return (int32_t)(seq1 - seq2) >= 0;
2176}
2177
fca26bb4
MK
2178int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2179int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2180int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2181int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2182
9a5a53b3 2183static inline bool
1690e1eb
CW
2184i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2185{
2186 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2187 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2188 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2189 return true;
2190 } else
2191 return false;
1690e1eb
CW
2192}
2193
2194static inline void
2195i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2196{
2197 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2199 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2200 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2201 }
2202}
2203
8d9fc7fd
CW
2204struct drm_i915_gem_request *
2205i915_gem_find_active_request(struct intel_ring_buffer *ring);
2206
b29c19b6 2207bool i915_gem_retire_requests(struct drm_device *dev);
33196ded 2208int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2209 bool interruptible);
1f83fee0
DV
2210static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2211{
2212 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2213 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2214}
2215
2216static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2217{
2ac0f450
MK
2218 return atomic_read(&error->reset_counter) & I915_WEDGED;
2219}
2220
2221static inline u32 i915_reset_count(struct i915_gpu_error *error)
2222{
2223 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2224}
a71d8d94 2225
069efc1d 2226void i915_gem_reset(struct drm_device *dev);
000433b6 2227bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2228int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2229int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2230int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2231int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2232void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2233void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2234int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2235int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2236int __i915_add_request(struct intel_ring_buffer *ring,
2237 struct drm_file *file,
7d736f4f 2238 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2239 u32 *seqno);
2240#define i915_add_request(ring, seqno) \
854c94a7 2241 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2242int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2243 uint32_t seqno);
de151cf6 2244int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2245int __must_check
2246i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2247 bool write);
2248int __must_check
dabdfe02
CW
2249i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2250int __must_check
2da3b9b9
CW
2251i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2252 u32 alignment,
2021746e 2253 struct intel_ring_buffer *pipelined);
cc98b413 2254void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2255int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2256 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2257 int id,
2258 int align);
71acb5eb 2259void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2260 struct drm_i915_gem_object *obj);
71acb5eb 2261void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2262int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2263void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2264
0fa87796
ID
2265uint32_t
2266i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2267uint32_t
d865110c
ID
2268i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2269 int tiling_mode, bool fenced);
467cffba 2270
e4ffd173
CW
2271int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2272 enum i915_cache_level cache_level);
2273
1286ff73
DV
2274struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2275 struct dma_buf *dma_buf);
2276
2277struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2278 struct drm_gem_object *gem_obj, int flags);
2279
19b2dbde
CW
2280void i915_gem_restore_fences(struct drm_device *dev);
2281
a70a3148
BW
2282unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2283 struct i915_address_space *vm);
2284bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2285bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2286 struct i915_address_space *vm);
2287unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2288 struct i915_address_space *vm);
2289struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2290 struct i915_address_space *vm);
accfef2e
BW
2291struct i915_vma *
2292i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2293 struct i915_address_space *vm);
5c2abbea
BW
2294
2295struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2296static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2297 struct i915_vma *vma;
2298 list_for_each_entry(vma, &obj->vma_list, vma_link)
2299 if (vma->pin_count > 0)
2300 return true;
2301 return false;
2302}
5c2abbea 2303
a70a3148
BW
2304/* Some GGTT VM helpers */
2305#define obj_to_ggtt(obj) \
2306 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2307static inline bool i915_is_ggtt(struct i915_address_space *vm)
2308{
2309 struct i915_address_space *ggtt =
2310 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2311 return vm == ggtt;
2312}
2313
2314static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2315{
2316 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2317}
2318
2319static inline unsigned long
2320i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2321{
2322 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2323}
2324
2325static inline unsigned long
2326i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2327{
2328 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2329}
c37e2204
BW
2330
2331static inline int __must_check
2332i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2333 uint32_t alignment,
1ec9e26d 2334 unsigned flags)
c37e2204 2335{
bf3d149b 2336 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2337}
a70a3148 2338
b287110e
DV
2339static inline int
2340i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2341{
2342 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2343}
2344
2345void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2346
254f965c 2347/* i915_gem_context.c */
0eea67eb 2348#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2349int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2350void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2351void i915_gem_context_reset(struct drm_device *dev);
e422b888 2352int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2353int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2354void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2355int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2356 struct drm_file *file, struct i915_hw_context *to);
2357struct i915_hw_context *
2358i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2359void i915_gem_context_free(struct kref *ctx_ref);
2360static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2361{
c482972a
BW
2362 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2363 kref_get(&ctx->ref);
dce3271b
MK
2364}
2365
2366static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2367{
c482972a
BW
2368 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2369 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2370}
2371
3fac8978
MK
2372static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2373{
2374 return c->id == DEFAULT_CONTEXT_ID;
2375}
2376
84624813
BW
2377int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2378 struct drm_file *file);
2379int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2380 struct drm_file *file);
1286ff73 2381
679845ed
BW
2382/* i915_gem_evict.c */
2383int __must_check i915_gem_evict_something(struct drm_device *dev,
2384 struct i915_address_space *vm,
2385 int min_size,
2386 unsigned alignment,
2387 unsigned cache_level,
1ec9e26d 2388 unsigned flags);
679845ed
BW
2389int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2390int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2391
76aaf220 2392/* i915_gem_gtt.c */
828c7908
BW
2393void i915_check_and_clear_faults(struct drm_device *dev);
2394void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2395void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2396int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2397void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2398void i915_gem_init_global_gtt(struct drm_device *dev);
2399void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2400 unsigned long mappable_end, unsigned long end);
e76e9aeb 2401int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2402static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2403{
2404 if (INTEL_INFO(dev)->gen < 6)
2405 intel_gtt_chipset_flush();
2406}
246cbfb5 2407int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
93a25a9e 2408bool intel_enable_ppgtt(struct drm_device *dev, bool full);
246cbfb5 2409
9797fbfb
CW
2410/* i915_gem_stolen.c */
2411int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2412int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2413void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2414void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2415struct drm_i915_gem_object *
2416i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2417struct drm_i915_gem_object *
2418i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2419 u32 stolen_offset,
2420 u32 gtt_offset,
2421 u32 size);
0104fdbb 2422void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2423
673a394b 2424/* i915_gem_tiling.c */
2c1792a1 2425static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2426{
2427 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2428
2429 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2430 obj->tiling_mode != I915_TILING_NONE;
2431}
2432
673a394b 2433void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2434void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2435void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2436
2437/* i915_gem_debug.c */
23bc5982
CW
2438#if WATCH_LISTS
2439int i915_verify_lists(struct drm_device *dev);
673a394b 2440#else
23bc5982 2441#define i915_verify_lists(dev) 0
673a394b 2442#endif
1da177e4 2443
2017263e 2444/* i915_debugfs.c */
27c202ad
BG
2445int i915_debugfs_init(struct drm_minor *minor);
2446void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2447#ifdef CONFIG_DEBUG_FS
07144428
DL
2448void intel_display_crc_init(struct drm_device *dev);
2449#else
f8c168fa 2450static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2451#endif
84734a04
MK
2452
2453/* i915_gpu_error.c */
edc3d884
MK
2454__printf(2, 3)
2455void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2456int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2457 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2458int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2459 size_t count, loff_t pos);
2460static inline void i915_error_state_buf_release(
2461 struct drm_i915_error_state_buf *eb)
2462{
2463 kfree(eb->buf);
2464}
58174462
MK
2465void i915_capture_error_state(struct drm_device *dev, bool wedge,
2466 const char *error_msg);
84734a04
MK
2467void i915_error_state_get(struct drm_device *dev,
2468 struct i915_error_state_file_priv *error_priv);
2469void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2470void i915_destroy_error_state(struct drm_device *dev);
2471
2472void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2473const char *i915_cache_level_str(int type);
2017263e 2474
317c35d1
JB
2475/* i915_suspend.c */
2476extern int i915_save_state(struct drm_device *dev);
2477extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2478
d8157a36
DV
2479/* i915_ums.c */
2480void i915_save_display_reg(struct drm_device *dev);
2481void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2482
0136db58
BW
2483/* i915_sysfs.c */
2484void i915_setup_sysfs(struct drm_device *dev_priv);
2485void i915_teardown_sysfs(struct drm_device *dev_priv);
2486
f899fc64
CW
2487/* intel_i2c.c */
2488extern int intel_setup_gmbus(struct drm_device *dev);
2489extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2490static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2491{
2ed06c93 2492 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2493}
2494
2495extern struct i2c_adapter *intel_gmbus_get_adapter(
2496 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2497extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2498extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2499static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2500{
2501 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2502}
f899fc64
CW
2503extern void intel_i2c_reset(struct drm_device *dev);
2504
3b617967 2505/* intel_opregion.c */
9c4b0a68 2506struct intel_encoder;
44834a67
CW
2507extern int intel_opregion_setup(struct drm_device *dev);
2508#ifdef CONFIG_ACPI
2509extern void intel_opregion_init(struct drm_device *dev);
2510extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2511extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2512extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2513 bool enable);
ecbc5cf3
JN
2514extern int intel_opregion_notify_adapter(struct drm_device *dev,
2515 pci_power_t state);
65e082c9 2516#else
44834a67
CW
2517static inline void intel_opregion_init(struct drm_device *dev) { return; }
2518static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2519static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2520static inline int
2521intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2522{
2523 return 0;
2524}
ecbc5cf3
JN
2525static inline int
2526intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2527{
2528 return 0;
2529}
65e082c9 2530#endif
8ee1c3db 2531
723bfd70
JB
2532/* intel_acpi.c */
2533#ifdef CONFIG_ACPI
2534extern void intel_register_dsm_handler(void);
2535extern void intel_unregister_dsm_handler(void);
2536#else
2537static inline void intel_register_dsm_handler(void) { return; }
2538static inline void intel_unregister_dsm_handler(void) { return; }
2539#endif /* CONFIG_ACPI */
2540
79e53945 2541/* modesetting */
f817586c 2542extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2543extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2544extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2545extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2546extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2547extern void intel_connector_unregister(struct intel_connector *);
28d52043 2548extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2549extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2550 bool force_restore);
44cec740 2551extern void i915_redisable_vga(struct drm_device *dev);
04098753 2552extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2553extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2554extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2555extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2556extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2557extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2558extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2559extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2560extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2561extern void intel_detect_pch(struct drm_device *dev);
2562extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2563extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2564
2911a35b 2565extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2566int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2567 struct drm_file *file);
b6359918
MK
2568int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2569 struct drm_file *file);
575155a9 2570
6ef3d427
CW
2571/* overlay */
2572extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2573extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2574 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2575
2576extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2577extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2578 struct drm_device *dev,
2579 struct intel_display_error_state *error);
6ef3d427 2580
b7287d80
BW
2581/* On SNB platform, before reading ring registers forcewake bit
2582 * must be set to prevent GT core from power down and stale values being
2583 * returned.
2584 */
c8d9a590
D
2585void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2586void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2587void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2588
42c0526c
BW
2589int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2590int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2591
2592/* intel_sideband.c */
64936258
JN
2593u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2594void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2595u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2596u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2597void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2598u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2599void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2600u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2601void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2602u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2603void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2604u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2605void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2606u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2607void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2608u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2609 enum intel_sbi_destination destination);
2610void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2611 enum intel_sbi_destination destination);
e9fe51c6
SK
2612u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2613void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2614
2ec3815f
VS
2615int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2616int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2617
940aece4
D
2618void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2619void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2620
2621#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2622 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2623 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2624 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2625 ((reg) >= 0x2E000 && (reg) < 0x30000))
2626
2627#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2628 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2629 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2630 ((reg) >= 0x30000 && (reg) < 0x40000))
2631
c8d9a590
D
2632#define FORCEWAKE_RENDER (1 << 0)
2633#define FORCEWAKE_MEDIA (1 << 1)
2634#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2635
2636
0b274481
BW
2637#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2638#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2639
2640#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2641#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2642#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2643#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2644
2645#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2646#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2647#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2648#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2649
2650#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2651#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2652
2653#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2654#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2655
55bc60db
VS
2656/* "Broadcast RGB" property */
2657#define INTEL_BROADCAST_RGB_AUTO 0
2658#define INTEL_BROADCAST_RGB_FULL 1
2659#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2660
766aa1c4
VS
2661static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2662{
2663 if (HAS_PCH_SPLIT(dev))
2664 return CPU_VGACNTRL;
2665 else if (IS_VALLEYVIEW(dev))
2666 return VLV_VGACNTRL;
2667 else
2668 return VGACNTRL;
2669}
2670
2bb4629a
VS
2671static inline void __user *to_user_ptr(u64 address)
2672{
2673 return (void __user *)(uintptr_t)address;
2674}
2675
df97729f
ID
2676static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2677{
2678 unsigned long j = msecs_to_jiffies(m);
2679
2680 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2681}
2682
2683static inline unsigned long
2684timespec_to_jiffies_timeout(const struct timespec *value)
2685{
2686 unsigned long j = timespec_to_jiffies(value);
2687
2688 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2689}
2690
dce56b3c
PZ
2691/*
2692 * If you need to wait X milliseconds between events A and B, but event B
2693 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2694 * when event A happened, then just before event B you call this function and
2695 * pass the timestamp as the first argument, and X as the second argument.
2696 */
2697static inline void
2698wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2699{
ec5e0cfb 2700 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2701
2702 /*
2703 * Don't re-read the value of "jiffies" every time since it may change
2704 * behind our back and break the math.
2705 */
2706 tmp_jiffies = jiffies;
2707 target_jiffies = timestamp_jiffies +
2708 msecs_to_jiffies_timeout(to_wait_ms);
2709
2710 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2711 remaining_jiffies = target_jiffies - tmp_jiffies;
2712 while (remaining_jiffies)
2713 remaining_jiffies =
2714 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2715 }
2716}
2717
1da177e4 2718#endif