]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/sdvo: Markup a few constant strings.
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
585fb111 37
1da177e4
LT
38/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
673a394b 45#define DRIVER_DATE "20080730"
1da177e4 46
317c35d1
JB
47enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
80824003
JB
52enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
52440211
KP
57#define I915_NUM_PIPE 2
58
62fdfeaf
EA
59#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
1da177e4
LT
61/* Interface history:
62 *
63 * 1.1: Original.
0d6aa60b
DA
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
de227f5f 66 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 67 * 1.5: Add vblank pipe configuration
2228ed67
MD
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
1da177e4
LT
70 */
71#define DRIVER_MAJOR 1
2228ed67 72#define DRIVER_MINOR 6
1da177e4
LT
73#define DRIVER_PATCHLEVEL 0
74
673a394b
EA
75#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
6ef3d427
CW
116struct intel_overlay;
117struct intel_overlay_error_state;
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
007cc8ac 127 struct list_head lru_list;
de151cf6 128};
7c1c2871 129
9b9d172d 130struct sdvo_device_mapping {
131 u8 dvo_port;
132 u8 slave_addr;
133 u8 dvo_wiring;
134 u8 initialized;
b1083333 135 u8 ddc_pin;
9b9d172d 136};
137
63eeaf38
JB
138struct drm_i915_error_state {
139 u32 eir;
140 u32 pgtbl_er;
141 u32 pipeastat;
142 u32 pipebstat;
143 u32 ipeir;
144 u32 ipehr;
145 u32 instdone;
146 u32 acthd;
147 u32 instpm;
148 u32 instps;
149 u32 instdone1;
150 u32 seqno;
9df30794 151 u64 bbaddr;
63eeaf38 152 struct timeval time;
9df30794
CW
153 struct drm_i915_error_object {
154 int page_count;
155 u32 gtt_offset;
156 u32 *pages[0];
157 } *ringbuffer, *batchbuffer[2];
158 struct drm_i915_error_buffer {
159 size_t size;
160 u32 name;
161 u32 seqno;
162 u32 gtt_offset;
163 u32 read_domains;
164 u32 write_domain;
165 u32 fence_reg;
166 s32 pinned:2;
167 u32 tiling:2;
168 u32 dirty:1;
169 u32 purgeable:1;
170 } *active_bo;
171 u32 active_bo_count;
6ef3d427 172 struct intel_overlay_error_state *overlay;
63eeaf38
JB
173};
174
e70236a8
JB
175struct drm_i915_display_funcs {
176 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 177 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
178 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
179 void (*disable_fbc)(struct drm_device *dev);
180 int (*get_display_clock_speed)(struct drm_device *dev);
181 int (*get_fifo_size)(struct drm_device *dev, int plane);
182 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
183 int planeb_clock, int sr_hdisplay, int sr_htotal,
184 int pixel_size);
e70236a8
JB
185 /* clock updates for mode set */
186 /* cursor updates */
187 /* render clock increase/decrease */
188 /* display clock increase/decrease */
189 /* pll clock increase/decrease */
190 /* clock gating init */
191};
192
cfdf1fa2
KH
193struct intel_device_info {
194 u8 is_mobile : 1;
195 u8 is_i8xx : 1;
5ce8ba7c 196 u8 is_i85x : 1;
cfdf1fa2
KH
197 u8 is_i915g : 1;
198 u8 is_i9xx : 1;
199 u8 is_i945gm : 1;
200 u8 is_i965g : 1;
201 u8 is_i965gm : 1;
202 u8 is_g33 : 1;
203 u8 need_gfx_hws : 1;
204 u8 is_g4x : 1;
205 u8 is_pineview : 1;
534843da
CW
206 u8 is_broadwater : 1;
207 u8 is_crestline : 1;
cfdf1fa2 208 u8 is_ironlake : 1;
59f2d0fc 209 u8 is_gen6 : 1;
cfdf1fa2
KH
210 u8 has_fbc : 1;
211 u8 has_rc6 : 1;
212 u8 has_pipe_cxsr : 1;
213 u8 has_hotplug : 1;
b295d1b6 214 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
215};
216
b5e50c3f
JB
217enum no_fbc_reason {
218 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
219 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
220 FBC_MODE_TOO_LARGE, /* mode too large for compression */
221 FBC_BAD_PLANE, /* fbc not supported on plane */
222 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 223 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
224};
225
3bad0781
ZW
226enum intel_pch {
227 PCH_IBX, /* Ibexpeak PCH */
228 PCH_CPT, /* Cougarpoint PCH */
229};
230
b690e96c
JB
231#define QUIRK_PIPEA_FORCE (1<<0)
232
8be48d92 233struct intel_fbdev;
38651674 234
1da177e4 235typedef struct drm_i915_private {
673a394b
EA
236 struct drm_device *dev;
237
cfdf1fa2
KH
238 const struct intel_device_info *info;
239
ac5c4e76
DA
240 int has_gem;
241
3043c60c 242 void __iomem *regs;
1da177e4 243
ec2a4c3f 244 struct pci_dev *bridge_dev;
8187a2b7 245 struct intel_ring_buffer render_ring;
d1b851fc 246 struct intel_ring_buffer bsd_ring;
6f392d54 247 uint32_t next_seqno;
1da177e4 248
9c8da5eb 249 drm_dma_handle_t *status_page_dmah;
e552eb70 250 void *seqno_page;
1da177e4 251 dma_addr_t dma_status_page;
0a3e67a4 252 uint32_t counter;
e552eb70 253 unsigned int seqno_gfx_addr;
dc7a9319 254 drm_local_map_t hws_map;
e552eb70 255 struct drm_gem_object *seqno_obj;
97f5ab66 256 struct drm_gem_object *pwrctx;
1da177e4 257
d7658989
JB
258 struct resource mch_res;
259
a6b54f3f 260 unsigned int cpp;
1da177e4
LT
261 int back_offset;
262 int front_offset;
263 int current_page;
264 int page_flipping;
1da177e4
LT
265
266 wait_queue_head_t irq_queue;
267 atomic_t irq_received;
ed4cb414
EA
268 /** Protects user_irq_refcount and irq_mask_reg */
269 spinlock_t user_irq_lock;
9d34e5db 270 u32 trace_irq_seqno;
ed4cb414
EA
271 /** Cached value of IMR to avoid reads in updating the bitfield */
272 u32 irq_mask_reg;
7c463586 273 u32 pipestat[2];
f2b115e6 274 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
275 irq_mask_reg is still used for display irq. */
276 u32 gt_irq_mask_reg;
277 u32 gt_irq_enable_reg;
278 u32 de_irq_enable_reg;
c650156a
ZW
279 u32 pch_irq_mask_reg;
280 u32 pch_irq_enable_reg;
1da177e4 281
5ca58282
JB
282 u32 hotplug_supported_mask;
283 struct work_struct hotplug_work;
284
1da177e4
LT
285 int tex_lru_log_granularity;
286 int allow_batchbuffer;
287 struct mem_block *agp_heap;
0d6aa60b 288 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 289 int vblank_pipe;
a3524f1b 290 int num_pipe;
88f356b7
CW
291 u32 flush_rings;
292#define FLUSH_RENDER_RING 0x1
293#define FLUSH_BSD_RING 0x2
a6b54f3f 294
f65d9421
BG
295 /* For hangcheck timer */
296#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
297 struct timer_list hangcheck_timer;
298 int hangcheck_count;
299 uint32_t last_acthd;
cbb465e7
CW
300 uint32_t last_instdone;
301 uint32_t last_instdone1;
f65d9421 302
79e53945
JB
303 struct drm_mm vram;
304
80824003
JB
305 unsigned long cfb_size;
306 unsigned long cfb_pitch;
307 int cfb_fence;
308 int cfb_plane;
309
79e53945
JB
310 int irq_enabled;
311
8ee1c3db
MG
312 struct intel_opregion opregion;
313
02e792fb
DV
314 /* overlay */
315 struct intel_overlay *overlay;
316
79e53945
JB
317 /* LVDS info */
318 int backlight_duty_cycle; /* restore backlight to this value */
319 bool panel_wants_dither;
320 struct drm_display_mode *panel_fixed_mode;
88631706
ML
321 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
322 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
323
324 /* Feature bits from the VBIOS */
95281e35
HE
325 unsigned int int_tv_support:1;
326 unsigned int lvds_dither:1;
327 unsigned int lvds_vbt:1;
328 unsigned int int_crt_support:1;
43565a06 329 unsigned int lvds_use_ssc:1;
32f9d658 330 unsigned int edp_support:1;
43565a06 331 int lvds_ssc_freq;
500a8cc4 332 int edp_bpp;
79e53945 333
c1c7af60
JB
334 struct notifier_block lid_notifier;
335
29874f44 336 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
337 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
338 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
339 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
340
95534263 341 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 342
63eeaf38
JB
343 spinlock_t error_lock;
344 struct drm_i915_error_state *first_error;
8a905236 345 struct work_struct error_work;
9c9fe1f8 346 struct workqueue_struct *wq;
63eeaf38 347
e70236a8
JB
348 /* Display functions */
349 struct drm_i915_display_funcs display;
350
3bad0781
ZW
351 /* PCH chipset type */
352 enum intel_pch pch_type;
353
b690e96c
JB
354 unsigned long quirks;
355
ba8bbcf6 356 /* Register state */
c9354c85 357 bool modeset_on_lid;
ba8bbcf6
JB
358 u8 saveLBB;
359 u32 saveDSPACNTR;
360 u32 saveDSPBCNTR;
e948e994 361 u32 saveDSPARB;
461cba2d 362 u32 saveHWS;
ba8bbcf6
JB
363 u32 savePIPEACONF;
364 u32 savePIPEBCONF;
365 u32 savePIPEASRC;
366 u32 savePIPEBSRC;
367 u32 saveFPA0;
368 u32 saveFPA1;
369 u32 saveDPLL_A;
370 u32 saveDPLL_A_MD;
371 u32 saveHTOTAL_A;
372 u32 saveHBLANK_A;
373 u32 saveHSYNC_A;
374 u32 saveVTOTAL_A;
375 u32 saveVBLANK_A;
376 u32 saveVSYNC_A;
377 u32 saveBCLRPAT_A;
5586c8bc 378 u32 saveTRANSACONF;
42048781
ZW
379 u32 saveTRANS_HTOTAL_A;
380 u32 saveTRANS_HBLANK_A;
381 u32 saveTRANS_HSYNC_A;
382 u32 saveTRANS_VTOTAL_A;
383 u32 saveTRANS_VBLANK_A;
384 u32 saveTRANS_VSYNC_A;
0da3ea12 385 u32 savePIPEASTAT;
ba8bbcf6
JB
386 u32 saveDSPASTRIDE;
387 u32 saveDSPASIZE;
388 u32 saveDSPAPOS;
585fb111 389 u32 saveDSPAADDR;
ba8bbcf6
JB
390 u32 saveDSPASURF;
391 u32 saveDSPATILEOFF;
392 u32 savePFIT_PGM_RATIOS;
0eb96d6e 393 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
394 u32 saveBLC_PWM_CTL;
395 u32 saveBLC_PWM_CTL2;
42048781
ZW
396 u32 saveBLC_CPU_PWM_CTL;
397 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
398 u32 saveFPB0;
399 u32 saveFPB1;
400 u32 saveDPLL_B;
401 u32 saveDPLL_B_MD;
402 u32 saveHTOTAL_B;
403 u32 saveHBLANK_B;
404 u32 saveHSYNC_B;
405 u32 saveVTOTAL_B;
406 u32 saveVBLANK_B;
407 u32 saveVSYNC_B;
408 u32 saveBCLRPAT_B;
5586c8bc 409 u32 saveTRANSBCONF;
42048781
ZW
410 u32 saveTRANS_HTOTAL_B;
411 u32 saveTRANS_HBLANK_B;
412 u32 saveTRANS_HSYNC_B;
413 u32 saveTRANS_VTOTAL_B;
414 u32 saveTRANS_VBLANK_B;
415 u32 saveTRANS_VSYNC_B;
0da3ea12 416 u32 savePIPEBSTAT;
ba8bbcf6
JB
417 u32 saveDSPBSTRIDE;
418 u32 saveDSPBSIZE;
419 u32 saveDSPBPOS;
585fb111 420 u32 saveDSPBADDR;
ba8bbcf6
JB
421 u32 saveDSPBSURF;
422 u32 saveDSPBTILEOFF;
585fb111
JB
423 u32 saveVGA0;
424 u32 saveVGA1;
425 u32 saveVGA_PD;
ba8bbcf6
JB
426 u32 saveVGACNTRL;
427 u32 saveADPA;
428 u32 saveLVDS;
585fb111
JB
429 u32 savePP_ON_DELAYS;
430 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
431 u32 saveDVOA;
432 u32 saveDVOB;
433 u32 saveDVOC;
434 u32 savePP_ON;
435 u32 savePP_OFF;
436 u32 savePP_CONTROL;
585fb111 437 u32 savePP_DIVISOR;
ba8bbcf6
JB
438 u32 savePFIT_CONTROL;
439 u32 save_palette_a[256];
440 u32 save_palette_b[256];
06027f91 441 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
442 u32 saveFBC_CFB_BASE;
443 u32 saveFBC_LL_BASE;
444 u32 saveFBC_CONTROL;
445 u32 saveFBC_CONTROL2;
0da3ea12
JB
446 u32 saveIER;
447 u32 saveIIR;
448 u32 saveIMR;
42048781
ZW
449 u32 saveDEIER;
450 u32 saveDEIMR;
451 u32 saveGTIER;
452 u32 saveGTIMR;
453 u32 saveFDI_RXA_IMR;
454 u32 saveFDI_RXB_IMR;
1f84e550 455 u32 saveCACHE_MODE_0;
1f84e550 456 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
457 u32 saveSWF0[16];
458 u32 saveSWF1[16];
459 u32 saveSWF2[3];
460 u8 saveMSR;
461 u8 saveSR[8];
123f794f 462 u8 saveGR[25];
ba8bbcf6 463 u8 saveAR_INDEX;
a59e122a 464 u8 saveAR[21];
ba8bbcf6 465 u8 saveDACMASK;
a59e122a 466 u8 saveCR[37];
79f11c19 467 uint64_t saveFENCE[16];
1fd1c624
EA
468 u32 saveCURACNTR;
469 u32 saveCURAPOS;
470 u32 saveCURABASE;
471 u32 saveCURBCNTR;
472 u32 saveCURBPOS;
473 u32 saveCURBBASE;
474 u32 saveCURSIZE;
a4fc5ed6
KP
475 u32 saveDP_B;
476 u32 saveDP_C;
477 u32 saveDP_D;
478 u32 savePIPEA_GMCH_DATA_M;
479 u32 savePIPEB_GMCH_DATA_M;
480 u32 savePIPEA_GMCH_DATA_N;
481 u32 savePIPEB_GMCH_DATA_N;
482 u32 savePIPEA_DP_LINK_M;
483 u32 savePIPEB_DP_LINK_M;
484 u32 savePIPEA_DP_LINK_N;
485 u32 savePIPEB_DP_LINK_N;
42048781
ZW
486 u32 saveFDI_RXA_CTL;
487 u32 saveFDI_TXA_CTL;
488 u32 saveFDI_RXB_CTL;
489 u32 saveFDI_TXB_CTL;
490 u32 savePFA_CTL_1;
491 u32 savePFB_CTL_1;
492 u32 savePFA_WIN_SZ;
493 u32 savePFB_WIN_SZ;
494 u32 savePFA_WIN_POS;
495 u32 savePFB_WIN_POS;
5586c8bc
ZW
496 u32 savePCH_DREF_CONTROL;
497 u32 saveDISP_ARB_CTL;
498 u32 savePIPEA_DATA_M1;
499 u32 savePIPEA_DATA_N1;
500 u32 savePIPEA_LINK_M1;
501 u32 savePIPEA_LINK_N1;
502 u32 savePIPEB_DATA_M1;
503 u32 savePIPEB_DATA_N1;
504 u32 savePIPEB_LINK_M1;
505 u32 savePIPEB_LINK_N1;
b5b72e89 506 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
507
508 struct {
509 struct drm_mm gtt_space;
510
0839ccb8 511 struct io_mapping *gtt_mapping;
ab657db1 512 int gtt_mtrr;
0839ccb8 513
31169714
CW
514 /**
515 * Membership on list of all loaded devices, used to evict
516 * inactive buffers under memory pressure.
517 *
518 * Modifications should only be done whilst holding the
519 * shrink_list_lock spinlock.
520 */
521 struct list_head shrink_list;
522
5e118f41 523 spinlock_t active_list_lock;
673a394b
EA
524
525 /**
526 * List of objects which are not in the ringbuffer but which
527 * still have a write_domain which needs to be flushed before
528 * unbinding.
529 *
ce44b0ea
EA
530 * last_rendering_seqno is 0 while an object is in this list.
531 *
673a394b
EA
532 * A reference is held on the buffer while on this list.
533 */
534 struct list_head flushing_list;
535
99fcb766
DV
536 /**
537 * List of objects currently pending a GPU write flush.
538 *
539 * All elements on this list will belong to either the
540 * active_list or flushing_list, last_rendering_seqno can
541 * be used to differentiate between the two elements.
542 */
543 struct list_head gpu_write_list;
544
673a394b
EA
545 /**
546 * LRU list of objects which are not in the ringbuffer and
547 * are ready to unbind, but are still in the GTT.
548 *
ce44b0ea
EA
549 * last_rendering_seqno is 0 while an object is in this list.
550 *
673a394b
EA
551 * A reference is not held on the buffer while on this list,
552 * as merely being GTT-bound shouldn't prevent its being
553 * freed, and we'll pull it off the list in the free path.
554 */
555 struct list_head inactive_list;
556
a09ba7fa
EA
557 /** LRU list of objects with fence regs on them. */
558 struct list_head fence_list;
559
be72615b
CW
560 /**
561 * List of objects currently pending being freed.
562 *
563 * These objects are no longer in use, but due to a signal
564 * we were prevented from freeing them at the appointed time.
565 */
566 struct list_head deferred_free_list;
567
673a394b
EA
568 /**
569 * We leave the user IRQ off as much as possible,
570 * but this means that requests will finish and never
571 * be retired once the system goes idle. Set a timer to
572 * fire periodically while the ring is running. When it
573 * fires, go retire requests.
574 */
575 struct delayed_work retire_work;
576
673a394b
EA
577 /**
578 * Waiting sequence number, if any
579 */
580 uint32_t waiting_gem_seqno;
581
582 /**
583 * Last seq seen at irq time
584 */
585 uint32_t irq_gem_seqno;
586
587 /**
588 * Flag if the X Server, and thus DRM, is not currently in
589 * control of the device.
590 *
591 * This is set between LeaveVT and EnterVT. It needs to be
592 * replaced with a semaphore. It also needs to be
593 * transitioned away from for kernel modesetting.
594 */
595 int suspended;
596
597 /**
598 * Flag if the hardware appears to be wedged.
599 *
600 * This is set when attempts to idle the device timeout.
601 * It prevents command submission from occuring and makes
602 * every pending request fail
603 */
ba1234d1 604 atomic_t wedged;
673a394b
EA
605
606 /** Bit 6 swizzling required for X tiling */
607 uint32_t bit_6_swizzle_x;
608 /** Bit 6 swizzling required for Y tiling */
609 uint32_t bit_6_swizzle_y;
71acb5eb
DA
610
611 /* storage for physical objects */
612 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 613 } mm;
9b9d172d 614 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
615 /* indicate whether the LVDS_BORDER should be enabled or not */
616 unsigned int lvds_border_bits;
652c393a 617
6b95a207
KH
618 struct drm_crtc *plane_to_crtc_mapping[2];
619 struct drm_crtc *pipe_to_crtc_mapping[2];
620 wait_queue_head_t pending_flip_queue;
1afe3e9d 621 bool flip_pending_is_done;
6b95a207 622
652c393a
JB
623 /* Reclocking support */
624 bool render_reclock_avail;
625 bool lvds_downclock_avail;
bfac4d67
ZY
626 /* indicate whether the LVDS EDID is OK */
627 bool lvds_edid_good;
18f9ed12
ZY
628 /* indicates the reduced downclock for LVDS*/
629 int lvds_downclock;
652c393a
JB
630 struct work_struct idle_work;
631 struct timer_list idle_timer;
632 bool busy;
633 u16 orig_clock;
6363ee6f
ZY
634 int child_dev_num;
635 struct child_device_config *child_dev;
a2565377 636 struct drm_connector *int_lvds_connector;
f97108d1 637
c4804411 638 bool mchbar_need_disable;
f97108d1
JB
639
640 u8 cur_delay;
641 u8 min_delay;
642 u8 max_delay;
7648fa99
JB
643 u8 fmax;
644 u8 fstart;
645
646 u64 last_count1;
647 unsigned long last_time1;
648 u64 last_count2;
649 struct timespec last_time2;
650 unsigned long gfx_power;
651 int c_m;
652 int r_t;
653 u8 corr;
654 spinlock_t *mchdev_lock;
b5e50c3f
JB
655
656 enum no_fbc_reason no_fbc_reason;
38651674 657
20bf377e
JB
658 struct drm_mm_node *compressed_fb;
659 struct drm_mm_node *compressed_llb;
34dc4d44 660
8be48d92
DA
661 /* list of fbdev register on this device */
662 struct intel_fbdev *fbdev;
1da177e4
LT
663} drm_i915_private_t;
664
673a394b
EA
665/** driver private structure attached to each drm_gem_object */
666struct drm_i915_gem_object {
c397b908 667 struct drm_gem_object base;
673a394b
EA
668
669 /** Current space allocated to this object in the GTT, if any. */
670 struct drm_mm_node *gtt_space;
671
672 /** This object's place on the active/flushing/inactive lists */
673 struct list_head list;
99fcb766
DV
674 /** This object's place on GPU write list */
675 struct list_head gpu_write_list;
cd377ea9
CW
676 /** This object's place on eviction list */
677 struct list_head evict_list;
673a394b
EA
678
679 /**
680 * This is set if the object is on the active or flushing lists
681 * (has pending rendering), and is not set if it's on inactive (ready
682 * to be unbound).
683 */
778c3544 684 unsigned int active : 1;
673a394b
EA
685
686 /**
687 * This is set if the object has been written to since last bound
688 * to the GTT
689 */
778c3544
DV
690 unsigned int dirty : 1;
691
692 /**
693 * Fence register bits (if any) for this object. Will be set
694 * as needed when mapped into the GTT.
695 * Protected by dev->struct_mutex.
696 *
697 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
698 */
11824e8c 699 signed int fence_reg : 5;
778c3544
DV
700
701 /**
702 * Used for checking the object doesn't appear more than once
703 * in an execbuffer object list.
704 */
705 unsigned int in_execbuffer : 1;
706
707 /**
708 * Advice: are the backing pages purgeable?
709 */
710 unsigned int madv : 2;
711
712 /**
713 * Refcount for the pages array. With the current locking scheme, there
714 * are at most two concurrent users: Binding a bo to the gtt and
715 * pwrite/pread using physical addresses. So two bits for a maximum
716 * of two users are enough.
717 */
718 unsigned int pages_refcount : 2;
719#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
720
721 /**
722 * Current tiling mode for the object.
723 */
724 unsigned int tiling_mode : 2;
725
726 /** How many users have pinned this object in GTT space. The following
727 * users can each hold at most one reference: pwrite/pread, pin_ioctl
728 * (via user_pin_count), execbuffer (objects are not allowed multiple
729 * times for the same batchbuffer), and the framebuffer code. When
730 * switching/pageflipping, the framebuffer code has at most two buffers
731 * pinned per crtc.
732 *
733 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
734 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 735 unsigned int pin_count : 4;
778c3544 736#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b
EA
737
738 /** AGP memory structure for our GTT binding. */
739 DRM_AGP_MEM *agp_mem;
740
856fa198 741 struct page **pages;
673a394b
EA
742
743 /**
744 * Current offset of the object in GTT space.
745 *
746 * This is the same as gtt_space->start
747 */
748 uint32_t gtt_offset;
e67b8ce1 749
852835f3
ZN
750 /* Which ring is refering to is this object */
751 struct intel_ring_buffer *ring;
752
de151cf6
JB
753 /**
754 * Fake offset for use by mmap(2)
755 */
756 uint64_t mmap_offset;
757
673a394b
EA
758 /** Breadcrumb of last rendering to the buffer. */
759 uint32_t last_rendering_seqno;
760
778c3544 761 /** Current tiling stride for the object, if it's tiled. */
de151cf6 762 uint32_t stride;
673a394b 763
280b713b 764 /** Record of address bit 17 of each page at last unbind. */
d312ec25 765 unsigned long *bit_17;
280b713b 766
ba1eb1d8
KP
767 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
768 uint32_t agp_type;
769
673a394b 770 /**
e47c68e9
EA
771 * If present, while GEM_DOMAIN_CPU is in the read domain this array
772 * flags which individual pages are valid.
673a394b
EA
773 */
774 uint8_t *page_cpu_valid;
79e53945
JB
775
776 /** User space pin count and filp owning the pin */
777 uint32_t user_pin_count;
778 struct drm_file *pin_filp;
71acb5eb
DA
779
780 /** for phy allocated objects */
781 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 782
6b95a207
KH
783 /**
784 * Number of crtcs where this object is currently the fb, but
785 * will be page flipped away on the next vblank. When it
786 * reaches 0, dev_priv->pending_flip_queue will be woken up.
787 */
788 atomic_t pending_flip;
673a394b
EA
789};
790
62b8b215 791#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 792
673a394b
EA
793/**
794 * Request queue structure.
795 *
796 * The request queue allows us to note sequence numbers that have been emitted
797 * and may be associated with active buffers to be retired.
798 *
799 * By keeping this list, we can avoid having to do questionable
800 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
801 * an emission time with seqnos for tracking how far ahead of the GPU we are.
802 */
803struct drm_i915_gem_request {
852835f3
ZN
804 /** On Which ring this request was generated */
805 struct intel_ring_buffer *ring;
806
673a394b
EA
807 /** GEM sequence number associated with this request. */
808 uint32_t seqno;
809
810 /** Time at which this request was emitted, in jiffies. */
811 unsigned long emitted_jiffies;
812
b962442e 813 /** global list entry for this request */
673a394b 814 struct list_head list;
b962442e
EA
815
816 /** file_priv list entry for this request */
817 struct list_head client_list;
673a394b
EA
818};
819
820struct drm_i915_file_private {
821 struct {
b962442e 822 struct list_head request_list;
673a394b
EA
823 } mm;
824};
825
79e53945
JB
826enum intel_chip_family {
827 CHIP_I8XX = 0x01,
828 CHIP_I9XX = 0x02,
829 CHIP_I915 = 0x04,
830 CHIP_I965 = 0x08,
831};
832
c153f45f 833extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 834extern int i915_max_ioctl;
79e53945 835extern unsigned int i915_fbpercrtc;
652c393a 836extern unsigned int i915_powersave;
33814341 837extern unsigned int i915_lvds_downclock;
b3a83639 838
6a9ee8af
DA
839extern int i915_suspend(struct drm_device *dev, pm_message_t state);
840extern int i915_resume(struct drm_device *dev);
1341d655
BG
841extern void i915_save_display(struct drm_device *dev);
842extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
843extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
844extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
845
1da177e4 846 /* i915_dma.c */
84b1fd10 847extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 848extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 849extern int i915_driver_unload(struct drm_device *);
673a394b 850extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 851extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
852extern void i915_driver_preclose(struct drm_device *dev,
853 struct drm_file *file_priv);
673a394b
EA
854extern void i915_driver_postclose(struct drm_device *dev,
855 struct drm_file *file_priv);
84b1fd10 856extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
857extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
858 unsigned long arg);
673a394b 859extern int i915_emit_box(struct drm_device *dev,
201361a5 860 struct drm_clip_rect *boxes,
673a394b 861 int i, int DR1, int DR4);
11ed50ec 862extern int i965_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
863extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
864extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
865extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
866extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
867
af6061af 868
1da177e4 869/* i915_irq.c */
f65d9421 870void i915_hangcheck_elapsed(unsigned long data);
9df30794 871void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
872extern int i915_irq_emit(struct drm_device *dev, void *data,
873 struct drm_file *file_priv);
874extern int i915_irq_wait(struct drm_device *dev, void *data,
875 struct drm_file *file_priv);
9d34e5db 876void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 877extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
878
879extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 880extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 881extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 882extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
883extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
885extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
0a3e67a4
JB
887extern int i915_enable_vblank(struct drm_device *dev, int crtc);
888extern void i915_disable_vblank(struct drm_device *dev, int crtc);
889extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 890extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
891extern int i915_vblank_swap(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
8ee1c3db 893extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 894extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
895extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
896 u32 mask);
897extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
898 u32 mask);
1da177e4 899
7c463586
KP
900void
901i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
902
903void
904i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
905
01c66889
ZY
906void intel_enable_asle (struct drm_device *dev);
907
7c463586 908
1da177e4 909/* i915_mem.c */
c153f45f
EA
910extern int i915_mem_alloc(struct drm_device *dev, void *data,
911 struct drm_file *file_priv);
912extern int i915_mem_free(struct drm_device *dev, void *data,
913 struct drm_file *file_priv);
914extern int i915_mem_init_heap(struct drm_device *dev, void *data,
915 struct drm_file *file_priv);
916extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
917 struct drm_file *file_priv);
1da177e4 918extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 919extern void i915_mem_release(struct drm_device * dev,
6c340eac 920 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
921/* i915_gem.c */
922int i915_gem_init_ioctl(struct drm_device *dev, void *data,
923 struct drm_file *file_priv);
924int i915_gem_create_ioctl(struct drm_device *dev, void *data,
925 struct drm_file *file_priv);
926int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv);
928int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
929 struct drm_file *file_priv);
930int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file_priv);
de151cf6
JB
932int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
933 struct drm_file *file_priv);
673a394b
EA
934int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
935 struct drm_file *file_priv);
936int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
938int i915_gem_execbuffer(struct drm_device *dev, void *data,
939 struct drm_file *file_priv);
76446cac
JB
940int i915_gem_execbuffer2(struct drm_device *dev, void *data,
941 struct drm_file *file_priv);
673a394b
EA
942int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
943 struct drm_file *file_priv);
944int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
945 struct drm_file *file_priv);
946int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
947 struct drm_file *file_priv);
948int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
949 struct drm_file *file_priv);
3ef94daa
CW
950int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
951 struct drm_file *file_priv);
673a394b
EA
952int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
953 struct drm_file *file_priv);
954int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *file_priv);
956int i915_gem_set_tiling(struct drm_device *dev, void *data,
957 struct drm_file *file_priv);
958int i915_gem_get_tiling(struct drm_device *dev, void *data,
959 struct drm_file *file_priv);
5a125c3c
EA
960int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
961 struct drm_file *file_priv);
673a394b 962void i915_gem_load(struct drm_device *dev);
673a394b 963int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
964struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
965 size_t size);
673a394b
EA
966void i915_gem_free_object(struct drm_gem_object *obj);
967int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
968void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 969int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 970void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b 971void i915_gem_lastclose(struct drm_device *dev);
852835f3
ZN
972uint32_t i915_get_gem_seqno(struct drm_device *dev,
973 struct intel_ring_buffer *ring);
22be1724 974bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 975int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 976int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
b09a1fec 977void i915_gem_retire_requests(struct drm_device *dev);
673a394b
EA
978void i915_gem_retire_work_handler(struct work_struct *work);
979void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
980int i915_gem_object_set_domain(struct drm_gem_object *obj,
981 uint32_t read_domains,
982 uint32_t write_domain);
983int i915_gem_init_ringbuffer(struct drm_device *dev);
984void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
985int i915_gem_do_init(struct drm_device *dev, unsigned long start,
986 unsigned long end);
b47eb4a2 987int i915_gpu_idle(struct drm_device *dev);
5669fcac 988int i915_gem_idle(struct drm_device *dev);
852835f3
ZN
989uint32_t i915_add_request(struct drm_device *dev,
990 struct drm_file *file_priv,
991 uint32_t flush_domains,
992 struct intel_ring_buffer *ring);
993int i915_do_wait_request(struct drm_device *dev,
994 uint32_t seqno, int interruptible,
995 struct intel_ring_buffer *ring);
de151cf6 996int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
997int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
998 int write);
b9241ea3 999int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
1000int i915_gem_attach_phys_object(struct drm_device *dev,
1001 struct drm_gem_object *obj, int id);
1002void i915_gem_detach_phys_object(struct drm_device *dev,
1003 struct drm_gem_object *obj);
1004void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 1005int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 1006void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 1007void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
2dafb1e0 1008int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 1009
31169714
CW
1010void i915_gem_shrinker_init(void);
1011void i915_gem_shrinker_exit(void);
1012
b47eb4a2
CW
1013/* i915_gem_evict.c */
1014int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1015int i915_gem_evict_everything(struct drm_device *dev);
1016int i915_gem_evict_inactive(struct drm_device *dev);
1017
673a394b
EA
1018/* i915_gem_tiling.c */
1019void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
1020void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1021void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
1022bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1023 int tiling_mode);
f590d279
OA
1024bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1025 int tiling_mode);
673a394b
EA
1026
1027/* i915_gem_debug.c */
1028void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1029 const char *where, uint32_t mark);
1030#if WATCH_INACTIVE
1031void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1032#else
1033#define i915_verify_inactive(dev, file, line)
1034#endif
1035void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1036void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1037 const char *where, uint32_t mark);
1038void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 1039
2017263e 1040/* i915_debugfs.c */
27c202ad
BG
1041int i915_debugfs_init(struct drm_minor *minor);
1042void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1043
317c35d1
JB
1044/* i915_suspend.c */
1045extern int i915_save_state(struct drm_device *dev);
1046extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1047
1048/* i915_suspend.c */
1049extern int i915_save_state(struct drm_device *dev);
1050extern int i915_restore_state(struct drm_device *dev);
317c35d1 1051
65e082c9 1052#ifdef CONFIG_ACPI
8ee1c3db 1053/* i915_opregion.c */
74a365b3 1054extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 1055extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 1056extern void opregion_asle_intr(struct drm_device *dev);
01c66889 1057extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 1058extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 1059#else
03ae61dd 1060static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 1061static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 1062static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 1063static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1064static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1065#endif
8ee1c3db 1066
79e53945
JB
1067/* modesetting */
1068extern void intel_modeset_init(struct drm_device *dev);
1069extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1070extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1071extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1072extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1073extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1074extern void intel_disable_fbc(struct drm_device *dev);
1075extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1076extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1077extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1078extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1079extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1080
6ef3d427
CW
1081/* overlay */
1082extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1083extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1084
546b0974
EA
1085/**
1086 * Lock test for when it's just for synchronization of ring access.
1087 *
1088 * In that case, we don't need to do it when GEM is initialized as nobody else
1089 * has access to the ring.
1090 */
1091#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1092 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1093 == NULL) \
546b0974
EA
1094 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1095} while (0)
1096
3043c60c
EA
1097#define I915_READ(reg) readl(dev_priv->regs + (reg))
1098#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1099#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1100#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1101#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1102#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1103#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1104#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1105#define POSTING_READ(reg) (void)I915_READ(reg)
7648fa99 1106#define POSTING_READ16(reg) (void)I915_READ16(reg)
1da177e4
LT
1107
1108#define I915_VERBOSE 0
1109
8187a2b7 1110#define BEGIN_LP_RING(n) do { \
dbd7ac96 1111 drm_i915_private_t *dev_priv__ = dev->dev_private; \
8187a2b7
ZN
1112 if (I915_VERBOSE) \
1113 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
dbd7ac96 1114 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
1da177e4
LT
1115} while (0)
1116
8187a2b7
ZN
1117
1118#define OUT_RING(x) do { \
dbd7ac96 1119 drm_i915_private_t *dev_priv__ = dev->dev_private; \
8187a2b7
ZN
1120 if (I915_VERBOSE) \
1121 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
dbd7ac96 1122 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
1da177e4
LT
1123} while (0)
1124
1125#define ADVANCE_LP_RING() do { \
dbd7ac96 1126 drm_i915_private_t *dev_priv__ = dev->dev_private; \
0ef82af7 1127 if (I915_VERBOSE) \
8187a2b7 1128 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
dbd7ac96
CW
1129 dev_priv__->render_ring.tail); \
1130 intel_ring_advance(dev, &dev_priv__->render_ring); \
1da177e4
LT
1131} while(0)
1132
ba8bbcf6 1133/**
585fb111
JB
1134 * Reads a dword out of the status page, which is written to from the command
1135 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1136 * MI_STORE_DATA_IMM.
ba8bbcf6 1137 *
585fb111 1138 * The following dwords have a reserved meaning:
0cdad7e8
KP
1139 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1140 * 0x04: ring 0 head pointer
1141 * 0x05: ring 1 head pointer (915-class)
1142 * 0x06: ring 2 head pointer (915-class)
1143 * 0x10-0x1b: Context status DWords (GM45)
1144 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1145 *
0cdad7e8 1146 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1147 */
8187a2b7
ZN
1148#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1149 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1150#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1151#define I915_GEM_HWS_INDEX 0x20
0baf823a 1152#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1153
cfdf1fa2
KH
1154#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1155
1156#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1157#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1158#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1159#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1160#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1161#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1162#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1163#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1164#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1165#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1166#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
534843da
CW
1167#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1168#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
cfdf1fa2
KH
1169#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1170#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1171#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1172#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1173#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1174#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1175#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1176#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1177#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1178#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1179#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1180#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1181
bad720ff
EA
1182#define IS_GEN3(dev) (IS_I915G(dev) || \
1183 IS_I915GM(dev) || \
1184 IS_I945G(dev) || \
1185 IS_I945GM(dev) || \
1186 IS_G33(dev) || \
1187 IS_PINEVIEW(dev))
1188#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1189 (dev)->pci_device == 0x2982 || \
1190 (dev)->pci_device == 0x2992 || \
1191 (dev)->pci_device == 0x29A2 || \
1192 (dev)->pci_device == 0x2A02 || \
1193 (dev)->pci_device == 0x2A12 || \
1194 (dev)->pci_device == 0x2E02 || \
1195 (dev)->pci_device == 0x2E12 || \
1196 (dev)->pci_device == 0x2E22 || \
1197 (dev)->pci_device == 0x2E32 || \
1198 (dev)->pci_device == 0x2A42 || \
1199 (dev)->pci_device == 0x2E42)
1200
d1b851fc 1201#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
cfdf1fa2 1202#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1203
0f973f27
JB
1204/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1205 * rows, which changed the alignment requirements and fence programming.
1206 */
1207#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1208 IS_I915GM(dev)))
f2b115e6
AJ
1209#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1210#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1211#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1212#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1213#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1214 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1215 !IS_GEN6(dev))
cfdf1fa2 1216#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1217/* dsparb controlled by hw only */
f2b115e6 1218#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1219
f2b115e6 1220#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1221#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1222#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1223#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1224
bad720ff
EA
1225#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1226 IS_GEN6(dev))
e552eb70 1227#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1228
3bad0781
ZW
1229#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1230#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1231
ba8bbcf6 1232#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1233
1da177e4 1234#endif