]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: don't take runtime PM reference around freeze/thaw
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
75a91c97 56#define DRIVER_DATE "20140606"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
7eb552ae 164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 166
d79b814d
DL
167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
d063ae48
DL
170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
6c2b7c12
DV
173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
53f5e3ca
JB
177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
e7b903d2 181struct drm_i915_private;
5cc9ed4b 182struct i915_mmu_object;
e7b903d2 183
46edb027
DV
184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
190#define I915_NUM_PLLS 2
191
5358901f 192struct intel_dpll_hw_state {
66e985c0 193 uint32_t dpll;
8bcc2795 194 uint32_t dpll_md;
66e985c0
DV
195 uint32_t fp0;
196 uint32_t fp1;
5358901f
DV
197};
198
e72f9fbf 199struct intel_shared_dpll {
ee7b9f93
JB
200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
5358901f 206 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
e7b903d2
DV
209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
5358901f
DV
213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
ee7b9f93 216};
ee7b9f93 217
e69d0bc1
DV
218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
6441ab5f
PZ
231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
1da177e4
LT
237/* Interface history:
238 *
239 * 1.1: Original.
0d6aa60b
DA
240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
de227f5f 242 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 243 * 1.5: Add vblank pipe configuration
2228ed67
MD
244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
1da177e4
LT
246 */
247#define DRIVER_MAJOR 1
2228ed67 248#define DRIVER_MINOR 6
1da177e4
LT
249#define DRIVER_PATCHLEVEL 0
250
23bc5982 251#define WATCH_LISTS 0
42d6ab48 252#define WATCH_GTT 0
673a394b 253
0a3e67a4
JB
254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
8ee1c3db 259struct intel_opregion {
5bc4418b
BW
260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
01fe9dbd 267 u32 __iomem *lid_state;
91a60f20 268 struct work_struct asle_work;
8ee1c3db 269};
44834a67 270#define OPREGION_SIZE (8*1024)
8ee1c3db 271
6ef3d427
CW
272struct intel_overlay;
273struct intel_overlay_error_state;
274
7c1c2871
DA
275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
de151cf6 279#define I915_FENCE_REG_NONE -1
42b5aeab
VS
280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
283
284struct drm_i915_fence_reg {
007cc8ac 285 struct list_head lru_list;
caea7476 286 struct drm_i915_gem_object *obj;
1690e1eb 287 int pin_count;
de151cf6 288};
7c1c2871 289
9b9d172d 290struct sdvo_device_mapping {
e957d772 291 u8 initialized;
9b9d172d 292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
e957d772 295 u8 i2c_pin;
b1083333 296 u8 ddc_pin;
9b9d172d 297};
298
c4a1d9e4
CW
299struct intel_display_error_state;
300
63eeaf38 301struct drm_i915_error_state {
742cbee8 302 struct kref ref;
585b0288
BW
303 struct timeval time;
304
cb383002 305 char error_msg[128];
48b031e3 306 u32 reset_count;
62d5d69b 307 u32 suspend_count;
cb383002 308
585b0288 309 /* Generic register state */
63eeaf38
JB
310 u32 eir;
311 u32 pgtbl_er;
be998e2e 312 u32 ier;
b9a3906b 313 u32 ccid;
0f3b6849
CW
314 u32 derrmr;
315 u32 forcewake;
585b0288
BW
316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
91ec5d11
BW
319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
585b0288 323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
327
52d39a21 328 struct drm_i915_error_ring {
372fbb8e 329 bool valid;
362b8af7
BW
330 /* Software tracked state */
331 bool waiting;
332 int hangcheck_score;
333 enum intel_ring_hangcheck_action hangcheck_action;
334 int num_requests;
335
336 /* our own tracking of ring head and tail */
337 u32 cpu_ring_head;
338 u32 cpu_ring_tail;
339
340 u32 semaphore_seqno[I915_NUM_RINGS - 1];
341
342 /* Register state */
343 u32 tail;
344 u32 head;
345 u32 ctl;
346 u32 hws;
347 u32 ipeir;
348 u32 ipehr;
349 u32 instdone;
362b8af7
BW
350 u32 bbstate;
351 u32 instpm;
352 u32 instps;
353 u32 seqno;
354 u64 bbaddr;
50877445 355 u64 acthd;
362b8af7 356 u32 fault_reg;
13ffadd1 357 u64 faddr;
362b8af7
BW
358 u32 rc_psmi; /* sleep state */
359 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
360
52d39a21
CW
361 struct drm_i915_error_object {
362 int page_count;
363 u32 gtt_offset;
364 u32 *pages[0];
ab0e7ff9 365 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 366
52d39a21
CW
367 struct drm_i915_error_request {
368 long jiffies;
369 u32 seqno;
ee4f42b1 370 u32 tail;
52d39a21 371 } *requests;
6c7a01ec
BW
372
373 struct {
374 u32 gfx_mode;
375 union {
376 u64 pdp[4];
377 u32 pp_dir_base;
378 };
379 } vm_info;
ab0e7ff9
CW
380
381 pid_t pid;
382 char comm[TASK_COMM_LEN];
52d39a21 383 } ring[I915_NUM_RINGS];
9df30794 384 struct drm_i915_error_buffer {
a779e5ab 385 u32 size;
9df30794 386 u32 name;
0201f1ec 387 u32 rseqno, wseqno;
9df30794
CW
388 u32 gtt_offset;
389 u32 read_domains;
390 u32 write_domain;
4b9de737 391 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
392 s32 pinned:2;
393 u32 tiling:2;
394 u32 dirty:1;
395 u32 purgeable:1;
5cc9ed4b 396 u32 userptr:1;
5d1333fc 397 s32 ring:4;
f56383cb 398 u32 cache_level:3;
95f5301d 399 } **active_bo, **pinned_bo;
6c7a01ec 400
95f5301d 401 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
402};
403
7bd688cd 404struct intel_connector;
b8cecdf5 405struct intel_crtc_config;
46f297fb 406struct intel_plane_config;
0e8ffe1b 407struct intel_crtc;
ee9300bb
DV
408struct intel_limit;
409struct dpll;
b8cecdf5 410
e70236a8 411struct drm_i915_display_funcs {
ee5382ae 412 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 413 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
414 void (*disable_fbc)(struct drm_device *dev);
415 int (*get_display_clock_speed)(struct drm_device *dev);
416 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
417 /**
418 * find_dpll() - Find the best values for the PLL
419 * @limit: limits for the PLL
420 * @crtc: current CRTC
421 * @target: target frequency in kHz
422 * @refclk: reference clock frequency in kHz
423 * @match_clock: if provided, @best_clock P divider must
424 * match the P divider from @match_clock
425 * used for LVDS downclocking
426 * @best_clock: best PLL values found
427 *
428 * Returns true on success, false on failure.
429 */
430 bool (*find_dpll)(const struct intel_limit *limit,
431 struct drm_crtc *crtc,
432 int target, int refclk,
433 struct dpll *match_clock,
434 struct dpll *best_clock);
46ba614c 435 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
436 void (*update_sprite_wm)(struct drm_plane *plane,
437 struct drm_crtc *crtc,
4c4ff43a 438 uint32_t sprite_width, int pixel_size,
bdd57d03 439 bool enable, bool scaled);
47fab737 440 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
441 /* Returns the active state of the crtc, and if the crtc is active,
442 * fills out the pipe-config with the hw state. */
443 bool (*get_pipe_config)(struct intel_crtc *,
444 struct intel_crtc_config *);
46f297fb
JB
445 void (*get_plane_config)(struct intel_crtc *,
446 struct intel_plane_config *);
f564048e 447 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
448 int x, int y,
449 struct drm_framebuffer *old_fb);
76e5a89c
DV
450 void (*crtc_enable)(struct drm_crtc *crtc);
451 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 452 void (*off)(struct drm_crtc *crtc);
e0dac65e 453 void (*write_eld)(struct drm_connector *connector,
34427052
JN
454 struct drm_crtc *crtc,
455 struct drm_display_mode *mode);
674cf967 456 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 457 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
458 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
459 struct drm_framebuffer *fb,
ed8d1975 460 struct drm_i915_gem_object *obj,
a4872ba6 461 struct intel_engine_cs *ring,
ed8d1975 462 uint32_t flags);
29b9bde6
DV
463 void (*update_primary_plane)(struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
465 int x, int y);
20afbda2 466 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
467 /* clock updates for mode set */
468 /* cursor updates */
469 /* render clock increase/decrease */
470 /* display clock increase/decrease */
471 /* pll clock increase/decrease */
7bd688cd
JN
472
473 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
474 uint32_t (*get_backlight)(struct intel_connector *connector);
475 void (*set_backlight)(struct intel_connector *connector,
476 uint32_t level);
477 void (*disable_backlight)(struct intel_connector *connector);
478 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
479};
480
907b28c5 481struct intel_uncore_funcs {
c8d9a590
D
482 void (*force_wake_get)(struct drm_i915_private *dev_priv,
483 int fw_engine);
484 void (*force_wake_put)(struct drm_i915_private *dev_priv,
485 int fw_engine);
0b274481
BW
486
487 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491
492 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
493 uint8_t val, bool trace);
494 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
495 uint16_t val, bool trace);
496 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
497 uint32_t val, bool trace);
498 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
499 uint64_t val, bool trace);
990bbdad
CW
500};
501
907b28c5
CW
502struct intel_uncore {
503 spinlock_t lock; /** lock is also taken in irq contexts. */
504
505 struct intel_uncore_funcs funcs;
506
507 unsigned fifo_count;
508 unsigned forcewake_count;
aec347ab 509
940aece4
D
510 unsigned fw_rendercount;
511 unsigned fw_mediacount;
512
8232644c 513 struct timer_list force_wake_timer;
907b28c5
CW
514};
515
79fc46df
DL
516#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
517 func(is_mobile) sep \
518 func(is_i85x) sep \
519 func(is_i915g) sep \
520 func(is_i945gm) sep \
521 func(is_g33) sep \
522 func(need_gfx_hws) sep \
523 func(is_g4x) sep \
524 func(is_pineview) sep \
525 func(is_broadwater) sep \
526 func(is_crestline) sep \
527 func(is_ivybridge) sep \
528 func(is_valleyview) sep \
529 func(is_haswell) sep \
b833d685 530 func(is_preliminary) sep \
79fc46df
DL
531 func(has_fbc) sep \
532 func(has_pipe_cxsr) sep \
533 func(has_hotplug) sep \
534 func(cursor_needs_physical) sep \
535 func(has_overlay) sep \
536 func(overlay_needs_physical) sep \
537 func(supports_tv) sep \
dd93be58 538 func(has_llc) sep \
30568c45
DL
539 func(has_ddi) sep \
540 func(has_fpga_dbg)
c96ea64e 541
a587f779
DL
542#define DEFINE_FLAG(name) u8 name:1
543#define SEP_SEMICOLON ;
c96ea64e 544
cfdf1fa2 545struct intel_device_info {
10fce67a 546 u32 display_mmio_offset;
7eb552ae 547 u8 num_pipes:3;
d615a166 548 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 549 u8 gen;
73ae478c 550 u8 ring_mask; /* Rings supported by the HW */
a587f779 551 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
552 /* Register offsets for the various display pipes and transcoders */
553 int pipe_offsets[I915_MAX_TRANSCODERS];
554 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 555 int palette_offsets[I915_MAX_PIPES];
5efb3e28 556 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
557};
558
a587f779
DL
559#undef DEFINE_FLAG
560#undef SEP_SEMICOLON
561
7faf1ab2
DV
562enum i915_cache_level {
563 I915_CACHE_NONE = 0,
350ec881
CW
564 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
565 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
566 caches, eg sampler/render caches, and the
567 large Last-Level-Cache. LLC is coherent with
568 the CPU, but L3 is only visible to the GPU. */
651d794f 569 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
570};
571
e59ec13d
MK
572struct i915_ctx_hang_stats {
573 /* This context had batch pending when hang was declared */
574 unsigned batch_pending;
575
576 /* This context had batch active when hang was declared */
577 unsigned batch_active;
be62acb4
MK
578
579 /* Time when this context was last blamed for a GPU reset */
580 unsigned long guilty_ts;
581
582 /* This context is banned to submit more work */
583 bool banned;
e59ec13d 584};
40521054
BW
585
586/* This must match up with the value previously used for execbuf2.rsvd1. */
587#define DEFAULT_CONTEXT_ID 0
273497e5 588struct intel_context {
dce3271b 589 struct kref ref;
40521054 590 int id;
e0556841 591 bool is_initialized;
3ccfd19d 592 uint8_t remap_slice;
40521054 593 struct drm_i915_file_private *file_priv;
40521054 594 struct drm_i915_gem_object *obj;
e59ec13d 595 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 596 struct i915_address_space *vm;
a33afea5
BW
597
598 struct list_head link;
40521054
BW
599};
600
5c3fe8b0
BW
601struct i915_fbc {
602 unsigned long size;
603 unsigned int fb_id;
604 enum plane plane;
605 int y;
606
607 struct drm_mm_node *compressed_fb;
608 struct drm_mm_node *compressed_llb;
609
610 struct intel_fbc_work {
611 struct delayed_work work;
612 struct drm_crtc *crtc;
613 struct drm_framebuffer *fb;
5c3fe8b0
BW
614 } *fbc_work;
615
29ebf90f
CW
616 enum no_fbc_reason {
617 FBC_OK, /* FBC is enabled */
618 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
619 FBC_NO_OUTPUT, /* no outputs enabled to compress */
620 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
621 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
622 FBC_MODE_TOO_LARGE, /* mode too large for compression */
623 FBC_BAD_PLANE, /* fbc not supported on plane */
624 FBC_NOT_TILED, /* buffer not tiled */
625 FBC_MULTIPLE_PIPES, /* more than one pipe active */
626 FBC_MODULE_PARAM,
627 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
628 } no_fbc_reason;
b5e50c3f
JB
629};
630
439d7ac0
PB
631struct i915_drrs {
632 struct intel_connector *connector;
633};
634
a031d709
RV
635struct i915_psr {
636 bool sink_support;
637 bool source_ok;
6118efe5 638 bool setup_done;
7c8f8a70
RV
639 bool enabled;
640 bool active;
641 struct delayed_work work;
3f51e471 642};
5c3fe8b0 643
3bad0781 644enum intel_pch {
f0350830 645 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
646 PCH_IBX, /* Ibexpeak PCH */
647 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 648 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 649 PCH_NOP,
3bad0781
ZW
650};
651
988d6ee8
PZ
652enum intel_sbi_destination {
653 SBI_ICLK,
654 SBI_MPHY,
655};
656
b690e96c 657#define QUIRK_PIPEA_FORCE (1<<0)
435793df 658#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 659#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 660
8be48d92 661struct intel_fbdev;
1630fe75 662struct intel_fbc_work;
38651674 663
c2b9152f
DV
664struct intel_gmbus {
665 struct i2c_adapter adapter;
f2ce9faf 666 u32 force_bit;
c2b9152f 667 u32 reg0;
36c785f0 668 u32 gpio_reg;
c167a6fc 669 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
670 struct drm_i915_private *dev_priv;
671};
672
f4c956ad 673struct i915_suspend_saved_registers {
ba8bbcf6
JB
674 u8 saveLBB;
675 u32 saveDSPACNTR;
676 u32 saveDSPBCNTR;
e948e994 677 u32 saveDSPARB;
ba8bbcf6
JB
678 u32 savePIPEACONF;
679 u32 savePIPEBCONF;
680 u32 savePIPEASRC;
681 u32 savePIPEBSRC;
682 u32 saveFPA0;
683 u32 saveFPA1;
684 u32 saveDPLL_A;
685 u32 saveDPLL_A_MD;
686 u32 saveHTOTAL_A;
687 u32 saveHBLANK_A;
688 u32 saveHSYNC_A;
689 u32 saveVTOTAL_A;
690 u32 saveVBLANK_A;
691 u32 saveVSYNC_A;
692 u32 saveBCLRPAT_A;
5586c8bc 693 u32 saveTRANSACONF;
42048781
ZW
694 u32 saveTRANS_HTOTAL_A;
695 u32 saveTRANS_HBLANK_A;
696 u32 saveTRANS_HSYNC_A;
697 u32 saveTRANS_VTOTAL_A;
698 u32 saveTRANS_VBLANK_A;
699 u32 saveTRANS_VSYNC_A;
0da3ea12 700 u32 savePIPEASTAT;
ba8bbcf6
JB
701 u32 saveDSPASTRIDE;
702 u32 saveDSPASIZE;
703 u32 saveDSPAPOS;
585fb111 704 u32 saveDSPAADDR;
ba8bbcf6
JB
705 u32 saveDSPASURF;
706 u32 saveDSPATILEOFF;
707 u32 savePFIT_PGM_RATIOS;
0eb96d6e 708 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
709 u32 saveBLC_PWM_CTL;
710 u32 saveBLC_PWM_CTL2;
07bf139b 711 u32 saveBLC_HIST_CTL_B;
42048781
ZW
712 u32 saveBLC_CPU_PWM_CTL;
713 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
714 u32 saveFPB0;
715 u32 saveFPB1;
716 u32 saveDPLL_B;
717 u32 saveDPLL_B_MD;
718 u32 saveHTOTAL_B;
719 u32 saveHBLANK_B;
720 u32 saveHSYNC_B;
721 u32 saveVTOTAL_B;
722 u32 saveVBLANK_B;
723 u32 saveVSYNC_B;
724 u32 saveBCLRPAT_B;
5586c8bc 725 u32 saveTRANSBCONF;
42048781
ZW
726 u32 saveTRANS_HTOTAL_B;
727 u32 saveTRANS_HBLANK_B;
728 u32 saveTRANS_HSYNC_B;
729 u32 saveTRANS_VTOTAL_B;
730 u32 saveTRANS_VBLANK_B;
731 u32 saveTRANS_VSYNC_B;
0da3ea12 732 u32 savePIPEBSTAT;
ba8bbcf6
JB
733 u32 saveDSPBSTRIDE;
734 u32 saveDSPBSIZE;
735 u32 saveDSPBPOS;
585fb111 736 u32 saveDSPBADDR;
ba8bbcf6
JB
737 u32 saveDSPBSURF;
738 u32 saveDSPBTILEOFF;
585fb111
JB
739 u32 saveVGA0;
740 u32 saveVGA1;
741 u32 saveVGA_PD;
ba8bbcf6
JB
742 u32 saveVGACNTRL;
743 u32 saveADPA;
744 u32 saveLVDS;
585fb111
JB
745 u32 savePP_ON_DELAYS;
746 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
747 u32 saveDVOA;
748 u32 saveDVOB;
749 u32 saveDVOC;
750 u32 savePP_ON;
751 u32 savePP_OFF;
752 u32 savePP_CONTROL;
585fb111 753 u32 savePP_DIVISOR;
ba8bbcf6
JB
754 u32 savePFIT_CONTROL;
755 u32 save_palette_a[256];
756 u32 save_palette_b[256];
ba8bbcf6 757 u32 saveFBC_CONTROL;
0da3ea12
JB
758 u32 saveIER;
759 u32 saveIIR;
760 u32 saveIMR;
42048781
ZW
761 u32 saveDEIER;
762 u32 saveDEIMR;
763 u32 saveGTIER;
764 u32 saveGTIMR;
765 u32 saveFDI_RXA_IMR;
766 u32 saveFDI_RXB_IMR;
1f84e550 767 u32 saveCACHE_MODE_0;
1f84e550 768 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
769 u32 saveSWF0[16];
770 u32 saveSWF1[16];
771 u32 saveSWF2[3];
772 u8 saveMSR;
773 u8 saveSR[8];
123f794f 774 u8 saveGR[25];
ba8bbcf6 775 u8 saveAR_INDEX;
a59e122a 776 u8 saveAR[21];
ba8bbcf6 777 u8 saveDACMASK;
a59e122a 778 u8 saveCR[37];
4b9de737 779 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
780 u32 saveCURACNTR;
781 u32 saveCURAPOS;
782 u32 saveCURABASE;
783 u32 saveCURBCNTR;
784 u32 saveCURBPOS;
785 u32 saveCURBBASE;
786 u32 saveCURSIZE;
a4fc5ed6
KP
787 u32 saveDP_B;
788 u32 saveDP_C;
789 u32 saveDP_D;
790 u32 savePIPEA_GMCH_DATA_M;
791 u32 savePIPEB_GMCH_DATA_M;
792 u32 savePIPEA_GMCH_DATA_N;
793 u32 savePIPEB_GMCH_DATA_N;
794 u32 savePIPEA_DP_LINK_M;
795 u32 savePIPEB_DP_LINK_M;
796 u32 savePIPEA_DP_LINK_N;
797 u32 savePIPEB_DP_LINK_N;
42048781
ZW
798 u32 saveFDI_RXA_CTL;
799 u32 saveFDI_TXA_CTL;
800 u32 saveFDI_RXB_CTL;
801 u32 saveFDI_TXB_CTL;
802 u32 savePFA_CTL_1;
803 u32 savePFB_CTL_1;
804 u32 savePFA_WIN_SZ;
805 u32 savePFB_WIN_SZ;
806 u32 savePFA_WIN_POS;
807 u32 savePFB_WIN_POS;
5586c8bc
ZW
808 u32 savePCH_DREF_CONTROL;
809 u32 saveDISP_ARB_CTL;
810 u32 savePIPEA_DATA_M1;
811 u32 savePIPEA_DATA_N1;
812 u32 savePIPEA_LINK_M1;
813 u32 savePIPEA_LINK_N1;
814 u32 savePIPEB_DATA_M1;
815 u32 savePIPEB_DATA_N1;
816 u32 savePIPEB_LINK_M1;
817 u32 savePIPEB_LINK_N1;
b5b72e89 818 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 819 u32 savePCH_PORT_HOTPLUG;
f4c956ad 820};
c85aa885 821
ddeea5b0
ID
822struct vlv_s0ix_state {
823 /* GAM */
824 u32 wr_watermark;
825 u32 gfx_prio_ctrl;
826 u32 arb_mode;
827 u32 gfx_pend_tlb0;
828 u32 gfx_pend_tlb1;
829 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
830 u32 media_max_req_count;
831 u32 gfx_max_req_count;
832 u32 render_hwsp;
833 u32 ecochk;
834 u32 bsd_hwsp;
835 u32 blt_hwsp;
836 u32 tlb_rd_addr;
837
838 /* MBC */
839 u32 g3dctl;
840 u32 gsckgctl;
841 u32 mbctl;
842
843 /* GCP */
844 u32 ucgctl1;
845 u32 ucgctl3;
846 u32 rcgctl1;
847 u32 rcgctl2;
848 u32 rstctl;
849 u32 misccpctl;
850
851 /* GPM */
852 u32 gfxpause;
853 u32 rpdeuhwtc;
854 u32 rpdeuc;
855 u32 ecobus;
856 u32 pwrdwnupctl;
857 u32 rp_down_timeout;
858 u32 rp_deucsw;
859 u32 rcubmabdtmr;
860 u32 rcedata;
861 u32 spare2gh;
862
863 /* Display 1 CZ domain */
864 u32 gt_imr;
865 u32 gt_ier;
866 u32 pm_imr;
867 u32 pm_ier;
868 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
869
870 /* GT SA CZ domain */
871 u32 tilectl;
872 u32 gt_fifoctl;
873 u32 gtlc_wake_ctrl;
874 u32 gtlc_survive;
875 u32 pmwgicz;
876
877 /* Display 2 CZ domain */
878 u32 gu_ctl0;
879 u32 gu_ctl1;
880 u32 clock_gate_dis2;
881};
882
c85aa885 883struct intel_gen6_power_mgmt {
59cdb63d 884 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
885 struct work_struct work;
886 u32 pm_iir;
59cdb63d 887
b39fb297
BW
888 /* Frequencies are stored in potentially platform dependent multiples.
889 * In other words, *_freq needs to be multiplied by X to be interesting.
890 * Soft limits are those which are used for the dynamic reclocking done
891 * by the driver (raise frequencies under heavy loads, and lower for
892 * lighter loads). Hard limits are those imposed by the hardware.
893 *
894 * A distinction is made for overclocking, which is never enabled by
895 * default, and is considered to be above the hard limit if it's
896 * possible at all.
897 */
898 u8 cur_freq; /* Current frequency (cached, may not == HW) */
899 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
900 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
901 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
902 u8 min_freq; /* AKA RPn. Minimum frequency */
903 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
904 u8 rp1_freq; /* "less than" RP0 power/freqency */
905 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 906
dd75fdc8
CW
907 int last_adj;
908 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
909
c0951f0c 910 bool enabled;
1a01ab3b 911 struct delayed_work delayed_resume_work;
4fc688ce
JB
912
913 /*
914 * Protects RPS/RC6 register access and PCU communication.
915 * Must be taken after struct_mutex if nested.
916 */
917 struct mutex hw_lock;
c85aa885
DV
918};
919
1a240d4d
DV
920/* defined intel_pm.c */
921extern spinlock_t mchdev_lock;
922
c85aa885
DV
923struct intel_ilk_power_mgmt {
924 u8 cur_delay;
925 u8 min_delay;
926 u8 max_delay;
927 u8 fmax;
928 u8 fstart;
929
930 u64 last_count1;
931 unsigned long last_time1;
932 unsigned long chipset_power;
933 u64 last_count2;
934 struct timespec last_time2;
935 unsigned long gfx_power;
936 u8 corr;
937
938 int c_m;
939 int r_t;
3e373948
DV
940
941 struct drm_i915_gem_object *pwrctx;
942 struct drm_i915_gem_object *renderctx;
c85aa885
DV
943};
944
c6cb582e
ID
945struct drm_i915_private;
946struct i915_power_well;
947
948struct i915_power_well_ops {
949 /*
950 * Synchronize the well's hw state to match the current sw state, for
951 * example enable/disable it based on the current refcount. Called
952 * during driver init and resume time, possibly after first calling
953 * the enable/disable handlers.
954 */
955 void (*sync_hw)(struct drm_i915_private *dev_priv,
956 struct i915_power_well *power_well);
957 /*
958 * Enable the well and resources that depend on it (for example
959 * interrupts located on the well). Called after the 0->1 refcount
960 * transition.
961 */
962 void (*enable)(struct drm_i915_private *dev_priv,
963 struct i915_power_well *power_well);
964 /*
965 * Disable the well and resources that depend on it. Called after
966 * the 1->0 refcount transition.
967 */
968 void (*disable)(struct drm_i915_private *dev_priv,
969 struct i915_power_well *power_well);
970 /* Returns the hw enabled state. */
971 bool (*is_enabled)(struct drm_i915_private *dev_priv,
972 struct i915_power_well *power_well);
973};
974
a38911a3
WX
975/* Power well structure for haswell */
976struct i915_power_well {
c1ca727f 977 const char *name;
6f3ef5dd 978 bool always_on;
a38911a3
WX
979 /* power well enable/disable usage count */
980 int count;
c1ca727f 981 unsigned long domains;
77961eb9 982 unsigned long data;
c6cb582e 983 const struct i915_power_well_ops *ops;
a38911a3
WX
984};
985
83c00f55 986struct i915_power_domains {
baa70707
ID
987 /*
988 * Power wells needed for initialization at driver init and suspend
989 * time are on. They are kept on until after the first modeset.
990 */
991 bool init_power_on;
0d116a29 992 bool initializing;
c1ca727f 993 int power_well_count;
baa70707 994
83c00f55 995 struct mutex lock;
1da51581 996 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 997 struct i915_power_well *power_wells;
83c00f55
ID
998};
999
231f42a4
DV
1000struct i915_dri1_state {
1001 unsigned allow_batchbuffer : 1;
1002 u32 __iomem *gfx_hws_cpu_addr;
1003
1004 unsigned int cpp;
1005 int back_offset;
1006 int front_offset;
1007 int current_page;
1008 int page_flipping;
1009
1010 uint32_t counter;
1011};
1012
db1b76ca
DV
1013struct i915_ums_state {
1014 /**
1015 * Flag if the X Server, and thus DRM, is not currently in
1016 * control of the device.
1017 *
1018 * This is set between LeaveVT and EnterVT. It needs to be
1019 * replaced with a semaphore. It also needs to be
1020 * transitioned away from for kernel modesetting.
1021 */
1022 int mm_suspended;
1023};
1024
35a85ac6 1025#define MAX_L3_SLICES 2
a4da4fa4 1026struct intel_l3_parity {
35a85ac6 1027 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1028 struct work_struct error_work;
35a85ac6 1029 int which_slice;
a4da4fa4
DV
1030};
1031
4b5aed62 1032struct i915_gem_mm {
4b5aed62
DV
1033 /** Memory allocator for GTT stolen memory */
1034 struct drm_mm stolen;
4b5aed62
DV
1035 /** List of all objects in gtt_space. Used to restore gtt
1036 * mappings on resume */
1037 struct list_head bound_list;
1038 /**
1039 * List of objects which are not bound to the GTT (thus
1040 * are idle and not used by the GPU) but still have
1041 * (presumably uncached) pages still attached.
1042 */
1043 struct list_head unbound_list;
1044
1045 /** Usable portion of the GTT for GEM */
1046 unsigned long stolen_base; /* limited to low memory (32-bit) */
1047
4b5aed62
DV
1048 /** PPGTT used for aliasing the PPGTT with the GTT */
1049 struct i915_hw_ppgtt *aliasing_ppgtt;
1050
2cfcd32a 1051 struct notifier_block oom_notifier;
ceabbba5 1052 struct shrinker shrinker;
4b5aed62
DV
1053 bool shrinker_no_lock_stealing;
1054
4b5aed62
DV
1055 /** LRU list of objects with fence regs on them. */
1056 struct list_head fence_list;
1057
1058 /**
1059 * We leave the user IRQ off as much as possible,
1060 * but this means that requests will finish and never
1061 * be retired once the system goes idle. Set a timer to
1062 * fire periodically while the ring is running. When it
1063 * fires, go retire requests.
1064 */
1065 struct delayed_work retire_work;
1066
b29c19b6
CW
1067 /**
1068 * When we detect an idle GPU, we want to turn on
1069 * powersaving features. So once we see that there
1070 * are no more requests outstanding and no more
1071 * arrive within a small period of time, we fire
1072 * off the idle_work.
1073 */
1074 struct delayed_work idle_work;
1075
4b5aed62
DV
1076 /**
1077 * Are we in a non-interruptible section of code like
1078 * modesetting?
1079 */
1080 bool interruptible;
1081
f62a0076
CW
1082 /**
1083 * Is the GPU currently considered idle, or busy executing userspace
1084 * requests? Whilst idle, we attempt to power down the hardware and
1085 * display clocks. In order to reduce the effect on performance, there
1086 * is a slight delay before we do so.
1087 */
1088 bool busy;
1089
bdf1e7e3
DV
1090 /* the indicator for dispatch video commands on two BSD rings */
1091 int bsd_ring_dispatch_index;
1092
4b5aed62
DV
1093 /** Bit 6 swizzling required for X tiling */
1094 uint32_t bit_6_swizzle_x;
1095 /** Bit 6 swizzling required for Y tiling */
1096 uint32_t bit_6_swizzle_y;
1097
4b5aed62 1098 /* accounting, useful for userland debugging */
c20e8355 1099 spinlock_t object_stat_lock;
4b5aed62
DV
1100 size_t object_memory;
1101 u32 object_count;
1102};
1103
edc3d884
MK
1104struct drm_i915_error_state_buf {
1105 unsigned bytes;
1106 unsigned size;
1107 int err;
1108 u8 *buf;
1109 loff_t start;
1110 loff_t pos;
1111};
1112
fc16b48b
MK
1113struct i915_error_state_file_priv {
1114 struct drm_device *dev;
1115 struct drm_i915_error_state *error;
1116};
1117
99584db3
DV
1118struct i915_gpu_error {
1119 /* For hangcheck timer */
1120#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1121#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1122 /* Hang gpu twice in this window and your context gets banned */
1123#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1124
99584db3 1125 struct timer_list hangcheck_timer;
99584db3
DV
1126
1127 /* For reset and error_state handling. */
1128 spinlock_t lock;
1129 /* Protected by the above dev->gpu_error.lock. */
1130 struct drm_i915_error_state *first_error;
1131 struct work_struct work;
99584db3 1132
094f9a54
CW
1133
1134 unsigned long missed_irq_rings;
1135
1f83fee0 1136 /**
2ac0f450 1137 * State variable controlling the reset flow and count
1f83fee0 1138 *
2ac0f450
MK
1139 * This is a counter which gets incremented when reset is triggered,
1140 * and again when reset has been handled. So odd values (lowest bit set)
1141 * means that reset is in progress and even values that
1142 * (reset_counter >> 1):th reset was successfully completed.
1143 *
1144 * If reset is not completed succesfully, the I915_WEDGE bit is
1145 * set meaning that hardware is terminally sour and there is no
1146 * recovery. All waiters on the reset_queue will be woken when
1147 * that happens.
1148 *
1149 * This counter is used by the wait_seqno code to notice that reset
1150 * event happened and it needs to restart the entire ioctl (since most
1151 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1152 *
1153 * This is important for lock-free wait paths, where no contended lock
1154 * naturally enforces the correct ordering between the bail-out of the
1155 * waiter and the gpu reset work code.
1f83fee0
DV
1156 */
1157 atomic_t reset_counter;
1158
1f83fee0 1159#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1160#define I915_WEDGED (1 << 31)
1f83fee0
DV
1161
1162 /**
1163 * Waitqueue to signal when the reset has completed. Used by clients
1164 * that wait for dev_priv->mm.wedged to settle.
1165 */
1166 wait_queue_head_t reset_queue;
33196ded 1167
88b4aa87
MK
1168 /* Userspace knobs for gpu hang simulation;
1169 * combines both a ring mask, and extra flags
1170 */
1171 u32 stop_rings;
1172#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1173#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1174
1175 /* For missed irq/seqno simulation. */
1176 unsigned int test_irq_rings;
99584db3
DV
1177};
1178
b8efb17b
ZR
1179enum modeset_restore {
1180 MODESET_ON_LID_OPEN,
1181 MODESET_DONE,
1182 MODESET_SUSPENDED,
1183};
1184
6acab15a
PZ
1185struct ddi_vbt_port_info {
1186 uint8_t hdmi_level_shift;
311a2094
PZ
1187
1188 uint8_t supports_dvi:1;
1189 uint8_t supports_hdmi:1;
1190 uint8_t supports_dp:1;
6acab15a
PZ
1191};
1192
83a7280e
PB
1193enum drrs_support_type {
1194 DRRS_NOT_SUPPORTED = 0,
1195 STATIC_DRRS_SUPPORT = 1,
1196 SEAMLESS_DRRS_SUPPORT = 2
1197};
1198
41aa3448
RV
1199struct intel_vbt_data {
1200 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1201 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1202
1203 /* Feature bits */
1204 unsigned int int_tv_support:1;
1205 unsigned int lvds_dither:1;
1206 unsigned int lvds_vbt:1;
1207 unsigned int int_crt_support:1;
1208 unsigned int lvds_use_ssc:1;
1209 unsigned int display_clock_mode:1;
1210 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1211 unsigned int has_mipi:1;
41aa3448
RV
1212 int lvds_ssc_freq;
1213 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1214
83a7280e
PB
1215 enum drrs_support_type drrs_type;
1216
41aa3448
RV
1217 /* eDP */
1218 int edp_rate;
1219 int edp_lanes;
1220 int edp_preemphasis;
1221 int edp_vswing;
1222 bool edp_initialized;
1223 bool edp_support;
1224 int edp_bpp;
1225 struct edp_power_seq edp_pps;
1226
f00076d2
JN
1227 struct {
1228 u16 pwm_freq_hz;
39fbc9c8 1229 bool present;
f00076d2
JN
1230 bool active_low_pwm;
1231 } backlight;
1232
d17c5443
SK
1233 /* MIPI DSI */
1234 struct {
3e6bd011 1235 u16 port;
d17c5443 1236 u16 panel_id;
d3b542fc
SK
1237 struct mipi_config *config;
1238 struct mipi_pps_data *pps;
1239 u8 seq_version;
1240 u32 size;
1241 u8 *data;
1242 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1243 } dsi;
1244
41aa3448
RV
1245 int crt_ddc_pin;
1246
1247 int child_dev_num;
768f69c9 1248 union child_device_config *child_dev;
6acab15a
PZ
1249
1250 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1251};
1252
77c122bc
VS
1253enum intel_ddb_partitioning {
1254 INTEL_DDB_PART_1_2,
1255 INTEL_DDB_PART_5_6, /* IVB+ */
1256};
1257
1fd527cc
VS
1258struct intel_wm_level {
1259 bool enable;
1260 uint32_t pri_val;
1261 uint32_t spr_val;
1262 uint32_t cur_val;
1263 uint32_t fbc_val;
1264};
1265
820c1980 1266struct ilk_wm_values {
609cedef
VS
1267 uint32_t wm_pipe[3];
1268 uint32_t wm_lp[3];
1269 uint32_t wm_lp_spr[3];
1270 uint32_t wm_linetime[3];
1271 bool enable_fbc_wm;
1272 enum intel_ddb_partitioning partitioning;
1273};
1274
c67a470b 1275/*
765dab67
PZ
1276 * This struct helps tracking the state needed for runtime PM, which puts the
1277 * device in PCI D3 state. Notice that when this happens, nothing on the
1278 * graphics device works, even register access, so we don't get interrupts nor
1279 * anything else.
c67a470b 1280 *
765dab67
PZ
1281 * Every piece of our code that needs to actually touch the hardware needs to
1282 * either call intel_runtime_pm_get or call intel_display_power_get with the
1283 * appropriate power domain.
a8a8bd54 1284 *
765dab67
PZ
1285 * Our driver uses the autosuspend delay feature, which means we'll only really
1286 * suspend if we stay with zero refcount for a certain amount of time. The
1287 * default value is currently very conservative (see intel_init_runtime_pm), but
1288 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1289 *
1290 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1291 * goes back to false exactly before we reenable the IRQs. We use this variable
1292 * to check if someone is trying to enable/disable IRQs while they're supposed
1293 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1294 * case it happens.
c67a470b 1295 *
765dab67 1296 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1297 */
5d584b2e
PZ
1298struct i915_runtime_pm {
1299 bool suspended;
1300 bool irqs_disabled;
c67a470b
PZ
1301};
1302
926321d5
DV
1303enum intel_pipe_crc_source {
1304 INTEL_PIPE_CRC_SOURCE_NONE,
1305 INTEL_PIPE_CRC_SOURCE_PLANE1,
1306 INTEL_PIPE_CRC_SOURCE_PLANE2,
1307 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1308 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1309 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1310 INTEL_PIPE_CRC_SOURCE_TV,
1311 INTEL_PIPE_CRC_SOURCE_DP_B,
1312 INTEL_PIPE_CRC_SOURCE_DP_C,
1313 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1314 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1315 INTEL_PIPE_CRC_SOURCE_MAX,
1316};
1317
8bf1e9f1 1318struct intel_pipe_crc_entry {
ac2300d4 1319 uint32_t frame;
8bf1e9f1
SH
1320 uint32_t crc[5];
1321};
1322
b2c88f5b 1323#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1324struct intel_pipe_crc {
d538bbdf
DL
1325 spinlock_t lock;
1326 bool opened; /* exclusive access to the result file */
e5f75aca 1327 struct intel_pipe_crc_entry *entries;
926321d5 1328 enum intel_pipe_crc_source source;
d538bbdf 1329 int head, tail;
07144428 1330 wait_queue_head_t wq;
8bf1e9f1
SH
1331};
1332
77fec556 1333struct drm_i915_private {
f4c956ad 1334 struct drm_device *dev;
42dcedd4 1335 struct kmem_cache *slab;
f4c956ad 1336
5c969aa7 1337 const struct intel_device_info info;
f4c956ad
DV
1338
1339 int relative_constants_mode;
1340
1341 void __iomem *regs;
1342
907b28c5 1343 struct intel_uncore uncore;
f4c956ad
DV
1344
1345 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1346
28c70f16 1347
f4c956ad
DV
1348 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1349 * controller on different i2c buses. */
1350 struct mutex gmbus_mutex;
1351
1352 /**
1353 * Base address of the gmbus and gpio block.
1354 */
1355 uint32_t gpio_mmio_base;
1356
b6fdd0f2
SS
1357 /* MMIO base address for MIPI regs */
1358 uint32_t mipi_mmio_base;
1359
28c70f16
DV
1360 wait_queue_head_t gmbus_wait_queue;
1361
f4c956ad 1362 struct pci_dev *bridge_dev;
a4872ba6 1363 struct intel_engine_cs ring[I915_NUM_RINGS];
f72b3435 1364 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1365
1366 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1367 struct resource mch_res;
1368
f4c956ad
DV
1369 /* protects the irq masks */
1370 spinlock_t irq_lock;
1371
84c33a64
SG
1372 /* protects the mmio flip data */
1373 spinlock_t mmio_flip_lock;
1374
f8b79e58
ID
1375 bool display_irqs_enabled;
1376
9ee32fea
DV
1377 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1378 struct pm_qos_request pm_qos;
1379
f4c956ad 1380 /* DPIO indirect register protection */
09153000 1381 struct mutex dpio_lock;
f4c956ad
DV
1382
1383 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1384 union {
1385 u32 irq_mask;
1386 u32 de_irq_mask[I915_MAX_PIPES];
1387 };
f4c956ad 1388 u32 gt_irq_mask;
605cd25b 1389 u32 pm_irq_mask;
a6706b45 1390 u32 pm_rps_events;
91d181dd 1391 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1392
f4c956ad 1393 struct work_struct hotplug_work;
52d7eced 1394 bool enable_hotplug_processing;
b543fb04
EE
1395 struct {
1396 unsigned long hpd_last_jiffies;
1397 int hpd_cnt;
1398 enum {
1399 HPD_ENABLED = 0,
1400 HPD_DISABLED = 1,
1401 HPD_MARK_DISABLED = 2
1402 } hpd_mark;
1403 } hpd_stats[HPD_NUM_PINS];
142e2398 1404 u32 hpd_event_bits;
ac4c16c5 1405 struct timer_list hotplug_reenable_timer;
f4c956ad 1406
5c3fe8b0 1407 struct i915_fbc fbc;
439d7ac0 1408 struct i915_drrs drrs;
f4c956ad 1409 struct intel_opregion opregion;
41aa3448 1410 struct intel_vbt_data vbt;
f4c956ad
DV
1411
1412 /* overlay */
1413 struct intel_overlay *overlay;
f4c956ad 1414
58c68779
JN
1415 /* backlight registers and fields in struct intel_panel */
1416 spinlock_t backlight_lock;
31ad8ec6 1417
f4c956ad 1418 /* LVDS info */
f4c956ad
DV
1419 bool no_aux_handshake;
1420
f4c956ad
DV
1421 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1422 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1423 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1424
1425 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1426 unsigned int vlv_cdclk_freq;
f4c956ad 1427
645416f5
DV
1428 /**
1429 * wq - Driver workqueue for GEM.
1430 *
1431 * NOTE: Work items scheduled here are not allowed to grab any modeset
1432 * locks, for otherwise the flushing done in the pageflip code will
1433 * result in deadlocks.
1434 */
f4c956ad
DV
1435 struct workqueue_struct *wq;
1436
1437 /* Display functions */
1438 struct drm_i915_display_funcs display;
1439
1440 /* PCH chipset type */
1441 enum intel_pch pch_type;
17a303ec 1442 unsigned short pch_id;
f4c956ad
DV
1443
1444 unsigned long quirks;
1445
b8efb17b
ZR
1446 enum modeset_restore modeset_restore;
1447 struct mutex modeset_restore_lock;
673a394b 1448
a7bbbd63 1449 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1450 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1451
4b5aed62 1452 struct i915_gem_mm mm;
5cc9ed4b
CW
1453#if defined(CONFIG_MMU_NOTIFIER)
1454 DECLARE_HASHTABLE(mmu_notifiers, 7);
1455#endif
8781342d 1456
8781342d
DV
1457 /* Kernel Modesetting */
1458
9b9d172d 1459 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1460
76c4ac04
DL
1461 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1462 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1463 wait_queue_head_t pending_flip_queue;
1464
c4597872
DV
1465#ifdef CONFIG_DEBUG_FS
1466 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1467#endif
1468
e72f9fbf
DV
1469 int num_shared_dpll;
1470 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1471 struct intel_ddi_plls ddi_plls;
e4607fcf 1472 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1473
652c393a
JB
1474 /* Reclocking support */
1475 bool render_reclock_avail;
1476 bool lvds_downclock_avail;
18f9ed12
ZY
1477 /* indicates the reduced downclock for LVDS*/
1478 int lvds_downclock;
652c393a 1479 u16 orig_clock;
f97108d1 1480
c4804411 1481 bool mchbar_need_disable;
f97108d1 1482
a4da4fa4
DV
1483 struct intel_l3_parity l3_parity;
1484
59124506
BW
1485 /* Cannot be determined by PCIID. You must always read a register. */
1486 size_t ellc_size;
1487
c6a828d3 1488 /* gen6+ rps state */
c85aa885 1489 struct intel_gen6_power_mgmt rps;
c6a828d3 1490
20e4d407
DV
1491 /* ilk-only ips/rps state. Everything in here is protected by the global
1492 * mchdev_lock in intel_pm.c */
c85aa885 1493 struct intel_ilk_power_mgmt ips;
b5e50c3f 1494
83c00f55 1495 struct i915_power_domains power_domains;
a38911a3 1496
a031d709 1497 struct i915_psr psr;
3f51e471 1498
99584db3 1499 struct i915_gpu_error gpu_error;
ae681d96 1500
c9cddffc
JB
1501 struct drm_i915_gem_object *vlv_pctx;
1502
4520f53a 1503#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1504 /* list of fbdev register on this device */
1505 struct intel_fbdev *fbdev;
4520f53a 1506#endif
e953fd7b 1507
073f34d9
JB
1508 /*
1509 * The console may be contended at resume, but we don't
1510 * want it to block on it.
1511 */
1512 struct work_struct console_resume_work;
1513
e953fd7b 1514 struct drm_property *broadcast_rgb_property;
3f43c48d 1515 struct drm_property *force_audio_property;
e3689190 1516
254f965c 1517 uint32_t hw_context_size;
a33afea5 1518 struct list_head context_list;
f4c956ad 1519
3e68320e 1520 u32 fdi_rx_config;
68d18ad7 1521
842f1c8b 1522 u32 suspend_count;
f4c956ad 1523 struct i915_suspend_saved_registers regfile;
ddeea5b0 1524 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1525
53615a5e
VS
1526 struct {
1527 /*
1528 * Raw watermark latency values:
1529 * in 0.1us units for WM0,
1530 * in 0.5us units for WM1+.
1531 */
1532 /* primary */
1533 uint16_t pri_latency[5];
1534 /* sprite */
1535 uint16_t spr_latency[5];
1536 /* cursor */
1537 uint16_t cur_latency[5];
609cedef
VS
1538
1539 /* current hardware state */
820c1980 1540 struct ilk_wm_values hw;
53615a5e
VS
1541 } wm;
1542
8a187455
PZ
1543 struct i915_runtime_pm pm;
1544
231f42a4
DV
1545 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1546 * here! */
1547 struct i915_dri1_state dri1;
db1b76ca
DV
1548 /* Old ums support infrastructure, same warning applies. */
1549 struct i915_ums_state ums;
bdf1e7e3
DV
1550
1551 /*
1552 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1553 * will be rejected. Instead look for a better place.
1554 */
77fec556 1555};
1da177e4 1556
2c1792a1
CW
1557static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1558{
1559 return dev->dev_private;
1560}
1561
b4519513
CW
1562/* Iterate over initialised rings */
1563#define for_each_ring(ring__, dev_priv__, i__) \
1564 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1565 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1566
b1d7e4b4
WF
1567enum hdmi_force_audio {
1568 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1569 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1570 HDMI_AUDIO_AUTO, /* trust EDID */
1571 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1572};
1573
190d6cd5 1574#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1575
37e680a1
CW
1576struct drm_i915_gem_object_ops {
1577 /* Interface between the GEM object and its backing storage.
1578 * get_pages() is called once prior to the use of the associated set
1579 * of pages before to binding them into the GTT, and put_pages() is
1580 * called after we no longer need them. As we expect there to be
1581 * associated cost with migrating pages between the backing storage
1582 * and making them available for the GPU (e.g. clflush), we may hold
1583 * onto the pages after they are no longer referenced by the GPU
1584 * in case they may be used again shortly (for example migrating the
1585 * pages to a different memory domain within the GTT). put_pages()
1586 * will therefore most likely be called when the object itself is
1587 * being released or under memory pressure (where we attempt to
1588 * reap pages for the shrinker).
1589 */
1590 int (*get_pages)(struct drm_i915_gem_object *);
1591 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1592 int (*dmabuf_export)(struct drm_i915_gem_object *);
1593 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1594};
1595
a071fa00
DV
1596/*
1597 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1598 * considered to be the frontbuffer for the given plane interface-vise. This
1599 * doesn't mean that the hw necessarily already scans it out, but that any
1600 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1601 *
1602 * We have one bit per pipe and per scanout plane type.
1603 */
1604#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1605#define INTEL_FRONTBUFFER_BITS \
1606 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1607#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1608 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1609#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1610 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1611#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1612 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1613#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1614 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1615
673a394b 1616struct drm_i915_gem_object {
c397b908 1617 struct drm_gem_object base;
673a394b 1618
37e680a1
CW
1619 const struct drm_i915_gem_object_ops *ops;
1620
2f633156
BW
1621 /** List of VMAs backed by this object */
1622 struct list_head vma_list;
1623
c1ad11fc
CW
1624 /** Stolen memory for this object, instead of being backed by shmem. */
1625 struct drm_mm_node *stolen;
35c20a60 1626 struct list_head global_list;
673a394b 1627
69dc4987 1628 struct list_head ring_list;
b25cb2f8
BW
1629 /** Used in execbuf to temporarily hold a ref */
1630 struct list_head obj_exec_link;
673a394b
EA
1631
1632 /**
65ce3027
CW
1633 * This is set if the object is on the active lists (has pending
1634 * rendering and so a non-zero seqno), and is not set if it i s on
1635 * inactive (ready to be unbound) list.
673a394b 1636 */
0206e353 1637 unsigned int active:1;
673a394b
EA
1638
1639 /**
1640 * This is set if the object has been written to since last bound
1641 * to the GTT
1642 */
0206e353 1643 unsigned int dirty:1;
778c3544
DV
1644
1645 /**
1646 * Fence register bits (if any) for this object. Will be set
1647 * as needed when mapped into the GTT.
1648 * Protected by dev->struct_mutex.
778c3544 1649 */
4b9de737 1650 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1651
778c3544
DV
1652 /**
1653 * Advice: are the backing pages purgeable?
1654 */
0206e353 1655 unsigned int madv:2;
778c3544 1656
778c3544
DV
1657 /**
1658 * Current tiling mode for the object.
1659 */
0206e353 1660 unsigned int tiling_mode:2;
5d82e3e6
CW
1661 /**
1662 * Whether the tiling parameters for the currently associated fence
1663 * register have changed. Note that for the purposes of tracking
1664 * tiling changes we also treat the unfenced register, the register
1665 * slot that the object occupies whilst it executes a fenced
1666 * command (such as BLT on gen2/3), as a "fence".
1667 */
1668 unsigned int fence_dirty:1;
778c3544 1669
75e9e915
DV
1670 /**
1671 * Is the object at the current location in the gtt mappable and
1672 * fenceable? Used to avoid costly recalculations.
1673 */
0206e353 1674 unsigned int map_and_fenceable:1;
75e9e915 1675
fb7d516a
DV
1676 /**
1677 * Whether the current gtt mapping needs to be mappable (and isn't just
1678 * mappable by accident). Track pin and fault separate for a more
1679 * accurate mappable working set.
1680 */
0206e353
AJ
1681 unsigned int fault_mappable:1;
1682 unsigned int pin_mappable:1;
cc98b413 1683 unsigned int pin_display:1;
fb7d516a 1684
24f3a8cf
AG
1685 /*
1686 * Is the object to be mapped as read-only to the GPU
1687 * Only honoured if hardware has relevant pte bit
1688 */
1689 unsigned long gt_ro:1;
1690
caea7476
CW
1691 /*
1692 * Is the GPU currently using a fence to access this buffer,
1693 */
1694 unsigned int pending_fenced_gpu_access:1;
1695 unsigned int fenced_gpu_access:1;
1696
651d794f 1697 unsigned int cache_level:3;
93dfb40c 1698
7bddb01f 1699 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1700 unsigned int has_global_gtt_mapping:1;
9da3da66 1701 unsigned int has_dma_mapping:1;
7bddb01f 1702
a071fa00
DV
1703 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1704
9da3da66 1705 struct sg_table *pages;
a5570178 1706 int pages_pin_count;
673a394b 1707
1286ff73 1708 /* prime dma-buf support */
9a70cc2a
DA
1709 void *dma_buf_vmapping;
1710 int vmapping_count;
1711
a4872ba6 1712 struct intel_engine_cs *ring;
caea7476 1713
1c293ea3 1714 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1715 uint32_t last_read_seqno;
1716 uint32_t last_write_seqno;
caea7476
CW
1717 /** Breadcrumb of last fenced GPU access to the buffer. */
1718 uint32_t last_fenced_seqno;
673a394b 1719
778c3544 1720 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1721 uint32_t stride;
673a394b 1722
80075d49
DV
1723 /** References from framebuffers, locks out tiling changes. */
1724 unsigned long framebuffer_references;
1725
280b713b 1726 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1727 unsigned long *bit_17;
280b713b 1728
79e53945 1729 /** User space pin count and filp owning the pin */
aa5f8021 1730 unsigned long user_pin_count;
79e53945 1731 struct drm_file *pin_filp;
71acb5eb
DA
1732
1733 /** for phy allocated objects */
00731155 1734 drm_dma_handle_t *phys_handle;
673a394b 1735
5cc9ed4b
CW
1736 union {
1737 struct i915_gem_userptr {
1738 uintptr_t ptr;
1739 unsigned read_only :1;
1740 unsigned workers :4;
1741#define I915_GEM_USERPTR_MAX_WORKERS 15
1742
1743 struct mm_struct *mm;
1744 struct i915_mmu_object *mn;
1745 struct work_struct *work;
1746 } userptr;
1747 };
1748};
62b8b215 1749#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1750
a071fa00
DV
1751void i915_gem_track_fb(struct drm_i915_gem_object *old,
1752 struct drm_i915_gem_object *new,
1753 unsigned frontbuffer_bits);
1754
673a394b
EA
1755/**
1756 * Request queue structure.
1757 *
1758 * The request queue allows us to note sequence numbers that have been emitted
1759 * and may be associated with active buffers to be retired.
1760 *
1761 * By keeping this list, we can avoid having to do questionable
1762 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1763 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1764 */
1765struct drm_i915_gem_request {
852835f3 1766 /** On Which ring this request was generated */
a4872ba6 1767 struct intel_engine_cs *ring;
852835f3 1768
673a394b
EA
1769 /** GEM sequence number associated with this request. */
1770 uint32_t seqno;
1771
7d736f4f
MK
1772 /** Position in the ringbuffer of the start of the request */
1773 u32 head;
1774
1775 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1776 u32 tail;
1777
0e50e96b 1778 /** Context related to this request */
273497e5 1779 struct intel_context *ctx;
0e50e96b 1780
7d736f4f
MK
1781 /** Batch buffer related to this request if any */
1782 struct drm_i915_gem_object *batch_obj;
1783
673a394b
EA
1784 /** Time at which this request was emitted, in jiffies. */
1785 unsigned long emitted_jiffies;
1786
b962442e 1787 /** global list entry for this request */
673a394b 1788 struct list_head list;
b962442e 1789
f787a5f5 1790 struct drm_i915_file_private *file_priv;
b962442e
EA
1791 /** file_priv list entry for this request */
1792 struct list_head client_list;
673a394b
EA
1793};
1794
1795struct drm_i915_file_private {
b29c19b6 1796 struct drm_i915_private *dev_priv;
ab0e7ff9 1797 struct drm_file *file;
b29c19b6 1798
673a394b 1799 struct {
99057c81 1800 spinlock_t lock;
b962442e 1801 struct list_head request_list;
b29c19b6 1802 struct delayed_work idle_work;
673a394b 1803 } mm;
40521054 1804 struct idr context_idr;
e59ec13d 1805
b29c19b6 1806 atomic_t rps_wait_boost;
a4872ba6 1807 struct intel_engine_cs *bsd_ring;
673a394b
EA
1808};
1809
351e3db2
BV
1810/*
1811 * A command that requires special handling by the command parser.
1812 */
1813struct drm_i915_cmd_descriptor {
1814 /*
1815 * Flags describing how the command parser processes the command.
1816 *
1817 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1818 * a length mask if not set
1819 * CMD_DESC_SKIP: The command is allowed but does not follow the
1820 * standard length encoding for the opcode range in
1821 * which it falls
1822 * CMD_DESC_REJECT: The command is never allowed
1823 * CMD_DESC_REGISTER: The command should be checked against the
1824 * register whitelist for the appropriate ring
1825 * CMD_DESC_MASTER: The command is allowed if the submitting process
1826 * is the DRM master
1827 */
1828 u32 flags;
1829#define CMD_DESC_FIXED (1<<0)
1830#define CMD_DESC_SKIP (1<<1)
1831#define CMD_DESC_REJECT (1<<2)
1832#define CMD_DESC_REGISTER (1<<3)
1833#define CMD_DESC_BITMASK (1<<4)
1834#define CMD_DESC_MASTER (1<<5)
1835
1836 /*
1837 * The command's unique identification bits and the bitmask to get them.
1838 * This isn't strictly the opcode field as defined in the spec and may
1839 * also include type, subtype, and/or subop fields.
1840 */
1841 struct {
1842 u32 value;
1843 u32 mask;
1844 } cmd;
1845
1846 /*
1847 * The command's length. The command is either fixed length (i.e. does
1848 * not include a length field) or has a length field mask. The flag
1849 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1850 * a length mask. All command entries in a command table must include
1851 * length information.
1852 */
1853 union {
1854 u32 fixed;
1855 u32 mask;
1856 } length;
1857
1858 /*
1859 * Describes where to find a register address in the command to check
1860 * against the ring's register whitelist. Only valid if flags has the
1861 * CMD_DESC_REGISTER bit set.
1862 */
1863 struct {
1864 u32 offset;
1865 u32 mask;
1866 } reg;
1867
1868#define MAX_CMD_DESC_BITMASKS 3
1869 /*
1870 * Describes command checks where a particular dword is masked and
1871 * compared against an expected value. If the command does not match
1872 * the expected value, the parser rejects it. Only valid if flags has
1873 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1874 * are valid.
d4d48035
BV
1875 *
1876 * If the check specifies a non-zero condition_mask then the parser
1877 * only performs the check when the bits specified by condition_mask
1878 * are non-zero.
351e3db2
BV
1879 */
1880 struct {
1881 u32 offset;
1882 u32 mask;
1883 u32 expected;
d4d48035
BV
1884 u32 condition_offset;
1885 u32 condition_mask;
351e3db2
BV
1886 } bits[MAX_CMD_DESC_BITMASKS];
1887};
1888
1889/*
1890 * A table of commands requiring special handling by the command parser.
1891 *
1892 * Each ring has an array of tables. Each table consists of an array of command
1893 * descriptors, which must be sorted with command opcodes in ascending order.
1894 */
1895struct drm_i915_cmd_table {
1896 const struct drm_i915_cmd_descriptor *table;
1897 int count;
1898};
1899
5c969aa7 1900#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1901
ffbab09b
VS
1902#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1903#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1904#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1905#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1906#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1907#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1908#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1909#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1910#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1911#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1912#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1913#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1914#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1915#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1916#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1917#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1918#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1919#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1920#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1921 (dev)->pdev->device == 0x0152 || \
1922 (dev)->pdev->device == 0x015a)
1923#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1924 (dev)->pdev->device == 0x0106 || \
1925 (dev)->pdev->device == 0x010A)
70a3eb7a 1926#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1927#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1928#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1929#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1930#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1931#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1932 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1933#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1934 (((dev)->pdev->device & 0xf) == 0x2 || \
1935 ((dev)->pdev->device & 0xf) == 0x6 || \
1936 ((dev)->pdev->device & 0xf) == 0xe))
1937#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1938 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1939#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1940#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1941 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
1942/* ULX machines are also considered ULT. */
1943#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1944 (dev)->pdev->device == 0x0A1E)
b833d685 1945#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1946
85436696
JB
1947/*
1948 * The genX designation typically refers to the render engine, so render
1949 * capability related checks should use IS_GEN, while display and other checks
1950 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1951 * chips, etc.).
1952 */
cae5852d
ZN
1953#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1954#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1955#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1956#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1957#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1958#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1959#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1960
73ae478c
BW
1961#define RENDER_RING (1<<RCS)
1962#define BSD_RING (1<<VCS)
1963#define BLT_RING (1<<BCS)
1964#define VEBOX_RING (1<<VECS)
845f74a7 1965#define BSD2_RING (1<<VCS2)
63c42e56 1966#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 1967#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
1968#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1969#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1970#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1971#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1972 to_i915(dev)->ellc_size)
cae5852d
ZN
1973#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1974
254f965c 1975#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
1976#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
1977#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 1978#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1979#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1980
05394f39 1981#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1982#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1983
b45305fc
DV
1984/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1985#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
1986/*
1987 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1988 * even when in MSI mode. This results in spurious interrupt warnings if the
1989 * legacy irq no. is shared with another device. The kernel then disables that
1990 * interrupt source and so prevents the other device from working properly.
1991 */
1992#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1993#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 1994
cae5852d
ZN
1995/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1996 * rows, which changed the alignment requirements and fence programming.
1997 */
1998#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1999 IS_I915GM(dev)))
2000#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2001#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2002#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2003#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2004#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2005
2006#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2007#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2008#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2009
2a114cc1 2010#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2011
dd93be58 2012#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2013#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2014#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2015#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2016 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2017
17a303ec
PZ
2018#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2019#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2020#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2021#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2022#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2023#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2024
2c1792a1 2025#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2026#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2027#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2028#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2029#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2030#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2031
040d2baa
BW
2032/* DPF == dynamic parity feature */
2033#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2034#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2035
c8735b0c
BW
2036#define GT_FREQUENCY_MULTIPLIER 50
2037
05394f39
CW
2038#include "i915_trace.h"
2039
baa70943 2040extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2041extern int i915_max_ioctl;
2042
6a9ee8af
DA
2043extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2044extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2045extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2046extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2047
d330a953
JN
2048/* i915_params.c */
2049struct i915_params {
2050 int modeset;
2051 int panel_ignore_lid;
2052 unsigned int powersave;
2053 int semaphores;
2054 unsigned int lvds_downclock;
2055 int lvds_channel_mode;
2056 int panel_use_ssc;
2057 int vbt_sdvo_panel_type;
2058 int enable_rc6;
2059 int enable_fbc;
d330a953
JN
2060 int enable_ppgtt;
2061 int enable_psr;
2062 unsigned int preliminary_hw_support;
2063 int disable_power_well;
2064 int enable_ips;
e5aa6541 2065 int invert_brightness;
351e3db2 2066 int enable_cmd_parser;
e5aa6541
DL
2067 /* leave bools at the end to not create holes */
2068 bool enable_hangcheck;
2069 bool fastboot;
d330a953
JN
2070 bool prefault_disable;
2071 bool reset;
a0bae57f 2072 bool disable_display;
7a10dfa6 2073 bool disable_vtd_wa;
84c33a64 2074 int use_mmio_flip;
d330a953
JN
2075};
2076extern struct i915_params i915 __read_mostly;
2077
1da177e4 2078 /* i915_dma.c */
d05c617e 2079void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2080extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2081extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2082extern int i915_driver_unload(struct drm_device *);
673a394b 2083extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2084extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2085extern void i915_driver_preclose(struct drm_device *dev,
2086 struct drm_file *file_priv);
673a394b
EA
2087extern void i915_driver_postclose(struct drm_device *dev,
2088 struct drm_file *file_priv);
84b1fd10 2089extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2090#ifdef CONFIG_COMPAT
0d6aa60b
DA
2091extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2092 unsigned long arg);
c43b5634 2093#endif
673a394b 2094extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2095 struct drm_clip_rect *box,
2096 int DR1, int DR4);
8e96d9c4 2097extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2098extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2099extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2100extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2101extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2102extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2103int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2104
073f34d9 2105extern void intel_console_resume(struct work_struct *work);
af6061af 2106
1da177e4 2107/* i915_irq.c */
10cd45b6 2108void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2109__printf(3, 4)
2110void i915_handle_error(struct drm_device *dev, bool wedged,
2111 const char *fmt, ...);
1da177e4 2112
76c3552f
D
2113void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2114 int new_delay);
f71d4af4 2115extern void intel_irq_init(struct drm_device *dev);
20afbda2 2116extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2117
2118extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2119extern void intel_uncore_early_sanitize(struct drm_device *dev,
2120 bool restore_forcewake);
907b28c5 2121extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2122extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2123extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2124extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2125
7c463586 2126void
50227e1c 2127i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2128 u32 status_mask);
7c463586
KP
2129
2130void
50227e1c 2131i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2132 u32 status_mask);
7c463586 2133
f8b79e58
ID
2134void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2135void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2136
673a394b
EA
2137/* i915_gem.c */
2138int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2139 struct drm_file *file_priv);
2140int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2141 struct drm_file *file_priv);
2142int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2143 struct drm_file *file_priv);
2144int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2145 struct drm_file *file_priv);
2146int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2147 struct drm_file *file_priv);
de151cf6
JB
2148int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2149 struct drm_file *file_priv);
673a394b
EA
2150int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2151 struct drm_file *file_priv);
2152int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2153 struct drm_file *file_priv);
2154int i915_gem_execbuffer(struct drm_device *dev, void *data,
2155 struct drm_file *file_priv);
76446cac
JB
2156int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2157 struct drm_file *file_priv);
673a394b
EA
2158int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2159 struct drm_file *file_priv);
2160int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file_priv);
2162int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2163 struct drm_file *file_priv);
199adf40
BW
2164int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file);
2166int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2167 struct drm_file *file);
673a394b
EA
2168int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2169 struct drm_file *file_priv);
3ef94daa
CW
2170int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file_priv);
673a394b
EA
2172int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2173 struct drm_file *file_priv);
2174int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file_priv);
2176int i915_gem_set_tiling(struct drm_device *dev, void *data,
2177 struct drm_file *file_priv);
2178int i915_gem_get_tiling(struct drm_device *dev, void *data,
2179 struct drm_file *file_priv);
5cc9ed4b
CW
2180int i915_gem_init_userptr(struct drm_device *dev);
2181int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file);
5a125c3c
EA
2183int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
23ba4fd0
BW
2185int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file_priv);
673a394b 2187void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2188void *i915_gem_object_alloc(struct drm_device *dev);
2189void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2190void i915_gem_object_init(struct drm_i915_gem_object *obj,
2191 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2192struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2193 size_t size);
7e0d96bc
BW
2194void i915_init_vm(struct drm_i915_private *dev_priv,
2195 struct i915_address_space *vm);
673a394b 2196void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2197void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2198
1ec9e26d
DV
2199#define PIN_MAPPABLE 0x1
2200#define PIN_NONBLOCK 0x2
bf3d149b 2201#define PIN_GLOBAL 0x4
d23db88c
CW
2202#define PIN_OFFSET_BIAS 0x8
2203#define PIN_OFFSET_MASK (~4095)
2021746e 2204int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2205 struct i915_address_space *vm,
2021746e 2206 uint32_t alignment,
d23db88c 2207 uint64_t flags);
07fe0b12 2208int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2209int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2210void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2211void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2212void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2213
4c914c0c
BV
2214int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2215 int *needs_clflush);
2216
37e680a1 2217int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2218static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2219{
67d5a50c
ID
2220 struct sg_page_iter sg_iter;
2221
2222 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2223 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2224
2225 return NULL;
9da3da66 2226}
a5570178
CW
2227static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2228{
2229 BUG_ON(obj->pages == NULL);
2230 obj->pages_pin_count++;
2231}
2232static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2233{
2234 BUG_ON(obj->pages_pin_count == 0);
2235 obj->pages_pin_count--;
2236}
2237
54cf91dc 2238int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2239int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2240 struct intel_engine_cs *to);
e2d05a8b 2241void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2242 struct intel_engine_cs *ring);
ff72145b
DA
2243int i915_gem_dumb_create(struct drm_file *file_priv,
2244 struct drm_device *dev,
2245 struct drm_mode_create_dumb *args);
2246int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2247 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2248/**
2249 * Returns true if seq1 is later than seq2.
2250 */
2251static inline bool
2252i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2253{
2254 return (int32_t)(seq1 - seq2) >= 0;
2255}
2256
fca26bb4
MK
2257int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2258int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2259int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2260int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2261
d8ffa60b
DV
2262bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2263void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2264
8d9fc7fd 2265struct drm_i915_gem_request *
a4872ba6 2266i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2267
b29c19b6 2268bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2269void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2270int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2271 bool interruptible);
84c33a64
SG
2272int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2273
1f83fee0
DV
2274static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2275{
2276 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2277 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2278}
2279
2280static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2281{
2ac0f450
MK
2282 return atomic_read(&error->reset_counter) & I915_WEDGED;
2283}
2284
2285static inline u32 i915_reset_count(struct i915_gpu_error *error)
2286{
2287 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2288}
a71d8d94 2289
88b4aa87
MK
2290static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2291{
2292 return dev_priv->gpu_error.stop_rings == 0 ||
2293 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2294}
2295
2296static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2297{
2298 return dev_priv->gpu_error.stop_rings == 0 ||
2299 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2300}
2301
069efc1d 2302void i915_gem_reset(struct drm_device *dev);
000433b6 2303bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2304int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2305int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2306int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2307int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2308void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2309void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2310int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2311int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2312int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2313 struct drm_file *file,
7d736f4f 2314 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2315 u32 *seqno);
2316#define i915_add_request(ring, seqno) \
854c94a7 2317 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2318int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2319 uint32_t seqno);
de151cf6 2320int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2321int __must_check
2322i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2323 bool write);
2324int __must_check
dabdfe02
CW
2325i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2326int __must_check
2da3b9b9
CW
2327i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2328 u32 alignment,
a4872ba6 2329 struct intel_engine_cs *pipelined);
cc98b413 2330void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2331int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2332 int align);
b29c19b6 2333int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2334void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2335
0fa87796
ID
2336uint32_t
2337i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2338uint32_t
d865110c
ID
2339i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2340 int tiling_mode, bool fenced);
467cffba 2341
e4ffd173
CW
2342int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2343 enum i915_cache_level cache_level);
2344
1286ff73
DV
2345struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2346 struct dma_buf *dma_buf);
2347
2348struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2349 struct drm_gem_object *gem_obj, int flags);
2350
19b2dbde
CW
2351void i915_gem_restore_fences(struct drm_device *dev);
2352
a70a3148
BW
2353unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2354 struct i915_address_space *vm);
2355bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2356bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2357 struct i915_address_space *vm);
2358unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2359 struct i915_address_space *vm);
2360struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2361 struct i915_address_space *vm);
accfef2e
BW
2362struct i915_vma *
2363i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2364 struct i915_address_space *vm);
5c2abbea
BW
2365
2366struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2367static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2368 struct i915_vma *vma;
2369 list_for_each_entry(vma, &obj->vma_list, vma_link)
2370 if (vma->pin_count > 0)
2371 return true;
2372 return false;
2373}
5c2abbea 2374
a70a3148
BW
2375/* Some GGTT VM helpers */
2376#define obj_to_ggtt(obj) \
2377 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2378static inline bool i915_is_ggtt(struct i915_address_space *vm)
2379{
2380 struct i915_address_space *ggtt =
2381 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2382 return vm == ggtt;
2383}
2384
2385static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2386{
2387 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2388}
2389
2390static inline unsigned long
2391i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2392{
2393 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2394}
2395
2396static inline unsigned long
2397i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2398{
2399 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2400}
c37e2204
BW
2401
2402static inline int __must_check
2403i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2404 uint32_t alignment,
1ec9e26d 2405 unsigned flags)
c37e2204 2406{
bf3d149b 2407 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2408}
a70a3148 2409
b287110e
DV
2410static inline int
2411i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2412{
2413 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2414}
2415
2416void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2417
254f965c 2418/* i915_gem_context.c */
0eea67eb 2419#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2420int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2421void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2422void i915_gem_context_reset(struct drm_device *dev);
e422b888 2423int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2424int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2425void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2426int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2427 struct intel_context *to);
2428struct intel_context *
41bde553 2429i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2430void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2431static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2432{
691e6415 2433 kref_get(&ctx->ref);
dce3271b
MK
2434}
2435
273497e5 2436static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2437{
691e6415 2438 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2439}
2440
273497e5 2441static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978
MK
2442{
2443 return c->id == DEFAULT_CONTEXT_ID;
2444}
2445
84624813
BW
2446int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2447 struct drm_file *file);
2448int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2449 struct drm_file *file);
1286ff73 2450
9d0a6fa6 2451/* i915_gem_render_state.c */
a4872ba6 2452int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2453/* i915_gem_evict.c */
2454int __must_check i915_gem_evict_something(struct drm_device *dev,
2455 struct i915_address_space *vm,
2456 int min_size,
2457 unsigned alignment,
2458 unsigned cache_level,
d23db88c
CW
2459 unsigned long start,
2460 unsigned long end,
1ec9e26d 2461 unsigned flags);
679845ed
BW
2462int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2463int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2464
0260c420 2465/* belongs in i915_gem_gtt.h */
d09105c6 2466static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2467{
2468 if (INTEL_INFO(dev)->gen < 6)
2469 intel_gtt_chipset_flush();
2470}
246cbfb5 2471
9797fbfb
CW
2472/* i915_gem_stolen.c */
2473int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2474int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2475void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2476void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2477struct drm_i915_gem_object *
2478i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2479struct drm_i915_gem_object *
2480i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2481 u32 stolen_offset,
2482 u32 gtt_offset,
2483 u32 size);
9797fbfb 2484
673a394b 2485/* i915_gem_tiling.c */
2c1792a1 2486static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2487{
50227e1c 2488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2489
2490 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2491 obj->tiling_mode != I915_TILING_NONE;
2492}
2493
673a394b 2494void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2495void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2496void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2497
2498/* i915_gem_debug.c */
23bc5982
CW
2499#if WATCH_LISTS
2500int i915_verify_lists(struct drm_device *dev);
673a394b 2501#else
23bc5982 2502#define i915_verify_lists(dev) 0
673a394b 2503#endif
1da177e4 2504
2017263e 2505/* i915_debugfs.c */
27c202ad
BG
2506int i915_debugfs_init(struct drm_minor *minor);
2507void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2508#ifdef CONFIG_DEBUG_FS
07144428
DL
2509void intel_display_crc_init(struct drm_device *dev);
2510#else
f8c168fa 2511static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2512#endif
84734a04
MK
2513
2514/* i915_gpu_error.c */
edc3d884
MK
2515__printf(2, 3)
2516void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2517int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2518 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2519int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2520 size_t count, loff_t pos);
2521static inline void i915_error_state_buf_release(
2522 struct drm_i915_error_state_buf *eb)
2523{
2524 kfree(eb->buf);
2525}
58174462
MK
2526void i915_capture_error_state(struct drm_device *dev, bool wedge,
2527 const char *error_msg);
84734a04
MK
2528void i915_error_state_get(struct drm_device *dev,
2529 struct i915_error_state_file_priv *error_priv);
2530void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2531void i915_destroy_error_state(struct drm_device *dev);
2532
2533void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2534const char *i915_cache_level_str(int type);
2017263e 2535
351e3db2 2536/* i915_cmd_parser.c */
d728c8ef 2537int i915_cmd_parser_get_version(void);
a4872ba6
OM
2538int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2539void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2540bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2541int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2542 struct drm_i915_gem_object *batch_obj,
2543 u32 batch_start_offset,
2544 bool is_master);
2545
317c35d1
JB
2546/* i915_suspend.c */
2547extern int i915_save_state(struct drm_device *dev);
2548extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2549
d8157a36
DV
2550/* i915_ums.c */
2551void i915_save_display_reg(struct drm_device *dev);
2552void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2553
0136db58
BW
2554/* i915_sysfs.c */
2555void i915_setup_sysfs(struct drm_device *dev_priv);
2556void i915_teardown_sysfs(struct drm_device *dev_priv);
2557
f899fc64
CW
2558/* intel_i2c.c */
2559extern int intel_setup_gmbus(struct drm_device *dev);
2560extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2561static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2562{
2ed06c93 2563 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2564}
2565
2566extern struct i2c_adapter *intel_gmbus_get_adapter(
2567 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2568extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2569extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2570static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2571{
2572 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2573}
f899fc64
CW
2574extern void intel_i2c_reset(struct drm_device *dev);
2575
3b617967 2576/* intel_opregion.c */
9c4b0a68 2577struct intel_encoder;
44834a67 2578#ifdef CONFIG_ACPI
27d50c82 2579extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2580extern void intel_opregion_init(struct drm_device *dev);
2581extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2582extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2583extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2584 bool enable);
ecbc5cf3
JN
2585extern int intel_opregion_notify_adapter(struct drm_device *dev,
2586 pci_power_t state);
65e082c9 2587#else
27d50c82 2588static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2589static inline void intel_opregion_init(struct drm_device *dev) { return; }
2590static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2591static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2592static inline int
2593intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2594{
2595 return 0;
2596}
ecbc5cf3
JN
2597static inline int
2598intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2599{
2600 return 0;
2601}
65e082c9 2602#endif
8ee1c3db 2603
723bfd70
JB
2604/* intel_acpi.c */
2605#ifdef CONFIG_ACPI
2606extern void intel_register_dsm_handler(void);
2607extern void intel_unregister_dsm_handler(void);
2608#else
2609static inline void intel_register_dsm_handler(void) { return; }
2610static inline void intel_unregister_dsm_handler(void) { return; }
2611#endif /* CONFIG_ACPI */
2612
79e53945 2613/* modesetting */
f817586c 2614extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2615extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2616extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2617extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2618extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2619extern void intel_connector_unregister(struct intel_connector *);
28d52043 2620extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2621extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2622 bool force_restore);
44cec740 2623extern void i915_redisable_vga(struct drm_device *dev);
04098753 2624extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2625extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2626extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2627extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2628extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2629extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2630extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2631extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2632extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2633extern void intel_detect_pch(struct drm_device *dev);
2634extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2635extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2636
2911a35b 2637extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2638int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file);
b6359918
MK
2640int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file);
575155a9 2642
84c33a64
SG
2643void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2644
6ef3d427
CW
2645/* overlay */
2646extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2647extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2648 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2649
2650extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2651extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2652 struct drm_device *dev,
2653 struct intel_display_error_state *error);
6ef3d427 2654
b7287d80
BW
2655/* On SNB platform, before reading ring registers forcewake bit
2656 * must be set to prevent GT core from power down and stale values being
2657 * returned.
2658 */
c8d9a590
D
2659void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2660void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2661void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2662
42c0526c
BW
2663int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2664int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2665
2666/* intel_sideband.c */
64936258
JN
2667u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2668void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2669u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2670u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2671void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2672u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2673void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2674u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2675void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2676u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2677void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2678u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2679void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2680u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2681void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2682u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2683 enum intel_sbi_destination destination);
2684void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2685 enum intel_sbi_destination destination);
e9fe51c6
SK
2686u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2687void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2688
2ec3815f
VS
2689int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2690int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2691
c8d9a590
D
2692#define FORCEWAKE_RENDER (1 << 0)
2693#define FORCEWAKE_MEDIA (1 << 1)
2694#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2695
2696
0b274481
BW
2697#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2698#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2699
2700#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2701#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2702#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2703#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2704
2705#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2706#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2707#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2708#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2709
698b3135
CW
2710/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2711 * will be implemented using 2 32-bit writes in an arbitrary order with
2712 * an arbitrary delay between them. This can cause the hardware to
2713 * act upon the intermediate value, possibly leading to corruption and
2714 * machine death. You have been warned.
2715 */
0b274481
BW
2716#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2717#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2718
50877445
CW
2719#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2720 u32 upper = I915_READ(upper_reg); \
2721 u32 lower = I915_READ(lower_reg); \
2722 u32 tmp = I915_READ(upper_reg); \
2723 if (upper != tmp) { \
2724 upper = tmp; \
2725 lower = I915_READ(lower_reg); \
2726 WARN_ON(I915_READ(upper_reg) != upper); \
2727 } \
2728 (u64)upper << 32 | lower; })
2729
cae5852d
ZN
2730#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2731#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2732
55bc60db
VS
2733/* "Broadcast RGB" property */
2734#define INTEL_BROADCAST_RGB_AUTO 0
2735#define INTEL_BROADCAST_RGB_FULL 1
2736#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2737
766aa1c4
VS
2738static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2739{
2740 if (HAS_PCH_SPLIT(dev))
2741 return CPU_VGACNTRL;
2742 else if (IS_VALLEYVIEW(dev))
2743 return VLV_VGACNTRL;
2744 else
2745 return VGACNTRL;
2746}
2747
2bb4629a
VS
2748static inline void __user *to_user_ptr(u64 address)
2749{
2750 return (void __user *)(uintptr_t)address;
2751}
2752
df97729f
ID
2753static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2754{
2755 unsigned long j = msecs_to_jiffies(m);
2756
2757 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2758}
2759
2760static inline unsigned long
2761timespec_to_jiffies_timeout(const struct timespec *value)
2762{
2763 unsigned long j = timespec_to_jiffies(value);
2764
2765 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2766}
2767
dce56b3c
PZ
2768/*
2769 * If you need to wait X milliseconds between events A and B, but event B
2770 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2771 * when event A happened, then just before event B you call this function and
2772 * pass the timestamp as the first argument, and X as the second argument.
2773 */
2774static inline void
2775wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2776{
ec5e0cfb 2777 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2778
2779 /*
2780 * Don't re-read the value of "jiffies" every time since it may change
2781 * behind our back and break the math.
2782 */
2783 tmp_jiffies = jiffies;
2784 target_jiffies = timestamp_jiffies +
2785 msecs_to_jiffies_timeout(to_wait_ms);
2786
2787 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2788 remaining_jiffies = target_jiffies - tmp_jiffies;
2789 while (remaining_jiffies)
2790 remaining_jiffies =
2791 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2792 }
2793}
2794
1da177e4 2795#endif