]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Demote the DRRS messages to debug messages
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
72b79c9b 56#define DRIVER_DATE "20140725"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
6c2b7c12
DV
174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
53f5e3ca
JB
178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
b04c5bd6
BF
182#define for_each_power_domain(domain, mask) \
183 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
184 if ((1 << (domain)) & (mask))
185
e7b903d2 186struct drm_i915_private;
5cc9ed4b 187struct i915_mmu_object;
e7b903d2 188
46edb027
DV
189enum intel_dpll_id {
190 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
191 /* real shared dpll ids must be >= 0 */
9cd86933
DV
192 DPLL_ID_PCH_PLL_A = 0,
193 DPLL_ID_PCH_PLL_B = 1,
194 DPLL_ID_WRPLL1 = 0,
195 DPLL_ID_WRPLL2 = 1,
46edb027
DV
196};
197#define I915_NUM_PLLS 2
198
5358901f 199struct intel_dpll_hw_state {
dcfc3552 200 /* i9xx, pch plls */
66e985c0 201 uint32_t dpll;
8bcc2795 202 uint32_t dpll_md;
66e985c0
DV
203 uint32_t fp0;
204 uint32_t fp1;
dcfc3552
DL
205
206 /* hsw, bdw */
d452c5b6 207 uint32_t wrpll;
5358901f
DV
208};
209
e72f9fbf 210struct intel_shared_dpll {
ee7b9f93
JB
211 int refcount; /* count of number of CRTCs sharing this PLL */
212 int active; /* count of number of active CRTCs (i.e. DPMS on) */
213 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
214 const char *name;
215 /* should match the index in the dev_priv->shared_dplls array */
216 enum intel_dpll_id id;
5358901f 217 struct intel_dpll_hw_state hw_state;
96f6128c
DV
218 /* The mode_set hook is optional and should be used together with the
219 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
220 void (*mode_set)(struct drm_i915_private *dev_priv,
221 struct intel_shared_dpll *pll);
e7b903d2
DV
222 void (*enable)(struct drm_i915_private *dev_priv,
223 struct intel_shared_dpll *pll);
224 void (*disable)(struct drm_i915_private *dev_priv,
225 struct intel_shared_dpll *pll);
5358901f
DV
226 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll,
228 struct intel_dpll_hw_state *hw_state);
ee7b9f93 229};
ee7b9f93 230
e69d0bc1
DV
231/* Used by dp and fdi links */
232struct intel_link_m_n {
233 uint32_t tu;
234 uint32_t gmch_m;
235 uint32_t gmch_n;
236 uint32_t link_m;
237 uint32_t link_n;
238};
239
240void intel_link_compute_m_n(int bpp, int nlanes,
241 int pixel_clock, int link_clock,
242 struct intel_link_m_n *m_n);
243
1da177e4
LT
244/* Interface history:
245 *
246 * 1.1: Original.
0d6aa60b
DA
247 * 1.2: Add Power Management
248 * 1.3: Add vblank support
de227f5f 249 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 250 * 1.5: Add vblank pipe configuration
2228ed67
MD
251 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
252 * - Support vertical blank on secondary display pipe
1da177e4
LT
253 */
254#define DRIVER_MAJOR 1
2228ed67 255#define DRIVER_MINOR 6
1da177e4
LT
256#define DRIVER_PATCHLEVEL 0
257
23bc5982 258#define WATCH_LISTS 0
42d6ab48 259#define WATCH_GTT 0
673a394b 260
0a3e67a4
JB
261struct opregion_header;
262struct opregion_acpi;
263struct opregion_swsci;
264struct opregion_asle;
265
8ee1c3db 266struct intel_opregion {
5bc4418b
BW
267 struct opregion_header __iomem *header;
268 struct opregion_acpi __iomem *acpi;
269 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
270 u32 swsci_gbda_sub_functions;
271 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
272 struct opregion_asle __iomem *asle;
273 void __iomem *vbt;
01fe9dbd 274 u32 __iomem *lid_state;
91a60f20 275 struct work_struct asle_work;
8ee1c3db 276};
44834a67 277#define OPREGION_SIZE (8*1024)
8ee1c3db 278
6ef3d427
CW
279struct intel_overlay;
280struct intel_overlay_error_state;
281
7c1c2871
DA
282struct drm_i915_master_private {
283 drm_local_map_t *sarea;
284 struct _drm_i915_sarea *sarea_priv;
285};
de151cf6 286#define I915_FENCE_REG_NONE -1
42b5aeab
VS
287#define I915_MAX_NUM_FENCES 32
288/* 32 fences + sign bit for FENCE_REG_NONE */
289#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
290
291struct drm_i915_fence_reg {
007cc8ac 292 struct list_head lru_list;
caea7476 293 struct drm_i915_gem_object *obj;
1690e1eb 294 int pin_count;
de151cf6 295};
7c1c2871 296
9b9d172d 297struct sdvo_device_mapping {
e957d772 298 u8 initialized;
9b9d172d 299 u8 dvo_port;
300 u8 slave_addr;
301 u8 dvo_wiring;
e957d772 302 u8 i2c_pin;
b1083333 303 u8 ddc_pin;
9b9d172d 304};
305
c4a1d9e4
CW
306struct intel_display_error_state;
307
63eeaf38 308struct drm_i915_error_state {
742cbee8 309 struct kref ref;
585b0288
BW
310 struct timeval time;
311
cb383002 312 char error_msg[128];
48b031e3 313 u32 reset_count;
62d5d69b 314 u32 suspend_count;
cb383002 315
585b0288 316 /* Generic register state */
63eeaf38
JB
317 u32 eir;
318 u32 pgtbl_er;
be998e2e 319 u32 ier;
885ea5a8 320 u32 gtier[4];
b9a3906b 321 u32 ccid;
0f3b6849
CW
322 u32 derrmr;
323 u32 forcewake;
585b0288
BW
324 u32 error; /* gen6+ */
325 u32 err_int; /* gen7 */
326 u32 done_reg;
91ec5d11
BW
327 u32 gac_eco;
328 u32 gam_ecochk;
329 u32 gab_ctl;
330 u32 gfx_mode;
585b0288 331 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
332 u64 fence[I915_MAX_NUM_FENCES];
333 struct intel_overlay_error_state *overlay;
334 struct intel_display_error_state *display;
0ca36d78 335 struct drm_i915_error_object *semaphore_obj;
585b0288 336
52d39a21 337 struct drm_i915_error_ring {
372fbb8e 338 bool valid;
362b8af7
BW
339 /* Software tracked state */
340 bool waiting;
341 int hangcheck_score;
342 enum intel_ring_hangcheck_action hangcheck_action;
343 int num_requests;
344
345 /* our own tracking of ring head and tail */
346 u32 cpu_ring_head;
347 u32 cpu_ring_tail;
348
349 u32 semaphore_seqno[I915_NUM_RINGS - 1];
350
351 /* Register state */
352 u32 tail;
353 u32 head;
354 u32 ctl;
355 u32 hws;
356 u32 ipeir;
357 u32 ipehr;
358 u32 instdone;
362b8af7
BW
359 u32 bbstate;
360 u32 instpm;
361 u32 instps;
362 u32 seqno;
363 u64 bbaddr;
50877445 364 u64 acthd;
362b8af7 365 u32 fault_reg;
13ffadd1 366 u64 faddr;
362b8af7
BW
367 u32 rc_psmi; /* sleep state */
368 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
369
52d39a21
CW
370 struct drm_i915_error_object {
371 int page_count;
372 u32 gtt_offset;
373 u32 *pages[0];
ab0e7ff9 374 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 375
52d39a21
CW
376 struct drm_i915_error_request {
377 long jiffies;
378 u32 seqno;
ee4f42b1 379 u32 tail;
52d39a21 380 } *requests;
6c7a01ec
BW
381
382 struct {
383 u32 gfx_mode;
384 union {
385 u64 pdp[4];
386 u32 pp_dir_base;
387 };
388 } vm_info;
ab0e7ff9
CW
389
390 pid_t pid;
391 char comm[TASK_COMM_LEN];
52d39a21 392 } ring[I915_NUM_RINGS];
9df30794 393 struct drm_i915_error_buffer {
a779e5ab 394 u32 size;
9df30794 395 u32 name;
0201f1ec 396 u32 rseqno, wseqno;
9df30794
CW
397 u32 gtt_offset;
398 u32 read_domains;
399 u32 write_domain;
4b9de737 400 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
401 s32 pinned:2;
402 u32 tiling:2;
403 u32 dirty:1;
404 u32 purgeable:1;
5cc9ed4b 405 u32 userptr:1;
5d1333fc 406 s32 ring:4;
f56383cb 407 u32 cache_level:3;
95f5301d 408 } **active_bo, **pinned_bo;
6c7a01ec 409
95f5301d 410 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
411};
412
7bd688cd 413struct intel_connector;
b8cecdf5 414struct intel_crtc_config;
46f297fb 415struct intel_plane_config;
0e8ffe1b 416struct intel_crtc;
ee9300bb
DV
417struct intel_limit;
418struct dpll;
b8cecdf5 419
e70236a8 420struct drm_i915_display_funcs {
ee5382ae 421 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 422 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
423 void (*disable_fbc)(struct drm_device *dev);
424 int (*get_display_clock_speed)(struct drm_device *dev);
425 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
426 /**
427 * find_dpll() - Find the best values for the PLL
428 * @limit: limits for the PLL
429 * @crtc: current CRTC
430 * @target: target frequency in kHz
431 * @refclk: reference clock frequency in kHz
432 * @match_clock: if provided, @best_clock P divider must
433 * match the P divider from @match_clock
434 * used for LVDS downclocking
435 * @best_clock: best PLL values found
436 *
437 * Returns true on success, false on failure.
438 */
439 bool (*find_dpll)(const struct intel_limit *limit,
440 struct drm_crtc *crtc,
441 int target, int refclk,
442 struct dpll *match_clock,
443 struct dpll *best_clock);
46ba614c 444 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
445 void (*update_sprite_wm)(struct drm_plane *plane,
446 struct drm_crtc *crtc,
ed57cb8a
DL
447 uint32_t sprite_width, uint32_t sprite_height,
448 int pixel_size, bool enable, bool scaled);
47fab737 449 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
450 /* Returns the active state of the crtc, and if the crtc is active,
451 * fills out the pipe-config with the hw state. */
452 bool (*get_pipe_config)(struct intel_crtc *,
453 struct intel_crtc_config *);
46f297fb
JB
454 void (*get_plane_config)(struct intel_crtc *,
455 struct intel_plane_config *);
f564048e 456 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
457 int x, int y,
458 struct drm_framebuffer *old_fb);
76e5a89c
DV
459 void (*crtc_enable)(struct drm_crtc *crtc);
460 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 461 void (*off)(struct drm_crtc *crtc);
e0dac65e 462 void (*write_eld)(struct drm_connector *connector,
34427052
JN
463 struct drm_crtc *crtc,
464 struct drm_display_mode *mode);
674cf967 465 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 466 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
467 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
468 struct drm_framebuffer *fb,
ed8d1975 469 struct drm_i915_gem_object *obj,
a4872ba6 470 struct intel_engine_cs *ring,
ed8d1975 471 uint32_t flags);
29b9bde6
DV
472 void (*update_primary_plane)(struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
474 int x, int y);
20afbda2 475 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
476 /* clock updates for mode set */
477 /* cursor updates */
478 /* render clock increase/decrease */
479 /* display clock increase/decrease */
480 /* pll clock increase/decrease */
7bd688cd
JN
481
482 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
483 uint32_t (*get_backlight)(struct intel_connector *connector);
484 void (*set_backlight)(struct intel_connector *connector,
485 uint32_t level);
486 void (*disable_backlight)(struct intel_connector *connector);
487 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
488};
489
907b28c5 490struct intel_uncore_funcs {
c8d9a590
D
491 void (*force_wake_get)(struct drm_i915_private *dev_priv,
492 int fw_engine);
493 void (*force_wake_put)(struct drm_i915_private *dev_priv,
494 int fw_engine);
0b274481
BW
495
496 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
497 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
498 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
499 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500
501 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
502 uint8_t val, bool trace);
503 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
504 uint16_t val, bool trace);
505 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
506 uint32_t val, bool trace);
507 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
508 uint64_t val, bool trace);
990bbdad
CW
509};
510
907b28c5
CW
511struct intel_uncore {
512 spinlock_t lock; /** lock is also taken in irq contexts. */
513
514 struct intel_uncore_funcs funcs;
515
516 unsigned fifo_count;
517 unsigned forcewake_count;
aec347ab 518
940aece4
D
519 unsigned fw_rendercount;
520 unsigned fw_mediacount;
521
8232644c 522 struct timer_list force_wake_timer;
907b28c5
CW
523};
524
79fc46df
DL
525#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
526 func(is_mobile) sep \
527 func(is_i85x) sep \
528 func(is_i915g) sep \
529 func(is_i945gm) sep \
530 func(is_g33) sep \
531 func(need_gfx_hws) sep \
532 func(is_g4x) sep \
533 func(is_pineview) sep \
534 func(is_broadwater) sep \
535 func(is_crestline) sep \
536 func(is_ivybridge) sep \
537 func(is_valleyview) sep \
538 func(is_haswell) sep \
b833d685 539 func(is_preliminary) sep \
79fc46df
DL
540 func(has_fbc) sep \
541 func(has_pipe_cxsr) sep \
542 func(has_hotplug) sep \
543 func(cursor_needs_physical) sep \
544 func(has_overlay) sep \
545 func(overlay_needs_physical) sep \
546 func(supports_tv) sep \
dd93be58 547 func(has_llc) sep \
30568c45
DL
548 func(has_ddi) sep \
549 func(has_fpga_dbg)
c96ea64e 550
a587f779
DL
551#define DEFINE_FLAG(name) u8 name:1
552#define SEP_SEMICOLON ;
c96ea64e 553
cfdf1fa2 554struct intel_device_info {
10fce67a 555 u32 display_mmio_offset;
7eb552ae 556 u8 num_pipes:3;
d615a166 557 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 558 u8 gen;
73ae478c 559 u8 ring_mask; /* Rings supported by the HW */
a587f779 560 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
561 /* Register offsets for the various display pipes and transcoders */
562 int pipe_offsets[I915_MAX_TRANSCODERS];
563 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 564 int palette_offsets[I915_MAX_PIPES];
5efb3e28 565 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
566};
567
a587f779
DL
568#undef DEFINE_FLAG
569#undef SEP_SEMICOLON
570
7faf1ab2
DV
571enum i915_cache_level {
572 I915_CACHE_NONE = 0,
350ec881
CW
573 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
574 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
575 caches, eg sampler/render caches, and the
576 large Last-Level-Cache. LLC is coherent with
577 the CPU, but L3 is only visible to the GPU. */
651d794f 578 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
579};
580
e59ec13d
MK
581struct i915_ctx_hang_stats {
582 /* This context had batch pending when hang was declared */
583 unsigned batch_pending;
584
585 /* This context had batch active when hang was declared */
586 unsigned batch_active;
be62acb4
MK
587
588 /* Time when this context was last blamed for a GPU reset */
589 unsigned long guilty_ts;
590
591 /* This context is banned to submit more work */
592 bool banned;
e59ec13d 593};
40521054
BW
594
595/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 596#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
597/**
598 * struct intel_context - as the name implies, represents a context.
599 * @ref: reference count.
600 * @user_handle: userspace tracking identity for this context.
601 * @remap_slice: l3 row remapping information.
602 * @file_priv: filp associated with this context (NULL for global default
603 * context).
604 * @hang_stats: information about the role of this context in possible GPU
605 * hangs.
606 * @vm: virtual memory space used by this context.
607 * @legacy_hw_ctx: render context backing object and whether it is correctly
608 * initialized (legacy ring submission mechanism only).
609 * @link: link in the global list of contexts.
610 *
611 * Contexts are memory images used by the hardware to store copies of their
612 * internal state.
613 */
273497e5 614struct intel_context {
dce3271b 615 struct kref ref;
821d66dd 616 int user_handle;
3ccfd19d 617 uint8_t remap_slice;
40521054 618 struct drm_i915_file_private *file_priv;
e59ec13d 619 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 620 struct i915_address_space *vm;
a33afea5 621
ea0c76f8
OM
622 struct {
623 struct drm_i915_gem_object *rcs_state;
624 bool initialized;
625 } legacy_hw_ctx;
626
a33afea5 627 struct list_head link;
40521054
BW
628};
629
5c3fe8b0
BW
630struct i915_fbc {
631 unsigned long size;
5e59f717 632 unsigned threshold;
5c3fe8b0
BW
633 unsigned int fb_id;
634 enum plane plane;
635 int y;
636
c4213885 637 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
638 struct drm_mm_node *compressed_llb;
639
da46f936
RV
640 bool false_color;
641
5c3fe8b0
BW
642 struct intel_fbc_work {
643 struct delayed_work work;
644 struct drm_crtc *crtc;
645 struct drm_framebuffer *fb;
5c3fe8b0
BW
646 } *fbc_work;
647
29ebf90f
CW
648 enum no_fbc_reason {
649 FBC_OK, /* FBC is enabled */
650 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
651 FBC_NO_OUTPUT, /* no outputs enabled to compress */
652 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
653 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
654 FBC_MODE_TOO_LARGE, /* mode too large for compression */
655 FBC_BAD_PLANE, /* fbc not supported on plane */
656 FBC_NOT_TILED, /* buffer not tiled */
657 FBC_MULTIPLE_PIPES, /* more than one pipe active */
658 FBC_MODULE_PARAM,
659 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
660 } no_fbc_reason;
b5e50c3f
JB
661};
662
439d7ac0
PB
663struct i915_drrs {
664 struct intel_connector *connector;
665};
666
2807cf69 667struct intel_dp;
a031d709 668struct i915_psr {
f0355c4a 669 struct mutex lock;
a031d709
RV
670 bool sink_support;
671 bool source_ok;
2807cf69 672 struct intel_dp *enabled;
7c8f8a70
RV
673 bool active;
674 struct delayed_work work;
9ca15301 675 unsigned busy_frontbuffer_bits;
3f51e471 676};
5c3fe8b0 677
3bad0781 678enum intel_pch {
f0350830 679 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
680 PCH_IBX, /* Ibexpeak PCH */
681 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 682 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 683 PCH_NOP,
3bad0781
ZW
684};
685
988d6ee8
PZ
686enum intel_sbi_destination {
687 SBI_ICLK,
688 SBI_MPHY,
689};
690
b690e96c 691#define QUIRK_PIPEA_FORCE (1<<0)
435793df 692#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 693#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 694#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b690e96c 695
8be48d92 696struct intel_fbdev;
1630fe75 697struct intel_fbc_work;
38651674 698
c2b9152f
DV
699struct intel_gmbus {
700 struct i2c_adapter adapter;
f2ce9faf 701 u32 force_bit;
c2b9152f 702 u32 reg0;
36c785f0 703 u32 gpio_reg;
c167a6fc 704 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
705 struct drm_i915_private *dev_priv;
706};
707
f4c956ad 708struct i915_suspend_saved_registers {
ba8bbcf6
JB
709 u8 saveLBB;
710 u32 saveDSPACNTR;
711 u32 saveDSPBCNTR;
e948e994 712 u32 saveDSPARB;
ba8bbcf6
JB
713 u32 savePIPEACONF;
714 u32 savePIPEBCONF;
715 u32 savePIPEASRC;
716 u32 savePIPEBSRC;
717 u32 saveFPA0;
718 u32 saveFPA1;
719 u32 saveDPLL_A;
720 u32 saveDPLL_A_MD;
721 u32 saveHTOTAL_A;
722 u32 saveHBLANK_A;
723 u32 saveHSYNC_A;
724 u32 saveVTOTAL_A;
725 u32 saveVBLANK_A;
726 u32 saveVSYNC_A;
727 u32 saveBCLRPAT_A;
5586c8bc 728 u32 saveTRANSACONF;
42048781
ZW
729 u32 saveTRANS_HTOTAL_A;
730 u32 saveTRANS_HBLANK_A;
731 u32 saveTRANS_HSYNC_A;
732 u32 saveTRANS_VTOTAL_A;
733 u32 saveTRANS_VBLANK_A;
734 u32 saveTRANS_VSYNC_A;
0da3ea12 735 u32 savePIPEASTAT;
ba8bbcf6
JB
736 u32 saveDSPASTRIDE;
737 u32 saveDSPASIZE;
738 u32 saveDSPAPOS;
585fb111 739 u32 saveDSPAADDR;
ba8bbcf6
JB
740 u32 saveDSPASURF;
741 u32 saveDSPATILEOFF;
742 u32 savePFIT_PGM_RATIOS;
0eb96d6e 743 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
744 u32 saveBLC_PWM_CTL;
745 u32 saveBLC_PWM_CTL2;
07bf139b 746 u32 saveBLC_HIST_CTL_B;
42048781
ZW
747 u32 saveBLC_CPU_PWM_CTL;
748 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
749 u32 saveFPB0;
750 u32 saveFPB1;
751 u32 saveDPLL_B;
752 u32 saveDPLL_B_MD;
753 u32 saveHTOTAL_B;
754 u32 saveHBLANK_B;
755 u32 saveHSYNC_B;
756 u32 saveVTOTAL_B;
757 u32 saveVBLANK_B;
758 u32 saveVSYNC_B;
759 u32 saveBCLRPAT_B;
5586c8bc 760 u32 saveTRANSBCONF;
42048781
ZW
761 u32 saveTRANS_HTOTAL_B;
762 u32 saveTRANS_HBLANK_B;
763 u32 saveTRANS_HSYNC_B;
764 u32 saveTRANS_VTOTAL_B;
765 u32 saveTRANS_VBLANK_B;
766 u32 saveTRANS_VSYNC_B;
0da3ea12 767 u32 savePIPEBSTAT;
ba8bbcf6
JB
768 u32 saveDSPBSTRIDE;
769 u32 saveDSPBSIZE;
770 u32 saveDSPBPOS;
585fb111 771 u32 saveDSPBADDR;
ba8bbcf6
JB
772 u32 saveDSPBSURF;
773 u32 saveDSPBTILEOFF;
585fb111
JB
774 u32 saveVGA0;
775 u32 saveVGA1;
776 u32 saveVGA_PD;
ba8bbcf6
JB
777 u32 saveVGACNTRL;
778 u32 saveADPA;
779 u32 saveLVDS;
585fb111
JB
780 u32 savePP_ON_DELAYS;
781 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
782 u32 saveDVOA;
783 u32 saveDVOB;
784 u32 saveDVOC;
785 u32 savePP_ON;
786 u32 savePP_OFF;
787 u32 savePP_CONTROL;
585fb111 788 u32 savePP_DIVISOR;
ba8bbcf6
JB
789 u32 savePFIT_CONTROL;
790 u32 save_palette_a[256];
791 u32 save_palette_b[256];
ba8bbcf6 792 u32 saveFBC_CONTROL;
0da3ea12
JB
793 u32 saveIER;
794 u32 saveIIR;
795 u32 saveIMR;
42048781
ZW
796 u32 saveDEIER;
797 u32 saveDEIMR;
798 u32 saveGTIER;
799 u32 saveGTIMR;
800 u32 saveFDI_RXA_IMR;
801 u32 saveFDI_RXB_IMR;
1f84e550 802 u32 saveCACHE_MODE_0;
1f84e550 803 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
804 u32 saveSWF0[16];
805 u32 saveSWF1[16];
806 u32 saveSWF2[3];
807 u8 saveMSR;
808 u8 saveSR[8];
123f794f 809 u8 saveGR[25];
ba8bbcf6 810 u8 saveAR_INDEX;
a59e122a 811 u8 saveAR[21];
ba8bbcf6 812 u8 saveDACMASK;
a59e122a 813 u8 saveCR[37];
4b9de737 814 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
815 u32 saveCURACNTR;
816 u32 saveCURAPOS;
817 u32 saveCURABASE;
818 u32 saveCURBCNTR;
819 u32 saveCURBPOS;
820 u32 saveCURBBASE;
821 u32 saveCURSIZE;
a4fc5ed6
KP
822 u32 saveDP_B;
823 u32 saveDP_C;
824 u32 saveDP_D;
825 u32 savePIPEA_GMCH_DATA_M;
826 u32 savePIPEB_GMCH_DATA_M;
827 u32 savePIPEA_GMCH_DATA_N;
828 u32 savePIPEB_GMCH_DATA_N;
829 u32 savePIPEA_DP_LINK_M;
830 u32 savePIPEB_DP_LINK_M;
831 u32 savePIPEA_DP_LINK_N;
832 u32 savePIPEB_DP_LINK_N;
42048781
ZW
833 u32 saveFDI_RXA_CTL;
834 u32 saveFDI_TXA_CTL;
835 u32 saveFDI_RXB_CTL;
836 u32 saveFDI_TXB_CTL;
837 u32 savePFA_CTL_1;
838 u32 savePFB_CTL_1;
839 u32 savePFA_WIN_SZ;
840 u32 savePFB_WIN_SZ;
841 u32 savePFA_WIN_POS;
842 u32 savePFB_WIN_POS;
5586c8bc
ZW
843 u32 savePCH_DREF_CONTROL;
844 u32 saveDISP_ARB_CTL;
845 u32 savePIPEA_DATA_M1;
846 u32 savePIPEA_DATA_N1;
847 u32 savePIPEA_LINK_M1;
848 u32 savePIPEA_LINK_N1;
849 u32 savePIPEB_DATA_M1;
850 u32 savePIPEB_DATA_N1;
851 u32 savePIPEB_LINK_M1;
852 u32 savePIPEB_LINK_N1;
b5b72e89 853 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 854 u32 savePCH_PORT_HOTPLUG;
f4c956ad 855};
c85aa885 856
ddeea5b0
ID
857struct vlv_s0ix_state {
858 /* GAM */
859 u32 wr_watermark;
860 u32 gfx_prio_ctrl;
861 u32 arb_mode;
862 u32 gfx_pend_tlb0;
863 u32 gfx_pend_tlb1;
864 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
865 u32 media_max_req_count;
866 u32 gfx_max_req_count;
867 u32 render_hwsp;
868 u32 ecochk;
869 u32 bsd_hwsp;
870 u32 blt_hwsp;
871 u32 tlb_rd_addr;
872
873 /* MBC */
874 u32 g3dctl;
875 u32 gsckgctl;
876 u32 mbctl;
877
878 /* GCP */
879 u32 ucgctl1;
880 u32 ucgctl3;
881 u32 rcgctl1;
882 u32 rcgctl2;
883 u32 rstctl;
884 u32 misccpctl;
885
886 /* GPM */
887 u32 gfxpause;
888 u32 rpdeuhwtc;
889 u32 rpdeuc;
890 u32 ecobus;
891 u32 pwrdwnupctl;
892 u32 rp_down_timeout;
893 u32 rp_deucsw;
894 u32 rcubmabdtmr;
895 u32 rcedata;
896 u32 spare2gh;
897
898 /* Display 1 CZ domain */
899 u32 gt_imr;
900 u32 gt_ier;
901 u32 pm_imr;
902 u32 pm_ier;
903 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
904
905 /* GT SA CZ domain */
906 u32 tilectl;
907 u32 gt_fifoctl;
908 u32 gtlc_wake_ctrl;
909 u32 gtlc_survive;
910 u32 pmwgicz;
911
912 /* Display 2 CZ domain */
913 u32 gu_ctl0;
914 u32 gu_ctl1;
915 u32 clock_gate_dis2;
916};
917
bf225f20
CW
918struct intel_rps_ei {
919 u32 cz_clock;
920 u32 render_c0;
921 u32 media_c0;
31685c25
D
922};
923
c85aa885 924struct intel_gen6_power_mgmt {
59cdb63d 925 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
926 struct work_struct work;
927 u32 pm_iir;
59cdb63d 928
b39fb297
BW
929 /* Frequencies are stored in potentially platform dependent multiples.
930 * In other words, *_freq needs to be multiplied by X to be interesting.
931 * Soft limits are those which are used for the dynamic reclocking done
932 * by the driver (raise frequencies under heavy loads, and lower for
933 * lighter loads). Hard limits are those imposed by the hardware.
934 *
935 * A distinction is made for overclocking, which is never enabled by
936 * default, and is considered to be above the hard limit if it's
937 * possible at all.
938 */
939 u8 cur_freq; /* Current frequency (cached, may not == HW) */
940 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
941 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
942 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
943 u8 min_freq; /* AKA RPn. Minimum frequency */
944 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
945 u8 rp1_freq; /* "less than" RP0 power/freqency */
946 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 947 u32 cz_freq;
1a01ab3b 948
31685c25
D
949 u32 ei_interrupt_count;
950
dd75fdc8
CW
951 int last_adj;
952 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
953
c0951f0c 954 bool enabled;
1a01ab3b 955 struct delayed_work delayed_resume_work;
4fc688ce 956
bf225f20
CW
957 /* manual wa residency calculations */
958 struct intel_rps_ei up_ei, down_ei;
959
4fc688ce
JB
960 /*
961 * Protects RPS/RC6 register access and PCU communication.
962 * Must be taken after struct_mutex if nested.
963 */
964 struct mutex hw_lock;
c85aa885
DV
965};
966
1a240d4d
DV
967/* defined intel_pm.c */
968extern spinlock_t mchdev_lock;
969
c85aa885
DV
970struct intel_ilk_power_mgmt {
971 u8 cur_delay;
972 u8 min_delay;
973 u8 max_delay;
974 u8 fmax;
975 u8 fstart;
976
977 u64 last_count1;
978 unsigned long last_time1;
979 unsigned long chipset_power;
980 u64 last_count2;
981 struct timespec last_time2;
982 unsigned long gfx_power;
983 u8 corr;
984
985 int c_m;
986 int r_t;
3e373948
DV
987
988 struct drm_i915_gem_object *pwrctx;
989 struct drm_i915_gem_object *renderctx;
c85aa885
DV
990};
991
c6cb582e
ID
992struct drm_i915_private;
993struct i915_power_well;
994
995struct i915_power_well_ops {
996 /*
997 * Synchronize the well's hw state to match the current sw state, for
998 * example enable/disable it based on the current refcount. Called
999 * during driver init and resume time, possibly after first calling
1000 * the enable/disable handlers.
1001 */
1002 void (*sync_hw)(struct drm_i915_private *dev_priv,
1003 struct i915_power_well *power_well);
1004 /*
1005 * Enable the well and resources that depend on it (for example
1006 * interrupts located on the well). Called after the 0->1 refcount
1007 * transition.
1008 */
1009 void (*enable)(struct drm_i915_private *dev_priv,
1010 struct i915_power_well *power_well);
1011 /*
1012 * Disable the well and resources that depend on it. Called after
1013 * the 1->0 refcount transition.
1014 */
1015 void (*disable)(struct drm_i915_private *dev_priv,
1016 struct i915_power_well *power_well);
1017 /* Returns the hw enabled state. */
1018 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1019 struct i915_power_well *power_well);
1020};
1021
a38911a3
WX
1022/* Power well structure for haswell */
1023struct i915_power_well {
c1ca727f 1024 const char *name;
6f3ef5dd 1025 bool always_on;
a38911a3
WX
1026 /* power well enable/disable usage count */
1027 int count;
bfafe93a
ID
1028 /* cached hw enabled state */
1029 bool hw_enabled;
c1ca727f 1030 unsigned long domains;
77961eb9 1031 unsigned long data;
c6cb582e 1032 const struct i915_power_well_ops *ops;
a38911a3
WX
1033};
1034
83c00f55 1035struct i915_power_domains {
baa70707
ID
1036 /*
1037 * Power wells needed for initialization at driver init and suspend
1038 * time are on. They are kept on until after the first modeset.
1039 */
1040 bool init_power_on;
0d116a29 1041 bool initializing;
c1ca727f 1042 int power_well_count;
baa70707 1043
83c00f55 1044 struct mutex lock;
1da51581 1045 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1046 struct i915_power_well *power_wells;
83c00f55
ID
1047};
1048
231f42a4
DV
1049struct i915_dri1_state {
1050 unsigned allow_batchbuffer : 1;
1051 u32 __iomem *gfx_hws_cpu_addr;
1052
1053 unsigned int cpp;
1054 int back_offset;
1055 int front_offset;
1056 int current_page;
1057 int page_flipping;
1058
1059 uint32_t counter;
1060};
1061
db1b76ca
DV
1062struct i915_ums_state {
1063 /**
1064 * Flag if the X Server, and thus DRM, is not currently in
1065 * control of the device.
1066 *
1067 * This is set between LeaveVT and EnterVT. It needs to be
1068 * replaced with a semaphore. It also needs to be
1069 * transitioned away from for kernel modesetting.
1070 */
1071 int mm_suspended;
1072};
1073
35a85ac6 1074#define MAX_L3_SLICES 2
a4da4fa4 1075struct intel_l3_parity {
35a85ac6 1076 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1077 struct work_struct error_work;
35a85ac6 1078 int which_slice;
a4da4fa4
DV
1079};
1080
4b5aed62 1081struct i915_gem_mm {
4b5aed62
DV
1082 /** Memory allocator for GTT stolen memory */
1083 struct drm_mm stolen;
4b5aed62
DV
1084 /** List of all objects in gtt_space. Used to restore gtt
1085 * mappings on resume */
1086 struct list_head bound_list;
1087 /**
1088 * List of objects which are not bound to the GTT (thus
1089 * are idle and not used by the GPU) but still have
1090 * (presumably uncached) pages still attached.
1091 */
1092 struct list_head unbound_list;
1093
1094 /** Usable portion of the GTT for GEM */
1095 unsigned long stolen_base; /* limited to low memory (32-bit) */
1096
4b5aed62
DV
1097 /** PPGTT used for aliasing the PPGTT with the GTT */
1098 struct i915_hw_ppgtt *aliasing_ppgtt;
1099
2cfcd32a 1100 struct notifier_block oom_notifier;
ceabbba5 1101 struct shrinker shrinker;
4b5aed62
DV
1102 bool shrinker_no_lock_stealing;
1103
4b5aed62
DV
1104 /** LRU list of objects with fence regs on them. */
1105 struct list_head fence_list;
1106
1107 /**
1108 * We leave the user IRQ off as much as possible,
1109 * but this means that requests will finish and never
1110 * be retired once the system goes idle. Set a timer to
1111 * fire periodically while the ring is running. When it
1112 * fires, go retire requests.
1113 */
1114 struct delayed_work retire_work;
1115
b29c19b6
CW
1116 /**
1117 * When we detect an idle GPU, we want to turn on
1118 * powersaving features. So once we see that there
1119 * are no more requests outstanding and no more
1120 * arrive within a small period of time, we fire
1121 * off the idle_work.
1122 */
1123 struct delayed_work idle_work;
1124
4b5aed62
DV
1125 /**
1126 * Are we in a non-interruptible section of code like
1127 * modesetting?
1128 */
1129 bool interruptible;
1130
f62a0076
CW
1131 /**
1132 * Is the GPU currently considered idle, or busy executing userspace
1133 * requests? Whilst idle, we attempt to power down the hardware and
1134 * display clocks. In order to reduce the effect on performance, there
1135 * is a slight delay before we do so.
1136 */
1137 bool busy;
1138
bdf1e7e3
DV
1139 /* the indicator for dispatch video commands on two BSD rings */
1140 int bsd_ring_dispatch_index;
1141
4b5aed62
DV
1142 /** Bit 6 swizzling required for X tiling */
1143 uint32_t bit_6_swizzle_x;
1144 /** Bit 6 swizzling required for Y tiling */
1145 uint32_t bit_6_swizzle_y;
1146
4b5aed62 1147 /* accounting, useful for userland debugging */
c20e8355 1148 spinlock_t object_stat_lock;
4b5aed62
DV
1149 size_t object_memory;
1150 u32 object_count;
1151};
1152
edc3d884
MK
1153struct drm_i915_error_state_buf {
1154 unsigned bytes;
1155 unsigned size;
1156 int err;
1157 u8 *buf;
1158 loff_t start;
1159 loff_t pos;
1160};
1161
fc16b48b
MK
1162struct i915_error_state_file_priv {
1163 struct drm_device *dev;
1164 struct drm_i915_error_state *error;
1165};
1166
99584db3
DV
1167struct i915_gpu_error {
1168 /* For hangcheck timer */
1169#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1170#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1171 /* Hang gpu twice in this window and your context gets banned */
1172#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1173
99584db3 1174 struct timer_list hangcheck_timer;
99584db3
DV
1175
1176 /* For reset and error_state handling. */
1177 spinlock_t lock;
1178 /* Protected by the above dev->gpu_error.lock. */
1179 struct drm_i915_error_state *first_error;
1180 struct work_struct work;
99584db3 1181
094f9a54
CW
1182
1183 unsigned long missed_irq_rings;
1184
1f83fee0 1185 /**
2ac0f450 1186 * State variable controlling the reset flow and count
1f83fee0 1187 *
2ac0f450
MK
1188 * This is a counter which gets incremented when reset is triggered,
1189 * and again when reset has been handled. So odd values (lowest bit set)
1190 * means that reset is in progress and even values that
1191 * (reset_counter >> 1):th reset was successfully completed.
1192 *
1193 * If reset is not completed succesfully, the I915_WEDGE bit is
1194 * set meaning that hardware is terminally sour and there is no
1195 * recovery. All waiters on the reset_queue will be woken when
1196 * that happens.
1197 *
1198 * This counter is used by the wait_seqno code to notice that reset
1199 * event happened and it needs to restart the entire ioctl (since most
1200 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1201 *
1202 * This is important for lock-free wait paths, where no contended lock
1203 * naturally enforces the correct ordering between the bail-out of the
1204 * waiter and the gpu reset work code.
1f83fee0
DV
1205 */
1206 atomic_t reset_counter;
1207
1f83fee0 1208#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1209#define I915_WEDGED (1 << 31)
1f83fee0
DV
1210
1211 /**
1212 * Waitqueue to signal when the reset has completed. Used by clients
1213 * that wait for dev_priv->mm.wedged to settle.
1214 */
1215 wait_queue_head_t reset_queue;
33196ded 1216
88b4aa87
MK
1217 /* Userspace knobs for gpu hang simulation;
1218 * combines both a ring mask, and extra flags
1219 */
1220 u32 stop_rings;
1221#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1222#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1223
1224 /* For missed irq/seqno simulation. */
1225 unsigned int test_irq_rings;
99584db3
DV
1226};
1227
b8efb17b
ZR
1228enum modeset_restore {
1229 MODESET_ON_LID_OPEN,
1230 MODESET_DONE,
1231 MODESET_SUSPENDED,
1232};
1233
6acab15a 1234struct ddi_vbt_port_info {
ce4dd49e
DL
1235 /*
1236 * This is an index in the HDMI/DVI DDI buffer translation table.
1237 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1238 * populate this field.
1239 */
1240#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1241 uint8_t hdmi_level_shift;
311a2094
PZ
1242
1243 uint8_t supports_dvi:1;
1244 uint8_t supports_hdmi:1;
1245 uint8_t supports_dp:1;
6acab15a
PZ
1246};
1247
83a7280e
PB
1248enum drrs_support_type {
1249 DRRS_NOT_SUPPORTED = 0,
1250 STATIC_DRRS_SUPPORT = 1,
1251 SEAMLESS_DRRS_SUPPORT = 2
1252};
1253
41aa3448
RV
1254struct intel_vbt_data {
1255 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1256 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1257
1258 /* Feature bits */
1259 unsigned int int_tv_support:1;
1260 unsigned int lvds_dither:1;
1261 unsigned int lvds_vbt:1;
1262 unsigned int int_crt_support:1;
1263 unsigned int lvds_use_ssc:1;
1264 unsigned int display_clock_mode:1;
1265 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1266 unsigned int has_mipi:1;
41aa3448
RV
1267 int lvds_ssc_freq;
1268 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1269
83a7280e
PB
1270 enum drrs_support_type drrs_type;
1271
41aa3448
RV
1272 /* eDP */
1273 int edp_rate;
1274 int edp_lanes;
1275 int edp_preemphasis;
1276 int edp_vswing;
1277 bool edp_initialized;
1278 bool edp_support;
1279 int edp_bpp;
1280 struct edp_power_seq edp_pps;
1281
f00076d2
JN
1282 struct {
1283 u16 pwm_freq_hz;
39fbc9c8 1284 bool present;
f00076d2 1285 bool active_low_pwm;
1de6068e 1286 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1287 } backlight;
1288
d17c5443
SK
1289 /* MIPI DSI */
1290 struct {
3e6bd011 1291 u16 port;
d17c5443 1292 u16 panel_id;
d3b542fc
SK
1293 struct mipi_config *config;
1294 struct mipi_pps_data *pps;
1295 u8 seq_version;
1296 u32 size;
1297 u8 *data;
1298 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1299 } dsi;
1300
41aa3448
RV
1301 int crt_ddc_pin;
1302
1303 int child_dev_num;
768f69c9 1304 union child_device_config *child_dev;
6acab15a
PZ
1305
1306 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1307};
1308
77c122bc
VS
1309enum intel_ddb_partitioning {
1310 INTEL_DDB_PART_1_2,
1311 INTEL_DDB_PART_5_6, /* IVB+ */
1312};
1313
1fd527cc
VS
1314struct intel_wm_level {
1315 bool enable;
1316 uint32_t pri_val;
1317 uint32_t spr_val;
1318 uint32_t cur_val;
1319 uint32_t fbc_val;
1320};
1321
820c1980 1322struct ilk_wm_values {
609cedef
VS
1323 uint32_t wm_pipe[3];
1324 uint32_t wm_lp[3];
1325 uint32_t wm_lp_spr[3];
1326 uint32_t wm_linetime[3];
1327 bool enable_fbc_wm;
1328 enum intel_ddb_partitioning partitioning;
1329};
1330
c67a470b 1331/*
765dab67
PZ
1332 * This struct helps tracking the state needed for runtime PM, which puts the
1333 * device in PCI D3 state. Notice that when this happens, nothing on the
1334 * graphics device works, even register access, so we don't get interrupts nor
1335 * anything else.
c67a470b 1336 *
765dab67
PZ
1337 * Every piece of our code that needs to actually touch the hardware needs to
1338 * either call intel_runtime_pm_get or call intel_display_power_get with the
1339 * appropriate power domain.
a8a8bd54 1340 *
765dab67
PZ
1341 * Our driver uses the autosuspend delay feature, which means we'll only really
1342 * suspend if we stay with zero refcount for a certain amount of time. The
1343 * default value is currently very conservative (see intel_init_runtime_pm), but
1344 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1345 *
1346 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1347 * goes back to false exactly before we reenable the IRQs. We use this variable
1348 * to check if someone is trying to enable/disable IRQs while they're supposed
1349 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1350 * case it happens.
c67a470b 1351 *
765dab67 1352 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1353 */
5d584b2e
PZ
1354struct i915_runtime_pm {
1355 bool suspended;
9df7575f 1356 bool _irqs_disabled;
c67a470b
PZ
1357};
1358
926321d5
DV
1359enum intel_pipe_crc_source {
1360 INTEL_PIPE_CRC_SOURCE_NONE,
1361 INTEL_PIPE_CRC_SOURCE_PLANE1,
1362 INTEL_PIPE_CRC_SOURCE_PLANE2,
1363 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1364 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1365 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1366 INTEL_PIPE_CRC_SOURCE_TV,
1367 INTEL_PIPE_CRC_SOURCE_DP_B,
1368 INTEL_PIPE_CRC_SOURCE_DP_C,
1369 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1370 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1371 INTEL_PIPE_CRC_SOURCE_MAX,
1372};
1373
8bf1e9f1 1374struct intel_pipe_crc_entry {
ac2300d4 1375 uint32_t frame;
8bf1e9f1
SH
1376 uint32_t crc[5];
1377};
1378
b2c88f5b 1379#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1380struct intel_pipe_crc {
d538bbdf
DL
1381 spinlock_t lock;
1382 bool opened; /* exclusive access to the result file */
e5f75aca 1383 struct intel_pipe_crc_entry *entries;
926321d5 1384 enum intel_pipe_crc_source source;
d538bbdf 1385 int head, tail;
07144428 1386 wait_queue_head_t wq;
8bf1e9f1
SH
1387};
1388
f99d7069
DV
1389struct i915_frontbuffer_tracking {
1390 struct mutex lock;
1391
1392 /*
1393 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1394 * scheduled flips.
1395 */
1396 unsigned busy_bits;
1397 unsigned flip_bits;
1398};
1399
77fec556 1400struct drm_i915_private {
f4c956ad 1401 struct drm_device *dev;
42dcedd4 1402 struct kmem_cache *slab;
f4c956ad 1403
5c969aa7 1404 const struct intel_device_info info;
f4c956ad
DV
1405
1406 int relative_constants_mode;
1407
1408 void __iomem *regs;
1409
907b28c5 1410 struct intel_uncore uncore;
f4c956ad
DV
1411
1412 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1413
28c70f16 1414
f4c956ad
DV
1415 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1416 * controller on different i2c buses. */
1417 struct mutex gmbus_mutex;
1418
1419 /**
1420 * Base address of the gmbus and gpio block.
1421 */
1422 uint32_t gpio_mmio_base;
1423
b6fdd0f2
SS
1424 /* MMIO base address for MIPI regs */
1425 uint32_t mipi_mmio_base;
1426
28c70f16
DV
1427 wait_queue_head_t gmbus_wait_queue;
1428
f4c956ad 1429 struct pci_dev *bridge_dev;
a4872ba6 1430 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1431 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1432 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1433
1434 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1435 struct resource mch_res;
1436
f4c956ad
DV
1437 /* protects the irq masks */
1438 spinlock_t irq_lock;
1439
84c33a64
SG
1440 /* protects the mmio flip data */
1441 spinlock_t mmio_flip_lock;
1442
f8b79e58
ID
1443 bool display_irqs_enabled;
1444
9ee32fea
DV
1445 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1446 struct pm_qos_request pm_qos;
1447
f4c956ad 1448 /* DPIO indirect register protection */
09153000 1449 struct mutex dpio_lock;
f4c956ad
DV
1450
1451 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1452 union {
1453 u32 irq_mask;
1454 u32 de_irq_mask[I915_MAX_PIPES];
1455 };
f4c956ad 1456 u32 gt_irq_mask;
605cd25b 1457 u32 pm_irq_mask;
a6706b45 1458 u32 pm_rps_events;
91d181dd 1459 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1460
f4c956ad 1461 struct work_struct hotplug_work;
b543fb04
EE
1462 struct {
1463 unsigned long hpd_last_jiffies;
1464 int hpd_cnt;
1465 enum {
1466 HPD_ENABLED = 0,
1467 HPD_DISABLED = 1,
1468 HPD_MARK_DISABLED = 2
1469 } hpd_mark;
1470 } hpd_stats[HPD_NUM_PINS];
142e2398 1471 u32 hpd_event_bits;
ac4c16c5 1472 struct timer_list hotplug_reenable_timer;
f4c956ad 1473
5c3fe8b0 1474 struct i915_fbc fbc;
439d7ac0 1475 struct i915_drrs drrs;
f4c956ad 1476 struct intel_opregion opregion;
41aa3448 1477 struct intel_vbt_data vbt;
f4c956ad
DV
1478
1479 /* overlay */
1480 struct intel_overlay *overlay;
f4c956ad 1481
58c68779
JN
1482 /* backlight registers and fields in struct intel_panel */
1483 spinlock_t backlight_lock;
31ad8ec6 1484
f4c956ad 1485 /* LVDS info */
f4c956ad
DV
1486 bool no_aux_handshake;
1487
f4c956ad
DV
1488 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1489 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1490 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1491
1492 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1493 unsigned int vlv_cdclk_freq;
f4c956ad 1494
645416f5
DV
1495 /**
1496 * wq - Driver workqueue for GEM.
1497 *
1498 * NOTE: Work items scheduled here are not allowed to grab any modeset
1499 * locks, for otherwise the flushing done in the pageflip code will
1500 * result in deadlocks.
1501 */
f4c956ad
DV
1502 struct workqueue_struct *wq;
1503
1504 /* Display functions */
1505 struct drm_i915_display_funcs display;
1506
1507 /* PCH chipset type */
1508 enum intel_pch pch_type;
17a303ec 1509 unsigned short pch_id;
f4c956ad
DV
1510
1511 unsigned long quirks;
1512
b8efb17b
ZR
1513 enum modeset_restore modeset_restore;
1514 struct mutex modeset_restore_lock;
673a394b 1515
a7bbbd63 1516 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1517 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1518
4b5aed62 1519 struct i915_gem_mm mm;
5cc9ed4b
CW
1520#if defined(CONFIG_MMU_NOTIFIER)
1521 DECLARE_HASHTABLE(mmu_notifiers, 7);
1522#endif
8781342d 1523
8781342d
DV
1524 /* Kernel Modesetting */
1525
9b9d172d 1526 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1527
76c4ac04
DL
1528 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1529 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1530 wait_queue_head_t pending_flip_queue;
1531
c4597872
DV
1532#ifdef CONFIG_DEBUG_FS
1533 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1534#endif
1535
e72f9fbf
DV
1536 int num_shared_dpll;
1537 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1538 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1539
652c393a
JB
1540 /* Reclocking support */
1541 bool render_reclock_avail;
1542 bool lvds_downclock_avail;
18f9ed12
ZY
1543 /* indicates the reduced downclock for LVDS*/
1544 int lvds_downclock;
f99d7069
DV
1545
1546 struct i915_frontbuffer_tracking fb_tracking;
1547
652c393a 1548 u16 orig_clock;
f97108d1 1549
c4804411 1550 bool mchbar_need_disable;
f97108d1 1551
a4da4fa4
DV
1552 struct intel_l3_parity l3_parity;
1553
59124506
BW
1554 /* Cannot be determined by PCIID. You must always read a register. */
1555 size_t ellc_size;
1556
c6a828d3 1557 /* gen6+ rps state */
c85aa885 1558 struct intel_gen6_power_mgmt rps;
c6a828d3 1559
20e4d407
DV
1560 /* ilk-only ips/rps state. Everything in here is protected by the global
1561 * mchdev_lock in intel_pm.c */
c85aa885 1562 struct intel_ilk_power_mgmt ips;
b5e50c3f 1563
83c00f55 1564 struct i915_power_domains power_domains;
a38911a3 1565
a031d709 1566 struct i915_psr psr;
3f51e471 1567
99584db3 1568 struct i915_gpu_error gpu_error;
ae681d96 1569
c9cddffc
JB
1570 struct drm_i915_gem_object *vlv_pctx;
1571
4520f53a 1572#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1573 /* list of fbdev register on this device */
1574 struct intel_fbdev *fbdev;
4520f53a 1575#endif
e953fd7b 1576
073f34d9
JB
1577 /*
1578 * The console may be contended at resume, but we don't
1579 * want it to block on it.
1580 */
1581 struct work_struct console_resume_work;
1582
e953fd7b 1583 struct drm_property *broadcast_rgb_property;
3f43c48d 1584 struct drm_property *force_audio_property;
e3689190 1585
254f965c 1586 uint32_t hw_context_size;
a33afea5 1587 struct list_head context_list;
f4c956ad 1588
3e68320e 1589 u32 fdi_rx_config;
68d18ad7 1590
842f1c8b 1591 u32 suspend_count;
f4c956ad 1592 struct i915_suspend_saved_registers regfile;
ddeea5b0 1593 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1594
53615a5e
VS
1595 struct {
1596 /*
1597 * Raw watermark latency values:
1598 * in 0.1us units for WM0,
1599 * in 0.5us units for WM1+.
1600 */
1601 /* primary */
1602 uint16_t pri_latency[5];
1603 /* sprite */
1604 uint16_t spr_latency[5];
1605 /* cursor */
1606 uint16_t cur_latency[5];
609cedef
VS
1607
1608 /* current hardware state */
820c1980 1609 struct ilk_wm_values hw;
53615a5e
VS
1610 } wm;
1611
8a187455
PZ
1612 struct i915_runtime_pm pm;
1613
13cf5504
DA
1614 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1615 u32 long_hpd_port_mask;
1616 u32 short_hpd_port_mask;
1617 struct work_struct dig_port_work;
1618
0e32b39c
DA
1619 /*
1620 * if we get a HPD irq from DP and a HPD irq from non-DP
1621 * the non-DP HPD could block the workqueue on a mode config
1622 * mutex getting, that userspace may have taken. However
1623 * userspace is waiting on the DP workqueue to run which is
1624 * blocked behind the non-DP one.
1625 */
1626 struct workqueue_struct *dp_wq;
1627
231f42a4
DV
1628 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1629 * here! */
1630 struct i915_dri1_state dri1;
db1b76ca
DV
1631 /* Old ums support infrastructure, same warning applies. */
1632 struct i915_ums_state ums;
bdf1e7e3
DV
1633
1634 /*
1635 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1636 * will be rejected. Instead look for a better place.
1637 */
77fec556 1638};
1da177e4 1639
2c1792a1
CW
1640static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1641{
1642 return dev->dev_private;
1643}
1644
b4519513
CW
1645/* Iterate over initialised rings */
1646#define for_each_ring(ring__, dev_priv__, i__) \
1647 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1648 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1649
b1d7e4b4
WF
1650enum hdmi_force_audio {
1651 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1652 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1653 HDMI_AUDIO_AUTO, /* trust EDID */
1654 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1655};
1656
190d6cd5 1657#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1658
37e680a1
CW
1659struct drm_i915_gem_object_ops {
1660 /* Interface between the GEM object and its backing storage.
1661 * get_pages() is called once prior to the use of the associated set
1662 * of pages before to binding them into the GTT, and put_pages() is
1663 * called after we no longer need them. As we expect there to be
1664 * associated cost with migrating pages between the backing storage
1665 * and making them available for the GPU (e.g. clflush), we may hold
1666 * onto the pages after they are no longer referenced by the GPU
1667 * in case they may be used again shortly (for example migrating the
1668 * pages to a different memory domain within the GTT). put_pages()
1669 * will therefore most likely be called when the object itself is
1670 * being released or under memory pressure (where we attempt to
1671 * reap pages for the shrinker).
1672 */
1673 int (*get_pages)(struct drm_i915_gem_object *);
1674 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1675 int (*dmabuf_export)(struct drm_i915_gem_object *);
1676 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1677};
1678
a071fa00
DV
1679/*
1680 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1681 * considered to be the frontbuffer for the given plane interface-vise. This
1682 * doesn't mean that the hw necessarily already scans it out, but that any
1683 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1684 *
1685 * We have one bit per pipe and per scanout plane type.
1686 */
1687#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1688#define INTEL_FRONTBUFFER_BITS \
1689 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1690#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1691 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1692#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1693 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1694#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1695 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1696#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1697 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1698#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1699 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1700
673a394b 1701struct drm_i915_gem_object {
c397b908 1702 struct drm_gem_object base;
673a394b 1703
37e680a1
CW
1704 const struct drm_i915_gem_object_ops *ops;
1705
2f633156
BW
1706 /** List of VMAs backed by this object */
1707 struct list_head vma_list;
1708
c1ad11fc
CW
1709 /** Stolen memory for this object, instead of being backed by shmem. */
1710 struct drm_mm_node *stolen;
35c20a60 1711 struct list_head global_list;
673a394b 1712
69dc4987 1713 struct list_head ring_list;
b25cb2f8
BW
1714 /** Used in execbuf to temporarily hold a ref */
1715 struct list_head obj_exec_link;
673a394b
EA
1716
1717 /**
65ce3027
CW
1718 * This is set if the object is on the active lists (has pending
1719 * rendering and so a non-zero seqno), and is not set if it i s on
1720 * inactive (ready to be unbound) list.
673a394b 1721 */
0206e353 1722 unsigned int active:1;
673a394b
EA
1723
1724 /**
1725 * This is set if the object has been written to since last bound
1726 * to the GTT
1727 */
0206e353 1728 unsigned int dirty:1;
778c3544
DV
1729
1730 /**
1731 * Fence register bits (if any) for this object. Will be set
1732 * as needed when mapped into the GTT.
1733 * Protected by dev->struct_mutex.
778c3544 1734 */
4b9de737 1735 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1736
778c3544
DV
1737 /**
1738 * Advice: are the backing pages purgeable?
1739 */
0206e353 1740 unsigned int madv:2;
778c3544 1741
778c3544
DV
1742 /**
1743 * Current tiling mode for the object.
1744 */
0206e353 1745 unsigned int tiling_mode:2;
5d82e3e6
CW
1746 /**
1747 * Whether the tiling parameters for the currently associated fence
1748 * register have changed. Note that for the purposes of tracking
1749 * tiling changes we also treat the unfenced register, the register
1750 * slot that the object occupies whilst it executes a fenced
1751 * command (such as BLT on gen2/3), as a "fence".
1752 */
1753 unsigned int fence_dirty:1;
778c3544 1754
75e9e915
DV
1755 /**
1756 * Is the object at the current location in the gtt mappable and
1757 * fenceable? Used to avoid costly recalculations.
1758 */
0206e353 1759 unsigned int map_and_fenceable:1;
75e9e915 1760
fb7d516a
DV
1761 /**
1762 * Whether the current gtt mapping needs to be mappable (and isn't just
1763 * mappable by accident). Track pin and fault separate for a more
1764 * accurate mappable working set.
1765 */
0206e353
AJ
1766 unsigned int fault_mappable:1;
1767 unsigned int pin_mappable:1;
cc98b413 1768 unsigned int pin_display:1;
fb7d516a 1769
24f3a8cf
AG
1770 /*
1771 * Is the object to be mapped as read-only to the GPU
1772 * Only honoured if hardware has relevant pte bit
1773 */
1774 unsigned long gt_ro:1;
1775
caea7476
CW
1776 /*
1777 * Is the GPU currently using a fence to access this buffer,
1778 */
1779 unsigned int pending_fenced_gpu_access:1;
1780 unsigned int fenced_gpu_access:1;
1781
651d794f 1782 unsigned int cache_level:3;
93dfb40c 1783
7bddb01f 1784 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1785 unsigned int has_global_gtt_mapping:1;
9da3da66 1786 unsigned int has_dma_mapping:1;
7bddb01f 1787
a071fa00
DV
1788 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1789
9da3da66 1790 struct sg_table *pages;
a5570178 1791 int pages_pin_count;
673a394b 1792
1286ff73 1793 /* prime dma-buf support */
9a70cc2a
DA
1794 void *dma_buf_vmapping;
1795 int vmapping_count;
1796
a4872ba6 1797 struct intel_engine_cs *ring;
caea7476 1798
1c293ea3 1799 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1800 uint32_t last_read_seqno;
1801 uint32_t last_write_seqno;
caea7476
CW
1802 /** Breadcrumb of last fenced GPU access to the buffer. */
1803 uint32_t last_fenced_seqno;
673a394b 1804
778c3544 1805 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1806 uint32_t stride;
673a394b 1807
80075d49
DV
1808 /** References from framebuffers, locks out tiling changes. */
1809 unsigned long framebuffer_references;
1810
280b713b 1811 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1812 unsigned long *bit_17;
280b713b 1813
79e53945 1814 /** User space pin count and filp owning the pin */
aa5f8021 1815 unsigned long user_pin_count;
79e53945 1816 struct drm_file *pin_filp;
71acb5eb
DA
1817
1818 /** for phy allocated objects */
00731155 1819 drm_dma_handle_t *phys_handle;
673a394b 1820
5cc9ed4b
CW
1821 union {
1822 struct i915_gem_userptr {
1823 uintptr_t ptr;
1824 unsigned read_only :1;
1825 unsigned workers :4;
1826#define I915_GEM_USERPTR_MAX_WORKERS 15
1827
1828 struct mm_struct *mm;
1829 struct i915_mmu_object *mn;
1830 struct work_struct *work;
1831 } userptr;
1832 };
1833};
62b8b215 1834#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1835
a071fa00
DV
1836void i915_gem_track_fb(struct drm_i915_gem_object *old,
1837 struct drm_i915_gem_object *new,
1838 unsigned frontbuffer_bits);
1839
673a394b
EA
1840/**
1841 * Request queue structure.
1842 *
1843 * The request queue allows us to note sequence numbers that have been emitted
1844 * and may be associated with active buffers to be retired.
1845 *
1846 * By keeping this list, we can avoid having to do questionable
1847 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1848 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1849 */
1850struct drm_i915_gem_request {
852835f3 1851 /** On Which ring this request was generated */
a4872ba6 1852 struct intel_engine_cs *ring;
852835f3 1853
673a394b
EA
1854 /** GEM sequence number associated with this request. */
1855 uint32_t seqno;
1856
7d736f4f
MK
1857 /** Position in the ringbuffer of the start of the request */
1858 u32 head;
1859
1860 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1861 u32 tail;
1862
0e50e96b 1863 /** Context related to this request */
273497e5 1864 struct intel_context *ctx;
0e50e96b 1865
7d736f4f
MK
1866 /** Batch buffer related to this request if any */
1867 struct drm_i915_gem_object *batch_obj;
1868
673a394b
EA
1869 /** Time at which this request was emitted, in jiffies. */
1870 unsigned long emitted_jiffies;
1871
b962442e 1872 /** global list entry for this request */
673a394b 1873 struct list_head list;
b962442e 1874
f787a5f5 1875 struct drm_i915_file_private *file_priv;
b962442e
EA
1876 /** file_priv list entry for this request */
1877 struct list_head client_list;
673a394b
EA
1878};
1879
1880struct drm_i915_file_private {
b29c19b6 1881 struct drm_i915_private *dev_priv;
ab0e7ff9 1882 struct drm_file *file;
b29c19b6 1883
673a394b 1884 struct {
99057c81 1885 spinlock_t lock;
b962442e 1886 struct list_head request_list;
b29c19b6 1887 struct delayed_work idle_work;
673a394b 1888 } mm;
40521054 1889 struct idr context_idr;
e59ec13d 1890
b29c19b6 1891 atomic_t rps_wait_boost;
a4872ba6 1892 struct intel_engine_cs *bsd_ring;
673a394b
EA
1893};
1894
351e3db2
BV
1895/*
1896 * A command that requires special handling by the command parser.
1897 */
1898struct drm_i915_cmd_descriptor {
1899 /*
1900 * Flags describing how the command parser processes the command.
1901 *
1902 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1903 * a length mask if not set
1904 * CMD_DESC_SKIP: The command is allowed but does not follow the
1905 * standard length encoding for the opcode range in
1906 * which it falls
1907 * CMD_DESC_REJECT: The command is never allowed
1908 * CMD_DESC_REGISTER: The command should be checked against the
1909 * register whitelist for the appropriate ring
1910 * CMD_DESC_MASTER: The command is allowed if the submitting process
1911 * is the DRM master
1912 */
1913 u32 flags;
1914#define CMD_DESC_FIXED (1<<0)
1915#define CMD_DESC_SKIP (1<<1)
1916#define CMD_DESC_REJECT (1<<2)
1917#define CMD_DESC_REGISTER (1<<3)
1918#define CMD_DESC_BITMASK (1<<4)
1919#define CMD_DESC_MASTER (1<<5)
1920
1921 /*
1922 * The command's unique identification bits and the bitmask to get them.
1923 * This isn't strictly the opcode field as defined in the spec and may
1924 * also include type, subtype, and/or subop fields.
1925 */
1926 struct {
1927 u32 value;
1928 u32 mask;
1929 } cmd;
1930
1931 /*
1932 * The command's length. The command is either fixed length (i.e. does
1933 * not include a length field) or has a length field mask. The flag
1934 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1935 * a length mask. All command entries in a command table must include
1936 * length information.
1937 */
1938 union {
1939 u32 fixed;
1940 u32 mask;
1941 } length;
1942
1943 /*
1944 * Describes where to find a register address in the command to check
1945 * against the ring's register whitelist. Only valid if flags has the
1946 * CMD_DESC_REGISTER bit set.
1947 */
1948 struct {
1949 u32 offset;
1950 u32 mask;
1951 } reg;
1952
1953#define MAX_CMD_DESC_BITMASKS 3
1954 /*
1955 * Describes command checks where a particular dword is masked and
1956 * compared against an expected value. If the command does not match
1957 * the expected value, the parser rejects it. Only valid if flags has
1958 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1959 * are valid.
d4d48035
BV
1960 *
1961 * If the check specifies a non-zero condition_mask then the parser
1962 * only performs the check when the bits specified by condition_mask
1963 * are non-zero.
351e3db2
BV
1964 */
1965 struct {
1966 u32 offset;
1967 u32 mask;
1968 u32 expected;
d4d48035
BV
1969 u32 condition_offset;
1970 u32 condition_mask;
351e3db2
BV
1971 } bits[MAX_CMD_DESC_BITMASKS];
1972};
1973
1974/*
1975 * A table of commands requiring special handling by the command parser.
1976 *
1977 * Each ring has an array of tables. Each table consists of an array of command
1978 * descriptors, which must be sorted with command opcodes in ascending order.
1979 */
1980struct drm_i915_cmd_table {
1981 const struct drm_i915_cmd_descriptor *table;
1982 int count;
1983};
1984
5c969aa7 1985#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1986
ffbab09b
VS
1987#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1988#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1989#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1990#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1991#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1992#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1993#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1994#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1995#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1996#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1997#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1998#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1999#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
2000#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
2001#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2002#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 2003#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 2004#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
2005#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
2006 (dev)->pdev->device == 0x0152 || \
2007 (dev)->pdev->device == 0x015a)
2008#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
2009 (dev)->pdev->device == 0x0106 || \
2010 (dev)->pdev->device == 0x010A)
70a3eb7a 2011#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2012#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2013#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2014#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 2015#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2016#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 2017 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
2018#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2019 (((dev)->pdev->device & 0xf) == 0x2 || \
2020 ((dev)->pdev->device & 0xf) == 0x6 || \
2021 ((dev)->pdev->device & 0xf) == 0xe))
2022#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 2023 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 2024#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2025#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2026 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2027/* ULX machines are also considered ULT. */
2028#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2029 (dev)->pdev->device == 0x0A1E)
b833d685 2030#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2031
85436696
JB
2032/*
2033 * The genX designation typically refers to the render engine, so render
2034 * capability related checks should use IS_GEN, while display and other checks
2035 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2036 * chips, etc.).
2037 */
cae5852d
ZN
2038#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2039#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2040#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2041#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2042#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2043#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2044#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2045
73ae478c
BW
2046#define RENDER_RING (1<<RCS)
2047#define BSD_RING (1<<VCS)
2048#define BLT_RING (1<<BCS)
2049#define VEBOX_RING (1<<VECS)
845f74a7 2050#define BSD2_RING (1<<VCS2)
63c42e56 2051#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2052#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2053#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2054#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2055#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2056#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2057 to_i915(dev)->ellc_size)
cae5852d
ZN
2058#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2059
254f965c 2060#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2061#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2062#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2063#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2064#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2065
05394f39 2066#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2067#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2068
b45305fc
DV
2069/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2070#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2071/*
2072 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2073 * even when in MSI mode. This results in spurious interrupt warnings if the
2074 * legacy irq no. is shared with another device. The kernel then disables that
2075 * interrupt source and so prevents the other device from working properly.
2076 */
2077#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2078#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2079
cae5852d
ZN
2080/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2081 * rows, which changed the alignment requirements and fence programming.
2082 */
2083#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2084 IS_I915GM(dev)))
2085#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2086#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2087#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2088#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2089#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2090
2091#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2092#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2093#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2094
2a114cc1 2095#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2096
dd93be58 2097#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2098#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2099#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2100#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2101 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2102
17a303ec
PZ
2103#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2104#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2105#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2106#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2107#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2108#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2109
2c1792a1 2110#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2111#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2112#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2113#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2114#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2115#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2116
5fafe292
SJ
2117#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2118
040d2baa
BW
2119/* DPF == dynamic parity feature */
2120#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2121#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2122
c8735b0c
BW
2123#define GT_FREQUENCY_MULTIPLIER 50
2124
05394f39
CW
2125#include "i915_trace.h"
2126
baa70943 2127extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2128extern int i915_max_ioctl;
2129
6a9ee8af
DA
2130extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2131extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2132extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2133extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2134
d330a953
JN
2135/* i915_params.c */
2136struct i915_params {
2137 int modeset;
2138 int panel_ignore_lid;
2139 unsigned int powersave;
2140 int semaphores;
2141 unsigned int lvds_downclock;
2142 int lvds_channel_mode;
2143 int panel_use_ssc;
2144 int vbt_sdvo_panel_type;
2145 int enable_rc6;
2146 int enable_fbc;
d330a953
JN
2147 int enable_ppgtt;
2148 int enable_psr;
2149 unsigned int preliminary_hw_support;
2150 int disable_power_well;
2151 int enable_ips;
e5aa6541 2152 int invert_brightness;
351e3db2 2153 int enable_cmd_parser;
e5aa6541
DL
2154 /* leave bools at the end to not create holes */
2155 bool enable_hangcheck;
2156 bool fastboot;
d330a953
JN
2157 bool prefault_disable;
2158 bool reset;
a0bae57f 2159 bool disable_display;
7a10dfa6 2160 bool disable_vtd_wa;
84c33a64 2161 int use_mmio_flip;
5978118c 2162 bool mmio_debug;
d330a953
JN
2163};
2164extern struct i915_params i915 __read_mostly;
2165
1da177e4 2166 /* i915_dma.c */
d05c617e 2167void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2168extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2169extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2170extern int i915_driver_unload(struct drm_device *);
2885f6ac 2171extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2172extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2173extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2174 struct drm_file *file);
673a394b 2175extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2176 struct drm_file *file);
84b1fd10 2177extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2178#ifdef CONFIG_COMPAT
0d6aa60b
DA
2179extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2180 unsigned long arg);
c43b5634 2181#endif
673a394b 2182extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2183 struct drm_clip_rect *box,
2184 int DR1, int DR4);
8e96d9c4 2185extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2186extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2187extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2188extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2189extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2190extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2191int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2192
073f34d9 2193extern void intel_console_resume(struct work_struct *work);
af6061af 2194
1da177e4 2195/* i915_irq.c */
10cd45b6 2196void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2197__printf(3, 4)
2198void i915_handle_error(struct drm_device *dev, bool wedged,
2199 const char *fmt, ...);
1da177e4 2200
76c3552f
D
2201void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2202 int new_delay);
f71d4af4 2203extern void intel_irq_init(struct drm_device *dev);
20afbda2 2204extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2205
2206extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2207extern void intel_uncore_early_sanitize(struct drm_device *dev,
2208 bool restore_forcewake);
907b28c5 2209extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2210extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2211extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2212extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2213
7c463586 2214void
50227e1c 2215i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2216 u32 status_mask);
7c463586
KP
2217
2218void
50227e1c 2219i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2220 u32 status_mask);
7c463586 2221
f8b79e58
ID
2222void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2223void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2224
673a394b
EA
2225/* i915_gem.c */
2226int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file_priv);
2228int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
2230int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
2232int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
de151cf6
JB
2236int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
673a394b
EA
2238int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
2242int i915_gem_execbuffer(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
76446cac
JB
2244int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2245 struct drm_file *file_priv);
673a394b
EA
2246int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file_priv);
2248int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2249 struct drm_file *file_priv);
2250int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file_priv);
199adf40
BW
2252int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file);
2254int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *file);
673a394b
EA
2256int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
3ef94daa
CW
2258int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
673a394b
EA
2260int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file_priv);
2262int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264int i915_gem_set_tiling(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
2266int i915_gem_get_tiling(struct drm_device *dev, void *data,
2267 struct drm_file *file_priv);
5cc9ed4b
CW
2268int i915_gem_init_userptr(struct drm_device *dev);
2269int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2270 struct drm_file *file);
5a125c3c
EA
2271int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2272 struct drm_file *file_priv);
23ba4fd0
BW
2273int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2274 struct drm_file *file_priv);
673a394b 2275void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2276void *i915_gem_object_alloc(struct drm_device *dev);
2277void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2278void i915_gem_object_init(struct drm_i915_gem_object *obj,
2279 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2280struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2281 size_t size);
7e0d96bc
BW
2282void i915_init_vm(struct drm_i915_private *dev_priv,
2283 struct i915_address_space *vm);
673a394b 2284void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2285void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2286
1ec9e26d
DV
2287#define PIN_MAPPABLE 0x1
2288#define PIN_NONBLOCK 0x2
bf3d149b 2289#define PIN_GLOBAL 0x4
d23db88c
CW
2290#define PIN_OFFSET_BIAS 0x8
2291#define PIN_OFFSET_MASK (~4095)
2021746e 2292int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2293 struct i915_address_space *vm,
2021746e 2294 uint32_t alignment,
d23db88c 2295 uint64_t flags);
07fe0b12 2296int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2297int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2298void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2299void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2300void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2301
4c914c0c
BV
2302int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2303 int *needs_clflush);
2304
37e680a1 2305int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2306static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2307{
67d5a50c
ID
2308 struct sg_page_iter sg_iter;
2309
2310 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2311 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2312
2313 return NULL;
9da3da66 2314}
a5570178
CW
2315static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2316{
2317 BUG_ON(obj->pages == NULL);
2318 obj->pages_pin_count++;
2319}
2320static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2321{
2322 BUG_ON(obj->pages_pin_count == 0);
2323 obj->pages_pin_count--;
2324}
2325
54cf91dc 2326int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2327int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2328 struct intel_engine_cs *to);
e2d05a8b 2329void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2330 struct intel_engine_cs *ring);
ff72145b
DA
2331int i915_gem_dumb_create(struct drm_file *file_priv,
2332 struct drm_device *dev,
2333 struct drm_mode_create_dumb *args);
2334int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2335 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2336/**
2337 * Returns true if seq1 is later than seq2.
2338 */
2339static inline bool
2340i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2341{
2342 return (int32_t)(seq1 - seq2) >= 0;
2343}
2344
fca26bb4
MK
2345int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2346int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2347int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2348int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2349
d8ffa60b
DV
2350bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2351void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2352
8d9fc7fd 2353struct drm_i915_gem_request *
a4872ba6 2354i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2355
b29c19b6 2356bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2357void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2358int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2359 bool interruptible);
84c33a64
SG
2360int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2361
1f83fee0
DV
2362static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2363{
2364 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2365 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2366}
2367
2368static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2369{
2ac0f450
MK
2370 return atomic_read(&error->reset_counter) & I915_WEDGED;
2371}
2372
2373static inline u32 i915_reset_count(struct i915_gpu_error *error)
2374{
2375 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2376}
a71d8d94 2377
88b4aa87
MK
2378static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2379{
2380 return dev_priv->gpu_error.stop_rings == 0 ||
2381 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2382}
2383
2384static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2385{
2386 return dev_priv->gpu_error.stop_rings == 0 ||
2387 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2388}
2389
069efc1d 2390void i915_gem_reset(struct drm_device *dev);
000433b6 2391bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2392int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2393int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2394int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2395int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2396void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2397void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2398int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2399int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2400int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2401 struct drm_file *file,
7d736f4f 2402 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2403 u32 *seqno);
2404#define i915_add_request(ring, seqno) \
854c94a7 2405 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2406int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2407 uint32_t seqno);
de151cf6 2408int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2409int __must_check
2410i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2411 bool write);
2412int __must_check
dabdfe02
CW
2413i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2414int __must_check
2da3b9b9
CW
2415i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2416 u32 alignment,
a4872ba6 2417 struct intel_engine_cs *pipelined);
cc98b413 2418void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2419int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2420 int align);
b29c19b6 2421int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2422void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2423
0fa87796
ID
2424uint32_t
2425i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2426uint32_t
d865110c
ID
2427i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2428 int tiling_mode, bool fenced);
467cffba 2429
e4ffd173
CW
2430int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2431 enum i915_cache_level cache_level);
2432
1286ff73
DV
2433struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2434 struct dma_buf *dma_buf);
2435
2436struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2437 struct drm_gem_object *gem_obj, int flags);
2438
19b2dbde
CW
2439void i915_gem_restore_fences(struct drm_device *dev);
2440
a70a3148
BW
2441unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2442 struct i915_address_space *vm);
2443bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2444bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2445 struct i915_address_space *vm);
2446unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2447 struct i915_address_space *vm);
2448struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2449 struct i915_address_space *vm);
accfef2e
BW
2450struct i915_vma *
2451i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2452 struct i915_address_space *vm);
5c2abbea
BW
2453
2454struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2455static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2456 struct i915_vma *vma;
2457 list_for_each_entry(vma, &obj->vma_list, vma_link)
2458 if (vma->pin_count > 0)
2459 return true;
2460 return false;
2461}
5c2abbea 2462
a70a3148
BW
2463/* Some GGTT VM helpers */
2464#define obj_to_ggtt(obj) \
2465 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2466static inline bool i915_is_ggtt(struct i915_address_space *vm)
2467{
2468 struct i915_address_space *ggtt =
2469 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2470 return vm == ggtt;
2471}
2472
2473static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2474{
2475 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2476}
2477
2478static inline unsigned long
2479i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2480{
2481 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2482}
2483
2484static inline unsigned long
2485i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2486{
2487 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2488}
c37e2204
BW
2489
2490static inline int __must_check
2491i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2492 uint32_t alignment,
1ec9e26d 2493 unsigned flags)
c37e2204 2494{
bf3d149b 2495 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2496}
a70a3148 2497
b287110e
DV
2498static inline int
2499i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2500{
2501 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2502}
2503
2504void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2505
254f965c 2506/* i915_gem_context.c */
0eea67eb 2507#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2508int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2509void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2510void i915_gem_context_reset(struct drm_device *dev);
e422b888 2511int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2512int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2513void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2514int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2515 struct intel_context *to);
2516struct intel_context *
41bde553 2517i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2518void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2519static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2520{
691e6415 2521 kref_get(&ctx->ref);
dce3271b
MK
2522}
2523
273497e5 2524static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2525{
691e6415 2526 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2527}
2528
273497e5 2529static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2530{
821d66dd 2531 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2532}
2533
84624813
BW
2534int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file);
2536int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2537 struct drm_file *file);
1286ff73 2538
9d0a6fa6 2539/* i915_gem_render_state.c */
a4872ba6 2540int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2541/* i915_gem_evict.c */
2542int __must_check i915_gem_evict_something(struct drm_device *dev,
2543 struct i915_address_space *vm,
2544 int min_size,
2545 unsigned alignment,
2546 unsigned cache_level,
d23db88c
CW
2547 unsigned long start,
2548 unsigned long end,
1ec9e26d 2549 unsigned flags);
679845ed
BW
2550int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2551int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2552
0260c420 2553/* belongs in i915_gem_gtt.h */
d09105c6 2554static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2555{
2556 if (INTEL_INFO(dev)->gen < 6)
2557 intel_gtt_chipset_flush();
2558}
246cbfb5 2559
9797fbfb
CW
2560/* i915_gem_stolen.c */
2561int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2562int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2563void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2564void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2565struct drm_i915_gem_object *
2566i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2567struct drm_i915_gem_object *
2568i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2569 u32 stolen_offset,
2570 u32 gtt_offset,
2571 u32 size);
9797fbfb 2572
673a394b 2573/* i915_gem_tiling.c */
2c1792a1 2574static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2575{
50227e1c 2576 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2577
2578 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2579 obj->tiling_mode != I915_TILING_NONE;
2580}
2581
673a394b 2582void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2583void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2584void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2585
2586/* i915_gem_debug.c */
23bc5982
CW
2587#if WATCH_LISTS
2588int i915_verify_lists(struct drm_device *dev);
673a394b 2589#else
23bc5982 2590#define i915_verify_lists(dev) 0
673a394b 2591#endif
1da177e4 2592
2017263e 2593/* i915_debugfs.c */
27c202ad
BG
2594int i915_debugfs_init(struct drm_minor *minor);
2595void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2596#ifdef CONFIG_DEBUG_FS
07144428
DL
2597void intel_display_crc_init(struct drm_device *dev);
2598#else
f8c168fa 2599static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2600#endif
84734a04
MK
2601
2602/* i915_gpu_error.c */
edc3d884
MK
2603__printf(2, 3)
2604void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2605int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2606 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2607int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2608 size_t count, loff_t pos);
2609static inline void i915_error_state_buf_release(
2610 struct drm_i915_error_state_buf *eb)
2611{
2612 kfree(eb->buf);
2613}
58174462
MK
2614void i915_capture_error_state(struct drm_device *dev, bool wedge,
2615 const char *error_msg);
84734a04
MK
2616void i915_error_state_get(struct drm_device *dev,
2617 struct i915_error_state_file_priv *error_priv);
2618void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2619void i915_destroy_error_state(struct drm_device *dev);
2620
2621void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2622const char *i915_cache_level_str(int type);
2017263e 2623
351e3db2 2624/* i915_cmd_parser.c */
d728c8ef 2625int i915_cmd_parser_get_version(void);
a4872ba6
OM
2626int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2627void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2628bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2629int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2630 struct drm_i915_gem_object *batch_obj,
2631 u32 batch_start_offset,
2632 bool is_master);
2633
317c35d1
JB
2634/* i915_suspend.c */
2635extern int i915_save_state(struct drm_device *dev);
2636extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2637
d8157a36
DV
2638/* i915_ums.c */
2639void i915_save_display_reg(struct drm_device *dev);
2640void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2641
0136db58
BW
2642/* i915_sysfs.c */
2643void i915_setup_sysfs(struct drm_device *dev_priv);
2644void i915_teardown_sysfs(struct drm_device *dev_priv);
2645
f899fc64
CW
2646/* intel_i2c.c */
2647extern int intel_setup_gmbus(struct drm_device *dev);
2648extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2649static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2650{
2ed06c93 2651 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2652}
2653
2654extern struct i2c_adapter *intel_gmbus_get_adapter(
2655 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2656extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2657extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2658static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2659{
2660 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2661}
f899fc64
CW
2662extern void intel_i2c_reset(struct drm_device *dev);
2663
3b617967 2664/* intel_opregion.c */
9c4b0a68 2665struct intel_encoder;
44834a67 2666#ifdef CONFIG_ACPI
27d50c82 2667extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2668extern void intel_opregion_init(struct drm_device *dev);
2669extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2670extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2671extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2672 bool enable);
ecbc5cf3
JN
2673extern int intel_opregion_notify_adapter(struct drm_device *dev,
2674 pci_power_t state);
65e082c9 2675#else
27d50c82 2676static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2677static inline void intel_opregion_init(struct drm_device *dev) { return; }
2678static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2679static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2680static inline int
2681intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2682{
2683 return 0;
2684}
ecbc5cf3
JN
2685static inline int
2686intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2687{
2688 return 0;
2689}
65e082c9 2690#endif
8ee1c3db 2691
723bfd70
JB
2692/* intel_acpi.c */
2693#ifdef CONFIG_ACPI
2694extern void intel_register_dsm_handler(void);
2695extern void intel_unregister_dsm_handler(void);
2696#else
2697static inline void intel_register_dsm_handler(void) { return; }
2698static inline void intel_unregister_dsm_handler(void) { return; }
2699#endif /* CONFIG_ACPI */
2700
79e53945 2701/* modesetting */
f817586c 2702extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2703extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2704extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2705extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2706extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2707extern void intel_connector_unregister(struct intel_connector *);
28d52043 2708extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2709extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2710 bool force_restore);
44cec740 2711extern void i915_redisable_vga(struct drm_device *dev);
04098753 2712extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2713extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2714extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2715extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2716extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2717extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2718extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2719extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2720 bool enable);
0206e353
AJ
2721extern void intel_detect_pch(struct drm_device *dev);
2722extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2723extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2724
2911a35b 2725extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2726int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2727 struct drm_file *file);
b6359918
MK
2728int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2729 struct drm_file *file);
575155a9 2730
84c33a64
SG
2731void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2732
6ef3d427
CW
2733/* overlay */
2734extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2735extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2736 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2737
2738extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2739extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2740 struct drm_device *dev,
2741 struct intel_display_error_state *error);
6ef3d427 2742
b7287d80
BW
2743/* On SNB platform, before reading ring registers forcewake bit
2744 * must be set to prevent GT core from power down and stale values being
2745 * returned.
2746 */
c8d9a590
D
2747void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2748void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2749void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2750
42c0526c
BW
2751int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2752int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2753
2754/* intel_sideband.c */
64936258
JN
2755u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2756void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2757u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2758u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2759void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2760u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2761void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2762u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2763void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2764u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2765void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2766u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2767void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2768u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2769void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2770u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2771 enum intel_sbi_destination destination);
2772void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2773 enum intel_sbi_destination destination);
e9fe51c6
SK
2774u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2775void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2776
2ec3815f
VS
2777int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2778int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2779
c8d9a590
D
2780#define FORCEWAKE_RENDER (1 << 0)
2781#define FORCEWAKE_MEDIA (1 << 1)
2782#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2783
2784
0b274481
BW
2785#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2786#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2787
2788#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2789#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2790#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2791#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2792
2793#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2794#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2795#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2796#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2797
698b3135
CW
2798/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2799 * will be implemented using 2 32-bit writes in an arbitrary order with
2800 * an arbitrary delay between them. This can cause the hardware to
2801 * act upon the intermediate value, possibly leading to corruption and
2802 * machine death. You have been warned.
2803 */
0b274481
BW
2804#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2805#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2806
50877445
CW
2807#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2808 u32 upper = I915_READ(upper_reg); \
2809 u32 lower = I915_READ(lower_reg); \
2810 u32 tmp = I915_READ(upper_reg); \
2811 if (upper != tmp) { \
2812 upper = tmp; \
2813 lower = I915_READ(lower_reg); \
2814 WARN_ON(I915_READ(upper_reg) != upper); \
2815 } \
2816 (u64)upper << 32 | lower; })
2817
cae5852d
ZN
2818#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2819#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2820
55bc60db
VS
2821/* "Broadcast RGB" property */
2822#define INTEL_BROADCAST_RGB_AUTO 0
2823#define INTEL_BROADCAST_RGB_FULL 1
2824#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2825
766aa1c4
VS
2826static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2827{
92e23b99 2828 if (IS_VALLEYVIEW(dev))
766aa1c4 2829 return VLV_VGACNTRL;
92e23b99
SJ
2830 else if (INTEL_INFO(dev)->gen >= 5)
2831 return CPU_VGACNTRL;
766aa1c4
VS
2832 else
2833 return VGACNTRL;
2834}
2835
2bb4629a
VS
2836static inline void __user *to_user_ptr(u64 address)
2837{
2838 return (void __user *)(uintptr_t)address;
2839}
2840
df97729f
ID
2841static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2842{
2843 unsigned long j = msecs_to_jiffies(m);
2844
2845 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2846}
2847
2848static inline unsigned long
2849timespec_to_jiffies_timeout(const struct timespec *value)
2850{
2851 unsigned long j = timespec_to_jiffies(value);
2852
2853 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2854}
2855
dce56b3c
PZ
2856/*
2857 * If you need to wait X milliseconds between events A and B, but event B
2858 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2859 * when event A happened, then just before event B you call this function and
2860 * pass the timestamp as the first argument, and X as the second argument.
2861 */
2862static inline void
2863wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2864{
ec5e0cfb 2865 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2866
2867 /*
2868 * Don't re-read the value of "jiffies" every time since it may change
2869 * behind our back and break the math.
2870 */
2871 tmp_jiffies = jiffies;
2872 target_jiffies = timestamp_jiffies +
2873 msecs_to_jiffies_timeout(to_wait_ms);
2874
2875 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2876 remaining_jiffies = target_jiffies - tmp_jiffies;
2877 while (remaining_jiffies)
2878 remaining_jiffies =
2879 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2880 }
2881}
2882
1da177e4 2883#endif