]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: It's its!
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
23bc5982 204#define WATCH_LISTS 0
42d6ab48 205#define WATCH_GTT 0
673a394b 206
71acb5eb
DA
207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
05394f39 216 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
217};
218
0a3e67a4
JB
219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
8ee1c3db 224struct intel_opregion {
5bc4418b
BW
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 struct opregion_asle __iomem *asle;
229 void __iomem *vbt;
01fe9dbd 230 u32 __iomem *lid_state;
8ee1c3db 231};
44834a67 232#define OPREGION_SIZE (8*1024)
8ee1c3db 233
6ef3d427
CW
234struct intel_overlay;
235struct intel_overlay_error_state;
236
7c1c2871
DA
237struct drm_i915_master_private {
238 drm_local_map_t *sarea;
239 struct _drm_i915_sarea *sarea_priv;
240};
de151cf6 241#define I915_FENCE_REG_NONE -1
42b5aeab
VS
242#define I915_MAX_NUM_FENCES 32
243/* 32 fences + sign bit for FENCE_REG_NONE */
244#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
245
246struct drm_i915_fence_reg {
007cc8ac 247 struct list_head lru_list;
caea7476 248 struct drm_i915_gem_object *obj;
1690e1eb 249 int pin_count;
de151cf6 250};
7c1c2871 251
9b9d172d 252struct sdvo_device_mapping {
e957d772 253 u8 initialized;
9b9d172d 254 u8 dvo_port;
255 u8 slave_addr;
256 u8 dvo_wiring;
e957d772 257 u8 i2c_pin;
b1083333 258 u8 ddc_pin;
9b9d172d 259};
260
c4a1d9e4
CW
261struct intel_display_error_state;
262
63eeaf38 263struct drm_i915_error_state {
742cbee8 264 struct kref ref;
63eeaf38
JB
265 u32 eir;
266 u32 pgtbl_er;
be998e2e 267 u32 ier;
b9a3906b 268 u32 ccid;
0f3b6849
CW
269 u32 derrmr;
270 u32 forcewake;
9574b3fe 271 bool waiting[I915_NUM_RINGS];
9db4a9c7 272 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
273 u32 tail[I915_NUM_RINGS];
274 u32 head[I915_NUM_RINGS];
0f3b6849 275 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
276 u32 ipeir[I915_NUM_RINGS];
277 u32 ipehr[I915_NUM_RINGS];
278 u32 instdone[I915_NUM_RINGS];
279 u32 acthd[I915_NUM_RINGS];
7e3b8737 280 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 281 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 282 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
283 /* our own tracking of ring head and tail */
284 u32 cpu_ring_head[I915_NUM_RINGS];
285 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 286 u32 error; /* gen6+ */
71e172e8 287 u32 err_int; /* gen7 */
c1cd90ed
DV
288 u32 instpm[I915_NUM_RINGS];
289 u32 instps[I915_NUM_RINGS];
050ee91f 290 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 291 u32 seqno[I915_NUM_RINGS];
9df30794 292 u64 bbaddr;
33f3f518
DV
293 u32 fault_reg[I915_NUM_RINGS];
294 u32 done_reg;
c1cd90ed 295 u32 faddr[I915_NUM_RINGS];
4b9de737 296 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 297 struct timeval time;
52d39a21
CW
298 struct drm_i915_error_ring {
299 struct drm_i915_error_object {
300 int page_count;
301 u32 gtt_offset;
302 u32 *pages[0];
8c123e54 303 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
304 struct drm_i915_error_request {
305 long jiffies;
306 u32 seqno;
ee4f42b1 307 u32 tail;
52d39a21
CW
308 } *requests;
309 int num_requests;
310 } ring[I915_NUM_RINGS];
9df30794 311 struct drm_i915_error_buffer {
a779e5ab 312 u32 size;
9df30794 313 u32 name;
0201f1ec 314 u32 rseqno, wseqno;
9df30794
CW
315 u32 gtt_offset;
316 u32 read_domains;
317 u32 write_domain;
4b9de737 318 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
319 s32 pinned:2;
320 u32 tiling:2;
321 u32 dirty:1;
322 u32 purgeable:1;
5d1333fc 323 s32 ring:4;
93dfb40c 324 u32 cache_level:2;
95f5301d
BW
325 } **active_bo, **pinned_bo;
326 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 327 struct intel_overlay_error_state *overlay;
c4a1d9e4 328 struct intel_display_error_state *display;
63eeaf38
JB
329};
330
b8cecdf5 331struct intel_crtc_config;
0e8ffe1b 332struct intel_crtc;
ee9300bb
DV
333struct intel_limit;
334struct dpll;
b8cecdf5 335
e70236a8 336struct drm_i915_display_funcs {
ee5382ae 337 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
338 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
339 void (*disable_fbc)(struct drm_device *dev);
340 int (*get_display_clock_speed)(struct drm_device *dev);
341 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
342 /**
343 * find_dpll() - Find the best values for the PLL
344 * @limit: limits for the PLL
345 * @crtc: current CRTC
346 * @target: target frequency in kHz
347 * @refclk: reference clock frequency in kHz
348 * @match_clock: if provided, @best_clock P divider must
349 * match the P divider from @match_clock
350 * used for LVDS downclocking
351 * @best_clock: best PLL values found
352 *
353 * Returns true on success, false on failure.
354 */
355 bool (*find_dpll)(const struct intel_limit *limit,
356 struct drm_crtc *crtc,
357 int target, int refclk,
358 struct dpll *match_clock,
359 struct dpll *best_clock);
d210246a 360 void (*update_wm)(struct drm_device *dev);
adf3d35e
VS
361 void (*update_sprite_wm)(struct drm_plane *plane,
362 struct drm_crtc *crtc,
4c4ff43a 363 uint32_t sprite_width, int pixel_size,
bdd57d03 364 bool enable, bool scaled);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
ed8d1975
KP
383 struct drm_i915_gem_object *obj,
384 uint32_t flags);
17638cd6
JB
385 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
386 int x, int y);
20afbda2 387 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
388 /* clock updates for mode set */
389 /* cursor updates */
390 /* render clock increase/decrease */
391 /* display clock increase/decrease */
392 /* pll clock increase/decrease */
e70236a8
JB
393};
394
907b28c5 395struct intel_uncore_funcs {
990bbdad
CW
396 void (*force_wake_get)(struct drm_i915_private *dev_priv);
397 void (*force_wake_put)(struct drm_i915_private *dev_priv);
398};
399
907b28c5
CW
400struct intel_uncore {
401 spinlock_t lock; /** lock is also taken in irq contexts. */
402
403 struct intel_uncore_funcs funcs;
404
405 unsigned fifo_count;
406 unsigned forcewake_count;
407};
408
79fc46df
DL
409#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
410 func(is_mobile) sep \
411 func(is_i85x) sep \
412 func(is_i915g) sep \
413 func(is_i945gm) sep \
414 func(is_g33) sep \
415 func(need_gfx_hws) sep \
416 func(is_g4x) sep \
417 func(is_pineview) sep \
418 func(is_broadwater) sep \
419 func(is_crestline) sep \
420 func(is_ivybridge) sep \
421 func(is_valleyview) sep \
422 func(is_haswell) sep \
b833d685 423 func(is_preliminary) sep \
79fc46df
DL
424 func(has_force_wake) sep \
425 func(has_fbc) sep \
426 func(has_pipe_cxsr) sep \
427 func(has_hotplug) sep \
428 func(cursor_needs_physical) sep \
429 func(has_overlay) sep \
430 func(overlay_needs_physical) sep \
431 func(supports_tv) sep \
432 func(has_bsd_ring) sep \
433 func(has_blt_ring) sep \
f72a1183 434 func(has_vebox_ring) sep \
dd93be58 435 func(has_llc) sep \
30568c45
DL
436 func(has_ddi) sep \
437 func(has_fpga_dbg)
c96ea64e 438
a587f779
DL
439#define DEFINE_FLAG(name) u8 name:1
440#define SEP_SEMICOLON ;
c96ea64e 441
cfdf1fa2 442struct intel_device_info {
10fce67a 443 u32 display_mmio_offset;
7eb552ae 444 u8 num_pipes:3;
c96c3a8c 445 u8 gen;
a587f779 446 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
447};
448
a587f779
DL
449#undef DEFINE_FLAG
450#undef SEP_SEMICOLON
451
7faf1ab2
DV
452enum i915_cache_level {
453 I915_CACHE_NONE = 0,
350ec881
CW
454 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
455 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
456 caches, eg sampler/render caches, and the
457 large Last-Level-Cache. LLC is coherent with
458 the CPU, but L3 is only visible to the GPU. */
651d794f 459 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
460};
461
2d04befb
KG
462typedef uint32_t gen6_gtt_pte_t;
463
853ba5d2 464struct i915_address_space {
93bd8649 465 struct drm_mm mm;
853ba5d2 466 struct drm_device *dev;
a7bbbd63 467 struct list_head global_link;
853ba5d2
BW
468 unsigned long start; /* Start offset always 0 for dri2 */
469 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
470
471 struct {
472 dma_addr_t addr;
473 struct page *page;
474 } scratch;
475
5cef07e1
BW
476 /**
477 * List of objects currently involved in rendering.
478 *
479 * Includes buffers having the contents of their GPU caches
480 * flushed, not necessarily primitives. last_rendering_seqno
481 * represents when the rendering involved will be completed.
482 *
483 * A reference is held on the buffer while on this list.
484 */
485 struct list_head active_list;
486
487 /**
488 * LRU list of objects which are not in the ringbuffer and
489 * are ready to unbind, but are still in the GTT.
490 *
491 * last_rendering_seqno is 0 while an object is in this list.
492 *
493 * A reference is not held on the buffer while on this list,
494 * as merely being GTT-bound shouldn't prevent its being
495 * freed, and we'll pull it off the list in the free path.
496 */
497 struct list_head inactive_list;
498
853ba5d2
BW
499 /* FIXME: Need a more generic return type */
500 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
501 enum i915_cache_level level);
502 void (*clear_range)(struct i915_address_space *vm,
503 unsigned int first_entry,
504 unsigned int num_entries);
505 void (*insert_entries)(struct i915_address_space *vm,
506 struct sg_table *st,
507 unsigned int first_entry,
508 enum i915_cache_level cache_level);
509 void (*cleanup)(struct i915_address_space *vm);
510};
511
5d4545ae
BW
512/* The Graphics Translation Table is the way in which GEN hardware translates a
513 * Graphics Virtual Address into a Physical Address. In addition to the normal
514 * collateral associated with any va->pa translations GEN hardware also has a
515 * portion of the GTT which can be mapped by the CPU and remain both coherent
516 * and correct (in cases like swizzling). That region is referred to as GMADR in
517 * the spec.
518 */
519struct i915_gtt {
853ba5d2 520 struct i915_address_space base;
baa09f5f 521 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
522
523 unsigned long mappable_end; /* End offset that we can CPU map */
524 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
525 phys_addr_t mappable_base; /* PA of our GMADR */
526
527 /** "Graphics Stolen Memory" holds the global PTEs */
528 void __iomem *gsm;
a81cc00c
BW
529
530 bool do_idle_maps;
7faf1ab2 531
911bdf0a 532 int mtrr;
7faf1ab2
DV
533
534 /* global gtt ops */
baa09f5f 535 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
536 size_t *stolen, phys_addr_t *mappable_base,
537 unsigned long *mappable_end);
5d4545ae 538};
853ba5d2 539#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 540
1d2a314c 541struct i915_hw_ppgtt {
853ba5d2 542 struct i915_address_space base;
1d2a314c
DV
543 unsigned num_pd_entries;
544 struct page **pt_pages;
545 uint32_t pd_offset;
546 dma_addr_t *pt_dma_addr;
def886c3 547
b7c36d25 548 int (*enable)(struct drm_device *dev);
1d2a314c
DV
549};
550
0b02e798
BW
551/**
552 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
553 * VMA's presence cannot be guaranteed before binding, or after unbinding the
554 * object into/from the address space.
555 *
556 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
557 * will always be <= an objects lifetime. So object refcounting should cover us.
558 */
559struct i915_vma {
560 struct drm_mm_node node;
561 struct drm_i915_gem_object *obj;
562 struct i915_address_space *vm;
563
ca191b13
BW
564 /** This object's place on the active/inactive lists */
565 struct list_head mm_list;
566
2f633156 567 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
568
569 /** This vma's place in the batchbuffer or on the eviction list */
570 struct list_head exec_list;
571
27173f1f
BW
572 /**
573 * Used for performing relocations during execbuffer insertion.
574 */
575 struct hlist_node exec_node;
576 unsigned long exec_handle;
577 struct drm_i915_gem_exec_object2 *exec_entry;
578
1d2a314c
DV
579};
580
e59ec13d
MK
581struct i915_ctx_hang_stats {
582 /* This context had batch pending when hang was declared */
583 unsigned batch_pending;
584
585 /* This context had batch active when hang was declared */
586 unsigned batch_active;
587};
40521054
BW
588
589/* This must match up with the value previously used for execbuf2.rsvd1. */
590#define DEFAULT_CONTEXT_ID 0
591struct i915_hw_context {
dce3271b 592 struct kref ref;
40521054 593 int id;
e0556841 594 bool is_initialized;
40521054
BW
595 struct drm_i915_file_private *file_priv;
596 struct intel_ring_buffer *ring;
597 struct drm_i915_gem_object *obj;
e59ec13d 598 struct i915_ctx_hang_stats hang_stats;
40521054
BW
599};
600
5c3fe8b0
BW
601struct i915_fbc {
602 unsigned long size;
603 unsigned int fb_id;
604 enum plane plane;
605 int y;
606
607 struct drm_mm_node *compressed_fb;
608 struct drm_mm_node *compressed_llb;
609
610 struct intel_fbc_work {
611 struct delayed_work work;
612 struct drm_crtc *crtc;
613 struct drm_framebuffer *fb;
614 int interval;
615 } *fbc_work;
616
29ebf90f
CW
617 enum no_fbc_reason {
618 FBC_OK, /* FBC is enabled */
619 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
620 FBC_NO_OUTPUT, /* no outputs enabled to compress */
621 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
622 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
623 FBC_MODE_TOO_LARGE, /* mode too large for compression */
624 FBC_BAD_PLANE, /* fbc not supported on plane */
625 FBC_NOT_TILED, /* buffer not tiled */
626 FBC_MULTIPLE_PIPES, /* more than one pipe active */
627 FBC_MODULE_PARAM,
628 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
629 } no_fbc_reason;
b5e50c3f
JB
630};
631
3f51e471
RV
632enum no_psr_reason {
633 PSR_NO_SOURCE, /* Not supported on platform */
634 PSR_NO_SINK, /* Not supported by panel */
105b7c11 635 PSR_MODULE_PARAM,
3f51e471
RV
636 PSR_CRTC_NOT_ACTIVE,
637 PSR_PWR_WELL_ENABLED,
638 PSR_NOT_TILED,
639 PSR_SPRITE_ENABLED,
640 PSR_S3D_ENABLED,
641 PSR_INTERLACED_ENABLED,
642 PSR_HSW_NOT_DDIA,
643};
5c3fe8b0 644
3bad0781 645enum intel_pch {
f0350830 646 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
647 PCH_IBX, /* Ibexpeak PCH */
648 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 649 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 650 PCH_NOP,
3bad0781
ZW
651};
652
988d6ee8
PZ
653enum intel_sbi_destination {
654 SBI_ICLK,
655 SBI_MPHY,
656};
657
b690e96c 658#define QUIRK_PIPEA_FORCE (1<<0)
435793df 659#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 660#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 661#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 662
8be48d92 663struct intel_fbdev;
1630fe75 664struct intel_fbc_work;
38651674 665
c2b9152f
DV
666struct intel_gmbus {
667 struct i2c_adapter adapter;
f2ce9faf 668 u32 force_bit;
c2b9152f 669 u32 reg0;
36c785f0 670 u32 gpio_reg;
c167a6fc 671 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
672 struct drm_i915_private *dev_priv;
673};
674
f4c956ad 675struct i915_suspend_saved_registers {
ba8bbcf6
JB
676 u8 saveLBB;
677 u32 saveDSPACNTR;
678 u32 saveDSPBCNTR;
e948e994 679 u32 saveDSPARB;
ba8bbcf6
JB
680 u32 savePIPEACONF;
681 u32 savePIPEBCONF;
682 u32 savePIPEASRC;
683 u32 savePIPEBSRC;
684 u32 saveFPA0;
685 u32 saveFPA1;
686 u32 saveDPLL_A;
687 u32 saveDPLL_A_MD;
688 u32 saveHTOTAL_A;
689 u32 saveHBLANK_A;
690 u32 saveHSYNC_A;
691 u32 saveVTOTAL_A;
692 u32 saveVBLANK_A;
693 u32 saveVSYNC_A;
694 u32 saveBCLRPAT_A;
5586c8bc 695 u32 saveTRANSACONF;
42048781
ZW
696 u32 saveTRANS_HTOTAL_A;
697 u32 saveTRANS_HBLANK_A;
698 u32 saveTRANS_HSYNC_A;
699 u32 saveTRANS_VTOTAL_A;
700 u32 saveTRANS_VBLANK_A;
701 u32 saveTRANS_VSYNC_A;
0da3ea12 702 u32 savePIPEASTAT;
ba8bbcf6
JB
703 u32 saveDSPASTRIDE;
704 u32 saveDSPASIZE;
705 u32 saveDSPAPOS;
585fb111 706 u32 saveDSPAADDR;
ba8bbcf6
JB
707 u32 saveDSPASURF;
708 u32 saveDSPATILEOFF;
709 u32 savePFIT_PGM_RATIOS;
0eb96d6e 710 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
711 u32 saveBLC_PWM_CTL;
712 u32 saveBLC_PWM_CTL2;
42048781
ZW
713 u32 saveBLC_CPU_PWM_CTL;
714 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
715 u32 saveFPB0;
716 u32 saveFPB1;
717 u32 saveDPLL_B;
718 u32 saveDPLL_B_MD;
719 u32 saveHTOTAL_B;
720 u32 saveHBLANK_B;
721 u32 saveHSYNC_B;
722 u32 saveVTOTAL_B;
723 u32 saveVBLANK_B;
724 u32 saveVSYNC_B;
725 u32 saveBCLRPAT_B;
5586c8bc 726 u32 saveTRANSBCONF;
42048781
ZW
727 u32 saveTRANS_HTOTAL_B;
728 u32 saveTRANS_HBLANK_B;
729 u32 saveTRANS_HSYNC_B;
730 u32 saveTRANS_VTOTAL_B;
731 u32 saveTRANS_VBLANK_B;
732 u32 saveTRANS_VSYNC_B;
0da3ea12 733 u32 savePIPEBSTAT;
ba8bbcf6
JB
734 u32 saveDSPBSTRIDE;
735 u32 saveDSPBSIZE;
736 u32 saveDSPBPOS;
585fb111 737 u32 saveDSPBADDR;
ba8bbcf6
JB
738 u32 saveDSPBSURF;
739 u32 saveDSPBTILEOFF;
585fb111
JB
740 u32 saveVGA0;
741 u32 saveVGA1;
742 u32 saveVGA_PD;
ba8bbcf6
JB
743 u32 saveVGACNTRL;
744 u32 saveADPA;
745 u32 saveLVDS;
585fb111
JB
746 u32 savePP_ON_DELAYS;
747 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
748 u32 saveDVOA;
749 u32 saveDVOB;
750 u32 saveDVOC;
751 u32 savePP_ON;
752 u32 savePP_OFF;
753 u32 savePP_CONTROL;
585fb111 754 u32 savePP_DIVISOR;
ba8bbcf6
JB
755 u32 savePFIT_CONTROL;
756 u32 save_palette_a[256];
757 u32 save_palette_b[256];
06027f91 758 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
759 u32 saveFBC_CFB_BASE;
760 u32 saveFBC_LL_BASE;
761 u32 saveFBC_CONTROL;
762 u32 saveFBC_CONTROL2;
0da3ea12
JB
763 u32 saveIER;
764 u32 saveIIR;
765 u32 saveIMR;
42048781
ZW
766 u32 saveDEIER;
767 u32 saveDEIMR;
768 u32 saveGTIER;
769 u32 saveGTIMR;
770 u32 saveFDI_RXA_IMR;
771 u32 saveFDI_RXB_IMR;
1f84e550 772 u32 saveCACHE_MODE_0;
1f84e550 773 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
774 u32 saveSWF0[16];
775 u32 saveSWF1[16];
776 u32 saveSWF2[3];
777 u8 saveMSR;
778 u8 saveSR[8];
123f794f 779 u8 saveGR[25];
ba8bbcf6 780 u8 saveAR_INDEX;
a59e122a 781 u8 saveAR[21];
ba8bbcf6 782 u8 saveDACMASK;
a59e122a 783 u8 saveCR[37];
4b9de737 784 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
785 u32 saveCURACNTR;
786 u32 saveCURAPOS;
787 u32 saveCURABASE;
788 u32 saveCURBCNTR;
789 u32 saveCURBPOS;
790 u32 saveCURBBASE;
791 u32 saveCURSIZE;
a4fc5ed6
KP
792 u32 saveDP_B;
793 u32 saveDP_C;
794 u32 saveDP_D;
795 u32 savePIPEA_GMCH_DATA_M;
796 u32 savePIPEB_GMCH_DATA_M;
797 u32 savePIPEA_GMCH_DATA_N;
798 u32 savePIPEB_GMCH_DATA_N;
799 u32 savePIPEA_DP_LINK_M;
800 u32 savePIPEB_DP_LINK_M;
801 u32 savePIPEA_DP_LINK_N;
802 u32 savePIPEB_DP_LINK_N;
42048781
ZW
803 u32 saveFDI_RXA_CTL;
804 u32 saveFDI_TXA_CTL;
805 u32 saveFDI_RXB_CTL;
806 u32 saveFDI_TXB_CTL;
807 u32 savePFA_CTL_1;
808 u32 savePFB_CTL_1;
809 u32 savePFA_WIN_SZ;
810 u32 savePFB_WIN_SZ;
811 u32 savePFA_WIN_POS;
812 u32 savePFB_WIN_POS;
5586c8bc
ZW
813 u32 savePCH_DREF_CONTROL;
814 u32 saveDISP_ARB_CTL;
815 u32 savePIPEA_DATA_M1;
816 u32 savePIPEA_DATA_N1;
817 u32 savePIPEA_LINK_M1;
818 u32 savePIPEA_LINK_N1;
819 u32 savePIPEB_DATA_M1;
820 u32 savePIPEB_DATA_N1;
821 u32 savePIPEB_LINK_M1;
822 u32 savePIPEB_LINK_N1;
b5b72e89 823 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 824 u32 savePCH_PORT_HOTPLUG;
f4c956ad 825};
c85aa885
DV
826
827struct intel_gen6_power_mgmt {
59cdb63d 828 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
829 struct work_struct work;
830 u32 pm_iir;
59cdb63d
DV
831
832 /* On vlv we need to manually drop to Vmin with a delayed work. */
833 struct delayed_work vlv_work;
c85aa885
DV
834
835 /* The below variables an all the rps hw state are protected by
836 * dev->struct mutext. */
837 u8 cur_delay;
838 u8 min_delay;
839 u8 max_delay;
52ceb908 840 u8 rpe_delay;
31c77388 841 u8 hw_max;
1a01ab3b
JB
842
843 struct delayed_work delayed_resume_work;
4fc688ce
JB
844
845 /*
846 * Protects RPS/RC6 register access and PCU communication.
847 * Must be taken after struct_mutex if nested.
848 */
849 struct mutex hw_lock;
c85aa885
DV
850};
851
1a240d4d
DV
852/* defined intel_pm.c */
853extern spinlock_t mchdev_lock;
854
c85aa885
DV
855struct intel_ilk_power_mgmt {
856 u8 cur_delay;
857 u8 min_delay;
858 u8 max_delay;
859 u8 fmax;
860 u8 fstart;
861
862 u64 last_count1;
863 unsigned long last_time1;
864 unsigned long chipset_power;
865 u64 last_count2;
866 struct timespec last_time2;
867 unsigned long gfx_power;
868 u8 corr;
869
870 int c_m;
871 int r_t;
3e373948
DV
872
873 struct drm_i915_gem_object *pwrctx;
874 struct drm_i915_gem_object *renderctx;
c85aa885
DV
875};
876
a38911a3
WX
877/* Power well structure for haswell */
878struct i915_power_well {
879 struct drm_device *device;
880 spinlock_t lock;
881 /* power well enable/disable usage count */
882 int count;
883 int i915_request;
884};
885
231f42a4
DV
886struct i915_dri1_state {
887 unsigned allow_batchbuffer : 1;
888 u32 __iomem *gfx_hws_cpu_addr;
889
890 unsigned int cpp;
891 int back_offset;
892 int front_offset;
893 int current_page;
894 int page_flipping;
895
896 uint32_t counter;
897};
898
db1b76ca
DV
899struct i915_ums_state {
900 /**
901 * Flag if the X Server, and thus DRM, is not currently in
902 * control of the device.
903 *
904 * This is set between LeaveVT and EnterVT. It needs to be
905 * replaced with a semaphore. It also needs to be
906 * transitioned away from for kernel modesetting.
907 */
908 int mm_suspended;
909};
910
a4da4fa4
DV
911struct intel_l3_parity {
912 u32 *remap_info;
913 struct work_struct error_work;
914};
915
4b5aed62 916struct i915_gem_mm {
4b5aed62
DV
917 /** Memory allocator for GTT stolen memory */
918 struct drm_mm stolen;
4b5aed62
DV
919 /** List of all objects in gtt_space. Used to restore gtt
920 * mappings on resume */
921 struct list_head bound_list;
922 /**
923 * List of objects which are not bound to the GTT (thus
924 * are idle and not used by the GPU) but still have
925 * (presumably uncached) pages still attached.
926 */
927 struct list_head unbound_list;
928
929 /** Usable portion of the GTT for GEM */
930 unsigned long stolen_base; /* limited to low memory (32-bit) */
931
4b5aed62
DV
932 /** PPGTT used for aliasing the PPGTT with the GTT */
933 struct i915_hw_ppgtt *aliasing_ppgtt;
934
935 struct shrinker inactive_shrinker;
936 bool shrinker_no_lock_stealing;
937
4b5aed62
DV
938 /** LRU list of objects with fence regs on them. */
939 struct list_head fence_list;
940
941 /**
942 * We leave the user IRQ off as much as possible,
943 * but this means that requests will finish and never
944 * be retired once the system goes idle. Set a timer to
945 * fire periodically while the ring is running. When it
946 * fires, go retire requests.
947 */
948 struct delayed_work retire_work;
949
950 /**
951 * Are we in a non-interruptible section of code like
952 * modesetting?
953 */
954 bool interruptible;
955
4b5aed62
DV
956 /** Bit 6 swizzling required for X tiling */
957 uint32_t bit_6_swizzle_x;
958 /** Bit 6 swizzling required for Y tiling */
959 uint32_t bit_6_swizzle_y;
960
961 /* storage for physical objects */
962 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
963
964 /* accounting, useful for userland debugging */
c20e8355 965 spinlock_t object_stat_lock;
4b5aed62
DV
966 size_t object_memory;
967 u32 object_count;
968};
969
edc3d884
MK
970struct drm_i915_error_state_buf {
971 unsigned bytes;
972 unsigned size;
973 int err;
974 u8 *buf;
975 loff_t start;
976 loff_t pos;
977};
978
fc16b48b
MK
979struct i915_error_state_file_priv {
980 struct drm_device *dev;
981 struct drm_i915_error_state *error;
982};
983
99584db3
DV
984struct i915_gpu_error {
985 /* For hangcheck timer */
986#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
987#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
988 struct timer_list hangcheck_timer;
99584db3
DV
989
990 /* For reset and error_state handling. */
991 spinlock_t lock;
992 /* Protected by the above dev->gpu_error.lock. */
993 struct drm_i915_error_state *first_error;
994 struct work_struct work;
99584db3
DV
995
996 unsigned long last_reset;
997
1f83fee0 998 /**
f69061be 999 * State variable and reset counter controlling the reset flow
1f83fee0 1000 *
f69061be
DV
1001 * Upper bits are for the reset counter. This counter is used by the
1002 * wait_seqno code to race-free noticed that a reset event happened and
1003 * that it needs to restart the entire ioctl (since most likely the
1004 * seqno it waited for won't ever signal anytime soon).
1005 *
1006 * This is important for lock-free wait paths, where no contended lock
1007 * naturally enforces the correct ordering between the bail-out of the
1008 * waiter and the gpu reset work code.
1f83fee0
DV
1009 *
1010 * Lowest bit controls the reset state machine: Set means a reset is in
1011 * progress. This state will (presuming we don't have any bugs) decay
1012 * into either unset (successful reset) or the special WEDGED value (hw
1013 * terminally sour). All waiters on the reset_queue will be woken when
1014 * that happens.
1015 */
1016 atomic_t reset_counter;
1017
1018 /**
1019 * Special values/flags for reset_counter
1020 *
1021 * Note that the code relies on
1022 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1023 * being true.
1024 */
1025#define I915_RESET_IN_PROGRESS_FLAG 1
1026#define I915_WEDGED 0xffffffff
1027
1028 /**
1029 * Waitqueue to signal when the reset has completed. Used by clients
1030 * that wait for dev_priv->mm.wedged to settle.
1031 */
1032 wait_queue_head_t reset_queue;
33196ded 1033
99584db3
DV
1034 /* For gpu hang simulation. */
1035 unsigned int stop_rings;
1036};
1037
b8efb17b
ZR
1038enum modeset_restore {
1039 MODESET_ON_LID_OPEN,
1040 MODESET_DONE,
1041 MODESET_SUSPENDED,
1042};
1043
41aa3448
RV
1044struct intel_vbt_data {
1045 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1046 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1047
1048 /* Feature bits */
1049 unsigned int int_tv_support:1;
1050 unsigned int lvds_dither:1;
1051 unsigned int lvds_vbt:1;
1052 unsigned int int_crt_support:1;
1053 unsigned int lvds_use_ssc:1;
1054 unsigned int display_clock_mode:1;
1055 unsigned int fdi_rx_polarity_inverted:1;
1056 int lvds_ssc_freq;
1057 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1058
1059 /* eDP */
1060 int edp_rate;
1061 int edp_lanes;
1062 int edp_preemphasis;
1063 int edp_vswing;
1064 bool edp_initialized;
1065 bool edp_support;
1066 int edp_bpp;
1067 struct edp_power_seq edp_pps;
1068
d17c5443
SK
1069 /* MIPI DSI */
1070 struct {
1071 u16 panel_id;
1072 } dsi;
1073
41aa3448
RV
1074 int crt_ddc_pin;
1075
1076 int child_dev_num;
1077 struct child_device_config *child_dev;
1078};
1079
77c122bc
VS
1080enum intel_ddb_partitioning {
1081 INTEL_DDB_PART_1_2,
1082 INTEL_DDB_PART_5_6, /* IVB+ */
1083};
1084
1fd527cc
VS
1085struct intel_wm_level {
1086 bool enable;
1087 uint32_t pri_val;
1088 uint32_t spr_val;
1089 uint32_t cur_val;
1090 uint32_t fbc_val;
1091};
1092
c67a470b
PZ
1093/*
1094 * This struct tracks the state needed for the Package C8+ feature.
1095 *
1096 * Package states C8 and deeper are really deep PC states that can only be
1097 * reached when all the devices on the system allow it, so even if the graphics
1098 * device allows PC8+, it doesn't mean the system will actually get to these
1099 * states.
1100 *
1101 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1102 * is disabled and the GPU is idle. When these conditions are met, we manually
1103 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1104 * refclk to Fclk.
1105 *
1106 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1107 * the state of some registers, so when we come back from PC8+ we need to
1108 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1109 * need to take care of the registers kept by RC6.
1110 *
1111 * The interrupt disabling is part of the requirements. We can only leave the
1112 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1113 * can lock the machine.
1114 *
1115 * Ideally every piece of our code that needs PC8+ disabled would call
1116 * hsw_disable_package_c8, which would increment disable_count and prevent the
1117 * system from reaching PC8+. But we don't have a symmetric way to do this for
1118 * everything, so we have the requirements_met and gpu_idle variables. When we
1119 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1120 * increase it in the opposite case. The requirements_met variable is true when
1121 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1122 * variable is true when the GPU is idle.
1123 *
1124 * In addition to everything, we only actually enable PC8+ if disable_count
1125 * stays at zero for at least some seconds. This is implemented with the
1126 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1127 * consecutive times when all screens are disabled and some background app
1128 * queries the state of our connectors, or we have some application constantly
1129 * waking up to use the GPU. Only after the enable_work function actually
1130 * enables PC8+ the "enable" variable will become true, which means that it can
1131 * be false even if disable_count is 0.
1132 *
1133 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1134 * goes back to false exactly before we reenable the IRQs. We use this variable
1135 * to check if someone is trying to enable/disable IRQs while they're supposed
1136 * to be disabled. This shouldn't happen and we'll print some error messages in
1137 * case it happens, but if it actually happens we'll also update the variables
1138 * inside struct regsave so when we restore the IRQs they will contain the
1139 * latest expected values.
1140 *
1141 * For more, read "Display Sequences for Package C8" on our documentation.
1142 */
1143struct i915_package_c8 {
1144 bool requirements_met;
1145 bool gpu_idle;
1146 bool irqs_disabled;
1147 /* Only true after the delayed work task actually enables it. */
1148 bool enabled;
1149 int disable_count;
1150 struct mutex lock;
1151 struct delayed_work enable_work;
1152
1153 struct {
1154 uint32_t deimr;
1155 uint32_t sdeimr;
1156 uint32_t gtimr;
1157 uint32_t gtier;
1158 uint32_t gen6_pmimr;
1159 } regsave;
1160};
1161
f4c956ad
DV
1162typedef struct drm_i915_private {
1163 struct drm_device *dev;
42dcedd4 1164 struct kmem_cache *slab;
f4c956ad
DV
1165
1166 const struct intel_device_info *info;
1167
1168 int relative_constants_mode;
1169
1170 void __iomem *regs;
1171
907b28c5 1172 struct intel_uncore uncore;
f4c956ad
DV
1173
1174 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1175
28c70f16 1176
f4c956ad
DV
1177 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1178 * controller on different i2c buses. */
1179 struct mutex gmbus_mutex;
1180
1181 /**
1182 * Base address of the gmbus and gpio block.
1183 */
1184 uint32_t gpio_mmio_base;
1185
28c70f16
DV
1186 wait_queue_head_t gmbus_wait_queue;
1187
f4c956ad
DV
1188 struct pci_dev *bridge_dev;
1189 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1190 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1191
1192 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1193 struct resource mch_res;
1194
1195 atomic_t irq_received;
1196
1197 /* protects the irq masks */
1198 spinlock_t irq_lock;
1199
9ee32fea
DV
1200 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1201 struct pm_qos_request pm_qos;
1202
f4c956ad 1203 /* DPIO indirect register protection */
09153000 1204 struct mutex dpio_lock;
f4c956ad
DV
1205
1206 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1207 u32 irq_mask;
1208 u32 gt_irq_mask;
605cd25b 1209 u32 pm_irq_mask;
f4c956ad 1210
f4c956ad 1211 struct work_struct hotplug_work;
52d7eced 1212 bool enable_hotplug_processing;
b543fb04
EE
1213 struct {
1214 unsigned long hpd_last_jiffies;
1215 int hpd_cnt;
1216 enum {
1217 HPD_ENABLED = 0,
1218 HPD_DISABLED = 1,
1219 HPD_MARK_DISABLED = 2
1220 } hpd_mark;
1221 } hpd_stats[HPD_NUM_PINS];
142e2398 1222 u32 hpd_event_bits;
ac4c16c5 1223 struct timer_list hotplug_reenable_timer;
f4c956ad 1224
7f1f3851 1225 int num_plane;
f4c956ad 1226
5c3fe8b0 1227 struct i915_fbc fbc;
f4c956ad 1228 struct intel_opregion opregion;
41aa3448 1229 struct intel_vbt_data vbt;
f4c956ad
DV
1230
1231 /* overlay */
1232 struct intel_overlay *overlay;
2c6602df 1233 unsigned int sprite_scaling_enabled;
f4c956ad 1234
31ad8ec6
JN
1235 /* backlight */
1236 struct {
1237 int level;
1238 bool enabled;
8ba2d185 1239 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1240 struct backlight_device *device;
1241 } backlight;
1242
f4c956ad 1243 /* LVDS info */
f4c956ad
DV
1244 bool no_aux_handshake;
1245
f4c956ad
DV
1246 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1247 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1248 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1249
1250 unsigned int fsb_freq, mem_freq, is_ddr3;
1251
645416f5
DV
1252 /**
1253 * wq - Driver workqueue for GEM.
1254 *
1255 * NOTE: Work items scheduled here are not allowed to grab any modeset
1256 * locks, for otherwise the flushing done in the pageflip code will
1257 * result in deadlocks.
1258 */
f4c956ad
DV
1259 struct workqueue_struct *wq;
1260
1261 /* Display functions */
1262 struct drm_i915_display_funcs display;
1263
1264 /* PCH chipset type */
1265 enum intel_pch pch_type;
17a303ec 1266 unsigned short pch_id;
f4c956ad
DV
1267
1268 unsigned long quirks;
1269
b8efb17b
ZR
1270 enum modeset_restore modeset_restore;
1271 struct mutex modeset_restore_lock;
673a394b 1272
a7bbbd63 1273 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1274 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1275
4b5aed62 1276 struct i915_gem_mm mm;
8781342d 1277
8781342d
DV
1278 /* Kernel Modesetting */
1279
9b9d172d 1280 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1281
27f8227b
JB
1282 struct drm_crtc *plane_to_crtc_mapping[3];
1283 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1284 wait_queue_head_t pending_flip_queue;
1285
e72f9fbf
DV
1286 int num_shared_dpll;
1287 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1288 struct intel_ddi_plls ddi_plls;
ee7b9f93 1289
652c393a
JB
1290 /* Reclocking support */
1291 bool render_reclock_avail;
1292 bool lvds_downclock_avail;
18f9ed12
ZY
1293 /* indicates the reduced downclock for LVDS*/
1294 int lvds_downclock;
652c393a 1295 u16 orig_clock;
f97108d1 1296
c4804411 1297 bool mchbar_need_disable;
f97108d1 1298
a4da4fa4
DV
1299 struct intel_l3_parity l3_parity;
1300
59124506
BW
1301 /* Cannot be determined by PCIID. You must always read a register. */
1302 size_t ellc_size;
1303
c6a828d3 1304 /* gen6+ rps state */
c85aa885 1305 struct intel_gen6_power_mgmt rps;
c6a828d3 1306
20e4d407
DV
1307 /* ilk-only ips/rps state. Everything in here is protected by the global
1308 * mchdev_lock in intel_pm.c */
c85aa885 1309 struct intel_ilk_power_mgmt ips;
b5e50c3f 1310
a38911a3
WX
1311 /* Haswell power well */
1312 struct i915_power_well power_well;
1313
3f51e471
RV
1314 enum no_psr_reason no_psr_reason;
1315
99584db3 1316 struct i915_gpu_error gpu_error;
ae681d96 1317
c9cddffc
JB
1318 struct drm_i915_gem_object *vlv_pctx;
1319
8be48d92
DA
1320 /* list of fbdev register on this device */
1321 struct intel_fbdev *fbdev;
e953fd7b 1322
073f34d9
JB
1323 /*
1324 * The console may be contended at resume, but we don't
1325 * want it to block on it.
1326 */
1327 struct work_struct console_resume_work;
1328
e953fd7b 1329 struct drm_property *broadcast_rgb_property;
3f43c48d 1330 struct drm_property *force_audio_property;
e3689190 1331
254f965c
BW
1332 bool hw_contexts_disabled;
1333 uint32_t hw_context_size;
f4c956ad 1334
3e68320e 1335 u32 fdi_rx_config;
68d18ad7 1336
f4c956ad 1337 struct i915_suspend_saved_registers regfile;
231f42a4 1338
53615a5e
VS
1339 struct {
1340 /*
1341 * Raw watermark latency values:
1342 * in 0.1us units for WM0,
1343 * in 0.5us units for WM1+.
1344 */
1345 /* primary */
1346 uint16_t pri_latency[5];
1347 /* sprite */
1348 uint16_t spr_latency[5];
1349 /* cursor */
1350 uint16_t cur_latency[5];
1351 } wm;
1352
c67a470b
PZ
1353 struct i915_package_c8 pc8;
1354
231f42a4
DV
1355 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1356 * here! */
1357 struct i915_dri1_state dri1;
db1b76ca
DV
1358 /* Old ums support infrastructure, same warning applies. */
1359 struct i915_ums_state ums;
1da177e4
LT
1360} drm_i915_private_t;
1361
2c1792a1
CW
1362static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1363{
1364 return dev->dev_private;
1365}
1366
b4519513
CW
1367/* Iterate over initialised rings */
1368#define for_each_ring(ring__, dev_priv__, i__) \
1369 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1370 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1371
b1d7e4b4
WF
1372enum hdmi_force_audio {
1373 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1374 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1375 HDMI_AUDIO_AUTO, /* trust EDID */
1376 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1377};
1378
190d6cd5 1379#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1380
37e680a1
CW
1381struct drm_i915_gem_object_ops {
1382 /* Interface between the GEM object and its backing storage.
1383 * get_pages() is called once prior to the use of the associated set
1384 * of pages before to binding them into the GTT, and put_pages() is
1385 * called after we no longer need them. As we expect there to be
1386 * associated cost with migrating pages between the backing storage
1387 * and making them available for the GPU (e.g. clflush), we may hold
1388 * onto the pages after they are no longer referenced by the GPU
1389 * in case they may be used again shortly (for example migrating the
1390 * pages to a different memory domain within the GTT). put_pages()
1391 * will therefore most likely be called when the object itself is
1392 * being released or under memory pressure (where we attempt to
1393 * reap pages for the shrinker).
1394 */
1395 int (*get_pages)(struct drm_i915_gem_object *);
1396 void (*put_pages)(struct drm_i915_gem_object *);
1397};
1398
673a394b 1399struct drm_i915_gem_object {
c397b908 1400 struct drm_gem_object base;
673a394b 1401
37e680a1
CW
1402 const struct drm_i915_gem_object_ops *ops;
1403
2f633156
BW
1404 /** List of VMAs backed by this object */
1405 struct list_head vma_list;
1406
c1ad11fc
CW
1407 /** Stolen memory for this object, instead of being backed by shmem. */
1408 struct drm_mm_node *stolen;
35c20a60 1409 struct list_head global_list;
673a394b 1410
69dc4987 1411 struct list_head ring_list;
b25cb2f8
BW
1412 /** Used in execbuf to temporarily hold a ref */
1413 struct list_head obj_exec_link;
673a394b
EA
1414
1415 /**
65ce3027
CW
1416 * This is set if the object is on the active lists (has pending
1417 * rendering and so a non-zero seqno), and is not set if it i s on
1418 * inactive (ready to be unbound) list.
673a394b 1419 */
0206e353 1420 unsigned int active:1;
673a394b
EA
1421
1422 /**
1423 * This is set if the object has been written to since last bound
1424 * to the GTT
1425 */
0206e353 1426 unsigned int dirty:1;
778c3544
DV
1427
1428 /**
1429 * Fence register bits (if any) for this object. Will be set
1430 * as needed when mapped into the GTT.
1431 * Protected by dev->struct_mutex.
778c3544 1432 */
4b9de737 1433 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1434
778c3544
DV
1435 /**
1436 * Advice: are the backing pages purgeable?
1437 */
0206e353 1438 unsigned int madv:2;
778c3544 1439
778c3544
DV
1440 /**
1441 * Current tiling mode for the object.
1442 */
0206e353 1443 unsigned int tiling_mode:2;
5d82e3e6
CW
1444 /**
1445 * Whether the tiling parameters for the currently associated fence
1446 * register have changed. Note that for the purposes of tracking
1447 * tiling changes we also treat the unfenced register, the register
1448 * slot that the object occupies whilst it executes a fenced
1449 * command (such as BLT on gen2/3), as a "fence".
1450 */
1451 unsigned int fence_dirty:1;
778c3544
DV
1452
1453 /** How many users have pinned this object in GTT space. The following
1454 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1455 * (via user_pin_count), execbuffer (objects are not allowed multiple
1456 * times for the same batchbuffer), and the framebuffer code. When
1457 * switching/pageflipping, the framebuffer code has at most two buffers
1458 * pinned per crtc.
1459 *
1460 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1461 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1462 unsigned int pin_count:4;
778c3544 1463#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1464
75e9e915
DV
1465 /**
1466 * Is the object at the current location in the gtt mappable and
1467 * fenceable? Used to avoid costly recalculations.
1468 */
0206e353 1469 unsigned int map_and_fenceable:1;
75e9e915 1470
fb7d516a
DV
1471 /**
1472 * Whether the current gtt mapping needs to be mappable (and isn't just
1473 * mappable by accident). Track pin and fault separate for a more
1474 * accurate mappable working set.
1475 */
0206e353
AJ
1476 unsigned int fault_mappable:1;
1477 unsigned int pin_mappable:1;
cc98b413 1478 unsigned int pin_display:1;
fb7d516a 1479
caea7476
CW
1480 /*
1481 * Is the GPU currently using a fence to access this buffer,
1482 */
1483 unsigned int pending_fenced_gpu_access:1;
1484 unsigned int fenced_gpu_access:1;
1485
651d794f 1486 unsigned int cache_level:3;
93dfb40c 1487
7bddb01f 1488 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1489 unsigned int has_global_gtt_mapping:1;
9da3da66 1490 unsigned int has_dma_mapping:1;
7bddb01f 1491
9da3da66 1492 struct sg_table *pages;
a5570178 1493 int pages_pin_count;
673a394b 1494
1286ff73 1495 /* prime dma-buf support */
9a70cc2a
DA
1496 void *dma_buf_vmapping;
1497 int vmapping_count;
1498
caea7476
CW
1499 struct intel_ring_buffer *ring;
1500
1c293ea3 1501 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1502 uint32_t last_read_seqno;
1503 uint32_t last_write_seqno;
caea7476
CW
1504 /** Breadcrumb of last fenced GPU access to the buffer. */
1505 uint32_t last_fenced_seqno;
673a394b 1506
778c3544 1507 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1508 uint32_t stride;
673a394b 1509
280b713b 1510 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1511 unsigned long *bit_17;
280b713b 1512
79e53945
JB
1513 /** User space pin count and filp owning the pin */
1514 uint32_t user_pin_count;
1515 struct drm_file *pin_filp;
71acb5eb
DA
1516
1517 /** for phy allocated objects */
1518 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1519};
b45305fc 1520#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1521
62b8b215 1522#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1523
673a394b
EA
1524/**
1525 * Request queue structure.
1526 *
1527 * The request queue allows us to note sequence numbers that have been emitted
1528 * and may be associated with active buffers to be retired.
1529 *
1530 * By keeping this list, we can avoid having to do questionable
1531 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1532 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1533 */
1534struct drm_i915_gem_request {
852835f3
ZN
1535 /** On Which ring this request was generated */
1536 struct intel_ring_buffer *ring;
1537
673a394b
EA
1538 /** GEM sequence number associated with this request. */
1539 uint32_t seqno;
1540
7d736f4f
MK
1541 /** Position in the ringbuffer of the start of the request */
1542 u32 head;
1543
1544 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1545 u32 tail;
1546
0e50e96b
MK
1547 /** Context related to this request */
1548 struct i915_hw_context *ctx;
1549
7d736f4f
MK
1550 /** Batch buffer related to this request if any */
1551 struct drm_i915_gem_object *batch_obj;
1552
673a394b
EA
1553 /** Time at which this request was emitted, in jiffies. */
1554 unsigned long emitted_jiffies;
1555
b962442e 1556 /** global list entry for this request */
673a394b 1557 struct list_head list;
b962442e 1558
f787a5f5 1559 struct drm_i915_file_private *file_priv;
b962442e
EA
1560 /** file_priv list entry for this request */
1561 struct list_head client_list;
673a394b
EA
1562};
1563
1564struct drm_i915_file_private {
1565 struct {
99057c81 1566 spinlock_t lock;
b962442e 1567 struct list_head request_list;
673a394b 1568 } mm;
40521054 1569 struct idr context_idr;
e59ec13d
MK
1570
1571 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1572};
1573
2c1792a1 1574#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1575
1576#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1577#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1578#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1579#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1580#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1581#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1582#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1583#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1584#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1585#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1586#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1587#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1588#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1589#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1590#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1591#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1592#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1593#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1594#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1595 (dev)->pci_device == 0x0152 || \
1596 (dev)->pci_device == 0x015a)
6547fbdb
DV
1597#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1598 (dev)->pci_device == 0x0106 || \
1599 (dev)->pci_device == 0x010A)
70a3eb7a 1600#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1601#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1602#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1603#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1604 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1605#define IS_ULT(dev) (IS_HASWELL(dev) && \
1606 ((dev)->pci_device & 0xFF00) == 0x0A00)
9435373e
RV
1607#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1608 ((dev)->pci_device & 0x00F0) == 0x0020)
b833d685 1609#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1610
85436696
JB
1611/*
1612 * The genX designation typically refers to the render engine, so render
1613 * capability related checks should use IS_GEN, while display and other checks
1614 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1615 * chips, etc.).
1616 */
cae5852d
ZN
1617#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1618#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1619#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1620#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1621#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1622#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1623
1624#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1625#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1626#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1627#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1628#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1629#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1630
254f965c 1631#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1632#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1633
05394f39 1634#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1635#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1636
b45305fc
DV
1637/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1638#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1639
cae5852d
ZN
1640/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1641 * rows, which changed the alignment requirements and fence programming.
1642 */
1643#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1644 IS_I915GM(dev)))
1645#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1646#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1647#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1648#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1649#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1650#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1651
1652#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1653#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1654#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1655
f5adf94e
DL
1656#define HAS_IPS(dev) (IS_ULT(dev))
1657
dd93be58 1658#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1659#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1660#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1661
17a303ec
PZ
1662#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1663#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1664#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1665#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1666#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1667#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1668
2c1792a1 1669#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1670#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1671#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1672#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1673#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1674#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1675
b7884eb4
DV
1676#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1677
f27b9265 1678#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1679
c8735b0c
BW
1680#define GT_FREQUENCY_MULTIPLIER 50
1681
05394f39
CW
1682#include "i915_trace.h"
1683
83b7f9ac
ED
1684/**
1685 * RC6 is a special power stage which allows the GPU to enter an very
1686 * low-voltage mode when idle, using down to 0V while at this stage. This
1687 * stage is entered automatically when the GPU is idle when RC6 support is
1688 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1689 *
1690 * There are different RC6 modes available in Intel GPU, which differentiate
1691 * among each other with the latency required to enter and leave RC6 and
1692 * voltage consumed by the GPU in different states.
1693 *
1694 * The combination of the following flags define which states GPU is allowed
1695 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1696 * RC6pp is deepest RC6. Their support by hardware varies according to the
1697 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1698 * which brings the most power savings; deeper states save more power, but
1699 * require higher latency to switch to and wake up.
1700 */
1701#define INTEL_RC6_ENABLE (1<<0)
1702#define INTEL_RC6p_ENABLE (1<<1)
1703#define INTEL_RC6pp_ENABLE (1<<2)
1704
baa70943 1705extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1706extern int i915_max_ioctl;
a35d9d3c
BW
1707extern unsigned int i915_fbpercrtc __always_unused;
1708extern int i915_panel_ignore_lid __read_mostly;
1709extern unsigned int i915_powersave __read_mostly;
f45b5557 1710extern int i915_semaphores __read_mostly;
a35d9d3c 1711extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1712extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1713extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1714extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1715extern int i915_enable_rc6 __read_mostly;
4415e63b 1716extern int i915_enable_fbc __read_mostly;
a35d9d3c 1717extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1718extern int i915_enable_ppgtt __read_mostly;
105b7c11 1719extern int i915_enable_psr __read_mostly;
0a3af268 1720extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1721extern int i915_disable_power_well __read_mostly;
3c4ca58c 1722extern int i915_enable_ips __read_mostly;
2385bdf0 1723extern bool i915_fastboot __read_mostly;
c67a470b 1724extern int i915_enable_pc8 __read_mostly;
90058745 1725extern int i915_pc8_timeout __read_mostly;
0b74b508 1726extern bool i915_prefault_disable __read_mostly;
b3a83639 1727
6a9ee8af
DA
1728extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1729extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1730extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1731extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1732
1da177e4 1733 /* i915_dma.c */
d05c617e 1734void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1735extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1736extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1737extern int i915_driver_unload(struct drm_device *);
673a394b 1738extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1739extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1740extern void i915_driver_preclose(struct drm_device *dev,
1741 struct drm_file *file_priv);
673a394b
EA
1742extern void i915_driver_postclose(struct drm_device *dev,
1743 struct drm_file *file_priv);
84b1fd10 1744extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1745#ifdef CONFIG_COMPAT
0d6aa60b
DA
1746extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1747 unsigned long arg);
c43b5634 1748#endif
673a394b 1749extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1750 struct drm_clip_rect *box,
1751 int DR1, int DR4);
8e96d9c4 1752extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1753extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1754extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1755extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1756extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1757extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1758
073f34d9 1759extern void intel_console_resume(struct work_struct *work);
af6061af 1760
1da177e4 1761/* i915_irq.c */
10cd45b6 1762void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1763void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1764
f71d4af4 1765extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1766extern void intel_pm_init(struct drm_device *dev);
20afbda2 1767extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1768extern void intel_pm_init(struct drm_device *dev);
1769
1770extern void intel_uncore_sanitize(struct drm_device *dev);
1771extern void intel_uncore_early_sanitize(struct drm_device *dev);
1772extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1773extern void intel_uncore_clear_errors(struct drm_device *dev);
1774extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1775
7c463586
KP
1776void
1777i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1778
1779void
1780i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1781
673a394b
EA
1782/* i915_gem.c */
1783int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1784 struct drm_file *file_priv);
1785int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1786 struct drm_file *file_priv);
1787int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1788 struct drm_file *file_priv);
1789int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *file_priv);
1791int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *file_priv);
de151cf6
JB
1793int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *file_priv);
673a394b
EA
1795int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1796 struct drm_file *file_priv);
1797int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1798 struct drm_file *file_priv);
1799int i915_gem_execbuffer(struct drm_device *dev, void *data,
1800 struct drm_file *file_priv);
76446cac
JB
1801int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1802 struct drm_file *file_priv);
673a394b
EA
1803int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1804 struct drm_file *file_priv);
1805int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file_priv);
1807int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1808 struct drm_file *file_priv);
199adf40
BW
1809int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1810 struct drm_file *file);
1811int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file);
673a394b
EA
1813int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file_priv);
3ef94daa
CW
1815int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *file_priv);
673a394b
EA
1817int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1818 struct drm_file *file_priv);
1819int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *file_priv);
1821int i915_gem_set_tiling(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv);
1823int i915_gem_get_tiling(struct drm_device *dev, void *data,
1824 struct drm_file *file_priv);
5a125c3c
EA
1825int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *file_priv);
23ba4fd0
BW
1827int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1828 struct drm_file *file_priv);
673a394b 1829void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1830void *i915_gem_object_alloc(struct drm_device *dev);
1831void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1832int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1833void i915_gem_object_init(struct drm_i915_gem_object *obj,
1834 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1835struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1836 size_t size);
673a394b 1837void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1838void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1839
2021746e 1840int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1841 struct i915_address_space *vm,
2021746e 1842 uint32_t alignment,
86a1ee26
CW
1843 bool map_and_fenceable,
1844 bool nonblocking);
05394f39 1845void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1846int __must_check i915_vma_unbind(struct i915_vma *vma);
1847int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1848int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1849void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1850void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1851
37e680a1 1852int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1853static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1854{
67d5a50c
ID
1855 struct sg_page_iter sg_iter;
1856
1857 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1858 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1859
1860 return NULL;
9da3da66 1861}
a5570178
CW
1862static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1863{
1864 BUG_ON(obj->pages == NULL);
1865 obj->pages_pin_count++;
1866}
1867static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1868{
1869 BUG_ON(obj->pages_pin_count == 0);
1870 obj->pages_pin_count--;
1871}
1872
54cf91dc 1873int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1874int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1875 struct intel_ring_buffer *to);
54cf91dc 1876void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1877 struct intel_ring_buffer *ring);
54cf91dc 1878
ff72145b
DA
1879int i915_gem_dumb_create(struct drm_file *file_priv,
1880 struct drm_device *dev,
1881 struct drm_mode_create_dumb *args);
1882int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1883 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1884/**
1885 * Returns true if seq1 is later than seq2.
1886 */
1887static inline bool
1888i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1889{
1890 return (int32_t)(seq1 - seq2) >= 0;
1891}
1892
fca26bb4
MK
1893int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1894int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1895int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1896int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1897
9a5a53b3 1898static inline bool
1690e1eb
CW
1899i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1900{
1901 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1902 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1903 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1904 return true;
1905 } else
1906 return false;
1690e1eb
CW
1907}
1908
1909static inline void
1910i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1911{
1912 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1913 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1914 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1915 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1916 }
1917}
1918
b09a1fec 1919void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1920void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1921int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1922 bool interruptible);
1f83fee0
DV
1923static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1924{
1925 return unlikely(atomic_read(&error->reset_counter)
1926 & I915_RESET_IN_PROGRESS_FLAG);
1927}
1928
1929static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1930{
1931 return atomic_read(&error->reset_counter) == I915_WEDGED;
1932}
a71d8d94 1933
069efc1d 1934void i915_gem_reset(struct drm_device *dev);
000433b6 1935bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1936int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1937int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1938int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1939void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1940void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1941void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1942int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1943int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1944int __i915_add_request(struct intel_ring_buffer *ring,
1945 struct drm_file *file,
7d736f4f 1946 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1947 u32 *seqno);
1948#define i915_add_request(ring, seqno) \
854c94a7 1949 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1950int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1951 uint32_t seqno);
de151cf6 1952int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1953int __must_check
1954i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1955 bool write);
1956int __must_check
dabdfe02
CW
1957i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1958int __must_check
2da3b9b9
CW
1959i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1960 u32 alignment,
2021746e 1961 struct intel_ring_buffer *pipelined);
cc98b413 1962void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1963int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1964 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1965 int id,
1966 int align);
71acb5eb 1967void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1968 struct drm_i915_gem_object *obj);
71acb5eb 1969void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1970void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1971
0fa87796
ID
1972uint32_t
1973i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1974uint32_t
d865110c
ID
1975i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1976 int tiling_mode, bool fenced);
467cffba 1977
e4ffd173
CW
1978int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1979 enum i915_cache_level cache_level);
1980
1286ff73
DV
1981struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1982 struct dma_buf *dma_buf);
1983
1984struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1985 struct drm_gem_object *gem_obj, int flags);
1986
19b2dbde
CW
1987void i915_gem_restore_fences(struct drm_device *dev);
1988
a70a3148
BW
1989unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1990 struct i915_address_space *vm);
1991bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1992bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1993 struct i915_address_space *vm);
1994unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1995 struct i915_address_space *vm);
1996struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1997 struct i915_address_space *vm);
accfef2e
BW
1998struct i915_vma *
1999i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2000 struct i915_address_space *vm);
a70a3148
BW
2001/* Some GGTT VM helpers */
2002#define obj_to_ggtt(obj) \
2003 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2004static inline bool i915_is_ggtt(struct i915_address_space *vm)
2005{
2006 struct i915_address_space *ggtt =
2007 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2008 return vm == ggtt;
2009}
2010
2011static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2012{
2013 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2014}
2015
2016static inline unsigned long
2017i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2018{
2019 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2020}
2021
2022static inline unsigned long
2023i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2024{
2025 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2026}
c37e2204
BW
2027
2028static inline int __must_check
2029i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2030 uint32_t alignment,
2031 bool map_and_fenceable,
2032 bool nonblocking)
2033{
2034 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2035 map_and_fenceable, nonblocking);
2036}
a70a3148
BW
2037#undef obj_to_ggtt
2038
254f965c
BW
2039/* i915_gem_context.c */
2040void i915_gem_context_init(struct drm_device *dev);
2041void i915_gem_context_fini(struct drm_device *dev);
254f965c 2042void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2043int i915_switch_context(struct intel_ring_buffer *ring,
2044 struct drm_file *file, int to_id);
dce3271b
MK
2045void i915_gem_context_free(struct kref *ctx_ref);
2046static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2047{
2048 kref_get(&ctx->ref);
2049}
2050
2051static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2052{
2053 kref_put(&ctx->ref, i915_gem_context_free);
2054}
2055
c0bb617a 2056struct i915_ctx_hang_stats * __must_check
11fa3384 2057i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2058 struct drm_file *file,
2059 u32 id);
84624813
BW
2060int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2061 struct drm_file *file);
2062int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2063 struct drm_file *file);
1286ff73 2064
76aaf220 2065/* i915_gem_gtt.c */
1d2a314c 2066void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2067void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2068 struct drm_i915_gem_object *obj,
2069 enum i915_cache_level cache_level);
2070void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2071 struct drm_i915_gem_object *obj);
1d2a314c 2072
76aaf220 2073void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2074int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2075void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2076 enum i915_cache_level cache_level);
05394f39 2077void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2078void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2079void i915_gem_init_global_gtt(struct drm_device *dev);
2080void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2081 unsigned long mappable_end, unsigned long end);
e76e9aeb 2082int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2083static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2084{
2085 if (INTEL_INFO(dev)->gen < 6)
2086 intel_gtt_chipset_flush();
2087}
2088
76aaf220 2089
b47eb4a2 2090/* i915_gem_evict.c */
f6cd1f15
BW
2091int __must_check i915_gem_evict_something(struct drm_device *dev,
2092 struct i915_address_space *vm,
2093 int min_size,
42d6ab48
CW
2094 unsigned alignment,
2095 unsigned cache_level,
86a1ee26
CW
2096 bool mappable,
2097 bool nonblock);
6c085a72 2098int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2099
9797fbfb
CW
2100/* i915_gem_stolen.c */
2101int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2102int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2103void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2104void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2105struct drm_i915_gem_object *
2106i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2107struct drm_i915_gem_object *
2108i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2109 u32 stolen_offset,
2110 u32 gtt_offset,
2111 u32 size);
0104fdbb 2112void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2113
673a394b 2114/* i915_gem_tiling.c */
2c1792a1 2115static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2116{
2117 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2118
2119 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2120 obj->tiling_mode != I915_TILING_NONE;
2121}
2122
673a394b 2123void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2124void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2125void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2126
2127/* i915_gem_debug.c */
23bc5982
CW
2128#if WATCH_LISTS
2129int i915_verify_lists(struct drm_device *dev);
673a394b 2130#else
23bc5982 2131#define i915_verify_lists(dev) 0
673a394b 2132#endif
1da177e4 2133
2017263e 2134/* i915_debugfs.c */
27c202ad
BG
2135int i915_debugfs_init(struct drm_minor *minor);
2136void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2137
2138/* i915_gpu_error.c */
edc3d884
MK
2139__printf(2, 3)
2140void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2141int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2142 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2143int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2144 size_t count, loff_t pos);
2145static inline void i915_error_state_buf_release(
2146 struct drm_i915_error_state_buf *eb)
2147{
2148 kfree(eb->buf);
2149}
84734a04
MK
2150void i915_capture_error_state(struct drm_device *dev);
2151void i915_error_state_get(struct drm_device *dev,
2152 struct i915_error_state_file_priv *error_priv);
2153void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2154void i915_destroy_error_state(struct drm_device *dev);
2155
2156void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2157const char *i915_cache_level_str(int type);
2017263e 2158
317c35d1
JB
2159/* i915_suspend.c */
2160extern int i915_save_state(struct drm_device *dev);
2161extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2162
d8157a36
DV
2163/* i915_ums.c */
2164void i915_save_display_reg(struct drm_device *dev);
2165void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2166
0136db58
BW
2167/* i915_sysfs.c */
2168void i915_setup_sysfs(struct drm_device *dev_priv);
2169void i915_teardown_sysfs(struct drm_device *dev_priv);
2170
f899fc64
CW
2171/* intel_i2c.c */
2172extern int intel_setup_gmbus(struct drm_device *dev);
2173extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2174static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2175{
2ed06c93 2176 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2177}
2178
2179extern struct i2c_adapter *intel_gmbus_get_adapter(
2180 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2181extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2182extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2183static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2184{
2185 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2186}
f899fc64
CW
2187extern void intel_i2c_reset(struct drm_device *dev);
2188
3b617967 2189/* intel_opregion.c */
44834a67
CW
2190extern int intel_opregion_setup(struct drm_device *dev);
2191#ifdef CONFIG_ACPI
2192extern void intel_opregion_init(struct drm_device *dev);
2193extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2194extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2195#else
44834a67
CW
2196static inline void intel_opregion_init(struct drm_device *dev) { return; }
2197static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2198static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2199#endif
8ee1c3db 2200
723bfd70
JB
2201/* intel_acpi.c */
2202#ifdef CONFIG_ACPI
2203extern void intel_register_dsm_handler(void);
2204extern void intel_unregister_dsm_handler(void);
2205#else
2206static inline void intel_register_dsm_handler(void) { return; }
2207static inline void intel_unregister_dsm_handler(void) { return; }
2208#endif /* CONFIG_ACPI */
2209
79e53945 2210/* modesetting */
f817586c 2211extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2212extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2213extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2214extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2215extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2216extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2217extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2218 bool force_restore);
44cec740 2219extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2220extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2221extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2222extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2223extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2224extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2225extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2226extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2227extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2228extern void intel_detect_pch(struct drm_device *dev);
2229extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2230extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2231
2911a35b 2232extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2233int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2234 struct drm_file *file);
575155a9 2235
6ef3d427
CW
2236/* overlay */
2237extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2238extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2239 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2240
2241extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2242extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2243 struct drm_device *dev,
2244 struct intel_display_error_state *error);
6ef3d427 2245
b7287d80
BW
2246/* On SNB platform, before reading ring registers forcewake bit
2247 * must be set to prevent GT core from power down and stale values being
2248 * returned.
2249 */
fcca7926
BW
2250void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2251void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2252
42c0526c
BW
2253int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2254int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2255
2256/* intel_sideband.c */
64936258
JN
2257u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2258void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2259u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2260u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2261void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2262u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2263void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2264u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2265void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2266u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2267void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
ae99258f
JN
2268u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2269void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2270u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2271 enum intel_sbi_destination destination);
2272void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2273 enum intel_sbi_destination destination);
0a073b84 2274
855ba3be
JB
2275int vlv_gpu_freq(int ddr_freq, int val);
2276int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2277
6af5d92f 2278#define __i915_read(x) \
dba8e41f 2279 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2280__i915_read(8)
2281__i915_read(16)
2282__i915_read(32)
2283__i915_read(64)
5f75377d
KP
2284#undef __i915_read
2285
6af5d92f 2286#define __i915_write(x) \
dba8e41f 2287 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2288__i915_write(8)
2289__i915_write(16)
2290__i915_write(32)
2291__i915_write(64)
5f75377d
KP
2292#undef __i915_write
2293
dba8e41f
CW
2294#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2295#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2296
dba8e41f
CW
2297#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2298#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2299#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2300#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2301
dba8e41f
CW
2302#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2303#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2304#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2305#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2306
dba8e41f
CW
2307#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2308#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2309
2310#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2311#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2312
55bc60db
VS
2313/* "Broadcast RGB" property */
2314#define INTEL_BROADCAST_RGB_AUTO 0
2315#define INTEL_BROADCAST_RGB_FULL 1
2316#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2317
766aa1c4
VS
2318static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2319{
2320 if (HAS_PCH_SPLIT(dev))
2321 return CPU_VGACNTRL;
2322 else if (IS_VALLEYVIEW(dev))
2323 return VLV_VGACNTRL;
2324 else
2325 return VGACNTRL;
2326}
2327
2bb4629a
VS
2328static inline void __user *to_user_ptr(u64 address)
2329{
2330 return (void __user *)(uintptr_t)address;
2331}
2332
df97729f
ID
2333static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2334{
2335 unsigned long j = msecs_to_jiffies(m);
2336
2337 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2338}
2339
2340static inline unsigned long
2341timespec_to_jiffies_timeout(const struct timespec *value)
2342{
2343 unsigned long j = timespec_to_jiffies(value);
2344
2345 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2346}
2347
1da177e4 2348#endif