]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Skip uncore lock on earlier gens
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0a0c0018 58#define DRIVER_DATE "20150117"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
2f3408c7 86 WARN(1, format); \
e2c719b7
RC
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
2f3408c7 97 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
baa70707 187 POWER_DOMAIN_INIT,
bddc7645
ID
188
189 POWER_DOMAIN_NUM,
b97186f0
PZ
190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 198
1d843f9d
EE
199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
2a2d5482
CW
212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 218
055e393f
DL
219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 224
d79b814d
DL
225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
d063ae48
DL
228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
b2784e15
DL
231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
6c2b7c12
DV
236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
53f5e3ca
JB
240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
b04c5bd6
BF
244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
e7b903d2 248struct drm_i915_private;
ad46cb53 249struct i915_mm_struct;
5cc9ed4b 250struct i915_mmu_object;
e7b903d2 251
46edb027
DV
252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
9cd86933
DV
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
429d47d5 257 /* hsw/bdw */
9cd86933
DV
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
429d47d5
S
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
46edb027 264};
429d47d5 265#define I915_NUM_PLLS 3
46edb027 266
5358901f 267struct intel_dpll_hw_state {
dcfc3552 268 /* i9xx, pch plls */
66e985c0 269 uint32_t dpll;
8bcc2795 270 uint32_t dpll_md;
66e985c0
DV
271 uint32_t fp0;
272 uint32_t fp1;
dcfc3552
DL
273
274 /* hsw, bdw */
d452c5b6 275 uint32_t wrpll;
d1a2dc78
S
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
5358901f
DV
287};
288
3e369b76 289struct intel_shared_dpll_config {
1e6f2ddc 290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
8bd31e67
ACO
296 struct intel_shared_dpll_config *new_config;
297
ee7b9f93
JB
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
96f6128c
DV
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
e7b903d2
DV
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
5358901f
DV
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
ee7b9f93 314};
ee7b9f93 315
429d47d5
S
316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
e69d0bc1
DV
321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
1da177e4
LT
334/* Interface history:
335 *
336 * 1.1: Original.
0d6aa60b
DA
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
de227f5f 339 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 340 * 1.5: Add vblank pipe configuration
2228ed67
MD
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
1da177e4
LT
343 */
344#define DRIVER_MAJOR 1
2228ed67 345#define DRIVER_MINOR 6
1da177e4
LT
346#define DRIVER_PATCHLEVEL 0
347
23bc5982 348#define WATCH_LISTS 0
673a394b 349
0a3e67a4
JB
350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
8ee1c3db 355struct intel_opregion {
5bc4418b
BW
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
01fe9dbd 363 u32 __iomem *lid_state;
91a60f20 364 struct work_struct asle_work;
8ee1c3db 365};
44834a67 366#define OPREGION_SIZE (8*1024)
8ee1c3db 367
6ef3d427
CW
368struct intel_overlay;
369struct intel_overlay_error_state;
370
de151cf6 371#define I915_FENCE_REG_NONE -1
42b5aeab
VS
372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
375
376struct drm_i915_fence_reg {
007cc8ac 377 struct list_head lru_list;
caea7476 378 struct drm_i915_gem_object *obj;
1690e1eb 379 int pin_count;
de151cf6 380};
7c1c2871 381
9b9d172d 382struct sdvo_device_mapping {
e957d772 383 u8 initialized;
9b9d172d 384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
e957d772 387 u8 i2c_pin;
b1083333 388 u8 ddc_pin;
9b9d172d 389};
390
c4a1d9e4
CW
391struct intel_display_error_state;
392
63eeaf38 393struct drm_i915_error_state {
742cbee8 394 struct kref ref;
585b0288
BW
395 struct timeval time;
396
cb383002 397 char error_msg[128];
48b031e3 398 u32 reset_count;
62d5d69b 399 u32 suspend_count;
cb383002 400
585b0288 401 /* Generic register state */
63eeaf38
JB
402 u32 eir;
403 u32 pgtbl_er;
be998e2e 404 u32 ier;
885ea5a8 405 u32 gtier[4];
b9a3906b 406 u32 ccid;
0f3b6849
CW
407 u32 derrmr;
408 u32 forcewake;
585b0288
BW
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
91ec5d11
BW
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
585b0288 416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
0ca36d78 420 struct drm_i915_error_object *semaphore_obj;
585b0288 421
52d39a21 422 struct drm_i915_error_ring {
372fbb8e 423 bool valid;
362b8af7
BW
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
362b8af7
BW
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
50877445 449 u64 acthd;
362b8af7 450 u32 fault_reg;
13ffadd1 451 u64 faddr;
362b8af7
BW
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
52d39a21
CW
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
ab0e7ff9 459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 460
52d39a21
CW
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
ee4f42b1 464 u32 tail;
52d39a21 465 } *requests;
6c7a01ec
BW
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
ab0e7ff9
CW
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
52d39a21 477 } ring[I915_NUM_RINGS];
3a448734 478
9df30794 479 struct drm_i915_error_buffer {
a779e5ab 480 u32 size;
9df30794 481 u32 name;
0201f1ec 482 u32 rseqno, wseqno;
9df30794
CW
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
4b9de737 486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
5cc9ed4b 491 u32 userptr:1;
5d1333fc 492 s32 ring:4;
f56383cb 493 u32 cache_level:3;
95f5301d 494 } **active_bo, **pinned_bo;
6c7a01ec 495
95f5301d 496 u32 *active_bo_count, *pinned_bo_count;
3a448734 497 u32 vm_count;
63eeaf38
JB
498};
499
7bd688cd 500struct intel_connector;
820d2d77 501struct intel_encoder;
5cec258b 502struct intel_crtc_state;
46f297fb 503struct intel_plane_config;
0e8ffe1b 504struct intel_crtc;
ee9300bb
DV
505struct intel_limit;
506struct dpll;
b8cecdf5 507
e70236a8 508struct drm_i915_display_funcs {
ee5382ae 509 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 510 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 528 struct intel_crtc *crtc,
ee9300bb
DV
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
46ba614c 532 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
ed57cb8a
DL
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
47fab737 537 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 541 struct intel_crtc_state *);
46f297fb
JB
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
190f68c5
ACO
544 int (*crtc_compute_clock)(struct intel_crtc *crtc,
545 struct intel_crtc_state *crtc_state);
76e5a89c
DV
546 void (*crtc_enable)(struct drm_crtc *crtc);
547 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 548 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
549 void (*audio_codec_enable)(struct drm_connector *connector,
550 struct intel_encoder *encoder,
551 struct drm_display_mode *mode);
552 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 553 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 554 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
555 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
556 struct drm_framebuffer *fb,
ed8d1975 557 struct drm_i915_gem_object *obj,
a4872ba6 558 struct intel_engine_cs *ring,
ed8d1975 559 uint32_t flags);
29b9bde6
DV
560 void (*update_primary_plane)(struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
562 int x, int y);
20afbda2 563 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
564 /* clock updates for mode set */
565 /* cursor updates */
566 /* render clock increase/decrease */
567 /* display clock increase/decrease */
568 /* pll clock increase/decrease */
7bd688cd 569
6517d273 570 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
571 uint32_t (*get_backlight)(struct intel_connector *connector);
572 void (*set_backlight)(struct intel_connector *connector,
573 uint32_t level);
574 void (*disable_backlight)(struct intel_connector *connector);
575 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
576};
577
907b28c5 578struct intel_uncore_funcs {
c8d9a590
D
579 void (*force_wake_get)(struct drm_i915_private *dev_priv,
580 int fw_engine);
581 void (*force_wake_put)(struct drm_i915_private *dev_priv,
582 int fw_engine);
0b274481
BW
583
584 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
588
589 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
590 uint8_t val, bool trace);
591 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
592 uint16_t val, bool trace);
593 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
594 uint32_t val, bool trace);
595 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
596 uint64_t val, bool trace);
990bbdad
CW
597};
598
907b28c5
CW
599struct intel_uncore {
600 spinlock_t lock; /** lock is also taken in irq contexts. */
601
602 struct intel_uncore_funcs funcs;
603
604 unsigned fifo_count;
605 unsigned forcewake_count;
aec347ab 606
940aece4
D
607 unsigned fw_rendercount;
608 unsigned fw_mediacount;
38cff0b1 609 unsigned fw_blittercount;
940aece4 610
8232644c 611 struct timer_list force_wake_timer;
907b28c5
CW
612};
613
79fc46df
DL
614#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
615 func(is_mobile) sep \
616 func(is_i85x) sep \
617 func(is_i915g) sep \
618 func(is_i945gm) sep \
619 func(is_g33) sep \
620 func(need_gfx_hws) sep \
621 func(is_g4x) sep \
622 func(is_pineview) sep \
623 func(is_broadwater) sep \
624 func(is_crestline) sep \
625 func(is_ivybridge) sep \
626 func(is_valleyview) sep \
627 func(is_haswell) sep \
7201c0b3 628 func(is_skylake) sep \
b833d685 629 func(is_preliminary) sep \
79fc46df
DL
630 func(has_fbc) sep \
631 func(has_pipe_cxsr) sep \
632 func(has_hotplug) sep \
633 func(cursor_needs_physical) sep \
634 func(has_overlay) sep \
635 func(overlay_needs_physical) sep \
636 func(supports_tv) sep \
dd93be58 637 func(has_llc) sep \
30568c45
DL
638 func(has_ddi) sep \
639 func(has_fpga_dbg)
c96ea64e 640
a587f779
DL
641#define DEFINE_FLAG(name) u8 name:1
642#define SEP_SEMICOLON ;
c96ea64e 643
cfdf1fa2 644struct intel_device_info {
10fce67a 645 u32 display_mmio_offset;
87f1f465 646 u16 device_id;
7eb552ae 647 u8 num_pipes:3;
d615a166 648 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 649 u8 gen;
73ae478c 650 u8 ring_mask; /* Rings supported by the HW */
a587f779 651 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
652 /* Register offsets for the various display pipes and transcoders */
653 int pipe_offsets[I915_MAX_TRANSCODERS];
654 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 655 int palette_offsets[I915_MAX_PIPES];
5efb3e28 656 int cursor_offsets[I915_MAX_PIPES];
693d11c3 657 unsigned int eu_total;
cfdf1fa2
KH
658};
659
a587f779
DL
660#undef DEFINE_FLAG
661#undef SEP_SEMICOLON
662
7faf1ab2
DV
663enum i915_cache_level {
664 I915_CACHE_NONE = 0,
350ec881
CW
665 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
666 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
667 caches, eg sampler/render caches, and the
668 large Last-Level-Cache. LLC is coherent with
669 the CPU, but L3 is only visible to the GPU. */
651d794f 670 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
671};
672
e59ec13d
MK
673struct i915_ctx_hang_stats {
674 /* This context had batch pending when hang was declared */
675 unsigned batch_pending;
676
677 /* This context had batch active when hang was declared */
678 unsigned batch_active;
be62acb4
MK
679
680 /* Time when this context was last blamed for a GPU reset */
681 unsigned long guilty_ts;
682
676fa572
CW
683 /* If the contexts causes a second GPU hang within this time,
684 * it is permanently banned from submitting any more work.
685 */
686 unsigned long ban_period_seconds;
687
be62acb4
MK
688 /* This context is banned to submit more work */
689 bool banned;
e59ec13d 690};
40521054
BW
691
692/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 693#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
694/**
695 * struct intel_context - as the name implies, represents a context.
696 * @ref: reference count.
697 * @user_handle: userspace tracking identity for this context.
698 * @remap_slice: l3 row remapping information.
699 * @file_priv: filp associated with this context (NULL for global default
700 * context).
701 * @hang_stats: information about the role of this context in possible GPU
702 * hangs.
703 * @vm: virtual memory space used by this context.
704 * @legacy_hw_ctx: render context backing object and whether it is correctly
705 * initialized (legacy ring submission mechanism only).
706 * @link: link in the global list of contexts.
707 *
708 * Contexts are memory images used by the hardware to store copies of their
709 * internal state.
710 */
273497e5 711struct intel_context {
dce3271b 712 struct kref ref;
821d66dd 713 int user_handle;
3ccfd19d 714 uint8_t remap_slice;
40521054 715 struct drm_i915_file_private *file_priv;
e59ec13d 716 struct i915_ctx_hang_stats hang_stats;
ae6c4806 717 struct i915_hw_ppgtt *ppgtt;
a33afea5 718
c9e003af 719 /* Legacy ring buffer submission */
ea0c76f8
OM
720 struct {
721 struct drm_i915_gem_object *rcs_state;
722 bool initialized;
723 } legacy_hw_ctx;
724
c9e003af 725 /* Execlists */
564ddb2f 726 bool rcs_initialized;
c9e003af
OM
727 struct {
728 struct drm_i915_gem_object *state;
84c2377f 729 struct intel_ringbuffer *ringbuf;
dcb4c12a 730 int unpin_count;
c9e003af
OM
731 } engine[I915_NUM_RINGS];
732
a33afea5 733 struct list_head link;
40521054
BW
734};
735
5c3fe8b0
BW
736struct i915_fbc {
737 unsigned long size;
5e59f717 738 unsigned threshold;
5c3fe8b0
BW
739 unsigned int fb_id;
740 enum plane plane;
741 int y;
742
c4213885 743 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
744 struct drm_mm_node *compressed_llb;
745
da46f936
RV
746 bool false_color;
747
9adccc60
PZ
748 /* Tracks whether the HW is actually enabled, not whether the feature is
749 * possible. */
750 bool enabled;
751
1d73c2a8
RV
752 /* On gen8 some rings cannont perform fbc clean operation so for now
753 * we are doing this on SW with mmio.
754 * This variable works in the opposite information direction
755 * of ring->fbc_dirty telling software on frontbuffer tracking
756 * to perform the cache clean on sw side.
757 */
758 bool need_sw_cache_clean;
759
5c3fe8b0
BW
760 struct intel_fbc_work {
761 struct delayed_work work;
762 struct drm_crtc *crtc;
763 struct drm_framebuffer *fb;
5c3fe8b0
BW
764 } *fbc_work;
765
29ebf90f
CW
766 enum no_fbc_reason {
767 FBC_OK, /* FBC is enabled */
768 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
769 FBC_NO_OUTPUT, /* no outputs enabled to compress */
770 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
771 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
772 FBC_MODE_TOO_LARGE, /* mode too large for compression */
773 FBC_BAD_PLANE, /* fbc not supported on plane */
774 FBC_NOT_TILED, /* buffer not tiled */
775 FBC_MULTIPLE_PIPES, /* more than one pipe active */
776 FBC_MODULE_PARAM,
777 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
778 } no_fbc_reason;
b5e50c3f
JB
779};
780
96178eeb
VK
781/**
782 * HIGH_RR is the highest eDP panel refresh rate read from EDID
783 * LOW_RR is the lowest eDP panel refresh rate found from EDID
784 * parsing for same resolution.
785 */
786enum drrs_refresh_rate_type {
787 DRRS_HIGH_RR,
788 DRRS_LOW_RR,
789 DRRS_MAX_RR, /* RR count */
790};
791
792enum drrs_support_type {
793 DRRS_NOT_SUPPORTED = 0,
794 STATIC_DRRS_SUPPORT = 1,
795 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
796};
797
2807cf69 798struct intel_dp;
96178eeb
VK
799struct i915_drrs {
800 struct mutex mutex;
801 struct delayed_work work;
802 struct intel_dp *dp;
803 unsigned busy_frontbuffer_bits;
804 enum drrs_refresh_rate_type refresh_rate_type;
805 enum drrs_support_type type;
806};
807
a031d709 808struct i915_psr {
f0355c4a 809 struct mutex lock;
a031d709
RV
810 bool sink_support;
811 bool source_ok;
2807cf69 812 struct intel_dp *enabled;
7c8f8a70
RV
813 bool active;
814 struct delayed_work work;
9ca15301 815 unsigned busy_frontbuffer_bits;
0243f7ba 816 bool link_standby;
3f51e471 817};
5c3fe8b0 818
3bad0781 819enum intel_pch {
f0350830 820 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
821 PCH_IBX, /* Ibexpeak PCH */
822 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 823 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 824 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 825 PCH_NOP,
3bad0781
ZW
826};
827
988d6ee8
PZ
828enum intel_sbi_destination {
829 SBI_ICLK,
830 SBI_MPHY,
831};
832
b690e96c 833#define QUIRK_PIPEA_FORCE (1<<0)
435793df 834#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 835#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 836#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 837#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 838#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 839
8be48d92 840struct intel_fbdev;
1630fe75 841struct intel_fbc_work;
38651674 842
c2b9152f
DV
843struct intel_gmbus {
844 struct i2c_adapter adapter;
f2ce9faf 845 u32 force_bit;
c2b9152f 846 u32 reg0;
36c785f0 847 u32 gpio_reg;
c167a6fc 848 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
849 struct drm_i915_private *dev_priv;
850};
851
f4c956ad 852struct i915_suspend_saved_registers {
ba8bbcf6
JB
853 u8 saveLBB;
854 u32 saveDSPACNTR;
855 u32 saveDSPBCNTR;
e948e994 856 u32 saveDSPARB;
ba8bbcf6
JB
857 u32 savePIPEACONF;
858 u32 savePIPEBCONF;
859 u32 savePIPEASRC;
860 u32 savePIPEBSRC;
861 u32 saveFPA0;
862 u32 saveFPA1;
863 u32 saveDPLL_A;
864 u32 saveDPLL_A_MD;
865 u32 saveHTOTAL_A;
866 u32 saveHBLANK_A;
867 u32 saveHSYNC_A;
868 u32 saveVTOTAL_A;
869 u32 saveVBLANK_A;
870 u32 saveVSYNC_A;
871 u32 saveBCLRPAT_A;
5586c8bc 872 u32 saveTRANSACONF;
42048781
ZW
873 u32 saveTRANS_HTOTAL_A;
874 u32 saveTRANS_HBLANK_A;
875 u32 saveTRANS_HSYNC_A;
876 u32 saveTRANS_VTOTAL_A;
877 u32 saveTRANS_VBLANK_A;
878 u32 saveTRANS_VSYNC_A;
0da3ea12 879 u32 savePIPEASTAT;
ba8bbcf6
JB
880 u32 saveDSPASTRIDE;
881 u32 saveDSPASIZE;
882 u32 saveDSPAPOS;
585fb111 883 u32 saveDSPAADDR;
ba8bbcf6
JB
884 u32 saveDSPASURF;
885 u32 saveDSPATILEOFF;
886 u32 savePFIT_PGM_RATIOS;
0eb96d6e 887 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
888 u32 saveBLC_PWM_CTL;
889 u32 saveBLC_PWM_CTL2;
42048781
ZW
890 u32 saveBLC_CPU_PWM_CTL;
891 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
892 u32 saveFPB0;
893 u32 saveFPB1;
894 u32 saveDPLL_B;
895 u32 saveDPLL_B_MD;
896 u32 saveHTOTAL_B;
897 u32 saveHBLANK_B;
898 u32 saveHSYNC_B;
899 u32 saveVTOTAL_B;
900 u32 saveVBLANK_B;
901 u32 saveVSYNC_B;
902 u32 saveBCLRPAT_B;
5586c8bc 903 u32 saveTRANSBCONF;
42048781
ZW
904 u32 saveTRANS_HTOTAL_B;
905 u32 saveTRANS_HBLANK_B;
906 u32 saveTRANS_HSYNC_B;
907 u32 saveTRANS_VTOTAL_B;
908 u32 saveTRANS_VBLANK_B;
909 u32 saveTRANS_VSYNC_B;
0da3ea12 910 u32 savePIPEBSTAT;
ba8bbcf6
JB
911 u32 saveDSPBSTRIDE;
912 u32 saveDSPBSIZE;
913 u32 saveDSPBPOS;
585fb111 914 u32 saveDSPBADDR;
ba8bbcf6
JB
915 u32 saveDSPBSURF;
916 u32 saveDSPBTILEOFF;
585fb111
JB
917 u32 saveVGA0;
918 u32 saveVGA1;
919 u32 saveVGA_PD;
ba8bbcf6
JB
920 u32 saveVGACNTRL;
921 u32 saveADPA;
922 u32 saveLVDS;
585fb111
JB
923 u32 savePP_ON_DELAYS;
924 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
925 u32 saveDVOA;
926 u32 saveDVOB;
927 u32 saveDVOC;
928 u32 savePP_ON;
929 u32 savePP_OFF;
930 u32 savePP_CONTROL;
585fb111 931 u32 savePP_DIVISOR;
ba8bbcf6
JB
932 u32 savePFIT_CONTROL;
933 u32 save_palette_a[256];
934 u32 save_palette_b[256];
ba8bbcf6 935 u32 saveFBC_CONTROL;
0da3ea12
JB
936 u32 saveIER;
937 u32 saveIIR;
938 u32 saveIMR;
42048781
ZW
939 u32 saveDEIER;
940 u32 saveDEIMR;
941 u32 saveGTIER;
942 u32 saveGTIMR;
943 u32 saveFDI_RXA_IMR;
944 u32 saveFDI_RXB_IMR;
1f84e550 945 u32 saveCACHE_MODE_0;
1f84e550 946 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
947 u32 saveSWF0[16];
948 u32 saveSWF1[16];
949 u32 saveSWF2[3];
950 u8 saveMSR;
951 u8 saveSR[8];
123f794f 952 u8 saveGR[25];
ba8bbcf6 953 u8 saveAR_INDEX;
a59e122a 954 u8 saveAR[21];
ba8bbcf6 955 u8 saveDACMASK;
a59e122a 956 u8 saveCR[37];
4b9de737 957 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
958 u32 saveCURACNTR;
959 u32 saveCURAPOS;
960 u32 saveCURABASE;
961 u32 saveCURBCNTR;
962 u32 saveCURBPOS;
963 u32 saveCURBBASE;
964 u32 saveCURSIZE;
a4fc5ed6
KP
965 u32 saveDP_B;
966 u32 saveDP_C;
967 u32 saveDP_D;
968 u32 savePIPEA_GMCH_DATA_M;
969 u32 savePIPEB_GMCH_DATA_M;
970 u32 savePIPEA_GMCH_DATA_N;
971 u32 savePIPEB_GMCH_DATA_N;
972 u32 savePIPEA_DP_LINK_M;
973 u32 savePIPEB_DP_LINK_M;
974 u32 savePIPEA_DP_LINK_N;
975 u32 savePIPEB_DP_LINK_N;
42048781
ZW
976 u32 saveFDI_RXA_CTL;
977 u32 saveFDI_TXA_CTL;
978 u32 saveFDI_RXB_CTL;
979 u32 saveFDI_TXB_CTL;
980 u32 savePFA_CTL_1;
981 u32 savePFB_CTL_1;
982 u32 savePFA_WIN_SZ;
983 u32 savePFB_WIN_SZ;
984 u32 savePFA_WIN_POS;
985 u32 savePFB_WIN_POS;
5586c8bc
ZW
986 u32 savePCH_DREF_CONTROL;
987 u32 saveDISP_ARB_CTL;
988 u32 savePIPEA_DATA_M1;
989 u32 savePIPEA_DATA_N1;
990 u32 savePIPEA_LINK_M1;
991 u32 savePIPEA_LINK_N1;
992 u32 savePIPEB_DATA_M1;
993 u32 savePIPEB_DATA_N1;
994 u32 savePIPEB_LINK_M1;
995 u32 savePIPEB_LINK_N1;
b5b72e89 996 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 997 u32 savePCH_PORT_HOTPLUG;
9f49c376 998 u16 saveGCDGMBUS;
f4c956ad 999};
c85aa885 1000
ddeea5b0
ID
1001struct vlv_s0ix_state {
1002 /* GAM */
1003 u32 wr_watermark;
1004 u32 gfx_prio_ctrl;
1005 u32 arb_mode;
1006 u32 gfx_pend_tlb0;
1007 u32 gfx_pend_tlb1;
1008 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1009 u32 media_max_req_count;
1010 u32 gfx_max_req_count;
1011 u32 render_hwsp;
1012 u32 ecochk;
1013 u32 bsd_hwsp;
1014 u32 blt_hwsp;
1015 u32 tlb_rd_addr;
1016
1017 /* MBC */
1018 u32 g3dctl;
1019 u32 gsckgctl;
1020 u32 mbctl;
1021
1022 /* GCP */
1023 u32 ucgctl1;
1024 u32 ucgctl3;
1025 u32 rcgctl1;
1026 u32 rcgctl2;
1027 u32 rstctl;
1028 u32 misccpctl;
1029
1030 /* GPM */
1031 u32 gfxpause;
1032 u32 rpdeuhwtc;
1033 u32 rpdeuc;
1034 u32 ecobus;
1035 u32 pwrdwnupctl;
1036 u32 rp_down_timeout;
1037 u32 rp_deucsw;
1038 u32 rcubmabdtmr;
1039 u32 rcedata;
1040 u32 spare2gh;
1041
1042 /* Display 1 CZ domain */
1043 u32 gt_imr;
1044 u32 gt_ier;
1045 u32 pm_imr;
1046 u32 pm_ier;
1047 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1048
1049 /* GT SA CZ domain */
1050 u32 tilectl;
1051 u32 gt_fifoctl;
1052 u32 gtlc_wake_ctrl;
1053 u32 gtlc_survive;
1054 u32 pmwgicz;
1055
1056 /* Display 2 CZ domain */
1057 u32 gu_ctl0;
1058 u32 gu_ctl1;
1059 u32 clock_gate_dis2;
1060};
1061
bf225f20
CW
1062struct intel_rps_ei {
1063 u32 cz_clock;
1064 u32 render_c0;
1065 u32 media_c0;
31685c25
D
1066};
1067
c85aa885 1068struct intel_gen6_power_mgmt {
d4d70aa5
ID
1069 /*
1070 * work, interrupts_enabled and pm_iir are protected by
1071 * dev_priv->irq_lock
1072 */
c85aa885 1073 struct work_struct work;
d4d70aa5 1074 bool interrupts_enabled;
c85aa885 1075 u32 pm_iir;
59cdb63d 1076
b39fb297
BW
1077 /* Frequencies are stored in potentially platform dependent multiples.
1078 * In other words, *_freq needs to be multiplied by X to be interesting.
1079 * Soft limits are those which are used for the dynamic reclocking done
1080 * by the driver (raise frequencies under heavy loads, and lower for
1081 * lighter loads). Hard limits are those imposed by the hardware.
1082 *
1083 * A distinction is made for overclocking, which is never enabled by
1084 * default, and is considered to be above the hard limit if it's
1085 * possible at all.
1086 */
1087 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1088 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1089 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1090 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1091 u8 min_freq; /* AKA RPn. Minimum frequency */
1092 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1093 u8 rp1_freq; /* "less than" RP0 power/freqency */
1094 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1095 u32 cz_freq;
1a01ab3b 1096
31685c25 1097 u32 ei_interrupt_count;
1a01ab3b 1098
dd75fdc8
CW
1099 int last_adj;
1100 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1101
c0951f0c 1102 bool enabled;
1a01ab3b 1103 struct delayed_work delayed_resume_work;
4fc688ce 1104
bf225f20
CW
1105 /* manual wa residency calculations */
1106 struct intel_rps_ei up_ei, down_ei;
1107
4fc688ce
JB
1108 /*
1109 * Protects RPS/RC6 register access and PCU communication.
1110 * Must be taken after struct_mutex if nested.
1111 */
1112 struct mutex hw_lock;
c85aa885
DV
1113};
1114
1a240d4d
DV
1115/* defined intel_pm.c */
1116extern spinlock_t mchdev_lock;
1117
c85aa885
DV
1118struct intel_ilk_power_mgmt {
1119 u8 cur_delay;
1120 u8 min_delay;
1121 u8 max_delay;
1122 u8 fmax;
1123 u8 fstart;
1124
1125 u64 last_count1;
1126 unsigned long last_time1;
1127 unsigned long chipset_power;
1128 u64 last_count2;
5ed0bdf2 1129 u64 last_time2;
c85aa885
DV
1130 unsigned long gfx_power;
1131 u8 corr;
1132
1133 int c_m;
1134 int r_t;
3e373948
DV
1135
1136 struct drm_i915_gem_object *pwrctx;
1137 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1138};
1139
c6cb582e
ID
1140struct drm_i915_private;
1141struct i915_power_well;
1142
1143struct i915_power_well_ops {
1144 /*
1145 * Synchronize the well's hw state to match the current sw state, for
1146 * example enable/disable it based on the current refcount. Called
1147 * during driver init and resume time, possibly after first calling
1148 * the enable/disable handlers.
1149 */
1150 void (*sync_hw)(struct drm_i915_private *dev_priv,
1151 struct i915_power_well *power_well);
1152 /*
1153 * Enable the well and resources that depend on it (for example
1154 * interrupts located on the well). Called after the 0->1 refcount
1155 * transition.
1156 */
1157 void (*enable)(struct drm_i915_private *dev_priv,
1158 struct i915_power_well *power_well);
1159 /*
1160 * Disable the well and resources that depend on it. Called after
1161 * the 1->0 refcount transition.
1162 */
1163 void (*disable)(struct drm_i915_private *dev_priv,
1164 struct i915_power_well *power_well);
1165 /* Returns the hw enabled state. */
1166 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1167 struct i915_power_well *power_well);
1168};
1169
a38911a3
WX
1170/* Power well structure for haswell */
1171struct i915_power_well {
c1ca727f 1172 const char *name;
6f3ef5dd 1173 bool always_on;
a38911a3
WX
1174 /* power well enable/disable usage count */
1175 int count;
bfafe93a
ID
1176 /* cached hw enabled state */
1177 bool hw_enabled;
c1ca727f 1178 unsigned long domains;
77961eb9 1179 unsigned long data;
c6cb582e 1180 const struct i915_power_well_ops *ops;
a38911a3
WX
1181};
1182
83c00f55 1183struct i915_power_domains {
baa70707
ID
1184 /*
1185 * Power wells needed for initialization at driver init and suspend
1186 * time are on. They are kept on until after the first modeset.
1187 */
1188 bool init_power_on;
0d116a29 1189 bool initializing;
c1ca727f 1190 int power_well_count;
baa70707 1191
83c00f55 1192 struct mutex lock;
1da51581 1193 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1194 struct i915_power_well *power_wells;
83c00f55
ID
1195};
1196
35a85ac6 1197#define MAX_L3_SLICES 2
a4da4fa4 1198struct intel_l3_parity {
35a85ac6 1199 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1200 struct work_struct error_work;
35a85ac6 1201 int which_slice;
a4da4fa4
DV
1202};
1203
493018dc
BV
1204struct i915_gem_batch_pool {
1205 struct drm_device *dev;
1206 struct list_head cache_list;
1207};
1208
4b5aed62 1209struct i915_gem_mm {
4b5aed62
DV
1210 /** Memory allocator for GTT stolen memory */
1211 struct drm_mm stolen;
4b5aed62
DV
1212 /** List of all objects in gtt_space. Used to restore gtt
1213 * mappings on resume */
1214 struct list_head bound_list;
1215 /**
1216 * List of objects which are not bound to the GTT (thus
1217 * are idle and not used by the GPU) but still have
1218 * (presumably uncached) pages still attached.
1219 */
1220 struct list_head unbound_list;
1221
493018dc
BV
1222 /*
1223 * A pool of objects to use as shadow copies of client batch buffers
1224 * when the command parser is enabled. Prevents the client from
1225 * modifying the batch contents after software parsing.
1226 */
1227 struct i915_gem_batch_pool batch_pool;
1228
4b5aed62
DV
1229 /** Usable portion of the GTT for GEM */
1230 unsigned long stolen_base; /* limited to low memory (32-bit) */
1231
4b5aed62
DV
1232 /** PPGTT used for aliasing the PPGTT with the GTT */
1233 struct i915_hw_ppgtt *aliasing_ppgtt;
1234
2cfcd32a 1235 struct notifier_block oom_notifier;
ceabbba5 1236 struct shrinker shrinker;
4b5aed62
DV
1237 bool shrinker_no_lock_stealing;
1238
4b5aed62
DV
1239 /** LRU list of objects with fence regs on them. */
1240 struct list_head fence_list;
1241
1242 /**
1243 * We leave the user IRQ off as much as possible,
1244 * but this means that requests will finish and never
1245 * be retired once the system goes idle. Set a timer to
1246 * fire periodically while the ring is running. When it
1247 * fires, go retire requests.
1248 */
1249 struct delayed_work retire_work;
1250
b29c19b6
CW
1251 /**
1252 * When we detect an idle GPU, we want to turn on
1253 * powersaving features. So once we see that there
1254 * are no more requests outstanding and no more
1255 * arrive within a small period of time, we fire
1256 * off the idle_work.
1257 */
1258 struct delayed_work idle_work;
1259
4b5aed62
DV
1260 /**
1261 * Are we in a non-interruptible section of code like
1262 * modesetting?
1263 */
1264 bool interruptible;
1265
f62a0076
CW
1266 /**
1267 * Is the GPU currently considered idle, or busy executing userspace
1268 * requests? Whilst idle, we attempt to power down the hardware and
1269 * display clocks. In order to reduce the effect on performance, there
1270 * is a slight delay before we do so.
1271 */
1272 bool busy;
1273
bdf1e7e3
DV
1274 /* the indicator for dispatch video commands on two BSD rings */
1275 int bsd_ring_dispatch_index;
1276
4b5aed62
DV
1277 /** Bit 6 swizzling required for X tiling */
1278 uint32_t bit_6_swizzle_x;
1279 /** Bit 6 swizzling required for Y tiling */
1280 uint32_t bit_6_swizzle_y;
1281
4b5aed62 1282 /* accounting, useful for userland debugging */
c20e8355 1283 spinlock_t object_stat_lock;
4b5aed62
DV
1284 size_t object_memory;
1285 u32 object_count;
1286};
1287
edc3d884 1288struct drm_i915_error_state_buf {
0a4cd7c8 1289 struct drm_i915_private *i915;
edc3d884
MK
1290 unsigned bytes;
1291 unsigned size;
1292 int err;
1293 u8 *buf;
1294 loff_t start;
1295 loff_t pos;
1296};
1297
fc16b48b
MK
1298struct i915_error_state_file_priv {
1299 struct drm_device *dev;
1300 struct drm_i915_error_state *error;
1301};
1302
99584db3
DV
1303struct i915_gpu_error {
1304 /* For hangcheck timer */
1305#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1306#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1307 /* Hang gpu twice in this window and your context gets banned */
1308#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1309
99584db3 1310 struct timer_list hangcheck_timer;
99584db3
DV
1311
1312 /* For reset and error_state handling. */
1313 spinlock_t lock;
1314 /* Protected by the above dev->gpu_error.lock. */
1315 struct drm_i915_error_state *first_error;
1316 struct work_struct work;
99584db3 1317
094f9a54
CW
1318
1319 unsigned long missed_irq_rings;
1320
1f83fee0 1321 /**
2ac0f450 1322 * State variable controlling the reset flow and count
1f83fee0 1323 *
2ac0f450
MK
1324 * This is a counter which gets incremented when reset is triggered,
1325 * and again when reset has been handled. So odd values (lowest bit set)
1326 * means that reset is in progress and even values that
1327 * (reset_counter >> 1):th reset was successfully completed.
1328 *
1329 * If reset is not completed succesfully, the I915_WEDGE bit is
1330 * set meaning that hardware is terminally sour and there is no
1331 * recovery. All waiters on the reset_queue will be woken when
1332 * that happens.
1333 *
1334 * This counter is used by the wait_seqno code to notice that reset
1335 * event happened and it needs to restart the entire ioctl (since most
1336 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1337 *
1338 * This is important for lock-free wait paths, where no contended lock
1339 * naturally enforces the correct ordering between the bail-out of the
1340 * waiter and the gpu reset work code.
1f83fee0
DV
1341 */
1342 atomic_t reset_counter;
1343
1f83fee0 1344#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1345#define I915_WEDGED (1 << 31)
1f83fee0
DV
1346
1347 /**
1348 * Waitqueue to signal when the reset has completed. Used by clients
1349 * that wait for dev_priv->mm.wedged to settle.
1350 */
1351 wait_queue_head_t reset_queue;
33196ded 1352
88b4aa87
MK
1353 /* Userspace knobs for gpu hang simulation;
1354 * combines both a ring mask, and extra flags
1355 */
1356 u32 stop_rings;
1357#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1358#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1359
1360 /* For missed irq/seqno simulation. */
1361 unsigned int test_irq_rings;
6689c167
MA
1362
1363 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1364 bool reload_in_reset;
99584db3
DV
1365};
1366
b8efb17b
ZR
1367enum modeset_restore {
1368 MODESET_ON_LID_OPEN,
1369 MODESET_DONE,
1370 MODESET_SUSPENDED,
1371};
1372
6acab15a 1373struct ddi_vbt_port_info {
ce4dd49e
DL
1374 /*
1375 * This is an index in the HDMI/DVI DDI buffer translation table.
1376 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1377 * populate this field.
1378 */
1379#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1380 uint8_t hdmi_level_shift;
311a2094
PZ
1381
1382 uint8_t supports_dvi:1;
1383 uint8_t supports_hdmi:1;
1384 uint8_t supports_dp:1;
6acab15a
PZ
1385};
1386
bfd7ebda
RV
1387enum psr_lines_to_wait {
1388 PSR_0_LINES_TO_WAIT = 0,
1389 PSR_1_LINE_TO_WAIT,
1390 PSR_4_LINES_TO_WAIT,
1391 PSR_8_LINES_TO_WAIT
1392};
1393
41aa3448
RV
1394struct intel_vbt_data {
1395 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1396 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1397
1398 /* Feature bits */
1399 unsigned int int_tv_support:1;
1400 unsigned int lvds_dither:1;
1401 unsigned int lvds_vbt:1;
1402 unsigned int int_crt_support:1;
1403 unsigned int lvds_use_ssc:1;
1404 unsigned int display_clock_mode:1;
1405 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1406 unsigned int has_mipi:1;
41aa3448
RV
1407 int lvds_ssc_freq;
1408 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1409
83a7280e
PB
1410 enum drrs_support_type drrs_type;
1411
41aa3448
RV
1412 /* eDP */
1413 int edp_rate;
1414 int edp_lanes;
1415 int edp_preemphasis;
1416 int edp_vswing;
1417 bool edp_initialized;
1418 bool edp_support;
1419 int edp_bpp;
1420 struct edp_power_seq edp_pps;
1421
bfd7ebda
RV
1422 struct {
1423 bool full_link;
1424 bool require_aux_wakeup;
1425 int idle_frames;
1426 enum psr_lines_to_wait lines_to_wait;
1427 int tp1_wakeup_time;
1428 int tp2_tp3_wakeup_time;
1429 } psr;
1430
f00076d2
JN
1431 struct {
1432 u16 pwm_freq_hz;
39fbc9c8 1433 bool present;
f00076d2 1434 bool active_low_pwm;
1de6068e 1435 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1436 } backlight;
1437
d17c5443
SK
1438 /* MIPI DSI */
1439 struct {
3e6bd011 1440 u16 port;
d17c5443 1441 u16 panel_id;
d3b542fc
SK
1442 struct mipi_config *config;
1443 struct mipi_pps_data *pps;
1444 u8 seq_version;
1445 u32 size;
1446 u8 *data;
1447 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1448 } dsi;
1449
41aa3448
RV
1450 int crt_ddc_pin;
1451
1452 int child_dev_num;
768f69c9 1453 union child_device_config *child_dev;
6acab15a
PZ
1454
1455 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1456};
1457
77c122bc
VS
1458enum intel_ddb_partitioning {
1459 INTEL_DDB_PART_1_2,
1460 INTEL_DDB_PART_5_6, /* IVB+ */
1461};
1462
1fd527cc
VS
1463struct intel_wm_level {
1464 bool enable;
1465 uint32_t pri_val;
1466 uint32_t spr_val;
1467 uint32_t cur_val;
1468 uint32_t fbc_val;
1469};
1470
820c1980 1471struct ilk_wm_values {
609cedef
VS
1472 uint32_t wm_pipe[3];
1473 uint32_t wm_lp[3];
1474 uint32_t wm_lp_spr[3];
1475 uint32_t wm_linetime[3];
1476 bool enable_fbc_wm;
1477 enum intel_ddb_partitioning partitioning;
1478};
1479
c193924e 1480struct skl_ddb_entry {
16160e3d 1481 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1482};
1483
1484static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1485{
16160e3d 1486 return entry->end - entry->start;
c193924e
DL
1487}
1488
08db6652
DL
1489static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1490 const struct skl_ddb_entry *e2)
1491{
1492 if (e1->start == e2->start && e1->end == e2->end)
1493 return true;
1494
1495 return false;
1496}
1497
c193924e 1498struct skl_ddb_allocation {
34bb56af 1499 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1500 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1501 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1502};
1503
2ac96d2a
PB
1504struct skl_wm_values {
1505 bool dirty[I915_MAX_PIPES];
c193924e 1506 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1507 uint32_t wm_linetime[I915_MAX_PIPES];
1508 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1509 uint32_t cursor[I915_MAX_PIPES][8];
1510 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1511 uint32_t cursor_trans[I915_MAX_PIPES];
1512};
1513
1514struct skl_wm_level {
1515 bool plane_en[I915_MAX_PLANES];
b99f58da 1516 bool cursor_en;
2ac96d2a
PB
1517 uint16_t plane_res_b[I915_MAX_PLANES];
1518 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1519 uint16_t cursor_res_b;
1520 uint8_t cursor_res_l;
1521};
1522
c67a470b 1523/*
765dab67
PZ
1524 * This struct helps tracking the state needed for runtime PM, which puts the
1525 * device in PCI D3 state. Notice that when this happens, nothing on the
1526 * graphics device works, even register access, so we don't get interrupts nor
1527 * anything else.
c67a470b 1528 *
765dab67
PZ
1529 * Every piece of our code that needs to actually touch the hardware needs to
1530 * either call intel_runtime_pm_get or call intel_display_power_get with the
1531 * appropriate power domain.
a8a8bd54 1532 *
765dab67
PZ
1533 * Our driver uses the autosuspend delay feature, which means we'll only really
1534 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1535 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1536 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1537 *
1538 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1539 * goes back to false exactly before we reenable the IRQs. We use this variable
1540 * to check if someone is trying to enable/disable IRQs while they're supposed
1541 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1542 * case it happens.
c67a470b 1543 *
765dab67 1544 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1545 */
5d584b2e
PZ
1546struct i915_runtime_pm {
1547 bool suspended;
2aeb7d3a 1548 bool irqs_enabled;
c67a470b
PZ
1549};
1550
926321d5
DV
1551enum intel_pipe_crc_source {
1552 INTEL_PIPE_CRC_SOURCE_NONE,
1553 INTEL_PIPE_CRC_SOURCE_PLANE1,
1554 INTEL_PIPE_CRC_SOURCE_PLANE2,
1555 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1556 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1557 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1558 INTEL_PIPE_CRC_SOURCE_TV,
1559 INTEL_PIPE_CRC_SOURCE_DP_B,
1560 INTEL_PIPE_CRC_SOURCE_DP_C,
1561 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1562 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1563 INTEL_PIPE_CRC_SOURCE_MAX,
1564};
1565
8bf1e9f1 1566struct intel_pipe_crc_entry {
ac2300d4 1567 uint32_t frame;
8bf1e9f1
SH
1568 uint32_t crc[5];
1569};
1570
b2c88f5b 1571#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1572struct intel_pipe_crc {
d538bbdf
DL
1573 spinlock_t lock;
1574 bool opened; /* exclusive access to the result file */
e5f75aca 1575 struct intel_pipe_crc_entry *entries;
926321d5 1576 enum intel_pipe_crc_source source;
d538bbdf 1577 int head, tail;
07144428 1578 wait_queue_head_t wq;
8bf1e9f1
SH
1579};
1580
f99d7069
DV
1581struct i915_frontbuffer_tracking {
1582 struct mutex lock;
1583
1584 /*
1585 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1586 * scheduled flips.
1587 */
1588 unsigned busy_bits;
1589 unsigned flip_bits;
1590};
1591
7225342a
MK
1592struct i915_wa_reg {
1593 u32 addr;
1594 u32 value;
1595 /* bitmask representing WA bits */
1596 u32 mask;
1597};
1598
1599#define I915_MAX_WA_REGS 16
1600
1601struct i915_workarounds {
1602 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1603 u32 count;
1604};
1605
77fec556 1606struct drm_i915_private {
f4c956ad 1607 struct drm_device *dev;
42dcedd4 1608 struct kmem_cache *slab;
f4c956ad 1609
5c969aa7 1610 const struct intel_device_info info;
f4c956ad
DV
1611
1612 int relative_constants_mode;
1613
1614 void __iomem *regs;
1615
907b28c5 1616 struct intel_uncore uncore;
f4c956ad
DV
1617
1618 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1619
28c70f16 1620
f4c956ad
DV
1621 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1622 * controller on different i2c buses. */
1623 struct mutex gmbus_mutex;
1624
1625 /**
1626 * Base address of the gmbus and gpio block.
1627 */
1628 uint32_t gpio_mmio_base;
1629
b6fdd0f2
SS
1630 /* MMIO base address for MIPI regs */
1631 uint32_t mipi_mmio_base;
1632
28c70f16
DV
1633 wait_queue_head_t gmbus_wait_queue;
1634
f4c956ad 1635 struct pci_dev *bridge_dev;
a4872ba6 1636 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1637 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1638 uint32_t last_seqno, next_seqno;
f4c956ad 1639
ba8286fa 1640 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1641 struct resource mch_res;
1642
f4c956ad
DV
1643 /* protects the irq masks */
1644 spinlock_t irq_lock;
1645
84c33a64
SG
1646 /* protects the mmio flip data */
1647 spinlock_t mmio_flip_lock;
1648
f8b79e58
ID
1649 bool display_irqs_enabled;
1650
9ee32fea
DV
1651 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1652 struct pm_qos_request pm_qos;
1653
f4c956ad 1654 /* DPIO indirect register protection */
09153000 1655 struct mutex dpio_lock;
f4c956ad
DV
1656
1657 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1658 union {
1659 u32 irq_mask;
1660 u32 de_irq_mask[I915_MAX_PIPES];
1661 };
f4c956ad 1662 u32 gt_irq_mask;
605cd25b 1663 u32 pm_irq_mask;
a6706b45 1664 u32 pm_rps_events;
91d181dd 1665 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1666
f4c956ad 1667 struct work_struct hotplug_work;
b543fb04
EE
1668 struct {
1669 unsigned long hpd_last_jiffies;
1670 int hpd_cnt;
1671 enum {
1672 HPD_ENABLED = 0,
1673 HPD_DISABLED = 1,
1674 HPD_MARK_DISABLED = 2
1675 } hpd_mark;
1676 } hpd_stats[HPD_NUM_PINS];
142e2398 1677 u32 hpd_event_bits;
6323751d 1678 struct delayed_work hotplug_reenable_work;
f4c956ad 1679
5c3fe8b0 1680 struct i915_fbc fbc;
439d7ac0 1681 struct i915_drrs drrs;
f4c956ad 1682 struct intel_opregion opregion;
41aa3448 1683 struct intel_vbt_data vbt;
f4c956ad 1684
d9ceb816
JB
1685 bool preserve_bios_swizzle;
1686
f4c956ad
DV
1687 /* overlay */
1688 struct intel_overlay *overlay;
f4c956ad 1689
58c68779 1690 /* backlight registers and fields in struct intel_panel */
07f11d49 1691 struct mutex backlight_lock;
31ad8ec6 1692
f4c956ad 1693 /* LVDS info */
f4c956ad
DV
1694 bool no_aux_handshake;
1695
e39b999a
VS
1696 /* protects panel power sequencer state */
1697 struct mutex pps_mutex;
1698
f4c956ad
DV
1699 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1700 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1701 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1702
1703 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1704 unsigned int vlv_cdclk_freq;
6bcda4f0 1705 unsigned int hpll_freq;
f4c956ad 1706
645416f5
DV
1707 /**
1708 * wq - Driver workqueue for GEM.
1709 *
1710 * NOTE: Work items scheduled here are not allowed to grab any modeset
1711 * locks, for otherwise the flushing done in the pageflip code will
1712 * result in deadlocks.
1713 */
f4c956ad
DV
1714 struct workqueue_struct *wq;
1715
1716 /* Display functions */
1717 struct drm_i915_display_funcs display;
1718
1719 /* PCH chipset type */
1720 enum intel_pch pch_type;
17a303ec 1721 unsigned short pch_id;
f4c956ad
DV
1722
1723 unsigned long quirks;
1724
b8efb17b
ZR
1725 enum modeset_restore modeset_restore;
1726 struct mutex modeset_restore_lock;
673a394b 1727
a7bbbd63 1728 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1729 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1730
4b5aed62 1731 struct i915_gem_mm mm;
ad46cb53
CW
1732 DECLARE_HASHTABLE(mm_structs, 7);
1733 struct mutex mm_lock;
8781342d 1734
8781342d
DV
1735 /* Kernel Modesetting */
1736
9b9d172d 1737 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1738
76c4ac04
DL
1739 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1740 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1741 wait_queue_head_t pending_flip_queue;
1742
c4597872
DV
1743#ifdef CONFIG_DEBUG_FS
1744 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1745#endif
1746
e72f9fbf
DV
1747 int num_shared_dpll;
1748 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1749 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1750
7225342a 1751 struct i915_workarounds workarounds;
888b5995 1752
652c393a
JB
1753 /* Reclocking support */
1754 bool render_reclock_avail;
1755 bool lvds_downclock_avail;
18f9ed12
ZY
1756 /* indicates the reduced downclock for LVDS*/
1757 int lvds_downclock;
f99d7069
DV
1758
1759 struct i915_frontbuffer_tracking fb_tracking;
1760
652c393a 1761 u16 orig_clock;
f97108d1 1762
c4804411 1763 bool mchbar_need_disable;
f97108d1 1764
a4da4fa4
DV
1765 struct intel_l3_parity l3_parity;
1766
59124506
BW
1767 /* Cannot be determined by PCIID. You must always read a register. */
1768 size_t ellc_size;
1769
c6a828d3 1770 /* gen6+ rps state */
c85aa885 1771 struct intel_gen6_power_mgmt rps;
c6a828d3 1772
20e4d407
DV
1773 /* ilk-only ips/rps state. Everything in here is protected by the global
1774 * mchdev_lock in intel_pm.c */
c85aa885 1775 struct intel_ilk_power_mgmt ips;
b5e50c3f 1776
83c00f55 1777 struct i915_power_domains power_domains;
a38911a3 1778
a031d709 1779 struct i915_psr psr;
3f51e471 1780
99584db3 1781 struct i915_gpu_error gpu_error;
ae681d96 1782
c9cddffc
JB
1783 struct drm_i915_gem_object *vlv_pctx;
1784
4520f53a 1785#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1786 /* list of fbdev register on this device */
1787 struct intel_fbdev *fbdev;
82e3b8c1 1788 struct work_struct fbdev_suspend_work;
4520f53a 1789#endif
e953fd7b
CW
1790
1791 struct drm_property *broadcast_rgb_property;
3f43c48d 1792 struct drm_property *force_audio_property;
e3689190 1793
58fddc28
ID
1794 /* hda/i915 audio component */
1795 bool audio_component_registered;
1796
254f965c 1797 uint32_t hw_context_size;
a33afea5 1798 struct list_head context_list;
f4c956ad 1799
3e68320e 1800 u32 fdi_rx_config;
68d18ad7 1801
842f1c8b 1802 u32 suspend_count;
f4c956ad 1803 struct i915_suspend_saved_registers regfile;
ddeea5b0 1804 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1805
53615a5e
VS
1806 struct {
1807 /*
1808 * Raw watermark latency values:
1809 * in 0.1us units for WM0,
1810 * in 0.5us units for WM1+.
1811 */
1812 /* primary */
1813 uint16_t pri_latency[5];
1814 /* sprite */
1815 uint16_t spr_latency[5];
1816 /* cursor */
1817 uint16_t cur_latency[5];
2af30a5c
PB
1818 /*
1819 * Raw watermark memory latency values
1820 * for SKL for all 8 levels
1821 * in 1us units.
1822 */
1823 uint16_t skl_latency[8];
609cedef 1824
2d41c0b5
PB
1825 /*
1826 * The skl_wm_values structure is a bit too big for stack
1827 * allocation, so we keep the staging struct where we store
1828 * intermediate results here instead.
1829 */
1830 struct skl_wm_values skl_results;
1831
609cedef 1832 /* current hardware state */
2d41c0b5
PB
1833 union {
1834 struct ilk_wm_values hw;
1835 struct skl_wm_values skl_hw;
1836 };
53615a5e
VS
1837 } wm;
1838
8a187455
PZ
1839 struct i915_runtime_pm pm;
1840
13cf5504
DA
1841 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1842 u32 long_hpd_port_mask;
1843 u32 short_hpd_port_mask;
1844 struct work_struct dig_port_work;
1845
0e32b39c
DA
1846 /*
1847 * if we get a HPD irq from DP and a HPD irq from non-DP
1848 * the non-DP HPD could block the workqueue on a mode config
1849 * mutex getting, that userspace may have taken. However
1850 * userspace is waiting on the DP workqueue to run which is
1851 * blocked behind the non-DP one.
1852 */
1853 struct workqueue_struct *dp_wq;
1854
a83014d3
OM
1855 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1856 struct {
1857 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1858 struct intel_engine_cs *ring,
1859 struct intel_context *ctx,
1860 struct drm_i915_gem_execbuffer2 *args,
1861 struct list_head *vmas,
1862 struct drm_i915_gem_object *batch_obj,
1863 u64 exec_start, u32 flags);
1864 int (*init_rings)(struct drm_device *dev);
1865 void (*cleanup_ring)(struct intel_engine_cs *ring);
1866 void (*stop_ring)(struct intel_engine_cs *ring);
1867 } gt;
1868
67e2937b
JH
1869 uint32_t request_uniq;
1870
bdf1e7e3
DV
1871 /*
1872 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1873 * will be rejected. Instead look for a better place.
1874 */
77fec556 1875};
1da177e4 1876
2c1792a1
CW
1877static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1878{
1879 return dev->dev_private;
1880}
1881
888d0d42
ID
1882static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1883{
1884 return to_i915(dev_get_drvdata(dev));
1885}
1886
b4519513
CW
1887/* Iterate over initialised rings */
1888#define for_each_ring(ring__, dev_priv__, i__) \
1889 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1890 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1891
b1d7e4b4
WF
1892enum hdmi_force_audio {
1893 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1894 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1895 HDMI_AUDIO_AUTO, /* trust EDID */
1896 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1897};
1898
190d6cd5 1899#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1900
37e680a1
CW
1901struct drm_i915_gem_object_ops {
1902 /* Interface between the GEM object and its backing storage.
1903 * get_pages() is called once prior to the use of the associated set
1904 * of pages before to binding them into the GTT, and put_pages() is
1905 * called after we no longer need them. As we expect there to be
1906 * associated cost with migrating pages between the backing storage
1907 * and making them available for the GPU (e.g. clflush), we may hold
1908 * onto the pages after they are no longer referenced by the GPU
1909 * in case they may be used again shortly (for example migrating the
1910 * pages to a different memory domain within the GTT). put_pages()
1911 * will therefore most likely be called when the object itself is
1912 * being released or under memory pressure (where we attempt to
1913 * reap pages for the shrinker).
1914 */
1915 int (*get_pages)(struct drm_i915_gem_object *);
1916 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1917 int (*dmabuf_export)(struct drm_i915_gem_object *);
1918 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1919};
1920
a071fa00
DV
1921/*
1922 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1923 * considered to be the frontbuffer for the given plane interface-vise. This
1924 * doesn't mean that the hw necessarily already scans it out, but that any
1925 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1926 *
1927 * We have one bit per pipe and per scanout plane type.
1928 */
1929#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1930#define INTEL_FRONTBUFFER_BITS \
1931 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1932#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1933 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1934#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1935 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1936#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1937 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1938#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1939 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1940#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1941 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1942
673a394b 1943struct drm_i915_gem_object {
c397b908 1944 struct drm_gem_object base;
673a394b 1945
37e680a1
CW
1946 const struct drm_i915_gem_object_ops *ops;
1947
2f633156
BW
1948 /** List of VMAs backed by this object */
1949 struct list_head vma_list;
1950
c1ad11fc
CW
1951 /** Stolen memory for this object, instead of being backed by shmem. */
1952 struct drm_mm_node *stolen;
35c20a60 1953 struct list_head global_list;
673a394b 1954
69dc4987 1955 struct list_head ring_list;
b25cb2f8
BW
1956 /** Used in execbuf to temporarily hold a ref */
1957 struct list_head obj_exec_link;
673a394b 1958
493018dc
BV
1959 struct list_head batch_pool_list;
1960
673a394b 1961 /**
65ce3027
CW
1962 * This is set if the object is on the active lists (has pending
1963 * rendering and so a non-zero seqno), and is not set if it i s on
1964 * inactive (ready to be unbound) list.
673a394b 1965 */
0206e353 1966 unsigned int active:1;
673a394b
EA
1967
1968 /**
1969 * This is set if the object has been written to since last bound
1970 * to the GTT
1971 */
0206e353 1972 unsigned int dirty:1;
778c3544
DV
1973
1974 /**
1975 * Fence register bits (if any) for this object. Will be set
1976 * as needed when mapped into the GTT.
1977 * Protected by dev->struct_mutex.
778c3544 1978 */
4b9de737 1979 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1980
778c3544
DV
1981 /**
1982 * Advice: are the backing pages purgeable?
1983 */
0206e353 1984 unsigned int madv:2;
778c3544 1985
778c3544
DV
1986 /**
1987 * Current tiling mode for the object.
1988 */
0206e353 1989 unsigned int tiling_mode:2;
5d82e3e6
CW
1990 /**
1991 * Whether the tiling parameters for the currently associated fence
1992 * register have changed. Note that for the purposes of tracking
1993 * tiling changes we also treat the unfenced register, the register
1994 * slot that the object occupies whilst it executes a fenced
1995 * command (such as BLT on gen2/3), as a "fence".
1996 */
1997 unsigned int fence_dirty:1;
778c3544 1998
75e9e915
DV
1999 /**
2000 * Is the object at the current location in the gtt mappable and
2001 * fenceable? Used to avoid costly recalculations.
2002 */
0206e353 2003 unsigned int map_and_fenceable:1;
75e9e915 2004
fb7d516a
DV
2005 /**
2006 * Whether the current gtt mapping needs to be mappable (and isn't just
2007 * mappable by accident). Track pin and fault separate for a more
2008 * accurate mappable working set.
2009 */
0206e353
AJ
2010 unsigned int fault_mappable:1;
2011 unsigned int pin_mappable:1;
cc98b413 2012 unsigned int pin_display:1;
fb7d516a 2013
24f3a8cf
AG
2014 /*
2015 * Is the object to be mapped as read-only to the GPU
2016 * Only honoured if hardware has relevant pte bit
2017 */
2018 unsigned long gt_ro:1;
651d794f 2019 unsigned int cache_level:3;
93dfb40c 2020
9da3da66 2021 unsigned int has_dma_mapping:1;
7bddb01f 2022
a071fa00
DV
2023 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2024
9da3da66 2025 struct sg_table *pages;
a5570178 2026 int pages_pin_count;
673a394b 2027
1286ff73 2028 /* prime dma-buf support */
9a70cc2a
DA
2029 void *dma_buf_vmapping;
2030 int vmapping_count;
2031
1c293ea3 2032 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2033 struct drm_i915_gem_request *last_read_req;
2034 struct drm_i915_gem_request *last_write_req;
caea7476 2035 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2036 struct drm_i915_gem_request *last_fenced_req;
673a394b 2037
778c3544 2038 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2039 uint32_t stride;
673a394b 2040
80075d49
DV
2041 /** References from framebuffers, locks out tiling changes. */
2042 unsigned long framebuffer_references;
2043
280b713b 2044 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2045 unsigned long *bit_17;
280b713b 2046
5cc9ed4b 2047 union {
6a2c4232
CW
2048 /** for phy allocated objects */
2049 struct drm_dma_handle *phys_handle;
2050
5cc9ed4b
CW
2051 struct i915_gem_userptr {
2052 uintptr_t ptr;
2053 unsigned read_only :1;
2054 unsigned workers :4;
2055#define I915_GEM_USERPTR_MAX_WORKERS 15
2056
ad46cb53
CW
2057 struct i915_mm_struct *mm;
2058 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2059 struct work_struct *work;
2060 } userptr;
2061 };
2062};
62b8b215 2063#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2064
a071fa00
DV
2065void i915_gem_track_fb(struct drm_i915_gem_object *old,
2066 struct drm_i915_gem_object *new,
2067 unsigned frontbuffer_bits);
2068
673a394b
EA
2069/**
2070 * Request queue structure.
2071 *
2072 * The request queue allows us to note sequence numbers that have been emitted
2073 * and may be associated with active buffers to be retired.
2074 *
97b2a6a1
JH
2075 * By keeping this list, we can avoid having to do questionable sequence
2076 * number comparisons on buffer last_read|write_seqno. It also allows an
2077 * emission time to be associated with the request for tracking how far ahead
2078 * of the GPU the submission is.
673a394b
EA
2079 */
2080struct drm_i915_gem_request {
abfe262a
JH
2081 struct kref ref;
2082
852835f3 2083 /** On Which ring this request was generated */
a4872ba6 2084 struct intel_engine_cs *ring;
852835f3 2085
673a394b
EA
2086 /** GEM sequence number associated with this request. */
2087 uint32_t seqno;
2088
7d736f4f
MK
2089 /** Position in the ringbuffer of the start of the request */
2090 u32 head;
2091
72f95afa
NH
2092 /**
2093 * Position in the ringbuffer of the start of the postfix.
2094 * This is required to calculate the maximum available ringbuffer
2095 * space without overwriting the postfix.
2096 */
2097 u32 postfix;
2098
2099 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2100 u32 tail;
2101
0e50e96b 2102 /** Context related to this request */
273497e5 2103 struct intel_context *ctx;
0e50e96b 2104
7d736f4f
MK
2105 /** Batch buffer related to this request if any */
2106 struct drm_i915_gem_object *batch_obj;
2107
673a394b
EA
2108 /** Time at which this request was emitted, in jiffies. */
2109 unsigned long emitted_jiffies;
2110
b962442e 2111 /** global list entry for this request */
673a394b 2112 struct list_head list;
b962442e 2113
f787a5f5 2114 struct drm_i915_file_private *file_priv;
b962442e
EA
2115 /** file_priv list entry for this request */
2116 struct list_head client_list;
67e2937b
JH
2117
2118 uint32_t uniq;
6d3d8274
NH
2119
2120 /**
2121 * The ELSP only accepts two elements at a time, so we queue
2122 * context/tail pairs on a given queue (ring->execlist_queue) until the
2123 * hardware is available. The queue serves a double purpose: we also use
2124 * it to keep track of the up to 2 contexts currently in the hardware
2125 * (usually one in execution and the other queued up by the GPU): We
2126 * only remove elements from the head of the queue when the hardware
2127 * informs us that an element has been completed.
2128 *
2129 * All accesses to the queue are mediated by a spinlock
2130 * (ring->execlist_lock).
2131 */
2132
2133 /** Execlist link in the submission queue.*/
2134 struct list_head execlist_link;
2135
2136 /** Execlists no. of times this request has been sent to the ELSP */
2137 int elsp_submitted;
2138
673a394b
EA
2139};
2140
abfe262a
JH
2141void i915_gem_request_free(struct kref *req_ref);
2142
b793a00a
JH
2143static inline uint32_t
2144i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2145{
2146 return req ? req->seqno : 0;
2147}
2148
2149static inline struct intel_engine_cs *
2150i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2151{
2152 return req ? req->ring : NULL;
2153}
2154
abfe262a
JH
2155static inline void
2156i915_gem_request_reference(struct drm_i915_gem_request *req)
2157{
2158 kref_get(&req->ref);
2159}
2160
2161static inline void
2162i915_gem_request_unreference(struct drm_i915_gem_request *req)
2163{
f245860e 2164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2165 kref_put(&req->ref, i915_gem_request_free);
2166}
2167
2168static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2169 struct drm_i915_gem_request *src)
2170{
2171 if (src)
2172 i915_gem_request_reference(src);
2173
2174 if (*pdst)
2175 i915_gem_request_unreference(*pdst);
2176
2177 *pdst = src;
2178}
2179
1b5a433a
JH
2180/*
2181 * XXX: i915_gem_request_completed should be here but currently needs the
2182 * definition of i915_seqno_passed() which is below. It will be moved in
2183 * a later patch when the call to i915_seqno_passed() is obsoleted...
2184 */
2185
673a394b 2186struct drm_i915_file_private {
b29c19b6 2187 struct drm_i915_private *dev_priv;
ab0e7ff9 2188 struct drm_file *file;
b29c19b6 2189
673a394b 2190 struct {
99057c81 2191 spinlock_t lock;
b962442e 2192 struct list_head request_list;
b29c19b6 2193 struct delayed_work idle_work;
673a394b 2194 } mm;
40521054 2195 struct idr context_idr;
e59ec13d 2196
b29c19b6 2197 atomic_t rps_wait_boost;
a4872ba6 2198 struct intel_engine_cs *bsd_ring;
673a394b
EA
2199};
2200
351e3db2
BV
2201/*
2202 * A command that requires special handling by the command parser.
2203 */
2204struct drm_i915_cmd_descriptor {
2205 /*
2206 * Flags describing how the command parser processes the command.
2207 *
2208 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2209 * a length mask if not set
2210 * CMD_DESC_SKIP: The command is allowed but does not follow the
2211 * standard length encoding for the opcode range in
2212 * which it falls
2213 * CMD_DESC_REJECT: The command is never allowed
2214 * CMD_DESC_REGISTER: The command should be checked against the
2215 * register whitelist for the appropriate ring
2216 * CMD_DESC_MASTER: The command is allowed if the submitting process
2217 * is the DRM master
2218 */
2219 u32 flags;
2220#define CMD_DESC_FIXED (1<<0)
2221#define CMD_DESC_SKIP (1<<1)
2222#define CMD_DESC_REJECT (1<<2)
2223#define CMD_DESC_REGISTER (1<<3)
2224#define CMD_DESC_BITMASK (1<<4)
2225#define CMD_DESC_MASTER (1<<5)
2226
2227 /*
2228 * The command's unique identification bits and the bitmask to get them.
2229 * This isn't strictly the opcode field as defined in the spec and may
2230 * also include type, subtype, and/or subop fields.
2231 */
2232 struct {
2233 u32 value;
2234 u32 mask;
2235 } cmd;
2236
2237 /*
2238 * The command's length. The command is either fixed length (i.e. does
2239 * not include a length field) or has a length field mask. The flag
2240 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2241 * a length mask. All command entries in a command table must include
2242 * length information.
2243 */
2244 union {
2245 u32 fixed;
2246 u32 mask;
2247 } length;
2248
2249 /*
2250 * Describes where to find a register address in the command to check
2251 * against the ring's register whitelist. Only valid if flags has the
2252 * CMD_DESC_REGISTER bit set.
2253 */
2254 struct {
2255 u32 offset;
2256 u32 mask;
2257 } reg;
2258
2259#define MAX_CMD_DESC_BITMASKS 3
2260 /*
2261 * Describes command checks where a particular dword is masked and
2262 * compared against an expected value. If the command does not match
2263 * the expected value, the parser rejects it. Only valid if flags has
2264 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2265 * are valid.
d4d48035
BV
2266 *
2267 * If the check specifies a non-zero condition_mask then the parser
2268 * only performs the check when the bits specified by condition_mask
2269 * are non-zero.
351e3db2
BV
2270 */
2271 struct {
2272 u32 offset;
2273 u32 mask;
2274 u32 expected;
d4d48035
BV
2275 u32 condition_offset;
2276 u32 condition_mask;
351e3db2
BV
2277 } bits[MAX_CMD_DESC_BITMASKS];
2278};
2279
2280/*
2281 * A table of commands requiring special handling by the command parser.
2282 *
2283 * Each ring has an array of tables. Each table consists of an array of command
2284 * descriptors, which must be sorted with command opcodes in ascending order.
2285 */
2286struct drm_i915_cmd_table {
2287 const struct drm_i915_cmd_descriptor *table;
2288 int count;
2289};
2290
dbbe9127 2291/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2292#define __I915__(p) ({ \
2293 struct drm_i915_private *__p; \
2294 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2295 __p = (struct drm_i915_private *)p; \
2296 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2297 __p = to_i915((struct drm_device *)p); \
2298 else \
2299 BUILD_BUG(); \
2300 __p; \
2301})
dbbe9127 2302#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2303#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2304
87f1f465
CW
2305#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2306#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2307#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2308#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2309#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2310#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2311#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2312#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2313#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2314#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2315#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2316#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2317#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2318#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2319#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2320#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2321#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2322#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2323#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2324 INTEL_DEVID(dev) == 0x0152 || \
2325 INTEL_DEVID(dev) == 0x015a)
2326#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2327 INTEL_DEVID(dev) == 0x0106 || \
2328 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2329#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2330#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2331#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2332#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2333#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2334#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2335#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2336 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2337#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2338 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2339 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2340 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2341#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2342 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2343#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2344 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2345#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2346 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2347/* ULX machines are also considered ULT. */
87f1f465
CW
2348#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2349 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2350#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2351
85436696
JB
2352/*
2353 * The genX designation typically refers to the render engine, so render
2354 * capability related checks should use IS_GEN, while display and other checks
2355 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2356 * chips, etc.).
2357 */
cae5852d
ZN
2358#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2359#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2360#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2361#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2362#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2363#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2364#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2365#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2366
73ae478c
BW
2367#define RENDER_RING (1<<RCS)
2368#define BSD_RING (1<<VCS)
2369#define BLT_RING (1<<BCS)
2370#define VEBOX_RING (1<<VECS)
845f74a7 2371#define BSD2_RING (1<<VCS2)
63c42e56 2372#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2373#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2374#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2375#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2376#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2377#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2378 __I915__(dev)->ellc_size)
cae5852d
ZN
2379#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2380
254f965c 2381#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2382#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2383#define USES_PPGTT(dev) (i915.enable_ppgtt)
2384#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2385
05394f39 2386#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2387#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2388
b45305fc
DV
2389/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2390#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2391/*
2392 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2393 * even when in MSI mode. This results in spurious interrupt warnings if the
2394 * legacy irq no. is shared with another device. The kernel then disables that
2395 * interrupt source and so prevents the other device from working properly.
2396 */
2397#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2398#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2399
cae5852d
ZN
2400/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2401 * rows, which changed the alignment requirements and fence programming.
2402 */
2403#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2404 IS_I915GM(dev)))
2405#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2406#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2407#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2408#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2409#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2410
2411#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2412#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2413#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2414
dbf7786e 2415#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2416
dd93be58 2417#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2418#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2419#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2420 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2421#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2422 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2423#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2424#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2425
17a303ec
PZ
2426#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2427#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2428#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2429#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2430#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2431#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2432#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2433#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2434
f2fbc690 2435#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2436#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2437#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2438#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2439#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2440#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2441#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2442
5fafe292
SJ
2443#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2444
040d2baa
BW
2445/* DPF == dynamic parity feature */
2446#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2447#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2448
c8735b0c
BW
2449#define GT_FREQUENCY_MULTIPLIER 50
2450
05394f39
CW
2451#include "i915_trace.h"
2452
baa70943 2453extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2454extern int i915_max_ioctl;
2455
fc49b3da
ID
2456extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2457extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2458extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2459extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2460
d330a953
JN
2461/* i915_params.c */
2462struct i915_params {
2463 int modeset;
2464 int panel_ignore_lid;
2465 unsigned int powersave;
2466 int semaphores;
2467 unsigned int lvds_downclock;
2468 int lvds_channel_mode;
2469 int panel_use_ssc;
2470 int vbt_sdvo_panel_type;
2471 int enable_rc6;
2472 int enable_fbc;
d330a953 2473 int enable_ppgtt;
127f1003 2474 int enable_execlists;
d330a953
JN
2475 int enable_psr;
2476 unsigned int preliminary_hw_support;
2477 int disable_power_well;
2478 int enable_ips;
e5aa6541 2479 int invert_brightness;
351e3db2 2480 int enable_cmd_parser;
e5aa6541
DL
2481 /* leave bools at the end to not create holes */
2482 bool enable_hangcheck;
2483 bool fastboot;
d330a953
JN
2484 bool prefault_disable;
2485 bool reset;
a0bae57f 2486 bool disable_display;
7a10dfa6 2487 bool disable_vtd_wa;
84c33a64 2488 int use_mmio_flip;
5978118c 2489 bool mmio_debug;
e2c719b7 2490 bool verbose_state_checks;
d330a953
JN
2491};
2492extern struct i915_params i915 __read_mostly;
2493
1da177e4 2494 /* i915_dma.c */
22eae947 2495extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2496extern int i915_driver_unload(struct drm_device *);
2885f6ac 2497extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2498extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2499extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2500 struct drm_file *file);
673a394b 2501extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2502 struct drm_file *file);
84b1fd10 2503extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2504#ifdef CONFIG_COMPAT
0d6aa60b
DA
2505extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2506 unsigned long arg);
c43b5634 2507#endif
8e96d9c4 2508extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2509extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2510extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2511extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2512extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2513extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2514int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2515void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2516
1da177e4 2517/* i915_irq.c */
10cd45b6 2518void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2519__printf(3, 4)
2520void i915_handle_error(struct drm_device *dev, bool wedged,
2521 const char *fmt, ...);
1da177e4 2522
b963291c
DV
2523extern void intel_irq_init(struct drm_i915_private *dev_priv);
2524extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2525int intel_irq_install(struct drm_i915_private *dev_priv);
2526void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2527
2528extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2529extern void intel_uncore_early_sanitize(struct drm_device *dev,
2530 bool restore_forcewake);
907b28c5 2531extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2532extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2533extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2534extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2535
7c463586 2536void
50227e1c 2537i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2538 u32 status_mask);
7c463586
KP
2539
2540void
50227e1c 2541i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2542 u32 status_mask);
7c463586 2543
f8b79e58
ID
2544void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2545void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2546void
2547ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2548void
2549ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2550void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2551 uint32_t interrupt_mask,
2552 uint32_t enabled_irq_mask);
2553#define ibx_enable_display_interrupt(dev_priv, bits) \
2554 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2555#define ibx_disable_display_interrupt(dev_priv, bits) \
2556 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2557
673a394b 2558/* i915_gem.c */
673a394b
EA
2559int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2560 struct drm_file *file_priv);
2561int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2562 struct drm_file *file_priv);
2563int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2564 struct drm_file *file_priv);
2565int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2566 struct drm_file *file_priv);
de151cf6
JB
2567int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2568 struct drm_file *file_priv);
673a394b
EA
2569int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2570 struct drm_file *file_priv);
2571int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2572 struct drm_file *file_priv);
ba8b7ccb
OM
2573void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2574 struct intel_engine_cs *ring);
2575void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2576 struct drm_file *file,
2577 struct intel_engine_cs *ring,
2578 struct drm_i915_gem_object *obj);
a83014d3
OM
2579int i915_gem_ringbuffer_submission(struct drm_device *dev,
2580 struct drm_file *file,
2581 struct intel_engine_cs *ring,
2582 struct intel_context *ctx,
2583 struct drm_i915_gem_execbuffer2 *args,
2584 struct list_head *vmas,
2585 struct drm_i915_gem_object *batch_obj,
2586 u64 exec_start, u32 flags);
673a394b
EA
2587int i915_gem_execbuffer(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
76446cac
JB
2589int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
673a394b
EA
2591int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
199adf40
BW
2593int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2594 struct drm_file *file);
2595int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2596 struct drm_file *file);
673a394b
EA
2597int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2598 struct drm_file *file_priv);
3ef94daa
CW
2599int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2600 struct drm_file *file_priv);
673a394b
EA
2601int i915_gem_set_tiling(struct drm_device *dev, void *data,
2602 struct drm_file *file_priv);
2603int i915_gem_get_tiling(struct drm_device *dev, void *data,
2604 struct drm_file *file_priv);
5cc9ed4b
CW
2605int i915_gem_init_userptr(struct drm_device *dev);
2606int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file);
5a125c3c
EA
2608int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file_priv);
23ba4fd0
BW
2610int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file_priv);
673a394b 2612void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2613unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2614 long target,
2615 unsigned flags);
2616#define I915_SHRINK_PURGEABLE 0x1
2617#define I915_SHRINK_UNBOUND 0x2
2618#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2619void *i915_gem_object_alloc(struct drm_device *dev);
2620void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2621void i915_gem_object_init(struct drm_i915_gem_object *obj,
2622 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2623struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2624 size_t size);
7e0d96bc
BW
2625void i915_init_vm(struct drm_i915_private *dev_priv,
2626 struct i915_address_space *vm);
673a394b 2627void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2628void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2629
1ec9e26d
DV
2630#define PIN_MAPPABLE 0x1
2631#define PIN_NONBLOCK 0x2
bf3d149b 2632#define PIN_GLOBAL 0x4
d23db88c
CW
2633#define PIN_OFFSET_BIAS 0x8
2634#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2635int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2636 struct i915_address_space *vm,
2637 uint32_t alignment,
2638 uint64_t flags,
2639 const struct i915_ggtt_view *view);
2640static inline
2021746e 2641int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2642 struct i915_address_space *vm,
2021746e 2643 uint32_t alignment,
fe14d5f4
TU
2644 uint64_t flags)
2645{
2646 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2647 &i915_ggtt_view_normal);
2648}
2649
2650int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2651 u32 flags);
07fe0b12 2652int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2653int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2654void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2655void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2656
4c914c0c
BV
2657int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2658 int *needs_clflush);
2659
37e680a1 2660int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2661static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2662{
67d5a50c
ID
2663 struct sg_page_iter sg_iter;
2664
2665 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2666 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2667
2668 return NULL;
9da3da66 2669}
a5570178
CW
2670static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2671{
2672 BUG_ON(obj->pages == NULL);
2673 obj->pages_pin_count++;
2674}
2675static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2676{
2677 BUG_ON(obj->pages_pin_count == 0);
2678 obj->pages_pin_count--;
2679}
2680
54cf91dc 2681int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2682int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2683 struct intel_engine_cs *to);
e2d05a8b 2684void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2685 struct intel_engine_cs *ring);
ff72145b
DA
2686int i915_gem_dumb_create(struct drm_file *file_priv,
2687 struct drm_device *dev,
2688 struct drm_mode_create_dumb *args);
da6b51d0
DA
2689int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2690 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2691/**
2692 * Returns true if seq1 is later than seq2.
2693 */
2694static inline bool
2695i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2696{
2697 return (int32_t)(seq1 - seq2) >= 0;
2698}
2699
1b5a433a
JH
2700static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2701 bool lazy_coherency)
2702{
2703 u32 seqno;
2704
2705 BUG_ON(req == NULL);
2706
2707 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2708
2709 return i915_seqno_passed(seqno, req->seqno);
2710}
2711
fca26bb4
MK
2712int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2713int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2714int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2715int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2716
d8ffa60b
DV
2717bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2718void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2719
8d9fc7fd 2720struct drm_i915_gem_request *
a4872ba6 2721i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2722
b29c19b6 2723bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2724void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2725int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2726 bool interruptible);
b6660d59 2727int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2728
1f83fee0
DV
2729static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2730{
2731 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2732 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2733}
2734
2735static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2736{
2ac0f450
MK
2737 return atomic_read(&error->reset_counter) & I915_WEDGED;
2738}
2739
2740static inline u32 i915_reset_count(struct i915_gpu_error *error)
2741{
2742 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2743}
a71d8d94 2744
88b4aa87
MK
2745static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2746{
2747 return dev_priv->gpu_error.stop_rings == 0 ||
2748 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2749}
2750
2751static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2752{
2753 return dev_priv->gpu_error.stop_rings == 0 ||
2754 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2755}
2756
069efc1d 2757void i915_gem_reset(struct drm_device *dev);
000433b6 2758bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2759int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2760int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2761int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2762int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2763int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2764void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2765void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2766int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2767int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2768int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2769 struct drm_file *file,
9400ae5c
JH
2770 struct drm_i915_gem_object *batch_obj);
2771#define i915_add_request(ring) \
2772 __i915_add_request(ring, NULL, NULL)
9c654818 2773int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2774 unsigned reset_counter,
2775 bool interruptible,
2776 s64 *timeout,
2777 struct drm_i915_file_private *file_priv);
a4b3a571 2778int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2779int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2780int __must_check
2781i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2782 bool write);
2783int __must_check
dabdfe02
CW
2784i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2785int __must_check
2da3b9b9
CW
2786i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2787 u32 alignment,
a4872ba6 2788 struct intel_engine_cs *pipelined);
cc98b413 2789void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2790int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2791 int align);
b29c19b6 2792int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2793void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2794
0fa87796
ID
2795uint32_t
2796i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2797uint32_t
d865110c
ID
2798i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2799 int tiling_mode, bool fenced);
467cffba 2800
e4ffd173
CW
2801int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2802 enum i915_cache_level cache_level);
2803
1286ff73
DV
2804struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2805 struct dma_buf *dma_buf);
2806
2807struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2808 struct drm_gem_object *gem_obj, int flags);
2809
19b2dbde
CW
2810void i915_gem_restore_fences(struct drm_device *dev);
2811
fe14d5f4
TU
2812unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2813 struct i915_address_space *vm,
2814 enum i915_ggtt_view_type view);
2815static inline
a70a3148 2816unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2817 struct i915_address_space *vm)
2818{
2819 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2820}
a70a3148 2821bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2822bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2823 struct i915_address_space *vm,
2824 enum i915_ggtt_view_type view);
2825static inline
a70a3148 2826bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2827 struct i915_address_space *vm)
2828{
2829 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2830}
2831
a70a3148
BW
2832unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2833 struct i915_address_space *vm);
fe14d5f4
TU
2834struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2835 struct i915_address_space *vm,
2836 const struct i915_ggtt_view *view);
2837static inline
a70a3148 2838struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2839 struct i915_address_space *vm)
2840{
2841 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2842}
2843
2844struct i915_vma *
2845i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2846 struct i915_address_space *vm,
2847 const struct i915_ggtt_view *view);
2848
2849static inline
accfef2e
BW
2850struct i915_vma *
2851i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2852 struct i915_address_space *vm)
2853{
2854 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2855 &i915_ggtt_view_normal);
2856}
5c2abbea
BW
2857
2858struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2859static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2860 struct i915_vma *vma;
2861 list_for_each_entry(vma, &obj->vma_list, vma_link)
2862 if (vma->pin_count > 0)
2863 return true;
2864 return false;
2865}
5c2abbea 2866
a70a3148 2867/* Some GGTT VM helpers */
5dc383b0 2868#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2869 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2870static inline bool i915_is_ggtt(struct i915_address_space *vm)
2871{
2872 struct i915_address_space *ggtt =
2873 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2874 return vm == ggtt;
2875}
2876
841cd773
DV
2877static inline struct i915_hw_ppgtt *
2878i915_vm_to_ppgtt(struct i915_address_space *vm)
2879{
2880 WARN_ON(i915_is_ggtt(vm));
2881
2882 return container_of(vm, struct i915_hw_ppgtt, base);
2883}
2884
2885
a70a3148
BW
2886static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2887{
5dc383b0 2888 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2889}
2890
2891static inline unsigned long
2892i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2893{
5dc383b0 2894 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2895}
2896
2897static inline unsigned long
2898i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2899{
5dc383b0 2900 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2901}
c37e2204
BW
2902
2903static inline int __must_check
2904i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2905 uint32_t alignment,
1ec9e26d 2906 unsigned flags)
c37e2204 2907{
5dc383b0
DV
2908 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2909 alignment, flags | PIN_GLOBAL);
c37e2204 2910}
a70a3148 2911
b287110e
DV
2912static inline int
2913i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2914{
2915 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2916}
2917
2918void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2919
254f965c 2920/* i915_gem_context.c */
8245be31 2921int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2922void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2923void i915_gem_context_reset(struct drm_device *dev);
e422b888 2924int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2925int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2926void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2927int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2928 struct intel_context *to);
2929struct intel_context *
41bde553 2930i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2931void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2932struct drm_i915_gem_object *
2933i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2934static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2935{
691e6415 2936 kref_get(&ctx->ref);
dce3271b
MK
2937}
2938
273497e5 2939static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2940{
691e6415 2941 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2942}
2943
273497e5 2944static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2945{
821d66dd 2946 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2947}
2948
84624813
BW
2949int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2950 struct drm_file *file);
2951int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2952 struct drm_file *file);
c9dc0f35
CW
2953int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2954 struct drm_file *file_priv);
2955int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file_priv);
1286ff73 2957
679845ed
BW
2958/* i915_gem_evict.c */
2959int __must_check i915_gem_evict_something(struct drm_device *dev,
2960 struct i915_address_space *vm,
2961 int min_size,
2962 unsigned alignment,
2963 unsigned cache_level,
d23db88c
CW
2964 unsigned long start,
2965 unsigned long end,
1ec9e26d 2966 unsigned flags);
679845ed
BW
2967int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2968int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2969
0260c420 2970/* belongs in i915_gem_gtt.h */
d09105c6 2971static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2972{
2973 if (INTEL_INFO(dev)->gen < 6)
2974 intel_gtt_chipset_flush();
2975}
246cbfb5 2976
9797fbfb
CW
2977/* i915_gem_stolen.c */
2978int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2979int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2980void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2981void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2982struct drm_i915_gem_object *
2983i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2984struct drm_i915_gem_object *
2985i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2986 u32 stolen_offset,
2987 u32 gtt_offset,
2988 u32 size);
9797fbfb 2989
673a394b 2990/* i915_gem_tiling.c */
2c1792a1 2991static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2992{
50227e1c 2993 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2994
2995 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2996 obj->tiling_mode != I915_TILING_NONE;
2997}
2998
673a394b 2999void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3000void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3001void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3002
3003/* i915_gem_debug.c */
23bc5982
CW
3004#if WATCH_LISTS
3005int i915_verify_lists(struct drm_device *dev);
673a394b 3006#else
23bc5982 3007#define i915_verify_lists(dev) 0
673a394b 3008#endif
1da177e4 3009
2017263e 3010/* i915_debugfs.c */
27c202ad
BG
3011int i915_debugfs_init(struct drm_minor *minor);
3012void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3013#ifdef CONFIG_DEBUG_FS
07144428
DL
3014void intel_display_crc_init(struct drm_device *dev);
3015#else
f8c168fa 3016static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3017#endif
84734a04
MK
3018
3019/* i915_gpu_error.c */
edc3d884
MK
3020__printf(2, 3)
3021void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3022int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3023 const struct i915_error_state_file_priv *error);
4dc955f7 3024int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3025 struct drm_i915_private *i915,
4dc955f7
MK
3026 size_t count, loff_t pos);
3027static inline void i915_error_state_buf_release(
3028 struct drm_i915_error_state_buf *eb)
3029{
3030 kfree(eb->buf);
3031}
58174462
MK
3032void i915_capture_error_state(struct drm_device *dev, bool wedge,
3033 const char *error_msg);
84734a04
MK
3034void i915_error_state_get(struct drm_device *dev,
3035 struct i915_error_state_file_priv *error_priv);
3036void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3037void i915_destroy_error_state(struct drm_device *dev);
3038
3039void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3040const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3041
493018dc
BV
3042/* i915_gem_batch_pool.c */
3043void i915_gem_batch_pool_init(struct drm_device *dev,
3044 struct i915_gem_batch_pool *pool);
3045void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3046struct drm_i915_gem_object*
3047i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3048
351e3db2 3049/* i915_cmd_parser.c */
d728c8ef 3050int i915_cmd_parser_get_version(void);
a4872ba6
OM
3051int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3052void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3053bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3054int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3055 struct drm_i915_gem_object *batch_obj,
78a42377 3056 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3057 u32 batch_start_offset,
b9ffd80e 3058 u32 batch_len,
351e3db2
BV
3059 bool is_master);
3060
317c35d1
JB
3061/* i915_suspend.c */
3062extern int i915_save_state(struct drm_device *dev);
3063extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3064
d8157a36
DV
3065/* i915_ums.c */
3066void i915_save_display_reg(struct drm_device *dev);
3067void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3068
0136db58
BW
3069/* i915_sysfs.c */
3070void i915_setup_sysfs(struct drm_device *dev_priv);
3071void i915_teardown_sysfs(struct drm_device *dev_priv);
3072
f899fc64
CW
3073/* intel_i2c.c */
3074extern int intel_setup_gmbus(struct drm_device *dev);
3075extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3076static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3077{
2ed06c93 3078 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3079}
3080
3081extern struct i2c_adapter *intel_gmbus_get_adapter(
3082 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3083extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3084extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3085static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3086{
3087 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3088}
f899fc64
CW
3089extern void intel_i2c_reset(struct drm_device *dev);
3090
3b617967 3091/* intel_opregion.c */
44834a67 3092#ifdef CONFIG_ACPI
27d50c82 3093extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3094extern void intel_opregion_init(struct drm_device *dev);
3095extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3096extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3097extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3098 bool enable);
ecbc5cf3
JN
3099extern int intel_opregion_notify_adapter(struct drm_device *dev,
3100 pci_power_t state);
65e082c9 3101#else
27d50c82 3102static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3103static inline void intel_opregion_init(struct drm_device *dev) { return; }
3104static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3105static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3106static inline int
3107intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3108{
3109 return 0;
3110}
ecbc5cf3
JN
3111static inline int
3112intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3113{
3114 return 0;
3115}
65e082c9 3116#endif
8ee1c3db 3117
723bfd70
JB
3118/* intel_acpi.c */
3119#ifdef CONFIG_ACPI
3120extern void intel_register_dsm_handler(void);
3121extern void intel_unregister_dsm_handler(void);
3122#else
3123static inline void intel_register_dsm_handler(void) { return; }
3124static inline void intel_unregister_dsm_handler(void) { return; }
3125#endif /* CONFIG_ACPI */
3126
79e53945 3127/* modesetting */
f817586c 3128extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3129extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3130extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3131extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3132extern void intel_connector_unregister(struct intel_connector *);
28d52043 3133extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3134extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3135 bool force_restore);
44cec740 3136extern void i915_redisable_vga(struct drm_device *dev);
04098753 3137extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3138extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3139extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3140extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3141extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3142extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3143 bool enable);
0206e353
AJ
3144extern void intel_detect_pch(struct drm_device *dev);
3145extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3146extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3147
2911a35b 3148extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3149int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file);
b6359918
MK
3151int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
575155a9 3153
84c33a64
SG
3154void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3155
6ef3d427
CW
3156/* overlay */
3157extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3158extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3159 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3160
3161extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3162extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3163 struct drm_device *dev,
3164 struct intel_display_error_state *error);
6ef3d427 3165
b7287d80
BW
3166/* On SNB platform, before reading ring registers forcewake bit
3167 * must be set to prevent GT core from power down and stale values being
3168 * returned.
3169 */
c8d9a590
D
3170void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3171void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 3172void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3173
151a49d0
TR
3174int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3175int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3176
3177/* intel_sideband.c */
707b6e3d
D
3178u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3179void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3180u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3181u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3182void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3183u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3184void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3185u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3186void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3187u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3188void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3189u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3190void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3191u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3192void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3193u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3194 enum intel_sbi_destination destination);
3195void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3196 enum intel_sbi_destination destination);
e9fe51c6
SK
3197u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3198void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3199
2ec3815f
VS
3200int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3201int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3202
c8d9a590
D
3203#define FORCEWAKE_RENDER (1 << 0)
3204#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
3205#define FORCEWAKE_BLITTER (1 << 2)
3206#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3207 FORCEWAKE_BLITTER)
c8d9a590
D
3208
3209
0b274481
BW
3210#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3211#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3212
3213#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3214#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3215#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3216#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3217
3218#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3219#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3220#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3221#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3222
698b3135
CW
3223/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3224 * will be implemented using 2 32-bit writes in an arbitrary order with
3225 * an arbitrary delay between them. This can cause the hardware to
3226 * act upon the intermediate value, possibly leading to corruption and
3227 * machine death. You have been warned.
3228 */
0b274481
BW
3229#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3230#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3231
50877445
CW
3232#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3233 u32 upper = I915_READ(upper_reg); \
3234 u32 lower = I915_READ(lower_reg); \
3235 u32 tmp = I915_READ(upper_reg); \
3236 if (upper != tmp) { \
3237 upper = tmp; \
3238 lower = I915_READ(lower_reg); \
3239 WARN_ON(I915_READ(upper_reg) != upper); \
3240 } \
3241 (u64)upper << 32 | lower; })
3242
cae5852d
ZN
3243#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3244#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3245
55bc60db
VS
3246/* "Broadcast RGB" property */
3247#define INTEL_BROADCAST_RGB_AUTO 0
3248#define INTEL_BROADCAST_RGB_FULL 1
3249#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3250
766aa1c4
VS
3251static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3252{
92e23b99 3253 if (IS_VALLEYVIEW(dev))
766aa1c4 3254 return VLV_VGACNTRL;
92e23b99
SJ
3255 else if (INTEL_INFO(dev)->gen >= 5)
3256 return CPU_VGACNTRL;
766aa1c4
VS
3257 else
3258 return VGACNTRL;
3259}
3260
2bb4629a
VS
3261static inline void __user *to_user_ptr(u64 address)
3262{
3263 return (void __user *)(uintptr_t)address;
3264}
3265
df97729f
ID
3266static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3267{
3268 unsigned long j = msecs_to_jiffies(m);
3269
3270 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3271}
3272
7bd0e226
DV
3273static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3274{
3275 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3276}
3277
df97729f
ID
3278static inline unsigned long
3279timespec_to_jiffies_timeout(const struct timespec *value)
3280{
3281 unsigned long j = timespec_to_jiffies(value);
3282
3283 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3284}
3285
dce56b3c
PZ
3286/*
3287 * If you need to wait X milliseconds between events A and B, but event B
3288 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3289 * when event A happened, then just before event B you call this function and
3290 * pass the timestamp as the first argument, and X as the second argument.
3291 */
3292static inline void
3293wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3294{
ec5e0cfb 3295 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3296
3297 /*
3298 * Don't re-read the value of "jiffies" every time since it may change
3299 * behind our back and break the math.
3300 */
3301 tmp_jiffies = jiffies;
3302 target_jiffies = timestamp_jiffies +
3303 msecs_to_jiffies_timeout(to_wait_ms);
3304
3305 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3306 remaining_jiffies = target_jiffies - tmp_jiffies;
3307 while (remaining_jiffies)
3308 remaining_jiffies =
3309 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3310 }
3311}
3312
581c26e8
JH
3313static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3314 struct drm_i915_gem_request *req)
3315{
3316 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3317 i915_gem_request_assign(&ring->trace_irq_req, req);
3318}
3319
1da177e4 3320#endif