]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: VBT's child_device_config changes over time
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
cdf8dd7f 102 POWER_DOMAIN_VGA,
b97186f0
PZ
103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
1d843f9d
EE
110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
2a2d5482
CW
123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 129
7eb552ae 130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 131
6c2b7c12
DV
132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
e7b903d2
DV
136struct drm_i915_private;
137
46edb027
DV
138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
144#define I915_NUM_PLLS 2
145
5358901f 146struct intel_dpll_hw_state {
66e985c0 147 uint32_t dpll;
8bcc2795 148 uint32_t dpll_md;
66e985c0
DV
149 uint32_t fp0;
150 uint32_t fp1;
5358901f
DV
151};
152
e72f9fbf 153struct intel_shared_dpll {
ee7b9f93
JB
154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
5358901f 160 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
e7b903d2
DV
163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
5358901f
DV
167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
ee7b9f93 170};
ee7b9f93 171
e69d0bc1
DV
172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
6441ab5f
PZ
185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
1da177e4
LT
191/* Interface history:
192 *
193 * 1.1: Original.
0d6aa60b
DA
194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
de227f5f 196 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 197 * 1.5: Add vblank pipe configuration
2228ed67
MD
198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
1da177e4
LT
200 */
201#define DRIVER_MAJOR 1
2228ed67 202#define DRIVER_MINOR 6
1da177e4
LT
203#define DRIVER_PATCHLEVEL 0
204
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
01fe9dbd 233 u32 __iomem *lid_state;
8ee1c3db 234};
44834a67 235#define OPREGION_SIZE (8*1024)
8ee1c3db 236
6ef3d427
CW
237struct intel_overlay;
238struct intel_overlay_error_state;
239
7c1c2871
DA
240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
de151cf6 244#define I915_FENCE_REG_NONE -1
42b5aeab
VS
245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
248
249struct drm_i915_fence_reg {
007cc8ac 250 struct list_head lru_list;
caea7476 251 struct drm_i915_gem_object *obj;
1690e1eb 252 int pin_count;
de151cf6 253};
7c1c2871 254
9b9d172d 255struct sdvo_device_mapping {
e957d772 256 u8 initialized;
9b9d172d 257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
e957d772 260 u8 i2c_pin;
b1083333 261 u8 ddc_pin;
9b9d172d 262};
263
c4a1d9e4
CW
264struct intel_display_error_state;
265
63eeaf38 266struct drm_i915_error_state {
742cbee8 267 struct kref ref;
63eeaf38
JB
268 u32 eir;
269 u32 pgtbl_er;
be998e2e 270 u32 ier;
b9a3906b 271 u32 ccid;
0f3b6849
CW
272 u32 derrmr;
273 u32 forcewake;
9574b3fe 274 bool waiting[I915_NUM_RINGS];
9db4a9c7 275 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
0f3b6849 278 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
7e3b8737 283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 289 u32 error; /* gen6+ */
71e172e8 290 u32 err_int; /* gen7 */
c1cd90ed
DV
291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
050ee91f 293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 294 u32 seqno[I915_NUM_RINGS];
9df30794 295 u64 bbaddr;
33f3f518
DV
296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
c1cd90ed 298 u32 faddr[I915_NUM_RINGS];
4b9de737 299 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 300 struct timeval time;
52d39a21
CW
301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
8c123e54 306 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
ee4f42b1 310 u32 tail;
52d39a21
CW
311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
9df30794 314 struct drm_i915_error_buffer {
a779e5ab 315 u32 size;
9df30794 316 u32 name;
0201f1ec 317 u32 rseqno, wseqno;
9df30794
CW
318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
4b9de737 321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
5d1333fc 326 s32 ring:4;
93dfb40c 327 u32 cache_level:2;
95f5301d
BW
328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 330 struct intel_overlay_error_state *overlay;
c4a1d9e4 331 struct intel_display_error_state *display;
da661464
MK
332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
334};
335
b8cecdf5 336struct intel_crtc_config;
0e8ffe1b 337struct intel_crtc;
ee9300bb
DV
338struct intel_limit;
339struct dpll;
b8cecdf5 340
e70236a8 341struct drm_i915_display_funcs {
ee5382ae 342 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
46ba614c 365 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
4c4ff43a 368 uint32_t sprite_width, int pixel_size,
bdd57d03 369 bool enable, bool scaled);
47fab737 370 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
f564048e 375 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
376 int x, int y,
377 struct drm_framebuffer *old_fb);
76e5a89c
DV
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 380 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
674cf967 383 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 384 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
ed8d1975
KP
387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
17638cd6
JB
389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
20afbda2 391 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
e70236a8
JB
397};
398
907b28c5 399struct intel_uncore_funcs {
990bbdad
CW
400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402};
403
907b28c5
CW
404struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
411};
412
79fc46df
DL
413#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
414 func(is_mobile) sep \
415 func(is_i85x) sep \
416 func(is_i915g) sep \
417 func(is_i945gm) sep \
418 func(is_g33) sep \
419 func(need_gfx_hws) sep \
420 func(is_g4x) sep \
421 func(is_pineview) sep \
422 func(is_broadwater) sep \
423 func(is_crestline) sep \
424 func(is_ivybridge) sep \
425 func(is_valleyview) sep \
426 func(is_haswell) sep \
b833d685 427 func(is_preliminary) sep \
79fc46df
DL
428 func(has_force_wake) sep \
429 func(has_fbc) sep \
430 func(has_pipe_cxsr) sep \
431 func(has_hotplug) sep \
432 func(cursor_needs_physical) sep \
433 func(has_overlay) sep \
434 func(overlay_needs_physical) sep \
435 func(supports_tv) sep \
436 func(has_bsd_ring) sep \
437 func(has_blt_ring) sep \
f72a1183 438 func(has_vebox_ring) sep \
dd93be58 439 func(has_llc) sep \
30568c45
DL
440 func(has_ddi) sep \
441 func(has_fpga_dbg)
c96ea64e 442
a587f779
DL
443#define DEFINE_FLAG(name) u8 name:1
444#define SEP_SEMICOLON ;
c96ea64e 445
cfdf1fa2 446struct intel_device_info {
10fce67a 447 u32 display_mmio_offset;
7eb552ae 448 u8 num_pipes:3;
c96c3a8c 449 u8 gen;
a587f779 450 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
451};
452
a587f779
DL
453#undef DEFINE_FLAG
454#undef SEP_SEMICOLON
455
7faf1ab2
DV
456enum i915_cache_level {
457 I915_CACHE_NONE = 0,
350ec881
CW
458 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
459 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
460 caches, eg sampler/render caches, and the
461 large Last-Level-Cache. LLC is coherent with
462 the CPU, but L3 is only visible to the GPU. */
651d794f 463 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
464};
465
2d04befb
KG
466typedef uint32_t gen6_gtt_pte_t;
467
853ba5d2 468struct i915_address_space {
93bd8649 469 struct drm_mm mm;
853ba5d2 470 struct drm_device *dev;
a7bbbd63 471 struct list_head global_link;
853ba5d2
BW
472 unsigned long start; /* Start offset always 0 for dri2 */
473 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
474
475 struct {
476 dma_addr_t addr;
477 struct page *page;
478 } scratch;
479
5cef07e1
BW
480 /**
481 * List of objects currently involved in rendering.
482 *
483 * Includes buffers having the contents of their GPU caches
484 * flushed, not necessarily primitives. last_rendering_seqno
485 * represents when the rendering involved will be completed.
486 *
487 * A reference is held on the buffer while on this list.
488 */
489 struct list_head active_list;
490
491 /**
492 * LRU list of objects which are not in the ringbuffer and
493 * are ready to unbind, but are still in the GTT.
494 *
495 * last_rendering_seqno is 0 while an object is in this list.
496 *
497 * A reference is not held on the buffer while on this list,
498 * as merely being GTT-bound shouldn't prevent its being
499 * freed, and we'll pull it off the list in the free path.
500 */
501 struct list_head inactive_list;
502
853ba5d2
BW
503 /* FIXME: Need a more generic return type */
504 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
505 enum i915_cache_level level);
506 void (*clear_range)(struct i915_address_space *vm,
507 unsigned int first_entry,
508 unsigned int num_entries);
509 void (*insert_entries)(struct i915_address_space *vm,
510 struct sg_table *st,
511 unsigned int first_entry,
512 enum i915_cache_level cache_level);
513 void (*cleanup)(struct i915_address_space *vm);
514};
515
5d4545ae
BW
516/* The Graphics Translation Table is the way in which GEN hardware translates a
517 * Graphics Virtual Address into a Physical Address. In addition to the normal
518 * collateral associated with any va->pa translations GEN hardware also has a
519 * portion of the GTT which can be mapped by the CPU and remain both coherent
520 * and correct (in cases like swizzling). That region is referred to as GMADR in
521 * the spec.
522 */
523struct i915_gtt {
853ba5d2 524 struct i915_address_space base;
baa09f5f 525 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
526
527 unsigned long mappable_end; /* End offset that we can CPU map */
528 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
529 phys_addr_t mappable_base; /* PA of our GMADR */
530
531 /** "Graphics Stolen Memory" holds the global PTEs */
532 void __iomem *gsm;
a81cc00c
BW
533
534 bool do_idle_maps;
7faf1ab2 535
911bdf0a 536 int mtrr;
7faf1ab2
DV
537
538 /* global gtt ops */
baa09f5f 539 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
540 size_t *stolen, phys_addr_t *mappable_base,
541 unsigned long *mappable_end);
5d4545ae 542};
853ba5d2 543#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 544
1d2a314c 545struct i915_hw_ppgtt {
853ba5d2 546 struct i915_address_space base;
1d2a314c
DV
547 unsigned num_pd_entries;
548 struct page **pt_pages;
549 uint32_t pd_offset;
550 dma_addr_t *pt_dma_addr;
def886c3 551
b7c36d25 552 int (*enable)(struct drm_device *dev);
1d2a314c
DV
553};
554
0b02e798
BW
555/**
556 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
557 * VMA's presence cannot be guaranteed before binding, or after unbinding the
558 * object into/from the address space.
559 *
560 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
561 * will always be <= an objects lifetime. So object refcounting should cover us.
562 */
563struct i915_vma {
564 struct drm_mm_node node;
565 struct drm_i915_gem_object *obj;
566 struct i915_address_space *vm;
567
ca191b13
BW
568 /** This object's place on the active/inactive lists */
569 struct list_head mm_list;
570
2f633156 571 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
572
573 /** This vma's place in the batchbuffer or on the eviction list */
574 struct list_head exec_list;
575
27173f1f
BW
576 /**
577 * Used for performing relocations during execbuffer insertion.
578 */
579 struct hlist_node exec_node;
580 unsigned long exec_handle;
581 struct drm_i915_gem_exec_object2 *exec_entry;
582
1d2a314c
DV
583};
584
e59ec13d
MK
585struct i915_ctx_hang_stats {
586 /* This context had batch pending when hang was declared */
587 unsigned batch_pending;
588
589 /* This context had batch active when hang was declared */
590 unsigned batch_active;
be62acb4
MK
591
592 /* Time when this context was last blamed for a GPU reset */
593 unsigned long guilty_ts;
594
595 /* This context is banned to submit more work */
596 bool banned;
e59ec13d 597};
40521054
BW
598
599/* This must match up with the value previously used for execbuf2.rsvd1. */
600#define DEFAULT_CONTEXT_ID 0
601struct i915_hw_context {
dce3271b 602 struct kref ref;
40521054 603 int id;
e0556841 604 bool is_initialized;
3ccfd19d 605 uint8_t remap_slice;
40521054
BW
606 struct drm_i915_file_private *file_priv;
607 struct intel_ring_buffer *ring;
608 struct drm_i915_gem_object *obj;
e59ec13d 609 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
610
611 struct list_head link;
40521054
BW
612};
613
5c3fe8b0
BW
614struct i915_fbc {
615 unsigned long size;
616 unsigned int fb_id;
617 enum plane plane;
618 int y;
619
620 struct drm_mm_node *compressed_fb;
621 struct drm_mm_node *compressed_llb;
622
623 struct intel_fbc_work {
624 struct delayed_work work;
625 struct drm_crtc *crtc;
626 struct drm_framebuffer *fb;
627 int interval;
628 } *fbc_work;
629
29ebf90f
CW
630 enum no_fbc_reason {
631 FBC_OK, /* FBC is enabled */
632 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
633 FBC_NO_OUTPUT, /* no outputs enabled to compress */
634 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
635 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
636 FBC_MODE_TOO_LARGE, /* mode too large for compression */
637 FBC_BAD_PLANE, /* fbc not supported on plane */
638 FBC_NOT_TILED, /* buffer not tiled */
639 FBC_MULTIPLE_PIPES, /* more than one pipe active */
640 FBC_MODULE_PARAM,
641 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
642 } no_fbc_reason;
b5e50c3f
JB
643};
644
3f51e471
RV
645enum no_psr_reason {
646 PSR_NO_SOURCE, /* Not supported on platform */
647 PSR_NO_SINK, /* Not supported by panel */
105b7c11 648 PSR_MODULE_PARAM,
3f51e471
RV
649 PSR_CRTC_NOT_ACTIVE,
650 PSR_PWR_WELL_ENABLED,
651 PSR_NOT_TILED,
652 PSR_SPRITE_ENABLED,
653 PSR_S3D_ENABLED,
654 PSR_INTERLACED_ENABLED,
655 PSR_HSW_NOT_DDIA,
656};
5c3fe8b0 657
3bad0781 658enum intel_pch {
f0350830 659 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
660 PCH_IBX, /* Ibexpeak PCH */
661 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 662 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 663 PCH_NOP,
3bad0781
ZW
664};
665
988d6ee8
PZ
666enum intel_sbi_destination {
667 SBI_ICLK,
668 SBI_MPHY,
669};
670
b690e96c 671#define QUIRK_PIPEA_FORCE (1<<0)
435793df 672#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 673#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 674#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 675
8be48d92 676struct intel_fbdev;
1630fe75 677struct intel_fbc_work;
38651674 678
c2b9152f
DV
679struct intel_gmbus {
680 struct i2c_adapter adapter;
f2ce9faf 681 u32 force_bit;
c2b9152f 682 u32 reg0;
36c785f0 683 u32 gpio_reg;
c167a6fc 684 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
685 struct drm_i915_private *dev_priv;
686};
687
f4c956ad 688struct i915_suspend_saved_registers {
ba8bbcf6
JB
689 u8 saveLBB;
690 u32 saveDSPACNTR;
691 u32 saveDSPBCNTR;
e948e994 692 u32 saveDSPARB;
ba8bbcf6
JB
693 u32 savePIPEACONF;
694 u32 savePIPEBCONF;
695 u32 savePIPEASRC;
696 u32 savePIPEBSRC;
697 u32 saveFPA0;
698 u32 saveFPA1;
699 u32 saveDPLL_A;
700 u32 saveDPLL_A_MD;
701 u32 saveHTOTAL_A;
702 u32 saveHBLANK_A;
703 u32 saveHSYNC_A;
704 u32 saveVTOTAL_A;
705 u32 saveVBLANK_A;
706 u32 saveVSYNC_A;
707 u32 saveBCLRPAT_A;
5586c8bc 708 u32 saveTRANSACONF;
42048781
ZW
709 u32 saveTRANS_HTOTAL_A;
710 u32 saveTRANS_HBLANK_A;
711 u32 saveTRANS_HSYNC_A;
712 u32 saveTRANS_VTOTAL_A;
713 u32 saveTRANS_VBLANK_A;
714 u32 saveTRANS_VSYNC_A;
0da3ea12 715 u32 savePIPEASTAT;
ba8bbcf6
JB
716 u32 saveDSPASTRIDE;
717 u32 saveDSPASIZE;
718 u32 saveDSPAPOS;
585fb111 719 u32 saveDSPAADDR;
ba8bbcf6
JB
720 u32 saveDSPASURF;
721 u32 saveDSPATILEOFF;
722 u32 savePFIT_PGM_RATIOS;
0eb96d6e 723 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
724 u32 saveBLC_PWM_CTL;
725 u32 saveBLC_PWM_CTL2;
42048781
ZW
726 u32 saveBLC_CPU_PWM_CTL;
727 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
728 u32 saveFPB0;
729 u32 saveFPB1;
730 u32 saveDPLL_B;
731 u32 saveDPLL_B_MD;
732 u32 saveHTOTAL_B;
733 u32 saveHBLANK_B;
734 u32 saveHSYNC_B;
735 u32 saveVTOTAL_B;
736 u32 saveVBLANK_B;
737 u32 saveVSYNC_B;
738 u32 saveBCLRPAT_B;
5586c8bc 739 u32 saveTRANSBCONF;
42048781
ZW
740 u32 saveTRANS_HTOTAL_B;
741 u32 saveTRANS_HBLANK_B;
742 u32 saveTRANS_HSYNC_B;
743 u32 saveTRANS_VTOTAL_B;
744 u32 saveTRANS_VBLANK_B;
745 u32 saveTRANS_VSYNC_B;
0da3ea12 746 u32 savePIPEBSTAT;
ba8bbcf6
JB
747 u32 saveDSPBSTRIDE;
748 u32 saveDSPBSIZE;
749 u32 saveDSPBPOS;
585fb111 750 u32 saveDSPBADDR;
ba8bbcf6
JB
751 u32 saveDSPBSURF;
752 u32 saveDSPBTILEOFF;
585fb111
JB
753 u32 saveVGA0;
754 u32 saveVGA1;
755 u32 saveVGA_PD;
ba8bbcf6
JB
756 u32 saveVGACNTRL;
757 u32 saveADPA;
758 u32 saveLVDS;
585fb111
JB
759 u32 savePP_ON_DELAYS;
760 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
761 u32 saveDVOA;
762 u32 saveDVOB;
763 u32 saveDVOC;
764 u32 savePP_ON;
765 u32 savePP_OFF;
766 u32 savePP_CONTROL;
585fb111 767 u32 savePP_DIVISOR;
ba8bbcf6
JB
768 u32 savePFIT_CONTROL;
769 u32 save_palette_a[256];
770 u32 save_palette_b[256];
06027f91 771 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
772 u32 saveFBC_CFB_BASE;
773 u32 saveFBC_LL_BASE;
774 u32 saveFBC_CONTROL;
775 u32 saveFBC_CONTROL2;
0da3ea12
JB
776 u32 saveIER;
777 u32 saveIIR;
778 u32 saveIMR;
42048781
ZW
779 u32 saveDEIER;
780 u32 saveDEIMR;
781 u32 saveGTIER;
782 u32 saveGTIMR;
783 u32 saveFDI_RXA_IMR;
784 u32 saveFDI_RXB_IMR;
1f84e550 785 u32 saveCACHE_MODE_0;
1f84e550 786 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
787 u32 saveSWF0[16];
788 u32 saveSWF1[16];
789 u32 saveSWF2[3];
790 u8 saveMSR;
791 u8 saveSR[8];
123f794f 792 u8 saveGR[25];
ba8bbcf6 793 u8 saveAR_INDEX;
a59e122a 794 u8 saveAR[21];
ba8bbcf6 795 u8 saveDACMASK;
a59e122a 796 u8 saveCR[37];
4b9de737 797 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
798 u32 saveCURACNTR;
799 u32 saveCURAPOS;
800 u32 saveCURABASE;
801 u32 saveCURBCNTR;
802 u32 saveCURBPOS;
803 u32 saveCURBBASE;
804 u32 saveCURSIZE;
a4fc5ed6
KP
805 u32 saveDP_B;
806 u32 saveDP_C;
807 u32 saveDP_D;
808 u32 savePIPEA_GMCH_DATA_M;
809 u32 savePIPEB_GMCH_DATA_M;
810 u32 savePIPEA_GMCH_DATA_N;
811 u32 savePIPEB_GMCH_DATA_N;
812 u32 savePIPEA_DP_LINK_M;
813 u32 savePIPEB_DP_LINK_M;
814 u32 savePIPEA_DP_LINK_N;
815 u32 savePIPEB_DP_LINK_N;
42048781
ZW
816 u32 saveFDI_RXA_CTL;
817 u32 saveFDI_TXA_CTL;
818 u32 saveFDI_RXB_CTL;
819 u32 saveFDI_TXB_CTL;
820 u32 savePFA_CTL_1;
821 u32 savePFB_CTL_1;
822 u32 savePFA_WIN_SZ;
823 u32 savePFB_WIN_SZ;
824 u32 savePFA_WIN_POS;
825 u32 savePFB_WIN_POS;
5586c8bc
ZW
826 u32 savePCH_DREF_CONTROL;
827 u32 saveDISP_ARB_CTL;
828 u32 savePIPEA_DATA_M1;
829 u32 savePIPEA_DATA_N1;
830 u32 savePIPEA_LINK_M1;
831 u32 savePIPEA_LINK_N1;
832 u32 savePIPEB_DATA_M1;
833 u32 savePIPEB_DATA_N1;
834 u32 savePIPEB_LINK_M1;
835 u32 savePIPEB_LINK_N1;
b5b72e89 836 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 837 u32 savePCH_PORT_HOTPLUG;
f4c956ad 838};
c85aa885
DV
839
840struct intel_gen6_power_mgmt {
59cdb63d 841 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
842 struct work_struct work;
843 u32 pm_iir;
59cdb63d
DV
844
845 /* On vlv we need to manually drop to Vmin with a delayed work. */
846 struct delayed_work vlv_work;
c85aa885
DV
847
848 /* The below variables an all the rps hw state are protected by
849 * dev->struct mutext. */
850 u8 cur_delay;
851 u8 min_delay;
852 u8 max_delay;
52ceb908 853 u8 rpe_delay;
31c77388 854 u8 hw_max;
1a01ab3b
JB
855
856 struct delayed_work delayed_resume_work;
4fc688ce
JB
857
858 /*
859 * Protects RPS/RC6 register access and PCU communication.
860 * Must be taken after struct_mutex if nested.
861 */
862 struct mutex hw_lock;
c85aa885
DV
863};
864
1a240d4d
DV
865/* defined intel_pm.c */
866extern spinlock_t mchdev_lock;
867
c85aa885
DV
868struct intel_ilk_power_mgmt {
869 u8 cur_delay;
870 u8 min_delay;
871 u8 max_delay;
872 u8 fmax;
873 u8 fstart;
874
875 u64 last_count1;
876 unsigned long last_time1;
877 unsigned long chipset_power;
878 u64 last_count2;
879 struct timespec last_time2;
880 unsigned long gfx_power;
881 u8 corr;
882
883 int c_m;
884 int r_t;
3e373948
DV
885
886 struct drm_i915_gem_object *pwrctx;
887 struct drm_i915_gem_object *renderctx;
c85aa885
DV
888};
889
a38911a3
WX
890/* Power well structure for haswell */
891struct i915_power_well {
892 struct drm_device *device;
893 spinlock_t lock;
894 /* power well enable/disable usage count */
895 int count;
896 int i915_request;
897};
898
231f42a4
DV
899struct i915_dri1_state {
900 unsigned allow_batchbuffer : 1;
901 u32 __iomem *gfx_hws_cpu_addr;
902
903 unsigned int cpp;
904 int back_offset;
905 int front_offset;
906 int current_page;
907 int page_flipping;
908
909 uint32_t counter;
910};
911
db1b76ca
DV
912struct i915_ums_state {
913 /**
914 * Flag if the X Server, and thus DRM, is not currently in
915 * control of the device.
916 *
917 * This is set between LeaveVT and EnterVT. It needs to be
918 * replaced with a semaphore. It also needs to be
919 * transitioned away from for kernel modesetting.
920 */
921 int mm_suspended;
922};
923
35a85ac6 924#define MAX_L3_SLICES 2
a4da4fa4 925struct intel_l3_parity {
35a85ac6 926 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 927 struct work_struct error_work;
35a85ac6 928 int which_slice;
a4da4fa4
DV
929};
930
4b5aed62 931struct i915_gem_mm {
4b5aed62
DV
932 /** Memory allocator for GTT stolen memory */
933 struct drm_mm stolen;
4b5aed62
DV
934 /** List of all objects in gtt_space. Used to restore gtt
935 * mappings on resume */
936 struct list_head bound_list;
937 /**
938 * List of objects which are not bound to the GTT (thus
939 * are idle and not used by the GPU) but still have
940 * (presumably uncached) pages still attached.
941 */
942 struct list_head unbound_list;
943
944 /** Usable portion of the GTT for GEM */
945 unsigned long stolen_base; /* limited to low memory (32-bit) */
946
4b5aed62
DV
947 /** PPGTT used for aliasing the PPGTT with the GTT */
948 struct i915_hw_ppgtt *aliasing_ppgtt;
949
950 struct shrinker inactive_shrinker;
951 bool shrinker_no_lock_stealing;
952
4b5aed62
DV
953 /** LRU list of objects with fence regs on them. */
954 struct list_head fence_list;
955
956 /**
957 * We leave the user IRQ off as much as possible,
958 * but this means that requests will finish and never
959 * be retired once the system goes idle. Set a timer to
960 * fire periodically while the ring is running. When it
961 * fires, go retire requests.
962 */
963 struct delayed_work retire_work;
964
965 /**
966 * Are we in a non-interruptible section of code like
967 * modesetting?
968 */
969 bool interruptible;
970
4b5aed62
DV
971 /** Bit 6 swizzling required for X tiling */
972 uint32_t bit_6_swizzle_x;
973 /** Bit 6 swizzling required for Y tiling */
974 uint32_t bit_6_swizzle_y;
975
976 /* storage for physical objects */
977 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
978
979 /* accounting, useful for userland debugging */
c20e8355 980 spinlock_t object_stat_lock;
4b5aed62
DV
981 size_t object_memory;
982 u32 object_count;
983};
984
edc3d884
MK
985struct drm_i915_error_state_buf {
986 unsigned bytes;
987 unsigned size;
988 int err;
989 u8 *buf;
990 loff_t start;
991 loff_t pos;
992};
993
fc16b48b
MK
994struct i915_error_state_file_priv {
995 struct drm_device *dev;
996 struct drm_i915_error_state *error;
997};
998
99584db3
DV
999struct i915_gpu_error {
1000 /* For hangcheck timer */
1001#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1002#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1003 /* Hang gpu twice in this window and your context gets banned */
1004#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1005
99584db3 1006 struct timer_list hangcheck_timer;
99584db3
DV
1007
1008 /* For reset and error_state handling. */
1009 spinlock_t lock;
1010 /* Protected by the above dev->gpu_error.lock. */
1011 struct drm_i915_error_state *first_error;
1012 struct work_struct work;
99584db3 1013
1f83fee0 1014 /**
f69061be 1015 * State variable and reset counter controlling the reset flow
1f83fee0 1016 *
f69061be
DV
1017 * Upper bits are for the reset counter. This counter is used by the
1018 * wait_seqno code to race-free noticed that a reset event happened and
1019 * that it needs to restart the entire ioctl (since most likely the
1020 * seqno it waited for won't ever signal anytime soon).
1021 *
1022 * This is important for lock-free wait paths, where no contended lock
1023 * naturally enforces the correct ordering between the bail-out of the
1024 * waiter and the gpu reset work code.
1f83fee0
DV
1025 *
1026 * Lowest bit controls the reset state machine: Set means a reset is in
1027 * progress. This state will (presuming we don't have any bugs) decay
1028 * into either unset (successful reset) or the special WEDGED value (hw
1029 * terminally sour). All waiters on the reset_queue will be woken when
1030 * that happens.
1031 */
1032 atomic_t reset_counter;
1033
1034 /**
1035 * Special values/flags for reset_counter
1036 *
1037 * Note that the code relies on
1038 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1039 * being true.
1040 */
1041#define I915_RESET_IN_PROGRESS_FLAG 1
1042#define I915_WEDGED 0xffffffff
1043
1044 /**
1045 * Waitqueue to signal when the reset has completed. Used by clients
1046 * that wait for dev_priv->mm.wedged to settle.
1047 */
1048 wait_queue_head_t reset_queue;
33196ded 1049
99584db3
DV
1050 /* For gpu hang simulation. */
1051 unsigned int stop_rings;
1052};
1053
b8efb17b
ZR
1054enum modeset_restore {
1055 MODESET_ON_LID_OPEN,
1056 MODESET_DONE,
1057 MODESET_SUSPENDED,
1058};
1059
41aa3448
RV
1060struct intel_vbt_data {
1061 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1062 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1063
1064 /* Feature bits */
1065 unsigned int int_tv_support:1;
1066 unsigned int lvds_dither:1;
1067 unsigned int lvds_vbt:1;
1068 unsigned int int_crt_support:1;
1069 unsigned int lvds_use_ssc:1;
1070 unsigned int display_clock_mode:1;
1071 unsigned int fdi_rx_polarity_inverted:1;
1072 int lvds_ssc_freq;
1073 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1074
1075 /* eDP */
1076 int edp_rate;
1077 int edp_lanes;
1078 int edp_preemphasis;
1079 int edp_vswing;
1080 bool edp_initialized;
1081 bool edp_support;
1082 int edp_bpp;
1083 struct edp_power_seq edp_pps;
1084
d17c5443
SK
1085 /* MIPI DSI */
1086 struct {
1087 u16 panel_id;
1088 } dsi;
1089
41aa3448
RV
1090 int crt_ddc_pin;
1091
1092 int child_dev_num;
768f69c9 1093 union child_device_config *child_dev;
41aa3448
RV
1094};
1095
77c122bc
VS
1096enum intel_ddb_partitioning {
1097 INTEL_DDB_PART_1_2,
1098 INTEL_DDB_PART_5_6, /* IVB+ */
1099};
1100
1fd527cc
VS
1101struct intel_wm_level {
1102 bool enable;
1103 uint32_t pri_val;
1104 uint32_t spr_val;
1105 uint32_t cur_val;
1106 uint32_t fbc_val;
1107};
1108
c67a470b
PZ
1109/*
1110 * This struct tracks the state needed for the Package C8+ feature.
1111 *
1112 * Package states C8 and deeper are really deep PC states that can only be
1113 * reached when all the devices on the system allow it, so even if the graphics
1114 * device allows PC8+, it doesn't mean the system will actually get to these
1115 * states.
1116 *
1117 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1118 * is disabled and the GPU is idle. When these conditions are met, we manually
1119 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1120 * refclk to Fclk.
1121 *
1122 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1123 * the state of some registers, so when we come back from PC8+ we need to
1124 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1125 * need to take care of the registers kept by RC6.
1126 *
1127 * The interrupt disabling is part of the requirements. We can only leave the
1128 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1129 * can lock the machine.
1130 *
1131 * Ideally every piece of our code that needs PC8+ disabled would call
1132 * hsw_disable_package_c8, which would increment disable_count and prevent the
1133 * system from reaching PC8+. But we don't have a symmetric way to do this for
1134 * everything, so we have the requirements_met and gpu_idle variables. When we
1135 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1136 * increase it in the opposite case. The requirements_met variable is true when
1137 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1138 * variable is true when the GPU is idle.
1139 *
1140 * In addition to everything, we only actually enable PC8+ if disable_count
1141 * stays at zero for at least some seconds. This is implemented with the
1142 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1143 * consecutive times when all screens are disabled and some background app
1144 * queries the state of our connectors, or we have some application constantly
1145 * waking up to use the GPU. Only after the enable_work function actually
1146 * enables PC8+ the "enable" variable will become true, which means that it can
1147 * be false even if disable_count is 0.
1148 *
1149 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1150 * goes back to false exactly before we reenable the IRQs. We use this variable
1151 * to check if someone is trying to enable/disable IRQs while they're supposed
1152 * to be disabled. This shouldn't happen and we'll print some error messages in
1153 * case it happens, but if it actually happens we'll also update the variables
1154 * inside struct regsave so when we restore the IRQs they will contain the
1155 * latest expected values.
1156 *
1157 * For more, read "Display Sequences for Package C8" on our documentation.
1158 */
1159struct i915_package_c8 {
1160 bool requirements_met;
1161 bool gpu_idle;
1162 bool irqs_disabled;
1163 /* Only true after the delayed work task actually enables it. */
1164 bool enabled;
1165 int disable_count;
1166 struct mutex lock;
1167 struct delayed_work enable_work;
1168
1169 struct {
1170 uint32_t deimr;
1171 uint32_t sdeimr;
1172 uint32_t gtimr;
1173 uint32_t gtier;
1174 uint32_t gen6_pmimr;
1175 } regsave;
1176};
1177
f4c956ad
DV
1178typedef struct drm_i915_private {
1179 struct drm_device *dev;
42dcedd4 1180 struct kmem_cache *slab;
f4c956ad
DV
1181
1182 const struct intel_device_info *info;
1183
1184 int relative_constants_mode;
1185
1186 void __iomem *regs;
1187
907b28c5 1188 struct intel_uncore uncore;
f4c956ad
DV
1189
1190 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1191
28c70f16 1192
f4c956ad
DV
1193 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1194 * controller on different i2c buses. */
1195 struct mutex gmbus_mutex;
1196
1197 /**
1198 * Base address of the gmbus and gpio block.
1199 */
1200 uint32_t gpio_mmio_base;
1201
28c70f16
DV
1202 wait_queue_head_t gmbus_wait_queue;
1203
f4c956ad
DV
1204 struct pci_dev *bridge_dev;
1205 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1206 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1207
1208 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1209 struct resource mch_res;
1210
1211 atomic_t irq_received;
1212
1213 /* protects the irq masks */
1214 spinlock_t irq_lock;
1215
9ee32fea
DV
1216 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1217 struct pm_qos_request pm_qos;
1218
f4c956ad 1219 /* DPIO indirect register protection */
09153000 1220 struct mutex dpio_lock;
f4c956ad
DV
1221
1222 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1223 u32 irq_mask;
1224 u32 gt_irq_mask;
605cd25b 1225 u32 pm_irq_mask;
f4c956ad 1226
f4c956ad 1227 struct work_struct hotplug_work;
52d7eced 1228 bool enable_hotplug_processing;
b543fb04
EE
1229 struct {
1230 unsigned long hpd_last_jiffies;
1231 int hpd_cnt;
1232 enum {
1233 HPD_ENABLED = 0,
1234 HPD_DISABLED = 1,
1235 HPD_MARK_DISABLED = 2
1236 } hpd_mark;
1237 } hpd_stats[HPD_NUM_PINS];
142e2398 1238 u32 hpd_event_bits;
ac4c16c5 1239 struct timer_list hotplug_reenable_timer;
f4c956ad 1240
7f1f3851 1241 int num_plane;
f4c956ad 1242
5c3fe8b0 1243 struct i915_fbc fbc;
f4c956ad 1244 struct intel_opregion opregion;
41aa3448 1245 struct intel_vbt_data vbt;
f4c956ad
DV
1246
1247 /* overlay */
1248 struct intel_overlay *overlay;
2c6602df 1249 unsigned int sprite_scaling_enabled;
f4c956ad 1250
31ad8ec6
JN
1251 /* backlight */
1252 struct {
1253 int level;
1254 bool enabled;
8ba2d185 1255 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1256 struct backlight_device *device;
1257 } backlight;
1258
f4c956ad 1259 /* LVDS info */
f4c956ad
DV
1260 bool no_aux_handshake;
1261
f4c956ad
DV
1262 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1263 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1264 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1265
1266 unsigned int fsb_freq, mem_freq, is_ddr3;
1267
645416f5
DV
1268 /**
1269 * wq - Driver workqueue for GEM.
1270 *
1271 * NOTE: Work items scheduled here are not allowed to grab any modeset
1272 * locks, for otherwise the flushing done in the pageflip code will
1273 * result in deadlocks.
1274 */
f4c956ad
DV
1275 struct workqueue_struct *wq;
1276
1277 /* Display functions */
1278 struct drm_i915_display_funcs display;
1279
1280 /* PCH chipset type */
1281 enum intel_pch pch_type;
17a303ec 1282 unsigned short pch_id;
f4c956ad
DV
1283
1284 unsigned long quirks;
1285
b8efb17b
ZR
1286 enum modeset_restore modeset_restore;
1287 struct mutex modeset_restore_lock;
673a394b 1288
a7bbbd63 1289 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1290 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1291
4b5aed62 1292 struct i915_gem_mm mm;
8781342d 1293
8781342d
DV
1294 /* Kernel Modesetting */
1295
9b9d172d 1296 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1297
27f8227b
JB
1298 struct drm_crtc *plane_to_crtc_mapping[3];
1299 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1300 wait_queue_head_t pending_flip_queue;
1301
e72f9fbf
DV
1302 int num_shared_dpll;
1303 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1304 struct intel_ddi_plls ddi_plls;
ee7b9f93 1305
652c393a
JB
1306 /* Reclocking support */
1307 bool render_reclock_avail;
1308 bool lvds_downclock_avail;
18f9ed12
ZY
1309 /* indicates the reduced downclock for LVDS*/
1310 int lvds_downclock;
652c393a 1311 u16 orig_clock;
f97108d1 1312
c4804411 1313 bool mchbar_need_disable;
f97108d1 1314
a4da4fa4
DV
1315 struct intel_l3_parity l3_parity;
1316
59124506
BW
1317 /* Cannot be determined by PCIID. You must always read a register. */
1318 size_t ellc_size;
1319
c6a828d3 1320 /* gen6+ rps state */
c85aa885 1321 struct intel_gen6_power_mgmt rps;
c6a828d3 1322
20e4d407
DV
1323 /* ilk-only ips/rps state. Everything in here is protected by the global
1324 * mchdev_lock in intel_pm.c */
c85aa885 1325 struct intel_ilk_power_mgmt ips;
b5e50c3f 1326
a38911a3
WX
1327 /* Haswell power well */
1328 struct i915_power_well power_well;
1329
3f51e471
RV
1330 enum no_psr_reason no_psr_reason;
1331
99584db3 1332 struct i915_gpu_error gpu_error;
ae681d96 1333
c9cddffc
JB
1334 struct drm_i915_gem_object *vlv_pctx;
1335
8be48d92
DA
1336 /* list of fbdev register on this device */
1337 struct intel_fbdev *fbdev;
e953fd7b 1338
073f34d9
JB
1339 /*
1340 * The console may be contended at resume, but we don't
1341 * want it to block on it.
1342 */
1343 struct work_struct console_resume_work;
1344
e953fd7b 1345 struct drm_property *broadcast_rgb_property;
3f43c48d 1346 struct drm_property *force_audio_property;
e3689190 1347
254f965c
BW
1348 bool hw_contexts_disabled;
1349 uint32_t hw_context_size;
a33afea5 1350 struct list_head context_list;
f4c956ad 1351
3e68320e 1352 u32 fdi_rx_config;
68d18ad7 1353
f4c956ad 1354 struct i915_suspend_saved_registers regfile;
231f42a4 1355
53615a5e
VS
1356 struct {
1357 /*
1358 * Raw watermark latency values:
1359 * in 0.1us units for WM0,
1360 * in 0.5us units for WM1+.
1361 */
1362 /* primary */
1363 uint16_t pri_latency[5];
1364 /* sprite */
1365 uint16_t spr_latency[5];
1366 /* cursor */
1367 uint16_t cur_latency[5];
1368 } wm;
1369
c67a470b
PZ
1370 struct i915_package_c8 pc8;
1371
231f42a4
DV
1372 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1373 * here! */
1374 struct i915_dri1_state dri1;
db1b76ca
DV
1375 /* Old ums support infrastructure, same warning applies. */
1376 struct i915_ums_state ums;
1da177e4
LT
1377} drm_i915_private_t;
1378
2c1792a1
CW
1379static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1380{
1381 return dev->dev_private;
1382}
1383
b4519513
CW
1384/* Iterate over initialised rings */
1385#define for_each_ring(ring__, dev_priv__, i__) \
1386 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1387 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1388
b1d7e4b4
WF
1389enum hdmi_force_audio {
1390 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1391 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1392 HDMI_AUDIO_AUTO, /* trust EDID */
1393 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1394};
1395
190d6cd5 1396#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1397
37e680a1
CW
1398struct drm_i915_gem_object_ops {
1399 /* Interface between the GEM object and its backing storage.
1400 * get_pages() is called once prior to the use of the associated set
1401 * of pages before to binding them into the GTT, and put_pages() is
1402 * called after we no longer need them. As we expect there to be
1403 * associated cost with migrating pages between the backing storage
1404 * and making them available for the GPU (e.g. clflush), we may hold
1405 * onto the pages after they are no longer referenced by the GPU
1406 * in case they may be used again shortly (for example migrating the
1407 * pages to a different memory domain within the GTT). put_pages()
1408 * will therefore most likely be called when the object itself is
1409 * being released or under memory pressure (where we attempt to
1410 * reap pages for the shrinker).
1411 */
1412 int (*get_pages)(struct drm_i915_gem_object *);
1413 void (*put_pages)(struct drm_i915_gem_object *);
1414};
1415
673a394b 1416struct drm_i915_gem_object {
c397b908 1417 struct drm_gem_object base;
673a394b 1418
37e680a1
CW
1419 const struct drm_i915_gem_object_ops *ops;
1420
2f633156
BW
1421 /** List of VMAs backed by this object */
1422 struct list_head vma_list;
1423
c1ad11fc
CW
1424 /** Stolen memory for this object, instead of being backed by shmem. */
1425 struct drm_mm_node *stolen;
35c20a60 1426 struct list_head global_list;
673a394b 1427
69dc4987 1428 struct list_head ring_list;
b25cb2f8
BW
1429 /** Used in execbuf to temporarily hold a ref */
1430 struct list_head obj_exec_link;
673a394b
EA
1431
1432 /**
65ce3027
CW
1433 * This is set if the object is on the active lists (has pending
1434 * rendering and so a non-zero seqno), and is not set if it i s on
1435 * inactive (ready to be unbound) list.
673a394b 1436 */
0206e353 1437 unsigned int active:1;
673a394b
EA
1438
1439 /**
1440 * This is set if the object has been written to since last bound
1441 * to the GTT
1442 */
0206e353 1443 unsigned int dirty:1;
778c3544
DV
1444
1445 /**
1446 * Fence register bits (if any) for this object. Will be set
1447 * as needed when mapped into the GTT.
1448 * Protected by dev->struct_mutex.
778c3544 1449 */
4b9de737 1450 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1451
778c3544
DV
1452 /**
1453 * Advice: are the backing pages purgeable?
1454 */
0206e353 1455 unsigned int madv:2;
778c3544 1456
778c3544
DV
1457 /**
1458 * Current tiling mode for the object.
1459 */
0206e353 1460 unsigned int tiling_mode:2;
5d82e3e6
CW
1461 /**
1462 * Whether the tiling parameters for the currently associated fence
1463 * register have changed. Note that for the purposes of tracking
1464 * tiling changes we also treat the unfenced register, the register
1465 * slot that the object occupies whilst it executes a fenced
1466 * command (such as BLT on gen2/3), as a "fence".
1467 */
1468 unsigned int fence_dirty:1;
778c3544
DV
1469
1470 /** How many users have pinned this object in GTT space. The following
1471 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1472 * (via user_pin_count), execbuffer (objects are not allowed multiple
1473 * times for the same batchbuffer), and the framebuffer code. When
1474 * switching/pageflipping, the framebuffer code has at most two buffers
1475 * pinned per crtc.
1476 *
1477 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1478 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1479 unsigned int pin_count:4;
778c3544 1480#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1481
75e9e915
DV
1482 /**
1483 * Is the object at the current location in the gtt mappable and
1484 * fenceable? Used to avoid costly recalculations.
1485 */
0206e353 1486 unsigned int map_and_fenceable:1;
75e9e915 1487
fb7d516a
DV
1488 /**
1489 * Whether the current gtt mapping needs to be mappable (and isn't just
1490 * mappable by accident). Track pin and fault separate for a more
1491 * accurate mappable working set.
1492 */
0206e353
AJ
1493 unsigned int fault_mappable:1;
1494 unsigned int pin_mappable:1;
cc98b413 1495 unsigned int pin_display:1;
fb7d516a 1496
caea7476
CW
1497 /*
1498 * Is the GPU currently using a fence to access this buffer,
1499 */
1500 unsigned int pending_fenced_gpu_access:1;
1501 unsigned int fenced_gpu_access:1;
1502
651d794f 1503 unsigned int cache_level:3;
93dfb40c 1504
7bddb01f 1505 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1506 unsigned int has_global_gtt_mapping:1;
9da3da66 1507 unsigned int has_dma_mapping:1;
7bddb01f 1508
9da3da66 1509 struct sg_table *pages;
a5570178 1510 int pages_pin_count;
673a394b 1511
1286ff73 1512 /* prime dma-buf support */
9a70cc2a
DA
1513 void *dma_buf_vmapping;
1514 int vmapping_count;
1515
caea7476
CW
1516 struct intel_ring_buffer *ring;
1517
1c293ea3 1518 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1519 uint32_t last_read_seqno;
1520 uint32_t last_write_seqno;
caea7476
CW
1521 /** Breadcrumb of last fenced GPU access to the buffer. */
1522 uint32_t last_fenced_seqno;
673a394b 1523
778c3544 1524 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1525 uint32_t stride;
673a394b 1526
280b713b 1527 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1528 unsigned long *bit_17;
280b713b 1529
79e53945
JB
1530 /** User space pin count and filp owning the pin */
1531 uint32_t user_pin_count;
1532 struct drm_file *pin_filp;
71acb5eb
DA
1533
1534 /** for phy allocated objects */
1535 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1536};
b45305fc 1537#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1538
62b8b215 1539#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1540
673a394b
EA
1541/**
1542 * Request queue structure.
1543 *
1544 * The request queue allows us to note sequence numbers that have been emitted
1545 * and may be associated with active buffers to be retired.
1546 *
1547 * By keeping this list, we can avoid having to do questionable
1548 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1549 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1550 */
1551struct drm_i915_gem_request {
852835f3
ZN
1552 /** On Which ring this request was generated */
1553 struct intel_ring_buffer *ring;
1554
673a394b
EA
1555 /** GEM sequence number associated with this request. */
1556 uint32_t seqno;
1557
7d736f4f
MK
1558 /** Position in the ringbuffer of the start of the request */
1559 u32 head;
1560
1561 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1562 u32 tail;
1563
0e50e96b
MK
1564 /** Context related to this request */
1565 struct i915_hw_context *ctx;
1566
7d736f4f
MK
1567 /** Batch buffer related to this request if any */
1568 struct drm_i915_gem_object *batch_obj;
1569
673a394b
EA
1570 /** Time at which this request was emitted, in jiffies. */
1571 unsigned long emitted_jiffies;
1572
b962442e 1573 /** global list entry for this request */
673a394b 1574 struct list_head list;
b962442e 1575
f787a5f5 1576 struct drm_i915_file_private *file_priv;
b962442e
EA
1577 /** file_priv list entry for this request */
1578 struct list_head client_list;
673a394b
EA
1579};
1580
1581struct drm_i915_file_private {
1582 struct {
99057c81 1583 spinlock_t lock;
b962442e 1584 struct list_head request_list;
673a394b 1585 } mm;
40521054 1586 struct idr context_idr;
e59ec13d
MK
1587
1588 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1589};
1590
2c1792a1 1591#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1592
1593#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1594#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1595#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1596#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1597#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1598#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1599#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1600#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1601#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1602#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1603#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1604#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1605#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1606#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1607#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1608#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1609#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1610#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1611#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1612 (dev)->pci_device == 0x0152 || \
1613 (dev)->pci_device == 0x015a)
6547fbdb
DV
1614#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1615 (dev)->pci_device == 0x0106 || \
1616 (dev)->pci_device == 0x010A)
70a3eb7a 1617#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1618#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1619#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1620#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1621 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1622#define IS_ULT(dev) (IS_HASWELL(dev) && \
1623 ((dev)->pci_device & 0xFF00) == 0x0A00)
9435373e
RV
1624#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1625 ((dev)->pci_device & 0x00F0) == 0x0020)
b833d685 1626#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1627
85436696
JB
1628/*
1629 * The genX designation typically refers to the render engine, so render
1630 * capability related checks should use IS_GEN, while display and other checks
1631 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1632 * chips, etc.).
1633 */
cae5852d
ZN
1634#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1635#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1636#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1637#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1638#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1639#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1640
1641#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1642#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1643#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1644#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1645#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1646#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1647
254f965c 1648#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1649#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1650
05394f39 1651#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1652#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1653
b45305fc
DV
1654/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1655#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1656
cae5852d
ZN
1657/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1658 * rows, which changed the alignment requirements and fence programming.
1659 */
1660#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1661 IS_I915GM(dev)))
1662#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1663#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1664#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1665#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1666#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1667#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1668
1669#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1670#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1671#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1672
f5adf94e
DL
1673#define HAS_IPS(dev) (IS_ULT(dev))
1674
dd93be58 1675#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1676#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1677#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1678
17a303ec
PZ
1679#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1680#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1681#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1682#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1683#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1684#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1685
2c1792a1 1686#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1687#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1688#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1689#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1690#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1691#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1692
b7884eb4
DV
1693#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1694
040d2baa
BW
1695/* DPF == dynamic parity feature */
1696#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1697#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1698
c8735b0c
BW
1699#define GT_FREQUENCY_MULTIPLIER 50
1700
05394f39
CW
1701#include "i915_trace.h"
1702
83b7f9ac
ED
1703/**
1704 * RC6 is a special power stage which allows the GPU to enter an very
1705 * low-voltage mode when idle, using down to 0V while at this stage. This
1706 * stage is entered automatically when the GPU is idle when RC6 support is
1707 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1708 *
1709 * There are different RC6 modes available in Intel GPU, which differentiate
1710 * among each other with the latency required to enter and leave RC6 and
1711 * voltage consumed by the GPU in different states.
1712 *
1713 * The combination of the following flags define which states GPU is allowed
1714 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1715 * RC6pp is deepest RC6. Their support by hardware varies according to the
1716 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1717 * which brings the most power savings; deeper states save more power, but
1718 * require higher latency to switch to and wake up.
1719 */
1720#define INTEL_RC6_ENABLE (1<<0)
1721#define INTEL_RC6p_ENABLE (1<<1)
1722#define INTEL_RC6pp_ENABLE (1<<2)
1723
baa70943 1724extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1725extern int i915_max_ioctl;
a35d9d3c
BW
1726extern unsigned int i915_fbpercrtc __always_unused;
1727extern int i915_panel_ignore_lid __read_mostly;
1728extern unsigned int i915_powersave __read_mostly;
f45b5557 1729extern int i915_semaphores __read_mostly;
a35d9d3c 1730extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1731extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1732extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1733extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1734extern int i915_enable_rc6 __read_mostly;
4415e63b 1735extern int i915_enable_fbc __read_mostly;
a35d9d3c 1736extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1737extern int i915_enable_ppgtt __read_mostly;
105b7c11 1738extern int i915_enable_psr __read_mostly;
0a3af268 1739extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1740extern int i915_disable_power_well __read_mostly;
3c4ca58c 1741extern int i915_enable_ips __read_mostly;
2385bdf0 1742extern bool i915_fastboot __read_mostly;
c67a470b 1743extern int i915_enable_pc8 __read_mostly;
90058745 1744extern int i915_pc8_timeout __read_mostly;
0b74b508 1745extern bool i915_prefault_disable __read_mostly;
b3a83639 1746
6a9ee8af
DA
1747extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1748extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1749extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1750extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1751
1da177e4 1752 /* i915_dma.c */
d05c617e 1753void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1754extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1755extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1756extern int i915_driver_unload(struct drm_device *);
673a394b 1757extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1758extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1759extern void i915_driver_preclose(struct drm_device *dev,
1760 struct drm_file *file_priv);
673a394b
EA
1761extern void i915_driver_postclose(struct drm_device *dev,
1762 struct drm_file *file_priv);
84b1fd10 1763extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1764#ifdef CONFIG_COMPAT
0d6aa60b
DA
1765extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1766 unsigned long arg);
c43b5634 1767#endif
673a394b 1768extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1769 struct drm_clip_rect *box,
1770 int DR1, int DR4);
8e96d9c4 1771extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1772extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1773extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1774extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1775extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1776extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1777
073f34d9 1778extern void intel_console_resume(struct work_struct *work);
af6061af 1779
1da177e4 1780/* i915_irq.c */
10cd45b6 1781void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1782void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1783
f71d4af4 1784extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1785extern void intel_pm_init(struct drm_device *dev);
20afbda2 1786extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1787extern void intel_pm_init(struct drm_device *dev);
1788
1789extern void intel_uncore_sanitize(struct drm_device *dev);
1790extern void intel_uncore_early_sanitize(struct drm_device *dev);
1791extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1792extern void intel_uncore_clear_errors(struct drm_device *dev);
1793extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1794
7c463586
KP
1795void
1796i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1797
1798void
1799i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1800
673a394b
EA
1801/* i915_gem.c */
1802int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file_priv);
1804int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file_priv);
1806int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *file_priv);
1808int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1809 struct drm_file *file_priv);
1810int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1811 struct drm_file *file_priv);
de151cf6
JB
1812int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
673a394b
EA
1814int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
1816int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file_priv);
1818int i915_gem_execbuffer(struct drm_device *dev, void *data,
1819 struct drm_file *file_priv);
76446cac
JB
1820int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1821 struct drm_file *file_priv);
673a394b
EA
1822int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file_priv);
1824int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file_priv);
1826int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file_priv);
199adf40
BW
1828int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file);
1830int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *file);
673a394b
EA
1832int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *file_priv);
3ef94daa
CW
1834int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *file_priv);
673a394b
EA
1836int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *file_priv);
1838int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *file_priv);
1840int i915_gem_set_tiling(struct drm_device *dev, void *data,
1841 struct drm_file *file_priv);
1842int i915_gem_get_tiling(struct drm_device *dev, void *data,
1843 struct drm_file *file_priv);
5a125c3c
EA
1844int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *file_priv);
23ba4fd0
BW
1846int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *file_priv);
673a394b 1848void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1849void *i915_gem_object_alloc(struct drm_device *dev);
1850void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1851int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1852void i915_gem_object_init(struct drm_i915_gem_object *obj,
1853 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1854struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1855 size_t size);
673a394b 1856void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1857void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1858
2021746e 1859int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1860 struct i915_address_space *vm,
2021746e 1861 uint32_t alignment,
86a1ee26
CW
1862 bool map_and_fenceable,
1863 bool nonblocking);
05394f39 1864void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1865int __must_check i915_vma_unbind(struct i915_vma *vma);
1866int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1867int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1868void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1869void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1870
37e680a1 1871int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1872static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1873{
67d5a50c
ID
1874 struct sg_page_iter sg_iter;
1875
1876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1877 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1878
1879 return NULL;
9da3da66 1880}
a5570178
CW
1881static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1882{
1883 BUG_ON(obj->pages == NULL);
1884 obj->pages_pin_count++;
1885}
1886static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1887{
1888 BUG_ON(obj->pages_pin_count == 0);
1889 obj->pages_pin_count--;
1890}
1891
54cf91dc 1892int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1893int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1894 struct intel_ring_buffer *to);
54cf91dc 1895void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1896 struct intel_ring_buffer *ring);
54cf91dc 1897
ff72145b
DA
1898int i915_gem_dumb_create(struct drm_file *file_priv,
1899 struct drm_device *dev,
1900 struct drm_mode_create_dumb *args);
1901int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1902 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1903/**
1904 * Returns true if seq1 is later than seq2.
1905 */
1906static inline bool
1907i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1908{
1909 return (int32_t)(seq1 - seq2) >= 0;
1910}
1911
fca26bb4
MK
1912int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1913int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1914int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1915int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1916
9a5a53b3 1917static inline bool
1690e1eb
CW
1918i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1919{
1920 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1921 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1922 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1923 return true;
1924 } else
1925 return false;
1690e1eb
CW
1926}
1927
1928static inline void
1929i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1930{
1931 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1932 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1933 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1934 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1935 }
1936}
1937
b09a1fec 1938void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1939void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1940int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1941 bool interruptible);
1f83fee0
DV
1942static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1943{
1944 return unlikely(atomic_read(&error->reset_counter)
1945 & I915_RESET_IN_PROGRESS_FLAG);
1946}
1947
1948static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1949{
1950 return atomic_read(&error->reset_counter) == I915_WEDGED;
1951}
a71d8d94 1952
069efc1d 1953void i915_gem_reset(struct drm_device *dev);
000433b6 1954bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1955int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1956int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1957int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 1958int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 1959void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1960void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1961int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1962int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1963int __i915_add_request(struct intel_ring_buffer *ring,
1964 struct drm_file *file,
7d736f4f 1965 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1966 u32 *seqno);
1967#define i915_add_request(ring, seqno) \
854c94a7 1968 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1969int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1970 uint32_t seqno);
de151cf6 1971int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1972int __must_check
1973i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1974 bool write);
1975int __must_check
dabdfe02
CW
1976i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1977int __must_check
2da3b9b9
CW
1978i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1979 u32 alignment,
2021746e 1980 struct intel_ring_buffer *pipelined);
cc98b413 1981void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1982int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1983 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1984 int id,
1985 int align);
71acb5eb 1986void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1987 struct drm_i915_gem_object *obj);
71acb5eb 1988void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1989void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1990
0fa87796
ID
1991uint32_t
1992i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1993uint32_t
d865110c
ID
1994i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1995 int tiling_mode, bool fenced);
467cffba 1996
e4ffd173
CW
1997int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1998 enum i915_cache_level cache_level);
1999
1286ff73
DV
2000struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2001 struct dma_buf *dma_buf);
2002
2003struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2004 struct drm_gem_object *gem_obj, int flags);
2005
19b2dbde
CW
2006void i915_gem_restore_fences(struct drm_device *dev);
2007
a70a3148
BW
2008unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2009 struct i915_address_space *vm);
2010bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2011bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2012 struct i915_address_space *vm);
2013unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2014 struct i915_address_space *vm);
2015struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2016 struct i915_address_space *vm);
accfef2e
BW
2017struct i915_vma *
2018i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2019 struct i915_address_space *vm);
a70a3148
BW
2020/* Some GGTT VM helpers */
2021#define obj_to_ggtt(obj) \
2022 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2023static inline bool i915_is_ggtt(struct i915_address_space *vm)
2024{
2025 struct i915_address_space *ggtt =
2026 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2027 return vm == ggtt;
2028}
2029
2030static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2031{
2032 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2033}
2034
2035static inline unsigned long
2036i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2037{
2038 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2039}
2040
2041static inline unsigned long
2042i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2043{
2044 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2045}
c37e2204
BW
2046
2047static inline int __must_check
2048i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2049 uint32_t alignment,
2050 bool map_and_fenceable,
2051 bool nonblocking)
2052{
2053 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2054 map_and_fenceable, nonblocking);
2055}
a70a3148
BW
2056#undef obj_to_ggtt
2057
254f965c
BW
2058/* i915_gem_context.c */
2059void i915_gem_context_init(struct drm_device *dev);
2060void i915_gem_context_fini(struct drm_device *dev);
254f965c 2061void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2062int i915_switch_context(struct intel_ring_buffer *ring,
2063 struct drm_file *file, int to_id);
dce3271b
MK
2064void i915_gem_context_free(struct kref *ctx_ref);
2065static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2066{
2067 kref_get(&ctx->ref);
2068}
2069
2070static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2071{
2072 kref_put(&ctx->ref, i915_gem_context_free);
2073}
2074
c0bb617a 2075struct i915_ctx_hang_stats * __must_check
11fa3384 2076i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2077 struct drm_file *file,
2078 u32 id);
84624813
BW
2079int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2080 struct drm_file *file);
2081int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file);
1286ff73 2083
76aaf220 2084/* i915_gem_gtt.c */
1d2a314c 2085void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2086void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2087 struct drm_i915_gem_object *obj,
2088 enum i915_cache_level cache_level);
2089void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2090 struct drm_i915_gem_object *obj);
1d2a314c 2091
76aaf220 2092void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2093int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2094void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2095 enum i915_cache_level cache_level);
05394f39 2096void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2097void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2098void i915_gem_init_global_gtt(struct drm_device *dev);
2099void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2100 unsigned long mappable_end, unsigned long end);
e76e9aeb 2101int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2102static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2103{
2104 if (INTEL_INFO(dev)->gen < 6)
2105 intel_gtt_chipset_flush();
2106}
2107
76aaf220 2108
b47eb4a2 2109/* i915_gem_evict.c */
f6cd1f15
BW
2110int __must_check i915_gem_evict_something(struct drm_device *dev,
2111 struct i915_address_space *vm,
2112 int min_size,
42d6ab48
CW
2113 unsigned alignment,
2114 unsigned cache_level,
86a1ee26
CW
2115 bool mappable,
2116 bool nonblock);
68c8c17f 2117int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2118int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2119
9797fbfb
CW
2120/* i915_gem_stolen.c */
2121int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2122int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2123void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2124void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2125struct drm_i915_gem_object *
2126i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2127struct drm_i915_gem_object *
2128i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2129 u32 stolen_offset,
2130 u32 gtt_offset,
2131 u32 size);
0104fdbb 2132void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2133
673a394b 2134/* i915_gem_tiling.c */
2c1792a1 2135static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2136{
2137 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2138
2139 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2140 obj->tiling_mode != I915_TILING_NONE;
2141}
2142
673a394b 2143void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2144void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2145void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2146
2147/* i915_gem_debug.c */
23bc5982
CW
2148#if WATCH_LISTS
2149int i915_verify_lists(struct drm_device *dev);
673a394b 2150#else
23bc5982 2151#define i915_verify_lists(dev) 0
673a394b 2152#endif
1da177e4 2153
2017263e 2154/* i915_debugfs.c */
27c202ad
BG
2155int i915_debugfs_init(struct drm_minor *minor);
2156void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2157
2158/* i915_gpu_error.c */
edc3d884
MK
2159__printf(2, 3)
2160void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2161int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2162 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2163int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2164 size_t count, loff_t pos);
2165static inline void i915_error_state_buf_release(
2166 struct drm_i915_error_state_buf *eb)
2167{
2168 kfree(eb->buf);
2169}
84734a04
MK
2170void i915_capture_error_state(struct drm_device *dev);
2171void i915_error_state_get(struct drm_device *dev,
2172 struct i915_error_state_file_priv *error_priv);
2173void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2174void i915_destroy_error_state(struct drm_device *dev);
2175
2176void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2177const char *i915_cache_level_str(int type);
2017263e 2178
317c35d1
JB
2179/* i915_suspend.c */
2180extern int i915_save_state(struct drm_device *dev);
2181extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2182
d8157a36
DV
2183/* i915_ums.c */
2184void i915_save_display_reg(struct drm_device *dev);
2185void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2186
0136db58
BW
2187/* i915_sysfs.c */
2188void i915_setup_sysfs(struct drm_device *dev_priv);
2189void i915_teardown_sysfs(struct drm_device *dev_priv);
2190
f899fc64
CW
2191/* intel_i2c.c */
2192extern int intel_setup_gmbus(struct drm_device *dev);
2193extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2194static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2195{
2ed06c93 2196 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2197}
2198
2199extern struct i2c_adapter *intel_gmbus_get_adapter(
2200 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2201extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2202extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2203static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2204{
2205 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2206}
f899fc64
CW
2207extern void intel_i2c_reset(struct drm_device *dev);
2208
3b617967 2209/* intel_opregion.c */
9c4b0a68 2210struct intel_encoder;
44834a67
CW
2211extern int intel_opregion_setup(struct drm_device *dev);
2212#ifdef CONFIG_ACPI
2213extern void intel_opregion_init(struct drm_device *dev);
2214extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2215extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2216extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2217 bool enable);
ecbc5cf3
JN
2218extern int intel_opregion_notify_adapter(struct drm_device *dev,
2219 pci_power_t state);
65e082c9 2220#else
44834a67
CW
2221static inline void intel_opregion_init(struct drm_device *dev) { return; }
2222static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2223static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2224static inline int
2225intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2226{
2227 return 0;
2228}
ecbc5cf3
JN
2229static inline int
2230intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2231{
2232 return 0;
2233}
65e082c9 2234#endif
8ee1c3db 2235
723bfd70
JB
2236/* intel_acpi.c */
2237#ifdef CONFIG_ACPI
2238extern void intel_register_dsm_handler(void);
2239extern void intel_unregister_dsm_handler(void);
2240#else
2241static inline void intel_register_dsm_handler(void) { return; }
2242static inline void intel_unregister_dsm_handler(void) { return; }
2243#endif /* CONFIG_ACPI */
2244
79e53945 2245/* modesetting */
f817586c 2246extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2247extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2248extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2249extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2250extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2251extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2252extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2253 bool force_restore);
44cec740 2254extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2255extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2256extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2257extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2258extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2259extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2260extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2261extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2262extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2263extern void intel_detect_pch(struct drm_device *dev);
2264extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2265extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2266
2911a35b 2267extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2268int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file);
575155a9 2270
6ef3d427
CW
2271/* overlay */
2272extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2273extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2274 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2275
2276extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2277extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2278 struct drm_device *dev,
2279 struct intel_display_error_state *error);
6ef3d427 2280
b7287d80
BW
2281/* On SNB platform, before reading ring registers forcewake bit
2282 * must be set to prevent GT core from power down and stale values being
2283 * returned.
2284 */
fcca7926
BW
2285void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2286void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2287
42c0526c
BW
2288int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2289int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2290
2291/* intel_sideband.c */
64936258
JN
2292u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2293void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2294u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2295u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2296void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2297u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2298void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2299u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2300void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2301u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2302void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2303u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2304void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2305u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2306 enum intel_sbi_destination destination);
2307void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2308 enum intel_sbi_destination destination);
0a073b84 2309
855ba3be
JB
2310int vlv_gpu_freq(int ddr_freq, int val);
2311int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2312
6af5d92f 2313#define __i915_read(x) \
dba8e41f 2314 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2315__i915_read(8)
2316__i915_read(16)
2317__i915_read(32)
2318__i915_read(64)
5f75377d
KP
2319#undef __i915_read
2320
6af5d92f 2321#define __i915_write(x) \
dba8e41f 2322 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2323__i915_write(8)
2324__i915_write(16)
2325__i915_write(32)
2326__i915_write(64)
5f75377d
KP
2327#undef __i915_write
2328
dba8e41f
CW
2329#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2330#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2331
dba8e41f
CW
2332#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2333#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2334#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2335#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2336
dba8e41f
CW
2337#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2338#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2339#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2340#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2341
dba8e41f
CW
2342#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2343#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2344
2345#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2346#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2347
55bc60db
VS
2348/* "Broadcast RGB" property */
2349#define INTEL_BROADCAST_RGB_AUTO 0
2350#define INTEL_BROADCAST_RGB_FULL 1
2351#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2352
766aa1c4
VS
2353static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2354{
2355 if (HAS_PCH_SPLIT(dev))
2356 return CPU_VGACNTRL;
2357 else if (IS_VALLEYVIEW(dev))
2358 return VLV_VGACNTRL;
2359 else
2360 return VGACNTRL;
2361}
2362
2bb4629a
VS
2363static inline void __user *to_user_ptr(u64 address)
2364{
2365 return (void __user *)(uintptr_t)address;
2366}
2367
df97729f
ID
2368static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2369{
2370 unsigned long j = msecs_to_jiffies(m);
2371
2372 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2373}
2374
2375static inline unsigned long
2376timespec_to_jiffies_timeout(const struct timespec *value)
2377{
2378 unsigned long j = timespec_to_jiffies(value);
2379
2380 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2381}
2382
1da177e4 2383#endif