]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/skl: Adjust the display engine interrupts
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
a1262495 58#define DRIVER_DATE "20140905"
1da177e4 59
317c35d1 60enum pipe {
752aa88a 61 INVALID_PIPE = -1,
317c35d1
JB
62 PIPE_A = 0,
63 PIPE_B,
9db4a9c7 64 PIPE_C,
a57c774a
AK
65 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
317c35d1 67};
9db4a9c7 68#define pipe_name(p) ((p) + 'A')
317c35d1 69
a5c961d1
PZ
70enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
a57c774a
AK
74 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
a5c961d1
PZ
76};
77#define transcoder_name(t) ((t) + 'A')
78
80824003
JB
79enum plane {
80 PLANE_A = 0,
81 PLANE_B,
9db4a9c7 82 PLANE_C,
80824003 83};
9db4a9c7 84#define plane_name(p) ((p) + 'A')
52440211 85
d615a166 86#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 87
2b139522
ED
88enum port {
89 PORT_A = 0,
90 PORT_B,
91 PORT_C,
92 PORT_D,
93 PORT_E,
94 I915_MAX_PORTS
95};
96#define port_name(p) ((p) + 'A')
97
a09caddd 98#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
99
100enum dpio_channel {
101 DPIO_CH0,
102 DPIO_CH1
103};
104
105enum dpio_phy {
106 DPIO_PHY0,
107 DPIO_PHY1
108};
109
b97186f0
PZ
110enum intel_display_power_domain {
111 POWER_DOMAIN_PIPE_A,
112 POWER_DOMAIN_PIPE_B,
113 POWER_DOMAIN_PIPE_C,
114 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
116 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
117 POWER_DOMAIN_TRANSCODER_A,
118 POWER_DOMAIN_TRANSCODER_B,
119 POWER_DOMAIN_TRANSCODER_C,
f52e353e 120 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
121 POWER_DOMAIN_PORT_DDI_A_2_LANES,
122 POWER_DOMAIN_PORT_DDI_A_4_LANES,
123 POWER_DOMAIN_PORT_DDI_B_2_LANES,
124 POWER_DOMAIN_PORT_DDI_B_4_LANES,
125 POWER_DOMAIN_PORT_DDI_C_2_LANES,
126 POWER_DOMAIN_PORT_DDI_C_4_LANES,
127 POWER_DOMAIN_PORT_DDI_D_2_LANES,
128 POWER_DOMAIN_PORT_DDI_D_4_LANES,
129 POWER_DOMAIN_PORT_DSI,
130 POWER_DOMAIN_PORT_CRT,
131 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 132 POWER_DOMAIN_VGA,
fbeeaa23 133 POWER_DOMAIN_AUDIO,
bd2bb1b9 134 POWER_DOMAIN_PLLS,
baa70707 135 POWER_DOMAIN_INIT,
bddc7645
ID
136
137 POWER_DOMAIN_NUM,
b97186f0
PZ
138};
139
140#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
141#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
142 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
143#define POWER_DOMAIN_TRANSCODER(tran) \
144 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
145 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 146
1d843f9d
EE
147enum hpd_pin {
148 HPD_NONE = 0,
149 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
150 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
151 HPD_CRT,
152 HPD_SDVO_B,
153 HPD_SDVO_C,
154 HPD_PORT_B,
155 HPD_PORT_C,
156 HPD_PORT_D,
157 HPD_NUM_PINS
158};
159
2a2d5482
CW
160#define I915_GEM_GPU_DOMAINS \
161 (I915_GEM_DOMAIN_RENDER | \
162 I915_GEM_DOMAIN_SAMPLER | \
163 I915_GEM_DOMAIN_COMMAND | \
164 I915_GEM_DOMAIN_INSTRUCTION | \
165 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 166
055e393f
DL
167#define for_each_pipe(__dev_priv, __p) \
168 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
169#define for_each_plane(pipe, p) \
170 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 171#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 172
d79b814d
DL
173#define for_each_crtc(dev, crtc) \
174 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
175
d063ae48
DL
176#define for_each_intel_crtc(dev, intel_crtc) \
177 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
178
b2784e15
DL
179#define for_each_intel_encoder(dev, intel_encoder) \
180 list_for_each_entry(intel_encoder, \
181 &(dev)->mode_config.encoder_list, \
182 base.head)
183
6c2b7c12
DV
184#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
185 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
186 if ((intel_encoder)->base.crtc == (__crtc))
187
53f5e3ca
JB
188#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
189 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
190 if ((intel_connector)->base.encoder == (__encoder))
191
b04c5bd6
BF
192#define for_each_power_domain(domain, mask) \
193 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
194 if ((1 << (domain)) & (mask))
195
e7b903d2 196struct drm_i915_private;
ad46cb53 197struct i915_mm_struct;
5cc9ed4b 198struct i915_mmu_object;
e7b903d2 199
46edb027
DV
200enum intel_dpll_id {
201 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
202 /* real shared dpll ids must be >= 0 */
9cd86933
DV
203 DPLL_ID_PCH_PLL_A = 0,
204 DPLL_ID_PCH_PLL_B = 1,
205 DPLL_ID_WRPLL1 = 0,
206 DPLL_ID_WRPLL2 = 1,
46edb027
DV
207};
208#define I915_NUM_PLLS 2
209
5358901f 210struct intel_dpll_hw_state {
dcfc3552 211 /* i9xx, pch plls */
66e985c0 212 uint32_t dpll;
8bcc2795 213 uint32_t dpll_md;
66e985c0
DV
214 uint32_t fp0;
215 uint32_t fp1;
dcfc3552
DL
216
217 /* hsw, bdw */
d452c5b6 218 uint32_t wrpll;
5358901f
DV
219};
220
e72f9fbf 221struct intel_shared_dpll {
ee7b9f93
JB
222 int refcount; /* count of number of CRTCs sharing this PLL */
223 int active; /* count of number of active CRTCs (i.e. DPMS on) */
224 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
225 const char *name;
226 /* should match the index in the dev_priv->shared_dplls array */
227 enum intel_dpll_id id;
5358901f 228 struct intel_dpll_hw_state hw_state;
96f6128c
DV
229 /* The mode_set hook is optional and should be used together with the
230 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
231 void (*mode_set)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
e7b903d2
DV
233 void (*enable)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll);
235 void (*disable)(struct drm_i915_private *dev_priv,
236 struct intel_shared_dpll *pll);
5358901f
DV
237 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
238 struct intel_shared_dpll *pll,
239 struct intel_dpll_hw_state *hw_state);
ee7b9f93 240};
ee7b9f93 241
e69d0bc1
DV
242/* Used by dp and fdi links */
243struct intel_link_m_n {
244 uint32_t tu;
245 uint32_t gmch_m;
246 uint32_t gmch_n;
247 uint32_t link_m;
248 uint32_t link_n;
249};
250
251void intel_link_compute_m_n(int bpp, int nlanes,
252 int pixel_clock, int link_clock,
253 struct intel_link_m_n *m_n);
254
1da177e4
LT
255/* Interface history:
256 *
257 * 1.1: Original.
0d6aa60b
DA
258 * 1.2: Add Power Management
259 * 1.3: Add vblank support
de227f5f 260 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 261 * 1.5: Add vblank pipe configuration
2228ed67
MD
262 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
263 * - Support vertical blank on secondary display pipe
1da177e4
LT
264 */
265#define DRIVER_MAJOR 1
2228ed67 266#define DRIVER_MINOR 6
1da177e4
LT
267#define DRIVER_PATCHLEVEL 0
268
23bc5982 269#define WATCH_LISTS 0
42d6ab48 270#define WATCH_GTT 0
673a394b 271
0a3e67a4
JB
272struct opregion_header;
273struct opregion_acpi;
274struct opregion_swsci;
275struct opregion_asle;
276
8ee1c3db 277struct intel_opregion {
5bc4418b
BW
278 struct opregion_header __iomem *header;
279 struct opregion_acpi __iomem *acpi;
280 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
281 u32 swsci_gbda_sub_functions;
282 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
283 struct opregion_asle __iomem *asle;
284 void __iomem *vbt;
01fe9dbd 285 u32 __iomem *lid_state;
91a60f20 286 struct work_struct asle_work;
8ee1c3db 287};
44834a67 288#define OPREGION_SIZE (8*1024)
8ee1c3db 289
6ef3d427
CW
290struct intel_overlay;
291struct intel_overlay_error_state;
292
ba8286fa
DV
293struct drm_local_map;
294
7c1c2871 295struct drm_i915_master_private {
ba8286fa 296 struct drm_local_map *sarea;
7c1c2871
DA
297 struct _drm_i915_sarea *sarea_priv;
298};
de151cf6 299#define I915_FENCE_REG_NONE -1
42b5aeab
VS
300#define I915_MAX_NUM_FENCES 32
301/* 32 fences + sign bit for FENCE_REG_NONE */
302#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
303
304struct drm_i915_fence_reg {
007cc8ac 305 struct list_head lru_list;
caea7476 306 struct drm_i915_gem_object *obj;
1690e1eb 307 int pin_count;
de151cf6 308};
7c1c2871 309
9b9d172d 310struct sdvo_device_mapping {
e957d772 311 u8 initialized;
9b9d172d 312 u8 dvo_port;
313 u8 slave_addr;
314 u8 dvo_wiring;
e957d772 315 u8 i2c_pin;
b1083333 316 u8 ddc_pin;
9b9d172d 317};
318
c4a1d9e4
CW
319struct intel_display_error_state;
320
63eeaf38 321struct drm_i915_error_state {
742cbee8 322 struct kref ref;
585b0288
BW
323 struct timeval time;
324
cb383002 325 char error_msg[128];
48b031e3 326 u32 reset_count;
62d5d69b 327 u32 suspend_count;
cb383002 328
585b0288 329 /* Generic register state */
63eeaf38
JB
330 u32 eir;
331 u32 pgtbl_er;
be998e2e 332 u32 ier;
885ea5a8 333 u32 gtier[4];
b9a3906b 334 u32 ccid;
0f3b6849
CW
335 u32 derrmr;
336 u32 forcewake;
585b0288
BW
337 u32 error; /* gen6+ */
338 u32 err_int; /* gen7 */
339 u32 done_reg;
91ec5d11
BW
340 u32 gac_eco;
341 u32 gam_ecochk;
342 u32 gab_ctl;
343 u32 gfx_mode;
585b0288 344 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
345 u64 fence[I915_MAX_NUM_FENCES];
346 struct intel_overlay_error_state *overlay;
347 struct intel_display_error_state *display;
0ca36d78 348 struct drm_i915_error_object *semaphore_obj;
585b0288 349
52d39a21 350 struct drm_i915_error_ring {
372fbb8e 351 bool valid;
362b8af7
BW
352 /* Software tracked state */
353 bool waiting;
354 int hangcheck_score;
355 enum intel_ring_hangcheck_action hangcheck_action;
356 int num_requests;
357
358 /* our own tracking of ring head and tail */
359 u32 cpu_ring_head;
360 u32 cpu_ring_tail;
361
362 u32 semaphore_seqno[I915_NUM_RINGS - 1];
363
364 /* Register state */
365 u32 tail;
366 u32 head;
367 u32 ctl;
368 u32 hws;
369 u32 ipeir;
370 u32 ipehr;
371 u32 instdone;
362b8af7
BW
372 u32 bbstate;
373 u32 instpm;
374 u32 instps;
375 u32 seqno;
376 u64 bbaddr;
50877445 377 u64 acthd;
362b8af7 378 u32 fault_reg;
13ffadd1 379 u64 faddr;
362b8af7
BW
380 u32 rc_psmi; /* sleep state */
381 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
382
52d39a21
CW
383 struct drm_i915_error_object {
384 int page_count;
385 u32 gtt_offset;
386 u32 *pages[0];
ab0e7ff9 387 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 388
52d39a21
CW
389 struct drm_i915_error_request {
390 long jiffies;
391 u32 seqno;
ee4f42b1 392 u32 tail;
52d39a21 393 } *requests;
6c7a01ec
BW
394
395 struct {
396 u32 gfx_mode;
397 union {
398 u64 pdp[4];
399 u32 pp_dir_base;
400 };
401 } vm_info;
ab0e7ff9
CW
402
403 pid_t pid;
404 char comm[TASK_COMM_LEN];
52d39a21 405 } ring[I915_NUM_RINGS];
3a448734 406
9df30794 407 struct drm_i915_error_buffer {
a779e5ab 408 u32 size;
9df30794 409 u32 name;
0201f1ec 410 u32 rseqno, wseqno;
9df30794
CW
411 u32 gtt_offset;
412 u32 read_domains;
413 u32 write_domain;
4b9de737 414 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
415 s32 pinned:2;
416 u32 tiling:2;
417 u32 dirty:1;
418 u32 purgeable:1;
5cc9ed4b 419 u32 userptr:1;
5d1333fc 420 s32 ring:4;
f56383cb 421 u32 cache_level:3;
95f5301d 422 } **active_bo, **pinned_bo;
6c7a01ec 423
95f5301d 424 u32 *active_bo_count, *pinned_bo_count;
3a448734 425 u32 vm_count;
63eeaf38
JB
426};
427
7bd688cd 428struct intel_connector;
b8cecdf5 429struct intel_crtc_config;
46f297fb 430struct intel_plane_config;
0e8ffe1b 431struct intel_crtc;
ee9300bb
DV
432struct intel_limit;
433struct dpll;
b8cecdf5 434
e70236a8 435struct drm_i915_display_funcs {
ee5382ae 436 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 437 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
438 void (*disable_fbc)(struct drm_device *dev);
439 int (*get_display_clock_speed)(struct drm_device *dev);
440 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
441 /**
442 * find_dpll() - Find the best values for the PLL
443 * @limit: limits for the PLL
444 * @crtc: current CRTC
445 * @target: target frequency in kHz
446 * @refclk: reference clock frequency in kHz
447 * @match_clock: if provided, @best_clock P divider must
448 * match the P divider from @match_clock
449 * used for LVDS downclocking
450 * @best_clock: best PLL values found
451 *
452 * Returns true on success, false on failure.
453 */
454 bool (*find_dpll)(const struct intel_limit *limit,
455 struct drm_crtc *crtc,
456 int target, int refclk,
457 struct dpll *match_clock,
458 struct dpll *best_clock);
46ba614c 459 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
460 void (*update_sprite_wm)(struct drm_plane *plane,
461 struct drm_crtc *crtc,
ed57cb8a
DL
462 uint32_t sprite_width, uint32_t sprite_height,
463 int pixel_size, bool enable, bool scaled);
47fab737 464 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
465 /* Returns the active state of the crtc, and if the crtc is active,
466 * fills out the pipe-config with the hw state. */
467 bool (*get_pipe_config)(struct intel_crtc *,
468 struct intel_crtc_config *);
46f297fb
JB
469 void (*get_plane_config)(struct intel_crtc *,
470 struct intel_plane_config *);
f564048e 471 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
472 int x, int y,
473 struct drm_framebuffer *old_fb);
76e5a89c
DV
474 void (*crtc_enable)(struct drm_crtc *crtc);
475 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 476 void (*off)(struct drm_crtc *crtc);
e0dac65e 477 void (*write_eld)(struct drm_connector *connector,
34427052
JN
478 struct drm_crtc *crtc,
479 struct drm_display_mode *mode);
674cf967 480 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 481 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
482 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
483 struct drm_framebuffer *fb,
ed8d1975 484 struct drm_i915_gem_object *obj,
a4872ba6 485 struct intel_engine_cs *ring,
ed8d1975 486 uint32_t flags);
29b9bde6
DV
487 void (*update_primary_plane)(struct drm_crtc *crtc,
488 struct drm_framebuffer *fb,
489 int x, int y);
20afbda2 490 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
491 /* clock updates for mode set */
492 /* cursor updates */
493 /* render clock increase/decrease */
494 /* display clock increase/decrease */
495 /* pll clock increase/decrease */
7bd688cd
JN
496
497 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
498 uint32_t (*get_backlight)(struct intel_connector *connector);
499 void (*set_backlight)(struct intel_connector *connector,
500 uint32_t level);
501 void (*disable_backlight)(struct intel_connector *connector);
502 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
503};
504
907b28c5 505struct intel_uncore_funcs {
c8d9a590
D
506 void (*force_wake_get)(struct drm_i915_private *dev_priv,
507 int fw_engine);
508 void (*force_wake_put)(struct drm_i915_private *dev_priv,
509 int fw_engine);
0b274481
BW
510
511 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
512 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
513 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
514 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
515
516 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
517 uint8_t val, bool trace);
518 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
519 uint16_t val, bool trace);
520 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
521 uint32_t val, bool trace);
522 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
523 uint64_t val, bool trace);
990bbdad
CW
524};
525
907b28c5
CW
526struct intel_uncore {
527 spinlock_t lock; /** lock is also taken in irq contexts. */
528
529 struct intel_uncore_funcs funcs;
530
531 unsigned fifo_count;
532 unsigned forcewake_count;
aec347ab 533
940aece4
D
534 unsigned fw_rendercount;
535 unsigned fw_mediacount;
536
8232644c 537 struct timer_list force_wake_timer;
907b28c5
CW
538};
539
79fc46df
DL
540#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
541 func(is_mobile) sep \
542 func(is_i85x) sep \
543 func(is_i915g) sep \
544 func(is_i945gm) sep \
545 func(is_g33) sep \
546 func(need_gfx_hws) sep \
547 func(is_g4x) sep \
548 func(is_pineview) sep \
549 func(is_broadwater) sep \
550 func(is_crestline) sep \
551 func(is_ivybridge) sep \
552 func(is_valleyview) sep \
553 func(is_haswell) sep \
7201c0b3 554 func(is_skylake) sep \
b833d685 555 func(is_preliminary) sep \
79fc46df
DL
556 func(has_fbc) sep \
557 func(has_pipe_cxsr) sep \
558 func(has_hotplug) sep \
559 func(cursor_needs_physical) sep \
560 func(has_overlay) sep \
561 func(overlay_needs_physical) sep \
562 func(supports_tv) sep \
dd93be58 563 func(has_llc) sep \
30568c45
DL
564 func(has_ddi) sep \
565 func(has_fpga_dbg)
c96ea64e 566
a587f779
DL
567#define DEFINE_FLAG(name) u8 name:1
568#define SEP_SEMICOLON ;
c96ea64e 569
cfdf1fa2 570struct intel_device_info {
10fce67a 571 u32 display_mmio_offset;
87f1f465 572 u16 device_id;
7eb552ae 573 u8 num_pipes:3;
d615a166 574 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 575 u8 gen;
73ae478c 576 u8 ring_mask; /* Rings supported by the HW */
a587f779 577 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
578 /* Register offsets for the various display pipes and transcoders */
579 int pipe_offsets[I915_MAX_TRANSCODERS];
580 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 581 int palette_offsets[I915_MAX_PIPES];
5efb3e28 582 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
583};
584
a587f779
DL
585#undef DEFINE_FLAG
586#undef SEP_SEMICOLON
587
7faf1ab2
DV
588enum i915_cache_level {
589 I915_CACHE_NONE = 0,
350ec881
CW
590 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
591 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
592 caches, eg sampler/render caches, and the
593 large Last-Level-Cache. LLC is coherent with
594 the CPU, but L3 is only visible to the GPU. */
651d794f 595 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
596};
597
e59ec13d
MK
598struct i915_ctx_hang_stats {
599 /* This context had batch pending when hang was declared */
600 unsigned batch_pending;
601
602 /* This context had batch active when hang was declared */
603 unsigned batch_active;
be62acb4
MK
604
605 /* Time when this context was last blamed for a GPU reset */
606 unsigned long guilty_ts;
607
608 /* This context is banned to submit more work */
609 bool banned;
e59ec13d 610};
40521054
BW
611
612/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 613#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
614/**
615 * struct intel_context - as the name implies, represents a context.
616 * @ref: reference count.
617 * @user_handle: userspace tracking identity for this context.
618 * @remap_slice: l3 row remapping information.
619 * @file_priv: filp associated with this context (NULL for global default
620 * context).
621 * @hang_stats: information about the role of this context in possible GPU
622 * hangs.
623 * @vm: virtual memory space used by this context.
624 * @legacy_hw_ctx: render context backing object and whether it is correctly
625 * initialized (legacy ring submission mechanism only).
626 * @link: link in the global list of contexts.
627 *
628 * Contexts are memory images used by the hardware to store copies of their
629 * internal state.
630 */
273497e5 631struct intel_context {
dce3271b 632 struct kref ref;
821d66dd 633 int user_handle;
3ccfd19d 634 uint8_t remap_slice;
40521054 635 struct drm_i915_file_private *file_priv;
e59ec13d 636 struct i915_ctx_hang_stats hang_stats;
ae6c4806 637 struct i915_hw_ppgtt *ppgtt;
a33afea5 638
c9e003af 639 /* Legacy ring buffer submission */
ea0c76f8
OM
640 struct {
641 struct drm_i915_gem_object *rcs_state;
642 bool initialized;
643 } legacy_hw_ctx;
644
c9e003af 645 /* Execlists */
564ddb2f 646 bool rcs_initialized;
c9e003af
OM
647 struct {
648 struct drm_i915_gem_object *state;
84c2377f 649 struct intel_ringbuffer *ringbuf;
c9e003af
OM
650 } engine[I915_NUM_RINGS];
651
a33afea5 652 struct list_head link;
40521054
BW
653};
654
5c3fe8b0
BW
655struct i915_fbc {
656 unsigned long size;
5e59f717 657 unsigned threshold;
5c3fe8b0
BW
658 unsigned int fb_id;
659 enum plane plane;
660 int y;
661
c4213885 662 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
663 struct drm_mm_node *compressed_llb;
664
da46f936
RV
665 bool false_color;
666
5c3fe8b0
BW
667 struct intel_fbc_work {
668 struct delayed_work work;
669 struct drm_crtc *crtc;
670 struct drm_framebuffer *fb;
5c3fe8b0
BW
671 } *fbc_work;
672
29ebf90f
CW
673 enum no_fbc_reason {
674 FBC_OK, /* FBC is enabled */
675 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
676 FBC_NO_OUTPUT, /* no outputs enabled to compress */
677 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
678 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
679 FBC_MODE_TOO_LARGE, /* mode too large for compression */
680 FBC_BAD_PLANE, /* fbc not supported on plane */
681 FBC_NOT_TILED, /* buffer not tiled */
682 FBC_MULTIPLE_PIPES, /* more than one pipe active */
683 FBC_MODULE_PARAM,
684 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
685 } no_fbc_reason;
b5e50c3f
JB
686};
687
439d7ac0
PB
688struct i915_drrs {
689 struct intel_connector *connector;
690};
691
2807cf69 692struct intel_dp;
a031d709 693struct i915_psr {
f0355c4a 694 struct mutex lock;
a031d709
RV
695 bool sink_support;
696 bool source_ok;
2807cf69 697 struct intel_dp *enabled;
7c8f8a70
RV
698 bool active;
699 struct delayed_work work;
9ca15301 700 unsigned busy_frontbuffer_bits;
3f51e471 701};
5c3fe8b0 702
3bad0781 703enum intel_pch {
f0350830 704 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
705 PCH_IBX, /* Ibexpeak PCH */
706 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 707 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 708 PCH_NOP,
3bad0781
ZW
709};
710
988d6ee8
PZ
711enum intel_sbi_destination {
712 SBI_ICLK,
713 SBI_MPHY,
714};
715
b690e96c 716#define QUIRK_PIPEA_FORCE (1<<0)
435793df 717#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 718#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 719#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 720#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 721
8be48d92 722struct intel_fbdev;
1630fe75 723struct intel_fbc_work;
38651674 724
c2b9152f
DV
725struct intel_gmbus {
726 struct i2c_adapter adapter;
f2ce9faf 727 u32 force_bit;
c2b9152f 728 u32 reg0;
36c785f0 729 u32 gpio_reg;
c167a6fc 730 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
731 struct drm_i915_private *dev_priv;
732};
733
f4c956ad 734struct i915_suspend_saved_registers {
ba8bbcf6
JB
735 u8 saveLBB;
736 u32 saveDSPACNTR;
737 u32 saveDSPBCNTR;
e948e994 738 u32 saveDSPARB;
ba8bbcf6
JB
739 u32 savePIPEACONF;
740 u32 savePIPEBCONF;
741 u32 savePIPEASRC;
742 u32 savePIPEBSRC;
743 u32 saveFPA0;
744 u32 saveFPA1;
745 u32 saveDPLL_A;
746 u32 saveDPLL_A_MD;
747 u32 saveHTOTAL_A;
748 u32 saveHBLANK_A;
749 u32 saveHSYNC_A;
750 u32 saveVTOTAL_A;
751 u32 saveVBLANK_A;
752 u32 saveVSYNC_A;
753 u32 saveBCLRPAT_A;
5586c8bc 754 u32 saveTRANSACONF;
42048781
ZW
755 u32 saveTRANS_HTOTAL_A;
756 u32 saveTRANS_HBLANK_A;
757 u32 saveTRANS_HSYNC_A;
758 u32 saveTRANS_VTOTAL_A;
759 u32 saveTRANS_VBLANK_A;
760 u32 saveTRANS_VSYNC_A;
0da3ea12 761 u32 savePIPEASTAT;
ba8bbcf6
JB
762 u32 saveDSPASTRIDE;
763 u32 saveDSPASIZE;
764 u32 saveDSPAPOS;
585fb111 765 u32 saveDSPAADDR;
ba8bbcf6
JB
766 u32 saveDSPASURF;
767 u32 saveDSPATILEOFF;
768 u32 savePFIT_PGM_RATIOS;
0eb96d6e 769 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
770 u32 saveBLC_PWM_CTL;
771 u32 saveBLC_PWM_CTL2;
07bf139b 772 u32 saveBLC_HIST_CTL_B;
42048781
ZW
773 u32 saveBLC_CPU_PWM_CTL;
774 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
775 u32 saveFPB0;
776 u32 saveFPB1;
777 u32 saveDPLL_B;
778 u32 saveDPLL_B_MD;
779 u32 saveHTOTAL_B;
780 u32 saveHBLANK_B;
781 u32 saveHSYNC_B;
782 u32 saveVTOTAL_B;
783 u32 saveVBLANK_B;
784 u32 saveVSYNC_B;
785 u32 saveBCLRPAT_B;
5586c8bc 786 u32 saveTRANSBCONF;
42048781
ZW
787 u32 saveTRANS_HTOTAL_B;
788 u32 saveTRANS_HBLANK_B;
789 u32 saveTRANS_HSYNC_B;
790 u32 saveTRANS_VTOTAL_B;
791 u32 saveTRANS_VBLANK_B;
792 u32 saveTRANS_VSYNC_B;
0da3ea12 793 u32 savePIPEBSTAT;
ba8bbcf6
JB
794 u32 saveDSPBSTRIDE;
795 u32 saveDSPBSIZE;
796 u32 saveDSPBPOS;
585fb111 797 u32 saveDSPBADDR;
ba8bbcf6
JB
798 u32 saveDSPBSURF;
799 u32 saveDSPBTILEOFF;
585fb111
JB
800 u32 saveVGA0;
801 u32 saveVGA1;
802 u32 saveVGA_PD;
ba8bbcf6
JB
803 u32 saveVGACNTRL;
804 u32 saveADPA;
805 u32 saveLVDS;
585fb111
JB
806 u32 savePP_ON_DELAYS;
807 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
808 u32 saveDVOA;
809 u32 saveDVOB;
810 u32 saveDVOC;
811 u32 savePP_ON;
812 u32 savePP_OFF;
813 u32 savePP_CONTROL;
585fb111 814 u32 savePP_DIVISOR;
ba8bbcf6
JB
815 u32 savePFIT_CONTROL;
816 u32 save_palette_a[256];
817 u32 save_palette_b[256];
ba8bbcf6 818 u32 saveFBC_CONTROL;
0da3ea12
JB
819 u32 saveIER;
820 u32 saveIIR;
821 u32 saveIMR;
42048781
ZW
822 u32 saveDEIER;
823 u32 saveDEIMR;
824 u32 saveGTIER;
825 u32 saveGTIMR;
826 u32 saveFDI_RXA_IMR;
827 u32 saveFDI_RXB_IMR;
1f84e550 828 u32 saveCACHE_MODE_0;
1f84e550 829 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
830 u32 saveSWF0[16];
831 u32 saveSWF1[16];
832 u32 saveSWF2[3];
833 u8 saveMSR;
834 u8 saveSR[8];
123f794f 835 u8 saveGR[25];
ba8bbcf6 836 u8 saveAR_INDEX;
a59e122a 837 u8 saveAR[21];
ba8bbcf6 838 u8 saveDACMASK;
a59e122a 839 u8 saveCR[37];
4b9de737 840 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
841 u32 saveCURACNTR;
842 u32 saveCURAPOS;
843 u32 saveCURABASE;
844 u32 saveCURBCNTR;
845 u32 saveCURBPOS;
846 u32 saveCURBBASE;
847 u32 saveCURSIZE;
a4fc5ed6
KP
848 u32 saveDP_B;
849 u32 saveDP_C;
850 u32 saveDP_D;
851 u32 savePIPEA_GMCH_DATA_M;
852 u32 savePIPEB_GMCH_DATA_M;
853 u32 savePIPEA_GMCH_DATA_N;
854 u32 savePIPEB_GMCH_DATA_N;
855 u32 savePIPEA_DP_LINK_M;
856 u32 savePIPEB_DP_LINK_M;
857 u32 savePIPEA_DP_LINK_N;
858 u32 savePIPEB_DP_LINK_N;
42048781
ZW
859 u32 saveFDI_RXA_CTL;
860 u32 saveFDI_TXA_CTL;
861 u32 saveFDI_RXB_CTL;
862 u32 saveFDI_TXB_CTL;
863 u32 savePFA_CTL_1;
864 u32 savePFB_CTL_1;
865 u32 savePFA_WIN_SZ;
866 u32 savePFB_WIN_SZ;
867 u32 savePFA_WIN_POS;
868 u32 savePFB_WIN_POS;
5586c8bc
ZW
869 u32 savePCH_DREF_CONTROL;
870 u32 saveDISP_ARB_CTL;
871 u32 savePIPEA_DATA_M1;
872 u32 savePIPEA_DATA_N1;
873 u32 savePIPEA_LINK_M1;
874 u32 savePIPEA_LINK_N1;
875 u32 savePIPEB_DATA_M1;
876 u32 savePIPEB_DATA_N1;
877 u32 savePIPEB_LINK_M1;
878 u32 savePIPEB_LINK_N1;
b5b72e89 879 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 880 u32 savePCH_PORT_HOTPLUG;
f4c956ad 881};
c85aa885 882
ddeea5b0
ID
883struct vlv_s0ix_state {
884 /* GAM */
885 u32 wr_watermark;
886 u32 gfx_prio_ctrl;
887 u32 arb_mode;
888 u32 gfx_pend_tlb0;
889 u32 gfx_pend_tlb1;
890 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
891 u32 media_max_req_count;
892 u32 gfx_max_req_count;
893 u32 render_hwsp;
894 u32 ecochk;
895 u32 bsd_hwsp;
896 u32 blt_hwsp;
897 u32 tlb_rd_addr;
898
899 /* MBC */
900 u32 g3dctl;
901 u32 gsckgctl;
902 u32 mbctl;
903
904 /* GCP */
905 u32 ucgctl1;
906 u32 ucgctl3;
907 u32 rcgctl1;
908 u32 rcgctl2;
909 u32 rstctl;
910 u32 misccpctl;
911
912 /* GPM */
913 u32 gfxpause;
914 u32 rpdeuhwtc;
915 u32 rpdeuc;
916 u32 ecobus;
917 u32 pwrdwnupctl;
918 u32 rp_down_timeout;
919 u32 rp_deucsw;
920 u32 rcubmabdtmr;
921 u32 rcedata;
922 u32 spare2gh;
923
924 /* Display 1 CZ domain */
925 u32 gt_imr;
926 u32 gt_ier;
927 u32 pm_imr;
928 u32 pm_ier;
929 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
930
931 /* GT SA CZ domain */
932 u32 tilectl;
933 u32 gt_fifoctl;
934 u32 gtlc_wake_ctrl;
935 u32 gtlc_survive;
936 u32 pmwgicz;
937
938 /* Display 2 CZ domain */
939 u32 gu_ctl0;
940 u32 gu_ctl1;
941 u32 clock_gate_dis2;
942};
943
bf225f20
CW
944struct intel_rps_ei {
945 u32 cz_clock;
946 u32 render_c0;
947 u32 media_c0;
31685c25
D
948};
949
c76bb61a
DS
950struct intel_rps_bdw_cal {
951 u32 it_threshold_pct; /* interrupt, in percentage */
952 u32 eval_interval; /* evaluation interval, in us */
953 u32 last_ts;
954 u32 last_c0;
955 bool is_up;
956};
957
958struct intel_rps_bdw_turbo {
959 struct intel_rps_bdw_cal up;
960 struct intel_rps_bdw_cal down;
961 struct timer_list flip_timer;
962 u32 timeout;
963 atomic_t flip_received;
964 struct work_struct work_max_freq;
965};
966
c85aa885 967struct intel_gen6_power_mgmt {
59cdb63d 968 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
969 struct work_struct work;
970 u32 pm_iir;
59cdb63d 971
b39fb297
BW
972 /* Frequencies are stored in potentially platform dependent multiples.
973 * In other words, *_freq needs to be multiplied by X to be interesting.
974 * Soft limits are those which are used for the dynamic reclocking done
975 * by the driver (raise frequencies under heavy loads, and lower for
976 * lighter loads). Hard limits are those imposed by the hardware.
977 *
978 * A distinction is made for overclocking, which is never enabled by
979 * default, and is considered to be above the hard limit if it's
980 * possible at all.
981 */
982 u8 cur_freq; /* Current frequency (cached, may not == HW) */
983 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
984 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
985 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
986 u8 min_freq; /* AKA RPn. Minimum frequency */
987 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
988 u8 rp1_freq; /* "less than" RP0 power/freqency */
989 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 990 u32 cz_freq;
1a01ab3b 991
31685c25 992 u32 ei_interrupt_count;
1a01ab3b 993
dd75fdc8
CW
994 int last_adj;
995 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
996
c0951f0c 997 bool enabled;
1a01ab3b 998 struct delayed_work delayed_resume_work;
4fc688ce 999
c76bb61a
DS
1000 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
1001 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
1002
bf225f20
CW
1003 /* manual wa residency calculations */
1004 struct intel_rps_ei up_ei, down_ei;
1005
4fc688ce
JB
1006 /*
1007 * Protects RPS/RC6 register access and PCU communication.
1008 * Must be taken after struct_mutex if nested.
1009 */
1010 struct mutex hw_lock;
c85aa885
DV
1011};
1012
1a240d4d
DV
1013/* defined intel_pm.c */
1014extern spinlock_t mchdev_lock;
1015
c85aa885
DV
1016struct intel_ilk_power_mgmt {
1017 u8 cur_delay;
1018 u8 min_delay;
1019 u8 max_delay;
1020 u8 fmax;
1021 u8 fstart;
1022
1023 u64 last_count1;
1024 unsigned long last_time1;
1025 unsigned long chipset_power;
1026 u64 last_count2;
5ed0bdf2 1027 u64 last_time2;
c85aa885
DV
1028 unsigned long gfx_power;
1029 u8 corr;
1030
1031 int c_m;
1032 int r_t;
3e373948
DV
1033
1034 struct drm_i915_gem_object *pwrctx;
1035 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1036};
1037
c6cb582e
ID
1038struct drm_i915_private;
1039struct i915_power_well;
1040
1041struct i915_power_well_ops {
1042 /*
1043 * Synchronize the well's hw state to match the current sw state, for
1044 * example enable/disable it based on the current refcount. Called
1045 * during driver init and resume time, possibly after first calling
1046 * the enable/disable handlers.
1047 */
1048 void (*sync_hw)(struct drm_i915_private *dev_priv,
1049 struct i915_power_well *power_well);
1050 /*
1051 * Enable the well and resources that depend on it (for example
1052 * interrupts located on the well). Called after the 0->1 refcount
1053 * transition.
1054 */
1055 void (*enable)(struct drm_i915_private *dev_priv,
1056 struct i915_power_well *power_well);
1057 /*
1058 * Disable the well and resources that depend on it. Called after
1059 * the 1->0 refcount transition.
1060 */
1061 void (*disable)(struct drm_i915_private *dev_priv,
1062 struct i915_power_well *power_well);
1063 /* Returns the hw enabled state. */
1064 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1065 struct i915_power_well *power_well);
1066};
1067
a38911a3
WX
1068/* Power well structure for haswell */
1069struct i915_power_well {
c1ca727f 1070 const char *name;
6f3ef5dd 1071 bool always_on;
a38911a3
WX
1072 /* power well enable/disable usage count */
1073 int count;
bfafe93a
ID
1074 /* cached hw enabled state */
1075 bool hw_enabled;
c1ca727f 1076 unsigned long domains;
77961eb9 1077 unsigned long data;
c6cb582e 1078 const struct i915_power_well_ops *ops;
a38911a3
WX
1079};
1080
83c00f55 1081struct i915_power_domains {
baa70707
ID
1082 /*
1083 * Power wells needed for initialization at driver init and suspend
1084 * time are on. They are kept on until after the first modeset.
1085 */
1086 bool init_power_on;
0d116a29 1087 bool initializing;
c1ca727f 1088 int power_well_count;
baa70707 1089
83c00f55 1090 struct mutex lock;
1da51581 1091 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1092 struct i915_power_well *power_wells;
83c00f55
ID
1093};
1094
231f42a4
DV
1095struct i915_dri1_state {
1096 unsigned allow_batchbuffer : 1;
1097 u32 __iomem *gfx_hws_cpu_addr;
1098
1099 unsigned int cpp;
1100 int back_offset;
1101 int front_offset;
1102 int current_page;
1103 int page_flipping;
1104
1105 uint32_t counter;
1106};
1107
db1b76ca
DV
1108struct i915_ums_state {
1109 /**
1110 * Flag if the X Server, and thus DRM, is not currently in
1111 * control of the device.
1112 *
1113 * This is set between LeaveVT and EnterVT. It needs to be
1114 * replaced with a semaphore. It also needs to be
1115 * transitioned away from for kernel modesetting.
1116 */
1117 int mm_suspended;
1118};
1119
35a85ac6 1120#define MAX_L3_SLICES 2
a4da4fa4 1121struct intel_l3_parity {
35a85ac6 1122 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1123 struct work_struct error_work;
35a85ac6 1124 int which_slice;
a4da4fa4
DV
1125};
1126
4b5aed62 1127struct i915_gem_mm {
4b5aed62
DV
1128 /** Memory allocator for GTT stolen memory */
1129 struct drm_mm stolen;
4b5aed62
DV
1130 /** List of all objects in gtt_space. Used to restore gtt
1131 * mappings on resume */
1132 struct list_head bound_list;
1133 /**
1134 * List of objects which are not bound to the GTT (thus
1135 * are idle and not used by the GPU) but still have
1136 * (presumably uncached) pages still attached.
1137 */
1138 struct list_head unbound_list;
1139
1140 /** Usable portion of the GTT for GEM */
1141 unsigned long stolen_base; /* limited to low memory (32-bit) */
1142
4b5aed62
DV
1143 /** PPGTT used for aliasing the PPGTT with the GTT */
1144 struct i915_hw_ppgtt *aliasing_ppgtt;
1145
2cfcd32a 1146 struct notifier_block oom_notifier;
ceabbba5 1147 struct shrinker shrinker;
4b5aed62
DV
1148 bool shrinker_no_lock_stealing;
1149
4b5aed62
DV
1150 /** LRU list of objects with fence regs on them. */
1151 struct list_head fence_list;
1152
1153 /**
1154 * We leave the user IRQ off as much as possible,
1155 * but this means that requests will finish and never
1156 * be retired once the system goes idle. Set a timer to
1157 * fire periodically while the ring is running. When it
1158 * fires, go retire requests.
1159 */
1160 struct delayed_work retire_work;
1161
b29c19b6
CW
1162 /**
1163 * When we detect an idle GPU, we want to turn on
1164 * powersaving features. So once we see that there
1165 * are no more requests outstanding and no more
1166 * arrive within a small period of time, we fire
1167 * off the idle_work.
1168 */
1169 struct delayed_work idle_work;
1170
4b5aed62
DV
1171 /**
1172 * Are we in a non-interruptible section of code like
1173 * modesetting?
1174 */
1175 bool interruptible;
1176
f62a0076
CW
1177 /**
1178 * Is the GPU currently considered idle, or busy executing userspace
1179 * requests? Whilst idle, we attempt to power down the hardware and
1180 * display clocks. In order to reduce the effect on performance, there
1181 * is a slight delay before we do so.
1182 */
1183 bool busy;
1184
bdf1e7e3
DV
1185 /* the indicator for dispatch video commands on two BSD rings */
1186 int bsd_ring_dispatch_index;
1187
4b5aed62
DV
1188 /** Bit 6 swizzling required for X tiling */
1189 uint32_t bit_6_swizzle_x;
1190 /** Bit 6 swizzling required for Y tiling */
1191 uint32_t bit_6_swizzle_y;
1192
4b5aed62 1193 /* accounting, useful for userland debugging */
c20e8355 1194 spinlock_t object_stat_lock;
4b5aed62
DV
1195 size_t object_memory;
1196 u32 object_count;
1197};
1198
edc3d884 1199struct drm_i915_error_state_buf {
0a4cd7c8 1200 struct drm_i915_private *i915;
edc3d884
MK
1201 unsigned bytes;
1202 unsigned size;
1203 int err;
1204 u8 *buf;
1205 loff_t start;
1206 loff_t pos;
1207};
1208
fc16b48b
MK
1209struct i915_error_state_file_priv {
1210 struct drm_device *dev;
1211 struct drm_i915_error_state *error;
1212};
1213
99584db3
DV
1214struct i915_gpu_error {
1215 /* For hangcheck timer */
1216#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1217#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1218 /* Hang gpu twice in this window and your context gets banned */
1219#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1220
99584db3 1221 struct timer_list hangcheck_timer;
99584db3
DV
1222
1223 /* For reset and error_state handling. */
1224 spinlock_t lock;
1225 /* Protected by the above dev->gpu_error.lock. */
1226 struct drm_i915_error_state *first_error;
1227 struct work_struct work;
99584db3 1228
094f9a54
CW
1229
1230 unsigned long missed_irq_rings;
1231
1f83fee0 1232 /**
2ac0f450 1233 * State variable controlling the reset flow and count
1f83fee0 1234 *
2ac0f450
MK
1235 * This is a counter which gets incremented when reset is triggered,
1236 * and again when reset has been handled. So odd values (lowest bit set)
1237 * means that reset is in progress and even values that
1238 * (reset_counter >> 1):th reset was successfully completed.
1239 *
1240 * If reset is not completed succesfully, the I915_WEDGE bit is
1241 * set meaning that hardware is terminally sour and there is no
1242 * recovery. All waiters on the reset_queue will be woken when
1243 * that happens.
1244 *
1245 * This counter is used by the wait_seqno code to notice that reset
1246 * event happened and it needs to restart the entire ioctl (since most
1247 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1248 *
1249 * This is important for lock-free wait paths, where no contended lock
1250 * naturally enforces the correct ordering between the bail-out of the
1251 * waiter and the gpu reset work code.
1f83fee0
DV
1252 */
1253 atomic_t reset_counter;
1254
1f83fee0 1255#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1256#define I915_WEDGED (1 << 31)
1f83fee0
DV
1257
1258 /**
1259 * Waitqueue to signal when the reset has completed. Used by clients
1260 * that wait for dev_priv->mm.wedged to settle.
1261 */
1262 wait_queue_head_t reset_queue;
33196ded 1263
88b4aa87
MK
1264 /* Userspace knobs for gpu hang simulation;
1265 * combines both a ring mask, and extra flags
1266 */
1267 u32 stop_rings;
1268#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1269#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1270
1271 /* For missed irq/seqno simulation. */
1272 unsigned int test_irq_rings;
6689c167
MA
1273
1274 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1275 bool reload_in_reset;
99584db3
DV
1276};
1277
b8efb17b
ZR
1278enum modeset_restore {
1279 MODESET_ON_LID_OPEN,
1280 MODESET_DONE,
1281 MODESET_SUSPENDED,
1282};
1283
6acab15a 1284struct ddi_vbt_port_info {
ce4dd49e
DL
1285 /*
1286 * This is an index in the HDMI/DVI DDI buffer translation table.
1287 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1288 * populate this field.
1289 */
1290#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1291 uint8_t hdmi_level_shift;
311a2094
PZ
1292
1293 uint8_t supports_dvi:1;
1294 uint8_t supports_hdmi:1;
1295 uint8_t supports_dp:1;
6acab15a
PZ
1296};
1297
83a7280e
PB
1298enum drrs_support_type {
1299 DRRS_NOT_SUPPORTED = 0,
1300 STATIC_DRRS_SUPPORT = 1,
1301 SEAMLESS_DRRS_SUPPORT = 2
1302};
1303
41aa3448
RV
1304struct intel_vbt_data {
1305 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1306 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1307
1308 /* Feature bits */
1309 unsigned int int_tv_support:1;
1310 unsigned int lvds_dither:1;
1311 unsigned int lvds_vbt:1;
1312 unsigned int int_crt_support:1;
1313 unsigned int lvds_use_ssc:1;
1314 unsigned int display_clock_mode:1;
1315 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1316 unsigned int has_mipi:1;
41aa3448
RV
1317 int lvds_ssc_freq;
1318 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1319
83a7280e
PB
1320 enum drrs_support_type drrs_type;
1321
41aa3448
RV
1322 /* eDP */
1323 int edp_rate;
1324 int edp_lanes;
1325 int edp_preemphasis;
1326 int edp_vswing;
1327 bool edp_initialized;
1328 bool edp_support;
1329 int edp_bpp;
1330 struct edp_power_seq edp_pps;
1331
f00076d2
JN
1332 struct {
1333 u16 pwm_freq_hz;
39fbc9c8 1334 bool present;
f00076d2 1335 bool active_low_pwm;
1de6068e 1336 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1337 } backlight;
1338
d17c5443
SK
1339 /* MIPI DSI */
1340 struct {
3e6bd011 1341 u16 port;
d17c5443 1342 u16 panel_id;
d3b542fc
SK
1343 struct mipi_config *config;
1344 struct mipi_pps_data *pps;
1345 u8 seq_version;
1346 u32 size;
1347 u8 *data;
1348 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1349 } dsi;
1350
41aa3448
RV
1351 int crt_ddc_pin;
1352
1353 int child_dev_num;
768f69c9 1354 union child_device_config *child_dev;
6acab15a
PZ
1355
1356 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1357};
1358
77c122bc
VS
1359enum intel_ddb_partitioning {
1360 INTEL_DDB_PART_1_2,
1361 INTEL_DDB_PART_5_6, /* IVB+ */
1362};
1363
1fd527cc
VS
1364struct intel_wm_level {
1365 bool enable;
1366 uint32_t pri_val;
1367 uint32_t spr_val;
1368 uint32_t cur_val;
1369 uint32_t fbc_val;
1370};
1371
820c1980 1372struct ilk_wm_values {
609cedef
VS
1373 uint32_t wm_pipe[3];
1374 uint32_t wm_lp[3];
1375 uint32_t wm_lp_spr[3];
1376 uint32_t wm_linetime[3];
1377 bool enable_fbc_wm;
1378 enum intel_ddb_partitioning partitioning;
1379};
1380
c67a470b 1381/*
765dab67
PZ
1382 * This struct helps tracking the state needed for runtime PM, which puts the
1383 * device in PCI D3 state. Notice that when this happens, nothing on the
1384 * graphics device works, even register access, so we don't get interrupts nor
1385 * anything else.
c67a470b 1386 *
765dab67
PZ
1387 * Every piece of our code that needs to actually touch the hardware needs to
1388 * either call intel_runtime_pm_get or call intel_display_power_get with the
1389 * appropriate power domain.
a8a8bd54 1390 *
765dab67
PZ
1391 * Our driver uses the autosuspend delay feature, which means we'll only really
1392 * suspend if we stay with zero refcount for a certain amount of time. The
1393 * default value is currently very conservative (see intel_init_runtime_pm), but
1394 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1395 *
1396 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1397 * goes back to false exactly before we reenable the IRQs. We use this variable
1398 * to check if someone is trying to enable/disable IRQs while they're supposed
1399 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1400 * case it happens.
c67a470b 1401 *
765dab67 1402 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1403 */
5d584b2e
PZ
1404struct i915_runtime_pm {
1405 bool suspended;
9df7575f 1406 bool _irqs_disabled;
c67a470b
PZ
1407};
1408
926321d5
DV
1409enum intel_pipe_crc_source {
1410 INTEL_PIPE_CRC_SOURCE_NONE,
1411 INTEL_PIPE_CRC_SOURCE_PLANE1,
1412 INTEL_PIPE_CRC_SOURCE_PLANE2,
1413 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1414 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1415 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1416 INTEL_PIPE_CRC_SOURCE_TV,
1417 INTEL_PIPE_CRC_SOURCE_DP_B,
1418 INTEL_PIPE_CRC_SOURCE_DP_C,
1419 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1420 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1421 INTEL_PIPE_CRC_SOURCE_MAX,
1422};
1423
8bf1e9f1 1424struct intel_pipe_crc_entry {
ac2300d4 1425 uint32_t frame;
8bf1e9f1
SH
1426 uint32_t crc[5];
1427};
1428
b2c88f5b 1429#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1430struct intel_pipe_crc {
d538bbdf
DL
1431 spinlock_t lock;
1432 bool opened; /* exclusive access to the result file */
e5f75aca 1433 struct intel_pipe_crc_entry *entries;
926321d5 1434 enum intel_pipe_crc_source source;
d538bbdf 1435 int head, tail;
07144428 1436 wait_queue_head_t wq;
8bf1e9f1
SH
1437};
1438
f99d7069
DV
1439struct i915_frontbuffer_tracking {
1440 struct mutex lock;
1441
1442 /*
1443 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1444 * scheduled flips.
1445 */
1446 unsigned busy_bits;
1447 unsigned flip_bits;
1448};
1449
77fec556 1450struct drm_i915_private {
f4c956ad 1451 struct drm_device *dev;
42dcedd4 1452 struct kmem_cache *slab;
f4c956ad 1453
5c969aa7 1454 const struct intel_device_info info;
f4c956ad
DV
1455
1456 int relative_constants_mode;
1457
1458 void __iomem *regs;
1459
907b28c5 1460 struct intel_uncore uncore;
f4c956ad
DV
1461
1462 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1463
28c70f16 1464
f4c956ad
DV
1465 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1466 * controller on different i2c buses. */
1467 struct mutex gmbus_mutex;
1468
1469 /**
1470 * Base address of the gmbus and gpio block.
1471 */
1472 uint32_t gpio_mmio_base;
1473
b6fdd0f2
SS
1474 /* MMIO base address for MIPI regs */
1475 uint32_t mipi_mmio_base;
1476
28c70f16
DV
1477 wait_queue_head_t gmbus_wait_queue;
1478
f4c956ad 1479 struct pci_dev *bridge_dev;
a4872ba6 1480 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1481 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1482 uint32_t last_seqno, next_seqno;
f4c956ad 1483
ba8286fa 1484 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1485 struct resource mch_res;
1486
f4c956ad
DV
1487 /* protects the irq masks */
1488 spinlock_t irq_lock;
1489
84c33a64
SG
1490 /* protects the mmio flip data */
1491 spinlock_t mmio_flip_lock;
1492
f8b79e58
ID
1493 bool display_irqs_enabled;
1494
9ee32fea
DV
1495 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1496 struct pm_qos_request pm_qos;
1497
f4c956ad 1498 /* DPIO indirect register protection */
09153000 1499 struct mutex dpio_lock;
f4c956ad
DV
1500
1501 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1502 union {
1503 u32 irq_mask;
1504 u32 de_irq_mask[I915_MAX_PIPES];
1505 };
f4c956ad 1506 u32 gt_irq_mask;
605cd25b 1507 u32 pm_irq_mask;
a6706b45 1508 u32 pm_rps_events;
91d181dd 1509 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1510
f4c956ad 1511 struct work_struct hotplug_work;
b543fb04
EE
1512 struct {
1513 unsigned long hpd_last_jiffies;
1514 int hpd_cnt;
1515 enum {
1516 HPD_ENABLED = 0,
1517 HPD_DISABLED = 1,
1518 HPD_MARK_DISABLED = 2
1519 } hpd_mark;
1520 } hpd_stats[HPD_NUM_PINS];
142e2398 1521 u32 hpd_event_bits;
6323751d 1522 struct delayed_work hotplug_reenable_work;
f4c956ad 1523
5c3fe8b0 1524 struct i915_fbc fbc;
439d7ac0 1525 struct i915_drrs drrs;
f4c956ad 1526 struct intel_opregion opregion;
41aa3448 1527 struct intel_vbt_data vbt;
f4c956ad
DV
1528
1529 /* overlay */
1530 struct intel_overlay *overlay;
f4c956ad 1531
58c68779
JN
1532 /* backlight registers and fields in struct intel_panel */
1533 spinlock_t backlight_lock;
31ad8ec6 1534
f4c956ad 1535 /* LVDS info */
f4c956ad
DV
1536 bool no_aux_handshake;
1537
e39b999a
VS
1538 /* protects panel power sequencer state */
1539 struct mutex pps_mutex;
1540
f4c956ad
DV
1541 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1542 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1543 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1544
1545 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1546 unsigned int vlv_cdclk_freq;
f4c956ad 1547
645416f5
DV
1548 /**
1549 * wq - Driver workqueue for GEM.
1550 *
1551 * NOTE: Work items scheduled here are not allowed to grab any modeset
1552 * locks, for otherwise the flushing done in the pageflip code will
1553 * result in deadlocks.
1554 */
f4c956ad
DV
1555 struct workqueue_struct *wq;
1556
1557 /* Display functions */
1558 struct drm_i915_display_funcs display;
1559
1560 /* PCH chipset type */
1561 enum intel_pch pch_type;
17a303ec 1562 unsigned short pch_id;
f4c956ad
DV
1563
1564 unsigned long quirks;
1565
b8efb17b
ZR
1566 enum modeset_restore modeset_restore;
1567 struct mutex modeset_restore_lock;
673a394b 1568
a7bbbd63 1569 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1570 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1571
4b5aed62 1572 struct i915_gem_mm mm;
ad46cb53
CW
1573 DECLARE_HASHTABLE(mm_structs, 7);
1574 struct mutex mm_lock;
8781342d 1575
8781342d
DV
1576 /* Kernel Modesetting */
1577
9b9d172d 1578 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1579
76c4ac04
DL
1580 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1581 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1582 wait_queue_head_t pending_flip_queue;
1583
c4597872
DV
1584#ifdef CONFIG_DEBUG_FS
1585 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1586#endif
1587
e72f9fbf
DV
1588 int num_shared_dpll;
1589 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1590 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1591
888b5995
AS
1592 /*
1593 * workarounds are currently applied at different places and
1594 * changes are being done to consolidate them so exact count is
1595 * not clear at this point, use a max value for now.
1596 */
1597#define I915_MAX_WA_REGS 16
1598 struct {
1599 u32 addr;
1600 u32 value;
1601 /* bitmask representing WA bits */
1602 u32 mask;
1603 } intel_wa_regs[I915_MAX_WA_REGS];
1604 u32 num_wa_regs;
1605
652c393a
JB
1606 /* Reclocking support */
1607 bool render_reclock_avail;
1608 bool lvds_downclock_avail;
18f9ed12
ZY
1609 /* indicates the reduced downclock for LVDS*/
1610 int lvds_downclock;
f99d7069
DV
1611
1612 struct i915_frontbuffer_tracking fb_tracking;
1613
652c393a 1614 u16 orig_clock;
f97108d1 1615
c4804411 1616 bool mchbar_need_disable;
f97108d1 1617
a4da4fa4
DV
1618 struct intel_l3_parity l3_parity;
1619
59124506
BW
1620 /* Cannot be determined by PCIID. You must always read a register. */
1621 size_t ellc_size;
1622
c6a828d3 1623 /* gen6+ rps state */
c85aa885 1624 struct intel_gen6_power_mgmt rps;
c6a828d3 1625
20e4d407
DV
1626 /* ilk-only ips/rps state. Everything in here is protected by the global
1627 * mchdev_lock in intel_pm.c */
c85aa885 1628 struct intel_ilk_power_mgmt ips;
b5e50c3f 1629
83c00f55 1630 struct i915_power_domains power_domains;
a38911a3 1631
a031d709 1632 struct i915_psr psr;
3f51e471 1633
99584db3 1634 struct i915_gpu_error gpu_error;
ae681d96 1635
c9cddffc
JB
1636 struct drm_i915_gem_object *vlv_pctx;
1637
4520f53a 1638#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1639 /* list of fbdev register on this device */
1640 struct intel_fbdev *fbdev;
82e3b8c1 1641 struct work_struct fbdev_suspend_work;
4520f53a 1642#endif
e953fd7b
CW
1643
1644 struct drm_property *broadcast_rgb_property;
3f43c48d 1645 struct drm_property *force_audio_property;
e3689190 1646
254f965c 1647 uint32_t hw_context_size;
a33afea5 1648 struct list_head context_list;
f4c956ad 1649
3e68320e 1650 u32 fdi_rx_config;
68d18ad7 1651
842f1c8b 1652 u32 suspend_count;
f4c956ad 1653 struct i915_suspend_saved_registers regfile;
ddeea5b0 1654 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1655
53615a5e
VS
1656 struct {
1657 /*
1658 * Raw watermark latency values:
1659 * in 0.1us units for WM0,
1660 * in 0.5us units for WM1+.
1661 */
1662 /* primary */
1663 uint16_t pri_latency[5];
1664 /* sprite */
1665 uint16_t spr_latency[5];
1666 /* cursor */
1667 uint16_t cur_latency[5];
609cedef
VS
1668
1669 /* current hardware state */
820c1980 1670 struct ilk_wm_values hw;
53615a5e
VS
1671 } wm;
1672
8a187455
PZ
1673 struct i915_runtime_pm pm;
1674
13cf5504
DA
1675 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1676 u32 long_hpd_port_mask;
1677 u32 short_hpd_port_mask;
1678 struct work_struct dig_port_work;
1679
0e32b39c
DA
1680 /*
1681 * if we get a HPD irq from DP and a HPD irq from non-DP
1682 * the non-DP HPD could block the workqueue on a mode config
1683 * mutex getting, that userspace may have taken. However
1684 * userspace is waiting on the DP workqueue to run which is
1685 * blocked behind the non-DP one.
1686 */
1687 struct workqueue_struct *dp_wq;
1688
69769f9a
VS
1689 uint32_t bios_vgacntr;
1690
231f42a4
DV
1691 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1692 * here! */
1693 struct i915_dri1_state dri1;
db1b76ca
DV
1694 /* Old ums support infrastructure, same warning applies. */
1695 struct i915_ums_state ums;
bdf1e7e3 1696
a83014d3
OM
1697 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1698 struct {
1699 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1700 struct intel_engine_cs *ring,
1701 struct intel_context *ctx,
1702 struct drm_i915_gem_execbuffer2 *args,
1703 struct list_head *vmas,
1704 struct drm_i915_gem_object *batch_obj,
1705 u64 exec_start, u32 flags);
1706 int (*init_rings)(struct drm_device *dev);
1707 void (*cleanup_ring)(struct intel_engine_cs *ring);
1708 void (*stop_ring)(struct intel_engine_cs *ring);
1709 } gt;
1710
bdf1e7e3
DV
1711 /*
1712 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1713 * will be rejected. Instead look for a better place.
1714 */
77fec556 1715};
1da177e4 1716
2c1792a1
CW
1717static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1718{
1719 return dev->dev_private;
1720}
1721
b4519513
CW
1722/* Iterate over initialised rings */
1723#define for_each_ring(ring__, dev_priv__, i__) \
1724 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1725 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1726
b1d7e4b4
WF
1727enum hdmi_force_audio {
1728 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1729 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1730 HDMI_AUDIO_AUTO, /* trust EDID */
1731 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1732};
1733
190d6cd5 1734#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1735
37e680a1
CW
1736struct drm_i915_gem_object_ops {
1737 /* Interface between the GEM object and its backing storage.
1738 * get_pages() is called once prior to the use of the associated set
1739 * of pages before to binding them into the GTT, and put_pages() is
1740 * called after we no longer need them. As we expect there to be
1741 * associated cost with migrating pages between the backing storage
1742 * and making them available for the GPU (e.g. clflush), we may hold
1743 * onto the pages after they are no longer referenced by the GPU
1744 * in case they may be used again shortly (for example migrating the
1745 * pages to a different memory domain within the GTT). put_pages()
1746 * will therefore most likely be called when the object itself is
1747 * being released or under memory pressure (where we attempt to
1748 * reap pages for the shrinker).
1749 */
1750 int (*get_pages)(struct drm_i915_gem_object *);
1751 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1752 int (*dmabuf_export)(struct drm_i915_gem_object *);
1753 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1754};
1755
a071fa00
DV
1756/*
1757 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1758 * considered to be the frontbuffer for the given plane interface-vise. This
1759 * doesn't mean that the hw necessarily already scans it out, but that any
1760 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1761 *
1762 * We have one bit per pipe and per scanout plane type.
1763 */
1764#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1765#define INTEL_FRONTBUFFER_BITS \
1766 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1767#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1768 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1769#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1770 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1771#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1772 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1773#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1774 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1775#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1776 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1777
673a394b 1778struct drm_i915_gem_object {
c397b908 1779 struct drm_gem_object base;
673a394b 1780
37e680a1
CW
1781 const struct drm_i915_gem_object_ops *ops;
1782
2f633156
BW
1783 /** List of VMAs backed by this object */
1784 struct list_head vma_list;
1785
c1ad11fc
CW
1786 /** Stolen memory for this object, instead of being backed by shmem. */
1787 struct drm_mm_node *stolen;
35c20a60 1788 struct list_head global_list;
673a394b 1789
69dc4987 1790 struct list_head ring_list;
b25cb2f8
BW
1791 /** Used in execbuf to temporarily hold a ref */
1792 struct list_head obj_exec_link;
673a394b
EA
1793
1794 /**
65ce3027
CW
1795 * This is set if the object is on the active lists (has pending
1796 * rendering and so a non-zero seqno), and is not set if it i s on
1797 * inactive (ready to be unbound) list.
673a394b 1798 */
0206e353 1799 unsigned int active:1;
673a394b
EA
1800
1801 /**
1802 * This is set if the object has been written to since last bound
1803 * to the GTT
1804 */
0206e353 1805 unsigned int dirty:1;
778c3544
DV
1806
1807 /**
1808 * Fence register bits (if any) for this object. Will be set
1809 * as needed when mapped into the GTT.
1810 * Protected by dev->struct_mutex.
778c3544 1811 */
4b9de737 1812 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1813
778c3544
DV
1814 /**
1815 * Advice: are the backing pages purgeable?
1816 */
0206e353 1817 unsigned int madv:2;
778c3544 1818
778c3544
DV
1819 /**
1820 * Current tiling mode for the object.
1821 */
0206e353 1822 unsigned int tiling_mode:2;
5d82e3e6
CW
1823 /**
1824 * Whether the tiling parameters for the currently associated fence
1825 * register have changed. Note that for the purposes of tracking
1826 * tiling changes we also treat the unfenced register, the register
1827 * slot that the object occupies whilst it executes a fenced
1828 * command (such as BLT on gen2/3), as a "fence".
1829 */
1830 unsigned int fence_dirty:1;
778c3544 1831
75e9e915
DV
1832 /**
1833 * Is the object at the current location in the gtt mappable and
1834 * fenceable? Used to avoid costly recalculations.
1835 */
0206e353 1836 unsigned int map_and_fenceable:1;
75e9e915 1837
fb7d516a
DV
1838 /**
1839 * Whether the current gtt mapping needs to be mappable (and isn't just
1840 * mappable by accident). Track pin and fault separate for a more
1841 * accurate mappable working set.
1842 */
0206e353
AJ
1843 unsigned int fault_mappable:1;
1844 unsigned int pin_mappable:1;
cc98b413 1845 unsigned int pin_display:1;
fb7d516a 1846
24f3a8cf
AG
1847 /*
1848 * Is the object to be mapped as read-only to the GPU
1849 * Only honoured if hardware has relevant pte bit
1850 */
1851 unsigned long gt_ro:1;
651d794f 1852 unsigned int cache_level:3;
93dfb40c 1853
7bddb01f 1854 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1855 unsigned int has_global_gtt_mapping:1;
9da3da66 1856 unsigned int has_dma_mapping:1;
7bddb01f 1857
a071fa00
DV
1858 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1859
9da3da66 1860 struct sg_table *pages;
a5570178 1861 int pages_pin_count;
673a394b 1862
1286ff73 1863 /* prime dma-buf support */
9a70cc2a
DA
1864 void *dma_buf_vmapping;
1865 int vmapping_count;
1866
a4872ba6 1867 struct intel_engine_cs *ring;
caea7476 1868
1c293ea3 1869 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1870 uint32_t last_read_seqno;
1871 uint32_t last_write_seqno;
caea7476
CW
1872 /** Breadcrumb of last fenced GPU access to the buffer. */
1873 uint32_t last_fenced_seqno;
673a394b 1874
778c3544 1875 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1876 uint32_t stride;
673a394b 1877
80075d49
DV
1878 /** References from framebuffers, locks out tiling changes. */
1879 unsigned long framebuffer_references;
1880
280b713b 1881 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1882 unsigned long *bit_17;
280b713b 1883
79e53945 1884 /** User space pin count and filp owning the pin */
aa5f8021 1885 unsigned long user_pin_count;
79e53945 1886 struct drm_file *pin_filp;
71acb5eb
DA
1887
1888 /** for phy allocated objects */
ba8286fa 1889 struct drm_dma_handle *phys_handle;
673a394b 1890
5cc9ed4b
CW
1891 union {
1892 struct i915_gem_userptr {
1893 uintptr_t ptr;
1894 unsigned read_only :1;
1895 unsigned workers :4;
1896#define I915_GEM_USERPTR_MAX_WORKERS 15
1897
ad46cb53
CW
1898 struct i915_mm_struct *mm;
1899 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1900 struct work_struct *work;
1901 } userptr;
1902 };
1903};
62b8b215 1904#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1905
a071fa00
DV
1906void i915_gem_track_fb(struct drm_i915_gem_object *old,
1907 struct drm_i915_gem_object *new,
1908 unsigned frontbuffer_bits);
1909
673a394b
EA
1910/**
1911 * Request queue structure.
1912 *
1913 * The request queue allows us to note sequence numbers that have been emitted
1914 * and may be associated with active buffers to be retired.
1915 *
1916 * By keeping this list, we can avoid having to do questionable
1917 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1918 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1919 */
1920struct drm_i915_gem_request {
852835f3 1921 /** On Which ring this request was generated */
a4872ba6 1922 struct intel_engine_cs *ring;
852835f3 1923
673a394b
EA
1924 /** GEM sequence number associated with this request. */
1925 uint32_t seqno;
1926
7d736f4f
MK
1927 /** Position in the ringbuffer of the start of the request */
1928 u32 head;
1929
1930 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1931 u32 tail;
1932
0e50e96b 1933 /** Context related to this request */
273497e5 1934 struct intel_context *ctx;
0e50e96b 1935
7d736f4f
MK
1936 /** Batch buffer related to this request if any */
1937 struct drm_i915_gem_object *batch_obj;
1938
673a394b
EA
1939 /** Time at which this request was emitted, in jiffies. */
1940 unsigned long emitted_jiffies;
1941
b962442e 1942 /** global list entry for this request */
673a394b 1943 struct list_head list;
b962442e 1944
f787a5f5 1945 struct drm_i915_file_private *file_priv;
b962442e
EA
1946 /** file_priv list entry for this request */
1947 struct list_head client_list;
673a394b
EA
1948};
1949
1950struct drm_i915_file_private {
b29c19b6 1951 struct drm_i915_private *dev_priv;
ab0e7ff9 1952 struct drm_file *file;
b29c19b6 1953
673a394b 1954 struct {
99057c81 1955 spinlock_t lock;
b962442e 1956 struct list_head request_list;
b29c19b6 1957 struct delayed_work idle_work;
673a394b 1958 } mm;
40521054 1959 struct idr context_idr;
e59ec13d 1960
b29c19b6 1961 atomic_t rps_wait_boost;
a4872ba6 1962 struct intel_engine_cs *bsd_ring;
673a394b
EA
1963};
1964
351e3db2
BV
1965/*
1966 * A command that requires special handling by the command parser.
1967 */
1968struct drm_i915_cmd_descriptor {
1969 /*
1970 * Flags describing how the command parser processes the command.
1971 *
1972 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1973 * a length mask if not set
1974 * CMD_DESC_SKIP: The command is allowed but does not follow the
1975 * standard length encoding for the opcode range in
1976 * which it falls
1977 * CMD_DESC_REJECT: The command is never allowed
1978 * CMD_DESC_REGISTER: The command should be checked against the
1979 * register whitelist for the appropriate ring
1980 * CMD_DESC_MASTER: The command is allowed if the submitting process
1981 * is the DRM master
1982 */
1983 u32 flags;
1984#define CMD_DESC_FIXED (1<<0)
1985#define CMD_DESC_SKIP (1<<1)
1986#define CMD_DESC_REJECT (1<<2)
1987#define CMD_DESC_REGISTER (1<<3)
1988#define CMD_DESC_BITMASK (1<<4)
1989#define CMD_DESC_MASTER (1<<5)
1990
1991 /*
1992 * The command's unique identification bits and the bitmask to get them.
1993 * This isn't strictly the opcode field as defined in the spec and may
1994 * also include type, subtype, and/or subop fields.
1995 */
1996 struct {
1997 u32 value;
1998 u32 mask;
1999 } cmd;
2000
2001 /*
2002 * The command's length. The command is either fixed length (i.e. does
2003 * not include a length field) or has a length field mask. The flag
2004 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2005 * a length mask. All command entries in a command table must include
2006 * length information.
2007 */
2008 union {
2009 u32 fixed;
2010 u32 mask;
2011 } length;
2012
2013 /*
2014 * Describes where to find a register address in the command to check
2015 * against the ring's register whitelist. Only valid if flags has the
2016 * CMD_DESC_REGISTER bit set.
2017 */
2018 struct {
2019 u32 offset;
2020 u32 mask;
2021 } reg;
2022
2023#define MAX_CMD_DESC_BITMASKS 3
2024 /*
2025 * Describes command checks where a particular dword is masked and
2026 * compared against an expected value. If the command does not match
2027 * the expected value, the parser rejects it. Only valid if flags has
2028 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2029 * are valid.
d4d48035
BV
2030 *
2031 * If the check specifies a non-zero condition_mask then the parser
2032 * only performs the check when the bits specified by condition_mask
2033 * are non-zero.
351e3db2
BV
2034 */
2035 struct {
2036 u32 offset;
2037 u32 mask;
2038 u32 expected;
d4d48035
BV
2039 u32 condition_offset;
2040 u32 condition_mask;
351e3db2
BV
2041 } bits[MAX_CMD_DESC_BITMASKS];
2042};
2043
2044/*
2045 * A table of commands requiring special handling by the command parser.
2046 *
2047 * Each ring has an array of tables. Each table consists of an array of command
2048 * descriptors, which must be sorted with command opcodes in ascending order.
2049 */
2050struct drm_i915_cmd_table {
2051 const struct drm_i915_cmd_descriptor *table;
2052 int count;
2053};
2054
dbbe9127 2055/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2056#define __I915__(p) ({ \
2057 struct drm_i915_private *__p; \
2058 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2059 __p = (struct drm_i915_private *)p; \
2060 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2061 __p = to_i915((struct drm_device *)p); \
2062 else \
2063 BUILD_BUG(); \
2064 __p; \
2065})
dbbe9127 2066#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2067#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2068
87f1f465
CW
2069#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2070#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2071#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2072#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2073#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2074#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2075#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2076#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2077#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2078#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2079#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2080#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2081#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2082#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2083#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2084#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2085#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2086#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2087#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2088 INTEL_DEVID(dev) == 0x0152 || \
2089 INTEL_DEVID(dev) == 0x015a)
2090#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2091 INTEL_DEVID(dev) == 0x0106 || \
2092 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2093#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2094#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2095#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2096#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2097#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2098#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2099#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2100 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2101#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2102 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2103 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2104 (INTEL_DEVID(dev) & 0xf) == 0xe))
5dd8c4c3 2105#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2106 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
5dd8c4c3 2107#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2108#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2109 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2110/* ULX machines are also considered ULT. */
87f1f465
CW
2111#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2112 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2113#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2114
85436696
JB
2115/*
2116 * The genX designation typically refers to the render engine, so render
2117 * capability related checks should use IS_GEN, while display and other checks
2118 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2119 * chips, etc.).
2120 */
cae5852d
ZN
2121#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2122#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2123#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2124#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2125#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2126#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2127#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2128#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2129
73ae478c
BW
2130#define RENDER_RING (1<<RCS)
2131#define BSD_RING (1<<VCS)
2132#define BLT_RING (1<<BCS)
2133#define VEBOX_RING (1<<VECS)
845f74a7 2134#define BSD2_RING (1<<VCS2)
63c42e56 2135#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2136#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2137#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2138#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2139#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2140#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2141 to_i915(dev)->ellc_size)
cae5852d
ZN
2142#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2143
254f965c 2144#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2145#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
7365fb78
JB
2146#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2147#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
692ef70c
JB
2148#define USES_PPGTT(dev) (i915.enable_ppgtt)
2149#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2150
05394f39 2151#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2152#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2153
b45305fc
DV
2154/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2155#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2156/*
2157 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2158 * even when in MSI mode. This results in spurious interrupt warnings if the
2159 * legacy irq no. is shared with another device. The kernel then disables that
2160 * interrupt source and so prevents the other device from working properly.
2161 */
2162#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2163#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2164
cae5852d
ZN
2165/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2166 * rows, which changed the alignment requirements and fence programming.
2167 */
2168#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2169 IS_I915GM(dev)))
2170#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2171#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2172#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2173#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2174#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2175
2176#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2177#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2178#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2179
2a114cc1 2180#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2181
dd93be58 2182#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2183#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2184#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2185#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2186 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2187
17a303ec
PZ
2188#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2189#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2190#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2191#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2192#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2193#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2194
2c1792a1 2195#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2196#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2197#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2198#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2199#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2200#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2201
5fafe292
SJ
2202#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2203
040d2baa
BW
2204/* DPF == dynamic parity feature */
2205#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2206#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2207
c8735b0c
BW
2208#define GT_FREQUENCY_MULTIPLIER 50
2209
05394f39
CW
2210#include "i915_trace.h"
2211
baa70943 2212extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2213extern int i915_max_ioctl;
2214
6a9ee8af
DA
2215extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2216extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2217extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2218extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2219
d330a953
JN
2220/* i915_params.c */
2221struct i915_params {
2222 int modeset;
2223 int panel_ignore_lid;
2224 unsigned int powersave;
2225 int semaphores;
2226 unsigned int lvds_downclock;
2227 int lvds_channel_mode;
2228 int panel_use_ssc;
2229 int vbt_sdvo_panel_type;
2230 int enable_rc6;
2231 int enable_fbc;
d330a953 2232 int enable_ppgtt;
127f1003 2233 int enable_execlists;
d330a953
JN
2234 int enable_psr;
2235 unsigned int preliminary_hw_support;
2236 int disable_power_well;
2237 int enable_ips;
e5aa6541 2238 int invert_brightness;
351e3db2 2239 int enable_cmd_parser;
e5aa6541
DL
2240 /* leave bools at the end to not create holes */
2241 bool enable_hangcheck;
2242 bool fastboot;
d330a953
JN
2243 bool prefault_disable;
2244 bool reset;
a0bae57f 2245 bool disable_display;
7a10dfa6 2246 bool disable_vtd_wa;
84c33a64 2247 int use_mmio_flip;
5978118c 2248 bool mmio_debug;
d330a953
JN
2249};
2250extern struct i915_params i915 __read_mostly;
2251
1da177e4 2252 /* i915_dma.c */
d05c617e 2253void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2254extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2255extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2256extern int i915_driver_unload(struct drm_device *);
2885f6ac 2257extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2258extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2259extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2260 struct drm_file *file);
673a394b 2261extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2262 struct drm_file *file);
84b1fd10 2263extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2264#ifdef CONFIG_COMPAT
0d6aa60b
DA
2265extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2266 unsigned long arg);
c43b5634 2267#endif
673a394b 2268extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2269 struct drm_clip_rect *box,
2270 int DR1, int DR4);
8e96d9c4 2271extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2272extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2273extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2274extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2275extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2276extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2277int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2278void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2279
1da177e4 2280/* i915_irq.c */
10cd45b6 2281void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2282__printf(3, 4)
2283void i915_handle_error(struct drm_device *dev, bool wedged,
2284 const char *fmt, ...);
1da177e4 2285
76c3552f
D
2286void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2287 int new_delay);
f71d4af4 2288extern void intel_irq_init(struct drm_device *dev);
20afbda2 2289extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2290
2291extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2292extern void intel_uncore_early_sanitize(struct drm_device *dev,
2293 bool restore_forcewake);
907b28c5 2294extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2295extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2296extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2297extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2298
7c463586 2299void
50227e1c 2300i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2301 u32 status_mask);
7c463586
KP
2302
2303void
50227e1c 2304i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2305 u32 status_mask);
7c463586 2306
f8b79e58
ID
2307void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2308void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2309
673a394b
EA
2310/* i915_gem.c */
2311int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2312 struct drm_file *file_priv);
2313int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2314 struct drm_file *file_priv);
2315int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file_priv);
2317int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
2319int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
de151cf6
JB
2321int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
673a394b
EA
2323int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2326 struct drm_file *file_priv);
ba8b7ccb
OM
2327void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2328 struct intel_engine_cs *ring);
2329void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2330 struct drm_file *file,
2331 struct intel_engine_cs *ring,
2332 struct drm_i915_gem_object *obj);
a83014d3
OM
2333int i915_gem_ringbuffer_submission(struct drm_device *dev,
2334 struct drm_file *file,
2335 struct intel_engine_cs *ring,
2336 struct intel_context *ctx,
2337 struct drm_i915_gem_execbuffer2 *args,
2338 struct list_head *vmas,
2339 struct drm_i915_gem_object *batch_obj,
2340 u64 exec_start, u32 flags);
673a394b
EA
2341int i915_gem_execbuffer(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
76446cac
JB
2343int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
673a394b
EA
2345int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
2349int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file_priv);
199adf40
BW
2351int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
2353int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file);
673a394b
EA
2355int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
3ef94daa
CW
2357int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
673a394b
EA
2359int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file_priv);
2361int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
2363int i915_gem_set_tiling(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
2365int i915_gem_get_tiling(struct drm_device *dev, void *data,
2366 struct drm_file *file_priv);
5cc9ed4b
CW
2367int i915_gem_init_userptr(struct drm_device *dev);
2368int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2369 struct drm_file *file);
5a125c3c
EA
2370int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
23ba4fd0
BW
2372int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2373 struct drm_file *file_priv);
673a394b 2374void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2375void *i915_gem_object_alloc(struct drm_device *dev);
2376void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2377void i915_gem_object_init(struct drm_i915_gem_object *obj,
2378 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2379struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2380 size_t size);
7e0d96bc
BW
2381void i915_init_vm(struct drm_i915_private *dev_priv,
2382 struct i915_address_space *vm);
673a394b 2383void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2384void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2385
1ec9e26d
DV
2386#define PIN_MAPPABLE 0x1
2387#define PIN_NONBLOCK 0x2
bf3d149b 2388#define PIN_GLOBAL 0x4
d23db88c
CW
2389#define PIN_OFFSET_BIAS 0x8
2390#define PIN_OFFSET_MASK (~4095)
2021746e 2391int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2392 struct i915_address_space *vm,
2021746e 2393 uint32_t alignment,
d23db88c 2394 uint64_t flags);
07fe0b12 2395int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2396int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2397void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2398void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2399void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2400
4c914c0c
BV
2401int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2402 int *needs_clflush);
2403
37e680a1 2404int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2405static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2406{
67d5a50c
ID
2407 struct sg_page_iter sg_iter;
2408
2409 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2410 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2411
2412 return NULL;
9da3da66 2413}
a5570178
CW
2414static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2415{
2416 BUG_ON(obj->pages == NULL);
2417 obj->pages_pin_count++;
2418}
2419static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2420{
2421 BUG_ON(obj->pages_pin_count == 0);
2422 obj->pages_pin_count--;
2423}
2424
54cf91dc 2425int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2426int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2427 struct intel_engine_cs *to);
e2d05a8b 2428void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2429 struct intel_engine_cs *ring);
ff72145b
DA
2430int i915_gem_dumb_create(struct drm_file *file_priv,
2431 struct drm_device *dev,
2432 struct drm_mode_create_dumb *args);
2433int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2434 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2435/**
2436 * Returns true if seq1 is later than seq2.
2437 */
2438static inline bool
2439i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2440{
2441 return (int32_t)(seq1 - seq2) >= 0;
2442}
2443
fca26bb4
MK
2444int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2445int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2446int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2447int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2448
d8ffa60b
DV
2449bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2450void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2451
8d9fc7fd 2452struct drm_i915_gem_request *
a4872ba6 2453i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2454
b29c19b6 2455bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2456void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2457int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2458 bool interruptible);
84c33a64
SG
2459int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2460
1f83fee0
DV
2461static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2462{
2463 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2464 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2465}
2466
2467static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2468{
2ac0f450
MK
2469 return atomic_read(&error->reset_counter) & I915_WEDGED;
2470}
2471
2472static inline u32 i915_reset_count(struct i915_gpu_error *error)
2473{
2474 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2475}
a71d8d94 2476
88b4aa87
MK
2477static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2478{
2479 return dev_priv->gpu_error.stop_rings == 0 ||
2480 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2481}
2482
2483static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2484{
2485 return dev_priv->gpu_error.stop_rings == 0 ||
2486 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2487}
2488
069efc1d 2489void i915_gem_reset(struct drm_device *dev);
000433b6 2490bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2491int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2492int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2493int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2494int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2495int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2496void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2497void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2498int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2499int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2500int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2501 struct drm_file *file,
7d736f4f 2502 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2503 u32 *seqno);
2504#define i915_add_request(ring, seqno) \
854c94a7 2505 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2506int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2507 uint32_t seqno);
de151cf6 2508int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2509int __must_check
2510i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2511 bool write);
2512int __must_check
dabdfe02
CW
2513i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2514int __must_check
2da3b9b9
CW
2515i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2516 u32 alignment,
a4872ba6 2517 struct intel_engine_cs *pipelined);
cc98b413 2518void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2519int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2520 int align);
b29c19b6 2521int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2522void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2523
0fa87796
ID
2524uint32_t
2525i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2526uint32_t
d865110c
ID
2527i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2528 int tiling_mode, bool fenced);
467cffba 2529
e4ffd173
CW
2530int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2531 enum i915_cache_level cache_level);
2532
1286ff73
DV
2533struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2534 struct dma_buf *dma_buf);
2535
2536struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2537 struct drm_gem_object *gem_obj, int flags);
2538
19b2dbde
CW
2539void i915_gem_restore_fences(struct drm_device *dev);
2540
a70a3148
BW
2541unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2542 struct i915_address_space *vm);
2543bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2544bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2545 struct i915_address_space *vm);
2546unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2547 struct i915_address_space *vm);
2548struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2549 struct i915_address_space *vm);
accfef2e
BW
2550struct i915_vma *
2551i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2552 struct i915_address_space *vm);
5c2abbea
BW
2553
2554struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2555static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2556 struct i915_vma *vma;
2557 list_for_each_entry(vma, &obj->vma_list, vma_link)
2558 if (vma->pin_count > 0)
2559 return true;
2560 return false;
2561}
5c2abbea 2562
a70a3148 2563/* Some GGTT VM helpers */
5dc383b0 2564#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2565 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2566static inline bool i915_is_ggtt(struct i915_address_space *vm)
2567{
2568 struct i915_address_space *ggtt =
2569 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2570 return vm == ggtt;
2571}
2572
841cd773
DV
2573static inline struct i915_hw_ppgtt *
2574i915_vm_to_ppgtt(struct i915_address_space *vm)
2575{
2576 WARN_ON(i915_is_ggtt(vm));
2577
2578 return container_of(vm, struct i915_hw_ppgtt, base);
2579}
2580
2581
a70a3148
BW
2582static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2583{
5dc383b0 2584 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2585}
2586
2587static inline unsigned long
2588i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2589{
5dc383b0 2590 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2591}
2592
2593static inline unsigned long
2594i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2595{
5dc383b0 2596 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2597}
c37e2204
BW
2598
2599static inline int __must_check
2600i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2601 uint32_t alignment,
1ec9e26d 2602 unsigned flags)
c37e2204 2603{
5dc383b0
DV
2604 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2605 alignment, flags | PIN_GLOBAL);
c37e2204 2606}
a70a3148 2607
b287110e
DV
2608static inline int
2609i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2610{
2611 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2612}
2613
2614void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2615
254f965c 2616/* i915_gem_context.c */
8245be31 2617int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2618void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2619void i915_gem_context_reset(struct drm_device *dev);
e422b888 2620int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2621int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2622void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2623int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2624 struct intel_context *to);
2625struct intel_context *
41bde553 2626i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2627void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2628struct drm_i915_gem_object *
2629i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2630static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2631{
691e6415 2632 kref_get(&ctx->ref);
dce3271b
MK
2633}
2634
273497e5 2635static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2636{
691e6415 2637 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2638}
2639
273497e5 2640static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2641{
821d66dd 2642 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2643}
2644
84624813
BW
2645int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file);
2647int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2648 struct drm_file *file);
1286ff73 2649
679845ed
BW
2650/* i915_gem_evict.c */
2651int __must_check i915_gem_evict_something(struct drm_device *dev,
2652 struct i915_address_space *vm,
2653 int min_size,
2654 unsigned alignment,
2655 unsigned cache_level,
d23db88c
CW
2656 unsigned long start,
2657 unsigned long end,
1ec9e26d 2658 unsigned flags);
679845ed
BW
2659int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2660int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2661
0260c420 2662/* belongs in i915_gem_gtt.h */
d09105c6 2663static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2664{
2665 if (INTEL_INFO(dev)->gen < 6)
2666 intel_gtt_chipset_flush();
2667}
246cbfb5 2668
9797fbfb
CW
2669/* i915_gem_stolen.c */
2670int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2671int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2672void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2673void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2674struct drm_i915_gem_object *
2675i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2676struct drm_i915_gem_object *
2677i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2678 u32 stolen_offset,
2679 u32 gtt_offset,
2680 u32 size);
9797fbfb 2681
673a394b 2682/* i915_gem_tiling.c */
2c1792a1 2683static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2684{
50227e1c 2685 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2686
2687 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2688 obj->tiling_mode != I915_TILING_NONE;
2689}
2690
673a394b 2691void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2692void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2693void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2694
2695/* i915_gem_debug.c */
23bc5982
CW
2696#if WATCH_LISTS
2697int i915_verify_lists(struct drm_device *dev);
673a394b 2698#else
23bc5982 2699#define i915_verify_lists(dev) 0
673a394b 2700#endif
1da177e4 2701
2017263e 2702/* i915_debugfs.c */
27c202ad
BG
2703int i915_debugfs_init(struct drm_minor *minor);
2704void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2705#ifdef CONFIG_DEBUG_FS
07144428
DL
2706void intel_display_crc_init(struct drm_device *dev);
2707#else
f8c168fa 2708static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2709#endif
84734a04
MK
2710
2711/* i915_gpu_error.c */
edc3d884
MK
2712__printf(2, 3)
2713void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2714int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2715 const struct i915_error_state_file_priv *error);
4dc955f7 2716int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2717 struct drm_i915_private *i915,
4dc955f7
MK
2718 size_t count, loff_t pos);
2719static inline void i915_error_state_buf_release(
2720 struct drm_i915_error_state_buf *eb)
2721{
2722 kfree(eb->buf);
2723}
58174462
MK
2724void i915_capture_error_state(struct drm_device *dev, bool wedge,
2725 const char *error_msg);
84734a04
MK
2726void i915_error_state_get(struct drm_device *dev,
2727 struct i915_error_state_file_priv *error_priv);
2728void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2729void i915_destroy_error_state(struct drm_device *dev);
2730
2731void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2732const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2733
351e3db2 2734/* i915_cmd_parser.c */
d728c8ef 2735int i915_cmd_parser_get_version(void);
a4872ba6
OM
2736int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2737void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2738bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2739int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2740 struct drm_i915_gem_object *batch_obj,
2741 u32 batch_start_offset,
2742 bool is_master);
2743
317c35d1
JB
2744/* i915_suspend.c */
2745extern int i915_save_state(struct drm_device *dev);
2746extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2747
d8157a36
DV
2748/* i915_ums.c */
2749void i915_save_display_reg(struct drm_device *dev);
2750void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2751
0136db58
BW
2752/* i915_sysfs.c */
2753void i915_setup_sysfs(struct drm_device *dev_priv);
2754void i915_teardown_sysfs(struct drm_device *dev_priv);
2755
f899fc64
CW
2756/* intel_i2c.c */
2757extern int intel_setup_gmbus(struct drm_device *dev);
2758extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2759static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2760{
2ed06c93 2761 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2762}
2763
2764extern struct i2c_adapter *intel_gmbus_get_adapter(
2765 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2766extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2767extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2768static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2769{
2770 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2771}
f899fc64
CW
2772extern void intel_i2c_reset(struct drm_device *dev);
2773
3b617967 2774/* intel_opregion.c */
9c4b0a68 2775struct intel_encoder;
44834a67 2776#ifdef CONFIG_ACPI
27d50c82 2777extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2778extern void intel_opregion_init(struct drm_device *dev);
2779extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2780extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2781extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2782 bool enable);
ecbc5cf3
JN
2783extern int intel_opregion_notify_adapter(struct drm_device *dev,
2784 pci_power_t state);
65e082c9 2785#else
27d50c82 2786static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2787static inline void intel_opregion_init(struct drm_device *dev) { return; }
2788static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2789static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2790static inline int
2791intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2792{
2793 return 0;
2794}
ecbc5cf3
JN
2795static inline int
2796intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2797{
2798 return 0;
2799}
65e082c9 2800#endif
8ee1c3db 2801
723bfd70
JB
2802/* intel_acpi.c */
2803#ifdef CONFIG_ACPI
2804extern void intel_register_dsm_handler(void);
2805extern void intel_unregister_dsm_handler(void);
2806#else
2807static inline void intel_register_dsm_handler(void) { return; }
2808static inline void intel_unregister_dsm_handler(void) { return; }
2809#endif /* CONFIG_ACPI */
2810
79e53945 2811/* modesetting */
f817586c 2812extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2813extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2814extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2815extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2816extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2817extern void intel_connector_unregister(struct intel_connector *);
28d52043 2818extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2819extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2820 bool force_restore);
44cec740 2821extern void i915_redisable_vga(struct drm_device *dev);
04098753 2822extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2823extern bool intel_fbc_enabled(struct drm_device *dev);
c5ad011d 2824extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2825extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2826extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2827extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2828extern void gen6_set_rps(struct drm_device *dev, u8 val);
c76bb61a
DS
2829extern void bdw_software_turbo(struct drm_device *dev);
2830extern void gen8_flip_interrupt(struct drm_device *dev);
0a073b84 2831extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2832extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2833 bool enable);
0206e353
AJ
2834extern void intel_detect_pch(struct drm_device *dev);
2835extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2836extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2837
2911a35b 2838extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2839int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
b6359918
MK
2841int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file);
575155a9 2843
84c33a64
SG
2844void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2845
6ef3d427
CW
2846/* overlay */
2847extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2848extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2849 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2850
2851extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2852extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2853 struct drm_device *dev,
2854 struct intel_display_error_state *error);
6ef3d427 2855
b7287d80
BW
2856/* On SNB platform, before reading ring registers forcewake bit
2857 * must be set to prevent GT core from power down and stale values being
2858 * returned.
2859 */
c8d9a590
D
2860void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2861void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2862void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2863
42c0526c
BW
2864int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2865int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2866
2867/* intel_sideband.c */
64936258
JN
2868u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2869void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2870u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2871u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2872void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2873u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2874void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2875u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2876void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2877u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2878void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2879u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2880void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2881u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2882void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2883u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2884 enum intel_sbi_destination destination);
2885void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2886 enum intel_sbi_destination destination);
e9fe51c6
SK
2887u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2888void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2889
2ec3815f
VS
2890int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2891int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2892
c8d9a590
D
2893#define FORCEWAKE_RENDER (1 << 0)
2894#define FORCEWAKE_MEDIA (1 << 1)
2895#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2896
2897
0b274481
BW
2898#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2899#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2900
2901#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2902#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2903#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2904#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2905
2906#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2907#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2908#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2909#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2910
698b3135
CW
2911/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2912 * will be implemented using 2 32-bit writes in an arbitrary order with
2913 * an arbitrary delay between them. This can cause the hardware to
2914 * act upon the intermediate value, possibly leading to corruption and
2915 * machine death. You have been warned.
2916 */
0b274481
BW
2917#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2918#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2919
50877445
CW
2920#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2921 u32 upper = I915_READ(upper_reg); \
2922 u32 lower = I915_READ(lower_reg); \
2923 u32 tmp = I915_READ(upper_reg); \
2924 if (upper != tmp) { \
2925 upper = tmp; \
2926 lower = I915_READ(lower_reg); \
2927 WARN_ON(I915_READ(upper_reg) != upper); \
2928 } \
2929 (u64)upper << 32 | lower; })
2930
cae5852d
ZN
2931#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2932#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2933
55bc60db
VS
2934/* "Broadcast RGB" property */
2935#define INTEL_BROADCAST_RGB_AUTO 0
2936#define INTEL_BROADCAST_RGB_FULL 1
2937#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2938
766aa1c4
VS
2939static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2940{
92e23b99 2941 if (IS_VALLEYVIEW(dev))
766aa1c4 2942 return VLV_VGACNTRL;
92e23b99
SJ
2943 else if (INTEL_INFO(dev)->gen >= 5)
2944 return CPU_VGACNTRL;
766aa1c4
VS
2945 else
2946 return VGACNTRL;
2947}
2948
2bb4629a
VS
2949static inline void __user *to_user_ptr(u64 address)
2950{
2951 return (void __user *)(uintptr_t)address;
2952}
2953
df97729f
ID
2954static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2955{
2956 unsigned long j = msecs_to_jiffies(m);
2957
2958 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2959}
2960
2961static inline unsigned long
2962timespec_to_jiffies_timeout(const struct timespec *value)
2963{
2964 unsigned long j = timespec_to_jiffies(value);
2965
2966 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2967}
2968
dce56b3c
PZ
2969/*
2970 * If you need to wait X milliseconds between events A and B, but event B
2971 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2972 * when event A happened, then just before event B you call this function and
2973 * pass the timestamp as the first argument, and X as the second argument.
2974 */
2975static inline void
2976wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2977{
ec5e0cfb 2978 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2979
2980 /*
2981 * Don't re-read the value of "jiffies" every time since it may change
2982 * behind our back and break the math.
2983 */
2984 tmp_jiffies = jiffies;
2985 target_jiffies = timestamp_jiffies +
2986 msecs_to_jiffies_timeout(to_wait_ms);
2987
2988 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2989 remaining_jiffies = target_jiffies - tmp_jiffies;
2990 while (remaining_jiffies)
2991 remaining_jiffies =
2992 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2993 }
2994}
2995
1da177e4 2996#endif