]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: don't call Haswell PCH code when we can't or don't need
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
6c2b7c12
DV
82#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
ee7b9f93
JB
86struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
6441ab5f
PZ
96struct intel_ddi_plls {
97 int spll_refcount;
98 int wrpll1_refcount;
99 int wrpll2_refcount;
100};
101
1da177e4
LT
102/* Interface history:
103 *
104 * 1.1: Original.
0d6aa60b
DA
105 * 1.2: Add Power Management
106 * 1.3: Add vblank support
de227f5f 107 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 108 * 1.5: Add vblank pipe configuration
2228ed67
MD
109 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
110 * - Support vertical blank on secondary display pipe
1da177e4
LT
111 */
112#define DRIVER_MAJOR 1
2228ed67 113#define DRIVER_MINOR 6
1da177e4
LT
114#define DRIVER_PATCHLEVEL 0
115
673a394b 116#define WATCH_COHERENCY 0
23bc5982 117#define WATCH_LISTS 0
42d6ab48 118#define WATCH_GTT 0
673a394b 119
71acb5eb
DA
120#define I915_GEM_PHYS_CURSOR_0 1
121#define I915_GEM_PHYS_CURSOR_1 2
122#define I915_GEM_PHYS_OVERLAY_REGS 3
123#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
124
125struct drm_i915_gem_phys_object {
126 int id;
127 struct page **page_list;
128 drm_dma_handle_t *handle;
05394f39 129 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
130};
131
0a3e67a4
JB
132struct opregion_header;
133struct opregion_acpi;
134struct opregion_swsci;
135struct opregion_asle;
8d715f00 136struct drm_i915_private;
0a3e67a4 137
8ee1c3db 138struct intel_opregion {
5bc4418b
BW
139 struct opregion_header __iomem *header;
140 struct opregion_acpi __iomem *acpi;
141 struct opregion_swsci __iomem *swsci;
142 struct opregion_asle __iomem *asle;
143 void __iomem *vbt;
01fe9dbd 144 u32 __iomem *lid_state;
8ee1c3db 145};
44834a67 146#define OPREGION_SIZE (8*1024)
8ee1c3db 147
6ef3d427
CW
148struct intel_overlay;
149struct intel_overlay_error_state;
150
7c1c2871
DA
151struct drm_i915_master_private {
152 drm_local_map_t *sarea;
153 struct _drm_i915_sarea *sarea_priv;
154};
de151cf6 155#define I915_FENCE_REG_NONE -1
4b9de737
DV
156#define I915_MAX_NUM_FENCES 16
157/* 16 fences + sign bit for FENCE_REG_NONE */
158#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
159
160struct drm_i915_fence_reg {
007cc8ac 161 struct list_head lru_list;
caea7476 162 struct drm_i915_gem_object *obj;
1690e1eb 163 int pin_count;
de151cf6 164};
7c1c2871 165
9b9d172d 166struct sdvo_device_mapping {
e957d772 167 u8 initialized;
9b9d172d 168 u8 dvo_port;
169 u8 slave_addr;
170 u8 dvo_wiring;
e957d772 171 u8 i2c_pin;
b1083333 172 u8 ddc_pin;
9b9d172d 173};
174
c4a1d9e4
CW
175struct intel_display_error_state;
176
63eeaf38 177struct drm_i915_error_state {
742cbee8 178 struct kref ref;
63eeaf38
JB
179 u32 eir;
180 u32 pgtbl_er;
be998e2e 181 u32 ier;
b9a3906b 182 u32 ccid;
9574b3fe 183 bool waiting[I915_NUM_RINGS];
9db4a9c7 184 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
185 u32 tail[I915_NUM_RINGS];
186 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
187 u32 ipeir[I915_NUM_RINGS];
188 u32 ipehr[I915_NUM_RINGS];
189 u32 instdone[I915_NUM_RINGS];
190 u32 acthd[I915_NUM_RINGS];
7e3b8737 191 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 192 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
193 /* our own tracking of ring head and tail */
194 u32 cpu_ring_head[I915_NUM_RINGS];
195 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 196 u32 error; /* gen6+ */
71e172e8 197 u32 err_int; /* gen7 */
c1cd90ed
DV
198 u32 instpm[I915_NUM_RINGS];
199 u32 instps[I915_NUM_RINGS];
050ee91f 200 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 201 u32 seqno[I915_NUM_RINGS];
9df30794 202 u64 bbaddr;
33f3f518
DV
203 u32 fault_reg[I915_NUM_RINGS];
204 u32 done_reg;
c1cd90ed 205 u32 faddr[I915_NUM_RINGS];
4b9de737 206 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 207 struct timeval time;
52d39a21
CW
208 struct drm_i915_error_ring {
209 struct drm_i915_error_object {
210 int page_count;
211 u32 gtt_offset;
212 u32 *pages[0];
213 } *ringbuffer, *batchbuffer;
214 struct drm_i915_error_request {
215 long jiffies;
216 u32 seqno;
ee4f42b1 217 u32 tail;
52d39a21
CW
218 } *requests;
219 int num_requests;
220 } ring[I915_NUM_RINGS];
9df30794 221 struct drm_i915_error_buffer {
a779e5ab 222 u32 size;
9df30794 223 u32 name;
0201f1ec 224 u32 rseqno, wseqno;
9df30794
CW
225 u32 gtt_offset;
226 u32 read_domains;
227 u32 write_domain;
4b9de737 228 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
229 s32 pinned:2;
230 u32 tiling:2;
231 u32 dirty:1;
232 u32 purgeable:1;
5d1333fc 233 s32 ring:4;
93dfb40c 234 u32 cache_level:2;
c724e8a9
CW
235 } *active_bo, *pinned_bo;
236 u32 active_bo_count, pinned_bo_count;
6ef3d427 237 struct intel_overlay_error_state *overlay;
c4a1d9e4 238 struct intel_display_error_state *display;
63eeaf38
JB
239};
240
e70236a8 241struct drm_i915_display_funcs {
ee5382ae 242 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
243 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
244 void (*disable_fbc)(struct drm_device *dev);
245 int (*get_display_clock_speed)(struct drm_device *dev);
246 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 247 void (*update_wm)(struct drm_device *dev);
b840d907
JB
248 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
249 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
250 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
251 struct drm_display_mode *mode);
f564048e
EA
252 int (*crtc_mode_set)(struct drm_crtc *crtc,
253 struct drm_display_mode *mode,
254 struct drm_display_mode *adjusted_mode,
255 int x, int y,
256 struct drm_framebuffer *old_fb);
76e5a89c
DV
257 void (*crtc_enable)(struct drm_crtc *crtc);
258 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 259 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
260 void (*write_eld)(struct drm_connector *connector,
261 struct drm_crtc *crtc);
674cf967 262 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 263 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 264 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
265 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
266 struct drm_framebuffer *fb,
267 struct drm_i915_gem_object *obj);
17638cd6
JB
268 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
269 int x, int y);
e70236a8
JB
270 /* clock updates for mode set */
271 /* cursor updates */
272 /* render clock increase/decrease */
273 /* display clock increase/decrease */
274 /* pll clock increase/decrease */
e70236a8
JB
275};
276
990bbdad
CW
277struct drm_i915_gt_funcs {
278 void (*force_wake_get)(struct drm_i915_private *dev_priv);
279 void (*force_wake_put)(struct drm_i915_private *dev_priv);
280};
281
c96ea64e
DV
282#define DEV_INFO_FLAGS \
283 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
284 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
285 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
286 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
287 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
288 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
289 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
290 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
291 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
292 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
296 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
297 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
298 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
299 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
300 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
301 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
302 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
303 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
304 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_llc)
307
cfdf1fa2 308struct intel_device_info {
c96c3a8c 309 u8 gen;
0206e353
AJ
310 u8 is_mobile:1;
311 u8 is_i85x:1;
312 u8 is_i915g:1;
313 u8 is_i945gm:1;
314 u8 is_g33:1;
315 u8 need_gfx_hws:1;
316 u8 is_g4x:1;
317 u8 is_pineview:1;
318 u8 is_broadwater:1;
319 u8 is_crestline:1;
320 u8 is_ivybridge:1;
70a3eb7a 321 u8 is_valleyview:1;
b7884eb4 322 u8 has_force_wake:1;
4cae9ae0 323 u8 is_haswell:1;
0206e353
AJ
324 u8 has_fbc:1;
325 u8 has_pipe_cxsr:1;
326 u8 has_hotplug:1;
327 u8 cursor_needs_physical:1;
328 u8 has_overlay:1;
329 u8 overlay_needs_physical:1;
330 u8 supports_tv:1;
331 u8 has_bsd_ring:1;
332 u8 has_blt_ring:1;
3d29b842 333 u8 has_llc:1;
cfdf1fa2
KH
334};
335
1d2a314c
DV
336#define I915_PPGTT_PD_ENTRIES 512
337#define I915_PPGTT_PT_ENTRIES 1024
338struct i915_hw_ppgtt {
339 unsigned num_pd_entries;
340 struct page **pt_pages;
341 uint32_t pd_offset;
342 dma_addr_t *pt_dma_addr;
343 dma_addr_t scratch_page_dma_addr;
344};
345
40521054
BW
346
347/* This must match up with the value previously used for execbuf2.rsvd1. */
348#define DEFAULT_CONTEXT_ID 0
349struct i915_hw_context {
350 int id;
e0556841 351 bool is_initialized;
40521054
BW
352 struct drm_i915_file_private *file_priv;
353 struct intel_ring_buffer *ring;
354 struct drm_i915_gem_object *obj;
355};
356
b5e50c3f 357enum no_fbc_reason {
bed4a673 358 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
359 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
360 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
361 FBC_MODE_TOO_LARGE, /* mode too large for compression */
362 FBC_BAD_PLANE, /* fbc not supported on plane */
363 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 364 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 365 FBC_MODULE_PARAM,
b5e50c3f
JB
366};
367
3bad0781 368enum intel_pch {
f0350830 369 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
370 PCH_IBX, /* Ibexpeak PCH */
371 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 372 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
373};
374
b690e96c 375#define QUIRK_PIPEA_FORCE (1<<0)
435793df 376#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 377#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 378
8be48d92 379struct intel_fbdev;
1630fe75 380struct intel_fbc_work;
38651674 381
c2b9152f
DV
382struct intel_gmbus {
383 struct i2c_adapter adapter;
f6f808c8 384 bool force_bit;
c2b9152f 385 u32 reg0;
36c785f0 386 u32 gpio_reg;
c167a6fc 387 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
388 struct drm_i915_private *dev_priv;
389};
390
1da177e4 391typedef struct drm_i915_private {
673a394b
EA
392 struct drm_device *dev;
393
cfdf1fa2
KH
394 const struct intel_device_info *info;
395
72bfa19c 396 int relative_constants_mode;
ac5c4e76 397
3043c60c 398 void __iomem *regs;
990bbdad
CW
399
400 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
401 /** gt_fifo_count and the subsequent register write are synchronized
402 * with dev->struct_mutex. */
403 unsigned gt_fifo_count;
404 /** forcewake_count is protected by gt_lock */
405 unsigned forcewake_count;
406 /** gt_lock is also taken in irq contexts. */
407 struct spinlock gt_lock;
1da177e4 408
f2c9677b 409 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 410
8a8ed1f5
YS
411 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
412 * controller on different i2c buses. */
413 struct mutex gmbus_mutex;
414
110447fc
DV
415 /**
416 * Base address of the gmbus and gpio block.
417 */
418 uint32_t gpio_mmio_base;
419
ec2a4c3f 420 struct pci_dev *bridge_dev;
1ec14ad3 421 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 422 uint32_t next_seqno;
1da177e4 423
9c8da5eb 424 drm_dma_handle_t *status_page_dmah;
0a3e67a4 425 uint32_t counter;
05394f39
CW
426 struct drm_i915_gem_object *pwrctx;
427 struct drm_i915_gem_object *renderctx;
1da177e4 428
d7658989
JB
429 struct resource mch_res;
430
1da177e4 431 atomic_t irq_received;
1ec14ad3
CW
432
433 /* protects the irq masks */
434 spinlock_t irq_lock;
57f350b6
JB
435
436 /* DPIO indirect register protection */
437 spinlock_t dpio_lock;
438
ed4cb414 439 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 440 u32 pipestat[2];
1ec14ad3
CW
441 u32 irq_mask;
442 u32 gt_irq_mask;
443 u32 pch_irq_mask;
1da177e4 444
5ca58282
JB
445 u32 hotplug_supported_mask;
446 struct work_struct hotplug_work;
447
a3524f1b 448 int num_pipe;
ee7b9f93 449 int num_pch_pll;
a6b54f3f 450
f65d9421 451 /* For hangcheck timer */
576ae4b8 452#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
cecc21fe 453#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
f65d9421
BG
454 struct timer_list hangcheck_timer;
455 int hangcheck_count;
b4519513 456 uint32_t last_acthd[I915_NUM_RINGS];
050ee91f 457 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
f65d9421 458
e5eb3d63
DV
459 unsigned int stop_rings;
460
80824003 461 unsigned long cfb_size;
016b9b61
CW
462 unsigned int cfb_fb;
463 enum plane cfb_plane;
bed4a673 464 int cfb_y;
1630fe75 465 struct intel_fbc_work *fbc_work;
80824003 466
8ee1c3db
MG
467 struct intel_opregion opregion;
468
02e792fb
DV
469 /* overlay */
470 struct intel_overlay *overlay;
b840d907 471 bool sprite_scaling_enabled;
02e792fb 472
79e53945 473 /* LVDS info */
a9573556 474 int backlight_level; /* restore backlight to this value */
47356eb6 475 bool backlight_enabled;
88631706
ML
476 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
477 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
478
479 /* Feature bits from the VBIOS */
95281e35
HE
480 unsigned int int_tv_support:1;
481 unsigned int lvds_dither:1;
482 unsigned int lvds_vbt:1;
483 unsigned int int_crt_support:1;
43565a06 484 unsigned int lvds_use_ssc:1;
abd06860 485 unsigned int display_clock_mode:1;
43565a06 486 int lvds_ssc_freq;
b0354385
TI
487 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
488 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 489 struct {
9f0e7ff4
JB
490 int rate;
491 int lanes;
492 int preemphasis;
493 int vswing;
494
495 bool initialized;
496 bool support;
497 int bpp;
498 struct edp_power_seq pps;
5ceb0f9b 499 } edp;
89667383 500 bool no_aux_handshake;
79e53945 501
f899fc64 502 int crt_ddc_pin;
4b9de737 503 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
504 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
505 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
506
95534263 507 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 508
63eeaf38 509 spinlock_t error_lock;
742cbee8 510 /* Protected by dev->error_lock. */
63eeaf38 511 struct drm_i915_error_state *first_error;
8a905236 512 struct work_struct error_work;
30dbf0c0 513 struct completion error_completion;
9c9fe1f8 514 struct workqueue_struct *wq;
63eeaf38 515
e70236a8
JB
516 /* Display functions */
517 struct drm_i915_display_funcs display;
518
3bad0781
ZW
519 /* PCH chipset type */
520 enum intel_pch pch_type;
521
b690e96c
JB
522 unsigned long quirks;
523
ba8bbcf6 524 /* Register state */
c9354c85 525 bool modeset_on_lid;
ba8bbcf6
JB
526 u8 saveLBB;
527 u32 saveDSPACNTR;
528 u32 saveDSPBCNTR;
e948e994 529 u32 saveDSPARB;
968b503e 530 u32 saveHWS;
ba8bbcf6
JB
531 u32 savePIPEACONF;
532 u32 savePIPEBCONF;
533 u32 savePIPEASRC;
534 u32 savePIPEBSRC;
535 u32 saveFPA0;
536 u32 saveFPA1;
537 u32 saveDPLL_A;
538 u32 saveDPLL_A_MD;
539 u32 saveHTOTAL_A;
540 u32 saveHBLANK_A;
541 u32 saveHSYNC_A;
542 u32 saveVTOTAL_A;
543 u32 saveVBLANK_A;
544 u32 saveVSYNC_A;
545 u32 saveBCLRPAT_A;
5586c8bc 546 u32 saveTRANSACONF;
42048781
ZW
547 u32 saveTRANS_HTOTAL_A;
548 u32 saveTRANS_HBLANK_A;
549 u32 saveTRANS_HSYNC_A;
550 u32 saveTRANS_VTOTAL_A;
551 u32 saveTRANS_VBLANK_A;
552 u32 saveTRANS_VSYNC_A;
0da3ea12 553 u32 savePIPEASTAT;
ba8bbcf6
JB
554 u32 saveDSPASTRIDE;
555 u32 saveDSPASIZE;
556 u32 saveDSPAPOS;
585fb111 557 u32 saveDSPAADDR;
ba8bbcf6
JB
558 u32 saveDSPASURF;
559 u32 saveDSPATILEOFF;
560 u32 savePFIT_PGM_RATIOS;
0eb96d6e 561 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
562 u32 saveBLC_PWM_CTL;
563 u32 saveBLC_PWM_CTL2;
42048781
ZW
564 u32 saveBLC_CPU_PWM_CTL;
565 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
566 u32 saveFPB0;
567 u32 saveFPB1;
568 u32 saveDPLL_B;
569 u32 saveDPLL_B_MD;
570 u32 saveHTOTAL_B;
571 u32 saveHBLANK_B;
572 u32 saveHSYNC_B;
573 u32 saveVTOTAL_B;
574 u32 saveVBLANK_B;
575 u32 saveVSYNC_B;
576 u32 saveBCLRPAT_B;
5586c8bc 577 u32 saveTRANSBCONF;
42048781
ZW
578 u32 saveTRANS_HTOTAL_B;
579 u32 saveTRANS_HBLANK_B;
580 u32 saveTRANS_HSYNC_B;
581 u32 saveTRANS_VTOTAL_B;
582 u32 saveTRANS_VBLANK_B;
583 u32 saveTRANS_VSYNC_B;
0da3ea12 584 u32 savePIPEBSTAT;
ba8bbcf6
JB
585 u32 saveDSPBSTRIDE;
586 u32 saveDSPBSIZE;
587 u32 saveDSPBPOS;
585fb111 588 u32 saveDSPBADDR;
ba8bbcf6
JB
589 u32 saveDSPBSURF;
590 u32 saveDSPBTILEOFF;
585fb111
JB
591 u32 saveVGA0;
592 u32 saveVGA1;
593 u32 saveVGA_PD;
ba8bbcf6
JB
594 u32 saveVGACNTRL;
595 u32 saveADPA;
596 u32 saveLVDS;
585fb111
JB
597 u32 savePP_ON_DELAYS;
598 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
599 u32 saveDVOA;
600 u32 saveDVOB;
601 u32 saveDVOC;
602 u32 savePP_ON;
603 u32 savePP_OFF;
604 u32 savePP_CONTROL;
585fb111 605 u32 savePP_DIVISOR;
ba8bbcf6
JB
606 u32 savePFIT_CONTROL;
607 u32 save_palette_a[256];
608 u32 save_palette_b[256];
06027f91 609 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
610 u32 saveFBC_CFB_BASE;
611 u32 saveFBC_LL_BASE;
612 u32 saveFBC_CONTROL;
613 u32 saveFBC_CONTROL2;
0da3ea12
JB
614 u32 saveIER;
615 u32 saveIIR;
616 u32 saveIMR;
42048781
ZW
617 u32 saveDEIER;
618 u32 saveDEIMR;
619 u32 saveGTIER;
620 u32 saveGTIMR;
621 u32 saveFDI_RXA_IMR;
622 u32 saveFDI_RXB_IMR;
1f84e550 623 u32 saveCACHE_MODE_0;
1f84e550 624 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
625 u32 saveSWF0[16];
626 u32 saveSWF1[16];
627 u32 saveSWF2[3];
628 u8 saveMSR;
629 u8 saveSR[8];
123f794f 630 u8 saveGR[25];
ba8bbcf6 631 u8 saveAR_INDEX;
a59e122a 632 u8 saveAR[21];
ba8bbcf6 633 u8 saveDACMASK;
a59e122a 634 u8 saveCR[37];
4b9de737 635 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
636 u32 saveCURACNTR;
637 u32 saveCURAPOS;
638 u32 saveCURABASE;
639 u32 saveCURBCNTR;
640 u32 saveCURBPOS;
641 u32 saveCURBBASE;
642 u32 saveCURSIZE;
a4fc5ed6
KP
643 u32 saveDP_B;
644 u32 saveDP_C;
645 u32 saveDP_D;
646 u32 savePIPEA_GMCH_DATA_M;
647 u32 savePIPEB_GMCH_DATA_M;
648 u32 savePIPEA_GMCH_DATA_N;
649 u32 savePIPEB_GMCH_DATA_N;
650 u32 savePIPEA_DP_LINK_M;
651 u32 savePIPEB_DP_LINK_M;
652 u32 savePIPEA_DP_LINK_N;
653 u32 savePIPEB_DP_LINK_N;
42048781
ZW
654 u32 saveFDI_RXA_CTL;
655 u32 saveFDI_TXA_CTL;
656 u32 saveFDI_RXB_CTL;
657 u32 saveFDI_TXB_CTL;
658 u32 savePFA_CTL_1;
659 u32 savePFB_CTL_1;
660 u32 savePFA_WIN_SZ;
661 u32 savePFB_WIN_SZ;
662 u32 savePFA_WIN_POS;
663 u32 savePFB_WIN_POS;
5586c8bc
ZW
664 u32 savePCH_DREF_CONTROL;
665 u32 saveDISP_ARB_CTL;
666 u32 savePIPEA_DATA_M1;
667 u32 savePIPEA_DATA_N1;
668 u32 savePIPEA_LINK_M1;
669 u32 savePIPEA_LINK_N1;
670 u32 savePIPEB_DATA_M1;
671 u32 savePIPEB_DATA_N1;
672 u32 savePIPEB_LINK_M1;
673 u32 savePIPEB_LINK_N1;
b5b72e89 674 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 675 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
676
677 struct {
19966754 678 /** Bridge to intel-gtt-ko */
c64f7ba5 679 const struct intel_gtt *gtt;
19966754 680 /** Memory allocator for GTT stolen memory */
fe669bf8 681 struct drm_mm stolen;
19966754 682 /** Memory allocator for GTT */
673a394b 683 struct drm_mm gtt_space;
93a37f20
DV
684 /** List of all objects in gtt_space. Used to restore gtt
685 * mappings on resume */
6c085a72
CW
686 struct list_head bound_list;
687 /**
688 * List of objects which are not bound to the GTT (thus
689 * are idle and not used by the GPU) but still have
690 * (presumably uncached) pages still attached.
691 */
692 struct list_head unbound_list;
bee4a186
CW
693
694 /** Usable portion of the GTT for GEM */
695 unsigned long gtt_start;
a6e0aa42 696 unsigned long gtt_mappable_end;
bee4a186 697 unsigned long gtt_end;
673a394b 698
0839ccb8 699 struct io_mapping *gtt_mapping;
dd2757f8 700 phys_addr_t gtt_base_addr;
ab657db1 701 int gtt_mtrr;
0839ccb8 702
1d2a314c
DV
703 /** PPGTT used for aliasing the PPGTT with the GTT */
704 struct i915_hw_ppgtt *aliasing_ppgtt;
705
b9524a1e
BW
706 u32 *l3_remap_info;
707
17250b71 708 struct shrinker inactive_shrinker;
31169714 709
69dc4987
CW
710 /**
711 * List of objects currently involved in rendering.
712 *
713 * Includes buffers having the contents of their GPU caches
714 * flushed, not necessarily primitives. last_rendering_seqno
715 * represents when the rendering involved will be completed.
716 *
717 * A reference is held on the buffer while on this list.
718 */
719 struct list_head active_list;
720
673a394b
EA
721 /**
722 * LRU list of objects which are not in the ringbuffer and
723 * are ready to unbind, but are still in the GTT.
724 *
ce44b0ea
EA
725 * last_rendering_seqno is 0 while an object is in this list.
726 *
673a394b
EA
727 * A reference is not held on the buffer while on this list,
728 * as merely being GTT-bound shouldn't prevent its being
729 * freed, and we'll pull it off the list in the free path.
730 */
731 struct list_head inactive_list;
732
a09ba7fa
EA
733 /** LRU list of objects with fence regs on them. */
734 struct list_head fence_list;
735
673a394b
EA
736 /**
737 * We leave the user IRQ off as much as possible,
738 * but this means that requests will finish and never
739 * be retired once the system goes idle. Set a timer to
740 * fire periodically while the ring is running. When it
741 * fires, go retire requests.
742 */
743 struct delayed_work retire_work;
744
ce453d81
CW
745 /**
746 * Are we in a non-interruptible section of code like
747 * modesetting?
748 */
749 bool interruptible;
750
673a394b
EA
751 /**
752 * Flag if the X Server, and thus DRM, is not currently in
753 * control of the device.
754 *
755 * This is set between LeaveVT and EnterVT. It needs to be
756 * replaced with a semaphore. It also needs to be
757 * transitioned away from for kernel modesetting.
758 */
759 int suspended;
760
761 /**
762 * Flag if the hardware appears to be wedged.
763 *
764 * This is set when attempts to idle the device timeout.
25985edc 765 * It prevents command submission from occurring and makes
673a394b
EA
766 * every pending request fail
767 */
ba1234d1 768 atomic_t wedged;
673a394b
EA
769
770 /** Bit 6 swizzling required for X tiling */
771 uint32_t bit_6_swizzle_x;
772 /** Bit 6 swizzling required for Y tiling */
773 uint32_t bit_6_swizzle_y;
71acb5eb
DA
774
775 /* storage for physical objects */
776 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 777
73aa808f 778 /* accounting, useful for userland debugging */
73aa808f 779 size_t gtt_total;
6299f992
CW
780 size_t mappable_gtt_total;
781 size_t object_memory;
73aa808f 782 u32 object_count;
673a394b 783 } mm;
8781342d
DV
784
785 /* Old dri1 support infrastructure, beware the dragons ya fools entering
786 * here! */
787 struct {
788 unsigned allow_batchbuffer : 1;
316d3884 789 u32 __iomem *gfx_hws_cpu_addr;
5d985ac8
DV
790
791 unsigned int cpp;
792 int back_offset;
793 int front_offset;
794 int current_page;
795 int page_flipping;
8781342d
DV
796 } dri1;
797
798 /* Kernel Modesetting */
799
9b9d172d 800 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
801 /* indicate whether the LVDS_BORDER should be enabled or not */
802 unsigned int lvds_border_bits;
1d8e1c75
CW
803 /* Panel fitter placement and size for Ironlake+ */
804 u32 pch_pf_pos, pch_pf_size;
652c393a 805
27f8227b
JB
806 struct drm_crtc *plane_to_crtc_mapping[3];
807 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
808 wait_queue_head_t pending_flip_queue;
809
ee7b9f93 810 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 811 struct intel_ddi_plls ddi_plls;
ee7b9f93 812
652c393a
JB
813 /* Reclocking support */
814 bool render_reclock_avail;
815 bool lvds_downclock_avail;
18f9ed12
ZY
816 /* indicates the reduced downclock for LVDS*/
817 int lvds_downclock;
652c393a 818 u16 orig_clock;
6363ee6f
ZY
819 int child_dev_num;
820 struct child_device_config *child_dev;
f97108d1 821
c4804411 822 bool mchbar_need_disable;
f97108d1 823
c6a828d3
DV
824 /* gen6+ rps state */
825 struct {
826 struct work_struct work;
827 u32 pm_iir;
828 /* lock - irqsave spinlock that protectects the work_struct and
829 * pm_iir. */
830 spinlock_t lock;
831
832 /* The below variables an all the rps hw state are protected by
833 * dev->struct mutext. */
834 u8 cur_delay;
835 u8 min_delay;
836 u8 max_delay;
837 } rps;
838
20e4d407
DV
839 /* ilk-only ips/rps state. Everything in here is protected by the global
840 * mchdev_lock in intel_pm.c */
841 struct {
842 u8 cur_delay;
843 u8 min_delay;
844 u8 max_delay;
845 u8 fmax;
846 u8 fstart;
847
848 u64 last_count1;
849 unsigned long last_time1;
850 unsigned long chipset_power;
851 u64 last_count2;
852 struct timespec last_time2;
853 unsigned long gfx_power;
854 u8 corr;
855
856 int c_m;
857 int r_t;
858 } ips;
b5e50c3f
JB
859
860 enum no_fbc_reason no_fbc_reason;
38651674 861
20bf377e
JB
862 struct drm_mm_node *compressed_fb;
863 struct drm_mm_node *compressed_llb;
34dc4d44 864
ae681d96
CW
865 unsigned long last_gpu_reset;
866
8be48d92
DA
867 /* list of fbdev register on this device */
868 struct intel_fbdev *fbdev;
e953fd7b 869
aaa6fd2a
MG
870 struct backlight_device *backlight;
871
e953fd7b 872 struct drm_property *broadcast_rgb_property;
3f43c48d 873 struct drm_property *force_audio_property;
e3689190
BW
874
875 struct work_struct parity_error_work;
254f965c
BW
876 bool hw_contexts_disabled;
877 uint32_t hw_context_size;
1da177e4
LT
878} drm_i915_private_t;
879
b4519513
CW
880/* Iterate over initialised rings */
881#define for_each_ring(ring__, dev_priv__, i__) \
882 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
883 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
884
b1d7e4b4
WF
885enum hdmi_force_audio {
886 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
887 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
888 HDMI_AUDIO_AUTO, /* trust EDID */
889 HDMI_AUDIO_ON, /* force turn on HDMI audio */
890};
891
93dfb40c 892enum i915_cache_level {
e6994aee 893 I915_CACHE_NONE = 0,
93dfb40c 894 I915_CACHE_LLC,
e6994aee 895 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
896};
897
37e680a1
CW
898struct drm_i915_gem_object_ops {
899 /* Interface between the GEM object and its backing storage.
900 * get_pages() is called once prior to the use of the associated set
901 * of pages before to binding them into the GTT, and put_pages() is
902 * called after we no longer need them. As we expect there to be
903 * associated cost with migrating pages between the backing storage
904 * and making them available for the GPU (e.g. clflush), we may hold
905 * onto the pages after they are no longer referenced by the GPU
906 * in case they may be used again shortly (for example migrating the
907 * pages to a different memory domain within the GTT). put_pages()
908 * will therefore most likely be called when the object itself is
909 * being released or under memory pressure (where we attempt to
910 * reap pages for the shrinker).
911 */
912 int (*get_pages)(struct drm_i915_gem_object *);
913 void (*put_pages)(struct drm_i915_gem_object *);
914};
915
673a394b 916struct drm_i915_gem_object {
c397b908 917 struct drm_gem_object base;
673a394b 918
37e680a1
CW
919 const struct drm_i915_gem_object_ops *ops;
920
673a394b
EA
921 /** Current space allocated to this object in the GTT, if any. */
922 struct drm_mm_node *gtt_space;
93a37f20 923 struct list_head gtt_list;
673a394b 924
65ce3027 925 /** This object's place on the active/inactive lists */
69dc4987
CW
926 struct list_head ring_list;
927 struct list_head mm_list;
432e58ed
CW
928 /** This object's place in the batchbuffer or on the eviction list */
929 struct list_head exec_list;
673a394b
EA
930
931 /**
65ce3027
CW
932 * This is set if the object is on the active lists (has pending
933 * rendering and so a non-zero seqno), and is not set if it i s on
934 * inactive (ready to be unbound) list.
673a394b 935 */
0206e353 936 unsigned int active:1;
673a394b
EA
937
938 /**
939 * This is set if the object has been written to since last bound
940 * to the GTT
941 */
0206e353 942 unsigned int dirty:1;
778c3544
DV
943
944 /**
945 * Fence register bits (if any) for this object. Will be set
946 * as needed when mapped into the GTT.
947 * Protected by dev->struct_mutex.
778c3544 948 */
4b9de737 949 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 950
778c3544
DV
951 /**
952 * Advice: are the backing pages purgeable?
953 */
0206e353 954 unsigned int madv:2;
778c3544 955
778c3544
DV
956 /**
957 * Current tiling mode for the object.
958 */
0206e353 959 unsigned int tiling_mode:2;
5d82e3e6
CW
960 /**
961 * Whether the tiling parameters for the currently associated fence
962 * register have changed. Note that for the purposes of tracking
963 * tiling changes we also treat the unfenced register, the register
964 * slot that the object occupies whilst it executes a fenced
965 * command (such as BLT on gen2/3), as a "fence".
966 */
967 unsigned int fence_dirty:1;
778c3544
DV
968
969 /** How many users have pinned this object in GTT space. The following
970 * users can each hold at most one reference: pwrite/pread, pin_ioctl
971 * (via user_pin_count), execbuffer (objects are not allowed multiple
972 * times for the same batchbuffer), and the framebuffer code. When
973 * switching/pageflipping, the framebuffer code has at most two buffers
974 * pinned per crtc.
975 *
976 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
977 * bits with absolutely no headroom. So use 4 bits. */
0206e353 978 unsigned int pin_count:4;
778c3544 979#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 980
75e9e915
DV
981 /**
982 * Is the object at the current location in the gtt mappable and
983 * fenceable? Used to avoid costly recalculations.
984 */
0206e353 985 unsigned int map_and_fenceable:1;
75e9e915 986
fb7d516a
DV
987 /**
988 * Whether the current gtt mapping needs to be mappable (and isn't just
989 * mappable by accident). Track pin and fault separate for a more
990 * accurate mappable working set.
991 */
0206e353
AJ
992 unsigned int fault_mappable:1;
993 unsigned int pin_mappable:1;
fb7d516a 994
caea7476
CW
995 /*
996 * Is the GPU currently using a fence to access this buffer,
997 */
998 unsigned int pending_fenced_gpu_access:1;
999 unsigned int fenced_gpu_access:1;
1000
93dfb40c
CW
1001 unsigned int cache_level:2;
1002
7bddb01f 1003 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1004 unsigned int has_global_gtt_mapping:1;
9da3da66 1005 unsigned int has_dma_mapping:1;
7bddb01f 1006
9da3da66 1007 struct sg_table *pages;
a5570178 1008 int pages_pin_count;
673a394b 1009
1286ff73 1010 /* prime dma-buf support */
9a70cc2a
DA
1011 void *dma_buf_vmapping;
1012 int vmapping_count;
1013
67731b87
CW
1014 /**
1015 * Used for performing relocations during execbuffer insertion.
1016 */
1017 struct hlist_node exec_node;
1018 unsigned long exec_handle;
6fe4f140 1019 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1020
673a394b
EA
1021 /**
1022 * Current offset of the object in GTT space.
1023 *
1024 * This is the same as gtt_space->start
1025 */
1026 uint32_t gtt_offset;
e67b8ce1 1027
caea7476
CW
1028 struct intel_ring_buffer *ring;
1029
1c293ea3 1030 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1031 uint32_t last_read_seqno;
1032 uint32_t last_write_seqno;
caea7476
CW
1033 /** Breadcrumb of last fenced GPU access to the buffer. */
1034 uint32_t last_fenced_seqno;
673a394b 1035
778c3544 1036 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1037 uint32_t stride;
673a394b 1038
280b713b 1039 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1040 unsigned long *bit_17;
280b713b 1041
79e53945
JB
1042 /** User space pin count and filp owning the pin */
1043 uint32_t user_pin_count;
1044 struct drm_file *pin_filp;
71acb5eb
DA
1045
1046 /** for phy allocated objects */
1047 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1048
6b95a207
KH
1049 /**
1050 * Number of crtcs where this object is currently the fb, but
1051 * will be page flipped away on the next vblank. When it
1052 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1053 */
1054 atomic_t pending_flip;
673a394b
EA
1055};
1056
62b8b215 1057#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1058
673a394b
EA
1059/**
1060 * Request queue structure.
1061 *
1062 * The request queue allows us to note sequence numbers that have been emitted
1063 * and may be associated with active buffers to be retired.
1064 *
1065 * By keeping this list, we can avoid having to do questionable
1066 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1067 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1068 */
1069struct drm_i915_gem_request {
852835f3
ZN
1070 /** On Which ring this request was generated */
1071 struct intel_ring_buffer *ring;
1072
673a394b
EA
1073 /** GEM sequence number associated with this request. */
1074 uint32_t seqno;
1075
a71d8d94
CW
1076 /** Postion in the ringbuffer of the end of the request */
1077 u32 tail;
1078
673a394b
EA
1079 /** Time at which this request was emitted, in jiffies. */
1080 unsigned long emitted_jiffies;
1081
b962442e 1082 /** global list entry for this request */
673a394b 1083 struct list_head list;
b962442e 1084
f787a5f5 1085 struct drm_i915_file_private *file_priv;
b962442e
EA
1086 /** file_priv list entry for this request */
1087 struct list_head client_list;
673a394b
EA
1088};
1089
1090struct drm_i915_file_private {
1091 struct {
1c25595f 1092 struct spinlock lock;
b962442e 1093 struct list_head request_list;
673a394b 1094 } mm;
40521054 1095 struct idr context_idr;
673a394b
EA
1096};
1097
cae5852d
ZN
1098#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1099
1100#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1101#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1102#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1103#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1104#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1105#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1106#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1107#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1108#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1109#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1110#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1111#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1112#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1113#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1114#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1115#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1116#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1117#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1118#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1119#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1120#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1121#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1122
85436696
JB
1123/*
1124 * The genX designation typically refers to the render engine, so render
1125 * capability related checks should use IS_GEN, while display and other checks
1126 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1127 * chips, etc.).
1128 */
cae5852d
ZN
1129#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1130#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1131#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1132#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1133#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1134#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1135
1136#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1137#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1138#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1139#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1140
254f965c 1141#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1142#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1143
05394f39 1144#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1145#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1146
1147/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1148 * rows, which changed the alignment requirements and fence programming.
1149 */
1150#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1151 IS_I915GM(dev)))
1152#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1153#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1154#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1155#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1156#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1157#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1158/* dsparb controlled by hw only */
1159#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1160
1161#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1162#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1163#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1164
eceae481 1165#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1166
1167#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1168#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1169#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1170#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1171#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1172
b7884eb4
DV
1173#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1174
f27b9265 1175#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1176
c8735b0c
BW
1177#define GT_FREQUENCY_MULTIPLIER 50
1178
05394f39
CW
1179#include "i915_trace.h"
1180
83b7f9ac
ED
1181/**
1182 * RC6 is a special power stage which allows the GPU to enter an very
1183 * low-voltage mode when idle, using down to 0V while at this stage. This
1184 * stage is entered automatically when the GPU is idle when RC6 support is
1185 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1186 *
1187 * There are different RC6 modes available in Intel GPU, which differentiate
1188 * among each other with the latency required to enter and leave RC6 and
1189 * voltage consumed by the GPU in different states.
1190 *
1191 * The combination of the following flags define which states GPU is allowed
1192 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1193 * RC6pp is deepest RC6. Their support by hardware varies according to the
1194 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1195 * which brings the most power savings; deeper states save more power, but
1196 * require higher latency to switch to and wake up.
1197 */
1198#define INTEL_RC6_ENABLE (1<<0)
1199#define INTEL_RC6p_ENABLE (1<<1)
1200#define INTEL_RC6pp_ENABLE (1<<2)
1201
c153f45f 1202extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1203extern int i915_max_ioctl;
a35d9d3c
BW
1204extern unsigned int i915_fbpercrtc __always_unused;
1205extern int i915_panel_ignore_lid __read_mostly;
1206extern unsigned int i915_powersave __read_mostly;
f45b5557 1207extern int i915_semaphores __read_mostly;
a35d9d3c 1208extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1209extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1210extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1211extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1212extern int i915_enable_rc6 __read_mostly;
4415e63b 1213extern int i915_enable_fbc __read_mostly;
a35d9d3c 1214extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1215extern int i915_enable_ppgtt __read_mostly;
b3a83639 1216
6a9ee8af
DA
1217extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1218extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1219extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1220extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1221
1da177e4 1222 /* i915_dma.c */
d05c617e 1223void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1224extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1225extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1226extern int i915_driver_unload(struct drm_device *);
673a394b 1227extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1228extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1229extern void i915_driver_preclose(struct drm_device *dev,
1230 struct drm_file *file_priv);
673a394b
EA
1231extern void i915_driver_postclose(struct drm_device *dev,
1232 struct drm_file *file_priv);
84b1fd10 1233extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1234#ifdef CONFIG_COMPAT
0d6aa60b
DA
1235extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1236 unsigned long arg);
c43b5634 1237#endif
673a394b 1238extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1239 struct drm_clip_rect *box,
1240 int DR1, int DR4);
8e96d9c4 1241extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1242extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1243extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1244extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1245extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1246extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1247
af6061af 1248
1da177e4 1249/* i915_irq.c */
f65d9421 1250void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1251void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1252
f71d4af4 1253extern void intel_irq_init(struct drm_device *dev);
990bbdad 1254extern void intel_gt_init(struct drm_device *dev);
16995a9f 1255extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1256
742cbee8
DV
1257void i915_error_state_free(struct kref *error_ref);
1258
7c463586
KP
1259void
1260i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1261
1262void
1263i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1264
0206e353 1265void intel_enable_asle(struct drm_device *dev);
01c66889 1266
3bd3c932
CW
1267#ifdef CONFIG_DEBUG_FS
1268extern void i915_destroy_error_state(struct drm_device *dev);
1269#else
1270#define i915_destroy_error_state(x)
1271#endif
1272
7c463586 1273
673a394b
EA
1274/* i915_gem.c */
1275int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
1277int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1278 struct drm_file *file_priv);
1279int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1280 struct drm_file *file_priv);
1281int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1282 struct drm_file *file_priv);
1283int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1284 struct drm_file *file_priv);
de151cf6
JB
1285int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv);
673a394b
EA
1287int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1288 struct drm_file *file_priv);
1289int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv);
1291int i915_gem_execbuffer(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv);
76446cac
JB
1293int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv);
673a394b
EA
1295int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1296 struct drm_file *file_priv);
1297int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1298 struct drm_file *file_priv);
1299int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1300 struct drm_file *file_priv);
199adf40
BW
1301int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *file);
1303int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *file);
673a394b
EA
1305int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *file_priv);
3ef94daa
CW
1307int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1308 struct drm_file *file_priv);
673a394b
EA
1309int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *file_priv);
1311int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1312 struct drm_file *file_priv);
1313int i915_gem_set_tiling(struct drm_device *dev, void *data,
1314 struct drm_file *file_priv);
1315int i915_gem_get_tiling(struct drm_device *dev, void *data,
1316 struct drm_file *file_priv);
5a125c3c
EA
1317int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1318 struct drm_file *file_priv);
23ba4fd0
BW
1319int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *file_priv);
673a394b 1321void i915_gem_load(struct drm_device *dev);
673a394b 1322int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1323void i915_gem_object_init(struct drm_i915_gem_object *obj,
1324 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1325struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1326 size_t size);
673a394b 1327void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1328int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1329 uint32_t alignment,
86a1ee26
CW
1330 bool map_and_fenceable,
1331 bool nonblocking);
05394f39 1332void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1333int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1334void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1335void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1336
37e680a1 1337int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1338static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1339{
1340 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1341 int nents = obj->pages->nents;
1342 while (nents > SG_MAX_SINGLE_ALLOC) {
1343 if (n < SG_MAX_SINGLE_ALLOC - 1)
1344 break;
1345
9da3da66
CW
1346 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1347 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1348 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1349 }
1350 return sg_page(sg+n);
1351}
a5570178
CW
1352static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1353{
1354 BUG_ON(obj->pages == NULL);
1355 obj->pages_pin_count++;
1356}
1357static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1358{
1359 BUG_ON(obj->pages_pin_count == 0);
1360 obj->pages_pin_count--;
1361}
1362
54cf91dc 1363int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1364int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1365 struct intel_ring_buffer *to);
54cf91dc 1366void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1367 struct intel_ring_buffer *ring,
1368 u32 seqno);
54cf91dc 1369
ff72145b
DA
1370int i915_gem_dumb_create(struct drm_file *file_priv,
1371 struct drm_device *dev,
1372 struct drm_mode_create_dumb *args);
1373int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1374 uint32_t handle, uint64_t *offset);
1375int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1376 uint32_t handle);
f787a5f5
CW
1377/**
1378 * Returns true if seq1 is later than seq2.
1379 */
1380static inline bool
1381i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1382{
1383 return (int32_t)(seq1 - seq2) >= 0;
1384}
1385
53d227f2 1386u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1387
06d98131 1388int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1389int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1390
9a5a53b3 1391static inline bool
1690e1eb
CW
1392i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1393{
1394 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1395 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1396 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1397 return true;
1398 } else
1399 return false;
1690e1eb
CW
1400}
1401
1402static inline void
1403i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1404{
1405 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1406 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1407 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1408 }
1409}
1410
b09a1fec 1411void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1412void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1413int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1414 bool interruptible);
a71d8d94 1415
069efc1d 1416void i915_gem_reset(struct drm_device *dev);
05394f39 1417void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1418int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1419 uint32_t read_domains,
1420 uint32_t write_domain);
a8198eea 1421int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1422int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1423int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1424void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1425void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1426void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1427void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1428int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1429int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1430int i915_add_request(struct intel_ring_buffer *ring,
1431 struct drm_file *file,
acb868d3 1432 u32 *seqno);
199b2bc2
BW
1433int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1434 uint32_t seqno);
de151cf6 1435int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1436int __must_check
1437i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1438 bool write);
1439int __must_check
dabdfe02
CW
1440i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1441int __must_check
2da3b9b9
CW
1442i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1443 u32 alignment,
2021746e 1444 struct intel_ring_buffer *pipelined);
71acb5eb 1445int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1446 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1447 int id,
1448 int align);
71acb5eb 1449void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1450 struct drm_i915_gem_object *obj);
71acb5eb 1451void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1452void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1453
467cffba 1454uint32_t
e28f8711
CW
1455i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1456 uint32_t size,
1457 int tiling_mode);
467cffba 1458
e4ffd173
CW
1459int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1460 enum i915_cache_level cache_level);
1461
1286ff73
DV
1462struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1463 struct dma_buf *dma_buf);
1464
1465struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1466 struct drm_gem_object *gem_obj, int flags);
1467
254f965c
BW
1468/* i915_gem_context.c */
1469void i915_gem_context_init(struct drm_device *dev);
1470void i915_gem_context_fini(struct drm_device *dev);
254f965c 1471void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1472int i915_switch_context(struct intel_ring_buffer *ring,
1473 struct drm_file *file, int to_id);
84624813
BW
1474int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *file);
1476int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *file);
1286ff73 1478
76aaf220 1479/* i915_gem_gtt.c */
1d2a314c
DV
1480int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1481void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1482void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1483 struct drm_i915_gem_object *obj,
1484 enum i915_cache_level cache_level);
1485void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1486 struct drm_i915_gem_object *obj);
1d2a314c 1487
76aaf220 1488void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1489int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1490void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1491 enum i915_cache_level cache_level);
05394f39 1492void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1493void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1494void i915_gem_init_global_gtt(struct drm_device *dev,
1495 unsigned long start,
1496 unsigned long mappable_end,
1497 unsigned long end);
76aaf220 1498
b47eb4a2 1499/* i915_gem_evict.c */
2021746e 1500int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1501 unsigned alignment,
1502 unsigned cache_level,
86a1ee26
CW
1503 bool mappable,
1504 bool nonblock);
6c085a72 1505int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1506
9797fbfb
CW
1507/* i915_gem_stolen.c */
1508int i915_gem_init_stolen(struct drm_device *dev);
1509void i915_gem_cleanup_stolen(struct drm_device *dev);
1510
673a394b
EA
1511/* i915_gem_tiling.c */
1512void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1513void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1514void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1515
1516/* i915_gem_debug.c */
05394f39 1517void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1518 const char *where, uint32_t mark);
23bc5982
CW
1519#if WATCH_LISTS
1520int i915_verify_lists(struct drm_device *dev);
673a394b 1521#else
23bc5982 1522#define i915_verify_lists(dev) 0
673a394b 1523#endif
05394f39
CW
1524void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1525 int handle);
1526void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1527 const char *where, uint32_t mark);
1da177e4 1528
2017263e 1529/* i915_debugfs.c */
27c202ad
BG
1530int i915_debugfs_init(struct drm_minor *minor);
1531void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1532
317c35d1
JB
1533/* i915_suspend.c */
1534extern int i915_save_state(struct drm_device *dev);
1535extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1536
1537/* i915_suspend.c */
1538extern int i915_save_state(struct drm_device *dev);
1539extern int i915_restore_state(struct drm_device *dev);
317c35d1 1540
0136db58
BW
1541/* i915_sysfs.c */
1542void i915_setup_sysfs(struct drm_device *dev_priv);
1543void i915_teardown_sysfs(struct drm_device *dev_priv);
1544
f899fc64
CW
1545/* intel_i2c.c */
1546extern int intel_setup_gmbus(struct drm_device *dev);
1547extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1548extern inline bool intel_gmbus_is_port_valid(unsigned port)
1549{
2ed06c93 1550 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1551}
1552
1553extern struct i2c_adapter *intel_gmbus_get_adapter(
1554 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1555extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1556extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1557extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1558{
1559 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1560}
f899fc64
CW
1561extern void intel_i2c_reset(struct drm_device *dev);
1562
3b617967 1563/* intel_opregion.c */
44834a67
CW
1564extern int intel_opregion_setup(struct drm_device *dev);
1565#ifdef CONFIG_ACPI
1566extern void intel_opregion_init(struct drm_device *dev);
1567extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1568extern void intel_opregion_asle_intr(struct drm_device *dev);
1569extern void intel_opregion_gse_intr(struct drm_device *dev);
1570extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1571#else
44834a67
CW
1572static inline void intel_opregion_init(struct drm_device *dev) { return; }
1573static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1574static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1575static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1576static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1577#endif
8ee1c3db 1578
723bfd70
JB
1579/* intel_acpi.c */
1580#ifdef CONFIG_ACPI
1581extern void intel_register_dsm_handler(void);
1582extern void intel_unregister_dsm_handler(void);
1583#else
1584static inline void intel_register_dsm_handler(void) { return; }
1585static inline void intel_unregister_dsm_handler(void) { return; }
1586#endif /* CONFIG_ACPI */
1587
79e53945 1588/* modesetting */
f817586c 1589extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1590extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1591extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1592extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1593extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
24929352 1594extern void intel_modeset_setup_hw_state(struct drm_device *dev);
ee5382ae 1595extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1596extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1597extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1598extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1599extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1600extern void intel_detect_pch(struct drm_device *dev);
1601extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1602extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1603
2911a35b 1604extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1605int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1606 struct drm_file *file);
575155a9 1607
6ef3d427 1608/* overlay */
3bd3c932 1609#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1610extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1611extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1612
1613extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1614extern void intel_display_print_error_state(struct seq_file *m,
1615 struct drm_device *dev,
1616 struct intel_display_error_state *error);
3bd3c932 1617#endif
6ef3d427 1618
b7287d80
BW
1619/* On SNB platform, before reading ring registers forcewake bit
1620 * must be set to prevent GT core from power down and stale values being
1621 * returned.
1622 */
fcca7926
BW
1623void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1624void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1625int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1626
42c0526c
BW
1627int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1628int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1629
5f75377d 1630#define __i915_read(x, y) \
f7000883 1631 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1632
5f75377d
KP
1633__i915_read(8, b)
1634__i915_read(16, w)
1635__i915_read(32, l)
1636__i915_read(64, q)
1637#undef __i915_read
1638
1639#define __i915_write(x, y) \
f7000883
AK
1640 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1641
5f75377d
KP
1642__i915_write(8, b)
1643__i915_write(16, w)
1644__i915_write(32, l)
1645__i915_write(64, q)
1646#undef __i915_write
1647
1648#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1649#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1650
1651#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1652#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1653#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1654#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1655
1656#define I915_READ(reg) i915_read32(dev_priv, (reg))
1657#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1658#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1659#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1660
1661#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1662#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1663
1664#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1665#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1666
ba4f01a3 1667
1da177e4 1668#endif