]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add opregion function to notify bios of encoder enable/disable
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
23bc5982 204#define WATCH_LISTS 0
42d6ab48 205#define WATCH_GTT 0
673a394b 206
71acb5eb
DA
207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
05394f39 216 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
217};
218
0a3e67a4
JB
219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
8ee1c3db 224struct intel_opregion {
5bc4418b
BW
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
228 u32 swsci_gbda_sub_functions;
229 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
230 struct opregion_asle __iomem *asle;
231 void __iomem *vbt;
01fe9dbd 232 u32 __iomem *lid_state;
8ee1c3db 233};
44834a67 234#define OPREGION_SIZE (8*1024)
8ee1c3db 235
6ef3d427
CW
236struct intel_overlay;
237struct intel_overlay_error_state;
238
7c1c2871
DA
239struct drm_i915_master_private {
240 drm_local_map_t *sarea;
241 struct _drm_i915_sarea *sarea_priv;
242};
de151cf6 243#define I915_FENCE_REG_NONE -1
42b5aeab
VS
244#define I915_MAX_NUM_FENCES 32
245/* 32 fences + sign bit for FENCE_REG_NONE */
246#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
247
248struct drm_i915_fence_reg {
007cc8ac 249 struct list_head lru_list;
caea7476 250 struct drm_i915_gem_object *obj;
1690e1eb 251 int pin_count;
de151cf6 252};
7c1c2871 253
9b9d172d 254struct sdvo_device_mapping {
e957d772 255 u8 initialized;
9b9d172d 256 u8 dvo_port;
257 u8 slave_addr;
258 u8 dvo_wiring;
e957d772 259 u8 i2c_pin;
b1083333 260 u8 ddc_pin;
9b9d172d 261};
262
c4a1d9e4
CW
263struct intel_display_error_state;
264
63eeaf38 265struct drm_i915_error_state {
742cbee8 266 struct kref ref;
63eeaf38
JB
267 u32 eir;
268 u32 pgtbl_er;
be998e2e 269 u32 ier;
b9a3906b 270 u32 ccid;
0f3b6849
CW
271 u32 derrmr;
272 u32 forcewake;
9574b3fe 273 bool waiting[I915_NUM_RINGS];
9db4a9c7 274 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
275 u32 tail[I915_NUM_RINGS];
276 u32 head[I915_NUM_RINGS];
0f3b6849 277 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
278 u32 ipeir[I915_NUM_RINGS];
279 u32 ipehr[I915_NUM_RINGS];
280 u32 instdone[I915_NUM_RINGS];
281 u32 acthd[I915_NUM_RINGS];
7e3b8737 282 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 283 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 284 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head[I915_NUM_RINGS];
287 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 288 u32 error; /* gen6+ */
71e172e8 289 u32 err_int; /* gen7 */
c1cd90ed
DV
290 u32 instpm[I915_NUM_RINGS];
291 u32 instps[I915_NUM_RINGS];
050ee91f 292 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 293 u32 seqno[I915_NUM_RINGS];
9df30794 294 u64 bbaddr;
33f3f518
DV
295 u32 fault_reg[I915_NUM_RINGS];
296 u32 done_reg;
c1cd90ed 297 u32 faddr[I915_NUM_RINGS];
4b9de737 298 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 299 struct timeval time;
52d39a21
CW
300 struct drm_i915_error_ring {
301 struct drm_i915_error_object {
302 int page_count;
303 u32 gtt_offset;
304 u32 *pages[0];
8c123e54 305 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
306 struct drm_i915_error_request {
307 long jiffies;
308 u32 seqno;
ee4f42b1 309 u32 tail;
52d39a21
CW
310 } *requests;
311 int num_requests;
312 } ring[I915_NUM_RINGS];
9df30794 313 struct drm_i915_error_buffer {
a779e5ab 314 u32 size;
9df30794 315 u32 name;
0201f1ec 316 u32 rseqno, wseqno;
9df30794
CW
317 u32 gtt_offset;
318 u32 read_domains;
319 u32 write_domain;
4b9de737 320 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
321 s32 pinned:2;
322 u32 tiling:2;
323 u32 dirty:1;
324 u32 purgeable:1;
5d1333fc 325 s32 ring:4;
93dfb40c 326 u32 cache_level:2;
95f5301d
BW
327 } **active_bo, **pinned_bo;
328 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 329 struct intel_overlay_error_state *overlay;
c4a1d9e4 330 struct intel_display_error_state *display;
63eeaf38
JB
331};
332
b8cecdf5 333struct intel_crtc_config;
0e8ffe1b 334struct intel_crtc;
ee9300bb
DV
335struct intel_limit;
336struct dpll;
b8cecdf5 337
e70236a8 338struct drm_i915_display_funcs {
ee5382ae 339 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
340 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
341 void (*disable_fbc)(struct drm_device *dev);
342 int (*get_display_clock_speed)(struct drm_device *dev);
343 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
344 /**
345 * find_dpll() - Find the best values for the PLL
346 * @limit: limits for the PLL
347 * @crtc: current CRTC
348 * @target: target frequency in kHz
349 * @refclk: reference clock frequency in kHz
350 * @match_clock: if provided, @best_clock P divider must
351 * match the P divider from @match_clock
352 * used for LVDS downclocking
353 * @best_clock: best PLL values found
354 *
355 * Returns true on success, false on failure.
356 */
357 bool (*find_dpll)(const struct intel_limit *limit,
358 struct drm_crtc *crtc,
359 int target, int refclk,
360 struct dpll *match_clock,
361 struct dpll *best_clock);
d210246a 362 void (*update_wm)(struct drm_device *dev);
adf3d35e
VS
363 void (*update_sprite_wm)(struct drm_plane *plane,
364 struct drm_crtc *crtc,
4c4ff43a 365 uint32_t sprite_width, int pixel_size,
bdd57d03 366 bool enable, bool scaled);
47fab737 367 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
368 /* Returns the active state of the crtc, and if the crtc is active,
369 * fills out the pipe-config with the hw state. */
370 bool (*get_pipe_config)(struct intel_crtc *,
371 struct intel_crtc_config *);
f1f644dc 372 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 373 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
374 int x, int y,
375 struct drm_framebuffer *old_fb);
76e5a89c
DV
376 void (*crtc_enable)(struct drm_crtc *crtc);
377 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 378 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
379 void (*write_eld)(struct drm_connector *connector,
380 struct drm_crtc *crtc);
674cf967 381 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 382 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
383 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
384 struct drm_framebuffer *fb,
ed8d1975
KP
385 struct drm_i915_gem_object *obj,
386 uint32_t flags);
17638cd6
JB
387 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
388 int x, int y);
20afbda2 389 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
390 /* clock updates for mode set */
391 /* cursor updates */
392 /* render clock increase/decrease */
393 /* display clock increase/decrease */
394 /* pll clock increase/decrease */
e70236a8
JB
395};
396
907b28c5 397struct intel_uncore_funcs {
990bbdad
CW
398 void (*force_wake_get)(struct drm_i915_private *dev_priv);
399 void (*force_wake_put)(struct drm_i915_private *dev_priv);
400};
401
907b28c5
CW
402struct intel_uncore {
403 spinlock_t lock; /** lock is also taken in irq contexts. */
404
405 struct intel_uncore_funcs funcs;
406
407 unsigned fifo_count;
408 unsigned forcewake_count;
409};
410
79fc46df
DL
411#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
412 func(is_mobile) sep \
413 func(is_i85x) sep \
414 func(is_i915g) sep \
415 func(is_i945gm) sep \
416 func(is_g33) sep \
417 func(need_gfx_hws) sep \
418 func(is_g4x) sep \
419 func(is_pineview) sep \
420 func(is_broadwater) sep \
421 func(is_crestline) sep \
422 func(is_ivybridge) sep \
423 func(is_valleyview) sep \
424 func(is_haswell) sep \
b833d685 425 func(is_preliminary) sep \
79fc46df
DL
426 func(has_force_wake) sep \
427 func(has_fbc) sep \
428 func(has_pipe_cxsr) sep \
429 func(has_hotplug) sep \
430 func(cursor_needs_physical) sep \
431 func(has_overlay) sep \
432 func(overlay_needs_physical) sep \
433 func(supports_tv) sep \
434 func(has_bsd_ring) sep \
435 func(has_blt_ring) sep \
f72a1183 436 func(has_vebox_ring) sep \
dd93be58 437 func(has_llc) sep \
30568c45
DL
438 func(has_ddi) sep \
439 func(has_fpga_dbg)
c96ea64e 440
a587f779
DL
441#define DEFINE_FLAG(name) u8 name:1
442#define SEP_SEMICOLON ;
c96ea64e 443
cfdf1fa2 444struct intel_device_info {
10fce67a 445 u32 display_mmio_offset;
7eb552ae 446 u8 num_pipes:3;
c96c3a8c 447 u8 gen;
a587f779 448 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
449};
450
a587f779
DL
451#undef DEFINE_FLAG
452#undef SEP_SEMICOLON
453
7faf1ab2
DV
454enum i915_cache_level {
455 I915_CACHE_NONE = 0,
350ec881
CW
456 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
457 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
458 caches, eg sampler/render caches, and the
459 large Last-Level-Cache. LLC is coherent with
460 the CPU, but L3 is only visible to the GPU. */
651d794f 461 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
462};
463
2d04befb
KG
464typedef uint32_t gen6_gtt_pte_t;
465
853ba5d2 466struct i915_address_space {
93bd8649 467 struct drm_mm mm;
853ba5d2 468 struct drm_device *dev;
a7bbbd63 469 struct list_head global_link;
853ba5d2
BW
470 unsigned long start; /* Start offset always 0 for dri2 */
471 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
472
473 struct {
474 dma_addr_t addr;
475 struct page *page;
476 } scratch;
477
5cef07e1
BW
478 /**
479 * List of objects currently involved in rendering.
480 *
481 * Includes buffers having the contents of their GPU caches
482 * flushed, not necessarily primitives. last_rendering_seqno
483 * represents when the rendering involved will be completed.
484 *
485 * A reference is held on the buffer while on this list.
486 */
487 struct list_head active_list;
488
489 /**
490 * LRU list of objects which are not in the ringbuffer and
491 * are ready to unbind, but are still in the GTT.
492 *
493 * last_rendering_seqno is 0 while an object is in this list.
494 *
495 * A reference is not held on the buffer while on this list,
496 * as merely being GTT-bound shouldn't prevent its being
497 * freed, and we'll pull it off the list in the free path.
498 */
499 struct list_head inactive_list;
500
853ba5d2
BW
501 /* FIXME: Need a more generic return type */
502 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
503 enum i915_cache_level level);
504 void (*clear_range)(struct i915_address_space *vm,
505 unsigned int first_entry,
506 unsigned int num_entries);
507 void (*insert_entries)(struct i915_address_space *vm,
508 struct sg_table *st,
509 unsigned int first_entry,
510 enum i915_cache_level cache_level);
511 void (*cleanup)(struct i915_address_space *vm);
512};
513
5d4545ae
BW
514/* The Graphics Translation Table is the way in which GEN hardware translates a
515 * Graphics Virtual Address into a Physical Address. In addition to the normal
516 * collateral associated with any va->pa translations GEN hardware also has a
517 * portion of the GTT which can be mapped by the CPU and remain both coherent
518 * and correct (in cases like swizzling). That region is referred to as GMADR in
519 * the spec.
520 */
521struct i915_gtt {
853ba5d2 522 struct i915_address_space base;
baa09f5f 523 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
524
525 unsigned long mappable_end; /* End offset that we can CPU map */
526 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
527 phys_addr_t mappable_base; /* PA of our GMADR */
528
529 /** "Graphics Stolen Memory" holds the global PTEs */
530 void __iomem *gsm;
a81cc00c
BW
531
532 bool do_idle_maps;
7faf1ab2 533
911bdf0a 534 int mtrr;
7faf1ab2
DV
535
536 /* global gtt ops */
baa09f5f 537 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
538 size_t *stolen, phys_addr_t *mappable_base,
539 unsigned long *mappable_end);
5d4545ae 540};
853ba5d2 541#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 542
1d2a314c 543struct i915_hw_ppgtt {
853ba5d2 544 struct i915_address_space base;
1d2a314c
DV
545 unsigned num_pd_entries;
546 struct page **pt_pages;
547 uint32_t pd_offset;
548 dma_addr_t *pt_dma_addr;
def886c3 549
b7c36d25 550 int (*enable)(struct drm_device *dev);
1d2a314c
DV
551};
552
0b02e798
BW
553/**
554 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
555 * VMA's presence cannot be guaranteed before binding, or after unbinding the
556 * object into/from the address space.
557 *
558 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
559 * will always be <= an objects lifetime. So object refcounting should cover us.
560 */
561struct i915_vma {
562 struct drm_mm_node node;
563 struct drm_i915_gem_object *obj;
564 struct i915_address_space *vm;
565
ca191b13
BW
566 /** This object's place on the active/inactive lists */
567 struct list_head mm_list;
568
2f633156 569 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
570
571 /** This vma's place in the batchbuffer or on the eviction list */
572 struct list_head exec_list;
573
27173f1f
BW
574 /**
575 * Used for performing relocations during execbuffer insertion.
576 */
577 struct hlist_node exec_node;
578 unsigned long exec_handle;
579 struct drm_i915_gem_exec_object2 *exec_entry;
580
1d2a314c
DV
581};
582
e59ec13d
MK
583struct i915_ctx_hang_stats {
584 /* This context had batch pending when hang was declared */
585 unsigned batch_pending;
586
587 /* This context had batch active when hang was declared */
588 unsigned batch_active;
589};
40521054
BW
590
591/* This must match up with the value previously used for execbuf2.rsvd1. */
592#define DEFAULT_CONTEXT_ID 0
593struct i915_hw_context {
dce3271b 594 struct kref ref;
40521054 595 int id;
e0556841 596 bool is_initialized;
40521054
BW
597 struct drm_i915_file_private *file_priv;
598 struct intel_ring_buffer *ring;
599 struct drm_i915_gem_object *obj;
e59ec13d 600 struct i915_ctx_hang_stats hang_stats;
40521054
BW
601};
602
5c3fe8b0
BW
603struct i915_fbc {
604 unsigned long size;
605 unsigned int fb_id;
606 enum plane plane;
607 int y;
608
609 struct drm_mm_node *compressed_fb;
610 struct drm_mm_node *compressed_llb;
611
612 struct intel_fbc_work {
613 struct delayed_work work;
614 struct drm_crtc *crtc;
615 struct drm_framebuffer *fb;
616 int interval;
617 } *fbc_work;
618
29ebf90f
CW
619 enum no_fbc_reason {
620 FBC_OK, /* FBC is enabled */
621 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
622 FBC_NO_OUTPUT, /* no outputs enabled to compress */
623 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
624 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
625 FBC_MODE_TOO_LARGE, /* mode too large for compression */
626 FBC_BAD_PLANE, /* fbc not supported on plane */
627 FBC_NOT_TILED, /* buffer not tiled */
628 FBC_MULTIPLE_PIPES, /* more than one pipe active */
629 FBC_MODULE_PARAM,
630 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
631 } no_fbc_reason;
b5e50c3f
JB
632};
633
3f51e471
RV
634enum no_psr_reason {
635 PSR_NO_SOURCE, /* Not supported on platform */
636 PSR_NO_SINK, /* Not supported by panel */
105b7c11 637 PSR_MODULE_PARAM,
3f51e471
RV
638 PSR_CRTC_NOT_ACTIVE,
639 PSR_PWR_WELL_ENABLED,
640 PSR_NOT_TILED,
641 PSR_SPRITE_ENABLED,
642 PSR_S3D_ENABLED,
643 PSR_INTERLACED_ENABLED,
644 PSR_HSW_NOT_DDIA,
645};
5c3fe8b0 646
3bad0781 647enum intel_pch {
f0350830 648 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
649 PCH_IBX, /* Ibexpeak PCH */
650 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 651 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 652 PCH_NOP,
3bad0781
ZW
653};
654
988d6ee8
PZ
655enum intel_sbi_destination {
656 SBI_ICLK,
657 SBI_MPHY,
658};
659
b690e96c 660#define QUIRK_PIPEA_FORCE (1<<0)
435793df 661#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 662#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 663#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 664
8be48d92 665struct intel_fbdev;
1630fe75 666struct intel_fbc_work;
38651674 667
c2b9152f
DV
668struct intel_gmbus {
669 struct i2c_adapter adapter;
f2ce9faf 670 u32 force_bit;
c2b9152f 671 u32 reg0;
36c785f0 672 u32 gpio_reg;
c167a6fc 673 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
674 struct drm_i915_private *dev_priv;
675};
676
f4c956ad 677struct i915_suspend_saved_registers {
ba8bbcf6
JB
678 u8 saveLBB;
679 u32 saveDSPACNTR;
680 u32 saveDSPBCNTR;
e948e994 681 u32 saveDSPARB;
ba8bbcf6
JB
682 u32 savePIPEACONF;
683 u32 savePIPEBCONF;
684 u32 savePIPEASRC;
685 u32 savePIPEBSRC;
686 u32 saveFPA0;
687 u32 saveFPA1;
688 u32 saveDPLL_A;
689 u32 saveDPLL_A_MD;
690 u32 saveHTOTAL_A;
691 u32 saveHBLANK_A;
692 u32 saveHSYNC_A;
693 u32 saveVTOTAL_A;
694 u32 saveVBLANK_A;
695 u32 saveVSYNC_A;
696 u32 saveBCLRPAT_A;
5586c8bc 697 u32 saveTRANSACONF;
42048781
ZW
698 u32 saveTRANS_HTOTAL_A;
699 u32 saveTRANS_HBLANK_A;
700 u32 saveTRANS_HSYNC_A;
701 u32 saveTRANS_VTOTAL_A;
702 u32 saveTRANS_VBLANK_A;
703 u32 saveTRANS_VSYNC_A;
0da3ea12 704 u32 savePIPEASTAT;
ba8bbcf6
JB
705 u32 saveDSPASTRIDE;
706 u32 saveDSPASIZE;
707 u32 saveDSPAPOS;
585fb111 708 u32 saveDSPAADDR;
ba8bbcf6
JB
709 u32 saveDSPASURF;
710 u32 saveDSPATILEOFF;
711 u32 savePFIT_PGM_RATIOS;
0eb96d6e 712 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
713 u32 saveBLC_PWM_CTL;
714 u32 saveBLC_PWM_CTL2;
42048781
ZW
715 u32 saveBLC_CPU_PWM_CTL;
716 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
717 u32 saveFPB0;
718 u32 saveFPB1;
719 u32 saveDPLL_B;
720 u32 saveDPLL_B_MD;
721 u32 saveHTOTAL_B;
722 u32 saveHBLANK_B;
723 u32 saveHSYNC_B;
724 u32 saveVTOTAL_B;
725 u32 saveVBLANK_B;
726 u32 saveVSYNC_B;
727 u32 saveBCLRPAT_B;
5586c8bc 728 u32 saveTRANSBCONF;
42048781
ZW
729 u32 saveTRANS_HTOTAL_B;
730 u32 saveTRANS_HBLANK_B;
731 u32 saveTRANS_HSYNC_B;
732 u32 saveTRANS_VTOTAL_B;
733 u32 saveTRANS_VBLANK_B;
734 u32 saveTRANS_VSYNC_B;
0da3ea12 735 u32 savePIPEBSTAT;
ba8bbcf6
JB
736 u32 saveDSPBSTRIDE;
737 u32 saveDSPBSIZE;
738 u32 saveDSPBPOS;
585fb111 739 u32 saveDSPBADDR;
ba8bbcf6
JB
740 u32 saveDSPBSURF;
741 u32 saveDSPBTILEOFF;
585fb111
JB
742 u32 saveVGA0;
743 u32 saveVGA1;
744 u32 saveVGA_PD;
ba8bbcf6
JB
745 u32 saveVGACNTRL;
746 u32 saveADPA;
747 u32 saveLVDS;
585fb111
JB
748 u32 savePP_ON_DELAYS;
749 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
750 u32 saveDVOA;
751 u32 saveDVOB;
752 u32 saveDVOC;
753 u32 savePP_ON;
754 u32 savePP_OFF;
755 u32 savePP_CONTROL;
585fb111 756 u32 savePP_DIVISOR;
ba8bbcf6
JB
757 u32 savePFIT_CONTROL;
758 u32 save_palette_a[256];
759 u32 save_palette_b[256];
06027f91 760 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
761 u32 saveFBC_CFB_BASE;
762 u32 saveFBC_LL_BASE;
763 u32 saveFBC_CONTROL;
764 u32 saveFBC_CONTROL2;
0da3ea12
JB
765 u32 saveIER;
766 u32 saveIIR;
767 u32 saveIMR;
42048781
ZW
768 u32 saveDEIER;
769 u32 saveDEIMR;
770 u32 saveGTIER;
771 u32 saveGTIMR;
772 u32 saveFDI_RXA_IMR;
773 u32 saveFDI_RXB_IMR;
1f84e550 774 u32 saveCACHE_MODE_0;
1f84e550 775 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
776 u32 saveSWF0[16];
777 u32 saveSWF1[16];
778 u32 saveSWF2[3];
779 u8 saveMSR;
780 u8 saveSR[8];
123f794f 781 u8 saveGR[25];
ba8bbcf6 782 u8 saveAR_INDEX;
a59e122a 783 u8 saveAR[21];
ba8bbcf6 784 u8 saveDACMASK;
a59e122a 785 u8 saveCR[37];
4b9de737 786 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
787 u32 saveCURACNTR;
788 u32 saveCURAPOS;
789 u32 saveCURABASE;
790 u32 saveCURBCNTR;
791 u32 saveCURBPOS;
792 u32 saveCURBBASE;
793 u32 saveCURSIZE;
a4fc5ed6
KP
794 u32 saveDP_B;
795 u32 saveDP_C;
796 u32 saveDP_D;
797 u32 savePIPEA_GMCH_DATA_M;
798 u32 savePIPEB_GMCH_DATA_M;
799 u32 savePIPEA_GMCH_DATA_N;
800 u32 savePIPEB_GMCH_DATA_N;
801 u32 savePIPEA_DP_LINK_M;
802 u32 savePIPEB_DP_LINK_M;
803 u32 savePIPEA_DP_LINK_N;
804 u32 savePIPEB_DP_LINK_N;
42048781
ZW
805 u32 saveFDI_RXA_CTL;
806 u32 saveFDI_TXA_CTL;
807 u32 saveFDI_RXB_CTL;
808 u32 saveFDI_TXB_CTL;
809 u32 savePFA_CTL_1;
810 u32 savePFB_CTL_1;
811 u32 savePFA_WIN_SZ;
812 u32 savePFB_WIN_SZ;
813 u32 savePFA_WIN_POS;
814 u32 savePFB_WIN_POS;
5586c8bc
ZW
815 u32 savePCH_DREF_CONTROL;
816 u32 saveDISP_ARB_CTL;
817 u32 savePIPEA_DATA_M1;
818 u32 savePIPEA_DATA_N1;
819 u32 savePIPEA_LINK_M1;
820 u32 savePIPEA_LINK_N1;
821 u32 savePIPEB_DATA_M1;
822 u32 savePIPEB_DATA_N1;
823 u32 savePIPEB_LINK_M1;
824 u32 savePIPEB_LINK_N1;
b5b72e89 825 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 826 u32 savePCH_PORT_HOTPLUG;
f4c956ad 827};
c85aa885
DV
828
829struct intel_gen6_power_mgmt {
59cdb63d 830 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
831 struct work_struct work;
832 u32 pm_iir;
59cdb63d
DV
833
834 /* On vlv we need to manually drop to Vmin with a delayed work. */
835 struct delayed_work vlv_work;
c85aa885
DV
836
837 /* The below variables an all the rps hw state are protected by
838 * dev->struct mutext. */
839 u8 cur_delay;
840 u8 min_delay;
841 u8 max_delay;
52ceb908 842 u8 rpe_delay;
31c77388 843 u8 hw_max;
1a01ab3b
JB
844
845 struct delayed_work delayed_resume_work;
4fc688ce
JB
846
847 /*
848 * Protects RPS/RC6 register access and PCU communication.
849 * Must be taken after struct_mutex if nested.
850 */
851 struct mutex hw_lock;
c85aa885
DV
852};
853
1a240d4d
DV
854/* defined intel_pm.c */
855extern spinlock_t mchdev_lock;
856
c85aa885
DV
857struct intel_ilk_power_mgmt {
858 u8 cur_delay;
859 u8 min_delay;
860 u8 max_delay;
861 u8 fmax;
862 u8 fstart;
863
864 u64 last_count1;
865 unsigned long last_time1;
866 unsigned long chipset_power;
867 u64 last_count2;
868 struct timespec last_time2;
869 unsigned long gfx_power;
870 u8 corr;
871
872 int c_m;
873 int r_t;
3e373948
DV
874
875 struct drm_i915_gem_object *pwrctx;
876 struct drm_i915_gem_object *renderctx;
c85aa885
DV
877};
878
a38911a3
WX
879/* Power well structure for haswell */
880struct i915_power_well {
881 struct drm_device *device;
882 spinlock_t lock;
883 /* power well enable/disable usage count */
884 int count;
885 int i915_request;
886};
887
231f42a4
DV
888struct i915_dri1_state {
889 unsigned allow_batchbuffer : 1;
890 u32 __iomem *gfx_hws_cpu_addr;
891
892 unsigned int cpp;
893 int back_offset;
894 int front_offset;
895 int current_page;
896 int page_flipping;
897
898 uint32_t counter;
899};
900
db1b76ca
DV
901struct i915_ums_state {
902 /**
903 * Flag if the X Server, and thus DRM, is not currently in
904 * control of the device.
905 *
906 * This is set between LeaveVT and EnterVT. It needs to be
907 * replaced with a semaphore. It also needs to be
908 * transitioned away from for kernel modesetting.
909 */
910 int mm_suspended;
911};
912
a4da4fa4
DV
913struct intel_l3_parity {
914 u32 *remap_info;
915 struct work_struct error_work;
916};
917
4b5aed62 918struct i915_gem_mm {
4b5aed62
DV
919 /** Memory allocator for GTT stolen memory */
920 struct drm_mm stolen;
4b5aed62
DV
921 /** List of all objects in gtt_space. Used to restore gtt
922 * mappings on resume */
923 struct list_head bound_list;
924 /**
925 * List of objects which are not bound to the GTT (thus
926 * are idle and not used by the GPU) but still have
927 * (presumably uncached) pages still attached.
928 */
929 struct list_head unbound_list;
930
931 /** Usable portion of the GTT for GEM */
932 unsigned long stolen_base; /* limited to low memory (32-bit) */
933
4b5aed62
DV
934 /** PPGTT used for aliasing the PPGTT with the GTT */
935 struct i915_hw_ppgtt *aliasing_ppgtt;
936
937 struct shrinker inactive_shrinker;
938 bool shrinker_no_lock_stealing;
939
4b5aed62
DV
940 /** LRU list of objects with fence regs on them. */
941 struct list_head fence_list;
942
943 /**
944 * We leave the user IRQ off as much as possible,
945 * but this means that requests will finish and never
946 * be retired once the system goes idle. Set a timer to
947 * fire periodically while the ring is running. When it
948 * fires, go retire requests.
949 */
950 struct delayed_work retire_work;
951
952 /**
953 * Are we in a non-interruptible section of code like
954 * modesetting?
955 */
956 bool interruptible;
957
4b5aed62
DV
958 /** Bit 6 swizzling required for X tiling */
959 uint32_t bit_6_swizzle_x;
960 /** Bit 6 swizzling required for Y tiling */
961 uint32_t bit_6_swizzle_y;
962
963 /* storage for physical objects */
964 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
965
966 /* accounting, useful for userland debugging */
c20e8355 967 spinlock_t object_stat_lock;
4b5aed62
DV
968 size_t object_memory;
969 u32 object_count;
970};
971
edc3d884
MK
972struct drm_i915_error_state_buf {
973 unsigned bytes;
974 unsigned size;
975 int err;
976 u8 *buf;
977 loff_t start;
978 loff_t pos;
979};
980
fc16b48b
MK
981struct i915_error_state_file_priv {
982 struct drm_device *dev;
983 struct drm_i915_error_state *error;
984};
985
99584db3
DV
986struct i915_gpu_error {
987 /* For hangcheck timer */
988#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
989#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
990 struct timer_list hangcheck_timer;
99584db3
DV
991
992 /* For reset and error_state handling. */
993 spinlock_t lock;
994 /* Protected by the above dev->gpu_error.lock. */
995 struct drm_i915_error_state *first_error;
996 struct work_struct work;
99584db3
DV
997
998 unsigned long last_reset;
999
1f83fee0 1000 /**
f69061be 1001 * State variable and reset counter controlling the reset flow
1f83fee0 1002 *
f69061be
DV
1003 * Upper bits are for the reset counter. This counter is used by the
1004 * wait_seqno code to race-free noticed that a reset event happened and
1005 * that it needs to restart the entire ioctl (since most likely the
1006 * seqno it waited for won't ever signal anytime soon).
1007 *
1008 * This is important for lock-free wait paths, where no contended lock
1009 * naturally enforces the correct ordering between the bail-out of the
1010 * waiter and the gpu reset work code.
1f83fee0
DV
1011 *
1012 * Lowest bit controls the reset state machine: Set means a reset is in
1013 * progress. This state will (presuming we don't have any bugs) decay
1014 * into either unset (successful reset) or the special WEDGED value (hw
1015 * terminally sour). All waiters on the reset_queue will be woken when
1016 * that happens.
1017 */
1018 atomic_t reset_counter;
1019
1020 /**
1021 * Special values/flags for reset_counter
1022 *
1023 * Note that the code relies on
1024 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1025 * being true.
1026 */
1027#define I915_RESET_IN_PROGRESS_FLAG 1
1028#define I915_WEDGED 0xffffffff
1029
1030 /**
1031 * Waitqueue to signal when the reset has completed. Used by clients
1032 * that wait for dev_priv->mm.wedged to settle.
1033 */
1034 wait_queue_head_t reset_queue;
33196ded 1035
99584db3
DV
1036 /* For gpu hang simulation. */
1037 unsigned int stop_rings;
1038};
1039
b8efb17b
ZR
1040enum modeset_restore {
1041 MODESET_ON_LID_OPEN,
1042 MODESET_DONE,
1043 MODESET_SUSPENDED,
1044};
1045
41aa3448
RV
1046struct intel_vbt_data {
1047 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1048 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1049
1050 /* Feature bits */
1051 unsigned int int_tv_support:1;
1052 unsigned int lvds_dither:1;
1053 unsigned int lvds_vbt:1;
1054 unsigned int int_crt_support:1;
1055 unsigned int lvds_use_ssc:1;
1056 unsigned int display_clock_mode:1;
1057 unsigned int fdi_rx_polarity_inverted:1;
1058 int lvds_ssc_freq;
1059 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1060
1061 /* eDP */
1062 int edp_rate;
1063 int edp_lanes;
1064 int edp_preemphasis;
1065 int edp_vswing;
1066 bool edp_initialized;
1067 bool edp_support;
1068 int edp_bpp;
1069 struct edp_power_seq edp_pps;
1070
d17c5443
SK
1071 /* MIPI DSI */
1072 struct {
1073 u16 panel_id;
1074 } dsi;
1075
41aa3448
RV
1076 int crt_ddc_pin;
1077
1078 int child_dev_num;
1079 struct child_device_config *child_dev;
1080};
1081
77c122bc
VS
1082enum intel_ddb_partitioning {
1083 INTEL_DDB_PART_1_2,
1084 INTEL_DDB_PART_5_6, /* IVB+ */
1085};
1086
1fd527cc
VS
1087struct intel_wm_level {
1088 bool enable;
1089 uint32_t pri_val;
1090 uint32_t spr_val;
1091 uint32_t cur_val;
1092 uint32_t fbc_val;
1093};
1094
c67a470b
PZ
1095/*
1096 * This struct tracks the state needed for the Package C8+ feature.
1097 *
1098 * Package states C8 and deeper are really deep PC states that can only be
1099 * reached when all the devices on the system allow it, so even if the graphics
1100 * device allows PC8+, it doesn't mean the system will actually get to these
1101 * states.
1102 *
1103 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1104 * is disabled and the GPU is idle. When these conditions are met, we manually
1105 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1106 * refclk to Fclk.
1107 *
1108 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1109 * the state of some registers, so when we come back from PC8+ we need to
1110 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1111 * need to take care of the registers kept by RC6.
1112 *
1113 * The interrupt disabling is part of the requirements. We can only leave the
1114 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1115 * can lock the machine.
1116 *
1117 * Ideally every piece of our code that needs PC8+ disabled would call
1118 * hsw_disable_package_c8, which would increment disable_count and prevent the
1119 * system from reaching PC8+. But we don't have a symmetric way to do this for
1120 * everything, so we have the requirements_met and gpu_idle variables. When we
1121 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1122 * increase it in the opposite case. The requirements_met variable is true when
1123 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1124 * variable is true when the GPU is idle.
1125 *
1126 * In addition to everything, we only actually enable PC8+ if disable_count
1127 * stays at zero for at least some seconds. This is implemented with the
1128 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1129 * consecutive times when all screens are disabled and some background app
1130 * queries the state of our connectors, or we have some application constantly
1131 * waking up to use the GPU. Only after the enable_work function actually
1132 * enables PC8+ the "enable" variable will become true, which means that it can
1133 * be false even if disable_count is 0.
1134 *
1135 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1136 * goes back to false exactly before we reenable the IRQs. We use this variable
1137 * to check if someone is trying to enable/disable IRQs while they're supposed
1138 * to be disabled. This shouldn't happen and we'll print some error messages in
1139 * case it happens, but if it actually happens we'll also update the variables
1140 * inside struct regsave so when we restore the IRQs they will contain the
1141 * latest expected values.
1142 *
1143 * For more, read "Display Sequences for Package C8" on our documentation.
1144 */
1145struct i915_package_c8 {
1146 bool requirements_met;
1147 bool gpu_idle;
1148 bool irqs_disabled;
1149 /* Only true after the delayed work task actually enables it. */
1150 bool enabled;
1151 int disable_count;
1152 struct mutex lock;
1153 struct delayed_work enable_work;
1154
1155 struct {
1156 uint32_t deimr;
1157 uint32_t sdeimr;
1158 uint32_t gtimr;
1159 uint32_t gtier;
1160 uint32_t gen6_pmimr;
1161 } regsave;
1162};
1163
f4c956ad
DV
1164typedef struct drm_i915_private {
1165 struct drm_device *dev;
42dcedd4 1166 struct kmem_cache *slab;
f4c956ad
DV
1167
1168 const struct intel_device_info *info;
1169
1170 int relative_constants_mode;
1171
1172 void __iomem *regs;
1173
907b28c5 1174 struct intel_uncore uncore;
f4c956ad
DV
1175
1176 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1177
28c70f16 1178
f4c956ad
DV
1179 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1180 * controller on different i2c buses. */
1181 struct mutex gmbus_mutex;
1182
1183 /**
1184 * Base address of the gmbus and gpio block.
1185 */
1186 uint32_t gpio_mmio_base;
1187
28c70f16
DV
1188 wait_queue_head_t gmbus_wait_queue;
1189
f4c956ad
DV
1190 struct pci_dev *bridge_dev;
1191 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1192 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1193
1194 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1195 struct resource mch_res;
1196
1197 atomic_t irq_received;
1198
1199 /* protects the irq masks */
1200 spinlock_t irq_lock;
1201
9ee32fea
DV
1202 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1203 struct pm_qos_request pm_qos;
1204
f4c956ad 1205 /* DPIO indirect register protection */
09153000 1206 struct mutex dpio_lock;
f4c956ad
DV
1207
1208 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1209 u32 irq_mask;
1210 u32 gt_irq_mask;
605cd25b 1211 u32 pm_irq_mask;
f4c956ad 1212
f4c956ad 1213 struct work_struct hotplug_work;
52d7eced 1214 bool enable_hotplug_processing;
b543fb04
EE
1215 struct {
1216 unsigned long hpd_last_jiffies;
1217 int hpd_cnt;
1218 enum {
1219 HPD_ENABLED = 0,
1220 HPD_DISABLED = 1,
1221 HPD_MARK_DISABLED = 2
1222 } hpd_mark;
1223 } hpd_stats[HPD_NUM_PINS];
142e2398 1224 u32 hpd_event_bits;
ac4c16c5 1225 struct timer_list hotplug_reenable_timer;
f4c956ad 1226
7f1f3851 1227 int num_plane;
f4c956ad 1228
5c3fe8b0 1229 struct i915_fbc fbc;
f4c956ad 1230 struct intel_opregion opregion;
41aa3448 1231 struct intel_vbt_data vbt;
f4c956ad
DV
1232
1233 /* overlay */
1234 struct intel_overlay *overlay;
2c6602df 1235 unsigned int sprite_scaling_enabled;
f4c956ad 1236
31ad8ec6
JN
1237 /* backlight */
1238 struct {
1239 int level;
1240 bool enabled;
8ba2d185 1241 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1242 struct backlight_device *device;
1243 } backlight;
1244
f4c956ad 1245 /* LVDS info */
f4c956ad
DV
1246 bool no_aux_handshake;
1247
f4c956ad
DV
1248 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1249 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1250 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1251
1252 unsigned int fsb_freq, mem_freq, is_ddr3;
1253
645416f5
DV
1254 /**
1255 * wq - Driver workqueue for GEM.
1256 *
1257 * NOTE: Work items scheduled here are not allowed to grab any modeset
1258 * locks, for otherwise the flushing done in the pageflip code will
1259 * result in deadlocks.
1260 */
f4c956ad
DV
1261 struct workqueue_struct *wq;
1262
1263 /* Display functions */
1264 struct drm_i915_display_funcs display;
1265
1266 /* PCH chipset type */
1267 enum intel_pch pch_type;
17a303ec 1268 unsigned short pch_id;
f4c956ad
DV
1269
1270 unsigned long quirks;
1271
b8efb17b
ZR
1272 enum modeset_restore modeset_restore;
1273 struct mutex modeset_restore_lock;
673a394b 1274
a7bbbd63 1275 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1276 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1277
4b5aed62 1278 struct i915_gem_mm mm;
8781342d 1279
8781342d
DV
1280 /* Kernel Modesetting */
1281
9b9d172d 1282 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1283
27f8227b
JB
1284 struct drm_crtc *plane_to_crtc_mapping[3];
1285 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1286 wait_queue_head_t pending_flip_queue;
1287
e72f9fbf
DV
1288 int num_shared_dpll;
1289 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1290 struct intel_ddi_plls ddi_plls;
ee7b9f93 1291
652c393a
JB
1292 /* Reclocking support */
1293 bool render_reclock_avail;
1294 bool lvds_downclock_avail;
18f9ed12
ZY
1295 /* indicates the reduced downclock for LVDS*/
1296 int lvds_downclock;
652c393a 1297 u16 orig_clock;
f97108d1 1298
c4804411 1299 bool mchbar_need_disable;
f97108d1 1300
a4da4fa4
DV
1301 struct intel_l3_parity l3_parity;
1302
59124506
BW
1303 /* Cannot be determined by PCIID. You must always read a register. */
1304 size_t ellc_size;
1305
c6a828d3 1306 /* gen6+ rps state */
c85aa885 1307 struct intel_gen6_power_mgmt rps;
c6a828d3 1308
20e4d407
DV
1309 /* ilk-only ips/rps state. Everything in here is protected by the global
1310 * mchdev_lock in intel_pm.c */
c85aa885 1311 struct intel_ilk_power_mgmt ips;
b5e50c3f 1312
a38911a3
WX
1313 /* Haswell power well */
1314 struct i915_power_well power_well;
1315
3f51e471
RV
1316 enum no_psr_reason no_psr_reason;
1317
99584db3 1318 struct i915_gpu_error gpu_error;
ae681d96 1319
c9cddffc
JB
1320 struct drm_i915_gem_object *vlv_pctx;
1321
8be48d92
DA
1322 /* list of fbdev register on this device */
1323 struct intel_fbdev *fbdev;
e953fd7b 1324
073f34d9
JB
1325 /*
1326 * The console may be contended at resume, but we don't
1327 * want it to block on it.
1328 */
1329 struct work_struct console_resume_work;
1330
e953fd7b 1331 struct drm_property *broadcast_rgb_property;
3f43c48d 1332 struct drm_property *force_audio_property;
e3689190 1333
254f965c
BW
1334 bool hw_contexts_disabled;
1335 uint32_t hw_context_size;
f4c956ad 1336
3e68320e 1337 u32 fdi_rx_config;
68d18ad7 1338
f4c956ad 1339 struct i915_suspend_saved_registers regfile;
231f42a4 1340
53615a5e
VS
1341 struct {
1342 /*
1343 * Raw watermark latency values:
1344 * in 0.1us units for WM0,
1345 * in 0.5us units for WM1+.
1346 */
1347 /* primary */
1348 uint16_t pri_latency[5];
1349 /* sprite */
1350 uint16_t spr_latency[5];
1351 /* cursor */
1352 uint16_t cur_latency[5];
1353 } wm;
1354
c67a470b
PZ
1355 struct i915_package_c8 pc8;
1356
231f42a4
DV
1357 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1358 * here! */
1359 struct i915_dri1_state dri1;
db1b76ca
DV
1360 /* Old ums support infrastructure, same warning applies. */
1361 struct i915_ums_state ums;
1da177e4
LT
1362} drm_i915_private_t;
1363
2c1792a1
CW
1364static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1365{
1366 return dev->dev_private;
1367}
1368
b4519513
CW
1369/* Iterate over initialised rings */
1370#define for_each_ring(ring__, dev_priv__, i__) \
1371 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1372 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1373
b1d7e4b4
WF
1374enum hdmi_force_audio {
1375 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1376 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1377 HDMI_AUDIO_AUTO, /* trust EDID */
1378 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1379};
1380
190d6cd5 1381#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1382
37e680a1
CW
1383struct drm_i915_gem_object_ops {
1384 /* Interface between the GEM object and its backing storage.
1385 * get_pages() is called once prior to the use of the associated set
1386 * of pages before to binding them into the GTT, and put_pages() is
1387 * called after we no longer need them. As we expect there to be
1388 * associated cost with migrating pages between the backing storage
1389 * and making them available for the GPU (e.g. clflush), we may hold
1390 * onto the pages after they are no longer referenced by the GPU
1391 * in case they may be used again shortly (for example migrating the
1392 * pages to a different memory domain within the GTT). put_pages()
1393 * will therefore most likely be called when the object itself is
1394 * being released or under memory pressure (where we attempt to
1395 * reap pages for the shrinker).
1396 */
1397 int (*get_pages)(struct drm_i915_gem_object *);
1398 void (*put_pages)(struct drm_i915_gem_object *);
1399};
1400
673a394b 1401struct drm_i915_gem_object {
c397b908 1402 struct drm_gem_object base;
673a394b 1403
37e680a1
CW
1404 const struct drm_i915_gem_object_ops *ops;
1405
2f633156
BW
1406 /** List of VMAs backed by this object */
1407 struct list_head vma_list;
1408
c1ad11fc
CW
1409 /** Stolen memory for this object, instead of being backed by shmem. */
1410 struct drm_mm_node *stolen;
35c20a60 1411 struct list_head global_list;
673a394b 1412
69dc4987 1413 struct list_head ring_list;
b25cb2f8
BW
1414 /** Used in execbuf to temporarily hold a ref */
1415 struct list_head obj_exec_link;
673a394b
EA
1416
1417 /**
65ce3027
CW
1418 * This is set if the object is on the active lists (has pending
1419 * rendering and so a non-zero seqno), and is not set if it i s on
1420 * inactive (ready to be unbound) list.
673a394b 1421 */
0206e353 1422 unsigned int active:1;
673a394b
EA
1423
1424 /**
1425 * This is set if the object has been written to since last bound
1426 * to the GTT
1427 */
0206e353 1428 unsigned int dirty:1;
778c3544
DV
1429
1430 /**
1431 * Fence register bits (if any) for this object. Will be set
1432 * as needed when mapped into the GTT.
1433 * Protected by dev->struct_mutex.
778c3544 1434 */
4b9de737 1435 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1436
778c3544
DV
1437 /**
1438 * Advice: are the backing pages purgeable?
1439 */
0206e353 1440 unsigned int madv:2;
778c3544 1441
778c3544
DV
1442 /**
1443 * Current tiling mode for the object.
1444 */
0206e353 1445 unsigned int tiling_mode:2;
5d82e3e6
CW
1446 /**
1447 * Whether the tiling parameters for the currently associated fence
1448 * register have changed. Note that for the purposes of tracking
1449 * tiling changes we also treat the unfenced register, the register
1450 * slot that the object occupies whilst it executes a fenced
1451 * command (such as BLT on gen2/3), as a "fence".
1452 */
1453 unsigned int fence_dirty:1;
778c3544
DV
1454
1455 /** How many users have pinned this object in GTT space. The following
1456 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1457 * (via user_pin_count), execbuffer (objects are not allowed multiple
1458 * times for the same batchbuffer), and the framebuffer code. When
1459 * switching/pageflipping, the framebuffer code has at most two buffers
1460 * pinned per crtc.
1461 *
1462 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1463 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1464 unsigned int pin_count:4;
778c3544 1465#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1466
75e9e915
DV
1467 /**
1468 * Is the object at the current location in the gtt mappable and
1469 * fenceable? Used to avoid costly recalculations.
1470 */
0206e353 1471 unsigned int map_and_fenceable:1;
75e9e915 1472
fb7d516a
DV
1473 /**
1474 * Whether the current gtt mapping needs to be mappable (and isn't just
1475 * mappable by accident). Track pin and fault separate for a more
1476 * accurate mappable working set.
1477 */
0206e353
AJ
1478 unsigned int fault_mappable:1;
1479 unsigned int pin_mappable:1;
cc98b413 1480 unsigned int pin_display:1;
fb7d516a 1481
caea7476
CW
1482 /*
1483 * Is the GPU currently using a fence to access this buffer,
1484 */
1485 unsigned int pending_fenced_gpu_access:1;
1486 unsigned int fenced_gpu_access:1;
1487
651d794f 1488 unsigned int cache_level:3;
93dfb40c 1489
7bddb01f 1490 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1491 unsigned int has_global_gtt_mapping:1;
9da3da66 1492 unsigned int has_dma_mapping:1;
7bddb01f 1493
9da3da66 1494 struct sg_table *pages;
a5570178 1495 int pages_pin_count;
673a394b 1496
1286ff73 1497 /* prime dma-buf support */
9a70cc2a
DA
1498 void *dma_buf_vmapping;
1499 int vmapping_count;
1500
caea7476
CW
1501 struct intel_ring_buffer *ring;
1502
1c293ea3 1503 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1504 uint32_t last_read_seqno;
1505 uint32_t last_write_seqno;
caea7476
CW
1506 /** Breadcrumb of last fenced GPU access to the buffer. */
1507 uint32_t last_fenced_seqno;
673a394b 1508
778c3544 1509 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1510 uint32_t stride;
673a394b 1511
280b713b 1512 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1513 unsigned long *bit_17;
280b713b 1514
79e53945
JB
1515 /** User space pin count and filp owning the pin */
1516 uint32_t user_pin_count;
1517 struct drm_file *pin_filp;
71acb5eb
DA
1518
1519 /** for phy allocated objects */
1520 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1521};
b45305fc 1522#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1523
62b8b215 1524#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1525
673a394b
EA
1526/**
1527 * Request queue structure.
1528 *
1529 * The request queue allows us to note sequence numbers that have been emitted
1530 * and may be associated with active buffers to be retired.
1531 *
1532 * By keeping this list, we can avoid having to do questionable
1533 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1534 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1535 */
1536struct drm_i915_gem_request {
852835f3
ZN
1537 /** On Which ring this request was generated */
1538 struct intel_ring_buffer *ring;
1539
673a394b
EA
1540 /** GEM sequence number associated with this request. */
1541 uint32_t seqno;
1542
7d736f4f
MK
1543 /** Position in the ringbuffer of the start of the request */
1544 u32 head;
1545
1546 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1547 u32 tail;
1548
0e50e96b
MK
1549 /** Context related to this request */
1550 struct i915_hw_context *ctx;
1551
7d736f4f
MK
1552 /** Batch buffer related to this request if any */
1553 struct drm_i915_gem_object *batch_obj;
1554
673a394b
EA
1555 /** Time at which this request was emitted, in jiffies. */
1556 unsigned long emitted_jiffies;
1557
b962442e 1558 /** global list entry for this request */
673a394b 1559 struct list_head list;
b962442e 1560
f787a5f5 1561 struct drm_i915_file_private *file_priv;
b962442e
EA
1562 /** file_priv list entry for this request */
1563 struct list_head client_list;
673a394b
EA
1564};
1565
1566struct drm_i915_file_private {
1567 struct {
99057c81 1568 spinlock_t lock;
b962442e 1569 struct list_head request_list;
673a394b 1570 } mm;
40521054 1571 struct idr context_idr;
e59ec13d
MK
1572
1573 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1574};
1575
2c1792a1 1576#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d
ZN
1577
1578#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1579#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1580#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1581#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1582#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1583#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1584#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1585#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1586#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1587#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1588#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1589#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1590#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1591#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1592#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1593#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
cae5852d 1594#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1595#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1596#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1597 (dev)->pci_device == 0x0152 || \
1598 (dev)->pci_device == 0x015a)
6547fbdb
DV
1599#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1600 (dev)->pci_device == 0x0106 || \
1601 (dev)->pci_device == 0x010A)
70a3eb7a 1602#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1603#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1604#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c
PZ
1605#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1606 ((dev)->pci_device & 0xFF00) == 0x0C00)
d567b07f
PZ
1607#define IS_ULT(dev) (IS_HASWELL(dev) && \
1608 ((dev)->pci_device & 0xFF00) == 0x0A00)
9435373e
RV
1609#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1610 ((dev)->pci_device & 0x00F0) == 0x0020)
b833d685 1611#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1612
85436696
JB
1613/*
1614 * The genX designation typically refers to the render engine, so render
1615 * capability related checks should use IS_GEN, while display and other checks
1616 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1617 * chips, etc.).
1618 */
cae5852d
ZN
1619#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1620#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1621#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1622#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1623#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1624#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1625
1626#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1627#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1628#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1629#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1630#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1631#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1632
254f965c 1633#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1634#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1635
05394f39 1636#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1637#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1638
b45305fc
DV
1639/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1640#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1641
cae5852d
ZN
1642/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1643 * rows, which changed the alignment requirements and fence programming.
1644 */
1645#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1646 IS_I915GM(dev)))
1647#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1648#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1649#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1650#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1651#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1652#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1653
1654#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1655#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1656#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1657
f5adf94e
DL
1658#define HAS_IPS(dev) (IS_ULT(dev))
1659
dd93be58 1660#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1661#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1662#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1663
17a303ec
PZ
1664#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1665#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1666#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1667#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1668#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1669#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1670
2c1792a1 1671#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1672#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1673#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1674#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1675#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1676#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1677
b7884eb4
DV
1678#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1679
f27b9265 1680#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1681
c8735b0c
BW
1682#define GT_FREQUENCY_MULTIPLIER 50
1683
05394f39
CW
1684#include "i915_trace.h"
1685
83b7f9ac
ED
1686/**
1687 * RC6 is a special power stage which allows the GPU to enter an very
1688 * low-voltage mode when idle, using down to 0V while at this stage. This
1689 * stage is entered automatically when the GPU is idle when RC6 support is
1690 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1691 *
1692 * There are different RC6 modes available in Intel GPU, which differentiate
1693 * among each other with the latency required to enter and leave RC6 and
1694 * voltage consumed by the GPU in different states.
1695 *
1696 * The combination of the following flags define which states GPU is allowed
1697 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1698 * RC6pp is deepest RC6. Their support by hardware varies according to the
1699 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1700 * which brings the most power savings; deeper states save more power, but
1701 * require higher latency to switch to and wake up.
1702 */
1703#define INTEL_RC6_ENABLE (1<<0)
1704#define INTEL_RC6p_ENABLE (1<<1)
1705#define INTEL_RC6pp_ENABLE (1<<2)
1706
baa70943 1707extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1708extern int i915_max_ioctl;
a35d9d3c
BW
1709extern unsigned int i915_fbpercrtc __always_unused;
1710extern int i915_panel_ignore_lid __read_mostly;
1711extern unsigned int i915_powersave __read_mostly;
f45b5557 1712extern int i915_semaphores __read_mostly;
a35d9d3c 1713extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1714extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1715extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1716extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1717extern int i915_enable_rc6 __read_mostly;
4415e63b 1718extern int i915_enable_fbc __read_mostly;
a35d9d3c 1719extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1720extern int i915_enable_ppgtt __read_mostly;
105b7c11 1721extern int i915_enable_psr __read_mostly;
0a3af268 1722extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1723extern int i915_disable_power_well __read_mostly;
3c4ca58c 1724extern int i915_enable_ips __read_mostly;
2385bdf0 1725extern bool i915_fastboot __read_mostly;
c67a470b 1726extern int i915_enable_pc8 __read_mostly;
90058745 1727extern int i915_pc8_timeout __read_mostly;
0b74b508 1728extern bool i915_prefault_disable __read_mostly;
b3a83639 1729
6a9ee8af
DA
1730extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1731extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1732extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1733extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1734
1da177e4 1735 /* i915_dma.c */
d05c617e 1736void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1737extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1738extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1739extern int i915_driver_unload(struct drm_device *);
673a394b 1740extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1741extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1742extern void i915_driver_preclose(struct drm_device *dev,
1743 struct drm_file *file_priv);
673a394b
EA
1744extern void i915_driver_postclose(struct drm_device *dev,
1745 struct drm_file *file_priv);
84b1fd10 1746extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1747#ifdef CONFIG_COMPAT
0d6aa60b
DA
1748extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1749 unsigned long arg);
c43b5634 1750#endif
673a394b 1751extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1752 struct drm_clip_rect *box,
1753 int DR1, int DR4);
8e96d9c4 1754extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1755extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1756extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1757extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1758extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1759extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1760
073f34d9 1761extern void intel_console_resume(struct work_struct *work);
af6061af 1762
1da177e4 1763/* i915_irq.c */
10cd45b6 1764void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1765void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1766
f71d4af4 1767extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1768extern void intel_pm_init(struct drm_device *dev);
20afbda2 1769extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1770extern void intel_pm_init(struct drm_device *dev);
1771
1772extern void intel_uncore_sanitize(struct drm_device *dev);
1773extern void intel_uncore_early_sanitize(struct drm_device *dev);
1774extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1775extern void intel_uncore_clear_errors(struct drm_device *dev);
1776extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1777
7c463586
KP
1778void
1779i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1780
1781void
1782i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1783
673a394b
EA
1784/* i915_gem.c */
1785int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1786 struct drm_file *file_priv);
1787int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1788 struct drm_file *file_priv);
1789int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *file_priv);
1791int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *file_priv);
1793int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *file_priv);
de151cf6
JB
1795int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1796 struct drm_file *file_priv);
673a394b
EA
1797int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1798 struct drm_file *file_priv);
1799int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *file_priv);
1801int i915_gem_execbuffer(struct drm_device *dev, void *data,
1802 struct drm_file *file_priv);
76446cac
JB
1803int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1804 struct drm_file *file_priv);
673a394b
EA
1805int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file_priv);
1807int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1808 struct drm_file *file_priv);
1809int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1810 struct drm_file *file_priv);
199adf40
BW
1811int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file);
1813int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file);
673a394b
EA
1815int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *file_priv);
3ef94daa
CW
1817int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1818 struct drm_file *file_priv);
673a394b
EA
1819int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *file_priv);
1821int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv);
1823int i915_gem_set_tiling(struct drm_device *dev, void *data,
1824 struct drm_file *file_priv);
1825int i915_gem_get_tiling(struct drm_device *dev, void *data,
1826 struct drm_file *file_priv);
5a125c3c
EA
1827int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1828 struct drm_file *file_priv);
23ba4fd0
BW
1829int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1830 struct drm_file *file_priv);
673a394b 1831void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1832void *i915_gem_object_alloc(struct drm_device *dev);
1833void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1834int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1835void i915_gem_object_init(struct drm_i915_gem_object *obj,
1836 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1837struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1838 size_t size);
673a394b 1839void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1840void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1841
2021746e 1842int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1843 struct i915_address_space *vm,
2021746e 1844 uint32_t alignment,
86a1ee26
CW
1845 bool map_and_fenceable,
1846 bool nonblocking);
05394f39 1847void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1848int __must_check i915_vma_unbind(struct i915_vma *vma);
1849int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1850int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1851void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1852void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1853
37e680a1 1854int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1855static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1856{
67d5a50c
ID
1857 struct sg_page_iter sg_iter;
1858
1859 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1860 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1861
1862 return NULL;
9da3da66 1863}
a5570178
CW
1864static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1865{
1866 BUG_ON(obj->pages == NULL);
1867 obj->pages_pin_count++;
1868}
1869static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1870{
1871 BUG_ON(obj->pages_pin_count == 0);
1872 obj->pages_pin_count--;
1873}
1874
54cf91dc 1875int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1876int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1877 struct intel_ring_buffer *to);
54cf91dc 1878void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1879 struct intel_ring_buffer *ring);
54cf91dc 1880
ff72145b
DA
1881int i915_gem_dumb_create(struct drm_file *file_priv,
1882 struct drm_device *dev,
1883 struct drm_mode_create_dumb *args);
1884int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1885 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1886/**
1887 * Returns true if seq1 is later than seq2.
1888 */
1889static inline bool
1890i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1891{
1892 return (int32_t)(seq1 - seq2) >= 0;
1893}
1894
fca26bb4
MK
1895int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1896int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1897int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1898int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1899
9a5a53b3 1900static inline bool
1690e1eb
CW
1901i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1902{
1903 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1904 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1905 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1906 return true;
1907 } else
1908 return false;
1690e1eb
CW
1909}
1910
1911static inline void
1912i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1913{
1914 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1915 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1916 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1917 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1918 }
1919}
1920
b09a1fec 1921void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1922void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1923int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1924 bool interruptible);
1f83fee0
DV
1925static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1926{
1927 return unlikely(atomic_read(&error->reset_counter)
1928 & I915_RESET_IN_PROGRESS_FLAG);
1929}
1930
1931static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1932{
1933 return atomic_read(&error->reset_counter) == I915_WEDGED;
1934}
a71d8d94 1935
069efc1d 1936void i915_gem_reset(struct drm_device *dev);
000433b6 1937bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 1938int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1939int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1940int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1941void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1942void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1943void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1944int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1945int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1946int __i915_add_request(struct intel_ring_buffer *ring,
1947 struct drm_file *file,
7d736f4f 1948 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1949 u32 *seqno);
1950#define i915_add_request(ring, seqno) \
854c94a7 1951 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1952int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1953 uint32_t seqno);
de151cf6 1954int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1955int __must_check
1956i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1957 bool write);
1958int __must_check
dabdfe02
CW
1959i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1960int __must_check
2da3b9b9
CW
1961i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1962 u32 alignment,
2021746e 1963 struct intel_ring_buffer *pipelined);
cc98b413 1964void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 1965int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1966 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1967 int id,
1968 int align);
71acb5eb 1969void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1970 struct drm_i915_gem_object *obj);
71acb5eb 1971void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1972void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1973
0fa87796
ID
1974uint32_t
1975i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1976uint32_t
d865110c
ID
1977i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1978 int tiling_mode, bool fenced);
467cffba 1979
e4ffd173
CW
1980int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1981 enum i915_cache_level cache_level);
1982
1286ff73
DV
1983struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1984 struct dma_buf *dma_buf);
1985
1986struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1987 struct drm_gem_object *gem_obj, int flags);
1988
19b2dbde
CW
1989void i915_gem_restore_fences(struct drm_device *dev);
1990
a70a3148
BW
1991unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1992 struct i915_address_space *vm);
1993bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1994bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1995 struct i915_address_space *vm);
1996unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1997 struct i915_address_space *vm);
1998struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1999 struct i915_address_space *vm);
accfef2e
BW
2000struct i915_vma *
2001i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2002 struct i915_address_space *vm);
a70a3148
BW
2003/* Some GGTT VM helpers */
2004#define obj_to_ggtt(obj) \
2005 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2006static inline bool i915_is_ggtt(struct i915_address_space *vm)
2007{
2008 struct i915_address_space *ggtt =
2009 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2010 return vm == ggtt;
2011}
2012
2013static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2014{
2015 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2016}
2017
2018static inline unsigned long
2019i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2020{
2021 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2022}
2023
2024static inline unsigned long
2025i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2026{
2027 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2028}
c37e2204
BW
2029
2030static inline int __must_check
2031i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2032 uint32_t alignment,
2033 bool map_and_fenceable,
2034 bool nonblocking)
2035{
2036 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2037 map_and_fenceable, nonblocking);
2038}
a70a3148
BW
2039#undef obj_to_ggtt
2040
254f965c
BW
2041/* i915_gem_context.c */
2042void i915_gem_context_init(struct drm_device *dev);
2043void i915_gem_context_fini(struct drm_device *dev);
254f965c 2044void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2045int i915_switch_context(struct intel_ring_buffer *ring,
2046 struct drm_file *file, int to_id);
dce3271b
MK
2047void i915_gem_context_free(struct kref *ctx_ref);
2048static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2049{
2050 kref_get(&ctx->ref);
2051}
2052
2053static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2054{
2055 kref_put(&ctx->ref, i915_gem_context_free);
2056}
2057
c0bb617a 2058struct i915_ctx_hang_stats * __must_check
11fa3384 2059i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2060 struct drm_file *file,
2061 u32 id);
84624813
BW
2062int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2063 struct drm_file *file);
2064int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2065 struct drm_file *file);
1286ff73 2066
76aaf220 2067/* i915_gem_gtt.c */
1d2a314c 2068void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2069void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2070 struct drm_i915_gem_object *obj,
2071 enum i915_cache_level cache_level);
2072void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2073 struct drm_i915_gem_object *obj);
1d2a314c 2074
76aaf220 2075void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2076int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2077void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2078 enum i915_cache_level cache_level);
05394f39 2079void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2080void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2081void i915_gem_init_global_gtt(struct drm_device *dev);
2082void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2083 unsigned long mappable_end, unsigned long end);
e76e9aeb 2084int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2085static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2086{
2087 if (INTEL_INFO(dev)->gen < 6)
2088 intel_gtt_chipset_flush();
2089}
2090
76aaf220 2091
b47eb4a2 2092/* i915_gem_evict.c */
f6cd1f15
BW
2093int __must_check i915_gem_evict_something(struct drm_device *dev,
2094 struct i915_address_space *vm,
2095 int min_size,
42d6ab48
CW
2096 unsigned alignment,
2097 unsigned cache_level,
86a1ee26
CW
2098 bool mappable,
2099 bool nonblock);
6c085a72 2100int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2101
9797fbfb
CW
2102/* i915_gem_stolen.c */
2103int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2104int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2105void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2106void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2107struct drm_i915_gem_object *
2108i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2109struct drm_i915_gem_object *
2110i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2111 u32 stolen_offset,
2112 u32 gtt_offset,
2113 u32 size);
0104fdbb 2114void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2115
673a394b 2116/* i915_gem_tiling.c */
2c1792a1 2117static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2118{
2119 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2120
2121 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2122 obj->tiling_mode != I915_TILING_NONE;
2123}
2124
673a394b 2125void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2126void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2127void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2128
2129/* i915_gem_debug.c */
23bc5982
CW
2130#if WATCH_LISTS
2131int i915_verify_lists(struct drm_device *dev);
673a394b 2132#else
23bc5982 2133#define i915_verify_lists(dev) 0
673a394b 2134#endif
1da177e4 2135
2017263e 2136/* i915_debugfs.c */
27c202ad
BG
2137int i915_debugfs_init(struct drm_minor *minor);
2138void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2139
2140/* i915_gpu_error.c */
edc3d884
MK
2141__printf(2, 3)
2142void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2143int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2144 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2145int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2146 size_t count, loff_t pos);
2147static inline void i915_error_state_buf_release(
2148 struct drm_i915_error_state_buf *eb)
2149{
2150 kfree(eb->buf);
2151}
84734a04
MK
2152void i915_capture_error_state(struct drm_device *dev);
2153void i915_error_state_get(struct drm_device *dev,
2154 struct i915_error_state_file_priv *error_priv);
2155void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2156void i915_destroy_error_state(struct drm_device *dev);
2157
2158void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2159const char *i915_cache_level_str(int type);
2017263e 2160
317c35d1
JB
2161/* i915_suspend.c */
2162extern int i915_save_state(struct drm_device *dev);
2163extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2164
d8157a36
DV
2165/* i915_ums.c */
2166void i915_save_display_reg(struct drm_device *dev);
2167void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2168
0136db58
BW
2169/* i915_sysfs.c */
2170void i915_setup_sysfs(struct drm_device *dev_priv);
2171void i915_teardown_sysfs(struct drm_device *dev_priv);
2172
f899fc64
CW
2173/* intel_i2c.c */
2174extern int intel_setup_gmbus(struct drm_device *dev);
2175extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2176static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2177{
2ed06c93 2178 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2179}
2180
2181extern struct i2c_adapter *intel_gmbus_get_adapter(
2182 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2183extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2184extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2185static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2186{
2187 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2188}
f899fc64
CW
2189extern void intel_i2c_reset(struct drm_device *dev);
2190
3b617967 2191/* intel_opregion.c */
9c4b0a68 2192struct intel_encoder;
44834a67
CW
2193extern int intel_opregion_setup(struct drm_device *dev);
2194#ifdef CONFIG_ACPI
2195extern void intel_opregion_init(struct drm_device *dev);
2196extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2197extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2198extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2199 bool enable);
65e082c9 2200#else
44834a67
CW
2201static inline void intel_opregion_init(struct drm_device *dev) { return; }
2202static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2203static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2204static inline int
2205intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2206{
2207 return 0;
2208}
65e082c9 2209#endif
8ee1c3db 2210
723bfd70
JB
2211/* intel_acpi.c */
2212#ifdef CONFIG_ACPI
2213extern void intel_register_dsm_handler(void);
2214extern void intel_unregister_dsm_handler(void);
2215#else
2216static inline void intel_register_dsm_handler(void) { return; }
2217static inline void intel_unregister_dsm_handler(void) { return; }
2218#endif /* CONFIG_ACPI */
2219
79e53945 2220/* modesetting */
f817586c 2221extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2222extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2223extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2224extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2225extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2226extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2227extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2228 bool force_restore);
44cec740 2229extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2230extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2231extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2232extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2233extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2234extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2235extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2236extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2237extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2238extern void intel_detect_pch(struct drm_device *dev);
2239extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2240extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2241
2911a35b 2242extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2243int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *file);
575155a9 2245
6ef3d427
CW
2246/* overlay */
2247extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2248extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2249 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2250
2251extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2252extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2253 struct drm_device *dev,
2254 struct intel_display_error_state *error);
6ef3d427 2255
b7287d80
BW
2256/* On SNB platform, before reading ring registers forcewake bit
2257 * must be set to prevent GT core from power down and stale values being
2258 * returned.
2259 */
fcca7926
BW
2260void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2261void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2262
42c0526c
BW
2263int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2264int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2265
2266/* intel_sideband.c */
64936258
JN
2267u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2268void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2269u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2270u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2271void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2272u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2273void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2274u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2275void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2276u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2277void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
ae99258f
JN
2278u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2279void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2280u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2281 enum intel_sbi_destination destination);
2282void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2283 enum intel_sbi_destination destination);
0a073b84 2284
855ba3be
JB
2285int vlv_gpu_freq(int ddr_freq, int val);
2286int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2287
6af5d92f 2288#define __i915_read(x) \
dba8e41f 2289 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2290__i915_read(8)
2291__i915_read(16)
2292__i915_read(32)
2293__i915_read(64)
5f75377d
KP
2294#undef __i915_read
2295
6af5d92f 2296#define __i915_write(x) \
dba8e41f 2297 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2298__i915_write(8)
2299__i915_write(16)
2300__i915_write(32)
2301__i915_write(64)
5f75377d
KP
2302#undef __i915_write
2303
dba8e41f
CW
2304#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2305#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2306
dba8e41f
CW
2307#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2308#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2309#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2310#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2311
dba8e41f
CW
2312#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2313#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2314#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2315#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2316
dba8e41f
CW
2317#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2318#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2319
2320#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2321#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2322
55bc60db
VS
2323/* "Broadcast RGB" property */
2324#define INTEL_BROADCAST_RGB_AUTO 0
2325#define INTEL_BROADCAST_RGB_FULL 1
2326#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2327
766aa1c4
VS
2328static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2329{
2330 if (HAS_PCH_SPLIT(dev))
2331 return CPU_VGACNTRL;
2332 else if (IS_VALLEYVIEW(dev))
2333 return VLV_VGACNTRL;
2334 else
2335 return VGACNTRL;
2336}
2337
2bb4629a
VS
2338static inline void __user *to_user_ptr(u64 address)
2339{
2340 return (void __user *)(uintptr_t)address;
2341}
2342
df97729f
ID
2343static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2344{
2345 unsigned long j = msecs_to_jiffies(m);
2346
2347 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2348}
2349
2350static inline unsigned long
2351timespec_to_jiffies_timeout(const struct timespec *value)
2352{
2353 unsigned long j = timespec_to_jiffies(value);
2354
2355 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2356}
2357
1da177e4 2358#endif