]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/vlv: Disable HPD in valleyview_crt_detect_hotplug()
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
585fb111 64
0ad35fed
ZW
65#include "intel_gvt.h"
66
1da177e4
LT
67/* General customization:
68 */
69
1da177e4
LT
70#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
0b2c0582 72#define DRIVER_DATE "20160711"
1da177e4 73
c883ef1b 74#undef WARN_ON
5f77eeb0
DV
75/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
152b2262 83#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
84#endif
85
cd9bfacb 86#undef WARN_ON_ONCE
152b2262 87#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 88
5f77eeb0
DV
89#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
c883ef1b 91
e2c719b7
RC
92/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
32753cb8
JL
101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 103 DRM_ERROR(format); \
e2c719b7
RC
104 unlikely(__ret_warn_on); \
105})
106
152b2262
JL
107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 109
4fec15d1
ID
110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
42a8ca4c
JN
114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
87ad3212
JN
119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
317c35d1 124enum pipe {
752aa88a 125 INVALID_PIPE = -1,
317c35d1
JB
126 PIPE_A = 0,
127 PIPE_B,
9db4a9c7 128 PIPE_C,
a57c774a
AK
129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
317c35d1 131};
9db4a9c7 132#define pipe_name(p) ((p) + 'A')
317c35d1 133
a5c961d1
PZ
134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
a57c774a 138 TRANSCODER_EDP,
4d1de975
JN
139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
a57c774a 141 I915_MAX_TRANSCODERS
a5c961d1 142};
da205630
JN
143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
4d1de975
JN
155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
da205630
JN
159 default:
160 return "<invalid>";
161 }
162}
a5c961d1 163
4d1de975
JN
164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
84139d1e 169/*
31409e97
MR
170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
84139d1e 174 */
80824003
JB
175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
9db4a9c7 178 PLANE_C,
31409e97
MR
179 PLANE_CURSOR,
180 I915_MAX_PLANES,
80824003 181};
9db4a9c7 182#define plane_name(p) ((p) + 'A')
52440211 183
d615a166 184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 185
2b139522
ED
186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
a09caddd 196#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
b97186f0
PZ
208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
f52e353e 218 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 229 POWER_DOMAIN_VGA,
fbeeaa23 230 POWER_DOMAIN_AUDIO,
bd2bb1b9 231 POWER_DOMAIN_PLLS,
1407121a
S
232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
f0ab43e6 236 POWER_DOMAIN_GMBUS,
dfa57627 237 POWER_DOMAIN_MODESET,
baa70707 238 POWER_DOMAIN_INIT,
bddc7645
ID
239
240 POWER_DOMAIN_NUM,
b97186f0
PZ
241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 249
1d843f9d
EE
250enum hpd_pin {
251 HPD_NONE = 0,
1d843f9d
EE
252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
cc24fcdc 256 HPD_PORT_A,
1d843f9d
EE
257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
26951caf 260 HPD_PORT_E,
1d843f9d
EE
261 HPD_NUM_PINS
262};
263
c91711f9
JN
264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
5fcece80
JN
267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
2a2d5482
CW
297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 303
055e393f
DL
304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
3bdcfc0c
DL
313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
9db4a9c7 317
c3aeadc8
JN
318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
d79b814d 322#define for_each_crtc(dev, crtc) \
91c8a326 323 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 324
27321ae8
ML
325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
91c8a326 327 &(dev)->mode_config.plane_list, \
27321ae8
ML
328 base.head)
329
c107acfe 330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
331 list_for_each_entry(intel_plane, \
332 &(dev)->mode_config.plane_list, \
c107acfe
MR
333 base.head) \
334 for_each_if ((plane_mask) & \
335 (1 << drm_plane_index(&intel_plane->base)))
336
262cd2e1
VS
337#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
338 list_for_each_entry(intel_plane, \
339 &(dev)->mode_config.plane_list, \
340 base.head) \
95150bdf 341 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 342
91c8a326
CW
343#define for_each_intel_crtc(dev, intel_crtc) \
344 list_for_each_entry(intel_crtc, \
345 &(dev)->mode_config.crtc_list, \
346 base.head)
d063ae48 347
91c8a326
CW
348#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
349 list_for_each_entry(intel_crtc, \
350 &(dev)->mode_config.crtc_list, \
351 base.head) \
98d39494
MR
352 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
353
b2784e15
DL
354#define for_each_intel_encoder(dev, intel_encoder) \
355 list_for_each_entry(intel_encoder, \
356 &(dev)->mode_config.encoder_list, \
357 base.head)
358
3a3371ff
ACO
359#define for_each_intel_connector(dev, intel_connector) \
360 list_for_each_entry(intel_connector, \
91c8a326 361 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
362 base.head)
363
6c2b7c12
DV
364#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
365 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 366 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 367
53f5e3ca
JB
368#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
369 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 370 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 371
b04c5bd6
BF
372#define for_each_power_domain(domain, mask) \
373 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 374 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 375
e7b903d2 376struct drm_i915_private;
ad46cb53 377struct i915_mm_struct;
5cc9ed4b 378struct i915_mmu_object;
e7b903d2 379
a6f766f3
CW
380struct drm_i915_file_private {
381 struct drm_i915_private *dev_priv;
382 struct drm_file *file;
383
384 struct {
385 spinlock_t lock;
386 struct list_head request_list;
d0bc54f2
CW
387/* 20ms is a fairly arbitrary limit (greater than the average frame time)
388 * chosen to prevent the CPU getting more than a frame ahead of the GPU
389 * (when using lax throttling for the frontbuffer). We also use it to
390 * offer free GPU waitboosts for severely congested workloads.
391 */
392#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
393 } mm;
394 struct idr context_idr;
395
2e1b8730
CW
396 struct intel_rps_client {
397 struct list_head link;
398 unsigned boosts;
399 } rps;
a6f766f3 400
de1add36 401 unsigned int bsd_ring;
a6f766f3
CW
402};
403
e69d0bc1
DV
404/* Used by dp and fdi links */
405struct intel_link_m_n {
406 uint32_t tu;
407 uint32_t gmch_m;
408 uint32_t gmch_n;
409 uint32_t link_m;
410 uint32_t link_n;
411};
412
413void intel_link_compute_m_n(int bpp, int nlanes,
414 int pixel_clock, int link_clock,
415 struct intel_link_m_n *m_n);
416
1da177e4
LT
417/* Interface history:
418 *
419 * 1.1: Original.
0d6aa60b
DA
420 * 1.2: Add Power Management
421 * 1.3: Add vblank support
de227f5f 422 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 423 * 1.5: Add vblank pipe configuration
2228ed67
MD
424 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
425 * - Support vertical blank on secondary display pipe
1da177e4
LT
426 */
427#define DRIVER_MAJOR 1
2228ed67 428#define DRIVER_MINOR 6
1da177e4
LT
429#define DRIVER_PATCHLEVEL 0
430
23bc5982 431#define WATCH_LISTS 0
673a394b 432
0a3e67a4
JB
433struct opregion_header;
434struct opregion_acpi;
435struct opregion_swsci;
436struct opregion_asle;
437
8ee1c3db 438struct intel_opregion {
115719fc
WD
439 struct opregion_header *header;
440 struct opregion_acpi *acpi;
441 struct opregion_swsci *swsci;
ebde53c7
JN
442 u32 swsci_gbda_sub_functions;
443 u32 swsci_sbcb_sub_functions;
115719fc 444 struct opregion_asle *asle;
04ebaadb 445 void *rvda;
82730385 446 const void *vbt;
ada8f955 447 u32 vbt_size;
115719fc 448 u32 *lid_state;
91a60f20 449 struct work_struct asle_work;
8ee1c3db 450};
44834a67 451#define OPREGION_SIZE (8*1024)
8ee1c3db 452
6ef3d427
CW
453struct intel_overlay;
454struct intel_overlay_error_state;
455
de151cf6 456#define I915_FENCE_REG_NONE -1
42b5aeab
VS
457#define I915_MAX_NUM_FENCES 32
458/* 32 fences + sign bit for FENCE_REG_NONE */
459#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
460
461struct drm_i915_fence_reg {
007cc8ac 462 struct list_head lru_list;
caea7476 463 struct drm_i915_gem_object *obj;
1690e1eb 464 int pin_count;
de151cf6 465};
7c1c2871 466
9b9d172d 467struct sdvo_device_mapping {
e957d772 468 u8 initialized;
9b9d172d 469 u8 dvo_port;
470 u8 slave_addr;
471 u8 dvo_wiring;
e957d772 472 u8 i2c_pin;
b1083333 473 u8 ddc_pin;
9b9d172d 474};
475
c4a1d9e4
CW
476struct intel_display_error_state;
477
63eeaf38 478struct drm_i915_error_state {
742cbee8 479 struct kref ref;
585b0288
BW
480 struct timeval time;
481
cb383002 482 char error_msg[128];
bc3d6744 483 bool simulated;
eb5be9d0 484 int iommu;
48b031e3 485 u32 reset_count;
62d5d69b 486 u32 suspend_count;
cb383002 487
585b0288 488 /* Generic register state */
63eeaf38
JB
489 u32 eir;
490 u32 pgtbl_er;
be998e2e 491 u32 ier;
885ea5a8 492 u32 gtier[4];
b9a3906b 493 u32 ccid;
0f3b6849
CW
494 u32 derrmr;
495 u32 forcewake;
585b0288
BW
496 u32 error; /* gen6+ */
497 u32 err_int; /* gen7 */
6c826f34
MK
498 u32 fault_data0; /* gen8, gen9 */
499 u32 fault_data1; /* gen8, gen9 */
585b0288 500 u32 done_reg;
91ec5d11
BW
501 u32 gac_eco;
502 u32 gam_ecochk;
503 u32 gab_ctl;
504 u32 gfx_mode;
585b0288 505 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
506 u64 fence[I915_MAX_NUM_FENCES];
507 struct intel_overlay_error_state *overlay;
508 struct intel_display_error_state *display;
0ca36d78 509 struct drm_i915_error_object *semaphore_obj;
585b0288 510
52d39a21 511 struct drm_i915_error_ring {
372fbb8e 512 bool valid;
362b8af7
BW
513 /* Software tracked state */
514 bool waiting;
688e6c72 515 int num_waiters;
362b8af7
BW
516 int hangcheck_score;
517 enum intel_ring_hangcheck_action hangcheck_action;
518 int num_requests;
519
520 /* our own tracking of ring head and tail */
521 u32 cpu_ring_head;
522 u32 cpu_ring_tail;
523
14fd0d6d 524 u32 last_seqno;
666796da 525 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
526
527 /* Register state */
94f8cf10 528 u32 start;
362b8af7
BW
529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
362b8af7
BW
536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
50877445 541 u64 acthd;
362b8af7 542 u32 fault_reg;
13ffadd1 543 u64 faddr;
362b8af7 544 u32 rc_psmi; /* sleep state */
666796da 545 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 546
52d39a21
CW
547 struct drm_i915_error_object {
548 int page_count;
e1f12325 549 u64 gtt_offset;
52d39a21 550 u32 *pages[0];
ab0e7ff9 551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 552
f85db059 553 struct drm_i915_error_object *wa_ctx;
554
52d39a21
CW
555 struct drm_i915_error_request {
556 long jiffies;
557 u32 seqno;
ee4f42b1 558 u32 tail;
52d39a21 559 } *requests;
6c7a01ec 560
688e6c72
CW
561 struct drm_i915_error_waiter {
562 char comm[TASK_COMM_LEN];
563 pid_t pid;
564 u32 seqno;
565 } *waiters;
566
6c7a01ec
BW
567 struct {
568 u32 gfx_mode;
569 union {
570 u64 pdp[4];
571 u32 pp_dir_base;
572 };
573 } vm_info;
ab0e7ff9
CW
574
575 pid_t pid;
576 char comm[TASK_COMM_LEN];
666796da 577 } ring[I915_NUM_ENGINES];
3a448734 578
9df30794 579 struct drm_i915_error_buffer {
a779e5ab 580 u32 size;
9df30794 581 u32 name;
666796da 582 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 583 u64 gtt_offset;
9df30794
CW
584 u32 read_domains;
585 u32 write_domain;
4b9de737 586 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
587 s32 pinned:2;
588 u32 tiling:2;
589 u32 dirty:1;
590 u32 purgeable:1;
5cc9ed4b 591 u32 userptr:1;
5d1333fc 592 s32 ring:4;
f56383cb 593 u32 cache_level:3;
95f5301d 594 } **active_bo, **pinned_bo;
6c7a01ec 595
95f5301d 596 u32 *active_bo_count, *pinned_bo_count;
3a448734 597 u32 vm_count;
63eeaf38
JB
598};
599
7bd688cd 600struct intel_connector;
820d2d77 601struct intel_encoder;
5cec258b 602struct intel_crtc_state;
5724dbd1 603struct intel_initial_plane_config;
0e8ffe1b 604struct intel_crtc;
ee9300bb
DV
605struct intel_limit;
606struct dpll;
b8cecdf5 607
e70236a8 608struct drm_i915_display_funcs {
e70236a8
JB
609 int (*get_display_clock_speed)(struct drm_device *dev);
610 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 611 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
612 int (*compute_intermediate_wm)(struct drm_device *dev,
613 struct intel_crtc *intel_crtc,
614 struct intel_crtc_state *newstate);
615 void (*initial_watermarks)(struct intel_crtc_state *cstate);
616 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 617 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 618 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
619 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
620 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
621 /* Returns the active state of the crtc, and if the crtc is active,
622 * fills out the pipe-config with the hw state. */
623 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 624 struct intel_crtc_state *);
5724dbd1
DL
625 void (*get_initial_plane_config)(struct intel_crtc *,
626 struct intel_initial_plane_config *);
190f68c5
ACO
627 int (*crtc_compute_clock)(struct intel_crtc *crtc,
628 struct intel_crtc_state *crtc_state);
76e5a89c
DV
629 void (*crtc_enable)(struct drm_crtc *crtc);
630 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
631 void (*audio_codec_enable)(struct drm_connector *connector,
632 struct intel_encoder *encoder,
5e7234c9 633 const struct drm_display_mode *adjusted_mode);
69bfe1a9 634 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 635 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 636 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
637 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
638 struct drm_framebuffer *fb,
639 struct drm_i915_gem_object *obj,
640 struct drm_i915_gem_request *req,
641 uint32_t flags);
91d14251 642 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
643 /* clock updates for mode set */
644 /* cursor updates */
645 /* render clock increase/decrease */
646 /* display clock increase/decrease */
647 /* pll clock increase/decrease */
8563b1e8 648
b95c5321
ML
649 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
650 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
651};
652
48c1026a
MK
653enum forcewake_domain_id {
654 FW_DOMAIN_ID_RENDER = 0,
655 FW_DOMAIN_ID_BLITTER,
656 FW_DOMAIN_ID_MEDIA,
657
658 FW_DOMAIN_ID_COUNT
659};
660
661enum forcewake_domains {
662 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
663 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
664 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
665 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
666 FORCEWAKE_BLITTER |
667 FORCEWAKE_MEDIA)
668};
669
3756685a
TU
670#define FW_REG_READ (1)
671#define FW_REG_WRITE (2)
672
673enum forcewake_domains
674intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
675 i915_reg_t reg, unsigned int op);
676
907b28c5 677struct intel_uncore_funcs {
c8d9a590 678 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 679 enum forcewake_domains domains);
c8d9a590 680 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 681 enum forcewake_domains domains);
0b274481 682
f0f59a00
VS
683 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
684 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
685 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
686 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 687
f0f59a00 688 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 689 uint8_t val, bool trace);
f0f59a00 690 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 691 uint16_t val, bool trace);
f0f59a00 692 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 693 uint32_t val, bool trace);
f0f59a00 694 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 695 uint64_t val, bool trace);
990bbdad
CW
696};
697
907b28c5
CW
698struct intel_uncore {
699 spinlock_t lock; /** lock is also taken in irq contexts. */
700
701 struct intel_uncore_funcs funcs;
702
703 unsigned fifo_count;
48c1026a 704 enum forcewake_domains fw_domains;
b2cff0db
CW
705
706 struct intel_uncore_forcewake_domain {
707 struct drm_i915_private *i915;
48c1026a 708 enum forcewake_domain_id id;
33c582c1 709 enum forcewake_domains mask;
b2cff0db 710 unsigned wake_count;
a57a4a67 711 struct hrtimer timer;
f0f59a00 712 i915_reg_t reg_set;
05a2fb15
MK
713 u32 val_set;
714 u32 val_clear;
f0f59a00
VS
715 i915_reg_t reg_ack;
716 i915_reg_t reg_post;
05a2fb15 717 u32 val_reset;
b2cff0db 718 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
719
720 int unclaimed_mmio_check;
b2cff0db
CW
721};
722
723/* Iterate over initialised fw domains */
33c582c1
TU
724#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
725 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
726 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
727 (domain__)++) \
728 for_each_if ((mask__) & (domain__)->mask)
729
730#define for_each_fw_domain(domain__, dev_priv__) \
731 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 732
b6e7d894
DL
733#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
734#define CSR_VERSION_MAJOR(version) ((version) >> 16)
735#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
736
eb805623 737struct intel_csr {
8144ac59 738 struct work_struct work;
eb805623 739 const char *fw_path;
a7f749f9 740 uint32_t *dmc_payload;
eb805623 741 uint32_t dmc_fw_size;
b6e7d894 742 uint32_t version;
eb805623 743 uint32_t mmio_count;
f0f59a00 744 i915_reg_t mmioaddr[8];
eb805623 745 uint32_t mmiodata[8];
832dba88 746 uint32_t dc_state;
a37baf3b 747 uint32_t allowed_dc_mask;
eb805623
DV
748};
749
79fc46df
DL
750#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
751 func(is_mobile) sep \
752 func(is_i85x) sep \
753 func(is_i915g) sep \
754 func(is_i945gm) sep \
755 func(is_g33) sep \
756 func(need_gfx_hws) sep \
757 func(is_g4x) sep \
758 func(is_pineview) sep \
759 func(is_broadwater) sep \
760 func(is_crestline) sep \
761 func(is_ivybridge) sep \
762 func(is_valleyview) sep \
666a4537 763 func(is_cherryview) sep \
79fc46df 764 func(is_haswell) sep \
ab0d24ac 765 func(is_broadwell) sep \
7201c0b3 766 func(is_skylake) sep \
7526ac19 767 func(is_broxton) sep \
ef11bdb3 768 func(is_kabylake) sep \
b833d685 769 func(is_preliminary) sep \
79fc46df
DL
770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
dd93be58 777 func(has_llc) sep \
ca377809 778 func(has_snoop) sep \
30568c45 779 func(has_ddi) sep \
33e141ed 780 func(has_fpga_dbg) sep \
781 func(has_pooled_eu)
c96ea64e 782
a587f779
DL
783#define DEFINE_FLAG(name) u8 name:1
784#define SEP_SEMICOLON ;
c96ea64e 785
cfdf1fa2 786struct intel_device_info {
10fce67a 787 u32 display_mmio_offset;
87f1f465 788 u16 device_id;
ac208a8b 789 u8 num_pipes;
d615a166 790 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 791 u8 gen;
ae5702d2 792 u16 gen_mask;
73ae478c 793 u8 ring_mask; /* Rings supported by the HW */
a587f779 794 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
795 /* Register offsets for the various display pipes and transcoders */
796 int pipe_offsets[I915_MAX_TRANSCODERS];
797 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 798 int palette_offsets[I915_MAX_PIPES];
5efb3e28 799 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
800
801 /* Slice/subslice/EU info */
802 u8 slice_total;
803 u8 subslice_total;
804 u8 subslice_per_slice;
805 u8 eu_total;
806 u8 eu_per_subslice;
33e141ed 807 u8 min_eu_in_pool;
b7668791
DL
808 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
809 u8 subslice_7eu[3];
3873218f
JM
810 u8 has_slice_pg:1;
811 u8 has_subslice_pg:1;
812 u8 has_eu_pg:1;
82cf435b
LL
813
814 struct color_luts {
815 u16 degamma_lut_size;
816 u16 gamma_lut_size;
817 } color;
cfdf1fa2
KH
818};
819
a587f779
DL
820#undef DEFINE_FLAG
821#undef SEP_SEMICOLON
822
7faf1ab2
DV
823enum i915_cache_level {
824 I915_CACHE_NONE = 0,
350ec881
CW
825 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
826 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
827 caches, eg sampler/render caches, and the
828 large Last-Level-Cache. LLC is coherent with
829 the CPU, but L3 is only visible to the GPU. */
651d794f 830 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
831};
832
e59ec13d
MK
833struct i915_ctx_hang_stats {
834 /* This context had batch pending when hang was declared */
835 unsigned batch_pending;
836
837 /* This context had batch active when hang was declared */
838 unsigned batch_active;
be62acb4
MK
839
840 /* Time when this context was last blamed for a GPU reset */
841 unsigned long guilty_ts;
842
676fa572
CW
843 /* If the contexts causes a second GPU hang within this time,
844 * it is permanently banned from submitting any more work.
845 */
846 unsigned long ban_period_seconds;
847
be62acb4
MK
848 /* This context is banned to submit more work */
849 bool banned;
e59ec13d 850};
40521054
BW
851
852/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 853#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 854
31b7a88d 855/**
e2efd130 856 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
857 * @ref: reference count.
858 * @user_handle: userspace tracking identity for this context.
859 * @remap_slice: l3 row remapping information.
b1b38278
DW
860 * @flags: context specific flags:
861 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
862 * @file_priv: filp associated with this context (NULL for global default
863 * context).
864 * @hang_stats: information about the role of this context in possible GPU
865 * hangs.
7df113e4 866 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
867 * @legacy_hw_ctx: render context backing object and whether it is correctly
868 * initialized (legacy ring submission mechanism only).
869 * @link: link in the global list of contexts.
870 *
871 * Contexts are memory images used by the hardware to store copies of their
872 * internal state.
873 */
e2efd130 874struct i915_gem_context {
dce3271b 875 struct kref ref;
9ea4feec 876 struct drm_i915_private *i915;
40521054 877 struct drm_i915_file_private *file_priv;
ae6c4806 878 struct i915_hw_ppgtt *ppgtt;
a33afea5 879
8d59bc6a
CW
880 struct i915_ctx_hang_stats hang_stats;
881
5d1808ec 882 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 883 unsigned long flags;
bc3d6744
CW
884#define CONTEXT_NO_ZEROMAP BIT(0)
885#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
5d1808ec 886 unsigned hw_id;
8d59bc6a 887 u32 user_handle;
5d1808ec 888
0cb26a8e
CW
889 u32 ggtt_alignment;
890
9021ad03 891 struct intel_context {
c9e003af 892 struct drm_i915_gem_object *state;
84c2377f 893 struct intel_ringbuffer *ringbuf;
ca82580c 894 struct i915_vma *lrc_vma;
82352e90 895 uint32_t *lrc_reg_state;
8d59bc6a
CW
896 u64 lrc_desc;
897 int pin_count;
24f1d3cc 898 bool initialised;
666796da 899 } engine[I915_NUM_ENGINES];
bcd794c2 900 u32 ring_size;
c01fc532 901 u32 desc_template;
3c7ba635 902 struct atomic_notifier_head status_notifier;
80a9a8db 903 bool execlists_force_single_submission;
c9e003af 904
a33afea5 905 struct list_head link;
8d59bc6a
CW
906
907 u8 remap_slice;
40521054
BW
908};
909
a4001f1b
PZ
910enum fb_op_origin {
911 ORIGIN_GTT,
912 ORIGIN_CPU,
913 ORIGIN_CS,
914 ORIGIN_FLIP,
74b4ea1e 915 ORIGIN_DIRTYFB,
a4001f1b
PZ
916};
917
ab34a7e8 918struct intel_fbc {
25ad93fd
PZ
919 /* This is always the inner lock when overlapping with struct_mutex and
920 * it's the outer lock when overlapping with stolen_lock. */
921 struct mutex lock;
5e59f717 922 unsigned threshold;
dbef0f15
PZ
923 unsigned int possible_framebuffer_bits;
924 unsigned int busy_bits;
010cf73d 925 unsigned int visible_pipes_mask;
e35fef21 926 struct intel_crtc *crtc;
5c3fe8b0 927
c4213885 928 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
929 struct drm_mm_node *compressed_llb;
930
da46f936
RV
931 bool false_color;
932
d029bcad 933 bool enabled;
0e631adc 934 bool active;
9adccc60 935
aaf78d27
PZ
936 struct intel_fbc_state_cache {
937 struct {
938 unsigned int mode_flags;
939 uint32_t hsw_bdw_pixel_rate;
940 } crtc;
941
942 struct {
943 unsigned int rotation;
944 int src_w;
945 int src_h;
946 bool visible;
947 } plane;
948
949 struct {
950 u64 ilk_ggtt_offset;
aaf78d27
PZ
951 uint32_t pixel_format;
952 unsigned int stride;
953 int fence_reg;
954 unsigned int tiling_mode;
955 } fb;
956 } state_cache;
957
b183b3f1
PZ
958 struct intel_fbc_reg_params {
959 struct {
960 enum pipe pipe;
961 enum plane plane;
962 unsigned int fence_y_offset;
963 } crtc;
964
965 struct {
966 u64 ggtt_offset;
b183b3f1
PZ
967 uint32_t pixel_format;
968 unsigned int stride;
969 int fence_reg;
970 } fb;
971
972 int cfb_size;
973 } params;
974
5c3fe8b0 975 struct intel_fbc_work {
128d7356 976 bool scheduled;
ca18d51d 977 u32 scheduled_vblank;
128d7356 978 struct work_struct work;
128d7356 979 } work;
5c3fe8b0 980
bf6189c6 981 const char *no_fbc_reason;
b5e50c3f
JB
982};
983
96178eeb
VK
984/**
985 * HIGH_RR is the highest eDP panel refresh rate read from EDID
986 * LOW_RR is the lowest eDP panel refresh rate found from EDID
987 * parsing for same resolution.
988 */
989enum drrs_refresh_rate_type {
990 DRRS_HIGH_RR,
991 DRRS_LOW_RR,
992 DRRS_MAX_RR, /* RR count */
993};
994
995enum drrs_support_type {
996 DRRS_NOT_SUPPORTED = 0,
997 STATIC_DRRS_SUPPORT = 1,
998 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
999};
1000
2807cf69 1001struct intel_dp;
96178eeb
VK
1002struct i915_drrs {
1003 struct mutex mutex;
1004 struct delayed_work work;
1005 struct intel_dp *dp;
1006 unsigned busy_frontbuffer_bits;
1007 enum drrs_refresh_rate_type refresh_rate_type;
1008 enum drrs_support_type type;
1009};
1010
a031d709 1011struct i915_psr {
f0355c4a 1012 struct mutex lock;
a031d709
RV
1013 bool sink_support;
1014 bool source_ok;
2807cf69 1015 struct intel_dp *enabled;
7c8f8a70
RV
1016 bool active;
1017 struct delayed_work work;
9ca15301 1018 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1019 bool psr2_support;
1020 bool aux_frame_sync;
60e5ffe3 1021 bool link_standby;
3f51e471 1022};
5c3fe8b0 1023
3bad0781 1024enum intel_pch {
f0350830 1025 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1026 PCH_IBX, /* Ibexpeak PCH */
1027 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1028 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1029 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1030 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1031 PCH_NOP,
3bad0781
ZW
1032};
1033
988d6ee8
PZ
1034enum intel_sbi_destination {
1035 SBI_ICLK,
1036 SBI_MPHY,
1037};
1038
b690e96c 1039#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1040#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1041#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1042#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1043#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1044#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1045
8be48d92 1046struct intel_fbdev;
1630fe75 1047struct intel_fbc_work;
38651674 1048
c2b9152f
DV
1049struct intel_gmbus {
1050 struct i2c_adapter adapter;
3e4d44e0 1051#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1052 u32 force_bit;
c2b9152f 1053 u32 reg0;
f0f59a00 1054 i915_reg_t gpio_reg;
c167a6fc 1055 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1056 struct drm_i915_private *dev_priv;
1057};
1058
f4c956ad 1059struct i915_suspend_saved_registers {
e948e994 1060 u32 saveDSPARB;
ba8bbcf6 1061 u32 saveLVDS;
585fb111
JB
1062 u32 savePP_ON_DELAYS;
1063 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1064 u32 savePP_ON;
1065 u32 savePP_OFF;
1066 u32 savePP_CONTROL;
585fb111 1067 u32 savePP_DIVISOR;
ba8bbcf6 1068 u32 saveFBC_CONTROL;
1f84e550 1069 u32 saveCACHE_MODE_0;
1f84e550 1070 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1071 u32 saveSWF0[16];
1072 u32 saveSWF1[16];
85fa792b 1073 u32 saveSWF3[3];
4b9de737 1074 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1075 u32 savePCH_PORT_HOTPLUG;
9f49c376 1076 u16 saveGCDGMBUS;
f4c956ad 1077};
c85aa885 1078
ddeea5b0
ID
1079struct vlv_s0ix_state {
1080 /* GAM */
1081 u32 wr_watermark;
1082 u32 gfx_prio_ctrl;
1083 u32 arb_mode;
1084 u32 gfx_pend_tlb0;
1085 u32 gfx_pend_tlb1;
1086 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1087 u32 media_max_req_count;
1088 u32 gfx_max_req_count;
1089 u32 render_hwsp;
1090 u32 ecochk;
1091 u32 bsd_hwsp;
1092 u32 blt_hwsp;
1093 u32 tlb_rd_addr;
1094
1095 /* MBC */
1096 u32 g3dctl;
1097 u32 gsckgctl;
1098 u32 mbctl;
1099
1100 /* GCP */
1101 u32 ucgctl1;
1102 u32 ucgctl3;
1103 u32 rcgctl1;
1104 u32 rcgctl2;
1105 u32 rstctl;
1106 u32 misccpctl;
1107
1108 /* GPM */
1109 u32 gfxpause;
1110 u32 rpdeuhwtc;
1111 u32 rpdeuc;
1112 u32 ecobus;
1113 u32 pwrdwnupctl;
1114 u32 rp_down_timeout;
1115 u32 rp_deucsw;
1116 u32 rcubmabdtmr;
1117 u32 rcedata;
1118 u32 spare2gh;
1119
1120 /* Display 1 CZ domain */
1121 u32 gt_imr;
1122 u32 gt_ier;
1123 u32 pm_imr;
1124 u32 pm_ier;
1125 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1126
1127 /* GT SA CZ domain */
1128 u32 tilectl;
1129 u32 gt_fifoctl;
1130 u32 gtlc_wake_ctrl;
1131 u32 gtlc_survive;
1132 u32 pmwgicz;
1133
1134 /* Display 2 CZ domain */
1135 u32 gu_ctl0;
1136 u32 gu_ctl1;
9c25210f 1137 u32 pcbr;
ddeea5b0
ID
1138 u32 clock_gate_dis2;
1139};
1140
bf225f20
CW
1141struct intel_rps_ei {
1142 u32 cz_clock;
1143 u32 render_c0;
1144 u32 media_c0;
31685c25
D
1145};
1146
c85aa885 1147struct intel_gen6_power_mgmt {
d4d70aa5
ID
1148 /*
1149 * work, interrupts_enabled and pm_iir are protected by
1150 * dev_priv->irq_lock
1151 */
c85aa885 1152 struct work_struct work;
d4d70aa5 1153 bool interrupts_enabled;
c85aa885 1154 u32 pm_iir;
59cdb63d 1155
1800ad25
SAK
1156 u32 pm_intr_keep;
1157
b39fb297
BW
1158 /* Frequencies are stored in potentially platform dependent multiples.
1159 * In other words, *_freq needs to be multiplied by X to be interesting.
1160 * Soft limits are those which are used for the dynamic reclocking done
1161 * by the driver (raise frequencies under heavy loads, and lower for
1162 * lighter loads). Hard limits are those imposed by the hardware.
1163 *
1164 * A distinction is made for overclocking, which is never enabled by
1165 * default, and is considered to be above the hard limit if it's
1166 * possible at all.
1167 */
1168 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1169 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1170 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1171 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1172 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1173 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1174 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1175 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1176 u8 rp1_freq; /* "less than" RP0 power/freqency */
1177 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1178 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1179
8fb55197
CW
1180 u8 up_threshold; /* Current %busy required to uplock */
1181 u8 down_threshold; /* Current %busy required to downclock */
1182
dd75fdc8
CW
1183 int last_adj;
1184 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1185
8d3afd7d
CW
1186 spinlock_t client_lock;
1187 struct list_head clients;
1188 bool client_boost;
1189
c0951f0c 1190 bool enabled;
b7137e0c 1191 struct delayed_work autoenable_work;
1854d5ca 1192 unsigned boosts;
4fc688ce 1193
2e1b8730 1194 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1195
bf225f20
CW
1196 /* manual wa residency calculations */
1197 struct intel_rps_ei up_ei, down_ei;
1198
4fc688ce
JB
1199 /*
1200 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1201 * Must be taken after struct_mutex if nested. Note that
1202 * this lock may be held for long periods of time when
1203 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1204 */
1205 struct mutex hw_lock;
c85aa885
DV
1206};
1207
1a240d4d
DV
1208/* defined intel_pm.c */
1209extern spinlock_t mchdev_lock;
1210
c85aa885
DV
1211struct intel_ilk_power_mgmt {
1212 u8 cur_delay;
1213 u8 min_delay;
1214 u8 max_delay;
1215 u8 fmax;
1216 u8 fstart;
1217
1218 u64 last_count1;
1219 unsigned long last_time1;
1220 unsigned long chipset_power;
1221 u64 last_count2;
5ed0bdf2 1222 u64 last_time2;
c85aa885
DV
1223 unsigned long gfx_power;
1224 u8 corr;
1225
1226 int c_m;
1227 int r_t;
1228};
1229
c6cb582e
ID
1230struct drm_i915_private;
1231struct i915_power_well;
1232
1233struct i915_power_well_ops {
1234 /*
1235 * Synchronize the well's hw state to match the current sw state, for
1236 * example enable/disable it based on the current refcount. Called
1237 * during driver init and resume time, possibly after first calling
1238 * the enable/disable handlers.
1239 */
1240 void (*sync_hw)(struct drm_i915_private *dev_priv,
1241 struct i915_power_well *power_well);
1242 /*
1243 * Enable the well and resources that depend on it (for example
1244 * interrupts located on the well). Called after the 0->1 refcount
1245 * transition.
1246 */
1247 void (*enable)(struct drm_i915_private *dev_priv,
1248 struct i915_power_well *power_well);
1249 /*
1250 * Disable the well and resources that depend on it. Called after
1251 * the 1->0 refcount transition.
1252 */
1253 void (*disable)(struct drm_i915_private *dev_priv,
1254 struct i915_power_well *power_well);
1255 /* Returns the hw enabled state. */
1256 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1257 struct i915_power_well *power_well);
1258};
1259
a38911a3
WX
1260/* Power well structure for haswell */
1261struct i915_power_well {
c1ca727f 1262 const char *name;
6f3ef5dd 1263 bool always_on;
a38911a3
WX
1264 /* power well enable/disable usage count */
1265 int count;
bfafe93a
ID
1266 /* cached hw enabled state */
1267 bool hw_enabled;
c1ca727f 1268 unsigned long domains;
77961eb9 1269 unsigned long data;
c6cb582e 1270 const struct i915_power_well_ops *ops;
a38911a3
WX
1271};
1272
83c00f55 1273struct i915_power_domains {
baa70707
ID
1274 /*
1275 * Power wells needed for initialization at driver init and suspend
1276 * time are on. They are kept on until after the first modeset.
1277 */
1278 bool init_power_on;
0d116a29 1279 bool initializing;
c1ca727f 1280 int power_well_count;
baa70707 1281
83c00f55 1282 struct mutex lock;
1da51581 1283 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1284 struct i915_power_well *power_wells;
83c00f55
ID
1285};
1286
35a85ac6 1287#define MAX_L3_SLICES 2
a4da4fa4 1288struct intel_l3_parity {
35a85ac6 1289 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1290 struct work_struct error_work;
35a85ac6 1291 int which_slice;
a4da4fa4
DV
1292};
1293
4b5aed62 1294struct i915_gem_mm {
4b5aed62
DV
1295 /** Memory allocator for GTT stolen memory */
1296 struct drm_mm stolen;
92e97d2f
PZ
1297 /** Protects the usage of the GTT stolen memory allocator. This is
1298 * always the inner lock when overlapping with struct_mutex. */
1299 struct mutex stolen_lock;
1300
4b5aed62
DV
1301 /** List of all objects in gtt_space. Used to restore gtt
1302 * mappings on resume */
1303 struct list_head bound_list;
1304 /**
1305 * List of objects which are not bound to the GTT (thus
1306 * are idle and not used by the GPU) but still have
1307 * (presumably uncached) pages still attached.
1308 */
1309 struct list_head unbound_list;
1310
1311 /** Usable portion of the GTT for GEM */
1312 unsigned long stolen_base; /* limited to low memory (32-bit) */
1313
4b5aed62
DV
1314 /** PPGTT used for aliasing the PPGTT with the GTT */
1315 struct i915_hw_ppgtt *aliasing_ppgtt;
1316
2cfcd32a 1317 struct notifier_block oom_notifier;
e87666b5 1318 struct notifier_block vmap_notifier;
ceabbba5 1319 struct shrinker shrinker;
4b5aed62
DV
1320 bool shrinker_no_lock_stealing;
1321
4b5aed62
DV
1322 /** LRU list of objects with fence regs on them. */
1323 struct list_head fence_list;
1324
4b5aed62
DV
1325 /**
1326 * Are we in a non-interruptible section of code like
1327 * modesetting?
1328 */
1329 bool interruptible;
1330
bdf1e7e3 1331 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1332 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1333
4b5aed62
DV
1334 /** Bit 6 swizzling required for X tiling */
1335 uint32_t bit_6_swizzle_x;
1336 /** Bit 6 swizzling required for Y tiling */
1337 uint32_t bit_6_swizzle_y;
1338
4b5aed62 1339 /* accounting, useful for userland debugging */
c20e8355 1340 spinlock_t object_stat_lock;
4b5aed62
DV
1341 size_t object_memory;
1342 u32 object_count;
1343};
1344
edc3d884 1345struct drm_i915_error_state_buf {
0a4cd7c8 1346 struct drm_i915_private *i915;
edc3d884
MK
1347 unsigned bytes;
1348 unsigned size;
1349 int err;
1350 u8 *buf;
1351 loff_t start;
1352 loff_t pos;
1353};
1354
fc16b48b
MK
1355struct i915_error_state_file_priv {
1356 struct drm_device *dev;
1357 struct drm_i915_error_state *error;
1358};
1359
99584db3
DV
1360struct i915_gpu_error {
1361 /* For hangcheck timer */
1362#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1363#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1364 /* Hang gpu twice in this window and your context gets banned */
1365#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1366
737b1506 1367 struct delayed_work hangcheck_work;
99584db3
DV
1368
1369 /* For reset and error_state handling. */
1370 spinlock_t lock;
1371 /* Protected by the above dev->gpu_error.lock. */
1372 struct drm_i915_error_state *first_error;
094f9a54
CW
1373
1374 unsigned long missed_irq_rings;
1375
1f83fee0 1376 /**
2ac0f450 1377 * State variable controlling the reset flow and count
1f83fee0 1378 *
2ac0f450
MK
1379 * This is a counter which gets incremented when reset is triggered,
1380 * and again when reset has been handled. So odd values (lowest bit set)
1381 * means that reset is in progress and even values that
1382 * (reset_counter >> 1):th reset was successfully completed.
1383 *
1384 * If reset is not completed succesfully, the I915_WEDGE bit is
1385 * set meaning that hardware is terminally sour and there is no
1386 * recovery. All waiters on the reset_queue will be woken when
1387 * that happens.
1388 *
1389 * This counter is used by the wait_seqno code to notice that reset
1390 * event happened and it needs to restart the entire ioctl (since most
1391 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1392 *
1393 * This is important for lock-free wait paths, where no contended lock
1394 * naturally enforces the correct ordering between the bail-out of the
1395 * waiter and the gpu reset work code.
1f83fee0
DV
1396 */
1397 atomic_t reset_counter;
1398
1f83fee0 1399#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1400#define I915_WEDGED (1 << 31)
1f83fee0 1401
1f15b76f
CW
1402 /**
1403 * Waitqueue to signal when a hang is detected. Used to for waiters
1404 * to release the struct_mutex for the reset to procede.
1405 */
1406 wait_queue_head_t wait_queue;
1407
1f83fee0
DV
1408 /**
1409 * Waitqueue to signal when the reset has completed. Used by clients
1410 * that wait for dev_priv->mm.wedged to settle.
1411 */
1412 wait_queue_head_t reset_queue;
33196ded 1413
094f9a54 1414 /* For missed irq/seqno simulation. */
688e6c72 1415 unsigned long test_irq_rings;
99584db3
DV
1416};
1417
b8efb17b
ZR
1418enum modeset_restore {
1419 MODESET_ON_LID_OPEN,
1420 MODESET_DONE,
1421 MODESET_SUSPENDED,
1422};
1423
500ea70d
RV
1424#define DP_AUX_A 0x40
1425#define DP_AUX_B 0x10
1426#define DP_AUX_C 0x20
1427#define DP_AUX_D 0x30
1428
11c1b657
XZ
1429#define DDC_PIN_B 0x05
1430#define DDC_PIN_C 0x04
1431#define DDC_PIN_D 0x06
1432
6acab15a 1433struct ddi_vbt_port_info {
ce4dd49e
DL
1434 /*
1435 * This is an index in the HDMI/DVI DDI buffer translation table.
1436 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1437 * populate this field.
1438 */
1439#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1440 uint8_t hdmi_level_shift;
311a2094
PZ
1441
1442 uint8_t supports_dvi:1;
1443 uint8_t supports_hdmi:1;
1444 uint8_t supports_dp:1;
500ea70d
RV
1445
1446 uint8_t alternate_aux_channel;
11c1b657 1447 uint8_t alternate_ddc_pin;
75067dde
AK
1448
1449 uint8_t dp_boost_level;
1450 uint8_t hdmi_boost_level;
6acab15a
PZ
1451};
1452
bfd7ebda
RV
1453enum psr_lines_to_wait {
1454 PSR_0_LINES_TO_WAIT = 0,
1455 PSR_1_LINE_TO_WAIT,
1456 PSR_4_LINES_TO_WAIT,
1457 PSR_8_LINES_TO_WAIT
83a7280e
PB
1458};
1459
41aa3448
RV
1460struct intel_vbt_data {
1461 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1462 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1463
1464 /* Feature bits */
1465 unsigned int int_tv_support:1;
1466 unsigned int lvds_dither:1;
1467 unsigned int lvds_vbt:1;
1468 unsigned int int_crt_support:1;
1469 unsigned int lvds_use_ssc:1;
1470 unsigned int display_clock_mode:1;
1471 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1472 unsigned int panel_type:4;
41aa3448
RV
1473 int lvds_ssc_freq;
1474 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1475
83a7280e
PB
1476 enum drrs_support_type drrs_type;
1477
6aa23e65
JN
1478 struct {
1479 int rate;
1480 int lanes;
1481 int preemphasis;
1482 int vswing;
06411f08 1483 bool low_vswing;
6aa23e65
JN
1484 bool initialized;
1485 bool support;
1486 int bpp;
1487 struct edp_power_seq pps;
1488 } edp;
41aa3448 1489
bfd7ebda
RV
1490 struct {
1491 bool full_link;
1492 bool require_aux_wakeup;
1493 int idle_frames;
1494 enum psr_lines_to_wait lines_to_wait;
1495 int tp1_wakeup_time;
1496 int tp2_tp3_wakeup_time;
1497 } psr;
1498
f00076d2
JN
1499 struct {
1500 u16 pwm_freq_hz;
39fbc9c8 1501 bool present;
f00076d2 1502 bool active_low_pwm;
1de6068e 1503 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1504 enum intel_backlight_type type;
f00076d2
JN
1505 } backlight;
1506
d17c5443
SK
1507 /* MIPI DSI */
1508 struct {
1509 u16 panel_id;
d3b542fc
SK
1510 struct mipi_config *config;
1511 struct mipi_pps_data *pps;
1512 u8 seq_version;
1513 u32 size;
1514 u8 *data;
8d3ed2f3 1515 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1516 } dsi;
1517
41aa3448
RV
1518 int crt_ddc_pin;
1519
1520 int child_dev_num;
768f69c9 1521 union child_device_config *child_dev;
6acab15a
PZ
1522
1523 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1524 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1525};
1526
77c122bc
VS
1527enum intel_ddb_partitioning {
1528 INTEL_DDB_PART_1_2,
1529 INTEL_DDB_PART_5_6, /* IVB+ */
1530};
1531
1fd527cc
VS
1532struct intel_wm_level {
1533 bool enable;
1534 uint32_t pri_val;
1535 uint32_t spr_val;
1536 uint32_t cur_val;
1537 uint32_t fbc_val;
1538};
1539
820c1980 1540struct ilk_wm_values {
609cedef
VS
1541 uint32_t wm_pipe[3];
1542 uint32_t wm_lp[3];
1543 uint32_t wm_lp_spr[3];
1544 uint32_t wm_linetime[3];
1545 bool enable_fbc_wm;
1546 enum intel_ddb_partitioning partitioning;
1547};
1548
262cd2e1
VS
1549struct vlv_pipe_wm {
1550 uint16_t primary;
1551 uint16_t sprite[2];
1552 uint8_t cursor;
1553};
ae80152d 1554
262cd2e1
VS
1555struct vlv_sr_wm {
1556 uint16_t plane;
1557 uint8_t cursor;
1558};
ae80152d 1559
262cd2e1
VS
1560struct vlv_wm_values {
1561 struct vlv_pipe_wm pipe[3];
1562 struct vlv_sr_wm sr;
0018fda1
VS
1563 struct {
1564 uint8_t cursor;
1565 uint8_t sprite[2];
1566 uint8_t primary;
1567 } ddl[3];
6eb1a681
VS
1568 uint8_t level;
1569 bool cxsr;
0018fda1
VS
1570};
1571
c193924e 1572struct skl_ddb_entry {
16160e3d 1573 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1574};
1575
1576static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1577{
16160e3d 1578 return entry->end - entry->start;
c193924e
DL
1579}
1580
08db6652
DL
1581static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1582 const struct skl_ddb_entry *e2)
1583{
1584 if (e1->start == e2->start && e1->end == e2->end)
1585 return true;
1586
1587 return false;
1588}
1589
c193924e 1590struct skl_ddb_allocation {
34bb56af 1591 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1592 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1593 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1594};
1595
2ac96d2a 1596struct skl_wm_values {
2b4b9f35 1597 unsigned dirty_pipes;
c193924e 1598 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1599 uint32_t wm_linetime[I915_MAX_PIPES];
1600 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1601 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1602};
1603
1604struct skl_wm_level {
1605 bool plane_en[I915_MAX_PLANES];
1606 uint16_t plane_res_b[I915_MAX_PLANES];
1607 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1608};
1609
c67a470b 1610/*
765dab67
PZ
1611 * This struct helps tracking the state needed for runtime PM, which puts the
1612 * device in PCI D3 state. Notice that when this happens, nothing on the
1613 * graphics device works, even register access, so we don't get interrupts nor
1614 * anything else.
c67a470b 1615 *
765dab67
PZ
1616 * Every piece of our code that needs to actually touch the hardware needs to
1617 * either call intel_runtime_pm_get or call intel_display_power_get with the
1618 * appropriate power domain.
a8a8bd54 1619 *
765dab67
PZ
1620 * Our driver uses the autosuspend delay feature, which means we'll only really
1621 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1622 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1623 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1624 *
1625 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1626 * goes back to false exactly before we reenable the IRQs. We use this variable
1627 * to check if someone is trying to enable/disable IRQs while they're supposed
1628 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1629 * case it happens.
c67a470b 1630 *
765dab67 1631 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1632 */
5d584b2e 1633struct i915_runtime_pm {
1f814dac 1634 atomic_t wakeref_count;
2b19efeb 1635 atomic_t atomic_seq;
5d584b2e 1636 bool suspended;
2aeb7d3a 1637 bool irqs_enabled;
c67a470b
PZ
1638};
1639
926321d5
DV
1640enum intel_pipe_crc_source {
1641 INTEL_PIPE_CRC_SOURCE_NONE,
1642 INTEL_PIPE_CRC_SOURCE_PLANE1,
1643 INTEL_PIPE_CRC_SOURCE_PLANE2,
1644 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1645 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1646 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1647 INTEL_PIPE_CRC_SOURCE_TV,
1648 INTEL_PIPE_CRC_SOURCE_DP_B,
1649 INTEL_PIPE_CRC_SOURCE_DP_C,
1650 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1651 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1652 INTEL_PIPE_CRC_SOURCE_MAX,
1653};
1654
8bf1e9f1 1655struct intel_pipe_crc_entry {
ac2300d4 1656 uint32_t frame;
8bf1e9f1
SH
1657 uint32_t crc[5];
1658};
1659
b2c88f5b 1660#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1661struct intel_pipe_crc {
d538bbdf
DL
1662 spinlock_t lock;
1663 bool opened; /* exclusive access to the result file */
e5f75aca 1664 struct intel_pipe_crc_entry *entries;
926321d5 1665 enum intel_pipe_crc_source source;
d538bbdf 1666 int head, tail;
07144428 1667 wait_queue_head_t wq;
8bf1e9f1
SH
1668};
1669
f99d7069
DV
1670struct i915_frontbuffer_tracking {
1671 struct mutex lock;
1672
1673 /*
1674 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1675 * scheduled flips.
1676 */
1677 unsigned busy_bits;
1678 unsigned flip_bits;
1679};
1680
7225342a 1681struct i915_wa_reg {
f0f59a00 1682 i915_reg_t addr;
7225342a
MK
1683 u32 value;
1684 /* bitmask representing WA bits */
1685 u32 mask;
1686};
1687
33136b06
AS
1688/*
1689 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1690 * allowing it for RCS as we don't foresee any requirement of having
1691 * a whitelist for other engines. When it is really required for
1692 * other engines then the limit need to be increased.
1693 */
1694#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1695
1696struct i915_workarounds {
1697 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1698 u32 count;
666796da 1699 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1700};
1701
cf9d2890
YZ
1702struct i915_virtual_gpu {
1703 bool active;
1704};
1705
5f19e2bf
JH
1706struct i915_execbuffer_params {
1707 struct drm_device *dev;
1708 struct drm_file *file;
1709 uint32_t dispatch_flags;
1710 uint32_t args_batch_start_offset;
af98714e 1711 uint64_t batch_obj_vm_offset;
4a570db5 1712 struct intel_engine_cs *engine;
5f19e2bf 1713 struct drm_i915_gem_object *batch_obj;
e2efd130 1714 struct i915_gem_context *ctx;
6a6ae79a 1715 struct drm_i915_gem_request *request;
5f19e2bf
JH
1716};
1717
aa363136
MR
1718/* used in computing the new watermarks state */
1719struct intel_wm_config {
1720 unsigned int num_pipes_active;
1721 bool sprites_enabled;
1722 bool sprites_scaled;
1723};
1724
77fec556 1725struct drm_i915_private {
8f460e2c
CW
1726 struct drm_device drm;
1727
efab6d8d 1728 struct kmem_cache *objects;
e20d2ab7 1729 struct kmem_cache *vmas;
efab6d8d 1730 struct kmem_cache *requests;
f4c956ad 1731
5c969aa7 1732 const struct intel_device_info info;
f4c956ad
DV
1733
1734 int relative_constants_mode;
1735
1736 void __iomem *regs;
1737
907b28c5 1738 struct intel_uncore uncore;
f4c956ad 1739
cf9d2890
YZ
1740 struct i915_virtual_gpu vgpu;
1741
0ad35fed
ZW
1742 struct intel_gvt gvt;
1743
33a732f4
AD
1744 struct intel_guc guc;
1745
eb805623
DV
1746 struct intel_csr csr;
1747
5ea6e5e3 1748 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1749
f4c956ad
DV
1750 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1751 * controller on different i2c buses. */
1752 struct mutex gmbus_mutex;
1753
1754 /**
1755 * Base address of the gmbus and gpio block.
1756 */
1757 uint32_t gpio_mmio_base;
1758
b6fdd0f2
SS
1759 /* MMIO base address for MIPI regs */
1760 uint32_t mipi_mmio_base;
1761
443a389f
VS
1762 uint32_t psr_mmio_base;
1763
28c70f16
DV
1764 wait_queue_head_t gmbus_wait_queue;
1765
f4c956ad 1766 struct pci_dev *bridge_dev;
0ca5fa3a 1767 struct i915_gem_context *kernel_context;
666796da 1768 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1769 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1770 uint32_t last_seqno, next_seqno;
f4c956ad 1771
ba8286fa 1772 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1773 struct resource mch_res;
1774
f4c956ad
DV
1775 /* protects the irq masks */
1776 spinlock_t irq_lock;
1777
84c33a64
SG
1778 /* protects the mmio flip data */
1779 spinlock_t mmio_flip_lock;
1780
f8b79e58
ID
1781 bool display_irqs_enabled;
1782
9ee32fea
DV
1783 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1784 struct pm_qos_request pm_qos;
1785
a580516d
VS
1786 /* Sideband mailbox protection */
1787 struct mutex sb_lock;
f4c956ad
DV
1788
1789 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1790 union {
1791 u32 irq_mask;
1792 u32 de_irq_mask[I915_MAX_PIPES];
1793 };
f4c956ad 1794 u32 gt_irq_mask;
605cd25b 1795 u32 pm_irq_mask;
a6706b45 1796 u32 pm_rps_events;
91d181dd 1797 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1798
5fcece80 1799 struct i915_hotplug hotplug;
ab34a7e8 1800 struct intel_fbc fbc;
439d7ac0 1801 struct i915_drrs drrs;
f4c956ad 1802 struct intel_opregion opregion;
41aa3448 1803 struct intel_vbt_data vbt;
f4c956ad 1804
d9ceb816
JB
1805 bool preserve_bios_swizzle;
1806
f4c956ad
DV
1807 /* overlay */
1808 struct intel_overlay *overlay;
f4c956ad 1809
58c68779 1810 /* backlight registers and fields in struct intel_panel */
07f11d49 1811 struct mutex backlight_lock;
31ad8ec6 1812
f4c956ad 1813 /* LVDS info */
f4c956ad
DV
1814 bool no_aux_handshake;
1815
e39b999a
VS
1816 /* protects panel power sequencer state */
1817 struct mutex pps_mutex;
1818
f4c956ad 1819 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1820 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1821
1822 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1823 unsigned int skl_preferred_vco_freq;
1a617b77 1824 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1825 unsigned int max_dotclk_freq;
e7dc33f3 1826 unsigned int rawclk_freq;
6bcda4f0 1827 unsigned int hpll_freq;
bfa7df01 1828 unsigned int czclk_freq;
f4c956ad 1829
63911d72 1830 struct {
709e05c3 1831 unsigned int vco, ref;
63911d72
VS
1832 } cdclk_pll;
1833
645416f5
DV
1834 /**
1835 * wq - Driver workqueue for GEM.
1836 *
1837 * NOTE: Work items scheduled here are not allowed to grab any modeset
1838 * locks, for otherwise the flushing done in the pageflip code will
1839 * result in deadlocks.
1840 */
f4c956ad
DV
1841 struct workqueue_struct *wq;
1842
1843 /* Display functions */
1844 struct drm_i915_display_funcs display;
1845
1846 /* PCH chipset type */
1847 enum intel_pch pch_type;
17a303ec 1848 unsigned short pch_id;
f4c956ad
DV
1849
1850 unsigned long quirks;
1851
b8efb17b
ZR
1852 enum modeset_restore modeset_restore;
1853 struct mutex modeset_restore_lock;
e2c8b870 1854 struct drm_atomic_state *modeset_restore_state;
673a394b 1855
a7bbbd63 1856 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1857 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1858
4b5aed62 1859 struct i915_gem_mm mm;
ad46cb53
CW
1860 DECLARE_HASHTABLE(mm_structs, 7);
1861 struct mutex mm_lock;
8781342d 1862
5d1808ec
CW
1863 /* The hw wants to have a stable context identifier for the lifetime
1864 * of the context (for OA, PASID, faults, etc). This is limited
1865 * in execlists to 21 bits.
1866 */
1867 struct ida context_hw_ida;
1868#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1869
8781342d
DV
1870 /* Kernel Modesetting */
1871
76c4ac04
DL
1872 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1873 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1874 wait_queue_head_t pending_flip_queue;
1875
c4597872
DV
1876#ifdef CONFIG_DEBUG_FS
1877 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1878#endif
1879
565602d7 1880 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1881 int num_shared_dpll;
1882 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1883 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1884
fbf6d879
ML
1885 /*
1886 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1887 * Must be global rather than per dpll, because on some platforms
1888 * plls share registers.
1889 */
1890 struct mutex dpll_lock;
1891
565602d7
ML
1892 unsigned int active_crtcs;
1893 unsigned int min_pixclk[I915_MAX_PIPES];
1894
e4607fcf 1895 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1896
7225342a 1897 struct i915_workarounds workarounds;
888b5995 1898
f99d7069
DV
1899 struct i915_frontbuffer_tracking fb_tracking;
1900
652c393a 1901 u16 orig_clock;
f97108d1 1902
c4804411 1903 bool mchbar_need_disable;
f97108d1 1904
a4da4fa4
DV
1905 struct intel_l3_parity l3_parity;
1906
59124506 1907 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1908 u32 edram_cap;
59124506 1909
c6a828d3 1910 /* gen6+ rps state */
c85aa885 1911 struct intel_gen6_power_mgmt rps;
c6a828d3 1912
20e4d407
DV
1913 /* ilk-only ips/rps state. Everything in here is protected by the global
1914 * mchdev_lock in intel_pm.c */
c85aa885 1915 struct intel_ilk_power_mgmt ips;
b5e50c3f 1916
83c00f55 1917 struct i915_power_domains power_domains;
a38911a3 1918
a031d709 1919 struct i915_psr psr;
3f51e471 1920
99584db3 1921 struct i915_gpu_error gpu_error;
ae681d96 1922
c9cddffc
JB
1923 struct drm_i915_gem_object *vlv_pctx;
1924
0695726e 1925#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1926 /* list of fbdev register on this device */
1927 struct intel_fbdev *fbdev;
82e3b8c1 1928 struct work_struct fbdev_suspend_work;
4520f53a 1929#endif
e953fd7b
CW
1930
1931 struct drm_property *broadcast_rgb_property;
3f43c48d 1932 struct drm_property *force_audio_property;
e3689190 1933
58fddc28 1934 /* hda/i915 audio component */
51e1d83c 1935 struct i915_audio_component *audio_component;
58fddc28 1936 bool audio_component_registered;
4a21ef7d
LY
1937 /**
1938 * av_mutex - mutex for audio/video sync
1939 *
1940 */
1941 struct mutex av_mutex;
58fddc28 1942
254f965c 1943 uint32_t hw_context_size;
a33afea5 1944 struct list_head context_list;
f4c956ad 1945
3e68320e 1946 u32 fdi_rx_config;
68d18ad7 1947
c231775c 1948 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1949 u32 chv_phy_control;
c231775c
VS
1950 /*
1951 * Shadows for CHV DPLL_MD regs to keep the state
1952 * checker somewhat working in the presence hardware
1953 * crappiness (can't read out DPLL_MD for pipes B & C).
1954 */
1955 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1956 u32 bxt_phy_grc;
70722468 1957
842f1c8b 1958 u32 suspend_count;
bc87229f 1959 bool suspended_to_idle;
f4c956ad 1960 struct i915_suspend_saved_registers regfile;
ddeea5b0 1961 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1962
53615a5e
VS
1963 struct {
1964 /*
1965 * Raw watermark latency values:
1966 * in 0.1us units for WM0,
1967 * in 0.5us units for WM1+.
1968 */
1969 /* primary */
1970 uint16_t pri_latency[5];
1971 /* sprite */
1972 uint16_t spr_latency[5];
1973 /* cursor */
1974 uint16_t cur_latency[5];
2af30a5c
PB
1975 /*
1976 * Raw watermark memory latency values
1977 * for SKL for all 8 levels
1978 * in 1us units.
1979 */
1980 uint16_t skl_latency[8];
609cedef 1981
2d41c0b5
PB
1982 /*
1983 * The skl_wm_values structure is a bit too big for stack
1984 * allocation, so we keep the staging struct where we store
1985 * intermediate results here instead.
1986 */
1987 struct skl_wm_values skl_results;
1988
609cedef 1989 /* current hardware state */
2d41c0b5
PB
1990 union {
1991 struct ilk_wm_values hw;
1992 struct skl_wm_values skl_hw;
0018fda1 1993 struct vlv_wm_values vlv;
2d41c0b5 1994 };
58590c14
VS
1995
1996 uint8_t max_level;
ed4a6a7c
MR
1997
1998 /*
1999 * Should be held around atomic WM register writing; also
2000 * protects * intel_crtc->wm.active and
2001 * cstate->wm.need_postvbl_update.
2002 */
2003 struct mutex wm_mutex;
279e99d7
MR
2004
2005 /*
2006 * Set during HW readout of watermarks/DDB. Some platforms
2007 * need to know when we're still using BIOS-provided values
2008 * (which we don't fully trust).
2009 */
2010 bool distrust_bios_wm;
53615a5e
VS
2011 } wm;
2012
8a187455
PZ
2013 struct i915_runtime_pm pm;
2014
a83014d3
OM
2015 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2016 struct {
5f19e2bf 2017 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2018 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2019 struct list_head *vmas);
117897f4
TU
2020 void (*cleanup_engine)(struct intel_engine_cs *engine);
2021 void (*stop_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2022
2023 /**
2024 * Is the GPU currently considered idle, or busy executing
2025 * userspace requests? Whilst idle, we allow runtime power
2026 * management to power down the hardware and display clocks.
2027 * In order to reduce the effect on performance, there
2028 * is a slight delay before we do so.
2029 */
2030 unsigned int active_engines;
2031 bool awake;
2032
2033 /**
2034 * We leave the user IRQ off as much as possible,
2035 * but this means that requests will finish and never
2036 * be retired once the system goes idle. Set a timer to
2037 * fire periodically while the ring is running. When it
2038 * fires, go retire requests.
2039 */
2040 struct delayed_work retire_work;
2041
2042 /**
2043 * When we detect an idle GPU, we want to turn on
2044 * powersaving features. So once we see that there
2045 * are no more requests outstanding and no more
2046 * arrive within a small period of time, we fire
2047 * off the idle_work.
2048 */
2049 struct delayed_work idle_work;
a83014d3
OM
2050 } gt;
2051
3be60de9
VS
2052 /* perform PHY state sanity checks? */
2053 bool chv_phy_assert[2];
2054
0bdf5a05
TI
2055 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2056
bdf1e7e3
DV
2057 /*
2058 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2059 * will be rejected. Instead look for a better place.
2060 */
77fec556 2061};
1da177e4 2062
2c1792a1
CW
2063static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2064{
091387c1 2065 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2066}
2067
888d0d42
ID
2068static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2069{
2070 return to_i915(dev_get_drvdata(dev));
2071}
2072
33a732f4
AD
2073static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2074{
2075 return container_of(guc, struct drm_i915_private, guc);
2076}
2077
b4ac5afc
DG
2078/* Simple iterator over all initialised engines */
2079#define for_each_engine(engine__, dev_priv__) \
2080 for ((engine__) = &(dev_priv__)->engine[0]; \
2081 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2082 (engine__)++) \
2083 for_each_if (intel_engine_initialized(engine__))
b4519513 2084
c3232b18
DG
2085/* Iterator with engine_id */
2086#define for_each_engine_id(engine__, dev_priv__, id__) \
2087 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2088 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2089 (engine__)++) \
2090 for_each_if (((id__) = (engine__)->id, \
2091 intel_engine_initialized(engine__)))
2092
2093/* Iterator over subset of engines selected by mask */
ee4b6faf 2094#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2095 for ((engine__) = &(dev_priv__)->engine[0]; \
2096 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2097 (engine__)++) \
2098 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2099 intel_engine_initialized(engine__))
ee4b6faf 2100
b1d7e4b4
WF
2101enum hdmi_force_audio {
2102 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2103 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2104 HDMI_AUDIO_AUTO, /* trust EDID */
2105 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2106};
2107
190d6cd5 2108#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2109
37e680a1 2110struct drm_i915_gem_object_ops {
de472664
CW
2111 unsigned int flags;
2112#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2113
37e680a1
CW
2114 /* Interface between the GEM object and its backing storage.
2115 * get_pages() is called once prior to the use of the associated set
2116 * of pages before to binding them into the GTT, and put_pages() is
2117 * called after we no longer need them. As we expect there to be
2118 * associated cost with migrating pages between the backing storage
2119 * and making them available for the GPU (e.g. clflush), we may hold
2120 * onto the pages after they are no longer referenced by the GPU
2121 * in case they may be used again shortly (for example migrating the
2122 * pages to a different memory domain within the GTT). put_pages()
2123 * will therefore most likely be called when the object itself is
2124 * being released or under memory pressure (where we attempt to
2125 * reap pages for the shrinker).
2126 */
2127 int (*get_pages)(struct drm_i915_gem_object *);
2128 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2129
5cc9ed4b
CW
2130 int (*dmabuf_export)(struct drm_i915_gem_object *);
2131 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2132};
2133
a071fa00
DV
2134/*
2135 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2136 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2137 * doesn't mean that the hw necessarily already scans it out, but that any
2138 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2139 *
2140 * We have one bit per pipe and per scanout plane type.
2141 */
d1b9d039
SAK
2142#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2143#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2144#define INTEL_FRONTBUFFER_BITS \
2145 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2146#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2147 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2148#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2149 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2150#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2151 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2152#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2153 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2154#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2155 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2156
673a394b 2157struct drm_i915_gem_object {
c397b908 2158 struct drm_gem_object base;
673a394b 2159
37e680a1
CW
2160 const struct drm_i915_gem_object_ops *ops;
2161
2f633156
BW
2162 /** List of VMAs backed by this object */
2163 struct list_head vma_list;
2164
c1ad11fc
CW
2165 /** Stolen memory for this object, instead of being backed by shmem. */
2166 struct drm_mm_node *stolen;
35c20a60 2167 struct list_head global_list;
673a394b 2168
117897f4 2169 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2170 /** Used in execbuf to temporarily hold a ref */
2171 struct list_head obj_exec_link;
673a394b 2172
8d9d5744 2173 struct list_head batch_pool_link;
493018dc 2174
673a394b 2175 /**
65ce3027
CW
2176 * This is set if the object is on the active lists (has pending
2177 * rendering and so a non-zero seqno), and is not set if it i s on
2178 * inactive (ready to be unbound) list.
673a394b 2179 */
666796da 2180 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2181
2182 /**
2183 * This is set if the object has been written to since last bound
2184 * to the GTT
2185 */
0206e353 2186 unsigned int dirty:1;
778c3544
DV
2187
2188 /**
2189 * Fence register bits (if any) for this object. Will be set
2190 * as needed when mapped into the GTT.
2191 * Protected by dev->struct_mutex.
778c3544 2192 */
4b9de737 2193 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2194
778c3544
DV
2195 /**
2196 * Advice: are the backing pages purgeable?
2197 */
0206e353 2198 unsigned int madv:2;
778c3544 2199
778c3544
DV
2200 /**
2201 * Current tiling mode for the object.
2202 */
0206e353 2203 unsigned int tiling_mode:2;
5d82e3e6
CW
2204 /**
2205 * Whether the tiling parameters for the currently associated fence
2206 * register have changed. Note that for the purposes of tracking
2207 * tiling changes we also treat the unfenced register, the register
2208 * slot that the object occupies whilst it executes a fenced
2209 * command (such as BLT on gen2/3), as a "fence".
2210 */
2211 unsigned int fence_dirty:1;
778c3544 2212
75e9e915
DV
2213 /**
2214 * Is the object at the current location in the gtt mappable and
2215 * fenceable? Used to avoid costly recalculations.
2216 */
0206e353 2217 unsigned int map_and_fenceable:1;
75e9e915 2218
fb7d516a
DV
2219 /**
2220 * Whether the current gtt mapping needs to be mappable (and isn't just
2221 * mappable by accident). Track pin and fault separate for a more
2222 * accurate mappable working set.
2223 */
0206e353 2224 unsigned int fault_mappable:1;
fb7d516a 2225
24f3a8cf
AG
2226 /*
2227 * Is the object to be mapped as read-only to the GPU
2228 * Only honoured if hardware has relevant pte bit
2229 */
2230 unsigned long gt_ro:1;
651d794f 2231 unsigned int cache_level:3;
0f71979a 2232 unsigned int cache_dirty:1;
93dfb40c 2233
a071fa00
DV
2234 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2235
aeecc969 2236 unsigned int has_wc_mmap;
8a0c39b1
TU
2237 unsigned int pin_display;
2238
9da3da66 2239 struct sg_table *pages;
a5570178 2240 int pages_pin_count;
ee286370
CW
2241 struct get_page {
2242 struct scatterlist *sg;
2243 int last;
2244 } get_page;
0a798eb9 2245 void *mapping;
9a70cc2a 2246
b4716185
CW
2247 /** Breadcrumb of last rendering to the buffer.
2248 * There can only be one writer, but we allow for multiple readers.
2249 * If there is a writer that necessarily implies that all other
2250 * read requests are complete - but we may only be lazily clearing
2251 * the read requests. A read request is naturally the most recent
2252 * request on a ring, so we may have two different write and read
2253 * requests on one ring where the write request is older than the
2254 * read request. This allows for the CPU to read from an active
2255 * buffer by only waiting for the write to complete.
2256 * */
666796da 2257 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2258 struct drm_i915_gem_request *last_write_req;
caea7476 2259 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2260 struct drm_i915_gem_request *last_fenced_req;
673a394b 2261
778c3544 2262 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2263 uint32_t stride;
673a394b 2264
80075d49
DV
2265 /** References from framebuffers, locks out tiling changes. */
2266 unsigned long framebuffer_references;
2267
280b713b 2268 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2269 unsigned long *bit_17;
280b713b 2270
5cc9ed4b 2271 union {
6a2c4232
CW
2272 /** for phy allocated objects */
2273 struct drm_dma_handle *phys_handle;
2274
5cc9ed4b
CW
2275 struct i915_gem_userptr {
2276 uintptr_t ptr;
2277 unsigned read_only :1;
2278 unsigned workers :4;
2279#define I915_GEM_USERPTR_MAX_WORKERS 15
2280
ad46cb53
CW
2281 struct i915_mm_struct *mm;
2282 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2283 struct work_struct *work;
2284 } userptr;
2285 };
2286};
62b8b215 2287#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2288
b9bcd14a
CW
2289static inline bool
2290i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2291{
2292 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2293}
2294
85d1225e
DG
2295/*
2296 * Optimised SGL iterator for GEM objects
2297 */
2298static __always_inline struct sgt_iter {
2299 struct scatterlist *sgp;
2300 union {
2301 unsigned long pfn;
2302 dma_addr_t dma;
2303 };
2304 unsigned int curr;
2305 unsigned int max;
2306} __sgt_iter(struct scatterlist *sgl, bool dma) {
2307 struct sgt_iter s = { .sgp = sgl };
2308
2309 if (s.sgp) {
2310 s.max = s.curr = s.sgp->offset;
2311 s.max += s.sgp->length;
2312 if (dma)
2313 s.dma = sg_dma_address(s.sgp);
2314 else
2315 s.pfn = page_to_pfn(sg_page(s.sgp));
2316 }
2317
2318 return s;
2319}
2320
63d15326
DG
2321/**
2322 * __sg_next - return the next scatterlist entry in a list
2323 * @sg: The current sg entry
2324 *
2325 * Description:
2326 * If the entry is the last, return NULL; otherwise, step to the next
2327 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2328 * otherwise just return the pointer to the current element.
2329 **/
2330static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2331{
2332#ifdef CONFIG_DEBUG_SG
2333 BUG_ON(sg->sg_magic != SG_MAGIC);
2334#endif
2335 return sg_is_last(sg) ? NULL :
2336 likely(!sg_is_chain(++sg)) ? sg :
2337 sg_chain_ptr(sg);
2338}
2339
85d1225e
DG
2340/**
2341 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2342 * @__dmap: DMA address (output)
2343 * @__iter: 'struct sgt_iter' (iterator state, internal)
2344 * @__sgt: sg_table to iterate over (input)
2345 */
2346#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2347 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2348 ((__dmap) = (__iter).dma + (__iter).curr); \
2349 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2350 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2351
2352/**
2353 * for_each_sgt_page - iterate over the pages of the given sg_table
2354 * @__pp: page pointer (output)
2355 * @__iter: 'struct sgt_iter' (iterator state, internal)
2356 * @__sgt: sg_table to iterate over (input)
2357 */
2358#define for_each_sgt_page(__pp, __iter, __sgt) \
2359 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2360 ((__pp) = (__iter).pfn == 0 ? NULL : \
2361 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2362 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2363 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2364
673a394b
EA
2365/**
2366 * Request queue structure.
2367 *
2368 * The request queue allows us to note sequence numbers that have been emitted
2369 * and may be associated with active buffers to be retired.
2370 *
97b2a6a1
JH
2371 * By keeping this list, we can avoid having to do questionable sequence
2372 * number comparisons on buffer last_read|write_seqno. It also allows an
2373 * emission time to be associated with the request for tracking how far ahead
2374 * of the GPU the submission is.
b3a38998
NH
2375 *
2376 * The requests are reference counted, so upon creation they should have an
2377 * initial reference taken using kref_init
673a394b
EA
2378 */
2379struct drm_i915_gem_request {
abfe262a
JH
2380 struct kref ref;
2381
852835f3 2382 /** On Which ring this request was generated */
efab6d8d 2383 struct drm_i915_private *i915;
4a570db5 2384 struct intel_engine_cs *engine;
b3850855 2385 struct intel_signal_node signaling;
852835f3 2386
821485dc
CW
2387 /** GEM sequence number associated with the previous request,
2388 * when the HWS breadcrumb is equal to this the GPU is processing
2389 * this request.
2390 */
2391 u32 previous_seqno;
2392
2393 /** GEM sequence number associated with this request,
2394 * when the HWS breadcrumb is equal or greater than this the GPU
2395 * has finished processing this request.
2396 */
2397 u32 seqno;
673a394b 2398
7d736f4f
MK
2399 /** Position in the ringbuffer of the start of the request */
2400 u32 head;
2401
72f95afa
NH
2402 /**
2403 * Position in the ringbuffer of the start of the postfix.
2404 * This is required to calculate the maximum available ringbuffer
2405 * space without overwriting the postfix.
2406 */
2407 u32 postfix;
2408
2409 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2410 u32 tail;
2411
0251a963
CW
2412 /** Preallocate space in the ringbuffer for the emitting the request */
2413 u32 reserved_space;
2414
b3a38998 2415 /**
a8c6ecb3 2416 * Context and ring buffer related to this request
b3a38998
NH
2417 * Contexts are refcounted, so when this request is associated with a
2418 * context, we must increment the context's refcount, to guarantee that
2419 * it persists while any request is linked to it. Requests themselves
2420 * are also refcounted, so the request will only be freed when the last
2421 * reference to it is dismissed, and the code in
2422 * i915_gem_request_free() will then decrement the refcount on the
2423 * context.
2424 */
e2efd130 2425 struct i915_gem_context *ctx;
98e1bd4a 2426 struct intel_ringbuffer *ringbuf;
0e50e96b 2427
a16a4052
CW
2428 /**
2429 * Context related to the previous request.
2430 * As the contexts are accessed by the hardware until the switch is
2431 * completed to a new context, the hardware may still be writing
2432 * to the context object after the breadcrumb is visible. We must
2433 * not unpin/unbind/prune that object whilst still active and so
2434 * we keep the previous context pinned until the following (this)
2435 * request is retired.
2436 */
e2efd130 2437 struct i915_gem_context *previous_context;
a16a4052 2438
dc4be607
JH
2439 /** Batch buffer related to this request if any (used for
2440 error state dump only) */
7d736f4f
MK
2441 struct drm_i915_gem_object *batch_obj;
2442
673a394b
EA
2443 /** Time at which this request was emitted, in jiffies. */
2444 unsigned long emitted_jiffies;
2445
b962442e 2446 /** global list entry for this request */
673a394b 2447 struct list_head list;
b962442e 2448
f787a5f5 2449 struct drm_i915_file_private *file_priv;
b962442e
EA
2450 /** file_priv list entry for this request */
2451 struct list_head client_list;
67e2937b 2452
071c92de
MK
2453 /** process identifier submitting this request */
2454 struct pid *pid;
2455
6d3d8274
NH
2456 /**
2457 * The ELSP only accepts two elements at a time, so we queue
2458 * context/tail pairs on a given queue (ring->execlist_queue) until the
2459 * hardware is available. The queue serves a double purpose: we also use
2460 * it to keep track of the up to 2 contexts currently in the hardware
2461 * (usually one in execution and the other queued up by the GPU): We
2462 * only remove elements from the head of the queue when the hardware
2463 * informs us that an element has been completed.
2464 *
2465 * All accesses to the queue are mediated by a spinlock
2466 * (ring->execlist_lock).
2467 */
2468
2469 /** Execlist link in the submission queue.*/
2470 struct list_head execlist_link;
2471
2472 /** Execlists no. of times this request has been sent to the ELSP */
2473 int elsp_submitted;
2474
a3d12761
TU
2475 /** Execlists context hardware id. */
2476 unsigned ctx_hw_id;
673a394b
EA
2477};
2478
26827088
DG
2479struct drm_i915_gem_request * __must_check
2480i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2481 struct i915_gem_context *ctx);
abfe262a 2482void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2483int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2484 struct drm_file *file);
abfe262a 2485
b793a00a
JH
2486static inline uint32_t
2487i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2488{
2489 return req ? req->seqno : 0;
2490}
2491
2492static inline struct intel_engine_cs *
666796da 2493i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2494{
4a570db5 2495 return req ? req->engine : NULL;
b793a00a
JH
2496}
2497
b2cfe0ab 2498static inline struct drm_i915_gem_request *
abfe262a
JH
2499i915_gem_request_reference(struct drm_i915_gem_request *req)
2500{
b2cfe0ab
CW
2501 if (req)
2502 kref_get(&req->ref);
2503 return req;
abfe262a
JH
2504}
2505
2506static inline void
2507i915_gem_request_unreference(struct drm_i915_gem_request *req)
2508{
2509 kref_put(&req->ref, i915_gem_request_free);
2510}
2511
2512static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2513 struct drm_i915_gem_request *src)
2514{
2515 if (src)
2516 i915_gem_request_reference(src);
2517
2518 if (*pdst)
2519 i915_gem_request_unreference(*pdst);
2520
2521 *pdst = src;
2522}
2523
1b5a433a
JH
2524/*
2525 * XXX: i915_gem_request_completed should be here but currently needs the
2526 * definition of i915_seqno_passed() which is below. It will be moved in
2527 * a later patch when the call to i915_seqno_passed() is obsoleted...
2528 */
2529
351e3db2
BV
2530/*
2531 * A command that requires special handling by the command parser.
2532 */
2533struct drm_i915_cmd_descriptor {
2534 /*
2535 * Flags describing how the command parser processes the command.
2536 *
2537 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2538 * a length mask if not set
2539 * CMD_DESC_SKIP: The command is allowed but does not follow the
2540 * standard length encoding for the opcode range in
2541 * which it falls
2542 * CMD_DESC_REJECT: The command is never allowed
2543 * CMD_DESC_REGISTER: The command should be checked against the
2544 * register whitelist for the appropriate ring
2545 * CMD_DESC_MASTER: The command is allowed if the submitting process
2546 * is the DRM master
2547 */
2548 u32 flags;
2549#define CMD_DESC_FIXED (1<<0)
2550#define CMD_DESC_SKIP (1<<1)
2551#define CMD_DESC_REJECT (1<<2)
2552#define CMD_DESC_REGISTER (1<<3)
2553#define CMD_DESC_BITMASK (1<<4)
2554#define CMD_DESC_MASTER (1<<5)
2555
2556 /*
2557 * The command's unique identification bits and the bitmask to get them.
2558 * This isn't strictly the opcode field as defined in the spec and may
2559 * also include type, subtype, and/or subop fields.
2560 */
2561 struct {
2562 u32 value;
2563 u32 mask;
2564 } cmd;
2565
2566 /*
2567 * The command's length. The command is either fixed length (i.e. does
2568 * not include a length field) or has a length field mask. The flag
2569 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2570 * a length mask. All command entries in a command table must include
2571 * length information.
2572 */
2573 union {
2574 u32 fixed;
2575 u32 mask;
2576 } length;
2577
2578 /*
2579 * Describes where to find a register address in the command to check
2580 * against the ring's register whitelist. Only valid if flags has the
2581 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2582 *
2583 * A non-zero step value implies that the command may access multiple
2584 * registers in sequence (e.g. LRI), in that case step gives the
2585 * distance in dwords between individual offset fields.
351e3db2
BV
2586 */
2587 struct {
2588 u32 offset;
2589 u32 mask;
6a65c5b9 2590 u32 step;
351e3db2
BV
2591 } reg;
2592
2593#define MAX_CMD_DESC_BITMASKS 3
2594 /*
2595 * Describes command checks where a particular dword is masked and
2596 * compared against an expected value. If the command does not match
2597 * the expected value, the parser rejects it. Only valid if flags has
2598 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2599 * are valid.
d4d48035
BV
2600 *
2601 * If the check specifies a non-zero condition_mask then the parser
2602 * only performs the check when the bits specified by condition_mask
2603 * are non-zero.
351e3db2
BV
2604 */
2605 struct {
2606 u32 offset;
2607 u32 mask;
2608 u32 expected;
d4d48035
BV
2609 u32 condition_offset;
2610 u32 condition_mask;
351e3db2
BV
2611 } bits[MAX_CMD_DESC_BITMASKS];
2612};
2613
2614/*
2615 * A table of commands requiring special handling by the command parser.
2616 *
2617 * Each ring has an array of tables. Each table consists of an array of command
2618 * descriptors, which must be sorted with command opcodes in ascending order.
2619 */
2620struct drm_i915_cmd_table {
2621 const struct drm_i915_cmd_descriptor *table;
2622 int count;
2623};
2624
dbbe9127 2625/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2626#define __I915__(p) ({ \
2627 struct drm_i915_private *__p; \
2628 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2629 __p = (struct drm_i915_private *)p; \
2630 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2631 __p = to_i915((struct drm_device *)p); \
2632 else \
2633 BUILD_BUG(); \
2634 __p; \
2635})
dbbe9127 2636#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2637#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2638#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2639
e87a005d 2640#define REVID_FOREVER 0xff
091387c1 2641#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2642
2643#define GEN_FOREVER (0)
2644/*
2645 * Returns true if Gen is in inclusive range [Start, End].
2646 *
2647 * Use GEN_FOREVER for unbound start and or end.
2648 */
2649#define IS_GEN(p, s, e) ({ \
2650 unsigned int __s = (s), __e = (e); \
2651 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2652 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2653 if ((__s) != GEN_FOREVER) \
2654 __s = (s) - 1; \
2655 if ((__e) == GEN_FOREVER) \
2656 __e = BITS_PER_LONG - 1; \
2657 else \
2658 __e = (e) - 1; \
2659 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2660})
2661
e87a005d
JN
2662/*
2663 * Return true if revision is in range [since,until] inclusive.
2664 *
2665 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2666 */
2667#define IS_REVID(p, since, until) \
2668 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2669
87f1f465
CW
2670#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2671#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2672#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2673#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2674#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2675#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2676#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2677#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2678#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2679#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2680#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2681#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2682#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2683#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2684#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2685#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2686#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2687#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2688#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2689 INTEL_DEVID(dev) == 0x0152 || \
2690 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2691#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2692#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2693#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2694#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2695#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2696#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2697#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2698#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2699#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2700 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2701#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2702 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2703 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2704 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2705/* ULX machines are also considered ULT. */
2706#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2707 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2708#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2709 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2710#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2711 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2712#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2713 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2714/* ULX machines are also considered ULT. */
87f1f465
CW
2715#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2716 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2717#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2718 INTEL_DEVID(dev) == 0x1913 || \
2719 INTEL_DEVID(dev) == 0x1916 || \
2720 INTEL_DEVID(dev) == 0x1921 || \
2721 INTEL_DEVID(dev) == 0x1926)
2722#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2723 INTEL_DEVID(dev) == 0x1915 || \
2724 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2725#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2726 INTEL_DEVID(dev) == 0x5913 || \
2727 INTEL_DEVID(dev) == 0x5916 || \
2728 INTEL_DEVID(dev) == 0x5921 || \
2729 INTEL_DEVID(dev) == 0x5926)
2730#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2731 INTEL_DEVID(dev) == 0x5915 || \
2732 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2733#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2734 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2735#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2736 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2737
b833d685 2738#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2739
ef712bb4
JN
2740#define SKL_REVID_A0 0x0
2741#define SKL_REVID_B0 0x1
2742#define SKL_REVID_C0 0x2
2743#define SKL_REVID_D0 0x3
2744#define SKL_REVID_E0 0x4
2745#define SKL_REVID_F0 0x5
2746
e87a005d
JN
2747#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2748
ef712bb4 2749#define BXT_REVID_A0 0x0
fffda3f4 2750#define BXT_REVID_A1 0x1
ef712bb4
JN
2751#define BXT_REVID_B0 0x3
2752#define BXT_REVID_C0 0x9
6c74c87f 2753
e87a005d
JN
2754#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2755
c033a37c
MK
2756#define KBL_REVID_A0 0x0
2757#define KBL_REVID_B0 0x1
fe905819
MK
2758#define KBL_REVID_C0 0x2
2759#define KBL_REVID_D0 0x3
2760#define KBL_REVID_E0 0x4
c033a37c
MK
2761
2762#define IS_KBL_REVID(p, since, until) \
2763 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2764
85436696
JB
2765/*
2766 * The genX designation typically refers to the render engine, so render
2767 * capability related checks should use IS_GEN, while display and other checks
2768 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2769 * chips, etc.).
2770 */
af1346a0
TU
2771#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2772#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2773#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2774#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2775#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2776#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2777#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2778#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2779
a19d6ff2
TU
2780#define ENGINE_MASK(id) BIT(id)
2781#define RENDER_RING ENGINE_MASK(RCS)
2782#define BSD_RING ENGINE_MASK(VCS)
2783#define BLT_RING ENGINE_MASK(BCS)
2784#define VEBOX_RING ENGINE_MASK(VECS)
2785#define BSD2_RING ENGINE_MASK(VCS2)
2786#define ALL_ENGINES (~0)
2787
2788#define HAS_ENGINE(dev_priv, id) \
af1346a0 2789 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2790
2791#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2792#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2793#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2794#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2795
63c42e56 2796#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2797#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2798#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2799#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2800 HAS_EDRAM(dev))
cae5852d
ZN
2801#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2802
254f965c 2803#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2804#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2805#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2806#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2807#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2808
05394f39 2809#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2810#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2811
b45305fc
DV
2812/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2813#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2814
2815/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2816#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2817 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2818 IS_SKL_GT3(dev_priv) || \
2819 IS_SKL_GT4(dev_priv))
185c66e5 2820
4e6b788c
DV
2821/*
2822 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2823 * even when in MSI mode. This results in spurious interrupt warnings if the
2824 * legacy irq no. is shared with another device. The kernel then disables that
2825 * interrupt source and so prevents the other device from working properly.
2826 */
2827#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2828#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2829
cae5852d
ZN
2830/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2831 * rows, which changed the alignment requirements and fence programming.
2832 */
2833#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2834 IS_I915GM(dev)))
cae5852d
ZN
2835#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2836#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2837
2838#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2839#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2840#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2841
dbf7786e 2842#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2843
0c9b3715
JN
2844#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2845 INTEL_INFO(dev)->gen >= 9)
2846
dd93be58 2847#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2848#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2849#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2850 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2851 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2852#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2853 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2854 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2855 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2856#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2857#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2858
7b403ffb 2859#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2860
1a3d1898
DG
2861/*
2862 * For now, anything with a GuC requires uCode loading, and then supports
2863 * command submission once loaded. But these are logically independent
2864 * properties, so we have separate macros to test them.
2865 */
6f8be280 2866#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2867#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2868#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2869
a9ed33ca
AJ
2870#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2871 INTEL_INFO(dev)->gen >= 8)
2872
97d3308a 2873#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2874 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2875 !IS_BROXTON(dev))
97d3308a 2876
33e141ed 2877#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2878
17a303ec
PZ
2879#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2880#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2881#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2882#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2883#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2884#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2885#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2886#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2887#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2888#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2889#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2890#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2891
f2fbc690 2892#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2893#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2894#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2895#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2896#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2897#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2898#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2899#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2900#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2901#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2902
666a4537
WB
2903#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2904 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2905
040d2baa
BW
2906/* DPF == dynamic parity feature */
2907#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2908#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2909
c8735b0c 2910#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2911#define GEN9_FREQ_SCALER 3
c8735b0c 2912
05394f39
CW
2913#include "i915_trace.h"
2914
48f112fe
CW
2915static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2916{
2917#ifdef CONFIG_INTEL_IOMMU
2918 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2919 return true;
2920#endif
2921 return false;
2922}
2923
1751fcf9
ML
2924extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2925extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2926
c033666a
CW
2927int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2928 int enable_ppgtt);
0e4ca100 2929
0673ad47 2930/* i915_drv.c */
d15d7538
ID
2931void __printf(3, 4)
2932__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2933 const char *fmt, ...);
2934
2935#define i915_report_error(dev_priv, fmt, ...) \
2936 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2937
c43b5634 2938#ifdef CONFIG_COMPAT
0d6aa60b
DA
2939extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2940 unsigned long arg);
c43b5634 2941#endif
dc97997a
CW
2942extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2943extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2944extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2945extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2946extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2947extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2948extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2949extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2950extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2951int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2952
77913b39 2953/* intel_hotplug.c */
91d14251
TU
2954void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2955 u32 pin_mask, u32 long_mask);
77913b39
JN
2956void intel_hpd_init(struct drm_i915_private *dev_priv);
2957void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2958void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2959bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2960bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2961void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2962
1da177e4 2963/* i915_irq.c */
26a02b8f
CW
2964static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2965{
2966 unsigned long delay;
2967
2968 if (unlikely(!i915.enable_hangcheck))
2969 return;
2970
2971 /* Don't continually defer the hangcheck so that it is always run at
2972 * least once after work has been scheduled on any ring. Otherwise,
2973 * we will ignore a hung ring if a second ring is kept busy.
2974 */
2975
2976 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2977 queue_delayed_work(system_long_wq,
2978 &dev_priv->gpu_error.hangcheck_work, delay);
2979}
2980
58174462 2981__printf(3, 4)
c033666a
CW
2982void i915_handle_error(struct drm_i915_private *dev_priv,
2983 u32 engine_mask,
58174462 2984 const char *fmt, ...);
1da177e4 2985
b963291c 2986extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2987int intel_irq_install(struct drm_i915_private *dev_priv);
2988void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2989
dc97997a
CW
2990extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2991extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2992 bool restore_forcewake);
dc97997a 2993extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2994extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2995extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2996extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2997extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2998 bool restore);
48c1026a 2999const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3000void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3001 enum forcewake_domains domains);
59bad947 3002void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3003 enum forcewake_domains domains);
a6111f7b
CW
3004/* Like above but the caller must manage the uncore.lock itself.
3005 * Must be used with I915_READ_FW and friends.
3006 */
3007void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3008 enum forcewake_domains domains);
3009void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3010 enum forcewake_domains domains);
3accaf7e
MK
3011u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3012
59bad947 3013void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3014
1758b90e
CW
3015int intel_wait_for_register(struct drm_i915_private *dev_priv,
3016 i915_reg_t reg,
3017 const u32 mask,
3018 const u32 value,
3019 const unsigned long timeout_ms);
3020int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3021 i915_reg_t reg,
3022 const u32 mask,
3023 const u32 value,
3024 const unsigned long timeout_ms);
3025
0ad35fed
ZW
3026static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3027{
3028 return dev_priv->gvt.initialized;
3029}
3030
c033666a 3031static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3032{
c033666a 3033 return dev_priv->vgpu.active;
cf9d2890 3034}
b1f14ad0 3035
7c463586 3036void
50227e1c 3037i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3038 u32 status_mask);
7c463586
KP
3039
3040void
50227e1c 3041i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3042 u32 status_mask);
7c463586 3043
f8b79e58
ID
3044void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3045void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3046void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3047 uint32_t mask,
3048 uint32_t bits);
fbdedaea
VS
3049void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3050 uint32_t interrupt_mask,
3051 uint32_t enabled_irq_mask);
3052static inline void
3053ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3054{
3055 ilk_update_display_irq(dev_priv, bits, bits);
3056}
3057static inline void
3058ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3059{
3060 ilk_update_display_irq(dev_priv, bits, 0);
3061}
013d3752
VS
3062void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3063 enum pipe pipe,
3064 uint32_t interrupt_mask,
3065 uint32_t enabled_irq_mask);
3066static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3067 enum pipe pipe, uint32_t bits)
3068{
3069 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3070}
3071static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3072 enum pipe pipe, uint32_t bits)
3073{
3074 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3075}
47339cd9
DV
3076void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3077 uint32_t interrupt_mask,
3078 uint32_t enabled_irq_mask);
14443261
VS
3079static inline void
3080ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3081{
3082 ibx_display_interrupt_update(dev_priv, bits, bits);
3083}
3084static inline void
3085ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3086{
3087 ibx_display_interrupt_update(dev_priv, bits, 0);
3088}
3089
673a394b 3090/* i915_gem.c */
673a394b
EA
3091int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3092 struct drm_file *file_priv);
3093int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3094 struct drm_file *file_priv);
3095int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3096 struct drm_file *file_priv);
3097int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file_priv);
de151cf6
JB
3099int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3100 struct drm_file *file_priv);
673a394b
EA
3101int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3102 struct drm_file *file_priv);
3103int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3104 struct drm_file *file_priv);
ba8b7ccb 3105void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3106 struct drm_i915_gem_request *req);
5f19e2bf 3107int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3108 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3109 struct list_head *vmas);
673a394b
EA
3110int i915_gem_execbuffer(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
76446cac
JB
3112int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3113 struct drm_file *file_priv);
673a394b
EA
3114int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file_priv);
199adf40
BW
3116int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3117 struct drm_file *file);
3118int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3119 struct drm_file *file);
673a394b
EA
3120int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3121 struct drm_file *file_priv);
3ef94daa
CW
3122int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3123 struct drm_file *file_priv);
673a394b
EA
3124int i915_gem_set_tiling(struct drm_device *dev, void *data,
3125 struct drm_file *file_priv);
3126int i915_gem_get_tiling(struct drm_device *dev, void *data,
3127 struct drm_file *file_priv);
72778cb2 3128void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3129int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file);
5a125c3c
EA
3131int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
23ba4fd0
BW
3133int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3134 struct drm_file *file_priv);
d64aa096
ID
3135void i915_gem_load_init(struct drm_device *dev);
3136void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3137void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3138int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3139
42dcedd4
CW
3140void *i915_gem_object_alloc(struct drm_device *dev);
3141void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3142void i915_gem_object_init(struct drm_i915_gem_object *obj,
3143 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3144struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3145 size_t size);
ea70299d
DG
3146struct drm_i915_gem_object *i915_gem_object_create_from_data(
3147 struct drm_device *dev, const void *data, size_t size);
673a394b 3148void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3149void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3150
0875546c
DV
3151/* Flags used by pin/bind&friends. */
3152#define PIN_MAPPABLE (1<<0)
3153#define PIN_NONBLOCK (1<<1)
3154#define PIN_GLOBAL (1<<2)
3155#define PIN_OFFSET_BIAS (1<<3)
3156#define PIN_USER (1<<4)
3157#define PIN_UPDATE (1<<5)
101b506a
MT
3158#define PIN_ZONE_4G (1<<6)
3159#define PIN_HIGH (1<<7)
506a8e87 3160#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3161#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3162int __must_check
3163i915_gem_object_pin(struct drm_i915_gem_object *obj,
3164 struct i915_address_space *vm,
3165 uint32_t alignment,
3166 uint64_t flags);
3167int __must_check
3168i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3169 const struct i915_ggtt_view *view,
3170 uint32_t alignment,
3171 uint64_t flags);
fe14d5f4
TU
3172
3173int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3174 u32 flags);
d0710abb 3175void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3176int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3177/*
3178 * BEWARE: Do not use the function below unless you can _absolutely_
3179 * _guarantee_ VMA in question is _not in use_ anywhere.
3180 */
3181int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3182int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3183void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3184void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3185
4c914c0c
BV
3186int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3187 int *needs_clflush);
3188
37e680a1 3189int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3190
3191static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3192{
ee286370
CW
3193 return sg->length >> PAGE_SHIFT;
3194}
67d5a50c 3195
033908ae
DG
3196struct page *
3197i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3198
341be1cd
CW
3199static inline dma_addr_t
3200i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3201{
3202 if (n < obj->get_page.last) {
3203 obj->get_page.sg = obj->pages->sgl;
3204 obj->get_page.last = 0;
3205 }
3206
3207 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3208 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3209 if (unlikely(sg_is_chain(obj->get_page.sg)))
3210 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3211 }
3212
3213 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3214}
3215
ee286370
CW
3216static inline struct page *
3217i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3218{
ee286370
CW
3219 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3220 return NULL;
67d5a50c 3221
ee286370
CW
3222 if (n < obj->get_page.last) {
3223 obj->get_page.sg = obj->pages->sgl;
3224 obj->get_page.last = 0;
3225 }
67d5a50c 3226
ee286370
CW
3227 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3228 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3229 if (unlikely(sg_is_chain(obj->get_page.sg)))
3230 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3231 }
67d5a50c 3232
ee286370 3233 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3234}
ee286370 3235
a5570178
CW
3236static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3237{
3238 BUG_ON(obj->pages == NULL);
3239 obj->pages_pin_count++;
3240}
0a798eb9 3241
a5570178
CW
3242static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3243{
3244 BUG_ON(obj->pages_pin_count == 0);
3245 obj->pages_pin_count--;
3246}
3247
0a798eb9
CW
3248/**
3249 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3250 * @obj - the object to map into kernel address space
3251 *
3252 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3253 * pages and then returns a contiguous mapping of the backing storage into
3254 * the kernel address space.
3255 *
8305216f
DG
3256 * The caller must hold the struct_mutex, and is responsible for calling
3257 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3258 *
8305216f
DG
3259 * Returns the pointer through which to access the mapped object, or an
3260 * ERR_PTR() on error.
0a798eb9
CW
3261 */
3262void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3263
3264/**
3265 * i915_gem_object_unpin_map - releases an earlier mapping
3266 * @obj - the object to unmap
3267 *
3268 * After pinning the object and mapping its pages, once you are finished
3269 * with your access, call i915_gem_object_unpin_map() to release the pin
3270 * upon the mapping. Once the pin count reaches zero, that mapping may be
3271 * removed.
3272 *
3273 * The caller must hold the struct_mutex.
3274 */
3275static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3276{
3277 lockdep_assert_held(&obj->base.dev->struct_mutex);
3278 i915_gem_object_unpin_pages(obj);
3279}
3280
54cf91dc 3281int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3282int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3283 struct intel_engine_cs *to,
3284 struct drm_i915_gem_request **to_req);
e2d05a8b 3285void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3286 struct drm_i915_gem_request *req);
ff72145b
DA
3287int i915_gem_dumb_create(struct drm_file *file_priv,
3288 struct drm_device *dev,
3289 struct drm_mode_create_dumb *args);
da6b51d0
DA
3290int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3291 uint32_t handle, uint64_t *offset);
85d1225e
DG
3292
3293void i915_gem_track_fb(struct drm_i915_gem_object *old,
3294 struct drm_i915_gem_object *new,
3295 unsigned frontbuffer_bits);
3296
f787a5f5
CW
3297/**
3298 * Returns true if seq1 is later than seq2.
3299 */
3300static inline bool
3301i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3302{
3303 return (int32_t)(seq1 - seq2) >= 0;
3304}
3305
f69a02c9 3306static inline bool i915_gem_request_started(const struct drm_i915_gem_request *req)
821485dc 3307{
1b7744e7 3308 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
c04e0f3b 3309 req->previous_seqno);
821485dc
CW
3310}
3311
f69a02c9 3312static inline bool i915_gem_request_completed(const struct drm_i915_gem_request *req)
1b5a433a 3313{
1b7744e7 3314 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
c04e0f3b 3315 req->seqno);
1b5a433a
JH
3316}
3317
f69a02c9
CW
3318bool __i915_spin_request(const struct drm_i915_gem_request *request,
3319 int state, unsigned long timeout_us);
3320static inline bool i915_spin_request(const struct drm_i915_gem_request *request,
3321 int state, unsigned long timeout_us)
3322{
3323 return (i915_gem_request_started(request) &&
3324 __i915_spin_request(request, state, timeout_us));
3325}
3326
c033666a 3327int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3328int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3329
8d9fc7fd 3330struct drm_i915_gem_request *
0bc40be8 3331i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3332
67d97da3 3333void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3334void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3335
c19ae989
CW
3336static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3337{
3338 return atomic_read(&error->reset_counter);
3339}
3340
3341static inline bool __i915_reset_in_progress(u32 reset)
3342{
3343 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3344}
3345
3346static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3347{
3348 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3349}
3350
3351static inline bool __i915_terminally_wedged(u32 reset)
3352{
3353 return unlikely(reset & I915_WEDGED);
3354}
3355
1f83fee0
DV
3356static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3357{
c19ae989
CW
3358 return __i915_reset_in_progress(i915_reset_counter(error));
3359}
3360
3361static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3362{
3363 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3364}
3365
3366static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3367{
c19ae989 3368 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3369}
3370
3371static inline u32 i915_reset_count(struct i915_gpu_error *error)
3372{
c19ae989 3373 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3374}
a71d8d94 3375
069efc1d 3376void i915_gem_reset(struct drm_device *dev);
000433b6 3377bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3378int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3379int __must_check i915_gem_init_hw(struct drm_device *dev);
3380void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3381void i915_gem_cleanup_engines(struct drm_device *dev);
6e5a5beb 3382int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
45c5f202 3383int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3384void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3385 struct drm_i915_gem_object *batch_obj,
3386 bool flush_caches);
75289874 3387#define i915_add_request(req) \
fcfa423c 3388 __i915_add_request(req, NULL, true)
75289874 3389#define i915_add_request_no_flush(req) \
fcfa423c 3390 __i915_add_request(req, NULL, false)
9c654818 3391int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3392 bool interruptible,
3393 s64 *timeout,
2e1b8730 3394 struct intel_rps_client *rps);
a4b3a571 3395int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3396int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3397int __must_check
2e2f351d
CW
3398i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3399 bool readonly);
3400int __must_check
2021746e
CW
3401i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3402 bool write);
3403int __must_check
dabdfe02
CW
3404i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3405int __must_check
2da3b9b9
CW
3406i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3407 u32 alignment,
e6617330
TU
3408 const struct i915_ggtt_view *view);
3409void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3410 const struct i915_ggtt_view *view);
00731155 3411int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3412 int align);
b29c19b6 3413int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3414void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3415
0fa87796
ID
3416uint32_t
3417i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3418uint32_t
d865110c
ID
3419i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3420 int tiling_mode, bool fenced);
467cffba 3421
e4ffd173
CW
3422int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3423 enum i915_cache_level cache_level);
3424
1286ff73
DV
3425struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3426 struct dma_buf *dma_buf);
3427
3428struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3429 struct drm_gem_object *gem_obj, int flags);
3430
088e0df4
MT
3431u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3432 const struct i915_ggtt_view *view);
3433u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3434 struct i915_address_space *vm);
3435static inline u64
ec7adb6e 3436i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3437{
9abc4648 3438 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3439}
ec7adb6e 3440
a70a3148 3441bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3442bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3443 const struct i915_ggtt_view *view);
a70a3148 3444bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3445 struct i915_address_space *vm);
fe14d5f4 3446
fe14d5f4 3447struct i915_vma *
ec7adb6e
JL
3448i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3449 struct i915_address_space *vm);
3450struct i915_vma *
3451i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3452 const struct i915_ggtt_view *view);
fe14d5f4 3453
accfef2e
BW
3454struct i915_vma *
3455i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3456 struct i915_address_space *vm);
3457struct i915_vma *
3458i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3459 const struct i915_ggtt_view *view);
5c2abbea 3460
ec7adb6e
JL
3461static inline struct i915_vma *
3462i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3463{
3464 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3465}
ec7adb6e 3466bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3467
a70a3148 3468/* Some GGTT VM helpers */
841cd773
DV
3469static inline struct i915_hw_ppgtt *
3470i915_vm_to_ppgtt(struct i915_address_space *vm)
3471{
841cd773
DV
3472 return container_of(vm, struct i915_hw_ppgtt, base);
3473}
3474
3475
a70a3148
BW
3476static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3477{
9abc4648 3478 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3479}
3480
8da32727
TU
3481unsigned long
3482i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3483
3484static inline int __must_check
3485i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3486 uint32_t alignment,
1ec9e26d 3487 unsigned flags)
c37e2204 3488{
72e96d64
JL
3489 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3490 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3491
3492 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3493 alignment, flags | PIN_GLOBAL);
c37e2204 3494}
a70a3148 3495
e6617330
TU
3496void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3497 const struct i915_ggtt_view *view);
3498static inline void
3499i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3500{
3501 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3502}
b287110e 3503
41a36b73
DV
3504/* i915_gem_fence.c */
3505int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3506int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3507
3508bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3509void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3510
3511void i915_gem_restore_fences(struct drm_device *dev);
3512
7f96ecaf
DV
3513void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3514void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3515void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3516
254f965c 3517/* i915_gem_context.c */
8245be31 3518int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3519void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3520void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3521void i915_gem_context_reset(struct drm_device *dev);
e422b888 3522int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3523void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3524int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3525void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3526struct drm_i915_gem_object *
3527i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3528struct i915_gem_context *
3529i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3530
3531static inline struct i915_gem_context *
3532i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3533{
3534 struct i915_gem_context *ctx;
3535
091387c1 3536 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3537
3538 ctx = idr_find(&file_priv->context_idr, id);
3539 if (!ctx)
3540 return ERR_PTR(-ENOENT);
3541
3542 return ctx;
3543}
3544
e2efd130 3545static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3546{
691e6415 3547 kref_get(&ctx->ref);
dce3271b
MK
3548}
3549
e2efd130 3550static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3551{
091387c1 3552 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3553 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3554}
3555
e2efd130 3556static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3557{
821d66dd 3558 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3559}
3560
84624813
BW
3561int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3562 struct drm_file *file);
3563int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3564 struct drm_file *file);
c9dc0f35
CW
3565int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3566 struct drm_file *file_priv);
3567int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3568 struct drm_file *file_priv);
d538704b
CW
3569int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3570 struct drm_file *file);
1286ff73 3571
679845ed
BW
3572/* i915_gem_evict.c */
3573int __must_check i915_gem_evict_something(struct drm_device *dev,
3574 struct i915_address_space *vm,
3575 int min_size,
3576 unsigned alignment,
3577 unsigned cache_level,
d23db88c
CW
3578 unsigned long start,
3579 unsigned long end,
1ec9e26d 3580 unsigned flags);
506a8e87 3581int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3582int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3583
0260c420 3584/* belongs in i915_gem_gtt.h */
c033666a 3585static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3586{
c033666a 3587 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3588 intel_gtt_chipset_flush();
3589}
246cbfb5 3590
9797fbfb 3591/* i915_gem_stolen.c */
d713fd49
PZ
3592int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3593 struct drm_mm_node *node, u64 size,
3594 unsigned alignment);
a9da512b
PZ
3595int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3596 struct drm_mm_node *node, u64 size,
3597 unsigned alignment, u64 start,
3598 u64 end);
d713fd49
PZ
3599void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3600 struct drm_mm_node *node);
9797fbfb
CW
3601int i915_gem_init_stolen(struct drm_device *dev);
3602void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3603struct drm_i915_gem_object *
3604i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3605struct drm_i915_gem_object *
3606i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3607 u32 stolen_offset,
3608 u32 gtt_offset,
3609 u32 size);
9797fbfb 3610
be6a0376
DV
3611/* i915_gem_shrinker.c */
3612unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3613 unsigned long target,
be6a0376
DV
3614 unsigned flags);
3615#define I915_SHRINK_PURGEABLE 0x1
3616#define I915_SHRINK_UNBOUND 0x2
3617#define I915_SHRINK_BOUND 0x4
5763ff04 3618#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3619#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3620unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3621void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3622void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3623
3624
673a394b 3625/* i915_gem_tiling.c */
2c1792a1 3626static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3627{
091387c1 3628 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3629
3630 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3631 obj->tiling_mode != I915_TILING_NONE;
3632}
3633
673a394b 3634/* i915_gem_debug.c */
23bc5982
CW
3635#if WATCH_LISTS
3636int i915_verify_lists(struct drm_device *dev);
673a394b 3637#else
23bc5982 3638#define i915_verify_lists(dev) 0
673a394b 3639#endif
1da177e4 3640
2017263e 3641/* i915_debugfs.c */
f8c168fa 3642#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3643int i915_debugfs_register(struct drm_i915_private *dev_priv);
3644void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3645int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3646void intel_display_crc_init(struct drm_device *dev);
3647#else
8d35acba
CW
3648static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3649static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3650static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3651{ return 0; }
f8c168fa 3652static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3653#endif
84734a04
MK
3654
3655/* i915_gpu_error.c */
edc3d884
MK
3656__printf(2, 3)
3657void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3658int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3659 const struct i915_error_state_file_priv *error);
4dc955f7 3660int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3661 struct drm_i915_private *i915,
4dc955f7
MK
3662 size_t count, loff_t pos);
3663static inline void i915_error_state_buf_release(
3664 struct drm_i915_error_state_buf *eb)
3665{
3666 kfree(eb->buf);
3667}
c033666a
CW
3668void i915_capture_error_state(struct drm_i915_private *dev_priv,
3669 u32 engine_mask,
58174462 3670 const char *error_msg);
84734a04
MK
3671void i915_error_state_get(struct drm_device *dev,
3672 struct i915_error_state_file_priv *error_priv);
3673void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3674void i915_destroy_error_state(struct drm_device *dev);
3675
c033666a 3676void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3677const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3678
351e3db2 3679/* i915_cmd_parser.c */
1ca3712c 3680int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3681int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3682void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3683bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3684int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3685 struct drm_i915_gem_object *batch_obj,
78a42377 3686 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3687 u32 batch_start_offset,
b9ffd80e 3688 u32 batch_len,
351e3db2
BV
3689 bool is_master);
3690
317c35d1
JB
3691/* i915_suspend.c */
3692extern int i915_save_state(struct drm_device *dev);
3693extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3694
0136db58
BW
3695/* i915_sysfs.c */
3696void i915_setup_sysfs(struct drm_device *dev_priv);
3697void i915_teardown_sysfs(struct drm_device *dev_priv);
3698
f899fc64
CW
3699/* intel_i2c.c */
3700extern int intel_setup_gmbus(struct drm_device *dev);
3701extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3702extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3703 unsigned int pin);
3bd7d909 3704
0184df46
JN
3705extern struct i2c_adapter *
3706intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3707extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3708extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3709static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3710{
3711 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3712}
f899fc64
CW
3713extern void intel_i2c_reset(struct drm_device *dev);
3714
8b8e1a89 3715/* intel_bios.c */
98f3a1dc 3716int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3717bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3718bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3719bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3720bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3721bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3722bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3723bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3724bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3725 enum port port);
8b8e1a89 3726
3b617967 3727/* intel_opregion.c */
44834a67 3728#ifdef CONFIG_ACPI
6f9f4b7a 3729extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3730extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3731extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3732extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3733extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3734 bool enable);
6f9f4b7a 3735extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3736 pci_power_t state);
6f9f4b7a 3737extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3738#else
6f9f4b7a 3739static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3740static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3741static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3742static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3743{
3744}
9c4b0a68
JN
3745static inline int
3746intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3747{
3748 return 0;
3749}
ecbc5cf3 3750static inline int
6f9f4b7a 3751intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3752{
3753 return 0;
3754}
6f9f4b7a 3755static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3756{
3757 return -ENODEV;
3758}
65e082c9 3759#endif
8ee1c3db 3760
723bfd70
JB
3761/* intel_acpi.c */
3762#ifdef CONFIG_ACPI
3763extern void intel_register_dsm_handler(void);
3764extern void intel_unregister_dsm_handler(void);
3765#else
3766static inline void intel_register_dsm_handler(void) { return; }
3767static inline void intel_unregister_dsm_handler(void) { return; }
3768#endif /* CONFIG_ACPI */
3769
94b4f3ba
CW
3770/* intel_device_info.c */
3771static inline struct intel_device_info *
3772mkwrite_device_info(struct drm_i915_private *dev_priv)
3773{
3774 return (struct intel_device_info *)&dev_priv->info;
3775}
3776
3777void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3778void intel_device_info_dump(struct drm_i915_private *dev_priv);
3779
79e53945 3780/* modesetting */
f817586c 3781extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3782extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3783extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3784extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3785extern int intel_connector_register(struct drm_connector *);
c191eca1 3786extern void intel_connector_unregister(struct drm_connector *);
28d52043 3787extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3788extern void intel_display_resume(struct drm_device *dev);
44cec740 3789extern void i915_redisable_vga(struct drm_device *dev);
04098753 3790extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3791extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3792extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3793extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3794extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3795 bool enable);
3bad0781 3796
c033666a 3797extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3798int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3799 struct drm_file *file);
575155a9 3800
6ef3d427 3801/* overlay */
c033666a
CW
3802extern struct intel_overlay_error_state *
3803intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3804extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3805 struct intel_overlay_error_state *error);
c4a1d9e4 3806
c033666a
CW
3807extern struct intel_display_error_state *
3808intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3809extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3810 struct drm_device *dev,
3811 struct intel_display_error_state *error);
6ef3d427 3812
151a49d0
TR
3813int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3814int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3815
3816/* intel_sideband.c */
707b6e3d
D
3817u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3818void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3819u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3820u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3821void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3822u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3823void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3824u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3825void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3826u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3827void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3828u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3829void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3830u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3831 enum intel_sbi_destination destination);
3832void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3833 enum intel_sbi_destination destination);
e9fe51c6
SK
3834u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3835void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3836
b7fa22d8
ACO
3837/* intel_dpio_phy.c */
3838void chv_set_phy_signal_level(struct intel_encoder *encoder,
3839 u32 deemph_reg_value, u32 margin_reg_value,
3840 bool uniq_trans_scale);
844b2f9a
ACO
3841void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3842 bool reset);
419b1b7a 3843void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3844void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3845void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3846void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3847
53d98725
ACO
3848void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3849 u32 demph_reg_value, u32 preemph_reg_value,
3850 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3851void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3852void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3853void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3854
616bc820
VS
3855int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3856int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3857
0b274481
BW
3858#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3859#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3860
3861#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3862#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3863#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3864#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3865
3866#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3867#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3868#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3869#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3870
698b3135
CW
3871/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3872 * will be implemented using 2 32-bit writes in an arbitrary order with
3873 * an arbitrary delay between them. This can cause the hardware to
3874 * act upon the intermediate value, possibly leading to corruption and
3875 * machine death. You have been warned.
3876 */
0b274481
BW
3877#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3878#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3879
50877445 3880#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3881 u32 upper, lower, old_upper, loop = 0; \
3882 upper = I915_READ(upper_reg); \
ee0a227b 3883 do { \
acd29f7b 3884 old_upper = upper; \
ee0a227b 3885 lower = I915_READ(lower_reg); \
acd29f7b
CW
3886 upper = I915_READ(upper_reg); \
3887 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3888 (u64)upper << 32 | lower; })
50877445 3889
cae5852d
ZN
3890#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3891#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3892
75aa3f63
VS
3893#define __raw_read(x, s) \
3894static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3895 i915_reg_t reg) \
75aa3f63 3896{ \
f0f59a00 3897 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3898}
3899
3900#define __raw_write(x, s) \
3901static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3902 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3903{ \
f0f59a00 3904 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3905}
3906__raw_read(8, b)
3907__raw_read(16, w)
3908__raw_read(32, l)
3909__raw_read(64, q)
3910
3911__raw_write(8, b)
3912__raw_write(16, w)
3913__raw_write(32, l)
3914__raw_write(64, q)
3915
3916#undef __raw_read
3917#undef __raw_write
3918
a6111f7b
CW
3919/* These are untraced mmio-accessors that are only valid to be used inside
3920 * criticial sections inside IRQ handlers where forcewake is explicitly
3921 * controlled.
3922 * Think twice, and think again, before using these.
3923 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3924 * intel_uncore_forcewake_irqunlock().
3925 */
75aa3f63
VS
3926#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3927#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3928#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3929#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3930
55bc60db
VS
3931/* "Broadcast RGB" property */
3932#define INTEL_BROADCAST_RGB_AUTO 0
3933#define INTEL_BROADCAST_RGB_FULL 1
3934#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3935
f0f59a00 3936static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3937{
666a4537 3938 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3939 return VLV_VGACNTRL;
92e23b99
SJ
3940 else if (INTEL_INFO(dev)->gen >= 5)
3941 return CPU_VGACNTRL;
766aa1c4
VS
3942 else
3943 return VGACNTRL;
3944}
3945
df97729f
ID
3946static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3947{
3948 unsigned long j = msecs_to_jiffies(m);
3949
3950 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3951}
3952
7bd0e226
DV
3953static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3954{
3955 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3956}
3957
df97729f
ID
3958static inline unsigned long
3959timespec_to_jiffies_timeout(const struct timespec *value)
3960{
3961 unsigned long j = timespec_to_jiffies(value);
3962
3963 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3964}
3965
dce56b3c
PZ
3966/*
3967 * If you need to wait X milliseconds between events A and B, but event B
3968 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3969 * when event A happened, then just before event B you call this function and
3970 * pass the timestamp as the first argument, and X as the second argument.
3971 */
3972static inline void
3973wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3974{
ec5e0cfb 3975 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3976
3977 /*
3978 * Don't re-read the value of "jiffies" every time since it may change
3979 * behind our back and break the math.
3980 */
3981 tmp_jiffies = jiffies;
3982 target_jiffies = timestamp_jiffies +
3983 msecs_to_jiffies_timeout(to_wait_ms);
3984
3985 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3986 remaining_jiffies = target_jiffies - tmp_jiffies;
3987 while (remaining_jiffies)
3988 remaining_jiffies =
3989 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3990 }
3991}
688e6c72
CW
3992static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3993{
f69a02c9
CW
3994 struct intel_engine_cs *engine = req->engine;
3995
7ec2c73b
CW
3996 /* Before we do the heavier coherent read of the seqno,
3997 * check the value (hopefully) in the CPU cacheline.
3998 */
3999 if (i915_gem_request_completed(req))
4000 return true;
4001
688e6c72
CW
4002 /* Ensure our read of the seqno is coherent so that we
4003 * do not "miss an interrupt" (i.e. if this is the last
4004 * request and the seqno write from the GPU is not visible
4005 * by the time the interrupt fires, we will see that the
4006 * request is incomplete and go back to sleep awaiting
4007 * another interrupt that will never come.)
4008 *
4009 * Strictly, we only need to do this once after an interrupt,
4010 * but it is easier and safer to do it every time the waiter
4011 * is woken.
4012 */
3d5564e9 4013 if (engine->irq_seqno_barrier &&
aca34b6e
CW
4014 READ_ONCE(engine->breadcrumbs.irq_seqno_bh) == current &&
4015 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
4016 struct task_struct *tsk;
4017
3d5564e9
CW
4018 /* The ordering of irq_posted versus applying the barrier
4019 * is crucial. The clearing of the current irq_posted must
4020 * be visible before we perform the barrier operation,
4021 * such that if a subsequent interrupt arrives, irq_posted
4022 * is reasserted and our task rewoken (which causes us to
4023 * do another __i915_request_irq_complete() immediately
4024 * and reapply the barrier). Conversely, if the clear
4025 * occurs after the barrier, then an interrupt that arrived
4026 * whilst we waited on the barrier would not trigger a
4027 * barrier on the next pass, and the read may not see the
4028 * seqno update.
4029 */
f69a02c9 4030 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4031
4032 /* If we consume the irq, but we are no longer the bottom-half,
4033 * the real bottom-half may not have serialised their own
4034 * seqno check with the irq-barrier (i.e. may have inspected
4035 * the seqno before we believe it coherent since they see
4036 * irq_posted == false but we are still running).
4037 */
4038 rcu_read_lock();
aca34b6e 4039 tsk = READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4040 if (tsk && tsk != current)
4041 /* Note that if the bottom-half is changed as we
4042 * are sending the wake-up, the new bottom-half will
4043 * be woken by whomever made the change. We only have
4044 * to worry about when we steal the irq-posted for
4045 * ourself.
4046 */
4047 wake_up_process(tsk);
4048 rcu_read_unlock();
4049
7ec2c73b
CW
4050 if (i915_gem_request_completed(req))
4051 return true;
4052 }
688e6c72
CW
4053
4054 /* We need to check whether any gpu reset happened in between
4055 * the request being submitted and now. If a reset has occurred,
4056 * the seqno will have been advance past ours and our request
4057 * is complete. If we are in the process of handling a reset,
4058 * the request is effectively complete as the rendering will
4059 * be discarded, but we need to return in order to drop the
4060 * struct_mutex.
4061 */
4062 if (i915_reset_in_progress(&req->i915->gpu_error))
4063 return true;
4064
4065 return false;
4066}
4067
1da177e4 4068#endif