]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/bdw: BDW Software Turbo
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
0839ccb8 40#include <linux/io-mapping.h>
f899fc64 41#include <linux/i2c.h>
c167a6fc 42#include <linux/i2c-algo-bit.h>
0ade6386 43#include <drm/intel-gtt.h>
aaa6fd2a 44#include <linux/backlight.h>
5cc9ed4b 45#include <linux/hashtable.h>
2911a35b 46#include <linux/intel-iommu.h>
742cbee8 47#include <linux/kref.h>
9ee32fea 48#include <linux/pm_qos.h>
585fb111 49
1da177e4
LT
50/* General customization:
51 */
52
1da177e4
LT
53#define DRIVER_NAME "i915"
54#define DRIVER_DESC "Intel Graphics"
c2813548 55#define DRIVER_DATE "20140822"
1da177e4 56
317c35d1 57enum pipe {
752aa88a 58 INVALID_PIPE = -1,
317c35d1
JB
59 PIPE_A = 0,
60 PIPE_B,
9db4a9c7 61 PIPE_C,
a57c774a
AK
62 _PIPE_EDP,
63 I915_MAX_PIPES = _PIPE_EDP
317c35d1 64};
9db4a9c7 65#define pipe_name(p) ((p) + 'A')
317c35d1 66
a5c961d1
PZ
67enum transcoder {
68 TRANSCODER_A = 0,
69 TRANSCODER_B,
70 TRANSCODER_C,
a57c774a
AK
71 TRANSCODER_EDP,
72 I915_MAX_TRANSCODERS
a5c961d1
PZ
73};
74#define transcoder_name(t) ((t) + 'A')
75
80824003
JB
76enum plane {
77 PLANE_A = 0,
78 PLANE_B,
9db4a9c7 79 PLANE_C,
80824003 80};
9db4a9c7 81#define plane_name(p) ((p) + 'A')
52440211 82
d615a166 83#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 84
2b139522
ED
85enum port {
86 PORT_A = 0,
87 PORT_B,
88 PORT_C,
89 PORT_D,
90 PORT_E,
91 I915_MAX_PORTS
92};
93#define port_name(p) ((p) + 'A')
94
a09caddd 95#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
96
97enum dpio_channel {
98 DPIO_CH0,
99 DPIO_CH1
100};
101
102enum dpio_phy {
103 DPIO_PHY0,
104 DPIO_PHY1
105};
106
b97186f0
PZ
107enum intel_display_power_domain {
108 POWER_DOMAIN_PIPE_A,
109 POWER_DOMAIN_PIPE_B,
110 POWER_DOMAIN_PIPE_C,
111 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
114 POWER_DOMAIN_TRANSCODER_A,
115 POWER_DOMAIN_TRANSCODER_B,
116 POWER_DOMAIN_TRANSCODER_C,
f52e353e 117 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
118 POWER_DOMAIN_PORT_DDI_A_2_LANES,
119 POWER_DOMAIN_PORT_DDI_A_4_LANES,
120 POWER_DOMAIN_PORT_DDI_B_2_LANES,
121 POWER_DOMAIN_PORT_DDI_B_4_LANES,
122 POWER_DOMAIN_PORT_DDI_C_2_LANES,
123 POWER_DOMAIN_PORT_DDI_C_4_LANES,
124 POWER_DOMAIN_PORT_DDI_D_2_LANES,
125 POWER_DOMAIN_PORT_DDI_D_4_LANES,
126 POWER_DOMAIN_PORT_DSI,
127 POWER_DOMAIN_PORT_CRT,
128 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 129 POWER_DOMAIN_VGA,
fbeeaa23 130 POWER_DOMAIN_AUDIO,
bd2bb1b9 131 POWER_DOMAIN_PLLS,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
055e393f
DL
164#define for_each_pipe(__dev_priv, __p) \
165 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
b2784e15
DL
174#define for_each_intel_encoder(dev, intel_encoder) \
175 list_for_each_entry(intel_encoder, \
176 &(dev)->mode_config.encoder_list, \
177 base.head)
178
6c2b7c12
DV
179#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
180 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
181 if ((intel_encoder)->base.crtc == (__crtc))
182
53f5e3ca
JB
183#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
184 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
185 if ((intel_connector)->base.encoder == (__encoder))
186
b04c5bd6
BF
187#define for_each_power_domain(domain, mask) \
188 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
189 if ((1 << (domain)) & (mask))
190
e7b903d2 191struct drm_i915_private;
5cc9ed4b 192struct i915_mmu_object;
e7b903d2 193
46edb027
DV
194enum intel_dpll_id {
195 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
196 /* real shared dpll ids must be >= 0 */
9cd86933
DV
197 DPLL_ID_PCH_PLL_A = 0,
198 DPLL_ID_PCH_PLL_B = 1,
199 DPLL_ID_WRPLL1 = 0,
200 DPLL_ID_WRPLL2 = 1,
46edb027
DV
201};
202#define I915_NUM_PLLS 2
203
5358901f 204struct intel_dpll_hw_state {
dcfc3552 205 /* i9xx, pch plls */
66e985c0 206 uint32_t dpll;
8bcc2795 207 uint32_t dpll_md;
66e985c0
DV
208 uint32_t fp0;
209 uint32_t fp1;
dcfc3552
DL
210
211 /* hsw, bdw */
d452c5b6 212 uint32_t wrpll;
5358901f
DV
213};
214
e72f9fbf 215struct intel_shared_dpll {
ee7b9f93
JB
216 int refcount; /* count of number of CRTCs sharing this PLL */
217 int active; /* count of number of active CRTCs (i.e. DPMS on) */
218 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
219 const char *name;
220 /* should match the index in the dev_priv->shared_dplls array */
221 enum intel_dpll_id id;
5358901f 222 struct intel_dpll_hw_state hw_state;
96f6128c
DV
223 /* The mode_set hook is optional and should be used together with the
224 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
225 void (*mode_set)(struct drm_i915_private *dev_priv,
226 struct intel_shared_dpll *pll);
e7b903d2
DV
227 void (*enable)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
229 void (*disable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
5358901f
DV
231 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll,
233 struct intel_dpll_hw_state *hw_state);
ee7b9f93 234};
ee7b9f93 235
e69d0bc1
DV
236/* Used by dp and fdi links */
237struct intel_link_m_n {
238 uint32_t tu;
239 uint32_t gmch_m;
240 uint32_t gmch_n;
241 uint32_t link_m;
242 uint32_t link_n;
243};
244
245void intel_link_compute_m_n(int bpp, int nlanes,
246 int pixel_clock, int link_clock,
247 struct intel_link_m_n *m_n);
248
1da177e4
LT
249/* Interface history:
250 *
251 * 1.1: Original.
0d6aa60b
DA
252 * 1.2: Add Power Management
253 * 1.3: Add vblank support
de227f5f 254 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 255 * 1.5: Add vblank pipe configuration
2228ed67
MD
256 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
257 * - Support vertical blank on secondary display pipe
1da177e4
LT
258 */
259#define DRIVER_MAJOR 1
2228ed67 260#define DRIVER_MINOR 6
1da177e4
LT
261#define DRIVER_PATCHLEVEL 0
262
23bc5982 263#define WATCH_LISTS 0
42d6ab48 264#define WATCH_GTT 0
673a394b 265
0a3e67a4
JB
266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
8ee1c3db 271struct intel_opregion {
5bc4418b
BW
272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
01fe9dbd 279 u32 __iomem *lid_state;
91a60f20 280 struct work_struct asle_work;
8ee1c3db 281};
44834a67 282#define OPREGION_SIZE (8*1024)
8ee1c3db 283
6ef3d427
CW
284struct intel_overlay;
285struct intel_overlay_error_state;
286
7c1c2871
DA
287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
de151cf6 291#define I915_FENCE_REG_NONE -1
42b5aeab
VS
292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
295
296struct drm_i915_fence_reg {
007cc8ac 297 struct list_head lru_list;
caea7476 298 struct drm_i915_gem_object *obj;
1690e1eb 299 int pin_count;
de151cf6 300};
7c1c2871 301
9b9d172d 302struct sdvo_device_mapping {
e957d772 303 u8 initialized;
9b9d172d 304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
e957d772 307 u8 i2c_pin;
b1083333 308 u8 ddc_pin;
9b9d172d 309};
310
c4a1d9e4
CW
311struct intel_display_error_state;
312
63eeaf38 313struct drm_i915_error_state {
742cbee8 314 struct kref ref;
585b0288
BW
315 struct timeval time;
316
cb383002 317 char error_msg[128];
48b031e3 318 u32 reset_count;
62d5d69b 319 u32 suspend_count;
cb383002 320
585b0288 321 /* Generic register state */
63eeaf38
JB
322 u32 eir;
323 u32 pgtbl_er;
be998e2e 324 u32 ier;
885ea5a8 325 u32 gtier[4];
b9a3906b 326 u32 ccid;
0f3b6849
CW
327 u32 derrmr;
328 u32 forcewake;
585b0288
BW
329 u32 error; /* gen6+ */
330 u32 err_int; /* gen7 */
331 u32 done_reg;
91ec5d11
BW
332 u32 gac_eco;
333 u32 gam_ecochk;
334 u32 gab_ctl;
335 u32 gfx_mode;
585b0288 336 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
337 u64 fence[I915_MAX_NUM_FENCES];
338 struct intel_overlay_error_state *overlay;
339 struct intel_display_error_state *display;
0ca36d78 340 struct drm_i915_error_object *semaphore_obj;
585b0288 341
52d39a21 342 struct drm_i915_error_ring {
372fbb8e 343 bool valid;
362b8af7
BW
344 /* Software tracked state */
345 bool waiting;
346 int hangcheck_score;
347 enum intel_ring_hangcheck_action hangcheck_action;
348 int num_requests;
349
350 /* our own tracking of ring head and tail */
351 u32 cpu_ring_head;
352 u32 cpu_ring_tail;
353
354 u32 semaphore_seqno[I915_NUM_RINGS - 1];
355
356 /* Register state */
357 u32 tail;
358 u32 head;
359 u32 ctl;
360 u32 hws;
361 u32 ipeir;
362 u32 ipehr;
363 u32 instdone;
362b8af7
BW
364 u32 bbstate;
365 u32 instpm;
366 u32 instps;
367 u32 seqno;
368 u64 bbaddr;
50877445 369 u64 acthd;
362b8af7 370 u32 fault_reg;
13ffadd1 371 u64 faddr;
362b8af7
BW
372 u32 rc_psmi; /* sleep state */
373 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
374
52d39a21
CW
375 struct drm_i915_error_object {
376 int page_count;
377 u32 gtt_offset;
378 u32 *pages[0];
ab0e7ff9 379 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 380
52d39a21
CW
381 struct drm_i915_error_request {
382 long jiffies;
383 u32 seqno;
ee4f42b1 384 u32 tail;
52d39a21 385 } *requests;
6c7a01ec
BW
386
387 struct {
388 u32 gfx_mode;
389 union {
390 u64 pdp[4];
391 u32 pp_dir_base;
392 };
393 } vm_info;
ab0e7ff9
CW
394
395 pid_t pid;
396 char comm[TASK_COMM_LEN];
52d39a21 397 } ring[I915_NUM_RINGS];
3a448734 398
9df30794 399 struct drm_i915_error_buffer {
a779e5ab 400 u32 size;
9df30794 401 u32 name;
0201f1ec 402 u32 rseqno, wseqno;
9df30794
CW
403 u32 gtt_offset;
404 u32 read_domains;
405 u32 write_domain;
4b9de737 406 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
407 s32 pinned:2;
408 u32 tiling:2;
409 u32 dirty:1;
410 u32 purgeable:1;
5cc9ed4b 411 u32 userptr:1;
5d1333fc 412 s32 ring:4;
f56383cb 413 u32 cache_level:3;
95f5301d 414 } **active_bo, **pinned_bo;
6c7a01ec 415
95f5301d 416 u32 *active_bo_count, *pinned_bo_count;
3a448734 417 u32 vm_count;
63eeaf38
JB
418};
419
7bd688cd 420struct intel_connector;
b8cecdf5 421struct intel_crtc_config;
46f297fb 422struct intel_plane_config;
0e8ffe1b 423struct intel_crtc;
ee9300bb
DV
424struct intel_limit;
425struct dpll;
b8cecdf5 426
e70236a8 427struct drm_i915_display_funcs {
ee5382ae 428 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 429 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
430 void (*disable_fbc)(struct drm_device *dev);
431 int (*get_display_clock_speed)(struct drm_device *dev);
432 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
433 /**
434 * find_dpll() - Find the best values for the PLL
435 * @limit: limits for the PLL
436 * @crtc: current CRTC
437 * @target: target frequency in kHz
438 * @refclk: reference clock frequency in kHz
439 * @match_clock: if provided, @best_clock P divider must
440 * match the P divider from @match_clock
441 * used for LVDS downclocking
442 * @best_clock: best PLL values found
443 *
444 * Returns true on success, false on failure.
445 */
446 bool (*find_dpll)(const struct intel_limit *limit,
447 struct drm_crtc *crtc,
448 int target, int refclk,
449 struct dpll *match_clock,
450 struct dpll *best_clock);
46ba614c 451 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
452 void (*update_sprite_wm)(struct drm_plane *plane,
453 struct drm_crtc *crtc,
ed57cb8a
DL
454 uint32_t sprite_width, uint32_t sprite_height,
455 int pixel_size, bool enable, bool scaled);
47fab737 456 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
457 /* Returns the active state of the crtc, and if the crtc is active,
458 * fills out the pipe-config with the hw state. */
459 bool (*get_pipe_config)(struct intel_crtc *,
460 struct intel_crtc_config *);
46f297fb
JB
461 void (*get_plane_config)(struct intel_crtc *,
462 struct intel_plane_config *);
f564048e 463 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
464 int x, int y,
465 struct drm_framebuffer *old_fb);
76e5a89c
DV
466 void (*crtc_enable)(struct drm_crtc *crtc);
467 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 468 void (*off)(struct drm_crtc *crtc);
e0dac65e 469 void (*write_eld)(struct drm_connector *connector,
34427052
JN
470 struct drm_crtc *crtc,
471 struct drm_display_mode *mode);
674cf967 472 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 473 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
474 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
475 struct drm_framebuffer *fb,
ed8d1975 476 struct drm_i915_gem_object *obj,
a4872ba6 477 struct intel_engine_cs *ring,
ed8d1975 478 uint32_t flags);
29b9bde6
DV
479 void (*update_primary_plane)(struct drm_crtc *crtc,
480 struct drm_framebuffer *fb,
481 int x, int y);
20afbda2 482 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
483 /* clock updates for mode set */
484 /* cursor updates */
485 /* render clock increase/decrease */
486 /* display clock increase/decrease */
487 /* pll clock increase/decrease */
7bd688cd
JN
488
489 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
490 uint32_t (*get_backlight)(struct intel_connector *connector);
491 void (*set_backlight)(struct intel_connector *connector,
492 uint32_t level);
493 void (*disable_backlight)(struct intel_connector *connector);
494 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
495};
496
907b28c5 497struct intel_uncore_funcs {
c8d9a590
D
498 void (*force_wake_get)(struct drm_i915_private *dev_priv,
499 int fw_engine);
500 void (*force_wake_put)(struct drm_i915_private *dev_priv,
501 int fw_engine);
0b274481
BW
502
503 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
504 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
507
508 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
509 uint8_t val, bool trace);
510 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
511 uint16_t val, bool trace);
512 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
513 uint32_t val, bool trace);
514 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
515 uint64_t val, bool trace);
990bbdad
CW
516};
517
907b28c5
CW
518struct intel_uncore {
519 spinlock_t lock; /** lock is also taken in irq contexts. */
520
521 struct intel_uncore_funcs funcs;
522
523 unsigned fifo_count;
524 unsigned forcewake_count;
aec347ab 525
940aece4
D
526 unsigned fw_rendercount;
527 unsigned fw_mediacount;
528
8232644c 529 struct timer_list force_wake_timer;
907b28c5
CW
530};
531
79fc46df
DL
532#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
533 func(is_mobile) sep \
534 func(is_i85x) sep \
535 func(is_i915g) sep \
536 func(is_i945gm) sep \
537 func(is_g33) sep \
538 func(need_gfx_hws) sep \
539 func(is_g4x) sep \
540 func(is_pineview) sep \
541 func(is_broadwater) sep \
542 func(is_crestline) sep \
543 func(is_ivybridge) sep \
544 func(is_valleyview) sep \
545 func(is_haswell) sep \
b833d685 546 func(is_preliminary) sep \
79fc46df
DL
547 func(has_fbc) sep \
548 func(has_pipe_cxsr) sep \
549 func(has_hotplug) sep \
550 func(cursor_needs_physical) sep \
551 func(has_overlay) sep \
552 func(overlay_needs_physical) sep \
553 func(supports_tv) sep \
dd93be58 554 func(has_llc) sep \
30568c45
DL
555 func(has_ddi) sep \
556 func(has_fpga_dbg)
c96ea64e 557
a587f779
DL
558#define DEFINE_FLAG(name) u8 name:1
559#define SEP_SEMICOLON ;
c96ea64e 560
cfdf1fa2 561struct intel_device_info {
10fce67a 562 u32 display_mmio_offset;
87f1f465 563 u16 device_id;
7eb552ae 564 u8 num_pipes:3;
d615a166 565 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 566 u8 gen;
73ae478c 567 u8 ring_mask; /* Rings supported by the HW */
a587f779 568 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
569 /* Register offsets for the various display pipes and transcoders */
570 int pipe_offsets[I915_MAX_TRANSCODERS];
571 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 572 int palette_offsets[I915_MAX_PIPES];
5efb3e28 573 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
574};
575
a587f779
DL
576#undef DEFINE_FLAG
577#undef SEP_SEMICOLON
578
7faf1ab2
DV
579enum i915_cache_level {
580 I915_CACHE_NONE = 0,
350ec881
CW
581 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
582 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
583 caches, eg sampler/render caches, and the
584 large Last-Level-Cache. LLC is coherent with
585 the CPU, but L3 is only visible to the GPU. */
651d794f 586 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
587};
588
e59ec13d
MK
589struct i915_ctx_hang_stats {
590 /* This context had batch pending when hang was declared */
591 unsigned batch_pending;
592
593 /* This context had batch active when hang was declared */
594 unsigned batch_active;
be62acb4
MK
595
596 /* Time when this context was last blamed for a GPU reset */
597 unsigned long guilty_ts;
598
599 /* This context is banned to submit more work */
600 bool banned;
e59ec13d 601};
40521054
BW
602
603/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 604#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
605/**
606 * struct intel_context - as the name implies, represents a context.
607 * @ref: reference count.
608 * @user_handle: userspace tracking identity for this context.
609 * @remap_slice: l3 row remapping information.
610 * @file_priv: filp associated with this context (NULL for global default
611 * context).
612 * @hang_stats: information about the role of this context in possible GPU
613 * hangs.
614 * @vm: virtual memory space used by this context.
615 * @legacy_hw_ctx: render context backing object and whether it is correctly
616 * initialized (legacy ring submission mechanism only).
617 * @link: link in the global list of contexts.
618 *
619 * Contexts are memory images used by the hardware to store copies of their
620 * internal state.
621 */
273497e5 622struct intel_context {
dce3271b 623 struct kref ref;
821d66dd 624 int user_handle;
3ccfd19d 625 uint8_t remap_slice;
40521054 626 struct drm_i915_file_private *file_priv;
e59ec13d 627 struct i915_ctx_hang_stats hang_stats;
ae6c4806 628 struct i915_hw_ppgtt *ppgtt;
a33afea5 629
c9e003af 630 /* Legacy ring buffer submission */
ea0c76f8
OM
631 struct {
632 struct drm_i915_gem_object *rcs_state;
633 bool initialized;
634 } legacy_hw_ctx;
635
c9e003af
OM
636 /* Execlists */
637 struct {
638 struct drm_i915_gem_object *state;
84c2377f 639 struct intel_ringbuffer *ringbuf;
c9e003af
OM
640 } engine[I915_NUM_RINGS];
641
a33afea5 642 struct list_head link;
40521054
BW
643};
644
5c3fe8b0
BW
645struct i915_fbc {
646 unsigned long size;
5e59f717 647 unsigned threshold;
5c3fe8b0
BW
648 unsigned int fb_id;
649 enum plane plane;
650 int y;
651
c4213885 652 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
653 struct drm_mm_node *compressed_llb;
654
da46f936
RV
655 bool false_color;
656
5c3fe8b0
BW
657 struct intel_fbc_work {
658 struct delayed_work work;
659 struct drm_crtc *crtc;
660 struct drm_framebuffer *fb;
5c3fe8b0
BW
661 } *fbc_work;
662
29ebf90f
CW
663 enum no_fbc_reason {
664 FBC_OK, /* FBC is enabled */
665 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
666 FBC_NO_OUTPUT, /* no outputs enabled to compress */
667 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
668 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
669 FBC_MODE_TOO_LARGE, /* mode too large for compression */
670 FBC_BAD_PLANE, /* fbc not supported on plane */
671 FBC_NOT_TILED, /* buffer not tiled */
672 FBC_MULTIPLE_PIPES, /* more than one pipe active */
673 FBC_MODULE_PARAM,
674 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
675 } no_fbc_reason;
b5e50c3f
JB
676};
677
439d7ac0
PB
678struct i915_drrs {
679 struct intel_connector *connector;
680};
681
2807cf69 682struct intel_dp;
a031d709 683struct i915_psr {
f0355c4a 684 struct mutex lock;
a031d709
RV
685 bool sink_support;
686 bool source_ok;
2807cf69 687 struct intel_dp *enabled;
7c8f8a70
RV
688 bool active;
689 struct delayed_work work;
9ca15301 690 unsigned busy_frontbuffer_bits;
3f51e471 691};
5c3fe8b0 692
3bad0781 693enum intel_pch {
f0350830 694 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
695 PCH_IBX, /* Ibexpeak PCH */
696 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 697 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 698 PCH_NOP,
3bad0781
ZW
699};
700
988d6ee8
PZ
701enum intel_sbi_destination {
702 SBI_ICLK,
703 SBI_MPHY,
704};
705
b690e96c 706#define QUIRK_PIPEA_FORCE (1<<0)
435793df 707#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 708#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 709#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b690e96c 710
8be48d92 711struct intel_fbdev;
1630fe75 712struct intel_fbc_work;
38651674 713
c2b9152f
DV
714struct intel_gmbus {
715 struct i2c_adapter adapter;
f2ce9faf 716 u32 force_bit;
c2b9152f 717 u32 reg0;
36c785f0 718 u32 gpio_reg;
c167a6fc 719 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
720 struct drm_i915_private *dev_priv;
721};
722
f4c956ad 723struct i915_suspend_saved_registers {
ba8bbcf6
JB
724 u8 saveLBB;
725 u32 saveDSPACNTR;
726 u32 saveDSPBCNTR;
e948e994 727 u32 saveDSPARB;
ba8bbcf6
JB
728 u32 savePIPEACONF;
729 u32 savePIPEBCONF;
730 u32 savePIPEASRC;
731 u32 savePIPEBSRC;
732 u32 saveFPA0;
733 u32 saveFPA1;
734 u32 saveDPLL_A;
735 u32 saveDPLL_A_MD;
736 u32 saveHTOTAL_A;
737 u32 saveHBLANK_A;
738 u32 saveHSYNC_A;
739 u32 saveVTOTAL_A;
740 u32 saveVBLANK_A;
741 u32 saveVSYNC_A;
742 u32 saveBCLRPAT_A;
5586c8bc 743 u32 saveTRANSACONF;
42048781
ZW
744 u32 saveTRANS_HTOTAL_A;
745 u32 saveTRANS_HBLANK_A;
746 u32 saveTRANS_HSYNC_A;
747 u32 saveTRANS_VTOTAL_A;
748 u32 saveTRANS_VBLANK_A;
749 u32 saveTRANS_VSYNC_A;
0da3ea12 750 u32 savePIPEASTAT;
ba8bbcf6
JB
751 u32 saveDSPASTRIDE;
752 u32 saveDSPASIZE;
753 u32 saveDSPAPOS;
585fb111 754 u32 saveDSPAADDR;
ba8bbcf6
JB
755 u32 saveDSPASURF;
756 u32 saveDSPATILEOFF;
757 u32 savePFIT_PGM_RATIOS;
0eb96d6e 758 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
759 u32 saveBLC_PWM_CTL;
760 u32 saveBLC_PWM_CTL2;
07bf139b 761 u32 saveBLC_HIST_CTL_B;
42048781
ZW
762 u32 saveBLC_CPU_PWM_CTL;
763 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
764 u32 saveFPB0;
765 u32 saveFPB1;
766 u32 saveDPLL_B;
767 u32 saveDPLL_B_MD;
768 u32 saveHTOTAL_B;
769 u32 saveHBLANK_B;
770 u32 saveHSYNC_B;
771 u32 saveVTOTAL_B;
772 u32 saveVBLANK_B;
773 u32 saveVSYNC_B;
774 u32 saveBCLRPAT_B;
5586c8bc 775 u32 saveTRANSBCONF;
42048781
ZW
776 u32 saveTRANS_HTOTAL_B;
777 u32 saveTRANS_HBLANK_B;
778 u32 saveTRANS_HSYNC_B;
779 u32 saveTRANS_VTOTAL_B;
780 u32 saveTRANS_VBLANK_B;
781 u32 saveTRANS_VSYNC_B;
0da3ea12 782 u32 savePIPEBSTAT;
ba8bbcf6
JB
783 u32 saveDSPBSTRIDE;
784 u32 saveDSPBSIZE;
785 u32 saveDSPBPOS;
585fb111 786 u32 saveDSPBADDR;
ba8bbcf6
JB
787 u32 saveDSPBSURF;
788 u32 saveDSPBTILEOFF;
585fb111
JB
789 u32 saveVGA0;
790 u32 saveVGA1;
791 u32 saveVGA_PD;
ba8bbcf6
JB
792 u32 saveVGACNTRL;
793 u32 saveADPA;
794 u32 saveLVDS;
585fb111
JB
795 u32 savePP_ON_DELAYS;
796 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
797 u32 saveDVOA;
798 u32 saveDVOB;
799 u32 saveDVOC;
800 u32 savePP_ON;
801 u32 savePP_OFF;
802 u32 savePP_CONTROL;
585fb111 803 u32 savePP_DIVISOR;
ba8bbcf6
JB
804 u32 savePFIT_CONTROL;
805 u32 save_palette_a[256];
806 u32 save_palette_b[256];
ba8bbcf6 807 u32 saveFBC_CONTROL;
0da3ea12
JB
808 u32 saveIER;
809 u32 saveIIR;
810 u32 saveIMR;
42048781
ZW
811 u32 saveDEIER;
812 u32 saveDEIMR;
813 u32 saveGTIER;
814 u32 saveGTIMR;
815 u32 saveFDI_RXA_IMR;
816 u32 saveFDI_RXB_IMR;
1f84e550 817 u32 saveCACHE_MODE_0;
1f84e550 818 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
819 u32 saveSWF0[16];
820 u32 saveSWF1[16];
821 u32 saveSWF2[3];
822 u8 saveMSR;
823 u8 saveSR[8];
123f794f 824 u8 saveGR[25];
ba8bbcf6 825 u8 saveAR_INDEX;
a59e122a 826 u8 saveAR[21];
ba8bbcf6 827 u8 saveDACMASK;
a59e122a 828 u8 saveCR[37];
4b9de737 829 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
830 u32 saveCURACNTR;
831 u32 saveCURAPOS;
832 u32 saveCURABASE;
833 u32 saveCURBCNTR;
834 u32 saveCURBPOS;
835 u32 saveCURBBASE;
836 u32 saveCURSIZE;
a4fc5ed6
KP
837 u32 saveDP_B;
838 u32 saveDP_C;
839 u32 saveDP_D;
840 u32 savePIPEA_GMCH_DATA_M;
841 u32 savePIPEB_GMCH_DATA_M;
842 u32 savePIPEA_GMCH_DATA_N;
843 u32 savePIPEB_GMCH_DATA_N;
844 u32 savePIPEA_DP_LINK_M;
845 u32 savePIPEB_DP_LINK_M;
846 u32 savePIPEA_DP_LINK_N;
847 u32 savePIPEB_DP_LINK_N;
42048781
ZW
848 u32 saveFDI_RXA_CTL;
849 u32 saveFDI_TXA_CTL;
850 u32 saveFDI_RXB_CTL;
851 u32 saveFDI_TXB_CTL;
852 u32 savePFA_CTL_1;
853 u32 savePFB_CTL_1;
854 u32 savePFA_WIN_SZ;
855 u32 savePFB_WIN_SZ;
856 u32 savePFA_WIN_POS;
857 u32 savePFB_WIN_POS;
5586c8bc
ZW
858 u32 savePCH_DREF_CONTROL;
859 u32 saveDISP_ARB_CTL;
860 u32 savePIPEA_DATA_M1;
861 u32 savePIPEA_DATA_N1;
862 u32 savePIPEA_LINK_M1;
863 u32 savePIPEA_LINK_N1;
864 u32 savePIPEB_DATA_M1;
865 u32 savePIPEB_DATA_N1;
866 u32 savePIPEB_LINK_M1;
867 u32 savePIPEB_LINK_N1;
b5b72e89 868 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 869 u32 savePCH_PORT_HOTPLUG;
f4c956ad 870};
c85aa885 871
ddeea5b0
ID
872struct vlv_s0ix_state {
873 /* GAM */
874 u32 wr_watermark;
875 u32 gfx_prio_ctrl;
876 u32 arb_mode;
877 u32 gfx_pend_tlb0;
878 u32 gfx_pend_tlb1;
879 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
880 u32 media_max_req_count;
881 u32 gfx_max_req_count;
882 u32 render_hwsp;
883 u32 ecochk;
884 u32 bsd_hwsp;
885 u32 blt_hwsp;
886 u32 tlb_rd_addr;
887
888 /* MBC */
889 u32 g3dctl;
890 u32 gsckgctl;
891 u32 mbctl;
892
893 /* GCP */
894 u32 ucgctl1;
895 u32 ucgctl3;
896 u32 rcgctl1;
897 u32 rcgctl2;
898 u32 rstctl;
899 u32 misccpctl;
900
901 /* GPM */
902 u32 gfxpause;
903 u32 rpdeuhwtc;
904 u32 rpdeuc;
905 u32 ecobus;
906 u32 pwrdwnupctl;
907 u32 rp_down_timeout;
908 u32 rp_deucsw;
909 u32 rcubmabdtmr;
910 u32 rcedata;
911 u32 spare2gh;
912
913 /* Display 1 CZ domain */
914 u32 gt_imr;
915 u32 gt_ier;
916 u32 pm_imr;
917 u32 pm_ier;
918 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
919
920 /* GT SA CZ domain */
921 u32 tilectl;
922 u32 gt_fifoctl;
923 u32 gtlc_wake_ctrl;
924 u32 gtlc_survive;
925 u32 pmwgicz;
926
927 /* Display 2 CZ domain */
928 u32 gu_ctl0;
929 u32 gu_ctl1;
930 u32 clock_gate_dis2;
931};
932
bf225f20
CW
933struct intel_rps_ei {
934 u32 cz_clock;
935 u32 render_c0;
936 u32 media_c0;
31685c25
D
937};
938
c76bb61a
DS
939struct intel_rps_bdw_cal {
940 u32 it_threshold_pct; /* interrupt, in percentage */
941 u32 eval_interval; /* evaluation interval, in us */
942 u32 last_ts;
943 u32 last_c0;
944 bool is_up;
945};
946
947struct intel_rps_bdw_turbo {
948 struct intel_rps_bdw_cal up;
949 struct intel_rps_bdw_cal down;
950 struct timer_list flip_timer;
951 u32 timeout;
952 atomic_t flip_received;
953 struct work_struct work_max_freq;
954};
955
c85aa885 956struct intel_gen6_power_mgmt {
59cdb63d 957 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
958 struct work_struct work;
959 u32 pm_iir;
59cdb63d 960
b39fb297
BW
961 /* Frequencies are stored in potentially platform dependent multiples.
962 * In other words, *_freq needs to be multiplied by X to be interesting.
963 * Soft limits are those which are used for the dynamic reclocking done
964 * by the driver (raise frequencies under heavy loads, and lower for
965 * lighter loads). Hard limits are those imposed by the hardware.
966 *
967 * A distinction is made for overclocking, which is never enabled by
968 * default, and is considered to be above the hard limit if it's
969 * possible at all.
970 */
971 u8 cur_freq; /* Current frequency (cached, may not == HW) */
972 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
973 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
974 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
975 u8 min_freq; /* AKA RPn. Minimum frequency */
976 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
977 u8 rp1_freq; /* "less than" RP0 power/freqency */
978 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 979 u32 cz_freq;
1a01ab3b 980
31685c25 981 u32 ei_interrupt_count;
1a01ab3b 982
dd75fdc8
CW
983 int last_adj;
984 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
985
c0951f0c 986 bool enabled;
1a01ab3b 987 struct delayed_work delayed_resume_work;
4fc688ce 988
c76bb61a
DS
989 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
990 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
991
bf225f20
CW
992 /* manual wa residency calculations */
993 struct intel_rps_ei up_ei, down_ei;
994
4fc688ce
JB
995 /*
996 * Protects RPS/RC6 register access and PCU communication.
997 * Must be taken after struct_mutex if nested.
998 */
999 struct mutex hw_lock;
c85aa885
DV
1000};
1001
1a240d4d
DV
1002/* defined intel_pm.c */
1003extern spinlock_t mchdev_lock;
1004
c85aa885
DV
1005struct intel_ilk_power_mgmt {
1006 u8 cur_delay;
1007 u8 min_delay;
1008 u8 max_delay;
1009 u8 fmax;
1010 u8 fstart;
1011
1012 u64 last_count1;
1013 unsigned long last_time1;
1014 unsigned long chipset_power;
1015 u64 last_count2;
5ed0bdf2 1016 u64 last_time2;
c85aa885
DV
1017 unsigned long gfx_power;
1018 u8 corr;
1019
1020 int c_m;
1021 int r_t;
3e373948
DV
1022
1023 struct drm_i915_gem_object *pwrctx;
1024 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1025};
1026
c6cb582e
ID
1027struct drm_i915_private;
1028struct i915_power_well;
1029
1030struct i915_power_well_ops {
1031 /*
1032 * Synchronize the well's hw state to match the current sw state, for
1033 * example enable/disable it based on the current refcount. Called
1034 * during driver init and resume time, possibly after first calling
1035 * the enable/disable handlers.
1036 */
1037 void (*sync_hw)(struct drm_i915_private *dev_priv,
1038 struct i915_power_well *power_well);
1039 /*
1040 * Enable the well and resources that depend on it (for example
1041 * interrupts located on the well). Called after the 0->1 refcount
1042 * transition.
1043 */
1044 void (*enable)(struct drm_i915_private *dev_priv,
1045 struct i915_power_well *power_well);
1046 /*
1047 * Disable the well and resources that depend on it. Called after
1048 * the 1->0 refcount transition.
1049 */
1050 void (*disable)(struct drm_i915_private *dev_priv,
1051 struct i915_power_well *power_well);
1052 /* Returns the hw enabled state. */
1053 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1054 struct i915_power_well *power_well);
1055};
1056
a38911a3
WX
1057/* Power well structure for haswell */
1058struct i915_power_well {
c1ca727f 1059 const char *name;
6f3ef5dd 1060 bool always_on;
a38911a3
WX
1061 /* power well enable/disable usage count */
1062 int count;
bfafe93a
ID
1063 /* cached hw enabled state */
1064 bool hw_enabled;
c1ca727f 1065 unsigned long domains;
77961eb9 1066 unsigned long data;
c6cb582e 1067 const struct i915_power_well_ops *ops;
a38911a3
WX
1068};
1069
83c00f55 1070struct i915_power_domains {
baa70707
ID
1071 /*
1072 * Power wells needed for initialization at driver init and suspend
1073 * time are on. They are kept on until after the first modeset.
1074 */
1075 bool init_power_on;
0d116a29 1076 bool initializing;
c1ca727f 1077 int power_well_count;
baa70707 1078
83c00f55 1079 struct mutex lock;
1da51581 1080 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1081 struct i915_power_well *power_wells;
83c00f55
ID
1082};
1083
231f42a4
DV
1084struct i915_dri1_state {
1085 unsigned allow_batchbuffer : 1;
1086 u32 __iomem *gfx_hws_cpu_addr;
1087
1088 unsigned int cpp;
1089 int back_offset;
1090 int front_offset;
1091 int current_page;
1092 int page_flipping;
1093
1094 uint32_t counter;
1095};
1096
db1b76ca
DV
1097struct i915_ums_state {
1098 /**
1099 * Flag if the X Server, and thus DRM, is not currently in
1100 * control of the device.
1101 *
1102 * This is set between LeaveVT and EnterVT. It needs to be
1103 * replaced with a semaphore. It also needs to be
1104 * transitioned away from for kernel modesetting.
1105 */
1106 int mm_suspended;
1107};
1108
35a85ac6 1109#define MAX_L3_SLICES 2
a4da4fa4 1110struct intel_l3_parity {
35a85ac6 1111 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1112 struct work_struct error_work;
35a85ac6 1113 int which_slice;
a4da4fa4
DV
1114};
1115
4b5aed62 1116struct i915_gem_mm {
4b5aed62
DV
1117 /** Memory allocator for GTT stolen memory */
1118 struct drm_mm stolen;
4b5aed62
DV
1119 /** List of all objects in gtt_space. Used to restore gtt
1120 * mappings on resume */
1121 struct list_head bound_list;
1122 /**
1123 * List of objects which are not bound to the GTT (thus
1124 * are idle and not used by the GPU) but still have
1125 * (presumably uncached) pages still attached.
1126 */
1127 struct list_head unbound_list;
1128
1129 /** Usable portion of the GTT for GEM */
1130 unsigned long stolen_base; /* limited to low memory (32-bit) */
1131
4b5aed62
DV
1132 /** PPGTT used for aliasing the PPGTT with the GTT */
1133 struct i915_hw_ppgtt *aliasing_ppgtt;
1134
2cfcd32a 1135 struct notifier_block oom_notifier;
ceabbba5 1136 struct shrinker shrinker;
4b5aed62
DV
1137 bool shrinker_no_lock_stealing;
1138
4b5aed62
DV
1139 /** LRU list of objects with fence regs on them. */
1140 struct list_head fence_list;
1141
1142 /**
1143 * We leave the user IRQ off as much as possible,
1144 * but this means that requests will finish and never
1145 * be retired once the system goes idle. Set a timer to
1146 * fire periodically while the ring is running. When it
1147 * fires, go retire requests.
1148 */
1149 struct delayed_work retire_work;
1150
b29c19b6
CW
1151 /**
1152 * When we detect an idle GPU, we want to turn on
1153 * powersaving features. So once we see that there
1154 * are no more requests outstanding and no more
1155 * arrive within a small period of time, we fire
1156 * off the idle_work.
1157 */
1158 struct delayed_work idle_work;
1159
4b5aed62
DV
1160 /**
1161 * Are we in a non-interruptible section of code like
1162 * modesetting?
1163 */
1164 bool interruptible;
1165
f62a0076
CW
1166 /**
1167 * Is the GPU currently considered idle, or busy executing userspace
1168 * requests? Whilst idle, we attempt to power down the hardware and
1169 * display clocks. In order to reduce the effect on performance, there
1170 * is a slight delay before we do so.
1171 */
1172 bool busy;
1173
bdf1e7e3
DV
1174 /* the indicator for dispatch video commands on two BSD rings */
1175 int bsd_ring_dispatch_index;
1176
4b5aed62
DV
1177 /** Bit 6 swizzling required for X tiling */
1178 uint32_t bit_6_swizzle_x;
1179 /** Bit 6 swizzling required for Y tiling */
1180 uint32_t bit_6_swizzle_y;
1181
4b5aed62 1182 /* accounting, useful for userland debugging */
c20e8355 1183 spinlock_t object_stat_lock;
4b5aed62
DV
1184 size_t object_memory;
1185 u32 object_count;
1186};
1187
edc3d884 1188struct drm_i915_error_state_buf {
0a4cd7c8 1189 struct drm_i915_private *i915;
edc3d884
MK
1190 unsigned bytes;
1191 unsigned size;
1192 int err;
1193 u8 *buf;
1194 loff_t start;
1195 loff_t pos;
1196};
1197
fc16b48b
MK
1198struct i915_error_state_file_priv {
1199 struct drm_device *dev;
1200 struct drm_i915_error_state *error;
1201};
1202
99584db3
DV
1203struct i915_gpu_error {
1204 /* For hangcheck timer */
1205#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1206#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1207 /* Hang gpu twice in this window and your context gets banned */
1208#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1209
99584db3 1210 struct timer_list hangcheck_timer;
99584db3
DV
1211
1212 /* For reset and error_state handling. */
1213 spinlock_t lock;
1214 /* Protected by the above dev->gpu_error.lock. */
1215 struct drm_i915_error_state *first_error;
1216 struct work_struct work;
99584db3 1217
094f9a54
CW
1218
1219 unsigned long missed_irq_rings;
1220
1f83fee0 1221 /**
2ac0f450 1222 * State variable controlling the reset flow and count
1f83fee0 1223 *
2ac0f450
MK
1224 * This is a counter which gets incremented when reset is triggered,
1225 * and again when reset has been handled. So odd values (lowest bit set)
1226 * means that reset is in progress and even values that
1227 * (reset_counter >> 1):th reset was successfully completed.
1228 *
1229 * If reset is not completed succesfully, the I915_WEDGE bit is
1230 * set meaning that hardware is terminally sour and there is no
1231 * recovery. All waiters on the reset_queue will be woken when
1232 * that happens.
1233 *
1234 * This counter is used by the wait_seqno code to notice that reset
1235 * event happened and it needs to restart the entire ioctl (since most
1236 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1237 *
1238 * This is important for lock-free wait paths, where no contended lock
1239 * naturally enforces the correct ordering between the bail-out of the
1240 * waiter and the gpu reset work code.
1f83fee0
DV
1241 */
1242 atomic_t reset_counter;
1243
1f83fee0 1244#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1245#define I915_WEDGED (1 << 31)
1f83fee0
DV
1246
1247 /**
1248 * Waitqueue to signal when the reset has completed. Used by clients
1249 * that wait for dev_priv->mm.wedged to settle.
1250 */
1251 wait_queue_head_t reset_queue;
33196ded 1252
88b4aa87
MK
1253 /* Userspace knobs for gpu hang simulation;
1254 * combines both a ring mask, and extra flags
1255 */
1256 u32 stop_rings;
1257#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1258#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1259
1260 /* For missed irq/seqno simulation. */
1261 unsigned int test_irq_rings;
6689c167
MA
1262
1263 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1264 bool reload_in_reset;
99584db3
DV
1265};
1266
b8efb17b
ZR
1267enum modeset_restore {
1268 MODESET_ON_LID_OPEN,
1269 MODESET_DONE,
1270 MODESET_SUSPENDED,
1271};
1272
6acab15a 1273struct ddi_vbt_port_info {
ce4dd49e
DL
1274 /*
1275 * This is an index in the HDMI/DVI DDI buffer translation table.
1276 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1277 * populate this field.
1278 */
1279#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1280 uint8_t hdmi_level_shift;
311a2094
PZ
1281
1282 uint8_t supports_dvi:1;
1283 uint8_t supports_hdmi:1;
1284 uint8_t supports_dp:1;
6acab15a
PZ
1285};
1286
83a7280e
PB
1287enum drrs_support_type {
1288 DRRS_NOT_SUPPORTED = 0,
1289 STATIC_DRRS_SUPPORT = 1,
1290 SEAMLESS_DRRS_SUPPORT = 2
1291};
1292
41aa3448
RV
1293struct intel_vbt_data {
1294 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1295 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1296
1297 /* Feature bits */
1298 unsigned int int_tv_support:1;
1299 unsigned int lvds_dither:1;
1300 unsigned int lvds_vbt:1;
1301 unsigned int int_crt_support:1;
1302 unsigned int lvds_use_ssc:1;
1303 unsigned int display_clock_mode:1;
1304 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1305 unsigned int has_mipi:1;
41aa3448
RV
1306 int lvds_ssc_freq;
1307 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1308
83a7280e
PB
1309 enum drrs_support_type drrs_type;
1310
41aa3448
RV
1311 /* eDP */
1312 int edp_rate;
1313 int edp_lanes;
1314 int edp_preemphasis;
1315 int edp_vswing;
1316 bool edp_initialized;
1317 bool edp_support;
1318 int edp_bpp;
1319 struct edp_power_seq edp_pps;
1320
f00076d2
JN
1321 struct {
1322 u16 pwm_freq_hz;
39fbc9c8 1323 bool present;
f00076d2 1324 bool active_low_pwm;
1de6068e 1325 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1326 } backlight;
1327
d17c5443
SK
1328 /* MIPI DSI */
1329 struct {
3e6bd011 1330 u16 port;
d17c5443 1331 u16 panel_id;
d3b542fc
SK
1332 struct mipi_config *config;
1333 struct mipi_pps_data *pps;
1334 u8 seq_version;
1335 u32 size;
1336 u8 *data;
1337 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1338 } dsi;
1339
41aa3448
RV
1340 int crt_ddc_pin;
1341
1342 int child_dev_num;
768f69c9 1343 union child_device_config *child_dev;
6acab15a
PZ
1344
1345 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1346};
1347
77c122bc
VS
1348enum intel_ddb_partitioning {
1349 INTEL_DDB_PART_1_2,
1350 INTEL_DDB_PART_5_6, /* IVB+ */
1351};
1352
1fd527cc
VS
1353struct intel_wm_level {
1354 bool enable;
1355 uint32_t pri_val;
1356 uint32_t spr_val;
1357 uint32_t cur_val;
1358 uint32_t fbc_val;
1359};
1360
820c1980 1361struct ilk_wm_values {
609cedef
VS
1362 uint32_t wm_pipe[3];
1363 uint32_t wm_lp[3];
1364 uint32_t wm_lp_spr[3];
1365 uint32_t wm_linetime[3];
1366 bool enable_fbc_wm;
1367 enum intel_ddb_partitioning partitioning;
1368};
1369
c67a470b 1370/*
765dab67
PZ
1371 * This struct helps tracking the state needed for runtime PM, which puts the
1372 * device in PCI D3 state. Notice that when this happens, nothing on the
1373 * graphics device works, even register access, so we don't get interrupts nor
1374 * anything else.
c67a470b 1375 *
765dab67
PZ
1376 * Every piece of our code that needs to actually touch the hardware needs to
1377 * either call intel_runtime_pm_get or call intel_display_power_get with the
1378 * appropriate power domain.
a8a8bd54 1379 *
765dab67
PZ
1380 * Our driver uses the autosuspend delay feature, which means we'll only really
1381 * suspend if we stay with zero refcount for a certain amount of time. The
1382 * default value is currently very conservative (see intel_init_runtime_pm), but
1383 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1384 *
1385 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1386 * goes back to false exactly before we reenable the IRQs. We use this variable
1387 * to check if someone is trying to enable/disable IRQs while they're supposed
1388 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1389 * case it happens.
c67a470b 1390 *
765dab67 1391 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1392 */
5d584b2e
PZ
1393struct i915_runtime_pm {
1394 bool suspended;
9df7575f 1395 bool _irqs_disabled;
c67a470b
PZ
1396};
1397
926321d5
DV
1398enum intel_pipe_crc_source {
1399 INTEL_PIPE_CRC_SOURCE_NONE,
1400 INTEL_PIPE_CRC_SOURCE_PLANE1,
1401 INTEL_PIPE_CRC_SOURCE_PLANE2,
1402 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1403 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1404 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1405 INTEL_PIPE_CRC_SOURCE_TV,
1406 INTEL_PIPE_CRC_SOURCE_DP_B,
1407 INTEL_PIPE_CRC_SOURCE_DP_C,
1408 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1409 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1410 INTEL_PIPE_CRC_SOURCE_MAX,
1411};
1412
8bf1e9f1 1413struct intel_pipe_crc_entry {
ac2300d4 1414 uint32_t frame;
8bf1e9f1
SH
1415 uint32_t crc[5];
1416};
1417
b2c88f5b 1418#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1419struct intel_pipe_crc {
d538bbdf
DL
1420 spinlock_t lock;
1421 bool opened; /* exclusive access to the result file */
e5f75aca 1422 struct intel_pipe_crc_entry *entries;
926321d5 1423 enum intel_pipe_crc_source source;
d538bbdf 1424 int head, tail;
07144428 1425 wait_queue_head_t wq;
8bf1e9f1
SH
1426};
1427
f99d7069
DV
1428struct i915_frontbuffer_tracking {
1429 struct mutex lock;
1430
1431 /*
1432 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1433 * scheduled flips.
1434 */
1435 unsigned busy_bits;
1436 unsigned flip_bits;
1437};
1438
77fec556 1439struct drm_i915_private {
f4c956ad 1440 struct drm_device *dev;
42dcedd4 1441 struct kmem_cache *slab;
f4c956ad 1442
5c969aa7 1443 const struct intel_device_info info;
f4c956ad
DV
1444
1445 int relative_constants_mode;
1446
1447 void __iomem *regs;
1448
907b28c5 1449 struct intel_uncore uncore;
f4c956ad
DV
1450
1451 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1452
28c70f16 1453
f4c956ad
DV
1454 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1455 * controller on different i2c buses. */
1456 struct mutex gmbus_mutex;
1457
1458 /**
1459 * Base address of the gmbus and gpio block.
1460 */
1461 uint32_t gpio_mmio_base;
1462
b6fdd0f2
SS
1463 /* MMIO base address for MIPI regs */
1464 uint32_t mipi_mmio_base;
1465
28c70f16
DV
1466 wait_queue_head_t gmbus_wait_queue;
1467
f4c956ad 1468 struct pci_dev *bridge_dev;
a4872ba6 1469 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1470 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1471 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1472
1473 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1474 struct resource mch_res;
1475
f4c956ad
DV
1476 /* protects the irq masks */
1477 spinlock_t irq_lock;
1478
84c33a64
SG
1479 /* protects the mmio flip data */
1480 spinlock_t mmio_flip_lock;
1481
f8b79e58
ID
1482 bool display_irqs_enabled;
1483
9ee32fea
DV
1484 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1485 struct pm_qos_request pm_qos;
1486
f4c956ad 1487 /* DPIO indirect register protection */
09153000 1488 struct mutex dpio_lock;
f4c956ad
DV
1489
1490 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1491 union {
1492 u32 irq_mask;
1493 u32 de_irq_mask[I915_MAX_PIPES];
1494 };
f4c956ad 1495 u32 gt_irq_mask;
605cd25b 1496 u32 pm_irq_mask;
a6706b45 1497 u32 pm_rps_events;
91d181dd 1498 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1499
f4c956ad 1500 struct work_struct hotplug_work;
b543fb04
EE
1501 struct {
1502 unsigned long hpd_last_jiffies;
1503 int hpd_cnt;
1504 enum {
1505 HPD_ENABLED = 0,
1506 HPD_DISABLED = 1,
1507 HPD_MARK_DISABLED = 2
1508 } hpd_mark;
1509 } hpd_stats[HPD_NUM_PINS];
142e2398 1510 u32 hpd_event_bits;
6323751d 1511 struct delayed_work hotplug_reenable_work;
f4c956ad 1512
5c3fe8b0 1513 struct i915_fbc fbc;
439d7ac0 1514 struct i915_drrs drrs;
f4c956ad 1515 struct intel_opregion opregion;
41aa3448 1516 struct intel_vbt_data vbt;
f4c956ad
DV
1517
1518 /* overlay */
1519 struct intel_overlay *overlay;
f4c956ad 1520
58c68779
JN
1521 /* backlight registers and fields in struct intel_panel */
1522 spinlock_t backlight_lock;
31ad8ec6 1523
f4c956ad 1524 /* LVDS info */
f4c956ad
DV
1525 bool no_aux_handshake;
1526
f4c956ad
DV
1527 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1528 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1529 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1530
1531 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1532 unsigned int vlv_cdclk_freq;
f4c956ad 1533
645416f5
DV
1534 /**
1535 * wq - Driver workqueue for GEM.
1536 *
1537 * NOTE: Work items scheduled here are not allowed to grab any modeset
1538 * locks, for otherwise the flushing done in the pageflip code will
1539 * result in deadlocks.
1540 */
f4c956ad
DV
1541 struct workqueue_struct *wq;
1542
1543 /* Display functions */
1544 struct drm_i915_display_funcs display;
1545
1546 /* PCH chipset type */
1547 enum intel_pch pch_type;
17a303ec 1548 unsigned short pch_id;
f4c956ad
DV
1549
1550 unsigned long quirks;
1551
b8efb17b
ZR
1552 enum modeset_restore modeset_restore;
1553 struct mutex modeset_restore_lock;
673a394b 1554
a7bbbd63 1555 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1556 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1557
4b5aed62 1558 struct i915_gem_mm mm;
5cc9ed4b
CW
1559#if defined(CONFIG_MMU_NOTIFIER)
1560 DECLARE_HASHTABLE(mmu_notifiers, 7);
1561#endif
8781342d 1562
8781342d
DV
1563 /* Kernel Modesetting */
1564
9b9d172d 1565 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1566
76c4ac04
DL
1567 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1568 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1569 wait_queue_head_t pending_flip_queue;
1570
c4597872
DV
1571#ifdef CONFIG_DEBUG_FS
1572 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1573#endif
1574
e72f9fbf
DV
1575 int num_shared_dpll;
1576 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1577 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1578
888b5995
AS
1579 /*
1580 * workarounds are currently applied at different places and
1581 * changes are being done to consolidate them so exact count is
1582 * not clear at this point, use a max value for now.
1583 */
1584#define I915_MAX_WA_REGS 16
1585 struct {
1586 u32 addr;
1587 u32 value;
1588 /* bitmask representing WA bits */
1589 u32 mask;
1590 } intel_wa_regs[I915_MAX_WA_REGS];
1591 u32 num_wa_regs;
1592
652c393a
JB
1593 /* Reclocking support */
1594 bool render_reclock_avail;
1595 bool lvds_downclock_avail;
18f9ed12
ZY
1596 /* indicates the reduced downclock for LVDS*/
1597 int lvds_downclock;
f99d7069
DV
1598
1599 struct i915_frontbuffer_tracking fb_tracking;
1600
652c393a 1601 u16 orig_clock;
f97108d1 1602
c4804411 1603 bool mchbar_need_disable;
f97108d1 1604
a4da4fa4
DV
1605 struct intel_l3_parity l3_parity;
1606
59124506
BW
1607 /* Cannot be determined by PCIID. You must always read a register. */
1608 size_t ellc_size;
1609
c6a828d3 1610 /* gen6+ rps state */
c85aa885 1611 struct intel_gen6_power_mgmt rps;
c6a828d3 1612
20e4d407
DV
1613 /* ilk-only ips/rps state. Everything in here is protected by the global
1614 * mchdev_lock in intel_pm.c */
c85aa885 1615 struct intel_ilk_power_mgmt ips;
b5e50c3f 1616
83c00f55 1617 struct i915_power_domains power_domains;
a38911a3 1618
a031d709 1619 struct i915_psr psr;
3f51e471 1620
99584db3 1621 struct i915_gpu_error gpu_error;
ae681d96 1622
c9cddffc
JB
1623 struct drm_i915_gem_object *vlv_pctx;
1624
4520f53a 1625#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1626 /* list of fbdev register on this device */
1627 struct intel_fbdev *fbdev;
82e3b8c1 1628 struct work_struct fbdev_suspend_work;
4520f53a 1629#endif
e953fd7b
CW
1630
1631 struct drm_property *broadcast_rgb_property;
3f43c48d 1632 struct drm_property *force_audio_property;
e3689190 1633
254f965c 1634 uint32_t hw_context_size;
a33afea5 1635 struct list_head context_list;
f4c956ad 1636
3e68320e 1637 u32 fdi_rx_config;
68d18ad7 1638
842f1c8b 1639 u32 suspend_count;
f4c956ad 1640 struct i915_suspend_saved_registers regfile;
ddeea5b0 1641 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1642
53615a5e
VS
1643 struct {
1644 /*
1645 * Raw watermark latency values:
1646 * in 0.1us units for WM0,
1647 * in 0.5us units for WM1+.
1648 */
1649 /* primary */
1650 uint16_t pri_latency[5];
1651 /* sprite */
1652 uint16_t spr_latency[5];
1653 /* cursor */
1654 uint16_t cur_latency[5];
609cedef
VS
1655
1656 /* current hardware state */
820c1980 1657 struct ilk_wm_values hw;
53615a5e
VS
1658 } wm;
1659
8a187455
PZ
1660 struct i915_runtime_pm pm;
1661
13cf5504
DA
1662 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1663 u32 long_hpd_port_mask;
1664 u32 short_hpd_port_mask;
1665 struct work_struct dig_port_work;
1666
0e32b39c
DA
1667 /*
1668 * if we get a HPD irq from DP and a HPD irq from non-DP
1669 * the non-DP HPD could block the workqueue on a mode config
1670 * mutex getting, that userspace may have taken. However
1671 * userspace is waiting on the DP workqueue to run which is
1672 * blocked behind the non-DP one.
1673 */
1674 struct workqueue_struct *dp_wq;
1675
231f42a4
DV
1676 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1677 * here! */
1678 struct i915_dri1_state dri1;
db1b76ca
DV
1679 /* Old ums support infrastructure, same warning applies. */
1680 struct i915_ums_state ums;
bdf1e7e3 1681
a83014d3
OM
1682 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1683 struct {
1684 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1685 struct intel_engine_cs *ring,
1686 struct intel_context *ctx,
1687 struct drm_i915_gem_execbuffer2 *args,
1688 struct list_head *vmas,
1689 struct drm_i915_gem_object *batch_obj,
1690 u64 exec_start, u32 flags);
1691 int (*init_rings)(struct drm_device *dev);
1692 void (*cleanup_ring)(struct intel_engine_cs *ring);
1693 void (*stop_ring)(struct intel_engine_cs *ring);
1694 } gt;
1695
bdf1e7e3
DV
1696 /*
1697 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1698 * will be rejected. Instead look for a better place.
1699 */
77fec556 1700};
1da177e4 1701
2c1792a1
CW
1702static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1703{
1704 return dev->dev_private;
1705}
1706
b4519513
CW
1707/* Iterate over initialised rings */
1708#define for_each_ring(ring__, dev_priv__, i__) \
1709 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1710 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1711
b1d7e4b4
WF
1712enum hdmi_force_audio {
1713 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1714 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1715 HDMI_AUDIO_AUTO, /* trust EDID */
1716 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1717};
1718
190d6cd5 1719#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1720
37e680a1
CW
1721struct drm_i915_gem_object_ops {
1722 /* Interface between the GEM object and its backing storage.
1723 * get_pages() is called once prior to the use of the associated set
1724 * of pages before to binding them into the GTT, and put_pages() is
1725 * called after we no longer need them. As we expect there to be
1726 * associated cost with migrating pages between the backing storage
1727 * and making them available for the GPU (e.g. clflush), we may hold
1728 * onto the pages after they are no longer referenced by the GPU
1729 * in case they may be used again shortly (for example migrating the
1730 * pages to a different memory domain within the GTT). put_pages()
1731 * will therefore most likely be called when the object itself is
1732 * being released or under memory pressure (where we attempt to
1733 * reap pages for the shrinker).
1734 */
1735 int (*get_pages)(struct drm_i915_gem_object *);
1736 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1737 int (*dmabuf_export)(struct drm_i915_gem_object *);
1738 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1739};
1740
a071fa00
DV
1741/*
1742 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1743 * considered to be the frontbuffer for the given plane interface-vise. This
1744 * doesn't mean that the hw necessarily already scans it out, but that any
1745 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1746 *
1747 * We have one bit per pipe and per scanout plane type.
1748 */
1749#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1750#define INTEL_FRONTBUFFER_BITS \
1751 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1752#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1753 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1754#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1755 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1756#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1757 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1758#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1759 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1760#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1761 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1762
673a394b 1763struct drm_i915_gem_object {
c397b908 1764 struct drm_gem_object base;
673a394b 1765
37e680a1
CW
1766 const struct drm_i915_gem_object_ops *ops;
1767
2f633156
BW
1768 /** List of VMAs backed by this object */
1769 struct list_head vma_list;
1770
c1ad11fc
CW
1771 /** Stolen memory for this object, instead of being backed by shmem. */
1772 struct drm_mm_node *stolen;
35c20a60 1773 struct list_head global_list;
673a394b 1774
69dc4987 1775 struct list_head ring_list;
b25cb2f8
BW
1776 /** Used in execbuf to temporarily hold a ref */
1777 struct list_head obj_exec_link;
673a394b
EA
1778
1779 /**
65ce3027
CW
1780 * This is set if the object is on the active lists (has pending
1781 * rendering and so a non-zero seqno), and is not set if it i s on
1782 * inactive (ready to be unbound) list.
673a394b 1783 */
0206e353 1784 unsigned int active:1;
673a394b
EA
1785
1786 /**
1787 * This is set if the object has been written to since last bound
1788 * to the GTT
1789 */
0206e353 1790 unsigned int dirty:1;
778c3544
DV
1791
1792 /**
1793 * Fence register bits (if any) for this object. Will be set
1794 * as needed when mapped into the GTT.
1795 * Protected by dev->struct_mutex.
778c3544 1796 */
4b9de737 1797 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1798
778c3544
DV
1799 /**
1800 * Advice: are the backing pages purgeable?
1801 */
0206e353 1802 unsigned int madv:2;
778c3544 1803
778c3544
DV
1804 /**
1805 * Current tiling mode for the object.
1806 */
0206e353 1807 unsigned int tiling_mode:2;
5d82e3e6
CW
1808 /**
1809 * Whether the tiling parameters for the currently associated fence
1810 * register have changed. Note that for the purposes of tracking
1811 * tiling changes we also treat the unfenced register, the register
1812 * slot that the object occupies whilst it executes a fenced
1813 * command (such as BLT on gen2/3), as a "fence".
1814 */
1815 unsigned int fence_dirty:1;
778c3544 1816
75e9e915
DV
1817 /**
1818 * Is the object at the current location in the gtt mappable and
1819 * fenceable? Used to avoid costly recalculations.
1820 */
0206e353 1821 unsigned int map_and_fenceable:1;
75e9e915 1822
fb7d516a
DV
1823 /**
1824 * Whether the current gtt mapping needs to be mappable (and isn't just
1825 * mappable by accident). Track pin and fault separate for a more
1826 * accurate mappable working set.
1827 */
0206e353
AJ
1828 unsigned int fault_mappable:1;
1829 unsigned int pin_mappable:1;
cc98b413 1830 unsigned int pin_display:1;
fb7d516a 1831
24f3a8cf
AG
1832 /*
1833 * Is the object to be mapped as read-only to the GPU
1834 * Only honoured if hardware has relevant pte bit
1835 */
1836 unsigned long gt_ro:1;
651d794f 1837 unsigned int cache_level:3;
93dfb40c 1838
7bddb01f 1839 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1840 unsigned int has_global_gtt_mapping:1;
9da3da66 1841 unsigned int has_dma_mapping:1;
7bddb01f 1842
a071fa00
DV
1843 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1844
9da3da66 1845 struct sg_table *pages;
a5570178 1846 int pages_pin_count;
673a394b 1847
1286ff73 1848 /* prime dma-buf support */
9a70cc2a
DA
1849 void *dma_buf_vmapping;
1850 int vmapping_count;
1851
a4872ba6 1852 struct intel_engine_cs *ring;
caea7476 1853
1c293ea3 1854 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1855 uint32_t last_read_seqno;
1856 uint32_t last_write_seqno;
caea7476
CW
1857 /** Breadcrumb of last fenced GPU access to the buffer. */
1858 uint32_t last_fenced_seqno;
673a394b 1859
778c3544 1860 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1861 uint32_t stride;
673a394b 1862
80075d49
DV
1863 /** References from framebuffers, locks out tiling changes. */
1864 unsigned long framebuffer_references;
1865
280b713b 1866 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1867 unsigned long *bit_17;
280b713b 1868
79e53945 1869 /** User space pin count and filp owning the pin */
aa5f8021 1870 unsigned long user_pin_count;
79e53945 1871 struct drm_file *pin_filp;
71acb5eb
DA
1872
1873 /** for phy allocated objects */
00731155 1874 drm_dma_handle_t *phys_handle;
673a394b 1875
5cc9ed4b
CW
1876 union {
1877 struct i915_gem_userptr {
1878 uintptr_t ptr;
1879 unsigned read_only :1;
1880 unsigned workers :4;
1881#define I915_GEM_USERPTR_MAX_WORKERS 15
1882
1883 struct mm_struct *mm;
1884 struct i915_mmu_object *mn;
1885 struct work_struct *work;
1886 } userptr;
1887 };
1888};
62b8b215 1889#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1890
a071fa00
DV
1891void i915_gem_track_fb(struct drm_i915_gem_object *old,
1892 struct drm_i915_gem_object *new,
1893 unsigned frontbuffer_bits);
1894
673a394b
EA
1895/**
1896 * Request queue structure.
1897 *
1898 * The request queue allows us to note sequence numbers that have been emitted
1899 * and may be associated with active buffers to be retired.
1900 *
1901 * By keeping this list, we can avoid having to do questionable
1902 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1903 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1904 */
1905struct drm_i915_gem_request {
852835f3 1906 /** On Which ring this request was generated */
a4872ba6 1907 struct intel_engine_cs *ring;
852835f3 1908
673a394b
EA
1909 /** GEM sequence number associated with this request. */
1910 uint32_t seqno;
1911
7d736f4f
MK
1912 /** Position in the ringbuffer of the start of the request */
1913 u32 head;
1914
1915 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1916 u32 tail;
1917
0e50e96b 1918 /** Context related to this request */
273497e5 1919 struct intel_context *ctx;
0e50e96b 1920
7d736f4f
MK
1921 /** Batch buffer related to this request if any */
1922 struct drm_i915_gem_object *batch_obj;
1923
673a394b
EA
1924 /** Time at which this request was emitted, in jiffies. */
1925 unsigned long emitted_jiffies;
1926
b962442e 1927 /** global list entry for this request */
673a394b 1928 struct list_head list;
b962442e 1929
f787a5f5 1930 struct drm_i915_file_private *file_priv;
b962442e
EA
1931 /** file_priv list entry for this request */
1932 struct list_head client_list;
673a394b
EA
1933};
1934
1935struct drm_i915_file_private {
b29c19b6 1936 struct drm_i915_private *dev_priv;
ab0e7ff9 1937 struct drm_file *file;
b29c19b6 1938
673a394b 1939 struct {
99057c81 1940 spinlock_t lock;
b962442e 1941 struct list_head request_list;
b29c19b6 1942 struct delayed_work idle_work;
673a394b 1943 } mm;
40521054 1944 struct idr context_idr;
e59ec13d 1945
b29c19b6 1946 atomic_t rps_wait_boost;
a4872ba6 1947 struct intel_engine_cs *bsd_ring;
673a394b
EA
1948};
1949
351e3db2
BV
1950/*
1951 * A command that requires special handling by the command parser.
1952 */
1953struct drm_i915_cmd_descriptor {
1954 /*
1955 * Flags describing how the command parser processes the command.
1956 *
1957 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1958 * a length mask if not set
1959 * CMD_DESC_SKIP: The command is allowed but does not follow the
1960 * standard length encoding for the opcode range in
1961 * which it falls
1962 * CMD_DESC_REJECT: The command is never allowed
1963 * CMD_DESC_REGISTER: The command should be checked against the
1964 * register whitelist for the appropriate ring
1965 * CMD_DESC_MASTER: The command is allowed if the submitting process
1966 * is the DRM master
1967 */
1968 u32 flags;
1969#define CMD_DESC_FIXED (1<<0)
1970#define CMD_DESC_SKIP (1<<1)
1971#define CMD_DESC_REJECT (1<<2)
1972#define CMD_DESC_REGISTER (1<<3)
1973#define CMD_DESC_BITMASK (1<<4)
1974#define CMD_DESC_MASTER (1<<5)
1975
1976 /*
1977 * The command's unique identification bits and the bitmask to get them.
1978 * This isn't strictly the opcode field as defined in the spec and may
1979 * also include type, subtype, and/or subop fields.
1980 */
1981 struct {
1982 u32 value;
1983 u32 mask;
1984 } cmd;
1985
1986 /*
1987 * The command's length. The command is either fixed length (i.e. does
1988 * not include a length field) or has a length field mask. The flag
1989 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1990 * a length mask. All command entries in a command table must include
1991 * length information.
1992 */
1993 union {
1994 u32 fixed;
1995 u32 mask;
1996 } length;
1997
1998 /*
1999 * Describes where to find a register address in the command to check
2000 * against the ring's register whitelist. Only valid if flags has the
2001 * CMD_DESC_REGISTER bit set.
2002 */
2003 struct {
2004 u32 offset;
2005 u32 mask;
2006 } reg;
2007
2008#define MAX_CMD_DESC_BITMASKS 3
2009 /*
2010 * Describes command checks where a particular dword is masked and
2011 * compared against an expected value. If the command does not match
2012 * the expected value, the parser rejects it. Only valid if flags has
2013 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2014 * are valid.
d4d48035
BV
2015 *
2016 * If the check specifies a non-zero condition_mask then the parser
2017 * only performs the check when the bits specified by condition_mask
2018 * are non-zero.
351e3db2
BV
2019 */
2020 struct {
2021 u32 offset;
2022 u32 mask;
2023 u32 expected;
d4d48035
BV
2024 u32 condition_offset;
2025 u32 condition_mask;
351e3db2
BV
2026 } bits[MAX_CMD_DESC_BITMASKS];
2027};
2028
2029/*
2030 * A table of commands requiring special handling by the command parser.
2031 *
2032 * Each ring has an array of tables. Each table consists of an array of command
2033 * descriptors, which must be sorted with command opcodes in ascending order.
2034 */
2035struct drm_i915_cmd_table {
2036 const struct drm_i915_cmd_descriptor *table;
2037 int count;
2038};
2039
dbbe9127 2040/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2041#define __I915__(p) ({ \
2042 struct drm_i915_private *__p; \
2043 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2044 __p = (struct drm_i915_private *)p; \
2045 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2046 __p = to_i915((struct drm_device *)p); \
2047 else \
2048 BUILD_BUG(); \
2049 __p; \
2050})
dbbe9127 2051#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2052#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2053
87f1f465
CW
2054#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2055#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2056#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2057#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2058#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2059#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2060#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2061#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2062#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2063#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2064#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2065#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2066#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2067#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2068#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2069#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2070#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2071#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2072#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2073 INTEL_DEVID(dev) == 0x0152 || \
2074 INTEL_DEVID(dev) == 0x015a)
2075#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2076 INTEL_DEVID(dev) == 0x0106 || \
2077 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2078#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2079#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2080#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2081#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 2082#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2083#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2084 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2085#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2086 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2087 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2088 (INTEL_DEVID(dev) & 0xf) == 0xe))
5dd8c4c3 2089#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2090 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
5dd8c4c3 2091#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2092#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2093 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2094/* ULX machines are also considered ULT. */
87f1f465
CW
2095#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2096 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2097#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2098
85436696
JB
2099/*
2100 * The genX designation typically refers to the render engine, so render
2101 * capability related checks should use IS_GEN, while display and other checks
2102 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2103 * chips, etc.).
2104 */
cae5852d
ZN
2105#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2106#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2107#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2108#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2109#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2110#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2111#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2112
73ae478c
BW
2113#define RENDER_RING (1<<RCS)
2114#define BSD_RING (1<<VCS)
2115#define BLT_RING (1<<BCS)
2116#define VEBOX_RING (1<<VECS)
845f74a7 2117#define BSD2_RING (1<<VCS2)
63c42e56 2118#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2119#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2120#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2121#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2122#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2123#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2124 to_i915(dev)->ellc_size)
cae5852d
ZN
2125#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2126
254f965c 2127#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2128#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
7365fb78
JB
2129#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2130#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
692ef70c
JB
2131#define USES_PPGTT(dev) (i915.enable_ppgtt)
2132#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2133
05394f39 2134#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2135#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2136
b45305fc
DV
2137/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2138#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2139/*
2140 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2141 * even when in MSI mode. This results in spurious interrupt warnings if the
2142 * legacy irq no. is shared with another device. The kernel then disables that
2143 * interrupt source and so prevents the other device from working properly.
2144 */
2145#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2146#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2147
cae5852d
ZN
2148/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2149 * rows, which changed the alignment requirements and fence programming.
2150 */
2151#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2152 IS_I915GM(dev)))
2153#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2154#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2155#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2156#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2157#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2158
2159#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2160#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2161#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2162
2a114cc1 2163#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2164
dd93be58 2165#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2166#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2167#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2168#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2169 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2170
17a303ec
PZ
2171#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2172#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2173#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2174#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2175#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2176#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2177
2c1792a1 2178#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2179#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2180#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2181#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2182#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2183#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2184
5fafe292
SJ
2185#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2186
040d2baa
BW
2187/* DPF == dynamic parity feature */
2188#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2189#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2190
c8735b0c
BW
2191#define GT_FREQUENCY_MULTIPLIER 50
2192
05394f39
CW
2193#include "i915_trace.h"
2194
baa70943 2195extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2196extern int i915_max_ioctl;
2197
6a9ee8af
DA
2198extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2199extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2200extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2201extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2202
d330a953
JN
2203/* i915_params.c */
2204struct i915_params {
2205 int modeset;
2206 int panel_ignore_lid;
2207 unsigned int powersave;
2208 int semaphores;
2209 unsigned int lvds_downclock;
2210 int lvds_channel_mode;
2211 int panel_use_ssc;
2212 int vbt_sdvo_panel_type;
2213 int enable_rc6;
2214 int enable_fbc;
d330a953 2215 int enable_ppgtt;
127f1003 2216 int enable_execlists;
d330a953
JN
2217 int enable_psr;
2218 unsigned int preliminary_hw_support;
2219 int disable_power_well;
2220 int enable_ips;
e5aa6541 2221 int invert_brightness;
351e3db2 2222 int enable_cmd_parser;
e5aa6541
DL
2223 /* leave bools at the end to not create holes */
2224 bool enable_hangcheck;
2225 bool fastboot;
d330a953
JN
2226 bool prefault_disable;
2227 bool reset;
a0bae57f 2228 bool disable_display;
7a10dfa6 2229 bool disable_vtd_wa;
84c33a64 2230 int use_mmio_flip;
5978118c 2231 bool mmio_debug;
d330a953
JN
2232};
2233extern struct i915_params i915 __read_mostly;
2234
1da177e4 2235 /* i915_dma.c */
d05c617e 2236void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2237extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2238extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2239extern int i915_driver_unload(struct drm_device *);
2885f6ac 2240extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2241extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2242extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2243 struct drm_file *file);
673a394b 2244extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2245 struct drm_file *file);
84b1fd10 2246extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2247#ifdef CONFIG_COMPAT
0d6aa60b
DA
2248extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2249 unsigned long arg);
c43b5634 2250#endif
673a394b 2251extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2252 struct drm_clip_rect *box,
2253 int DR1, int DR4);
8e96d9c4 2254extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2255extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2256extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2257extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2258extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2259extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2260int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2261void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2262
1da177e4 2263/* i915_irq.c */
10cd45b6 2264void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2265__printf(3, 4)
2266void i915_handle_error(struct drm_device *dev, bool wedged,
2267 const char *fmt, ...);
1da177e4 2268
76c3552f
D
2269void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2270 int new_delay);
f71d4af4 2271extern void intel_irq_init(struct drm_device *dev);
20afbda2 2272extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2273
2274extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2275extern void intel_uncore_early_sanitize(struct drm_device *dev,
2276 bool restore_forcewake);
907b28c5 2277extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2278extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2279extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2280extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2281
7c463586 2282void
50227e1c 2283i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2284 u32 status_mask);
7c463586
KP
2285
2286void
50227e1c 2287i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2288 u32 status_mask);
7c463586 2289
f8b79e58
ID
2290void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2291void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2292
673a394b
EA
2293/* i915_gem.c */
2294int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2295 struct drm_file *file_priv);
2296int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2297 struct drm_file *file_priv);
2298int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2299 struct drm_file *file_priv);
2300int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file_priv);
2302int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file_priv);
de151cf6
JB
2304int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file_priv);
673a394b
EA
2306int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
2308int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
ba8b7ccb
OM
2310void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2311 struct intel_engine_cs *ring);
2312void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2313 struct drm_file *file,
2314 struct intel_engine_cs *ring,
2315 struct drm_i915_gem_object *obj);
a83014d3
OM
2316int i915_gem_ringbuffer_submission(struct drm_device *dev,
2317 struct drm_file *file,
2318 struct intel_engine_cs *ring,
2319 struct intel_context *ctx,
2320 struct drm_i915_gem_execbuffer2 *args,
2321 struct list_head *vmas,
2322 struct drm_i915_gem_object *batch_obj,
2323 u64 exec_start, u32 flags);
673a394b
EA
2324int i915_gem_execbuffer(struct drm_device *dev, void *data,
2325 struct drm_file *file_priv);
76446cac
JB
2326int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2327 struct drm_file *file_priv);
673a394b
EA
2328int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2329 struct drm_file *file_priv);
2330int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2331 struct drm_file *file_priv);
2332int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2333 struct drm_file *file_priv);
199adf40
BW
2334int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2335 struct drm_file *file);
2336int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file);
673a394b
EA
2338int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file_priv);
3ef94daa
CW
2340int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
673a394b
EA
2342int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file_priv);
2344int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file_priv);
2346int i915_gem_set_tiling(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
2348int i915_gem_get_tiling(struct drm_device *dev, void *data,
2349 struct drm_file *file_priv);
5cc9ed4b
CW
2350int i915_gem_init_userptr(struct drm_device *dev);
2351int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
5a125c3c
EA
2353int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
23ba4fd0
BW
2355int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
673a394b 2357void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2358void *i915_gem_object_alloc(struct drm_device *dev);
2359void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2360void i915_gem_object_init(struct drm_i915_gem_object *obj,
2361 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2362struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2363 size_t size);
7e0d96bc
BW
2364void i915_init_vm(struct drm_i915_private *dev_priv,
2365 struct i915_address_space *vm);
673a394b 2366void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2367void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2368
1ec9e26d
DV
2369#define PIN_MAPPABLE 0x1
2370#define PIN_NONBLOCK 0x2
bf3d149b 2371#define PIN_GLOBAL 0x4
d23db88c
CW
2372#define PIN_OFFSET_BIAS 0x8
2373#define PIN_OFFSET_MASK (~4095)
2021746e 2374int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2375 struct i915_address_space *vm,
2021746e 2376 uint32_t alignment,
d23db88c 2377 uint64_t flags);
07fe0b12 2378int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2379int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2380void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2381void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2382void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2383
4c914c0c
BV
2384int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2385 int *needs_clflush);
2386
37e680a1 2387int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2388static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2389{
67d5a50c
ID
2390 struct sg_page_iter sg_iter;
2391
2392 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2393 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2394
2395 return NULL;
9da3da66 2396}
a5570178
CW
2397static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2398{
2399 BUG_ON(obj->pages == NULL);
2400 obj->pages_pin_count++;
2401}
2402static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2403{
2404 BUG_ON(obj->pages_pin_count == 0);
2405 obj->pages_pin_count--;
2406}
2407
54cf91dc 2408int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2409int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2410 struct intel_engine_cs *to);
e2d05a8b 2411void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2412 struct intel_engine_cs *ring);
ff72145b
DA
2413int i915_gem_dumb_create(struct drm_file *file_priv,
2414 struct drm_device *dev,
2415 struct drm_mode_create_dumb *args);
2416int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2417 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2418/**
2419 * Returns true if seq1 is later than seq2.
2420 */
2421static inline bool
2422i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2423{
2424 return (int32_t)(seq1 - seq2) >= 0;
2425}
2426
fca26bb4
MK
2427int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2428int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2429int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2430int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2431
d8ffa60b
DV
2432bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2433void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2434
8d9fc7fd 2435struct drm_i915_gem_request *
a4872ba6 2436i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2437
b29c19b6 2438bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2439void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2440int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2441 bool interruptible);
84c33a64
SG
2442int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2443
1f83fee0
DV
2444static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2445{
2446 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2447 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2448}
2449
2450static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2451{
2ac0f450
MK
2452 return atomic_read(&error->reset_counter) & I915_WEDGED;
2453}
2454
2455static inline u32 i915_reset_count(struct i915_gpu_error *error)
2456{
2457 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2458}
a71d8d94 2459
88b4aa87
MK
2460static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2461{
2462 return dev_priv->gpu_error.stop_rings == 0 ||
2463 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2464}
2465
2466static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2467{
2468 return dev_priv->gpu_error.stop_rings == 0 ||
2469 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2470}
2471
069efc1d 2472void i915_gem_reset(struct drm_device *dev);
000433b6 2473bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2474int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2475int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2476int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2477int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2478int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2479void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2480void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2481int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2482int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2483int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2484 struct drm_file *file,
7d736f4f 2485 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2486 u32 *seqno);
2487#define i915_add_request(ring, seqno) \
854c94a7 2488 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2489int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2490 uint32_t seqno);
de151cf6 2491int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2492int __must_check
2493i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2494 bool write);
2495int __must_check
dabdfe02
CW
2496i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2497int __must_check
2da3b9b9
CW
2498i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2499 u32 alignment,
a4872ba6 2500 struct intel_engine_cs *pipelined);
cc98b413 2501void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2502int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2503 int align);
b29c19b6 2504int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2505void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2506
0fa87796
ID
2507uint32_t
2508i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2509uint32_t
d865110c
ID
2510i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2511 int tiling_mode, bool fenced);
467cffba 2512
e4ffd173
CW
2513int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2514 enum i915_cache_level cache_level);
2515
1286ff73
DV
2516struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2517 struct dma_buf *dma_buf);
2518
2519struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2520 struct drm_gem_object *gem_obj, int flags);
2521
19b2dbde
CW
2522void i915_gem_restore_fences(struct drm_device *dev);
2523
a70a3148
BW
2524unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2525 struct i915_address_space *vm);
2526bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2527bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2528 struct i915_address_space *vm);
2529unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2530 struct i915_address_space *vm);
2531struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2532 struct i915_address_space *vm);
accfef2e
BW
2533struct i915_vma *
2534i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2535 struct i915_address_space *vm);
5c2abbea
BW
2536
2537struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2538static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2539 struct i915_vma *vma;
2540 list_for_each_entry(vma, &obj->vma_list, vma_link)
2541 if (vma->pin_count > 0)
2542 return true;
2543 return false;
2544}
5c2abbea 2545
a70a3148 2546/* Some GGTT VM helpers */
5dc383b0 2547#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2548 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2549static inline bool i915_is_ggtt(struct i915_address_space *vm)
2550{
2551 struct i915_address_space *ggtt =
2552 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2553 return vm == ggtt;
2554}
2555
841cd773
DV
2556static inline struct i915_hw_ppgtt *
2557i915_vm_to_ppgtt(struct i915_address_space *vm)
2558{
2559 WARN_ON(i915_is_ggtt(vm));
2560
2561 return container_of(vm, struct i915_hw_ppgtt, base);
2562}
2563
2564
a70a3148
BW
2565static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2566{
5dc383b0 2567 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2568}
2569
2570static inline unsigned long
2571i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2572{
5dc383b0 2573 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2574}
2575
2576static inline unsigned long
2577i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2578{
5dc383b0 2579 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2580}
c37e2204
BW
2581
2582static inline int __must_check
2583i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2584 uint32_t alignment,
1ec9e26d 2585 unsigned flags)
c37e2204 2586{
5dc383b0
DV
2587 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2588 alignment, flags | PIN_GLOBAL);
c37e2204 2589}
a70a3148 2590
b287110e
DV
2591static inline int
2592i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2593{
2594 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2595}
2596
2597void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2598
254f965c 2599/* i915_gem_context.c */
8245be31 2600int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2601void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2602void i915_gem_context_reset(struct drm_device *dev);
e422b888 2603int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2604int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2605void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2606int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2607 struct intel_context *to);
2608struct intel_context *
41bde553 2609i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2610void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2611struct drm_i915_gem_object *
2612i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2613static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2614{
691e6415 2615 kref_get(&ctx->ref);
dce3271b
MK
2616}
2617
273497e5 2618static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2619{
691e6415 2620 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2621}
2622
273497e5 2623static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2624{
821d66dd 2625 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2626}
2627
84624813
BW
2628int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2629 struct drm_file *file);
2630int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2631 struct drm_file *file);
1286ff73 2632
9d0a6fa6 2633/* i915_gem_render_state.c */
a4872ba6 2634int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2635/* i915_gem_evict.c */
2636int __must_check i915_gem_evict_something(struct drm_device *dev,
2637 struct i915_address_space *vm,
2638 int min_size,
2639 unsigned alignment,
2640 unsigned cache_level,
d23db88c
CW
2641 unsigned long start,
2642 unsigned long end,
1ec9e26d 2643 unsigned flags);
679845ed
BW
2644int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2645int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2646
0260c420 2647/* belongs in i915_gem_gtt.h */
d09105c6 2648static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2649{
2650 if (INTEL_INFO(dev)->gen < 6)
2651 intel_gtt_chipset_flush();
2652}
246cbfb5 2653
9797fbfb
CW
2654/* i915_gem_stolen.c */
2655int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2656int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2657void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2658void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2659struct drm_i915_gem_object *
2660i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2661struct drm_i915_gem_object *
2662i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2663 u32 stolen_offset,
2664 u32 gtt_offset,
2665 u32 size);
9797fbfb 2666
673a394b 2667/* i915_gem_tiling.c */
2c1792a1 2668static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2669{
50227e1c 2670 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2671
2672 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2673 obj->tiling_mode != I915_TILING_NONE;
2674}
2675
673a394b 2676void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2677void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2678void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2679
2680/* i915_gem_debug.c */
23bc5982
CW
2681#if WATCH_LISTS
2682int i915_verify_lists(struct drm_device *dev);
673a394b 2683#else
23bc5982 2684#define i915_verify_lists(dev) 0
673a394b 2685#endif
1da177e4 2686
2017263e 2687/* i915_debugfs.c */
27c202ad
BG
2688int i915_debugfs_init(struct drm_minor *minor);
2689void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2690#ifdef CONFIG_DEBUG_FS
07144428
DL
2691void intel_display_crc_init(struct drm_device *dev);
2692#else
f8c168fa 2693static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2694#endif
84734a04
MK
2695
2696/* i915_gpu_error.c */
edc3d884
MK
2697__printf(2, 3)
2698void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2699int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2700 const struct i915_error_state_file_priv *error);
4dc955f7 2701int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2702 struct drm_i915_private *i915,
4dc955f7
MK
2703 size_t count, loff_t pos);
2704static inline void i915_error_state_buf_release(
2705 struct drm_i915_error_state_buf *eb)
2706{
2707 kfree(eb->buf);
2708}
58174462
MK
2709void i915_capture_error_state(struct drm_device *dev, bool wedge,
2710 const char *error_msg);
84734a04
MK
2711void i915_error_state_get(struct drm_device *dev,
2712 struct i915_error_state_file_priv *error_priv);
2713void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2714void i915_destroy_error_state(struct drm_device *dev);
2715
2716void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2717const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2718
351e3db2 2719/* i915_cmd_parser.c */
d728c8ef 2720int i915_cmd_parser_get_version(void);
a4872ba6
OM
2721int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2722void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2723bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2724int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2725 struct drm_i915_gem_object *batch_obj,
2726 u32 batch_start_offset,
2727 bool is_master);
2728
317c35d1
JB
2729/* i915_suspend.c */
2730extern int i915_save_state(struct drm_device *dev);
2731extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2732
d8157a36
DV
2733/* i915_ums.c */
2734void i915_save_display_reg(struct drm_device *dev);
2735void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2736
0136db58
BW
2737/* i915_sysfs.c */
2738void i915_setup_sysfs(struct drm_device *dev_priv);
2739void i915_teardown_sysfs(struct drm_device *dev_priv);
2740
f899fc64
CW
2741/* intel_i2c.c */
2742extern int intel_setup_gmbus(struct drm_device *dev);
2743extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2744static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2745{
2ed06c93 2746 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2747}
2748
2749extern struct i2c_adapter *intel_gmbus_get_adapter(
2750 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2751extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2752extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2753static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2754{
2755 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2756}
f899fc64
CW
2757extern void intel_i2c_reset(struct drm_device *dev);
2758
3b617967 2759/* intel_opregion.c */
9c4b0a68 2760struct intel_encoder;
44834a67 2761#ifdef CONFIG_ACPI
27d50c82 2762extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2763extern void intel_opregion_init(struct drm_device *dev);
2764extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2765extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2766extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2767 bool enable);
ecbc5cf3
JN
2768extern int intel_opregion_notify_adapter(struct drm_device *dev,
2769 pci_power_t state);
65e082c9 2770#else
27d50c82 2771static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2772static inline void intel_opregion_init(struct drm_device *dev) { return; }
2773static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2774static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2775static inline int
2776intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2777{
2778 return 0;
2779}
ecbc5cf3
JN
2780static inline int
2781intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2782{
2783 return 0;
2784}
65e082c9 2785#endif
8ee1c3db 2786
723bfd70
JB
2787/* intel_acpi.c */
2788#ifdef CONFIG_ACPI
2789extern void intel_register_dsm_handler(void);
2790extern void intel_unregister_dsm_handler(void);
2791#else
2792static inline void intel_register_dsm_handler(void) { return; }
2793static inline void intel_unregister_dsm_handler(void) { return; }
2794#endif /* CONFIG_ACPI */
2795
79e53945 2796/* modesetting */
f817586c 2797extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2798extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2799extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2800extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2801extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2802extern void intel_connector_unregister(struct intel_connector *);
28d52043 2803extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2804extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2805 bool force_restore);
44cec740 2806extern void i915_redisable_vga(struct drm_device *dev);
04098753 2807extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2808extern bool intel_fbc_enabled(struct drm_device *dev);
c5ad011d 2809extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2810extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2811extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2812extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2813extern void gen6_set_rps(struct drm_device *dev, u8 val);
c76bb61a
DS
2814extern void bdw_software_turbo(struct drm_device *dev);
2815extern void gen8_flip_interrupt(struct drm_device *dev);
0a073b84 2816extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2817extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2818 bool enable);
0206e353
AJ
2819extern void intel_detect_pch(struct drm_device *dev);
2820extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2821extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2822
2911a35b 2823extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2824int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file);
b6359918
MK
2826int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file);
575155a9 2828
84c33a64
SG
2829void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2830
6ef3d427
CW
2831/* overlay */
2832extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2833extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2834 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2835
2836extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2837extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2838 struct drm_device *dev,
2839 struct intel_display_error_state *error);
6ef3d427 2840
b7287d80
BW
2841/* On SNB platform, before reading ring registers forcewake bit
2842 * must be set to prevent GT core from power down and stale values being
2843 * returned.
2844 */
c8d9a590
D
2845void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2846void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2847void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2848
42c0526c
BW
2849int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2850int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2851
2852/* intel_sideband.c */
64936258
JN
2853u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2854void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2855u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2856u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2857void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2858u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2859void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2860u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2861void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2862u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2863void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2864u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2865void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2866u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2867void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2868u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2869 enum intel_sbi_destination destination);
2870void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2871 enum intel_sbi_destination destination);
e9fe51c6
SK
2872u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2873void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2874
2ec3815f
VS
2875int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2876int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2877
c8d9a590
D
2878#define FORCEWAKE_RENDER (1 << 0)
2879#define FORCEWAKE_MEDIA (1 << 1)
2880#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2881
2882
0b274481
BW
2883#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2884#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2885
2886#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2887#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2888#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2889#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2890
2891#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2892#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2893#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2894#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2895
698b3135
CW
2896/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2897 * will be implemented using 2 32-bit writes in an arbitrary order with
2898 * an arbitrary delay between them. This can cause the hardware to
2899 * act upon the intermediate value, possibly leading to corruption and
2900 * machine death. You have been warned.
2901 */
0b274481
BW
2902#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2903#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2904
50877445
CW
2905#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2906 u32 upper = I915_READ(upper_reg); \
2907 u32 lower = I915_READ(lower_reg); \
2908 u32 tmp = I915_READ(upper_reg); \
2909 if (upper != tmp) { \
2910 upper = tmp; \
2911 lower = I915_READ(lower_reg); \
2912 WARN_ON(I915_READ(upper_reg) != upper); \
2913 } \
2914 (u64)upper << 32 | lower; })
2915
cae5852d
ZN
2916#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2917#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2918
55bc60db
VS
2919/* "Broadcast RGB" property */
2920#define INTEL_BROADCAST_RGB_AUTO 0
2921#define INTEL_BROADCAST_RGB_FULL 1
2922#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2923
766aa1c4
VS
2924static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2925{
92e23b99 2926 if (IS_VALLEYVIEW(dev))
766aa1c4 2927 return VLV_VGACNTRL;
92e23b99
SJ
2928 else if (INTEL_INFO(dev)->gen >= 5)
2929 return CPU_VGACNTRL;
766aa1c4
VS
2930 else
2931 return VGACNTRL;
2932}
2933
2bb4629a
VS
2934static inline void __user *to_user_ptr(u64 address)
2935{
2936 return (void __user *)(uintptr_t)address;
2937}
2938
df97729f
ID
2939static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2940{
2941 unsigned long j = msecs_to_jiffies(m);
2942
2943 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2944}
2945
2946static inline unsigned long
2947timespec_to_jiffies_timeout(const struct timespec *value)
2948{
2949 unsigned long j = timespec_to_jiffies(value);
2950
2951 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2952}
2953
dce56b3c
PZ
2954/*
2955 * If you need to wait X milliseconds between events A and B, but event B
2956 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2957 * when event A happened, then just before event B you call this function and
2958 * pass the timestamp as the first argument, and X as the second argument.
2959 */
2960static inline void
2961wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2962{
ec5e0cfb 2963 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2964
2965 /*
2966 * Don't re-read the value of "jiffies" every time since it may change
2967 * behind our back and break the math.
2968 */
2969 tmp_jiffies = jiffies;
2970 target_jiffies = timestamp_jiffies +
2971 msecs_to_jiffies_timeout(to_wait_ms);
2972
2973 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2974 remaining_jiffies = target_jiffies - tmp_jiffies;
2975 while (remaining_jiffies)
2976 remaining_jiffies =
2977 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2978 }
2979}
2980
1da177e4 2981#endif