]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/bxt: HardWare WorkAround ring initialisation for Broxton
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
1ff27a34 59#define DRIVER_DATE "20150327"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
d063ae48
DL
241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
b2784e15
DL
244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
3a3371ff
ACO
249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
6c2b7c12
DV
255#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
53f5e3ca
JB
259#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
b04c5bd6
BF
263#define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
e7b903d2 267struct drm_i915_private;
ad46cb53 268struct i915_mm_struct;
5cc9ed4b 269struct i915_mmu_object;
e7b903d2 270
46edb027
DV
271enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
9cd86933
DV
274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
429d47d5 276 /* hsw/bdw */
9cd86933
DV
277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
429d47d5
S
279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
46edb027 283};
429d47d5 284#define I915_NUM_PLLS 3
46edb027 285
5358901f 286struct intel_dpll_hw_state {
dcfc3552 287 /* i9xx, pch plls */
66e985c0 288 uint32_t dpll;
8bcc2795 289 uint32_t dpll_md;
66e985c0
DV
290 uint32_t fp0;
291 uint32_t fp1;
dcfc3552
DL
292
293 /* hsw, bdw */
d452c5b6 294 uint32_t wrpll;
d1a2dc78
S
295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
5358901f
DV
306};
307
3e369b76 308struct intel_shared_dpll_config {
1e6f2ddc 309 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
310 struct intel_dpll_hw_state hw_state;
311};
312
313struct intel_shared_dpll {
314 struct intel_shared_dpll_config config;
8bd31e67
ACO
315 struct intel_shared_dpll_config *new_config;
316
ee7b9f93
JB
317 int active; /* count of number of active CRTCs (i.e. DPMS on) */
318 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
319 const char *name;
320 /* should match the index in the dev_priv->shared_dplls array */
321 enum intel_dpll_id id;
96f6128c
DV
322 /* The mode_set hook is optional and should be used together with the
323 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
324 void (*mode_set)(struct drm_i915_private *dev_priv,
325 struct intel_shared_dpll *pll);
e7b903d2
DV
326 void (*enable)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*disable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
5358901f
DV
330 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll,
332 struct intel_dpll_hw_state *hw_state);
ee7b9f93 333};
ee7b9f93 334
429d47d5
S
335#define SKL_DPLL0 0
336#define SKL_DPLL1 1
337#define SKL_DPLL2 2
338#define SKL_DPLL3 3
339
e69d0bc1
DV
340/* Used by dp and fdi links */
341struct intel_link_m_n {
342 uint32_t tu;
343 uint32_t gmch_m;
344 uint32_t gmch_n;
345 uint32_t link_m;
346 uint32_t link_n;
347};
348
349void intel_link_compute_m_n(int bpp, int nlanes,
350 int pixel_clock, int link_clock,
351 struct intel_link_m_n *m_n);
352
1da177e4
LT
353/* Interface history:
354 *
355 * 1.1: Original.
0d6aa60b
DA
356 * 1.2: Add Power Management
357 * 1.3: Add vblank support
de227f5f 358 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 359 * 1.5: Add vblank pipe configuration
2228ed67
MD
360 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
361 * - Support vertical blank on secondary display pipe
1da177e4
LT
362 */
363#define DRIVER_MAJOR 1
2228ed67 364#define DRIVER_MINOR 6
1da177e4
LT
365#define DRIVER_PATCHLEVEL 0
366
23bc5982 367#define WATCH_LISTS 0
673a394b 368
0a3e67a4
JB
369struct opregion_header;
370struct opregion_acpi;
371struct opregion_swsci;
372struct opregion_asle;
373
8ee1c3db 374struct intel_opregion {
5bc4418b
BW
375 struct opregion_header __iomem *header;
376 struct opregion_acpi __iomem *acpi;
377 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
378 u32 swsci_gbda_sub_functions;
379 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
380 struct opregion_asle __iomem *asle;
381 void __iomem *vbt;
01fe9dbd 382 u32 __iomem *lid_state;
91a60f20 383 struct work_struct asle_work;
8ee1c3db 384};
44834a67 385#define OPREGION_SIZE (8*1024)
8ee1c3db 386
6ef3d427
CW
387struct intel_overlay;
388struct intel_overlay_error_state;
389
de151cf6 390#define I915_FENCE_REG_NONE -1
42b5aeab
VS
391#define I915_MAX_NUM_FENCES 32
392/* 32 fences + sign bit for FENCE_REG_NONE */
393#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
394
395struct drm_i915_fence_reg {
007cc8ac 396 struct list_head lru_list;
caea7476 397 struct drm_i915_gem_object *obj;
1690e1eb 398 int pin_count;
de151cf6 399};
7c1c2871 400
9b9d172d 401struct sdvo_device_mapping {
e957d772 402 u8 initialized;
9b9d172d 403 u8 dvo_port;
404 u8 slave_addr;
405 u8 dvo_wiring;
e957d772 406 u8 i2c_pin;
b1083333 407 u8 ddc_pin;
9b9d172d 408};
409
c4a1d9e4
CW
410struct intel_display_error_state;
411
63eeaf38 412struct drm_i915_error_state {
742cbee8 413 struct kref ref;
585b0288
BW
414 struct timeval time;
415
cb383002 416 char error_msg[128];
48b031e3 417 u32 reset_count;
62d5d69b 418 u32 suspend_count;
cb383002 419
585b0288 420 /* Generic register state */
63eeaf38
JB
421 u32 eir;
422 u32 pgtbl_er;
be998e2e 423 u32 ier;
885ea5a8 424 u32 gtier[4];
b9a3906b 425 u32 ccid;
0f3b6849
CW
426 u32 derrmr;
427 u32 forcewake;
585b0288
BW
428 u32 error; /* gen6+ */
429 u32 err_int; /* gen7 */
6c826f34
MK
430 u32 fault_data0; /* gen8, gen9 */
431 u32 fault_data1; /* gen8, gen9 */
585b0288 432 u32 done_reg;
91ec5d11
BW
433 u32 gac_eco;
434 u32 gam_ecochk;
435 u32 gab_ctl;
436 u32 gfx_mode;
585b0288 437 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
438 u64 fence[I915_MAX_NUM_FENCES];
439 struct intel_overlay_error_state *overlay;
440 struct intel_display_error_state *display;
0ca36d78 441 struct drm_i915_error_object *semaphore_obj;
585b0288 442
52d39a21 443 struct drm_i915_error_ring {
372fbb8e 444 bool valid;
362b8af7
BW
445 /* Software tracked state */
446 bool waiting;
447 int hangcheck_score;
448 enum intel_ring_hangcheck_action hangcheck_action;
449 int num_requests;
450
451 /* our own tracking of ring head and tail */
452 u32 cpu_ring_head;
453 u32 cpu_ring_tail;
454
455 u32 semaphore_seqno[I915_NUM_RINGS - 1];
456
457 /* Register state */
458 u32 tail;
459 u32 head;
460 u32 ctl;
461 u32 hws;
462 u32 ipeir;
463 u32 ipehr;
464 u32 instdone;
362b8af7
BW
465 u32 bbstate;
466 u32 instpm;
467 u32 instps;
468 u32 seqno;
469 u64 bbaddr;
50877445 470 u64 acthd;
362b8af7 471 u32 fault_reg;
13ffadd1 472 u64 faddr;
362b8af7
BW
473 u32 rc_psmi; /* sleep state */
474 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
475
52d39a21
CW
476 struct drm_i915_error_object {
477 int page_count;
478 u32 gtt_offset;
479 u32 *pages[0];
ab0e7ff9 480 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 481
52d39a21
CW
482 struct drm_i915_error_request {
483 long jiffies;
484 u32 seqno;
ee4f42b1 485 u32 tail;
52d39a21 486 } *requests;
6c7a01ec
BW
487
488 struct {
489 u32 gfx_mode;
490 union {
491 u64 pdp[4];
492 u32 pp_dir_base;
493 };
494 } vm_info;
ab0e7ff9
CW
495
496 pid_t pid;
497 char comm[TASK_COMM_LEN];
52d39a21 498 } ring[I915_NUM_RINGS];
3a448734 499
9df30794 500 struct drm_i915_error_buffer {
a779e5ab 501 u32 size;
9df30794 502 u32 name;
0201f1ec 503 u32 rseqno, wseqno;
9df30794
CW
504 u32 gtt_offset;
505 u32 read_domains;
506 u32 write_domain;
4b9de737 507 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
508 s32 pinned:2;
509 u32 tiling:2;
510 u32 dirty:1;
511 u32 purgeable:1;
5cc9ed4b 512 u32 userptr:1;
5d1333fc 513 s32 ring:4;
f56383cb 514 u32 cache_level:3;
95f5301d 515 } **active_bo, **pinned_bo;
6c7a01ec 516
95f5301d 517 u32 *active_bo_count, *pinned_bo_count;
3a448734 518 u32 vm_count;
63eeaf38
JB
519};
520
7bd688cd 521struct intel_connector;
820d2d77 522struct intel_encoder;
5cec258b 523struct intel_crtc_state;
5724dbd1 524struct intel_initial_plane_config;
0e8ffe1b 525struct intel_crtc;
ee9300bb
DV
526struct intel_limit;
527struct dpll;
b8cecdf5 528
e70236a8 529struct drm_i915_display_funcs {
ee5382ae 530 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 531 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
532 void (*disable_fbc)(struct drm_device *dev);
533 int (*get_display_clock_speed)(struct drm_device *dev);
534 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
535 /**
536 * find_dpll() - Find the best values for the PLL
537 * @limit: limits for the PLL
538 * @crtc: current CRTC
539 * @target: target frequency in kHz
540 * @refclk: reference clock frequency in kHz
541 * @match_clock: if provided, @best_clock P divider must
542 * match the P divider from @match_clock
543 * used for LVDS downclocking
544 * @best_clock: best PLL values found
545 *
546 * Returns true on success, false on failure.
547 */
548 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 549 struct intel_crtc_state *crtc_state,
ee9300bb
DV
550 int target, int refclk,
551 struct dpll *match_clock,
552 struct dpll *best_clock);
46ba614c 553 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
554 void (*update_sprite_wm)(struct drm_plane *plane,
555 struct drm_crtc *crtc,
ed57cb8a
DL
556 uint32_t sprite_width, uint32_t sprite_height,
557 int pixel_size, bool enable, bool scaled);
679dacd4 558 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
559 /* Returns the active state of the crtc, and if the crtc is active,
560 * fills out the pipe-config with the hw state. */
561 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 562 struct intel_crtc_state *);
5724dbd1
DL
563 void (*get_initial_plane_config)(struct intel_crtc *,
564 struct intel_initial_plane_config *);
190f68c5
ACO
565 int (*crtc_compute_clock)(struct intel_crtc *crtc,
566 struct intel_crtc_state *crtc_state);
76e5a89c
DV
567 void (*crtc_enable)(struct drm_crtc *crtc);
568 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 569 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
570 void (*audio_codec_enable)(struct drm_connector *connector,
571 struct intel_encoder *encoder,
572 struct drm_display_mode *mode);
573 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 574 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 575 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
576 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
577 struct drm_framebuffer *fb,
ed8d1975 578 struct drm_i915_gem_object *obj,
a4872ba6 579 struct intel_engine_cs *ring,
ed8d1975 580 uint32_t flags);
29b9bde6
DV
581 void (*update_primary_plane)(struct drm_crtc *crtc,
582 struct drm_framebuffer *fb,
583 int x, int y);
20afbda2 584 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
585 /* clock updates for mode set */
586 /* cursor updates */
587 /* render clock increase/decrease */
588 /* display clock increase/decrease */
589 /* pll clock increase/decrease */
7bd688cd 590
6517d273 591 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
592 uint32_t (*get_backlight)(struct intel_connector *connector);
593 void (*set_backlight)(struct intel_connector *connector,
594 uint32_t level);
595 void (*disable_backlight)(struct intel_connector *connector);
596 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
597};
598
48c1026a
MK
599enum forcewake_domain_id {
600 FW_DOMAIN_ID_RENDER = 0,
601 FW_DOMAIN_ID_BLITTER,
602 FW_DOMAIN_ID_MEDIA,
603
604 FW_DOMAIN_ID_COUNT
605};
606
607enum forcewake_domains {
608 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
609 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
610 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
611 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
612 FORCEWAKE_BLITTER |
613 FORCEWAKE_MEDIA)
614};
615
907b28c5 616struct intel_uncore_funcs {
c8d9a590 617 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 618 enum forcewake_domains domains);
c8d9a590 619 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 620 enum forcewake_domains domains);
0b274481
BW
621
622 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
623 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
624 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
625 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626
627 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
628 uint8_t val, bool trace);
629 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
630 uint16_t val, bool trace);
631 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
632 uint32_t val, bool trace);
633 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
634 uint64_t val, bool trace);
990bbdad
CW
635};
636
907b28c5
CW
637struct intel_uncore {
638 spinlock_t lock; /** lock is also taken in irq contexts. */
639
640 struct intel_uncore_funcs funcs;
641
642 unsigned fifo_count;
48c1026a 643 enum forcewake_domains fw_domains;
b2cff0db
CW
644
645 struct intel_uncore_forcewake_domain {
646 struct drm_i915_private *i915;
48c1026a 647 enum forcewake_domain_id id;
b2cff0db
CW
648 unsigned wake_count;
649 struct timer_list timer;
05a2fb15
MK
650 u32 reg_set;
651 u32 val_set;
652 u32 val_clear;
653 u32 reg_ack;
654 u32 reg_post;
655 u32 val_reset;
b2cff0db 656 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
657};
658
659/* Iterate over initialised fw domains */
660#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
661 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
662 (i__) < FW_DOMAIN_ID_COUNT; \
663 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
664 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
665
666#define for_each_fw_domain(domain__, dev_priv__, i__) \
667 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 668
79fc46df
DL
669#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
670 func(is_mobile) sep \
671 func(is_i85x) sep \
672 func(is_i915g) sep \
673 func(is_i945gm) sep \
674 func(is_g33) sep \
675 func(need_gfx_hws) sep \
676 func(is_g4x) sep \
677 func(is_pineview) sep \
678 func(is_broadwater) sep \
679 func(is_crestline) sep \
680 func(is_ivybridge) sep \
681 func(is_valleyview) sep \
682 func(is_haswell) sep \
7201c0b3 683 func(is_skylake) sep \
b833d685 684 func(is_preliminary) sep \
79fc46df
DL
685 func(has_fbc) sep \
686 func(has_pipe_cxsr) sep \
687 func(has_hotplug) sep \
688 func(cursor_needs_physical) sep \
689 func(has_overlay) sep \
690 func(overlay_needs_physical) sep \
691 func(supports_tv) sep \
dd93be58 692 func(has_llc) sep \
30568c45
DL
693 func(has_ddi) sep \
694 func(has_fpga_dbg)
c96ea64e 695
a587f779
DL
696#define DEFINE_FLAG(name) u8 name:1
697#define SEP_SEMICOLON ;
c96ea64e 698
cfdf1fa2 699struct intel_device_info {
10fce67a 700 u32 display_mmio_offset;
87f1f465 701 u16 device_id;
7eb552ae 702 u8 num_pipes:3;
d615a166 703 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 704 u8 gen;
73ae478c 705 u8 ring_mask; /* Rings supported by the HW */
a587f779 706 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
707 /* Register offsets for the various display pipes and transcoders */
708 int pipe_offsets[I915_MAX_TRANSCODERS];
709 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 710 int palette_offsets[I915_MAX_PIPES];
5efb3e28 711 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
712
713 /* Slice/subslice/EU info */
714 u8 slice_total;
715 u8 subslice_total;
716 u8 subslice_per_slice;
717 u8 eu_total;
718 u8 eu_per_subslice;
b7668791
DL
719 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
720 u8 subslice_7eu[3];
3873218f
JM
721 u8 has_slice_pg:1;
722 u8 has_subslice_pg:1;
723 u8 has_eu_pg:1;
cfdf1fa2
KH
724};
725
a587f779
DL
726#undef DEFINE_FLAG
727#undef SEP_SEMICOLON
728
7faf1ab2
DV
729enum i915_cache_level {
730 I915_CACHE_NONE = 0,
350ec881
CW
731 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
732 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
733 caches, eg sampler/render caches, and the
734 large Last-Level-Cache. LLC is coherent with
735 the CPU, but L3 is only visible to the GPU. */
651d794f 736 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
737};
738
e59ec13d
MK
739struct i915_ctx_hang_stats {
740 /* This context had batch pending when hang was declared */
741 unsigned batch_pending;
742
743 /* This context had batch active when hang was declared */
744 unsigned batch_active;
be62acb4
MK
745
746 /* Time when this context was last blamed for a GPU reset */
747 unsigned long guilty_ts;
748
676fa572
CW
749 /* If the contexts causes a second GPU hang within this time,
750 * it is permanently banned from submitting any more work.
751 */
752 unsigned long ban_period_seconds;
753
be62acb4
MK
754 /* This context is banned to submit more work */
755 bool banned;
e59ec13d 756};
40521054
BW
757
758/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 759#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
760/**
761 * struct intel_context - as the name implies, represents a context.
762 * @ref: reference count.
763 * @user_handle: userspace tracking identity for this context.
764 * @remap_slice: l3 row remapping information.
765 * @file_priv: filp associated with this context (NULL for global default
766 * context).
767 * @hang_stats: information about the role of this context in possible GPU
768 * hangs.
769 * @vm: virtual memory space used by this context.
770 * @legacy_hw_ctx: render context backing object and whether it is correctly
771 * initialized (legacy ring submission mechanism only).
772 * @link: link in the global list of contexts.
773 *
774 * Contexts are memory images used by the hardware to store copies of their
775 * internal state.
776 */
273497e5 777struct intel_context {
dce3271b 778 struct kref ref;
821d66dd 779 int user_handle;
3ccfd19d 780 uint8_t remap_slice;
40521054 781 struct drm_i915_file_private *file_priv;
e59ec13d 782 struct i915_ctx_hang_stats hang_stats;
ae6c4806 783 struct i915_hw_ppgtt *ppgtt;
a33afea5 784
c9e003af 785 /* Legacy ring buffer submission */
ea0c76f8
OM
786 struct {
787 struct drm_i915_gem_object *rcs_state;
788 bool initialized;
789 } legacy_hw_ctx;
790
c9e003af 791 /* Execlists */
564ddb2f 792 bool rcs_initialized;
c9e003af
OM
793 struct {
794 struct drm_i915_gem_object *state;
84c2377f 795 struct intel_ringbuffer *ringbuf;
a7cbedec 796 int pin_count;
c9e003af
OM
797 } engine[I915_NUM_RINGS];
798
a33afea5 799 struct list_head link;
40521054
BW
800};
801
a4001f1b
PZ
802enum fb_op_origin {
803 ORIGIN_GTT,
804 ORIGIN_CPU,
805 ORIGIN_CS,
806 ORIGIN_FLIP,
807};
808
5c3fe8b0 809struct i915_fbc {
60ee5cd2 810 unsigned long uncompressed_size;
5e59f717 811 unsigned threshold;
5c3fe8b0 812 unsigned int fb_id;
dbef0f15
PZ
813 unsigned int possible_framebuffer_bits;
814 unsigned int busy_bits;
e35fef21 815 struct intel_crtc *crtc;
5c3fe8b0
BW
816 int y;
817
c4213885 818 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
819 struct drm_mm_node *compressed_llb;
820
da46f936
RV
821 bool false_color;
822
9adccc60
PZ
823 /* Tracks whether the HW is actually enabled, not whether the feature is
824 * possible. */
825 bool enabled;
826
5c3fe8b0
BW
827 struct intel_fbc_work {
828 struct delayed_work work;
829 struct drm_crtc *crtc;
830 struct drm_framebuffer *fb;
5c3fe8b0
BW
831 } *fbc_work;
832
29ebf90f
CW
833 enum no_fbc_reason {
834 FBC_OK, /* FBC is enabled */
835 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
836 FBC_NO_OUTPUT, /* no outputs enabled to compress */
837 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
838 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
839 FBC_MODE_TOO_LARGE, /* mode too large for compression */
840 FBC_BAD_PLANE, /* fbc not supported on plane */
841 FBC_NOT_TILED, /* buffer not tiled */
842 FBC_MULTIPLE_PIPES, /* more than one pipe active */
843 FBC_MODULE_PARAM,
844 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
845 } no_fbc_reason;
b5e50c3f
JB
846};
847
96178eeb
VK
848/**
849 * HIGH_RR is the highest eDP panel refresh rate read from EDID
850 * LOW_RR is the lowest eDP panel refresh rate found from EDID
851 * parsing for same resolution.
852 */
853enum drrs_refresh_rate_type {
854 DRRS_HIGH_RR,
855 DRRS_LOW_RR,
856 DRRS_MAX_RR, /* RR count */
857};
858
859enum drrs_support_type {
860 DRRS_NOT_SUPPORTED = 0,
861 STATIC_DRRS_SUPPORT = 1,
862 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
863};
864
2807cf69 865struct intel_dp;
96178eeb
VK
866struct i915_drrs {
867 struct mutex mutex;
868 struct delayed_work work;
869 struct intel_dp *dp;
870 unsigned busy_frontbuffer_bits;
871 enum drrs_refresh_rate_type refresh_rate_type;
872 enum drrs_support_type type;
873};
874
a031d709 875struct i915_psr {
f0355c4a 876 struct mutex lock;
a031d709
RV
877 bool sink_support;
878 bool source_ok;
2807cf69 879 struct intel_dp *enabled;
7c8f8a70
RV
880 bool active;
881 struct delayed_work work;
9ca15301 882 unsigned busy_frontbuffer_bits;
0243f7ba 883 bool link_standby;
3f51e471 884};
5c3fe8b0 885
3bad0781 886enum intel_pch {
f0350830 887 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
888 PCH_IBX, /* Ibexpeak PCH */
889 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 890 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 891 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 892 PCH_NOP,
3bad0781
ZW
893};
894
988d6ee8
PZ
895enum intel_sbi_destination {
896 SBI_ICLK,
897 SBI_MPHY,
898};
899
b690e96c 900#define QUIRK_PIPEA_FORCE (1<<0)
435793df 901#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 902#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 903#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 904#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 905#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 906
8be48d92 907struct intel_fbdev;
1630fe75 908struct intel_fbc_work;
38651674 909
c2b9152f
DV
910struct intel_gmbus {
911 struct i2c_adapter adapter;
f2ce9faf 912 u32 force_bit;
c2b9152f 913 u32 reg0;
36c785f0 914 u32 gpio_reg;
c167a6fc 915 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
916 struct drm_i915_private *dev_priv;
917};
918
f4c956ad 919struct i915_suspend_saved_registers {
e948e994 920 u32 saveDSPARB;
ba8bbcf6 921 u32 saveLVDS;
585fb111
JB
922 u32 savePP_ON_DELAYS;
923 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
924 u32 savePP_ON;
925 u32 savePP_OFF;
926 u32 savePP_CONTROL;
585fb111 927 u32 savePP_DIVISOR;
ba8bbcf6 928 u32 saveFBC_CONTROL;
1f84e550 929 u32 saveCACHE_MODE_0;
1f84e550 930 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
931 u32 saveSWF0[16];
932 u32 saveSWF1[16];
933 u32 saveSWF2[3];
4b9de737 934 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 935 u32 savePCH_PORT_HOTPLUG;
9f49c376 936 u16 saveGCDGMBUS;
f4c956ad 937};
c85aa885 938
ddeea5b0
ID
939struct vlv_s0ix_state {
940 /* GAM */
941 u32 wr_watermark;
942 u32 gfx_prio_ctrl;
943 u32 arb_mode;
944 u32 gfx_pend_tlb0;
945 u32 gfx_pend_tlb1;
946 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
947 u32 media_max_req_count;
948 u32 gfx_max_req_count;
949 u32 render_hwsp;
950 u32 ecochk;
951 u32 bsd_hwsp;
952 u32 blt_hwsp;
953 u32 tlb_rd_addr;
954
955 /* MBC */
956 u32 g3dctl;
957 u32 gsckgctl;
958 u32 mbctl;
959
960 /* GCP */
961 u32 ucgctl1;
962 u32 ucgctl3;
963 u32 rcgctl1;
964 u32 rcgctl2;
965 u32 rstctl;
966 u32 misccpctl;
967
968 /* GPM */
969 u32 gfxpause;
970 u32 rpdeuhwtc;
971 u32 rpdeuc;
972 u32 ecobus;
973 u32 pwrdwnupctl;
974 u32 rp_down_timeout;
975 u32 rp_deucsw;
976 u32 rcubmabdtmr;
977 u32 rcedata;
978 u32 spare2gh;
979
980 /* Display 1 CZ domain */
981 u32 gt_imr;
982 u32 gt_ier;
983 u32 pm_imr;
984 u32 pm_ier;
985 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
986
987 /* GT SA CZ domain */
988 u32 tilectl;
989 u32 gt_fifoctl;
990 u32 gtlc_wake_ctrl;
991 u32 gtlc_survive;
992 u32 pmwgicz;
993
994 /* Display 2 CZ domain */
995 u32 gu_ctl0;
996 u32 gu_ctl1;
997 u32 clock_gate_dis2;
998};
999
bf225f20
CW
1000struct intel_rps_ei {
1001 u32 cz_clock;
1002 u32 render_c0;
1003 u32 media_c0;
31685c25
D
1004};
1005
c85aa885 1006struct intel_gen6_power_mgmt {
d4d70aa5
ID
1007 /*
1008 * work, interrupts_enabled and pm_iir are protected by
1009 * dev_priv->irq_lock
1010 */
c85aa885 1011 struct work_struct work;
d4d70aa5 1012 bool interrupts_enabled;
c85aa885 1013 u32 pm_iir;
59cdb63d 1014
b39fb297
BW
1015 /* Frequencies are stored in potentially platform dependent multiples.
1016 * In other words, *_freq needs to be multiplied by X to be interesting.
1017 * Soft limits are those which are used for the dynamic reclocking done
1018 * by the driver (raise frequencies under heavy loads, and lower for
1019 * lighter loads). Hard limits are those imposed by the hardware.
1020 *
1021 * A distinction is made for overclocking, which is never enabled by
1022 * default, and is considered to be above the hard limit if it's
1023 * possible at all.
1024 */
1025 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1026 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1027 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1028 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1029 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1030 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1031 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1032 u8 rp1_freq; /* "less than" RP0 power/freqency */
1033 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1034 u32 cz_freq;
1a01ab3b 1035
dd75fdc8
CW
1036 int last_adj;
1037 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1038
c0951f0c 1039 bool enabled;
1a01ab3b 1040 struct delayed_work delayed_resume_work;
4fc688ce 1041
bf225f20
CW
1042 /* manual wa residency calculations */
1043 struct intel_rps_ei up_ei, down_ei;
1044
4fc688ce
JB
1045 /*
1046 * Protects RPS/RC6 register access and PCU communication.
1047 * Must be taken after struct_mutex if nested.
1048 */
1049 struct mutex hw_lock;
c85aa885
DV
1050};
1051
1a240d4d
DV
1052/* defined intel_pm.c */
1053extern spinlock_t mchdev_lock;
1054
c85aa885
DV
1055struct intel_ilk_power_mgmt {
1056 u8 cur_delay;
1057 u8 min_delay;
1058 u8 max_delay;
1059 u8 fmax;
1060 u8 fstart;
1061
1062 u64 last_count1;
1063 unsigned long last_time1;
1064 unsigned long chipset_power;
1065 u64 last_count2;
5ed0bdf2 1066 u64 last_time2;
c85aa885
DV
1067 unsigned long gfx_power;
1068 u8 corr;
1069
1070 int c_m;
1071 int r_t;
1072};
1073
c6cb582e
ID
1074struct drm_i915_private;
1075struct i915_power_well;
1076
1077struct i915_power_well_ops {
1078 /*
1079 * Synchronize the well's hw state to match the current sw state, for
1080 * example enable/disable it based on the current refcount. Called
1081 * during driver init and resume time, possibly after first calling
1082 * the enable/disable handlers.
1083 */
1084 void (*sync_hw)(struct drm_i915_private *dev_priv,
1085 struct i915_power_well *power_well);
1086 /*
1087 * Enable the well and resources that depend on it (for example
1088 * interrupts located on the well). Called after the 0->1 refcount
1089 * transition.
1090 */
1091 void (*enable)(struct drm_i915_private *dev_priv,
1092 struct i915_power_well *power_well);
1093 /*
1094 * Disable the well and resources that depend on it. Called after
1095 * the 1->0 refcount transition.
1096 */
1097 void (*disable)(struct drm_i915_private *dev_priv,
1098 struct i915_power_well *power_well);
1099 /* Returns the hw enabled state. */
1100 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1101 struct i915_power_well *power_well);
1102};
1103
a38911a3
WX
1104/* Power well structure for haswell */
1105struct i915_power_well {
c1ca727f 1106 const char *name;
6f3ef5dd 1107 bool always_on;
a38911a3
WX
1108 /* power well enable/disable usage count */
1109 int count;
bfafe93a
ID
1110 /* cached hw enabled state */
1111 bool hw_enabled;
c1ca727f 1112 unsigned long domains;
77961eb9 1113 unsigned long data;
c6cb582e 1114 const struct i915_power_well_ops *ops;
a38911a3
WX
1115};
1116
83c00f55 1117struct i915_power_domains {
baa70707
ID
1118 /*
1119 * Power wells needed for initialization at driver init and suspend
1120 * time are on. They are kept on until after the first modeset.
1121 */
1122 bool init_power_on;
0d116a29 1123 bool initializing;
c1ca727f 1124 int power_well_count;
baa70707 1125
83c00f55 1126 struct mutex lock;
1da51581 1127 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1128 struct i915_power_well *power_wells;
83c00f55
ID
1129};
1130
35a85ac6 1131#define MAX_L3_SLICES 2
a4da4fa4 1132struct intel_l3_parity {
35a85ac6 1133 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1134 struct work_struct error_work;
35a85ac6 1135 int which_slice;
a4da4fa4
DV
1136};
1137
493018dc
BV
1138struct i915_gem_batch_pool {
1139 struct drm_device *dev;
1140 struct list_head cache_list;
1141};
1142
4b5aed62 1143struct i915_gem_mm {
4b5aed62
DV
1144 /** Memory allocator for GTT stolen memory */
1145 struct drm_mm stolen;
4b5aed62
DV
1146 /** List of all objects in gtt_space. Used to restore gtt
1147 * mappings on resume */
1148 struct list_head bound_list;
1149 /**
1150 * List of objects which are not bound to the GTT (thus
1151 * are idle and not used by the GPU) but still have
1152 * (presumably uncached) pages still attached.
1153 */
1154 struct list_head unbound_list;
1155
493018dc
BV
1156 /*
1157 * A pool of objects to use as shadow copies of client batch buffers
1158 * when the command parser is enabled. Prevents the client from
1159 * modifying the batch contents after software parsing.
1160 */
1161 struct i915_gem_batch_pool batch_pool;
1162
4b5aed62
DV
1163 /** Usable portion of the GTT for GEM */
1164 unsigned long stolen_base; /* limited to low memory (32-bit) */
1165
4b5aed62
DV
1166 /** PPGTT used for aliasing the PPGTT with the GTT */
1167 struct i915_hw_ppgtt *aliasing_ppgtt;
1168
2cfcd32a 1169 struct notifier_block oom_notifier;
ceabbba5 1170 struct shrinker shrinker;
4b5aed62
DV
1171 bool shrinker_no_lock_stealing;
1172
4b5aed62
DV
1173 /** LRU list of objects with fence regs on them. */
1174 struct list_head fence_list;
1175
1176 /**
1177 * We leave the user IRQ off as much as possible,
1178 * but this means that requests will finish and never
1179 * be retired once the system goes idle. Set a timer to
1180 * fire periodically while the ring is running. When it
1181 * fires, go retire requests.
1182 */
1183 struct delayed_work retire_work;
1184
b29c19b6
CW
1185 /**
1186 * When we detect an idle GPU, we want to turn on
1187 * powersaving features. So once we see that there
1188 * are no more requests outstanding and no more
1189 * arrive within a small period of time, we fire
1190 * off the idle_work.
1191 */
1192 struct delayed_work idle_work;
1193
4b5aed62
DV
1194 /**
1195 * Are we in a non-interruptible section of code like
1196 * modesetting?
1197 */
1198 bool interruptible;
1199
f62a0076
CW
1200 /**
1201 * Is the GPU currently considered idle, or busy executing userspace
1202 * requests? Whilst idle, we attempt to power down the hardware and
1203 * display clocks. In order to reduce the effect on performance, there
1204 * is a slight delay before we do so.
1205 */
1206 bool busy;
1207
bdf1e7e3
DV
1208 /* the indicator for dispatch video commands on two BSD rings */
1209 int bsd_ring_dispatch_index;
1210
4b5aed62
DV
1211 /** Bit 6 swizzling required for X tiling */
1212 uint32_t bit_6_swizzle_x;
1213 /** Bit 6 swizzling required for Y tiling */
1214 uint32_t bit_6_swizzle_y;
1215
4b5aed62 1216 /* accounting, useful for userland debugging */
c20e8355 1217 spinlock_t object_stat_lock;
4b5aed62
DV
1218 size_t object_memory;
1219 u32 object_count;
1220};
1221
edc3d884 1222struct drm_i915_error_state_buf {
0a4cd7c8 1223 struct drm_i915_private *i915;
edc3d884
MK
1224 unsigned bytes;
1225 unsigned size;
1226 int err;
1227 u8 *buf;
1228 loff_t start;
1229 loff_t pos;
1230};
1231
fc16b48b
MK
1232struct i915_error_state_file_priv {
1233 struct drm_device *dev;
1234 struct drm_i915_error_state *error;
1235};
1236
99584db3
DV
1237struct i915_gpu_error {
1238 /* For hangcheck timer */
1239#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1240#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1241 /* Hang gpu twice in this window and your context gets banned */
1242#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1243
737b1506
CW
1244 struct workqueue_struct *hangcheck_wq;
1245 struct delayed_work hangcheck_work;
99584db3
DV
1246
1247 /* For reset and error_state handling. */
1248 spinlock_t lock;
1249 /* Protected by the above dev->gpu_error.lock. */
1250 struct drm_i915_error_state *first_error;
094f9a54
CW
1251
1252 unsigned long missed_irq_rings;
1253
1f83fee0 1254 /**
2ac0f450 1255 * State variable controlling the reset flow and count
1f83fee0 1256 *
2ac0f450
MK
1257 * This is a counter which gets incremented when reset is triggered,
1258 * and again when reset has been handled. So odd values (lowest bit set)
1259 * means that reset is in progress and even values that
1260 * (reset_counter >> 1):th reset was successfully completed.
1261 *
1262 * If reset is not completed succesfully, the I915_WEDGE bit is
1263 * set meaning that hardware is terminally sour and there is no
1264 * recovery. All waiters on the reset_queue will be woken when
1265 * that happens.
1266 *
1267 * This counter is used by the wait_seqno code to notice that reset
1268 * event happened and it needs to restart the entire ioctl (since most
1269 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1270 *
1271 * This is important for lock-free wait paths, where no contended lock
1272 * naturally enforces the correct ordering between the bail-out of the
1273 * waiter and the gpu reset work code.
1f83fee0
DV
1274 */
1275 atomic_t reset_counter;
1276
1f83fee0 1277#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1278#define I915_WEDGED (1 << 31)
1f83fee0
DV
1279
1280 /**
1281 * Waitqueue to signal when the reset has completed. Used by clients
1282 * that wait for dev_priv->mm.wedged to settle.
1283 */
1284 wait_queue_head_t reset_queue;
33196ded 1285
88b4aa87
MK
1286 /* Userspace knobs for gpu hang simulation;
1287 * combines both a ring mask, and extra flags
1288 */
1289 u32 stop_rings;
1290#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1291#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1292
1293 /* For missed irq/seqno simulation. */
1294 unsigned int test_irq_rings;
6689c167
MA
1295
1296 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1297 bool reload_in_reset;
99584db3
DV
1298};
1299
b8efb17b
ZR
1300enum modeset_restore {
1301 MODESET_ON_LID_OPEN,
1302 MODESET_DONE,
1303 MODESET_SUSPENDED,
1304};
1305
6acab15a 1306struct ddi_vbt_port_info {
ce4dd49e
DL
1307 /*
1308 * This is an index in the HDMI/DVI DDI buffer translation table.
1309 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1310 * populate this field.
1311 */
1312#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1313 uint8_t hdmi_level_shift;
311a2094
PZ
1314
1315 uint8_t supports_dvi:1;
1316 uint8_t supports_hdmi:1;
1317 uint8_t supports_dp:1;
6acab15a
PZ
1318};
1319
bfd7ebda
RV
1320enum psr_lines_to_wait {
1321 PSR_0_LINES_TO_WAIT = 0,
1322 PSR_1_LINE_TO_WAIT,
1323 PSR_4_LINES_TO_WAIT,
1324 PSR_8_LINES_TO_WAIT
83a7280e
PB
1325};
1326
41aa3448
RV
1327struct intel_vbt_data {
1328 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1329 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1330
1331 /* Feature bits */
1332 unsigned int int_tv_support:1;
1333 unsigned int lvds_dither:1;
1334 unsigned int lvds_vbt:1;
1335 unsigned int int_crt_support:1;
1336 unsigned int lvds_use_ssc:1;
1337 unsigned int display_clock_mode:1;
1338 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1339 unsigned int has_mipi:1;
41aa3448
RV
1340 int lvds_ssc_freq;
1341 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1342
83a7280e
PB
1343 enum drrs_support_type drrs_type;
1344
41aa3448
RV
1345 /* eDP */
1346 int edp_rate;
1347 int edp_lanes;
1348 int edp_preemphasis;
1349 int edp_vswing;
1350 bool edp_initialized;
1351 bool edp_support;
1352 int edp_bpp;
9a57f5bb 1353 bool edp_low_vswing;
41aa3448
RV
1354 struct edp_power_seq edp_pps;
1355
bfd7ebda
RV
1356 struct {
1357 bool full_link;
1358 bool require_aux_wakeup;
1359 int idle_frames;
1360 enum psr_lines_to_wait lines_to_wait;
1361 int tp1_wakeup_time;
1362 int tp2_tp3_wakeup_time;
1363 } psr;
1364
f00076d2
JN
1365 struct {
1366 u16 pwm_freq_hz;
39fbc9c8 1367 bool present;
f00076d2 1368 bool active_low_pwm;
1de6068e 1369 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1370 } backlight;
1371
d17c5443
SK
1372 /* MIPI DSI */
1373 struct {
3e6bd011 1374 u16 port;
d17c5443 1375 u16 panel_id;
d3b542fc
SK
1376 struct mipi_config *config;
1377 struct mipi_pps_data *pps;
1378 u8 seq_version;
1379 u32 size;
1380 u8 *data;
1381 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1382 } dsi;
1383
41aa3448
RV
1384 int crt_ddc_pin;
1385
1386 int child_dev_num;
768f69c9 1387 union child_device_config *child_dev;
6acab15a
PZ
1388
1389 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1390};
1391
77c122bc
VS
1392enum intel_ddb_partitioning {
1393 INTEL_DDB_PART_1_2,
1394 INTEL_DDB_PART_5_6, /* IVB+ */
1395};
1396
1fd527cc
VS
1397struct intel_wm_level {
1398 bool enable;
1399 uint32_t pri_val;
1400 uint32_t spr_val;
1401 uint32_t cur_val;
1402 uint32_t fbc_val;
1403};
1404
820c1980 1405struct ilk_wm_values {
609cedef
VS
1406 uint32_t wm_pipe[3];
1407 uint32_t wm_lp[3];
1408 uint32_t wm_lp_spr[3];
1409 uint32_t wm_linetime[3];
1410 bool enable_fbc_wm;
1411 enum intel_ddb_partitioning partitioning;
1412};
1413
0018fda1 1414struct vlv_wm_values {
ae80152d
VS
1415 struct {
1416 uint16_t primary;
1417 uint16_t sprite[2];
1418 uint8_t cursor;
1419 } pipe[3];
1420
1421 struct {
1422 uint16_t plane;
1423 uint8_t cursor;
1424 } sr;
1425
0018fda1
VS
1426 struct {
1427 uint8_t cursor;
1428 uint8_t sprite[2];
1429 uint8_t primary;
1430 } ddl[3];
1431};
1432
c193924e 1433struct skl_ddb_entry {
16160e3d 1434 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1435};
1436
1437static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1438{
16160e3d 1439 return entry->end - entry->start;
c193924e
DL
1440}
1441
08db6652
DL
1442static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1443 const struct skl_ddb_entry *e2)
1444{
1445 if (e1->start == e2->start && e1->end == e2->end)
1446 return true;
1447
1448 return false;
1449}
1450
c193924e 1451struct skl_ddb_allocation {
34bb56af 1452 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1453 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1454 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1455};
1456
2ac96d2a
PB
1457struct skl_wm_values {
1458 bool dirty[I915_MAX_PIPES];
c193924e 1459 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1460 uint32_t wm_linetime[I915_MAX_PIPES];
1461 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1462 uint32_t cursor[I915_MAX_PIPES][8];
1463 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1464 uint32_t cursor_trans[I915_MAX_PIPES];
1465};
1466
1467struct skl_wm_level {
1468 bool plane_en[I915_MAX_PLANES];
b99f58da 1469 bool cursor_en;
2ac96d2a
PB
1470 uint16_t plane_res_b[I915_MAX_PLANES];
1471 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1472 uint16_t cursor_res_b;
1473 uint8_t cursor_res_l;
1474};
1475
c67a470b 1476/*
765dab67
PZ
1477 * This struct helps tracking the state needed for runtime PM, which puts the
1478 * device in PCI D3 state. Notice that when this happens, nothing on the
1479 * graphics device works, even register access, so we don't get interrupts nor
1480 * anything else.
c67a470b 1481 *
765dab67
PZ
1482 * Every piece of our code that needs to actually touch the hardware needs to
1483 * either call intel_runtime_pm_get or call intel_display_power_get with the
1484 * appropriate power domain.
a8a8bd54 1485 *
765dab67
PZ
1486 * Our driver uses the autosuspend delay feature, which means we'll only really
1487 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1488 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1489 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1490 *
1491 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1492 * goes back to false exactly before we reenable the IRQs. We use this variable
1493 * to check if someone is trying to enable/disable IRQs while they're supposed
1494 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1495 * case it happens.
c67a470b 1496 *
765dab67 1497 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1498 */
5d584b2e
PZ
1499struct i915_runtime_pm {
1500 bool suspended;
2aeb7d3a 1501 bool irqs_enabled;
c67a470b
PZ
1502};
1503
926321d5
DV
1504enum intel_pipe_crc_source {
1505 INTEL_PIPE_CRC_SOURCE_NONE,
1506 INTEL_PIPE_CRC_SOURCE_PLANE1,
1507 INTEL_PIPE_CRC_SOURCE_PLANE2,
1508 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1509 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1510 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1511 INTEL_PIPE_CRC_SOURCE_TV,
1512 INTEL_PIPE_CRC_SOURCE_DP_B,
1513 INTEL_PIPE_CRC_SOURCE_DP_C,
1514 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1515 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1516 INTEL_PIPE_CRC_SOURCE_MAX,
1517};
1518
8bf1e9f1 1519struct intel_pipe_crc_entry {
ac2300d4 1520 uint32_t frame;
8bf1e9f1
SH
1521 uint32_t crc[5];
1522};
1523
b2c88f5b 1524#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1525struct intel_pipe_crc {
d538bbdf
DL
1526 spinlock_t lock;
1527 bool opened; /* exclusive access to the result file */
e5f75aca 1528 struct intel_pipe_crc_entry *entries;
926321d5 1529 enum intel_pipe_crc_source source;
d538bbdf 1530 int head, tail;
07144428 1531 wait_queue_head_t wq;
8bf1e9f1
SH
1532};
1533
f99d7069
DV
1534struct i915_frontbuffer_tracking {
1535 struct mutex lock;
1536
1537 /*
1538 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1539 * scheduled flips.
1540 */
1541 unsigned busy_bits;
1542 unsigned flip_bits;
1543};
1544
7225342a
MK
1545struct i915_wa_reg {
1546 u32 addr;
1547 u32 value;
1548 /* bitmask representing WA bits */
1549 u32 mask;
1550};
1551
1552#define I915_MAX_WA_REGS 16
1553
1554struct i915_workarounds {
1555 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1556 u32 count;
1557};
1558
cf9d2890
YZ
1559struct i915_virtual_gpu {
1560 bool active;
1561};
1562
77fec556 1563struct drm_i915_private {
f4c956ad 1564 struct drm_device *dev;
42dcedd4 1565 struct kmem_cache *slab;
f4c956ad 1566
5c969aa7 1567 const struct intel_device_info info;
f4c956ad
DV
1568
1569 int relative_constants_mode;
1570
1571 void __iomem *regs;
1572
907b28c5 1573 struct intel_uncore uncore;
f4c956ad 1574
cf9d2890
YZ
1575 struct i915_virtual_gpu vgpu;
1576
f4c956ad
DV
1577 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1578
28c70f16 1579
f4c956ad
DV
1580 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1581 * controller on different i2c buses. */
1582 struct mutex gmbus_mutex;
1583
1584 /**
1585 * Base address of the gmbus and gpio block.
1586 */
1587 uint32_t gpio_mmio_base;
1588
b6fdd0f2
SS
1589 /* MMIO base address for MIPI regs */
1590 uint32_t mipi_mmio_base;
1591
28c70f16
DV
1592 wait_queue_head_t gmbus_wait_queue;
1593
f4c956ad 1594 struct pci_dev *bridge_dev;
a4872ba6 1595 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1596 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1597 uint32_t last_seqno, next_seqno;
f4c956ad 1598
ba8286fa 1599 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1600 struct resource mch_res;
1601
f4c956ad
DV
1602 /* protects the irq masks */
1603 spinlock_t irq_lock;
1604
84c33a64
SG
1605 /* protects the mmio flip data */
1606 spinlock_t mmio_flip_lock;
1607
f8b79e58
ID
1608 bool display_irqs_enabled;
1609
9ee32fea
DV
1610 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1611 struct pm_qos_request pm_qos;
1612
f4c956ad 1613 /* DPIO indirect register protection */
09153000 1614 struct mutex dpio_lock;
f4c956ad
DV
1615
1616 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1617 union {
1618 u32 irq_mask;
1619 u32 de_irq_mask[I915_MAX_PIPES];
1620 };
f4c956ad 1621 u32 gt_irq_mask;
605cd25b 1622 u32 pm_irq_mask;
a6706b45 1623 u32 pm_rps_events;
91d181dd 1624 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1625
f4c956ad 1626 struct work_struct hotplug_work;
b543fb04
EE
1627 struct {
1628 unsigned long hpd_last_jiffies;
1629 int hpd_cnt;
1630 enum {
1631 HPD_ENABLED = 0,
1632 HPD_DISABLED = 1,
1633 HPD_MARK_DISABLED = 2
1634 } hpd_mark;
1635 } hpd_stats[HPD_NUM_PINS];
142e2398 1636 u32 hpd_event_bits;
6323751d 1637 struct delayed_work hotplug_reenable_work;
f4c956ad 1638
5c3fe8b0 1639 struct i915_fbc fbc;
439d7ac0 1640 struct i915_drrs drrs;
f4c956ad 1641 struct intel_opregion opregion;
41aa3448 1642 struct intel_vbt_data vbt;
f4c956ad 1643
d9ceb816
JB
1644 bool preserve_bios_swizzle;
1645
f4c956ad
DV
1646 /* overlay */
1647 struct intel_overlay *overlay;
f4c956ad 1648
58c68779 1649 /* backlight registers and fields in struct intel_panel */
07f11d49 1650 struct mutex backlight_lock;
31ad8ec6 1651
f4c956ad 1652 /* LVDS info */
f4c956ad
DV
1653 bool no_aux_handshake;
1654
e39b999a
VS
1655 /* protects panel power sequencer state */
1656 struct mutex pps_mutex;
1657
f4c956ad
DV
1658 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1659 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1660 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1661
1662 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1663 unsigned int vlv_cdclk_freq;
6bcda4f0 1664 unsigned int hpll_freq;
f4c956ad 1665
645416f5
DV
1666 /**
1667 * wq - Driver workqueue for GEM.
1668 *
1669 * NOTE: Work items scheduled here are not allowed to grab any modeset
1670 * locks, for otherwise the flushing done in the pageflip code will
1671 * result in deadlocks.
1672 */
f4c956ad
DV
1673 struct workqueue_struct *wq;
1674
1675 /* Display functions */
1676 struct drm_i915_display_funcs display;
1677
1678 /* PCH chipset type */
1679 enum intel_pch pch_type;
17a303ec 1680 unsigned short pch_id;
f4c956ad
DV
1681
1682 unsigned long quirks;
1683
b8efb17b
ZR
1684 enum modeset_restore modeset_restore;
1685 struct mutex modeset_restore_lock;
673a394b 1686
a7bbbd63 1687 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1688 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1689
4b5aed62 1690 struct i915_gem_mm mm;
ad46cb53
CW
1691 DECLARE_HASHTABLE(mm_structs, 7);
1692 struct mutex mm_lock;
8781342d 1693
8781342d
DV
1694 /* Kernel Modesetting */
1695
9b9d172d 1696 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1697
76c4ac04
DL
1698 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1699 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1700 wait_queue_head_t pending_flip_queue;
1701
c4597872
DV
1702#ifdef CONFIG_DEBUG_FS
1703 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1704#endif
1705
e72f9fbf
DV
1706 int num_shared_dpll;
1707 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1708 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1709
7225342a 1710 struct i915_workarounds workarounds;
888b5995 1711
652c393a
JB
1712 /* Reclocking support */
1713 bool render_reclock_avail;
1714 bool lvds_downclock_avail;
18f9ed12
ZY
1715 /* indicates the reduced downclock for LVDS*/
1716 int lvds_downclock;
f99d7069
DV
1717
1718 struct i915_frontbuffer_tracking fb_tracking;
1719
652c393a 1720 u16 orig_clock;
f97108d1 1721
c4804411 1722 bool mchbar_need_disable;
f97108d1 1723
a4da4fa4
DV
1724 struct intel_l3_parity l3_parity;
1725
59124506
BW
1726 /* Cannot be determined by PCIID. You must always read a register. */
1727 size_t ellc_size;
1728
c6a828d3 1729 /* gen6+ rps state */
c85aa885 1730 struct intel_gen6_power_mgmt rps;
c6a828d3 1731
20e4d407
DV
1732 /* ilk-only ips/rps state. Everything in here is protected by the global
1733 * mchdev_lock in intel_pm.c */
c85aa885 1734 struct intel_ilk_power_mgmt ips;
b5e50c3f 1735
83c00f55 1736 struct i915_power_domains power_domains;
a38911a3 1737
a031d709 1738 struct i915_psr psr;
3f51e471 1739
99584db3 1740 struct i915_gpu_error gpu_error;
ae681d96 1741
c9cddffc
JB
1742 struct drm_i915_gem_object *vlv_pctx;
1743
4520f53a 1744#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1745 /* list of fbdev register on this device */
1746 struct intel_fbdev *fbdev;
82e3b8c1 1747 struct work_struct fbdev_suspend_work;
4520f53a 1748#endif
e953fd7b
CW
1749
1750 struct drm_property *broadcast_rgb_property;
3f43c48d 1751 struct drm_property *force_audio_property;
e3689190 1752
58fddc28
ID
1753 /* hda/i915 audio component */
1754 bool audio_component_registered;
1755
254f965c 1756 uint32_t hw_context_size;
a33afea5 1757 struct list_head context_list;
f4c956ad 1758
3e68320e 1759 u32 fdi_rx_config;
68d18ad7 1760
842f1c8b 1761 u32 suspend_count;
f4c956ad 1762 struct i915_suspend_saved_registers regfile;
ddeea5b0 1763 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1764
53615a5e
VS
1765 struct {
1766 /*
1767 * Raw watermark latency values:
1768 * in 0.1us units for WM0,
1769 * in 0.5us units for WM1+.
1770 */
1771 /* primary */
1772 uint16_t pri_latency[5];
1773 /* sprite */
1774 uint16_t spr_latency[5];
1775 /* cursor */
1776 uint16_t cur_latency[5];
2af30a5c
PB
1777 /*
1778 * Raw watermark memory latency values
1779 * for SKL for all 8 levels
1780 * in 1us units.
1781 */
1782 uint16_t skl_latency[8];
609cedef 1783
2d41c0b5
PB
1784 /*
1785 * The skl_wm_values structure is a bit too big for stack
1786 * allocation, so we keep the staging struct where we store
1787 * intermediate results here instead.
1788 */
1789 struct skl_wm_values skl_results;
1790
609cedef 1791 /* current hardware state */
2d41c0b5
PB
1792 union {
1793 struct ilk_wm_values hw;
1794 struct skl_wm_values skl_hw;
0018fda1 1795 struct vlv_wm_values vlv;
2d41c0b5 1796 };
53615a5e
VS
1797 } wm;
1798
8a187455
PZ
1799 struct i915_runtime_pm pm;
1800
13cf5504
DA
1801 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1802 u32 long_hpd_port_mask;
1803 u32 short_hpd_port_mask;
1804 struct work_struct dig_port_work;
1805
0e32b39c
DA
1806 /*
1807 * if we get a HPD irq from DP and a HPD irq from non-DP
1808 * the non-DP HPD could block the workqueue on a mode config
1809 * mutex getting, that userspace may have taken. However
1810 * userspace is waiting on the DP workqueue to run which is
1811 * blocked behind the non-DP one.
1812 */
1813 struct workqueue_struct *dp_wq;
1814
a83014d3
OM
1815 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1816 struct {
1817 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1818 struct intel_engine_cs *ring,
1819 struct intel_context *ctx,
1820 struct drm_i915_gem_execbuffer2 *args,
1821 struct list_head *vmas,
1822 struct drm_i915_gem_object *batch_obj,
1823 u64 exec_start, u32 flags);
1824 int (*init_rings)(struct drm_device *dev);
1825 void (*cleanup_ring)(struct intel_engine_cs *ring);
1826 void (*stop_ring)(struct intel_engine_cs *ring);
1827 } gt;
1828
67e2937b
JH
1829 uint32_t request_uniq;
1830
bdf1e7e3
DV
1831 /*
1832 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1833 * will be rejected. Instead look for a better place.
1834 */
77fec556 1835};
1da177e4 1836
2c1792a1
CW
1837static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1838{
1839 return dev->dev_private;
1840}
1841
888d0d42
ID
1842static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1843{
1844 return to_i915(dev_get_drvdata(dev));
1845}
1846
b4519513
CW
1847/* Iterate over initialised rings */
1848#define for_each_ring(ring__, dev_priv__, i__) \
1849 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1850 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1851
b1d7e4b4
WF
1852enum hdmi_force_audio {
1853 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1854 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1855 HDMI_AUDIO_AUTO, /* trust EDID */
1856 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1857};
1858
190d6cd5 1859#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1860
37e680a1
CW
1861struct drm_i915_gem_object_ops {
1862 /* Interface between the GEM object and its backing storage.
1863 * get_pages() is called once prior to the use of the associated set
1864 * of pages before to binding them into the GTT, and put_pages() is
1865 * called after we no longer need them. As we expect there to be
1866 * associated cost with migrating pages between the backing storage
1867 * and making them available for the GPU (e.g. clflush), we may hold
1868 * onto the pages after they are no longer referenced by the GPU
1869 * in case they may be used again shortly (for example migrating the
1870 * pages to a different memory domain within the GTT). put_pages()
1871 * will therefore most likely be called when the object itself is
1872 * being released or under memory pressure (where we attempt to
1873 * reap pages for the shrinker).
1874 */
1875 int (*get_pages)(struct drm_i915_gem_object *);
1876 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1877 int (*dmabuf_export)(struct drm_i915_gem_object *);
1878 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1879};
1880
a071fa00
DV
1881/*
1882 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1883 * considered to be the frontbuffer for the given plane interface-vise. This
1884 * doesn't mean that the hw necessarily already scans it out, but that any
1885 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1886 *
1887 * We have one bit per pipe and per scanout plane type.
1888 */
1889#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1890#define INTEL_FRONTBUFFER_BITS \
1891 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1892#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1893 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1894#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1895 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1896#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1897 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1898#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1899 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1900#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1901 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1902
673a394b 1903struct drm_i915_gem_object {
c397b908 1904 struct drm_gem_object base;
673a394b 1905
37e680a1
CW
1906 const struct drm_i915_gem_object_ops *ops;
1907
2f633156
BW
1908 /** List of VMAs backed by this object */
1909 struct list_head vma_list;
1910
c1ad11fc
CW
1911 /** Stolen memory for this object, instead of being backed by shmem. */
1912 struct drm_mm_node *stolen;
35c20a60 1913 struct list_head global_list;
673a394b 1914
69dc4987 1915 struct list_head ring_list;
b25cb2f8
BW
1916 /** Used in execbuf to temporarily hold a ref */
1917 struct list_head obj_exec_link;
673a394b 1918
493018dc
BV
1919 struct list_head batch_pool_list;
1920
673a394b 1921 /**
65ce3027
CW
1922 * This is set if the object is on the active lists (has pending
1923 * rendering and so a non-zero seqno), and is not set if it i s on
1924 * inactive (ready to be unbound) list.
673a394b 1925 */
0206e353 1926 unsigned int active:1;
673a394b
EA
1927
1928 /**
1929 * This is set if the object has been written to since last bound
1930 * to the GTT
1931 */
0206e353 1932 unsigned int dirty:1;
778c3544
DV
1933
1934 /**
1935 * Fence register bits (if any) for this object. Will be set
1936 * as needed when mapped into the GTT.
1937 * Protected by dev->struct_mutex.
778c3544 1938 */
4b9de737 1939 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1940
778c3544
DV
1941 /**
1942 * Advice: are the backing pages purgeable?
1943 */
0206e353 1944 unsigned int madv:2;
778c3544 1945
778c3544
DV
1946 /**
1947 * Current tiling mode for the object.
1948 */
0206e353 1949 unsigned int tiling_mode:2;
5d82e3e6
CW
1950 /**
1951 * Whether the tiling parameters for the currently associated fence
1952 * register have changed. Note that for the purposes of tracking
1953 * tiling changes we also treat the unfenced register, the register
1954 * slot that the object occupies whilst it executes a fenced
1955 * command (such as BLT on gen2/3), as a "fence".
1956 */
1957 unsigned int fence_dirty:1;
778c3544 1958
75e9e915
DV
1959 /**
1960 * Is the object at the current location in the gtt mappable and
1961 * fenceable? Used to avoid costly recalculations.
1962 */
0206e353 1963 unsigned int map_and_fenceable:1;
75e9e915 1964
fb7d516a
DV
1965 /**
1966 * Whether the current gtt mapping needs to be mappable (and isn't just
1967 * mappable by accident). Track pin and fault separate for a more
1968 * accurate mappable working set.
1969 */
0206e353
AJ
1970 unsigned int fault_mappable:1;
1971 unsigned int pin_mappable:1;
cc98b413 1972 unsigned int pin_display:1;
fb7d516a 1973
24f3a8cf
AG
1974 /*
1975 * Is the object to be mapped as read-only to the GPU
1976 * Only honoured if hardware has relevant pte bit
1977 */
1978 unsigned long gt_ro:1;
651d794f 1979 unsigned int cache_level:3;
0f71979a 1980 unsigned int cache_dirty:1;
93dfb40c 1981
9da3da66 1982 unsigned int has_dma_mapping:1;
7bddb01f 1983
a071fa00
DV
1984 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1985
9da3da66 1986 struct sg_table *pages;
a5570178 1987 int pages_pin_count;
673a394b 1988
1286ff73 1989 /* prime dma-buf support */
9a70cc2a
DA
1990 void *dma_buf_vmapping;
1991 int vmapping_count;
1992
1c293ea3 1993 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
1994 struct drm_i915_gem_request *last_read_req;
1995 struct drm_i915_gem_request *last_write_req;
caea7476 1996 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 1997 struct drm_i915_gem_request *last_fenced_req;
673a394b 1998
778c3544 1999 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2000 uint32_t stride;
673a394b 2001
80075d49
DV
2002 /** References from framebuffers, locks out tiling changes. */
2003 unsigned long framebuffer_references;
2004
280b713b 2005 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2006 unsigned long *bit_17;
280b713b 2007
5cc9ed4b 2008 union {
6a2c4232
CW
2009 /** for phy allocated objects */
2010 struct drm_dma_handle *phys_handle;
2011
5cc9ed4b
CW
2012 struct i915_gem_userptr {
2013 uintptr_t ptr;
2014 unsigned read_only :1;
2015 unsigned workers :4;
2016#define I915_GEM_USERPTR_MAX_WORKERS 15
2017
ad46cb53
CW
2018 struct i915_mm_struct *mm;
2019 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2020 struct work_struct *work;
2021 } userptr;
2022 };
2023};
62b8b215 2024#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2025
a071fa00
DV
2026void i915_gem_track_fb(struct drm_i915_gem_object *old,
2027 struct drm_i915_gem_object *new,
2028 unsigned frontbuffer_bits);
2029
673a394b
EA
2030/**
2031 * Request queue structure.
2032 *
2033 * The request queue allows us to note sequence numbers that have been emitted
2034 * and may be associated with active buffers to be retired.
2035 *
97b2a6a1
JH
2036 * By keeping this list, we can avoid having to do questionable sequence
2037 * number comparisons on buffer last_read|write_seqno. It also allows an
2038 * emission time to be associated with the request for tracking how far ahead
2039 * of the GPU the submission is.
b3a38998
NH
2040 *
2041 * The requests are reference counted, so upon creation they should have an
2042 * initial reference taken using kref_init
673a394b
EA
2043 */
2044struct drm_i915_gem_request {
abfe262a
JH
2045 struct kref ref;
2046
852835f3 2047 /** On Which ring this request was generated */
a4872ba6 2048 struct intel_engine_cs *ring;
852835f3 2049
673a394b
EA
2050 /** GEM sequence number associated with this request. */
2051 uint32_t seqno;
2052
7d736f4f
MK
2053 /** Position in the ringbuffer of the start of the request */
2054 u32 head;
2055
72f95afa
NH
2056 /**
2057 * Position in the ringbuffer of the start of the postfix.
2058 * This is required to calculate the maximum available ringbuffer
2059 * space without overwriting the postfix.
2060 */
2061 u32 postfix;
2062
2063 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2064 u32 tail;
2065
b3a38998 2066 /**
a8c6ecb3 2067 * Context and ring buffer related to this request
b3a38998
NH
2068 * Contexts are refcounted, so when this request is associated with a
2069 * context, we must increment the context's refcount, to guarantee that
2070 * it persists while any request is linked to it. Requests themselves
2071 * are also refcounted, so the request will only be freed when the last
2072 * reference to it is dismissed, and the code in
2073 * i915_gem_request_free() will then decrement the refcount on the
2074 * context.
2075 */
273497e5 2076 struct intel_context *ctx;
98e1bd4a 2077 struct intel_ringbuffer *ringbuf;
0e50e96b 2078
7d736f4f
MK
2079 /** Batch buffer related to this request if any */
2080 struct drm_i915_gem_object *batch_obj;
2081
673a394b
EA
2082 /** Time at which this request was emitted, in jiffies. */
2083 unsigned long emitted_jiffies;
2084
b962442e 2085 /** global list entry for this request */
673a394b 2086 struct list_head list;
b962442e 2087
f787a5f5 2088 struct drm_i915_file_private *file_priv;
b962442e
EA
2089 /** file_priv list entry for this request */
2090 struct list_head client_list;
67e2937b 2091
071c92de
MK
2092 /** process identifier submitting this request */
2093 struct pid *pid;
2094
67e2937b 2095 uint32_t uniq;
6d3d8274
NH
2096
2097 /**
2098 * The ELSP only accepts two elements at a time, so we queue
2099 * context/tail pairs on a given queue (ring->execlist_queue) until the
2100 * hardware is available. The queue serves a double purpose: we also use
2101 * it to keep track of the up to 2 contexts currently in the hardware
2102 * (usually one in execution and the other queued up by the GPU): We
2103 * only remove elements from the head of the queue when the hardware
2104 * informs us that an element has been completed.
2105 *
2106 * All accesses to the queue are mediated by a spinlock
2107 * (ring->execlist_lock).
2108 */
2109
2110 /** Execlist link in the submission queue.*/
2111 struct list_head execlist_link;
2112
2113 /** Execlists no. of times this request has been sent to the ELSP */
2114 int elsp_submitted;
2115
673a394b
EA
2116};
2117
abfe262a
JH
2118void i915_gem_request_free(struct kref *req_ref);
2119
b793a00a
JH
2120static inline uint32_t
2121i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2122{
2123 return req ? req->seqno : 0;
2124}
2125
2126static inline struct intel_engine_cs *
2127i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2128{
2129 return req ? req->ring : NULL;
2130}
2131
abfe262a
JH
2132static inline void
2133i915_gem_request_reference(struct drm_i915_gem_request *req)
2134{
2135 kref_get(&req->ref);
2136}
2137
2138static inline void
2139i915_gem_request_unreference(struct drm_i915_gem_request *req)
2140{
f245860e 2141 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2142 kref_put(&req->ref, i915_gem_request_free);
2143}
2144
2145static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2146 struct drm_i915_gem_request *src)
2147{
2148 if (src)
2149 i915_gem_request_reference(src);
2150
2151 if (*pdst)
2152 i915_gem_request_unreference(*pdst);
2153
2154 *pdst = src;
2155}
2156
1b5a433a
JH
2157/*
2158 * XXX: i915_gem_request_completed should be here but currently needs the
2159 * definition of i915_seqno_passed() which is below. It will be moved in
2160 * a later patch when the call to i915_seqno_passed() is obsoleted...
2161 */
2162
673a394b 2163struct drm_i915_file_private {
b29c19b6 2164 struct drm_i915_private *dev_priv;
ab0e7ff9 2165 struct drm_file *file;
b29c19b6 2166
673a394b 2167 struct {
99057c81 2168 spinlock_t lock;
b962442e 2169 struct list_head request_list;
b29c19b6 2170 struct delayed_work idle_work;
673a394b 2171 } mm;
40521054 2172 struct idr context_idr;
e59ec13d 2173
b29c19b6 2174 atomic_t rps_wait_boost;
a4872ba6 2175 struct intel_engine_cs *bsd_ring;
673a394b
EA
2176};
2177
351e3db2
BV
2178/*
2179 * A command that requires special handling by the command parser.
2180 */
2181struct drm_i915_cmd_descriptor {
2182 /*
2183 * Flags describing how the command parser processes the command.
2184 *
2185 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2186 * a length mask if not set
2187 * CMD_DESC_SKIP: The command is allowed but does not follow the
2188 * standard length encoding for the opcode range in
2189 * which it falls
2190 * CMD_DESC_REJECT: The command is never allowed
2191 * CMD_DESC_REGISTER: The command should be checked against the
2192 * register whitelist for the appropriate ring
2193 * CMD_DESC_MASTER: The command is allowed if the submitting process
2194 * is the DRM master
2195 */
2196 u32 flags;
2197#define CMD_DESC_FIXED (1<<0)
2198#define CMD_DESC_SKIP (1<<1)
2199#define CMD_DESC_REJECT (1<<2)
2200#define CMD_DESC_REGISTER (1<<3)
2201#define CMD_DESC_BITMASK (1<<4)
2202#define CMD_DESC_MASTER (1<<5)
2203
2204 /*
2205 * The command's unique identification bits and the bitmask to get them.
2206 * This isn't strictly the opcode field as defined in the spec and may
2207 * also include type, subtype, and/or subop fields.
2208 */
2209 struct {
2210 u32 value;
2211 u32 mask;
2212 } cmd;
2213
2214 /*
2215 * The command's length. The command is either fixed length (i.e. does
2216 * not include a length field) or has a length field mask. The flag
2217 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2218 * a length mask. All command entries in a command table must include
2219 * length information.
2220 */
2221 union {
2222 u32 fixed;
2223 u32 mask;
2224 } length;
2225
2226 /*
2227 * Describes where to find a register address in the command to check
2228 * against the ring's register whitelist. Only valid if flags has the
2229 * CMD_DESC_REGISTER bit set.
2230 */
2231 struct {
2232 u32 offset;
2233 u32 mask;
2234 } reg;
2235
2236#define MAX_CMD_DESC_BITMASKS 3
2237 /*
2238 * Describes command checks where a particular dword is masked and
2239 * compared against an expected value. If the command does not match
2240 * the expected value, the parser rejects it. Only valid if flags has
2241 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2242 * are valid.
d4d48035
BV
2243 *
2244 * If the check specifies a non-zero condition_mask then the parser
2245 * only performs the check when the bits specified by condition_mask
2246 * are non-zero.
351e3db2
BV
2247 */
2248 struct {
2249 u32 offset;
2250 u32 mask;
2251 u32 expected;
d4d48035
BV
2252 u32 condition_offset;
2253 u32 condition_mask;
351e3db2
BV
2254 } bits[MAX_CMD_DESC_BITMASKS];
2255};
2256
2257/*
2258 * A table of commands requiring special handling by the command parser.
2259 *
2260 * Each ring has an array of tables. Each table consists of an array of command
2261 * descriptors, which must be sorted with command opcodes in ascending order.
2262 */
2263struct drm_i915_cmd_table {
2264 const struct drm_i915_cmd_descriptor *table;
2265 int count;
2266};
2267
dbbe9127 2268/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2269#define __I915__(p) ({ \
2270 struct drm_i915_private *__p; \
2271 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2272 __p = (struct drm_i915_private *)p; \
2273 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2274 __p = to_i915((struct drm_device *)p); \
2275 else \
2276 BUILD_BUG(); \
2277 __p; \
2278})
dbbe9127 2279#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2280#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2281#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2282
87f1f465
CW
2283#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2284#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2285#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2286#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2287#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2288#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2289#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2290#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2291#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2292#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2293#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2294#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2295#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2296#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2297#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2298#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2299#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2300#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2301#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2302 INTEL_DEVID(dev) == 0x0152 || \
2303 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2304#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2305#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2306#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2307#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2308#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2309#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2310#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2311#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2312 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2313#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2314 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2315 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2316 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2317#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2318 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2319#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2320 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2321#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2322 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2323/* ULX machines are also considered ULT. */
87f1f465
CW
2324#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2325 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2326#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2327
e90a21d4
HN
2328#define SKL_REVID_A0 (0x0)
2329#define SKL_REVID_B0 (0x1)
2330#define SKL_REVID_C0 (0x2)
2331#define SKL_REVID_D0 (0x3)
8bc0ccf6 2332#define SKL_REVID_E0 (0x4)
e90a21d4 2333
85436696
JB
2334/*
2335 * The genX designation typically refers to the render engine, so render
2336 * capability related checks should use IS_GEN, while display and other checks
2337 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2338 * chips, etc.).
2339 */
cae5852d
ZN
2340#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2341#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2342#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2343#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2344#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2345#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2346#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2347#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2348
73ae478c
BW
2349#define RENDER_RING (1<<RCS)
2350#define BSD_RING (1<<VCS)
2351#define BLT_RING (1<<BCS)
2352#define VEBOX_RING (1<<VECS)
845f74a7 2353#define BSD2_RING (1<<VCS2)
63c42e56 2354#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2355#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2356#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2357#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2358#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2359#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2360 __I915__(dev)->ellc_size)
cae5852d
ZN
2361#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2362
254f965c 2363#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2364#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2365#define USES_PPGTT(dev) (i915.enable_ppgtt)
2366#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2367
05394f39 2368#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2369#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2370
b45305fc
DV
2371/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2372#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2373/*
2374 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2375 * even when in MSI mode. This results in spurious interrupt warnings if the
2376 * legacy irq no. is shared with another device. The kernel then disables that
2377 * interrupt source and so prevents the other device from working properly.
2378 */
2379#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2380#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2381
cae5852d
ZN
2382/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2383 * rows, which changed the alignment requirements and fence programming.
2384 */
2385#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2386 IS_I915GM(dev)))
2387#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2388#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2389#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2390#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2391#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2392
2393#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2394#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2395#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2396
dbf7786e 2397#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2398
dd93be58 2399#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2400#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2401#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2402 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2403 IS_SKYLAKE(dev))
6157d3c8 2404#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2405 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2406#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2407#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2408
17a303ec
PZ
2409#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2410#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2411#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2412#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2413#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2414#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2415#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2416#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2417
f2fbc690 2418#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2419#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2420#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2421#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2422#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2423#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2424#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2425
5fafe292
SJ
2426#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2427
040d2baa
BW
2428/* DPF == dynamic parity feature */
2429#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2430#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2431
c8735b0c 2432#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2433#define GEN9_FREQ_SCALER 3
c8735b0c 2434
05394f39
CW
2435#include "i915_trace.h"
2436
baa70943 2437extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2438extern int i915_max_ioctl;
2439
fc49b3da
ID
2440extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2441extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2442
d330a953
JN
2443/* i915_params.c */
2444struct i915_params {
2445 int modeset;
2446 int panel_ignore_lid;
d330a953
JN
2447 int semaphores;
2448 unsigned int lvds_downclock;
2449 int lvds_channel_mode;
2450 int panel_use_ssc;
2451 int vbt_sdvo_panel_type;
2452 int enable_rc6;
2453 int enable_fbc;
d330a953 2454 int enable_ppgtt;
127f1003 2455 int enable_execlists;
d330a953
JN
2456 int enable_psr;
2457 unsigned int preliminary_hw_support;
2458 int disable_power_well;
2459 int enable_ips;
e5aa6541 2460 int invert_brightness;
351e3db2 2461 int enable_cmd_parser;
e5aa6541
DL
2462 /* leave bools at the end to not create holes */
2463 bool enable_hangcheck;
2464 bool fastboot;
d330a953 2465 bool prefault_disable;
5bedeb2d 2466 bool load_detect_test;
d330a953 2467 bool reset;
a0bae57f 2468 bool disable_display;
7a10dfa6 2469 bool disable_vtd_wa;
84c33a64 2470 int use_mmio_flip;
48572edd 2471 int mmio_debug;
e2c719b7 2472 bool verbose_state_checks;
b2e7723b 2473 bool nuclear_pageflip;
d330a953
JN
2474};
2475extern struct i915_params i915 __read_mostly;
2476
1da177e4 2477 /* i915_dma.c */
22eae947 2478extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2479extern int i915_driver_unload(struct drm_device *);
2885f6ac 2480extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2481extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2482extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2483 struct drm_file *file);
673a394b 2484extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2485 struct drm_file *file);
84b1fd10 2486extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2487#ifdef CONFIG_COMPAT
0d6aa60b
DA
2488extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2489 unsigned long arg);
c43b5634 2490#endif
8e96d9c4 2491extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2492extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2493extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2494extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2495extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2496extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2497int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2498void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2499
1da177e4 2500/* i915_irq.c */
10cd45b6 2501void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2502__printf(3, 4)
2503void i915_handle_error(struct drm_device *dev, bool wedged,
2504 const char *fmt, ...);
1da177e4 2505
b963291c
DV
2506extern void intel_irq_init(struct drm_i915_private *dev_priv);
2507extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2508int intel_irq_install(struct drm_i915_private *dev_priv);
2509void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2510
2511extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2512extern void intel_uncore_early_sanitize(struct drm_device *dev,
2513 bool restore_forcewake);
907b28c5 2514extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2515extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2516extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2517extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2518const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2519void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2520 enum forcewake_domains domains);
59bad947 2521void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2522 enum forcewake_domains domains);
59bad947 2523void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2524static inline bool intel_vgpu_active(struct drm_device *dev)
2525{
2526 return to_i915(dev)->vgpu.active;
2527}
b1f14ad0 2528
7c463586 2529void
50227e1c 2530i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2531 u32 status_mask);
7c463586
KP
2532
2533void
50227e1c 2534i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2535 u32 status_mask);
7c463586 2536
f8b79e58
ID
2537void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2538void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2539void
2540ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2541void
2542ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2543void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2544 uint32_t interrupt_mask,
2545 uint32_t enabled_irq_mask);
2546#define ibx_enable_display_interrupt(dev_priv, bits) \
2547 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2548#define ibx_disable_display_interrupt(dev_priv, bits) \
2549 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2550
673a394b 2551/* i915_gem.c */
673a394b
EA
2552int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2553 struct drm_file *file_priv);
2554int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2555 struct drm_file *file_priv);
2556int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2557 struct drm_file *file_priv);
2558int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2559 struct drm_file *file_priv);
de151cf6
JB
2560int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file_priv);
673a394b
EA
2562int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file_priv);
2564int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2565 struct drm_file *file_priv);
ba8b7ccb
OM
2566void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2567 struct intel_engine_cs *ring);
2568void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2569 struct drm_file *file,
2570 struct intel_engine_cs *ring,
2571 struct drm_i915_gem_object *obj);
a83014d3
OM
2572int i915_gem_ringbuffer_submission(struct drm_device *dev,
2573 struct drm_file *file,
2574 struct intel_engine_cs *ring,
2575 struct intel_context *ctx,
2576 struct drm_i915_gem_execbuffer2 *args,
2577 struct list_head *vmas,
2578 struct drm_i915_gem_object *batch_obj,
2579 u64 exec_start, u32 flags);
673a394b
EA
2580int i915_gem_execbuffer(struct drm_device *dev, void *data,
2581 struct drm_file *file_priv);
76446cac
JB
2582int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2583 struct drm_file *file_priv);
673a394b
EA
2584int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file_priv);
199adf40
BW
2586int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file);
2588int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2589 struct drm_file *file);
673a394b
EA
2590int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2591 struct drm_file *file_priv);
3ef94daa
CW
2592int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2593 struct drm_file *file_priv);
673a394b
EA
2594int i915_gem_set_tiling(struct drm_device *dev, void *data,
2595 struct drm_file *file_priv);
2596int i915_gem_get_tiling(struct drm_device *dev, void *data,
2597 struct drm_file *file_priv);
5cc9ed4b
CW
2598int i915_gem_init_userptr(struct drm_device *dev);
2599int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2600 struct drm_file *file);
5a125c3c
EA
2601int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2602 struct drm_file *file_priv);
23ba4fd0
BW
2603int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2604 struct drm_file *file_priv);
673a394b 2605void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2606void *i915_gem_object_alloc(struct drm_device *dev);
2607void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2608void i915_gem_object_init(struct drm_i915_gem_object *obj,
2609 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2610struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2611 size_t size);
7e0d96bc
BW
2612void i915_init_vm(struct drm_i915_private *dev_priv,
2613 struct i915_address_space *vm);
673a394b 2614void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2615void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2616
1ec9e26d
DV
2617#define PIN_MAPPABLE 0x1
2618#define PIN_NONBLOCK 0x2
bf3d149b 2619#define PIN_GLOBAL 0x4
d23db88c
CW
2620#define PIN_OFFSET_BIAS 0x8
2621#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2622int __must_check
2623i915_gem_object_pin(struct drm_i915_gem_object *obj,
2624 struct i915_address_space *vm,
2625 uint32_t alignment,
2626 uint64_t flags);
2627int __must_check
2628i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2629 const struct i915_ggtt_view *view,
2630 uint32_t alignment,
2631 uint64_t flags);
fe14d5f4
TU
2632
2633int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2634 u32 flags);
07fe0b12 2635int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2636int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2637void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2638void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2639
4c914c0c
BV
2640int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2641 int *needs_clflush);
2642
37e680a1 2643int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2644static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2645{
67d5a50c
ID
2646 struct sg_page_iter sg_iter;
2647
2648 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2649 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2650
2651 return NULL;
9da3da66 2652}
a5570178
CW
2653static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2654{
2655 BUG_ON(obj->pages == NULL);
2656 obj->pages_pin_count++;
2657}
2658static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2659{
2660 BUG_ON(obj->pages_pin_count == 0);
2661 obj->pages_pin_count--;
2662}
2663
54cf91dc 2664int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2665int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2666 struct intel_engine_cs *to);
e2d05a8b 2667void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2668 struct intel_engine_cs *ring);
ff72145b
DA
2669int i915_gem_dumb_create(struct drm_file *file_priv,
2670 struct drm_device *dev,
2671 struct drm_mode_create_dumb *args);
da6b51d0
DA
2672int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2673 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2674/**
2675 * Returns true if seq1 is later than seq2.
2676 */
2677static inline bool
2678i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2679{
2680 return (int32_t)(seq1 - seq2) >= 0;
2681}
2682
1b5a433a
JH
2683static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2684 bool lazy_coherency)
2685{
2686 u32 seqno;
2687
2688 BUG_ON(req == NULL);
2689
2690 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2691
2692 return i915_seqno_passed(seqno, req->seqno);
2693}
2694
fca26bb4
MK
2695int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2696int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2697int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2698int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2699
d8ffa60b
DV
2700bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2701void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2702
8d9fc7fd 2703struct drm_i915_gem_request *
a4872ba6 2704i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2705
b29c19b6 2706bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2707void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2708int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2709 bool interruptible);
b6660d59 2710int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2711
1f83fee0
DV
2712static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2713{
2714 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2715 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2716}
2717
2718static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2719{
2ac0f450
MK
2720 return atomic_read(&error->reset_counter) & I915_WEDGED;
2721}
2722
2723static inline u32 i915_reset_count(struct i915_gpu_error *error)
2724{
2725 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2726}
a71d8d94 2727
88b4aa87
MK
2728static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2729{
2730 return dev_priv->gpu_error.stop_rings == 0 ||
2731 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2732}
2733
2734static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2735{
2736 return dev_priv->gpu_error.stop_rings == 0 ||
2737 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2738}
2739
069efc1d 2740void i915_gem_reset(struct drm_device *dev);
000433b6 2741bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2742int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2743int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2744int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2745int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2746int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2747void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2748void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2749int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2750int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2751int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2752 struct drm_file *file,
9400ae5c
JH
2753 struct drm_i915_gem_object *batch_obj);
2754#define i915_add_request(ring) \
2755 __i915_add_request(ring, NULL, NULL)
9c654818 2756int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2757 unsigned reset_counter,
2758 bool interruptible,
2759 s64 *timeout,
2760 struct drm_i915_file_private *file_priv);
a4b3a571 2761int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2762int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2763int __must_check
2764i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2765 bool write);
2766int __must_check
dabdfe02
CW
2767i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2768int __must_check
2da3b9b9
CW
2769i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2770 u32 alignment,
e6617330
TU
2771 struct intel_engine_cs *pipelined,
2772 const struct i915_ggtt_view *view);
2773void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2774 const struct i915_ggtt_view *view);
00731155 2775int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2776 int align);
b29c19b6 2777int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2778void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2779
0fa87796
ID
2780uint32_t
2781i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2782uint32_t
d865110c
ID
2783i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2784 int tiling_mode, bool fenced);
467cffba 2785
e4ffd173
CW
2786int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2787 enum i915_cache_level cache_level);
2788
1286ff73
DV
2789struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2790 struct dma_buf *dma_buf);
2791
2792struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2793 struct drm_gem_object *gem_obj, int flags);
2794
19b2dbde
CW
2795void i915_gem_restore_fences(struct drm_device *dev);
2796
ec7adb6e
JL
2797unsigned long
2798i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2799 const struct i915_ggtt_view *view);
ec7adb6e
JL
2800unsigned long
2801i915_gem_obj_offset(struct drm_i915_gem_object *o,
2802 struct i915_address_space *vm);
2803static inline unsigned long
2804i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2805{
9abc4648 2806 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2807}
ec7adb6e 2808
a70a3148 2809bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2810bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2811 const struct i915_ggtt_view *view);
a70a3148 2812bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2813 struct i915_address_space *vm);
fe14d5f4 2814
a70a3148
BW
2815unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2816 struct i915_address_space *vm);
fe14d5f4 2817struct i915_vma *
ec7adb6e
JL
2818i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2819 struct i915_address_space *vm);
2820struct i915_vma *
2821i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2822 const struct i915_ggtt_view *view);
fe14d5f4 2823
accfef2e
BW
2824struct i915_vma *
2825i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2826 struct i915_address_space *vm);
2827struct i915_vma *
2828i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2829 const struct i915_ggtt_view *view);
5c2abbea 2830
ec7adb6e
JL
2831static inline struct i915_vma *
2832i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2833{
2834 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2835}
ec7adb6e 2836bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2837
a70a3148 2838/* Some GGTT VM helpers */
5dc383b0 2839#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2840 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2841static inline bool i915_is_ggtt(struct i915_address_space *vm)
2842{
2843 struct i915_address_space *ggtt =
2844 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2845 return vm == ggtt;
2846}
2847
841cd773
DV
2848static inline struct i915_hw_ppgtt *
2849i915_vm_to_ppgtt(struct i915_address_space *vm)
2850{
2851 WARN_ON(i915_is_ggtt(vm));
2852
2853 return container_of(vm, struct i915_hw_ppgtt, base);
2854}
2855
2856
a70a3148
BW
2857static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2858{
9abc4648 2859 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2860}
2861
2862static inline unsigned long
2863i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2864{
5dc383b0 2865 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2866}
c37e2204
BW
2867
2868static inline int __must_check
2869i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2870 uint32_t alignment,
1ec9e26d 2871 unsigned flags)
c37e2204 2872{
5dc383b0
DV
2873 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2874 alignment, flags | PIN_GLOBAL);
c37e2204 2875}
a70a3148 2876
b287110e
DV
2877static inline int
2878i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2879{
2880 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2881}
2882
e6617330
TU
2883void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2884 const struct i915_ggtt_view *view);
2885static inline void
2886i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2887{
2888 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2889}
b287110e 2890
254f965c 2891/* i915_gem_context.c */
8245be31 2892int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2893void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2894void i915_gem_context_reset(struct drm_device *dev);
e422b888 2895int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2896int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2897void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2898int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2899 struct intel_context *to);
2900struct intel_context *
41bde553 2901i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2902void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2903struct drm_i915_gem_object *
2904i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2905static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2906{
691e6415 2907 kref_get(&ctx->ref);
dce3271b
MK
2908}
2909
273497e5 2910static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2911{
691e6415 2912 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2913}
2914
273497e5 2915static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2916{
821d66dd 2917 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2918}
2919
84624813
BW
2920int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2921 struct drm_file *file);
2922int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2923 struct drm_file *file);
c9dc0f35
CW
2924int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2925 struct drm_file *file_priv);
2926int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2927 struct drm_file *file_priv);
1286ff73 2928
679845ed
BW
2929/* i915_gem_evict.c */
2930int __must_check i915_gem_evict_something(struct drm_device *dev,
2931 struct i915_address_space *vm,
2932 int min_size,
2933 unsigned alignment,
2934 unsigned cache_level,
d23db88c
CW
2935 unsigned long start,
2936 unsigned long end,
1ec9e26d 2937 unsigned flags);
679845ed
BW
2938int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2939int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2940
0260c420 2941/* belongs in i915_gem_gtt.h */
d09105c6 2942static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2943{
2944 if (INTEL_INFO(dev)->gen < 6)
2945 intel_gtt_chipset_flush();
2946}
246cbfb5 2947
9797fbfb
CW
2948/* i915_gem_stolen.c */
2949int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2950int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2951void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2952void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2953struct drm_i915_gem_object *
2954i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2955struct drm_i915_gem_object *
2956i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2957 u32 stolen_offset,
2958 u32 gtt_offset,
2959 u32 size);
9797fbfb 2960
be6a0376
DV
2961/* i915_gem_shrinker.c */
2962unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2963 long target,
2964 unsigned flags);
2965#define I915_SHRINK_PURGEABLE 0x1
2966#define I915_SHRINK_UNBOUND 0x2
2967#define I915_SHRINK_BOUND 0x4
2968unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
2969void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
2970
2971
673a394b 2972/* i915_gem_tiling.c */
2c1792a1 2973static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2974{
50227e1c 2975 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2976
2977 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2978 obj->tiling_mode != I915_TILING_NONE;
2979}
2980
673a394b 2981void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2982void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2983void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2984
2985/* i915_gem_debug.c */
23bc5982
CW
2986#if WATCH_LISTS
2987int i915_verify_lists(struct drm_device *dev);
673a394b 2988#else
23bc5982 2989#define i915_verify_lists(dev) 0
673a394b 2990#endif
1da177e4 2991
2017263e 2992/* i915_debugfs.c */
27c202ad
BG
2993int i915_debugfs_init(struct drm_minor *minor);
2994void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2995#ifdef CONFIG_DEBUG_FS
07144428
DL
2996void intel_display_crc_init(struct drm_device *dev);
2997#else
f8c168fa 2998static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2999#endif
84734a04
MK
3000
3001/* i915_gpu_error.c */
edc3d884
MK
3002__printf(2, 3)
3003void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3004int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3005 const struct i915_error_state_file_priv *error);
4dc955f7 3006int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3007 struct drm_i915_private *i915,
4dc955f7
MK
3008 size_t count, loff_t pos);
3009static inline void i915_error_state_buf_release(
3010 struct drm_i915_error_state_buf *eb)
3011{
3012 kfree(eb->buf);
3013}
58174462
MK
3014void i915_capture_error_state(struct drm_device *dev, bool wedge,
3015 const char *error_msg);
84734a04
MK
3016void i915_error_state_get(struct drm_device *dev,
3017 struct i915_error_state_file_priv *error_priv);
3018void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3019void i915_destroy_error_state(struct drm_device *dev);
3020
3021void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3022const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3023
493018dc
BV
3024/* i915_gem_batch_pool.c */
3025void i915_gem_batch_pool_init(struct drm_device *dev,
3026 struct i915_gem_batch_pool *pool);
3027void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3028struct drm_i915_gem_object*
3029i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3030
351e3db2 3031/* i915_cmd_parser.c */
d728c8ef 3032int i915_cmd_parser_get_version(void);
a4872ba6
OM
3033int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3034void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3035bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3036int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3037 struct drm_i915_gem_object *batch_obj,
78a42377 3038 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3039 u32 batch_start_offset,
b9ffd80e 3040 u32 batch_len,
351e3db2
BV
3041 bool is_master);
3042
317c35d1
JB
3043/* i915_suspend.c */
3044extern int i915_save_state(struct drm_device *dev);
3045extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3046
0136db58
BW
3047/* i915_sysfs.c */
3048void i915_setup_sysfs(struct drm_device *dev_priv);
3049void i915_teardown_sysfs(struct drm_device *dev_priv);
3050
f899fc64
CW
3051/* intel_i2c.c */
3052extern int intel_setup_gmbus(struct drm_device *dev);
3053extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3054static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3055{
2ed06c93 3056 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3057}
3058
3059extern struct i2c_adapter *intel_gmbus_get_adapter(
3060 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3061extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3062extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3063static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3064{
3065 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3066}
f899fc64
CW
3067extern void intel_i2c_reset(struct drm_device *dev);
3068
3b617967 3069/* intel_opregion.c */
44834a67 3070#ifdef CONFIG_ACPI
27d50c82 3071extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3072extern void intel_opregion_init(struct drm_device *dev);
3073extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3074extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3075extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3076 bool enable);
ecbc5cf3
JN
3077extern int intel_opregion_notify_adapter(struct drm_device *dev,
3078 pci_power_t state);
65e082c9 3079#else
27d50c82 3080static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3081static inline void intel_opregion_init(struct drm_device *dev) { return; }
3082static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3083static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3084static inline int
3085intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3086{
3087 return 0;
3088}
ecbc5cf3
JN
3089static inline int
3090intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3091{
3092 return 0;
3093}
65e082c9 3094#endif
8ee1c3db 3095
723bfd70
JB
3096/* intel_acpi.c */
3097#ifdef CONFIG_ACPI
3098extern void intel_register_dsm_handler(void);
3099extern void intel_unregister_dsm_handler(void);
3100#else
3101static inline void intel_register_dsm_handler(void) { return; }
3102static inline void intel_unregister_dsm_handler(void) { return; }
3103#endif /* CONFIG_ACPI */
3104
79e53945 3105/* modesetting */
f817586c 3106extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3107extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3108extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3109extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3110extern void intel_connector_unregister(struct intel_connector *);
28d52043 3111extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3112extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3113 bool force_restore);
44cec740 3114extern void i915_redisable_vga(struct drm_device *dev);
04098753 3115extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3116extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3117extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3118extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3119extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3120 bool enable);
0206e353
AJ
3121extern void intel_detect_pch(struct drm_device *dev);
3122extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3123extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3124
2911a35b 3125extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3126int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3127 struct drm_file *file);
b6359918
MK
3128int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3129 struct drm_file *file);
575155a9 3130
6ef3d427
CW
3131/* overlay */
3132extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3133extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3134 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3135
3136extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3137extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3138 struct drm_device *dev,
3139 struct intel_display_error_state *error);
6ef3d427 3140
151a49d0
TR
3141int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3142int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3143
3144/* intel_sideband.c */
707b6e3d
D
3145u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3146void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3147u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3148u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3149void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3150u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3151void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3152u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3153void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3154u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3155void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3156u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3157void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3158u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3159void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3160u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3161 enum intel_sbi_destination destination);
3162void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3163 enum intel_sbi_destination destination);
e9fe51c6
SK
3164u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3165void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3166
616bc820
VS
3167int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3168int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3169
0b274481
BW
3170#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3171#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3172
3173#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3174#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3175#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3176#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3177
3178#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3179#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3180#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3181#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3182
698b3135
CW
3183/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3184 * will be implemented using 2 32-bit writes in an arbitrary order with
3185 * an arbitrary delay between them. This can cause the hardware to
3186 * act upon the intermediate value, possibly leading to corruption and
3187 * machine death. You have been warned.
3188 */
0b274481
BW
3189#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3190#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3191
50877445
CW
3192#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3193 u32 upper = I915_READ(upper_reg); \
3194 u32 lower = I915_READ(lower_reg); \
3195 u32 tmp = I915_READ(upper_reg); \
3196 if (upper != tmp) { \
3197 upper = tmp; \
3198 lower = I915_READ(lower_reg); \
3199 WARN_ON(I915_READ(upper_reg) != upper); \
3200 } \
3201 (u64)upper << 32 | lower; })
3202
cae5852d
ZN
3203#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3204#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3205
55bc60db
VS
3206/* "Broadcast RGB" property */
3207#define INTEL_BROADCAST_RGB_AUTO 0
3208#define INTEL_BROADCAST_RGB_FULL 1
3209#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3210
766aa1c4
VS
3211static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3212{
92e23b99 3213 if (IS_VALLEYVIEW(dev))
766aa1c4 3214 return VLV_VGACNTRL;
92e23b99
SJ
3215 else if (INTEL_INFO(dev)->gen >= 5)
3216 return CPU_VGACNTRL;
766aa1c4
VS
3217 else
3218 return VGACNTRL;
3219}
3220
2bb4629a
VS
3221static inline void __user *to_user_ptr(u64 address)
3222{
3223 return (void __user *)(uintptr_t)address;
3224}
3225
df97729f
ID
3226static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3227{
3228 unsigned long j = msecs_to_jiffies(m);
3229
3230 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3231}
3232
7bd0e226
DV
3233static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3234{
3235 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3236}
3237
df97729f
ID
3238static inline unsigned long
3239timespec_to_jiffies_timeout(const struct timespec *value)
3240{
3241 unsigned long j = timespec_to_jiffies(value);
3242
3243 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3244}
3245
dce56b3c
PZ
3246/*
3247 * If you need to wait X milliseconds between events A and B, but event B
3248 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3249 * when event A happened, then just before event B you call this function and
3250 * pass the timestamp as the first argument, and X as the second argument.
3251 */
3252static inline void
3253wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3254{
ec5e0cfb 3255 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3256
3257 /*
3258 * Don't re-read the value of "jiffies" every time since it may change
3259 * behind our back and break the math.
3260 */
3261 tmp_jiffies = jiffies;
3262 target_jiffies = timestamp_jiffies +
3263 msecs_to_jiffies_timeout(to_wait_ms);
3264
3265 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3266 remaining_jiffies = target_jiffies - tmp_jiffies;
3267 while (remaining_jiffies)
3268 remaining_jiffies =
3269 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3270 }
3271}
3272
581c26e8
JH
3273static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3274 struct drm_i915_gem_request *req)
3275{
3276 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3277 i915_gem_request_assign(&ring->trace_irq_req, req);
3278}
3279
1da177e4 3280#endif