]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Move VLV cmnlane workaround to intel_power_domains_init_hw()
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
baa70707 132 POWER_DOMAIN_INIT,
bddc7645
ID
133
134 POWER_DOMAIN_NUM,
b97186f0
PZ
135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 143
1d843f9d
EE
144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
2a2d5482
CW
157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 163
7eb552ae 164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 166
d79b814d
DL
167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
d063ae48
DL
170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
6c2b7c12
DV
173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
53f5e3ca
JB
177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
e7b903d2 181struct drm_i915_private;
5cc9ed4b 182struct i915_mmu_object;
e7b903d2 183
46edb027
DV
184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
190#define I915_NUM_PLLS 2
191
5358901f 192struct intel_dpll_hw_state {
66e985c0 193 uint32_t dpll;
8bcc2795 194 uint32_t dpll_md;
66e985c0
DV
195 uint32_t fp0;
196 uint32_t fp1;
5358901f
DV
197};
198
e72f9fbf 199struct intel_shared_dpll {
ee7b9f93
JB
200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
5358901f 206 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
e7b903d2
DV
209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
5358901f
DV
213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
ee7b9f93 216};
ee7b9f93 217
e69d0bc1
DV
218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
6441ab5f
PZ
231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
1da177e4
LT
237/* Interface history:
238 *
239 * 1.1: Original.
0d6aa60b
DA
240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
de227f5f 242 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 243 * 1.5: Add vblank pipe configuration
2228ed67
MD
244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
1da177e4
LT
246 */
247#define DRIVER_MAJOR 1
2228ed67 248#define DRIVER_MINOR 6
1da177e4
LT
249#define DRIVER_PATCHLEVEL 0
250
23bc5982 251#define WATCH_LISTS 0
42d6ab48 252#define WATCH_GTT 0
673a394b 253
0a3e67a4
JB
254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
8ee1c3db 259struct intel_opregion {
5bc4418b
BW
260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
01fe9dbd 267 u32 __iomem *lid_state;
91a60f20 268 struct work_struct asle_work;
8ee1c3db 269};
44834a67 270#define OPREGION_SIZE (8*1024)
8ee1c3db 271
6ef3d427
CW
272struct intel_overlay;
273struct intel_overlay_error_state;
274
7c1c2871
DA
275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
de151cf6 279#define I915_FENCE_REG_NONE -1
42b5aeab
VS
280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
283
284struct drm_i915_fence_reg {
007cc8ac 285 struct list_head lru_list;
caea7476 286 struct drm_i915_gem_object *obj;
1690e1eb 287 int pin_count;
de151cf6 288};
7c1c2871 289
9b9d172d 290struct sdvo_device_mapping {
e957d772 291 u8 initialized;
9b9d172d 292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
e957d772 295 u8 i2c_pin;
b1083333 296 u8 ddc_pin;
9b9d172d 297};
298
c4a1d9e4
CW
299struct intel_display_error_state;
300
63eeaf38 301struct drm_i915_error_state {
742cbee8 302 struct kref ref;
585b0288
BW
303 struct timeval time;
304
cb383002 305 char error_msg[128];
48b031e3 306 u32 reset_count;
62d5d69b 307 u32 suspend_count;
cb383002 308
585b0288 309 /* Generic register state */
63eeaf38
JB
310 u32 eir;
311 u32 pgtbl_er;
be998e2e 312 u32 ier;
b9a3906b 313 u32 ccid;
0f3b6849
CW
314 u32 derrmr;
315 u32 forcewake;
585b0288
BW
316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
91ec5d11
BW
319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
585b0288 323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
327
52d39a21 328 struct drm_i915_error_ring {
372fbb8e 329 bool valid;
362b8af7
BW
330 /* Software tracked state */
331 bool waiting;
332 int hangcheck_score;
333 enum intel_ring_hangcheck_action hangcheck_action;
334 int num_requests;
335
336 /* our own tracking of ring head and tail */
337 u32 cpu_ring_head;
338 u32 cpu_ring_tail;
339
340 u32 semaphore_seqno[I915_NUM_RINGS - 1];
341
342 /* Register state */
343 u32 tail;
344 u32 head;
345 u32 ctl;
346 u32 hws;
347 u32 ipeir;
348 u32 ipehr;
349 u32 instdone;
362b8af7
BW
350 u32 bbstate;
351 u32 instpm;
352 u32 instps;
353 u32 seqno;
354 u64 bbaddr;
50877445 355 u64 acthd;
362b8af7 356 u32 fault_reg;
13ffadd1 357 u64 faddr;
362b8af7
BW
358 u32 rc_psmi; /* sleep state */
359 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
360
52d39a21
CW
361 struct drm_i915_error_object {
362 int page_count;
363 u32 gtt_offset;
364 u32 *pages[0];
ab0e7ff9 365 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 366
52d39a21
CW
367 struct drm_i915_error_request {
368 long jiffies;
369 u32 seqno;
ee4f42b1 370 u32 tail;
52d39a21 371 } *requests;
6c7a01ec
BW
372
373 struct {
374 u32 gfx_mode;
375 union {
376 u64 pdp[4];
377 u32 pp_dir_base;
378 };
379 } vm_info;
ab0e7ff9
CW
380
381 pid_t pid;
382 char comm[TASK_COMM_LEN];
52d39a21 383 } ring[I915_NUM_RINGS];
9df30794 384 struct drm_i915_error_buffer {
a779e5ab 385 u32 size;
9df30794 386 u32 name;
0201f1ec 387 u32 rseqno, wseqno;
9df30794
CW
388 u32 gtt_offset;
389 u32 read_domains;
390 u32 write_domain;
4b9de737 391 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
392 s32 pinned:2;
393 u32 tiling:2;
394 u32 dirty:1;
395 u32 purgeable:1;
5cc9ed4b 396 u32 userptr:1;
5d1333fc 397 s32 ring:4;
f56383cb 398 u32 cache_level:3;
95f5301d 399 } **active_bo, **pinned_bo;
6c7a01ec 400
95f5301d 401 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
402};
403
7bd688cd 404struct intel_connector;
b8cecdf5 405struct intel_crtc_config;
46f297fb 406struct intel_plane_config;
0e8ffe1b 407struct intel_crtc;
ee9300bb
DV
408struct intel_limit;
409struct dpll;
b8cecdf5 410
e70236a8 411struct drm_i915_display_funcs {
ee5382ae 412 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 413 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
414 void (*disable_fbc)(struct drm_device *dev);
415 int (*get_display_clock_speed)(struct drm_device *dev);
416 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
417 /**
418 * find_dpll() - Find the best values for the PLL
419 * @limit: limits for the PLL
420 * @crtc: current CRTC
421 * @target: target frequency in kHz
422 * @refclk: reference clock frequency in kHz
423 * @match_clock: if provided, @best_clock P divider must
424 * match the P divider from @match_clock
425 * used for LVDS downclocking
426 * @best_clock: best PLL values found
427 *
428 * Returns true on success, false on failure.
429 */
430 bool (*find_dpll)(const struct intel_limit *limit,
431 struct drm_crtc *crtc,
432 int target, int refclk,
433 struct dpll *match_clock,
434 struct dpll *best_clock);
46ba614c 435 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
436 void (*update_sprite_wm)(struct drm_plane *plane,
437 struct drm_crtc *crtc,
4c4ff43a 438 uint32_t sprite_width, int pixel_size,
bdd57d03 439 bool enable, bool scaled);
47fab737 440 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
441 /* Returns the active state of the crtc, and if the crtc is active,
442 * fills out the pipe-config with the hw state. */
443 bool (*get_pipe_config)(struct intel_crtc *,
444 struct intel_crtc_config *);
46f297fb
JB
445 void (*get_plane_config)(struct intel_crtc *,
446 struct intel_plane_config *);
f564048e 447 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
448 int x, int y,
449 struct drm_framebuffer *old_fb);
76e5a89c
DV
450 void (*crtc_enable)(struct drm_crtc *crtc);
451 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 452 void (*off)(struct drm_crtc *crtc);
e0dac65e 453 void (*write_eld)(struct drm_connector *connector,
34427052
JN
454 struct drm_crtc *crtc,
455 struct drm_display_mode *mode);
674cf967 456 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 457 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
458 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
459 struct drm_framebuffer *fb,
ed8d1975 460 struct drm_i915_gem_object *obj,
a4872ba6 461 struct intel_engine_cs *ring,
ed8d1975 462 uint32_t flags);
29b9bde6
DV
463 void (*update_primary_plane)(struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
465 int x, int y);
20afbda2 466 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
467 /* clock updates for mode set */
468 /* cursor updates */
469 /* render clock increase/decrease */
470 /* display clock increase/decrease */
471 /* pll clock increase/decrease */
7bd688cd
JN
472
473 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
474 uint32_t (*get_backlight)(struct intel_connector *connector);
475 void (*set_backlight)(struct intel_connector *connector,
476 uint32_t level);
477 void (*disable_backlight)(struct intel_connector *connector);
478 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
479};
480
907b28c5 481struct intel_uncore_funcs {
c8d9a590
D
482 void (*force_wake_get)(struct drm_i915_private *dev_priv,
483 int fw_engine);
484 void (*force_wake_put)(struct drm_i915_private *dev_priv,
485 int fw_engine);
0b274481
BW
486
487 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491
492 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
493 uint8_t val, bool trace);
494 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
495 uint16_t val, bool trace);
496 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
497 uint32_t val, bool trace);
498 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
499 uint64_t val, bool trace);
990bbdad
CW
500};
501
907b28c5
CW
502struct intel_uncore {
503 spinlock_t lock; /** lock is also taken in irq contexts. */
504
505 struct intel_uncore_funcs funcs;
506
507 unsigned fifo_count;
508 unsigned forcewake_count;
aec347ab 509
940aece4
D
510 unsigned fw_rendercount;
511 unsigned fw_mediacount;
512
8232644c 513 struct timer_list force_wake_timer;
907b28c5
CW
514};
515
79fc46df
DL
516#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
517 func(is_mobile) sep \
518 func(is_i85x) sep \
519 func(is_i915g) sep \
520 func(is_i945gm) sep \
521 func(is_g33) sep \
522 func(need_gfx_hws) sep \
523 func(is_g4x) sep \
524 func(is_pineview) sep \
525 func(is_broadwater) sep \
526 func(is_crestline) sep \
527 func(is_ivybridge) sep \
528 func(is_valleyview) sep \
529 func(is_haswell) sep \
b833d685 530 func(is_preliminary) sep \
79fc46df
DL
531 func(has_fbc) sep \
532 func(has_pipe_cxsr) sep \
533 func(has_hotplug) sep \
534 func(cursor_needs_physical) sep \
535 func(has_overlay) sep \
536 func(overlay_needs_physical) sep \
537 func(supports_tv) sep \
dd93be58 538 func(has_llc) sep \
30568c45
DL
539 func(has_ddi) sep \
540 func(has_fpga_dbg)
c96ea64e 541
a587f779
DL
542#define DEFINE_FLAG(name) u8 name:1
543#define SEP_SEMICOLON ;
c96ea64e 544
cfdf1fa2 545struct intel_device_info {
10fce67a 546 u32 display_mmio_offset;
7eb552ae 547 u8 num_pipes:3;
d615a166 548 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 549 u8 gen;
73ae478c 550 u8 ring_mask; /* Rings supported by the HW */
a587f779 551 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
552 /* Register offsets for the various display pipes and transcoders */
553 int pipe_offsets[I915_MAX_TRANSCODERS];
554 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 555 int palette_offsets[I915_MAX_PIPES];
5efb3e28 556 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
557};
558
a587f779
DL
559#undef DEFINE_FLAG
560#undef SEP_SEMICOLON
561
7faf1ab2
DV
562enum i915_cache_level {
563 I915_CACHE_NONE = 0,
350ec881
CW
564 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
565 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
566 caches, eg sampler/render caches, and the
567 large Last-Level-Cache. LLC is coherent with
568 the CPU, but L3 is only visible to the GPU. */
651d794f 569 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
570};
571
e59ec13d
MK
572struct i915_ctx_hang_stats {
573 /* This context had batch pending when hang was declared */
574 unsigned batch_pending;
575
576 /* This context had batch active when hang was declared */
577 unsigned batch_active;
be62acb4
MK
578
579 /* Time when this context was last blamed for a GPU reset */
580 unsigned long guilty_ts;
581
582 /* This context is banned to submit more work */
583 bool banned;
e59ec13d 584};
40521054
BW
585
586/* This must match up with the value previously used for execbuf2.rsvd1. */
587#define DEFAULT_CONTEXT_ID 0
273497e5 588struct intel_context {
dce3271b 589 struct kref ref;
40521054 590 int id;
e0556841 591 bool is_initialized;
3ccfd19d 592 uint8_t remap_slice;
40521054 593 struct drm_i915_file_private *file_priv;
40521054 594 struct drm_i915_gem_object *obj;
e59ec13d 595 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 596 struct i915_address_space *vm;
a33afea5
BW
597
598 struct list_head link;
40521054
BW
599};
600
5c3fe8b0
BW
601struct i915_fbc {
602 unsigned long size;
5e59f717 603 unsigned threshold;
5c3fe8b0
BW
604 unsigned int fb_id;
605 enum plane plane;
606 int y;
607
c4213885 608 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
609 struct drm_mm_node *compressed_llb;
610
611 struct intel_fbc_work {
612 struct delayed_work work;
613 struct drm_crtc *crtc;
614 struct drm_framebuffer *fb;
5c3fe8b0
BW
615 } *fbc_work;
616
29ebf90f
CW
617 enum no_fbc_reason {
618 FBC_OK, /* FBC is enabled */
619 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
620 FBC_NO_OUTPUT, /* no outputs enabled to compress */
621 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
622 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
623 FBC_MODE_TOO_LARGE, /* mode too large for compression */
624 FBC_BAD_PLANE, /* fbc not supported on plane */
625 FBC_NOT_TILED, /* buffer not tiled */
626 FBC_MULTIPLE_PIPES, /* more than one pipe active */
627 FBC_MODULE_PARAM,
628 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
629 } no_fbc_reason;
b5e50c3f
JB
630};
631
439d7ac0
PB
632struct i915_drrs {
633 struct intel_connector *connector;
634};
635
a031d709
RV
636struct i915_psr {
637 bool sink_support;
638 bool source_ok;
6118efe5 639 bool setup_done;
7c8f8a70
RV
640 bool enabled;
641 bool active;
642 struct delayed_work work;
3f51e471 643};
5c3fe8b0 644
3bad0781 645enum intel_pch {
f0350830 646 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
647 PCH_IBX, /* Ibexpeak PCH */
648 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 649 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 650 PCH_NOP,
3bad0781
ZW
651};
652
988d6ee8
PZ
653enum intel_sbi_destination {
654 SBI_ICLK,
655 SBI_MPHY,
656};
657
b690e96c 658#define QUIRK_PIPEA_FORCE (1<<0)
435793df 659#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 660#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 661
8be48d92 662struct intel_fbdev;
1630fe75 663struct intel_fbc_work;
38651674 664
c2b9152f
DV
665struct intel_gmbus {
666 struct i2c_adapter adapter;
f2ce9faf 667 u32 force_bit;
c2b9152f 668 u32 reg0;
36c785f0 669 u32 gpio_reg;
c167a6fc 670 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
671 struct drm_i915_private *dev_priv;
672};
673
f4c956ad 674struct i915_suspend_saved_registers {
ba8bbcf6
JB
675 u8 saveLBB;
676 u32 saveDSPACNTR;
677 u32 saveDSPBCNTR;
e948e994 678 u32 saveDSPARB;
ba8bbcf6
JB
679 u32 savePIPEACONF;
680 u32 savePIPEBCONF;
681 u32 savePIPEASRC;
682 u32 savePIPEBSRC;
683 u32 saveFPA0;
684 u32 saveFPA1;
685 u32 saveDPLL_A;
686 u32 saveDPLL_A_MD;
687 u32 saveHTOTAL_A;
688 u32 saveHBLANK_A;
689 u32 saveHSYNC_A;
690 u32 saveVTOTAL_A;
691 u32 saveVBLANK_A;
692 u32 saveVSYNC_A;
693 u32 saveBCLRPAT_A;
5586c8bc 694 u32 saveTRANSACONF;
42048781
ZW
695 u32 saveTRANS_HTOTAL_A;
696 u32 saveTRANS_HBLANK_A;
697 u32 saveTRANS_HSYNC_A;
698 u32 saveTRANS_VTOTAL_A;
699 u32 saveTRANS_VBLANK_A;
700 u32 saveTRANS_VSYNC_A;
0da3ea12 701 u32 savePIPEASTAT;
ba8bbcf6
JB
702 u32 saveDSPASTRIDE;
703 u32 saveDSPASIZE;
704 u32 saveDSPAPOS;
585fb111 705 u32 saveDSPAADDR;
ba8bbcf6
JB
706 u32 saveDSPASURF;
707 u32 saveDSPATILEOFF;
708 u32 savePFIT_PGM_RATIOS;
0eb96d6e 709 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
710 u32 saveBLC_PWM_CTL;
711 u32 saveBLC_PWM_CTL2;
07bf139b 712 u32 saveBLC_HIST_CTL_B;
42048781
ZW
713 u32 saveBLC_CPU_PWM_CTL;
714 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
715 u32 saveFPB0;
716 u32 saveFPB1;
717 u32 saveDPLL_B;
718 u32 saveDPLL_B_MD;
719 u32 saveHTOTAL_B;
720 u32 saveHBLANK_B;
721 u32 saveHSYNC_B;
722 u32 saveVTOTAL_B;
723 u32 saveVBLANK_B;
724 u32 saveVSYNC_B;
725 u32 saveBCLRPAT_B;
5586c8bc 726 u32 saveTRANSBCONF;
42048781
ZW
727 u32 saveTRANS_HTOTAL_B;
728 u32 saveTRANS_HBLANK_B;
729 u32 saveTRANS_HSYNC_B;
730 u32 saveTRANS_VTOTAL_B;
731 u32 saveTRANS_VBLANK_B;
732 u32 saveTRANS_VSYNC_B;
0da3ea12 733 u32 savePIPEBSTAT;
ba8bbcf6
JB
734 u32 saveDSPBSTRIDE;
735 u32 saveDSPBSIZE;
736 u32 saveDSPBPOS;
585fb111 737 u32 saveDSPBADDR;
ba8bbcf6
JB
738 u32 saveDSPBSURF;
739 u32 saveDSPBTILEOFF;
585fb111
JB
740 u32 saveVGA0;
741 u32 saveVGA1;
742 u32 saveVGA_PD;
ba8bbcf6
JB
743 u32 saveVGACNTRL;
744 u32 saveADPA;
745 u32 saveLVDS;
585fb111
JB
746 u32 savePP_ON_DELAYS;
747 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
748 u32 saveDVOA;
749 u32 saveDVOB;
750 u32 saveDVOC;
751 u32 savePP_ON;
752 u32 savePP_OFF;
753 u32 savePP_CONTROL;
585fb111 754 u32 savePP_DIVISOR;
ba8bbcf6
JB
755 u32 savePFIT_CONTROL;
756 u32 save_palette_a[256];
757 u32 save_palette_b[256];
ba8bbcf6 758 u32 saveFBC_CONTROL;
0da3ea12
JB
759 u32 saveIER;
760 u32 saveIIR;
761 u32 saveIMR;
42048781
ZW
762 u32 saveDEIER;
763 u32 saveDEIMR;
764 u32 saveGTIER;
765 u32 saveGTIMR;
766 u32 saveFDI_RXA_IMR;
767 u32 saveFDI_RXB_IMR;
1f84e550 768 u32 saveCACHE_MODE_0;
1f84e550 769 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
770 u32 saveSWF0[16];
771 u32 saveSWF1[16];
772 u32 saveSWF2[3];
773 u8 saveMSR;
774 u8 saveSR[8];
123f794f 775 u8 saveGR[25];
ba8bbcf6 776 u8 saveAR_INDEX;
a59e122a 777 u8 saveAR[21];
ba8bbcf6 778 u8 saveDACMASK;
a59e122a 779 u8 saveCR[37];
4b9de737 780 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
781 u32 saveCURACNTR;
782 u32 saveCURAPOS;
783 u32 saveCURABASE;
784 u32 saveCURBCNTR;
785 u32 saveCURBPOS;
786 u32 saveCURBBASE;
787 u32 saveCURSIZE;
a4fc5ed6
KP
788 u32 saveDP_B;
789 u32 saveDP_C;
790 u32 saveDP_D;
791 u32 savePIPEA_GMCH_DATA_M;
792 u32 savePIPEB_GMCH_DATA_M;
793 u32 savePIPEA_GMCH_DATA_N;
794 u32 savePIPEB_GMCH_DATA_N;
795 u32 savePIPEA_DP_LINK_M;
796 u32 savePIPEB_DP_LINK_M;
797 u32 savePIPEA_DP_LINK_N;
798 u32 savePIPEB_DP_LINK_N;
42048781
ZW
799 u32 saveFDI_RXA_CTL;
800 u32 saveFDI_TXA_CTL;
801 u32 saveFDI_RXB_CTL;
802 u32 saveFDI_TXB_CTL;
803 u32 savePFA_CTL_1;
804 u32 savePFB_CTL_1;
805 u32 savePFA_WIN_SZ;
806 u32 savePFB_WIN_SZ;
807 u32 savePFA_WIN_POS;
808 u32 savePFB_WIN_POS;
5586c8bc
ZW
809 u32 savePCH_DREF_CONTROL;
810 u32 saveDISP_ARB_CTL;
811 u32 savePIPEA_DATA_M1;
812 u32 savePIPEA_DATA_N1;
813 u32 savePIPEA_LINK_M1;
814 u32 savePIPEA_LINK_N1;
815 u32 savePIPEB_DATA_M1;
816 u32 savePIPEB_DATA_N1;
817 u32 savePIPEB_LINK_M1;
818 u32 savePIPEB_LINK_N1;
b5b72e89 819 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 820 u32 savePCH_PORT_HOTPLUG;
f4c956ad 821};
c85aa885 822
ddeea5b0
ID
823struct vlv_s0ix_state {
824 /* GAM */
825 u32 wr_watermark;
826 u32 gfx_prio_ctrl;
827 u32 arb_mode;
828 u32 gfx_pend_tlb0;
829 u32 gfx_pend_tlb1;
830 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
831 u32 media_max_req_count;
832 u32 gfx_max_req_count;
833 u32 render_hwsp;
834 u32 ecochk;
835 u32 bsd_hwsp;
836 u32 blt_hwsp;
837 u32 tlb_rd_addr;
838
839 /* MBC */
840 u32 g3dctl;
841 u32 gsckgctl;
842 u32 mbctl;
843
844 /* GCP */
845 u32 ucgctl1;
846 u32 ucgctl3;
847 u32 rcgctl1;
848 u32 rcgctl2;
849 u32 rstctl;
850 u32 misccpctl;
851
852 /* GPM */
853 u32 gfxpause;
854 u32 rpdeuhwtc;
855 u32 rpdeuc;
856 u32 ecobus;
857 u32 pwrdwnupctl;
858 u32 rp_down_timeout;
859 u32 rp_deucsw;
860 u32 rcubmabdtmr;
861 u32 rcedata;
862 u32 spare2gh;
863
864 /* Display 1 CZ domain */
865 u32 gt_imr;
866 u32 gt_ier;
867 u32 pm_imr;
868 u32 pm_ier;
869 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
870
871 /* GT SA CZ domain */
872 u32 tilectl;
873 u32 gt_fifoctl;
874 u32 gtlc_wake_ctrl;
875 u32 gtlc_survive;
876 u32 pmwgicz;
877
878 /* Display 2 CZ domain */
879 u32 gu_ctl0;
880 u32 gu_ctl1;
881 u32 clock_gate_dis2;
882};
883
c85aa885 884struct intel_gen6_power_mgmt {
59cdb63d 885 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
886 struct work_struct work;
887 u32 pm_iir;
59cdb63d 888
b39fb297
BW
889 /* Frequencies are stored in potentially platform dependent multiples.
890 * In other words, *_freq needs to be multiplied by X to be interesting.
891 * Soft limits are those which are used for the dynamic reclocking done
892 * by the driver (raise frequencies under heavy loads, and lower for
893 * lighter loads). Hard limits are those imposed by the hardware.
894 *
895 * A distinction is made for overclocking, which is never enabled by
896 * default, and is considered to be above the hard limit if it's
897 * possible at all.
898 */
899 u8 cur_freq; /* Current frequency (cached, may not == HW) */
900 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
901 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
902 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
903 u8 min_freq; /* AKA RPn. Minimum frequency */
904 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
905 u8 rp1_freq; /* "less than" RP0 power/freqency */
906 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 907
dd75fdc8
CW
908 int last_adj;
909 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
910
c0951f0c 911 bool enabled;
1a01ab3b 912 struct delayed_work delayed_resume_work;
4fc688ce
JB
913
914 /*
915 * Protects RPS/RC6 register access and PCU communication.
916 * Must be taken after struct_mutex if nested.
917 */
918 struct mutex hw_lock;
c85aa885
DV
919};
920
1a240d4d
DV
921/* defined intel_pm.c */
922extern spinlock_t mchdev_lock;
923
c85aa885
DV
924struct intel_ilk_power_mgmt {
925 u8 cur_delay;
926 u8 min_delay;
927 u8 max_delay;
928 u8 fmax;
929 u8 fstart;
930
931 u64 last_count1;
932 unsigned long last_time1;
933 unsigned long chipset_power;
934 u64 last_count2;
935 struct timespec last_time2;
936 unsigned long gfx_power;
937 u8 corr;
938
939 int c_m;
940 int r_t;
3e373948
DV
941
942 struct drm_i915_gem_object *pwrctx;
943 struct drm_i915_gem_object *renderctx;
c85aa885
DV
944};
945
c6cb582e
ID
946struct drm_i915_private;
947struct i915_power_well;
948
949struct i915_power_well_ops {
950 /*
951 * Synchronize the well's hw state to match the current sw state, for
952 * example enable/disable it based on the current refcount. Called
953 * during driver init and resume time, possibly after first calling
954 * the enable/disable handlers.
955 */
956 void (*sync_hw)(struct drm_i915_private *dev_priv,
957 struct i915_power_well *power_well);
958 /*
959 * Enable the well and resources that depend on it (for example
960 * interrupts located on the well). Called after the 0->1 refcount
961 * transition.
962 */
963 void (*enable)(struct drm_i915_private *dev_priv,
964 struct i915_power_well *power_well);
965 /*
966 * Disable the well and resources that depend on it. Called after
967 * the 1->0 refcount transition.
968 */
969 void (*disable)(struct drm_i915_private *dev_priv,
970 struct i915_power_well *power_well);
971 /* Returns the hw enabled state. */
972 bool (*is_enabled)(struct drm_i915_private *dev_priv,
973 struct i915_power_well *power_well);
974};
975
a38911a3
WX
976/* Power well structure for haswell */
977struct i915_power_well {
c1ca727f 978 const char *name;
6f3ef5dd 979 bool always_on;
a38911a3
WX
980 /* power well enable/disable usage count */
981 int count;
bfafe93a
ID
982 /* cached hw enabled state */
983 bool hw_enabled;
c1ca727f 984 unsigned long domains;
77961eb9 985 unsigned long data;
c6cb582e 986 const struct i915_power_well_ops *ops;
a38911a3
WX
987};
988
83c00f55 989struct i915_power_domains {
baa70707
ID
990 /*
991 * Power wells needed for initialization at driver init and suspend
992 * time are on. They are kept on until after the first modeset.
993 */
994 bool init_power_on;
0d116a29 995 bool initializing;
c1ca727f 996 int power_well_count;
baa70707 997
83c00f55 998 struct mutex lock;
1da51581 999 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1000 struct i915_power_well *power_wells;
83c00f55
ID
1001};
1002
231f42a4
DV
1003struct i915_dri1_state {
1004 unsigned allow_batchbuffer : 1;
1005 u32 __iomem *gfx_hws_cpu_addr;
1006
1007 unsigned int cpp;
1008 int back_offset;
1009 int front_offset;
1010 int current_page;
1011 int page_flipping;
1012
1013 uint32_t counter;
1014};
1015
db1b76ca
DV
1016struct i915_ums_state {
1017 /**
1018 * Flag if the X Server, and thus DRM, is not currently in
1019 * control of the device.
1020 *
1021 * This is set between LeaveVT and EnterVT. It needs to be
1022 * replaced with a semaphore. It also needs to be
1023 * transitioned away from for kernel modesetting.
1024 */
1025 int mm_suspended;
1026};
1027
35a85ac6 1028#define MAX_L3_SLICES 2
a4da4fa4 1029struct intel_l3_parity {
35a85ac6 1030 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1031 struct work_struct error_work;
35a85ac6 1032 int which_slice;
a4da4fa4
DV
1033};
1034
4b5aed62 1035struct i915_gem_mm {
4b5aed62
DV
1036 /** Memory allocator for GTT stolen memory */
1037 struct drm_mm stolen;
4b5aed62
DV
1038 /** List of all objects in gtt_space. Used to restore gtt
1039 * mappings on resume */
1040 struct list_head bound_list;
1041 /**
1042 * List of objects which are not bound to the GTT (thus
1043 * are idle and not used by the GPU) but still have
1044 * (presumably uncached) pages still attached.
1045 */
1046 struct list_head unbound_list;
1047
1048 /** Usable portion of the GTT for GEM */
1049 unsigned long stolen_base; /* limited to low memory (32-bit) */
1050
4b5aed62
DV
1051 /** PPGTT used for aliasing the PPGTT with the GTT */
1052 struct i915_hw_ppgtt *aliasing_ppgtt;
1053
2cfcd32a 1054 struct notifier_block oom_notifier;
ceabbba5 1055 struct shrinker shrinker;
4b5aed62
DV
1056 bool shrinker_no_lock_stealing;
1057
4b5aed62
DV
1058 /** LRU list of objects with fence regs on them. */
1059 struct list_head fence_list;
1060
1061 /**
1062 * We leave the user IRQ off as much as possible,
1063 * but this means that requests will finish and never
1064 * be retired once the system goes idle. Set a timer to
1065 * fire periodically while the ring is running. When it
1066 * fires, go retire requests.
1067 */
1068 struct delayed_work retire_work;
1069
b29c19b6
CW
1070 /**
1071 * When we detect an idle GPU, we want to turn on
1072 * powersaving features. So once we see that there
1073 * are no more requests outstanding and no more
1074 * arrive within a small period of time, we fire
1075 * off the idle_work.
1076 */
1077 struct delayed_work idle_work;
1078
4b5aed62
DV
1079 /**
1080 * Are we in a non-interruptible section of code like
1081 * modesetting?
1082 */
1083 bool interruptible;
1084
f62a0076
CW
1085 /**
1086 * Is the GPU currently considered idle, or busy executing userspace
1087 * requests? Whilst idle, we attempt to power down the hardware and
1088 * display clocks. In order to reduce the effect on performance, there
1089 * is a slight delay before we do so.
1090 */
1091 bool busy;
1092
bdf1e7e3
DV
1093 /* the indicator for dispatch video commands on two BSD rings */
1094 int bsd_ring_dispatch_index;
1095
4b5aed62
DV
1096 /** Bit 6 swizzling required for X tiling */
1097 uint32_t bit_6_swizzle_x;
1098 /** Bit 6 swizzling required for Y tiling */
1099 uint32_t bit_6_swizzle_y;
1100
4b5aed62 1101 /* accounting, useful for userland debugging */
c20e8355 1102 spinlock_t object_stat_lock;
4b5aed62
DV
1103 size_t object_memory;
1104 u32 object_count;
1105};
1106
edc3d884
MK
1107struct drm_i915_error_state_buf {
1108 unsigned bytes;
1109 unsigned size;
1110 int err;
1111 u8 *buf;
1112 loff_t start;
1113 loff_t pos;
1114};
1115
fc16b48b
MK
1116struct i915_error_state_file_priv {
1117 struct drm_device *dev;
1118 struct drm_i915_error_state *error;
1119};
1120
99584db3
DV
1121struct i915_gpu_error {
1122 /* For hangcheck timer */
1123#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1124#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1125 /* Hang gpu twice in this window and your context gets banned */
1126#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1127
99584db3 1128 struct timer_list hangcheck_timer;
99584db3
DV
1129
1130 /* For reset and error_state handling. */
1131 spinlock_t lock;
1132 /* Protected by the above dev->gpu_error.lock. */
1133 struct drm_i915_error_state *first_error;
1134 struct work_struct work;
99584db3 1135
094f9a54
CW
1136
1137 unsigned long missed_irq_rings;
1138
1f83fee0 1139 /**
2ac0f450 1140 * State variable controlling the reset flow and count
1f83fee0 1141 *
2ac0f450
MK
1142 * This is a counter which gets incremented when reset is triggered,
1143 * and again when reset has been handled. So odd values (lowest bit set)
1144 * means that reset is in progress and even values that
1145 * (reset_counter >> 1):th reset was successfully completed.
1146 *
1147 * If reset is not completed succesfully, the I915_WEDGE bit is
1148 * set meaning that hardware is terminally sour and there is no
1149 * recovery. All waiters on the reset_queue will be woken when
1150 * that happens.
1151 *
1152 * This counter is used by the wait_seqno code to notice that reset
1153 * event happened and it needs to restart the entire ioctl (since most
1154 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1155 *
1156 * This is important for lock-free wait paths, where no contended lock
1157 * naturally enforces the correct ordering between the bail-out of the
1158 * waiter and the gpu reset work code.
1f83fee0
DV
1159 */
1160 atomic_t reset_counter;
1161
1f83fee0 1162#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1163#define I915_WEDGED (1 << 31)
1f83fee0
DV
1164
1165 /**
1166 * Waitqueue to signal when the reset has completed. Used by clients
1167 * that wait for dev_priv->mm.wedged to settle.
1168 */
1169 wait_queue_head_t reset_queue;
33196ded 1170
88b4aa87
MK
1171 /* Userspace knobs for gpu hang simulation;
1172 * combines both a ring mask, and extra flags
1173 */
1174 u32 stop_rings;
1175#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1176#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1177
1178 /* For missed irq/seqno simulation. */
1179 unsigned int test_irq_rings;
99584db3
DV
1180};
1181
b8efb17b
ZR
1182enum modeset_restore {
1183 MODESET_ON_LID_OPEN,
1184 MODESET_DONE,
1185 MODESET_SUSPENDED,
1186};
1187
6acab15a
PZ
1188struct ddi_vbt_port_info {
1189 uint8_t hdmi_level_shift;
311a2094
PZ
1190
1191 uint8_t supports_dvi:1;
1192 uint8_t supports_hdmi:1;
1193 uint8_t supports_dp:1;
6acab15a
PZ
1194};
1195
83a7280e
PB
1196enum drrs_support_type {
1197 DRRS_NOT_SUPPORTED = 0,
1198 STATIC_DRRS_SUPPORT = 1,
1199 SEAMLESS_DRRS_SUPPORT = 2
1200};
1201
41aa3448
RV
1202struct intel_vbt_data {
1203 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1204 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1205
1206 /* Feature bits */
1207 unsigned int int_tv_support:1;
1208 unsigned int lvds_dither:1;
1209 unsigned int lvds_vbt:1;
1210 unsigned int int_crt_support:1;
1211 unsigned int lvds_use_ssc:1;
1212 unsigned int display_clock_mode:1;
1213 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1214 unsigned int has_mipi:1;
41aa3448
RV
1215 int lvds_ssc_freq;
1216 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1217
83a7280e
PB
1218 enum drrs_support_type drrs_type;
1219
41aa3448
RV
1220 /* eDP */
1221 int edp_rate;
1222 int edp_lanes;
1223 int edp_preemphasis;
1224 int edp_vswing;
1225 bool edp_initialized;
1226 bool edp_support;
1227 int edp_bpp;
1228 struct edp_power_seq edp_pps;
1229
f00076d2
JN
1230 struct {
1231 u16 pwm_freq_hz;
39fbc9c8 1232 bool present;
f00076d2
JN
1233 bool active_low_pwm;
1234 } backlight;
1235
d17c5443
SK
1236 /* MIPI DSI */
1237 struct {
3e6bd011 1238 u16 port;
d17c5443 1239 u16 panel_id;
d3b542fc
SK
1240 struct mipi_config *config;
1241 struct mipi_pps_data *pps;
1242 u8 seq_version;
1243 u32 size;
1244 u8 *data;
1245 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1246 } dsi;
1247
41aa3448
RV
1248 int crt_ddc_pin;
1249
1250 int child_dev_num;
768f69c9 1251 union child_device_config *child_dev;
6acab15a
PZ
1252
1253 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1254};
1255
77c122bc
VS
1256enum intel_ddb_partitioning {
1257 INTEL_DDB_PART_1_2,
1258 INTEL_DDB_PART_5_6, /* IVB+ */
1259};
1260
1fd527cc
VS
1261struct intel_wm_level {
1262 bool enable;
1263 uint32_t pri_val;
1264 uint32_t spr_val;
1265 uint32_t cur_val;
1266 uint32_t fbc_val;
1267};
1268
820c1980 1269struct ilk_wm_values {
609cedef
VS
1270 uint32_t wm_pipe[3];
1271 uint32_t wm_lp[3];
1272 uint32_t wm_lp_spr[3];
1273 uint32_t wm_linetime[3];
1274 bool enable_fbc_wm;
1275 enum intel_ddb_partitioning partitioning;
1276};
1277
c67a470b 1278/*
765dab67
PZ
1279 * This struct helps tracking the state needed for runtime PM, which puts the
1280 * device in PCI D3 state. Notice that when this happens, nothing on the
1281 * graphics device works, even register access, so we don't get interrupts nor
1282 * anything else.
c67a470b 1283 *
765dab67
PZ
1284 * Every piece of our code that needs to actually touch the hardware needs to
1285 * either call intel_runtime_pm_get or call intel_display_power_get with the
1286 * appropriate power domain.
a8a8bd54 1287 *
765dab67
PZ
1288 * Our driver uses the autosuspend delay feature, which means we'll only really
1289 * suspend if we stay with zero refcount for a certain amount of time. The
1290 * default value is currently very conservative (see intel_init_runtime_pm), but
1291 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1292 *
1293 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1294 * goes back to false exactly before we reenable the IRQs. We use this variable
1295 * to check if someone is trying to enable/disable IRQs while they're supposed
1296 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1297 * case it happens.
c67a470b 1298 *
765dab67 1299 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1300 */
5d584b2e
PZ
1301struct i915_runtime_pm {
1302 bool suspended;
1303 bool irqs_disabled;
c67a470b
PZ
1304};
1305
926321d5
DV
1306enum intel_pipe_crc_source {
1307 INTEL_PIPE_CRC_SOURCE_NONE,
1308 INTEL_PIPE_CRC_SOURCE_PLANE1,
1309 INTEL_PIPE_CRC_SOURCE_PLANE2,
1310 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1311 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1312 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1313 INTEL_PIPE_CRC_SOURCE_TV,
1314 INTEL_PIPE_CRC_SOURCE_DP_B,
1315 INTEL_PIPE_CRC_SOURCE_DP_C,
1316 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1317 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1318 INTEL_PIPE_CRC_SOURCE_MAX,
1319};
1320
8bf1e9f1 1321struct intel_pipe_crc_entry {
ac2300d4 1322 uint32_t frame;
8bf1e9f1
SH
1323 uint32_t crc[5];
1324};
1325
b2c88f5b 1326#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1327struct intel_pipe_crc {
d538bbdf
DL
1328 spinlock_t lock;
1329 bool opened; /* exclusive access to the result file */
e5f75aca 1330 struct intel_pipe_crc_entry *entries;
926321d5 1331 enum intel_pipe_crc_source source;
d538bbdf 1332 int head, tail;
07144428 1333 wait_queue_head_t wq;
8bf1e9f1
SH
1334};
1335
f99d7069
DV
1336struct i915_frontbuffer_tracking {
1337 struct mutex lock;
1338
1339 /*
1340 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1341 * scheduled flips.
1342 */
1343 unsigned busy_bits;
1344 unsigned flip_bits;
1345};
1346
77fec556 1347struct drm_i915_private {
f4c956ad 1348 struct drm_device *dev;
42dcedd4 1349 struct kmem_cache *slab;
f4c956ad 1350
5c969aa7 1351 const struct intel_device_info info;
f4c956ad
DV
1352
1353 int relative_constants_mode;
1354
1355 void __iomem *regs;
1356
907b28c5 1357 struct intel_uncore uncore;
f4c956ad
DV
1358
1359 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1360
28c70f16 1361
f4c956ad
DV
1362 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1363 * controller on different i2c buses. */
1364 struct mutex gmbus_mutex;
1365
1366 /**
1367 * Base address of the gmbus and gpio block.
1368 */
1369 uint32_t gpio_mmio_base;
1370
b6fdd0f2
SS
1371 /* MMIO base address for MIPI regs */
1372 uint32_t mipi_mmio_base;
1373
28c70f16
DV
1374 wait_queue_head_t gmbus_wait_queue;
1375
f4c956ad 1376 struct pci_dev *bridge_dev;
a4872ba6 1377 struct intel_engine_cs ring[I915_NUM_RINGS];
f72b3435 1378 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1379
1380 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1381 struct resource mch_res;
1382
f4c956ad
DV
1383 /* protects the irq masks */
1384 spinlock_t irq_lock;
1385
84c33a64
SG
1386 /* protects the mmio flip data */
1387 spinlock_t mmio_flip_lock;
1388
f8b79e58
ID
1389 bool display_irqs_enabled;
1390
9ee32fea
DV
1391 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1392 struct pm_qos_request pm_qos;
1393
f4c956ad 1394 /* DPIO indirect register protection */
09153000 1395 struct mutex dpio_lock;
f4c956ad
DV
1396
1397 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1398 union {
1399 u32 irq_mask;
1400 u32 de_irq_mask[I915_MAX_PIPES];
1401 };
f4c956ad 1402 u32 gt_irq_mask;
605cd25b 1403 u32 pm_irq_mask;
a6706b45 1404 u32 pm_rps_events;
91d181dd 1405 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1406
f4c956ad 1407 struct work_struct hotplug_work;
52d7eced 1408 bool enable_hotplug_processing;
b543fb04
EE
1409 struct {
1410 unsigned long hpd_last_jiffies;
1411 int hpd_cnt;
1412 enum {
1413 HPD_ENABLED = 0,
1414 HPD_DISABLED = 1,
1415 HPD_MARK_DISABLED = 2
1416 } hpd_mark;
1417 } hpd_stats[HPD_NUM_PINS];
142e2398 1418 u32 hpd_event_bits;
ac4c16c5 1419 struct timer_list hotplug_reenable_timer;
f4c956ad 1420
5c3fe8b0 1421 struct i915_fbc fbc;
439d7ac0 1422 struct i915_drrs drrs;
f4c956ad 1423 struct intel_opregion opregion;
41aa3448 1424 struct intel_vbt_data vbt;
f4c956ad
DV
1425
1426 /* overlay */
1427 struct intel_overlay *overlay;
f4c956ad 1428
58c68779
JN
1429 /* backlight registers and fields in struct intel_panel */
1430 spinlock_t backlight_lock;
31ad8ec6 1431
f4c956ad 1432 /* LVDS info */
f4c956ad
DV
1433 bool no_aux_handshake;
1434
f4c956ad
DV
1435 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1436 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1437 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1438
1439 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1440 unsigned int vlv_cdclk_freq;
f4c956ad 1441
645416f5
DV
1442 /**
1443 * wq - Driver workqueue for GEM.
1444 *
1445 * NOTE: Work items scheduled here are not allowed to grab any modeset
1446 * locks, for otherwise the flushing done in the pageflip code will
1447 * result in deadlocks.
1448 */
f4c956ad
DV
1449 struct workqueue_struct *wq;
1450
1451 /* Display functions */
1452 struct drm_i915_display_funcs display;
1453
1454 /* PCH chipset type */
1455 enum intel_pch pch_type;
17a303ec 1456 unsigned short pch_id;
f4c956ad
DV
1457
1458 unsigned long quirks;
1459
b8efb17b
ZR
1460 enum modeset_restore modeset_restore;
1461 struct mutex modeset_restore_lock;
673a394b 1462
a7bbbd63 1463 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1464 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1465
4b5aed62 1466 struct i915_gem_mm mm;
5cc9ed4b
CW
1467#if defined(CONFIG_MMU_NOTIFIER)
1468 DECLARE_HASHTABLE(mmu_notifiers, 7);
1469#endif
8781342d 1470
8781342d
DV
1471 /* Kernel Modesetting */
1472
9b9d172d 1473 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1474
76c4ac04
DL
1475 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1476 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1477 wait_queue_head_t pending_flip_queue;
1478
c4597872
DV
1479#ifdef CONFIG_DEBUG_FS
1480 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1481#endif
1482
e72f9fbf
DV
1483 int num_shared_dpll;
1484 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1485 struct intel_ddi_plls ddi_plls;
e4607fcf 1486 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1487
652c393a
JB
1488 /* Reclocking support */
1489 bool render_reclock_avail;
1490 bool lvds_downclock_avail;
18f9ed12
ZY
1491 /* indicates the reduced downclock for LVDS*/
1492 int lvds_downclock;
f99d7069
DV
1493
1494 struct i915_frontbuffer_tracking fb_tracking;
1495
652c393a 1496 u16 orig_clock;
f97108d1 1497
c4804411 1498 bool mchbar_need_disable;
f97108d1 1499
a4da4fa4
DV
1500 struct intel_l3_parity l3_parity;
1501
59124506
BW
1502 /* Cannot be determined by PCIID. You must always read a register. */
1503 size_t ellc_size;
1504
c6a828d3 1505 /* gen6+ rps state */
c85aa885 1506 struct intel_gen6_power_mgmt rps;
c6a828d3 1507
20e4d407
DV
1508 /* ilk-only ips/rps state. Everything in here is protected by the global
1509 * mchdev_lock in intel_pm.c */
c85aa885 1510 struct intel_ilk_power_mgmt ips;
b5e50c3f 1511
83c00f55 1512 struct i915_power_domains power_domains;
a38911a3 1513
a031d709 1514 struct i915_psr psr;
3f51e471 1515
99584db3 1516 struct i915_gpu_error gpu_error;
ae681d96 1517
c9cddffc
JB
1518 struct drm_i915_gem_object *vlv_pctx;
1519
4520f53a 1520#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1521 /* list of fbdev register on this device */
1522 struct intel_fbdev *fbdev;
4520f53a 1523#endif
e953fd7b 1524
073f34d9
JB
1525 /*
1526 * The console may be contended at resume, but we don't
1527 * want it to block on it.
1528 */
1529 struct work_struct console_resume_work;
1530
e953fd7b 1531 struct drm_property *broadcast_rgb_property;
3f43c48d 1532 struct drm_property *force_audio_property;
e3689190 1533
254f965c 1534 uint32_t hw_context_size;
a33afea5 1535 struct list_head context_list;
f4c956ad 1536
3e68320e 1537 u32 fdi_rx_config;
68d18ad7 1538
842f1c8b 1539 u32 suspend_count;
f4c956ad 1540 struct i915_suspend_saved_registers regfile;
ddeea5b0 1541 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1542
53615a5e
VS
1543 struct {
1544 /*
1545 * Raw watermark latency values:
1546 * in 0.1us units for WM0,
1547 * in 0.5us units for WM1+.
1548 */
1549 /* primary */
1550 uint16_t pri_latency[5];
1551 /* sprite */
1552 uint16_t spr_latency[5];
1553 /* cursor */
1554 uint16_t cur_latency[5];
609cedef
VS
1555
1556 /* current hardware state */
820c1980 1557 struct ilk_wm_values hw;
53615a5e
VS
1558 } wm;
1559
8a187455
PZ
1560 struct i915_runtime_pm pm;
1561
231f42a4
DV
1562 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1563 * here! */
1564 struct i915_dri1_state dri1;
db1b76ca
DV
1565 /* Old ums support infrastructure, same warning applies. */
1566 struct i915_ums_state ums;
bdf1e7e3
DV
1567
1568 /*
1569 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1570 * will be rejected. Instead look for a better place.
1571 */
77fec556 1572};
1da177e4 1573
2c1792a1
CW
1574static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1575{
1576 return dev->dev_private;
1577}
1578
b4519513
CW
1579/* Iterate over initialised rings */
1580#define for_each_ring(ring__, dev_priv__, i__) \
1581 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1582 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1583
b1d7e4b4
WF
1584enum hdmi_force_audio {
1585 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1586 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1587 HDMI_AUDIO_AUTO, /* trust EDID */
1588 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1589};
1590
190d6cd5 1591#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1592
37e680a1
CW
1593struct drm_i915_gem_object_ops {
1594 /* Interface between the GEM object and its backing storage.
1595 * get_pages() is called once prior to the use of the associated set
1596 * of pages before to binding them into the GTT, and put_pages() is
1597 * called after we no longer need them. As we expect there to be
1598 * associated cost with migrating pages between the backing storage
1599 * and making them available for the GPU (e.g. clflush), we may hold
1600 * onto the pages after they are no longer referenced by the GPU
1601 * in case they may be used again shortly (for example migrating the
1602 * pages to a different memory domain within the GTT). put_pages()
1603 * will therefore most likely be called when the object itself is
1604 * being released or under memory pressure (where we attempt to
1605 * reap pages for the shrinker).
1606 */
1607 int (*get_pages)(struct drm_i915_gem_object *);
1608 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1609 int (*dmabuf_export)(struct drm_i915_gem_object *);
1610 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1611};
1612
a071fa00
DV
1613/*
1614 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1615 * considered to be the frontbuffer for the given plane interface-vise. This
1616 * doesn't mean that the hw necessarily already scans it out, but that any
1617 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1618 *
1619 * We have one bit per pipe and per scanout plane type.
1620 */
1621#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1622#define INTEL_FRONTBUFFER_BITS \
1623 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1624#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1625 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1626#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1627 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1628#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1629 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1630#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1631 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1632#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1633 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1634
673a394b 1635struct drm_i915_gem_object {
c397b908 1636 struct drm_gem_object base;
673a394b 1637
37e680a1
CW
1638 const struct drm_i915_gem_object_ops *ops;
1639
2f633156
BW
1640 /** List of VMAs backed by this object */
1641 struct list_head vma_list;
1642
c1ad11fc
CW
1643 /** Stolen memory for this object, instead of being backed by shmem. */
1644 struct drm_mm_node *stolen;
35c20a60 1645 struct list_head global_list;
673a394b 1646
69dc4987 1647 struct list_head ring_list;
b25cb2f8
BW
1648 /** Used in execbuf to temporarily hold a ref */
1649 struct list_head obj_exec_link;
673a394b
EA
1650
1651 /**
65ce3027
CW
1652 * This is set if the object is on the active lists (has pending
1653 * rendering and so a non-zero seqno), and is not set if it i s on
1654 * inactive (ready to be unbound) list.
673a394b 1655 */
0206e353 1656 unsigned int active:1;
673a394b
EA
1657
1658 /**
1659 * This is set if the object has been written to since last bound
1660 * to the GTT
1661 */
0206e353 1662 unsigned int dirty:1;
778c3544
DV
1663
1664 /**
1665 * Fence register bits (if any) for this object. Will be set
1666 * as needed when mapped into the GTT.
1667 * Protected by dev->struct_mutex.
778c3544 1668 */
4b9de737 1669 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1670
778c3544
DV
1671 /**
1672 * Advice: are the backing pages purgeable?
1673 */
0206e353 1674 unsigned int madv:2;
778c3544 1675
778c3544
DV
1676 /**
1677 * Current tiling mode for the object.
1678 */
0206e353 1679 unsigned int tiling_mode:2;
5d82e3e6
CW
1680 /**
1681 * Whether the tiling parameters for the currently associated fence
1682 * register have changed. Note that for the purposes of tracking
1683 * tiling changes we also treat the unfenced register, the register
1684 * slot that the object occupies whilst it executes a fenced
1685 * command (such as BLT on gen2/3), as a "fence".
1686 */
1687 unsigned int fence_dirty:1;
778c3544 1688
75e9e915
DV
1689 /**
1690 * Is the object at the current location in the gtt mappable and
1691 * fenceable? Used to avoid costly recalculations.
1692 */
0206e353 1693 unsigned int map_and_fenceable:1;
75e9e915 1694
fb7d516a
DV
1695 /**
1696 * Whether the current gtt mapping needs to be mappable (and isn't just
1697 * mappable by accident). Track pin and fault separate for a more
1698 * accurate mappable working set.
1699 */
0206e353
AJ
1700 unsigned int fault_mappable:1;
1701 unsigned int pin_mappable:1;
cc98b413 1702 unsigned int pin_display:1;
fb7d516a 1703
24f3a8cf
AG
1704 /*
1705 * Is the object to be mapped as read-only to the GPU
1706 * Only honoured if hardware has relevant pte bit
1707 */
1708 unsigned long gt_ro:1;
1709
caea7476
CW
1710 /*
1711 * Is the GPU currently using a fence to access this buffer,
1712 */
1713 unsigned int pending_fenced_gpu_access:1;
1714 unsigned int fenced_gpu_access:1;
1715
651d794f 1716 unsigned int cache_level:3;
93dfb40c 1717
7bddb01f 1718 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1719 unsigned int has_global_gtt_mapping:1;
9da3da66 1720 unsigned int has_dma_mapping:1;
7bddb01f 1721
a071fa00
DV
1722 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1723
9da3da66 1724 struct sg_table *pages;
a5570178 1725 int pages_pin_count;
673a394b 1726
1286ff73 1727 /* prime dma-buf support */
9a70cc2a
DA
1728 void *dma_buf_vmapping;
1729 int vmapping_count;
1730
a4872ba6 1731 struct intel_engine_cs *ring;
caea7476 1732
1c293ea3 1733 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1734 uint32_t last_read_seqno;
1735 uint32_t last_write_seqno;
caea7476
CW
1736 /** Breadcrumb of last fenced GPU access to the buffer. */
1737 uint32_t last_fenced_seqno;
673a394b 1738
778c3544 1739 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1740 uint32_t stride;
673a394b 1741
80075d49
DV
1742 /** References from framebuffers, locks out tiling changes. */
1743 unsigned long framebuffer_references;
1744
280b713b 1745 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1746 unsigned long *bit_17;
280b713b 1747
79e53945 1748 /** User space pin count and filp owning the pin */
aa5f8021 1749 unsigned long user_pin_count;
79e53945 1750 struct drm_file *pin_filp;
71acb5eb
DA
1751
1752 /** for phy allocated objects */
00731155 1753 drm_dma_handle_t *phys_handle;
673a394b 1754
5cc9ed4b
CW
1755 union {
1756 struct i915_gem_userptr {
1757 uintptr_t ptr;
1758 unsigned read_only :1;
1759 unsigned workers :4;
1760#define I915_GEM_USERPTR_MAX_WORKERS 15
1761
1762 struct mm_struct *mm;
1763 struct i915_mmu_object *mn;
1764 struct work_struct *work;
1765 } userptr;
1766 };
1767};
62b8b215 1768#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1769
a071fa00
DV
1770void i915_gem_track_fb(struct drm_i915_gem_object *old,
1771 struct drm_i915_gem_object *new,
1772 unsigned frontbuffer_bits);
1773
673a394b
EA
1774/**
1775 * Request queue structure.
1776 *
1777 * The request queue allows us to note sequence numbers that have been emitted
1778 * and may be associated with active buffers to be retired.
1779 *
1780 * By keeping this list, we can avoid having to do questionable
1781 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1782 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1783 */
1784struct drm_i915_gem_request {
852835f3 1785 /** On Which ring this request was generated */
a4872ba6 1786 struct intel_engine_cs *ring;
852835f3 1787
673a394b
EA
1788 /** GEM sequence number associated with this request. */
1789 uint32_t seqno;
1790
7d736f4f
MK
1791 /** Position in the ringbuffer of the start of the request */
1792 u32 head;
1793
1794 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1795 u32 tail;
1796
0e50e96b 1797 /** Context related to this request */
273497e5 1798 struct intel_context *ctx;
0e50e96b 1799
7d736f4f
MK
1800 /** Batch buffer related to this request if any */
1801 struct drm_i915_gem_object *batch_obj;
1802
673a394b
EA
1803 /** Time at which this request was emitted, in jiffies. */
1804 unsigned long emitted_jiffies;
1805
b962442e 1806 /** global list entry for this request */
673a394b 1807 struct list_head list;
b962442e 1808
f787a5f5 1809 struct drm_i915_file_private *file_priv;
b962442e
EA
1810 /** file_priv list entry for this request */
1811 struct list_head client_list;
673a394b
EA
1812};
1813
1814struct drm_i915_file_private {
b29c19b6 1815 struct drm_i915_private *dev_priv;
ab0e7ff9 1816 struct drm_file *file;
b29c19b6 1817
673a394b 1818 struct {
99057c81 1819 spinlock_t lock;
b962442e 1820 struct list_head request_list;
b29c19b6 1821 struct delayed_work idle_work;
673a394b 1822 } mm;
40521054 1823 struct idr context_idr;
e59ec13d 1824
b29c19b6 1825 atomic_t rps_wait_boost;
a4872ba6 1826 struct intel_engine_cs *bsd_ring;
673a394b
EA
1827};
1828
351e3db2
BV
1829/*
1830 * A command that requires special handling by the command parser.
1831 */
1832struct drm_i915_cmd_descriptor {
1833 /*
1834 * Flags describing how the command parser processes the command.
1835 *
1836 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1837 * a length mask if not set
1838 * CMD_DESC_SKIP: The command is allowed but does not follow the
1839 * standard length encoding for the opcode range in
1840 * which it falls
1841 * CMD_DESC_REJECT: The command is never allowed
1842 * CMD_DESC_REGISTER: The command should be checked against the
1843 * register whitelist for the appropriate ring
1844 * CMD_DESC_MASTER: The command is allowed if the submitting process
1845 * is the DRM master
1846 */
1847 u32 flags;
1848#define CMD_DESC_FIXED (1<<0)
1849#define CMD_DESC_SKIP (1<<1)
1850#define CMD_DESC_REJECT (1<<2)
1851#define CMD_DESC_REGISTER (1<<3)
1852#define CMD_DESC_BITMASK (1<<4)
1853#define CMD_DESC_MASTER (1<<5)
1854
1855 /*
1856 * The command's unique identification bits and the bitmask to get them.
1857 * This isn't strictly the opcode field as defined in the spec and may
1858 * also include type, subtype, and/or subop fields.
1859 */
1860 struct {
1861 u32 value;
1862 u32 mask;
1863 } cmd;
1864
1865 /*
1866 * The command's length. The command is either fixed length (i.e. does
1867 * not include a length field) or has a length field mask. The flag
1868 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1869 * a length mask. All command entries in a command table must include
1870 * length information.
1871 */
1872 union {
1873 u32 fixed;
1874 u32 mask;
1875 } length;
1876
1877 /*
1878 * Describes where to find a register address in the command to check
1879 * against the ring's register whitelist. Only valid if flags has the
1880 * CMD_DESC_REGISTER bit set.
1881 */
1882 struct {
1883 u32 offset;
1884 u32 mask;
1885 } reg;
1886
1887#define MAX_CMD_DESC_BITMASKS 3
1888 /*
1889 * Describes command checks where a particular dword is masked and
1890 * compared against an expected value. If the command does not match
1891 * the expected value, the parser rejects it. Only valid if flags has
1892 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1893 * are valid.
d4d48035
BV
1894 *
1895 * If the check specifies a non-zero condition_mask then the parser
1896 * only performs the check when the bits specified by condition_mask
1897 * are non-zero.
351e3db2
BV
1898 */
1899 struct {
1900 u32 offset;
1901 u32 mask;
1902 u32 expected;
d4d48035
BV
1903 u32 condition_offset;
1904 u32 condition_mask;
351e3db2
BV
1905 } bits[MAX_CMD_DESC_BITMASKS];
1906};
1907
1908/*
1909 * A table of commands requiring special handling by the command parser.
1910 *
1911 * Each ring has an array of tables. Each table consists of an array of command
1912 * descriptors, which must be sorted with command opcodes in ascending order.
1913 */
1914struct drm_i915_cmd_table {
1915 const struct drm_i915_cmd_descriptor *table;
1916 int count;
1917};
1918
5c969aa7 1919#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1920
ffbab09b
VS
1921#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1922#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1923#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1924#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1925#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1926#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1927#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1928#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1929#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1930#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1931#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1932#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1933#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1934#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1935#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1936#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1937#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1938#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1939#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1940 (dev)->pdev->device == 0x0152 || \
1941 (dev)->pdev->device == 0x015a)
1942#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1943 (dev)->pdev->device == 0x0106 || \
1944 (dev)->pdev->device == 0x010A)
70a3eb7a 1945#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1946#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1947#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1948#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1949#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1950#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1951 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1952#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1953 (((dev)->pdev->device & 0xf) == 0x2 || \
1954 ((dev)->pdev->device & 0xf) == 0x6 || \
1955 ((dev)->pdev->device & 0xf) == 0xe))
1956#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1957 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1958#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1959#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1960 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
1961/* ULX machines are also considered ULT. */
1962#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1963 (dev)->pdev->device == 0x0A1E)
b833d685 1964#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1965
85436696
JB
1966/*
1967 * The genX designation typically refers to the render engine, so render
1968 * capability related checks should use IS_GEN, while display and other checks
1969 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1970 * chips, etc.).
1971 */
cae5852d
ZN
1972#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1973#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1974#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1975#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1976#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1977#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1978#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1979
73ae478c
BW
1980#define RENDER_RING (1<<RCS)
1981#define BSD_RING (1<<VCS)
1982#define BLT_RING (1<<BCS)
1983#define VEBOX_RING (1<<VECS)
845f74a7 1984#define BSD2_RING (1<<VCS2)
63c42e56 1985#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 1986#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
1987#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1988#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1989#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1990#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1991 to_i915(dev)->ellc_size)
cae5852d
ZN
1992#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1993
254f965c 1994#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
1995#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
1996#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 1997#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1998#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1999
05394f39 2000#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2001#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2002
b45305fc
DV
2003/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2004#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2005/*
2006 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2007 * even when in MSI mode. This results in spurious interrupt warnings if the
2008 * legacy irq no. is shared with another device. The kernel then disables that
2009 * interrupt source and so prevents the other device from working properly.
2010 */
2011#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2012#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2013
cae5852d
ZN
2014/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2015 * rows, which changed the alignment requirements and fence programming.
2016 */
2017#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2018 IS_I915GM(dev)))
2019#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2020#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2021#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2022#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2023#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2024
2025#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2026#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2027#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2028
2a114cc1 2029#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2030
dd93be58 2031#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2032#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2033#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2034#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2035 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2036
17a303ec
PZ
2037#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2038#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2039#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2040#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2041#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2042#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2043
2c1792a1 2044#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2045#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2046#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2047#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2048#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2049#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2050
040d2baa
BW
2051/* DPF == dynamic parity feature */
2052#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2053#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2054
c8735b0c
BW
2055#define GT_FREQUENCY_MULTIPLIER 50
2056
05394f39
CW
2057#include "i915_trace.h"
2058
baa70943 2059extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2060extern int i915_max_ioctl;
2061
6a9ee8af
DA
2062extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2063extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2064extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2065extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2066
d330a953
JN
2067/* i915_params.c */
2068struct i915_params {
2069 int modeset;
2070 int panel_ignore_lid;
2071 unsigned int powersave;
2072 int semaphores;
2073 unsigned int lvds_downclock;
2074 int lvds_channel_mode;
2075 int panel_use_ssc;
2076 int vbt_sdvo_panel_type;
2077 int enable_rc6;
2078 int enable_fbc;
d330a953
JN
2079 int enable_ppgtt;
2080 int enable_psr;
2081 unsigned int preliminary_hw_support;
2082 int disable_power_well;
2083 int enable_ips;
e5aa6541 2084 int invert_brightness;
351e3db2 2085 int enable_cmd_parser;
e5aa6541
DL
2086 /* leave bools at the end to not create holes */
2087 bool enable_hangcheck;
2088 bool fastboot;
d330a953
JN
2089 bool prefault_disable;
2090 bool reset;
a0bae57f 2091 bool disable_display;
7a10dfa6 2092 bool disable_vtd_wa;
84c33a64 2093 int use_mmio_flip;
d330a953
JN
2094};
2095extern struct i915_params i915 __read_mostly;
2096
1da177e4 2097 /* i915_dma.c */
d05c617e 2098void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2099extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2100extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2101extern int i915_driver_unload(struct drm_device *);
673a394b 2102extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2103extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2104extern void i915_driver_preclose(struct drm_device *dev,
2105 struct drm_file *file_priv);
673a394b
EA
2106extern void i915_driver_postclose(struct drm_device *dev,
2107 struct drm_file *file_priv);
84b1fd10 2108extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2109#ifdef CONFIG_COMPAT
0d6aa60b
DA
2110extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2111 unsigned long arg);
c43b5634 2112#endif
673a394b 2113extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2114 struct drm_clip_rect *box,
2115 int DR1, int DR4);
8e96d9c4 2116extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2117extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2118extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2119extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2120extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2121extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2122int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2123
073f34d9 2124extern void intel_console_resume(struct work_struct *work);
af6061af 2125
1da177e4 2126/* i915_irq.c */
10cd45b6 2127void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2128__printf(3, 4)
2129void i915_handle_error(struct drm_device *dev, bool wedged,
2130 const char *fmt, ...);
1da177e4 2131
76c3552f
D
2132void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2133 int new_delay);
f71d4af4 2134extern void intel_irq_init(struct drm_device *dev);
20afbda2 2135extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2136
2137extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2138extern void intel_uncore_early_sanitize(struct drm_device *dev,
2139 bool restore_forcewake);
907b28c5 2140extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2141extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2142extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2143extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2144
7c463586 2145void
50227e1c 2146i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2147 u32 status_mask);
7c463586
KP
2148
2149void
50227e1c 2150i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2151 u32 status_mask);
7c463586 2152
f8b79e58
ID
2153void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2154void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2155
673a394b
EA
2156/* i915_gem.c */
2157int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2158 struct drm_file *file_priv);
2159int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file_priv);
2161int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file_priv);
2163int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *file_priv);
2165int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file_priv);
de151cf6
JB
2167int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
673a394b
EA
2169int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
2171int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
2173int i915_gem_execbuffer(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
76446cac
JB
2175int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
673a394b
EA
2177int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
2179int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
2181int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
199adf40
BW
2183int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file);
2185int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file);
673a394b
EA
2187int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file_priv);
3ef94daa
CW
2189int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file_priv);
673a394b
EA
2191int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file_priv);
2193int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file_priv);
2195int i915_gem_set_tiling(struct drm_device *dev, void *data,
2196 struct drm_file *file_priv);
2197int i915_gem_get_tiling(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
5cc9ed4b
CW
2199int i915_gem_init_userptr(struct drm_device *dev);
2200int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *file);
5a125c3c
EA
2202int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
23ba4fd0
BW
2204int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
673a394b 2206void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2207void *i915_gem_object_alloc(struct drm_device *dev);
2208void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2209void i915_gem_object_init(struct drm_i915_gem_object *obj,
2210 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2211struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2212 size_t size);
7e0d96bc
BW
2213void i915_init_vm(struct drm_i915_private *dev_priv,
2214 struct i915_address_space *vm);
673a394b 2215void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2216void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2217
1ec9e26d
DV
2218#define PIN_MAPPABLE 0x1
2219#define PIN_NONBLOCK 0x2
bf3d149b 2220#define PIN_GLOBAL 0x4
d23db88c
CW
2221#define PIN_OFFSET_BIAS 0x8
2222#define PIN_OFFSET_MASK (~4095)
2021746e 2223int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2224 struct i915_address_space *vm,
2021746e 2225 uint32_t alignment,
d23db88c 2226 uint64_t flags);
07fe0b12 2227int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2228int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2229void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2230void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2231void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2232
4c914c0c
BV
2233int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2234 int *needs_clflush);
2235
37e680a1 2236int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2237static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2238{
67d5a50c
ID
2239 struct sg_page_iter sg_iter;
2240
2241 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2242 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2243
2244 return NULL;
9da3da66 2245}
a5570178
CW
2246static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2247{
2248 BUG_ON(obj->pages == NULL);
2249 obj->pages_pin_count++;
2250}
2251static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2252{
2253 BUG_ON(obj->pages_pin_count == 0);
2254 obj->pages_pin_count--;
2255}
2256
54cf91dc 2257int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2258int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2259 struct intel_engine_cs *to);
e2d05a8b 2260void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2261 struct intel_engine_cs *ring);
ff72145b
DA
2262int i915_gem_dumb_create(struct drm_file *file_priv,
2263 struct drm_device *dev,
2264 struct drm_mode_create_dumb *args);
2265int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2266 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2267/**
2268 * Returns true if seq1 is later than seq2.
2269 */
2270static inline bool
2271i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2272{
2273 return (int32_t)(seq1 - seq2) >= 0;
2274}
2275
fca26bb4
MK
2276int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2277int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2278int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2279int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2280
d8ffa60b
DV
2281bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2282void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2283
8d9fc7fd 2284struct drm_i915_gem_request *
a4872ba6 2285i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2286
b29c19b6 2287bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2288void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2289int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2290 bool interruptible);
84c33a64
SG
2291int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2292
1f83fee0
DV
2293static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2294{
2295 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2296 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2297}
2298
2299static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2300{
2ac0f450
MK
2301 return atomic_read(&error->reset_counter) & I915_WEDGED;
2302}
2303
2304static inline u32 i915_reset_count(struct i915_gpu_error *error)
2305{
2306 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2307}
a71d8d94 2308
88b4aa87
MK
2309static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2310{
2311 return dev_priv->gpu_error.stop_rings == 0 ||
2312 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2313}
2314
2315static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2316{
2317 return dev_priv->gpu_error.stop_rings == 0 ||
2318 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2319}
2320
069efc1d 2321void i915_gem_reset(struct drm_device *dev);
000433b6 2322bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2323int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2324int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2325int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2326int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2327void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2328void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2329int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2330int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2331int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2332 struct drm_file *file,
7d736f4f 2333 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2334 u32 *seqno);
2335#define i915_add_request(ring, seqno) \
854c94a7 2336 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2337int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2338 uint32_t seqno);
de151cf6 2339int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2340int __must_check
2341i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2342 bool write);
2343int __must_check
dabdfe02
CW
2344i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2345int __must_check
2da3b9b9
CW
2346i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2347 u32 alignment,
a4872ba6 2348 struct intel_engine_cs *pipelined);
cc98b413 2349void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2350int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2351 int align);
b29c19b6 2352int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2353void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2354
0fa87796
ID
2355uint32_t
2356i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2357uint32_t
d865110c
ID
2358i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2359 int tiling_mode, bool fenced);
467cffba 2360
e4ffd173
CW
2361int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2362 enum i915_cache_level cache_level);
2363
1286ff73
DV
2364struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2365 struct dma_buf *dma_buf);
2366
2367struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2368 struct drm_gem_object *gem_obj, int flags);
2369
19b2dbde
CW
2370void i915_gem_restore_fences(struct drm_device *dev);
2371
a70a3148
BW
2372unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2373 struct i915_address_space *vm);
2374bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2375bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2376 struct i915_address_space *vm);
2377unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2378 struct i915_address_space *vm);
2379struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2380 struct i915_address_space *vm);
accfef2e
BW
2381struct i915_vma *
2382i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2383 struct i915_address_space *vm);
5c2abbea
BW
2384
2385struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2386static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2387 struct i915_vma *vma;
2388 list_for_each_entry(vma, &obj->vma_list, vma_link)
2389 if (vma->pin_count > 0)
2390 return true;
2391 return false;
2392}
5c2abbea 2393
a70a3148
BW
2394/* Some GGTT VM helpers */
2395#define obj_to_ggtt(obj) \
2396 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2397static inline bool i915_is_ggtt(struct i915_address_space *vm)
2398{
2399 struct i915_address_space *ggtt =
2400 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2401 return vm == ggtt;
2402}
2403
2404static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2405{
2406 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2407}
2408
2409static inline unsigned long
2410i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2411{
2412 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2413}
2414
2415static inline unsigned long
2416i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2417{
2418 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2419}
c37e2204
BW
2420
2421static inline int __must_check
2422i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2423 uint32_t alignment,
1ec9e26d 2424 unsigned flags)
c37e2204 2425{
bf3d149b 2426 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2427}
a70a3148 2428
b287110e
DV
2429static inline int
2430i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2431{
2432 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2433}
2434
2435void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2436
254f965c 2437/* i915_gem_context.c */
0eea67eb 2438#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2439int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2440void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2441void i915_gem_context_reset(struct drm_device *dev);
e422b888 2442int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2443int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2444void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2445int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2446 struct intel_context *to);
2447struct intel_context *
41bde553 2448i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2449void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2450static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2451{
691e6415 2452 kref_get(&ctx->ref);
dce3271b
MK
2453}
2454
273497e5 2455static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2456{
691e6415 2457 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2458}
2459
273497e5 2460static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978
MK
2461{
2462 return c->id == DEFAULT_CONTEXT_ID;
2463}
2464
84624813
BW
2465int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2466 struct drm_file *file);
2467int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2468 struct drm_file *file);
1286ff73 2469
9d0a6fa6 2470/* i915_gem_render_state.c */
a4872ba6 2471int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2472/* i915_gem_evict.c */
2473int __must_check i915_gem_evict_something(struct drm_device *dev,
2474 struct i915_address_space *vm,
2475 int min_size,
2476 unsigned alignment,
2477 unsigned cache_level,
d23db88c
CW
2478 unsigned long start,
2479 unsigned long end,
1ec9e26d 2480 unsigned flags);
679845ed
BW
2481int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2482int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2483
0260c420 2484/* belongs in i915_gem_gtt.h */
d09105c6 2485static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2486{
2487 if (INTEL_INFO(dev)->gen < 6)
2488 intel_gtt_chipset_flush();
2489}
246cbfb5 2490
9797fbfb
CW
2491/* i915_gem_stolen.c */
2492int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2493int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2494void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2495void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2496struct drm_i915_gem_object *
2497i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2498struct drm_i915_gem_object *
2499i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2500 u32 stolen_offset,
2501 u32 gtt_offset,
2502 u32 size);
9797fbfb 2503
673a394b 2504/* i915_gem_tiling.c */
2c1792a1 2505static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2506{
50227e1c 2507 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2508
2509 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2510 obj->tiling_mode != I915_TILING_NONE;
2511}
2512
673a394b 2513void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2514void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2515void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2516
2517/* i915_gem_debug.c */
23bc5982
CW
2518#if WATCH_LISTS
2519int i915_verify_lists(struct drm_device *dev);
673a394b 2520#else
23bc5982 2521#define i915_verify_lists(dev) 0
673a394b 2522#endif
1da177e4 2523
2017263e 2524/* i915_debugfs.c */
27c202ad
BG
2525int i915_debugfs_init(struct drm_minor *minor);
2526void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2527#ifdef CONFIG_DEBUG_FS
07144428
DL
2528void intel_display_crc_init(struct drm_device *dev);
2529#else
f8c168fa 2530static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2531#endif
84734a04
MK
2532
2533/* i915_gpu_error.c */
edc3d884
MK
2534__printf(2, 3)
2535void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2536int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2537 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2538int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2539 size_t count, loff_t pos);
2540static inline void i915_error_state_buf_release(
2541 struct drm_i915_error_state_buf *eb)
2542{
2543 kfree(eb->buf);
2544}
58174462
MK
2545void i915_capture_error_state(struct drm_device *dev, bool wedge,
2546 const char *error_msg);
84734a04
MK
2547void i915_error_state_get(struct drm_device *dev,
2548 struct i915_error_state_file_priv *error_priv);
2549void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2550void i915_destroy_error_state(struct drm_device *dev);
2551
2552void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2553const char *i915_cache_level_str(int type);
2017263e 2554
351e3db2 2555/* i915_cmd_parser.c */
d728c8ef 2556int i915_cmd_parser_get_version(void);
a4872ba6
OM
2557int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2558void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2559bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2560int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2561 struct drm_i915_gem_object *batch_obj,
2562 u32 batch_start_offset,
2563 bool is_master);
2564
317c35d1
JB
2565/* i915_suspend.c */
2566extern int i915_save_state(struct drm_device *dev);
2567extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2568
d8157a36
DV
2569/* i915_ums.c */
2570void i915_save_display_reg(struct drm_device *dev);
2571void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2572
0136db58
BW
2573/* i915_sysfs.c */
2574void i915_setup_sysfs(struct drm_device *dev_priv);
2575void i915_teardown_sysfs(struct drm_device *dev_priv);
2576
f899fc64
CW
2577/* intel_i2c.c */
2578extern int intel_setup_gmbus(struct drm_device *dev);
2579extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2580static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2581{
2ed06c93 2582 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2583}
2584
2585extern struct i2c_adapter *intel_gmbus_get_adapter(
2586 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2587extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2588extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2589static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2590{
2591 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2592}
f899fc64
CW
2593extern void intel_i2c_reset(struct drm_device *dev);
2594
3b617967 2595/* intel_opregion.c */
9c4b0a68 2596struct intel_encoder;
44834a67 2597#ifdef CONFIG_ACPI
27d50c82 2598extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2599extern void intel_opregion_init(struct drm_device *dev);
2600extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2601extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2602extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2603 bool enable);
ecbc5cf3
JN
2604extern int intel_opregion_notify_adapter(struct drm_device *dev,
2605 pci_power_t state);
65e082c9 2606#else
27d50c82 2607static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2608static inline void intel_opregion_init(struct drm_device *dev) { return; }
2609static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2610static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2611static inline int
2612intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2613{
2614 return 0;
2615}
ecbc5cf3
JN
2616static inline int
2617intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2618{
2619 return 0;
2620}
65e082c9 2621#endif
8ee1c3db 2622
723bfd70
JB
2623/* intel_acpi.c */
2624#ifdef CONFIG_ACPI
2625extern void intel_register_dsm_handler(void);
2626extern void intel_unregister_dsm_handler(void);
2627#else
2628static inline void intel_register_dsm_handler(void) { return; }
2629static inline void intel_unregister_dsm_handler(void) { return; }
2630#endif /* CONFIG_ACPI */
2631
79e53945 2632/* modesetting */
f817586c 2633extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2634extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2635extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2636extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2637extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2638extern void intel_connector_unregister(struct intel_connector *);
28d52043 2639extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2640extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2641 bool force_restore);
44cec740 2642extern void i915_redisable_vga(struct drm_device *dev);
04098753 2643extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2644extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2645extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2646extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2647extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2648extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2649extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2650extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2651extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2652extern void intel_detect_pch(struct drm_device *dev);
2653extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2654extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2655
2911a35b 2656extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2657int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2658 struct drm_file *file);
b6359918
MK
2659int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2660 struct drm_file *file);
575155a9 2661
84c33a64
SG
2662void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2663
6ef3d427
CW
2664/* overlay */
2665extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2666extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2667 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2668
2669extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2670extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2671 struct drm_device *dev,
2672 struct intel_display_error_state *error);
6ef3d427 2673
b7287d80
BW
2674/* On SNB platform, before reading ring registers forcewake bit
2675 * must be set to prevent GT core from power down and stale values being
2676 * returned.
2677 */
c8d9a590
D
2678void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2679void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2680void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2681
42c0526c
BW
2682int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2683int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2684
2685/* intel_sideband.c */
64936258
JN
2686u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2687void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2688u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2689u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2690void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2691u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2692void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2693u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2694void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2695u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2696void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2697u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2698void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2699u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2700void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2701u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2702 enum intel_sbi_destination destination);
2703void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2704 enum intel_sbi_destination destination);
e9fe51c6
SK
2705u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2707
2ec3815f
VS
2708int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2709int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2710
c8d9a590
D
2711#define FORCEWAKE_RENDER (1 << 0)
2712#define FORCEWAKE_MEDIA (1 << 1)
2713#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2714
2715
0b274481
BW
2716#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2717#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2718
2719#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2720#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2721#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2722#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2723
2724#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2725#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2726#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2727#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2728
698b3135
CW
2729/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2730 * will be implemented using 2 32-bit writes in an arbitrary order with
2731 * an arbitrary delay between them. This can cause the hardware to
2732 * act upon the intermediate value, possibly leading to corruption and
2733 * machine death. You have been warned.
2734 */
0b274481
BW
2735#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2736#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2737
50877445
CW
2738#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2739 u32 upper = I915_READ(upper_reg); \
2740 u32 lower = I915_READ(lower_reg); \
2741 u32 tmp = I915_READ(upper_reg); \
2742 if (upper != tmp) { \
2743 upper = tmp; \
2744 lower = I915_READ(lower_reg); \
2745 WARN_ON(I915_READ(upper_reg) != upper); \
2746 } \
2747 (u64)upper << 32 | lower; })
2748
cae5852d
ZN
2749#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2750#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2751
55bc60db
VS
2752/* "Broadcast RGB" property */
2753#define INTEL_BROADCAST_RGB_AUTO 0
2754#define INTEL_BROADCAST_RGB_FULL 1
2755#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2756
766aa1c4
VS
2757static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2758{
2759 if (HAS_PCH_SPLIT(dev))
2760 return CPU_VGACNTRL;
2761 else if (IS_VALLEYVIEW(dev))
2762 return VLV_VGACNTRL;
2763 else
2764 return VGACNTRL;
2765}
2766
2bb4629a
VS
2767static inline void __user *to_user_ptr(u64 address)
2768{
2769 return (void __user *)(uintptr_t)address;
2770}
2771
df97729f
ID
2772static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2773{
2774 unsigned long j = msecs_to_jiffies(m);
2775
2776 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2777}
2778
2779static inline unsigned long
2780timespec_to_jiffies_timeout(const struct timespec *value)
2781{
2782 unsigned long j = timespec_to_jiffies(value);
2783
2784 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2785}
2786
dce56b3c
PZ
2787/*
2788 * If you need to wait X milliseconds between events A and B, but event B
2789 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2790 * when event A happened, then just before event B you call this function and
2791 * pass the timestamp as the first argument, and X as the second argument.
2792 */
2793static inline void
2794wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2795{
ec5e0cfb 2796 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2797
2798 /*
2799 * Don't re-read the value of "jiffies" every time since it may change
2800 * behind our back and break the math.
2801 */
2802 tmp_jiffies = jiffies;
2803 target_jiffies = timestamp_jiffies +
2804 msecs_to_jiffies_timeout(to_wait_ms);
2805
2806 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2807 remaining_jiffies = target_jiffies - tmp_jiffies;
2808 while (remaining_jiffies)
2809 remaining_jiffies =
2810 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2811 }
2812}
2813
1da177e4 2814#endif