]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Convert the register access tracepoint to be conditional
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
673a394b 204#define WATCH_COHERENCY 0
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 struct opregion_asle __iomem *asle;
230 void __iomem *vbt;
01fe9dbd 231 u32 __iomem *lid_state;
8ee1c3db 232};
44834a67 233#define OPREGION_SIZE (8*1024)
8ee1c3db 234
6ef3d427
CW
235struct intel_overlay;
236struct intel_overlay_error_state;
237
7c1c2871
DA
238struct drm_i915_master_private {
239 drm_local_map_t *sarea;
240 struct _drm_i915_sarea *sarea_priv;
241};
de151cf6 242#define I915_FENCE_REG_NONE -1
42b5aeab
VS
243#define I915_MAX_NUM_FENCES 32
244/* 32 fences + sign bit for FENCE_REG_NONE */
245#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
246
247struct drm_i915_fence_reg {
007cc8ac 248 struct list_head lru_list;
caea7476 249 struct drm_i915_gem_object *obj;
1690e1eb 250 int pin_count;
de151cf6 251};
7c1c2871 252
9b9d172d 253struct sdvo_device_mapping {
e957d772 254 u8 initialized;
9b9d172d 255 u8 dvo_port;
256 u8 slave_addr;
257 u8 dvo_wiring;
e957d772 258 u8 i2c_pin;
b1083333 259 u8 ddc_pin;
9b9d172d 260};
261
c4a1d9e4
CW
262struct intel_display_error_state;
263
63eeaf38 264struct drm_i915_error_state {
742cbee8 265 struct kref ref;
63eeaf38
JB
266 u32 eir;
267 u32 pgtbl_er;
be998e2e 268 u32 ier;
b9a3906b 269 u32 ccid;
0f3b6849
CW
270 u32 derrmr;
271 u32 forcewake;
9574b3fe 272 bool waiting[I915_NUM_RINGS];
9db4a9c7 273 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
274 u32 tail[I915_NUM_RINGS];
275 u32 head[I915_NUM_RINGS];
0f3b6849 276 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
277 u32 ipeir[I915_NUM_RINGS];
278 u32 ipehr[I915_NUM_RINGS];
279 u32 instdone[I915_NUM_RINGS];
280 u32 acthd[I915_NUM_RINGS];
7e3b8737 281 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 282 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 283 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
284 /* our own tracking of ring head and tail */
285 u32 cpu_ring_head[I915_NUM_RINGS];
286 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 287 u32 error; /* gen6+ */
71e172e8 288 u32 err_int; /* gen7 */
c1cd90ed
DV
289 u32 instpm[I915_NUM_RINGS];
290 u32 instps[I915_NUM_RINGS];
050ee91f 291 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 292 u32 seqno[I915_NUM_RINGS];
9df30794 293 u64 bbaddr;
33f3f518
DV
294 u32 fault_reg[I915_NUM_RINGS];
295 u32 done_reg;
c1cd90ed 296 u32 faddr[I915_NUM_RINGS];
4b9de737 297 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 298 struct timeval time;
52d39a21
CW
299 struct drm_i915_error_ring {
300 struct drm_i915_error_object {
301 int page_count;
302 u32 gtt_offset;
303 u32 *pages[0];
8c123e54 304 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
305 struct drm_i915_error_request {
306 long jiffies;
307 u32 seqno;
ee4f42b1 308 u32 tail;
52d39a21
CW
309 } *requests;
310 int num_requests;
311 } ring[I915_NUM_RINGS];
9df30794 312 struct drm_i915_error_buffer {
a779e5ab 313 u32 size;
9df30794 314 u32 name;
0201f1ec 315 u32 rseqno, wseqno;
9df30794
CW
316 u32 gtt_offset;
317 u32 read_domains;
318 u32 write_domain;
4b9de737 319 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
320 s32 pinned:2;
321 u32 tiling:2;
322 u32 dirty:1;
323 u32 purgeable:1;
5d1333fc 324 s32 ring:4;
93dfb40c 325 u32 cache_level:2;
c724e8a9
CW
326 } *active_bo, *pinned_bo;
327 u32 active_bo_count, pinned_bo_count;
6ef3d427 328 struct intel_overlay_error_state *overlay;
c4a1d9e4 329 struct intel_display_error_state *display;
63eeaf38
JB
330};
331
b8cecdf5 332struct intel_crtc_config;
0e8ffe1b 333struct intel_crtc;
ee9300bb
DV
334struct intel_limit;
335struct dpll;
b8cecdf5 336
e70236a8 337struct drm_i915_display_funcs {
ee5382ae 338 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
339 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
340 void (*disable_fbc)(struct drm_device *dev);
341 int (*get_display_clock_speed)(struct drm_device *dev);
342 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
343 /**
344 * find_dpll() - Find the best values for the PLL
345 * @limit: limits for the PLL
346 * @crtc: current CRTC
347 * @target: target frequency in kHz
348 * @refclk: reference clock frequency in kHz
349 * @match_clock: if provided, @best_clock P divider must
350 * match the P divider from @match_clock
351 * used for LVDS downclocking
352 * @best_clock: best PLL values found
353 *
354 * Returns true on success, false on failure.
355 */
356 bool (*find_dpll)(const struct intel_limit *limit,
357 struct drm_crtc *crtc,
358 int target, int refclk,
359 struct dpll *match_clock,
360 struct dpll *best_clock);
d210246a 361 void (*update_wm)(struct drm_device *dev);
b840d907 362 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
4c4ff43a
PZ
363 uint32_t sprite_width, int pixel_size,
364 bool enable);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
17638cd6
JB
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
20afbda2 386 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
e70236a8
JB
392};
393
907b28c5 394struct intel_uncore_funcs {
990bbdad
CW
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397};
398
907b28c5
CW
399struct intel_uncore {
400 spinlock_t lock; /** lock is also taken in irq contexts. */
401
402 struct intel_uncore_funcs funcs;
403
404 unsigned fifo_count;
405 unsigned forcewake_count;
406};
407
79fc46df
DL
408#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
409 func(is_mobile) sep \
410 func(is_i85x) sep \
411 func(is_i915g) sep \
412 func(is_i945gm) sep \
413 func(is_g33) sep \
414 func(need_gfx_hws) sep \
415 func(is_g4x) sep \
416 func(is_pineview) sep \
417 func(is_broadwater) sep \
418 func(is_crestline) sep \
419 func(is_ivybridge) sep \
420 func(is_valleyview) sep \
421 func(is_haswell) sep \
422 func(has_force_wake) sep \
423 func(has_fbc) sep \
424 func(has_pipe_cxsr) sep \
425 func(has_hotplug) sep \
426 func(cursor_needs_physical) sep \
427 func(has_overlay) sep \
428 func(overlay_needs_physical) sep \
429 func(supports_tv) sep \
430 func(has_bsd_ring) sep \
431 func(has_blt_ring) sep \
f72a1183 432 func(has_vebox_ring) sep \
dd93be58 433 func(has_llc) sep \
30568c45
DL
434 func(has_ddi) sep \
435 func(has_fpga_dbg)
c96ea64e 436
a587f779
DL
437#define DEFINE_FLAG(name) u8 name:1
438#define SEP_SEMICOLON ;
c96ea64e 439
cfdf1fa2 440struct intel_device_info {
10fce67a 441 u32 display_mmio_offset;
7eb552ae 442 u8 num_pipes:3;
c96c3a8c 443 u8 gen;
a587f779 444 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
445};
446
a587f779
DL
447#undef DEFINE_FLAG
448#undef SEP_SEMICOLON
449
7faf1ab2
DV
450enum i915_cache_level {
451 I915_CACHE_NONE = 0,
452 I915_CACHE_LLC,
453 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
454};
455
2d04befb
KG
456typedef uint32_t gen6_gtt_pte_t;
457
853ba5d2 458struct i915_address_space {
93bd8649 459 struct drm_mm mm;
853ba5d2 460 struct drm_device *dev;
a7bbbd63 461 struct list_head global_link;
853ba5d2
BW
462 unsigned long start; /* Start offset always 0 for dri2 */
463 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
464
465 struct {
466 dma_addr_t addr;
467 struct page *page;
468 } scratch;
469
5cef07e1
BW
470 /**
471 * List of objects currently involved in rendering.
472 *
473 * Includes buffers having the contents of their GPU caches
474 * flushed, not necessarily primitives. last_rendering_seqno
475 * represents when the rendering involved will be completed.
476 *
477 * A reference is held on the buffer while on this list.
478 */
479 struct list_head active_list;
480
481 /**
482 * LRU list of objects which are not in the ringbuffer and
483 * are ready to unbind, but are still in the GTT.
484 *
485 * last_rendering_seqno is 0 while an object is in this list.
486 *
487 * A reference is not held on the buffer while on this list,
488 * as merely being GTT-bound shouldn't prevent its being
489 * freed, and we'll pull it off the list in the free path.
490 */
491 struct list_head inactive_list;
492
853ba5d2
BW
493 /* FIXME: Need a more generic return type */
494 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
495 enum i915_cache_level level);
496 void (*clear_range)(struct i915_address_space *vm,
497 unsigned int first_entry,
498 unsigned int num_entries);
499 void (*insert_entries)(struct i915_address_space *vm,
500 struct sg_table *st,
501 unsigned int first_entry,
502 enum i915_cache_level cache_level);
503 void (*cleanup)(struct i915_address_space *vm);
504};
505
5d4545ae
BW
506/* The Graphics Translation Table is the way in which GEN hardware translates a
507 * Graphics Virtual Address into a Physical Address. In addition to the normal
508 * collateral associated with any va->pa translations GEN hardware also has a
509 * portion of the GTT which can be mapped by the CPU and remain both coherent
510 * and correct (in cases like swizzling). That region is referred to as GMADR in
511 * the spec.
512 */
513struct i915_gtt {
853ba5d2 514 struct i915_address_space base;
baa09f5f 515 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
516
517 unsigned long mappable_end; /* End offset that we can CPU map */
518 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
519 phys_addr_t mappable_base; /* PA of our GMADR */
520
521 /** "Graphics Stolen Memory" holds the global PTEs */
522 void __iomem *gsm;
a81cc00c
BW
523
524 bool do_idle_maps;
7faf1ab2 525
911bdf0a
BW
526 int mtrr;
527
7faf1ab2 528 /* global gtt ops */
baa09f5f 529 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
530 size_t *stolen, phys_addr_t *mappable_base,
531 unsigned long *mappable_end);
5d4545ae 532};
853ba5d2 533#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 534
1d2a314c 535struct i915_hw_ppgtt {
853ba5d2 536 struct i915_address_space base;
1d2a314c
DV
537 unsigned num_pd_entries;
538 struct page **pt_pages;
539 uint32_t pd_offset;
540 dma_addr_t *pt_dma_addr;
def886c3 541
b7c36d25 542 int (*enable)(struct drm_device *dev);
1d2a314c
DV
543};
544
2f633156
BW
545/* To make things as simple as possible (ie. no refcounting), a VMA's lifetime
546 * will always be <= an objects lifetime. So object refcounting should cover us.
547 */
548struct i915_vma {
549 struct drm_mm_node node;
550 struct drm_i915_gem_object *obj;
551 struct i915_address_space *vm;
552
553 struct list_head vma_link; /* Link in the object's VMA list */
554};
555
e59ec13d
MK
556struct i915_ctx_hang_stats {
557 /* This context had batch pending when hang was declared */
558 unsigned batch_pending;
559
560 /* This context had batch active when hang was declared */
561 unsigned batch_active;
562};
40521054
BW
563
564/* This must match up with the value previously used for execbuf2.rsvd1. */
565#define DEFAULT_CONTEXT_ID 0
566struct i915_hw_context {
dce3271b 567 struct kref ref;
40521054 568 int id;
e0556841 569 bool is_initialized;
40521054
BW
570 struct drm_i915_file_private *file_priv;
571 struct intel_ring_buffer *ring;
572 struct drm_i915_gem_object *obj;
e59ec13d 573 struct i915_ctx_hang_stats hang_stats;
40521054
BW
574};
575
5c3fe8b0
BW
576struct i915_fbc {
577 unsigned long size;
578 unsigned int fb_id;
579 enum plane plane;
580 int y;
581
582 struct drm_mm_node *compressed_fb;
583 struct drm_mm_node *compressed_llb;
584
585 struct intel_fbc_work {
586 struct delayed_work work;
587 struct drm_crtc *crtc;
588 struct drm_framebuffer *fb;
589 int interval;
590 } *fbc_work;
591
592 enum {
593 FBC_NO_OUTPUT, /* no outputs enabled to compress */
594 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
595 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
596 FBC_MODE_TOO_LARGE, /* mode too large for compression */
597 FBC_BAD_PLANE, /* fbc not supported on plane */
598 FBC_NOT_TILED, /* buffer not tiled */
599 FBC_MULTIPLE_PIPES, /* more than one pipe active */
600 FBC_MODULE_PARAM,
601 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
602 } no_fbc_reason;
b5e50c3f
JB
603};
604
3f51e471
RV
605enum no_psr_reason {
606 PSR_NO_SOURCE, /* Not supported on platform */
607 PSR_NO_SINK, /* Not supported by panel */
105b7c11 608 PSR_MODULE_PARAM,
3f51e471
RV
609 PSR_CRTC_NOT_ACTIVE,
610 PSR_PWR_WELL_ENABLED,
611 PSR_NOT_TILED,
612 PSR_SPRITE_ENABLED,
613 PSR_S3D_ENABLED,
614 PSR_INTERLACED_ENABLED,
615 PSR_HSW_NOT_DDIA,
616};
5c3fe8b0 617
3bad0781 618enum intel_pch {
f0350830 619 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
620 PCH_IBX, /* Ibexpeak PCH */
621 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 622 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 623 PCH_NOP,
3bad0781
ZW
624};
625
988d6ee8
PZ
626enum intel_sbi_destination {
627 SBI_ICLK,
628 SBI_MPHY,
629};
630
b690e96c 631#define QUIRK_PIPEA_FORCE (1<<0)
435793df 632#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 633#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 634#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 635
8be48d92 636struct intel_fbdev;
1630fe75 637struct intel_fbc_work;
38651674 638
c2b9152f
DV
639struct intel_gmbus {
640 struct i2c_adapter adapter;
f2ce9faf 641 u32 force_bit;
c2b9152f 642 u32 reg0;
36c785f0 643 u32 gpio_reg;
c167a6fc 644 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
645 struct drm_i915_private *dev_priv;
646};
647
f4c956ad 648struct i915_suspend_saved_registers {
ba8bbcf6
JB
649 u8 saveLBB;
650 u32 saveDSPACNTR;
651 u32 saveDSPBCNTR;
e948e994 652 u32 saveDSPARB;
ba8bbcf6
JB
653 u32 savePIPEACONF;
654 u32 savePIPEBCONF;
655 u32 savePIPEASRC;
656 u32 savePIPEBSRC;
657 u32 saveFPA0;
658 u32 saveFPA1;
659 u32 saveDPLL_A;
660 u32 saveDPLL_A_MD;
661 u32 saveHTOTAL_A;
662 u32 saveHBLANK_A;
663 u32 saveHSYNC_A;
664 u32 saveVTOTAL_A;
665 u32 saveVBLANK_A;
666 u32 saveVSYNC_A;
667 u32 saveBCLRPAT_A;
5586c8bc 668 u32 saveTRANSACONF;
42048781
ZW
669 u32 saveTRANS_HTOTAL_A;
670 u32 saveTRANS_HBLANK_A;
671 u32 saveTRANS_HSYNC_A;
672 u32 saveTRANS_VTOTAL_A;
673 u32 saveTRANS_VBLANK_A;
674 u32 saveTRANS_VSYNC_A;
0da3ea12 675 u32 savePIPEASTAT;
ba8bbcf6
JB
676 u32 saveDSPASTRIDE;
677 u32 saveDSPASIZE;
678 u32 saveDSPAPOS;
585fb111 679 u32 saveDSPAADDR;
ba8bbcf6
JB
680 u32 saveDSPASURF;
681 u32 saveDSPATILEOFF;
682 u32 savePFIT_PGM_RATIOS;
0eb96d6e 683 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
684 u32 saveBLC_PWM_CTL;
685 u32 saveBLC_PWM_CTL2;
42048781
ZW
686 u32 saveBLC_CPU_PWM_CTL;
687 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
688 u32 saveFPB0;
689 u32 saveFPB1;
690 u32 saveDPLL_B;
691 u32 saveDPLL_B_MD;
692 u32 saveHTOTAL_B;
693 u32 saveHBLANK_B;
694 u32 saveHSYNC_B;
695 u32 saveVTOTAL_B;
696 u32 saveVBLANK_B;
697 u32 saveVSYNC_B;
698 u32 saveBCLRPAT_B;
5586c8bc 699 u32 saveTRANSBCONF;
42048781
ZW
700 u32 saveTRANS_HTOTAL_B;
701 u32 saveTRANS_HBLANK_B;
702 u32 saveTRANS_HSYNC_B;
703 u32 saveTRANS_VTOTAL_B;
704 u32 saveTRANS_VBLANK_B;
705 u32 saveTRANS_VSYNC_B;
0da3ea12 706 u32 savePIPEBSTAT;
ba8bbcf6
JB
707 u32 saveDSPBSTRIDE;
708 u32 saveDSPBSIZE;
709 u32 saveDSPBPOS;
585fb111 710 u32 saveDSPBADDR;
ba8bbcf6
JB
711 u32 saveDSPBSURF;
712 u32 saveDSPBTILEOFF;
585fb111
JB
713 u32 saveVGA0;
714 u32 saveVGA1;
715 u32 saveVGA_PD;
ba8bbcf6
JB
716 u32 saveVGACNTRL;
717 u32 saveADPA;
718 u32 saveLVDS;
585fb111
JB
719 u32 savePP_ON_DELAYS;
720 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
721 u32 saveDVOA;
722 u32 saveDVOB;
723 u32 saveDVOC;
724 u32 savePP_ON;
725 u32 savePP_OFF;
726 u32 savePP_CONTROL;
585fb111 727 u32 savePP_DIVISOR;
ba8bbcf6
JB
728 u32 savePFIT_CONTROL;
729 u32 save_palette_a[256];
730 u32 save_palette_b[256];
06027f91 731 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
732 u32 saveFBC_CFB_BASE;
733 u32 saveFBC_LL_BASE;
734 u32 saveFBC_CONTROL;
735 u32 saveFBC_CONTROL2;
0da3ea12
JB
736 u32 saveIER;
737 u32 saveIIR;
738 u32 saveIMR;
42048781
ZW
739 u32 saveDEIER;
740 u32 saveDEIMR;
741 u32 saveGTIER;
742 u32 saveGTIMR;
743 u32 saveFDI_RXA_IMR;
744 u32 saveFDI_RXB_IMR;
1f84e550 745 u32 saveCACHE_MODE_0;
1f84e550 746 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
747 u32 saveSWF0[16];
748 u32 saveSWF1[16];
749 u32 saveSWF2[3];
750 u8 saveMSR;
751 u8 saveSR[8];
123f794f 752 u8 saveGR[25];
ba8bbcf6 753 u8 saveAR_INDEX;
a59e122a 754 u8 saveAR[21];
ba8bbcf6 755 u8 saveDACMASK;
a59e122a 756 u8 saveCR[37];
4b9de737 757 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
758 u32 saveCURACNTR;
759 u32 saveCURAPOS;
760 u32 saveCURABASE;
761 u32 saveCURBCNTR;
762 u32 saveCURBPOS;
763 u32 saveCURBBASE;
764 u32 saveCURSIZE;
a4fc5ed6
KP
765 u32 saveDP_B;
766 u32 saveDP_C;
767 u32 saveDP_D;
768 u32 savePIPEA_GMCH_DATA_M;
769 u32 savePIPEB_GMCH_DATA_M;
770 u32 savePIPEA_GMCH_DATA_N;
771 u32 savePIPEB_GMCH_DATA_N;
772 u32 savePIPEA_DP_LINK_M;
773 u32 savePIPEB_DP_LINK_M;
774 u32 savePIPEA_DP_LINK_N;
775 u32 savePIPEB_DP_LINK_N;
42048781
ZW
776 u32 saveFDI_RXA_CTL;
777 u32 saveFDI_TXA_CTL;
778 u32 saveFDI_RXB_CTL;
779 u32 saveFDI_TXB_CTL;
780 u32 savePFA_CTL_1;
781 u32 savePFB_CTL_1;
782 u32 savePFA_WIN_SZ;
783 u32 savePFB_WIN_SZ;
784 u32 savePFA_WIN_POS;
785 u32 savePFB_WIN_POS;
5586c8bc
ZW
786 u32 savePCH_DREF_CONTROL;
787 u32 saveDISP_ARB_CTL;
788 u32 savePIPEA_DATA_M1;
789 u32 savePIPEA_DATA_N1;
790 u32 savePIPEA_LINK_M1;
791 u32 savePIPEA_LINK_N1;
792 u32 savePIPEB_DATA_M1;
793 u32 savePIPEB_DATA_N1;
794 u32 savePIPEB_LINK_M1;
795 u32 savePIPEB_LINK_N1;
b5b72e89 796 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 797 u32 savePCH_PORT_HOTPLUG;
f4c956ad 798};
c85aa885
DV
799
800struct intel_gen6_power_mgmt {
59cdb63d 801 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
802 struct work_struct work;
803 u32 pm_iir;
59cdb63d
DV
804
805 /* On vlv we need to manually drop to Vmin with a delayed work. */
806 struct delayed_work vlv_work;
c85aa885
DV
807
808 /* The below variables an all the rps hw state are protected by
809 * dev->struct mutext. */
810 u8 cur_delay;
811 u8 min_delay;
812 u8 max_delay;
52ceb908 813 u8 rpe_delay;
31c77388 814 u8 hw_max;
1a01ab3b
JB
815
816 struct delayed_work delayed_resume_work;
4fc688ce
JB
817
818 /*
819 * Protects RPS/RC6 register access and PCU communication.
820 * Must be taken after struct_mutex if nested.
821 */
822 struct mutex hw_lock;
c85aa885
DV
823};
824
1a240d4d
DV
825/* defined intel_pm.c */
826extern spinlock_t mchdev_lock;
827
c85aa885
DV
828struct intel_ilk_power_mgmt {
829 u8 cur_delay;
830 u8 min_delay;
831 u8 max_delay;
832 u8 fmax;
833 u8 fstart;
834
835 u64 last_count1;
836 unsigned long last_time1;
837 unsigned long chipset_power;
838 u64 last_count2;
839 struct timespec last_time2;
840 unsigned long gfx_power;
841 u8 corr;
842
843 int c_m;
844 int r_t;
3e373948
DV
845
846 struct drm_i915_gem_object *pwrctx;
847 struct drm_i915_gem_object *renderctx;
c85aa885
DV
848};
849
a38911a3
WX
850/* Power well structure for haswell */
851struct i915_power_well {
852 struct drm_device *device;
853 spinlock_t lock;
854 /* power well enable/disable usage count */
855 int count;
856 int i915_request;
857};
858
231f42a4
DV
859struct i915_dri1_state {
860 unsigned allow_batchbuffer : 1;
861 u32 __iomem *gfx_hws_cpu_addr;
862
863 unsigned int cpp;
864 int back_offset;
865 int front_offset;
866 int current_page;
867 int page_flipping;
868
869 uint32_t counter;
870};
871
db1b76ca
DV
872struct i915_ums_state {
873 /**
874 * Flag if the X Server, and thus DRM, is not currently in
875 * control of the device.
876 *
877 * This is set between LeaveVT and EnterVT. It needs to be
878 * replaced with a semaphore. It also needs to be
879 * transitioned away from for kernel modesetting.
880 */
881 int mm_suspended;
882};
883
a4da4fa4
DV
884struct intel_l3_parity {
885 u32 *remap_info;
886 struct work_struct error_work;
887};
888
4b5aed62 889struct i915_gem_mm {
4b5aed62
DV
890 /** Memory allocator for GTT stolen memory */
891 struct drm_mm stolen;
4b5aed62
DV
892 /** List of all objects in gtt_space. Used to restore gtt
893 * mappings on resume */
894 struct list_head bound_list;
895 /**
896 * List of objects which are not bound to the GTT (thus
897 * are idle and not used by the GPU) but still have
898 * (presumably uncached) pages still attached.
899 */
900 struct list_head unbound_list;
901
902 /** Usable portion of the GTT for GEM */
903 unsigned long stolen_base; /* limited to low memory (32-bit) */
904
4b5aed62
DV
905 /** PPGTT used for aliasing the PPGTT with the GTT */
906 struct i915_hw_ppgtt *aliasing_ppgtt;
907
908 struct shrinker inactive_shrinker;
909 bool shrinker_no_lock_stealing;
910
4b5aed62
DV
911 /** LRU list of objects with fence regs on them. */
912 struct list_head fence_list;
913
914 /**
915 * We leave the user IRQ off as much as possible,
916 * but this means that requests will finish and never
917 * be retired once the system goes idle. Set a timer to
918 * fire periodically while the ring is running. When it
919 * fires, go retire requests.
920 */
921 struct delayed_work retire_work;
922
923 /**
924 * Are we in a non-interruptible section of code like
925 * modesetting?
926 */
927 bool interruptible;
928
4b5aed62
DV
929 /** Bit 6 swizzling required for X tiling */
930 uint32_t bit_6_swizzle_x;
931 /** Bit 6 swizzling required for Y tiling */
932 uint32_t bit_6_swizzle_y;
933
934 /* storage for physical objects */
935 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
936
937 /* accounting, useful for userland debugging */
938 size_t object_memory;
939 u32 object_count;
940};
941
edc3d884
MK
942struct drm_i915_error_state_buf {
943 unsigned bytes;
944 unsigned size;
945 int err;
946 u8 *buf;
947 loff_t start;
948 loff_t pos;
949};
950
fc16b48b
MK
951struct i915_error_state_file_priv {
952 struct drm_device *dev;
953 struct drm_i915_error_state *error;
954};
955
99584db3
DV
956struct i915_gpu_error {
957 /* For hangcheck timer */
958#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
959#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
960 struct timer_list hangcheck_timer;
99584db3
DV
961
962 /* For reset and error_state handling. */
963 spinlock_t lock;
964 /* Protected by the above dev->gpu_error.lock. */
965 struct drm_i915_error_state *first_error;
966 struct work_struct work;
99584db3
DV
967
968 unsigned long last_reset;
969
1f83fee0 970 /**
f69061be 971 * State variable and reset counter controlling the reset flow
1f83fee0 972 *
f69061be
DV
973 * Upper bits are for the reset counter. This counter is used by the
974 * wait_seqno code to race-free noticed that a reset event happened and
975 * that it needs to restart the entire ioctl (since most likely the
976 * seqno it waited for won't ever signal anytime soon).
977 *
978 * This is important for lock-free wait paths, where no contended lock
979 * naturally enforces the correct ordering between the bail-out of the
980 * waiter and the gpu reset work code.
1f83fee0
DV
981 *
982 * Lowest bit controls the reset state machine: Set means a reset is in
983 * progress. This state will (presuming we don't have any bugs) decay
984 * into either unset (successful reset) or the special WEDGED value (hw
985 * terminally sour). All waiters on the reset_queue will be woken when
986 * that happens.
987 */
988 atomic_t reset_counter;
989
990 /**
991 * Special values/flags for reset_counter
992 *
993 * Note that the code relies on
994 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
995 * being true.
996 */
997#define I915_RESET_IN_PROGRESS_FLAG 1
998#define I915_WEDGED 0xffffffff
999
1000 /**
1001 * Waitqueue to signal when the reset has completed. Used by clients
1002 * that wait for dev_priv->mm.wedged to settle.
1003 */
1004 wait_queue_head_t reset_queue;
33196ded 1005
99584db3
DV
1006 /* For gpu hang simulation. */
1007 unsigned int stop_rings;
1008};
1009
b8efb17b
ZR
1010enum modeset_restore {
1011 MODESET_ON_LID_OPEN,
1012 MODESET_DONE,
1013 MODESET_SUSPENDED,
1014};
1015
41aa3448
RV
1016struct intel_vbt_data {
1017 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1018 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1019
1020 /* Feature bits */
1021 unsigned int int_tv_support:1;
1022 unsigned int lvds_dither:1;
1023 unsigned int lvds_vbt:1;
1024 unsigned int int_crt_support:1;
1025 unsigned int lvds_use_ssc:1;
1026 unsigned int display_clock_mode:1;
1027 unsigned int fdi_rx_polarity_inverted:1;
1028 int lvds_ssc_freq;
1029 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1030
1031 /* eDP */
1032 int edp_rate;
1033 int edp_lanes;
1034 int edp_preemphasis;
1035 int edp_vswing;
1036 bool edp_initialized;
1037 bool edp_support;
1038 int edp_bpp;
1039 struct edp_power_seq edp_pps;
1040
1041 int crt_ddc_pin;
1042
1043 int child_dev_num;
1044 struct child_device_config *child_dev;
1045};
1046
f4c956ad
DV
1047typedef struct drm_i915_private {
1048 struct drm_device *dev;
42dcedd4 1049 struct kmem_cache *slab;
f4c956ad
DV
1050
1051 const struct intel_device_info *info;
1052
1053 int relative_constants_mode;
1054
1055 void __iomem *regs;
1056
907b28c5 1057 struct intel_uncore uncore;
f4c956ad
DV
1058
1059 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1060
28c70f16 1061
f4c956ad
DV
1062 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1063 * controller on different i2c buses. */
1064 struct mutex gmbus_mutex;
1065
1066 /**
1067 * Base address of the gmbus and gpio block.
1068 */
1069 uint32_t gpio_mmio_base;
1070
28c70f16
DV
1071 wait_queue_head_t gmbus_wait_queue;
1072
f4c956ad
DV
1073 struct pci_dev *bridge_dev;
1074 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1075 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1076
1077 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1078 struct resource mch_res;
1079
1080 atomic_t irq_received;
1081
1082 /* protects the irq masks */
1083 spinlock_t irq_lock;
1084
9ee32fea
DV
1085 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1086 struct pm_qos_request pm_qos;
1087
f4c956ad 1088 /* DPIO indirect register protection */
09153000 1089 struct mutex dpio_lock;
f4c956ad
DV
1090
1091 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1092 u32 irq_mask;
1093 u32 gt_irq_mask;
f4c956ad 1094
f4c956ad 1095 struct work_struct hotplug_work;
52d7eced 1096 bool enable_hotplug_processing;
b543fb04
EE
1097 struct {
1098 unsigned long hpd_last_jiffies;
1099 int hpd_cnt;
1100 enum {
1101 HPD_ENABLED = 0,
1102 HPD_DISABLED = 1,
1103 HPD_MARK_DISABLED = 2
1104 } hpd_mark;
1105 } hpd_stats[HPD_NUM_PINS];
142e2398 1106 u32 hpd_event_bits;
ac4c16c5 1107 struct timer_list hotplug_reenable_timer;
f4c956ad 1108
7f1f3851 1109 int num_plane;
f4c956ad 1110
5c3fe8b0 1111 struct i915_fbc fbc;
f4c956ad 1112 struct intel_opregion opregion;
41aa3448 1113 struct intel_vbt_data vbt;
f4c956ad
DV
1114
1115 /* overlay */
1116 struct intel_overlay *overlay;
2c6602df 1117 unsigned int sprite_scaling_enabled;
f4c956ad 1118
31ad8ec6
JN
1119 /* backlight */
1120 struct {
1121 int level;
1122 bool enabled;
8ba2d185 1123 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1124 struct backlight_device *device;
1125 } backlight;
1126
f4c956ad 1127 /* LVDS info */
f4c956ad
DV
1128 bool no_aux_handshake;
1129
f4c956ad
DV
1130 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1131 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1132 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1133
1134 unsigned int fsb_freq, mem_freq, is_ddr3;
1135
f4c956ad
DV
1136 struct workqueue_struct *wq;
1137
1138 /* Display functions */
1139 struct drm_i915_display_funcs display;
1140
1141 /* PCH chipset type */
1142 enum intel_pch pch_type;
17a303ec 1143 unsigned short pch_id;
f4c956ad
DV
1144
1145 unsigned long quirks;
1146
b8efb17b
ZR
1147 enum modeset_restore modeset_restore;
1148 struct mutex modeset_restore_lock;
673a394b 1149
a7bbbd63 1150 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1151 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1152
4b5aed62 1153 struct i915_gem_mm mm;
8781342d 1154
8781342d
DV
1155 /* Kernel Modesetting */
1156
9b9d172d 1157 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1158
27f8227b
JB
1159 struct drm_crtc *plane_to_crtc_mapping[3];
1160 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1161 wait_queue_head_t pending_flip_queue;
1162
e72f9fbf
DV
1163 int num_shared_dpll;
1164 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1165 struct intel_ddi_plls ddi_plls;
ee7b9f93 1166
652c393a
JB
1167 /* Reclocking support */
1168 bool render_reclock_avail;
1169 bool lvds_downclock_avail;
18f9ed12
ZY
1170 /* indicates the reduced downclock for LVDS*/
1171 int lvds_downclock;
652c393a 1172 u16 orig_clock;
f97108d1 1173
c4804411 1174 bool mchbar_need_disable;
f97108d1 1175
a4da4fa4
DV
1176 struct intel_l3_parity l3_parity;
1177
59124506
BW
1178 /* Cannot be determined by PCIID. You must always read a register. */
1179 size_t ellc_size;
1180
c6a828d3 1181 /* gen6+ rps state */
c85aa885 1182 struct intel_gen6_power_mgmt rps;
c6a828d3 1183
20e4d407
DV
1184 /* ilk-only ips/rps state. Everything in here is protected by the global
1185 * mchdev_lock in intel_pm.c */
c85aa885 1186 struct intel_ilk_power_mgmt ips;
b5e50c3f 1187
a38911a3
WX
1188 /* Haswell power well */
1189 struct i915_power_well power_well;
1190
3f51e471
RV
1191 enum no_psr_reason no_psr_reason;
1192
99584db3 1193 struct i915_gpu_error gpu_error;
ae681d96 1194
c9cddffc
JB
1195 struct drm_i915_gem_object *vlv_pctx;
1196
8be48d92
DA
1197 /* list of fbdev register on this device */
1198 struct intel_fbdev *fbdev;
e953fd7b 1199
073f34d9
JB
1200 /*
1201 * The console may be contended at resume, but we don't
1202 * want it to block on it.
1203 */
1204 struct work_struct console_resume_work;
1205
e953fd7b 1206 struct drm_property *broadcast_rgb_property;
3f43c48d 1207 struct drm_property *force_audio_property;
e3689190 1208
254f965c
BW
1209 bool hw_contexts_disabled;
1210 uint32_t hw_context_size;
f4c956ad 1211
3e68320e 1212 u32 fdi_rx_config;
68d18ad7 1213
f4c956ad 1214 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1215
1216 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1217 * here! */
1218 struct i915_dri1_state dri1;
db1b76ca
DV
1219 /* Old ums support infrastructure, same warning applies. */
1220 struct i915_ums_state ums;
1da177e4
LT
1221} drm_i915_private_t;
1222
b4519513
CW
1223/* Iterate over initialised rings */
1224#define for_each_ring(ring__, dev_priv__, i__) \
1225 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1226 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1227
b1d7e4b4
WF
1228enum hdmi_force_audio {
1229 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1230 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1231 HDMI_AUDIO_AUTO, /* trust EDID */
1232 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1233};
1234
190d6cd5 1235#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1236
37e680a1
CW
1237struct drm_i915_gem_object_ops {
1238 /* Interface between the GEM object and its backing storage.
1239 * get_pages() is called once prior to the use of the associated set
1240 * of pages before to binding them into the GTT, and put_pages() is
1241 * called after we no longer need them. As we expect there to be
1242 * associated cost with migrating pages between the backing storage
1243 * and making them available for the GPU (e.g. clflush), we may hold
1244 * onto the pages after they are no longer referenced by the GPU
1245 * in case they may be used again shortly (for example migrating the
1246 * pages to a different memory domain within the GTT). put_pages()
1247 * will therefore most likely be called when the object itself is
1248 * being released or under memory pressure (where we attempt to
1249 * reap pages for the shrinker).
1250 */
1251 int (*get_pages)(struct drm_i915_gem_object *);
1252 void (*put_pages)(struct drm_i915_gem_object *);
1253};
1254
673a394b 1255struct drm_i915_gem_object {
c397b908 1256 struct drm_gem_object base;
673a394b 1257
37e680a1
CW
1258 const struct drm_i915_gem_object_ops *ops;
1259
2f633156
BW
1260 /** List of VMAs backed by this object */
1261 struct list_head vma_list;
1262
c1ad11fc
CW
1263 /** Stolen memory for this object, instead of being backed by shmem. */
1264 struct drm_mm_node *stolen;
35c20a60 1265 struct list_head global_list;
673a394b 1266
65ce3027 1267 /** This object's place on the active/inactive lists */
69dc4987
CW
1268 struct list_head ring_list;
1269 struct list_head mm_list;
432e58ed
CW
1270 /** This object's place in the batchbuffer or on the eviction list */
1271 struct list_head exec_list;
673a394b
EA
1272
1273 /**
65ce3027
CW
1274 * This is set if the object is on the active lists (has pending
1275 * rendering and so a non-zero seqno), and is not set if it i s on
1276 * inactive (ready to be unbound) list.
673a394b 1277 */
0206e353 1278 unsigned int active:1;
673a394b
EA
1279
1280 /**
1281 * This is set if the object has been written to since last bound
1282 * to the GTT
1283 */
0206e353 1284 unsigned int dirty:1;
778c3544
DV
1285
1286 /**
1287 * Fence register bits (if any) for this object. Will be set
1288 * as needed when mapped into the GTT.
1289 * Protected by dev->struct_mutex.
778c3544 1290 */
4b9de737 1291 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1292
778c3544
DV
1293 /**
1294 * Advice: are the backing pages purgeable?
1295 */
0206e353 1296 unsigned int madv:2;
778c3544 1297
778c3544
DV
1298 /**
1299 * Current tiling mode for the object.
1300 */
0206e353 1301 unsigned int tiling_mode:2;
5d82e3e6
CW
1302 /**
1303 * Whether the tiling parameters for the currently associated fence
1304 * register have changed. Note that for the purposes of tracking
1305 * tiling changes we also treat the unfenced register, the register
1306 * slot that the object occupies whilst it executes a fenced
1307 * command (such as BLT on gen2/3), as a "fence".
1308 */
1309 unsigned int fence_dirty:1;
778c3544
DV
1310
1311 /** How many users have pinned this object in GTT space. The following
1312 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1313 * (via user_pin_count), execbuffer (objects are not allowed multiple
1314 * times for the same batchbuffer), and the framebuffer code. When
1315 * switching/pageflipping, the framebuffer code has at most two buffers
1316 * pinned per crtc.
1317 *
1318 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1319 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1320 unsigned int pin_count:4;
778c3544 1321#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1322
75e9e915
DV
1323 /**
1324 * Is the object at the current location in the gtt mappable and
1325 * fenceable? Used to avoid costly recalculations.
1326 */
0206e353 1327 unsigned int map_and_fenceable:1;
75e9e915 1328
fb7d516a
DV
1329 /**
1330 * Whether the current gtt mapping needs to be mappable (and isn't just
1331 * mappable by accident). Track pin and fault separate for a more
1332 * accurate mappable working set.
1333 */
0206e353
AJ
1334 unsigned int fault_mappable:1;
1335 unsigned int pin_mappable:1;
fb7d516a 1336
caea7476
CW
1337 /*
1338 * Is the GPU currently using a fence to access this buffer,
1339 */
1340 unsigned int pending_fenced_gpu_access:1;
1341 unsigned int fenced_gpu_access:1;
1342
93dfb40c
CW
1343 unsigned int cache_level:2;
1344
7bddb01f 1345 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1346 unsigned int has_global_gtt_mapping:1;
9da3da66 1347 unsigned int has_dma_mapping:1;
7bddb01f 1348
9da3da66 1349 struct sg_table *pages;
a5570178 1350 int pages_pin_count;
673a394b 1351
1286ff73 1352 /* prime dma-buf support */
9a70cc2a
DA
1353 void *dma_buf_vmapping;
1354 int vmapping_count;
1355
67731b87
CW
1356 /**
1357 * Used for performing relocations during execbuffer insertion.
1358 */
1359 struct hlist_node exec_node;
1360 unsigned long exec_handle;
6fe4f140 1361 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1362
caea7476
CW
1363 struct intel_ring_buffer *ring;
1364
1c293ea3 1365 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1366 uint32_t last_read_seqno;
1367 uint32_t last_write_seqno;
caea7476
CW
1368 /** Breadcrumb of last fenced GPU access to the buffer. */
1369 uint32_t last_fenced_seqno;
673a394b 1370
778c3544 1371 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1372 uint32_t stride;
673a394b 1373
280b713b 1374 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1375 unsigned long *bit_17;
280b713b 1376
79e53945
JB
1377 /** User space pin count and filp owning the pin */
1378 uint32_t user_pin_count;
1379 struct drm_file *pin_filp;
71acb5eb
DA
1380
1381 /** for phy allocated objects */
1382 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1383};
b45305fc 1384#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1385
62b8b215 1386#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1387
2f633156
BW
1388/* This is a temporary define to help transition us to real VMAs. If you see
1389 * this, you're either reviewing code, or bisecting it. */
1390static inline struct i915_vma *
1391__i915_gem_obj_to_vma(struct drm_i915_gem_object *obj)
f343c5f6 1392{
2f633156
BW
1393 if (list_empty(&obj->vma_list))
1394 return NULL;
1395 return list_first_entry(&obj->vma_list, struct i915_vma, vma_link);
f343c5f6
BW
1396}
1397
1398/* Whether or not this object is currently mapped by the translation tables */
1399static inline bool
1400i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *o)
1401{
2f633156
BW
1402 struct i915_vma *vma = __i915_gem_obj_to_vma(o);
1403 if (vma == NULL)
1404 return false;
1405 return drm_mm_node_allocated(&vma->node);
1406}
1407
1408/* Offset of the first PTE pointing to this object */
1409static inline unsigned long
1410i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
1411{
1412 BUG_ON(list_empty(&o->vma_list));
1413 return __i915_gem_obj_to_vma(o)->node.start;
f343c5f6
BW
1414}
1415
1416/* The size used in the translation tables may be larger than the actual size of
1417 * the object on GEN2/GEN3 because of the way tiling is handled. See
1418 * i915_gem_get_gtt_size() for more details.
1419 */
1420static inline unsigned long
1421i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
1422{
2f633156
BW
1423 BUG_ON(list_empty(&o->vma_list));
1424 return __i915_gem_obj_to_vma(o)->node.size;
f343c5f6
BW
1425}
1426
1427static inline void
1428i915_gem_obj_ggtt_set_color(struct drm_i915_gem_object *o,
1429 enum i915_cache_level color)
1430{
2f633156 1431 __i915_gem_obj_to_vma(o)->node.color = color;
f343c5f6
BW
1432}
1433
673a394b
EA
1434/**
1435 * Request queue structure.
1436 *
1437 * The request queue allows us to note sequence numbers that have been emitted
1438 * and may be associated with active buffers to be retired.
1439 *
1440 * By keeping this list, we can avoid having to do questionable
1441 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1442 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1443 */
1444struct drm_i915_gem_request {
852835f3
ZN
1445 /** On Which ring this request was generated */
1446 struct intel_ring_buffer *ring;
1447
673a394b
EA
1448 /** GEM sequence number associated with this request. */
1449 uint32_t seqno;
1450
7d736f4f
MK
1451 /** Position in the ringbuffer of the start of the request */
1452 u32 head;
1453
1454 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1455 u32 tail;
1456
0e50e96b
MK
1457 /** Context related to this request */
1458 struct i915_hw_context *ctx;
1459
7d736f4f
MK
1460 /** Batch buffer related to this request if any */
1461 struct drm_i915_gem_object *batch_obj;
1462
673a394b
EA
1463 /** Time at which this request was emitted, in jiffies. */
1464 unsigned long emitted_jiffies;
1465
b962442e 1466 /** global list entry for this request */
673a394b 1467 struct list_head list;
b962442e 1468
f787a5f5 1469 struct drm_i915_file_private *file_priv;
b962442e
EA
1470 /** file_priv list entry for this request */
1471 struct list_head client_list;
673a394b
EA
1472};
1473
1474struct drm_i915_file_private {
1475 struct {
99057c81 1476 spinlock_t lock;
b962442e 1477 struct list_head request_list;
673a394b 1478 } mm;
40521054 1479 struct idr context_idr;
e59ec13d
MK
1480
1481 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1482};
1483
cae5852d
ZN
1484#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1485
1486#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1487#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1488#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1489#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1490#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1491#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1492#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1493#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1494#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1495#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1496#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1497#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1498#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1499#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1500#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1501#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1502#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1503#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1504#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1505#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1506 (dev)->pci_device == 0x0152 || \
1507 (dev)->pci_device == 0x015a)
6547fbdb
DV
1508#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1509 (dev)->pci_device == 0x0106 || \
1510 (dev)->pci_device == 0x010A)
70a3eb7a 1511#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1512#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1513#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1514#define IS_ULT(dev) (IS_HASWELL(dev) && \
1515 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1516
85436696
JB
1517/*
1518 * The genX designation typically refers to the render engine, so render
1519 * capability related checks should use IS_GEN, while display and other checks
1520 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1521 * chips, etc.).
1522 */
cae5852d
ZN
1523#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1524#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1525#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1526#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1527#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1528#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1529
1530#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1531#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1532#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1533#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1534#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1535
254f965c 1536#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1537#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1538
05394f39 1539#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1540#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1541
b45305fc
DV
1542/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1543#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1544
cae5852d
ZN
1545/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1546 * rows, which changed the alignment requirements and fence programming.
1547 */
1548#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1549 IS_I915GM(dev)))
1550#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1551#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1552#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1553#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1554#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1555#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1556/* dsparb controlled by hw only */
1557#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1558
1559#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1560#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1561#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1562
f5adf94e
DL
1563#define HAS_IPS(dev) (IS_ULT(dev))
1564
eceae481 1565#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1566
dd93be58 1567#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1568#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1569#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1570
17a303ec
PZ
1571#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1572#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1573#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1574#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1575#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1576#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1577
cae5852d 1578#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1579#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1580#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1581#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1582#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1583#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1584
b7884eb4
DV
1585#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1586
f27b9265 1587#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1588
c8735b0c
BW
1589#define GT_FREQUENCY_MULTIPLIER 50
1590
05394f39
CW
1591#include "i915_trace.h"
1592
83b7f9ac
ED
1593/**
1594 * RC6 is a special power stage which allows the GPU to enter an very
1595 * low-voltage mode when idle, using down to 0V while at this stage. This
1596 * stage is entered automatically when the GPU is idle when RC6 support is
1597 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1598 *
1599 * There are different RC6 modes available in Intel GPU, which differentiate
1600 * among each other with the latency required to enter and leave RC6 and
1601 * voltage consumed by the GPU in different states.
1602 *
1603 * The combination of the following flags define which states GPU is allowed
1604 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1605 * RC6pp is deepest RC6. Their support by hardware varies according to the
1606 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1607 * which brings the most power savings; deeper states save more power, but
1608 * require higher latency to switch to and wake up.
1609 */
1610#define INTEL_RC6_ENABLE (1<<0)
1611#define INTEL_RC6p_ENABLE (1<<1)
1612#define INTEL_RC6pp_ENABLE (1<<2)
1613
c153f45f 1614extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1615extern int i915_max_ioctl;
a35d9d3c
BW
1616extern unsigned int i915_fbpercrtc __always_unused;
1617extern int i915_panel_ignore_lid __read_mostly;
1618extern unsigned int i915_powersave __read_mostly;
f45b5557 1619extern int i915_semaphores __read_mostly;
a35d9d3c 1620extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1621extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1622extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1623extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1624extern int i915_enable_rc6 __read_mostly;
4415e63b 1625extern int i915_enable_fbc __read_mostly;
a35d9d3c 1626extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1627extern int i915_enable_ppgtt __read_mostly;
105b7c11 1628extern int i915_enable_psr __read_mostly;
0a3af268 1629extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1630extern int i915_disable_power_well __read_mostly;
3c4ca58c 1631extern int i915_enable_ips __read_mostly;
2385bdf0 1632extern bool i915_fastboot __read_mostly;
0b74b508 1633extern bool i915_prefault_disable __read_mostly;
b3a83639 1634
6a9ee8af
DA
1635extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1636extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1637extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1638extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1639
1da177e4 1640 /* i915_dma.c */
d05c617e 1641void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1642extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1643extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1644extern int i915_driver_unload(struct drm_device *);
673a394b 1645extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1646extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1647extern void i915_driver_preclose(struct drm_device *dev,
1648 struct drm_file *file_priv);
673a394b
EA
1649extern void i915_driver_postclose(struct drm_device *dev,
1650 struct drm_file *file_priv);
84b1fd10 1651extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1652#ifdef CONFIG_COMPAT
0d6aa60b
DA
1653extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1654 unsigned long arg);
c43b5634 1655#endif
673a394b 1656extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1657 struct drm_clip_rect *box,
1658 int DR1, int DR4);
8e96d9c4 1659extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1660extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1661extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1662extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1663extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1664extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1665
073f34d9 1666extern void intel_console_resume(struct work_struct *work);
af6061af 1667
1da177e4 1668/* i915_irq.c */
10cd45b6 1669void i915_queue_hangcheck(struct drm_device *dev);
f65d9421 1670void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1671void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1672
f71d4af4 1673extern void intel_irq_init(struct drm_device *dev);
20afbda2 1674extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1675extern void intel_pm_init(struct drm_device *dev);
1676
1677extern void intel_uncore_sanitize(struct drm_device *dev);
1678extern void intel_uncore_early_sanitize(struct drm_device *dev);
1679extern void intel_uncore_init(struct drm_device *dev);
1680extern void intel_uncore_reset(struct drm_device *dev);
1681extern void intel_uncore_clear_errors(struct drm_device *dev);
1682extern void intel_uncore_check_errors(struct drm_device *dev);
b1f14ad0 1683
7c463586
KP
1684void
1685i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1686
1687void
1688i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1689
673a394b
EA
1690/* i915_gem.c */
1691int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1692 struct drm_file *file_priv);
1693int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1694 struct drm_file *file_priv);
1695int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1696 struct drm_file *file_priv);
1697int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1698 struct drm_file *file_priv);
1699int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1700 struct drm_file *file_priv);
de151cf6
JB
1701int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1702 struct drm_file *file_priv);
673a394b
EA
1703int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1704 struct drm_file *file_priv);
1705int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1706 struct drm_file *file_priv);
1707int i915_gem_execbuffer(struct drm_device *dev, void *data,
1708 struct drm_file *file_priv);
76446cac
JB
1709int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1710 struct drm_file *file_priv);
673a394b
EA
1711int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1712 struct drm_file *file_priv);
1713int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1714 struct drm_file *file_priv);
1715int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1716 struct drm_file *file_priv);
199adf40
BW
1717int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1718 struct drm_file *file);
1719int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1720 struct drm_file *file);
673a394b
EA
1721int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1722 struct drm_file *file_priv);
3ef94daa
CW
1723int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1724 struct drm_file *file_priv);
673a394b
EA
1725int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1726 struct drm_file *file_priv);
1727int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1728 struct drm_file *file_priv);
1729int i915_gem_set_tiling(struct drm_device *dev, void *data,
1730 struct drm_file *file_priv);
1731int i915_gem_get_tiling(struct drm_device *dev, void *data,
1732 struct drm_file *file_priv);
5a125c3c
EA
1733int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1734 struct drm_file *file_priv);
23ba4fd0
BW
1735int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1736 struct drm_file *file_priv);
673a394b 1737void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1738void *i915_gem_object_alloc(struct drm_device *dev);
1739void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1740int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1741void i915_gem_object_init(struct drm_i915_gem_object *obj,
1742 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1743struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1744 size_t size);
673a394b 1745void i915_gem_free_object(struct drm_gem_object *obj);
2f633156
BW
1746struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1747 struct i915_address_space *vm);
1748void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1749
2021746e
CW
1750int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1751 uint32_t alignment,
86a1ee26
CW
1752 bool map_and_fenceable,
1753 bool nonblocking);
05394f39 1754void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1755int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1756int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1757void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1758void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1759
37e680a1 1760int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1761static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1762{
67d5a50c
ID
1763 struct sg_page_iter sg_iter;
1764
1765 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1766 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1767
1768 return NULL;
9da3da66 1769}
a5570178
CW
1770static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1771{
1772 BUG_ON(obj->pages == NULL);
1773 obj->pages_pin_count++;
1774}
1775static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1776{
1777 BUG_ON(obj->pages_pin_count == 0);
1778 obj->pages_pin_count--;
1779}
1780
54cf91dc 1781int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1782int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1783 struct intel_ring_buffer *to);
54cf91dc 1784void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1785 struct intel_ring_buffer *ring);
54cf91dc 1786
ff72145b
DA
1787int i915_gem_dumb_create(struct drm_file *file_priv,
1788 struct drm_device *dev,
1789 struct drm_mode_create_dumb *args);
1790int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1791 uint32_t handle, uint64_t *offset);
1792int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1793 uint32_t handle);
f787a5f5
CW
1794/**
1795 * Returns true if seq1 is later than seq2.
1796 */
1797static inline bool
1798i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1799{
1800 return (int32_t)(seq1 - seq2) >= 0;
1801}
1802
fca26bb4
MK
1803int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1804int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1805int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1806int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1807
9a5a53b3 1808static inline bool
1690e1eb
CW
1809i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1810{
1811 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1812 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1813 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1814 return true;
1815 } else
1816 return false;
1690e1eb
CW
1817}
1818
1819static inline void
1820i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1821{
1822 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1823 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1824 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1825 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1826 }
1827}
1828
b09a1fec 1829void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1830void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1831int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1832 bool interruptible);
1f83fee0
DV
1833static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1834{
1835 return unlikely(atomic_read(&error->reset_counter)
1836 & I915_RESET_IN_PROGRESS_FLAG);
1837}
1838
1839static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1840{
1841 return atomic_read(&error->reset_counter) == I915_WEDGED;
1842}
a71d8d94 1843
069efc1d 1844void i915_gem_reset(struct drm_device *dev);
05394f39 1845void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1846int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1847 uint32_t read_domains,
1848 uint32_t write_domain);
a8198eea 1849int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1850int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1851int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1852void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1853void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1854void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1855int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1856int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1857int __i915_add_request(struct intel_ring_buffer *ring,
1858 struct drm_file *file,
7d736f4f 1859 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1860 u32 *seqno);
1861#define i915_add_request(ring, seqno) \
854c94a7 1862 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1863int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1864 uint32_t seqno);
de151cf6 1865int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1866int __must_check
1867i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1868 bool write);
1869int __must_check
dabdfe02
CW
1870i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1871int __must_check
2da3b9b9
CW
1872i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1873 u32 alignment,
2021746e 1874 struct intel_ring_buffer *pipelined);
71acb5eb 1875int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1876 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1877 int id,
1878 int align);
71acb5eb 1879void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1880 struct drm_i915_gem_object *obj);
71acb5eb 1881void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1882void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1883
0fa87796
ID
1884uint32_t
1885i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1886uint32_t
d865110c
ID
1887i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1888 int tiling_mode, bool fenced);
467cffba 1889
e4ffd173
CW
1890int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1891 enum i915_cache_level cache_level);
1892
1286ff73
DV
1893struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1894 struct dma_buf *dma_buf);
1895
1896struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1897 struct drm_gem_object *gem_obj, int flags);
1898
19b2dbde
CW
1899void i915_gem_restore_fences(struct drm_device *dev);
1900
254f965c
BW
1901/* i915_gem_context.c */
1902void i915_gem_context_init(struct drm_device *dev);
1903void i915_gem_context_fini(struct drm_device *dev);
254f965c 1904void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1905int i915_switch_context(struct intel_ring_buffer *ring,
1906 struct drm_file *file, int to_id);
dce3271b
MK
1907void i915_gem_context_free(struct kref *ctx_ref);
1908static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1909{
1910 kref_get(&ctx->ref);
1911}
1912
1913static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1914{
1915 kref_put(&ctx->ref, i915_gem_context_free);
1916}
1917
c0bb617a 1918struct i915_ctx_hang_stats * __must_check
11fa3384 1919i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
1920 struct drm_file *file,
1921 u32 id);
84624813
BW
1922int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *file);
1924int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1925 struct drm_file *file);
1286ff73 1926
76aaf220 1927/* i915_gem_gtt.c */
1d2a314c 1928void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1929void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1930 struct drm_i915_gem_object *obj,
1931 enum i915_cache_level cache_level);
1932void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1933 struct drm_i915_gem_object *obj);
1d2a314c 1934
76aaf220 1935void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1936int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1937void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1938 enum i915_cache_level cache_level);
05394f39 1939void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1940void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1941void i915_gem_init_global_gtt(struct drm_device *dev);
1942void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1943 unsigned long mappable_end, unsigned long end);
e76e9aeb 1944int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1945static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1946{
1947 if (INTEL_INFO(dev)->gen < 6)
1948 intel_gtt_chipset_flush();
1949}
1950
76aaf220 1951
b47eb4a2 1952/* i915_gem_evict.c */
2021746e 1953int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1954 unsigned alignment,
1955 unsigned cache_level,
86a1ee26
CW
1956 bool mappable,
1957 bool nonblock);
6c085a72 1958int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1959
9797fbfb
CW
1960/* i915_gem_stolen.c */
1961int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1962int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1963void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1964void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1965struct drm_i915_gem_object *
1966i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1967struct drm_i915_gem_object *
1968i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1969 u32 stolen_offset,
1970 u32 gtt_offset,
1971 u32 size);
0104fdbb 1972void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1973
673a394b 1974/* i915_gem_tiling.c */
e9b73c67
CW
1975inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1976{
1977 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1978
1979 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1980 obj->tiling_mode != I915_TILING_NONE;
1981}
1982
673a394b 1983void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1984void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1985void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1986
1987/* i915_gem_debug.c */
05394f39 1988void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1989 const char *where, uint32_t mark);
23bc5982
CW
1990#if WATCH_LISTS
1991int i915_verify_lists(struct drm_device *dev);
673a394b 1992#else
23bc5982 1993#define i915_verify_lists(dev) 0
673a394b 1994#endif
05394f39
CW
1995void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1996 int handle);
1997void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1998 const char *where, uint32_t mark);
1da177e4 1999
2017263e 2000/* i915_debugfs.c */
27c202ad
BG
2001int i915_debugfs_init(struct drm_minor *minor);
2002void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
2003
2004/* i915_gpu_error.c */
edc3d884
MK
2005__printf(2, 3)
2006void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2007int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2008 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2009int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2010 size_t count, loff_t pos);
2011static inline void i915_error_state_buf_release(
2012 struct drm_i915_error_state_buf *eb)
2013{
2014 kfree(eb->buf);
2015}
84734a04
MK
2016void i915_capture_error_state(struct drm_device *dev);
2017void i915_error_state_get(struct drm_device *dev,
2018 struct i915_error_state_file_priv *error_priv);
2019void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2020void i915_destroy_error_state(struct drm_device *dev);
2021
2022void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2023const char *i915_cache_level_str(int type);
2017263e 2024
317c35d1
JB
2025/* i915_suspend.c */
2026extern int i915_save_state(struct drm_device *dev);
2027extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2028
d8157a36
DV
2029/* i915_ums.c */
2030void i915_save_display_reg(struct drm_device *dev);
2031void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2032
0136db58
BW
2033/* i915_sysfs.c */
2034void i915_setup_sysfs(struct drm_device *dev_priv);
2035void i915_teardown_sysfs(struct drm_device *dev_priv);
2036
f899fc64
CW
2037/* intel_i2c.c */
2038extern int intel_setup_gmbus(struct drm_device *dev);
2039extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2040static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2041{
2ed06c93 2042 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2043}
2044
2045extern struct i2c_adapter *intel_gmbus_get_adapter(
2046 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2047extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2048extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2049static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2050{
2051 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2052}
f899fc64
CW
2053extern void intel_i2c_reset(struct drm_device *dev);
2054
3b617967 2055/* intel_opregion.c */
44834a67
CW
2056extern int intel_opregion_setup(struct drm_device *dev);
2057#ifdef CONFIG_ACPI
2058extern void intel_opregion_init(struct drm_device *dev);
2059extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2060extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2061#else
44834a67
CW
2062static inline void intel_opregion_init(struct drm_device *dev) { return; }
2063static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2064static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2065#endif
8ee1c3db 2066
723bfd70
JB
2067/* intel_acpi.c */
2068#ifdef CONFIG_ACPI
2069extern void intel_register_dsm_handler(void);
2070extern void intel_unregister_dsm_handler(void);
2071#else
2072static inline void intel_register_dsm_handler(void) { return; }
2073static inline void intel_unregister_dsm_handler(void) { return; }
2074#endif /* CONFIG_ACPI */
2075
79e53945 2076/* modesetting */
f817586c 2077extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2078extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2079extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2080extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2081extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2082extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2083extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2084 bool force_restore);
44cec740 2085extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2086extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2087extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2088extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2089extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2090extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2091extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2092extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2093extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2094extern void intel_detect_pch(struct drm_device *dev);
2095extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2096extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2097
2911a35b 2098extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2099int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2100 struct drm_file *file);
575155a9 2101
6ef3d427
CW
2102/* overlay */
2103extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2104extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2105 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2106
2107extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2108extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2109 struct drm_device *dev,
2110 struct intel_display_error_state *error);
6ef3d427 2111
b7287d80
BW
2112/* On SNB platform, before reading ring registers forcewake bit
2113 * must be set to prevent GT core from power down and stale values being
2114 * returned.
2115 */
fcca7926
BW
2116void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2117void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2118
42c0526c
BW
2119int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2120int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2121
2122/* intel_sideband.c */
64936258
JN
2123u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2124void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2125u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2126u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2127void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2128u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2129 enum intel_sbi_destination destination);
2130void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2131 enum intel_sbi_destination destination);
0a073b84 2132
855ba3be
JB
2133int vlv_gpu_freq(int ddr_freq, int val);
2134int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2135
6af5d92f 2136#define __i915_read(x) \
dba8e41f 2137 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
6af5d92f
CW
2138__i915_read(8)
2139__i915_read(16)
2140__i915_read(32)
2141__i915_read(64)
5f75377d
KP
2142#undef __i915_read
2143
6af5d92f 2144#define __i915_write(x) \
dba8e41f 2145 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
6af5d92f
CW
2146__i915_write(8)
2147__i915_write(16)
2148__i915_write(32)
2149__i915_write(64)
5f75377d
KP
2150#undef __i915_write
2151
dba8e41f
CW
2152#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2153#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
5f75377d 2154
dba8e41f
CW
2155#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2156#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2157#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2158#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
5f75377d 2159
dba8e41f
CW
2160#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2161#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2162#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2163#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
5f75377d 2164
dba8e41f
CW
2165#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2166#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
cae5852d
ZN
2167
2168#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2169#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2170
55bc60db
VS
2171/* "Broadcast RGB" property */
2172#define INTEL_BROADCAST_RGB_AUTO 0
2173#define INTEL_BROADCAST_RGB_FULL 1
2174#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2175
766aa1c4
VS
2176static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2177{
2178 if (HAS_PCH_SPLIT(dev))
2179 return CPU_VGACNTRL;
2180 else if (IS_VALLEYVIEW(dev))
2181 return VLV_VGACNTRL;
2182 else
2183 return VGACNTRL;
2184}
2185
2bb4629a
VS
2186static inline void __user *to_user_ptr(u64 address)
2187{
2188 return (void __user *)(uintptr_t)address;
2189}
2190
df97729f
ID
2191static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2192{
2193 unsigned long j = msecs_to_jiffies(m);
2194
2195 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2196}
2197
2198static inline unsigned long
2199timespec_to_jiffies_timeout(const struct timespec *value)
2200{
2201 unsigned long j = timespec_to_jiffies(value);
2202
2203 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2204}
2205
1da177e4 2206#endif