]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: tune reset dmesg output a bit
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
e4607fcf
CML
91#define I915_NUM_PHYS_VLV 1
92
93enum dpio_channel {
94 DPIO_CH0,
95 DPIO_CH1
96};
97
98enum dpio_phy {
99 DPIO_PHY0,
100 DPIO_PHY1
101};
102
b97186f0
PZ
103enum intel_display_power_domain {
104 POWER_DOMAIN_PIPE_A,
105 POWER_DOMAIN_PIPE_B,
106 POWER_DOMAIN_PIPE_C,
107 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
108 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
110 POWER_DOMAIN_TRANSCODER_A,
111 POWER_DOMAIN_TRANSCODER_B,
112 POWER_DOMAIN_TRANSCODER_C,
f52e353e 113 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 114 POWER_DOMAIN_VGA,
baa70707 115 POWER_DOMAIN_INIT,
bddc7645
ID
116
117 POWER_DOMAIN_NUM,
b97186f0
PZ
118};
119
bddc7645
ID
120#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
121
b97186f0
PZ
122#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
123#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
124 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
125#define POWER_DOMAIN_TRANSCODER(tran) \
126 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
127 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 128
bddc7645
ID
129#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
130 BIT(POWER_DOMAIN_PIPE_A) | \
131 BIT(POWER_DOMAIN_TRANSCODER_EDP))
132
1d843f9d
EE
133enum hpd_pin {
134 HPD_NONE = 0,
135 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
136 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
137 HPD_CRT,
138 HPD_SDVO_B,
139 HPD_SDVO_C,
140 HPD_PORT_B,
141 HPD_PORT_C,
142 HPD_PORT_D,
143 HPD_NUM_PINS
144};
145
2a2d5482
CW
146#define I915_GEM_GPU_DOMAINS \
147 (I915_GEM_DOMAIN_RENDER | \
148 I915_GEM_DOMAIN_SAMPLER | \
149 I915_GEM_DOMAIN_COMMAND | \
150 I915_GEM_DOMAIN_INSTRUCTION | \
151 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 152
7eb552ae 153#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 154
6c2b7c12
DV
155#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
156 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
157 if ((intel_encoder)->base.crtc == (__crtc))
158
e7b903d2
DV
159struct drm_i915_private;
160
46edb027
DV
161enum intel_dpll_id {
162 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
163 /* real shared dpll ids must be >= 0 */
164 DPLL_ID_PCH_PLL_A,
165 DPLL_ID_PCH_PLL_B,
166};
167#define I915_NUM_PLLS 2
168
5358901f 169struct intel_dpll_hw_state {
66e985c0 170 uint32_t dpll;
8bcc2795 171 uint32_t dpll_md;
66e985c0
DV
172 uint32_t fp0;
173 uint32_t fp1;
5358901f
DV
174};
175
e72f9fbf 176struct intel_shared_dpll {
ee7b9f93
JB
177 int refcount; /* count of number of CRTCs sharing this PLL */
178 int active; /* count of number of active CRTCs (i.e. DPMS on) */
179 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
180 const char *name;
181 /* should match the index in the dev_priv->shared_dplls array */
182 enum intel_dpll_id id;
5358901f 183 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
184 void (*mode_set)(struct drm_i915_private *dev_priv,
185 struct intel_shared_dpll *pll);
e7b903d2
DV
186 void (*enable)(struct drm_i915_private *dev_priv,
187 struct intel_shared_dpll *pll);
188 void (*disable)(struct drm_i915_private *dev_priv,
189 struct intel_shared_dpll *pll);
5358901f
DV
190 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll,
192 struct intel_dpll_hw_state *hw_state);
ee7b9f93 193};
ee7b9f93 194
e69d0bc1
DV
195/* Used by dp and fdi links */
196struct intel_link_m_n {
197 uint32_t tu;
198 uint32_t gmch_m;
199 uint32_t gmch_n;
200 uint32_t link_m;
201 uint32_t link_n;
202};
203
204void intel_link_compute_m_n(int bpp, int nlanes,
205 int pixel_clock, int link_clock,
206 struct intel_link_m_n *m_n);
207
6441ab5f
PZ
208struct intel_ddi_plls {
209 int spll_refcount;
210 int wrpll1_refcount;
211 int wrpll2_refcount;
212};
213
1da177e4
LT
214/* Interface history:
215 *
216 * 1.1: Original.
0d6aa60b
DA
217 * 1.2: Add Power Management
218 * 1.3: Add vblank support
de227f5f 219 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 220 * 1.5: Add vblank pipe configuration
2228ed67
MD
221 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
222 * - Support vertical blank on secondary display pipe
1da177e4
LT
223 */
224#define DRIVER_MAJOR 1
2228ed67 225#define DRIVER_MINOR 6
1da177e4
LT
226#define DRIVER_PATCHLEVEL 0
227
23bc5982 228#define WATCH_LISTS 0
42d6ab48 229#define WATCH_GTT 0
673a394b 230
71acb5eb
DA
231#define I915_GEM_PHYS_CURSOR_0 1
232#define I915_GEM_PHYS_CURSOR_1 2
233#define I915_GEM_PHYS_OVERLAY_REGS 3
234#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
235
236struct drm_i915_gem_phys_object {
237 int id;
238 struct page **page_list;
239 drm_dma_handle_t *handle;
05394f39 240 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
241};
242
0a3e67a4
JB
243struct opregion_header;
244struct opregion_acpi;
245struct opregion_swsci;
246struct opregion_asle;
247
8ee1c3db 248struct intel_opregion {
5bc4418b
BW
249 struct opregion_header __iomem *header;
250 struct opregion_acpi __iomem *acpi;
251 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
252 u32 swsci_gbda_sub_functions;
253 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
254 struct opregion_asle __iomem *asle;
255 void __iomem *vbt;
01fe9dbd 256 u32 __iomem *lid_state;
8ee1c3db 257};
44834a67 258#define OPREGION_SIZE (8*1024)
8ee1c3db 259
6ef3d427
CW
260struct intel_overlay;
261struct intel_overlay_error_state;
262
7c1c2871
DA
263struct drm_i915_master_private {
264 drm_local_map_t *sarea;
265 struct _drm_i915_sarea *sarea_priv;
266};
de151cf6 267#define I915_FENCE_REG_NONE -1
42b5aeab
VS
268#define I915_MAX_NUM_FENCES 32
269/* 32 fences + sign bit for FENCE_REG_NONE */
270#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
271
272struct drm_i915_fence_reg {
007cc8ac 273 struct list_head lru_list;
caea7476 274 struct drm_i915_gem_object *obj;
1690e1eb 275 int pin_count;
de151cf6 276};
7c1c2871 277
9b9d172d 278struct sdvo_device_mapping {
e957d772 279 u8 initialized;
9b9d172d 280 u8 dvo_port;
281 u8 slave_addr;
282 u8 dvo_wiring;
e957d772 283 u8 i2c_pin;
b1083333 284 u8 ddc_pin;
9b9d172d 285};
286
c4a1d9e4
CW
287struct intel_display_error_state;
288
63eeaf38 289struct drm_i915_error_state {
742cbee8 290 struct kref ref;
63eeaf38
JB
291 u32 eir;
292 u32 pgtbl_er;
be998e2e 293 u32 ier;
b9a3906b 294 u32 ccid;
0f3b6849
CW
295 u32 derrmr;
296 u32 forcewake;
9574b3fe 297 bool waiting[I915_NUM_RINGS];
9db4a9c7 298 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
299 u32 tail[I915_NUM_RINGS];
300 u32 head[I915_NUM_RINGS];
0f3b6849 301 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
302 u32 ipeir[I915_NUM_RINGS];
303 u32 ipehr[I915_NUM_RINGS];
304 u32 instdone[I915_NUM_RINGS];
305 u32 acthd[I915_NUM_RINGS];
7e3b8737 306 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 307 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 308 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
309 /* our own tracking of ring head and tail */
310 u32 cpu_ring_head[I915_NUM_RINGS];
311 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 312 u32 error; /* gen6+ */
71e172e8 313 u32 err_int; /* gen7 */
94e39e28 314 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
315 u32 instpm[I915_NUM_RINGS];
316 u32 instps[I915_NUM_RINGS];
050ee91f 317 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 318 u32 seqno[I915_NUM_RINGS];
9df30794 319 u64 bbaddr;
33f3f518
DV
320 u32 fault_reg[I915_NUM_RINGS];
321 u32 done_reg;
c1cd90ed 322 u32 faddr[I915_NUM_RINGS];
4b9de737 323 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 324 struct timeval time;
52d39a21
CW
325 struct drm_i915_error_ring {
326 struct drm_i915_error_object {
327 int page_count;
328 u32 gtt_offset;
329 u32 *pages[0];
8c123e54 330 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
331 struct drm_i915_error_request {
332 long jiffies;
333 u32 seqno;
ee4f42b1 334 u32 tail;
52d39a21
CW
335 } *requests;
336 int num_requests;
337 } ring[I915_NUM_RINGS];
9df30794 338 struct drm_i915_error_buffer {
a779e5ab 339 u32 size;
9df30794 340 u32 name;
0201f1ec 341 u32 rseqno, wseqno;
9df30794
CW
342 u32 gtt_offset;
343 u32 read_domains;
344 u32 write_domain;
4b9de737 345 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
346 s32 pinned:2;
347 u32 tiling:2;
348 u32 dirty:1;
349 u32 purgeable:1;
5d1333fc 350 s32 ring:4;
f56383cb 351 u32 cache_level:3;
95f5301d
BW
352 } **active_bo, **pinned_bo;
353 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 354 struct intel_overlay_error_state *overlay;
c4a1d9e4 355 struct intel_display_error_state *display;
da661464
MK
356 int hangcheck_score[I915_NUM_RINGS];
357 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
358};
359
b8cecdf5 360struct intel_crtc_config;
0e8ffe1b 361struct intel_crtc;
ee9300bb
DV
362struct intel_limit;
363struct dpll;
b8cecdf5 364
e70236a8 365struct drm_i915_display_funcs {
ee5382ae 366 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
367 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
368 void (*disable_fbc)(struct drm_device *dev);
369 int (*get_display_clock_speed)(struct drm_device *dev);
370 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
371 /**
372 * find_dpll() - Find the best values for the PLL
373 * @limit: limits for the PLL
374 * @crtc: current CRTC
375 * @target: target frequency in kHz
376 * @refclk: reference clock frequency in kHz
377 * @match_clock: if provided, @best_clock P divider must
378 * match the P divider from @match_clock
379 * used for LVDS downclocking
380 * @best_clock: best PLL values found
381 *
382 * Returns true on success, false on failure.
383 */
384 bool (*find_dpll)(const struct intel_limit *limit,
385 struct drm_crtc *crtc,
386 int target, int refclk,
387 struct dpll *match_clock,
388 struct dpll *best_clock);
46ba614c 389 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
390 void (*update_sprite_wm)(struct drm_plane *plane,
391 struct drm_crtc *crtc,
4c4ff43a 392 uint32_t sprite_width, int pixel_size,
bdd57d03 393 bool enable, bool scaled);
47fab737 394 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
395 /* Returns the active state of the crtc, and if the crtc is active,
396 * fills out the pipe-config with the hw state. */
397 bool (*get_pipe_config)(struct intel_crtc *,
398 struct intel_crtc_config *);
f564048e 399 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
400 int x, int y,
401 struct drm_framebuffer *old_fb);
76e5a89c
DV
402 void (*crtc_enable)(struct drm_crtc *crtc);
403 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 404 void (*off)(struct drm_crtc *crtc);
e0dac65e 405 void (*write_eld)(struct drm_connector *connector,
34427052
JN
406 struct drm_crtc *crtc,
407 struct drm_display_mode *mode);
674cf967 408 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 409 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
410 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
411 struct drm_framebuffer *fb,
ed8d1975
KP
412 struct drm_i915_gem_object *obj,
413 uint32_t flags);
17638cd6
JB
414 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
415 int x, int y);
20afbda2 416 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
417 /* clock updates for mode set */
418 /* cursor updates */
419 /* render clock increase/decrease */
420 /* display clock increase/decrease */
421 /* pll clock increase/decrease */
e70236a8
JB
422};
423
907b28c5 424struct intel_uncore_funcs {
990bbdad
CW
425 void (*force_wake_get)(struct drm_i915_private *dev_priv);
426 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
427
428 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
429 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
430 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
431 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
432
433 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
434 uint8_t val, bool trace);
435 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
436 uint16_t val, bool trace);
437 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
438 uint32_t val, bool trace);
439 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
440 uint64_t val, bool trace);
990bbdad
CW
441};
442
907b28c5
CW
443struct intel_uncore {
444 spinlock_t lock; /** lock is also taken in irq contexts. */
445
446 struct intel_uncore_funcs funcs;
447
448 unsigned fifo_count;
449 unsigned forcewake_count;
aec347ab
CW
450
451 struct delayed_work force_wake_work;
907b28c5
CW
452};
453
79fc46df
DL
454#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
455 func(is_mobile) sep \
456 func(is_i85x) sep \
457 func(is_i915g) sep \
458 func(is_i945gm) sep \
459 func(is_g33) sep \
460 func(need_gfx_hws) sep \
461 func(is_g4x) sep \
462 func(is_pineview) sep \
463 func(is_broadwater) sep \
464 func(is_crestline) sep \
465 func(is_ivybridge) sep \
466 func(is_valleyview) sep \
467 func(is_haswell) sep \
b833d685 468 func(is_preliminary) sep \
79fc46df
DL
469 func(has_fbc) sep \
470 func(has_pipe_cxsr) sep \
471 func(has_hotplug) sep \
472 func(cursor_needs_physical) sep \
473 func(has_overlay) sep \
474 func(overlay_needs_physical) sep \
475 func(supports_tv) sep \
dd93be58 476 func(has_llc) sep \
30568c45
DL
477 func(has_ddi) sep \
478 func(has_fpga_dbg)
c96ea64e 479
a587f779
DL
480#define DEFINE_FLAG(name) u8 name:1
481#define SEP_SEMICOLON ;
c96ea64e 482
cfdf1fa2 483struct intel_device_info {
10fce67a 484 u32 display_mmio_offset;
7eb552ae 485 u8 num_pipes:3;
c96c3a8c 486 u8 gen;
73ae478c 487 u8 ring_mask; /* Rings supported by the HW */
a587f779 488 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
489};
490
a587f779
DL
491#undef DEFINE_FLAG
492#undef SEP_SEMICOLON
493
7faf1ab2
DV
494enum i915_cache_level {
495 I915_CACHE_NONE = 0,
350ec881
CW
496 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
497 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
498 caches, eg sampler/render caches, and the
499 large Last-Level-Cache. LLC is coherent with
500 the CPU, but L3 is only visible to the GPU. */
651d794f 501 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
502};
503
2d04befb
KG
504typedef uint32_t gen6_gtt_pte_t;
505
853ba5d2 506struct i915_address_space {
93bd8649 507 struct drm_mm mm;
853ba5d2 508 struct drm_device *dev;
a7bbbd63 509 struct list_head global_link;
853ba5d2
BW
510 unsigned long start; /* Start offset always 0 for dri2 */
511 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
512
513 struct {
514 dma_addr_t addr;
515 struct page *page;
516 } scratch;
517
5cef07e1
BW
518 /**
519 * List of objects currently involved in rendering.
520 *
521 * Includes buffers having the contents of their GPU caches
522 * flushed, not necessarily primitives. last_rendering_seqno
523 * represents when the rendering involved will be completed.
524 *
525 * A reference is held on the buffer while on this list.
526 */
527 struct list_head active_list;
528
529 /**
530 * LRU list of objects which are not in the ringbuffer and
531 * are ready to unbind, but are still in the GTT.
532 *
533 * last_rendering_seqno is 0 while an object is in this list.
534 *
535 * A reference is not held on the buffer while on this list,
536 * as merely being GTT-bound shouldn't prevent its being
537 * freed, and we'll pull it off the list in the free path.
538 */
539 struct list_head inactive_list;
540
853ba5d2
BW
541 /* FIXME: Need a more generic return type */
542 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
543 enum i915_cache_level level,
544 bool valid); /* Create a valid PTE */
853ba5d2
BW
545 void (*clear_range)(struct i915_address_space *vm,
546 unsigned int first_entry,
828c7908
BW
547 unsigned int num_entries,
548 bool use_scratch);
853ba5d2
BW
549 void (*insert_entries)(struct i915_address_space *vm,
550 struct sg_table *st,
551 unsigned int first_entry,
552 enum i915_cache_level cache_level);
553 void (*cleanup)(struct i915_address_space *vm);
554};
555
5d4545ae
BW
556/* The Graphics Translation Table is the way in which GEN hardware translates a
557 * Graphics Virtual Address into a Physical Address. In addition to the normal
558 * collateral associated with any va->pa translations GEN hardware also has a
559 * portion of the GTT which can be mapped by the CPU and remain both coherent
560 * and correct (in cases like swizzling). That region is referred to as GMADR in
561 * the spec.
562 */
563struct i915_gtt {
853ba5d2 564 struct i915_address_space base;
baa09f5f 565 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
566
567 unsigned long mappable_end; /* End offset that we can CPU map */
568 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
569 phys_addr_t mappable_base; /* PA of our GMADR */
570
571 /** "Graphics Stolen Memory" holds the global PTEs */
572 void __iomem *gsm;
a81cc00c
BW
573
574 bool do_idle_maps;
7faf1ab2 575
911bdf0a 576 int mtrr;
7faf1ab2
DV
577
578 /* global gtt ops */
baa09f5f 579 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
580 size_t *stolen, phys_addr_t *mappable_base,
581 unsigned long *mappable_end);
5d4545ae 582};
853ba5d2 583#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 584
1d2a314c 585struct i915_hw_ppgtt {
853ba5d2 586 struct i915_address_space base;
1d2a314c
DV
587 unsigned num_pd_entries;
588 struct page **pt_pages;
589 uint32_t pd_offset;
590 dma_addr_t *pt_dma_addr;
def886c3 591
b7c36d25 592 int (*enable)(struct drm_device *dev);
1d2a314c
DV
593};
594
0b02e798
BW
595/**
596 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
597 * VMA's presence cannot be guaranteed before binding, or after unbinding the
598 * object into/from the address space.
599 *
600 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
601 * will always be <= an objects lifetime. So object refcounting should cover us.
602 */
603struct i915_vma {
604 struct drm_mm_node node;
605 struct drm_i915_gem_object *obj;
606 struct i915_address_space *vm;
607
ca191b13
BW
608 /** This object's place on the active/inactive lists */
609 struct list_head mm_list;
610
2f633156 611 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
612
613 /** This vma's place in the batchbuffer or on the eviction list */
614 struct list_head exec_list;
615
27173f1f
BW
616 /**
617 * Used for performing relocations during execbuffer insertion.
618 */
619 struct hlist_node exec_node;
620 unsigned long exec_handle;
621 struct drm_i915_gem_exec_object2 *exec_entry;
622
1d2a314c
DV
623};
624
e59ec13d
MK
625struct i915_ctx_hang_stats {
626 /* This context had batch pending when hang was declared */
627 unsigned batch_pending;
628
629 /* This context had batch active when hang was declared */
630 unsigned batch_active;
be62acb4
MK
631
632 /* Time when this context was last blamed for a GPU reset */
633 unsigned long guilty_ts;
634
635 /* This context is banned to submit more work */
636 bool banned;
e59ec13d 637};
40521054
BW
638
639/* This must match up with the value previously used for execbuf2.rsvd1. */
640#define DEFAULT_CONTEXT_ID 0
641struct i915_hw_context {
dce3271b 642 struct kref ref;
40521054 643 int id;
e0556841 644 bool is_initialized;
3ccfd19d 645 uint8_t remap_slice;
40521054
BW
646 struct drm_i915_file_private *file_priv;
647 struct intel_ring_buffer *ring;
648 struct drm_i915_gem_object *obj;
e59ec13d 649 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
650
651 struct list_head link;
40521054
BW
652};
653
5c3fe8b0
BW
654struct i915_fbc {
655 unsigned long size;
656 unsigned int fb_id;
657 enum plane plane;
658 int y;
659
660 struct drm_mm_node *compressed_fb;
661 struct drm_mm_node *compressed_llb;
662
663 struct intel_fbc_work {
664 struct delayed_work work;
665 struct drm_crtc *crtc;
666 struct drm_framebuffer *fb;
667 int interval;
668 } *fbc_work;
669
29ebf90f
CW
670 enum no_fbc_reason {
671 FBC_OK, /* FBC is enabled */
672 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
673 FBC_NO_OUTPUT, /* no outputs enabled to compress */
674 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
675 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
676 FBC_MODE_TOO_LARGE, /* mode too large for compression */
677 FBC_BAD_PLANE, /* fbc not supported on plane */
678 FBC_NOT_TILED, /* buffer not tiled */
679 FBC_MULTIPLE_PIPES, /* more than one pipe active */
680 FBC_MODULE_PARAM,
681 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
682 } no_fbc_reason;
b5e50c3f
JB
683};
684
a031d709
RV
685struct i915_psr {
686 bool sink_support;
687 bool source_ok;
3f51e471 688};
5c3fe8b0 689
3bad0781 690enum intel_pch {
f0350830 691 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
692 PCH_IBX, /* Ibexpeak PCH */
693 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 694 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 695 PCH_NOP,
3bad0781
ZW
696};
697
988d6ee8
PZ
698enum intel_sbi_destination {
699 SBI_ICLK,
700 SBI_MPHY,
701};
702
b690e96c 703#define QUIRK_PIPEA_FORCE (1<<0)
435793df 704#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 705#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 706#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 707
8be48d92 708struct intel_fbdev;
1630fe75 709struct intel_fbc_work;
38651674 710
c2b9152f
DV
711struct intel_gmbus {
712 struct i2c_adapter adapter;
f2ce9faf 713 u32 force_bit;
c2b9152f 714 u32 reg0;
36c785f0 715 u32 gpio_reg;
c167a6fc 716 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
717 struct drm_i915_private *dev_priv;
718};
719
f4c956ad 720struct i915_suspend_saved_registers {
ba8bbcf6
JB
721 u8 saveLBB;
722 u32 saveDSPACNTR;
723 u32 saveDSPBCNTR;
e948e994 724 u32 saveDSPARB;
ba8bbcf6
JB
725 u32 savePIPEACONF;
726 u32 savePIPEBCONF;
727 u32 savePIPEASRC;
728 u32 savePIPEBSRC;
729 u32 saveFPA0;
730 u32 saveFPA1;
731 u32 saveDPLL_A;
732 u32 saveDPLL_A_MD;
733 u32 saveHTOTAL_A;
734 u32 saveHBLANK_A;
735 u32 saveHSYNC_A;
736 u32 saveVTOTAL_A;
737 u32 saveVBLANK_A;
738 u32 saveVSYNC_A;
739 u32 saveBCLRPAT_A;
5586c8bc 740 u32 saveTRANSACONF;
42048781
ZW
741 u32 saveTRANS_HTOTAL_A;
742 u32 saveTRANS_HBLANK_A;
743 u32 saveTRANS_HSYNC_A;
744 u32 saveTRANS_VTOTAL_A;
745 u32 saveTRANS_VBLANK_A;
746 u32 saveTRANS_VSYNC_A;
0da3ea12 747 u32 savePIPEASTAT;
ba8bbcf6
JB
748 u32 saveDSPASTRIDE;
749 u32 saveDSPASIZE;
750 u32 saveDSPAPOS;
585fb111 751 u32 saveDSPAADDR;
ba8bbcf6
JB
752 u32 saveDSPASURF;
753 u32 saveDSPATILEOFF;
754 u32 savePFIT_PGM_RATIOS;
0eb96d6e 755 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
756 u32 saveBLC_PWM_CTL;
757 u32 saveBLC_PWM_CTL2;
42048781
ZW
758 u32 saveBLC_CPU_PWM_CTL;
759 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
760 u32 saveFPB0;
761 u32 saveFPB1;
762 u32 saveDPLL_B;
763 u32 saveDPLL_B_MD;
764 u32 saveHTOTAL_B;
765 u32 saveHBLANK_B;
766 u32 saveHSYNC_B;
767 u32 saveVTOTAL_B;
768 u32 saveVBLANK_B;
769 u32 saveVSYNC_B;
770 u32 saveBCLRPAT_B;
5586c8bc 771 u32 saveTRANSBCONF;
42048781
ZW
772 u32 saveTRANS_HTOTAL_B;
773 u32 saveTRANS_HBLANK_B;
774 u32 saveTRANS_HSYNC_B;
775 u32 saveTRANS_VTOTAL_B;
776 u32 saveTRANS_VBLANK_B;
777 u32 saveTRANS_VSYNC_B;
0da3ea12 778 u32 savePIPEBSTAT;
ba8bbcf6
JB
779 u32 saveDSPBSTRIDE;
780 u32 saveDSPBSIZE;
781 u32 saveDSPBPOS;
585fb111 782 u32 saveDSPBADDR;
ba8bbcf6
JB
783 u32 saveDSPBSURF;
784 u32 saveDSPBTILEOFF;
585fb111
JB
785 u32 saveVGA0;
786 u32 saveVGA1;
787 u32 saveVGA_PD;
ba8bbcf6
JB
788 u32 saveVGACNTRL;
789 u32 saveADPA;
790 u32 saveLVDS;
585fb111
JB
791 u32 savePP_ON_DELAYS;
792 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
793 u32 saveDVOA;
794 u32 saveDVOB;
795 u32 saveDVOC;
796 u32 savePP_ON;
797 u32 savePP_OFF;
798 u32 savePP_CONTROL;
585fb111 799 u32 savePP_DIVISOR;
ba8bbcf6
JB
800 u32 savePFIT_CONTROL;
801 u32 save_palette_a[256];
802 u32 save_palette_b[256];
06027f91 803 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
804 u32 saveFBC_CFB_BASE;
805 u32 saveFBC_LL_BASE;
806 u32 saveFBC_CONTROL;
807 u32 saveFBC_CONTROL2;
0da3ea12
JB
808 u32 saveIER;
809 u32 saveIIR;
810 u32 saveIMR;
42048781
ZW
811 u32 saveDEIER;
812 u32 saveDEIMR;
813 u32 saveGTIER;
814 u32 saveGTIMR;
815 u32 saveFDI_RXA_IMR;
816 u32 saveFDI_RXB_IMR;
1f84e550 817 u32 saveCACHE_MODE_0;
1f84e550 818 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
819 u32 saveSWF0[16];
820 u32 saveSWF1[16];
821 u32 saveSWF2[3];
822 u8 saveMSR;
823 u8 saveSR[8];
123f794f 824 u8 saveGR[25];
ba8bbcf6 825 u8 saveAR_INDEX;
a59e122a 826 u8 saveAR[21];
ba8bbcf6 827 u8 saveDACMASK;
a59e122a 828 u8 saveCR[37];
4b9de737 829 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
830 u32 saveCURACNTR;
831 u32 saveCURAPOS;
832 u32 saveCURABASE;
833 u32 saveCURBCNTR;
834 u32 saveCURBPOS;
835 u32 saveCURBBASE;
836 u32 saveCURSIZE;
a4fc5ed6
KP
837 u32 saveDP_B;
838 u32 saveDP_C;
839 u32 saveDP_D;
840 u32 savePIPEA_GMCH_DATA_M;
841 u32 savePIPEB_GMCH_DATA_M;
842 u32 savePIPEA_GMCH_DATA_N;
843 u32 savePIPEB_GMCH_DATA_N;
844 u32 savePIPEA_DP_LINK_M;
845 u32 savePIPEB_DP_LINK_M;
846 u32 savePIPEA_DP_LINK_N;
847 u32 savePIPEB_DP_LINK_N;
42048781
ZW
848 u32 saveFDI_RXA_CTL;
849 u32 saveFDI_TXA_CTL;
850 u32 saveFDI_RXB_CTL;
851 u32 saveFDI_TXB_CTL;
852 u32 savePFA_CTL_1;
853 u32 savePFB_CTL_1;
854 u32 savePFA_WIN_SZ;
855 u32 savePFB_WIN_SZ;
856 u32 savePFA_WIN_POS;
857 u32 savePFB_WIN_POS;
5586c8bc
ZW
858 u32 savePCH_DREF_CONTROL;
859 u32 saveDISP_ARB_CTL;
860 u32 savePIPEA_DATA_M1;
861 u32 savePIPEA_DATA_N1;
862 u32 savePIPEA_LINK_M1;
863 u32 savePIPEA_LINK_N1;
864 u32 savePIPEB_DATA_M1;
865 u32 savePIPEB_DATA_N1;
866 u32 savePIPEB_LINK_M1;
867 u32 savePIPEB_LINK_N1;
b5b72e89 868 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 869 u32 savePCH_PORT_HOTPLUG;
f4c956ad 870};
c85aa885
DV
871
872struct intel_gen6_power_mgmt {
59cdb63d 873 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
874 struct work_struct work;
875 u32 pm_iir;
59cdb63d 876
c85aa885
DV
877 /* The below variables an all the rps hw state are protected by
878 * dev->struct mutext. */
879 u8 cur_delay;
880 u8 min_delay;
881 u8 max_delay;
52ceb908 882 u8 rpe_delay;
dd75fdc8
CW
883 u8 rp1_delay;
884 u8 rp0_delay;
31c77388 885 u8 hw_max;
1a01ab3b 886
dd75fdc8
CW
887 int last_adj;
888 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
889
c0951f0c 890 bool enabled;
1a01ab3b 891 struct delayed_work delayed_resume_work;
4fc688ce
JB
892
893 /*
894 * Protects RPS/RC6 register access and PCU communication.
895 * Must be taken after struct_mutex if nested.
896 */
897 struct mutex hw_lock;
c85aa885
DV
898};
899
1a240d4d
DV
900/* defined intel_pm.c */
901extern spinlock_t mchdev_lock;
902
c85aa885
DV
903struct intel_ilk_power_mgmt {
904 u8 cur_delay;
905 u8 min_delay;
906 u8 max_delay;
907 u8 fmax;
908 u8 fstart;
909
910 u64 last_count1;
911 unsigned long last_time1;
912 unsigned long chipset_power;
913 u64 last_count2;
914 struct timespec last_time2;
915 unsigned long gfx_power;
916 u8 corr;
917
918 int c_m;
919 int r_t;
3e373948
DV
920
921 struct drm_i915_gem_object *pwrctx;
922 struct drm_i915_gem_object *renderctx;
c85aa885
DV
923};
924
a38911a3
WX
925/* Power well structure for haswell */
926struct i915_power_well {
a38911a3
WX
927 /* power well enable/disable usage count */
928 int count;
a38911a3
WX
929};
930
83c00f55
ID
931#define I915_MAX_POWER_WELLS 1
932
933struct i915_power_domains {
baa70707
ID
934 /*
935 * Power wells needed for initialization at driver init and suspend
936 * time are on. They are kept on until after the first modeset.
937 */
938 bool init_power_on;
939
83c00f55
ID
940 struct mutex lock;
941 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
942};
943
231f42a4
DV
944struct i915_dri1_state {
945 unsigned allow_batchbuffer : 1;
946 u32 __iomem *gfx_hws_cpu_addr;
947
948 unsigned int cpp;
949 int back_offset;
950 int front_offset;
951 int current_page;
952 int page_flipping;
953
954 uint32_t counter;
955};
956
db1b76ca
DV
957struct i915_ums_state {
958 /**
959 * Flag if the X Server, and thus DRM, is not currently in
960 * control of the device.
961 *
962 * This is set between LeaveVT and EnterVT. It needs to be
963 * replaced with a semaphore. It also needs to be
964 * transitioned away from for kernel modesetting.
965 */
966 int mm_suspended;
967};
968
35a85ac6 969#define MAX_L3_SLICES 2
a4da4fa4 970struct intel_l3_parity {
35a85ac6 971 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 972 struct work_struct error_work;
35a85ac6 973 int which_slice;
a4da4fa4
DV
974};
975
4b5aed62 976struct i915_gem_mm {
4b5aed62
DV
977 /** Memory allocator for GTT stolen memory */
978 struct drm_mm stolen;
4b5aed62
DV
979 /** List of all objects in gtt_space. Used to restore gtt
980 * mappings on resume */
981 struct list_head bound_list;
982 /**
983 * List of objects which are not bound to the GTT (thus
984 * are idle and not used by the GPU) but still have
985 * (presumably uncached) pages still attached.
986 */
987 struct list_head unbound_list;
988
989 /** Usable portion of the GTT for GEM */
990 unsigned long stolen_base; /* limited to low memory (32-bit) */
991
4b5aed62
DV
992 /** PPGTT used for aliasing the PPGTT with the GTT */
993 struct i915_hw_ppgtt *aliasing_ppgtt;
994
995 struct shrinker inactive_shrinker;
996 bool shrinker_no_lock_stealing;
997
4b5aed62
DV
998 /** LRU list of objects with fence regs on them. */
999 struct list_head fence_list;
1000
1001 /**
1002 * We leave the user IRQ off as much as possible,
1003 * but this means that requests will finish and never
1004 * be retired once the system goes idle. Set a timer to
1005 * fire periodically while the ring is running. When it
1006 * fires, go retire requests.
1007 */
1008 struct delayed_work retire_work;
1009
b29c19b6
CW
1010 /**
1011 * When we detect an idle GPU, we want to turn on
1012 * powersaving features. So once we see that there
1013 * are no more requests outstanding and no more
1014 * arrive within a small period of time, we fire
1015 * off the idle_work.
1016 */
1017 struct delayed_work idle_work;
1018
4b5aed62
DV
1019 /**
1020 * Are we in a non-interruptible section of code like
1021 * modesetting?
1022 */
1023 bool interruptible;
1024
4b5aed62
DV
1025 /** Bit 6 swizzling required for X tiling */
1026 uint32_t bit_6_swizzle_x;
1027 /** Bit 6 swizzling required for Y tiling */
1028 uint32_t bit_6_swizzle_y;
1029
1030 /* storage for physical objects */
1031 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1032
1033 /* accounting, useful for userland debugging */
c20e8355 1034 spinlock_t object_stat_lock;
4b5aed62
DV
1035 size_t object_memory;
1036 u32 object_count;
1037};
1038
edc3d884
MK
1039struct drm_i915_error_state_buf {
1040 unsigned bytes;
1041 unsigned size;
1042 int err;
1043 u8 *buf;
1044 loff_t start;
1045 loff_t pos;
1046};
1047
fc16b48b
MK
1048struct i915_error_state_file_priv {
1049 struct drm_device *dev;
1050 struct drm_i915_error_state *error;
1051};
1052
99584db3
DV
1053struct i915_gpu_error {
1054 /* For hangcheck timer */
1055#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1056#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1057 /* Hang gpu twice in this window and your context gets banned */
1058#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1059
99584db3 1060 struct timer_list hangcheck_timer;
99584db3
DV
1061
1062 /* For reset and error_state handling. */
1063 spinlock_t lock;
1064 /* Protected by the above dev->gpu_error.lock. */
1065 struct drm_i915_error_state *first_error;
1066 struct work_struct work;
99584db3 1067
094f9a54
CW
1068
1069 unsigned long missed_irq_rings;
1070
1f83fee0 1071 /**
f69061be 1072 * State variable and reset counter controlling the reset flow
1f83fee0 1073 *
f69061be
DV
1074 * Upper bits are for the reset counter. This counter is used by the
1075 * wait_seqno code to race-free noticed that a reset event happened and
1076 * that it needs to restart the entire ioctl (since most likely the
1077 * seqno it waited for won't ever signal anytime soon).
1078 *
1079 * This is important for lock-free wait paths, where no contended lock
1080 * naturally enforces the correct ordering between the bail-out of the
1081 * waiter and the gpu reset work code.
1f83fee0
DV
1082 *
1083 * Lowest bit controls the reset state machine: Set means a reset is in
1084 * progress. This state will (presuming we don't have any bugs) decay
1085 * into either unset (successful reset) or the special WEDGED value (hw
1086 * terminally sour). All waiters on the reset_queue will be woken when
1087 * that happens.
1088 */
1089 atomic_t reset_counter;
1090
1091 /**
1092 * Special values/flags for reset_counter
1093 *
1094 * Note that the code relies on
1095 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1096 * being true.
1097 */
1098#define I915_RESET_IN_PROGRESS_FLAG 1
1099#define I915_WEDGED 0xffffffff
1100
1101 /**
1102 * Waitqueue to signal when the reset has completed. Used by clients
1103 * that wait for dev_priv->mm.wedged to settle.
1104 */
1105 wait_queue_head_t reset_queue;
33196ded 1106
99584db3
DV
1107 /* For gpu hang simulation. */
1108 unsigned int stop_rings;
094f9a54
CW
1109
1110 /* For missed irq/seqno simulation. */
1111 unsigned int test_irq_rings;
99584db3
DV
1112};
1113
b8efb17b
ZR
1114enum modeset_restore {
1115 MODESET_ON_LID_OPEN,
1116 MODESET_DONE,
1117 MODESET_SUSPENDED,
1118};
1119
6acab15a
PZ
1120struct ddi_vbt_port_info {
1121 uint8_t hdmi_level_shift;
311a2094
PZ
1122
1123 uint8_t supports_dvi:1;
1124 uint8_t supports_hdmi:1;
1125 uint8_t supports_dp:1;
6acab15a
PZ
1126};
1127
41aa3448
RV
1128struct intel_vbt_data {
1129 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1130 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1131
1132 /* Feature bits */
1133 unsigned int int_tv_support:1;
1134 unsigned int lvds_dither:1;
1135 unsigned int lvds_vbt:1;
1136 unsigned int int_crt_support:1;
1137 unsigned int lvds_use_ssc:1;
1138 unsigned int display_clock_mode:1;
1139 unsigned int fdi_rx_polarity_inverted:1;
1140 int lvds_ssc_freq;
1141 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1142
1143 /* eDP */
1144 int edp_rate;
1145 int edp_lanes;
1146 int edp_preemphasis;
1147 int edp_vswing;
1148 bool edp_initialized;
1149 bool edp_support;
1150 int edp_bpp;
1151 struct edp_power_seq edp_pps;
1152
d17c5443
SK
1153 /* MIPI DSI */
1154 struct {
1155 u16 panel_id;
1156 } dsi;
1157
41aa3448
RV
1158 int crt_ddc_pin;
1159
1160 int child_dev_num;
768f69c9 1161 union child_device_config *child_dev;
6acab15a
PZ
1162
1163 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1164};
1165
77c122bc
VS
1166enum intel_ddb_partitioning {
1167 INTEL_DDB_PART_1_2,
1168 INTEL_DDB_PART_5_6, /* IVB+ */
1169};
1170
1fd527cc
VS
1171struct intel_wm_level {
1172 bool enable;
1173 uint32_t pri_val;
1174 uint32_t spr_val;
1175 uint32_t cur_val;
1176 uint32_t fbc_val;
1177};
1178
609cedef
VS
1179struct hsw_wm_values {
1180 uint32_t wm_pipe[3];
1181 uint32_t wm_lp[3];
1182 uint32_t wm_lp_spr[3];
1183 uint32_t wm_linetime[3];
1184 bool enable_fbc_wm;
1185 enum intel_ddb_partitioning partitioning;
1186};
1187
c67a470b
PZ
1188/*
1189 * This struct tracks the state needed for the Package C8+ feature.
1190 *
1191 * Package states C8 and deeper are really deep PC states that can only be
1192 * reached when all the devices on the system allow it, so even if the graphics
1193 * device allows PC8+, it doesn't mean the system will actually get to these
1194 * states.
1195 *
1196 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1197 * is disabled and the GPU is idle. When these conditions are met, we manually
1198 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1199 * refclk to Fclk.
1200 *
1201 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1202 * the state of some registers, so when we come back from PC8+ we need to
1203 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1204 * need to take care of the registers kept by RC6.
1205 *
1206 * The interrupt disabling is part of the requirements. We can only leave the
1207 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1208 * can lock the machine.
1209 *
1210 * Ideally every piece of our code that needs PC8+ disabled would call
1211 * hsw_disable_package_c8, which would increment disable_count and prevent the
1212 * system from reaching PC8+. But we don't have a symmetric way to do this for
1213 * everything, so we have the requirements_met and gpu_idle variables. When we
1214 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1215 * increase it in the opposite case. The requirements_met variable is true when
1216 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1217 * variable is true when the GPU is idle.
1218 *
1219 * In addition to everything, we only actually enable PC8+ if disable_count
1220 * stays at zero for at least some seconds. This is implemented with the
1221 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1222 * consecutive times when all screens are disabled and some background app
1223 * queries the state of our connectors, or we have some application constantly
1224 * waking up to use the GPU. Only after the enable_work function actually
1225 * enables PC8+ the "enable" variable will become true, which means that it can
1226 * be false even if disable_count is 0.
1227 *
1228 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1229 * goes back to false exactly before we reenable the IRQs. We use this variable
1230 * to check if someone is trying to enable/disable IRQs while they're supposed
1231 * to be disabled. This shouldn't happen and we'll print some error messages in
1232 * case it happens, but if it actually happens we'll also update the variables
1233 * inside struct regsave so when we restore the IRQs they will contain the
1234 * latest expected values.
1235 *
1236 * For more, read "Display Sequences for Package C8" on our documentation.
1237 */
1238struct i915_package_c8 {
1239 bool requirements_met;
1240 bool gpu_idle;
1241 bool irqs_disabled;
1242 /* Only true after the delayed work task actually enables it. */
1243 bool enabled;
1244 int disable_count;
1245 struct mutex lock;
1246 struct delayed_work enable_work;
1247
1248 struct {
1249 uint32_t deimr;
1250 uint32_t sdeimr;
1251 uint32_t gtimr;
1252 uint32_t gtier;
1253 uint32_t gen6_pmimr;
1254 } regsave;
1255};
1256
926321d5
DV
1257enum intel_pipe_crc_source {
1258 INTEL_PIPE_CRC_SOURCE_NONE,
1259 INTEL_PIPE_CRC_SOURCE_PLANE1,
1260 INTEL_PIPE_CRC_SOURCE_PLANE2,
1261 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1262 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1263 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1264 INTEL_PIPE_CRC_SOURCE_TV,
1265 INTEL_PIPE_CRC_SOURCE_DP_B,
1266 INTEL_PIPE_CRC_SOURCE_DP_C,
1267 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1268 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1269 INTEL_PIPE_CRC_SOURCE_MAX,
1270};
1271
8bf1e9f1 1272struct intel_pipe_crc_entry {
ac2300d4 1273 uint32_t frame;
8bf1e9f1
SH
1274 uint32_t crc[5];
1275};
1276
b2c88f5b 1277#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1278struct intel_pipe_crc {
d538bbdf
DL
1279 spinlock_t lock;
1280 bool opened; /* exclusive access to the result file */
e5f75aca 1281 struct intel_pipe_crc_entry *entries;
926321d5 1282 enum intel_pipe_crc_source source;
d538bbdf 1283 int head, tail;
07144428 1284 wait_queue_head_t wq;
8bf1e9f1
SH
1285};
1286
f4c956ad
DV
1287typedef struct drm_i915_private {
1288 struct drm_device *dev;
42dcedd4 1289 struct kmem_cache *slab;
f4c956ad
DV
1290
1291 const struct intel_device_info *info;
1292
1293 int relative_constants_mode;
1294
1295 void __iomem *regs;
1296
907b28c5 1297 struct intel_uncore uncore;
f4c956ad
DV
1298
1299 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1300
28c70f16 1301
f4c956ad
DV
1302 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1303 * controller on different i2c buses. */
1304 struct mutex gmbus_mutex;
1305
1306 /**
1307 * Base address of the gmbus and gpio block.
1308 */
1309 uint32_t gpio_mmio_base;
1310
28c70f16
DV
1311 wait_queue_head_t gmbus_wait_queue;
1312
f4c956ad
DV
1313 struct pci_dev *bridge_dev;
1314 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1315 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1316
1317 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1318 struct resource mch_res;
1319
1320 atomic_t irq_received;
1321
1322 /* protects the irq masks */
1323 spinlock_t irq_lock;
1324
9ee32fea
DV
1325 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1326 struct pm_qos_request pm_qos;
1327
f4c956ad 1328 /* DPIO indirect register protection */
09153000 1329 struct mutex dpio_lock;
f4c956ad
DV
1330
1331 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1332 u32 irq_mask;
1333 u32 gt_irq_mask;
605cd25b 1334 u32 pm_irq_mask;
f4c956ad 1335
f4c956ad 1336 struct work_struct hotplug_work;
52d7eced 1337 bool enable_hotplug_processing;
b543fb04
EE
1338 struct {
1339 unsigned long hpd_last_jiffies;
1340 int hpd_cnt;
1341 enum {
1342 HPD_ENABLED = 0,
1343 HPD_DISABLED = 1,
1344 HPD_MARK_DISABLED = 2
1345 } hpd_mark;
1346 } hpd_stats[HPD_NUM_PINS];
142e2398 1347 u32 hpd_event_bits;
ac4c16c5 1348 struct timer_list hotplug_reenable_timer;
f4c956ad 1349
7f1f3851 1350 int num_plane;
f4c956ad 1351
5c3fe8b0 1352 struct i915_fbc fbc;
f4c956ad 1353 struct intel_opregion opregion;
41aa3448 1354 struct intel_vbt_data vbt;
f4c956ad
DV
1355
1356 /* overlay */
1357 struct intel_overlay *overlay;
2c6602df 1358 unsigned int sprite_scaling_enabled;
f4c956ad 1359
31ad8ec6
JN
1360 /* backlight */
1361 struct {
1362 int level;
1363 bool enabled;
8ba2d185 1364 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1365 struct backlight_device *device;
1366 } backlight;
1367
f4c956ad 1368 /* LVDS info */
f4c956ad
DV
1369 bool no_aux_handshake;
1370
f4c956ad
DV
1371 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1372 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1373 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1374
1375 unsigned int fsb_freq, mem_freq, is_ddr3;
1376
645416f5
DV
1377 /**
1378 * wq - Driver workqueue for GEM.
1379 *
1380 * NOTE: Work items scheduled here are not allowed to grab any modeset
1381 * locks, for otherwise the flushing done in the pageflip code will
1382 * result in deadlocks.
1383 */
f4c956ad
DV
1384 struct workqueue_struct *wq;
1385
1386 /* Display functions */
1387 struct drm_i915_display_funcs display;
1388
1389 /* PCH chipset type */
1390 enum intel_pch pch_type;
17a303ec 1391 unsigned short pch_id;
f4c956ad
DV
1392
1393 unsigned long quirks;
1394
b8efb17b
ZR
1395 enum modeset_restore modeset_restore;
1396 struct mutex modeset_restore_lock;
673a394b 1397
a7bbbd63 1398 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1399 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1400
4b5aed62 1401 struct i915_gem_mm mm;
8781342d 1402
8781342d
DV
1403 /* Kernel Modesetting */
1404
9b9d172d 1405 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1406
27f8227b
JB
1407 struct drm_crtc *plane_to_crtc_mapping[3];
1408 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1409 wait_queue_head_t pending_flip_queue;
1410
c4597872
DV
1411#ifdef CONFIG_DEBUG_FS
1412 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1413#endif
1414
e72f9fbf
DV
1415 int num_shared_dpll;
1416 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1417 struct intel_ddi_plls ddi_plls;
e4607fcf 1418 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1419
652c393a
JB
1420 /* Reclocking support */
1421 bool render_reclock_avail;
1422 bool lvds_downclock_avail;
18f9ed12
ZY
1423 /* indicates the reduced downclock for LVDS*/
1424 int lvds_downclock;
652c393a 1425 u16 orig_clock;
f97108d1 1426
c4804411 1427 bool mchbar_need_disable;
f97108d1 1428
a4da4fa4
DV
1429 struct intel_l3_parity l3_parity;
1430
59124506
BW
1431 /* Cannot be determined by PCIID. You must always read a register. */
1432 size_t ellc_size;
1433
c6a828d3 1434 /* gen6+ rps state */
c85aa885 1435 struct intel_gen6_power_mgmt rps;
c6a828d3 1436
20e4d407
DV
1437 /* ilk-only ips/rps state. Everything in here is protected by the global
1438 * mchdev_lock in intel_pm.c */
c85aa885 1439 struct intel_ilk_power_mgmt ips;
b5e50c3f 1440
83c00f55 1441 struct i915_power_domains power_domains;
a38911a3 1442
a031d709 1443 struct i915_psr psr;
3f51e471 1444
99584db3 1445 struct i915_gpu_error gpu_error;
ae681d96 1446
c9cddffc
JB
1447 struct drm_i915_gem_object *vlv_pctx;
1448
4520f53a 1449#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1450 /* list of fbdev register on this device */
1451 struct intel_fbdev *fbdev;
4520f53a 1452#endif
e953fd7b 1453
073f34d9
JB
1454 /*
1455 * The console may be contended at resume, but we don't
1456 * want it to block on it.
1457 */
1458 struct work_struct console_resume_work;
1459
e953fd7b 1460 struct drm_property *broadcast_rgb_property;
3f43c48d 1461 struct drm_property *force_audio_property;
e3689190 1462
254f965c 1463 uint32_t hw_context_size;
a33afea5 1464 struct list_head context_list;
f4c956ad 1465
3e68320e 1466 u32 fdi_rx_config;
68d18ad7 1467
f4c956ad 1468 struct i915_suspend_saved_registers regfile;
231f42a4 1469
53615a5e
VS
1470 struct {
1471 /*
1472 * Raw watermark latency values:
1473 * in 0.1us units for WM0,
1474 * in 0.5us units for WM1+.
1475 */
1476 /* primary */
1477 uint16_t pri_latency[5];
1478 /* sprite */
1479 uint16_t spr_latency[5];
1480 /* cursor */
1481 uint16_t cur_latency[5];
609cedef
VS
1482
1483 /* current hardware state */
1484 struct hsw_wm_values hw;
53615a5e
VS
1485 } wm;
1486
c67a470b
PZ
1487 struct i915_package_c8 pc8;
1488
231f42a4
DV
1489 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1490 * here! */
1491 struct i915_dri1_state dri1;
db1b76ca
DV
1492 /* Old ums support infrastructure, same warning applies. */
1493 struct i915_ums_state ums;
1da177e4
LT
1494} drm_i915_private_t;
1495
2c1792a1
CW
1496static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1497{
1498 return dev->dev_private;
1499}
1500
b4519513
CW
1501/* Iterate over initialised rings */
1502#define for_each_ring(ring__, dev_priv__, i__) \
1503 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1504 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1505
b1d7e4b4
WF
1506enum hdmi_force_audio {
1507 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1508 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1509 HDMI_AUDIO_AUTO, /* trust EDID */
1510 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1511};
1512
190d6cd5 1513#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1514
37e680a1
CW
1515struct drm_i915_gem_object_ops {
1516 /* Interface between the GEM object and its backing storage.
1517 * get_pages() is called once prior to the use of the associated set
1518 * of pages before to binding them into the GTT, and put_pages() is
1519 * called after we no longer need them. As we expect there to be
1520 * associated cost with migrating pages between the backing storage
1521 * and making them available for the GPU (e.g. clflush), we may hold
1522 * onto the pages after they are no longer referenced by the GPU
1523 * in case they may be used again shortly (for example migrating the
1524 * pages to a different memory domain within the GTT). put_pages()
1525 * will therefore most likely be called when the object itself is
1526 * being released or under memory pressure (where we attempt to
1527 * reap pages for the shrinker).
1528 */
1529 int (*get_pages)(struct drm_i915_gem_object *);
1530 void (*put_pages)(struct drm_i915_gem_object *);
1531};
1532
673a394b 1533struct drm_i915_gem_object {
c397b908 1534 struct drm_gem_object base;
673a394b 1535
37e680a1
CW
1536 const struct drm_i915_gem_object_ops *ops;
1537
2f633156
BW
1538 /** List of VMAs backed by this object */
1539 struct list_head vma_list;
1540
c1ad11fc
CW
1541 /** Stolen memory for this object, instead of being backed by shmem. */
1542 struct drm_mm_node *stolen;
35c20a60 1543 struct list_head global_list;
673a394b 1544
69dc4987 1545 struct list_head ring_list;
b25cb2f8
BW
1546 /** Used in execbuf to temporarily hold a ref */
1547 struct list_head obj_exec_link;
673a394b
EA
1548
1549 /**
65ce3027
CW
1550 * This is set if the object is on the active lists (has pending
1551 * rendering and so a non-zero seqno), and is not set if it i s on
1552 * inactive (ready to be unbound) list.
673a394b 1553 */
0206e353 1554 unsigned int active:1;
673a394b
EA
1555
1556 /**
1557 * This is set if the object has been written to since last bound
1558 * to the GTT
1559 */
0206e353 1560 unsigned int dirty:1;
778c3544
DV
1561
1562 /**
1563 * Fence register bits (if any) for this object. Will be set
1564 * as needed when mapped into the GTT.
1565 * Protected by dev->struct_mutex.
778c3544 1566 */
4b9de737 1567 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1568
778c3544
DV
1569 /**
1570 * Advice: are the backing pages purgeable?
1571 */
0206e353 1572 unsigned int madv:2;
778c3544 1573
778c3544
DV
1574 /**
1575 * Current tiling mode for the object.
1576 */
0206e353 1577 unsigned int tiling_mode:2;
5d82e3e6
CW
1578 /**
1579 * Whether the tiling parameters for the currently associated fence
1580 * register have changed. Note that for the purposes of tracking
1581 * tiling changes we also treat the unfenced register, the register
1582 * slot that the object occupies whilst it executes a fenced
1583 * command (such as BLT on gen2/3), as a "fence".
1584 */
1585 unsigned int fence_dirty:1;
778c3544
DV
1586
1587 /** How many users have pinned this object in GTT space. The following
1588 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1589 * (via user_pin_count), execbuffer (objects are not allowed multiple
1590 * times for the same batchbuffer), and the framebuffer code. When
1591 * switching/pageflipping, the framebuffer code has at most two buffers
1592 * pinned per crtc.
1593 *
1594 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1595 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1596 unsigned int pin_count:4;
778c3544 1597#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1598
75e9e915
DV
1599 /**
1600 * Is the object at the current location in the gtt mappable and
1601 * fenceable? Used to avoid costly recalculations.
1602 */
0206e353 1603 unsigned int map_and_fenceable:1;
75e9e915 1604
fb7d516a
DV
1605 /**
1606 * Whether the current gtt mapping needs to be mappable (and isn't just
1607 * mappable by accident). Track pin and fault separate for a more
1608 * accurate mappable working set.
1609 */
0206e353
AJ
1610 unsigned int fault_mappable:1;
1611 unsigned int pin_mappable:1;
cc98b413 1612 unsigned int pin_display:1;
fb7d516a 1613
caea7476
CW
1614 /*
1615 * Is the GPU currently using a fence to access this buffer,
1616 */
1617 unsigned int pending_fenced_gpu_access:1;
1618 unsigned int fenced_gpu_access:1;
1619
651d794f 1620 unsigned int cache_level:3;
93dfb40c 1621
7bddb01f 1622 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1623 unsigned int has_global_gtt_mapping:1;
9da3da66 1624 unsigned int has_dma_mapping:1;
7bddb01f 1625
9da3da66 1626 struct sg_table *pages;
a5570178 1627 int pages_pin_count;
673a394b 1628
1286ff73 1629 /* prime dma-buf support */
9a70cc2a
DA
1630 void *dma_buf_vmapping;
1631 int vmapping_count;
1632
caea7476
CW
1633 struct intel_ring_buffer *ring;
1634
1c293ea3 1635 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1636 uint32_t last_read_seqno;
1637 uint32_t last_write_seqno;
caea7476
CW
1638 /** Breadcrumb of last fenced GPU access to the buffer. */
1639 uint32_t last_fenced_seqno;
673a394b 1640
778c3544 1641 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1642 uint32_t stride;
673a394b 1643
80075d49
DV
1644 /** References from framebuffers, locks out tiling changes. */
1645 unsigned long framebuffer_references;
1646
280b713b 1647 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1648 unsigned long *bit_17;
280b713b 1649
79e53945 1650 /** User space pin count and filp owning the pin */
aa5f8021 1651 unsigned long user_pin_count;
79e53945 1652 struct drm_file *pin_filp;
71acb5eb
DA
1653
1654 /** for phy allocated objects */
1655 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1656};
b45305fc 1657#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1658
62b8b215 1659#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1660
673a394b
EA
1661/**
1662 * Request queue structure.
1663 *
1664 * The request queue allows us to note sequence numbers that have been emitted
1665 * and may be associated with active buffers to be retired.
1666 *
1667 * By keeping this list, we can avoid having to do questionable
1668 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1669 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1670 */
1671struct drm_i915_gem_request {
852835f3
ZN
1672 /** On Which ring this request was generated */
1673 struct intel_ring_buffer *ring;
1674
673a394b
EA
1675 /** GEM sequence number associated with this request. */
1676 uint32_t seqno;
1677
7d736f4f
MK
1678 /** Position in the ringbuffer of the start of the request */
1679 u32 head;
1680
1681 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1682 u32 tail;
1683
0e50e96b
MK
1684 /** Context related to this request */
1685 struct i915_hw_context *ctx;
1686
7d736f4f
MK
1687 /** Batch buffer related to this request if any */
1688 struct drm_i915_gem_object *batch_obj;
1689
673a394b
EA
1690 /** Time at which this request was emitted, in jiffies. */
1691 unsigned long emitted_jiffies;
1692
b962442e 1693 /** global list entry for this request */
673a394b 1694 struct list_head list;
b962442e 1695
f787a5f5 1696 struct drm_i915_file_private *file_priv;
b962442e
EA
1697 /** file_priv list entry for this request */
1698 struct list_head client_list;
673a394b
EA
1699};
1700
1701struct drm_i915_file_private {
b29c19b6
CW
1702 struct drm_i915_private *dev_priv;
1703
673a394b 1704 struct {
99057c81 1705 spinlock_t lock;
b962442e 1706 struct list_head request_list;
b29c19b6 1707 struct delayed_work idle_work;
673a394b 1708 } mm;
40521054 1709 struct idr context_idr;
e59ec13d
MK
1710
1711 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1712 atomic_t rps_wait_boost;
673a394b
EA
1713};
1714
2c1792a1 1715#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1716
ffbab09b
VS
1717#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1718#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1719#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1720#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1721#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1722#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1723#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1724#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1725#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1726#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1727#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1728#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1729#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1730#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1731#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1732#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1733#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1734#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1735#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1736 (dev)->pdev->device == 0x0152 || \
1737 (dev)->pdev->device == 0x015a)
1738#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1739 (dev)->pdev->device == 0x0106 || \
1740 (dev)->pdev->device == 0x010A)
70a3eb7a 1741#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1742#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1743#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1744#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1745 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1746#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1747 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1748#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1749 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1750#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1751
85436696
JB
1752/*
1753 * The genX designation typically refers to the render engine, so render
1754 * capability related checks should use IS_GEN, while display and other checks
1755 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1756 * chips, etc.).
1757 */
cae5852d
ZN
1758#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1759#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1760#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1761#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1762#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1763#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d 1764
73ae478c
BW
1765#define RENDER_RING (1<<RCS)
1766#define BSD_RING (1<<VCS)
1767#define BLT_RING (1<<BCS)
1768#define VEBOX_RING (1<<VECS)
1769#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1770#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1771#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1772#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1773#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1774#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1775
254f965c 1776#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1777#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1778
05394f39 1779#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1780#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1781
b45305fc
DV
1782/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1783#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1784
cae5852d
ZN
1785/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1786 * rows, which changed the alignment requirements and fence programming.
1787 */
1788#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1789 IS_I915GM(dev)))
1790#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1791#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1792#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1793#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1794#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1795
1796#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1797#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1798#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1799
f5adf94e
DL
1800#define HAS_IPS(dev) (IS_ULT(dev))
1801
dd93be58 1802#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1803#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1804#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1805#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1806
17a303ec
PZ
1807#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1808#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1809#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1810#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1811#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1812#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1813
2c1792a1 1814#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1815#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1816#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1817#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1818#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1819#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1820
040d2baa
BW
1821/* DPF == dynamic parity feature */
1822#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1823#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1824
c8735b0c
BW
1825#define GT_FREQUENCY_MULTIPLIER 50
1826
05394f39
CW
1827#include "i915_trace.h"
1828
baa70943 1829extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1830extern int i915_max_ioctl;
a35d9d3c
BW
1831extern unsigned int i915_fbpercrtc __always_unused;
1832extern int i915_panel_ignore_lid __read_mostly;
1833extern unsigned int i915_powersave __read_mostly;
f45b5557 1834extern int i915_semaphores __read_mostly;
a35d9d3c 1835extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1836extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1837extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1838extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1839extern int i915_enable_rc6 __read_mostly;
4415e63b 1840extern int i915_enable_fbc __read_mostly;
a35d9d3c 1841extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1842extern int i915_enable_ppgtt __read_mostly;
105b7c11 1843extern int i915_enable_psr __read_mostly;
0a3af268 1844extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1845extern int i915_disable_power_well __read_mostly;
3c4ca58c 1846extern int i915_enable_ips __read_mostly;
2385bdf0 1847extern bool i915_fastboot __read_mostly;
c67a470b 1848extern int i915_enable_pc8 __read_mostly;
90058745 1849extern int i915_pc8_timeout __read_mostly;
0b74b508 1850extern bool i915_prefault_disable __read_mostly;
b3a83639 1851
6a9ee8af
DA
1852extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1853extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1854extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1855extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1856
1da177e4 1857 /* i915_dma.c */
d05c617e 1858void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1859extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1860extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1861extern int i915_driver_unload(struct drm_device *);
673a394b 1862extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1863extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1864extern void i915_driver_preclose(struct drm_device *dev,
1865 struct drm_file *file_priv);
673a394b
EA
1866extern void i915_driver_postclose(struct drm_device *dev,
1867 struct drm_file *file_priv);
84b1fd10 1868extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1869#ifdef CONFIG_COMPAT
0d6aa60b
DA
1870extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1871 unsigned long arg);
c43b5634 1872#endif
673a394b 1873extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1874 struct drm_clip_rect *box,
1875 int DR1, int DR4);
8e96d9c4 1876extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1877extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1878extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1879extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1880extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1881extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1882
073f34d9 1883extern void intel_console_resume(struct work_struct *work);
af6061af 1884
1da177e4 1885/* i915_irq.c */
10cd45b6 1886void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1887void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1888
f71d4af4 1889extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1890extern void intel_pm_init(struct drm_device *dev);
20afbda2 1891extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1892extern void intel_pm_init(struct drm_device *dev);
1893
1894extern void intel_uncore_sanitize(struct drm_device *dev);
1895extern void intel_uncore_early_sanitize(struct drm_device *dev);
1896extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1897extern void intel_uncore_clear_errors(struct drm_device *dev);
1898extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1899extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1900
7c463586 1901void
3b6c42e8 1902i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1903
1904void
3b6c42e8 1905i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1906
673a394b
EA
1907/* i915_gem.c */
1908int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1909 struct drm_file *file_priv);
1910int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1911 struct drm_file *file_priv);
1912int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1913 struct drm_file *file_priv);
1914int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1915 struct drm_file *file_priv);
1916int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1917 struct drm_file *file_priv);
de151cf6
JB
1918int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1919 struct drm_file *file_priv);
673a394b
EA
1920int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1921 struct drm_file *file_priv);
1922int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *file_priv);
1924int i915_gem_execbuffer(struct drm_device *dev, void *data,
1925 struct drm_file *file_priv);
76446cac
JB
1926int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1927 struct drm_file *file_priv);
673a394b
EA
1928int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1929 struct drm_file *file_priv);
1930int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1931 struct drm_file *file_priv);
1932int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
199adf40
BW
1934int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1935 struct drm_file *file);
1936int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1937 struct drm_file *file);
673a394b
EA
1938int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1939 struct drm_file *file_priv);
3ef94daa
CW
1940int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1941 struct drm_file *file_priv);
673a394b
EA
1942int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1943 struct drm_file *file_priv);
1944int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1945 struct drm_file *file_priv);
1946int i915_gem_set_tiling(struct drm_device *dev, void *data,
1947 struct drm_file *file_priv);
1948int i915_gem_get_tiling(struct drm_device *dev, void *data,
1949 struct drm_file *file_priv);
5a125c3c
EA
1950int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1951 struct drm_file *file_priv);
23ba4fd0
BW
1952int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1953 struct drm_file *file_priv);
673a394b 1954void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1955void *i915_gem_object_alloc(struct drm_device *dev);
1956void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1957void i915_gem_object_init(struct drm_i915_gem_object *obj,
1958 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1959struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1960 size_t size);
673a394b 1961void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1962void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1963
2021746e 1964int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1965 struct i915_address_space *vm,
2021746e 1966 uint32_t alignment,
86a1ee26
CW
1967 bool map_and_fenceable,
1968 bool nonblocking);
05394f39 1969void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1970int __must_check i915_vma_unbind(struct i915_vma *vma);
1971int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1972int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1973void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1974void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1975
37e680a1 1976int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1977static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1978{
67d5a50c
ID
1979 struct sg_page_iter sg_iter;
1980
1981 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1982 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1983
1984 return NULL;
9da3da66 1985}
a5570178
CW
1986static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1987{
1988 BUG_ON(obj->pages == NULL);
1989 obj->pages_pin_count++;
1990}
1991static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1992{
1993 BUG_ON(obj->pages_pin_count == 0);
1994 obj->pages_pin_count--;
1995}
1996
54cf91dc 1997int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1998int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1999 struct intel_ring_buffer *to);
e2d05a8b
BW
2000void i915_vma_move_to_active(struct i915_vma *vma,
2001 struct intel_ring_buffer *ring);
ff72145b
DA
2002int i915_gem_dumb_create(struct drm_file *file_priv,
2003 struct drm_device *dev,
2004 struct drm_mode_create_dumb *args);
2005int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2006 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2007/**
2008 * Returns true if seq1 is later than seq2.
2009 */
2010static inline bool
2011i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2012{
2013 return (int32_t)(seq1 - seq2) >= 0;
2014}
2015
fca26bb4
MK
2016int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2017int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2018int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2019int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2020
9a5a53b3 2021static inline bool
1690e1eb
CW
2022i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2023{
2024 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2025 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2026 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2027 return true;
2028 } else
2029 return false;
1690e1eb
CW
2030}
2031
2032static inline void
2033i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2034{
2035 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2036 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2037 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2038 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2039 }
2040}
2041
b29c19b6 2042bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2043void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2044int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2045 bool interruptible);
1f83fee0
DV
2046static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2047{
2048 return unlikely(atomic_read(&error->reset_counter)
2049 & I915_RESET_IN_PROGRESS_FLAG);
2050}
2051
2052static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2053{
2054 return atomic_read(&error->reset_counter) == I915_WEDGED;
2055}
a71d8d94 2056
069efc1d 2057void i915_gem_reset(struct drm_device *dev);
000433b6 2058bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2059int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2060int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2061int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2062int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2063void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2064void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2065int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2066int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2067int __i915_add_request(struct intel_ring_buffer *ring,
2068 struct drm_file *file,
7d736f4f 2069 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2070 u32 *seqno);
2071#define i915_add_request(ring, seqno) \
854c94a7 2072 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2073int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2074 uint32_t seqno);
de151cf6 2075int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2076int __must_check
2077i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2078 bool write);
2079int __must_check
dabdfe02
CW
2080i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2081int __must_check
2da3b9b9
CW
2082i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2083 u32 alignment,
2021746e 2084 struct intel_ring_buffer *pipelined);
cc98b413 2085void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2086int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2087 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2088 int id,
2089 int align);
71acb5eb 2090void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2091 struct drm_i915_gem_object *obj);
71acb5eb 2092void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2093int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2094void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2095
0fa87796
ID
2096uint32_t
2097i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2098uint32_t
d865110c
ID
2099i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2100 int tiling_mode, bool fenced);
467cffba 2101
e4ffd173
CW
2102int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2103 enum i915_cache_level cache_level);
2104
1286ff73
DV
2105struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2106 struct dma_buf *dma_buf);
2107
2108struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2109 struct drm_gem_object *gem_obj, int flags);
2110
19b2dbde
CW
2111void i915_gem_restore_fences(struct drm_device *dev);
2112
a70a3148
BW
2113unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2114 struct i915_address_space *vm);
2115bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2116bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2117 struct i915_address_space *vm);
2118unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2119 struct i915_address_space *vm);
2120struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2121 struct i915_address_space *vm);
accfef2e
BW
2122struct i915_vma *
2123i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2124 struct i915_address_space *vm);
5c2abbea
BW
2125
2126struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2127
a70a3148
BW
2128/* Some GGTT VM helpers */
2129#define obj_to_ggtt(obj) \
2130 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2131static inline bool i915_is_ggtt(struct i915_address_space *vm)
2132{
2133 struct i915_address_space *ggtt =
2134 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2135 return vm == ggtt;
2136}
2137
2138static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2139{
2140 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2141}
2142
2143static inline unsigned long
2144i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2145{
2146 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2147}
2148
2149static inline unsigned long
2150i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2151{
2152 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2153}
c37e2204
BW
2154
2155static inline int __must_check
2156i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2157 uint32_t alignment,
2158 bool map_and_fenceable,
2159 bool nonblocking)
2160{
2161 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2162 map_and_fenceable, nonblocking);
2163}
a70a3148 2164
254f965c 2165/* i915_gem_context.c */
8245be31 2166int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2167void i915_gem_context_fini(struct drm_device *dev);
254f965c 2168void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2169int i915_switch_context(struct intel_ring_buffer *ring,
2170 struct drm_file *file, int to_id);
dce3271b
MK
2171void i915_gem_context_free(struct kref *ctx_ref);
2172static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2173{
2174 kref_get(&ctx->ref);
2175}
2176
2177static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2178{
2179 kref_put(&ctx->ref, i915_gem_context_free);
2180}
2181
c0bb617a 2182struct i915_ctx_hang_stats * __must_check
11fa3384 2183i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2184 struct drm_file *file,
2185 u32 id);
84624813
BW
2186int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2187 struct drm_file *file);
2188int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2189 struct drm_file *file);
1286ff73 2190
76aaf220 2191/* i915_gem_gtt.c */
1d2a314c 2192void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2193void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2194 struct drm_i915_gem_object *obj,
2195 enum i915_cache_level cache_level);
2196void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2197 struct drm_i915_gem_object *obj);
1d2a314c 2198
828c7908
BW
2199void i915_check_and_clear_faults(struct drm_device *dev);
2200void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2201void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2202int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2203void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2204 enum i915_cache_level cache_level);
05394f39 2205void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2206void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2207void i915_gem_init_global_gtt(struct drm_device *dev);
2208void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2209 unsigned long mappable_end, unsigned long end);
e76e9aeb 2210int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2211static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2212{
2213 if (INTEL_INFO(dev)->gen < 6)
2214 intel_gtt_chipset_flush();
2215}
2216
76aaf220 2217
b47eb4a2 2218/* i915_gem_evict.c */
f6cd1f15
BW
2219int __must_check i915_gem_evict_something(struct drm_device *dev,
2220 struct i915_address_space *vm,
2221 int min_size,
42d6ab48
CW
2222 unsigned alignment,
2223 unsigned cache_level,
86a1ee26
CW
2224 bool mappable,
2225 bool nonblock);
68c8c17f 2226int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2227int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2228
9797fbfb
CW
2229/* i915_gem_stolen.c */
2230int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2231int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2232void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2233void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2234struct drm_i915_gem_object *
2235i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2236struct drm_i915_gem_object *
2237i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2238 u32 stolen_offset,
2239 u32 gtt_offset,
2240 u32 size);
0104fdbb 2241void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2242
673a394b 2243/* i915_gem_tiling.c */
2c1792a1 2244static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2245{
2246 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2247
2248 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2249 obj->tiling_mode != I915_TILING_NONE;
2250}
2251
673a394b 2252void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2253void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2254void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2255
2256/* i915_gem_debug.c */
23bc5982
CW
2257#if WATCH_LISTS
2258int i915_verify_lists(struct drm_device *dev);
673a394b 2259#else
23bc5982 2260#define i915_verify_lists(dev) 0
673a394b 2261#endif
1da177e4 2262
2017263e 2263/* i915_debugfs.c */
27c202ad
BG
2264int i915_debugfs_init(struct drm_minor *minor);
2265void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2266#ifdef CONFIG_DEBUG_FS
07144428
DL
2267void intel_display_crc_init(struct drm_device *dev);
2268#else
f8c168fa 2269static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2270#endif
84734a04
MK
2271
2272/* i915_gpu_error.c */
edc3d884
MK
2273__printf(2, 3)
2274void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2275int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2276 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2277int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2278 size_t count, loff_t pos);
2279static inline void i915_error_state_buf_release(
2280 struct drm_i915_error_state_buf *eb)
2281{
2282 kfree(eb->buf);
2283}
84734a04
MK
2284void i915_capture_error_state(struct drm_device *dev);
2285void i915_error_state_get(struct drm_device *dev,
2286 struct i915_error_state_file_priv *error_priv);
2287void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2288void i915_destroy_error_state(struct drm_device *dev);
2289
2290void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2291const char *i915_cache_level_str(int type);
2017263e 2292
317c35d1
JB
2293/* i915_suspend.c */
2294extern int i915_save_state(struct drm_device *dev);
2295extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2296
d8157a36
DV
2297/* i915_ums.c */
2298void i915_save_display_reg(struct drm_device *dev);
2299void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2300
0136db58
BW
2301/* i915_sysfs.c */
2302void i915_setup_sysfs(struct drm_device *dev_priv);
2303void i915_teardown_sysfs(struct drm_device *dev_priv);
2304
f899fc64
CW
2305/* intel_i2c.c */
2306extern int intel_setup_gmbus(struct drm_device *dev);
2307extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2308static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2309{
2ed06c93 2310 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2311}
2312
2313extern struct i2c_adapter *intel_gmbus_get_adapter(
2314 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2315extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2316extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2317static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2318{
2319 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2320}
f899fc64
CW
2321extern void intel_i2c_reset(struct drm_device *dev);
2322
3b617967 2323/* intel_opregion.c */
9c4b0a68 2324struct intel_encoder;
44834a67
CW
2325extern int intel_opregion_setup(struct drm_device *dev);
2326#ifdef CONFIG_ACPI
2327extern void intel_opregion_init(struct drm_device *dev);
2328extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2329extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2330extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2331 bool enable);
ecbc5cf3
JN
2332extern int intel_opregion_notify_adapter(struct drm_device *dev,
2333 pci_power_t state);
65e082c9 2334#else
44834a67
CW
2335static inline void intel_opregion_init(struct drm_device *dev) { return; }
2336static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2337static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2338static inline int
2339intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2340{
2341 return 0;
2342}
ecbc5cf3
JN
2343static inline int
2344intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2345{
2346 return 0;
2347}
65e082c9 2348#endif
8ee1c3db 2349
723bfd70
JB
2350/* intel_acpi.c */
2351#ifdef CONFIG_ACPI
2352extern void intel_register_dsm_handler(void);
2353extern void intel_unregister_dsm_handler(void);
2354#else
2355static inline void intel_register_dsm_handler(void) { return; }
2356static inline void intel_unregister_dsm_handler(void) { return; }
2357#endif /* CONFIG_ACPI */
2358
79e53945 2359/* modesetting */
f817586c 2360extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2361extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2362extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2363extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2364extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2365extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2366extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2367 bool force_restore);
44cec740 2368extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2369extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2370extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2371extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2372extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2373extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2374extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2375extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2376extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2377extern void intel_detect_pch(struct drm_device *dev);
2378extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2379extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2380
2911a35b 2381extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2382int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file);
575155a9 2384
6ef3d427
CW
2385/* overlay */
2386extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2387extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2388 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2389
2390extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2391extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2392 struct drm_device *dev,
2393 struct intel_display_error_state *error);
6ef3d427 2394
b7287d80
BW
2395/* On SNB platform, before reading ring registers forcewake bit
2396 * must be set to prevent GT core from power down and stale values being
2397 * returned.
2398 */
fcca7926
BW
2399void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2400void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2401
42c0526c
BW
2402int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2403int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2404
2405/* intel_sideband.c */
64936258
JN
2406u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2407void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2408u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2409u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2410void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2411u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2412void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2413u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2414void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2415u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2416void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2417u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2418void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2419u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2420void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2421u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2422 enum intel_sbi_destination destination);
2423void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2424 enum intel_sbi_destination destination);
0a073b84 2425
2ec3815f
VS
2426int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2427int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2428
0b274481
BW
2429#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2430#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2431
2432#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2433#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2434#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2435#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2436
2437#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2438#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2439#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2440#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2441
2442#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2443#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2444
2445#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2446#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2447
55bc60db
VS
2448/* "Broadcast RGB" property */
2449#define INTEL_BROADCAST_RGB_AUTO 0
2450#define INTEL_BROADCAST_RGB_FULL 1
2451#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2452
766aa1c4
VS
2453static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2454{
2455 if (HAS_PCH_SPLIT(dev))
2456 return CPU_VGACNTRL;
2457 else if (IS_VALLEYVIEW(dev))
2458 return VLV_VGACNTRL;
2459 else
2460 return VGACNTRL;
2461}
2462
2bb4629a
VS
2463static inline void __user *to_user_ptr(u64 address)
2464{
2465 return (void __user *)(uintptr_t)address;
2466}
2467
df97729f
ID
2468static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2469{
2470 unsigned long j = msecs_to_jiffies(m);
2471
2472 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2473}
2474
2475static inline unsigned long
2476timespec_to_jiffies_timeout(const struct timespec *value)
2477{
2478 unsigned long j = timespec_to_jiffies(value);
2479
2480 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2481}
2482
1da177e4 2483#endif