]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: Remove locking for get-caching query
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b 1/*
be6a0376 2 * Copyright © 2008-2015 Intel Corporation
673a394b
EA
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
760285e7 28#include <drm/drmP.h>
0de23977 29#include <drm/drm_vma_manager.h>
760285e7 30#include <drm/i915_drm.h>
673a394b 31#include "i915_drv.h"
eb82289a 32#include "i915_vgpu.h"
1c5d22f7 33#include "i915_trace.h"
652c393a 34#include "intel_drv.h"
5949eac4 35#include <linux/shmem_fs.h>
5a0e3ad6 36#include <linux/slab.h>
673a394b 37#include <linux/swap.h>
79e53945 38#include <linux/pci.h>
1286ff73 39#include <linux/dma-buf.h>
673a394b 40
05394f39 41static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
e62b59e4 42static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
07fe0b12 43static __must_check int
23f54483
BW
44i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
c8725f3d
CW
46static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
61050808
CW
49static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
c76ce038
CW
55static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
2c22569b
CW
61static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
61050808
CW
69static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
5d82e3e6 77 obj->fence_dirty = false;
61050808
CW
78 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
73aa808f
CW
81/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
c20e8355 85 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
86 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
c20e8355 88 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
89}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
c20e8355 94 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
95 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
c20e8355 97 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
98}
99
21dd3734 100static int
33196ded 101i915_gem_wait_for_error(struct i915_gpu_error *error)
30dbf0c0 102{
30dbf0c0
CW
103 int ret;
104
7abb690a
DV
105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
1f83fee0 107 if (EXIT_COND)
30dbf0c0
CW
108 return 0;
109
0a6759c6
DV
110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
1f83fee0
DV
115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
0a6759c6
DV
118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
30dbf0c0 122 return ret;
0a6759c6 123 }
1f83fee0 124#undef EXIT_COND
30dbf0c0 125
21dd3734 126 return 0;
30dbf0c0
CW
127}
128
54cf91dc 129int i915_mutex_lock_interruptible(struct drm_device *dev)
76c1dec1 130{
33196ded 131 struct drm_i915_private *dev_priv = dev->dev_private;
76c1dec1
CW
132 int ret;
133
33196ded 134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
76c1dec1
CW
135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
23bc5982 142 WARN_ON(i915_verify_lists(dev));
76c1dec1
CW
143 return 0;
144}
30dbf0c0 145
5a125c3c
EA
146int
147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
05394f39 148 struct drm_file *file)
5a125c3c 149{
73aa808f 150 struct drm_i915_private *dev_priv = dev->dev_private;
5a125c3c 151 struct drm_i915_gem_get_aperture *args = data;
6299f992
CW
152 struct drm_i915_gem_object *obj;
153 size_t pinned;
5a125c3c 154
6299f992 155 pinned = 0;
73aa808f 156 mutex_lock(&dev->struct_mutex);
35c20a60 157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
d7f46fc4 158 if (i915_gem_obj_is_pinned(obj))
f343c5f6 159 pinned += i915_gem_obj_ggtt_size(obj);
73aa808f 160 mutex_unlock(&dev->struct_mutex);
5a125c3c 161
853ba5d2 162 args->aper_size = dev_priv->gtt.base.total;
0206e353 163 args->aper_available_size = args->aper_size - pinned;
6299f992 164
5a125c3c
EA
165 return 0;
166}
167
6a2c4232
CW
168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
00731155 170{
6a2c4232
CW
171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
00731155 176
6a2c4232
CW
177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
179
180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
00731155 211
6a2c4232
CW
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
00731155 226
6a2c4232
CW
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
00731155 240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
6a2c4232 241 char *vaddr = obj->phys_handle->vaddr;
00731155
CW
242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
6a2c4232
CW
245 struct page *page;
246 char *dst;
247
248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
00731155 259 mark_page_accessed(page);
6a2c4232 260 page_cache_release(page);
00731155
CW
261 vaddr += PAGE_SIZE;
262 }
6a2c4232 263 obj->dirty = 0;
00731155
CW
264 }
265
6a2c4232
CW
266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
00731155
CW
299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
6a2c4232 306 int ret;
00731155
CW
307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
6a2c4232
CW
321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
00731155
CW
325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
00731155 330 obj->phys_handle = phys;
6a2c4232
CW
331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
00731155
CW
334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
063e4e6b 344 int ret = 0;
6a2c4232
CW
345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
00731155 352
063e4e6b 353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
00731155
CW
354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
063e4e6b
PZ
364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
00731155
CW
368 }
369
6a2c4232 370 drm_clflush_virt_range(vaddr, args->size);
00731155 371 i915_gem_chipset_flush(dev);
063e4e6b
PZ
372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
00731155
CW
376}
377
42dcedd4
CW
378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
efab6d8d 381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
42dcedd4
CW
382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
efab6d8d 387 kmem_cache_free(dev_priv->objects, obj);
42dcedd4
CW
388}
389
ff72145b
DA
390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
673a394b 395{
05394f39 396 struct drm_i915_gem_object *obj;
a1a2d1d3
PP
397 int ret;
398 u32 handle;
673a394b 399
ff72145b 400 size = roundup(size, PAGE_SIZE);
8ffc0246
CW
401 if (size == 0)
402 return -EINVAL;
673a394b
EA
403
404 /* Allocate the new object */
ff72145b 405 obj = i915_gem_alloc_object(dev, size);
673a394b
EA
406 if (obj == NULL)
407 return -ENOMEM;
408
05394f39 409 ret = drm_gem_handle_create(file, &obj->base, &handle);
202f2fef 410 /* drop reference from allocate - handle holds it now */
d861e338
DV
411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
202f2fef 414
ff72145b 415 *handle_p = handle;
673a394b
EA
416 return 0;
417}
418
ff72145b
DA
419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
de45eaf7 425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
ff72145b
DA
426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
da6b51d0 428 args->size, &args->handle);
ff72145b
DA
429}
430
ff72145b
DA
431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
63ed2cb2 439
ff72145b 440 return i915_gem_create(file, dev,
da6b51d0 441 args->size, &args->handle);
ff72145b
DA
442}
443
8461d226
DV
444static inline int
445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
8c59967c 470static inline int
4f0c7cfb
BW
471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
8c59967c
DV
473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
4c914c0c
BV
496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
c8725f3d
CW
521
522 i915_gem_object_retire(obj);
4c914c0c
BV
523 }
524
525 ret = i915_gem_object_get_pages(obj);
526 if (ret)
527 return ret;
528
529 i915_gem_object_pin_pages(obj);
530
531 return ret;
532}
533
d174bd64
DV
534/* Per-page copy function for the shmem pread fastpath.
535 * Flushes invalid cachelines before reading the target if
536 * needs_clflush is set. */
eb01459f 537static int
d174bd64
DV
538shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
539 char __user *user_data,
540 bool page_do_bit17_swizzling, bool needs_clflush)
541{
542 char *vaddr;
543 int ret;
544
e7e58eb5 545 if (unlikely(page_do_bit17_swizzling))
d174bd64
DV
546 return -EINVAL;
547
548 vaddr = kmap_atomic(page);
549 if (needs_clflush)
550 drm_clflush_virt_range(vaddr + shmem_page_offset,
551 page_length);
552 ret = __copy_to_user_inatomic(user_data,
553 vaddr + shmem_page_offset,
554 page_length);
555 kunmap_atomic(vaddr);
556
f60d7f0c 557 return ret ? -EFAULT : 0;
d174bd64
DV
558}
559
23c18c71
DV
560static void
561shmem_clflush_swizzled_range(char *addr, unsigned long length,
562 bool swizzled)
563{
e7e58eb5 564 if (unlikely(swizzled)) {
23c18c71
DV
565 unsigned long start = (unsigned long) addr;
566 unsigned long end = (unsigned long) addr + length;
567
568 /* For swizzling simply ensure that we always flush both
569 * channels. Lame, but simple and it works. Swizzled
570 * pwrite/pread is far from a hotpath - current userspace
571 * doesn't use it at all. */
572 start = round_down(start, 128);
573 end = round_up(end, 128);
574
575 drm_clflush_virt_range((void *)start, end - start);
576 } else {
577 drm_clflush_virt_range(addr, length);
578 }
579
580}
581
d174bd64
DV
582/* Only difference to the fast-path function is that this can handle bit17
583 * and uses non-atomic copy and kmap functions. */
584static int
585shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
586 char __user *user_data,
587 bool page_do_bit17_swizzling, bool needs_clflush)
588{
589 char *vaddr;
590 int ret;
591
592 vaddr = kmap(page);
593 if (needs_clflush)
23c18c71
DV
594 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
595 page_length,
596 page_do_bit17_swizzling);
d174bd64
DV
597
598 if (page_do_bit17_swizzling)
599 ret = __copy_to_user_swizzled(user_data,
600 vaddr, shmem_page_offset,
601 page_length);
602 else
603 ret = __copy_to_user(user_data,
604 vaddr + shmem_page_offset,
605 page_length);
606 kunmap(page);
607
f60d7f0c 608 return ret ? - EFAULT : 0;
d174bd64
DV
609}
610
eb01459f 611static int
dbf7bff0
DV
612i915_gem_shmem_pread(struct drm_device *dev,
613 struct drm_i915_gem_object *obj,
614 struct drm_i915_gem_pread *args,
615 struct drm_file *file)
eb01459f 616{
8461d226 617 char __user *user_data;
eb01459f 618 ssize_t remain;
8461d226 619 loff_t offset;
eb2c0c81 620 int shmem_page_offset, page_length, ret = 0;
8461d226 621 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
96d79b52 622 int prefaulted = 0;
8489731c 623 int needs_clflush = 0;
67d5a50c 624 struct sg_page_iter sg_iter;
eb01459f 625
2bb4629a 626 user_data = to_user_ptr(args->data_ptr);
eb01459f
EA
627 remain = args->size;
628
8461d226 629 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
eb01459f 630
4c914c0c 631 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
f60d7f0c
CW
632 if (ret)
633 return ret;
634
8461d226 635 offset = args->offset;
eb01459f 636
67d5a50c
ID
637 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
638 offset >> PAGE_SHIFT) {
2db76d7c 639 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66
CW
640
641 if (remain <= 0)
642 break;
643
eb01459f
EA
644 /* Operation in this page
645 *
eb01459f 646 * shmem_page_offset = offset within page in shmem file
eb01459f
EA
647 * page_length = bytes to copy for this page
648 */
c8cbbb8b 649 shmem_page_offset = offset_in_page(offset);
eb01459f
EA
650 page_length = remain;
651 if ((shmem_page_offset + page_length) > PAGE_SIZE)
652 page_length = PAGE_SIZE - shmem_page_offset;
eb01459f 653
8461d226
DV
654 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
655 (page_to_phys(page) & (1 << 17)) != 0;
656
d174bd64
DV
657 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
660 if (ret == 0)
661 goto next_page;
dbf7bff0 662
dbf7bff0
DV
663 mutex_unlock(&dev->struct_mutex);
664
d330a953 665 if (likely(!i915.prefault_disable) && !prefaulted) {
f56f821f 666 ret = fault_in_multipages_writeable(user_data, remain);
96d79b52
DV
667 /* Userspace is tricking us, but we've already clobbered
668 * its pages with the prefault and promised to write the
669 * data up to the first fault. Hence ignore any errors
670 * and just continue. */
671 (void)ret;
672 prefaulted = 1;
673 }
eb01459f 674
d174bd64
DV
675 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
676 user_data, page_do_bit17_swizzling,
677 needs_clflush);
eb01459f 678
dbf7bff0 679 mutex_lock(&dev->struct_mutex);
f60d7f0c 680
f60d7f0c 681 if (ret)
8461d226 682 goto out;
8461d226 683
17793c9a 684next_page:
eb01459f 685 remain -= page_length;
8461d226 686 user_data += page_length;
eb01459f
EA
687 offset += page_length;
688 }
689
4f27b75d 690out:
f60d7f0c
CW
691 i915_gem_object_unpin_pages(obj);
692
eb01459f
EA
693 return ret;
694}
695
673a394b
EA
696/**
697 * Reads data from the object referenced by handle.
698 *
699 * On error, the contents of *data are undefined.
700 */
701int
702i915_gem_pread_ioctl(struct drm_device *dev, void *data,
05394f39 703 struct drm_file *file)
673a394b
EA
704{
705 struct drm_i915_gem_pread *args = data;
05394f39 706 struct drm_i915_gem_object *obj;
35b62a89 707 int ret = 0;
673a394b 708
51311d0a
CW
709 if (args->size == 0)
710 return 0;
711
712 if (!access_ok(VERIFY_WRITE,
2bb4629a 713 to_user_ptr(args->data_ptr),
51311d0a
CW
714 args->size))
715 return -EFAULT;
716
4f27b75d 717 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 718 if (ret)
4f27b75d 719 return ret;
673a394b 720
05394f39 721 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 722 if (&obj->base == NULL) {
1d7cfea1
CW
723 ret = -ENOENT;
724 goto unlock;
4f27b75d 725 }
673a394b 726
7dcd2499 727 /* Bounds check source. */
05394f39
CW
728 if (args->offset > obj->base.size ||
729 args->size > obj->base.size - args->offset) {
ce9d419d 730 ret = -EINVAL;
35b62a89 731 goto out;
ce9d419d
CW
732 }
733
1286ff73
DV
734 /* prime objects have no backing filp to GEM pread/pwrite
735 * pages from.
736 */
737 if (!obj->base.filp) {
738 ret = -EINVAL;
739 goto out;
740 }
741
db53a302
CW
742 trace_i915_gem_object_pread(obj, args->offset, args->size);
743
dbf7bff0 744 ret = i915_gem_shmem_pread(dev, obj, args, file);
673a394b 745
35b62a89 746out:
05394f39 747 drm_gem_object_unreference(&obj->base);
1d7cfea1 748unlock:
4f27b75d 749 mutex_unlock(&dev->struct_mutex);
eb01459f 750 return ret;
673a394b
EA
751}
752
0839ccb8
KP
753/* This is the fast write path which cannot handle
754 * page faults in the source data
9b7530cc 755 */
0839ccb8
KP
756
757static inline int
758fast_user_write(struct io_mapping *mapping,
759 loff_t page_base, int page_offset,
760 char __user *user_data,
761 int length)
9b7530cc 762{
4f0c7cfb
BW
763 void __iomem *vaddr_atomic;
764 void *vaddr;
0839ccb8 765 unsigned long unwritten;
9b7530cc 766
3e4d3af5 767 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
4f0c7cfb
BW
768 /* We can use the cpu mem copy function because this is X86. */
769 vaddr = (void __force*)vaddr_atomic + page_offset;
770 unwritten = __copy_from_user_inatomic_nocache(vaddr,
0839ccb8 771 user_data, length);
3e4d3af5 772 io_mapping_unmap_atomic(vaddr_atomic);
fbd5a26d 773 return unwritten;
0839ccb8
KP
774}
775
3de09aa3
EA
776/**
777 * This is the fast pwrite path, where we copy the data directly from the
778 * user into the GTT, uncached.
779 */
673a394b 780static int
05394f39
CW
781i915_gem_gtt_pwrite_fast(struct drm_device *dev,
782 struct drm_i915_gem_object *obj,
3de09aa3 783 struct drm_i915_gem_pwrite *args,
05394f39 784 struct drm_file *file)
673a394b 785{
3e31c6c0 786 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b 787 ssize_t remain;
0839ccb8 788 loff_t offset, page_base;
673a394b 789 char __user *user_data;
935aaa69
DV
790 int page_offset, page_length, ret;
791
1ec9e26d 792 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
935aaa69
DV
793 if (ret)
794 goto out;
795
796 ret = i915_gem_object_set_to_gtt_domain(obj, true);
797 if (ret)
798 goto out_unpin;
799
800 ret = i915_gem_object_put_fence(obj);
801 if (ret)
802 goto out_unpin;
673a394b 803
2bb4629a 804 user_data = to_user_ptr(args->data_ptr);
673a394b 805 remain = args->size;
673a394b 806
f343c5f6 807 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
673a394b 808
063e4e6b
PZ
809 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
810
673a394b
EA
811 while (remain > 0) {
812 /* Operation in this page
813 *
0839ccb8
KP
814 * page_base = page offset within aperture
815 * page_offset = offset within page
816 * page_length = bytes to copy for this page
673a394b 817 */
c8cbbb8b
CW
818 page_base = offset & PAGE_MASK;
819 page_offset = offset_in_page(offset);
0839ccb8
KP
820 page_length = remain;
821 if ((page_offset + remain) > PAGE_SIZE)
822 page_length = PAGE_SIZE - page_offset;
823
0839ccb8 824 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
825 * source page isn't available. Return the error and we'll
826 * retry in the slow path.
0839ccb8 827 */
5d4545ae 828 if (fast_user_write(dev_priv->gtt.mappable, page_base,
935aaa69
DV
829 page_offset, user_data, page_length)) {
830 ret = -EFAULT;
063e4e6b 831 goto out_flush;
935aaa69 832 }
673a394b 833
0839ccb8
KP
834 remain -= page_length;
835 user_data += page_length;
836 offset += page_length;
673a394b 837 }
673a394b 838
063e4e6b
PZ
839out_flush:
840 intel_fb_obj_flush(obj, false);
935aaa69 841out_unpin:
d7f46fc4 842 i915_gem_object_ggtt_unpin(obj);
935aaa69 843out:
3de09aa3 844 return ret;
673a394b
EA
845}
846
d174bd64
DV
847/* Per-page copy function for the shmem pwrite fastpath.
848 * Flushes invalid cachelines before writing to the target if
849 * needs_clflush_before is set and flushes out any written cachelines after
850 * writing if needs_clflush is set. */
3043c60c 851static int
d174bd64
DV
852shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
853 char __user *user_data,
854 bool page_do_bit17_swizzling,
855 bool needs_clflush_before,
856 bool needs_clflush_after)
673a394b 857{
d174bd64 858 char *vaddr;
673a394b 859 int ret;
3de09aa3 860
e7e58eb5 861 if (unlikely(page_do_bit17_swizzling))
d174bd64 862 return -EINVAL;
3de09aa3 863
d174bd64
DV
864 vaddr = kmap_atomic(page);
865 if (needs_clflush_before)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
c2831a94
CW
868 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
869 user_data, page_length);
d174bd64
DV
870 if (needs_clflush_after)
871 drm_clflush_virt_range(vaddr + shmem_page_offset,
872 page_length);
873 kunmap_atomic(vaddr);
3de09aa3 874
755d2218 875 return ret ? -EFAULT : 0;
3de09aa3
EA
876}
877
d174bd64
DV
878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
3043c60c 880static int
d174bd64
DV
881shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
882 char __user *user_data,
883 bool page_do_bit17_swizzling,
884 bool needs_clflush_before,
885 bool needs_clflush_after)
673a394b 886{
d174bd64
DV
887 char *vaddr;
888 int ret;
e5281ccd 889
d174bd64 890 vaddr = kmap(page);
e7e58eb5 891 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
23c18c71
DV
892 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
893 page_length,
894 page_do_bit17_swizzling);
d174bd64
DV
895 if (page_do_bit17_swizzling)
896 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
e5281ccd
CW
897 user_data,
898 page_length);
d174bd64
DV
899 else
900 ret = __copy_from_user(vaddr + shmem_page_offset,
901 user_data,
902 page_length);
903 if (needs_clflush_after)
23c18c71
DV
904 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
905 page_length,
906 page_do_bit17_swizzling);
d174bd64 907 kunmap(page);
40123c1f 908
755d2218 909 return ret ? -EFAULT : 0;
40123c1f
EA
910}
911
40123c1f 912static int
e244a443
DV
913i915_gem_shmem_pwrite(struct drm_device *dev,
914 struct drm_i915_gem_object *obj,
915 struct drm_i915_gem_pwrite *args,
916 struct drm_file *file)
40123c1f 917{
40123c1f 918 ssize_t remain;
8c59967c
DV
919 loff_t offset;
920 char __user *user_data;
eb2c0c81 921 int shmem_page_offset, page_length, ret = 0;
8c59967c 922 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
e244a443 923 int hit_slowpath = 0;
58642885
DV
924 int needs_clflush_after = 0;
925 int needs_clflush_before = 0;
67d5a50c 926 struct sg_page_iter sg_iter;
40123c1f 927
2bb4629a 928 user_data = to_user_ptr(args->data_ptr);
40123c1f
EA
929 remain = args->size;
930
8c59967c 931 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
40123c1f 932
58642885
DV
933 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
934 /* If we're not in the cpu write domain, set ourself into the gtt
935 * write domain and manually flush cachelines (if required). This
936 * optimizes for the case when the gpu will use the data
937 * right away and we therefore have to clflush anyway. */
2c22569b 938 needs_clflush_after = cpu_write_needs_clflush(obj);
23f54483
BW
939 ret = i915_gem_object_wait_rendering(obj, false);
940 if (ret)
941 return ret;
c8725f3d
CW
942
943 i915_gem_object_retire(obj);
58642885 944 }
c76ce038
CW
945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
58642885 950
755d2218
CW
951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
063e4e6b
PZ
955 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
956
755d2218
CW
957 i915_gem_object_pin_pages(obj);
958
673a394b 959 offset = args->offset;
05394f39 960 obj->dirty = 1;
673a394b 961
67d5a50c
ID
962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
2db76d7c 964 struct page *page = sg_page_iter_page(&sg_iter);
58642885 965 int partial_cacheline_write;
e5281ccd 966
9da3da66
CW
967 if (remain <= 0)
968 break;
969
40123c1f
EA
970 /* Operation in this page
971 *
40123c1f 972 * shmem_page_offset = offset within page in shmem file
40123c1f
EA
973 * page_length = bytes to copy for this page
974 */
c8cbbb8b 975 shmem_page_offset = offset_in_page(offset);
40123c1f
EA
976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
40123c1f 980
58642885
DV
981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
8c59967c
DV
988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
d174bd64
DV
991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
e244a443
DV
997
998 hit_slowpath = 1;
e244a443 999 mutex_unlock(&dev->struct_mutex);
d174bd64
DV
1000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
40123c1f 1004
e244a443 1005 mutex_lock(&dev->struct_mutex);
755d2218 1006
755d2218 1007 if (ret)
8c59967c 1008 goto out;
8c59967c 1009
17793c9a 1010next_page:
40123c1f 1011 remain -= page_length;
8c59967c 1012 user_data += page_length;
40123c1f 1013 offset += page_length;
673a394b
EA
1014 }
1015
fbd5a26d 1016out:
755d2218
CW
1017 i915_gem_object_unpin_pages(obj);
1018
e244a443 1019 if (hit_slowpath) {
8dcf015e
DV
1020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
000433b6
CW
1027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
e244a443 1029 }
8c59967c 1030 }
673a394b 1031
58642885 1032 if (needs_clflush_after)
e76e9aeb 1033 i915_gem_chipset_flush(dev);
58642885 1034
063e4e6b 1035 intel_fb_obj_flush(obj, false);
40123c1f 1036 return ret;
673a394b
EA
1037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
fbd5a26d 1046 struct drm_file *file)
673a394b 1047{
5d77d9c5 1048 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b 1049 struct drm_i915_gem_pwrite *args = data;
05394f39 1050 struct drm_i915_gem_object *obj;
51311d0a
CW
1051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
2bb4629a 1057 to_user_ptr(args->data_ptr),
51311d0a
CW
1058 args->size))
1059 return -EFAULT;
1060
d330a953 1061 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
1062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
673a394b 1067
5d77d9c5
ID
1068 intel_runtime_pm_get(dev_priv);
1069
fbd5a26d 1070 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1071 if (ret)
5d77d9c5 1072 goto put_rpm;
1d7cfea1 1073
05394f39 1074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1075 if (&obj->base == NULL) {
1d7cfea1
CW
1076 ret = -ENOENT;
1077 goto unlock;
fbd5a26d 1078 }
673a394b 1079
7dcd2499 1080 /* Bounds check destination. */
05394f39
CW
1081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
ce9d419d 1083 ret = -EINVAL;
35b62a89 1084 goto out;
ce9d419d
CW
1085 }
1086
1286ff73
DV
1087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
db53a302
CW
1095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
935aaa69 1097 ret = -EFAULT;
673a394b
EA
1098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
2c22569b
CW
1104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
fbd5a26d 1107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
935aaa69
DV
1108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
fbd5a26d 1111 }
673a394b 1112
6a2c4232
CW
1113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
5c0480f2 1119
35b62a89 1120out:
05394f39 1121 drm_gem_object_unreference(&obj->base);
1d7cfea1 1122unlock:
fbd5a26d 1123 mutex_unlock(&dev->struct_mutex);
5d77d9c5
ID
1124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
673a394b
EA
1127 return ret;
1128}
1129
b361237b 1130int
33196ded 1131i915_gem_check_wedge(struct i915_gpu_error *error,
b361237b
CW
1132 bool interruptible)
1133{
1f83fee0 1134 if (i915_reset_in_progress(error)) {
b361237b
CW
1135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
1f83fee0
DV
1140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
b361237b
CW
1142 return -EIO;
1143
6689c167
MA
1144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
b361237b
CW
1151 }
1152
1153 return 0;
1154}
1155
1156/*
b6660d59 1157 * Compare arbitrary request against outstanding lazy request. Emit on match.
b361237b 1158 */
84c33a64 1159int
b6660d59 1160i915_gem_check_olr(struct drm_i915_gem_request *req)
b361237b
CW
1161{
1162 int ret;
1163
b6660d59 1164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
b361237b
CW
1165
1166 ret = 0;
b6660d59 1167 if (req == req->ring->outstanding_lazy_request)
9400ae5c 1168 ret = i915_add_request(req->ring);
b361237b
CW
1169
1170 return ret;
1171}
1172
094f9a54
CW
1173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
a4872ba6 1179 struct intel_engine_cs *ring)
094f9a54
CW
1180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
2def4ad9 1184static int __i915_spin_request(struct drm_i915_gem_request *rq)
b29c19b6 1185{
2def4ad9
CW
1186 unsigned long timeout;
1187
1188 if (i915_gem_request_get_ring(rq)->irq_refcount)
1189 return -EBUSY;
1190
1191 timeout = jiffies + 1;
1192 while (!need_resched()) {
1193 if (i915_gem_request_completed(rq, true))
1194 return 0;
1195
1196 if (time_after_eq(jiffies, timeout))
1197 break;
b29c19b6 1198
2def4ad9
CW
1199 cpu_relax_lowlatency();
1200 }
1201 if (i915_gem_request_completed(rq, false))
1202 return 0;
1203
1204 return -EAGAIN;
b29c19b6
CW
1205}
1206
b361237b 1207/**
9c654818
JH
1208 * __i915_wait_request - wait until execution of request has finished
1209 * @req: duh!
1210 * @reset_counter: reset sequence associated with the given request
b361237b
CW
1211 * @interruptible: do an interruptible wait (normally yes)
1212 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1213 *
f69061be
DV
1214 * Note: It is of utmost importance that the passed in seqno and reset_counter
1215 * values have been read by the caller in an smp safe manner. Where read-side
1216 * locks are involved, it is sufficient to read the reset_counter before
1217 * unlocking the lock that protects the seqno. For lockless tricks, the
1218 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1219 * inserted.
1220 *
9c654818 1221 * Returns 0 if the request was found within the alloted time. Else returns the
b361237b
CW
1222 * errno with remaining time filled in timeout argument.
1223 */
9c654818 1224int __i915_wait_request(struct drm_i915_gem_request *req,
f69061be 1225 unsigned reset_counter,
b29c19b6 1226 bool interruptible,
5ed0bdf2 1227 s64 *timeout,
b29c19b6 1228 struct drm_i915_file_private *file_priv)
b361237b 1229{
9c654818 1230 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
3d13ef2e 1231 struct drm_device *dev = ring->dev;
3e31c6c0 1232 struct drm_i915_private *dev_priv = dev->dev_private;
168c3f21
MK
1233 const bool irq_test_in_progress =
1234 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
094f9a54 1235 DEFINE_WAIT(wait);
47e9766d 1236 unsigned long timeout_expire;
5ed0bdf2 1237 s64 before, now;
b361237b
CW
1238 int ret;
1239
9df7575f 1240 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
c67a470b 1241
1b5a433a 1242 if (i915_gem_request_completed(req, true))
b361237b
CW
1243 return 0;
1244
7bd0e226
DV
1245 timeout_expire = timeout ?
1246 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
b361237b 1247
7c27f525 1248 if (INTEL_INFO(dev)->gen >= 6)
1854d5ca 1249 gen6_rps_boost(dev_priv, file_priv);
b361237b 1250
094f9a54 1251 /* Record current time in case interrupted by signal, or wedged */
74328ee5 1252 trace_i915_gem_request_wait_begin(req);
5ed0bdf2 1253 before = ktime_get_raw_ns();
2def4ad9
CW
1254
1255 /* Optimistic spin for the next jiffie before touching IRQs */
1256 ret = __i915_spin_request(req);
1257 if (ret == 0)
1258 goto out;
1259
1260 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1261 ret = -ENODEV;
1262 goto out;
1263 }
1264
094f9a54
CW
1265 for (;;) {
1266 struct timer_list timer;
b361237b 1267
094f9a54
CW
1268 prepare_to_wait(&ring->irq_queue, &wait,
1269 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
b361237b 1270
f69061be
DV
1271 /* We need to check whether any gpu reset happened in between
1272 * the caller grabbing the seqno and now ... */
094f9a54
CW
1273 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1274 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1275 * is truely gone. */
1276 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1277 if (ret == 0)
1278 ret = -EAGAIN;
1279 break;
1280 }
f69061be 1281
1b5a433a 1282 if (i915_gem_request_completed(req, false)) {
094f9a54
CW
1283 ret = 0;
1284 break;
1285 }
b361237b 1286
094f9a54
CW
1287 if (interruptible && signal_pending(current)) {
1288 ret = -ERESTARTSYS;
1289 break;
1290 }
1291
47e9766d 1292 if (timeout && time_after_eq(jiffies, timeout_expire)) {
094f9a54
CW
1293 ret = -ETIME;
1294 break;
1295 }
1296
1297 timer.function = NULL;
1298 if (timeout || missed_irq(dev_priv, ring)) {
47e9766d
MK
1299 unsigned long expire;
1300
094f9a54 1301 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
47e9766d 1302 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
094f9a54
CW
1303 mod_timer(&timer, expire);
1304 }
1305
5035c275 1306 io_schedule();
094f9a54 1307
094f9a54
CW
1308 if (timer.function) {
1309 del_singleshot_timer_sync(&timer);
1310 destroy_timer_on_stack(&timer);
1311 }
1312 }
168c3f21
MK
1313 if (!irq_test_in_progress)
1314 ring->irq_put(ring);
094f9a54
CW
1315
1316 finish_wait(&ring->irq_queue, &wait);
b361237b 1317
2def4ad9
CW
1318out:
1319 now = ktime_get_raw_ns();
1320 trace_i915_gem_request_wait_end(req);
1321
b361237b 1322 if (timeout) {
5ed0bdf2
TG
1323 s64 tres = *timeout - (now - before);
1324
1325 *timeout = tres < 0 ? 0 : tres;
9cca3068
DV
1326
1327 /*
1328 * Apparently ktime isn't accurate enough and occasionally has a
1329 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1330 * things up to make the test happy. We allow up to 1 jiffy.
1331 *
1332 * This is a regrssion from the timespec->ktime conversion.
1333 */
1334 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1335 *timeout = 0;
b361237b
CW
1336 }
1337
094f9a54 1338 return ret;
b361237b
CW
1339}
1340
1341/**
a4b3a571 1342 * Waits for a request to be signaled, and cleans up the
b361237b
CW
1343 * request and object lists appropriately for that event.
1344 */
1345int
a4b3a571 1346i915_wait_request(struct drm_i915_gem_request *req)
b361237b 1347{
a4b3a571
DV
1348 struct drm_device *dev;
1349 struct drm_i915_private *dev_priv;
1350 bool interruptible;
16e9a21f 1351 unsigned reset_counter;
b361237b
CW
1352 int ret;
1353
a4b3a571
DV
1354 BUG_ON(req == NULL);
1355
1356 dev = req->ring->dev;
1357 dev_priv = dev->dev_private;
1358 interruptible = dev_priv->mm.interruptible;
1359
b361237b 1360 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
b361237b 1361
33196ded 1362 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
b361237b
CW
1363 if (ret)
1364 return ret;
1365
a4b3a571 1366 ret = i915_gem_check_olr(req);
b361237b
CW
1367 if (ret)
1368 return ret;
1369
16e9a21f 1370 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
a4b3a571 1371 i915_gem_request_reference(req);
9c654818
JH
1372 ret = __i915_wait_request(req, reset_counter,
1373 interruptible, NULL, NULL);
a4b3a571
DV
1374 i915_gem_request_unreference(req);
1375 return ret;
b361237b
CW
1376}
1377
d26e3af8 1378static int
8e639549 1379i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
d26e3af8 1380{
c8725f3d
CW
1381 if (!obj->active)
1382 return 0;
d26e3af8
CW
1383
1384 /* Manually manage the write flush as we may have not yet
1385 * retired the buffer.
1386 *
97b2a6a1
JH
1387 * Note that the last_write_req is always the earlier of
1388 * the two (read/write) requests, so if we haved successfully waited,
d26e3af8
CW
1389 * we know we have passed the last write.
1390 */
97b2a6a1 1391 i915_gem_request_assign(&obj->last_write_req, NULL);
d26e3af8
CW
1392
1393 return 0;
1394}
1395
b361237b
CW
1396/**
1397 * Ensures that all rendering to the object has completed and the object is
1398 * safe to unbind from the GTT or access from the CPU.
1399 */
1400static __must_check int
1401i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1402 bool readonly)
1403{
97b2a6a1 1404 struct drm_i915_gem_request *req;
b361237b
CW
1405 int ret;
1406
97b2a6a1
JH
1407 req = readonly ? obj->last_write_req : obj->last_read_req;
1408 if (!req)
b361237b
CW
1409 return 0;
1410
a4b3a571 1411 ret = i915_wait_request(req);
b361237b
CW
1412 if (ret)
1413 return ret;
1414
8e639549 1415 return i915_gem_object_wait_rendering__tail(obj);
b361237b
CW
1416}
1417
3236f57a
CW
1418/* A nonblocking variant of the above wait. This is a highly dangerous routine
1419 * as the object state may change during this call.
1420 */
1421static __must_check int
1422i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
6e4930f6 1423 struct drm_i915_file_private *file_priv,
3236f57a
CW
1424 bool readonly)
1425{
97b2a6a1 1426 struct drm_i915_gem_request *req;
3236f57a
CW
1427 struct drm_device *dev = obj->base.dev;
1428 struct drm_i915_private *dev_priv = dev->dev_private;
f69061be 1429 unsigned reset_counter;
3236f57a
CW
1430 int ret;
1431
1432 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1433 BUG_ON(!dev_priv->mm.interruptible);
1434
97b2a6a1
JH
1435 req = readonly ? obj->last_write_req : obj->last_read_req;
1436 if (!req)
3236f57a
CW
1437 return 0;
1438
33196ded 1439 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
3236f57a
CW
1440 if (ret)
1441 return ret;
1442
b6660d59 1443 ret = i915_gem_check_olr(req);
3236f57a
CW
1444 if (ret)
1445 return ret;
1446
f69061be 1447 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
ff865885 1448 i915_gem_request_reference(req);
3236f57a 1449 mutex_unlock(&dev->struct_mutex);
9c654818 1450 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
3236f57a 1451 mutex_lock(&dev->struct_mutex);
ff865885 1452 i915_gem_request_unreference(req);
d26e3af8
CW
1453 if (ret)
1454 return ret;
3236f57a 1455
8e639549 1456 return i915_gem_object_wait_rendering__tail(obj);
3236f57a
CW
1457}
1458
673a394b 1459/**
2ef7eeaa
EA
1460 * Called when user space prepares to use an object with the CPU, either
1461 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
1462 */
1463int
1464i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
05394f39 1465 struct drm_file *file)
673a394b
EA
1466{
1467 struct drm_i915_gem_set_domain *args = data;
05394f39 1468 struct drm_i915_gem_object *obj;
2ef7eeaa
EA
1469 uint32_t read_domains = args->read_domains;
1470 uint32_t write_domain = args->write_domain;
673a394b
EA
1471 int ret;
1472
2ef7eeaa 1473 /* Only handle setting domains to types used by the CPU. */
21d509e3 1474 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1475 return -EINVAL;
1476
21d509e3 1477 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1478 return -EINVAL;
1479
1480 /* Having something in the write domain implies it's in the read
1481 * domain, and only that read domain. Enforce that in the request.
1482 */
1483 if (write_domain != 0 && read_domains != write_domain)
1484 return -EINVAL;
1485
76c1dec1 1486 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1487 if (ret)
76c1dec1 1488 return ret;
1d7cfea1 1489
05394f39 1490 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1491 if (&obj->base == NULL) {
1d7cfea1
CW
1492 ret = -ENOENT;
1493 goto unlock;
76c1dec1 1494 }
673a394b 1495
3236f57a
CW
1496 /* Try to flush the object off the GPU without holding the lock.
1497 * We will repeat the flush holding the lock in the normal manner
1498 * to catch cases where we are gazumped.
1499 */
6e4930f6
CW
1500 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1501 file->driver_priv,
1502 !write_domain);
3236f57a
CW
1503 if (ret)
1504 goto unref;
1505
43566ded 1506 if (read_domains & I915_GEM_DOMAIN_GTT)
2ef7eeaa 1507 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
43566ded 1508 else
e47c68e9 1509 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa 1510
3236f57a 1511unref:
05394f39 1512 drm_gem_object_unreference(&obj->base);
1d7cfea1 1513unlock:
673a394b
EA
1514 mutex_unlock(&dev->struct_mutex);
1515 return ret;
1516}
1517
1518/**
1519 * Called when user space has done writes to this buffer
1520 */
1521int
1522i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
05394f39 1523 struct drm_file *file)
673a394b
EA
1524{
1525 struct drm_i915_gem_sw_finish *args = data;
05394f39 1526 struct drm_i915_gem_object *obj;
673a394b
EA
1527 int ret = 0;
1528
76c1dec1 1529 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1530 if (ret)
76c1dec1 1531 return ret;
1d7cfea1 1532
05394f39 1533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1534 if (&obj->base == NULL) {
1d7cfea1
CW
1535 ret = -ENOENT;
1536 goto unlock;
673a394b
EA
1537 }
1538
673a394b 1539 /* Pinned buffers may be scanout, so flush the cache */
2c22569b 1540 if (obj->pin_display)
e62b59e4 1541 i915_gem_object_flush_cpu_write_domain(obj);
e47c68e9 1542
05394f39 1543 drm_gem_object_unreference(&obj->base);
1d7cfea1 1544unlock:
673a394b
EA
1545 mutex_unlock(&dev->struct_mutex);
1546 return ret;
1547}
1548
1549/**
1550 * Maps the contents of an object, returning the address it is mapped
1551 * into.
1552 *
1553 * While the mapping holds a reference on the contents of the object, it doesn't
1554 * imply a ref on the object itself.
34367381
DV
1555 *
1556 * IMPORTANT:
1557 *
1558 * DRM driver writers who look a this function as an example for how to do GEM
1559 * mmap support, please don't implement mmap support like here. The modern way
1560 * to implement DRM mmap support is with an mmap offset ioctl (like
1561 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1562 * That way debug tooling like valgrind will understand what's going on, hiding
1563 * the mmap call in a driver private ioctl will break that. The i915 driver only
1564 * does cpu mmaps this way because we didn't know better.
673a394b
EA
1565 */
1566int
1567i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
05394f39 1568 struct drm_file *file)
673a394b
EA
1569{
1570 struct drm_i915_gem_mmap *args = data;
1571 struct drm_gem_object *obj;
673a394b
EA
1572 unsigned long addr;
1573
1816f923
AG
1574 if (args->flags & ~(I915_MMAP_WC))
1575 return -EINVAL;
1576
1577 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1578 return -ENODEV;
1579
05394f39 1580 obj = drm_gem_object_lookup(dev, file, args->handle);
673a394b 1581 if (obj == NULL)
bf79cb91 1582 return -ENOENT;
673a394b 1583
1286ff73
DV
1584 /* prime objects have no backing filp to GEM mmap
1585 * pages from.
1586 */
1587 if (!obj->filp) {
1588 drm_gem_object_unreference_unlocked(obj);
1589 return -EINVAL;
1590 }
1591
6be5ceb0 1592 addr = vm_mmap(obj->filp, 0, args->size,
673a394b
EA
1593 PROT_READ | PROT_WRITE, MAP_SHARED,
1594 args->offset);
1816f923
AG
1595 if (args->flags & I915_MMAP_WC) {
1596 struct mm_struct *mm = current->mm;
1597 struct vm_area_struct *vma;
1598
1599 down_write(&mm->mmap_sem);
1600 vma = find_vma(mm, addr);
1601 if (vma)
1602 vma->vm_page_prot =
1603 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1604 else
1605 addr = -ENOMEM;
1606 up_write(&mm->mmap_sem);
1607 }
bc9025bd 1608 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1609 if (IS_ERR((void *)addr))
1610 return addr;
1611
1612 args->addr_ptr = (uint64_t) addr;
1613
1614 return 0;
1615}
1616
de151cf6
JB
1617/**
1618 * i915_gem_fault - fault a page into the GTT
1619 * vma: VMA in question
1620 * vmf: fault info
1621 *
1622 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1623 * from userspace. The fault handler takes care of binding the object to
1624 * the GTT (if needed), allocating and programming a fence register (again,
1625 * only if needed based on whether the old reg is still valid or the object
1626 * is tiled) and inserting a new PTE into the faulting process.
1627 *
1628 * Note that the faulting process may involve evicting existing objects
1629 * from the GTT and/or fence registers to make room. So performance may
1630 * suffer if the GTT working set is large or there are few fence registers
1631 * left.
1632 */
1633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1634{
05394f39
CW
1635 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1636 struct drm_device *dev = obj->base.dev;
3e31c6c0 1637 struct drm_i915_private *dev_priv = dev->dev_private;
de151cf6
JB
1638 pgoff_t page_offset;
1639 unsigned long pfn;
1640 int ret = 0;
0f973f27 1641 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6 1642
f65c9168
PZ
1643 intel_runtime_pm_get(dev_priv);
1644
de151cf6
JB
1645 /* We don't use vmf->pgoff since that has the fake offset */
1646 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1647 PAGE_SHIFT;
1648
d9bc7e9f
CW
1649 ret = i915_mutex_lock_interruptible(dev);
1650 if (ret)
1651 goto out;
a00b10c3 1652
db53a302
CW
1653 trace_i915_gem_object_fault(obj, page_offset, true, write);
1654
6e4930f6
CW
1655 /* Try to flush the object off the GPU first without holding the lock.
1656 * Upon reacquiring the lock, we will perform our sanity checks and then
1657 * repeat the flush holding the lock in the normal manner to catch cases
1658 * where we are gazumped.
1659 */
1660 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1661 if (ret)
1662 goto unlock;
1663
eb119bd6
CW
1664 /* Access to snoopable pages through the GTT is incoherent. */
1665 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
ddeff6ee 1666 ret = -EFAULT;
eb119bd6
CW
1667 goto unlock;
1668 }
1669
d9bc7e9f 1670 /* Now bind it into the GTT if needed */
1ec9e26d 1671 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
c9839303
CW
1672 if (ret)
1673 goto unlock;
4a684a41 1674
c9839303
CW
1675 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1676 if (ret)
1677 goto unpin;
74898d7e 1678
06d98131 1679 ret = i915_gem_object_get_fence(obj);
d9e86c0e 1680 if (ret)
c9839303 1681 goto unpin;
7d1c4804 1682
b90b91d8 1683 /* Finally, remap it using the new GTT offset */
f343c5f6
BW
1684 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1685 pfn >>= PAGE_SHIFT;
de151cf6 1686
b90b91d8 1687 if (!obj->fault_mappable) {
beff0d0f
VS
1688 unsigned long size = min_t(unsigned long,
1689 vma->vm_end - vma->vm_start,
1690 obj->base.size);
b90b91d8
CW
1691 int i;
1692
beff0d0f 1693 for (i = 0; i < size >> PAGE_SHIFT; i++) {
b90b91d8
CW
1694 ret = vm_insert_pfn(vma,
1695 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1696 pfn + i);
1697 if (ret)
1698 break;
1699 }
1700
1701 obj->fault_mappable = true;
1702 } else
1703 ret = vm_insert_pfn(vma,
1704 (unsigned long)vmf->virtual_address,
1705 pfn + page_offset);
c9839303 1706unpin:
d7f46fc4 1707 i915_gem_object_ggtt_unpin(obj);
c715089f 1708unlock:
de151cf6 1709 mutex_unlock(&dev->struct_mutex);
d9bc7e9f 1710out:
de151cf6 1711 switch (ret) {
d9bc7e9f 1712 case -EIO:
2232f031
DV
1713 /*
1714 * We eat errors when the gpu is terminally wedged to avoid
1715 * userspace unduly crashing (gl has no provisions for mmaps to
1716 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1717 * and so needs to be reported.
1718 */
1719 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
f65c9168
PZ
1720 ret = VM_FAULT_SIGBUS;
1721 break;
1722 }
045e769a 1723 case -EAGAIN:
571c608d
DV
1724 /*
1725 * EAGAIN means the gpu is hung and we'll wait for the error
1726 * handler to reset everything when re-faulting in
1727 * i915_mutex_lock_interruptible.
d9bc7e9f 1728 */
c715089f
CW
1729 case 0:
1730 case -ERESTARTSYS:
bed636ab 1731 case -EINTR:
e79e0fe3
DR
1732 case -EBUSY:
1733 /*
1734 * EBUSY is ok: this just means that another thread
1735 * already did the job.
1736 */
f65c9168
PZ
1737 ret = VM_FAULT_NOPAGE;
1738 break;
de151cf6 1739 case -ENOMEM:
f65c9168
PZ
1740 ret = VM_FAULT_OOM;
1741 break;
a7c2e1aa 1742 case -ENOSPC:
45d67817 1743 case -EFAULT:
f65c9168
PZ
1744 ret = VM_FAULT_SIGBUS;
1745 break;
de151cf6 1746 default:
a7c2e1aa 1747 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
f65c9168
PZ
1748 ret = VM_FAULT_SIGBUS;
1749 break;
de151cf6 1750 }
f65c9168
PZ
1751
1752 intel_runtime_pm_put(dev_priv);
1753 return ret;
de151cf6
JB
1754}
1755
901782b2
CW
1756/**
1757 * i915_gem_release_mmap - remove physical page mappings
1758 * @obj: obj in question
1759 *
af901ca1 1760 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1761 * relinquish ownership of the pages back to the system.
1762 *
1763 * It is vital that we remove the page mapping if we have mapped a tiled
1764 * object through the GTT and then lose the fence register due to
1765 * resource pressure. Similarly if the object has been moved out of the
1766 * aperture, than pages mapped into userspace must be revoked. Removing the
1767 * mapping will then trigger a page fault on the next user access, allowing
1768 * fixup by i915_gem_fault().
1769 */
d05ca301 1770void
05394f39 1771i915_gem_release_mmap(struct drm_i915_gem_object *obj)
901782b2 1772{
6299f992
CW
1773 if (!obj->fault_mappable)
1774 return;
901782b2 1775
6796cb16
DH
1776 drm_vma_node_unmap(&obj->base.vma_node,
1777 obj->base.dev->anon_inode->i_mapping);
6299f992 1778 obj->fault_mappable = false;
901782b2
CW
1779}
1780
eedd10f4
CW
1781void
1782i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1783{
1784 struct drm_i915_gem_object *obj;
1785
1786 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1787 i915_gem_release_mmap(obj);
1788}
1789
0fa87796 1790uint32_t
e28f8711 1791i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
92b88aeb 1792{
e28f8711 1793 uint32_t gtt_size;
92b88aeb
CW
1794
1795 if (INTEL_INFO(dev)->gen >= 4 ||
e28f8711
CW
1796 tiling_mode == I915_TILING_NONE)
1797 return size;
92b88aeb
CW
1798
1799 /* Previous chips need a power-of-two fence region when tiling */
1800 if (INTEL_INFO(dev)->gen == 3)
e28f8711 1801 gtt_size = 1024*1024;
92b88aeb 1802 else
e28f8711 1803 gtt_size = 512*1024;
92b88aeb 1804
e28f8711
CW
1805 while (gtt_size < size)
1806 gtt_size <<= 1;
92b88aeb 1807
e28f8711 1808 return gtt_size;
92b88aeb
CW
1809}
1810
de151cf6
JB
1811/**
1812 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1813 * @obj: object to check
1814 *
1815 * Return the required GTT alignment for an object, taking into account
5e783301 1816 * potential fence register mapping.
de151cf6 1817 */
d865110c
ID
1818uint32_t
1819i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1820 int tiling_mode, bool fenced)
de151cf6 1821{
de151cf6
JB
1822 /*
1823 * Minimum alignment is 4k (GTT page size), but might be greater
1824 * if a fence register is needed for the object.
1825 */
d865110c 1826 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
e28f8711 1827 tiling_mode == I915_TILING_NONE)
de151cf6
JB
1828 return 4096;
1829
a00b10c3
CW
1830 /*
1831 * Previous chips need to be aligned to the size of the smallest
1832 * fence register that can contain the object.
1833 */
e28f8711 1834 return i915_gem_get_gtt_size(dev, size, tiling_mode);
a00b10c3
CW
1835}
1836
d8cb5086
CW
1837static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1838{
1839 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1840 int ret;
1841
0de23977 1842 if (drm_vma_node_has_offset(&obj->base.vma_node))
d8cb5086
CW
1843 return 0;
1844
da494d7c
DV
1845 dev_priv->mm.shrinker_no_lock_stealing = true;
1846
d8cb5086
CW
1847 ret = drm_gem_create_mmap_offset(&obj->base);
1848 if (ret != -ENOSPC)
da494d7c 1849 goto out;
d8cb5086
CW
1850
1851 /* Badly fragmented mmap space? The only way we can recover
1852 * space is by destroying unwanted objects. We can't randomly release
1853 * mmap_offsets as userspace expects them to be persistent for the
1854 * lifetime of the objects. The closest we can is to release the
1855 * offsets on purgeable objects by truncating it and marking it purged,
1856 * which prevents userspace from ever using that object again.
1857 */
21ab4e74
CW
1858 i915_gem_shrink(dev_priv,
1859 obj->base.size >> PAGE_SHIFT,
1860 I915_SHRINK_BOUND |
1861 I915_SHRINK_UNBOUND |
1862 I915_SHRINK_PURGEABLE);
d8cb5086
CW
1863 ret = drm_gem_create_mmap_offset(&obj->base);
1864 if (ret != -ENOSPC)
da494d7c 1865 goto out;
d8cb5086
CW
1866
1867 i915_gem_shrink_all(dev_priv);
da494d7c
DV
1868 ret = drm_gem_create_mmap_offset(&obj->base);
1869out:
1870 dev_priv->mm.shrinker_no_lock_stealing = false;
1871
1872 return ret;
d8cb5086
CW
1873}
1874
1875static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1876{
d8cb5086
CW
1877 drm_gem_free_mmap_offset(&obj->base);
1878}
1879
da6b51d0 1880int
ff72145b
DA
1881i915_gem_mmap_gtt(struct drm_file *file,
1882 struct drm_device *dev,
da6b51d0 1883 uint32_t handle,
ff72145b 1884 uint64_t *offset)
de151cf6 1885{
da761a6e 1886 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1887 struct drm_i915_gem_object *obj;
de151cf6
JB
1888 int ret;
1889
76c1dec1 1890 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1891 if (ret)
76c1dec1 1892 return ret;
de151cf6 1893
ff72145b 1894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 1895 if (&obj->base == NULL) {
1d7cfea1
CW
1896 ret = -ENOENT;
1897 goto unlock;
1898 }
de151cf6 1899
5d4545ae 1900 if (obj->base.size > dev_priv->gtt.mappable_end) {
da761a6e 1901 ret = -E2BIG;
ff56b0bc 1902 goto out;
da761a6e
CW
1903 }
1904
05394f39 1905 if (obj->madv != I915_MADV_WILLNEED) {
bd9b6a4e 1906 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
8c99e57d 1907 ret = -EFAULT;
1d7cfea1 1908 goto out;
ab18282d
CW
1909 }
1910
d8cb5086
CW
1911 ret = i915_gem_object_create_mmap_offset(obj);
1912 if (ret)
1913 goto out;
de151cf6 1914
0de23977 1915 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
de151cf6 1916
1d7cfea1 1917out:
05394f39 1918 drm_gem_object_unreference(&obj->base);
1d7cfea1 1919unlock:
de151cf6 1920 mutex_unlock(&dev->struct_mutex);
1d7cfea1 1921 return ret;
de151cf6
JB
1922}
1923
ff72145b
DA
1924/**
1925 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1926 * @dev: DRM device
1927 * @data: GTT mapping ioctl data
1928 * @file: GEM object info
1929 *
1930 * Simply returns the fake offset to userspace so it can mmap it.
1931 * The mmap call will end up in drm_gem_mmap(), which will set things
1932 * up so we can get faults in the handler above.
1933 *
1934 * The fault handler will take care of binding the object into the GTT
1935 * (since it may have been evicted to make room for something), allocating
1936 * a fence register, and mapping the appropriate aperture address into
1937 * userspace.
1938 */
1939int
1940i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1941 struct drm_file *file)
1942{
1943 struct drm_i915_gem_mmap_gtt *args = data;
1944
da6b51d0 1945 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
ff72145b
DA
1946}
1947
225067ee
DV
1948/* Immediately discard the backing storage */
1949static void
1950i915_gem_object_truncate(struct drm_i915_gem_object *obj)
e5281ccd 1951{
4d6294bf 1952 i915_gem_object_free_mmap_offset(obj);
1286ff73 1953
4d6294bf
CW
1954 if (obj->base.filp == NULL)
1955 return;
e5281ccd 1956
225067ee
DV
1957 /* Our goal here is to return as much of the memory as
1958 * is possible back to the system as we are called from OOM.
1959 * To do this we must instruct the shmfs to drop all of its
1960 * backing pages, *now*.
1961 */
5537252b 1962 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
225067ee
DV
1963 obj->madv = __I915_MADV_PURGED;
1964}
e5281ccd 1965
5537252b
CW
1966/* Try to discard unwanted pages */
1967static void
1968i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
225067ee 1969{
5537252b
CW
1970 struct address_space *mapping;
1971
1972 switch (obj->madv) {
1973 case I915_MADV_DONTNEED:
1974 i915_gem_object_truncate(obj);
1975 case __I915_MADV_PURGED:
1976 return;
1977 }
1978
1979 if (obj->base.filp == NULL)
1980 return;
1981
1982 mapping = file_inode(obj->base.filp)->i_mapping,
1983 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
e5281ccd
CW
1984}
1985
5cdf5881 1986static void
05394f39 1987i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
673a394b 1988{
90797e6d
ID
1989 struct sg_page_iter sg_iter;
1990 int ret;
1286ff73 1991
05394f39 1992 BUG_ON(obj->madv == __I915_MADV_PURGED);
673a394b 1993
6c085a72
CW
1994 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1995 if (ret) {
1996 /* In the event of a disaster, abandon all caches and
1997 * hope for the best.
1998 */
1999 WARN_ON(ret != -EIO);
2c22569b 2000 i915_gem_clflush_object(obj, true);
6c085a72
CW
2001 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2002 }
2003
6dacfd2f 2004 if (i915_gem_object_needs_bit17_swizzle(obj))
280b713b
EA
2005 i915_gem_object_save_bit_17_swizzle(obj);
2006
05394f39
CW
2007 if (obj->madv == I915_MADV_DONTNEED)
2008 obj->dirty = 0;
3ef94daa 2009
90797e6d 2010 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2db76d7c 2011 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66 2012
05394f39 2013 if (obj->dirty)
9da3da66 2014 set_page_dirty(page);
3ef94daa 2015
05394f39 2016 if (obj->madv == I915_MADV_WILLNEED)
9da3da66 2017 mark_page_accessed(page);
3ef94daa 2018
9da3da66 2019 page_cache_release(page);
3ef94daa 2020 }
05394f39 2021 obj->dirty = 0;
673a394b 2022
9da3da66
CW
2023 sg_free_table(obj->pages);
2024 kfree(obj->pages);
37e680a1 2025}
6c085a72 2026
dd624afd 2027int
37e680a1
CW
2028i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2029{
2030 const struct drm_i915_gem_object_ops *ops = obj->ops;
2031
2f745ad3 2032 if (obj->pages == NULL)
37e680a1
CW
2033 return 0;
2034
a5570178
CW
2035 if (obj->pages_pin_count)
2036 return -EBUSY;
2037
9843877d 2038 BUG_ON(i915_gem_obj_bound_any(obj));
3e123027 2039
a2165e31
CW
2040 /* ->put_pages might need to allocate memory for the bit17 swizzle
2041 * array, hence protect them from being reaped by removing them from gtt
2042 * lists early. */
35c20a60 2043 list_del(&obj->global_list);
a2165e31 2044
37e680a1 2045 ops->put_pages(obj);
05394f39 2046 obj->pages = NULL;
37e680a1 2047
5537252b 2048 i915_gem_object_invalidate(obj);
6c085a72
CW
2049
2050 return 0;
2051}
2052
37e680a1 2053static int
6c085a72 2054i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
e5281ccd 2055{
6c085a72 2056 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e5281ccd
CW
2057 int page_count, i;
2058 struct address_space *mapping;
9da3da66
CW
2059 struct sg_table *st;
2060 struct scatterlist *sg;
90797e6d 2061 struct sg_page_iter sg_iter;
e5281ccd 2062 struct page *page;
90797e6d 2063 unsigned long last_pfn = 0; /* suppress gcc warning */
6c085a72 2064 gfp_t gfp;
e5281ccd 2065
6c085a72
CW
2066 /* Assert that the object is not currently in any GPU domain. As it
2067 * wasn't in the GTT, there shouldn't be any way it could have been in
2068 * a GPU cache
2069 */
2070 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2071 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2072
9da3da66
CW
2073 st = kmalloc(sizeof(*st), GFP_KERNEL);
2074 if (st == NULL)
2075 return -ENOMEM;
2076
05394f39 2077 page_count = obj->base.size / PAGE_SIZE;
9da3da66 2078 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
9da3da66 2079 kfree(st);
e5281ccd 2080 return -ENOMEM;
9da3da66 2081 }
e5281ccd 2082
9da3da66
CW
2083 /* Get the list of pages out of our struct file. They'll be pinned
2084 * at this point until we release them.
2085 *
2086 * Fail silently without starting the shrinker
2087 */
496ad9aa 2088 mapping = file_inode(obj->base.filp)->i_mapping;
6c085a72 2089 gfp = mapping_gfp_mask(mapping);
caf49191 2090 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
6c085a72 2091 gfp &= ~(__GFP_IO | __GFP_WAIT);
90797e6d
ID
2092 sg = st->sgl;
2093 st->nents = 0;
2094 for (i = 0; i < page_count; i++) {
6c085a72
CW
2095 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2096 if (IS_ERR(page)) {
21ab4e74
CW
2097 i915_gem_shrink(dev_priv,
2098 page_count,
2099 I915_SHRINK_BOUND |
2100 I915_SHRINK_UNBOUND |
2101 I915_SHRINK_PURGEABLE);
6c085a72
CW
2102 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2103 }
2104 if (IS_ERR(page)) {
2105 /* We've tried hard to allocate the memory by reaping
2106 * our own buffer, now let the real VM do its job and
2107 * go down in flames if truly OOM.
2108 */
6c085a72 2109 i915_gem_shrink_all(dev_priv);
f461d1be 2110 page = shmem_read_mapping_page(mapping, i);
6c085a72
CW
2111 if (IS_ERR(page))
2112 goto err_pages;
6c085a72 2113 }
426729dc
KRW
2114#ifdef CONFIG_SWIOTLB
2115 if (swiotlb_nr_tbl()) {
2116 st->nents++;
2117 sg_set_page(sg, page, PAGE_SIZE, 0);
2118 sg = sg_next(sg);
2119 continue;
2120 }
2121#endif
90797e6d
ID
2122 if (!i || page_to_pfn(page) != last_pfn + 1) {
2123 if (i)
2124 sg = sg_next(sg);
2125 st->nents++;
2126 sg_set_page(sg, page, PAGE_SIZE, 0);
2127 } else {
2128 sg->length += PAGE_SIZE;
2129 }
2130 last_pfn = page_to_pfn(page);
3bbbe706
DV
2131
2132 /* Check that the i965g/gm workaround works. */
2133 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
e5281ccd 2134 }
426729dc
KRW
2135#ifdef CONFIG_SWIOTLB
2136 if (!swiotlb_nr_tbl())
2137#endif
2138 sg_mark_end(sg);
74ce6b6c
CW
2139 obj->pages = st;
2140
6dacfd2f 2141 if (i915_gem_object_needs_bit17_swizzle(obj))
e5281ccd
CW
2142 i915_gem_object_do_bit_17_swizzle(obj);
2143
656bfa3a
DV
2144 if (obj->tiling_mode != I915_TILING_NONE &&
2145 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2146 i915_gem_object_pin_pages(obj);
2147
e5281ccd
CW
2148 return 0;
2149
2150err_pages:
90797e6d
ID
2151 sg_mark_end(sg);
2152 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2db76d7c 2153 page_cache_release(sg_page_iter_page(&sg_iter));
9da3da66
CW
2154 sg_free_table(st);
2155 kfree(st);
0820baf3
CW
2156
2157 /* shmemfs first checks if there is enough memory to allocate the page
2158 * and reports ENOSPC should there be insufficient, along with the usual
2159 * ENOMEM for a genuine allocation failure.
2160 *
2161 * We use ENOSPC in our driver to mean that we have run out of aperture
2162 * space and so want to translate the error from shmemfs back to our
2163 * usual understanding of ENOMEM.
2164 */
2165 if (PTR_ERR(page) == -ENOSPC)
2166 return -ENOMEM;
2167 else
2168 return PTR_ERR(page);
673a394b
EA
2169}
2170
37e680a1
CW
2171/* Ensure that the associated pages are gathered from the backing storage
2172 * and pinned into our object. i915_gem_object_get_pages() may be called
2173 * multiple times before they are released by a single call to
2174 * i915_gem_object_put_pages() - once the pages are no longer referenced
2175 * either as a result of memory pressure (reaping pages under the shrinker)
2176 * or as the object is itself released.
2177 */
2178int
2179i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2180{
2181 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2182 const struct drm_i915_gem_object_ops *ops = obj->ops;
2183 int ret;
2184
2f745ad3 2185 if (obj->pages)
37e680a1
CW
2186 return 0;
2187
43e28f09 2188 if (obj->madv != I915_MADV_WILLNEED) {
bd9b6a4e 2189 DRM_DEBUG("Attempting to obtain a purgeable object\n");
8c99e57d 2190 return -EFAULT;
43e28f09
CW
2191 }
2192
a5570178
CW
2193 BUG_ON(obj->pages_pin_count);
2194
37e680a1
CW
2195 ret = ops->get_pages(obj);
2196 if (ret)
2197 return ret;
2198
35c20a60 2199 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
ee286370
CW
2200
2201 obj->get_page.sg = obj->pages->sgl;
2202 obj->get_page.last = 0;
2203
37e680a1 2204 return 0;
673a394b
EA
2205}
2206
e2d05a8b 2207static void
05394f39 2208i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
a4872ba6 2209 struct intel_engine_cs *ring)
673a394b 2210{
41c52415
JH
2211 struct drm_i915_gem_request *req;
2212 struct intel_engine_cs *old_ring;
617dbe27 2213
852835f3 2214 BUG_ON(ring == NULL);
41c52415
JH
2215
2216 req = intel_ring_get_request(ring);
2217 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2218
2219 if (old_ring != ring && obj->last_write_req) {
97b2a6a1
JH
2220 /* Keep the request relative to the current ring */
2221 i915_gem_request_assign(&obj->last_write_req, req);
02978ff5 2222 }
673a394b
EA
2223
2224 /* Add a reference if we're newly entering the active list. */
05394f39
CW
2225 if (!obj->active) {
2226 drm_gem_object_reference(&obj->base);
2227 obj->active = 1;
673a394b 2228 }
e35a41de 2229
05394f39 2230 list_move_tail(&obj->ring_list, &ring->active_list);
caea7476 2231
97b2a6a1 2232 i915_gem_request_assign(&obj->last_read_req, req);
caea7476
CW
2233}
2234
e2d05a8b 2235void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2236 struct intel_engine_cs *ring)
e2d05a8b
BW
2237{
2238 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2239 return i915_gem_object_move_to_active(vma->obj, ring);
2240}
2241
caea7476 2242static void
caea7476 2243i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
ce44b0ea 2244{
feb822cf 2245 struct i915_vma *vma;
ce44b0ea 2246
65ce3027 2247 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
05394f39 2248 BUG_ON(!obj->active);
caea7476 2249
fe14d5f4
TU
2250 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2251 if (!list_empty(&vma->mm_list))
2252 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
feb822cf 2253 }
caea7476 2254
f99d7069
DV
2255 intel_fb_obj_flush(obj, true);
2256
65ce3027 2257 list_del_init(&obj->ring_list);
caea7476 2258
97b2a6a1
JH
2259 i915_gem_request_assign(&obj->last_read_req, NULL);
2260 i915_gem_request_assign(&obj->last_write_req, NULL);
65ce3027
CW
2261 obj->base.write_domain = 0;
2262
97b2a6a1 2263 i915_gem_request_assign(&obj->last_fenced_req, NULL);
caea7476
CW
2264
2265 obj->active = 0;
2266 drm_gem_object_unreference(&obj->base);
2267
2268 WARN_ON(i915_verify_lists(dev));
ce44b0ea 2269}
673a394b 2270
c8725f3d
CW
2271static void
2272i915_gem_object_retire(struct drm_i915_gem_object *obj)
2273{
41c52415 2274 if (obj->last_read_req == NULL)
c8725f3d
CW
2275 return;
2276
1b5a433a 2277 if (i915_gem_request_completed(obj->last_read_req, true))
c8725f3d
CW
2278 i915_gem_object_move_to_inactive(obj);
2279}
2280
9d773091 2281static int
fca26bb4 2282i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
53d227f2 2283{
9d773091 2284 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2285 struct intel_engine_cs *ring;
9d773091 2286 int ret, i, j;
53d227f2 2287
107f27a5 2288 /* Carefully retire all requests without writing to the rings */
9d773091 2289 for_each_ring(ring, dev_priv, i) {
107f27a5
CW
2290 ret = intel_ring_idle(ring);
2291 if (ret)
2292 return ret;
9d773091 2293 }
9d773091 2294 i915_gem_retire_requests(dev);
107f27a5
CW
2295
2296 /* Finally reset hw state */
9d773091 2297 for_each_ring(ring, dev_priv, i) {
fca26bb4 2298 intel_ring_init_seqno(ring, seqno);
498d2ac1 2299
ebc348b2
BW
2300 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2301 ring->semaphore.sync_seqno[j] = 0;
9d773091 2302 }
53d227f2 2303
9d773091 2304 return 0;
53d227f2
DV
2305}
2306
fca26bb4
MK
2307int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2308{
2309 struct drm_i915_private *dev_priv = dev->dev_private;
2310 int ret;
2311
2312 if (seqno == 0)
2313 return -EINVAL;
2314
2315 /* HWS page needs to be set less than what we
2316 * will inject to ring
2317 */
2318 ret = i915_gem_init_seqno(dev, seqno - 1);
2319 if (ret)
2320 return ret;
2321
2322 /* Carefully set the last_seqno value so that wrap
2323 * detection still works
2324 */
2325 dev_priv->next_seqno = seqno;
2326 dev_priv->last_seqno = seqno - 1;
2327 if (dev_priv->last_seqno == 0)
2328 dev_priv->last_seqno--;
2329
2330 return 0;
2331}
2332
9d773091
CW
2333int
2334i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
53d227f2 2335{
9d773091
CW
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337
2338 /* reserve 0 for non-seqno */
2339 if (dev_priv->next_seqno == 0) {
fca26bb4 2340 int ret = i915_gem_init_seqno(dev, 0);
9d773091
CW
2341 if (ret)
2342 return ret;
53d227f2 2343
9d773091
CW
2344 dev_priv->next_seqno = 1;
2345 }
53d227f2 2346
f72b3435 2347 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
9d773091 2348 return 0;
53d227f2
DV
2349}
2350
a4872ba6 2351int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2352 struct drm_file *file,
9400ae5c 2353 struct drm_i915_gem_object *obj)
673a394b 2354{
3e31c6c0 2355 struct drm_i915_private *dev_priv = ring->dev->dev_private;
acb868d3 2356 struct drm_i915_gem_request *request;
48e29f55 2357 struct intel_ringbuffer *ringbuf;
6d3d8274 2358 u32 request_start;
3cce469c
CW
2359 int ret;
2360
6259cead 2361 request = ring->outstanding_lazy_request;
48e29f55
OM
2362 if (WARN_ON(request == NULL))
2363 return -ENOMEM;
2364
2365 if (i915.enable_execlists) {
21076372 2366 ringbuf = request->ctx->engine[ring->id].ringbuf;
48e29f55
OM
2367 } else
2368 ringbuf = ring->buffer;
2369
2370 request_start = intel_ring_get_tail(ringbuf);
cc889e0f
DV
2371 /*
2372 * Emit any outstanding flushes - execbuf can fail to emit the flush
2373 * after having emitted the batchbuffer command. Hence we need to fix
2374 * things up similar to emitting the lazy request. The difference here
2375 * is that the flush _must_ happen before the next request, no matter
2376 * what.
2377 */
48e29f55 2378 if (i915.enable_execlists) {
21076372 2379 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
48e29f55
OM
2380 if (ret)
2381 return ret;
2382 } else {
2383 ret = intel_ring_flush_all_caches(ring);
2384 if (ret)
2385 return ret;
2386 }
cc889e0f 2387
a71d8d94
CW
2388 /* Record the position of the start of the request so that
2389 * should we detect the updated seqno part-way through the
2390 * GPU processing the request, we never over-estimate the
2391 * position of the head.
2392 */
6d3d8274 2393 request->postfix = intel_ring_get_tail(ringbuf);
a71d8d94 2394
48e29f55 2395 if (i915.enable_execlists) {
72f95afa 2396 ret = ring->emit_request(ringbuf, request);
48e29f55
OM
2397 if (ret)
2398 return ret;
2399 } else {
2400 ret = ring->add_request(ring);
2401 if (ret)
2402 return ret;
53292cdb
MT
2403
2404 request->tail = intel_ring_get_tail(ringbuf);
48e29f55 2405 }
673a394b 2406
7d736f4f 2407 request->head = request_start;
7d736f4f
MK
2408
2409 /* Whilst this request exists, batch_obj will be on the
2410 * active_list, and so will hold the active reference. Only when this
2411 * request is retired will the the batch_obj be moved onto the
2412 * inactive_list and lose its active reference. Hence we do not need
2413 * to explicitly hold another reference here.
2414 */
9a7e0c2a 2415 request->batch_obj = obj;
0e50e96b 2416
48e29f55
OM
2417 if (!i915.enable_execlists) {
2418 /* Hold a reference to the current context so that we can inspect
2419 * it later in case a hangcheck error event fires.
2420 */
2421 request->ctx = ring->last_context;
2422 if (request->ctx)
2423 i915_gem_context_reference(request->ctx);
2424 }
0e50e96b 2425
673a394b 2426 request->emitted_jiffies = jiffies;
852835f3 2427 list_add_tail(&request->list, &ring->request_list);
3bb73aba 2428 request->file_priv = NULL;
852835f3 2429
db53a302
CW
2430 if (file) {
2431 struct drm_i915_file_private *file_priv = file->driver_priv;
2432
1c25595f 2433 spin_lock(&file_priv->mm.lock);
f787a5f5 2434 request->file_priv = file_priv;
b962442e 2435 list_add_tail(&request->client_list,
f787a5f5 2436 &file_priv->mm.request_list);
1c25595f 2437 spin_unlock(&file_priv->mm.lock);
071c92de
MK
2438
2439 request->pid = get_pid(task_pid(current));
b962442e 2440 }
673a394b 2441
74328ee5 2442 trace_i915_gem_request_add(request);
6259cead 2443 ring->outstanding_lazy_request = NULL;
db53a302 2444
87255483 2445 i915_queue_hangcheck(ring->dev);
10cd45b6 2446
87255483
DV
2447 queue_delayed_work(dev_priv->wq,
2448 &dev_priv->mm.retire_work,
2449 round_jiffies_up_relative(HZ));
2450 intel_mark_busy(dev_priv->dev);
cc889e0f 2451
3cce469c 2452 return 0;
673a394b
EA
2453}
2454
f787a5f5
CW
2455static inline void
2456i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
673a394b 2457{
1c25595f 2458 struct drm_i915_file_private *file_priv = request->file_priv;
673a394b 2459
1c25595f
CW
2460 if (!file_priv)
2461 return;
1c5d22f7 2462
1c25595f 2463 spin_lock(&file_priv->mm.lock);
b29c19b6
CW
2464 list_del(&request->client_list);
2465 request->file_priv = NULL;
1c25595f 2466 spin_unlock(&file_priv->mm.lock);
673a394b 2467}
673a394b 2468
939fd762 2469static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
273497e5 2470 const struct intel_context *ctx)
be62acb4 2471{
44e2c070 2472 unsigned long elapsed;
be62acb4 2473
44e2c070
MK
2474 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2475
2476 if (ctx->hang_stats.banned)
be62acb4
MK
2477 return true;
2478
676fa572
CW
2479 if (ctx->hang_stats.ban_period_seconds &&
2480 elapsed <= ctx->hang_stats.ban_period_seconds) {
ccc7bed0 2481 if (!i915_gem_context_is_default(ctx)) {
3fac8978 2482 DRM_DEBUG("context hanging too fast, banning!\n");
ccc7bed0 2483 return true;
88b4aa87
MK
2484 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2485 if (i915_stop_ring_allow_warn(dev_priv))
2486 DRM_ERROR("gpu hanging too fast, banning!\n");
ccc7bed0 2487 return true;
3fac8978 2488 }
be62acb4
MK
2489 }
2490
2491 return false;
2492}
2493
939fd762 2494static void i915_set_reset_status(struct drm_i915_private *dev_priv,
273497e5 2495 struct intel_context *ctx,
b6b0fac0 2496 const bool guilty)
aa60c664 2497{
44e2c070
MK
2498 struct i915_ctx_hang_stats *hs;
2499
2500 if (WARN_ON(!ctx))
2501 return;
aa60c664 2502
44e2c070
MK
2503 hs = &ctx->hang_stats;
2504
2505 if (guilty) {
939fd762 2506 hs->banned = i915_context_is_banned(dev_priv, ctx);
44e2c070
MK
2507 hs->batch_active++;
2508 hs->guilty_ts = get_seconds();
2509 } else {
2510 hs->batch_pending++;
aa60c664
MK
2511 }
2512}
2513
0e50e96b
MK
2514static void i915_gem_free_request(struct drm_i915_gem_request *request)
2515{
2516 list_del(&request->list);
2517 i915_gem_request_remove_from_client(request);
2518
071c92de
MK
2519 put_pid(request->pid);
2520
abfe262a
JH
2521 i915_gem_request_unreference(request);
2522}
2523
2524void i915_gem_request_free(struct kref *req_ref)
2525{
2526 struct drm_i915_gem_request *req = container_of(req_ref,
2527 typeof(*req), ref);
2528 struct intel_context *ctx = req->ctx;
2529
0794aed3
TD
2530 if (ctx) {
2531 if (i915.enable_execlists) {
abfe262a 2532 struct intel_engine_cs *ring = req->ring;
0e50e96b 2533
0794aed3
TD
2534 if (ctx != ring->default_context)
2535 intel_lr_context_unpin(ring, ctx);
2536 }
abfe262a 2537
dcb4c12a
OM
2538 i915_gem_context_unreference(ctx);
2539 }
abfe262a 2540
efab6d8d 2541 kmem_cache_free(req->i915->requests, req);
0e50e96b
MK
2542}
2543
6689cb2b
JH
2544int i915_gem_request_alloc(struct intel_engine_cs *ring,
2545 struct intel_context *ctx)
2546{
efab6d8d
CW
2547 struct drm_i915_private *dev_priv = to_i915(ring->dev);
2548 struct drm_i915_gem_request *rq;
6689cb2b 2549 int ret;
6689cb2b
JH
2550
2551 if (ring->outstanding_lazy_request)
2552 return 0;
2553
efab6d8d
CW
2554 rq = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2555 if (rq == NULL)
6689cb2b
JH
2556 return -ENOMEM;
2557
efab6d8d
CW
2558 kref_init(&rq->ref);
2559 rq->i915 = dev_priv;
2560
2561 ret = i915_gem_get_seqno(ring->dev, &rq->seqno);
6689cb2b 2562 if (ret) {
efab6d8d 2563 kfree(rq);
6689cb2b
JH
2564 return ret;
2565 }
2566
efab6d8d 2567 rq->ring = ring;
6689cb2b
JH
2568
2569 if (i915.enable_execlists)
efab6d8d 2570 ret = intel_logical_ring_alloc_request_extras(rq, ctx);
6689cb2b 2571 else
efab6d8d 2572 ret = intel_ring_alloc_request_extras(rq);
6689cb2b 2573 if (ret) {
efab6d8d 2574 kfree(rq);
6689cb2b
JH
2575 return ret;
2576 }
2577
efab6d8d 2578 ring->outstanding_lazy_request = rq;
6689cb2b 2579 return 0;
0e50e96b
MK
2580}
2581
8d9fc7fd 2582struct drm_i915_gem_request *
a4872ba6 2583i915_gem_find_active_request(struct intel_engine_cs *ring)
9375e446 2584{
4db080f9
CW
2585 struct drm_i915_gem_request *request;
2586
2587 list_for_each_entry(request, &ring->request_list, list) {
1b5a433a 2588 if (i915_gem_request_completed(request, false))
4db080f9 2589 continue;
aa60c664 2590
b6b0fac0 2591 return request;
4db080f9 2592 }
b6b0fac0
MK
2593
2594 return NULL;
2595}
2596
2597static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
a4872ba6 2598 struct intel_engine_cs *ring)
b6b0fac0
MK
2599{
2600 struct drm_i915_gem_request *request;
2601 bool ring_hung;
2602
8d9fc7fd 2603 request = i915_gem_find_active_request(ring);
b6b0fac0
MK
2604
2605 if (request == NULL)
2606 return;
2607
2608 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2609
939fd762 2610 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
b6b0fac0
MK
2611
2612 list_for_each_entry_continue(request, &ring->request_list, list)
939fd762 2613 i915_set_reset_status(dev_priv, request->ctx, false);
4db080f9 2614}
aa60c664 2615
4db080f9 2616static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
a4872ba6 2617 struct intel_engine_cs *ring)
4db080f9 2618{
dfaae392 2619 while (!list_empty(&ring->active_list)) {
05394f39 2620 struct drm_i915_gem_object *obj;
9375e446 2621
05394f39
CW
2622 obj = list_first_entry(&ring->active_list,
2623 struct drm_i915_gem_object,
2624 ring_list);
9375e446 2625
05394f39 2626 i915_gem_object_move_to_inactive(obj);
673a394b 2627 }
1d62beea 2628
dcb4c12a
OM
2629 /*
2630 * Clear the execlists queue up before freeing the requests, as those
2631 * are the ones that keep the context and ringbuffer backing objects
2632 * pinned in place.
2633 */
2634 while (!list_empty(&ring->execlist_queue)) {
6d3d8274 2635 struct drm_i915_gem_request *submit_req;
dcb4c12a
OM
2636
2637 submit_req = list_first_entry(&ring->execlist_queue,
6d3d8274 2638 struct drm_i915_gem_request,
dcb4c12a
OM
2639 execlist_link);
2640 list_del(&submit_req->execlist_link);
1197b4f2
MK
2641
2642 if (submit_req->ctx != ring->default_context)
2643 intel_lr_context_unpin(ring, submit_req->ctx);
2644
b3a38998 2645 i915_gem_request_unreference(submit_req);
dcb4c12a
OM
2646 }
2647
1d62beea
BW
2648 /*
2649 * We must free the requests after all the corresponding objects have
2650 * been moved off active lists. Which is the same order as the normal
2651 * retire_requests function does. This is important if object hold
2652 * implicit references on things like e.g. ppgtt address spaces through
2653 * the request.
2654 */
2655 while (!list_empty(&ring->request_list)) {
2656 struct drm_i915_gem_request *request;
2657
2658 request = list_first_entry(&ring->request_list,
2659 struct drm_i915_gem_request,
2660 list);
2661
2662 i915_gem_free_request(request);
2663 }
e3efda49 2664
6259cead
JH
2665 /* This may not have been flushed before the reset, so clean it now */
2666 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
673a394b
EA
2667}
2668
19b2dbde 2669void i915_gem_restore_fences(struct drm_device *dev)
312817a3
CW
2670{
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 int i;
2673
4b9de737 2674 for (i = 0; i < dev_priv->num_fence_regs; i++) {
312817a3 2675 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
7d2cb39c 2676
94a335db
DV
2677 /*
2678 * Commit delayed tiling changes if we have an object still
2679 * attached to the fence, otherwise just clear the fence.
2680 */
2681 if (reg->obj) {
2682 i915_gem_object_update_fence(reg->obj, reg,
2683 reg->obj->tiling_mode);
2684 } else {
2685 i915_gem_write_fence(dev, i, NULL);
2686 }
312817a3
CW
2687 }
2688}
2689
069efc1d 2690void i915_gem_reset(struct drm_device *dev)
673a394b 2691{
77f01230 2692 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2693 struct intel_engine_cs *ring;
1ec14ad3 2694 int i;
673a394b 2695
4db080f9
CW
2696 /*
2697 * Before we free the objects from the requests, we need to inspect
2698 * them for finding the guilty party. As the requests only borrow
2699 * their reference to the objects, the inspection must be done first.
2700 */
2701 for_each_ring(ring, dev_priv, i)
2702 i915_gem_reset_ring_status(dev_priv, ring);
2703
b4519513 2704 for_each_ring(ring, dev_priv, i)
4db080f9 2705 i915_gem_reset_ring_cleanup(dev_priv, ring);
dfaae392 2706
acce9ffa
BW
2707 i915_gem_context_reset(dev);
2708
19b2dbde 2709 i915_gem_restore_fences(dev);
673a394b
EA
2710}
2711
2712/**
2713 * This function clears the request list as sequence numbers are passed.
2714 */
1cf0ba14 2715void
a4872ba6 2716i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
673a394b 2717{
db53a302 2718 if (list_empty(&ring->request_list))
6c0594a3
KW
2719 return;
2720
db53a302 2721 WARN_ON(i915_verify_lists(ring->dev));
673a394b 2722
832a3aad
CW
2723 /* Retire requests first as we use it above for the early return.
2724 * If we retire requests last, we may use a later seqno and so clear
2725 * the requests lists without clearing the active list, leading to
2726 * confusion.
e9103038 2727 */
852835f3 2728 while (!list_empty(&ring->request_list)) {
673a394b 2729 struct drm_i915_gem_request *request;
673a394b 2730
852835f3 2731 request = list_first_entry(&ring->request_list,
673a394b
EA
2732 struct drm_i915_gem_request,
2733 list);
673a394b 2734
1b5a433a 2735 if (!i915_gem_request_completed(request, true))
b84d5f0c
CW
2736 break;
2737
74328ee5 2738 trace_i915_gem_request_retire(request);
48e29f55 2739
a71d8d94
CW
2740 /* We know the GPU must have read the request to have
2741 * sent us the seqno + interrupt, so use the position
2742 * of tail of the request to update the last known position
2743 * of the GPU head.
2744 */
98e1bd4a 2745 request->ringbuf->last_retired_head = request->postfix;
b84d5f0c 2746
0e50e96b 2747 i915_gem_free_request(request);
b84d5f0c 2748 }
673a394b 2749
832a3aad
CW
2750 /* Move any buffers on the active list that are no longer referenced
2751 * by the ringbuffer to the flushing/inactive lists as appropriate,
2752 * before we free the context associated with the requests.
2753 */
2754 while (!list_empty(&ring->active_list)) {
2755 struct drm_i915_gem_object *obj;
2756
2757 obj = list_first_entry(&ring->active_list,
2758 struct drm_i915_gem_object,
2759 ring_list);
2760
2761 if (!i915_gem_request_completed(obj->last_read_req, true))
2762 break;
2763
2764 i915_gem_object_move_to_inactive(obj);
2765 }
2766
581c26e8
JH
2767 if (unlikely(ring->trace_irq_req &&
2768 i915_gem_request_completed(ring->trace_irq_req, true))) {
1ec14ad3 2769 ring->irq_put(ring);
581c26e8 2770 i915_gem_request_assign(&ring->trace_irq_req, NULL);
9d34e5db 2771 }
23bc5982 2772
db53a302 2773 WARN_ON(i915_verify_lists(ring->dev));
673a394b
EA
2774}
2775
b29c19b6 2776bool
b09a1fec
CW
2777i915_gem_retire_requests(struct drm_device *dev)
2778{
3e31c6c0 2779 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2780 struct intel_engine_cs *ring;
b29c19b6 2781 bool idle = true;
1ec14ad3 2782 int i;
b09a1fec 2783
b29c19b6 2784 for_each_ring(ring, dev_priv, i) {
b4519513 2785 i915_gem_retire_requests_ring(ring);
b29c19b6 2786 idle &= list_empty(&ring->request_list);
c86ee3a9
TD
2787 if (i915.enable_execlists) {
2788 unsigned long flags;
2789
2790 spin_lock_irqsave(&ring->execlist_lock, flags);
2791 idle &= list_empty(&ring->execlist_queue);
2792 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2793
2794 intel_execlists_retire_requests(ring);
2795 }
b29c19b6
CW
2796 }
2797
2798 if (idle)
2799 mod_delayed_work(dev_priv->wq,
2800 &dev_priv->mm.idle_work,
2801 msecs_to_jiffies(100));
2802
2803 return idle;
b09a1fec
CW
2804}
2805
75ef9da2 2806static void
673a394b
EA
2807i915_gem_retire_work_handler(struct work_struct *work)
2808{
b29c19b6
CW
2809 struct drm_i915_private *dev_priv =
2810 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2811 struct drm_device *dev = dev_priv->dev;
0a58705b 2812 bool idle;
673a394b 2813
891b48cf 2814 /* Come back later if the device is busy... */
b29c19b6
CW
2815 idle = false;
2816 if (mutex_trylock(&dev->struct_mutex)) {
2817 idle = i915_gem_retire_requests(dev);
2818 mutex_unlock(&dev->struct_mutex);
673a394b 2819 }
b29c19b6 2820 if (!idle)
bcb45086
CW
2821 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2822 round_jiffies_up_relative(HZ));
b29c19b6 2823}
0a58705b 2824
b29c19b6
CW
2825static void
2826i915_gem_idle_work_handler(struct work_struct *work)
2827{
2828 struct drm_i915_private *dev_priv =
2829 container_of(work, typeof(*dev_priv), mm.idle_work.work);
35c94185 2830 struct drm_device *dev = dev_priv->dev;
423795cb
CW
2831 struct intel_engine_cs *ring;
2832 int i;
b29c19b6 2833
423795cb
CW
2834 for_each_ring(ring, dev_priv, i)
2835 if (!list_empty(&ring->request_list))
2836 return;
35c94185
CW
2837
2838 intel_mark_idle(dev);
2839
2840 if (mutex_trylock(&dev->struct_mutex)) {
2841 struct intel_engine_cs *ring;
2842 int i;
2843
2844 for_each_ring(ring, dev_priv, i)
2845 i915_gem_batch_pool_fini(&ring->batch_pool);
b29c19b6 2846
35c94185
CW
2847 mutex_unlock(&dev->struct_mutex);
2848 }
673a394b
EA
2849}
2850
30dfebf3
DV
2851/**
2852 * Ensures that an object will eventually get non-busy by flushing any required
2853 * write domains, emitting any outstanding lazy request and retiring and
2854 * completed requests.
2855 */
2856static int
2857i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2858{
41c52415 2859 struct intel_engine_cs *ring;
30dfebf3
DV
2860 int ret;
2861
2862 if (obj->active) {
41c52415
JH
2863 ring = i915_gem_request_get_ring(obj->last_read_req);
2864
b6660d59 2865 ret = i915_gem_check_olr(obj->last_read_req);
30dfebf3
DV
2866 if (ret)
2867 return ret;
2868
41c52415 2869 i915_gem_retire_requests_ring(ring);
30dfebf3
DV
2870 }
2871
2872 return 0;
2873}
2874
23ba4fd0
BW
2875/**
2876 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2877 * @DRM_IOCTL_ARGS: standard ioctl arguments
2878 *
2879 * Returns 0 if successful, else an error is returned with the remaining time in
2880 * the timeout parameter.
2881 * -ETIME: object is still busy after timeout
2882 * -ERESTARTSYS: signal interrupted the wait
2883 * -ENONENT: object doesn't exist
2884 * Also possible, but rare:
2885 * -EAGAIN: GPU wedged
2886 * -ENOMEM: damn
2887 * -ENODEV: Internal IRQ fail
2888 * -E?: The add request failed
2889 *
2890 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2891 * non-zero timeout parameter the wait ioctl will wait for the given number of
2892 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2893 * without holding struct_mutex the object may become re-busied before this
2894 * function completes. A similar but shorter * race condition exists in the busy
2895 * ioctl
2896 */
2897int
2898i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2899{
3e31c6c0 2900 struct drm_i915_private *dev_priv = dev->dev_private;
23ba4fd0
BW
2901 struct drm_i915_gem_wait *args = data;
2902 struct drm_i915_gem_object *obj;
ff865885 2903 struct drm_i915_gem_request *req;
f69061be 2904 unsigned reset_counter;
23ba4fd0
BW
2905 int ret = 0;
2906
11b5d511
DV
2907 if (args->flags != 0)
2908 return -EINVAL;
2909
23ba4fd0
BW
2910 ret = i915_mutex_lock_interruptible(dev);
2911 if (ret)
2912 return ret;
2913
2914 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2915 if (&obj->base == NULL) {
2916 mutex_unlock(&dev->struct_mutex);
2917 return -ENOENT;
2918 }
2919
30dfebf3
DV
2920 /* Need to make sure the object gets inactive eventually. */
2921 ret = i915_gem_object_flush_active(obj);
23ba4fd0
BW
2922 if (ret)
2923 goto out;
2924
97b2a6a1
JH
2925 if (!obj->active || !obj->last_read_req)
2926 goto out;
23ba4fd0 2927
ff865885 2928 req = obj->last_read_req;
23ba4fd0 2929
23ba4fd0 2930 /* Do this after OLR check to make sure we make forward progress polling
762e4583 2931 * on this IOCTL with a timeout == 0 (like busy ioctl)
23ba4fd0 2932 */
762e4583 2933 if (args->timeout_ns == 0) {
23ba4fd0
BW
2934 ret = -ETIME;
2935 goto out;
2936 }
2937
2938 drm_gem_object_unreference(&obj->base);
f69061be 2939 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
ff865885 2940 i915_gem_request_reference(req);
23ba4fd0
BW
2941 mutex_unlock(&dev->struct_mutex);
2942
762e4583
CW
2943 ret = __i915_wait_request(req, reset_counter, true,
2944 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
9c654818 2945 file->driver_priv);
41037f9f 2946 i915_gem_request_unreference__unlocked(req);
ff865885 2947 return ret;
23ba4fd0
BW
2948
2949out:
2950 drm_gem_object_unreference(&obj->base);
2951 mutex_unlock(&dev->struct_mutex);
2952 return ret;
2953}
2954
5816d648
BW
2955/**
2956 * i915_gem_object_sync - sync an object to a ring.
2957 *
2958 * @obj: object which may be in use on another ring.
2959 * @to: ring we wish to use the object on. May be NULL.
2960 *
2961 * This code is meant to abstract object synchronization with the GPU.
2962 * Calling with NULL implies synchronizing the object with the CPU
2963 * rather than a particular GPU ring.
2964 *
2965 * Returns 0 if successful, else propagates up the lower layer error.
2966 */
2911a35b
BW
2967int
2968i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2969 struct intel_engine_cs *to)
2911a35b 2970{
41c52415 2971 struct intel_engine_cs *from;
2911a35b
BW
2972 u32 seqno;
2973 int ret, idx;
2974
41c52415
JH
2975 from = i915_gem_request_get_ring(obj->last_read_req);
2976
2911a35b
BW
2977 if (from == NULL || to == from)
2978 return 0;
2979
5816d648 2980 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
0201f1ec 2981 return i915_gem_object_wait_rendering(obj, false);
2911a35b
BW
2982
2983 idx = intel_ring_sync_index(from, to);
2984
97b2a6a1 2985 seqno = i915_gem_request_get_seqno(obj->last_read_req);
ddd4dbc6
RV
2986 /* Optimization: Avoid semaphore sync when we are sure we already
2987 * waited for an object with higher seqno */
ebc348b2 2988 if (seqno <= from->semaphore.sync_seqno[idx])
2911a35b
BW
2989 return 0;
2990
b6660d59 2991 ret = i915_gem_check_olr(obj->last_read_req);
b4aca010
BW
2992 if (ret)
2993 return ret;
2911a35b 2994
74328ee5 2995 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
ebc348b2 2996 ret = to->semaphore.sync_to(to, from, seqno);
e3a5a225 2997 if (!ret)
97b2a6a1 2998 /* We use last_read_req because sync_to()
7b01e260
MK
2999 * might have just caused seqno wrap under
3000 * the radar.
3001 */
97b2a6a1
JH
3002 from->semaphore.sync_seqno[idx] =
3003 i915_gem_request_get_seqno(obj->last_read_req);
2911a35b 3004
e3a5a225 3005 return ret;
2911a35b
BW
3006}
3007
b5ffc9bc
CW
3008static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3009{
3010 u32 old_write_domain, old_read_domains;
3011
b5ffc9bc
CW
3012 /* Force a pagefault for domain tracking on next user access */
3013 i915_gem_release_mmap(obj);
3014
b97c3d9c
KP
3015 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3016 return;
3017
97c809fd
CW
3018 /* Wait for any direct GTT access to complete */
3019 mb();
3020
b5ffc9bc
CW
3021 old_read_domains = obj->base.read_domains;
3022 old_write_domain = obj->base.write_domain;
3023
3024 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3025 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3026
3027 trace_i915_gem_object_change_domain(obj,
3028 old_read_domains,
3029 old_write_domain);
3030}
3031
07fe0b12 3032int i915_vma_unbind(struct i915_vma *vma)
673a394b 3033{
07fe0b12 3034 struct drm_i915_gem_object *obj = vma->obj;
3e31c6c0 3035 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
43e28f09 3036 int ret;
673a394b 3037
07fe0b12 3038 if (list_empty(&vma->vma_link))
673a394b
EA
3039 return 0;
3040
0ff501cb
DV
3041 if (!drm_mm_node_allocated(&vma->node)) {
3042 i915_gem_vma_destroy(vma);
0ff501cb
DV
3043 return 0;
3044 }
433544bd 3045
d7f46fc4 3046 if (vma->pin_count)
31d8d651 3047 return -EBUSY;
673a394b 3048
c4670ad0
CW
3049 BUG_ON(obj->pages == NULL);
3050
a8198eea 3051 ret = i915_gem_object_finish_gpu(obj);
1488fc08 3052 if (ret)
a8198eea
CW
3053 return ret;
3054 /* Continue on if we fail due to EIO, the GPU is hung so we
3055 * should be safe and we need to cleanup or else we might
3056 * cause memory corruption through use-after-free.
3057 */
3058
fe14d5f4
TU
3059 if (i915_is_ggtt(vma->vm) &&
3060 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
8b1bc9b4 3061 i915_gem_object_finish_gtt(obj);
5323fd04 3062
8b1bc9b4
DV
3063 /* release the fence reg _after_ flushing */
3064 ret = i915_gem_object_put_fence(obj);
3065 if (ret)
3066 return ret;
3067 }
96b47b65 3068
07fe0b12 3069 trace_i915_vma_unbind(vma);
db53a302 3070
777dc5bb 3071 vma->vm->unbind_vma(vma);
5e562f1d 3072 vma->bound = 0;
6f65e29a 3073
64bf9303 3074 list_del_init(&vma->mm_list);
fe14d5f4
TU
3075 if (i915_is_ggtt(vma->vm)) {
3076 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3077 obj->map_and_fenceable = false;
3078 } else if (vma->ggtt_view.pages) {
3079 sg_free_table(vma->ggtt_view.pages);
3080 kfree(vma->ggtt_view.pages);
3081 vma->ggtt_view.pages = NULL;
3082 }
3083 }
673a394b 3084
2f633156
BW
3085 drm_mm_remove_node(&vma->node);
3086 i915_gem_vma_destroy(vma);
3087
3088 /* Since the unbound list is global, only move to that list if
b93dab6e 3089 * no more VMAs exist. */
9490edb5 3090 if (list_empty(&obj->vma_list)) {
fe14d5f4
TU
3091 /* Throw away the active reference before
3092 * moving to the unbound list. */
3093 i915_gem_object_retire(obj);
3094
9490edb5 3095 i915_gem_gtt_finish_object(obj);
2f633156 3096 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
9490edb5 3097 }
673a394b 3098
70903c3b
CW
3099 /* And finally now the object is completely decoupled from this vma,
3100 * we can drop its hold on the backing storage and allow it to be
3101 * reaped by the shrinker.
3102 */
3103 i915_gem_object_unpin_pages(obj);
3104
88241785 3105 return 0;
54cf91dc
CW
3106}
3107
b2da9fe5 3108int i915_gpu_idle(struct drm_device *dev)
4df2faf4 3109{
3e31c6c0 3110 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3111 struct intel_engine_cs *ring;
1ec14ad3 3112 int ret, i;
4df2faf4 3113
4df2faf4 3114 /* Flush everything onto the inactive list. */
b4519513 3115 for_each_ring(ring, dev_priv, i) {
ecdb5fd8
TD
3116 if (!i915.enable_execlists) {
3117 ret = i915_switch_context(ring, ring->default_context);
3118 if (ret)
3119 return ret;
3120 }
b6c7488d 3121
3e960501 3122 ret = intel_ring_idle(ring);
1ec14ad3
CW
3123 if (ret)
3124 return ret;
3125 }
4df2faf4 3126
8a1a49f9 3127 return 0;
4df2faf4
DV
3128}
3129
9ce079e4
CW
3130static void i965_write_fence_reg(struct drm_device *dev, int reg,
3131 struct drm_i915_gem_object *obj)
de151cf6 3132{
3e31c6c0 3133 struct drm_i915_private *dev_priv = dev->dev_private;
56c844e5
ID
3134 int fence_reg;
3135 int fence_pitch_shift;
de151cf6 3136
56c844e5
ID
3137 if (INTEL_INFO(dev)->gen >= 6) {
3138 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3139 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3140 } else {
3141 fence_reg = FENCE_REG_965_0;
3142 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3143 }
3144
d18b9619
CW
3145 fence_reg += reg * 8;
3146
3147 /* To w/a incoherency with non-atomic 64-bit register updates,
3148 * we split the 64-bit update into two 32-bit writes. In order
3149 * for a partial fence not to be evaluated between writes, we
3150 * precede the update with write to turn off the fence register,
3151 * and only enable the fence as the last step.
3152 *
3153 * For extra levels of paranoia, we make sure each step lands
3154 * before applying the next step.
3155 */
3156 I915_WRITE(fence_reg, 0);
3157 POSTING_READ(fence_reg);
3158
9ce079e4 3159 if (obj) {
f343c5f6 3160 u32 size = i915_gem_obj_ggtt_size(obj);
d18b9619 3161 uint64_t val;
de151cf6 3162
af1a7301
BP
3163 /* Adjust fence size to match tiled area */
3164 if (obj->tiling_mode != I915_TILING_NONE) {
3165 uint32_t row_size = obj->stride *
3166 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3167 size = (size / row_size) * row_size;
3168 }
3169
f343c5f6 3170 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
9ce079e4 3171 0xfffff000) << 32;
f343c5f6 3172 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
56c844e5 3173 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
9ce079e4
CW
3174 if (obj->tiling_mode == I915_TILING_Y)
3175 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3176 val |= I965_FENCE_REG_VALID;
c6642782 3177
d18b9619
CW
3178 I915_WRITE(fence_reg + 4, val >> 32);
3179 POSTING_READ(fence_reg + 4);
3180
3181 I915_WRITE(fence_reg + 0, val);
3182 POSTING_READ(fence_reg);
3183 } else {
3184 I915_WRITE(fence_reg + 4, 0);
3185 POSTING_READ(fence_reg + 4);
3186 }
de151cf6
JB
3187}
3188
9ce079e4
CW
3189static void i915_write_fence_reg(struct drm_device *dev, int reg,
3190 struct drm_i915_gem_object *obj)
de151cf6 3191{
3e31c6c0 3192 struct drm_i915_private *dev_priv = dev->dev_private;
9ce079e4 3193 u32 val;
de151cf6 3194
9ce079e4 3195 if (obj) {
f343c5f6 3196 u32 size = i915_gem_obj_ggtt_size(obj);
9ce079e4
CW
3197 int pitch_val;
3198 int tile_width;
c6642782 3199
f343c5f6 3200 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
9ce079e4 3201 (size & -size) != size ||
f343c5f6
BW
3202 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3203 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3204 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
c6642782 3205
9ce079e4
CW
3206 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3207 tile_width = 128;
3208 else
3209 tile_width = 512;
3210
3211 /* Note: pitch better be a power of two tile widths */
3212 pitch_val = obj->stride / tile_width;
3213 pitch_val = ffs(pitch_val) - 1;
3214
f343c5f6 3215 val = i915_gem_obj_ggtt_offset(obj);
9ce079e4
CW
3216 if (obj->tiling_mode == I915_TILING_Y)
3217 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3218 val |= I915_FENCE_SIZE_BITS(size);
3219 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3220 val |= I830_FENCE_REG_VALID;
3221 } else
3222 val = 0;
3223
3224 if (reg < 8)
3225 reg = FENCE_REG_830_0 + reg * 4;
3226 else
3227 reg = FENCE_REG_945_8 + (reg - 8) * 4;
3228
3229 I915_WRITE(reg, val);
3230 POSTING_READ(reg);
de151cf6
JB
3231}
3232
9ce079e4
CW
3233static void i830_write_fence_reg(struct drm_device *dev, int reg,
3234 struct drm_i915_gem_object *obj)
de151cf6 3235{
3e31c6c0 3236 struct drm_i915_private *dev_priv = dev->dev_private;
de151cf6 3237 uint32_t val;
de151cf6 3238
9ce079e4 3239 if (obj) {
f343c5f6 3240 u32 size = i915_gem_obj_ggtt_size(obj);
9ce079e4 3241 uint32_t pitch_val;
de151cf6 3242
f343c5f6 3243 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
9ce079e4 3244 (size & -size) != size ||
f343c5f6
BW
3245 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3246 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3247 i915_gem_obj_ggtt_offset(obj), size);
e76a16de 3248
9ce079e4
CW
3249 pitch_val = obj->stride / 128;
3250 pitch_val = ffs(pitch_val) - 1;
de151cf6 3251
f343c5f6 3252 val = i915_gem_obj_ggtt_offset(obj);
9ce079e4
CW
3253 if (obj->tiling_mode == I915_TILING_Y)
3254 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3255 val |= I830_FENCE_SIZE_BITS(size);
3256 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3257 val |= I830_FENCE_REG_VALID;
3258 } else
3259 val = 0;
c6642782 3260
9ce079e4
CW
3261 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3262 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3263}
3264
d0a57789
CW
3265inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3266{
3267 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3268}
3269
9ce079e4
CW
3270static void i915_gem_write_fence(struct drm_device *dev, int reg,
3271 struct drm_i915_gem_object *obj)
3272{
d0a57789
CW
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274
3275 /* Ensure that all CPU reads are completed before installing a fence
3276 * and all writes before removing the fence.
3277 */
3278 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3279 mb();
3280
94a335db
DV
3281 WARN(obj && (!obj->stride || !obj->tiling_mode),
3282 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3283 obj->stride, obj->tiling_mode);
3284
ce38ab05
RV
3285 if (IS_GEN2(dev))
3286 i830_write_fence_reg(dev, reg, obj);
3287 else if (IS_GEN3(dev))
3288 i915_write_fence_reg(dev, reg, obj);
3289 else if (INTEL_INFO(dev)->gen >= 4)
3290 i965_write_fence_reg(dev, reg, obj);
d0a57789
CW
3291
3292 /* And similarly be paranoid that no direct access to this region
3293 * is reordered to before the fence is installed.
3294 */
3295 if (i915_gem_object_needs_mb(obj))
3296 mb();
de151cf6
JB
3297}
3298
61050808
CW
3299static inline int fence_number(struct drm_i915_private *dev_priv,
3300 struct drm_i915_fence_reg *fence)
3301{
3302 return fence - dev_priv->fence_regs;
3303}
3304
3305static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3306 struct drm_i915_fence_reg *fence,
3307 bool enable)
3308{
2dc8aae0 3309 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
46a0b638
CW
3310 int reg = fence_number(dev_priv, fence);
3311
3312 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
61050808
CW
3313
3314 if (enable) {
46a0b638 3315 obj->fence_reg = reg;
61050808
CW
3316 fence->obj = obj;
3317 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3318 } else {
3319 obj->fence_reg = I915_FENCE_REG_NONE;
3320 fence->obj = NULL;
3321 list_del_init(&fence->lru_list);
3322 }
94a335db 3323 obj->fence_dirty = false;
61050808
CW
3324}
3325
d9e86c0e 3326static int
d0a57789 3327i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
d9e86c0e 3328{
97b2a6a1 3329 if (obj->last_fenced_req) {
a4b3a571 3330 int ret = i915_wait_request(obj->last_fenced_req);
18991845
CW
3331 if (ret)
3332 return ret;
d9e86c0e 3333
97b2a6a1 3334 i915_gem_request_assign(&obj->last_fenced_req, NULL);
d9e86c0e
CW
3335 }
3336
3337 return 0;
3338}
3339
3340int
3341i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3342{
61050808 3343 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
f9c513e9 3344 struct drm_i915_fence_reg *fence;
d9e86c0e
CW
3345 int ret;
3346
d0a57789 3347 ret = i915_gem_object_wait_fence(obj);
d9e86c0e
CW
3348 if (ret)
3349 return ret;
3350
61050808
CW
3351 if (obj->fence_reg == I915_FENCE_REG_NONE)
3352 return 0;
d9e86c0e 3353
f9c513e9
CW
3354 fence = &dev_priv->fence_regs[obj->fence_reg];
3355
aff10b30
DV
3356 if (WARN_ON(fence->pin_count))
3357 return -EBUSY;
3358
61050808 3359 i915_gem_object_fence_lost(obj);
f9c513e9 3360 i915_gem_object_update_fence(obj, fence, false);
d9e86c0e
CW
3361
3362 return 0;
3363}
3364
3365static struct drm_i915_fence_reg *
a360bb1a 3366i915_find_fence_reg(struct drm_device *dev)
ae3db24a 3367{
ae3db24a 3368 struct drm_i915_private *dev_priv = dev->dev_private;
8fe301ad 3369 struct drm_i915_fence_reg *reg, *avail;
d9e86c0e 3370 int i;
ae3db24a
DV
3371
3372 /* First try to find a free reg */
d9e86c0e 3373 avail = NULL;
ae3db24a
DV
3374 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3375 reg = &dev_priv->fence_regs[i];
3376 if (!reg->obj)
d9e86c0e 3377 return reg;
ae3db24a 3378
1690e1eb 3379 if (!reg->pin_count)
d9e86c0e 3380 avail = reg;
ae3db24a
DV
3381 }
3382
d9e86c0e 3383 if (avail == NULL)
5dce5b93 3384 goto deadlock;
ae3db24a
DV
3385
3386 /* None available, try to steal one or wait for a user to finish */
d9e86c0e 3387 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
1690e1eb 3388 if (reg->pin_count)
ae3db24a
DV
3389 continue;
3390
8fe301ad 3391 return reg;
ae3db24a
DV
3392 }
3393
5dce5b93
CW
3394deadlock:
3395 /* Wait for completion of pending flips which consume fences */
3396 if (intel_has_pending_fb_unpin(dev))
3397 return ERR_PTR(-EAGAIN);
3398
3399 return ERR_PTR(-EDEADLK);
ae3db24a
DV
3400}
3401
de151cf6 3402/**
9a5a53b3 3403 * i915_gem_object_get_fence - set up fencing for an object
de151cf6
JB
3404 * @obj: object to map through a fence reg
3405 *
3406 * When mapping objects through the GTT, userspace wants to be able to write
3407 * to them without having to worry about swizzling if the object is tiled.
de151cf6
JB
3408 * This function walks the fence regs looking for a free one for @obj,
3409 * stealing one if it can't find any.
3410 *
3411 * It then sets up the reg based on the object's properties: address, pitch
3412 * and tiling format.
9a5a53b3
CW
3413 *
3414 * For an untiled surface, this removes any existing fence.
de151cf6 3415 */
8c4b8c3f 3416int
06d98131 3417i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
de151cf6 3418{
05394f39 3419 struct drm_device *dev = obj->base.dev;
79e53945 3420 struct drm_i915_private *dev_priv = dev->dev_private;
14415745 3421 bool enable = obj->tiling_mode != I915_TILING_NONE;
d9e86c0e 3422 struct drm_i915_fence_reg *reg;
ae3db24a 3423 int ret;
de151cf6 3424
14415745
CW
3425 /* Have we updated the tiling parameters upon the object and so
3426 * will need to serialise the write to the associated fence register?
3427 */
5d82e3e6 3428 if (obj->fence_dirty) {
d0a57789 3429 ret = i915_gem_object_wait_fence(obj);
14415745
CW
3430 if (ret)
3431 return ret;
3432 }
9a5a53b3 3433
d9e86c0e 3434 /* Just update our place in the LRU if our fence is getting reused. */
05394f39
CW
3435 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3436 reg = &dev_priv->fence_regs[obj->fence_reg];
5d82e3e6 3437 if (!obj->fence_dirty) {
14415745
CW
3438 list_move_tail(&reg->lru_list,
3439 &dev_priv->mm.fence_list);
3440 return 0;
3441 }
3442 } else if (enable) {
e6a84468
CW
3443 if (WARN_ON(!obj->map_and_fenceable))
3444 return -EINVAL;
3445
14415745 3446 reg = i915_find_fence_reg(dev);
5dce5b93
CW
3447 if (IS_ERR(reg))
3448 return PTR_ERR(reg);
d9e86c0e 3449
14415745
CW
3450 if (reg->obj) {
3451 struct drm_i915_gem_object *old = reg->obj;
3452
d0a57789 3453 ret = i915_gem_object_wait_fence(old);
29c5a587
CW
3454 if (ret)
3455 return ret;
3456
14415745 3457 i915_gem_object_fence_lost(old);
29c5a587 3458 }
14415745 3459 } else
a09ba7fa 3460 return 0;
a09ba7fa 3461
14415745 3462 i915_gem_object_update_fence(obj, reg, enable);
14415745 3463
9ce079e4 3464 return 0;
de151cf6
JB
3465}
3466
4144f9b5 3467static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
42d6ab48
CW
3468 unsigned long cache_level)
3469{
4144f9b5 3470 struct drm_mm_node *gtt_space = &vma->node;
42d6ab48
CW
3471 struct drm_mm_node *other;
3472
4144f9b5
CW
3473 /*
3474 * On some machines we have to be careful when putting differing types
3475 * of snoopable memory together to avoid the prefetcher crossing memory
3476 * domains and dying. During vm initialisation, we decide whether or not
3477 * these constraints apply and set the drm_mm.color_adjust
3478 * appropriately.
42d6ab48 3479 */
4144f9b5 3480 if (vma->vm->mm.color_adjust == NULL)
42d6ab48
CW
3481 return true;
3482
c6cfb325 3483 if (!drm_mm_node_allocated(gtt_space))
42d6ab48
CW
3484 return true;
3485
3486 if (list_empty(&gtt_space->node_list))
3487 return true;
3488
3489 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3490 if (other->allocated && !other->hole_follows && other->color != cache_level)
3491 return false;
3492
3493 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3494 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3495 return false;
3496
3497 return true;
3498}
3499
673a394b
EA
3500/**
3501 * Finds free space in the GTT aperture and binds the object there.
3502 */
262de145 3503static struct i915_vma *
07fe0b12
BW
3504i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3505 struct i915_address_space *vm,
ec7adb6e 3506 const struct i915_ggtt_view *ggtt_view,
07fe0b12 3507 unsigned alignment,
ec7adb6e 3508 uint64_t flags)
673a394b 3509{
05394f39 3510 struct drm_device *dev = obj->base.dev;
3e31c6c0 3511 struct drm_i915_private *dev_priv = dev->dev_private;
5e783301 3512 u32 size, fence_size, fence_alignment, unfenced_alignment;
d23db88c
CW
3513 unsigned long start =
3514 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3515 unsigned long end =
1ec9e26d 3516 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
2f633156 3517 struct i915_vma *vma;
07f73f69 3518 int ret;
673a394b 3519
ec7adb6e
JL
3520 if(WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3521 return ERR_PTR(-EINVAL);
3522
e28f8711
CW
3523 fence_size = i915_gem_get_gtt_size(dev,
3524 obj->base.size,
3525 obj->tiling_mode);
3526 fence_alignment = i915_gem_get_gtt_alignment(dev,
3527 obj->base.size,
d865110c 3528 obj->tiling_mode, true);
e28f8711 3529 unfenced_alignment =
d865110c 3530 i915_gem_get_gtt_alignment(dev,
1ec9e26d
DV
3531 obj->base.size,
3532 obj->tiling_mode, false);
a00b10c3 3533
673a394b 3534 if (alignment == 0)
1ec9e26d 3535 alignment = flags & PIN_MAPPABLE ? fence_alignment :
5e783301 3536 unfenced_alignment;
1ec9e26d 3537 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
bd9b6a4e 3538 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
262de145 3539 return ERR_PTR(-EINVAL);
673a394b
EA
3540 }
3541
1ec9e26d 3542 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
a00b10c3 3543
654fc607
CW
3544 /* If the object is bigger than the entire aperture, reject it early
3545 * before evicting everything in a vain attempt to find space.
3546 */
d23db88c
CW
3547 if (obj->base.size > end) {
3548 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
a36689cb 3549 obj->base.size,
1ec9e26d 3550 flags & PIN_MAPPABLE ? "mappable" : "total",
d23db88c 3551 end);
262de145 3552 return ERR_PTR(-E2BIG);
654fc607
CW
3553 }
3554
37e680a1 3555 ret = i915_gem_object_get_pages(obj);
6c085a72 3556 if (ret)
262de145 3557 return ERR_PTR(ret);
6c085a72 3558
fbdda6fb
CW
3559 i915_gem_object_pin_pages(obj);
3560
ec7adb6e
JL
3561 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3562 i915_gem_obj_lookup_or_create_vma(obj, vm);
3563
262de145 3564 if (IS_ERR(vma))
bc6bc15b 3565 goto err_unpin;
2f633156 3566
0a9ae0d7 3567search_free:
07fe0b12 3568 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
0a9ae0d7 3569 size, alignment,
d23db88c
CW
3570 obj->cache_level,
3571 start, end,
62347f9e
LK
3572 DRM_MM_SEARCH_DEFAULT,
3573 DRM_MM_CREATE_DEFAULT);
dc9dd7a2 3574 if (ret) {
f6cd1f15 3575 ret = i915_gem_evict_something(dev, vm, size, alignment,
d23db88c
CW
3576 obj->cache_level,
3577 start, end,
3578 flags);
dc9dd7a2
CW
3579 if (ret == 0)
3580 goto search_free;
9731129c 3581
bc6bc15b 3582 goto err_free_vma;
673a394b 3583 }
4144f9b5 3584 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
2f633156 3585 ret = -EINVAL;
bc6bc15b 3586 goto err_remove_node;
673a394b
EA
3587 }
3588
74163907 3589 ret = i915_gem_gtt_prepare_object(obj);
2f633156 3590 if (ret)
bc6bc15b 3591 goto err_remove_node;
673a394b 3592
fe14d5f4 3593 trace_i915_vma_bind(vma, flags);
0875546c 3594 ret = i915_vma_bind(vma, obj->cache_level, flags);
fe14d5f4
TU
3595 if (ret)
3596 goto err_finish_gtt;
3597
35c20a60 3598 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
ca191b13 3599 list_add_tail(&vma->mm_list, &vm->inactive_list);
bf1a1092 3600
262de145 3601 return vma;
2f633156 3602
fe14d5f4
TU
3603err_finish_gtt:
3604 i915_gem_gtt_finish_object(obj);
bc6bc15b 3605err_remove_node:
6286ef9b 3606 drm_mm_remove_node(&vma->node);
bc6bc15b 3607err_free_vma:
2f633156 3608 i915_gem_vma_destroy(vma);
262de145 3609 vma = ERR_PTR(ret);
bc6bc15b 3610err_unpin:
2f633156 3611 i915_gem_object_unpin_pages(obj);
262de145 3612 return vma;
673a394b
EA
3613}
3614
000433b6 3615bool
2c22569b
CW
3616i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3617 bool force)
673a394b 3618{
673a394b
EA
3619 /* If we don't have a page list set up, then we're not pinned
3620 * to GPU, and we can ignore the cache flush because it'll happen
3621 * again at bind time.
3622 */
05394f39 3623 if (obj->pages == NULL)
000433b6 3624 return false;
673a394b 3625
769ce464
ID
3626 /*
3627 * Stolen memory is always coherent with the GPU as it is explicitly
3628 * marked as wc by the system, or the system is cache-coherent.
3629 */
6a2c4232 3630 if (obj->stolen || obj->phys_handle)
000433b6 3631 return false;
769ce464 3632
9c23f7fc
CW
3633 /* If the GPU is snooping the contents of the CPU cache,
3634 * we do not need to manually clear the CPU cache lines. However,
3635 * the caches are only snooped when the render cache is
3636 * flushed/invalidated. As we always have to emit invalidations
3637 * and flushes when moving into and out of the RENDER domain, correct
3638 * snooping behaviour occurs naturally as the result of our domain
3639 * tracking.
3640 */
0f71979a
CW
3641 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3642 obj->cache_dirty = true;
000433b6 3643 return false;
0f71979a 3644 }
9c23f7fc 3645
1c5d22f7 3646 trace_i915_gem_object_clflush(obj);
9da3da66 3647 drm_clflush_sg(obj->pages);
0f71979a 3648 obj->cache_dirty = false;
000433b6
CW
3649
3650 return true;
e47c68e9
EA
3651}
3652
3653/** Flushes the GTT write domain for the object if it's dirty. */
3654static void
05394f39 3655i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3656{
1c5d22f7
CW
3657 uint32_t old_write_domain;
3658
05394f39 3659 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
e47c68e9
EA
3660 return;
3661
63256ec5 3662 /* No actual flushing is required for the GTT write domain. Writes
e47c68e9
EA
3663 * to it immediately go to main memory as far as we know, so there's
3664 * no chipset flush. It also doesn't land in render cache.
63256ec5
CW
3665 *
3666 * However, we do have to enforce the order so that all writes through
3667 * the GTT land before any writes to the device, such as updates to
3668 * the GATT itself.
e47c68e9 3669 */
63256ec5
CW
3670 wmb();
3671
05394f39
CW
3672 old_write_domain = obj->base.write_domain;
3673 obj->base.write_domain = 0;
1c5d22f7 3674
f99d7069
DV
3675 intel_fb_obj_flush(obj, false);
3676
1c5d22f7 3677 trace_i915_gem_object_change_domain(obj,
05394f39 3678 obj->base.read_domains,
1c5d22f7 3679 old_write_domain);
e47c68e9
EA
3680}
3681
3682/** Flushes the CPU write domain for the object if it's dirty. */
3683static void
e62b59e4 3684i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3685{
1c5d22f7 3686 uint32_t old_write_domain;
e47c68e9 3687
05394f39 3688 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
e47c68e9
EA
3689 return;
3690
e62b59e4 3691 if (i915_gem_clflush_object(obj, obj->pin_display))
000433b6
CW
3692 i915_gem_chipset_flush(obj->base.dev);
3693
05394f39
CW
3694 old_write_domain = obj->base.write_domain;
3695 obj->base.write_domain = 0;
1c5d22f7 3696
f99d7069
DV
3697 intel_fb_obj_flush(obj, false);
3698
1c5d22f7 3699 trace_i915_gem_object_change_domain(obj,
05394f39 3700 obj->base.read_domains,
1c5d22f7 3701 old_write_domain);
e47c68e9
EA
3702}
3703
2ef7eeaa
EA
3704/**
3705 * Moves a single object to the GTT read, and possibly write domain.
3706 *
3707 * This function returns when the move is complete, including waiting on
3708 * flushes to occur.
3709 */
79e53945 3710int
2021746e 3711i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2ef7eeaa 3712{
1c5d22f7 3713 uint32_t old_write_domain, old_read_domains;
43566ded 3714 struct i915_vma *vma;
e47c68e9 3715 int ret;
2ef7eeaa 3716
8d7e3de1
CW
3717 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3718 return 0;
3719
0201f1ec 3720 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
3721 if (ret)
3722 return ret;
3723
c8725f3d 3724 i915_gem_object_retire(obj);
43566ded
CW
3725
3726 /* Flush and acquire obj->pages so that we are coherent through
3727 * direct access in memory with previous cached writes through
3728 * shmemfs and that our cache domain tracking remains valid.
3729 * For example, if the obj->filp was moved to swap without us
3730 * being notified and releasing the pages, we would mistakenly
3731 * continue to assume that the obj remained out of the CPU cached
3732 * domain.
3733 */
3734 ret = i915_gem_object_get_pages(obj);
3735 if (ret)
3736 return ret;
3737
e62b59e4 3738 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 3739
d0a57789
CW
3740 /* Serialise direct access to this object with the barriers for
3741 * coherent writes from the GPU, by effectively invalidating the
3742 * GTT domain upon first access.
3743 */
3744 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3745 mb();
3746
05394f39
CW
3747 old_write_domain = obj->base.write_domain;
3748 old_read_domains = obj->base.read_domains;
1c5d22f7 3749
e47c68e9
EA
3750 /* It should now be out of any other write domains, and we can update
3751 * the domain values for our changes.
3752 */
05394f39
CW
3753 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3754 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
e47c68e9 3755 if (write) {
05394f39
CW
3756 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3757 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3758 obj->dirty = 1;
2ef7eeaa
EA
3759 }
3760
f99d7069 3761 if (write)
a4001f1b 3762 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
f99d7069 3763
1c5d22f7
CW
3764 trace_i915_gem_object_change_domain(obj,
3765 old_read_domains,
3766 old_write_domain);
3767
8325a09d 3768 /* And bump the LRU for this access */
43566ded
CW
3769 vma = i915_gem_obj_to_ggtt(obj);
3770 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
dc8cd1e7 3771 list_move_tail(&vma->mm_list,
43566ded 3772 &to_i915(obj->base.dev)->gtt.base.inactive_list);
8325a09d 3773
e47c68e9
EA
3774 return 0;
3775}
3776
e4ffd173
CW
3777int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3778 enum i915_cache_level cache_level)
3779{
7bddb01f 3780 struct drm_device *dev = obj->base.dev;
df6f783a 3781 struct i915_vma *vma, *next;
e4ffd173
CW
3782 int ret;
3783
3784 if (obj->cache_level == cache_level)
3785 return 0;
3786
d7f46fc4 3787 if (i915_gem_obj_is_pinned(obj)) {
e4ffd173
CW
3788 DRM_DEBUG("can not change the cache level of pinned objects\n");
3789 return -EBUSY;
3790 }
3791
df6f783a 3792 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4144f9b5 3793 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
07fe0b12 3794 ret = i915_vma_unbind(vma);
3089c6f2
BW
3795 if (ret)
3796 return ret;
3089c6f2 3797 }
42d6ab48
CW
3798 }
3799
3089c6f2 3800 if (i915_gem_obj_bound_any(obj)) {
e4ffd173
CW
3801 ret = i915_gem_object_finish_gpu(obj);
3802 if (ret)
3803 return ret;
3804
3805 i915_gem_object_finish_gtt(obj);
3806
3807 /* Before SandyBridge, you could not use tiling or fence
3808 * registers with snooped memory, so relinquish any fences
3809 * currently pointing to our region in the aperture.
3810 */
42d6ab48 3811 if (INTEL_INFO(dev)->gen < 6) {
e4ffd173
CW
3812 ret = i915_gem_object_put_fence(obj);
3813 if (ret)
3814 return ret;
3815 }
3816
6f65e29a 3817 list_for_each_entry(vma, &obj->vma_list, vma_link)
fe14d5f4
TU
3818 if (drm_mm_node_allocated(&vma->node)) {
3819 ret = i915_vma_bind(vma, cache_level,
0875546c 3820 PIN_UPDATE);
fe14d5f4
TU
3821 if (ret)
3822 return ret;
3823 }
e4ffd173
CW
3824 }
3825
2c22569b
CW
3826 list_for_each_entry(vma, &obj->vma_list, vma_link)
3827 vma->node.color = cache_level;
3828 obj->cache_level = cache_level;
3829
0f71979a
CW
3830 if (obj->cache_dirty &&
3831 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3832 cpu_write_needs_clflush(obj)) {
3833 if (i915_gem_clflush_object(obj, true))
3834 i915_gem_chipset_flush(obj->base.dev);
e4ffd173
CW
3835 }
3836
e4ffd173
CW
3837 return 0;
3838}
3839
199adf40
BW
3840int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3841 struct drm_file *file)
e6994aee 3842{
199adf40 3843 struct drm_i915_gem_caching *args = data;
e6994aee 3844 struct drm_i915_gem_object *obj;
e6994aee
CW
3845
3846 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
432be69d
CW
3847 if (&obj->base == NULL)
3848 return -ENOENT;
e6994aee 3849
651d794f
CW
3850 switch (obj->cache_level) {
3851 case I915_CACHE_LLC:
3852 case I915_CACHE_L3_LLC:
3853 args->caching = I915_CACHING_CACHED;
3854 break;
3855
4257d3ba
CW
3856 case I915_CACHE_WT:
3857 args->caching = I915_CACHING_DISPLAY;
3858 break;
3859
651d794f
CW
3860 default:
3861 args->caching = I915_CACHING_NONE;
3862 break;
3863 }
e6994aee 3864
432be69d
CW
3865 drm_gem_object_unreference_unlocked(&obj->base);
3866 return 0;
e6994aee
CW
3867}
3868
199adf40
BW
3869int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3870 struct drm_file *file)
e6994aee 3871{
199adf40 3872 struct drm_i915_gem_caching *args = data;
e6994aee
CW
3873 struct drm_i915_gem_object *obj;
3874 enum i915_cache_level level;
3875 int ret;
3876
199adf40
BW
3877 switch (args->caching) {
3878 case I915_CACHING_NONE:
e6994aee
CW
3879 level = I915_CACHE_NONE;
3880 break;
199adf40 3881 case I915_CACHING_CACHED:
e6994aee
CW
3882 level = I915_CACHE_LLC;
3883 break;
4257d3ba
CW
3884 case I915_CACHING_DISPLAY:
3885 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3886 break;
e6994aee
CW
3887 default:
3888 return -EINVAL;
3889 }
3890
3bc2913e
BW
3891 ret = i915_mutex_lock_interruptible(dev);
3892 if (ret)
3893 return ret;
3894
e6994aee
CW
3895 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3896 if (&obj->base == NULL) {
3897 ret = -ENOENT;
3898 goto unlock;
3899 }
3900
3901 ret = i915_gem_object_set_cache_level(obj, level);
3902
3903 drm_gem_object_unreference(&obj->base);
3904unlock:
3905 mutex_unlock(&dev->struct_mutex);
3906 return ret;
3907}
3908
b9241ea3 3909/*
2da3b9b9
CW
3910 * Prepare buffer for display plane (scanout, cursors, etc).
3911 * Can be called from an uninterruptible phase (modesetting) and allows
3912 * any flushes to be pipelined (for pageflips).
b9241ea3
ZW
3913 */
3914int
2da3b9b9
CW
3915i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3916 u32 alignment,
e6617330
TU
3917 struct intel_engine_cs *pipelined,
3918 const struct i915_ggtt_view *view)
b9241ea3 3919{
2da3b9b9 3920 u32 old_read_domains, old_write_domain;
b9241ea3
ZW
3921 int ret;
3922
41c52415 3923 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
2911a35b
BW
3924 ret = i915_gem_object_sync(obj, pipelined);
3925 if (ret)
b9241ea3
ZW
3926 return ret;
3927 }
3928
cc98b413
CW
3929 /* Mark the pin_display early so that we account for the
3930 * display coherency whilst setting up the cache domains.
3931 */
8a0c39b1 3932 obj->pin_display++;
cc98b413 3933
a7ef0640
EA
3934 /* The display engine is not coherent with the LLC cache on gen6. As
3935 * a result, we make sure that the pinning that is about to occur is
3936 * done with uncached PTEs. This is lowest common denominator for all
3937 * chipsets.
3938 *
3939 * However for gen6+, we could do better by using the GFDT bit instead
3940 * of uncaching, which would allow us to flush all the LLC-cached data
3941 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3942 */
651d794f
CW
3943 ret = i915_gem_object_set_cache_level(obj,
3944 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
a7ef0640 3945 if (ret)
cc98b413 3946 goto err_unpin_display;
a7ef0640 3947
2da3b9b9
CW
3948 /* As the user may map the buffer once pinned in the display plane
3949 * (e.g. libkms for the bootup splash), we have to ensure that we
3950 * always use map_and_fenceable for all scanout buffers.
3951 */
50470bb0
TU
3952 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3953 view->type == I915_GGTT_VIEW_NORMAL ?
3954 PIN_MAPPABLE : 0);
2da3b9b9 3955 if (ret)
cc98b413 3956 goto err_unpin_display;
2da3b9b9 3957
e62b59e4 3958 i915_gem_object_flush_cpu_write_domain(obj);
b118c1e3 3959
2da3b9b9 3960 old_write_domain = obj->base.write_domain;
05394f39 3961 old_read_domains = obj->base.read_domains;
2da3b9b9
CW
3962
3963 /* It should now be out of any other write domains, and we can update
3964 * the domain values for our changes.
3965 */
e5f1d962 3966 obj->base.write_domain = 0;
05394f39 3967 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
3968
3969 trace_i915_gem_object_change_domain(obj,
3970 old_read_domains,
2da3b9b9 3971 old_write_domain);
b9241ea3
ZW
3972
3973 return 0;
cc98b413
CW
3974
3975err_unpin_display:
8a0c39b1 3976 obj->pin_display--;
cc98b413
CW
3977 return ret;
3978}
3979
3980void
e6617330
TU
3981i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3982 const struct i915_ggtt_view *view)
cc98b413 3983{
8a0c39b1
TU
3984 if (WARN_ON(obj->pin_display == 0))
3985 return;
3986
e6617330
TU
3987 i915_gem_object_ggtt_unpin_view(obj, view);
3988
8a0c39b1 3989 obj->pin_display--;
b9241ea3
ZW
3990}
3991
85345517 3992int
a8198eea 3993i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
85345517 3994{
88241785
CW
3995 int ret;
3996
a8198eea 3997 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
85345517
CW
3998 return 0;
3999
0201f1ec 4000 ret = i915_gem_object_wait_rendering(obj, false);
c501ae7f
CW
4001 if (ret)
4002 return ret;
4003
a8198eea
CW
4004 /* Ensure that we invalidate the GPU's caches and TLBs. */
4005 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
c501ae7f 4006 return 0;
85345517
CW
4007}
4008
e47c68e9
EA
4009/**
4010 * Moves a single object to the CPU read, and possibly write domain.
4011 *
4012 * This function returns when the move is complete, including waiting on
4013 * flushes to occur.
4014 */
dabdfe02 4015int
919926ae 4016i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
e47c68e9 4017{
1c5d22f7 4018 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
4019 int ret;
4020
8d7e3de1
CW
4021 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4022 return 0;
4023
0201f1ec 4024 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
4025 if (ret)
4026 return ret;
4027
c8725f3d 4028 i915_gem_object_retire(obj);
e47c68e9 4029 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 4030
05394f39
CW
4031 old_write_domain = obj->base.write_domain;
4032 old_read_domains = obj->base.read_domains;
1c5d22f7 4033
e47c68e9 4034 /* Flush the CPU cache if it's still invalid. */
05394f39 4035 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2c22569b 4036 i915_gem_clflush_object(obj, false);
2ef7eeaa 4037
05394f39 4038 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
4039 }
4040
4041 /* It should now be out of any other write domains, and we can update
4042 * the domain values for our changes.
4043 */
05394f39 4044 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
e47c68e9
EA
4045
4046 /* If we're writing through the CPU, then the GPU read domains will
4047 * need to be invalidated at next use.
4048 */
4049 if (write) {
05394f39
CW
4050 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4051 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
e47c68e9 4052 }
2ef7eeaa 4053
f99d7069 4054 if (write)
a4001f1b 4055 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
f99d7069 4056
1c5d22f7
CW
4057 trace_i915_gem_object_change_domain(obj,
4058 old_read_domains,
4059 old_write_domain);
4060
2ef7eeaa
EA
4061 return 0;
4062}
4063
673a394b
EA
4064/* Throttle our rendering by waiting until the ring has completed our requests
4065 * emitted over 20 msec ago.
4066 *
b962442e
EA
4067 * Note that if we were to use the current jiffies each time around the loop,
4068 * we wouldn't escape the function with any frames outstanding if the time to
4069 * render a frame was over 20ms.
4070 *
673a394b
EA
4071 * This should get us reasonable parallelism between CPU and GPU but also
4072 * relatively low latency when blocking on a particular request to finish.
4073 */
40a5f0de 4074static int
f787a5f5 4075i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
40a5f0de 4076{
f787a5f5
CW
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e 4079 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
54fb2411 4080 struct drm_i915_gem_request *request, *target = NULL;
f69061be 4081 unsigned reset_counter;
f787a5f5 4082 int ret;
93533c29 4083
308887aa
DV
4084 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4085 if (ret)
4086 return ret;
4087
4088 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4089 if (ret)
4090 return ret;
e110e8d6 4091
1c25595f 4092 spin_lock(&file_priv->mm.lock);
f787a5f5 4093 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
b962442e
EA
4094 if (time_after_eq(request->emitted_jiffies, recent_enough))
4095 break;
40a5f0de 4096
54fb2411 4097 target = request;
b962442e 4098 }
f69061be 4099 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
ff865885
JH
4100 if (target)
4101 i915_gem_request_reference(target);
1c25595f 4102 spin_unlock(&file_priv->mm.lock);
40a5f0de 4103
54fb2411 4104 if (target == NULL)
f787a5f5 4105 return 0;
2bc43b5c 4106
9c654818 4107 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
f787a5f5
CW
4108 if (ret == 0)
4109 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
40a5f0de 4110
41037f9f 4111 i915_gem_request_unreference__unlocked(target);
ff865885 4112
40a5f0de
EA
4113 return ret;
4114}
4115
d23db88c
CW
4116static bool
4117i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4118{
4119 struct drm_i915_gem_object *obj = vma->obj;
4120
4121 if (alignment &&
4122 vma->node.start & (alignment - 1))
4123 return true;
4124
4125 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4126 return true;
4127
4128 if (flags & PIN_OFFSET_BIAS &&
4129 vma->node.start < (flags & PIN_OFFSET_MASK))
4130 return true;
4131
4132 return false;
4133}
4134
ec7adb6e
JL
4135static int
4136i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4137 struct i915_address_space *vm,
4138 const struct i915_ggtt_view *ggtt_view,
4139 uint32_t alignment,
4140 uint64_t flags)
673a394b 4141{
6e7186af 4142 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
07fe0b12 4143 struct i915_vma *vma;
ef79e17c 4144 unsigned bound;
673a394b
EA
4145 int ret;
4146
6e7186af
BW
4147 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4148 return -ENODEV;
4149
bf3d149b 4150 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
1ec9e26d 4151 return -EINVAL;
07fe0b12 4152
c826c449
CW
4153 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4154 return -EINVAL;
4155
ec7adb6e
JL
4156 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4157 return -EINVAL;
4158
4159 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4160 i915_gem_obj_to_vma(obj, vm);
4161
4162 if (IS_ERR(vma))
4163 return PTR_ERR(vma);
4164
07fe0b12 4165 if (vma) {
d7f46fc4
BW
4166 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4167 return -EBUSY;
4168
d23db88c 4169 if (i915_vma_misplaced(vma, alignment, flags)) {
ec7adb6e 4170 unsigned long offset;
9abc4648 4171 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
ec7adb6e 4172 i915_gem_obj_offset(obj, vm);
d7f46fc4 4173 WARN(vma->pin_count,
ec7adb6e 4174 "bo is already pinned in %s with incorrect alignment:"
f343c5f6 4175 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
75e9e915 4176 " obj->map_and_fenceable=%d\n",
ec7adb6e
JL
4177 ggtt_view ? "ggtt" : "ppgtt",
4178 offset,
fe14d5f4 4179 alignment,
d23db88c 4180 !!(flags & PIN_MAPPABLE),
05394f39 4181 obj->map_and_fenceable);
07fe0b12 4182 ret = i915_vma_unbind(vma);
ac0c6b5a
CW
4183 if (ret)
4184 return ret;
8ea99c92
DV
4185
4186 vma = NULL;
ac0c6b5a
CW
4187 }
4188 }
4189
ef79e17c 4190 bound = vma ? vma->bound : 0;
8ea99c92 4191 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
ec7adb6e
JL
4192 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4193 flags);
262de145
DV
4194 if (IS_ERR(vma))
4195 return PTR_ERR(vma);
0875546c
DV
4196 } else {
4197 ret = i915_vma_bind(vma, obj->cache_level, flags);
fe14d5f4
TU
4198 if (ret)
4199 return ret;
4200 }
74898d7e 4201
ef79e17c
CW
4202 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4203 bool mappable, fenceable;
4204 u32 fence_size, fence_alignment;
4205
4206 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4207 obj->base.size,
4208 obj->tiling_mode);
4209 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4210 obj->base.size,
4211 obj->tiling_mode,
4212 true);
4213
4214 fenceable = (vma->node.size == fence_size &&
4215 (vma->node.start & (fence_alignment - 1)) == 0);
4216
e8dec1dd 4217 mappable = (vma->node.start + fence_size <=
ef79e17c
CW
4218 dev_priv->gtt.mappable_end);
4219
4220 obj->map_and_fenceable = mappable && fenceable;
4221 }
4222
4223 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4224
8ea99c92 4225 vma->pin_count++;
673a394b
EA
4226 return 0;
4227}
4228
ec7adb6e
JL
4229int
4230i915_gem_object_pin(struct drm_i915_gem_object *obj,
4231 struct i915_address_space *vm,
4232 uint32_t alignment,
4233 uint64_t flags)
4234{
4235 return i915_gem_object_do_pin(obj, vm,
4236 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4237 alignment, flags);
4238}
4239
4240int
4241i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4242 const struct i915_ggtt_view *view,
4243 uint32_t alignment,
4244 uint64_t flags)
4245{
4246 if (WARN_ONCE(!view, "no view specified"))
4247 return -EINVAL;
4248
4249 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
6fafab76 4250 alignment, flags | PIN_GLOBAL);
ec7adb6e
JL
4251}
4252
673a394b 4253void
e6617330
TU
4254i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4255 const struct i915_ggtt_view *view)
673a394b 4256{
e6617330 4257 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
673a394b 4258
d7f46fc4 4259 BUG_ON(!vma);
e6617330 4260 WARN_ON(vma->pin_count == 0);
9abc4648 4261 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
d7f46fc4 4262
30154650 4263 --vma->pin_count;
673a394b
EA
4264}
4265
d8ffa60b
DV
4266bool
4267i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4268{
4269 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4270 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4271 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4272
4273 WARN_ON(!ggtt_vma ||
4274 dev_priv->fence_regs[obj->fence_reg].pin_count >
4275 ggtt_vma->pin_count);
4276 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4277 return true;
4278 } else
4279 return false;
4280}
4281
4282void
4283i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4284{
4285 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4286 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4287 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4288 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4289 }
4290}
4291
673a394b
EA
4292int
4293i915_gem_busy_ioctl(struct drm_device *dev, void *data,
05394f39 4294 struct drm_file *file)
673a394b
EA
4295{
4296 struct drm_i915_gem_busy *args = data;
05394f39 4297 struct drm_i915_gem_object *obj;
30dbf0c0
CW
4298 int ret;
4299
76c1dec1 4300 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 4301 if (ret)
76c1dec1 4302 return ret;
673a394b 4303
05394f39 4304 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 4305 if (&obj->base == NULL) {
1d7cfea1
CW
4306 ret = -ENOENT;
4307 goto unlock;
673a394b 4308 }
d1b851fc 4309
0be555b6
CW
4310 /* Count all active objects as busy, even if they are currently not used
4311 * by the gpu. Users of this interface expect objects to eventually
4312 * become non-busy without any further actions, therefore emit any
4313 * necessary flushes here.
c4de0a5d 4314 */
30dfebf3 4315 ret = i915_gem_object_flush_active(obj);
0be555b6 4316
30dfebf3 4317 args->busy = obj->active;
41c52415
JH
4318 if (obj->last_read_req) {
4319 struct intel_engine_cs *ring;
e9808edd 4320 BUILD_BUG_ON(I915_NUM_RINGS > 16);
41c52415
JH
4321 ring = i915_gem_request_get_ring(obj->last_read_req);
4322 args->busy |= intel_ring_flag(ring) << 16;
e9808edd 4323 }
673a394b 4324
05394f39 4325 drm_gem_object_unreference(&obj->base);
1d7cfea1 4326unlock:
673a394b 4327 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4328 return ret;
673a394b
EA
4329}
4330
4331int
4332i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4333 struct drm_file *file_priv)
4334{
0206e353 4335 return i915_gem_ring_throttle(dev, file_priv);
673a394b
EA
4336}
4337
3ef94daa
CW
4338int
4339i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4340 struct drm_file *file_priv)
4341{
656bfa3a 4342 struct drm_i915_private *dev_priv = dev->dev_private;
3ef94daa 4343 struct drm_i915_gem_madvise *args = data;
05394f39 4344 struct drm_i915_gem_object *obj;
76c1dec1 4345 int ret;
3ef94daa
CW
4346
4347 switch (args->madv) {
4348 case I915_MADV_DONTNEED:
4349 case I915_MADV_WILLNEED:
4350 break;
4351 default:
4352 return -EINVAL;
4353 }
4354
1d7cfea1
CW
4355 ret = i915_mutex_lock_interruptible(dev);
4356 if (ret)
4357 return ret;
4358
05394f39 4359 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
c8725226 4360 if (&obj->base == NULL) {
1d7cfea1
CW
4361 ret = -ENOENT;
4362 goto unlock;
3ef94daa 4363 }
3ef94daa 4364
d7f46fc4 4365 if (i915_gem_obj_is_pinned(obj)) {
1d7cfea1
CW
4366 ret = -EINVAL;
4367 goto out;
3ef94daa
CW
4368 }
4369
656bfa3a
DV
4370 if (obj->pages &&
4371 obj->tiling_mode != I915_TILING_NONE &&
4372 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4373 if (obj->madv == I915_MADV_WILLNEED)
4374 i915_gem_object_unpin_pages(obj);
4375 if (args->madv == I915_MADV_WILLNEED)
4376 i915_gem_object_pin_pages(obj);
4377 }
4378
05394f39
CW
4379 if (obj->madv != __I915_MADV_PURGED)
4380 obj->madv = args->madv;
3ef94daa 4381
6c085a72 4382 /* if the object is no longer attached, discard its backing storage */
be6a0376 4383 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
2d7ef395
CW
4384 i915_gem_object_truncate(obj);
4385
05394f39 4386 args->retained = obj->madv != __I915_MADV_PURGED;
bb6baf76 4387
1d7cfea1 4388out:
05394f39 4389 drm_gem_object_unreference(&obj->base);
1d7cfea1 4390unlock:
3ef94daa 4391 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4392 return ret;
3ef94daa
CW
4393}
4394
37e680a1
CW
4395void i915_gem_object_init(struct drm_i915_gem_object *obj,
4396 const struct drm_i915_gem_object_ops *ops)
0327d6ba 4397{
35c20a60 4398 INIT_LIST_HEAD(&obj->global_list);
0327d6ba 4399 INIT_LIST_HEAD(&obj->ring_list);
b25cb2f8 4400 INIT_LIST_HEAD(&obj->obj_exec_link);
2f633156 4401 INIT_LIST_HEAD(&obj->vma_list);
8d9d5744 4402 INIT_LIST_HEAD(&obj->batch_pool_link);
0327d6ba 4403
37e680a1
CW
4404 obj->ops = ops;
4405
0327d6ba
CW
4406 obj->fence_reg = I915_FENCE_REG_NONE;
4407 obj->madv = I915_MADV_WILLNEED;
0327d6ba
CW
4408
4409 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4410}
4411
37e680a1
CW
4412static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4413 .get_pages = i915_gem_object_get_pages_gtt,
4414 .put_pages = i915_gem_object_put_pages_gtt,
4415};
4416
05394f39
CW
4417struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4418 size_t size)
ac52bc56 4419{
c397b908 4420 struct drm_i915_gem_object *obj;
5949eac4 4421 struct address_space *mapping;
1a240d4d 4422 gfp_t mask;
ac52bc56 4423
42dcedd4 4424 obj = i915_gem_object_alloc(dev);
c397b908
DV
4425 if (obj == NULL)
4426 return NULL;
673a394b 4427
c397b908 4428 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
42dcedd4 4429 i915_gem_object_free(obj);
c397b908
DV
4430 return NULL;
4431 }
673a394b 4432
bed1ea95
CW
4433 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4434 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4435 /* 965gm cannot relocate objects above 4GiB. */
4436 mask &= ~__GFP_HIGHMEM;
4437 mask |= __GFP_DMA32;
4438 }
4439
496ad9aa 4440 mapping = file_inode(obj->base.filp)->i_mapping;
bed1ea95 4441 mapping_set_gfp_mask(mapping, mask);
5949eac4 4442
37e680a1 4443 i915_gem_object_init(obj, &i915_gem_object_ops);
73aa808f 4444
c397b908
DV
4445 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4446 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4447
3d29b842
ED
4448 if (HAS_LLC(dev)) {
4449 /* On some devices, we can have the GPU use the LLC (the CPU
a1871112
EA
4450 * cache) for about a 10% performance improvement
4451 * compared to uncached. Graphics requests other than
4452 * display scanout are coherent with the CPU in
4453 * accessing this cache. This means in this mode we
4454 * don't need to clflush on the CPU side, and on the
4455 * GPU side we only need to flush internal caches to
4456 * get data visible to the CPU.
4457 *
4458 * However, we maintain the display planes as UC, and so
4459 * need to rebind when first used as such.
4460 */
4461 obj->cache_level = I915_CACHE_LLC;
4462 } else
4463 obj->cache_level = I915_CACHE_NONE;
4464
d861e338
DV
4465 trace_i915_gem_object_create(obj);
4466
05394f39 4467 return obj;
c397b908
DV
4468}
4469
340fbd8c
CW
4470static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4471{
4472 /* If we are the last user of the backing storage (be it shmemfs
4473 * pages or stolen etc), we know that the pages are going to be
4474 * immediately released. In this case, we can then skip copying
4475 * back the contents from the GPU.
4476 */
4477
4478 if (obj->madv != I915_MADV_WILLNEED)
4479 return false;
4480
4481 if (obj->base.filp == NULL)
4482 return true;
4483
4484 /* At first glance, this looks racy, but then again so would be
4485 * userspace racing mmap against close. However, the first external
4486 * reference to the filp can only be obtained through the
4487 * i915_gem_mmap_ioctl() which safeguards us against the user
4488 * acquiring such a reference whilst we are in the middle of
4489 * freeing the object.
4490 */
4491 return atomic_long_read(&obj->base.filp->f_count) == 1;
4492}
4493
1488fc08 4494void i915_gem_free_object(struct drm_gem_object *gem_obj)
673a394b 4495{
1488fc08 4496 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
05394f39 4497 struct drm_device *dev = obj->base.dev;
3e31c6c0 4498 struct drm_i915_private *dev_priv = dev->dev_private;
07fe0b12 4499 struct i915_vma *vma, *next;
673a394b 4500
f65c9168
PZ
4501 intel_runtime_pm_get(dev_priv);
4502
26e12f89
CW
4503 trace_i915_gem_object_destroy(obj);
4504
07fe0b12 4505 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
d7f46fc4
BW
4506 int ret;
4507
4508 vma->pin_count = 0;
4509 ret = i915_vma_unbind(vma);
07fe0b12
BW
4510 if (WARN_ON(ret == -ERESTARTSYS)) {
4511 bool was_interruptible;
1488fc08 4512
07fe0b12
BW
4513 was_interruptible = dev_priv->mm.interruptible;
4514 dev_priv->mm.interruptible = false;
1488fc08 4515
07fe0b12 4516 WARN_ON(i915_vma_unbind(vma));
1488fc08 4517
07fe0b12
BW
4518 dev_priv->mm.interruptible = was_interruptible;
4519 }
1488fc08
CW
4520 }
4521
1d64ae71
BW
4522 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4523 * before progressing. */
4524 if (obj->stolen)
4525 i915_gem_object_unpin_pages(obj);
4526
a071fa00
DV
4527 WARN_ON(obj->frontbuffer_bits);
4528
656bfa3a
DV
4529 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4530 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4531 obj->tiling_mode != I915_TILING_NONE)
4532 i915_gem_object_unpin_pages(obj);
4533
401c29f6
BW
4534 if (WARN_ON(obj->pages_pin_count))
4535 obj->pages_pin_count = 0;
340fbd8c 4536 if (discard_backing_storage(obj))
5537252b 4537 obj->madv = I915_MADV_DONTNEED;
37e680a1 4538 i915_gem_object_put_pages(obj);
d8cb5086 4539 i915_gem_object_free_mmap_offset(obj);
de151cf6 4540
9da3da66
CW
4541 BUG_ON(obj->pages);
4542
2f745ad3
CW
4543 if (obj->base.import_attach)
4544 drm_prime_gem_destroy(&obj->base, NULL);
de151cf6 4545
5cc9ed4b
CW
4546 if (obj->ops->release)
4547 obj->ops->release(obj);
4548
05394f39
CW
4549 drm_gem_object_release(&obj->base);
4550 i915_gem_info_remove_obj(dev_priv, obj->base.size);
c397b908 4551
05394f39 4552 kfree(obj->bit_17);
42dcedd4 4553 i915_gem_object_free(obj);
f65c9168
PZ
4554
4555 intel_runtime_pm_put(dev_priv);
673a394b
EA
4556}
4557
ec7adb6e
JL
4558struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4559 struct i915_address_space *vm)
e656a6cb
DV
4560{
4561 struct i915_vma *vma;
ec7adb6e
JL
4562 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4563 if (i915_is_ggtt(vma->vm) &&
4564 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4565 continue;
4566 if (vma->vm == vm)
e656a6cb 4567 return vma;
ec7adb6e
JL
4568 }
4569 return NULL;
4570}
4571
4572struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4573 const struct i915_ggtt_view *view)
4574{
4575 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4576 struct i915_vma *vma;
e656a6cb 4577
ec7adb6e
JL
4578 if (WARN_ONCE(!view, "no view specified"))
4579 return ERR_PTR(-EINVAL);
4580
4581 list_for_each_entry(vma, &obj->vma_list, vma_link)
9abc4648
JL
4582 if (vma->vm == ggtt &&
4583 i915_ggtt_view_equal(&vma->ggtt_view, view))
ec7adb6e 4584 return vma;
e656a6cb
DV
4585 return NULL;
4586}
4587
2f633156
BW
4588void i915_gem_vma_destroy(struct i915_vma *vma)
4589{
b9d06dd9 4590 struct i915_address_space *vm = NULL;
2f633156 4591 WARN_ON(vma->node.allocated);
aaa05667
CW
4592
4593 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4594 if (!list_empty(&vma->exec_list))
4595 return;
4596
b9d06dd9 4597 vm = vma->vm;
b9d06dd9 4598
841cd773
DV
4599 if (!i915_is_ggtt(vm))
4600 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
b9d06dd9 4601
8b9c2b94 4602 list_del(&vma->vma_link);
b93dab6e 4603
e20d2ab7 4604 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
2f633156
BW
4605}
4606
e3efda49
CW
4607static void
4608i915_gem_stop_ringbuffers(struct drm_device *dev)
4609{
4610 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4611 struct intel_engine_cs *ring;
e3efda49
CW
4612 int i;
4613
4614 for_each_ring(ring, dev_priv, i)
a83014d3 4615 dev_priv->gt.stop_ring(ring);
e3efda49
CW
4616}
4617
29105ccc 4618int
45c5f202 4619i915_gem_suspend(struct drm_device *dev)
29105ccc 4620{
3e31c6c0 4621 struct drm_i915_private *dev_priv = dev->dev_private;
45c5f202 4622 int ret = 0;
28dfe52a 4623
45c5f202 4624 mutex_lock(&dev->struct_mutex);
b2da9fe5 4625 ret = i915_gpu_idle(dev);
f7403347 4626 if (ret)
45c5f202 4627 goto err;
f7403347 4628
b2da9fe5 4629 i915_gem_retire_requests(dev);
673a394b 4630
e3efda49 4631 i915_gem_stop_ringbuffers(dev);
45c5f202
CW
4632 mutex_unlock(&dev->struct_mutex);
4633
737b1506 4634 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
29105ccc 4635 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
274fa1c1 4636 flush_delayed_work(&dev_priv->mm.idle_work);
29105ccc 4637
bdcf120b
CW
4638 /* Assert that we sucessfully flushed all the work and
4639 * reset the GPU back to its idle, low power state.
4640 */
4641 WARN_ON(dev_priv->mm.busy);
4642
673a394b 4643 return 0;
45c5f202
CW
4644
4645err:
4646 mutex_unlock(&dev->struct_mutex);
4647 return ret;
673a394b
EA
4648}
4649
a4872ba6 4650int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
b9524a1e 4651{
c3787e2e 4652 struct drm_device *dev = ring->dev;
3e31c6c0 4653 struct drm_i915_private *dev_priv = dev->dev_private;
35a85ac6
BW
4654 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4655 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
c3787e2e 4656 int i, ret;
b9524a1e 4657
040d2baa 4658 if (!HAS_L3_DPF(dev) || !remap_info)
c3787e2e 4659 return 0;
b9524a1e 4660
c3787e2e
BW
4661 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4662 if (ret)
4663 return ret;
b9524a1e 4664
c3787e2e
BW
4665 /*
4666 * Note: We do not worry about the concurrent register cacheline hang
4667 * here because no other code should access these registers other than
4668 * at initialization time.
4669 */
b9524a1e 4670 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
c3787e2e
BW
4671 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4672 intel_ring_emit(ring, reg_base + i);
4673 intel_ring_emit(ring, remap_info[i/4]);
b9524a1e
BW
4674 }
4675
c3787e2e 4676 intel_ring_advance(ring);
b9524a1e 4677
c3787e2e 4678 return ret;
b9524a1e
BW
4679}
4680
f691e2f4
DV
4681void i915_gem_init_swizzling(struct drm_device *dev)
4682{
3e31c6c0 4683 struct drm_i915_private *dev_priv = dev->dev_private;
f691e2f4 4684
11782b02 4685 if (INTEL_INFO(dev)->gen < 5 ||
f691e2f4
DV
4686 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4687 return;
4688
4689 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4690 DISP_TILE_SURFACE_SWIZZLING);
4691
11782b02
DV
4692 if (IS_GEN5(dev))
4693 return;
4694
f691e2f4
DV
4695 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4696 if (IS_GEN6(dev))
6b26c86d 4697 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
8782e26c 4698 else if (IS_GEN7(dev))
6b26c86d 4699 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
31a5336e
BW
4700 else if (IS_GEN8(dev))
4701 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
8782e26c
BW
4702 else
4703 BUG();
f691e2f4 4704}
e21af88d 4705
67b1b571
CW
4706static bool
4707intel_enable_blt(struct drm_device *dev)
4708{
4709 if (!HAS_BLT(dev))
4710 return false;
4711
4712 /* The blitter was dysfunctional on early prototypes */
4713 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4714 DRM_INFO("BLT not supported on this pre-production hardware;"
4715 " graphics performance will be degraded.\n");
4716 return false;
4717 }
4718
4719 return true;
4720}
4721
81e7f200
VS
4722static void init_unused_ring(struct drm_device *dev, u32 base)
4723{
4724 struct drm_i915_private *dev_priv = dev->dev_private;
4725
4726 I915_WRITE(RING_CTL(base), 0);
4727 I915_WRITE(RING_HEAD(base), 0);
4728 I915_WRITE(RING_TAIL(base), 0);
4729 I915_WRITE(RING_START(base), 0);
4730}
4731
4732static void init_unused_rings(struct drm_device *dev)
4733{
4734 if (IS_I830(dev)) {
4735 init_unused_ring(dev, PRB1_BASE);
4736 init_unused_ring(dev, SRB0_BASE);
4737 init_unused_ring(dev, SRB1_BASE);
4738 init_unused_ring(dev, SRB2_BASE);
4739 init_unused_ring(dev, SRB3_BASE);
4740 } else if (IS_GEN2(dev)) {
4741 init_unused_ring(dev, SRB0_BASE);
4742 init_unused_ring(dev, SRB1_BASE);
4743 } else if (IS_GEN3(dev)) {
4744 init_unused_ring(dev, PRB1_BASE);
4745 init_unused_ring(dev, PRB2_BASE);
4746 }
4747}
4748
a83014d3 4749int i915_gem_init_rings(struct drm_device *dev)
8187a2b7 4750{
4fc7c971 4751 struct drm_i915_private *dev_priv = dev->dev_private;
8187a2b7 4752 int ret;
68f95ba9 4753
5c1143bb 4754 ret = intel_init_render_ring_buffer(dev);
68f95ba9 4755 if (ret)
b6913e4b 4756 return ret;
68f95ba9
CW
4757
4758 if (HAS_BSD(dev)) {
5c1143bb 4759 ret = intel_init_bsd_ring_buffer(dev);
68f95ba9
CW
4760 if (ret)
4761 goto cleanup_render_ring;
d1b851fc 4762 }
68f95ba9 4763
67b1b571 4764 if (intel_enable_blt(dev)) {
549f7365
CW
4765 ret = intel_init_blt_ring_buffer(dev);
4766 if (ret)
4767 goto cleanup_bsd_ring;
4768 }
4769
9a8a2213
BW
4770 if (HAS_VEBOX(dev)) {
4771 ret = intel_init_vebox_ring_buffer(dev);
4772 if (ret)
4773 goto cleanup_blt_ring;
4774 }
4775
845f74a7
ZY
4776 if (HAS_BSD2(dev)) {
4777 ret = intel_init_bsd2_ring_buffer(dev);
4778 if (ret)
4779 goto cleanup_vebox_ring;
4780 }
9a8a2213 4781
99433931 4782 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4fc7c971 4783 if (ret)
845f74a7 4784 goto cleanup_bsd2_ring;
4fc7c971
BW
4785
4786 return 0;
4787
845f74a7
ZY
4788cleanup_bsd2_ring:
4789 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
9a8a2213
BW
4790cleanup_vebox_ring:
4791 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4fc7c971
BW
4792cleanup_blt_ring:
4793 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4794cleanup_bsd_ring:
4795 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4796cleanup_render_ring:
4797 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4798
4799 return ret;
4800}
4801
4802int
4803i915_gem_init_hw(struct drm_device *dev)
4804{
3e31c6c0 4805 struct drm_i915_private *dev_priv = dev->dev_private;
35a57ffb 4806 struct intel_engine_cs *ring;
35a85ac6 4807 int ret, i;
4fc7c971
BW
4808
4809 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4810 return -EIO;
4811
5e4f5189
CW
4812 /* Double layer security blanket, see i915_gem_init() */
4813 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4814
59124506 4815 if (dev_priv->ellc_size)
05e21cc4 4816 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4fc7c971 4817
0bf21347
VS
4818 if (IS_HASWELL(dev))
4819 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4820 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
9435373e 4821
88a2b2a3 4822 if (HAS_PCH_NOP(dev)) {
6ba844b0
DV
4823 if (IS_IVYBRIDGE(dev)) {
4824 u32 temp = I915_READ(GEN7_MSG_CTL);
4825 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4826 I915_WRITE(GEN7_MSG_CTL, temp);
4827 } else if (INTEL_INFO(dev)->gen >= 7) {
4828 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4829 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4830 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4831 }
88a2b2a3
BW
4832 }
4833
4fc7c971
BW
4834 i915_gem_init_swizzling(dev);
4835
d5abdfda
DV
4836 /*
4837 * At least 830 can leave some of the unused rings
4838 * "active" (ie. head != tail) after resume which
4839 * will prevent c3 entry. Makes sure all unused rings
4840 * are totally idle.
4841 */
4842 init_unused_rings(dev);
4843
35a57ffb
DV
4844 for_each_ring(ring, dev_priv, i) {
4845 ret = ring->init_hw(ring);
4846 if (ret)
5e4f5189 4847 goto out;
35a57ffb 4848 }
99433931 4849
c3787e2e
BW
4850 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4851 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4852
f48a0165 4853 ret = i915_ppgtt_init_hw(dev);
60990320 4854 if (ret && ret != -EIO) {
f48a0165 4855 DRM_ERROR("PPGTT enable failed %d\n", ret);
60990320 4856 i915_gem_cleanup_ringbuffer(dev);
82460d97
DV
4857 }
4858
f48a0165 4859 ret = i915_gem_context_enable(dev_priv);
82460d97 4860 if (ret && ret != -EIO) {
f48a0165 4861 DRM_ERROR("Context enable failed %d\n", ret);
82460d97 4862 i915_gem_cleanup_ringbuffer(dev);
f48a0165 4863
5e4f5189 4864 goto out;
b7c36d25 4865 }
e21af88d 4866
5e4f5189
CW
4867out:
4868 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2fa48d8d 4869 return ret;
8187a2b7
ZN
4870}
4871
1070a42b
CW
4872int i915_gem_init(struct drm_device *dev)
4873{
4874 struct drm_i915_private *dev_priv = dev->dev_private;
1070a42b
CW
4875 int ret;
4876
127f1003
OM
4877 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4878 i915.enable_execlists);
4879
1070a42b 4880 mutex_lock(&dev->struct_mutex);
d62b4892
JB
4881
4882 if (IS_VALLEYVIEW(dev)) {
4883 /* VLVA0 (potential hack), BIOS isn't actually waking us */
981a5aea
ID
4884 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4885 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4886 VLV_GTLC_ALLOWWAKEACK), 10))
d62b4892
JB
4887 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4888 }
4889
a83014d3 4890 if (!i915.enable_execlists) {
f3dc74c0 4891 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
a83014d3
OM
4892 dev_priv->gt.init_rings = i915_gem_init_rings;
4893 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4894 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
454afebd 4895 } else {
f3dc74c0 4896 dev_priv->gt.execbuf_submit = intel_execlists_submission;
454afebd
OM
4897 dev_priv->gt.init_rings = intel_logical_rings_init;
4898 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4899 dev_priv->gt.stop_ring = intel_logical_ring_stop;
a83014d3
OM
4900 }
4901
5e4f5189
CW
4902 /* This is just a security blanket to placate dragons.
4903 * On some systems, we very sporadically observe that the first TLBs
4904 * used by the CS may be stale, despite us poking the TLB reset. If
4905 * we hold the forcewake during initialisation these problems
4906 * just magically go away.
4907 */
4908 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4909
6c5566a8 4910 ret = i915_gem_init_userptr(dev);
7bcc3777
JN
4911 if (ret)
4912 goto out_unlock;
6c5566a8 4913
d7e5008f 4914 i915_gem_init_global_gtt(dev);
d62b4892 4915
2fa48d8d 4916 ret = i915_gem_context_init(dev);
7bcc3777
JN
4917 if (ret)
4918 goto out_unlock;
2fa48d8d 4919
35a57ffb
DV
4920 ret = dev_priv->gt.init_rings(dev);
4921 if (ret)
7bcc3777 4922 goto out_unlock;
2fa48d8d 4923
1070a42b 4924 ret = i915_gem_init_hw(dev);
60990320
CW
4925 if (ret == -EIO) {
4926 /* Allow ring initialisation to fail by marking the GPU as
4927 * wedged. But we only want to do this where the GPU is angry,
4928 * for all other failure, such as an allocation failure, bail.
4929 */
4930 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4931 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4932 ret = 0;
1070a42b 4933 }
7bcc3777
JN
4934
4935out_unlock:
5e4f5189 4936 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
60990320 4937 mutex_unlock(&dev->struct_mutex);
1070a42b 4938
60990320 4939 return ret;
1070a42b
CW
4940}
4941
8187a2b7
ZN
4942void
4943i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4944{
3e31c6c0 4945 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4946 struct intel_engine_cs *ring;
1ec14ad3 4947 int i;
8187a2b7 4948
b4519513 4949 for_each_ring(ring, dev_priv, i)
a83014d3 4950 dev_priv->gt.cleanup_ring(ring);
8187a2b7
ZN
4951}
4952
64193406 4953static void
a4872ba6 4954init_ring_lists(struct intel_engine_cs *ring)
64193406
CW
4955{
4956 INIT_LIST_HEAD(&ring->active_list);
4957 INIT_LIST_HEAD(&ring->request_list);
64193406
CW
4958}
4959
7e0d96bc
BW
4960void i915_init_vm(struct drm_i915_private *dev_priv,
4961 struct i915_address_space *vm)
fc8c067e 4962{
7e0d96bc
BW
4963 if (!i915_is_ggtt(vm))
4964 drm_mm_init(&vm->mm, vm->start, vm->total);
fc8c067e
BW
4965 vm->dev = dev_priv->dev;
4966 INIT_LIST_HEAD(&vm->active_list);
4967 INIT_LIST_HEAD(&vm->inactive_list);
4968 INIT_LIST_HEAD(&vm->global_link);
f72d21ed 4969 list_add_tail(&vm->global_link, &dev_priv->vm_list);
fc8c067e
BW
4970}
4971
673a394b
EA
4972void
4973i915_gem_load(struct drm_device *dev)
4974{
3e31c6c0 4975 struct drm_i915_private *dev_priv = dev->dev_private;
42dcedd4
CW
4976 int i;
4977
efab6d8d 4978 dev_priv->objects =
42dcedd4
CW
4979 kmem_cache_create("i915_gem_object",
4980 sizeof(struct drm_i915_gem_object), 0,
4981 SLAB_HWCACHE_ALIGN,
4982 NULL);
e20d2ab7
CW
4983 dev_priv->vmas =
4984 kmem_cache_create("i915_gem_vma",
4985 sizeof(struct i915_vma), 0,
4986 SLAB_HWCACHE_ALIGN,
4987 NULL);
efab6d8d
CW
4988 dev_priv->requests =
4989 kmem_cache_create("i915_gem_request",
4990 sizeof(struct drm_i915_gem_request), 0,
4991 SLAB_HWCACHE_ALIGN,
4992 NULL);
673a394b 4993
fc8c067e
BW
4994 INIT_LIST_HEAD(&dev_priv->vm_list);
4995 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4996
a33afea5 4997 INIT_LIST_HEAD(&dev_priv->context_list);
6c085a72
CW
4998 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4999 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
a09ba7fa 5000 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1ec14ad3
CW
5001 for (i = 0; i < I915_NUM_RINGS; i++)
5002 init_ring_lists(&dev_priv->ring[i]);
4b9de737 5003 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
007cc8ac 5004 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
5005 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5006 i915_gem_retire_work_handler);
b29c19b6
CW
5007 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5008 i915_gem_idle_work_handler);
1f83fee0 5009 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
31169714 5010
72bfa19c
CW
5011 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5012
42b5aeab
VS
5013 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5014 dev_priv->num_fence_regs = 32;
5015 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
5016 dev_priv->num_fence_regs = 16;
5017 else
5018 dev_priv->num_fence_regs = 8;
5019
eb82289a
YZ
5020 if (intel_vgpu_active(dev))
5021 dev_priv->num_fence_regs =
5022 I915_READ(vgtif_reg(avail_rs.fence_num));
5023
b5aa8a0f 5024 /* Initialize fence registers to zero */
19b2dbde
CW
5025 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5026 i915_gem_restore_fences(dev);
10ed13e4 5027
673a394b 5028 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 5029 init_waitqueue_head(&dev_priv->pending_flip_queue);
17250b71 5030
ce453d81
CW
5031 dev_priv->mm.interruptible = true;
5032
be6a0376 5033 i915_gem_shrinker_init(dev_priv);
f99d7069
DV
5034
5035 mutex_init(&dev_priv->fb_tracking.lock);
673a394b 5036}
71acb5eb 5037
f787a5f5 5038void i915_gem_release(struct drm_device *dev, struct drm_file *file)
b962442e 5039{
f787a5f5 5040 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e
EA
5041
5042 /* Clean up our request list when the client is going away, so that
5043 * later retire_requests won't dereference our soon-to-be-gone
5044 * file_priv.
5045 */
1c25595f 5046 spin_lock(&file_priv->mm.lock);
f787a5f5
CW
5047 while (!list_empty(&file_priv->mm.request_list)) {
5048 struct drm_i915_gem_request *request;
5049
5050 request = list_first_entry(&file_priv->mm.request_list,
5051 struct drm_i915_gem_request,
5052 client_list);
5053 list_del(&request->client_list);
5054 request->file_priv = NULL;
5055 }
1c25595f 5056 spin_unlock(&file_priv->mm.lock);
b29c19b6 5057
1854d5ca
CW
5058 if (!list_empty(&file_priv->rps_boost)) {
5059 mutex_lock(&to_i915(dev)->rps.hw_lock);
5060 list_del(&file_priv->rps_boost);
5061 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5062 }
b29c19b6
CW
5063}
5064
5065int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5066{
5067 struct drm_i915_file_private *file_priv;
e422b888 5068 int ret;
b29c19b6
CW
5069
5070 DRM_DEBUG_DRIVER("\n");
5071
5072 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5073 if (!file_priv)
5074 return -ENOMEM;
5075
5076 file->driver_priv = file_priv;
5077 file_priv->dev_priv = dev->dev_private;
ab0e7ff9 5078 file_priv->file = file;
1854d5ca 5079 INIT_LIST_HEAD(&file_priv->rps_boost);
b29c19b6
CW
5080
5081 spin_lock_init(&file_priv->mm.lock);
5082 INIT_LIST_HEAD(&file_priv->mm.request_list);
b29c19b6 5083
e422b888
BW
5084 ret = i915_gem_context_open(dev, file);
5085 if (ret)
5086 kfree(file_priv);
b29c19b6 5087
e422b888 5088 return ret;
b29c19b6
CW
5089}
5090
b680c37a
DV
5091/**
5092 * i915_gem_track_fb - update frontbuffer tracking
5093 * old: current GEM buffer for the frontbuffer slots
5094 * new: new GEM buffer for the frontbuffer slots
5095 * frontbuffer_bits: bitmask of frontbuffer slots
5096 *
5097 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5098 * from @old and setting them in @new. Both @old and @new can be NULL.
5099 */
a071fa00
DV
5100void i915_gem_track_fb(struct drm_i915_gem_object *old,
5101 struct drm_i915_gem_object *new,
5102 unsigned frontbuffer_bits)
5103{
5104 if (old) {
5105 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5106 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5107 old->frontbuffer_bits &= ~frontbuffer_bits;
5108 }
5109
5110 if (new) {
5111 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5112 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5113 new->frontbuffer_bits |= frontbuffer_bits;
5114 }
5115}
5116
a70a3148 5117/* All the new VM stuff */
ec7adb6e
JL
5118unsigned long
5119i915_gem_obj_offset(struct drm_i915_gem_object *o,
5120 struct i915_address_space *vm)
a70a3148
BW
5121{
5122 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5123 struct i915_vma *vma;
5124
896ab1a5 5125 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
a70a3148 5126
a70a3148 5127 list_for_each_entry(vma, &o->vma_list, vma_link) {
ec7adb6e
JL
5128 if (i915_is_ggtt(vma->vm) &&
5129 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5130 continue;
5131 if (vma->vm == vm)
a70a3148 5132 return vma->node.start;
a70a3148 5133 }
ec7adb6e 5134
f25748ea
DV
5135 WARN(1, "%s vma for this object not found.\n",
5136 i915_is_ggtt(vm) ? "global" : "ppgtt");
a70a3148
BW
5137 return -1;
5138}
5139
ec7adb6e
JL
5140unsigned long
5141i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 5142 const struct i915_ggtt_view *view)
a70a3148 5143{
ec7adb6e 5144 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
a70a3148
BW
5145 struct i915_vma *vma;
5146
5147 list_for_each_entry(vma, &o->vma_list, vma_link)
9abc4648
JL
5148 if (vma->vm == ggtt &&
5149 i915_ggtt_view_equal(&vma->ggtt_view, view))
ec7adb6e
JL
5150 return vma->node.start;
5151
5678ad73 5152 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
ec7adb6e
JL
5153 return -1;
5154}
5155
5156bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5157 struct i915_address_space *vm)
5158{
5159 struct i915_vma *vma;
5160
5161 list_for_each_entry(vma, &o->vma_list, vma_link) {
5162 if (i915_is_ggtt(vma->vm) &&
5163 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5164 continue;
5165 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5166 return true;
5167 }
5168
5169 return false;
5170}
5171
5172bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 5173 const struct i915_ggtt_view *view)
ec7adb6e
JL
5174{
5175 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5176 struct i915_vma *vma;
5177
5178 list_for_each_entry(vma, &o->vma_list, vma_link)
5179 if (vma->vm == ggtt &&
9abc4648 5180 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
fe14d5f4 5181 drm_mm_node_allocated(&vma->node))
a70a3148
BW
5182 return true;
5183
5184 return false;
5185}
5186
5187bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5188{
5a1d5eb0 5189 struct i915_vma *vma;
a70a3148 5190
5a1d5eb0
CW
5191 list_for_each_entry(vma, &o->vma_list, vma_link)
5192 if (drm_mm_node_allocated(&vma->node))
a70a3148
BW
5193 return true;
5194
5195 return false;
5196}
5197
5198unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5199 struct i915_address_space *vm)
5200{
5201 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5202 struct i915_vma *vma;
5203
896ab1a5 5204 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
a70a3148
BW
5205
5206 BUG_ON(list_empty(&o->vma_list));
5207
ec7adb6e
JL
5208 list_for_each_entry(vma, &o->vma_list, vma_link) {
5209 if (i915_is_ggtt(vma->vm) &&
5210 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5211 continue;
a70a3148
BW
5212 if (vma->vm == vm)
5213 return vma->node.size;
ec7adb6e 5214 }
a70a3148
BW
5215 return 0;
5216}
5217
ec7adb6e 5218bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
5c2abbea
BW
5219{
5220 struct i915_vma *vma;
ec7adb6e
JL
5221 list_for_each_entry(vma, &obj->vma_list, vma_link) {
5222 if (i915_is_ggtt(vma->vm) &&
5223 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5224 continue;
5225 if (vma->pin_count > 0)
5226 return true;
5227 }
5228 return false;
5c2abbea 5229}
ec7adb6e 5230