]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: NULL aliasing_ppgtt on cleanup
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
760285e7
DH
28#include <drm/drmP.h>
29#include <drm/i915_drm.h>
673a394b 30#include "i915_drv.h"
1c5d22f7 31#include "i915_trace.h"
652c393a 32#include "intel_drv.h"
5949eac4 33#include <linux/shmem_fs.h>
5a0e3ad6 34#include <linux/slab.h>
673a394b 35#include <linux/swap.h>
79e53945 36#include <linux/pci.h>
1286ff73 37#include <linux/dma-buf.h>
673a394b 38
05394f39
CW
39static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
88241785
CW
41static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
86a1ee26
CW
43 bool map_and_fenceable,
44 bool nonblocking);
05394f39
CW
45static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
71acb5eb 47 struct drm_i915_gem_pwrite *args,
05394f39 48 struct drm_file *file);
673a394b 49
61050808
CW
50static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
17250b71 56static int i915_gem_inactive_shrink(struct shrinker *shrinker,
1495f230 57 struct shrink_control *sc);
6c085a72
CW
58static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
8c59967c 60static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
31169714 61
61050808
CW
62static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
5d82e3e6 70 obj->fence_dirty = false;
61050808
CW
71 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
73aa808f
CW
74/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
21dd3734 89static int
33196ded 90i915_gem_wait_for_error(struct i915_gpu_error *error)
30dbf0c0 91{
30dbf0c0
CW
92 int ret;
93
1f83fee0
DV
94#define EXIT_COND (!i915_reset_in_progress(error))
95 if (EXIT_COND)
30dbf0c0
CW
96 return 0;
97
1f83fee0
DV
98 /* GPU is already declared terminally dead, give up. */
99 if (i915_terminally_wedged(error))
100 return -EIO;
101
0a6759c6
DV
102 /*
103 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
104 * userspace. If it takes that long something really bad is going on and
105 * we should simply try to bail out and fail as gracefully as possible.
106 */
1f83fee0
DV
107 ret = wait_event_interruptible_timeout(error->reset_queue,
108 EXIT_COND,
109 10*HZ);
0a6759c6
DV
110 if (ret == 0) {
111 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
112 return -EIO;
113 } else if (ret < 0) {
30dbf0c0 114 return ret;
0a6759c6 115 }
1f83fee0 116#undef EXIT_COND
30dbf0c0 117
21dd3734 118 return 0;
30dbf0c0
CW
119}
120
54cf91dc 121int i915_mutex_lock_interruptible(struct drm_device *dev)
76c1dec1 122{
33196ded 123 struct drm_i915_private *dev_priv = dev->dev_private;
76c1dec1
CW
124 int ret;
125
33196ded 126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
76c1dec1
CW
127 if (ret)
128 return ret;
129
130 ret = mutex_lock_interruptible(&dev->struct_mutex);
131 if (ret)
132 return ret;
133
23bc5982 134 WARN_ON(i915_verify_lists(dev));
76c1dec1
CW
135 return 0;
136}
30dbf0c0 137
7d1c4804 138static inline bool
05394f39 139i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
7d1c4804 140{
6c085a72 141 return obj->gtt_space && !obj->active;
7d1c4804
CW
142}
143
79e53945
JB
144int
145i915_gem_init_ioctl(struct drm_device *dev, void *data,
05394f39 146 struct drm_file *file)
79e53945 147{
93d18799 148 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 149 struct drm_i915_gem_init *args = data;
2021746e 150
7bb6fb8d
DV
151 if (drm_core_check_feature(dev, DRIVER_MODESET))
152 return -ENODEV;
153
2021746e
CW
154 if (args->gtt_start >= args->gtt_end ||
155 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
156 return -EINVAL;
79e53945 157
f534bc0b
DV
158 /* GEM with user mode setting was never supported on ilk and later. */
159 if (INTEL_INFO(dev)->gen >= 5)
160 return -ENODEV;
161
79e53945 162 mutex_lock(&dev->struct_mutex);
d7e5008f
BW
163 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
164 args->gtt_end);
93d18799 165 dev_priv->gtt.mappable_end = args->gtt_end;
673a394b
EA
166 mutex_unlock(&dev->struct_mutex);
167
2021746e 168 return 0;
673a394b
EA
169}
170
5a125c3c
EA
171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
05394f39 173 struct drm_file *file)
5a125c3c 174{
73aa808f 175 struct drm_i915_private *dev_priv = dev->dev_private;
5a125c3c 176 struct drm_i915_gem_get_aperture *args = data;
6299f992
CW
177 struct drm_i915_gem_object *obj;
178 size_t pinned;
5a125c3c 179
6299f992 180 pinned = 0;
73aa808f 181 mutex_lock(&dev->struct_mutex);
6c085a72 182 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1b50247a
CW
183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
73aa808f 185 mutex_unlock(&dev->struct_mutex);
5a125c3c 186
5d4545ae 187 args->aper_size = dev_priv->gtt.total;
0206e353 188 args->aper_available_size = args->aper_size - pinned;
6299f992 189
5a125c3c
EA
190 return 0;
191}
192
42dcedd4
CW
193void *i915_gem_object_alloc(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
197}
198
199void i915_gem_object_free(struct drm_i915_gem_object *obj)
200{
201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
202 kmem_cache_free(dev_priv->slab, obj);
203}
204
ff72145b
DA
205static int
206i915_gem_create(struct drm_file *file,
207 struct drm_device *dev,
208 uint64_t size,
209 uint32_t *handle_p)
673a394b 210{
05394f39 211 struct drm_i915_gem_object *obj;
a1a2d1d3
PP
212 int ret;
213 u32 handle;
673a394b 214
ff72145b 215 size = roundup(size, PAGE_SIZE);
8ffc0246
CW
216 if (size == 0)
217 return -EINVAL;
673a394b
EA
218
219 /* Allocate the new object */
ff72145b 220 obj = i915_gem_alloc_object(dev, size);
673a394b
EA
221 if (obj == NULL)
222 return -ENOMEM;
223
05394f39 224 ret = drm_gem_handle_create(file, &obj->base, &handle);
1dfd9754 225 if (ret) {
05394f39
CW
226 drm_gem_object_release(&obj->base);
227 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
42dcedd4 228 i915_gem_object_free(obj);
673a394b 229 return ret;
1dfd9754 230 }
673a394b 231
202f2fef 232 /* drop reference from allocate - handle holds it now */
05394f39 233 drm_gem_object_unreference(&obj->base);
202f2fef
CW
234 trace_i915_gem_object_create(obj);
235
ff72145b 236 *handle_p = handle;
673a394b
EA
237 return 0;
238}
239
ff72145b
DA
240int
241i915_gem_dumb_create(struct drm_file *file,
242 struct drm_device *dev,
243 struct drm_mode_create_dumb *args)
244{
245 /* have to work out size/pitch and return them */
ed0291fd 246 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
ff72145b
DA
247 args->size = args->pitch * args->height;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
252int i915_gem_dumb_destroy(struct drm_file *file,
253 struct drm_device *dev,
254 uint32_t handle)
255{
256 return drm_gem_handle_delete(file, handle);
257}
258
259/**
260 * Creates a new mm object and returns a handle to it.
261 */
262int
263i915_gem_create_ioctl(struct drm_device *dev, void *data,
264 struct drm_file *file)
265{
266 struct drm_i915_gem_create *args = data;
63ed2cb2 267
ff72145b
DA
268 return i915_gem_create(file, dev,
269 args->size, &args->handle);
270}
271
8461d226
DV
272static inline int
273__copy_to_user_swizzled(char __user *cpu_vaddr,
274 const char *gpu_vaddr, int gpu_offset,
275 int length)
276{
277 int ret, cpu_offset = 0;
278
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 ret = __copy_to_user(cpu_vaddr + cpu_offset,
285 gpu_vaddr + swizzled_gpu_offset,
286 this_length);
287 if (ret)
288 return ret + length;
289
290 cpu_offset += this_length;
291 gpu_offset += this_length;
292 length -= this_length;
293 }
294
295 return 0;
296}
297
8c59967c 298static inline int
4f0c7cfb
BW
299__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
300 const char __user *cpu_vaddr,
8c59967c
DV
301 int length)
302{
303 int ret, cpu_offset = 0;
304
305 while (length > 0) {
306 int cacheline_end = ALIGN(gpu_offset + 1, 64);
307 int this_length = min(cacheline_end - gpu_offset, length);
308 int swizzled_gpu_offset = gpu_offset ^ 64;
309
310 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
311 cpu_vaddr + cpu_offset,
312 this_length);
313 if (ret)
314 return ret + length;
315
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
321 return 0;
322}
323
d174bd64
DV
324/* Per-page copy function for the shmem pread fastpath.
325 * Flushes invalid cachelines before reading the target if
326 * needs_clflush is set. */
eb01459f 327static int
d174bd64
DV
328shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
329 char __user *user_data,
330 bool page_do_bit17_swizzling, bool needs_clflush)
331{
332 char *vaddr;
333 int ret;
334
e7e58eb5 335 if (unlikely(page_do_bit17_swizzling))
d174bd64
DV
336 return -EINVAL;
337
338 vaddr = kmap_atomic(page);
339 if (needs_clflush)
340 drm_clflush_virt_range(vaddr + shmem_page_offset,
341 page_length);
342 ret = __copy_to_user_inatomic(user_data,
343 vaddr + shmem_page_offset,
344 page_length);
345 kunmap_atomic(vaddr);
346
f60d7f0c 347 return ret ? -EFAULT : 0;
d174bd64
DV
348}
349
23c18c71
DV
350static void
351shmem_clflush_swizzled_range(char *addr, unsigned long length,
352 bool swizzled)
353{
e7e58eb5 354 if (unlikely(swizzled)) {
23c18c71
DV
355 unsigned long start = (unsigned long) addr;
356 unsigned long end = (unsigned long) addr + length;
357
358 /* For swizzling simply ensure that we always flush both
359 * channels. Lame, but simple and it works. Swizzled
360 * pwrite/pread is far from a hotpath - current userspace
361 * doesn't use it at all. */
362 start = round_down(start, 128);
363 end = round_up(end, 128);
364
365 drm_clflush_virt_range((void *)start, end - start);
366 } else {
367 drm_clflush_virt_range(addr, length);
368 }
369
370}
371
d174bd64
DV
372/* Only difference to the fast-path function is that this can handle bit17
373 * and uses non-atomic copy and kmap functions. */
374static int
375shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
376 char __user *user_data,
377 bool page_do_bit17_swizzling, bool needs_clflush)
378{
379 char *vaddr;
380 int ret;
381
382 vaddr = kmap(page);
383 if (needs_clflush)
23c18c71
DV
384 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
385 page_length,
386 page_do_bit17_swizzling);
d174bd64
DV
387
388 if (page_do_bit17_swizzling)
389 ret = __copy_to_user_swizzled(user_data,
390 vaddr, shmem_page_offset,
391 page_length);
392 else
393 ret = __copy_to_user(user_data,
394 vaddr + shmem_page_offset,
395 page_length);
396 kunmap(page);
397
f60d7f0c 398 return ret ? - EFAULT : 0;
d174bd64
DV
399}
400
eb01459f 401static int
dbf7bff0
DV
402i915_gem_shmem_pread(struct drm_device *dev,
403 struct drm_i915_gem_object *obj,
404 struct drm_i915_gem_pread *args,
405 struct drm_file *file)
eb01459f 406{
8461d226 407 char __user *user_data;
eb01459f 408 ssize_t remain;
8461d226 409 loff_t offset;
eb2c0c81 410 int shmem_page_offset, page_length, ret = 0;
8461d226 411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
96d79b52 412 int prefaulted = 0;
8489731c 413 int needs_clflush = 0;
67d5a50c 414 struct sg_page_iter sg_iter;
eb01459f 415
2bb4629a 416 user_data = to_user_ptr(args->data_ptr);
eb01459f
EA
417 remain = args->size;
418
8461d226 419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
eb01459f 420
8489731c
DV
421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
6c085a72
CW
428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
8489731c 433 }
eb01459f 434
f60d7f0c
CW
435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
8461d226 441 offset = args->offset;
eb01459f 442
67d5a50c
ID
443 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
444 offset >> PAGE_SHIFT) {
2db76d7c 445 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66
CW
446
447 if (remain <= 0)
448 break;
449
eb01459f
EA
450 /* Operation in this page
451 *
eb01459f 452 * shmem_page_offset = offset within page in shmem file
eb01459f
EA
453 * page_length = bytes to copy for this page
454 */
c8cbbb8b 455 shmem_page_offset = offset_in_page(offset);
eb01459f
EA
456 page_length = remain;
457 if ((shmem_page_offset + page_length) > PAGE_SIZE)
458 page_length = PAGE_SIZE - shmem_page_offset;
eb01459f 459
8461d226
DV
460 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
461 (page_to_phys(page) & (1 << 17)) != 0;
462
d174bd64
DV
463 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
464 user_data, page_do_bit17_swizzling,
465 needs_clflush);
466 if (ret == 0)
467 goto next_page;
dbf7bff0 468
dbf7bff0
DV
469 mutex_unlock(&dev->struct_mutex);
470
96d79b52 471 if (!prefaulted) {
f56f821f 472 ret = fault_in_multipages_writeable(user_data, remain);
96d79b52
DV
473 /* Userspace is tricking us, but we've already clobbered
474 * its pages with the prefault and promised to write the
475 * data up to the first fault. Hence ignore any errors
476 * and just continue. */
477 (void)ret;
478 prefaulted = 1;
479 }
eb01459f 480
d174bd64
DV
481 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
482 user_data, page_do_bit17_swizzling,
483 needs_clflush);
eb01459f 484
dbf7bff0 485 mutex_lock(&dev->struct_mutex);
f60d7f0c 486
dbf7bff0 487next_page:
e5281ccd 488 mark_page_accessed(page);
e5281ccd 489
f60d7f0c 490 if (ret)
8461d226 491 goto out;
8461d226 492
eb01459f 493 remain -= page_length;
8461d226 494 user_data += page_length;
eb01459f
EA
495 offset += page_length;
496 }
497
4f27b75d 498out:
f60d7f0c
CW
499 i915_gem_object_unpin_pages(obj);
500
eb01459f
EA
501 return ret;
502}
503
673a394b
EA
504/**
505 * Reads data from the object referenced by handle.
506 *
507 * On error, the contents of *data are undefined.
508 */
509int
510i915_gem_pread_ioctl(struct drm_device *dev, void *data,
05394f39 511 struct drm_file *file)
673a394b
EA
512{
513 struct drm_i915_gem_pread *args = data;
05394f39 514 struct drm_i915_gem_object *obj;
35b62a89 515 int ret = 0;
673a394b 516
51311d0a
CW
517 if (args->size == 0)
518 return 0;
519
520 if (!access_ok(VERIFY_WRITE,
2bb4629a 521 to_user_ptr(args->data_ptr),
51311d0a
CW
522 args->size))
523 return -EFAULT;
524
4f27b75d 525 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 526 if (ret)
4f27b75d 527 return ret;
673a394b 528
05394f39 529 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 530 if (&obj->base == NULL) {
1d7cfea1
CW
531 ret = -ENOENT;
532 goto unlock;
4f27b75d 533 }
673a394b 534
7dcd2499 535 /* Bounds check source. */
05394f39
CW
536 if (args->offset > obj->base.size ||
537 args->size > obj->base.size - args->offset) {
ce9d419d 538 ret = -EINVAL;
35b62a89 539 goto out;
ce9d419d
CW
540 }
541
1286ff73
DV
542 /* prime objects have no backing filp to GEM pread/pwrite
543 * pages from.
544 */
545 if (!obj->base.filp) {
546 ret = -EINVAL;
547 goto out;
548 }
549
db53a302
CW
550 trace_i915_gem_object_pread(obj, args->offset, args->size);
551
dbf7bff0 552 ret = i915_gem_shmem_pread(dev, obj, args, file);
673a394b 553
35b62a89 554out:
05394f39 555 drm_gem_object_unreference(&obj->base);
1d7cfea1 556unlock:
4f27b75d 557 mutex_unlock(&dev->struct_mutex);
eb01459f 558 return ret;
673a394b
EA
559}
560
0839ccb8
KP
561/* This is the fast write path which cannot handle
562 * page faults in the source data
9b7530cc 563 */
0839ccb8
KP
564
565static inline int
566fast_user_write(struct io_mapping *mapping,
567 loff_t page_base, int page_offset,
568 char __user *user_data,
569 int length)
9b7530cc 570{
4f0c7cfb
BW
571 void __iomem *vaddr_atomic;
572 void *vaddr;
0839ccb8 573 unsigned long unwritten;
9b7530cc 574
3e4d3af5 575 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
4f0c7cfb
BW
576 /* We can use the cpu mem copy function because this is X86. */
577 vaddr = (void __force*)vaddr_atomic + page_offset;
578 unwritten = __copy_from_user_inatomic_nocache(vaddr,
0839ccb8 579 user_data, length);
3e4d3af5 580 io_mapping_unmap_atomic(vaddr_atomic);
fbd5a26d 581 return unwritten;
0839ccb8
KP
582}
583
3de09aa3
EA
584/**
585 * This is the fast pwrite path, where we copy the data directly from the
586 * user into the GTT, uncached.
587 */
673a394b 588static int
05394f39
CW
589i915_gem_gtt_pwrite_fast(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
3de09aa3 591 struct drm_i915_gem_pwrite *args,
05394f39 592 struct drm_file *file)
673a394b 593{
0839ccb8 594 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 595 ssize_t remain;
0839ccb8 596 loff_t offset, page_base;
673a394b 597 char __user *user_data;
935aaa69
DV
598 int page_offset, page_length, ret;
599
86a1ee26 600 ret = i915_gem_object_pin(obj, 0, true, true);
935aaa69
DV
601 if (ret)
602 goto out;
603
604 ret = i915_gem_object_set_to_gtt_domain(obj, true);
605 if (ret)
606 goto out_unpin;
607
608 ret = i915_gem_object_put_fence(obj);
609 if (ret)
610 goto out_unpin;
673a394b 611
2bb4629a 612 user_data = to_user_ptr(args->data_ptr);
673a394b 613 remain = args->size;
673a394b 614
05394f39 615 offset = obj->gtt_offset + args->offset;
673a394b
EA
616
617 while (remain > 0) {
618 /* Operation in this page
619 *
0839ccb8
KP
620 * page_base = page offset within aperture
621 * page_offset = offset within page
622 * page_length = bytes to copy for this page
673a394b 623 */
c8cbbb8b
CW
624 page_base = offset & PAGE_MASK;
625 page_offset = offset_in_page(offset);
0839ccb8
KP
626 page_length = remain;
627 if ((page_offset + remain) > PAGE_SIZE)
628 page_length = PAGE_SIZE - page_offset;
629
0839ccb8 630 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
631 * source page isn't available. Return the error and we'll
632 * retry in the slow path.
0839ccb8 633 */
5d4545ae 634 if (fast_user_write(dev_priv->gtt.mappable, page_base,
935aaa69
DV
635 page_offset, user_data, page_length)) {
636 ret = -EFAULT;
637 goto out_unpin;
638 }
673a394b 639
0839ccb8
KP
640 remain -= page_length;
641 user_data += page_length;
642 offset += page_length;
673a394b 643 }
673a394b 644
935aaa69
DV
645out_unpin:
646 i915_gem_object_unpin(obj);
647out:
3de09aa3 648 return ret;
673a394b
EA
649}
650
d174bd64
DV
651/* Per-page copy function for the shmem pwrite fastpath.
652 * Flushes invalid cachelines before writing to the target if
653 * needs_clflush_before is set and flushes out any written cachelines after
654 * writing if needs_clflush is set. */
3043c60c 655static int
d174bd64
DV
656shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
657 char __user *user_data,
658 bool page_do_bit17_swizzling,
659 bool needs_clflush_before,
660 bool needs_clflush_after)
673a394b 661{
d174bd64 662 char *vaddr;
673a394b 663 int ret;
3de09aa3 664
e7e58eb5 665 if (unlikely(page_do_bit17_swizzling))
d174bd64 666 return -EINVAL;
3de09aa3 667
d174bd64
DV
668 vaddr = kmap_atomic(page);
669 if (needs_clflush_before)
670 drm_clflush_virt_range(vaddr + shmem_page_offset,
671 page_length);
672 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
673 user_data,
674 page_length);
675 if (needs_clflush_after)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 kunmap_atomic(vaddr);
3de09aa3 679
755d2218 680 return ret ? -EFAULT : 0;
3de09aa3
EA
681}
682
d174bd64
DV
683/* Only difference to the fast-path function is that this can handle bit17
684 * and uses non-atomic copy and kmap functions. */
3043c60c 685static int
d174bd64
DV
686shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
687 char __user *user_data,
688 bool page_do_bit17_swizzling,
689 bool needs_clflush_before,
690 bool needs_clflush_after)
673a394b 691{
d174bd64
DV
692 char *vaddr;
693 int ret;
e5281ccd 694
d174bd64 695 vaddr = kmap(page);
e7e58eb5 696 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
23c18c71
DV
697 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
698 page_length,
699 page_do_bit17_swizzling);
d174bd64
DV
700 if (page_do_bit17_swizzling)
701 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
e5281ccd
CW
702 user_data,
703 page_length);
d174bd64
DV
704 else
705 ret = __copy_from_user(vaddr + shmem_page_offset,
706 user_data,
707 page_length);
708 if (needs_clflush_after)
23c18c71
DV
709 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
710 page_length,
711 page_do_bit17_swizzling);
d174bd64 712 kunmap(page);
40123c1f 713
755d2218 714 return ret ? -EFAULT : 0;
40123c1f
EA
715}
716
40123c1f 717static int
e244a443
DV
718i915_gem_shmem_pwrite(struct drm_device *dev,
719 struct drm_i915_gem_object *obj,
720 struct drm_i915_gem_pwrite *args,
721 struct drm_file *file)
40123c1f 722{
40123c1f 723 ssize_t remain;
8c59967c
DV
724 loff_t offset;
725 char __user *user_data;
eb2c0c81 726 int shmem_page_offset, page_length, ret = 0;
8c59967c 727 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
e244a443 728 int hit_slowpath = 0;
58642885
DV
729 int needs_clflush_after = 0;
730 int needs_clflush_before = 0;
67d5a50c 731 struct sg_page_iter sg_iter;
40123c1f 732
2bb4629a 733 user_data = to_user_ptr(args->data_ptr);
40123c1f
EA
734 remain = args->size;
735
8c59967c 736 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
40123c1f 737
58642885
DV
738 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
739 /* If we're not in the cpu write domain, set ourself into the gtt
740 * write domain and manually flush cachelines (if required). This
741 * optimizes for the case when the gpu will use the data
742 * right away and we therefore have to clflush anyway. */
743 if (obj->cache_level == I915_CACHE_NONE)
744 needs_clflush_after = 1;
6c085a72
CW
745 if (obj->gtt_space) {
746 ret = i915_gem_object_set_to_gtt_domain(obj, true);
747 if (ret)
748 return ret;
749 }
58642885
DV
750 }
751 /* Same trick applies for invalidate partially written cachelines before
752 * writing. */
753 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
754 && obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_before = 1;
756
755d2218
CW
757 ret = i915_gem_object_get_pages(obj);
758 if (ret)
759 return ret;
760
761 i915_gem_object_pin_pages(obj);
762
673a394b 763 offset = args->offset;
05394f39 764 obj->dirty = 1;
673a394b 765
67d5a50c
ID
766 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
767 offset >> PAGE_SHIFT) {
2db76d7c 768 struct page *page = sg_page_iter_page(&sg_iter);
58642885 769 int partial_cacheline_write;
e5281ccd 770
9da3da66
CW
771 if (remain <= 0)
772 break;
773
40123c1f
EA
774 /* Operation in this page
775 *
40123c1f 776 * shmem_page_offset = offset within page in shmem file
40123c1f
EA
777 * page_length = bytes to copy for this page
778 */
c8cbbb8b 779 shmem_page_offset = offset_in_page(offset);
40123c1f
EA
780
781 page_length = remain;
782 if ((shmem_page_offset + page_length) > PAGE_SIZE)
783 page_length = PAGE_SIZE - shmem_page_offset;
40123c1f 784
58642885
DV
785 /* If we don't overwrite a cacheline completely we need to be
786 * careful to have up-to-date data by first clflushing. Don't
787 * overcomplicate things and flush the entire patch. */
788 partial_cacheline_write = needs_clflush_before &&
789 ((shmem_page_offset | page_length)
790 & (boot_cpu_data.x86_clflush_size - 1));
791
8c59967c
DV
792 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
793 (page_to_phys(page) & (1 << 17)) != 0;
794
d174bd64
DV
795 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
796 user_data, page_do_bit17_swizzling,
797 partial_cacheline_write,
798 needs_clflush_after);
799 if (ret == 0)
800 goto next_page;
e244a443
DV
801
802 hit_slowpath = 1;
e244a443 803 mutex_unlock(&dev->struct_mutex);
d174bd64
DV
804 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
805 user_data, page_do_bit17_swizzling,
806 partial_cacheline_write,
807 needs_clflush_after);
40123c1f 808
e244a443 809 mutex_lock(&dev->struct_mutex);
755d2218 810
e244a443 811next_page:
e5281ccd
CW
812 set_page_dirty(page);
813 mark_page_accessed(page);
e5281ccd 814
755d2218 815 if (ret)
8c59967c 816 goto out;
8c59967c 817
40123c1f 818 remain -= page_length;
8c59967c 819 user_data += page_length;
40123c1f 820 offset += page_length;
673a394b
EA
821 }
822
fbd5a26d 823out:
755d2218
CW
824 i915_gem_object_unpin_pages(obj);
825
e244a443 826 if (hit_slowpath) {
8dcf015e
DV
827 /*
828 * Fixup: Flush cpu caches in case we didn't flush the dirty
829 * cachelines in-line while writing and the object moved
830 * out of the cpu write domain while we've dropped the lock.
831 */
832 if (!needs_clflush_after &&
833 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
e244a443 834 i915_gem_clflush_object(obj);
e76e9aeb 835 i915_gem_chipset_flush(dev);
e244a443 836 }
8c59967c 837 }
673a394b 838
58642885 839 if (needs_clflush_after)
e76e9aeb 840 i915_gem_chipset_flush(dev);
58642885 841
40123c1f 842 return ret;
673a394b
EA
843}
844
845/**
846 * Writes data to the object referenced by handle.
847 *
848 * On error, the contents of the buffer that were to be modified are undefined.
849 */
850int
851i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
fbd5a26d 852 struct drm_file *file)
673a394b
EA
853{
854 struct drm_i915_gem_pwrite *args = data;
05394f39 855 struct drm_i915_gem_object *obj;
51311d0a
CW
856 int ret;
857
858 if (args->size == 0)
859 return 0;
860
861 if (!access_ok(VERIFY_READ,
2bb4629a 862 to_user_ptr(args->data_ptr),
51311d0a
CW
863 args->size))
864 return -EFAULT;
865
2bb4629a 866 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
f56f821f 867 args->size);
51311d0a
CW
868 if (ret)
869 return -EFAULT;
673a394b 870
fbd5a26d 871 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 872 if (ret)
fbd5a26d 873 return ret;
1d7cfea1 874
05394f39 875 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 876 if (&obj->base == NULL) {
1d7cfea1
CW
877 ret = -ENOENT;
878 goto unlock;
fbd5a26d 879 }
673a394b 880
7dcd2499 881 /* Bounds check destination. */
05394f39
CW
882 if (args->offset > obj->base.size ||
883 args->size > obj->base.size - args->offset) {
ce9d419d 884 ret = -EINVAL;
35b62a89 885 goto out;
ce9d419d
CW
886 }
887
1286ff73
DV
888 /* prime objects have no backing filp to GEM pread/pwrite
889 * pages from.
890 */
891 if (!obj->base.filp) {
892 ret = -EINVAL;
893 goto out;
894 }
895
db53a302
CW
896 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
897
935aaa69 898 ret = -EFAULT;
673a394b
EA
899 /* We can only do the GTT pwrite on untiled buffers, as otherwise
900 * it would end up going through the fenced access, and we'll get
901 * different detiling behavior between reading and writing.
902 * pread/pwrite currently are reading and writing from the CPU
903 * perspective, requiring manual detiling by the client.
904 */
5c0480f2 905 if (obj->phys_obj) {
fbd5a26d 906 ret = i915_gem_phys_pwrite(dev, obj, args, file);
5c0480f2
DV
907 goto out;
908 }
909
86a1ee26 910 if (obj->cache_level == I915_CACHE_NONE &&
c07496fa 911 obj->tiling_mode == I915_TILING_NONE &&
5c0480f2 912 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
fbd5a26d 913 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
935aaa69
DV
914 /* Note that the gtt paths might fail with non-page-backed user
915 * pointers (e.g. gtt mappings when moving data between
916 * textures). Fallback to the shmem path in that case. */
fbd5a26d 917 }
673a394b 918
86a1ee26 919 if (ret == -EFAULT || ret == -ENOSPC)
935aaa69 920 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
5c0480f2 921
35b62a89 922out:
05394f39 923 drm_gem_object_unreference(&obj->base);
1d7cfea1 924unlock:
fbd5a26d 925 mutex_unlock(&dev->struct_mutex);
673a394b
EA
926 return ret;
927}
928
b361237b 929int
33196ded 930i915_gem_check_wedge(struct i915_gpu_error *error,
b361237b
CW
931 bool interruptible)
932{
1f83fee0 933 if (i915_reset_in_progress(error)) {
b361237b
CW
934 /* Non-interruptible callers can't handle -EAGAIN, hence return
935 * -EIO unconditionally for these. */
936 if (!interruptible)
937 return -EIO;
938
1f83fee0
DV
939 /* Recovery complete, but the reset failed ... */
940 if (i915_terminally_wedged(error))
b361237b
CW
941 return -EIO;
942
943 return -EAGAIN;
944 }
945
946 return 0;
947}
948
949/*
950 * Compare seqno against outstanding lazy request. Emit a request if they are
951 * equal.
952 */
953static int
954i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
955{
956 int ret;
957
958 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
959
960 ret = 0;
961 if (seqno == ring->outstanding_lazy_request)
962 ret = i915_add_request(ring, NULL, NULL);
963
964 return ret;
965}
966
967/**
968 * __wait_seqno - wait until execution of seqno has finished
969 * @ring: the ring expected to report seqno
970 * @seqno: duh!
f69061be 971 * @reset_counter: reset sequence associated with the given seqno
b361237b
CW
972 * @interruptible: do an interruptible wait (normally yes)
973 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
974 *
f69061be
DV
975 * Note: It is of utmost importance that the passed in seqno and reset_counter
976 * values have been read by the caller in an smp safe manner. Where read-side
977 * locks are involved, it is sufficient to read the reset_counter before
978 * unlocking the lock that protects the seqno. For lockless tricks, the
979 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
980 * inserted.
981 *
b361237b
CW
982 * Returns 0 if the seqno was found within the alloted time. Else returns the
983 * errno with remaining time filled in timeout argument.
984 */
985static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
f69061be 986 unsigned reset_counter,
b361237b
CW
987 bool interruptible, struct timespec *timeout)
988{
989 drm_i915_private_t *dev_priv = ring->dev->dev_private;
990 struct timespec before, now, wait_time={1,0};
991 unsigned long timeout_jiffies;
992 long end;
993 bool wait_forever = true;
994 int ret;
995
996 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
997 return 0;
998
999 trace_i915_gem_request_wait_begin(ring, seqno);
1000
1001 if (timeout != NULL) {
1002 wait_time = *timeout;
1003 wait_forever = false;
1004 }
1005
1006 timeout_jiffies = timespec_to_jiffies(&wait_time);
1007
1008 if (WARN_ON(!ring->irq_get(ring)))
1009 return -ENODEV;
1010
1011 /* Record current time in case interrupted by signal, or wedged * */
1012 getrawmonotonic(&before);
1013
1014#define EXIT_COND \
1015 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
f69061be
DV
1016 i915_reset_in_progress(&dev_priv->gpu_error) || \
1017 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
b361237b
CW
1018 do {
1019 if (interruptible)
1020 end = wait_event_interruptible_timeout(ring->irq_queue,
1021 EXIT_COND,
1022 timeout_jiffies);
1023 else
1024 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1025 timeout_jiffies);
1026
f69061be
DV
1027 /* We need to check whether any gpu reset happened in between
1028 * the caller grabbing the seqno and now ... */
1029 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1030 end = -EAGAIN;
1031
1032 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1033 * gone. */
33196ded 1034 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
b361237b
CW
1035 if (ret)
1036 end = ret;
1037 } while (end == 0 && wait_forever);
1038
1039 getrawmonotonic(&now);
1040
1041 ring->irq_put(ring);
1042 trace_i915_gem_request_wait_end(ring, seqno);
1043#undef EXIT_COND
1044
1045 if (timeout) {
1046 struct timespec sleep_time = timespec_sub(now, before);
1047 *timeout = timespec_sub(*timeout, sleep_time);
1048 }
1049
1050 switch (end) {
1051 case -EIO:
1052 case -EAGAIN: /* Wedged */
1053 case -ERESTARTSYS: /* Signal */
1054 return (int)end;
1055 case 0: /* Timeout */
1056 if (timeout)
1057 set_normalized_timespec(timeout, 0, 0);
1058 return -ETIME;
1059 default: /* Completed */
1060 WARN_ON(end < 0); /* We're not aware of other errors */
1061 return 0;
1062 }
1063}
1064
1065/**
1066 * Waits for a sequence number to be signaled, and cleans up the
1067 * request and object lists appropriately for that event.
1068 */
1069int
1070i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1071{
1072 struct drm_device *dev = ring->dev;
1073 struct drm_i915_private *dev_priv = dev->dev_private;
1074 bool interruptible = dev_priv->mm.interruptible;
1075 int ret;
1076
1077 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1078 BUG_ON(seqno == 0);
1079
33196ded 1080 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
b361237b
CW
1081 if (ret)
1082 return ret;
1083
1084 ret = i915_gem_check_olr(ring, seqno);
1085 if (ret)
1086 return ret;
1087
f69061be
DV
1088 return __wait_seqno(ring, seqno,
1089 atomic_read(&dev_priv->gpu_error.reset_counter),
1090 interruptible, NULL);
b361237b
CW
1091}
1092
1093/**
1094 * Ensures that all rendering to the object has completed and the object is
1095 * safe to unbind from the GTT or access from the CPU.
1096 */
1097static __must_check int
1098i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool readonly)
1100{
1101 struct intel_ring_buffer *ring = obj->ring;
1102 u32 seqno;
1103 int ret;
1104
1105 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1106 if (seqno == 0)
1107 return 0;
1108
1109 ret = i915_wait_seqno(ring, seqno);
1110 if (ret)
1111 return ret;
1112
1113 i915_gem_retire_requests_ring(ring);
1114
1115 /* Manually manage the write flush as we may have not yet
1116 * retired the buffer.
1117 */
1118 if (obj->last_write_seqno &&
1119 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1120 obj->last_write_seqno = 0;
1121 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1122 }
1123
1124 return 0;
1125}
1126
3236f57a
CW
1127/* A nonblocking variant of the above wait. This is a highly dangerous routine
1128 * as the object state may change during this call.
1129 */
1130static __must_check int
1131i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1132 bool readonly)
1133{
1134 struct drm_device *dev = obj->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct intel_ring_buffer *ring = obj->ring;
f69061be 1137 unsigned reset_counter;
3236f57a
CW
1138 u32 seqno;
1139 int ret;
1140
1141 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1142 BUG_ON(!dev_priv->mm.interruptible);
1143
1144 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1145 if (seqno == 0)
1146 return 0;
1147
33196ded 1148 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
3236f57a
CW
1149 if (ret)
1150 return ret;
1151
1152 ret = i915_gem_check_olr(ring, seqno);
1153 if (ret)
1154 return ret;
1155
f69061be 1156 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3236f57a 1157 mutex_unlock(&dev->struct_mutex);
f69061be 1158 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3236f57a
CW
1159 mutex_lock(&dev->struct_mutex);
1160
1161 i915_gem_retire_requests_ring(ring);
1162
1163 /* Manually manage the write flush as we may have not yet
1164 * retired the buffer.
1165 */
1166 if (obj->last_write_seqno &&
1167 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1168 obj->last_write_seqno = 0;
1169 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1170 }
1171
1172 return ret;
1173}
1174
673a394b 1175/**
2ef7eeaa
EA
1176 * Called when user space prepares to use an object with the CPU, either
1177 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
1178 */
1179int
1180i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
05394f39 1181 struct drm_file *file)
673a394b
EA
1182{
1183 struct drm_i915_gem_set_domain *args = data;
05394f39 1184 struct drm_i915_gem_object *obj;
2ef7eeaa
EA
1185 uint32_t read_domains = args->read_domains;
1186 uint32_t write_domain = args->write_domain;
673a394b
EA
1187 int ret;
1188
2ef7eeaa 1189 /* Only handle setting domains to types used by the CPU. */
21d509e3 1190 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1191 return -EINVAL;
1192
21d509e3 1193 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1194 return -EINVAL;
1195
1196 /* Having something in the write domain implies it's in the read
1197 * domain, and only that read domain. Enforce that in the request.
1198 */
1199 if (write_domain != 0 && read_domains != write_domain)
1200 return -EINVAL;
1201
76c1dec1 1202 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1203 if (ret)
76c1dec1 1204 return ret;
1d7cfea1 1205
05394f39 1206 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1207 if (&obj->base == NULL) {
1d7cfea1
CW
1208 ret = -ENOENT;
1209 goto unlock;
76c1dec1 1210 }
673a394b 1211
3236f57a
CW
1212 /* Try to flush the object off the GPU without holding the lock.
1213 * We will repeat the flush holding the lock in the normal manner
1214 * to catch cases where we are gazumped.
1215 */
1216 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1217 if (ret)
1218 goto unref;
1219
2ef7eeaa
EA
1220 if (read_domains & I915_GEM_DOMAIN_GTT) {
1221 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392
EA
1222
1223 /* Silently promote "you're not bound, there was nothing to do"
1224 * to success, since the client was just asking us to
1225 * make sure everything was done.
1226 */
1227 if (ret == -EINVAL)
1228 ret = 0;
2ef7eeaa 1229 } else {
e47c68e9 1230 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1231 }
1232
3236f57a 1233unref:
05394f39 1234 drm_gem_object_unreference(&obj->base);
1d7cfea1 1235unlock:
673a394b
EA
1236 mutex_unlock(&dev->struct_mutex);
1237 return ret;
1238}
1239
1240/**
1241 * Called when user space has done writes to this buffer
1242 */
1243int
1244i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
05394f39 1245 struct drm_file *file)
673a394b
EA
1246{
1247 struct drm_i915_gem_sw_finish *args = data;
05394f39 1248 struct drm_i915_gem_object *obj;
673a394b
EA
1249 int ret = 0;
1250
76c1dec1 1251 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1252 if (ret)
76c1dec1 1253 return ret;
1d7cfea1 1254
05394f39 1255 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1256 if (&obj->base == NULL) {
1d7cfea1
CW
1257 ret = -ENOENT;
1258 goto unlock;
673a394b
EA
1259 }
1260
673a394b 1261 /* Pinned buffers may be scanout, so flush the cache */
05394f39 1262 if (obj->pin_count)
e47c68e9
EA
1263 i915_gem_object_flush_cpu_write_domain(obj);
1264
05394f39 1265 drm_gem_object_unreference(&obj->base);
1d7cfea1 1266unlock:
673a394b
EA
1267 mutex_unlock(&dev->struct_mutex);
1268 return ret;
1269}
1270
1271/**
1272 * Maps the contents of an object, returning the address it is mapped
1273 * into.
1274 *
1275 * While the mapping holds a reference on the contents of the object, it doesn't
1276 * imply a ref on the object itself.
1277 */
1278int
1279i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
05394f39 1280 struct drm_file *file)
673a394b
EA
1281{
1282 struct drm_i915_gem_mmap *args = data;
1283 struct drm_gem_object *obj;
673a394b
EA
1284 unsigned long addr;
1285
05394f39 1286 obj = drm_gem_object_lookup(dev, file, args->handle);
673a394b 1287 if (obj == NULL)
bf79cb91 1288 return -ENOENT;
673a394b 1289
1286ff73
DV
1290 /* prime objects have no backing filp to GEM mmap
1291 * pages from.
1292 */
1293 if (!obj->filp) {
1294 drm_gem_object_unreference_unlocked(obj);
1295 return -EINVAL;
1296 }
1297
6be5ceb0 1298 addr = vm_mmap(obj->filp, 0, args->size,
673a394b
EA
1299 PROT_READ | PROT_WRITE, MAP_SHARED,
1300 args->offset);
bc9025bd 1301 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1302 if (IS_ERR((void *)addr))
1303 return addr;
1304
1305 args->addr_ptr = (uint64_t) addr;
1306
1307 return 0;
1308}
1309
de151cf6
JB
1310/**
1311 * i915_gem_fault - fault a page into the GTT
1312 * vma: VMA in question
1313 * vmf: fault info
1314 *
1315 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1316 * from userspace. The fault handler takes care of binding the object to
1317 * the GTT (if needed), allocating and programming a fence register (again,
1318 * only if needed based on whether the old reg is still valid or the object
1319 * is tiled) and inserting a new PTE into the faulting process.
1320 *
1321 * Note that the faulting process may involve evicting existing objects
1322 * from the GTT and/or fence registers to make room. So performance may
1323 * suffer if the GTT working set is large or there are few fence registers
1324 * left.
1325 */
1326int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1327{
05394f39
CW
1328 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1329 struct drm_device *dev = obj->base.dev;
7d1c4804 1330 drm_i915_private_t *dev_priv = dev->dev_private;
de151cf6
JB
1331 pgoff_t page_offset;
1332 unsigned long pfn;
1333 int ret = 0;
0f973f27 1334 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6
JB
1335
1336 /* We don't use vmf->pgoff since that has the fake offset */
1337 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1338 PAGE_SHIFT;
1339
d9bc7e9f
CW
1340 ret = i915_mutex_lock_interruptible(dev);
1341 if (ret)
1342 goto out;
a00b10c3 1343
db53a302
CW
1344 trace_i915_gem_object_fault(obj, page_offset, true, write);
1345
eb119bd6
CW
1346 /* Access to snoopable pages through the GTT is incoherent. */
1347 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1348 ret = -EINVAL;
1349 goto unlock;
1350 }
1351
d9bc7e9f 1352 /* Now bind it into the GTT if needed */
c9839303
CW
1353 ret = i915_gem_object_pin(obj, 0, true, false);
1354 if (ret)
1355 goto unlock;
4a684a41 1356
c9839303
CW
1357 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1358 if (ret)
1359 goto unpin;
74898d7e 1360
06d98131 1361 ret = i915_gem_object_get_fence(obj);
d9e86c0e 1362 if (ret)
c9839303 1363 goto unpin;
7d1c4804 1364
6299f992
CW
1365 obj->fault_mappable = true;
1366
5d4545ae 1367 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
de151cf6
JB
1368 page_offset;
1369
1370 /* Finally, remap it using the new GTT offset */
1371 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c9839303
CW
1372unpin:
1373 i915_gem_object_unpin(obj);
c715089f 1374unlock:
de151cf6 1375 mutex_unlock(&dev->struct_mutex);
d9bc7e9f 1376out:
de151cf6 1377 switch (ret) {
d9bc7e9f 1378 case -EIO:
a9340cca
DV
1379 /* If this -EIO is due to a gpu hang, give the reset code a
1380 * chance to clean up the mess. Otherwise return the proper
1381 * SIGBUS. */
1f83fee0 1382 if (i915_terminally_wedged(&dev_priv->gpu_error))
a9340cca 1383 return VM_FAULT_SIGBUS;
045e769a 1384 case -EAGAIN:
d9bc7e9f
CW
1385 /* Give the error handler a chance to run and move the
1386 * objects off the GPU active list. Next time we service the
1387 * fault, we should be able to transition the page into the
1388 * GTT without touching the GPU (and so avoid further
1389 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1390 * with coherency, just lost writes.
1391 */
045e769a 1392 set_need_resched();
c715089f
CW
1393 case 0:
1394 case -ERESTARTSYS:
bed636ab 1395 case -EINTR:
e79e0fe3
DR
1396 case -EBUSY:
1397 /*
1398 * EBUSY is ok: this just means that another thread
1399 * already did the job.
1400 */
c715089f 1401 return VM_FAULT_NOPAGE;
de151cf6 1402 case -ENOMEM:
de151cf6 1403 return VM_FAULT_OOM;
a7c2e1aa
DV
1404 case -ENOSPC:
1405 return VM_FAULT_SIGBUS;
de151cf6 1406 default:
a7c2e1aa 1407 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
c715089f 1408 return VM_FAULT_SIGBUS;
de151cf6
JB
1409 }
1410}
1411
901782b2
CW
1412/**
1413 * i915_gem_release_mmap - remove physical page mappings
1414 * @obj: obj in question
1415 *
af901ca1 1416 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1417 * relinquish ownership of the pages back to the system.
1418 *
1419 * It is vital that we remove the page mapping if we have mapped a tiled
1420 * object through the GTT and then lose the fence register due to
1421 * resource pressure. Similarly if the object has been moved out of the
1422 * aperture, than pages mapped into userspace must be revoked. Removing the
1423 * mapping will then trigger a page fault on the next user access, allowing
1424 * fixup by i915_gem_fault().
1425 */
d05ca301 1426void
05394f39 1427i915_gem_release_mmap(struct drm_i915_gem_object *obj)
901782b2 1428{
6299f992
CW
1429 if (!obj->fault_mappable)
1430 return;
901782b2 1431
f6e47884
CW
1432 if (obj->base.dev->dev_mapping)
1433 unmap_mapping_range(obj->base.dev->dev_mapping,
1434 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1435 obj->base.size, 1);
fb7d516a 1436
6299f992 1437 obj->fault_mappable = false;
901782b2
CW
1438}
1439
0fa87796 1440uint32_t
e28f8711 1441i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
92b88aeb 1442{
e28f8711 1443 uint32_t gtt_size;
92b88aeb
CW
1444
1445 if (INTEL_INFO(dev)->gen >= 4 ||
e28f8711
CW
1446 tiling_mode == I915_TILING_NONE)
1447 return size;
92b88aeb
CW
1448
1449 /* Previous chips need a power-of-two fence region when tiling */
1450 if (INTEL_INFO(dev)->gen == 3)
e28f8711 1451 gtt_size = 1024*1024;
92b88aeb 1452 else
e28f8711 1453 gtt_size = 512*1024;
92b88aeb 1454
e28f8711
CW
1455 while (gtt_size < size)
1456 gtt_size <<= 1;
92b88aeb 1457
e28f8711 1458 return gtt_size;
92b88aeb
CW
1459}
1460
de151cf6
JB
1461/**
1462 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1463 * @obj: object to check
1464 *
1465 * Return the required GTT alignment for an object, taking into account
5e783301 1466 * potential fence register mapping.
de151cf6 1467 */
d865110c
ID
1468uint32_t
1469i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1470 int tiling_mode, bool fenced)
de151cf6 1471{
de151cf6
JB
1472 /*
1473 * Minimum alignment is 4k (GTT page size), but might be greater
1474 * if a fence register is needed for the object.
1475 */
d865110c 1476 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
e28f8711 1477 tiling_mode == I915_TILING_NONE)
de151cf6
JB
1478 return 4096;
1479
a00b10c3
CW
1480 /*
1481 * Previous chips need to be aligned to the size of the smallest
1482 * fence register that can contain the object.
1483 */
e28f8711 1484 return i915_gem_get_gtt_size(dev, size, tiling_mode);
a00b10c3
CW
1485}
1486
d8cb5086
CW
1487static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1488{
1489 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1490 int ret;
1491
1492 if (obj->base.map_list.map)
1493 return 0;
1494
da494d7c
DV
1495 dev_priv->mm.shrinker_no_lock_stealing = true;
1496
d8cb5086
CW
1497 ret = drm_gem_create_mmap_offset(&obj->base);
1498 if (ret != -ENOSPC)
da494d7c 1499 goto out;
d8cb5086
CW
1500
1501 /* Badly fragmented mmap space? The only way we can recover
1502 * space is by destroying unwanted objects. We can't randomly release
1503 * mmap_offsets as userspace expects them to be persistent for the
1504 * lifetime of the objects. The closest we can is to release the
1505 * offsets on purgeable objects by truncating it and marking it purged,
1506 * which prevents userspace from ever using that object again.
1507 */
1508 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1509 ret = drm_gem_create_mmap_offset(&obj->base);
1510 if (ret != -ENOSPC)
da494d7c 1511 goto out;
d8cb5086
CW
1512
1513 i915_gem_shrink_all(dev_priv);
da494d7c
DV
1514 ret = drm_gem_create_mmap_offset(&obj->base);
1515out:
1516 dev_priv->mm.shrinker_no_lock_stealing = false;
1517
1518 return ret;
d8cb5086
CW
1519}
1520
1521static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 if (!obj->base.map_list.map)
1524 return;
1525
1526 drm_gem_free_mmap_offset(&obj->base);
1527}
1528
de151cf6 1529int
ff72145b
DA
1530i915_gem_mmap_gtt(struct drm_file *file,
1531 struct drm_device *dev,
1532 uint32_t handle,
1533 uint64_t *offset)
de151cf6 1534{
da761a6e 1535 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1536 struct drm_i915_gem_object *obj;
de151cf6
JB
1537 int ret;
1538
76c1dec1 1539 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1540 if (ret)
76c1dec1 1541 return ret;
de151cf6 1542
ff72145b 1543 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 1544 if (&obj->base == NULL) {
1d7cfea1
CW
1545 ret = -ENOENT;
1546 goto unlock;
1547 }
de151cf6 1548
5d4545ae 1549 if (obj->base.size > dev_priv->gtt.mappable_end) {
da761a6e 1550 ret = -E2BIG;
ff56b0bc 1551 goto out;
da761a6e
CW
1552 }
1553
05394f39 1554 if (obj->madv != I915_MADV_WILLNEED) {
ab18282d 1555 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1d7cfea1
CW
1556 ret = -EINVAL;
1557 goto out;
ab18282d
CW
1558 }
1559
d8cb5086
CW
1560 ret = i915_gem_object_create_mmap_offset(obj);
1561 if (ret)
1562 goto out;
de151cf6 1563
ff72145b 1564 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
de151cf6 1565
1d7cfea1 1566out:
05394f39 1567 drm_gem_object_unreference(&obj->base);
1d7cfea1 1568unlock:
de151cf6 1569 mutex_unlock(&dev->struct_mutex);
1d7cfea1 1570 return ret;
de151cf6
JB
1571}
1572
ff72145b
DA
1573/**
1574 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1575 * @dev: DRM device
1576 * @data: GTT mapping ioctl data
1577 * @file: GEM object info
1578 *
1579 * Simply returns the fake offset to userspace so it can mmap it.
1580 * The mmap call will end up in drm_gem_mmap(), which will set things
1581 * up so we can get faults in the handler above.
1582 *
1583 * The fault handler will take care of binding the object into the GTT
1584 * (since it may have been evicted to make room for something), allocating
1585 * a fence register, and mapping the appropriate aperture address into
1586 * userspace.
1587 */
1588int
1589i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *file)
1591{
1592 struct drm_i915_gem_mmap_gtt *args = data;
1593
ff72145b
DA
1594 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1595}
1596
225067ee
DV
1597/* Immediately discard the backing storage */
1598static void
1599i915_gem_object_truncate(struct drm_i915_gem_object *obj)
e5281ccd 1600{
e5281ccd 1601 struct inode *inode;
e5281ccd 1602
4d6294bf 1603 i915_gem_object_free_mmap_offset(obj);
1286ff73 1604
4d6294bf
CW
1605 if (obj->base.filp == NULL)
1606 return;
e5281ccd 1607
225067ee
DV
1608 /* Our goal here is to return as much of the memory as
1609 * is possible back to the system as we are called from OOM.
1610 * To do this we must instruct the shmfs to drop all of its
1611 * backing pages, *now*.
1612 */
496ad9aa 1613 inode = file_inode(obj->base.filp);
225067ee 1614 shmem_truncate_range(inode, 0, (loff_t)-1);
e5281ccd 1615
225067ee
DV
1616 obj->madv = __I915_MADV_PURGED;
1617}
e5281ccd 1618
225067ee
DV
1619static inline int
1620i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1621{
1622 return obj->madv == I915_MADV_DONTNEED;
e5281ccd
CW
1623}
1624
5cdf5881 1625static void
05394f39 1626i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
673a394b 1627{
90797e6d
ID
1628 struct sg_page_iter sg_iter;
1629 int ret;
1286ff73 1630
05394f39 1631 BUG_ON(obj->madv == __I915_MADV_PURGED);
673a394b 1632
6c085a72
CW
1633 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1634 if (ret) {
1635 /* In the event of a disaster, abandon all caches and
1636 * hope for the best.
1637 */
1638 WARN_ON(ret != -EIO);
1639 i915_gem_clflush_object(obj);
1640 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1641 }
1642
6dacfd2f 1643 if (i915_gem_object_needs_bit17_swizzle(obj))
280b713b
EA
1644 i915_gem_object_save_bit_17_swizzle(obj);
1645
05394f39
CW
1646 if (obj->madv == I915_MADV_DONTNEED)
1647 obj->dirty = 0;
3ef94daa 1648
90797e6d 1649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2db76d7c 1650 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66 1651
05394f39 1652 if (obj->dirty)
9da3da66 1653 set_page_dirty(page);
3ef94daa 1654
05394f39 1655 if (obj->madv == I915_MADV_WILLNEED)
9da3da66 1656 mark_page_accessed(page);
3ef94daa 1657
9da3da66 1658 page_cache_release(page);
3ef94daa 1659 }
05394f39 1660 obj->dirty = 0;
673a394b 1661
9da3da66
CW
1662 sg_free_table(obj->pages);
1663 kfree(obj->pages);
37e680a1 1664}
6c085a72 1665
dd624afd 1666int
37e680a1
CW
1667i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1668{
1669 const struct drm_i915_gem_object_ops *ops = obj->ops;
1670
2f745ad3 1671 if (obj->pages == NULL)
37e680a1
CW
1672 return 0;
1673
1674 BUG_ON(obj->gtt_space);
6c085a72 1675
a5570178
CW
1676 if (obj->pages_pin_count)
1677 return -EBUSY;
1678
a2165e31
CW
1679 /* ->put_pages might need to allocate memory for the bit17 swizzle
1680 * array, hence protect them from being reaped by removing them from gtt
1681 * lists early. */
1682 list_del(&obj->gtt_list);
1683
37e680a1 1684 ops->put_pages(obj);
05394f39 1685 obj->pages = NULL;
37e680a1 1686
6c085a72
CW
1687 if (i915_gem_object_is_purgeable(obj))
1688 i915_gem_object_truncate(obj);
1689
1690 return 0;
1691}
1692
1693static long
93927ca5
DV
1694__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1695 bool purgeable_only)
6c085a72
CW
1696{
1697 struct drm_i915_gem_object *obj, *next;
1698 long count = 0;
1699
1700 list_for_each_entry_safe(obj, next,
1701 &dev_priv->mm.unbound_list,
1702 gtt_list) {
93927ca5 1703 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
37e680a1 1704 i915_gem_object_put_pages(obj) == 0) {
6c085a72
CW
1705 count += obj->base.size >> PAGE_SHIFT;
1706 if (count >= target)
1707 return count;
1708 }
1709 }
1710
1711 list_for_each_entry_safe(obj, next,
1712 &dev_priv->mm.inactive_list,
1713 mm_list) {
93927ca5 1714 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
6c085a72 1715 i915_gem_object_unbind(obj) == 0 &&
37e680a1 1716 i915_gem_object_put_pages(obj) == 0) {
6c085a72
CW
1717 count += obj->base.size >> PAGE_SHIFT;
1718 if (count >= target)
1719 return count;
1720 }
1721 }
1722
1723 return count;
1724}
1725
93927ca5
DV
1726static long
1727i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1728{
1729 return __i915_gem_shrink(dev_priv, target, true);
1730}
1731
6c085a72
CW
1732static void
1733i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1734{
1735 struct drm_i915_gem_object *obj, *next;
1736
1737 i915_gem_evict_everything(dev_priv->dev);
1738
1739 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
37e680a1 1740 i915_gem_object_put_pages(obj);
225067ee
DV
1741}
1742
37e680a1 1743static int
6c085a72 1744i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
e5281ccd 1745{
6c085a72 1746 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e5281ccd
CW
1747 int page_count, i;
1748 struct address_space *mapping;
9da3da66
CW
1749 struct sg_table *st;
1750 struct scatterlist *sg;
90797e6d 1751 struct sg_page_iter sg_iter;
e5281ccd 1752 struct page *page;
90797e6d 1753 unsigned long last_pfn = 0; /* suppress gcc warning */
6c085a72 1754 gfp_t gfp;
e5281ccd 1755
6c085a72
CW
1756 /* Assert that the object is not currently in any GPU domain. As it
1757 * wasn't in the GTT, there shouldn't be any way it could have been in
1758 * a GPU cache
1759 */
1760 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1761 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1762
9da3da66
CW
1763 st = kmalloc(sizeof(*st), GFP_KERNEL);
1764 if (st == NULL)
1765 return -ENOMEM;
1766
05394f39 1767 page_count = obj->base.size / PAGE_SIZE;
9da3da66
CW
1768 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1769 sg_free_table(st);
1770 kfree(st);
e5281ccd 1771 return -ENOMEM;
9da3da66 1772 }
e5281ccd 1773
9da3da66
CW
1774 /* Get the list of pages out of our struct file. They'll be pinned
1775 * at this point until we release them.
1776 *
1777 * Fail silently without starting the shrinker
1778 */
496ad9aa 1779 mapping = file_inode(obj->base.filp)->i_mapping;
6c085a72 1780 gfp = mapping_gfp_mask(mapping);
caf49191 1781 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
6c085a72 1782 gfp &= ~(__GFP_IO | __GFP_WAIT);
90797e6d
ID
1783 sg = st->sgl;
1784 st->nents = 0;
1785 for (i = 0; i < page_count; i++) {
6c085a72
CW
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 if (IS_ERR(page)) {
1788 i915_gem_purge(dev_priv, page_count);
1789 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1790 }
1791 if (IS_ERR(page)) {
1792 /* We've tried hard to allocate the memory by reaping
1793 * our own buffer, now let the real VM do its job and
1794 * go down in flames if truly OOM.
1795 */
caf49191 1796 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
6c085a72
CW
1797 gfp |= __GFP_IO | __GFP_WAIT;
1798
1799 i915_gem_shrink_all(dev_priv);
1800 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1801 if (IS_ERR(page))
1802 goto err_pages;
1803
caf49191 1804 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
6c085a72
CW
1805 gfp &= ~(__GFP_IO | __GFP_WAIT);
1806 }
e5281ccd 1807
90797e6d
ID
1808 if (!i || page_to_pfn(page) != last_pfn + 1) {
1809 if (i)
1810 sg = sg_next(sg);
1811 st->nents++;
1812 sg_set_page(sg, page, PAGE_SIZE, 0);
1813 } else {
1814 sg->length += PAGE_SIZE;
1815 }
1816 last_pfn = page_to_pfn(page);
e5281ccd
CW
1817 }
1818
90797e6d 1819 sg_mark_end(sg);
74ce6b6c
CW
1820 obj->pages = st;
1821
6dacfd2f 1822 if (i915_gem_object_needs_bit17_swizzle(obj))
e5281ccd
CW
1823 i915_gem_object_do_bit_17_swizzle(obj);
1824
1825 return 0;
1826
1827err_pages:
90797e6d
ID
1828 sg_mark_end(sg);
1829 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2db76d7c 1830 page_cache_release(sg_page_iter_page(&sg_iter));
9da3da66
CW
1831 sg_free_table(st);
1832 kfree(st);
e5281ccd 1833 return PTR_ERR(page);
673a394b
EA
1834}
1835
37e680a1
CW
1836/* Ensure that the associated pages are gathered from the backing storage
1837 * and pinned into our object. i915_gem_object_get_pages() may be called
1838 * multiple times before they are released by a single call to
1839 * i915_gem_object_put_pages() - once the pages are no longer referenced
1840 * either as a result of memory pressure (reaping pages under the shrinker)
1841 * or as the object is itself released.
1842 */
1843int
1844i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1845{
1846 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1847 const struct drm_i915_gem_object_ops *ops = obj->ops;
1848 int ret;
1849
2f745ad3 1850 if (obj->pages)
37e680a1
CW
1851 return 0;
1852
43e28f09
CW
1853 if (obj->madv != I915_MADV_WILLNEED) {
1854 DRM_ERROR("Attempting to obtain a purgeable object\n");
1855 return -EINVAL;
1856 }
1857
a5570178
CW
1858 BUG_ON(obj->pages_pin_count);
1859
37e680a1
CW
1860 ret = ops->get_pages(obj);
1861 if (ret)
1862 return ret;
1863
1864 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1865 return 0;
673a394b
EA
1866}
1867
54cf91dc 1868void
05394f39 1869i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1870 struct intel_ring_buffer *ring)
673a394b 1871{
05394f39 1872 struct drm_device *dev = obj->base.dev;
69dc4987 1873 struct drm_i915_private *dev_priv = dev->dev_private;
9d773091 1874 u32 seqno = intel_ring_get_seqno(ring);
617dbe27 1875
852835f3 1876 BUG_ON(ring == NULL);
05394f39 1877 obj->ring = ring;
673a394b
EA
1878
1879 /* Add a reference if we're newly entering the active list. */
05394f39
CW
1880 if (!obj->active) {
1881 drm_gem_object_reference(&obj->base);
1882 obj->active = 1;
673a394b 1883 }
e35a41de 1884
673a394b 1885 /* Move from whatever list we were on to the tail of execution. */
05394f39
CW
1886 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1887 list_move_tail(&obj->ring_list, &ring->active_list);
caea7476 1888
0201f1ec 1889 obj->last_read_seqno = seqno;
caea7476 1890
7dd49065 1891 if (obj->fenced_gpu_access) {
caea7476 1892 obj->last_fenced_seqno = seqno;
caea7476 1893
7dd49065
CW
1894 /* Bump MRU to take account of the delayed flush */
1895 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1896 struct drm_i915_fence_reg *reg;
1897
1898 reg = &dev_priv->fence_regs[obj->fence_reg];
1899 list_move_tail(&reg->lru_list,
1900 &dev_priv->mm.fence_list);
1901 }
caea7476
CW
1902 }
1903}
1904
1905static void
caea7476 1906i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
ce44b0ea 1907{
05394f39 1908 struct drm_device *dev = obj->base.dev;
caea7476 1909 struct drm_i915_private *dev_priv = dev->dev_private;
ce44b0ea 1910
65ce3027 1911 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
05394f39 1912 BUG_ON(!obj->active);
caea7476 1913
1b50247a 1914 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
caea7476 1915
65ce3027 1916 list_del_init(&obj->ring_list);
caea7476
CW
1917 obj->ring = NULL;
1918
65ce3027
CW
1919 obj->last_read_seqno = 0;
1920 obj->last_write_seqno = 0;
1921 obj->base.write_domain = 0;
1922
1923 obj->last_fenced_seqno = 0;
caea7476 1924 obj->fenced_gpu_access = false;
caea7476
CW
1925
1926 obj->active = 0;
1927 drm_gem_object_unreference(&obj->base);
1928
1929 WARN_ON(i915_verify_lists(dev));
ce44b0ea 1930}
673a394b 1931
9d773091 1932static int
fca26bb4 1933i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
53d227f2 1934{
9d773091
CW
1935 struct drm_i915_private *dev_priv = dev->dev_private;
1936 struct intel_ring_buffer *ring;
1937 int ret, i, j;
53d227f2 1938
107f27a5 1939 /* Carefully retire all requests without writing to the rings */
9d773091 1940 for_each_ring(ring, dev_priv, i) {
107f27a5
CW
1941 ret = intel_ring_idle(ring);
1942 if (ret)
1943 return ret;
9d773091 1944 }
9d773091 1945 i915_gem_retire_requests(dev);
107f27a5
CW
1946
1947 /* Finally reset hw state */
9d773091 1948 for_each_ring(ring, dev_priv, i) {
fca26bb4 1949 intel_ring_init_seqno(ring, seqno);
498d2ac1 1950
9d773091
CW
1951 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1952 ring->sync_seqno[j] = 0;
1953 }
53d227f2 1954
9d773091 1955 return 0;
53d227f2
DV
1956}
1957
fca26bb4
MK
1958int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1959{
1960 struct drm_i915_private *dev_priv = dev->dev_private;
1961 int ret;
1962
1963 if (seqno == 0)
1964 return -EINVAL;
1965
1966 /* HWS page needs to be set less than what we
1967 * will inject to ring
1968 */
1969 ret = i915_gem_init_seqno(dev, seqno - 1);
1970 if (ret)
1971 return ret;
1972
1973 /* Carefully set the last_seqno value so that wrap
1974 * detection still works
1975 */
1976 dev_priv->next_seqno = seqno;
1977 dev_priv->last_seqno = seqno - 1;
1978 if (dev_priv->last_seqno == 0)
1979 dev_priv->last_seqno--;
1980
1981 return 0;
1982}
1983
9d773091
CW
1984int
1985i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
53d227f2 1986{
9d773091
CW
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988
1989 /* reserve 0 for non-seqno */
1990 if (dev_priv->next_seqno == 0) {
fca26bb4 1991 int ret = i915_gem_init_seqno(dev, 0);
9d773091
CW
1992 if (ret)
1993 return ret;
53d227f2 1994
9d773091
CW
1995 dev_priv->next_seqno = 1;
1996 }
53d227f2 1997
f72b3435 1998 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
9d773091 1999 return 0;
53d227f2
DV
2000}
2001
3cce469c 2002int
db53a302 2003i915_add_request(struct intel_ring_buffer *ring,
f787a5f5 2004 struct drm_file *file,
acb868d3 2005 u32 *out_seqno)
673a394b 2006{
db53a302 2007 drm_i915_private_t *dev_priv = ring->dev->dev_private;
acb868d3 2008 struct drm_i915_gem_request *request;
a71d8d94 2009 u32 request_ring_position;
673a394b 2010 int was_empty;
3cce469c
CW
2011 int ret;
2012
cc889e0f
DV
2013 /*
2014 * Emit any outstanding flushes - execbuf can fail to emit the flush
2015 * after having emitted the batchbuffer command. Hence we need to fix
2016 * things up similar to emitting the lazy request. The difference here
2017 * is that the flush _must_ happen before the next request, no matter
2018 * what.
2019 */
a7b9761d
CW
2020 ret = intel_ring_flush_all_caches(ring);
2021 if (ret)
2022 return ret;
cc889e0f 2023
acb868d3
CW
2024 request = kmalloc(sizeof(*request), GFP_KERNEL);
2025 if (request == NULL)
2026 return -ENOMEM;
cc889e0f 2027
673a394b 2028
a71d8d94
CW
2029 /* Record the position of the start of the request so that
2030 * should we detect the updated seqno part-way through the
2031 * GPU processing the request, we never over-estimate the
2032 * position of the head.
2033 */
2034 request_ring_position = intel_ring_get_tail(ring);
2035
9d773091 2036 ret = ring->add_request(ring);
3bb73aba
CW
2037 if (ret) {
2038 kfree(request);
2039 return ret;
2040 }
673a394b 2041
9d773091 2042 request->seqno = intel_ring_get_seqno(ring);
852835f3 2043 request->ring = ring;
a71d8d94 2044 request->tail = request_ring_position;
673a394b 2045 request->emitted_jiffies = jiffies;
852835f3
ZN
2046 was_empty = list_empty(&ring->request_list);
2047 list_add_tail(&request->list, &ring->request_list);
3bb73aba 2048 request->file_priv = NULL;
852835f3 2049
db53a302
CW
2050 if (file) {
2051 struct drm_i915_file_private *file_priv = file->driver_priv;
2052
1c25595f 2053 spin_lock(&file_priv->mm.lock);
f787a5f5 2054 request->file_priv = file_priv;
b962442e 2055 list_add_tail(&request->client_list,
f787a5f5 2056 &file_priv->mm.request_list);
1c25595f 2057 spin_unlock(&file_priv->mm.lock);
b962442e 2058 }
673a394b 2059
9d773091 2060 trace_i915_gem_request_add(ring, request->seqno);
5391d0cf 2061 ring->outstanding_lazy_request = 0;
db53a302 2062
f65d9421 2063 if (!dev_priv->mm.suspended) {
3e0dc6b0 2064 if (i915_enable_hangcheck) {
99584db3 2065 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
cecc21fe 2066 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3e0dc6b0 2067 }
f047e395 2068 if (was_empty) {
b3b079db 2069 queue_delayed_work(dev_priv->wq,
bcb45086
CW
2070 &dev_priv->mm.retire_work,
2071 round_jiffies_up_relative(HZ));
f047e395
CW
2072 intel_mark_busy(dev_priv->dev);
2073 }
f65d9421 2074 }
cc889e0f 2075
acb868d3 2076 if (out_seqno)
9d773091 2077 *out_seqno = request->seqno;
3cce469c 2078 return 0;
673a394b
EA
2079}
2080
f787a5f5
CW
2081static inline void
2082i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
673a394b 2083{
1c25595f 2084 struct drm_i915_file_private *file_priv = request->file_priv;
673a394b 2085
1c25595f
CW
2086 if (!file_priv)
2087 return;
1c5d22f7 2088
1c25595f 2089 spin_lock(&file_priv->mm.lock);
09bfa517
HRK
2090 if (request->file_priv) {
2091 list_del(&request->client_list);
2092 request->file_priv = NULL;
2093 }
1c25595f 2094 spin_unlock(&file_priv->mm.lock);
673a394b 2095}
673a394b 2096
dfaae392
CW
2097static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2098 struct intel_ring_buffer *ring)
9375e446 2099{
dfaae392
CW
2100 while (!list_empty(&ring->request_list)) {
2101 struct drm_i915_gem_request *request;
673a394b 2102
dfaae392
CW
2103 request = list_first_entry(&ring->request_list,
2104 struct drm_i915_gem_request,
2105 list);
de151cf6 2106
dfaae392 2107 list_del(&request->list);
f787a5f5 2108 i915_gem_request_remove_from_client(request);
dfaae392
CW
2109 kfree(request);
2110 }
673a394b 2111
dfaae392 2112 while (!list_empty(&ring->active_list)) {
05394f39 2113 struct drm_i915_gem_object *obj;
9375e446 2114
05394f39
CW
2115 obj = list_first_entry(&ring->active_list,
2116 struct drm_i915_gem_object,
2117 ring_list);
9375e446 2118
05394f39 2119 i915_gem_object_move_to_inactive(obj);
673a394b
EA
2120 }
2121}
2122
312817a3
CW
2123static void i915_gem_reset_fences(struct drm_device *dev)
2124{
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 int i;
2127
4b9de737 2128 for (i = 0; i < dev_priv->num_fence_regs; i++) {
312817a3 2129 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
7d2cb39c 2130
ada726c7
CW
2131 if (reg->obj)
2132 i915_gem_object_fence_lost(reg->obj);
7d2cb39c 2133
f9c513e9
CW
2134 i915_gem_write_fence(dev, i, NULL);
2135
ada726c7
CW
2136 reg->pin_count = 0;
2137 reg->obj = NULL;
2138 INIT_LIST_HEAD(&reg->lru_list);
312817a3 2139 }
ada726c7
CW
2140
2141 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
312817a3
CW
2142}
2143
069efc1d 2144void i915_gem_reset(struct drm_device *dev)
673a394b 2145{
77f01230 2146 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2147 struct drm_i915_gem_object *obj;
b4519513 2148 struct intel_ring_buffer *ring;
1ec14ad3 2149 int i;
673a394b 2150
b4519513
CW
2151 for_each_ring(ring, dev_priv, i)
2152 i915_gem_reset_ring_lists(dev_priv, ring);
dfaae392 2153
dfaae392
CW
2154 /* Move everything out of the GPU domains to ensure we do any
2155 * necessary invalidation upon reuse.
2156 */
05394f39 2157 list_for_each_entry(obj,
77f01230 2158 &dev_priv->mm.inactive_list,
69dc4987 2159 mm_list)
77f01230 2160 {
05394f39 2161 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
77f01230 2162 }
069efc1d
CW
2163
2164 /* The fence registers are invalidated so clear them out */
312817a3 2165 i915_gem_reset_fences(dev);
673a394b
EA
2166}
2167
2168/**
2169 * This function clears the request list as sequence numbers are passed.
2170 */
a71d8d94 2171void
db53a302 2172i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
673a394b 2173{
673a394b
EA
2174 uint32_t seqno;
2175
db53a302 2176 if (list_empty(&ring->request_list))
6c0594a3
KW
2177 return;
2178
db53a302 2179 WARN_ON(i915_verify_lists(ring->dev));
673a394b 2180
b2eadbc8 2181 seqno = ring->get_seqno(ring, true);
1ec14ad3 2182
852835f3 2183 while (!list_empty(&ring->request_list)) {
673a394b 2184 struct drm_i915_gem_request *request;
673a394b 2185
852835f3 2186 request = list_first_entry(&ring->request_list,
673a394b
EA
2187 struct drm_i915_gem_request,
2188 list);
673a394b 2189
dfaae392 2190 if (!i915_seqno_passed(seqno, request->seqno))
b84d5f0c
CW
2191 break;
2192
db53a302 2193 trace_i915_gem_request_retire(ring, request->seqno);
a71d8d94
CW
2194 /* We know the GPU must have read the request to have
2195 * sent us the seqno + interrupt, so use the position
2196 * of tail of the request to update the last known position
2197 * of the GPU head.
2198 */
2199 ring->last_retired_head = request->tail;
b84d5f0c
CW
2200
2201 list_del(&request->list);
f787a5f5 2202 i915_gem_request_remove_from_client(request);
b84d5f0c
CW
2203 kfree(request);
2204 }
673a394b 2205
b84d5f0c
CW
2206 /* Move any buffers on the active list that are no longer referenced
2207 * by the ringbuffer to the flushing/inactive lists as appropriate.
2208 */
2209 while (!list_empty(&ring->active_list)) {
05394f39 2210 struct drm_i915_gem_object *obj;
b84d5f0c 2211
0206e353 2212 obj = list_first_entry(&ring->active_list,
05394f39
CW
2213 struct drm_i915_gem_object,
2214 ring_list);
673a394b 2215
0201f1ec 2216 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
673a394b 2217 break;
b84d5f0c 2218
65ce3027 2219 i915_gem_object_move_to_inactive(obj);
673a394b 2220 }
9d34e5db 2221
db53a302
CW
2222 if (unlikely(ring->trace_irq_seqno &&
2223 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1ec14ad3 2224 ring->irq_put(ring);
db53a302 2225 ring->trace_irq_seqno = 0;
9d34e5db 2226 }
23bc5982 2227
db53a302 2228 WARN_ON(i915_verify_lists(ring->dev));
673a394b
EA
2229}
2230
b09a1fec
CW
2231void
2232i915_gem_retire_requests(struct drm_device *dev)
2233{
2234 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2235 struct intel_ring_buffer *ring;
1ec14ad3 2236 int i;
b09a1fec 2237
b4519513
CW
2238 for_each_ring(ring, dev_priv, i)
2239 i915_gem_retire_requests_ring(ring);
b09a1fec
CW
2240}
2241
75ef9da2 2242static void
673a394b
EA
2243i915_gem_retire_work_handler(struct work_struct *work)
2244{
2245 drm_i915_private_t *dev_priv;
2246 struct drm_device *dev;
b4519513 2247 struct intel_ring_buffer *ring;
0a58705b
CW
2248 bool idle;
2249 int i;
673a394b
EA
2250
2251 dev_priv = container_of(work, drm_i915_private_t,
2252 mm.retire_work.work);
2253 dev = dev_priv->dev;
2254
891b48cf
CW
2255 /* Come back later if the device is busy... */
2256 if (!mutex_trylock(&dev->struct_mutex)) {
bcb45086
CW
2257 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2258 round_jiffies_up_relative(HZ));
891b48cf
CW
2259 return;
2260 }
673a394b 2261
b09a1fec 2262 i915_gem_retire_requests(dev);
673a394b 2263
0a58705b
CW
2264 /* Send a periodic flush down the ring so we don't hold onto GEM
2265 * objects indefinitely.
673a394b 2266 */
0a58705b 2267 idle = true;
b4519513 2268 for_each_ring(ring, dev_priv, i) {
3bb73aba
CW
2269 if (ring->gpu_caches_dirty)
2270 i915_add_request(ring, NULL, NULL);
0a58705b
CW
2271
2272 idle &= list_empty(&ring->request_list);
673a394b
EA
2273 }
2274
0a58705b 2275 if (!dev_priv->mm.suspended && !idle)
bcb45086
CW
2276 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2277 round_jiffies_up_relative(HZ));
f047e395
CW
2278 if (idle)
2279 intel_mark_idle(dev);
0a58705b 2280
673a394b 2281 mutex_unlock(&dev->struct_mutex);
673a394b
EA
2282}
2283
30dfebf3
DV
2284/**
2285 * Ensures that an object will eventually get non-busy by flushing any required
2286 * write domains, emitting any outstanding lazy request and retiring and
2287 * completed requests.
2288 */
2289static int
2290i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2291{
2292 int ret;
2293
2294 if (obj->active) {
0201f1ec 2295 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
30dfebf3
DV
2296 if (ret)
2297 return ret;
2298
30dfebf3
DV
2299 i915_gem_retire_requests_ring(obj->ring);
2300 }
2301
2302 return 0;
2303}
2304
23ba4fd0
BW
2305/**
2306 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2307 * @DRM_IOCTL_ARGS: standard ioctl arguments
2308 *
2309 * Returns 0 if successful, else an error is returned with the remaining time in
2310 * the timeout parameter.
2311 * -ETIME: object is still busy after timeout
2312 * -ERESTARTSYS: signal interrupted the wait
2313 * -ENONENT: object doesn't exist
2314 * Also possible, but rare:
2315 * -EAGAIN: GPU wedged
2316 * -ENOMEM: damn
2317 * -ENODEV: Internal IRQ fail
2318 * -E?: The add request failed
2319 *
2320 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2321 * non-zero timeout parameter the wait ioctl will wait for the given number of
2322 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2323 * without holding struct_mutex the object may become re-busied before this
2324 * function completes. A similar but shorter * race condition exists in the busy
2325 * ioctl
2326 */
2327int
2328i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2329{
f69061be 2330 drm_i915_private_t *dev_priv = dev->dev_private;
23ba4fd0
BW
2331 struct drm_i915_gem_wait *args = data;
2332 struct drm_i915_gem_object *obj;
2333 struct intel_ring_buffer *ring = NULL;
eac1f14f 2334 struct timespec timeout_stack, *timeout = NULL;
f69061be 2335 unsigned reset_counter;
23ba4fd0
BW
2336 u32 seqno = 0;
2337 int ret = 0;
2338
eac1f14f
BW
2339 if (args->timeout_ns >= 0) {
2340 timeout_stack = ns_to_timespec(args->timeout_ns);
2341 timeout = &timeout_stack;
2342 }
23ba4fd0
BW
2343
2344 ret = i915_mutex_lock_interruptible(dev);
2345 if (ret)
2346 return ret;
2347
2348 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2349 if (&obj->base == NULL) {
2350 mutex_unlock(&dev->struct_mutex);
2351 return -ENOENT;
2352 }
2353
30dfebf3
DV
2354 /* Need to make sure the object gets inactive eventually. */
2355 ret = i915_gem_object_flush_active(obj);
23ba4fd0
BW
2356 if (ret)
2357 goto out;
2358
2359 if (obj->active) {
0201f1ec 2360 seqno = obj->last_read_seqno;
23ba4fd0
BW
2361 ring = obj->ring;
2362 }
2363
2364 if (seqno == 0)
2365 goto out;
2366
23ba4fd0
BW
2367 /* Do this after OLR check to make sure we make forward progress polling
2368 * on this IOCTL with a 0 timeout (like busy ioctl)
2369 */
2370 if (!args->timeout_ns) {
2371 ret = -ETIME;
2372 goto out;
2373 }
2374
2375 drm_gem_object_unreference(&obj->base);
f69061be 2376 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
23ba4fd0
BW
2377 mutex_unlock(&dev->struct_mutex);
2378
f69061be 2379 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
eac1f14f
BW
2380 if (timeout) {
2381 WARN_ON(!timespec_valid(timeout));
2382 args->timeout_ns = timespec_to_ns(timeout);
2383 }
23ba4fd0
BW
2384 return ret;
2385
2386out:
2387 drm_gem_object_unreference(&obj->base);
2388 mutex_unlock(&dev->struct_mutex);
2389 return ret;
2390}
2391
5816d648
BW
2392/**
2393 * i915_gem_object_sync - sync an object to a ring.
2394 *
2395 * @obj: object which may be in use on another ring.
2396 * @to: ring we wish to use the object on. May be NULL.
2397 *
2398 * This code is meant to abstract object synchronization with the GPU.
2399 * Calling with NULL implies synchronizing the object with the CPU
2400 * rather than a particular GPU ring.
2401 *
2402 * Returns 0 if successful, else propagates up the lower layer error.
2403 */
2911a35b
BW
2404int
2405i915_gem_object_sync(struct drm_i915_gem_object *obj,
2406 struct intel_ring_buffer *to)
2407{
2408 struct intel_ring_buffer *from = obj->ring;
2409 u32 seqno;
2410 int ret, idx;
2411
2412 if (from == NULL || to == from)
2413 return 0;
2414
5816d648 2415 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
0201f1ec 2416 return i915_gem_object_wait_rendering(obj, false);
2911a35b
BW
2417
2418 idx = intel_ring_sync_index(from, to);
2419
0201f1ec 2420 seqno = obj->last_read_seqno;
2911a35b
BW
2421 if (seqno <= from->sync_seqno[idx])
2422 return 0;
2423
b4aca010
BW
2424 ret = i915_gem_check_olr(obj->ring, seqno);
2425 if (ret)
2426 return ret;
2911a35b 2427
1500f7ea 2428 ret = to->sync_to(to, from, seqno);
e3a5a225 2429 if (!ret)
7b01e260
MK
2430 /* We use last_read_seqno because sync_to()
2431 * might have just caused seqno wrap under
2432 * the radar.
2433 */
2434 from->sync_seqno[idx] = obj->last_read_seqno;
2911a35b 2435
e3a5a225 2436 return ret;
2911a35b
BW
2437}
2438
b5ffc9bc
CW
2439static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2440{
2441 u32 old_write_domain, old_read_domains;
2442
b5ffc9bc
CW
2443 /* Force a pagefault for domain tracking on next user access */
2444 i915_gem_release_mmap(obj);
2445
b97c3d9c
KP
2446 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2447 return;
2448
97c809fd
CW
2449 /* Wait for any direct GTT access to complete */
2450 mb();
2451
b5ffc9bc
CW
2452 old_read_domains = obj->base.read_domains;
2453 old_write_domain = obj->base.write_domain;
2454
2455 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2456 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2457
2458 trace_i915_gem_object_change_domain(obj,
2459 old_read_domains,
2460 old_write_domain);
2461}
2462
673a394b
EA
2463/**
2464 * Unbinds an object from the GTT aperture.
2465 */
0f973f27 2466int
05394f39 2467i915_gem_object_unbind(struct drm_i915_gem_object *obj)
673a394b 2468{
7bddb01f 2469 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
43e28f09 2470 int ret;
673a394b 2471
05394f39 2472 if (obj->gtt_space == NULL)
673a394b
EA
2473 return 0;
2474
31d8d651
CW
2475 if (obj->pin_count)
2476 return -EBUSY;
673a394b 2477
c4670ad0
CW
2478 BUG_ON(obj->pages == NULL);
2479
a8198eea 2480 ret = i915_gem_object_finish_gpu(obj);
1488fc08 2481 if (ret)
a8198eea
CW
2482 return ret;
2483 /* Continue on if we fail due to EIO, the GPU is hung so we
2484 * should be safe and we need to cleanup or else we might
2485 * cause memory corruption through use-after-free.
2486 */
2487
b5ffc9bc 2488 i915_gem_object_finish_gtt(obj);
5323fd04 2489
96b47b65 2490 /* release the fence reg _after_ flushing */
d9e86c0e 2491 ret = i915_gem_object_put_fence(obj);
1488fc08 2492 if (ret)
d9e86c0e 2493 return ret;
96b47b65 2494
db53a302
CW
2495 trace_i915_gem_object_unbind(obj);
2496
74898d7e
DV
2497 if (obj->has_global_gtt_mapping)
2498 i915_gem_gtt_unbind_object(obj);
7bddb01f
DV
2499 if (obj->has_aliasing_ppgtt_mapping) {
2500 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2501 obj->has_aliasing_ppgtt_mapping = 0;
2502 }
74163907 2503 i915_gem_gtt_finish_object(obj);
7bddb01f 2504
6c085a72
CW
2505 list_del(&obj->mm_list);
2506 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
75e9e915 2507 /* Avoid an unnecessary call to unbind on rebind. */
05394f39 2508 obj->map_and_fenceable = true;
673a394b 2509
05394f39
CW
2510 drm_mm_put_block(obj->gtt_space);
2511 obj->gtt_space = NULL;
2512 obj->gtt_offset = 0;
673a394b 2513
88241785 2514 return 0;
54cf91dc
CW
2515}
2516
b2da9fe5 2517int i915_gpu_idle(struct drm_device *dev)
4df2faf4
DV
2518{
2519 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2520 struct intel_ring_buffer *ring;
1ec14ad3 2521 int ret, i;
4df2faf4 2522
4df2faf4 2523 /* Flush everything onto the inactive list. */
b4519513 2524 for_each_ring(ring, dev_priv, i) {
b6c7488d
BW
2525 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2526 if (ret)
2527 return ret;
2528
3e960501 2529 ret = intel_ring_idle(ring);
1ec14ad3
CW
2530 if (ret)
2531 return ret;
2532 }
4df2faf4 2533
8a1a49f9 2534 return 0;
4df2faf4
DV
2535}
2536
9ce079e4
CW
2537static void i965_write_fence_reg(struct drm_device *dev, int reg,
2538 struct drm_i915_gem_object *obj)
de151cf6 2539{
de151cf6 2540 drm_i915_private_t *dev_priv = dev->dev_private;
56c844e5
ID
2541 int fence_reg;
2542 int fence_pitch_shift;
de151cf6
JB
2543 uint64_t val;
2544
56c844e5
ID
2545 if (INTEL_INFO(dev)->gen >= 6) {
2546 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2547 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2548 } else {
2549 fence_reg = FENCE_REG_965_0;
2550 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2551 }
2552
9ce079e4
CW
2553 if (obj) {
2554 u32 size = obj->gtt_space->size;
de151cf6 2555
9ce079e4
CW
2556 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2557 0xfffff000) << 32;
2558 val |= obj->gtt_offset & 0xfffff000;
56c844e5 2559 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
9ce079e4
CW
2560 if (obj->tiling_mode == I915_TILING_Y)
2561 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2562 val |= I965_FENCE_REG_VALID;
2563 } else
2564 val = 0;
c6642782 2565
56c844e5
ID
2566 fence_reg += reg * 8;
2567 I915_WRITE64(fence_reg, val);
2568 POSTING_READ(fence_reg);
de151cf6
JB
2569}
2570
9ce079e4
CW
2571static void i915_write_fence_reg(struct drm_device *dev, int reg,
2572 struct drm_i915_gem_object *obj)
de151cf6 2573{
de151cf6 2574 drm_i915_private_t *dev_priv = dev->dev_private;
9ce079e4 2575 u32 val;
de151cf6 2576
9ce079e4
CW
2577 if (obj) {
2578 u32 size = obj->gtt_space->size;
2579 int pitch_val;
2580 int tile_width;
c6642782 2581
9ce079e4
CW
2582 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2583 (size & -size) != size ||
2584 (obj->gtt_offset & (size - 1)),
2585 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2586 obj->gtt_offset, obj->map_and_fenceable, size);
c6642782 2587
9ce079e4
CW
2588 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2589 tile_width = 128;
2590 else
2591 tile_width = 512;
2592
2593 /* Note: pitch better be a power of two tile widths */
2594 pitch_val = obj->stride / tile_width;
2595 pitch_val = ffs(pitch_val) - 1;
2596
2597 val = obj->gtt_offset;
2598 if (obj->tiling_mode == I915_TILING_Y)
2599 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2600 val |= I915_FENCE_SIZE_BITS(size);
2601 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2602 val |= I830_FENCE_REG_VALID;
2603 } else
2604 val = 0;
2605
2606 if (reg < 8)
2607 reg = FENCE_REG_830_0 + reg * 4;
2608 else
2609 reg = FENCE_REG_945_8 + (reg - 8) * 4;
2610
2611 I915_WRITE(reg, val);
2612 POSTING_READ(reg);
de151cf6
JB
2613}
2614
9ce079e4
CW
2615static void i830_write_fence_reg(struct drm_device *dev, int reg,
2616 struct drm_i915_gem_object *obj)
de151cf6 2617{
de151cf6 2618 drm_i915_private_t *dev_priv = dev->dev_private;
de151cf6 2619 uint32_t val;
de151cf6 2620
9ce079e4
CW
2621 if (obj) {
2622 u32 size = obj->gtt_space->size;
2623 uint32_t pitch_val;
de151cf6 2624
9ce079e4
CW
2625 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2626 (size & -size) != size ||
2627 (obj->gtt_offset & (size - 1)),
2628 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2629 obj->gtt_offset, size);
e76a16de 2630
9ce079e4
CW
2631 pitch_val = obj->stride / 128;
2632 pitch_val = ffs(pitch_val) - 1;
de151cf6 2633
9ce079e4
CW
2634 val = obj->gtt_offset;
2635 if (obj->tiling_mode == I915_TILING_Y)
2636 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2637 val |= I830_FENCE_SIZE_BITS(size);
2638 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2639 val |= I830_FENCE_REG_VALID;
2640 } else
2641 val = 0;
c6642782 2642
9ce079e4
CW
2643 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2644 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2645}
2646
d0a57789
CW
2647inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2648{
2649 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2650}
2651
9ce079e4
CW
2652static void i915_gem_write_fence(struct drm_device *dev, int reg,
2653 struct drm_i915_gem_object *obj)
2654{
d0a57789
CW
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656
2657 /* Ensure that all CPU reads are completed before installing a fence
2658 * and all writes before removing the fence.
2659 */
2660 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2661 mb();
2662
9ce079e4
CW
2663 switch (INTEL_INFO(dev)->gen) {
2664 case 7:
56c844e5 2665 case 6:
9ce079e4
CW
2666 case 5:
2667 case 4: i965_write_fence_reg(dev, reg, obj); break;
2668 case 3: i915_write_fence_reg(dev, reg, obj); break;
2669 case 2: i830_write_fence_reg(dev, reg, obj); break;
7dbf9d6e 2670 default: BUG();
9ce079e4 2671 }
d0a57789
CW
2672
2673 /* And similarly be paranoid that no direct access to this region
2674 * is reordered to before the fence is installed.
2675 */
2676 if (i915_gem_object_needs_mb(obj))
2677 mb();
de151cf6
JB
2678}
2679
61050808
CW
2680static inline int fence_number(struct drm_i915_private *dev_priv,
2681 struct drm_i915_fence_reg *fence)
2682{
2683 return fence - dev_priv->fence_regs;
2684}
2685
25ff1195
CW
2686static void i915_gem_write_fence__ipi(void *data)
2687{
2688 wbinvd();
2689}
2690
61050808
CW
2691static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2692 struct drm_i915_fence_reg *fence,
2693 bool enable)
2694{
25ff1195
CW
2695 struct drm_device *dev = obj->base.dev;
2696 struct drm_i915_private *dev_priv = dev->dev_private;
2697 int fence_reg = fence_number(dev_priv, fence);
2698
2699 /* In order to fully serialize access to the fenced region and
2700 * the update to the fence register we need to take extreme
2701 * measures on SNB+. In theory, the write to the fence register
2702 * flushes all memory transactions before, and coupled with the
2703 * mb() placed around the register write we serialise all memory
2704 * operations with respect to the changes in the tiler. Yet, on
2705 * SNB+ we need to take a step further and emit an explicit wbinvd()
2706 * on each processor in order to manually flush all memory
2707 * transactions before updating the fence register.
2708 */
2709 if (HAS_LLC(obj->base.dev))
2710 on_each_cpu(i915_gem_write_fence__ipi, NULL, 1);
2711 i915_gem_write_fence(dev, fence_reg, enable ? obj : NULL);
61050808
CW
2712
2713 if (enable) {
25ff1195 2714 obj->fence_reg = fence_reg;
61050808
CW
2715 fence->obj = obj;
2716 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2717 } else {
2718 obj->fence_reg = I915_FENCE_REG_NONE;
2719 fence->obj = NULL;
2720 list_del_init(&fence->lru_list);
2721 }
2722}
2723
d9e86c0e 2724static int
d0a57789 2725i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
d9e86c0e 2726{
1c293ea3 2727 if (obj->last_fenced_seqno) {
86d5bc37 2728 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
18991845
CW
2729 if (ret)
2730 return ret;
d9e86c0e
CW
2731
2732 obj->last_fenced_seqno = 0;
d9e86c0e
CW
2733 }
2734
86d5bc37 2735 obj->fenced_gpu_access = false;
d9e86c0e
CW
2736 return 0;
2737}
2738
2739int
2740i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2741{
61050808 2742 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
f9c513e9 2743 struct drm_i915_fence_reg *fence;
d9e86c0e
CW
2744 int ret;
2745
d0a57789 2746 ret = i915_gem_object_wait_fence(obj);
d9e86c0e
CW
2747 if (ret)
2748 return ret;
2749
61050808
CW
2750 if (obj->fence_reg == I915_FENCE_REG_NONE)
2751 return 0;
d9e86c0e 2752
f9c513e9
CW
2753 fence = &dev_priv->fence_regs[obj->fence_reg];
2754
61050808 2755 i915_gem_object_fence_lost(obj);
f9c513e9 2756 i915_gem_object_update_fence(obj, fence, false);
d9e86c0e
CW
2757
2758 return 0;
2759}
2760
2761static struct drm_i915_fence_reg *
a360bb1a 2762i915_find_fence_reg(struct drm_device *dev)
ae3db24a 2763{
ae3db24a 2764 struct drm_i915_private *dev_priv = dev->dev_private;
8fe301ad 2765 struct drm_i915_fence_reg *reg, *avail;
d9e86c0e 2766 int i;
ae3db24a
DV
2767
2768 /* First try to find a free reg */
d9e86c0e 2769 avail = NULL;
ae3db24a
DV
2770 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2771 reg = &dev_priv->fence_regs[i];
2772 if (!reg->obj)
d9e86c0e 2773 return reg;
ae3db24a 2774
1690e1eb 2775 if (!reg->pin_count)
d9e86c0e 2776 avail = reg;
ae3db24a
DV
2777 }
2778
d9e86c0e
CW
2779 if (avail == NULL)
2780 return NULL;
ae3db24a
DV
2781
2782 /* None available, try to steal one or wait for a user to finish */
d9e86c0e 2783 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
1690e1eb 2784 if (reg->pin_count)
ae3db24a
DV
2785 continue;
2786
8fe301ad 2787 return reg;
ae3db24a
DV
2788 }
2789
8fe301ad 2790 return NULL;
ae3db24a
DV
2791}
2792
de151cf6 2793/**
9a5a53b3 2794 * i915_gem_object_get_fence - set up fencing for an object
de151cf6
JB
2795 * @obj: object to map through a fence reg
2796 *
2797 * When mapping objects through the GTT, userspace wants to be able to write
2798 * to them without having to worry about swizzling if the object is tiled.
de151cf6
JB
2799 * This function walks the fence regs looking for a free one for @obj,
2800 * stealing one if it can't find any.
2801 *
2802 * It then sets up the reg based on the object's properties: address, pitch
2803 * and tiling format.
9a5a53b3
CW
2804 *
2805 * For an untiled surface, this removes any existing fence.
de151cf6 2806 */
8c4b8c3f 2807int
06d98131 2808i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
de151cf6 2809{
05394f39 2810 struct drm_device *dev = obj->base.dev;
79e53945 2811 struct drm_i915_private *dev_priv = dev->dev_private;
14415745 2812 bool enable = obj->tiling_mode != I915_TILING_NONE;
d9e86c0e 2813 struct drm_i915_fence_reg *reg;
ae3db24a 2814 int ret;
de151cf6 2815
14415745
CW
2816 /* Have we updated the tiling parameters upon the object and so
2817 * will need to serialise the write to the associated fence register?
2818 */
5d82e3e6 2819 if (obj->fence_dirty) {
d0a57789 2820 ret = i915_gem_object_wait_fence(obj);
14415745
CW
2821 if (ret)
2822 return ret;
2823 }
9a5a53b3 2824
d9e86c0e 2825 /* Just update our place in the LRU if our fence is getting reused. */
05394f39
CW
2826 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2827 reg = &dev_priv->fence_regs[obj->fence_reg];
5d82e3e6 2828 if (!obj->fence_dirty) {
14415745
CW
2829 list_move_tail(&reg->lru_list,
2830 &dev_priv->mm.fence_list);
2831 return 0;
2832 }
2833 } else if (enable) {
2834 reg = i915_find_fence_reg(dev);
2835 if (reg == NULL)
2836 return -EDEADLK;
d9e86c0e 2837
14415745
CW
2838 if (reg->obj) {
2839 struct drm_i915_gem_object *old = reg->obj;
2840
d0a57789 2841 ret = i915_gem_object_wait_fence(old);
29c5a587
CW
2842 if (ret)
2843 return ret;
2844
14415745 2845 i915_gem_object_fence_lost(old);
29c5a587 2846 }
14415745 2847 } else
a09ba7fa 2848 return 0;
a09ba7fa 2849
14415745 2850 i915_gem_object_update_fence(obj, reg, enable);
5d82e3e6 2851 obj->fence_dirty = false;
14415745 2852
9ce079e4 2853 return 0;
de151cf6
JB
2854}
2855
42d6ab48
CW
2856static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2857 struct drm_mm_node *gtt_space,
2858 unsigned long cache_level)
2859{
2860 struct drm_mm_node *other;
2861
2862 /* On non-LLC machines we have to be careful when putting differing
2863 * types of snoopable memory together to avoid the prefetcher
4239ca77 2864 * crossing memory domains and dying.
42d6ab48
CW
2865 */
2866 if (HAS_LLC(dev))
2867 return true;
2868
2869 if (gtt_space == NULL)
2870 return true;
2871
2872 if (list_empty(&gtt_space->node_list))
2873 return true;
2874
2875 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2876 if (other->allocated && !other->hole_follows && other->color != cache_level)
2877 return false;
2878
2879 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2880 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2881 return false;
2882
2883 return true;
2884}
2885
2886static void i915_gem_verify_gtt(struct drm_device *dev)
2887{
2888#if WATCH_GTT
2889 struct drm_i915_private *dev_priv = dev->dev_private;
2890 struct drm_i915_gem_object *obj;
2891 int err = 0;
2892
2893 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2894 if (obj->gtt_space == NULL) {
2895 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2896 err++;
2897 continue;
2898 }
2899
2900 if (obj->cache_level != obj->gtt_space->color) {
2901 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2902 obj->gtt_space->start,
2903 obj->gtt_space->start + obj->gtt_space->size,
2904 obj->cache_level,
2905 obj->gtt_space->color);
2906 err++;
2907 continue;
2908 }
2909
2910 if (!i915_gem_valid_gtt_space(dev,
2911 obj->gtt_space,
2912 obj->cache_level)) {
2913 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2914 obj->gtt_space->start,
2915 obj->gtt_space->start + obj->gtt_space->size,
2916 obj->cache_level);
2917 err++;
2918 continue;
2919 }
2920 }
2921
2922 WARN_ON(err);
2923#endif
2924}
2925
673a394b
EA
2926/**
2927 * Finds free space in the GTT aperture and binds the object there.
2928 */
2929static int
05394f39 2930i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
920afa77 2931 unsigned alignment,
86a1ee26
CW
2932 bool map_and_fenceable,
2933 bool nonblocking)
673a394b 2934{
05394f39 2935 struct drm_device *dev = obj->base.dev;
673a394b 2936 drm_i915_private_t *dev_priv = dev->dev_private;
dc9dd7a2 2937 struct drm_mm_node *node;
5e783301 2938 u32 size, fence_size, fence_alignment, unfenced_alignment;
75e9e915 2939 bool mappable, fenceable;
07f73f69 2940 int ret;
673a394b 2941
e28f8711
CW
2942 fence_size = i915_gem_get_gtt_size(dev,
2943 obj->base.size,
2944 obj->tiling_mode);
2945 fence_alignment = i915_gem_get_gtt_alignment(dev,
2946 obj->base.size,
d865110c 2947 obj->tiling_mode, true);
e28f8711 2948 unfenced_alignment =
d865110c 2949 i915_gem_get_gtt_alignment(dev,
e28f8711 2950 obj->base.size,
d865110c 2951 obj->tiling_mode, false);
a00b10c3 2952
673a394b 2953 if (alignment == 0)
5e783301
DV
2954 alignment = map_and_fenceable ? fence_alignment :
2955 unfenced_alignment;
75e9e915 2956 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
673a394b
EA
2957 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2958 return -EINVAL;
2959 }
2960
05394f39 2961 size = map_and_fenceable ? fence_size : obj->base.size;
a00b10c3 2962
654fc607
CW
2963 /* If the object is bigger than the entire aperture, reject it early
2964 * before evicting everything in a vain attempt to find space.
2965 */
05394f39 2966 if (obj->base.size >
5d4545ae 2967 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
654fc607
CW
2968 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2969 return -E2BIG;
2970 }
2971
37e680a1 2972 ret = i915_gem_object_get_pages(obj);
6c085a72
CW
2973 if (ret)
2974 return ret;
2975
fbdda6fb
CW
2976 i915_gem_object_pin_pages(obj);
2977
dc9dd7a2
CW
2978 node = kzalloc(sizeof(*node), GFP_KERNEL);
2979 if (node == NULL) {
2980 i915_gem_object_unpin_pages(obj);
2981 return -ENOMEM;
2982 }
2983
673a394b 2984 search_free:
75e9e915 2985 if (map_and_fenceable)
dc9dd7a2
CW
2986 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2987 size, alignment, obj->cache_level,
5d4545ae 2988 0, dev_priv->gtt.mappable_end);
920afa77 2989 else
dc9dd7a2
CW
2990 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2991 size, alignment, obj->cache_level);
2992 if (ret) {
75e9e915 2993 ret = i915_gem_evict_something(dev, size, alignment,
42d6ab48 2994 obj->cache_level,
86a1ee26
CW
2995 map_and_fenceable,
2996 nonblocking);
dc9dd7a2
CW
2997 if (ret == 0)
2998 goto search_free;
9731129c 2999
dc9dd7a2
CW
3000 i915_gem_object_unpin_pages(obj);
3001 kfree(node);
3002 return ret;
673a394b 3003 }
dc9dd7a2 3004 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
fbdda6fb 3005 i915_gem_object_unpin_pages(obj);
dc9dd7a2 3006 drm_mm_put_block(node);
42d6ab48 3007 return -EINVAL;
673a394b
EA
3008 }
3009
74163907 3010 ret = i915_gem_gtt_prepare_object(obj);
7c2e6fdf 3011 if (ret) {
fbdda6fb 3012 i915_gem_object_unpin_pages(obj);
dc9dd7a2 3013 drm_mm_put_block(node);
6c085a72 3014 return ret;
673a394b 3015 }
673a394b 3016
6c085a72 3017 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
05394f39 3018 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
bf1a1092 3019
dc9dd7a2
CW
3020 obj->gtt_space = node;
3021 obj->gtt_offset = node->start;
1c5d22f7 3022
75e9e915 3023 fenceable =
dc9dd7a2
CW
3024 node->size == fence_size &&
3025 (node->start & (fence_alignment - 1)) == 0;
a00b10c3 3026
75e9e915 3027 mappable =
5d4545ae 3028 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
a00b10c3 3029
05394f39 3030 obj->map_and_fenceable = mappable && fenceable;
75e9e915 3031
fbdda6fb 3032 i915_gem_object_unpin_pages(obj);
db53a302 3033 trace_i915_gem_object_bind(obj, map_and_fenceable);
42d6ab48 3034 i915_gem_verify_gtt(dev);
673a394b
EA
3035 return 0;
3036}
3037
3038void
05394f39 3039i915_gem_clflush_object(struct drm_i915_gem_object *obj)
673a394b 3040{
673a394b
EA
3041 /* If we don't have a page list set up, then we're not pinned
3042 * to GPU, and we can ignore the cache flush because it'll happen
3043 * again at bind time.
3044 */
05394f39 3045 if (obj->pages == NULL)
673a394b
EA
3046 return;
3047
769ce464
ID
3048 /*
3049 * Stolen memory is always coherent with the GPU as it is explicitly
3050 * marked as wc by the system, or the system is cache-coherent.
3051 */
3052 if (obj->stolen)
3053 return;
3054
9c23f7fc
CW
3055 /* If the GPU is snooping the contents of the CPU cache,
3056 * we do not need to manually clear the CPU cache lines. However,
3057 * the caches are only snooped when the render cache is
3058 * flushed/invalidated. As we always have to emit invalidations
3059 * and flushes when moving into and out of the RENDER domain, correct
3060 * snooping behaviour occurs naturally as the result of our domain
3061 * tracking.
3062 */
3063 if (obj->cache_level != I915_CACHE_NONE)
3064 return;
3065
1c5d22f7 3066 trace_i915_gem_object_clflush(obj);
cfa16a0d 3067
9da3da66 3068 drm_clflush_sg(obj->pages);
e47c68e9
EA
3069}
3070
3071/** Flushes the GTT write domain for the object if it's dirty. */
3072static void
05394f39 3073i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3074{
1c5d22f7
CW
3075 uint32_t old_write_domain;
3076
05394f39 3077 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
e47c68e9
EA
3078 return;
3079
63256ec5 3080 /* No actual flushing is required for the GTT write domain. Writes
e47c68e9
EA
3081 * to it immediately go to main memory as far as we know, so there's
3082 * no chipset flush. It also doesn't land in render cache.
63256ec5
CW
3083 *
3084 * However, we do have to enforce the order so that all writes through
3085 * the GTT land before any writes to the device, such as updates to
3086 * the GATT itself.
e47c68e9 3087 */
63256ec5
CW
3088 wmb();
3089
05394f39
CW
3090 old_write_domain = obj->base.write_domain;
3091 obj->base.write_domain = 0;
1c5d22f7
CW
3092
3093 trace_i915_gem_object_change_domain(obj,
05394f39 3094 obj->base.read_domains,
1c5d22f7 3095 old_write_domain);
e47c68e9
EA
3096}
3097
3098/** Flushes the CPU write domain for the object if it's dirty. */
3099static void
05394f39 3100i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3101{
1c5d22f7 3102 uint32_t old_write_domain;
e47c68e9 3103
05394f39 3104 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
e47c68e9
EA
3105 return;
3106
3107 i915_gem_clflush_object(obj);
e76e9aeb 3108 i915_gem_chipset_flush(obj->base.dev);
05394f39
CW
3109 old_write_domain = obj->base.write_domain;
3110 obj->base.write_domain = 0;
1c5d22f7
CW
3111
3112 trace_i915_gem_object_change_domain(obj,
05394f39 3113 obj->base.read_domains,
1c5d22f7 3114 old_write_domain);
e47c68e9
EA
3115}
3116
2ef7eeaa
EA
3117/**
3118 * Moves a single object to the GTT read, and possibly write domain.
3119 *
3120 * This function returns when the move is complete, including waiting on
3121 * flushes to occur.
3122 */
79e53945 3123int
2021746e 3124i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2ef7eeaa 3125{
8325a09d 3126 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1c5d22f7 3127 uint32_t old_write_domain, old_read_domains;
e47c68e9 3128 int ret;
2ef7eeaa 3129
02354392 3130 /* Not valid to be called on unbound objects. */
05394f39 3131 if (obj->gtt_space == NULL)
02354392
EA
3132 return -EINVAL;
3133
8d7e3de1
CW
3134 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3135 return 0;
3136
0201f1ec 3137 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
3138 if (ret)
3139 return ret;
3140
7213342d 3141 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 3142
d0a57789
CW
3143 /* Serialise direct access to this object with the barriers for
3144 * coherent writes from the GPU, by effectively invalidating the
3145 * GTT domain upon first access.
3146 */
3147 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3148 mb();
3149
05394f39
CW
3150 old_write_domain = obj->base.write_domain;
3151 old_read_domains = obj->base.read_domains;
1c5d22f7 3152
e47c68e9
EA
3153 /* It should now be out of any other write domains, and we can update
3154 * the domain values for our changes.
3155 */
05394f39
CW
3156 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3157 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
e47c68e9 3158 if (write) {
05394f39
CW
3159 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3160 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3161 obj->dirty = 1;
2ef7eeaa
EA
3162 }
3163
1c5d22f7
CW
3164 trace_i915_gem_object_change_domain(obj,
3165 old_read_domains,
3166 old_write_domain);
3167
8325a09d
CW
3168 /* And bump the LRU for this access */
3169 if (i915_gem_object_is_inactive(obj))
3170 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3171
e47c68e9
EA
3172 return 0;
3173}
3174
e4ffd173
CW
3175int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3176 enum i915_cache_level cache_level)
3177{
7bddb01f
DV
3178 struct drm_device *dev = obj->base.dev;
3179 drm_i915_private_t *dev_priv = dev->dev_private;
e4ffd173
CW
3180 int ret;
3181
3182 if (obj->cache_level == cache_level)
3183 return 0;
3184
3185 if (obj->pin_count) {
3186 DRM_DEBUG("can not change the cache level of pinned objects\n");
3187 return -EBUSY;
3188 }
3189
42d6ab48
CW
3190 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3191 ret = i915_gem_object_unbind(obj);
3192 if (ret)
3193 return ret;
3194 }
3195
e4ffd173
CW
3196 if (obj->gtt_space) {
3197 ret = i915_gem_object_finish_gpu(obj);
3198 if (ret)
3199 return ret;
3200
3201 i915_gem_object_finish_gtt(obj);
3202
3203 /* Before SandyBridge, you could not use tiling or fence
3204 * registers with snooped memory, so relinquish any fences
3205 * currently pointing to our region in the aperture.
3206 */
42d6ab48 3207 if (INTEL_INFO(dev)->gen < 6) {
e4ffd173
CW
3208 ret = i915_gem_object_put_fence(obj);
3209 if (ret)
3210 return ret;
3211 }
3212
74898d7e
DV
3213 if (obj->has_global_gtt_mapping)
3214 i915_gem_gtt_bind_object(obj, cache_level);
7bddb01f
DV
3215 if (obj->has_aliasing_ppgtt_mapping)
3216 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3217 obj, cache_level);
42d6ab48
CW
3218
3219 obj->gtt_space->color = cache_level;
e4ffd173
CW
3220 }
3221
3222 if (cache_level == I915_CACHE_NONE) {
3223 u32 old_read_domains, old_write_domain;
3224
3225 /* If we're coming from LLC cached, then we haven't
3226 * actually been tracking whether the data is in the
3227 * CPU cache or not, since we only allow one bit set
3228 * in obj->write_domain and have been skipping the clflushes.
3229 * Just set it to the CPU cache for now.
3230 */
3231 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3232 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3233
3234 old_read_domains = obj->base.read_domains;
3235 old_write_domain = obj->base.write_domain;
3236
3237 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3238 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3239
3240 trace_i915_gem_object_change_domain(obj,
3241 old_read_domains,
3242 old_write_domain);
3243 }
3244
3245 obj->cache_level = cache_level;
42d6ab48 3246 i915_gem_verify_gtt(dev);
e4ffd173
CW
3247 return 0;
3248}
3249
199adf40
BW
3250int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file)
e6994aee 3252{
199adf40 3253 struct drm_i915_gem_caching *args = data;
e6994aee
CW
3254 struct drm_i915_gem_object *obj;
3255 int ret;
3256
3257 ret = i915_mutex_lock_interruptible(dev);
3258 if (ret)
3259 return ret;
3260
3261 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3262 if (&obj->base == NULL) {
3263 ret = -ENOENT;
3264 goto unlock;
3265 }
3266
199adf40 3267 args->caching = obj->cache_level != I915_CACHE_NONE;
e6994aee
CW
3268
3269 drm_gem_object_unreference(&obj->base);
3270unlock:
3271 mutex_unlock(&dev->struct_mutex);
3272 return ret;
3273}
3274
199adf40
BW
3275int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3276 struct drm_file *file)
e6994aee 3277{
199adf40 3278 struct drm_i915_gem_caching *args = data;
e6994aee
CW
3279 struct drm_i915_gem_object *obj;
3280 enum i915_cache_level level;
3281 int ret;
3282
199adf40
BW
3283 switch (args->caching) {
3284 case I915_CACHING_NONE:
e6994aee
CW
3285 level = I915_CACHE_NONE;
3286 break;
199adf40 3287 case I915_CACHING_CACHED:
e6994aee
CW
3288 level = I915_CACHE_LLC;
3289 break;
3290 default:
3291 return -EINVAL;
3292 }
3293
3bc2913e
BW
3294 ret = i915_mutex_lock_interruptible(dev);
3295 if (ret)
3296 return ret;
3297
e6994aee
CW
3298 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3299 if (&obj->base == NULL) {
3300 ret = -ENOENT;
3301 goto unlock;
3302 }
3303
3304 ret = i915_gem_object_set_cache_level(obj, level);
3305
3306 drm_gem_object_unreference(&obj->base);
3307unlock:
3308 mutex_unlock(&dev->struct_mutex);
3309 return ret;
3310}
3311
b9241ea3 3312/*
2da3b9b9
CW
3313 * Prepare buffer for display plane (scanout, cursors, etc).
3314 * Can be called from an uninterruptible phase (modesetting) and allows
3315 * any flushes to be pipelined (for pageflips).
b9241ea3
ZW
3316 */
3317int
2da3b9b9
CW
3318i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3319 u32 alignment,
919926ae 3320 struct intel_ring_buffer *pipelined)
b9241ea3 3321{
2da3b9b9 3322 u32 old_read_domains, old_write_domain;
b9241ea3
ZW
3323 int ret;
3324
0be73284 3325 if (pipelined != obj->ring) {
2911a35b
BW
3326 ret = i915_gem_object_sync(obj, pipelined);
3327 if (ret)
b9241ea3
ZW
3328 return ret;
3329 }
3330
a7ef0640
EA
3331 /* The display engine is not coherent with the LLC cache on gen6. As
3332 * a result, we make sure that the pinning that is about to occur is
3333 * done with uncached PTEs. This is lowest common denominator for all
3334 * chipsets.
3335 *
3336 * However for gen6+, we could do better by using the GFDT bit instead
3337 * of uncaching, which would allow us to flush all the LLC-cached data
3338 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3339 */
3340 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3341 if (ret)
3342 return ret;
3343
2da3b9b9
CW
3344 /* As the user may map the buffer once pinned in the display plane
3345 * (e.g. libkms for the bootup splash), we have to ensure that we
3346 * always use map_and_fenceable for all scanout buffers.
3347 */
86a1ee26 3348 ret = i915_gem_object_pin(obj, alignment, true, false);
2da3b9b9
CW
3349 if (ret)
3350 return ret;
3351
b118c1e3
CW
3352 i915_gem_object_flush_cpu_write_domain(obj);
3353
2da3b9b9 3354 old_write_domain = obj->base.write_domain;
05394f39 3355 old_read_domains = obj->base.read_domains;
2da3b9b9
CW
3356
3357 /* It should now be out of any other write domains, and we can update
3358 * the domain values for our changes.
3359 */
e5f1d962 3360 obj->base.write_domain = 0;
05394f39 3361 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
3362
3363 trace_i915_gem_object_change_domain(obj,
3364 old_read_domains,
2da3b9b9 3365 old_write_domain);
b9241ea3
ZW
3366
3367 return 0;
3368}
3369
85345517 3370int
a8198eea 3371i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
85345517 3372{
88241785
CW
3373 int ret;
3374
a8198eea 3375 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
85345517
CW
3376 return 0;
3377
0201f1ec 3378 ret = i915_gem_object_wait_rendering(obj, false);
c501ae7f
CW
3379 if (ret)
3380 return ret;
3381
a8198eea
CW
3382 /* Ensure that we invalidate the GPU's caches and TLBs. */
3383 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
c501ae7f 3384 return 0;
85345517
CW
3385}
3386
e47c68e9
EA
3387/**
3388 * Moves a single object to the CPU read, and possibly write domain.
3389 *
3390 * This function returns when the move is complete, including waiting on
3391 * flushes to occur.
3392 */
dabdfe02 3393int
919926ae 3394i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
e47c68e9 3395{
1c5d22f7 3396 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
3397 int ret;
3398
8d7e3de1
CW
3399 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3400 return 0;
3401
0201f1ec 3402 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
3403 if (ret)
3404 return ret;
3405
e47c68e9 3406 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 3407
05394f39
CW
3408 old_write_domain = obj->base.write_domain;
3409 old_read_domains = obj->base.read_domains;
1c5d22f7 3410
e47c68e9 3411 /* Flush the CPU cache if it's still invalid. */
05394f39 3412 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2ef7eeaa 3413 i915_gem_clflush_object(obj);
2ef7eeaa 3414
05394f39 3415 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
3416 }
3417
3418 /* It should now be out of any other write domains, and we can update
3419 * the domain values for our changes.
3420 */
05394f39 3421 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
e47c68e9
EA
3422
3423 /* If we're writing through the CPU, then the GPU read domains will
3424 * need to be invalidated at next use.
3425 */
3426 if (write) {
05394f39
CW
3427 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3428 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
e47c68e9 3429 }
2ef7eeaa 3430
1c5d22f7
CW
3431 trace_i915_gem_object_change_domain(obj,
3432 old_read_domains,
3433 old_write_domain);
3434
2ef7eeaa
EA
3435 return 0;
3436}
3437
673a394b
EA
3438/* Throttle our rendering by waiting until the ring has completed our requests
3439 * emitted over 20 msec ago.
3440 *
b962442e
EA
3441 * Note that if we were to use the current jiffies each time around the loop,
3442 * we wouldn't escape the function with any frames outstanding if the time to
3443 * render a frame was over 20ms.
3444 *
673a394b
EA
3445 * This should get us reasonable parallelism between CPU and GPU but also
3446 * relatively low latency when blocking on a particular request to finish.
3447 */
40a5f0de 3448static int
f787a5f5 3449i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
40a5f0de 3450{
f787a5f5
CW
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e 3453 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
f787a5f5
CW
3454 struct drm_i915_gem_request *request;
3455 struct intel_ring_buffer *ring = NULL;
f69061be 3456 unsigned reset_counter;
f787a5f5
CW
3457 u32 seqno = 0;
3458 int ret;
93533c29 3459
308887aa
DV
3460 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3461 if (ret)
3462 return ret;
3463
3464 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3465 if (ret)
3466 return ret;
e110e8d6 3467
1c25595f 3468 spin_lock(&file_priv->mm.lock);
f787a5f5 3469 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
b962442e
EA
3470 if (time_after_eq(request->emitted_jiffies, recent_enough))
3471 break;
40a5f0de 3472
f787a5f5
CW
3473 ring = request->ring;
3474 seqno = request->seqno;
b962442e 3475 }
f69061be 3476 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1c25595f 3477 spin_unlock(&file_priv->mm.lock);
40a5f0de 3478
f787a5f5
CW
3479 if (seqno == 0)
3480 return 0;
2bc43b5c 3481
f69061be 3482 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
f787a5f5
CW
3483 if (ret == 0)
3484 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
40a5f0de
EA
3485
3486 return ret;
3487}
3488
673a394b 3489int
05394f39
CW
3490i915_gem_object_pin(struct drm_i915_gem_object *obj,
3491 uint32_t alignment,
86a1ee26
CW
3492 bool map_and_fenceable,
3493 bool nonblocking)
673a394b 3494{
673a394b
EA
3495 int ret;
3496
7e81a42e
CW
3497 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3498 return -EBUSY;
ac0c6b5a 3499
05394f39
CW
3500 if (obj->gtt_space != NULL) {
3501 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3502 (map_and_fenceable && !obj->map_and_fenceable)) {
3503 WARN(obj->pin_count,
ae7d49d8 3504 "bo is already pinned with incorrect alignment:"
75e9e915
DV
3505 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3506 " obj->map_and_fenceable=%d\n",
05394f39 3507 obj->gtt_offset, alignment,
75e9e915 3508 map_and_fenceable,
05394f39 3509 obj->map_and_fenceable);
ac0c6b5a
CW
3510 ret = i915_gem_object_unbind(obj);
3511 if (ret)
3512 return ret;
3513 }
3514 }
3515
05394f39 3516 if (obj->gtt_space == NULL) {
8742267a
CW
3517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3518
a00b10c3 3519 ret = i915_gem_object_bind_to_gtt(obj, alignment,
86a1ee26
CW
3520 map_and_fenceable,
3521 nonblocking);
9731129c 3522 if (ret)
673a394b 3523 return ret;
8742267a
CW
3524
3525 if (!dev_priv->mm.aliasing_ppgtt)
3526 i915_gem_gtt_bind_object(obj, obj->cache_level);
22c344e9 3527 }
76446cac 3528
74898d7e
DV
3529 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3530 i915_gem_gtt_bind_object(obj, obj->cache_level);
3531
1b50247a 3532 obj->pin_count++;
6299f992 3533 obj->pin_mappable |= map_and_fenceable;
673a394b
EA
3534
3535 return 0;
3536}
3537
3538void
05394f39 3539i915_gem_object_unpin(struct drm_i915_gem_object *obj)
673a394b 3540{
05394f39
CW
3541 BUG_ON(obj->pin_count == 0);
3542 BUG_ON(obj->gtt_space == NULL);
673a394b 3543
1b50247a 3544 if (--obj->pin_count == 0)
6299f992 3545 obj->pin_mappable = false;
673a394b
EA
3546}
3547
3548int
3549i915_gem_pin_ioctl(struct drm_device *dev, void *data,
05394f39 3550 struct drm_file *file)
673a394b
EA
3551{
3552 struct drm_i915_gem_pin *args = data;
05394f39 3553 struct drm_i915_gem_object *obj;
673a394b
EA
3554 int ret;
3555
1d7cfea1
CW
3556 ret = i915_mutex_lock_interruptible(dev);
3557 if (ret)
3558 return ret;
673a394b 3559
05394f39 3560 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 3561 if (&obj->base == NULL) {
1d7cfea1
CW
3562 ret = -ENOENT;
3563 goto unlock;
673a394b 3564 }
673a394b 3565
05394f39 3566 if (obj->madv != I915_MADV_WILLNEED) {
bb6baf76 3567 DRM_ERROR("Attempting to pin a purgeable buffer\n");
1d7cfea1
CW
3568 ret = -EINVAL;
3569 goto out;
3ef94daa
CW
3570 }
3571
05394f39 3572 if (obj->pin_filp != NULL && obj->pin_filp != file) {
79e53945
JB
3573 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3574 args->handle);
1d7cfea1
CW
3575 ret = -EINVAL;
3576 goto out;
79e53945
JB
3577 }
3578
93be8788 3579 if (obj->user_pin_count == 0) {
86a1ee26 3580 ret = i915_gem_object_pin(obj, args->alignment, true, false);
1d7cfea1
CW
3581 if (ret)
3582 goto out;
673a394b
EA
3583 }
3584
93be8788
CW
3585 obj->user_pin_count++;
3586 obj->pin_filp = file;
3587
673a394b
EA
3588 /* XXX - flush the CPU caches for pinned objects
3589 * as the X server doesn't manage domains yet
3590 */
e47c68e9 3591 i915_gem_object_flush_cpu_write_domain(obj);
05394f39 3592 args->offset = obj->gtt_offset;
1d7cfea1 3593out:
05394f39 3594 drm_gem_object_unreference(&obj->base);
1d7cfea1 3595unlock:
673a394b 3596 mutex_unlock(&dev->struct_mutex);
1d7cfea1 3597 return ret;
673a394b
EA
3598}
3599
3600int
3601i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
05394f39 3602 struct drm_file *file)
673a394b
EA
3603{
3604 struct drm_i915_gem_pin *args = data;
05394f39 3605 struct drm_i915_gem_object *obj;
76c1dec1 3606 int ret;
673a394b 3607
1d7cfea1
CW
3608 ret = i915_mutex_lock_interruptible(dev);
3609 if (ret)
3610 return ret;
673a394b 3611
05394f39 3612 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 3613 if (&obj->base == NULL) {
1d7cfea1
CW
3614 ret = -ENOENT;
3615 goto unlock;
673a394b 3616 }
76c1dec1 3617
05394f39 3618 if (obj->pin_filp != file) {
79e53945
JB
3619 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3620 args->handle);
1d7cfea1
CW
3621 ret = -EINVAL;
3622 goto out;
79e53945 3623 }
05394f39
CW
3624 obj->user_pin_count--;
3625 if (obj->user_pin_count == 0) {
3626 obj->pin_filp = NULL;
79e53945
JB
3627 i915_gem_object_unpin(obj);
3628 }
673a394b 3629
1d7cfea1 3630out:
05394f39 3631 drm_gem_object_unreference(&obj->base);
1d7cfea1 3632unlock:
673a394b 3633 mutex_unlock(&dev->struct_mutex);
1d7cfea1 3634 return ret;
673a394b
EA
3635}
3636
3637int
3638i915_gem_busy_ioctl(struct drm_device *dev, void *data,
05394f39 3639 struct drm_file *file)
673a394b
EA
3640{
3641 struct drm_i915_gem_busy *args = data;
05394f39 3642 struct drm_i915_gem_object *obj;
30dbf0c0
CW
3643 int ret;
3644
76c1dec1 3645 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 3646 if (ret)
76c1dec1 3647 return ret;
673a394b 3648
05394f39 3649 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 3650 if (&obj->base == NULL) {
1d7cfea1
CW
3651 ret = -ENOENT;
3652 goto unlock;
673a394b 3653 }
d1b851fc 3654
0be555b6
CW
3655 /* Count all active objects as busy, even if they are currently not used
3656 * by the gpu. Users of this interface expect objects to eventually
3657 * become non-busy without any further actions, therefore emit any
3658 * necessary flushes here.
c4de0a5d 3659 */
30dfebf3 3660 ret = i915_gem_object_flush_active(obj);
0be555b6 3661
30dfebf3 3662 args->busy = obj->active;
e9808edd
CW
3663 if (obj->ring) {
3664 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3665 args->busy |= intel_ring_flag(obj->ring) << 16;
3666 }
673a394b 3667
05394f39 3668 drm_gem_object_unreference(&obj->base);
1d7cfea1 3669unlock:
673a394b 3670 mutex_unlock(&dev->struct_mutex);
1d7cfea1 3671 return ret;
673a394b
EA
3672}
3673
3674int
3675i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3676 struct drm_file *file_priv)
3677{
0206e353 3678 return i915_gem_ring_throttle(dev, file_priv);
673a394b
EA
3679}
3680
3ef94daa
CW
3681int
3682i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3683 struct drm_file *file_priv)
3684{
3685 struct drm_i915_gem_madvise *args = data;
05394f39 3686 struct drm_i915_gem_object *obj;
76c1dec1 3687 int ret;
3ef94daa
CW
3688
3689 switch (args->madv) {
3690 case I915_MADV_DONTNEED:
3691 case I915_MADV_WILLNEED:
3692 break;
3693 default:
3694 return -EINVAL;
3695 }
3696
1d7cfea1
CW
3697 ret = i915_mutex_lock_interruptible(dev);
3698 if (ret)
3699 return ret;
3700
05394f39 3701 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
c8725226 3702 if (&obj->base == NULL) {
1d7cfea1
CW
3703 ret = -ENOENT;
3704 goto unlock;
3ef94daa 3705 }
3ef94daa 3706
05394f39 3707 if (obj->pin_count) {
1d7cfea1
CW
3708 ret = -EINVAL;
3709 goto out;
3ef94daa
CW
3710 }
3711
05394f39
CW
3712 if (obj->madv != __I915_MADV_PURGED)
3713 obj->madv = args->madv;
3ef94daa 3714
6c085a72
CW
3715 /* if the object is no longer attached, discard its backing storage */
3716 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
2d7ef395
CW
3717 i915_gem_object_truncate(obj);
3718
05394f39 3719 args->retained = obj->madv != __I915_MADV_PURGED;
bb6baf76 3720
1d7cfea1 3721out:
05394f39 3722 drm_gem_object_unreference(&obj->base);
1d7cfea1 3723unlock:
3ef94daa 3724 mutex_unlock(&dev->struct_mutex);
1d7cfea1 3725 return ret;
3ef94daa
CW
3726}
3727
37e680a1
CW
3728void i915_gem_object_init(struct drm_i915_gem_object *obj,
3729 const struct drm_i915_gem_object_ops *ops)
0327d6ba 3730{
0327d6ba
CW
3731 INIT_LIST_HEAD(&obj->mm_list);
3732 INIT_LIST_HEAD(&obj->gtt_list);
3733 INIT_LIST_HEAD(&obj->ring_list);
3734 INIT_LIST_HEAD(&obj->exec_list);
3735
37e680a1
CW
3736 obj->ops = ops;
3737
0327d6ba
CW
3738 obj->fence_reg = I915_FENCE_REG_NONE;
3739 obj->madv = I915_MADV_WILLNEED;
3740 /* Avoid an unnecessary call to unbind on the first bind. */
3741 obj->map_and_fenceable = true;
3742
3743 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3744}
3745
37e680a1
CW
3746static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3747 .get_pages = i915_gem_object_get_pages_gtt,
3748 .put_pages = i915_gem_object_put_pages_gtt,
3749};
3750
05394f39
CW
3751struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3752 size_t size)
ac52bc56 3753{
c397b908 3754 struct drm_i915_gem_object *obj;
5949eac4 3755 struct address_space *mapping;
1a240d4d 3756 gfp_t mask;
ac52bc56 3757
42dcedd4 3758 obj = i915_gem_object_alloc(dev);
c397b908
DV
3759 if (obj == NULL)
3760 return NULL;
673a394b 3761
c397b908 3762 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
42dcedd4 3763 i915_gem_object_free(obj);
c397b908
DV
3764 return NULL;
3765 }
673a394b 3766
bed1ea95
CW
3767 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3768 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3769 /* 965gm cannot relocate objects above 4GiB. */
3770 mask &= ~__GFP_HIGHMEM;
3771 mask |= __GFP_DMA32;
3772 }
3773
496ad9aa 3774 mapping = file_inode(obj->base.filp)->i_mapping;
bed1ea95 3775 mapping_set_gfp_mask(mapping, mask);
5949eac4 3776
37e680a1 3777 i915_gem_object_init(obj, &i915_gem_object_ops);
73aa808f 3778
c397b908
DV
3779 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3780 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 3781
3d29b842
ED
3782 if (HAS_LLC(dev)) {
3783 /* On some devices, we can have the GPU use the LLC (the CPU
a1871112
EA
3784 * cache) for about a 10% performance improvement
3785 * compared to uncached. Graphics requests other than
3786 * display scanout are coherent with the CPU in
3787 * accessing this cache. This means in this mode we
3788 * don't need to clflush on the CPU side, and on the
3789 * GPU side we only need to flush internal caches to
3790 * get data visible to the CPU.
3791 *
3792 * However, we maintain the display planes as UC, and so
3793 * need to rebind when first used as such.
3794 */
3795 obj->cache_level = I915_CACHE_LLC;
3796 } else
3797 obj->cache_level = I915_CACHE_NONE;
3798
05394f39 3799 return obj;
c397b908
DV
3800}
3801
3802int i915_gem_init_object(struct drm_gem_object *obj)
3803{
3804 BUG();
de151cf6 3805
673a394b
EA
3806 return 0;
3807}
3808
1488fc08 3809void i915_gem_free_object(struct drm_gem_object *gem_obj)
673a394b 3810{
1488fc08 3811 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
05394f39 3812 struct drm_device *dev = obj->base.dev;
be72615b 3813 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 3814
26e12f89
CW
3815 trace_i915_gem_object_destroy(obj);
3816
1488fc08
CW
3817 if (obj->phys_obj)
3818 i915_gem_detach_phys_object(dev, obj);
3819
3820 obj->pin_count = 0;
3821 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3822 bool was_interruptible;
3823
3824 was_interruptible = dev_priv->mm.interruptible;
3825 dev_priv->mm.interruptible = false;
3826
3827 WARN_ON(i915_gem_object_unbind(obj));
3828
3829 dev_priv->mm.interruptible = was_interruptible;
3830 }
3831
a5570178 3832 obj->pages_pin_count = 0;
37e680a1 3833 i915_gem_object_put_pages(obj);
d8cb5086 3834 i915_gem_object_free_mmap_offset(obj);
0104fdbb 3835 i915_gem_object_release_stolen(obj);
de151cf6 3836
9da3da66
CW
3837 BUG_ON(obj->pages);
3838
2f745ad3
CW
3839 if (obj->base.import_attach)
3840 drm_prime_gem_destroy(&obj->base, NULL);
de151cf6 3841
05394f39
CW
3842 drm_gem_object_release(&obj->base);
3843 i915_gem_info_remove_obj(dev_priv, obj->base.size);
c397b908 3844
05394f39 3845 kfree(obj->bit_17);
42dcedd4 3846 i915_gem_object_free(obj);
673a394b
EA
3847}
3848
29105ccc
CW
3849int
3850i915_gem_idle(struct drm_device *dev)
3851{
3852 drm_i915_private_t *dev_priv = dev->dev_private;
3853 int ret;
28dfe52a 3854
29105ccc 3855 mutex_lock(&dev->struct_mutex);
1c5d22f7 3856
87acb0a5 3857 if (dev_priv->mm.suspended) {
29105ccc
CW
3858 mutex_unlock(&dev->struct_mutex);
3859 return 0;
28dfe52a
EA
3860 }
3861
b2da9fe5 3862 ret = i915_gpu_idle(dev);
6dbe2772
KP
3863 if (ret) {
3864 mutex_unlock(&dev->struct_mutex);
673a394b 3865 return ret;
6dbe2772 3866 }
b2da9fe5 3867 i915_gem_retire_requests(dev);
673a394b 3868
29105ccc 3869 /* Under UMS, be paranoid and evict. */
a39d7efc 3870 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6c085a72 3871 i915_gem_evict_everything(dev);
29105ccc 3872
312817a3
CW
3873 i915_gem_reset_fences(dev);
3874
29105ccc
CW
3875 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3876 * We need to replace this with a semaphore, or something.
3877 * And not confound mm.suspended!
3878 */
3879 dev_priv->mm.suspended = 1;
99584db3 3880 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
29105ccc
CW
3881
3882 i915_kernel_lost_context(dev);
6dbe2772 3883 i915_gem_cleanup_ringbuffer(dev);
29105ccc 3884
6dbe2772
KP
3885 mutex_unlock(&dev->struct_mutex);
3886
29105ccc
CW
3887 /* Cancel the retire work handler, which should be idle now. */
3888 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3889
673a394b
EA
3890 return 0;
3891}
3892
b9524a1e
BW
3893void i915_gem_l3_remap(struct drm_device *dev)
3894{
3895 drm_i915_private_t *dev_priv = dev->dev_private;
3896 u32 misccpctl;
3897 int i;
3898
eb32e458 3899 if (!HAS_L3_GPU_CACHE(dev))
b9524a1e
BW
3900 return;
3901
a4da4fa4 3902 if (!dev_priv->l3_parity.remap_info)
b9524a1e
BW
3903 return;
3904
3905 misccpctl = I915_READ(GEN7_MISCCPCTL);
3906 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3907 POSTING_READ(GEN7_MISCCPCTL);
3908
3909 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3910 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
a4da4fa4 3911 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
b9524a1e
BW
3912 DRM_DEBUG("0x%x was already programmed to %x\n",
3913 GEN7_L3LOG_BASE + i, remap);
a4da4fa4 3914 if (remap && !dev_priv->l3_parity.remap_info[i/4])
b9524a1e 3915 DRM_DEBUG_DRIVER("Clearing remapped register\n");
a4da4fa4 3916 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
b9524a1e
BW
3917 }
3918
3919 /* Make sure all the writes land before disabling dop clock gating */
3920 POSTING_READ(GEN7_L3LOG_BASE);
3921
3922 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3923}
3924
f691e2f4
DV
3925void i915_gem_init_swizzling(struct drm_device *dev)
3926{
3927 drm_i915_private_t *dev_priv = dev->dev_private;
3928
11782b02 3929 if (INTEL_INFO(dev)->gen < 5 ||
f691e2f4
DV
3930 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3931 return;
3932
3933 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3934 DISP_TILE_SURFACE_SWIZZLING);
3935
11782b02
DV
3936 if (IS_GEN5(dev))
3937 return;
3938
f691e2f4
DV
3939 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3940 if (IS_GEN6(dev))
6b26c86d 3941 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
8782e26c 3942 else if (IS_GEN7(dev))
6b26c86d 3943 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
8782e26c
BW
3944 else
3945 BUG();
f691e2f4 3946}
e21af88d 3947
67b1b571
CW
3948static bool
3949intel_enable_blt(struct drm_device *dev)
3950{
3951 if (!HAS_BLT(dev))
3952 return false;
3953
3954 /* The blitter was dysfunctional on early prototypes */
3955 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3956 DRM_INFO("BLT not supported on this pre-production hardware;"
3957 " graphics performance will be degraded.\n");
3958 return false;
3959 }
3960
3961 return true;
3962}
3963
4fc7c971 3964static int i915_gem_init_rings(struct drm_device *dev)
8187a2b7 3965{
4fc7c971 3966 struct drm_i915_private *dev_priv = dev->dev_private;
8187a2b7 3967 int ret;
68f95ba9 3968
5c1143bb 3969 ret = intel_init_render_ring_buffer(dev);
68f95ba9 3970 if (ret)
b6913e4b 3971 return ret;
68f95ba9
CW
3972
3973 if (HAS_BSD(dev)) {
5c1143bb 3974 ret = intel_init_bsd_ring_buffer(dev);
68f95ba9
CW
3975 if (ret)
3976 goto cleanup_render_ring;
d1b851fc 3977 }
68f95ba9 3978
67b1b571 3979 if (intel_enable_blt(dev)) {
549f7365
CW
3980 ret = intel_init_blt_ring_buffer(dev);
3981 if (ret)
3982 goto cleanup_bsd_ring;
3983 }
3984
99433931 3985 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4fc7c971
BW
3986 if (ret)
3987 goto cleanup_blt_ring;
3988
3989 return 0;
3990
3991cleanup_blt_ring:
3992 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
3993cleanup_bsd_ring:
3994 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3995cleanup_render_ring:
3996 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3997
3998 return ret;
3999}
4000
4001int
4002i915_gem_init_hw(struct drm_device *dev)
4003{
4004 drm_i915_private_t *dev_priv = dev->dev_private;
4005 int ret;
4006
4007 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4008 return -EIO;
4009
4010 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4011 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4012
88a2b2a3
BW
4013 if (HAS_PCH_NOP(dev)) {
4014 u32 temp = I915_READ(GEN7_MSG_CTL);
4015 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4016 I915_WRITE(GEN7_MSG_CTL, temp);
4017 }
4018
4fc7c971
BW
4019 i915_gem_l3_remap(dev);
4020
4021 i915_gem_init_swizzling(dev);
4022
4023 ret = i915_gem_init_rings(dev);
99433931
MK
4024 if (ret)
4025 return ret;
4026
254f965c
BW
4027 /*
4028 * XXX: There was some w/a described somewhere suggesting loading
4029 * contexts before PPGTT.
4030 */
4031 i915_gem_context_init(dev);
6197349b
BW
4032 if (dev_priv->mm.aliasing_ppgtt)
4033 dev_priv->mm.aliasing_ppgtt->enable(dev);
e21af88d 4034
68f95ba9 4035 return 0;
8187a2b7
ZN
4036}
4037
1070a42b
CW
4038int i915_gem_init(struct drm_device *dev)
4039{
4040 struct drm_i915_private *dev_priv = dev->dev_private;
1070a42b
CW
4041 int ret;
4042
1070a42b 4043 mutex_lock(&dev->struct_mutex);
d62b4892
JB
4044
4045 if (IS_VALLEYVIEW(dev)) {
4046 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4047 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4048 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4049 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4050 }
4051
d7e5008f 4052 i915_gem_init_global_gtt(dev);
d62b4892 4053
1070a42b
CW
4054 ret = i915_gem_init_hw(dev);
4055 mutex_unlock(&dev->struct_mutex);
4056 if (ret) {
4057 i915_gem_cleanup_aliasing_ppgtt(dev);
4058 return ret;
4059 }
4060
53ca26ca
DV
4061 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4062 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4063 dev_priv->dri1.allow_batchbuffer = 1;
1070a42b
CW
4064 return 0;
4065}
4066
8187a2b7
ZN
4067void
4068i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4069{
4070 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 4071 struct intel_ring_buffer *ring;
1ec14ad3 4072 int i;
8187a2b7 4073
b4519513
CW
4074 for_each_ring(ring, dev_priv, i)
4075 intel_cleanup_ring_buffer(ring);
8187a2b7
ZN
4076}
4077
673a394b
EA
4078int
4079i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4080 struct drm_file *file_priv)
4081{
4082 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 4083 int ret;
673a394b 4084
79e53945
JB
4085 if (drm_core_check_feature(dev, DRIVER_MODESET))
4086 return 0;
4087
1f83fee0 4088 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
673a394b 4089 DRM_ERROR("Reenabling wedged hardware, good luck\n");
1f83fee0 4090 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
673a394b
EA
4091 }
4092
673a394b 4093 mutex_lock(&dev->struct_mutex);
9bb2d6f9
EA
4094 dev_priv->mm.suspended = 0;
4095
f691e2f4 4096 ret = i915_gem_init_hw(dev);
d816f6ac
WF
4097 if (ret != 0) {
4098 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4099 return ret;
d816f6ac 4100 }
9bb2d6f9 4101
69dc4987 4102 BUG_ON(!list_empty(&dev_priv->mm.active_list));
673a394b 4103 mutex_unlock(&dev->struct_mutex);
dbb19d30 4104
5f35308b
CW
4105 ret = drm_irq_install(dev);
4106 if (ret)
4107 goto cleanup_ringbuffer;
dbb19d30 4108
673a394b 4109 return 0;
5f35308b
CW
4110
4111cleanup_ringbuffer:
4112 mutex_lock(&dev->struct_mutex);
4113 i915_gem_cleanup_ringbuffer(dev);
4114 dev_priv->mm.suspended = 1;
4115 mutex_unlock(&dev->struct_mutex);
4116
4117 return ret;
673a394b
EA
4118}
4119
4120int
4121i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4122 struct drm_file *file_priv)
4123{
79e53945
JB
4124 if (drm_core_check_feature(dev, DRIVER_MODESET))
4125 return 0;
4126
dbb19d30 4127 drm_irq_uninstall(dev);
e6890f6f 4128 return i915_gem_idle(dev);
673a394b
EA
4129}
4130
4131void
4132i915_gem_lastclose(struct drm_device *dev)
4133{
4134 int ret;
673a394b 4135
e806b495
EA
4136 if (drm_core_check_feature(dev, DRIVER_MODESET))
4137 return;
4138
6dbe2772
KP
4139 ret = i915_gem_idle(dev);
4140 if (ret)
4141 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4142}
4143
64193406
CW
4144static void
4145init_ring_lists(struct intel_ring_buffer *ring)
4146{
4147 INIT_LIST_HEAD(&ring->active_list);
4148 INIT_LIST_HEAD(&ring->request_list);
64193406
CW
4149}
4150
673a394b
EA
4151void
4152i915_gem_load(struct drm_device *dev)
4153{
4154 drm_i915_private_t *dev_priv = dev->dev_private;
42dcedd4
CW
4155 int i;
4156
4157 dev_priv->slab =
4158 kmem_cache_create("i915_gem_object",
4159 sizeof(struct drm_i915_gem_object), 0,
4160 SLAB_HWCACHE_ALIGN,
4161 NULL);
673a394b 4162
69dc4987 4163 INIT_LIST_HEAD(&dev_priv->mm.active_list);
673a394b 4164 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
6c085a72
CW
4165 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4166 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
a09ba7fa 4167 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1ec14ad3
CW
4168 for (i = 0; i < I915_NUM_RINGS; i++)
4169 init_ring_lists(&dev_priv->ring[i]);
4b9de737 4170 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
007cc8ac 4171 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
4172 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4173 i915_gem_retire_work_handler);
1f83fee0 4174 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
31169714 4175
94400120
DA
4176 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4177 if (IS_GEN3(dev)) {
50743298
DV
4178 I915_WRITE(MI_ARB_STATE,
4179 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
94400120
DA
4180 }
4181
72bfa19c
CW
4182 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4183
de151cf6 4184 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4185 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4186 dev_priv->fence_reg_start = 3;
de151cf6 4187
a6c45cf0 4188 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4189 dev_priv->num_fence_regs = 16;
4190 else
4191 dev_priv->num_fence_regs = 8;
4192
b5aa8a0f 4193 /* Initialize fence registers to zero */
ada726c7 4194 i915_gem_reset_fences(dev);
10ed13e4 4195
673a394b 4196 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4197 init_waitqueue_head(&dev_priv->pending_flip_queue);
17250b71 4198
ce453d81
CW
4199 dev_priv->mm.interruptible = true;
4200
17250b71
CW
4201 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4202 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4203 register_shrinker(&dev_priv->mm.inactive_shrinker);
673a394b 4204}
71acb5eb
DA
4205
4206/*
4207 * Create a physically contiguous memory object for this object
4208 * e.g. for cursor + overlay regs
4209 */
995b6762
CW
4210static int i915_gem_init_phys_object(struct drm_device *dev,
4211 int id, int size, int align)
71acb5eb
DA
4212{
4213 drm_i915_private_t *dev_priv = dev->dev_private;
4214 struct drm_i915_gem_phys_object *phys_obj;
4215 int ret;
4216
4217 if (dev_priv->mm.phys_objs[id - 1] || !size)
4218 return 0;
4219
9a298b2a 4220 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
71acb5eb
DA
4221 if (!phys_obj)
4222 return -ENOMEM;
4223
4224 phys_obj->id = id;
4225
6eeefaf3 4226 phys_obj->handle = drm_pci_alloc(dev, size, align);
71acb5eb
DA
4227 if (!phys_obj->handle) {
4228 ret = -ENOMEM;
4229 goto kfree_obj;
4230 }
4231#ifdef CONFIG_X86
4232 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4233#endif
4234
4235 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4236
4237 return 0;
4238kfree_obj:
9a298b2a 4239 kfree(phys_obj);
71acb5eb
DA
4240 return ret;
4241}
4242
995b6762 4243static void i915_gem_free_phys_object(struct drm_device *dev, int id)
71acb5eb
DA
4244{
4245 drm_i915_private_t *dev_priv = dev->dev_private;
4246 struct drm_i915_gem_phys_object *phys_obj;
4247
4248 if (!dev_priv->mm.phys_objs[id - 1])
4249 return;
4250
4251 phys_obj = dev_priv->mm.phys_objs[id - 1];
4252 if (phys_obj->cur_obj) {
4253 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4254 }
4255
4256#ifdef CONFIG_X86
4257 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4258#endif
4259 drm_pci_free(dev, phys_obj->handle);
4260 kfree(phys_obj);
4261 dev_priv->mm.phys_objs[id - 1] = NULL;
4262}
4263
4264void i915_gem_free_all_phys_object(struct drm_device *dev)
4265{
4266 int i;
4267
260883c8 4268 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4269 i915_gem_free_phys_object(dev, i);
4270}
4271
4272void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 4273 struct drm_i915_gem_object *obj)
71acb5eb 4274{
496ad9aa 4275 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
e5281ccd 4276 char *vaddr;
71acb5eb 4277 int i;
71acb5eb
DA
4278 int page_count;
4279
05394f39 4280 if (!obj->phys_obj)
71acb5eb 4281 return;
05394f39 4282 vaddr = obj->phys_obj->handle->vaddr;
71acb5eb 4283
05394f39 4284 page_count = obj->base.size / PAGE_SIZE;
71acb5eb 4285 for (i = 0; i < page_count; i++) {
5949eac4 4286 struct page *page = shmem_read_mapping_page(mapping, i);
e5281ccd
CW
4287 if (!IS_ERR(page)) {
4288 char *dst = kmap_atomic(page);
4289 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4290 kunmap_atomic(dst);
4291
4292 drm_clflush_pages(&page, 1);
4293
4294 set_page_dirty(page);
4295 mark_page_accessed(page);
4296 page_cache_release(page);
4297 }
71acb5eb 4298 }
e76e9aeb 4299 i915_gem_chipset_flush(dev);
d78b47b9 4300
05394f39
CW
4301 obj->phys_obj->cur_obj = NULL;
4302 obj->phys_obj = NULL;
71acb5eb
DA
4303}
4304
4305int
4306i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 4307 struct drm_i915_gem_object *obj,
6eeefaf3
CW
4308 int id,
4309 int align)
71acb5eb 4310{
496ad9aa 4311 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
71acb5eb 4312 drm_i915_private_t *dev_priv = dev->dev_private;
71acb5eb
DA
4313 int ret = 0;
4314 int page_count;
4315 int i;
4316
4317 if (id > I915_MAX_PHYS_OBJECT)
4318 return -EINVAL;
4319
05394f39
CW
4320 if (obj->phys_obj) {
4321 if (obj->phys_obj->id == id)
71acb5eb
DA
4322 return 0;
4323 i915_gem_detach_phys_object(dev, obj);
4324 }
4325
71acb5eb
DA
4326 /* create a new object */
4327 if (!dev_priv->mm.phys_objs[id - 1]) {
4328 ret = i915_gem_init_phys_object(dev, id,
05394f39 4329 obj->base.size, align);
71acb5eb 4330 if (ret) {
05394f39
CW
4331 DRM_ERROR("failed to init phys object %d size: %zu\n",
4332 id, obj->base.size);
e5281ccd 4333 return ret;
71acb5eb
DA
4334 }
4335 }
4336
4337 /* bind to the object */
05394f39
CW
4338 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4339 obj->phys_obj->cur_obj = obj;
71acb5eb 4340
05394f39 4341 page_count = obj->base.size / PAGE_SIZE;
71acb5eb
DA
4342
4343 for (i = 0; i < page_count; i++) {
e5281ccd
CW
4344 struct page *page;
4345 char *dst, *src;
4346
5949eac4 4347 page = shmem_read_mapping_page(mapping, i);
e5281ccd
CW
4348 if (IS_ERR(page))
4349 return PTR_ERR(page);
71acb5eb 4350
ff75b9bc 4351 src = kmap_atomic(page);
05394f39 4352 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
71acb5eb 4353 memcpy(dst, src, PAGE_SIZE);
3e4d3af5 4354 kunmap_atomic(src);
71acb5eb 4355
e5281ccd
CW
4356 mark_page_accessed(page);
4357 page_cache_release(page);
4358 }
d78b47b9 4359
71acb5eb 4360 return 0;
71acb5eb
DA
4361}
4362
4363static int
05394f39
CW
4364i915_gem_phys_pwrite(struct drm_device *dev,
4365 struct drm_i915_gem_object *obj,
71acb5eb
DA
4366 struct drm_i915_gem_pwrite *args,
4367 struct drm_file *file_priv)
4368{
05394f39 4369 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
2bb4629a 4370 char __user *user_data = to_user_ptr(args->data_ptr);
71acb5eb 4371
b47b30cc
CW
4372 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4373 unsigned long unwritten;
4374
4375 /* The physical object once assigned is fixed for the lifetime
4376 * of the obj, so we can safely drop the lock and continue
4377 * to access vaddr.
4378 */
4379 mutex_unlock(&dev->struct_mutex);
4380 unwritten = copy_from_user(vaddr, user_data, args->size);
4381 mutex_lock(&dev->struct_mutex);
4382 if (unwritten)
4383 return -EFAULT;
4384 }
71acb5eb 4385
e76e9aeb 4386 i915_gem_chipset_flush(dev);
71acb5eb
DA
4387 return 0;
4388}
b962442e 4389
f787a5f5 4390void i915_gem_release(struct drm_device *dev, struct drm_file *file)
b962442e 4391{
f787a5f5 4392 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e
EA
4393
4394 /* Clean up our request list when the client is going away, so that
4395 * later retire_requests won't dereference our soon-to-be-gone
4396 * file_priv.
4397 */
1c25595f 4398 spin_lock(&file_priv->mm.lock);
f787a5f5
CW
4399 while (!list_empty(&file_priv->mm.request_list)) {
4400 struct drm_i915_gem_request *request;
4401
4402 request = list_first_entry(&file_priv->mm.request_list,
4403 struct drm_i915_gem_request,
4404 client_list);
4405 list_del(&request->client_list);
4406 request->file_priv = NULL;
4407 }
1c25595f 4408 spin_unlock(&file_priv->mm.lock);
b962442e 4409}
31169714 4410
5774506f
CW
4411static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4412{
4413 if (!mutex_is_locked(mutex))
4414 return false;
4415
4416#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4417 return mutex->owner == task;
4418#else
4419 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4420 return false;
4421#endif
4422}
4423
31169714 4424static int
1495f230 4425i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
31169714 4426{
17250b71
CW
4427 struct drm_i915_private *dev_priv =
4428 container_of(shrinker,
4429 struct drm_i915_private,
4430 mm.inactive_shrinker);
4431 struct drm_device *dev = dev_priv->dev;
6c085a72 4432 struct drm_i915_gem_object *obj;
1495f230 4433 int nr_to_scan = sc->nr_to_scan;
5774506f 4434 bool unlock = true;
17250b71
CW
4435 int cnt;
4436
5774506f
CW
4437 if (!mutex_trylock(&dev->struct_mutex)) {
4438 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4439 return 0;
4440
677feac2
DV
4441 if (dev_priv->mm.shrinker_no_lock_stealing)
4442 return 0;
4443
5774506f
CW
4444 unlock = false;
4445 }
31169714 4446
6c085a72
CW
4447 if (nr_to_scan) {
4448 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
93927ca5
DV
4449 if (nr_to_scan > 0)
4450 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4451 false);
6c085a72
CW
4452 if (nr_to_scan > 0)
4453 i915_gem_shrink_all(dev_priv);
31169714
CW
4454 }
4455
17250b71 4456 cnt = 0;
6c085a72 4457 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
a5570178
CW
4458 if (obj->pages_pin_count == 0)
4459 cnt += obj->base.size >> PAGE_SHIFT;
93927ca5 4460 list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
a5570178 4461 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
6c085a72 4462 cnt += obj->base.size >> PAGE_SHIFT;
17250b71 4463
5774506f
CW
4464 if (unlock)
4465 mutex_unlock(&dev->struct_mutex);
6c085a72 4466 return cnt;
31169714 4467}