]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: Only emit a flush request on the active ring.
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
1c5d22f7 32#include "i915_trace.h"
652c393a 33#include "intel_drv.h"
5a0e3ad6 34#include <linux/slab.h>
673a394b 35#include <linux/swap.h>
79e53945 36#include <linux/pci.h>
f8f235e5 37#include <linux/intel-gtt.h>
673a394b 38
0108a3ed 39static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
ba3d8d74
DV
40
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
e47c68e9
EA
43static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
e47c68e9
EA
45static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
2cf34d7b
CW
51static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
de151cf6
JB
53static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
de151cf6 55static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
71acb5eb
DA
56static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
be72615b 59static void i915_gem_free_object_tail(struct drm_gem_object *obj);
673a394b 60
31169714
CW
61static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
7d1c4804
CW
64static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
79e53945
JB
72int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
673a394b
EA
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 76
79e53945
JB
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
673a394b
EA
80 return -EINVAL;
81 }
82
79e53945
JB
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
673a394b 85
79e53945
JB
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
673a394b 90
79e53945
JB
91int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
95 struct drm_i915_gem_init *args = data;
96 int ret;
97
98 mutex_lock(&dev->struct_mutex);
99 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
673a394b
EA
100 mutex_unlock(&dev->struct_mutex);
101
79e53945 102 return ret;
673a394b
EA
103}
104
5a125c3c
EA
105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
5a125c3c 109 struct drm_i915_gem_get_aperture *args = data;
5a125c3c
EA
110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
2678d9d6
KP
115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
5a125c3c
EA
117
118 return 0;
119}
120
673a394b
EA
121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
a1a2d1d3
PP
131 int ret;
132 u32 handle;
673a394b
EA
133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
ac52bc56 137 obj = i915_gem_alloc_object(dev, args->size);
673a394b
EA
138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
1dfd9754
CW
142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
673a394b 144 return ret;
1dfd9754 145 }
673a394b 146
1dfd9754
CW
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
673a394b 149
1dfd9754 150 args->handle = handle;
673a394b
EA
151 return 0;
152}
153
eb01459f
EA
154static inline int
155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
2bc43b5c 161 int unwritten;
eb01459f
EA
162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
2bc43b5c 166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
eb01459f
EA
167 kunmap_atomic(vaddr, KM_USER0);
168
2bc43b5c
FM
169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
eb01459f
EA
173}
174
280b713b
EA
175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
23010e43 178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
280b713b
EA
179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
99a03df5 184static inline void
40123c1f
EA
185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
99a03df5
CW
193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
40123c1f
EA
195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
99a03df5
CW
198 kunmap(src_page);
199 kunmap(dst_page);
40123c1f
EA
200}
201
99a03df5 202static inline void
280b713b
EA
203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
99a03df5
CW
222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
280b713b
EA
224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
99a03df5
CW
247 kunmap(cpu_page);
248 kunmap(gpu_page);
280b713b
EA
249}
250
eb01459f
EA
251/**
252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
23010e43 261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
4bdadb97 273 ret = i915_gem_object_get_pages(obj, 0);
eb01459f
EA
274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
23010e43 282 obj_priv = to_intel_bo(obj);
eb01459f
EA
283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
07f73f69
CW
317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
4bdadb97 322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
07f73f69
CW
323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
07f73f69 329
0108a3ed
DV
330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
07f73f69
CW
332 if (ret)
333 return ret;
334
4bdadb97 335 ret = i915_gem_object_get_pages(obj, 0);
07f73f69
CW
336 }
337
338 return ret;
339}
340
eb01459f
EA
341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
23010e43 352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
280b713b 363 int do_bit17_swizzling;
eb01459f
EA
364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
8e7d2b2c 375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
eb01459f
EA
376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
e5e9ecde 381 num_pages, 1, 0, user_pages, NULL);
eb01459f
EA
382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
280b713b
EA
388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
eb01459f
EA
390 mutex_lock(&dev->struct_mutex);
391
07f73f69
CW
392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
eb01459f
EA
394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
23010e43 401 obj_priv = to_intel_bo(obj);
eb01459f
EA
402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
280b713b 424 if (do_bit17_swizzling) {
99a03df5 425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b 426 shmem_page_offset,
99a03df5
CW
427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
280b713b 437 }
eb01459f
EA
438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
8e7d2b2c 453 drm_free_large(user_pages);
eb01459f
EA
454
455 return ret;
456}
457
673a394b
EA
458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
673a394b
EA
470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
bf79cb91 474 return -ENOENT;
23010e43 475 obj_priv = to_intel_bo(obj);
673a394b
EA
476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
bc9025bd 483 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
484 return -EINVAL;
485 }
486
280b713b 487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
eb01459f 488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
280b713b
EA
489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
673a394b 495
bc9025bd 496 drm_gem_object_unreference_unlocked(obj);
673a394b 497
eb01459f 498 return ret;
673a394b
EA
499}
500
0839ccb8
KP
501/* This is the fast write path which cannot handle
502 * page faults in the source data
9b7530cc 503 */
0839ccb8
KP
504
505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
9b7530cc 510{
9b7530cc 511 char *vaddr_atomic;
0839ccb8 512 unsigned long unwritten;
9b7530cc 513
fca3ec01 514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
0839ccb8
KP
515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
fca3ec01 517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
0839ccb8
KP
518 if (unwritten)
519 return -EFAULT;
520 return 0;
521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
ab34c226 527static inline void
3de09aa3
EA
528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
0839ccb8 532{
ab34c226
CW
533 char __iomem *dst_vaddr;
534 char *src_vaddr;
0839ccb8 535
ab34c226
CW
536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
9b7530cc
LT
545}
546
40123c1f
EA
547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
d0088775 554 unsigned long unwritten;
40123c1f
EA
555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
d0088775 559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
40123c1f
EA
560 kunmap_atomic(vaddr, KM_USER0);
561
d0088775
DA
562 if (unwritten)
563 return -EFAULT;
40123c1f
EA
564 return 0;
565}
566
3de09aa3
EA
567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
673a394b 571static int
3de09aa3
EA
572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
673a394b 575{
23010e43 576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
0839ccb8 577 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 578 ssize_t remain;
0839ccb8 579 loff_t offset, page_base;
673a394b 580 char __user *user_data;
0839ccb8
KP
581 int page_offset, page_length;
582 int ret;
673a394b
EA
583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
2ef7eeaa 596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
673a394b
EA
597 if (ret)
598 goto fail;
599
23010e43 600 obj_priv = to_intel_bo(obj);
673a394b 601 offset = obj_priv->gtt_offset + args->offset;
673a394b
EA
602
603 while (remain > 0) {
604 /* Operation in this page
605 *
0839ccb8
KP
606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
673a394b 609 */
0839ccb8
KP
610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
615
616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
618
619 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
0839ccb8 622 */
3de09aa3
EA
623 if (ret)
624 goto fail;
673a394b 625
0839ccb8
KP
626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
673a394b 629 }
673a394b
EA
630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
3de09aa3
EA
638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
3043c60c 645static int
3de09aa3
EA
646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
673a394b 649{
23010e43 650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3de09aa3
EA
651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
673a394b 659 int ret;
3de09aa3
EA
660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
8e7d2b2c 672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
3de09aa3
EA
673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
673a394b
EA
684
685 mutex_lock(&dev->struct_mutex);
3de09aa3
EA
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
23010e43 694 obj_priv = to_intel_bo(obj);
3de09aa3
EA
695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
ab34c226
CW
717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
3de09aa3
EA
722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
8e7d2b2c 735 drm_free_large(user_pages);
3de09aa3
EA
736
737 return ret;
738}
739
40123c1f
EA
740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
3043c60c 744static int
40123c1f
EA
745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
673a394b 748{
23010e43 749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
673a394b 754 int ret;
40123c1f
EA
755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
673a394b
EA
758
759 mutex_lock(&dev->struct_mutex);
760
4bdadb97 761 ret = i915_gem_object_get_pages(obj, 0);
40123c1f
EA
762 if (ret != 0)
763 goto fail_unlock;
673a394b 764
e47c68e9 765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
40123c1f
EA
766 if (ret != 0)
767 goto fail_put_pages;
768
23010e43 769 obj_priv = to_intel_bo(obj);
40123c1f
EA
770 offset = args->offset;
771 obj_priv->dirty = 1;
772
773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
795 }
796
797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
800 mutex_unlock(&dev->struct_mutex);
801
802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
23010e43 817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
280b713b 828 int do_bit17_swizzling;
40123c1f
EA
829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
8e7d2b2c 840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
40123c1f
EA
841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
673a394b
EA
851 }
852
280b713b
EA
853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
40123c1f
EA
855 mutex_lock(&dev->struct_mutex);
856
07f73f69
CW
857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
40123c1f
EA
859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
23010e43 865 obj_priv = to_intel_bo(obj);
673a394b 866 offset = args->offset;
40123c1f 867 obj_priv->dirty = 1;
673a394b 868
40123c1f
EA
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
280b713b 889 if (do_bit17_swizzling) {
99a03df5 890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b
EA
891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
99a03df5
CW
894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
280b713b 902 }
40123c1f
EA
903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
673a394b
EA
907 }
908
40123c1f
EA
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
673a394b 912 mutex_unlock(&dev->struct_mutex);
40123c1f
EA
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
8e7d2b2c 916 drm_free_large(user_pages);
673a394b 917
40123c1f 918 return ret;
673a394b
EA
919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
bf79cb91 937 return -ENOENT;
23010e43 938 obj_priv = to_intel_bo(obj);
673a394b
EA
939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
bc9025bd 946 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
71acb5eb
DA
956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
9b8c4a0b
CW
959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
3de09aa3
EA
961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
280b713b
EA
966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
40123c1f
EA
968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
673a394b
EA
975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
bc9025bd 981 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
982
983 return ret;
984}
985
986/**
2ef7eeaa
EA
987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
a09ba7fa 994 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b
EA
995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
652c393a 997 struct drm_i915_gem_object *obj_priv;
2ef7eeaa
EA
998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
673a394b
EA
1000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
2ef7eeaa 1005 /* Only handle setting domains to types used by the CPU. */
21d509e3 1006 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1007 return -EINVAL;
1008
21d509e3 1009 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
673a394b
EA
1018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
bf79cb91 1020 return -ENOENT;
23010e43 1021 obj_priv = to_intel_bo(obj);
673a394b
EA
1022
1023 mutex_lock(&dev->struct_mutex);
652c393a
JB
1024
1025 intel_mark_busy(dev, obj);
1026
673a394b 1027#if WATCH_BUF
cfd43c02 1028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
2ef7eeaa 1029 obj, obj->size, read_domains, write_domain);
673a394b 1030#endif
2ef7eeaa
EA
1031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392 1033
a09ba7fa
EA
1034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
1038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
a09ba7fa
EA
1041 &dev_priv->mm.fence_list);
1042 }
1043
02354392
EA
1044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
2ef7eeaa 1050 } else {
e47c68e9 1051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1052 }
1053
7d1c4804
CW
1054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
673a394b
EA
1059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
bf79cb91 1083 return -ENOENT;
673a394b
EA
1084 }
1085
1086#if WATCH_BUF
cfd43c02 1087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
673a394b
EA
1088 __func__, args->handle, obj, obj->size);
1089#endif
23010e43 1090 obj_priv = to_intel_bo(obj);
673a394b
EA
1091
1092 /* Pinned buffers may be scanout, so flush the cache */
e47c68e9
EA
1093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
673a394b
EA
1096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
bf79cb91 1122 return -ENOENT;
673a394b
EA
1123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
bc9025bd 1131 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
de151cf6
JB
1140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
7d1c4804 1160 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
0f973f27 1165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6
JB
1166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
e67b8ce1 1174 ret = i915_gem_object_bind_to_gtt(obj, 0);
c715089f
CW
1175 if (ret)
1176 goto unlock;
07f4f3e8 1177
07f4f3e8 1178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
c715089f
CW
1179 if (ret)
1180 goto unlock;
de151cf6
JB
1181 }
1182
1183 /* Need a new fence register? */
a09ba7fa 1184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
2cf34d7b 1185 ret = i915_gem_object_get_fence_reg(obj, true);
c715089f
CW
1186 if (ret)
1187 goto unlock;
d9ddcb96 1188 }
de151cf6 1189
7d1c4804
CW
1190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
de151cf6
JB
1193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c715089f 1198unlock:
de151cf6
JB
1199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
c715089f
CW
1202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
de151cf6
JB
1205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
de151cf6 1208 default:
c715089f 1209 return VM_FAULT_SIGBUS;
de151cf6
JB
1210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
23010e43 1229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 1230 struct drm_map_list *list;
f77d390c 1231 struct drm_local_map *map;
de151cf6
JB
1232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
9a298b2a 1236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
de151cf6
JB
1237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
5618ca6a 1264 ret = -ENOMEM;
de151cf6
JB
1265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
9a298b2a 1277 kfree(list->map);
de151cf6
JB
1278
1279 return ret;
1280}
1281
901782b2
CW
1282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
af901ca1 1286 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
d05ca301 1296void
901782b2
CW
1297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
23010e43 1300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
901782b2
CW
1301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
ab00b3e5
JB
1307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
23010e43 1311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ab00b3e5
JB
1312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
9a298b2a 1324 kfree(list->map);
ab00b3e5
JB
1325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
de151cf6
JB
1331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
23010e43 1342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
a6c45cf0 1349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
de151cf6
JB
1350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
a6c45cf0 1356 if (INTEL_INFO(dev)->gen == 3)
de151cf6
JB
1357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
de151cf6
JB
1387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
bf79cb91 1396 return -ENOENT;
de151cf6
JB
1397
1398 mutex_lock(&dev->struct_mutex);
1399
23010e43 1400 obj_priv = to_intel_bo(obj);
de151cf6 1401
ab18282d
CW
1402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
de151cf6
JB
1410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
13af1062
CW
1412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
de151cf6 1415 return ret;
13af1062 1416 }
de151cf6
JB
1417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
de151cf6
JB
1421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
e67b8ce1 1426 ret = i915_gem_object_bind_to_gtt(obj, 0);
de151cf6
JB
1427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
de151cf6
JB
1432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
6911a9b8 1440void
856fa198 1441i915_gem_object_put_pages(struct drm_gem_object *obj)
673a394b 1442{
23010e43 1443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
856fa198 1447 BUG_ON(obj_priv->pages_refcount == 0);
bb6baf76 1448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
673a394b 1449
856fa198
EA
1450 if (--obj_priv->pages_refcount != 0)
1451 return;
673a394b 1452
280b713b
EA
1453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
3ef94daa 1456 if (obj_priv->madv == I915_MADV_DONTNEED)
13a05fd9 1457 obj_priv->dirty = 0;
3ef94daa
CW
1458
1459 for (i = 0; i < page_count; i++) {
3ef94daa
CW
1460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
856fa198 1464 mark_page_accessed(obj_priv->pages[i]);
3ef94daa
CW
1465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
673a394b
EA
1468 obj_priv->dirty = 0;
1469
8e7d2b2c 1470 drm_free_large(obj_priv->pages);
856fa198 1471 obj_priv->pages = NULL;
673a394b
EA
1472}
1473
e35a41de 1474static uint32_t
a6910434
DV
1475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
e35a41de
DV
1477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
a6910434
DV
1480 ring->outstanding_lazy_request = true;
1481
e35a41de
DV
1482 return dev_priv->next_seqno;
1483}
1484
673a394b 1485static void
617dbe27 1486i915_gem_object_move_to_active(struct drm_gem_object *obj,
852835f3 1487 struct intel_ring_buffer *ring)
673a394b
EA
1488{
1489 struct drm_device *dev = obj->dev;
23010e43 1490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
617dbe27
DV
1491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
852835f3
ZN
1493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
673a394b
EA
1495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
e35a41de 1501
673a394b 1502 /* Move from whatever list we were on to the tail of execution. */
852835f3 1503 list_move_tail(&obj_priv->list, &ring->active_list);
ce44b0ea 1504 obj_priv->last_rendering_seqno = seqno;
673a394b
EA
1505}
1506
ce44b0ea
EA
1507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ce44b0ea
EA
1513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
673a394b 1518
963b4836
CW
1519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
23010e43 1523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
bb6baf76 1524 struct inode *inode;
963b4836 1525
ae9fed6b
CW
1526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
bb6baf76 1532 inode = obj->filp->f_path.dentry->d_inode;
ae9fed6b
CW
1533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
bb6baf76
CW
1536
1537 obj_priv->madv = __I915_MADV_PURGED;
963b4836
CW
1538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
673a394b
EA
1546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
99fcb766
DV
1559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
ce44b0ea 1561 obj_priv->last_rendering_seqno = 0;
852835f3 1562 obj_priv->ring = NULL;
673a394b
EA
1563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
9220434a 1570static void
63560396 1571i915_gem_process_flushing_list(struct drm_device *dev,
8a1a49f9 1572 uint32_t flush_domains,
852835f3 1573 struct intel_ring_buffer *ring)
63560396
DV
1574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
a8089e84 1581 struct drm_gem_object *obj = &obj_priv->base;
63560396 1582
2b6efaa4
CW
1583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
63560396
DV
1585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
617dbe27 1589 i915_gem_object_move_to_active(obj, ring);
63560396
DV
1590
1591 /* update the fence lru list */
007cc8ac
DV
1592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
63560396 1596 &dev_priv->mm.fence_list);
007cc8ac 1597 }
63560396
DV
1598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
8187a2b7 1605
5a5a0c64 1606uint32_t
8a1a49f9
DV
1607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
8dc5d147 1609 struct drm_i915_gem_request *request,
8a1a49f9 1610 struct intel_ring_buffer *ring)
673a394b
EA
1611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
b962442e 1613 struct drm_i915_file_private *i915_file_priv = NULL;
673a394b
EA
1614 uint32_t seqno;
1615 int was_empty;
673a394b 1616
b962442e
EA
1617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
8dc5d147
CW
1620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
673a394b 1625
8a1a49f9 1626 seqno = ring->add_request(dev, ring, file_priv, 0);
673a394b
EA
1627
1628 request->seqno = seqno;
852835f3 1629 request->ring = ring;
673a394b 1630 request->emitted_jiffies = jiffies;
852835f3
ZN
1631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
b962442e
EA
1634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
673a394b 1640
f65d9421 1641 if (!dev_priv->mm.suspended) {
b3b079db
CW
1642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421 1644 if (was_empty)
b3b079db
CW
1645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
f65d9421 1647 }
673a394b
EA
1648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
8a1a49f9 1657static void
852835f3 1658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
673a394b 1659{
673a394b 1660 uint32_t flush_domains = 0;
673a394b
EA
1661
1662 /* The sampler always gets flushed on i965 (sigh) */
a6c45cf0 1663 if (INTEL_INFO(dev)->gen >= 4)
673a394b 1664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
852835f3
ZN
1665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
673a394b
EA
1668}
1669
673a394b
EA
1670/**
1671 * Returns true if seq1 is later than seq2.
1672 */
22be1724 1673bool
673a394b
EA
1674i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1675{
1676 return (int32_t)(seq1 - seq2) >= 0;
1677}
1678
1679uint32_t
852835f3 1680i915_get_gem_seqno(struct drm_device *dev,
d1b851fc 1681 struct intel_ring_buffer *ring)
673a394b 1682{
852835f3 1683 return ring->get_gem_seqno(dev, ring);
673a394b
EA
1684}
1685
1686/**
1687 * This function clears the request list as sequence numbers are passed.
1688 */
b09a1fec
CW
1689static void
1690i915_gem_retire_requests_ring(struct drm_device *dev,
1691 struct intel_ring_buffer *ring)
673a394b
EA
1692{
1693 drm_i915_private_t *dev_priv = dev->dev_private;
1694 uint32_t seqno;
b84d5f0c 1695 bool wedged;
673a394b 1696
b84d5f0c
CW
1697 if (!ring->status_page.page_addr ||
1698 list_empty(&ring->request_list))
6c0594a3
KW
1699 return;
1700
852835f3 1701 seqno = i915_get_gem_seqno(dev, ring);
b84d5f0c 1702 wedged = atomic_read(&dev_priv->mm.wedged);
673a394b 1703
852835f3 1704 while (!list_empty(&ring->request_list)) {
673a394b 1705 struct drm_i915_gem_request *request;
673a394b 1706
852835f3 1707 request = list_first_entry(&ring->request_list,
673a394b
EA
1708 struct drm_i915_gem_request,
1709 list);
673a394b 1710
b84d5f0c
CW
1711 if (!wedged && !i915_seqno_passed(seqno, request->seqno))
1712 break;
1713
1714 trace_i915_gem_request_retire(dev, request->seqno);
1715
1716 list_del(&request->list);
1717 list_del(&request->client_list);
1718 kfree(request);
1719 }
1720
1721 /* Move any buffers on the active list that are no longer referenced
1722 * by the ringbuffer to the flushing/inactive lists as appropriate.
1723 */
1724 while (!list_empty(&ring->active_list)) {
1725 struct drm_gem_object *obj;
1726 struct drm_i915_gem_object *obj_priv;
1727
1728 obj_priv = list_first_entry(&ring->active_list,
1729 struct drm_i915_gem_object,
1730 list);
673a394b 1731
b84d5f0c
CW
1732 if (!wedged &&
1733 !i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
673a394b 1734 break;
b84d5f0c
CW
1735
1736 obj = &obj_priv->base;
1737
1738#if WATCH_LRU
1739 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1740 __func__, request->seqno, obj);
1741#endif
1742
1743 if (obj->write_domain != 0)
1744 i915_gem_object_move_to_flushing(obj);
1745 else
1746 i915_gem_object_move_to_inactive(obj);
673a394b 1747 }
9d34e5db
CW
1748
1749 if (unlikely (dev_priv->trace_irq_seqno &&
1750 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
8187a2b7 1751 ring->user_irq_put(dev, ring);
9d34e5db
CW
1752 dev_priv->trace_irq_seqno = 0;
1753 }
673a394b
EA
1754}
1755
b09a1fec
CW
1756void
1757i915_gem_retire_requests(struct drm_device *dev)
1758{
1759 drm_i915_private_t *dev_priv = dev->dev_private;
1760
be72615b
CW
1761 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1762 struct drm_i915_gem_object *obj_priv, *tmp;
1763
1764 /* We must be careful that during unbind() we do not
1765 * accidentally infinitely recurse into retire requests.
1766 * Currently:
1767 * retire -> free -> unbind -> wait -> retire_ring
1768 */
1769 list_for_each_entry_safe(obj_priv, tmp,
1770 &dev_priv->mm.deferred_free_list,
1771 list)
1772 i915_gem_free_object_tail(&obj_priv->base);
1773 }
1774
b09a1fec
CW
1775 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1776 if (HAS_BSD(dev))
1777 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1778}
1779
75ef9da2 1780static void
673a394b
EA
1781i915_gem_retire_work_handler(struct work_struct *work)
1782{
1783 drm_i915_private_t *dev_priv;
1784 struct drm_device *dev;
1785
1786 dev_priv = container_of(work, drm_i915_private_t,
1787 mm.retire_work.work);
1788 dev = dev_priv->dev;
1789
1790 mutex_lock(&dev->struct_mutex);
b09a1fec 1791 i915_gem_retire_requests(dev);
d1b851fc 1792
6dbe2772 1793 if (!dev_priv->mm.suspended &&
d1b851fc
ZN
1794 (!list_empty(&dev_priv->render_ring.request_list) ||
1795 (HAS_BSD(dev) &&
1796 !list_empty(&dev_priv->bsd_ring.request_list))))
9c9fe1f8 1797 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
673a394b
EA
1798 mutex_unlock(&dev->struct_mutex);
1799}
1800
5a5a0c64 1801int
852835f3 1802i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
8a1a49f9 1803 bool interruptible, struct intel_ring_buffer *ring)
673a394b
EA
1804{
1805 drm_i915_private_t *dev_priv = dev->dev_private;
802c7eb6 1806 u32 ier;
673a394b
EA
1807 int ret = 0;
1808
1809 BUG_ON(seqno == 0);
1810
e35a41de 1811 if (seqno == dev_priv->next_seqno) {
8dc5d147 1812 seqno = i915_add_request(dev, NULL, NULL, ring);
e35a41de
DV
1813 if (seqno == 0)
1814 return -ENOMEM;
1815 }
1816
ba1234d1 1817 if (atomic_read(&dev_priv->mm.wedged))
ffed1d09
BG
1818 return -EIO;
1819
852835f3 1820 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
bad720ff 1821 if (HAS_PCH_SPLIT(dev))
036a4a7d
ZW
1822 ier = I915_READ(DEIER) | I915_READ(GTIER);
1823 else
1824 ier = I915_READ(IER);
802c7eb6
JB
1825 if (!ier) {
1826 DRM_ERROR("something (likely vbetool) disabled "
1827 "interrupts, re-enabling\n");
1828 i915_driver_irq_preinstall(dev);
1829 i915_driver_irq_postinstall(dev);
1830 }
1831
1c5d22f7
CW
1832 trace_i915_gem_request_wait_begin(dev, seqno);
1833
852835f3 1834 ring->waiting_gem_seqno = seqno;
8187a2b7 1835 ring->user_irq_get(dev, ring);
48764bf4 1836 if (interruptible)
852835f3
ZN
1837 ret = wait_event_interruptible(ring->irq_queue,
1838 i915_seqno_passed(
1839 ring->get_gem_seqno(dev, ring), seqno)
1840 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1841 else
852835f3
ZN
1842 wait_event(ring->irq_queue,
1843 i915_seqno_passed(
1844 ring->get_gem_seqno(dev, ring), seqno)
1845 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1846
8187a2b7 1847 ring->user_irq_put(dev, ring);
852835f3 1848 ring->waiting_gem_seqno = 0;
1c5d22f7
CW
1849
1850 trace_i915_gem_request_wait_end(dev, seqno);
673a394b 1851 }
ba1234d1 1852 if (atomic_read(&dev_priv->mm.wedged))
673a394b
EA
1853 ret = -EIO;
1854
1855 if (ret && ret != -ERESTARTSYS)
8bff917c
DV
1856 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1857 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1858 dev_priv->next_seqno);
673a394b
EA
1859
1860 /* Directly dispatch request retiring. While we have the work queue
1861 * to handle this, the waiter on a request often wants an associated
1862 * buffer to have made it to the inactive list, and we would need
1863 * a separate wait queue to handle that.
1864 */
1865 if (ret == 0)
b09a1fec 1866 i915_gem_retire_requests_ring(dev, ring);
673a394b
EA
1867
1868 return ret;
1869}
1870
48764bf4
DV
1871/**
1872 * Waits for a sequence number to be signaled, and cleans up the
1873 * request and object lists appropriately for that event.
1874 */
1875static int
852835f3
ZN
1876i915_wait_request(struct drm_device *dev, uint32_t seqno,
1877 struct intel_ring_buffer *ring)
48764bf4 1878{
852835f3 1879 return i915_do_wait_request(dev, seqno, 1, ring);
48764bf4
DV
1880}
1881
9220434a
CW
1882static void
1883i915_gem_flush_ring(struct drm_device *dev,
1884 struct intel_ring_buffer *ring,
1885 uint32_t invalidate_domains,
1886 uint32_t flush_domains)
1887{
1888 ring->flush(dev, ring, invalidate_domains, flush_domains);
1889 i915_gem_process_flushing_list(dev, flush_domains, ring);
1890}
1891
8187a2b7
ZN
1892static void
1893i915_gem_flush(struct drm_device *dev,
1894 uint32_t invalidate_domains,
9220434a
CW
1895 uint32_t flush_domains,
1896 uint32_t flush_rings)
8187a2b7
ZN
1897{
1898 drm_i915_private_t *dev_priv = dev->dev_private;
8bff917c 1899
8187a2b7
ZN
1900 if (flush_domains & I915_GEM_DOMAIN_CPU)
1901 drm_agp_chipset_flush(dev);
8bff917c 1902
9220434a
CW
1903 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
1904 if (flush_rings & RING_RENDER)
1905 i915_gem_flush_ring(dev,
1906 &dev_priv->render_ring,
1907 invalidate_domains, flush_domains);
1908 if (flush_rings & RING_BSD)
1909 i915_gem_flush_ring(dev,
1910 &dev_priv->bsd_ring,
1911 invalidate_domains, flush_domains);
1912 }
8187a2b7
ZN
1913}
1914
673a394b
EA
1915/**
1916 * Ensures that all rendering to the object has completed and the object is
1917 * safe to unbind from the GTT or access from the CPU.
1918 */
1919static int
2cf34d7b
CW
1920i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1921 bool interruptible)
673a394b
EA
1922{
1923 struct drm_device *dev = obj->dev;
23010e43 1924 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1925 int ret;
1926
e47c68e9
EA
1927 /* This function only exists to support waiting for existing rendering,
1928 * not for emitting required flushes.
673a394b 1929 */
e47c68e9 1930 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
673a394b
EA
1931
1932 /* If there is rendering queued on the buffer being evicted, wait for
1933 * it.
1934 */
1935 if (obj_priv->active) {
1936#if WATCH_BUF
1937 DRM_INFO("%s: object %p wait for seqno %08x\n",
1938 __func__, obj, obj_priv->last_rendering_seqno);
1939#endif
2cf34d7b
CW
1940 ret = i915_do_wait_request(dev,
1941 obj_priv->last_rendering_seqno,
1942 interruptible,
1943 obj_priv->ring);
1944 if (ret)
673a394b
EA
1945 return ret;
1946 }
1947
1948 return 0;
1949}
1950
1951/**
1952 * Unbinds an object from the GTT aperture.
1953 */
0f973f27 1954int
673a394b
EA
1955i915_gem_object_unbind(struct drm_gem_object *obj)
1956{
1957 struct drm_device *dev = obj->dev;
23010e43 1958 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1959 int ret = 0;
1960
1961#if WATCH_BUF
1962 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1963 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1964#endif
1965 if (obj_priv->gtt_space == NULL)
1966 return 0;
1967
1968 if (obj_priv->pin_count != 0) {
1969 DRM_ERROR("Attempting to unbind pinned buffer\n");
1970 return -EINVAL;
1971 }
1972
5323fd04
EA
1973 /* blow away mappings if mapped through GTT */
1974 i915_gem_release_mmap(obj);
1975
673a394b
EA
1976 /* Move the object to the CPU domain to ensure that
1977 * any possible CPU writes while it's not in the GTT
1978 * are flushed when we go to remap it. This will
1979 * also ensure that all pending GPU writes are finished
1980 * before we unbind.
1981 */
e47c68e9 1982 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
8dc1775d 1983 if (ret == -ERESTARTSYS)
673a394b 1984 return ret;
8dc1775d
CW
1985 /* Continue on if we fail due to EIO, the GPU is hung so we
1986 * should be safe and we need to cleanup or else we might
1987 * cause memory corruption through use-after-free.
1988 */
673a394b 1989
96b47b65
DV
1990 /* release the fence reg _after_ flushing */
1991 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1992 i915_gem_clear_fence_reg(obj);
1993
673a394b
EA
1994 if (obj_priv->agp_mem != NULL) {
1995 drm_unbind_agp(obj_priv->agp_mem);
1996 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1997 obj_priv->agp_mem = NULL;
1998 }
1999
856fa198 2000 i915_gem_object_put_pages(obj);
a32808c0 2001 BUG_ON(obj_priv->pages_refcount);
673a394b
EA
2002
2003 if (obj_priv->gtt_space) {
2004 atomic_dec(&dev->gtt_count);
2005 atomic_sub(obj->size, &dev->gtt_memory);
2006
2007 drm_mm_put_block(obj_priv->gtt_space);
2008 obj_priv->gtt_space = NULL;
2009 }
2010
2011 /* Remove ourselves from the LRU list if present. */
2012 if (!list_empty(&obj_priv->list))
2013 list_del_init(&obj_priv->list);
2014
963b4836
CW
2015 if (i915_gem_object_is_purgeable(obj_priv))
2016 i915_gem_object_truncate(obj);
2017
1c5d22f7
CW
2018 trace_i915_gem_object_unbind(obj);
2019
8dc1775d 2020 return ret;
673a394b
EA
2021}
2022
b47eb4a2 2023int
4df2faf4
DV
2024i915_gpu_idle(struct drm_device *dev)
2025{
2026 drm_i915_private_t *dev_priv = dev->dev_private;
2027 bool lists_empty;
852835f3 2028 int ret;
4df2faf4 2029
d1b851fc
ZN
2030 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2031 list_empty(&dev_priv->render_ring.active_list) &&
2032 (!HAS_BSD(dev) ||
2033 list_empty(&dev_priv->bsd_ring.active_list)));
4df2faf4
DV
2034 if (lists_empty)
2035 return 0;
2036
2037 /* Flush everything onto the inactive list. */
9220434a
CW
2038 i915_gem_flush_ring(dev,
2039 &dev_priv->render_ring,
2040 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
4fc6ee76
DV
2041
2042 ret = i915_wait_request(dev,
2043 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2044 &dev_priv->render_ring);
8a1a49f9
DV
2045 if (ret)
2046 return ret;
d1b851fc
ZN
2047
2048 if (HAS_BSD(dev)) {
9220434a
CW
2049 i915_gem_flush_ring(dev,
2050 &dev_priv->bsd_ring,
2051 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2052
4fc6ee76
DV
2053 ret = i915_wait_request(dev,
2054 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2055 &dev_priv->bsd_ring);
d1b851fc
ZN
2056 if (ret)
2057 return ret;
2058 }
2059
8a1a49f9 2060 return 0;
4df2faf4
DV
2061}
2062
6911a9b8 2063int
4bdadb97
CW
2064i915_gem_object_get_pages(struct drm_gem_object *obj,
2065 gfp_t gfpmask)
673a394b 2066{
23010e43 2067 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2068 int page_count, i;
2069 struct address_space *mapping;
2070 struct inode *inode;
2071 struct page *page;
673a394b 2072
778c3544
DV
2073 BUG_ON(obj_priv->pages_refcount
2074 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2075
856fa198 2076 if (obj_priv->pages_refcount++ != 0)
673a394b
EA
2077 return 0;
2078
2079 /* Get the list of pages out of our struct file. They'll be pinned
2080 * at this point until we release them.
2081 */
2082 page_count = obj->size / PAGE_SIZE;
856fa198 2083 BUG_ON(obj_priv->pages != NULL);
8e7d2b2c 2084 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
856fa198 2085 if (obj_priv->pages == NULL) {
856fa198 2086 obj_priv->pages_refcount--;
673a394b
EA
2087 return -ENOMEM;
2088 }
2089
2090 inode = obj->filp->f_path.dentry->d_inode;
2091 mapping = inode->i_mapping;
2092 for (i = 0; i < page_count; i++) {
4bdadb97 2093 page = read_cache_page_gfp(mapping, i,
985b823b 2094 GFP_HIGHUSER |
4bdadb97 2095 __GFP_COLD |
cd9f040d 2096 __GFP_RECLAIMABLE |
4bdadb97 2097 gfpmask);
1f2b1013
CW
2098 if (IS_ERR(page))
2099 goto err_pages;
2100
856fa198 2101 obj_priv->pages[i] = page;
673a394b 2102 }
280b713b
EA
2103
2104 if (obj_priv->tiling_mode != I915_TILING_NONE)
2105 i915_gem_object_do_bit_17_swizzle(obj);
2106
673a394b 2107 return 0;
1f2b1013
CW
2108
2109err_pages:
2110 while (i--)
2111 page_cache_release(obj_priv->pages[i]);
2112
2113 drm_free_large(obj_priv->pages);
2114 obj_priv->pages = NULL;
2115 obj_priv->pages_refcount--;
2116 return PTR_ERR(page);
673a394b
EA
2117}
2118
4e901fdc
EA
2119static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2120{
2121 struct drm_gem_object *obj = reg->obj;
2122 struct drm_device *dev = obj->dev;
2123 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2124 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4e901fdc
EA
2125 int regnum = obj_priv->fence_reg;
2126 uint64_t val;
2127
2128 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2129 0xfffff000) << 32;
2130 val |= obj_priv->gtt_offset & 0xfffff000;
2131 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2132 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2133
2134 if (obj_priv->tiling_mode == I915_TILING_Y)
2135 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2136 val |= I965_FENCE_REG_VALID;
2137
2138 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2139}
2140
de151cf6
JB
2141static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2142{
2143 struct drm_gem_object *obj = reg->obj;
2144 struct drm_device *dev = obj->dev;
2145 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2146 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2147 int regnum = obj_priv->fence_reg;
2148 uint64_t val;
2149
2150 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2151 0xfffff000) << 32;
2152 val |= obj_priv->gtt_offset & 0xfffff000;
2153 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2154 if (obj_priv->tiling_mode == I915_TILING_Y)
2155 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2156 val |= I965_FENCE_REG_VALID;
2157
2158 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2159}
2160
2161static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2162{
2163 struct drm_gem_object *obj = reg->obj;
2164 struct drm_device *dev = obj->dev;
2165 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2166 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2167 int regnum = obj_priv->fence_reg;
0f973f27 2168 int tile_width;
dc529a4f 2169 uint32_t fence_reg, val;
de151cf6
JB
2170 uint32_t pitch_val;
2171
2172 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2173 (obj_priv->gtt_offset & (obj->size - 1))) {
f06da264 2174 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
0f973f27 2175 __func__, obj_priv->gtt_offset, obj->size);
de151cf6
JB
2176 return;
2177 }
2178
0f973f27
JB
2179 if (obj_priv->tiling_mode == I915_TILING_Y &&
2180 HAS_128_BYTE_Y_TILING(dev))
2181 tile_width = 128;
de151cf6 2182 else
0f973f27
JB
2183 tile_width = 512;
2184
2185 /* Note: pitch better be a power of two tile widths */
2186 pitch_val = obj_priv->stride / tile_width;
2187 pitch_val = ffs(pitch_val) - 1;
de151cf6 2188
c36a2a6d
DV
2189 if (obj_priv->tiling_mode == I915_TILING_Y &&
2190 HAS_128_BYTE_Y_TILING(dev))
2191 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2192 else
2193 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2194
de151cf6
JB
2195 val = obj_priv->gtt_offset;
2196 if (obj_priv->tiling_mode == I915_TILING_Y)
2197 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2198 val |= I915_FENCE_SIZE_BITS(obj->size);
2199 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2200 val |= I830_FENCE_REG_VALID;
2201
dc529a4f
EA
2202 if (regnum < 8)
2203 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2204 else
2205 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2206 I915_WRITE(fence_reg, val);
de151cf6
JB
2207}
2208
2209static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2210{
2211 struct drm_gem_object *obj = reg->obj;
2212 struct drm_device *dev = obj->dev;
2213 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2214 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2215 int regnum = obj_priv->fence_reg;
2216 uint32_t val;
2217 uint32_t pitch_val;
8d7773a3 2218 uint32_t fence_size_bits;
de151cf6 2219
8d7773a3 2220 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
de151cf6 2221 (obj_priv->gtt_offset & (obj->size - 1))) {
8d7773a3 2222 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
0f973f27 2223 __func__, obj_priv->gtt_offset);
de151cf6
JB
2224 return;
2225 }
2226
e76a16de
EA
2227 pitch_val = obj_priv->stride / 128;
2228 pitch_val = ffs(pitch_val) - 1;
2229 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2230
de151cf6
JB
2231 val = obj_priv->gtt_offset;
2232 if (obj_priv->tiling_mode == I915_TILING_Y)
2233 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
8d7773a3
DV
2234 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2235 WARN_ON(fence_size_bits & ~0x00000f00);
2236 val |= fence_size_bits;
de151cf6
JB
2237 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2238 val |= I830_FENCE_REG_VALID;
2239
2240 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
de151cf6
JB
2241}
2242
2cf34d7b
CW
2243static int i915_find_fence_reg(struct drm_device *dev,
2244 bool interruptible)
ae3db24a
DV
2245{
2246 struct drm_i915_fence_reg *reg = NULL;
2247 struct drm_i915_gem_object *obj_priv = NULL;
2248 struct drm_i915_private *dev_priv = dev->dev_private;
2249 struct drm_gem_object *obj = NULL;
2250 int i, avail, ret;
2251
2252 /* First try to find a free reg */
2253 avail = 0;
2254 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2255 reg = &dev_priv->fence_regs[i];
2256 if (!reg->obj)
2257 return i;
2258
23010e43 2259 obj_priv = to_intel_bo(reg->obj);
ae3db24a
DV
2260 if (!obj_priv->pin_count)
2261 avail++;
2262 }
2263
2264 if (avail == 0)
2265 return -ENOSPC;
2266
2267 /* None available, try to steal one or wait for a user to finish */
2268 i = I915_FENCE_REG_NONE;
007cc8ac
DV
2269 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2270 lru_list) {
2271 obj = reg->obj;
2272 obj_priv = to_intel_bo(obj);
ae3db24a
DV
2273
2274 if (obj_priv->pin_count)
2275 continue;
2276
2277 /* found one! */
2278 i = obj_priv->fence_reg;
2279 break;
2280 }
2281
2282 BUG_ON(i == I915_FENCE_REG_NONE);
2283
2284 /* We only have a reference on obj from the active list. put_fence_reg
2285 * might drop that one, causing a use-after-free in it. So hold a
2286 * private reference to obj like the other callers of put_fence_reg
2287 * (set_tiling ioctl) do. */
2288 drm_gem_object_reference(obj);
2cf34d7b 2289 ret = i915_gem_object_put_fence_reg(obj, interruptible);
ae3db24a
DV
2290 drm_gem_object_unreference(obj);
2291 if (ret != 0)
2292 return ret;
2293
2294 return i;
2295}
2296
de151cf6
JB
2297/**
2298 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2299 * @obj: object to map through a fence reg
2300 *
2301 * When mapping objects through the GTT, userspace wants to be able to write
2302 * to them without having to worry about swizzling if the object is tiled.
2303 *
2304 * This function walks the fence regs looking for a free one for @obj,
2305 * stealing one if it can't find any.
2306 *
2307 * It then sets up the reg based on the object's properties: address, pitch
2308 * and tiling format.
2309 */
8c4b8c3f 2310int
2cf34d7b
CW
2311i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2312 bool interruptible)
de151cf6
JB
2313{
2314 struct drm_device *dev = obj->dev;
79e53945 2315 struct drm_i915_private *dev_priv = dev->dev_private;
23010e43 2316 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2317 struct drm_i915_fence_reg *reg = NULL;
ae3db24a 2318 int ret;
de151cf6 2319
a09ba7fa
EA
2320 /* Just update our place in the LRU if our fence is getting used. */
2321 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
2322 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2323 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa
EA
2324 return 0;
2325 }
2326
de151cf6
JB
2327 switch (obj_priv->tiling_mode) {
2328 case I915_TILING_NONE:
2329 WARN(1, "allocating a fence for non-tiled object?\n");
2330 break;
2331 case I915_TILING_X:
0f973f27
JB
2332 if (!obj_priv->stride)
2333 return -EINVAL;
2334 WARN((obj_priv->stride & (512 - 1)),
2335 "object 0x%08x is X tiled but has non-512B pitch\n",
2336 obj_priv->gtt_offset);
de151cf6
JB
2337 break;
2338 case I915_TILING_Y:
0f973f27
JB
2339 if (!obj_priv->stride)
2340 return -EINVAL;
2341 WARN((obj_priv->stride & (128 - 1)),
2342 "object 0x%08x is Y tiled but has non-128B pitch\n",
2343 obj_priv->gtt_offset);
de151cf6
JB
2344 break;
2345 }
2346
2cf34d7b 2347 ret = i915_find_fence_reg(dev, interruptible);
ae3db24a
DV
2348 if (ret < 0)
2349 return ret;
de151cf6 2350
ae3db24a
DV
2351 obj_priv->fence_reg = ret;
2352 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
007cc8ac 2353 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa 2354
de151cf6
JB
2355 reg->obj = obj;
2356
e259befd
CW
2357 switch (INTEL_INFO(dev)->gen) {
2358 case 6:
4e901fdc 2359 sandybridge_write_fence_reg(reg);
e259befd
CW
2360 break;
2361 case 5:
2362 case 4:
de151cf6 2363 i965_write_fence_reg(reg);
e259befd
CW
2364 break;
2365 case 3:
de151cf6 2366 i915_write_fence_reg(reg);
e259befd
CW
2367 break;
2368 case 2:
de151cf6 2369 i830_write_fence_reg(reg);
e259befd
CW
2370 break;
2371 }
d9ddcb96 2372
ae3db24a
DV
2373 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2374 obj_priv->tiling_mode);
1c5d22f7 2375
d9ddcb96 2376 return 0;
de151cf6
JB
2377}
2378
2379/**
2380 * i915_gem_clear_fence_reg - clear out fence register info
2381 * @obj: object to clear
2382 *
2383 * Zeroes out the fence register itself and clears out the associated
2384 * data structures in dev_priv and obj_priv.
2385 */
2386static void
2387i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2388{
2389 struct drm_device *dev = obj->dev;
79e53945 2390 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2391 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
007cc8ac
DV
2392 struct drm_i915_fence_reg *reg =
2393 &dev_priv->fence_regs[obj_priv->fence_reg];
e259befd 2394 uint32_t fence_reg;
de151cf6 2395
e259befd
CW
2396 switch (INTEL_INFO(dev)->gen) {
2397 case 6:
4e901fdc
EA
2398 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2399 (obj_priv->fence_reg * 8), 0);
e259befd
CW
2400 break;
2401 case 5:
2402 case 4:
de151cf6 2403 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
e259befd
CW
2404 break;
2405 case 3:
2406 if (obj_priv->fence_reg > 8)
2407 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
dc529a4f 2408 else
e259befd
CW
2409 case 2:
2410 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
dc529a4f
EA
2411
2412 I915_WRITE(fence_reg, 0);
e259befd 2413 break;
dc529a4f 2414 }
de151cf6 2415
007cc8ac 2416 reg->obj = NULL;
de151cf6 2417 obj_priv->fence_reg = I915_FENCE_REG_NONE;
007cc8ac 2418 list_del_init(&reg->lru_list);
de151cf6
JB
2419}
2420
52dc7d32
CW
2421/**
2422 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2423 * to the buffer to finish, and then resets the fence register.
2424 * @obj: tiled object holding a fence register.
2cf34d7b 2425 * @bool: whether the wait upon the fence is interruptible
52dc7d32
CW
2426 *
2427 * Zeroes out the fence register itself and clears out the associated
2428 * data structures in dev_priv and obj_priv.
2429 */
2430int
2cf34d7b
CW
2431i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2432 bool interruptible)
52dc7d32
CW
2433{
2434 struct drm_device *dev = obj->dev;
23010e43 2435 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
52dc7d32
CW
2436
2437 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2438 return 0;
2439
10ae9bd2
DV
2440 /* If we've changed tiling, GTT-mappings of the object
2441 * need to re-fault to ensure that the correct fence register
2442 * setup is in place.
2443 */
2444 i915_gem_release_mmap(obj);
2445
52dc7d32
CW
2446 /* On the i915, GPU access to tiled buffers is via a fence,
2447 * therefore we must wait for any outstanding access to complete
2448 * before clearing the fence.
2449 */
a6c45cf0 2450 if (INTEL_INFO(dev)->gen < 4) {
52dc7d32
CW
2451 int ret;
2452
2cf34d7b 2453 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
0bc23aad
CW
2454 if (ret)
2455 return ret;
2456
2cf34d7b 2457 ret = i915_gem_object_wait_rendering(obj, interruptible);
0bc23aad 2458 if (ret)
52dc7d32
CW
2459 return ret;
2460 }
2461
4a726612 2462 i915_gem_object_flush_gtt_write_domain(obj);
0bc23aad 2463 i915_gem_clear_fence_reg(obj);
52dc7d32
CW
2464
2465 return 0;
2466}
2467
673a394b
EA
2468/**
2469 * Finds free space in the GTT aperture and binds the object there.
2470 */
2471static int
2472i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2473{
2474 struct drm_device *dev = obj->dev;
2475 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2476 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 2477 struct drm_mm_node *free_space;
4bdadb97 2478 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
07f73f69 2479 int ret;
673a394b 2480
bb6baf76 2481 if (obj_priv->madv != I915_MADV_WILLNEED) {
3ef94daa
CW
2482 DRM_ERROR("Attempting to bind a purgeable object\n");
2483 return -EINVAL;
2484 }
2485
673a394b 2486 if (alignment == 0)
0f973f27 2487 alignment = i915_gem_get_gtt_alignment(obj);
8d7773a3 2488 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
673a394b
EA
2489 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2490 return -EINVAL;
2491 }
2492
654fc607
CW
2493 /* If the object is bigger than the entire aperture, reject it early
2494 * before evicting everything in a vain attempt to find space.
2495 */
2496 if (obj->size > dev->gtt_total) {
2497 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2498 return -E2BIG;
2499 }
2500
673a394b
EA
2501 search_free:
2502 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2503 obj->size, alignment, 0);
2504 if (free_space != NULL) {
2505 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2506 alignment);
db3307a9 2507 if (obj_priv->gtt_space != NULL)
673a394b 2508 obj_priv->gtt_offset = obj_priv->gtt_space->start;
673a394b
EA
2509 }
2510 if (obj_priv->gtt_space == NULL) {
2511 /* If the gtt is empty and we're still having trouble
2512 * fitting our object in, we're out of memory.
2513 */
2514#if WATCH_LRU
2515 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2516#endif
0108a3ed 2517 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2518 if (ret)
673a394b 2519 return ret;
9731129c 2520
673a394b
EA
2521 goto search_free;
2522 }
2523
2524#if WATCH_BUF
cfd43c02 2525 DRM_INFO("Binding object of size %zd at 0x%08x\n",
673a394b
EA
2526 obj->size, obj_priv->gtt_offset);
2527#endif
4bdadb97 2528 ret = i915_gem_object_get_pages(obj, gfpmask);
673a394b
EA
2529 if (ret) {
2530 drm_mm_put_block(obj_priv->gtt_space);
2531 obj_priv->gtt_space = NULL;
07f73f69
CW
2532
2533 if (ret == -ENOMEM) {
2534 /* first try to clear up some space from the GTT */
0108a3ed
DV
2535 ret = i915_gem_evict_something(dev, obj->size,
2536 alignment);
07f73f69 2537 if (ret) {
07f73f69 2538 /* now try to shrink everyone else */
4bdadb97
CW
2539 if (gfpmask) {
2540 gfpmask = 0;
2541 goto search_free;
07f73f69
CW
2542 }
2543
2544 return ret;
2545 }
2546
2547 goto search_free;
2548 }
2549
673a394b
EA
2550 return ret;
2551 }
2552
673a394b
EA
2553 /* Create an AGP memory structure pointing at our pages, and bind it
2554 * into the GTT.
2555 */
2556 obj_priv->agp_mem = drm_agp_bind_pages(dev,
856fa198 2557 obj_priv->pages,
07f73f69 2558 obj->size >> PAGE_SHIFT,
ba1eb1d8
KP
2559 obj_priv->gtt_offset,
2560 obj_priv->agp_type);
673a394b 2561 if (obj_priv->agp_mem == NULL) {
856fa198 2562 i915_gem_object_put_pages(obj);
673a394b
EA
2563 drm_mm_put_block(obj_priv->gtt_space);
2564 obj_priv->gtt_space = NULL;
07f73f69 2565
0108a3ed 2566 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2567 if (ret)
07f73f69 2568 return ret;
07f73f69
CW
2569
2570 goto search_free;
673a394b
EA
2571 }
2572 atomic_inc(&dev->gtt_count);
2573 atomic_add(obj->size, &dev->gtt_memory);
2574
bf1a1092
CW
2575 /* keep track of bounds object by adding it to the inactive list */
2576 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2577
673a394b
EA
2578 /* Assert that the object is not currently in any GPU domain. As it
2579 * wasn't in the GTT, there shouldn't be any way it could have been in
2580 * a GPU cache
2581 */
21d509e3
CW
2582 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2583 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
673a394b 2584
1c5d22f7
CW
2585 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2586
673a394b
EA
2587 return 0;
2588}
2589
2590void
2591i915_gem_clflush_object(struct drm_gem_object *obj)
2592{
23010e43 2593 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2594
2595 /* If we don't have a page list set up, then we're not pinned
2596 * to GPU, and we can ignore the cache flush because it'll happen
2597 * again at bind time.
2598 */
856fa198 2599 if (obj_priv->pages == NULL)
673a394b
EA
2600 return;
2601
1c5d22f7 2602 trace_i915_gem_object_clflush(obj);
cfa16a0d 2603
856fa198 2604 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
673a394b
EA
2605}
2606
e47c68e9 2607/** Flushes any GPU write domain for the object if it's dirty. */
2dafb1e0 2608static int
ba3d8d74
DV
2609i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2610 bool pipelined)
e47c68e9
EA
2611{
2612 struct drm_device *dev = obj->dev;
1c5d22f7 2613 uint32_t old_write_domain;
e47c68e9
EA
2614
2615 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2dafb1e0 2616 return 0;
e47c68e9
EA
2617
2618 /* Queue the GPU write cache flushing we need. */
1c5d22f7 2619 old_write_domain = obj->write_domain;
9220434a
CW
2620 i915_gem_flush_ring(dev,
2621 to_intel_bo(obj)->ring,
2622 0, obj->write_domain);
48b956c5 2623 BUG_ON(obj->write_domain);
1c5d22f7
CW
2624
2625 trace_i915_gem_object_change_domain(obj,
2626 obj->read_domains,
2627 old_write_domain);
ba3d8d74
DV
2628
2629 if (pipelined)
2630 return 0;
2631
2cf34d7b 2632 return i915_gem_object_wait_rendering(obj, true);
e47c68e9
EA
2633}
2634
2635/** Flushes the GTT write domain for the object if it's dirty. */
2636static void
2637i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2638{
1c5d22f7
CW
2639 uint32_t old_write_domain;
2640
e47c68e9
EA
2641 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2642 return;
2643
2644 /* No actual flushing is required for the GTT write domain. Writes
2645 * to it immediately go to main memory as far as we know, so there's
2646 * no chipset flush. It also doesn't land in render cache.
2647 */
1c5d22f7 2648 old_write_domain = obj->write_domain;
e47c68e9 2649 obj->write_domain = 0;
1c5d22f7
CW
2650
2651 trace_i915_gem_object_change_domain(obj,
2652 obj->read_domains,
2653 old_write_domain);
e47c68e9
EA
2654}
2655
2656/** Flushes the CPU write domain for the object if it's dirty. */
2657static void
2658i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2659{
2660 struct drm_device *dev = obj->dev;
1c5d22f7 2661 uint32_t old_write_domain;
e47c68e9
EA
2662
2663 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2664 return;
2665
2666 i915_gem_clflush_object(obj);
2667 drm_agp_chipset_flush(dev);
1c5d22f7 2668 old_write_domain = obj->write_domain;
e47c68e9 2669 obj->write_domain = 0;
1c5d22f7
CW
2670
2671 trace_i915_gem_object_change_domain(obj,
2672 obj->read_domains,
2673 old_write_domain);
e47c68e9
EA
2674}
2675
2ef7eeaa
EA
2676/**
2677 * Moves a single object to the GTT read, and possibly write domain.
2678 *
2679 * This function returns when the move is complete, including waiting on
2680 * flushes to occur.
2681 */
79e53945 2682int
2ef7eeaa
EA
2683i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2684{
23010e43 2685 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 2686 uint32_t old_write_domain, old_read_domains;
e47c68e9 2687 int ret;
2ef7eeaa 2688
02354392
EA
2689 /* Not valid to be called on unbound objects. */
2690 if (obj_priv->gtt_space == NULL)
2691 return -EINVAL;
2692
ba3d8d74 2693 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2694 if (ret != 0)
2695 return ret;
2696
7213342d 2697 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 2698
ba3d8d74 2699 if (write) {
2cf34d7b 2700 ret = i915_gem_object_wait_rendering(obj, true);
ba3d8d74
DV
2701 if (ret)
2702 return ret;
ba3d8d74 2703 }
2ef7eeaa 2704
7213342d
CW
2705 old_write_domain = obj->write_domain;
2706 old_read_domains = obj->read_domains;
2ef7eeaa 2707
e47c68e9
EA
2708 /* It should now be out of any other write domains, and we can update
2709 * the domain values for our changes.
2710 */
2711 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2712 obj->read_domains |= I915_GEM_DOMAIN_GTT;
2713 if (write) {
7213342d 2714 obj->read_domains = I915_GEM_DOMAIN_GTT;
e47c68e9
EA
2715 obj->write_domain = I915_GEM_DOMAIN_GTT;
2716 obj_priv->dirty = 1;
2ef7eeaa
EA
2717 }
2718
1c5d22f7
CW
2719 trace_i915_gem_object_change_domain(obj,
2720 old_read_domains,
2721 old_write_domain);
2722
e47c68e9
EA
2723 return 0;
2724}
2725
b9241ea3
ZW
2726/*
2727 * Prepare buffer for display plane. Use uninterruptible for possible flush
2728 * wait, as in modesetting process we're not supposed to be interrupted.
2729 */
2730int
48b956c5
CW
2731i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2732 bool pipelined)
b9241ea3 2733{
23010e43 2734 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ba3d8d74 2735 uint32_t old_read_domains;
b9241ea3
ZW
2736 int ret;
2737
2738 /* Not valid to be called on unbound objects. */
2739 if (obj_priv->gtt_space == NULL)
2740 return -EINVAL;
2741
48b956c5
CW
2742 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2743 if (ret)
e35a41de 2744 return ret;
b9241ea3 2745
b118c1e3
CW
2746 i915_gem_object_flush_cpu_write_domain(obj);
2747
b9241ea3 2748 old_read_domains = obj->read_domains;
b118c1e3 2749 obj->read_domains = I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
2750
2751 trace_i915_gem_object_change_domain(obj,
2752 old_read_domains,
ba3d8d74 2753 obj->write_domain);
b9241ea3
ZW
2754
2755 return 0;
2756}
2757
e47c68e9
EA
2758/**
2759 * Moves a single object to the CPU read, and possibly write domain.
2760 *
2761 * This function returns when the move is complete, including waiting on
2762 * flushes to occur.
2763 */
2764static int
2765i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2766{
1c5d22f7 2767 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
2768 int ret;
2769
ba3d8d74 2770 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2771 if (ret != 0)
2772 return ret;
2ef7eeaa 2773
e47c68e9 2774 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 2775
e47c68e9
EA
2776 /* If we have a partially-valid cache of the object in the CPU,
2777 * finish invalidating it and free the per-page flags.
2ef7eeaa 2778 */
e47c68e9 2779 i915_gem_object_set_to_full_cpu_read_domain(obj);
2ef7eeaa 2780
7213342d 2781 if (write) {
2cf34d7b 2782 ret = i915_gem_object_wait_rendering(obj, true);
7213342d
CW
2783 if (ret)
2784 return ret;
2785 }
2786
1c5d22f7
CW
2787 old_write_domain = obj->write_domain;
2788 old_read_domains = obj->read_domains;
2789
e47c68e9
EA
2790 /* Flush the CPU cache if it's still invalid. */
2791 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2ef7eeaa 2792 i915_gem_clflush_object(obj);
2ef7eeaa 2793
e47c68e9 2794 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
2795 }
2796
2797 /* It should now be out of any other write domains, and we can update
2798 * the domain values for our changes.
2799 */
e47c68e9
EA
2800 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2801
2802 /* If we're writing through the CPU, then the GPU read domains will
2803 * need to be invalidated at next use.
2804 */
2805 if (write) {
2806 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2807 obj->write_domain = I915_GEM_DOMAIN_CPU;
2808 }
2ef7eeaa 2809
1c5d22f7
CW
2810 trace_i915_gem_object_change_domain(obj,
2811 old_read_domains,
2812 old_write_domain);
2813
2ef7eeaa
EA
2814 return 0;
2815}
2816
673a394b
EA
2817/*
2818 * Set the next domain for the specified object. This
2819 * may not actually perform the necessary flushing/invaliding though,
2820 * as that may want to be batched with other set_domain operations
2821 *
2822 * This is (we hope) the only really tricky part of gem. The goal
2823 * is fairly simple -- track which caches hold bits of the object
2824 * and make sure they remain coherent. A few concrete examples may
2825 * help to explain how it works. For shorthand, we use the notation
2826 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2827 * a pair of read and write domain masks.
2828 *
2829 * Case 1: the batch buffer
2830 *
2831 * 1. Allocated
2832 * 2. Written by CPU
2833 * 3. Mapped to GTT
2834 * 4. Read by GPU
2835 * 5. Unmapped from GTT
2836 * 6. Freed
2837 *
2838 * Let's take these a step at a time
2839 *
2840 * 1. Allocated
2841 * Pages allocated from the kernel may still have
2842 * cache contents, so we set them to (CPU, CPU) always.
2843 * 2. Written by CPU (using pwrite)
2844 * The pwrite function calls set_domain (CPU, CPU) and
2845 * this function does nothing (as nothing changes)
2846 * 3. Mapped by GTT
2847 * This function asserts that the object is not
2848 * currently in any GPU-based read or write domains
2849 * 4. Read by GPU
2850 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2851 * As write_domain is zero, this function adds in the
2852 * current read domains (CPU+COMMAND, 0).
2853 * flush_domains is set to CPU.
2854 * invalidate_domains is set to COMMAND
2855 * clflush is run to get data out of the CPU caches
2856 * then i915_dev_set_domain calls i915_gem_flush to
2857 * emit an MI_FLUSH and drm_agp_chipset_flush
2858 * 5. Unmapped from GTT
2859 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2860 * flush_domains and invalidate_domains end up both zero
2861 * so no flushing/invalidating happens
2862 * 6. Freed
2863 * yay, done
2864 *
2865 * Case 2: The shared render buffer
2866 *
2867 * 1. Allocated
2868 * 2. Mapped to GTT
2869 * 3. Read/written by GPU
2870 * 4. set_domain to (CPU,CPU)
2871 * 5. Read/written by CPU
2872 * 6. Read/written by GPU
2873 *
2874 * 1. Allocated
2875 * Same as last example, (CPU, CPU)
2876 * 2. Mapped to GTT
2877 * Nothing changes (assertions find that it is not in the GPU)
2878 * 3. Read/written by GPU
2879 * execbuffer calls set_domain (RENDER, RENDER)
2880 * flush_domains gets CPU
2881 * invalidate_domains gets GPU
2882 * clflush (obj)
2883 * MI_FLUSH and drm_agp_chipset_flush
2884 * 4. set_domain (CPU, CPU)
2885 * flush_domains gets GPU
2886 * invalidate_domains gets CPU
2887 * wait_rendering (obj) to make sure all drawing is complete.
2888 * This will include an MI_FLUSH to get the data from GPU
2889 * to memory
2890 * clflush (obj) to invalidate the CPU cache
2891 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2892 * 5. Read/written by CPU
2893 * cache lines are loaded and dirtied
2894 * 6. Read written by GPU
2895 * Same as last GPU access
2896 *
2897 * Case 3: The constant buffer
2898 *
2899 * 1. Allocated
2900 * 2. Written by CPU
2901 * 3. Read by GPU
2902 * 4. Updated (written) by CPU again
2903 * 5. Read by GPU
2904 *
2905 * 1. Allocated
2906 * (CPU, CPU)
2907 * 2. Written by CPU
2908 * (CPU, CPU)
2909 * 3. Read by GPU
2910 * (CPU+RENDER, 0)
2911 * flush_domains = CPU
2912 * invalidate_domains = RENDER
2913 * clflush (obj)
2914 * MI_FLUSH
2915 * drm_agp_chipset_flush
2916 * 4. Updated (written) by CPU again
2917 * (CPU, CPU)
2918 * flush_domains = 0 (no previous write domain)
2919 * invalidate_domains = 0 (no new read domains)
2920 * 5. Read by GPU
2921 * (CPU+RENDER, 0)
2922 * flush_domains = CPU
2923 * invalidate_domains = RENDER
2924 * clflush (obj)
2925 * MI_FLUSH
2926 * drm_agp_chipset_flush
2927 */
c0d90829 2928static void
8b0e378a 2929i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
673a394b
EA
2930{
2931 struct drm_device *dev = obj->dev;
9220434a 2932 struct drm_i915_private *dev_priv = dev->dev_private;
23010e43 2933 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2934 uint32_t invalidate_domains = 0;
2935 uint32_t flush_domains = 0;
1c5d22f7 2936 uint32_t old_read_domains;
e47c68e9 2937
8b0e378a
EA
2938 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2939 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
673a394b 2940
652c393a
JB
2941 intel_mark_busy(dev, obj);
2942
673a394b
EA
2943#if WATCH_BUF
2944 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2945 __func__, obj,
8b0e378a
EA
2946 obj->read_domains, obj->pending_read_domains,
2947 obj->write_domain, obj->pending_write_domain);
673a394b
EA
2948#endif
2949 /*
2950 * If the object isn't moving to a new write domain,
2951 * let the object stay in multiple read domains
2952 */
8b0e378a
EA
2953 if (obj->pending_write_domain == 0)
2954 obj->pending_read_domains |= obj->read_domains;
673a394b
EA
2955 else
2956 obj_priv->dirty = 1;
2957
2958 /*
2959 * Flush the current write domain if
2960 * the new read domains don't match. Invalidate
2961 * any read domains which differ from the old
2962 * write domain
2963 */
8b0e378a
EA
2964 if (obj->write_domain &&
2965 obj->write_domain != obj->pending_read_domains) {
673a394b 2966 flush_domains |= obj->write_domain;
8b0e378a
EA
2967 invalidate_domains |=
2968 obj->pending_read_domains & ~obj->write_domain;
673a394b
EA
2969 }
2970 /*
2971 * Invalidate any read caches which may have
2972 * stale data. That is, any new read domains.
2973 */
8b0e378a 2974 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
673a394b
EA
2975 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2976#if WATCH_BUF
2977 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2978 __func__, flush_domains, invalidate_domains);
2979#endif
673a394b
EA
2980 i915_gem_clflush_object(obj);
2981 }
2982
1c5d22f7
CW
2983 old_read_domains = obj->read_domains;
2984
efbeed96
EA
2985 /* The actual obj->write_domain will be updated with
2986 * pending_write_domain after we emit the accumulated flush for all
2987 * of our domain changes in execbuffers (which clears objects'
2988 * write_domains). So if we have a current write domain that we
2989 * aren't changing, set pending_write_domain to that.
2990 */
2991 if (flush_domains == 0 && obj->pending_write_domain == 0)
2992 obj->pending_write_domain = obj->write_domain;
8b0e378a 2993 obj->read_domains = obj->pending_read_domains;
673a394b
EA
2994
2995 dev->invalidate_domains |= invalidate_domains;
2996 dev->flush_domains |= flush_domains;
9220434a
CW
2997 if (obj_priv->ring)
2998 dev_priv->mm.flush_rings |= obj_priv->ring->id;
673a394b
EA
2999#if WATCH_BUF
3000 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3001 __func__,
3002 obj->read_domains, obj->write_domain,
3003 dev->invalidate_domains, dev->flush_domains);
3004#endif
1c5d22f7
CW
3005
3006 trace_i915_gem_object_change_domain(obj,
3007 old_read_domains,
3008 obj->write_domain);
673a394b
EA
3009}
3010
3011/**
e47c68e9 3012 * Moves the object from a partially CPU read to a full one.
673a394b 3013 *
e47c68e9
EA
3014 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3015 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
673a394b 3016 */
e47c68e9
EA
3017static void
3018i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
673a394b 3019{
23010e43 3020 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 3021
e47c68e9
EA
3022 if (!obj_priv->page_cpu_valid)
3023 return;
3024
3025 /* If we're partially in the CPU read domain, finish moving it in.
3026 */
3027 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3028 int i;
3029
3030 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3031 if (obj_priv->page_cpu_valid[i])
3032 continue;
856fa198 3033 drm_clflush_pages(obj_priv->pages + i, 1);
e47c68e9 3034 }
e47c68e9
EA
3035 }
3036
3037 /* Free the page_cpu_valid mappings which are now stale, whether
3038 * or not we've got I915_GEM_DOMAIN_CPU.
3039 */
9a298b2a 3040 kfree(obj_priv->page_cpu_valid);
e47c68e9
EA
3041 obj_priv->page_cpu_valid = NULL;
3042}
3043
3044/**
3045 * Set the CPU read domain on a range of the object.
3046 *
3047 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3048 * not entirely valid. The page_cpu_valid member of the object flags which
3049 * pages have been flushed, and will be respected by
3050 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3051 * of the whole object.
3052 *
3053 * This function returns when the move is complete, including waiting on
3054 * flushes to occur.
3055 */
3056static int
3057i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3058 uint64_t offset, uint64_t size)
3059{
23010e43 3060 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3061 uint32_t old_read_domains;
e47c68e9 3062 int i, ret;
673a394b 3063
e47c68e9
EA
3064 if (offset == 0 && size == obj->size)
3065 return i915_gem_object_set_to_cpu_domain(obj, 0);
673a394b 3066
ba3d8d74 3067 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9 3068 if (ret != 0)
6a47baa6 3069 return ret;
e47c68e9
EA
3070 i915_gem_object_flush_gtt_write_domain(obj);
3071
3072 /* If we're already fully in the CPU read domain, we're done. */
3073 if (obj_priv->page_cpu_valid == NULL &&
3074 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
3075 return 0;
673a394b 3076
e47c68e9
EA
3077 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3078 * newly adding I915_GEM_DOMAIN_CPU
3079 */
673a394b 3080 if (obj_priv->page_cpu_valid == NULL) {
9a298b2a
EA
3081 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3082 GFP_KERNEL);
e47c68e9
EA
3083 if (obj_priv->page_cpu_valid == NULL)
3084 return -ENOMEM;
3085 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3086 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
673a394b
EA
3087
3088 /* Flush the cache on any pages that are still invalid from the CPU's
3089 * perspective.
3090 */
e47c68e9
EA
3091 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3092 i++) {
673a394b
EA
3093 if (obj_priv->page_cpu_valid[i])
3094 continue;
3095
856fa198 3096 drm_clflush_pages(obj_priv->pages + i, 1);
673a394b
EA
3097
3098 obj_priv->page_cpu_valid[i] = 1;
3099 }
3100
e47c68e9
EA
3101 /* It should now be out of any other write domains, and we can update
3102 * the domain values for our changes.
3103 */
3104 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3105
1c5d22f7 3106 old_read_domains = obj->read_domains;
e47c68e9
EA
3107 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3108
1c5d22f7
CW
3109 trace_i915_gem_object_change_domain(obj,
3110 old_read_domains,
3111 obj->write_domain);
3112
673a394b
EA
3113 return 0;
3114}
3115
673a394b
EA
3116/**
3117 * Pin an object to the GTT and evaluate the relocations landing in it.
3118 */
3119static int
3120i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3121 struct drm_file *file_priv,
76446cac 3122 struct drm_i915_gem_exec_object2 *entry,
40a5f0de 3123 struct drm_i915_gem_relocation_entry *relocs)
673a394b
EA
3124{
3125 struct drm_device *dev = obj->dev;
0839ccb8 3126 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 3127 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 3128 int i, ret;
0839ccb8 3129 void __iomem *reloc_page;
76446cac
JB
3130 bool need_fence;
3131
3132 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3133 obj_priv->tiling_mode != I915_TILING_NONE;
3134
3135 /* Check fence reg constraints and rebind if necessary */
808b24d6
CW
3136 if (need_fence &&
3137 !i915_gem_object_fence_offset_ok(obj,
3138 obj_priv->tiling_mode)) {
3139 ret = i915_gem_object_unbind(obj);
3140 if (ret)
3141 return ret;
3142 }
673a394b
EA
3143
3144 /* Choose the GTT offset for our buffer and put it there. */
3145 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3146 if (ret)
3147 return ret;
3148
76446cac
JB
3149 /*
3150 * Pre-965 chips need a fence register set up in order to
3151 * properly handle blits to/from tiled surfaces.
3152 */
3153 if (need_fence) {
2cf34d7b 3154 ret = i915_gem_object_get_fence_reg(obj, false);
76446cac 3155 if (ret != 0) {
76446cac
JB
3156 i915_gem_object_unpin(obj);
3157 return ret;
3158 }
3159 }
3160
673a394b
EA
3161 entry->offset = obj_priv->gtt_offset;
3162
673a394b
EA
3163 /* Apply the relocations, using the GTT aperture to avoid cache
3164 * flushing requirements.
3165 */
3166 for (i = 0; i < entry->relocation_count; i++) {
40a5f0de 3167 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
673a394b
EA
3168 struct drm_gem_object *target_obj;
3169 struct drm_i915_gem_object *target_obj_priv;
3043c60c
EA
3170 uint32_t reloc_val, reloc_offset;
3171 uint32_t __iomem *reloc_entry;
673a394b 3172
673a394b 3173 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
40a5f0de 3174 reloc->target_handle);
673a394b
EA
3175 if (target_obj == NULL) {
3176 i915_gem_object_unpin(obj);
bf79cb91 3177 return -ENOENT;
673a394b 3178 }
23010e43 3179 target_obj_priv = to_intel_bo(target_obj);
673a394b 3180
8542a0bb
CW
3181#if WATCH_RELOC
3182 DRM_INFO("%s: obj %p offset %08x target %d "
3183 "read %08x write %08x gtt %08x "
3184 "presumed %08x delta %08x\n",
3185 __func__,
3186 obj,
3187 (int) reloc->offset,
3188 (int) reloc->target_handle,
3189 (int) reloc->read_domains,
3190 (int) reloc->write_domain,
3191 (int) target_obj_priv->gtt_offset,
3192 (int) reloc->presumed_offset,
3193 reloc->delta);
3194#endif
3195
673a394b
EA
3196 /* The target buffer should have appeared before us in the
3197 * exec_object list, so it should have a GTT space bound by now.
3198 */
3199 if (target_obj_priv->gtt_space == NULL) {
3200 DRM_ERROR("No GTT space found for object %d\n",
40a5f0de 3201 reloc->target_handle);
673a394b
EA
3202 drm_gem_object_unreference(target_obj);
3203 i915_gem_object_unpin(obj);
3204 return -EINVAL;
3205 }
3206
8542a0bb 3207 /* Validate that the target is in a valid r/w GPU domain */
16edd550
DV
3208 if (reloc->write_domain & (reloc->write_domain - 1)) {
3209 DRM_ERROR("reloc with multiple write domains: "
3210 "obj %p target %d offset %d "
3211 "read %08x write %08x",
3212 obj, reloc->target_handle,
3213 (int) reloc->offset,
3214 reloc->read_domains,
3215 reloc->write_domain);
3216 return -EINVAL;
3217 }
40a5f0de
EA
3218 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3219 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
e47c68e9
EA
3220 DRM_ERROR("reloc with read/write CPU domains: "
3221 "obj %p target %d offset %d "
3222 "read %08x write %08x",
40a5f0de
EA
3223 obj, reloc->target_handle,
3224 (int) reloc->offset,
3225 reloc->read_domains,
3226 reloc->write_domain);
491152b8
CW
3227 drm_gem_object_unreference(target_obj);
3228 i915_gem_object_unpin(obj);
e47c68e9
EA
3229 return -EINVAL;
3230 }
40a5f0de
EA
3231 if (reloc->write_domain && target_obj->pending_write_domain &&
3232 reloc->write_domain != target_obj->pending_write_domain) {
673a394b
EA
3233 DRM_ERROR("Write domain conflict: "
3234 "obj %p target %d offset %d "
3235 "new %08x old %08x\n",
40a5f0de
EA
3236 obj, reloc->target_handle,
3237 (int) reloc->offset,
3238 reloc->write_domain,
673a394b
EA
3239 target_obj->pending_write_domain);
3240 drm_gem_object_unreference(target_obj);
3241 i915_gem_object_unpin(obj);
3242 return -EINVAL;
3243 }
3244
40a5f0de
EA
3245 target_obj->pending_read_domains |= reloc->read_domains;
3246 target_obj->pending_write_domain |= reloc->write_domain;
673a394b
EA
3247
3248 /* If the relocation already has the right value in it, no
3249 * more work needs to be done.
3250 */
40a5f0de 3251 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
673a394b
EA
3252 drm_gem_object_unreference(target_obj);
3253 continue;
3254 }
3255
8542a0bb
CW
3256 /* Check that the relocation address is valid... */
3257 if (reloc->offset > obj->size - 4) {
3258 DRM_ERROR("Relocation beyond object bounds: "
3259 "obj %p target %d offset %d size %d.\n",
3260 obj, reloc->target_handle,
3261 (int) reloc->offset, (int) obj->size);
3262 drm_gem_object_unreference(target_obj);
3263 i915_gem_object_unpin(obj);
3264 return -EINVAL;
3265 }
3266 if (reloc->offset & 3) {
3267 DRM_ERROR("Relocation not 4-byte aligned: "
3268 "obj %p target %d offset %d.\n",
3269 obj, reloc->target_handle,
3270 (int) reloc->offset);
3271 drm_gem_object_unreference(target_obj);
3272 i915_gem_object_unpin(obj);
3273 return -EINVAL;
3274 }
3275
3276 /* and points to somewhere within the target object. */
3277 if (reloc->delta >= target_obj->size) {
3278 DRM_ERROR("Relocation beyond target object bounds: "
3279 "obj %p target %d delta %d size %d.\n",
3280 obj, reloc->target_handle,
3281 (int) reloc->delta, (int) target_obj->size);
3282 drm_gem_object_unreference(target_obj);
3283 i915_gem_object_unpin(obj);
3284 return -EINVAL;
3285 }
3286
2ef7eeaa
EA
3287 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3288 if (ret != 0) {
3289 drm_gem_object_unreference(target_obj);
3290 i915_gem_object_unpin(obj);
3291 return -EINVAL;
673a394b
EA
3292 }
3293
3294 /* Map the page containing the relocation we're going to
3295 * perform.
3296 */
40a5f0de 3297 reloc_offset = obj_priv->gtt_offset + reloc->offset;
0839ccb8
KP
3298 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3299 (reloc_offset &
fca3ec01
CW
3300 ~(PAGE_SIZE - 1)),
3301 KM_USER0);
3043c60c 3302 reloc_entry = (uint32_t __iomem *)(reloc_page +
0839ccb8 3303 (reloc_offset & (PAGE_SIZE - 1)));
40a5f0de 3304 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
673a394b
EA
3305
3306#if WATCH_BUF
3307 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
40a5f0de 3308 obj, (unsigned int) reloc->offset,
673a394b
EA
3309 readl(reloc_entry), reloc_val);
3310#endif
3311 writel(reloc_val, reloc_entry);
fca3ec01 3312 io_mapping_unmap_atomic(reloc_page, KM_USER0);
673a394b 3313
40a5f0de
EA
3314 /* The updated presumed offset for this entry will be
3315 * copied back out to the user.
673a394b 3316 */
40a5f0de 3317 reloc->presumed_offset = target_obj_priv->gtt_offset;
673a394b
EA
3318
3319 drm_gem_object_unreference(target_obj);
3320 }
3321
673a394b
EA
3322#if WATCH_BUF
3323 if (0)
3324 i915_gem_dump_object(obj, 128, __func__, ~0);
3325#endif
3326 return 0;
3327}
3328
673a394b
EA
3329/* Throttle our rendering by waiting until the ring has completed our requests
3330 * emitted over 20 msec ago.
3331 *
b962442e
EA
3332 * Note that if we were to use the current jiffies each time around the loop,
3333 * we wouldn't escape the function with any frames outstanding if the time to
3334 * render a frame was over 20ms.
3335 *
673a394b
EA
3336 * This should get us reasonable parallelism between CPU and GPU but also
3337 * relatively low latency when blocking on a particular request to finish.
3338 */
3339static int
3340i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3341{
3342 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3343 int ret = 0;
b962442e 3344 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
673a394b
EA
3345
3346 mutex_lock(&dev->struct_mutex);
b962442e
EA
3347 while (!list_empty(&i915_file_priv->mm.request_list)) {
3348 struct drm_i915_gem_request *request;
3349
3350 request = list_first_entry(&i915_file_priv->mm.request_list,
3351 struct drm_i915_gem_request,
3352 client_list);
3353
3354 if (time_after_eq(request->emitted_jiffies, recent_enough))
3355 break;
3356
852835f3 3357 ret = i915_wait_request(dev, request->seqno, request->ring);
b962442e
EA
3358 if (ret != 0)
3359 break;
3360 }
673a394b 3361 mutex_unlock(&dev->struct_mutex);
b962442e 3362
673a394b
EA
3363 return ret;
3364}
3365
40a5f0de 3366static int
76446cac 3367i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3368 uint32_t buffer_count,
3369 struct drm_i915_gem_relocation_entry **relocs)
3370{
3371 uint32_t reloc_count = 0, reloc_index = 0, i;
3372 int ret;
3373
3374 *relocs = NULL;
3375 for (i = 0; i < buffer_count; i++) {
3376 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3377 return -EINVAL;
3378 reloc_count += exec_list[i].relocation_count;
3379 }
3380
8e7d2b2c 3381 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
76446cac
JB
3382 if (*relocs == NULL) {
3383 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
40a5f0de 3384 return -ENOMEM;
76446cac 3385 }
40a5f0de
EA
3386
3387 for (i = 0; i < buffer_count; i++) {
3388 struct drm_i915_gem_relocation_entry __user *user_relocs;
3389
3390 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3391
3392 ret = copy_from_user(&(*relocs)[reloc_index],
3393 user_relocs,
3394 exec_list[i].relocation_count *
3395 sizeof(**relocs));
3396 if (ret != 0) {
8e7d2b2c 3397 drm_free_large(*relocs);
40a5f0de 3398 *relocs = NULL;
2bc43b5c 3399 return -EFAULT;
40a5f0de
EA
3400 }
3401
3402 reloc_index += exec_list[i].relocation_count;
3403 }
3404
2bc43b5c 3405 return 0;
40a5f0de
EA
3406}
3407
3408static int
76446cac 3409i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3410 uint32_t buffer_count,
3411 struct drm_i915_gem_relocation_entry *relocs)
3412{
3413 uint32_t reloc_count = 0, i;
2bc43b5c 3414 int ret = 0;
40a5f0de 3415
93533c29
CW
3416 if (relocs == NULL)
3417 return 0;
3418
40a5f0de
EA
3419 for (i = 0; i < buffer_count; i++) {
3420 struct drm_i915_gem_relocation_entry __user *user_relocs;
2bc43b5c 3421 int unwritten;
40a5f0de
EA
3422
3423 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3424
2bc43b5c
FM
3425 unwritten = copy_to_user(user_relocs,
3426 &relocs[reloc_count],
3427 exec_list[i].relocation_count *
3428 sizeof(*relocs));
3429
3430 if (unwritten) {
3431 ret = -EFAULT;
3432 goto err;
40a5f0de
EA
3433 }
3434
3435 reloc_count += exec_list[i].relocation_count;
3436 }
3437
2bc43b5c 3438err:
8e7d2b2c 3439 drm_free_large(relocs);
40a5f0de
EA
3440
3441 return ret;
3442}
3443
83d60795 3444static int
76446cac 3445i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
83d60795
CW
3446 uint64_t exec_offset)
3447{
3448 uint32_t exec_start, exec_len;
3449
3450 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3451 exec_len = (uint32_t) exec->batch_len;
3452
3453 if ((exec_start | exec_len) & 0x7)
3454 return -EINVAL;
3455
3456 if (!exec_start)
3457 return -EINVAL;
3458
3459 return 0;
3460}
3461
6b95a207
KH
3462static int
3463i915_gem_wait_for_pending_flip(struct drm_device *dev,
3464 struct drm_gem_object **object_list,
3465 int count)
3466{
3467 drm_i915_private_t *dev_priv = dev->dev_private;
3468 struct drm_i915_gem_object *obj_priv;
3469 DEFINE_WAIT(wait);
3470 int i, ret = 0;
3471
3472 for (;;) {
3473 prepare_to_wait(&dev_priv->pending_flip_queue,
3474 &wait, TASK_INTERRUPTIBLE);
3475 for (i = 0; i < count; i++) {
23010e43 3476 obj_priv = to_intel_bo(object_list[i]);
6b95a207
KH
3477 if (atomic_read(&obj_priv->pending_flip) > 0)
3478 break;
3479 }
3480 if (i == count)
3481 break;
3482
3483 if (!signal_pending(current)) {
3484 mutex_unlock(&dev->struct_mutex);
3485 schedule();
3486 mutex_lock(&dev->struct_mutex);
3487 continue;
3488 }
3489 ret = -ERESTARTSYS;
3490 break;
3491 }
3492 finish_wait(&dev_priv->pending_flip_queue, &wait);
3493
3494 return ret;
3495}
3496
8dc5d147 3497static int
76446cac
JB
3498i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3499 struct drm_file *file_priv,
3500 struct drm_i915_gem_execbuffer2 *args,
3501 struct drm_i915_gem_exec_object2 *exec_list)
673a394b
EA
3502{
3503 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3504 struct drm_gem_object **object_list = NULL;
3505 struct drm_gem_object *batch_obj;
b70d11da 3506 struct drm_i915_gem_object *obj_priv;
201361a5 3507 struct drm_clip_rect *cliprects = NULL;
93533c29 3508 struct drm_i915_gem_relocation_entry *relocs = NULL;
8dc5d147 3509 struct drm_i915_gem_request *request = NULL;
76446cac 3510 int ret = 0, ret2, i, pinned = 0;
673a394b 3511 uint64_t exec_offset;
8a1a49f9 3512 uint32_t seqno, reloc_index;
6b95a207 3513 int pin_tries, flips;
673a394b 3514
852835f3
ZN
3515 struct intel_ring_buffer *ring = NULL;
3516
673a394b
EA
3517#if WATCH_EXEC
3518 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3519 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3520#endif
d1b851fc
ZN
3521 if (args->flags & I915_EXEC_BSD) {
3522 if (!HAS_BSD(dev)) {
3523 DRM_ERROR("execbuf with wrong flag\n");
3524 return -EINVAL;
3525 }
3526 ring = &dev_priv->bsd_ring;
3527 } else {
3528 ring = &dev_priv->render_ring;
3529 }
3530
4f481ed2
EA
3531 if (args->buffer_count < 1) {
3532 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3533 return -EINVAL;
3534 }
c8e0f93a 3535 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
76446cac
JB
3536 if (object_list == NULL) {
3537 DRM_ERROR("Failed to allocate object list for %d buffers\n",
673a394b
EA
3538 args->buffer_count);
3539 ret = -ENOMEM;
3540 goto pre_mutex_err;
3541 }
673a394b 3542
201361a5 3543 if (args->num_cliprects != 0) {
9a298b2a
EA
3544 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3545 GFP_KERNEL);
a40e8d31
OA
3546 if (cliprects == NULL) {
3547 ret = -ENOMEM;
201361a5 3548 goto pre_mutex_err;
a40e8d31 3549 }
201361a5
EA
3550
3551 ret = copy_from_user(cliprects,
3552 (struct drm_clip_rect __user *)
3553 (uintptr_t) args->cliprects_ptr,
3554 sizeof(*cliprects) * args->num_cliprects);
3555 if (ret != 0) {
3556 DRM_ERROR("copy %d cliprects failed: %d\n",
3557 args->num_cliprects, ret);
c877cdce 3558 ret = -EFAULT;
201361a5
EA
3559 goto pre_mutex_err;
3560 }
3561 }
3562
8dc5d147
CW
3563 request = kzalloc(sizeof(*request), GFP_KERNEL);
3564 if (request == NULL) {
3565 ret = -ENOMEM;
3566 goto pre_mutex_err;
3567 }
3568
40a5f0de
EA
3569 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3570 &relocs);
3571 if (ret != 0)
3572 goto pre_mutex_err;
3573
673a394b
EA
3574 mutex_lock(&dev->struct_mutex);
3575
3576 i915_verify_inactive(dev, __FILE__, __LINE__);
3577
ba1234d1 3578 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 3579 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3580 ret = -EIO;
3581 goto pre_mutex_err;
673a394b
EA
3582 }
3583
3584 if (dev_priv->mm.suspended) {
673a394b 3585 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3586 ret = -EBUSY;
3587 goto pre_mutex_err;
673a394b
EA
3588 }
3589
ac94a962 3590 /* Look up object handles */
6b95a207 3591 flips = 0;
673a394b
EA
3592 for (i = 0; i < args->buffer_count; i++) {
3593 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3594 exec_list[i].handle);
3595 if (object_list[i] == NULL) {
3596 DRM_ERROR("Invalid object handle %d at index %d\n",
3597 exec_list[i].handle, i);
0ce907f8
CW
3598 /* prevent error path from reading uninitialized data */
3599 args->buffer_count = i + 1;
bf79cb91 3600 ret = -ENOENT;
673a394b
EA
3601 goto err;
3602 }
b70d11da 3603
23010e43 3604 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3605 if (obj_priv->in_execbuffer) {
3606 DRM_ERROR("Object %p appears more than once in object list\n",
3607 object_list[i]);
0ce907f8
CW
3608 /* prevent error path from reading uninitialized data */
3609 args->buffer_count = i + 1;
bf79cb91 3610 ret = -EINVAL;
b70d11da
KH
3611 goto err;
3612 }
3613 obj_priv->in_execbuffer = true;
6b95a207
KH
3614 flips += atomic_read(&obj_priv->pending_flip);
3615 }
3616
3617 if (flips > 0) {
3618 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3619 args->buffer_count);
3620 if (ret)
3621 goto err;
ac94a962 3622 }
673a394b 3623
ac94a962
KP
3624 /* Pin and relocate */
3625 for (pin_tries = 0; ; pin_tries++) {
3626 ret = 0;
40a5f0de
EA
3627 reloc_index = 0;
3628
ac94a962
KP
3629 for (i = 0; i < args->buffer_count; i++) {
3630 object_list[i]->pending_read_domains = 0;
3631 object_list[i]->pending_write_domain = 0;
3632 ret = i915_gem_object_pin_and_relocate(object_list[i],
3633 file_priv,
40a5f0de
EA
3634 &exec_list[i],
3635 &relocs[reloc_index]);
ac94a962
KP
3636 if (ret)
3637 break;
3638 pinned = i + 1;
40a5f0de 3639 reloc_index += exec_list[i].relocation_count;
ac94a962
KP
3640 }
3641 /* success */
3642 if (ret == 0)
3643 break;
3644
3645 /* error other than GTT full, or we've already tried again */
2939e1f5 3646 if (ret != -ENOSPC || pin_tries >= 1) {
07f73f69
CW
3647 if (ret != -ERESTARTSYS) {
3648 unsigned long long total_size = 0;
3d1cc470
CW
3649 int num_fences = 0;
3650 for (i = 0; i < args->buffer_count; i++) {
43b27f40 3651 obj_priv = to_intel_bo(object_list[i]);
3d1cc470 3652
07f73f69 3653 total_size += object_list[i]->size;
3d1cc470
CW
3654 num_fences +=
3655 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3656 obj_priv->tiling_mode != I915_TILING_NONE;
3657 }
3658 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
07f73f69 3659 pinned+1, args->buffer_count,
3d1cc470
CW
3660 total_size, num_fences,
3661 ret);
07f73f69
CW
3662 DRM_ERROR("%d objects [%d pinned], "
3663 "%d object bytes [%d pinned], "
3664 "%d/%d gtt bytes\n",
3665 atomic_read(&dev->object_count),
3666 atomic_read(&dev->pin_count),
3667 atomic_read(&dev->object_memory),
3668 atomic_read(&dev->pin_memory),
3669 atomic_read(&dev->gtt_memory),
3670 dev->gtt_total);
3671 }
673a394b
EA
3672 goto err;
3673 }
ac94a962
KP
3674
3675 /* unpin all of our buffers */
3676 for (i = 0; i < pinned; i++)
3677 i915_gem_object_unpin(object_list[i]);
b1177636 3678 pinned = 0;
ac94a962
KP
3679
3680 /* evict everyone we can from the aperture */
3681 ret = i915_gem_evict_everything(dev);
07f73f69 3682 if (ret && ret != -ENOSPC)
ac94a962 3683 goto err;
673a394b
EA
3684 }
3685
3686 /* Set the pending read domains for the batch buffer to COMMAND */
3687 batch_obj = object_list[args->buffer_count-1];
5f26a2c7
CW
3688 if (batch_obj->pending_write_domain) {
3689 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3690 ret = -EINVAL;
3691 goto err;
3692 }
3693 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
673a394b 3694
83d60795
CW
3695 /* Sanity check the batch buffer, prior to moving objects */
3696 exec_offset = exec_list[args->buffer_count - 1].offset;
3697 ret = i915_gem_check_execbuffer (args, exec_offset);
3698 if (ret != 0) {
3699 DRM_ERROR("execbuf with invalid offset/length\n");
3700 goto err;
3701 }
3702
673a394b
EA
3703 i915_verify_inactive(dev, __FILE__, __LINE__);
3704
646f0f6e
KP
3705 /* Zero the global flush/invalidate flags. These
3706 * will be modified as new domains are computed
3707 * for each object
3708 */
3709 dev->invalidate_domains = 0;
3710 dev->flush_domains = 0;
9220434a 3711 dev_priv->mm.flush_rings = 0;
646f0f6e 3712
673a394b
EA
3713 for (i = 0; i < args->buffer_count; i++) {
3714 struct drm_gem_object *obj = object_list[i];
673a394b 3715
646f0f6e 3716 /* Compute new gpu domains and update invalidate/flush */
8b0e378a 3717 i915_gem_object_set_to_gpu_domain(obj);
673a394b
EA
3718 }
3719
3720 i915_verify_inactive(dev, __FILE__, __LINE__);
3721
646f0f6e
KP
3722 if (dev->invalidate_domains | dev->flush_domains) {
3723#if WATCH_EXEC
3724 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3725 __func__,
3726 dev->invalidate_domains,
3727 dev->flush_domains);
3728#endif
3729 i915_gem_flush(dev,
3730 dev->invalidate_domains,
9220434a
CW
3731 dev->flush_domains,
3732 dev_priv->mm.flush_rings);
a6910434
DV
3733 }
3734
3735 if (dev_priv->render_ring.outstanding_lazy_request) {
8dc5d147 3736 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
a6910434
DV
3737 dev_priv->render_ring.outstanding_lazy_request = false;
3738 }
3739 if (dev_priv->bsd_ring.outstanding_lazy_request) {
8dc5d147 3740 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
a6910434 3741 dev_priv->bsd_ring.outstanding_lazy_request = false;
646f0f6e 3742 }
673a394b 3743
efbeed96
EA
3744 for (i = 0; i < args->buffer_count; i++) {
3745 struct drm_gem_object *obj = object_list[i];
23010e43 3746 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3747 uint32_t old_write_domain = obj->write_domain;
efbeed96
EA
3748
3749 obj->write_domain = obj->pending_write_domain;
99fcb766
DV
3750 if (obj->write_domain)
3751 list_move_tail(&obj_priv->gpu_write_list,
3752 &dev_priv->mm.gpu_write_list);
3753 else
3754 list_del_init(&obj_priv->gpu_write_list);
3755
1c5d22f7
CW
3756 trace_i915_gem_object_change_domain(obj,
3757 obj->read_domains,
3758 old_write_domain);
efbeed96
EA
3759 }
3760
673a394b
EA
3761 i915_verify_inactive(dev, __FILE__, __LINE__);
3762
3763#if WATCH_COHERENCY
3764 for (i = 0; i < args->buffer_count; i++) {
3765 i915_gem_object_check_coherency(object_list[i],
3766 exec_list[i].handle);
3767 }
3768#endif
3769
673a394b 3770#if WATCH_EXEC
6911a9b8 3771 i915_gem_dump_object(batch_obj,
673a394b
EA
3772 args->batch_len,
3773 __func__,
3774 ~0);
3775#endif
3776
673a394b 3777 /* Exec the batchbuffer */
852835f3
ZN
3778 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3779 cliprects, exec_offset);
673a394b
EA
3780 if (ret) {
3781 DRM_ERROR("dispatch failed %d\n", ret);
3782 goto err;
3783 }
3784
3785 /*
3786 * Ensure that the commands in the batch buffer are
3787 * finished before the interrupt fires
3788 */
8a1a49f9 3789 i915_retire_commands(dev, ring);
673a394b
EA
3790
3791 i915_verify_inactive(dev, __FILE__, __LINE__);
3792
617dbe27
DV
3793 for (i = 0; i < args->buffer_count; i++) {
3794 struct drm_gem_object *obj = object_list[i];
3795 obj_priv = to_intel_bo(obj);
3796
3797 i915_gem_object_move_to_active(obj, ring);
3798#if WATCH_LRU
3799 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3800#endif
3801 }
3802
673a394b
EA
3803 /*
3804 * Get a seqno representing the execution of the current buffer,
3805 * which we can wait on. We would like to mitigate these interrupts,
3806 * likely by only creating seqnos occasionally (so that we have
3807 * *some* interrupts representing completion of buffers that we can
3808 * wait on when trying to clear up gtt space).
3809 */
8dc5d147
CW
3810 seqno = i915_add_request(dev, file_priv, request, ring);
3811 request = NULL;
673a394b 3812
673a394b
EA
3813#if WATCH_LRU
3814 i915_dump_lru(dev, __func__);
3815#endif
3816
3817 i915_verify_inactive(dev, __FILE__, __LINE__);
3818
673a394b 3819err:
aad87dff
JL
3820 for (i = 0; i < pinned; i++)
3821 i915_gem_object_unpin(object_list[i]);
3822
b70d11da
KH
3823 for (i = 0; i < args->buffer_count; i++) {
3824 if (object_list[i]) {
23010e43 3825 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3826 obj_priv->in_execbuffer = false;
3827 }
aad87dff 3828 drm_gem_object_unreference(object_list[i]);
b70d11da 3829 }
673a394b 3830
673a394b
EA
3831 mutex_unlock(&dev->struct_mutex);
3832
93533c29 3833pre_mutex_err:
40a5f0de
EA
3834 /* Copy the updated relocations out regardless of current error
3835 * state. Failure to update the relocs would mean that the next
3836 * time userland calls execbuf, it would do so with presumed offset
3837 * state that didn't match the actual object state.
3838 */
3839 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3840 relocs);
3841 if (ret2 != 0) {
3842 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3843
3844 if (ret == 0)
3845 ret = ret2;
3846 }
3847
8e7d2b2c 3848 drm_free_large(object_list);
9a298b2a 3849 kfree(cliprects);
8dc5d147 3850 kfree(request);
673a394b
EA
3851
3852 return ret;
3853}
3854
76446cac
JB
3855/*
3856 * Legacy execbuffer just creates an exec2 list from the original exec object
3857 * list array and passes it to the real function.
3858 */
3859int
3860i915_gem_execbuffer(struct drm_device *dev, void *data,
3861 struct drm_file *file_priv)
3862{
3863 struct drm_i915_gem_execbuffer *args = data;
3864 struct drm_i915_gem_execbuffer2 exec2;
3865 struct drm_i915_gem_exec_object *exec_list = NULL;
3866 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3867 int ret, i;
3868
3869#if WATCH_EXEC
3870 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3871 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3872#endif
3873
3874 if (args->buffer_count < 1) {
3875 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3876 return -EINVAL;
3877 }
3878
3879 /* Copy in the exec list from userland */
3880 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3881 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3882 if (exec_list == NULL || exec2_list == NULL) {
3883 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3884 args->buffer_count);
3885 drm_free_large(exec_list);
3886 drm_free_large(exec2_list);
3887 return -ENOMEM;
3888 }
3889 ret = copy_from_user(exec_list,
3890 (struct drm_i915_relocation_entry __user *)
3891 (uintptr_t) args->buffers_ptr,
3892 sizeof(*exec_list) * args->buffer_count);
3893 if (ret != 0) {
3894 DRM_ERROR("copy %d exec entries failed %d\n",
3895 args->buffer_count, ret);
3896 drm_free_large(exec_list);
3897 drm_free_large(exec2_list);
3898 return -EFAULT;
3899 }
3900
3901 for (i = 0; i < args->buffer_count; i++) {
3902 exec2_list[i].handle = exec_list[i].handle;
3903 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3904 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3905 exec2_list[i].alignment = exec_list[i].alignment;
3906 exec2_list[i].offset = exec_list[i].offset;
a6c45cf0 3907 if (INTEL_INFO(dev)->gen < 4)
76446cac
JB
3908 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3909 else
3910 exec2_list[i].flags = 0;
3911 }
3912
3913 exec2.buffers_ptr = args->buffers_ptr;
3914 exec2.buffer_count = args->buffer_count;
3915 exec2.batch_start_offset = args->batch_start_offset;
3916 exec2.batch_len = args->batch_len;
3917 exec2.DR1 = args->DR1;
3918 exec2.DR4 = args->DR4;
3919 exec2.num_cliprects = args->num_cliprects;
3920 exec2.cliprects_ptr = args->cliprects_ptr;
852835f3 3921 exec2.flags = I915_EXEC_RENDER;
76446cac
JB
3922
3923 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3924 if (!ret) {
3925 /* Copy the new buffer offsets back to the user's exec list. */
3926 for (i = 0; i < args->buffer_count; i++)
3927 exec_list[i].offset = exec2_list[i].offset;
3928 /* ... and back out to userspace */
3929 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3930 (uintptr_t) args->buffers_ptr,
3931 exec_list,
3932 sizeof(*exec_list) * args->buffer_count);
3933 if (ret) {
3934 ret = -EFAULT;
3935 DRM_ERROR("failed to copy %d exec entries "
3936 "back to user (%d)\n",
3937 args->buffer_count, ret);
3938 }
76446cac
JB
3939 }
3940
3941 drm_free_large(exec_list);
3942 drm_free_large(exec2_list);
3943 return ret;
3944}
3945
3946int
3947i915_gem_execbuffer2(struct drm_device *dev, void *data,
3948 struct drm_file *file_priv)
3949{
3950 struct drm_i915_gem_execbuffer2 *args = data;
3951 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3952 int ret;
3953
3954#if WATCH_EXEC
3955 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3956 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3957#endif
3958
3959 if (args->buffer_count < 1) {
3960 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3961 return -EINVAL;
3962 }
3963
3964 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3965 if (exec2_list == NULL) {
3966 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3967 args->buffer_count);
3968 return -ENOMEM;
3969 }
3970 ret = copy_from_user(exec2_list,
3971 (struct drm_i915_relocation_entry __user *)
3972 (uintptr_t) args->buffers_ptr,
3973 sizeof(*exec2_list) * args->buffer_count);
3974 if (ret != 0) {
3975 DRM_ERROR("copy %d exec entries failed %d\n",
3976 args->buffer_count, ret);
3977 drm_free_large(exec2_list);
3978 return -EFAULT;
3979 }
3980
3981 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3982 if (!ret) {
3983 /* Copy the new buffer offsets back to the user's exec list. */
3984 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3985 (uintptr_t) args->buffers_ptr,
3986 exec2_list,
3987 sizeof(*exec2_list) * args->buffer_count);
3988 if (ret) {
3989 ret = -EFAULT;
3990 DRM_ERROR("failed to copy %d exec entries "
3991 "back to user (%d)\n",
3992 args->buffer_count, ret);
3993 }
3994 }
3995
3996 drm_free_large(exec2_list);
3997 return ret;
3998}
3999
673a394b
EA
4000int
4001i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4002{
4003 struct drm_device *dev = obj->dev;
23010e43 4004 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
4005 int ret;
4006
778c3544
DV
4007 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4008
673a394b 4009 i915_verify_inactive(dev, __FILE__, __LINE__);
ac0c6b5a
CW
4010
4011 if (obj_priv->gtt_space != NULL) {
4012 if (alignment == 0)
4013 alignment = i915_gem_get_gtt_alignment(obj);
4014 if (obj_priv->gtt_offset & (alignment - 1)) {
ae7d49d8
CW
4015 WARN(obj_priv->pin_count,
4016 "bo is already pinned with incorrect alignment:"
4017 " offset=%x, req.alignment=%x\n",
4018 obj_priv->gtt_offset, alignment);
ac0c6b5a
CW
4019 ret = i915_gem_object_unbind(obj);
4020 if (ret)
4021 return ret;
4022 }
4023 }
4024
673a394b
EA
4025 if (obj_priv->gtt_space == NULL) {
4026 ret = i915_gem_object_bind_to_gtt(obj, alignment);
9731129c 4027 if (ret)
673a394b 4028 return ret;
22c344e9 4029 }
76446cac 4030
673a394b
EA
4031 obj_priv->pin_count++;
4032
4033 /* If the object is not active and not pending a flush,
4034 * remove it from the inactive list
4035 */
4036 if (obj_priv->pin_count == 1) {
4037 atomic_inc(&dev->pin_count);
4038 atomic_add(obj->size, &dev->pin_memory);
4039 if (!obj_priv->active &&
bf1a1092 4040 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4041 list_del_init(&obj_priv->list);
4042 }
4043 i915_verify_inactive(dev, __FILE__, __LINE__);
4044
4045 return 0;
4046}
4047
4048void
4049i915_gem_object_unpin(struct drm_gem_object *obj)
4050{
4051 struct drm_device *dev = obj->dev;
4052 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4053 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
4054
4055 i915_verify_inactive(dev, __FILE__, __LINE__);
4056 obj_priv->pin_count--;
4057 BUG_ON(obj_priv->pin_count < 0);
4058 BUG_ON(obj_priv->gtt_space == NULL);
4059
4060 /* If the object is no longer pinned, and is
4061 * neither active nor being flushed, then stick it on
4062 * the inactive list
4063 */
4064 if (obj_priv->pin_count == 0) {
4065 if (!obj_priv->active &&
21d509e3 4066 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4067 list_move_tail(&obj_priv->list,
4068 &dev_priv->mm.inactive_list);
4069 atomic_dec(&dev->pin_count);
4070 atomic_sub(obj->size, &dev->pin_memory);
4071 }
4072 i915_verify_inactive(dev, __FILE__, __LINE__);
4073}
4074
4075int
4076i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4077 struct drm_file *file_priv)
4078{
4079 struct drm_i915_gem_pin *args = data;
4080 struct drm_gem_object *obj;
4081 struct drm_i915_gem_object *obj_priv;
4082 int ret;
4083
4084 mutex_lock(&dev->struct_mutex);
4085
4086 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4087 if (obj == NULL) {
4088 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4089 args->handle);
4090 mutex_unlock(&dev->struct_mutex);
bf79cb91 4091 return -ENOENT;
673a394b 4092 }
23010e43 4093 obj_priv = to_intel_bo(obj);
673a394b 4094
bb6baf76
CW
4095 if (obj_priv->madv != I915_MADV_WILLNEED) {
4096 DRM_ERROR("Attempting to pin a purgeable buffer\n");
3ef94daa
CW
4097 drm_gem_object_unreference(obj);
4098 mutex_unlock(&dev->struct_mutex);
4099 return -EINVAL;
4100 }
4101
79e53945
JB
4102 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4103 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4104 args->handle);
96dec61d 4105 drm_gem_object_unreference(obj);
673a394b 4106 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4107 return -EINVAL;
4108 }
4109
4110 obj_priv->user_pin_count++;
4111 obj_priv->pin_filp = file_priv;
4112 if (obj_priv->user_pin_count == 1) {
4113 ret = i915_gem_object_pin(obj, args->alignment);
4114 if (ret != 0) {
4115 drm_gem_object_unreference(obj);
4116 mutex_unlock(&dev->struct_mutex);
4117 return ret;
4118 }
673a394b
EA
4119 }
4120
4121 /* XXX - flush the CPU caches for pinned objects
4122 * as the X server doesn't manage domains yet
4123 */
e47c68e9 4124 i915_gem_object_flush_cpu_write_domain(obj);
673a394b
EA
4125 args->offset = obj_priv->gtt_offset;
4126 drm_gem_object_unreference(obj);
4127 mutex_unlock(&dev->struct_mutex);
4128
4129 return 0;
4130}
4131
4132int
4133i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4134 struct drm_file *file_priv)
4135{
4136 struct drm_i915_gem_pin *args = data;
4137 struct drm_gem_object *obj;
79e53945 4138 struct drm_i915_gem_object *obj_priv;
673a394b
EA
4139
4140 mutex_lock(&dev->struct_mutex);
4141
4142 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4143 if (obj == NULL) {
4144 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4145 args->handle);
4146 mutex_unlock(&dev->struct_mutex);
bf79cb91 4147 return -ENOENT;
673a394b
EA
4148 }
4149
23010e43 4150 obj_priv = to_intel_bo(obj);
79e53945
JB
4151 if (obj_priv->pin_filp != file_priv) {
4152 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4153 args->handle);
4154 drm_gem_object_unreference(obj);
4155 mutex_unlock(&dev->struct_mutex);
4156 return -EINVAL;
4157 }
4158 obj_priv->user_pin_count--;
4159 if (obj_priv->user_pin_count == 0) {
4160 obj_priv->pin_filp = NULL;
4161 i915_gem_object_unpin(obj);
4162 }
673a394b
EA
4163
4164 drm_gem_object_unreference(obj);
4165 mutex_unlock(&dev->struct_mutex);
4166 return 0;
4167}
4168
4169int
4170i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4171 struct drm_file *file_priv)
4172{
4173 struct drm_i915_gem_busy *args = data;
4174 struct drm_gem_object *obj;
4175 struct drm_i915_gem_object *obj_priv;
4176
673a394b
EA
4177 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4178 if (obj == NULL) {
4179 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4180 args->handle);
bf79cb91 4181 return -ENOENT;
673a394b
EA
4182 }
4183
b1ce786c 4184 mutex_lock(&dev->struct_mutex);
d1b851fc 4185
0be555b6
CW
4186 /* Count all active objects as busy, even if they are currently not used
4187 * by the gpu. Users of this interface expect objects to eventually
4188 * become non-busy without any further actions, therefore emit any
4189 * necessary flushes here.
c4de0a5d 4190 */
0be555b6
CW
4191 obj_priv = to_intel_bo(obj);
4192 args->busy = obj_priv->active;
4193 if (args->busy) {
4194 /* Unconditionally flush objects, even when the gpu still uses this
4195 * object. Userspace calling this function indicates that it wants to
4196 * use this buffer rather sooner than later, so issuing the required
4197 * flush earlier is beneficial.
4198 */
9220434a
CW
4199 if (obj->write_domain & I915_GEM_GPU_DOMAINS) {
4200 i915_gem_flush_ring(dev,
4201 obj_priv->ring,
4202 0, obj->write_domain);
8dc5d147 4203 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
0be555b6
CW
4204 }
4205
4206 /* Update the active list for the hardware's current position.
4207 * Otherwise this only updates on a delayed timer or when irqs
4208 * are actually unmasked, and our working set ends up being
4209 * larger than required.
4210 */
4211 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4212
4213 args->busy = obj_priv->active;
4214 }
673a394b
EA
4215
4216 drm_gem_object_unreference(obj);
4217 mutex_unlock(&dev->struct_mutex);
4218 return 0;
4219}
4220
4221int
4222i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4223 struct drm_file *file_priv)
4224{
4225 return i915_gem_ring_throttle(dev, file_priv);
4226}
4227
3ef94daa
CW
4228int
4229i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4230 struct drm_file *file_priv)
4231{
4232 struct drm_i915_gem_madvise *args = data;
4233 struct drm_gem_object *obj;
4234 struct drm_i915_gem_object *obj_priv;
4235
4236 switch (args->madv) {
4237 case I915_MADV_DONTNEED:
4238 case I915_MADV_WILLNEED:
4239 break;
4240 default:
4241 return -EINVAL;
4242 }
4243
4244 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4245 if (obj == NULL) {
4246 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4247 args->handle);
bf79cb91 4248 return -ENOENT;
3ef94daa
CW
4249 }
4250
4251 mutex_lock(&dev->struct_mutex);
23010e43 4252 obj_priv = to_intel_bo(obj);
3ef94daa
CW
4253
4254 if (obj_priv->pin_count) {
4255 drm_gem_object_unreference(obj);
4256 mutex_unlock(&dev->struct_mutex);
4257
4258 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4259 return -EINVAL;
4260 }
4261
bb6baf76
CW
4262 if (obj_priv->madv != __I915_MADV_PURGED)
4263 obj_priv->madv = args->madv;
3ef94daa 4264
2d7ef395
CW
4265 /* if the object is no longer bound, discard its backing storage */
4266 if (i915_gem_object_is_purgeable(obj_priv) &&
4267 obj_priv->gtt_space == NULL)
4268 i915_gem_object_truncate(obj);
4269
bb6baf76
CW
4270 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4271
3ef94daa
CW
4272 drm_gem_object_unreference(obj);
4273 mutex_unlock(&dev->struct_mutex);
4274
4275 return 0;
4276}
4277
ac52bc56
DV
4278struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4279 size_t size)
4280{
c397b908 4281 struct drm_i915_gem_object *obj;
ac52bc56 4282
c397b908
DV
4283 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4284 if (obj == NULL)
4285 return NULL;
673a394b 4286
c397b908
DV
4287 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4288 kfree(obj);
4289 return NULL;
4290 }
673a394b 4291
c397b908
DV
4292 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4293 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4294
c397b908 4295 obj->agp_type = AGP_USER_MEMORY;
62b8b215 4296 obj->base.driver_private = NULL;
c397b908
DV
4297 obj->fence_reg = I915_FENCE_REG_NONE;
4298 INIT_LIST_HEAD(&obj->list);
4299 INIT_LIST_HEAD(&obj->gpu_write_list);
c397b908 4300 obj->madv = I915_MADV_WILLNEED;
de151cf6 4301
c397b908
DV
4302 trace_i915_gem_object_create(&obj->base);
4303
4304 return &obj->base;
4305}
4306
4307int i915_gem_init_object(struct drm_gem_object *obj)
4308{
4309 BUG();
de151cf6 4310
673a394b
EA
4311 return 0;
4312}
4313
be72615b 4314static void i915_gem_free_object_tail(struct drm_gem_object *obj)
673a394b 4315{
de151cf6 4316 struct drm_device *dev = obj->dev;
be72615b 4317 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4318 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
be72615b 4319 int ret;
673a394b 4320
be72615b
CW
4321 ret = i915_gem_object_unbind(obj);
4322 if (ret == -ERESTARTSYS) {
4323 list_move(&obj_priv->list,
4324 &dev_priv->mm.deferred_free_list);
4325 return;
4326 }
673a394b 4327
7e616158
CW
4328 if (obj_priv->mmap_offset)
4329 i915_gem_free_mmap_offset(obj);
de151cf6 4330
c397b908
DV
4331 drm_gem_object_release(obj);
4332
9a298b2a 4333 kfree(obj_priv->page_cpu_valid);
280b713b 4334 kfree(obj_priv->bit_17);
c397b908 4335 kfree(obj_priv);
673a394b
EA
4336}
4337
be72615b
CW
4338void i915_gem_free_object(struct drm_gem_object *obj)
4339{
4340 struct drm_device *dev = obj->dev;
4341 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4342
4343 trace_i915_gem_object_destroy(obj);
4344
4345 while (obj_priv->pin_count > 0)
4346 i915_gem_object_unpin(obj);
4347
4348 if (obj_priv->phys_obj)
4349 i915_gem_detach_phys_object(dev, obj);
4350
4351 i915_gem_free_object_tail(obj);
4352}
4353
29105ccc
CW
4354int
4355i915_gem_idle(struct drm_device *dev)
4356{
4357 drm_i915_private_t *dev_priv = dev->dev_private;
4358 int ret;
28dfe52a 4359
29105ccc 4360 mutex_lock(&dev->struct_mutex);
1c5d22f7 4361
8187a2b7 4362 if (dev_priv->mm.suspended ||
d1b851fc
ZN
4363 (dev_priv->render_ring.gem_object == NULL) ||
4364 (HAS_BSD(dev) &&
4365 dev_priv->bsd_ring.gem_object == NULL)) {
29105ccc
CW
4366 mutex_unlock(&dev->struct_mutex);
4367 return 0;
28dfe52a
EA
4368 }
4369
29105ccc 4370 ret = i915_gpu_idle(dev);
6dbe2772
KP
4371 if (ret) {
4372 mutex_unlock(&dev->struct_mutex);
673a394b 4373 return ret;
6dbe2772 4374 }
673a394b 4375
29105ccc
CW
4376 /* Under UMS, be paranoid and evict. */
4377 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
b47eb4a2 4378 ret = i915_gem_evict_inactive(dev);
29105ccc
CW
4379 if (ret) {
4380 mutex_unlock(&dev->struct_mutex);
4381 return ret;
4382 }
4383 }
4384
4385 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4386 * We need to replace this with a semaphore, or something.
4387 * And not confound mm.suspended!
4388 */
4389 dev_priv->mm.suspended = 1;
bc0c7f14 4390 del_timer_sync(&dev_priv->hangcheck_timer);
29105ccc
CW
4391
4392 i915_kernel_lost_context(dev);
6dbe2772 4393 i915_gem_cleanup_ringbuffer(dev);
29105ccc 4394
6dbe2772
KP
4395 mutex_unlock(&dev->struct_mutex);
4396
29105ccc
CW
4397 /* Cancel the retire work handler, which should be idle now. */
4398 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4399
673a394b
EA
4400 return 0;
4401}
4402
e552eb70
JB
4403/*
4404 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4405 * over cache flushing.
4406 */
8187a2b7 4407static int
e552eb70
JB
4408i915_gem_init_pipe_control(struct drm_device *dev)
4409{
4410 drm_i915_private_t *dev_priv = dev->dev_private;
4411 struct drm_gem_object *obj;
4412 struct drm_i915_gem_object *obj_priv;
4413 int ret;
4414
34dc4d44 4415 obj = i915_gem_alloc_object(dev, 4096);
e552eb70
JB
4416 if (obj == NULL) {
4417 DRM_ERROR("Failed to allocate seqno page\n");
4418 ret = -ENOMEM;
4419 goto err;
4420 }
4421 obj_priv = to_intel_bo(obj);
4422 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4423
4424 ret = i915_gem_object_pin(obj, 4096);
4425 if (ret)
4426 goto err_unref;
4427
4428 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4429 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4430 if (dev_priv->seqno_page == NULL)
4431 goto err_unpin;
4432
4433 dev_priv->seqno_obj = obj;
4434 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4435
4436 return 0;
4437
4438err_unpin:
4439 i915_gem_object_unpin(obj);
4440err_unref:
4441 drm_gem_object_unreference(obj);
4442err:
4443 return ret;
4444}
4445
8187a2b7
ZN
4446
4447static void
e552eb70
JB
4448i915_gem_cleanup_pipe_control(struct drm_device *dev)
4449{
4450 drm_i915_private_t *dev_priv = dev->dev_private;
4451 struct drm_gem_object *obj;
4452 struct drm_i915_gem_object *obj_priv;
4453
4454 obj = dev_priv->seqno_obj;
4455 obj_priv = to_intel_bo(obj);
4456 kunmap(obj_priv->pages[0]);
4457 i915_gem_object_unpin(obj);
4458 drm_gem_object_unreference(obj);
4459 dev_priv->seqno_obj = NULL;
4460
4461 dev_priv->seqno_page = NULL;
673a394b
EA
4462}
4463
8187a2b7
ZN
4464int
4465i915_gem_init_ringbuffer(struct drm_device *dev)
4466{
4467 drm_i915_private_t *dev_priv = dev->dev_private;
4468 int ret;
68f95ba9 4469
8187a2b7 4470 dev_priv->render_ring = render_ring;
68f95ba9 4471
8187a2b7
ZN
4472 if (!I915_NEED_GFX_HWS(dev)) {
4473 dev_priv->render_ring.status_page.page_addr
4474 = dev_priv->status_page_dmah->vaddr;
4475 memset(dev_priv->render_ring.status_page.page_addr,
4476 0, PAGE_SIZE);
4477 }
68f95ba9 4478
8187a2b7
ZN
4479 if (HAS_PIPE_CONTROL(dev)) {
4480 ret = i915_gem_init_pipe_control(dev);
4481 if (ret)
4482 return ret;
4483 }
68f95ba9 4484
8187a2b7 4485 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
68f95ba9
CW
4486 if (ret)
4487 goto cleanup_pipe_control;
4488
4489 if (HAS_BSD(dev)) {
d1b851fc
ZN
4490 dev_priv->bsd_ring = bsd_ring;
4491 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
68f95ba9
CW
4492 if (ret)
4493 goto cleanup_render_ring;
d1b851fc 4494 }
68f95ba9 4495
6f392d54
CW
4496 dev_priv->next_seqno = 1;
4497
68f95ba9
CW
4498 return 0;
4499
4500cleanup_render_ring:
4501 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4502cleanup_pipe_control:
4503 if (HAS_PIPE_CONTROL(dev))
4504 i915_gem_cleanup_pipe_control(dev);
8187a2b7
ZN
4505 return ret;
4506}
4507
4508void
4509i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4510{
4511 drm_i915_private_t *dev_priv = dev->dev_private;
4512
4513 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
d1b851fc
ZN
4514 if (HAS_BSD(dev))
4515 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
8187a2b7
ZN
4516 if (HAS_PIPE_CONTROL(dev))
4517 i915_gem_cleanup_pipe_control(dev);
4518}
4519
673a394b
EA
4520int
4521i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4522 struct drm_file *file_priv)
4523{
4524 drm_i915_private_t *dev_priv = dev->dev_private;
4525 int ret;
4526
79e53945
JB
4527 if (drm_core_check_feature(dev, DRIVER_MODESET))
4528 return 0;
4529
ba1234d1 4530 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 4531 DRM_ERROR("Reenabling wedged hardware, good luck\n");
ba1234d1 4532 atomic_set(&dev_priv->mm.wedged, 0);
673a394b
EA
4533 }
4534
673a394b 4535 mutex_lock(&dev->struct_mutex);
9bb2d6f9
EA
4536 dev_priv->mm.suspended = 0;
4537
4538 ret = i915_gem_init_ringbuffer(dev);
d816f6ac
WF
4539 if (ret != 0) {
4540 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4541 return ret;
d816f6ac 4542 }
9bb2d6f9 4543
852835f3 4544 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
d1b851fc 4545 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
673a394b
EA
4546 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4547 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
852835f3 4548 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
d1b851fc 4549 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
673a394b 4550 mutex_unlock(&dev->struct_mutex);
dbb19d30 4551
5f35308b
CW
4552 ret = drm_irq_install(dev);
4553 if (ret)
4554 goto cleanup_ringbuffer;
dbb19d30 4555
673a394b 4556 return 0;
5f35308b
CW
4557
4558cleanup_ringbuffer:
4559 mutex_lock(&dev->struct_mutex);
4560 i915_gem_cleanup_ringbuffer(dev);
4561 dev_priv->mm.suspended = 1;
4562 mutex_unlock(&dev->struct_mutex);
4563
4564 return ret;
673a394b
EA
4565}
4566
4567int
4568i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4569 struct drm_file *file_priv)
4570{
79e53945
JB
4571 if (drm_core_check_feature(dev, DRIVER_MODESET))
4572 return 0;
4573
dbb19d30 4574 drm_irq_uninstall(dev);
e6890f6f 4575 return i915_gem_idle(dev);
673a394b
EA
4576}
4577
4578void
4579i915_gem_lastclose(struct drm_device *dev)
4580{
4581 int ret;
673a394b 4582
e806b495
EA
4583 if (drm_core_check_feature(dev, DRIVER_MODESET))
4584 return;
4585
6dbe2772
KP
4586 ret = i915_gem_idle(dev);
4587 if (ret)
4588 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4589}
4590
4591void
4592i915_gem_load(struct drm_device *dev)
4593{
b5aa8a0f 4594 int i;
673a394b
EA
4595 drm_i915_private_t *dev_priv = dev->dev_private;
4596
673a394b 4597 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
99fcb766 4598 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
673a394b 4599 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
a09ba7fa 4600 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
be72615b 4601 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
852835f3
ZN
4602 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4603 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
d1b851fc
ZN
4604 if (HAS_BSD(dev)) {
4605 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4606 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4607 }
007cc8ac
DV
4608 for (i = 0; i < 16; i++)
4609 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
4610 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4611 i915_gem_retire_work_handler);
31169714
CW
4612 spin_lock(&shrink_list_lock);
4613 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4614 spin_unlock(&shrink_list_lock);
4615
94400120
DA
4616 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4617 if (IS_GEN3(dev)) {
4618 u32 tmp = I915_READ(MI_ARB_STATE);
4619 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4620 /* arb state is a masked write, so set bit + bit in mask */
4621 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4622 I915_WRITE(MI_ARB_STATE, tmp);
4623 }
4624 }
4625
de151cf6 4626 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4627 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4628 dev_priv->fence_reg_start = 3;
de151cf6 4629
a6c45cf0 4630 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4631 dev_priv->num_fence_regs = 16;
4632 else
4633 dev_priv->num_fence_regs = 8;
4634
b5aa8a0f 4635 /* Initialize fence registers to zero */
a6c45cf0
CW
4636 switch (INTEL_INFO(dev)->gen) {
4637 case 6:
4638 for (i = 0; i < 16; i++)
4639 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4640 break;
4641 case 5:
4642 case 4:
b5aa8a0f
GH
4643 for (i = 0; i < 16; i++)
4644 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
a6c45cf0
CW
4645 break;
4646 case 3:
b5aa8a0f
GH
4647 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4648 for (i = 0; i < 8; i++)
4649 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
a6c45cf0
CW
4650 case 2:
4651 for (i = 0; i < 8; i++)
4652 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4653 break;
b5aa8a0f 4654 }
673a394b 4655 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4656 init_waitqueue_head(&dev_priv->pending_flip_queue);
673a394b 4657}
71acb5eb
DA
4658
4659/*
4660 * Create a physically contiguous memory object for this object
4661 * e.g. for cursor + overlay regs
4662 */
995b6762
CW
4663static int i915_gem_init_phys_object(struct drm_device *dev,
4664 int id, int size, int align)
71acb5eb
DA
4665{
4666 drm_i915_private_t *dev_priv = dev->dev_private;
4667 struct drm_i915_gem_phys_object *phys_obj;
4668 int ret;
4669
4670 if (dev_priv->mm.phys_objs[id - 1] || !size)
4671 return 0;
4672
9a298b2a 4673 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
71acb5eb
DA
4674 if (!phys_obj)
4675 return -ENOMEM;
4676
4677 phys_obj->id = id;
4678
6eeefaf3 4679 phys_obj->handle = drm_pci_alloc(dev, size, align);
71acb5eb
DA
4680 if (!phys_obj->handle) {
4681 ret = -ENOMEM;
4682 goto kfree_obj;
4683 }
4684#ifdef CONFIG_X86
4685 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4686#endif
4687
4688 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4689
4690 return 0;
4691kfree_obj:
9a298b2a 4692 kfree(phys_obj);
71acb5eb
DA
4693 return ret;
4694}
4695
995b6762 4696static void i915_gem_free_phys_object(struct drm_device *dev, int id)
71acb5eb
DA
4697{
4698 drm_i915_private_t *dev_priv = dev->dev_private;
4699 struct drm_i915_gem_phys_object *phys_obj;
4700
4701 if (!dev_priv->mm.phys_objs[id - 1])
4702 return;
4703
4704 phys_obj = dev_priv->mm.phys_objs[id - 1];
4705 if (phys_obj->cur_obj) {
4706 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4707 }
4708
4709#ifdef CONFIG_X86
4710 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4711#endif
4712 drm_pci_free(dev, phys_obj->handle);
4713 kfree(phys_obj);
4714 dev_priv->mm.phys_objs[id - 1] = NULL;
4715}
4716
4717void i915_gem_free_all_phys_object(struct drm_device *dev)
4718{
4719 int i;
4720
260883c8 4721 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4722 i915_gem_free_phys_object(dev, i);
4723}
4724
4725void i915_gem_detach_phys_object(struct drm_device *dev,
4726 struct drm_gem_object *obj)
4727{
4728 struct drm_i915_gem_object *obj_priv;
4729 int i;
4730 int ret;
4731 int page_count;
4732
23010e43 4733 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4734 if (!obj_priv->phys_obj)
4735 return;
4736
4bdadb97 4737 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4738 if (ret)
4739 goto out;
4740
4741 page_count = obj->size / PAGE_SIZE;
4742
4743 for (i = 0; i < page_count; i++) {
856fa198 4744 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4745 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4746
4747 memcpy(dst, src, PAGE_SIZE);
4748 kunmap_atomic(dst, KM_USER0);
4749 }
856fa198 4750 drm_clflush_pages(obj_priv->pages, page_count);
71acb5eb 4751 drm_agp_chipset_flush(dev);
d78b47b9
CW
4752
4753 i915_gem_object_put_pages(obj);
71acb5eb
DA
4754out:
4755 obj_priv->phys_obj->cur_obj = NULL;
4756 obj_priv->phys_obj = NULL;
4757}
4758
4759int
4760i915_gem_attach_phys_object(struct drm_device *dev,
6eeefaf3
CW
4761 struct drm_gem_object *obj,
4762 int id,
4763 int align)
71acb5eb
DA
4764{
4765 drm_i915_private_t *dev_priv = dev->dev_private;
4766 struct drm_i915_gem_object *obj_priv;
4767 int ret = 0;
4768 int page_count;
4769 int i;
4770
4771 if (id > I915_MAX_PHYS_OBJECT)
4772 return -EINVAL;
4773
23010e43 4774 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4775
4776 if (obj_priv->phys_obj) {
4777 if (obj_priv->phys_obj->id == id)
4778 return 0;
4779 i915_gem_detach_phys_object(dev, obj);
4780 }
4781
71acb5eb
DA
4782 /* create a new object */
4783 if (!dev_priv->mm.phys_objs[id - 1]) {
4784 ret = i915_gem_init_phys_object(dev, id,
6eeefaf3 4785 obj->size, align);
71acb5eb 4786 if (ret) {
aeb565df 4787 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
71acb5eb
DA
4788 goto out;
4789 }
4790 }
4791
4792 /* bind to the object */
4793 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4794 obj_priv->phys_obj->cur_obj = obj;
4795
4bdadb97 4796 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4797 if (ret) {
4798 DRM_ERROR("failed to get page list\n");
4799 goto out;
4800 }
4801
4802 page_count = obj->size / PAGE_SIZE;
4803
4804 for (i = 0; i < page_count; i++) {
856fa198 4805 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4806 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4807
4808 memcpy(dst, src, PAGE_SIZE);
4809 kunmap_atomic(src, KM_USER0);
4810 }
4811
d78b47b9
CW
4812 i915_gem_object_put_pages(obj);
4813
71acb5eb
DA
4814 return 0;
4815out:
4816 return ret;
4817}
4818
4819static int
4820i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4821 struct drm_i915_gem_pwrite *args,
4822 struct drm_file *file_priv)
4823{
23010e43 4824 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
71acb5eb
DA
4825 void *obj_addr;
4826 int ret;
4827 char __user *user_data;
4828
4829 user_data = (char __user *) (uintptr_t) args->data_ptr;
4830 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4831
44d98a61 4832 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
71acb5eb
DA
4833 ret = copy_from_user(obj_addr, user_data, args->size);
4834 if (ret)
4835 return -EFAULT;
4836
4837 drm_agp_chipset_flush(dev);
4838 return 0;
4839}
b962442e
EA
4840
4841void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4842{
4843 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4844
4845 /* Clean up our request list when the client is going away, so that
4846 * later retire_requests won't dereference our soon-to-be-gone
4847 * file_priv.
4848 */
4849 mutex_lock(&dev->struct_mutex);
4850 while (!list_empty(&i915_file_priv->mm.request_list))
4851 list_del_init(i915_file_priv->mm.request_list.next);
4852 mutex_unlock(&dev->struct_mutex);
4853}
31169714 4854
1637ef41
CW
4855static int
4856i915_gpu_is_active(struct drm_device *dev)
4857{
4858 drm_i915_private_t *dev_priv = dev->dev_private;
4859 int lists_empty;
4860
1637ef41 4861 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
852835f3 4862 list_empty(&dev_priv->render_ring.active_list);
d1b851fc
ZN
4863 if (HAS_BSD(dev))
4864 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
1637ef41
CW
4865
4866 return !lists_empty;
4867}
4868
31169714 4869static int
7f8275d0 4870i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
31169714
CW
4871{
4872 drm_i915_private_t *dev_priv, *next_dev;
4873 struct drm_i915_gem_object *obj_priv, *next_obj;
4874 int cnt = 0;
4875 int would_deadlock = 1;
4876
4877 /* "fast-path" to count number of available objects */
4878 if (nr_to_scan == 0) {
4879 spin_lock(&shrink_list_lock);
4880 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4881 struct drm_device *dev = dev_priv->dev;
4882
4883 if (mutex_trylock(&dev->struct_mutex)) {
4884 list_for_each_entry(obj_priv,
4885 &dev_priv->mm.inactive_list,
4886 list)
4887 cnt++;
4888 mutex_unlock(&dev->struct_mutex);
4889 }
4890 }
4891 spin_unlock(&shrink_list_lock);
4892
4893 return (cnt / 100) * sysctl_vfs_cache_pressure;
4894 }
4895
4896 spin_lock(&shrink_list_lock);
4897
1637ef41 4898rescan:
31169714
CW
4899 /* first scan for clean buffers */
4900 list_for_each_entry_safe(dev_priv, next_dev,
4901 &shrink_list, mm.shrink_list) {
4902 struct drm_device *dev = dev_priv->dev;
4903
4904 if (! mutex_trylock(&dev->struct_mutex))
4905 continue;
4906
4907 spin_unlock(&shrink_list_lock);
b09a1fec 4908 i915_gem_retire_requests(dev);
31169714
CW
4909
4910 list_for_each_entry_safe(obj_priv, next_obj,
4911 &dev_priv->mm.inactive_list,
4912 list) {
4913 if (i915_gem_object_is_purgeable(obj_priv)) {
a8089e84 4914 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4915 if (--nr_to_scan <= 0)
4916 break;
4917 }
4918 }
4919
4920 spin_lock(&shrink_list_lock);
4921 mutex_unlock(&dev->struct_mutex);
4922
963b4836
CW
4923 would_deadlock = 0;
4924
31169714
CW
4925 if (nr_to_scan <= 0)
4926 break;
4927 }
4928
4929 /* second pass, evict/count anything still on the inactive list */
4930 list_for_each_entry_safe(dev_priv, next_dev,
4931 &shrink_list, mm.shrink_list) {
4932 struct drm_device *dev = dev_priv->dev;
4933
4934 if (! mutex_trylock(&dev->struct_mutex))
4935 continue;
4936
4937 spin_unlock(&shrink_list_lock);
4938
4939 list_for_each_entry_safe(obj_priv, next_obj,
4940 &dev_priv->mm.inactive_list,
4941 list) {
4942 if (nr_to_scan > 0) {
a8089e84 4943 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4944 nr_to_scan--;
4945 } else
4946 cnt++;
4947 }
4948
4949 spin_lock(&shrink_list_lock);
4950 mutex_unlock(&dev->struct_mutex);
4951
4952 would_deadlock = 0;
4953 }
4954
1637ef41
CW
4955 if (nr_to_scan) {
4956 int active = 0;
4957
4958 /*
4959 * We are desperate for pages, so as a last resort, wait
4960 * for the GPU to finish and discard whatever we can.
4961 * This has a dramatic impact to reduce the number of
4962 * OOM-killer events whilst running the GPU aggressively.
4963 */
4964 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4965 struct drm_device *dev = dev_priv->dev;
4966
4967 if (!mutex_trylock(&dev->struct_mutex))
4968 continue;
4969
4970 spin_unlock(&shrink_list_lock);
4971
4972 if (i915_gpu_is_active(dev)) {
4973 i915_gpu_idle(dev);
4974 active++;
4975 }
4976
4977 spin_lock(&shrink_list_lock);
4978 mutex_unlock(&dev->struct_mutex);
4979 }
4980
4981 if (active)
4982 goto rescan;
4983 }
4984
31169714
CW
4985 spin_unlock(&shrink_list_lock);
4986
4987 if (would_deadlock)
4988 return -1;
4989 else if (cnt > 0)
4990 return (cnt / 100) * sysctl_vfs_cache_pressure;
4991 else
4992 return 0;
4993}
4994
4995static struct shrinker shrinker = {
4996 .shrink = i915_gem_shrink,
4997 .seeks = DEFAULT_SEEKS,
4998};
4999
5000__init void
5001i915_gem_shrinker_init(void)
5002{
5003 register_shrinker(&shrinker);
5004}
5005
5006__exit void
5007i915_gem_shrinker_exit(void)
5008{
5009 unregister_shrinker(&shrinker);
5010}