]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: Constify the drm_i915_private pointer a bit more
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
760285e7 28#include <drm/drmP.h>
0de23977 29#include <drm/drm_vma_manager.h>
760285e7 30#include <drm/i915_drm.h>
673a394b 31#include "i915_drv.h"
1c5d22f7 32#include "i915_trace.h"
652c393a 33#include "intel_drv.h"
5949eac4 34#include <linux/shmem_fs.h>
5a0e3ad6 35#include <linux/slab.h>
673a394b 36#include <linux/swap.h>
79e53945 37#include <linux/pci.h>
1286ff73 38#include <linux/dma-buf.h>
673a394b 39
05394f39 40static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
2c22569b
CW
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
07fe0b12 43static __must_check int
23f54483
BW
44i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
07fe0b12
BW
47i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
05394f39
CW
52static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
71acb5eb 54 struct drm_i915_gem_pwrite *args,
05394f39 55 struct drm_file *file);
673a394b 56
61050808
CW
57static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
7dc19d5a
DC
63static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
d9973b43
CW
67static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
8c59967c 69static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
31169714 70
c76ce038
CW
71static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
2c22569b
CW
77static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
61050808
CW
85static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
5d82e3e6 93 obj->fence_dirty = false;
61050808
CW
94 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
73aa808f
CW
97/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
c20e8355 101 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
c20e8355 104 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
c20e8355 110 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
c20e8355 113 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
114}
115
21dd3734 116static int
33196ded 117i915_gem_wait_for_error(struct i915_gpu_error *error)
30dbf0c0 118{
30dbf0c0
CW
119 int ret;
120
7abb690a
DV
121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
1f83fee0 123 if (EXIT_COND)
30dbf0c0
CW
124 return 0;
125
0a6759c6
DV
126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
1f83fee0
DV
131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
0a6759c6
DV
134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
30dbf0c0 138 return ret;
0a6759c6 139 }
1f83fee0 140#undef EXIT_COND
30dbf0c0 141
21dd3734 142 return 0;
30dbf0c0
CW
143}
144
54cf91dc 145int i915_mutex_lock_interruptible(struct drm_device *dev)
76c1dec1 146{
33196ded 147 struct drm_i915_private *dev_priv = dev->dev_private;
76c1dec1
CW
148 int ret;
149
33196ded 150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
76c1dec1
CW
151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
23bc5982 158 WARN_ON(i915_verify_lists(dev));
76c1dec1
CW
159 return 0;
160}
30dbf0c0 161
7d1c4804 162static inline bool
05394f39 163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
7d1c4804 164{
9843877d 165 return i915_gem_obj_bound_any(obj) && !obj->active;
7d1c4804
CW
166}
167
79e53945
JB
168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
05394f39 170 struct drm_file *file)
79e53945 171{
93d18799 172 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 173 struct drm_i915_gem_init *args = data;
2021746e 174
7bb6fb8d
DV
175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
2021746e
CW
178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
79e53945 181
f534bc0b
DV
182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
79e53945 186 mutex_lock(&dev->struct_mutex);
d7e5008f
BW
187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
93d18799 189 dev_priv->gtt.mappable_end = args->gtt_end;
673a394b
EA
190 mutex_unlock(&dev->struct_mutex);
191
2021746e 192 return 0;
673a394b
EA
193}
194
5a125c3c
EA
195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
05394f39 197 struct drm_file *file)
5a125c3c 198{
73aa808f 199 struct drm_i915_private *dev_priv = dev->dev_private;
5a125c3c 200 struct drm_i915_gem_get_aperture *args = data;
6299f992
CW
201 struct drm_i915_gem_object *obj;
202 size_t pinned;
5a125c3c 203
6299f992 204 pinned = 0;
73aa808f 205 mutex_lock(&dev->struct_mutex);
35c20a60 206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
d7f46fc4 207 if (i915_gem_obj_is_pinned(obj))
f343c5f6 208 pinned += i915_gem_obj_ggtt_size(obj);
73aa808f 209 mutex_unlock(&dev->struct_mutex);
5a125c3c 210
853ba5d2 211 args->aper_size = dev_priv->gtt.base.total;
0206e353 212 args->aper_available_size = args->aper_size - pinned;
6299f992 213
5a125c3c
EA
214 return 0;
215}
216
42dcedd4
CW
217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
fac15c10 220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
42dcedd4
CW
221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
ff72145b
DA
229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
673a394b 234{
05394f39 235 struct drm_i915_gem_object *obj;
a1a2d1d3
PP
236 int ret;
237 u32 handle;
673a394b 238
ff72145b 239 size = roundup(size, PAGE_SIZE);
8ffc0246
CW
240 if (size == 0)
241 return -EINVAL;
673a394b
EA
242
243 /* Allocate the new object */
ff72145b 244 obj = i915_gem_alloc_object(dev, size);
673a394b
EA
245 if (obj == NULL)
246 return -ENOMEM;
247
05394f39 248 ret = drm_gem_handle_create(file, &obj->base, &handle);
202f2fef 249 /* drop reference from allocate - handle holds it now */
d861e338
DV
250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
202f2fef 253
ff72145b 254 *handle_p = handle;
673a394b
EA
255 return 0;
256}
257
ff72145b
DA
258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
de45eaf7 264 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
ff72145b
DA
265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
ff72145b
DA
270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
63ed2cb2 278
ff72145b
DA
279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
8461d226
DV
283static inline int
284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
8c59967c 309static inline int
4f0c7cfb
BW
310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
8c59967c
DV
312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
d174bd64
DV
335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
eb01459f 338static int
d174bd64
DV
339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
e7e58eb5 346 if (unlikely(page_do_bit17_swizzling))
d174bd64
DV
347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
f60d7f0c 358 return ret ? -EFAULT : 0;
d174bd64
DV
359}
360
23c18c71
DV
361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
e7e58eb5 365 if (unlikely(swizzled)) {
23c18c71
DV
366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
d174bd64
DV
383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
23c18c71
DV
395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
d174bd64
DV
398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
f60d7f0c 409 return ret ? - EFAULT : 0;
d174bd64
DV
410}
411
eb01459f 412static int
dbf7bff0
DV
413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
eb01459f 417{
8461d226 418 char __user *user_data;
eb01459f 419 ssize_t remain;
8461d226 420 loff_t offset;
eb2c0c81 421 int shmem_page_offset, page_length, ret = 0;
8461d226 422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
96d79b52 423 int prefaulted = 0;
8489731c 424 int needs_clflush = 0;
67d5a50c 425 struct sg_page_iter sg_iter;
eb01459f 426
2bb4629a 427 user_data = to_user_ptr(args->data_ptr);
eb01459f
EA
428 remain = args->size;
429
8461d226 430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
eb01459f 431
8489731c
DV
432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
c76ce038 437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
23f54483
BW
438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
8489731c 441 }
eb01459f 442
f60d7f0c
CW
443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
8461d226 449 offset = args->offset;
eb01459f 450
67d5a50c
ID
451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
2db76d7c 453 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66
CW
454
455 if (remain <= 0)
456 break;
457
eb01459f
EA
458 /* Operation in this page
459 *
eb01459f 460 * shmem_page_offset = offset within page in shmem file
eb01459f
EA
461 * page_length = bytes to copy for this page
462 */
c8cbbb8b 463 shmem_page_offset = offset_in_page(offset);
eb01459f
EA
464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
eb01459f 467
8461d226
DV
468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
d174bd64
DV
471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
dbf7bff0 476
dbf7bff0
DV
477 mutex_unlock(&dev->struct_mutex);
478
d330a953 479 if (likely(!i915.prefault_disable) && !prefaulted) {
f56f821f 480 ret = fault_in_multipages_writeable(user_data, remain);
96d79b52
DV
481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
eb01459f 488
d174bd64
DV
489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
eb01459f 492
dbf7bff0 493 mutex_lock(&dev->struct_mutex);
f60d7f0c 494
dbf7bff0 495next_page:
e5281ccd 496 mark_page_accessed(page);
e5281ccd 497
f60d7f0c 498 if (ret)
8461d226 499 goto out;
8461d226 500
eb01459f 501 remain -= page_length;
8461d226 502 user_data += page_length;
eb01459f
EA
503 offset += page_length;
504 }
505
4f27b75d 506out:
f60d7f0c
CW
507 i915_gem_object_unpin_pages(obj);
508
eb01459f
EA
509 return ret;
510}
511
673a394b
EA
512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
05394f39 519 struct drm_file *file)
673a394b
EA
520{
521 struct drm_i915_gem_pread *args = data;
05394f39 522 struct drm_i915_gem_object *obj;
35b62a89 523 int ret = 0;
673a394b 524
51311d0a
CW
525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
2bb4629a 529 to_user_ptr(args->data_ptr),
51311d0a
CW
530 args->size))
531 return -EFAULT;
532
4f27b75d 533 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 534 if (ret)
4f27b75d 535 return ret;
673a394b 536
05394f39 537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 538 if (&obj->base == NULL) {
1d7cfea1
CW
539 ret = -ENOENT;
540 goto unlock;
4f27b75d 541 }
673a394b 542
7dcd2499 543 /* Bounds check source. */
05394f39
CW
544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
ce9d419d 546 ret = -EINVAL;
35b62a89 547 goto out;
ce9d419d
CW
548 }
549
1286ff73
DV
550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
db53a302
CW
558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
dbf7bff0 560 ret = i915_gem_shmem_pread(dev, obj, args, file);
673a394b 561
35b62a89 562out:
05394f39 563 drm_gem_object_unreference(&obj->base);
1d7cfea1 564unlock:
4f27b75d 565 mutex_unlock(&dev->struct_mutex);
eb01459f 566 return ret;
673a394b
EA
567}
568
0839ccb8
KP
569/* This is the fast write path which cannot handle
570 * page faults in the source data
9b7530cc 571 */
0839ccb8
KP
572
573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
9b7530cc 578{
4f0c7cfb
BW
579 void __iomem *vaddr_atomic;
580 void *vaddr;
0839ccb8 581 unsigned long unwritten;
9b7530cc 582
3e4d3af5 583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
4f0c7cfb
BW
584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
0839ccb8 587 user_data, length);
3e4d3af5 588 io_mapping_unmap_atomic(vaddr_atomic);
fbd5a26d 589 return unwritten;
0839ccb8
KP
590}
591
3de09aa3
EA
592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
673a394b 596static int
05394f39
CW
597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
3de09aa3 599 struct drm_i915_gem_pwrite *args,
05394f39 600 struct drm_file *file)
673a394b 601{
0839ccb8 602 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 603 ssize_t remain;
0839ccb8 604 loff_t offset, page_base;
673a394b 605 char __user *user_data;
935aaa69
DV
606 int page_offset, page_length, ret;
607
c37e2204 608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
935aaa69
DV
609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
673a394b 619
2bb4629a 620 user_data = to_user_ptr(args->data_ptr);
673a394b 621 remain = args->size;
673a394b 622
f343c5f6 623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
673a394b
EA
624
625 while (remain > 0) {
626 /* Operation in this page
627 *
0839ccb8
KP
628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
673a394b 631 */
c8cbbb8b
CW
632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
0839ccb8
KP
634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
637
0839ccb8 638 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
0839ccb8 641 */
5d4545ae 642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
935aaa69
DV
643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
673a394b 647
0839ccb8
KP
648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
673a394b 651 }
673a394b 652
935aaa69 653out_unpin:
d7f46fc4 654 i915_gem_object_ggtt_unpin(obj);
935aaa69 655out:
3de09aa3 656 return ret;
673a394b
EA
657}
658
d174bd64
DV
659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
3043c60c 663static int
d174bd64
DV
664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
673a394b 669{
d174bd64 670 char *vaddr;
673a394b 671 int ret;
3de09aa3 672
e7e58eb5 673 if (unlikely(page_do_bit17_swizzling))
d174bd64 674 return -EINVAL;
3de09aa3 675
d174bd64
DV
676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
3de09aa3 687
755d2218 688 return ret ? -EFAULT : 0;
3de09aa3
EA
689}
690
d174bd64
DV
691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
3043c60c 693static int
d174bd64
DV
694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
673a394b 699{
d174bd64
DV
700 char *vaddr;
701 int ret;
e5281ccd 702
d174bd64 703 vaddr = kmap(page);
e7e58eb5 704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
23c18c71
DV
705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
d174bd64
DV
708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
e5281ccd
CW
710 user_data,
711 page_length);
d174bd64
DV
712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
23c18c71
DV
717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
d174bd64 720 kunmap(page);
40123c1f 721
755d2218 722 return ret ? -EFAULT : 0;
40123c1f
EA
723}
724
40123c1f 725static int
e244a443
DV
726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
40123c1f 730{
40123c1f 731 ssize_t remain;
8c59967c
DV
732 loff_t offset;
733 char __user *user_data;
eb2c0c81 734 int shmem_page_offset, page_length, ret = 0;
8c59967c 735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
e244a443 736 int hit_slowpath = 0;
58642885
DV
737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
67d5a50c 739 struct sg_page_iter sg_iter;
40123c1f 740
2bb4629a 741 user_data = to_user_ptr(args->data_ptr);
40123c1f
EA
742 remain = args->size;
743
8c59967c 744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
40123c1f 745
58642885
DV
746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
2c22569b 751 needs_clflush_after = cpu_write_needs_clflush(obj);
23f54483
BW
752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
58642885 755 }
c76ce038
CW
756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
58642885 761
755d2218
CW
762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
673a394b 768 offset = args->offset;
05394f39 769 obj->dirty = 1;
673a394b 770
67d5a50c
ID
771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
2db76d7c 773 struct page *page = sg_page_iter_page(&sg_iter);
58642885 774 int partial_cacheline_write;
e5281ccd 775
9da3da66
CW
776 if (remain <= 0)
777 break;
778
40123c1f
EA
779 /* Operation in this page
780 *
40123c1f 781 * shmem_page_offset = offset within page in shmem file
40123c1f
EA
782 * page_length = bytes to copy for this page
783 */
c8cbbb8b 784 shmem_page_offset = offset_in_page(offset);
40123c1f
EA
785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
40123c1f 789
58642885
DV
790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
8c59967c
DV
797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
d174bd64
DV
800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
e244a443
DV
806
807 hit_slowpath = 1;
e244a443 808 mutex_unlock(&dev->struct_mutex);
d174bd64
DV
809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
40123c1f 813
e244a443 814 mutex_lock(&dev->struct_mutex);
755d2218 815
e244a443 816next_page:
e5281ccd
CW
817 set_page_dirty(page);
818 mark_page_accessed(page);
e5281ccd 819
755d2218 820 if (ret)
8c59967c 821 goto out;
8c59967c 822
40123c1f 823 remain -= page_length;
8c59967c 824 user_data += page_length;
40123c1f 825 offset += page_length;
673a394b
EA
826 }
827
fbd5a26d 828out:
755d2218
CW
829 i915_gem_object_unpin_pages(obj);
830
e244a443 831 if (hit_slowpath) {
8dcf015e
DV
832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
000433b6
CW
839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
e244a443 841 }
8c59967c 842 }
673a394b 843
58642885 844 if (needs_clflush_after)
e76e9aeb 845 i915_gem_chipset_flush(dev);
58642885 846
40123c1f 847 return ret;
673a394b
EA
848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
fbd5a26d 857 struct drm_file *file)
673a394b
EA
858{
859 struct drm_i915_gem_pwrite *args = data;
05394f39 860 struct drm_i915_gem_object *obj;
51311d0a
CW
861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
2bb4629a 867 to_user_ptr(args->data_ptr),
51311d0a
CW
868 args->size))
869 return -EFAULT;
870
d330a953 871 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
673a394b 877
fbd5a26d 878 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 879 if (ret)
fbd5a26d 880 return ret;
1d7cfea1 881
05394f39 882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 883 if (&obj->base == NULL) {
1d7cfea1
CW
884 ret = -ENOENT;
885 goto unlock;
fbd5a26d 886 }
673a394b 887
7dcd2499 888 /* Bounds check destination. */
05394f39
CW
889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
ce9d419d 891 ret = -EINVAL;
35b62a89 892 goto out;
ce9d419d
CW
893 }
894
1286ff73
DV
895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
db53a302
CW
903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
935aaa69 905 ret = -EFAULT;
673a394b
EA
906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
5c0480f2 912 if (obj->phys_obj) {
fbd5a26d 913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
5c0480f2
DV
914 goto out;
915 }
916
2c22569b
CW
917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
fbd5a26d 920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
935aaa69
DV
921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
fbd5a26d 924 }
673a394b 925
86a1ee26 926 if (ret == -EFAULT || ret == -ENOSPC)
935aaa69 927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
5c0480f2 928
35b62a89 929out:
05394f39 930 drm_gem_object_unreference(&obj->base);
1d7cfea1 931unlock:
fbd5a26d 932 mutex_unlock(&dev->struct_mutex);
673a394b
EA
933 return ret;
934}
935
b361237b 936int
33196ded 937i915_gem_check_wedge(struct i915_gpu_error *error,
b361237b
CW
938 bool interruptible)
939{
1f83fee0 940 if (i915_reset_in_progress(error)) {
b361237b
CW
941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
1f83fee0
DV
946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
b361237b
CW
948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
1823521d 968 if (seqno == ring->outstanding_lazy_seqno)
0025c077 969 ret = i915_add_request(ring, NULL);
b361237b
CW
970
971 return ret;
972}
973
094f9a54
CW
974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
b29c19b6
CW
985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
b361237b
CW
993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
f69061be 997 * @reset_counter: reset sequence associated with the given seqno
b361237b
CW
998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
f69061be
DV
1001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
b361237b
CW
1008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
f69061be 1012 unsigned reset_counter,
b29c19b6
CW
1013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
b361237b
CW
1016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
168c3f21
MK
1018 const bool irq_test_in_progress =
1019 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
094f9a54
CW
1020 struct timespec before, now;
1021 DEFINE_WAIT(wait);
47e9766d 1022 unsigned long timeout_expire;
b361237b
CW
1023 int ret;
1024
c67a470b
PZ
1025 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1026
b361237b
CW
1027 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1028 return 0;
1029
47e9766d 1030 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
b361237b 1031
b29c19b6
CW
1032 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1033 gen6_rps_boost(dev_priv);
1034 if (file_priv)
1035 mod_delayed_work(dev_priv->wq,
1036 &file_priv->mm.idle_work,
1037 msecs_to_jiffies(100));
1038 }
1039
168c3f21 1040 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
b361237b
CW
1041 return -ENODEV;
1042
094f9a54
CW
1043 /* Record current time in case interrupted by signal, or wedged */
1044 trace_i915_gem_request_wait_begin(ring, seqno);
b361237b 1045 getrawmonotonic(&before);
094f9a54
CW
1046 for (;;) {
1047 struct timer_list timer;
b361237b 1048
094f9a54
CW
1049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
b361237b 1051
f69061be
DV
1052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
094f9a54
CW
1054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
f69061be 1062
094f9a54
CW
1063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
b361237b 1067
094f9a54
CW
1068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
47e9766d 1073 if (timeout && time_after_eq(jiffies, timeout_expire)) {
094f9a54
CW
1074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
47e9766d
MK
1080 unsigned long expire;
1081
094f9a54 1082 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
47e9766d 1083 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
094f9a54
CW
1084 mod_timer(&timer, expire);
1085 }
1086
5035c275 1087 io_schedule();
094f9a54 1088
094f9a54
CW
1089 if (timer.function) {
1090 del_singleshot_timer_sync(&timer);
1091 destroy_timer_on_stack(&timer);
1092 }
1093 }
b361237b 1094 getrawmonotonic(&now);
094f9a54 1095 trace_i915_gem_request_wait_end(ring, seqno);
b361237b 1096
168c3f21
MK
1097 if (!irq_test_in_progress)
1098 ring->irq_put(ring);
094f9a54
CW
1099
1100 finish_wait(&ring->irq_queue, &wait);
b361237b
CW
1101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
4f42f4ef
CW
1105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
b361237b
CW
1107 }
1108
094f9a54 1109 return ret;
b361237b
CW
1110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
33196ded 1127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
b361237b
CW
1128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
f69061be
DV
1135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
b29c19b6 1137 interruptible, NULL, NULL);
b361237b
CW
1138}
1139
d26e3af8
CW
1140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
b361237b
CW
1159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
d26e3af8 1179 return i915_gem_object_wait_rendering__tail(obj, ring);
b361237b
CW
1180}
1181
3236f57a
CW
1182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
b29c19b6 1187 struct drm_file *file,
3236f57a
CW
1188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
f69061be 1193 unsigned reset_counter;
3236f57a
CW
1194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
33196ded 1204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
3236f57a
CW
1205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
f69061be 1212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3236f57a 1213 mutex_unlock(&dev->struct_mutex);
b29c19b6 1214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
3236f57a 1215 mutex_lock(&dev->struct_mutex);
d26e3af8
CW
1216 if (ret)
1217 return ret;
3236f57a 1218
d26e3af8 1219 return i915_gem_object_wait_rendering__tail(obj, ring);
3236f57a
CW
1220}
1221
673a394b 1222/**
2ef7eeaa
EA
1223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
1225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
05394f39 1228 struct drm_file *file)
673a394b
EA
1229{
1230 struct drm_i915_gem_set_domain *args = data;
05394f39 1231 struct drm_i915_gem_object *obj;
2ef7eeaa
EA
1232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
673a394b
EA
1234 int ret;
1235
2ef7eeaa 1236 /* Only handle setting domains to types used by the CPU. */
21d509e3 1237 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1238 return -EINVAL;
1239
21d509e3 1240 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
76c1dec1 1249 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1250 if (ret)
76c1dec1 1251 return ret;
1d7cfea1 1252
05394f39 1253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1254 if (&obj->base == NULL) {
1d7cfea1
CW
1255 ret = -ENOENT;
1256 goto unlock;
76c1dec1 1257 }
673a394b 1258
3236f57a
CW
1259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
b29c19b6 1263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
3236f57a
CW
1264 if (ret)
1265 goto unref;
1266
2ef7eeaa
EA
1267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392
EA
1269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
2ef7eeaa 1276 } else {
e47c68e9 1277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1278 }
1279
3236f57a 1280unref:
05394f39 1281 drm_gem_object_unreference(&obj->base);
1d7cfea1 1282unlock:
673a394b
EA
1283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
05394f39 1292 struct drm_file *file)
673a394b
EA
1293{
1294 struct drm_i915_gem_sw_finish *args = data;
05394f39 1295 struct drm_i915_gem_object *obj;
673a394b
EA
1296 int ret = 0;
1297
76c1dec1 1298 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1299 if (ret)
76c1dec1 1300 return ret;
1d7cfea1 1301
05394f39 1302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 1303 if (&obj->base == NULL) {
1d7cfea1
CW
1304 ret = -ENOENT;
1305 goto unlock;
673a394b
EA
1306 }
1307
673a394b 1308 /* Pinned buffers may be scanout, so flush the cache */
2c22569b
CW
1309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
e47c68e9 1311
05394f39 1312 drm_gem_object_unreference(&obj->base);
1d7cfea1 1313unlock:
673a394b
EA
1314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
05394f39 1327 struct drm_file *file)
673a394b
EA
1328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
673a394b
EA
1331 unsigned long addr;
1332
05394f39 1333 obj = drm_gem_object_lookup(dev, file, args->handle);
673a394b 1334 if (obj == NULL)
bf79cb91 1335 return -ENOENT;
673a394b 1336
1286ff73
DV
1337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
6be5ceb0 1345 addr = vm_mmap(obj->filp, 0, args->size,
673a394b
EA
1346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
bc9025bd 1348 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
de151cf6
JB
1357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
05394f39
CW
1375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
7d1c4804 1377 drm_i915_private_t *dev_priv = dev->dev_private;
de151cf6
JB
1378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
0f973f27 1381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6 1382
f65c9168
PZ
1383 intel_runtime_pm_get(dev_priv);
1384
de151cf6
JB
1385 /* We don't use vmf->pgoff since that has the fake offset */
1386 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1387 PAGE_SHIFT;
1388
d9bc7e9f
CW
1389 ret = i915_mutex_lock_interruptible(dev);
1390 if (ret)
1391 goto out;
a00b10c3 1392
db53a302
CW
1393 trace_i915_gem_object_fault(obj, page_offset, true, write);
1394
eb119bd6
CW
1395 /* Access to snoopable pages through the GTT is incoherent. */
1396 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1397 ret = -EINVAL;
1398 goto unlock;
1399 }
1400
d9bc7e9f 1401 /* Now bind it into the GTT if needed */
c37e2204 1402 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
c9839303
CW
1403 if (ret)
1404 goto unlock;
4a684a41 1405
c9839303
CW
1406 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1407 if (ret)
1408 goto unpin;
74898d7e 1409
06d98131 1410 ret = i915_gem_object_get_fence(obj);
d9e86c0e 1411 if (ret)
c9839303 1412 goto unpin;
7d1c4804 1413
6299f992
CW
1414 obj->fault_mappable = true;
1415
f343c5f6
BW
1416 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1417 pfn >>= PAGE_SHIFT;
1418 pfn += page_offset;
de151cf6
JB
1419
1420 /* Finally, remap it using the new GTT offset */
1421 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c9839303 1422unpin:
d7f46fc4 1423 i915_gem_object_ggtt_unpin(obj);
c715089f 1424unlock:
de151cf6 1425 mutex_unlock(&dev->struct_mutex);
d9bc7e9f 1426out:
de151cf6 1427 switch (ret) {
d9bc7e9f 1428 case -EIO:
a9340cca
DV
1429 /* If this -EIO is due to a gpu hang, give the reset code a
1430 * chance to clean up the mess. Otherwise return the proper
1431 * SIGBUS. */
f65c9168
PZ
1432 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1433 ret = VM_FAULT_SIGBUS;
1434 break;
1435 }
045e769a 1436 case -EAGAIN:
571c608d
DV
1437 /*
1438 * EAGAIN means the gpu is hung and we'll wait for the error
1439 * handler to reset everything when re-faulting in
1440 * i915_mutex_lock_interruptible.
d9bc7e9f 1441 */
c715089f
CW
1442 case 0:
1443 case -ERESTARTSYS:
bed636ab 1444 case -EINTR:
e79e0fe3
DR
1445 case -EBUSY:
1446 /*
1447 * EBUSY is ok: this just means that another thread
1448 * already did the job.
1449 */
f65c9168
PZ
1450 ret = VM_FAULT_NOPAGE;
1451 break;
de151cf6 1452 case -ENOMEM:
f65c9168
PZ
1453 ret = VM_FAULT_OOM;
1454 break;
a7c2e1aa 1455 case -ENOSPC:
f65c9168
PZ
1456 ret = VM_FAULT_SIGBUS;
1457 break;
de151cf6 1458 default:
a7c2e1aa 1459 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
f65c9168
PZ
1460 ret = VM_FAULT_SIGBUS;
1461 break;
de151cf6 1462 }
f65c9168
PZ
1463
1464 intel_runtime_pm_put(dev_priv);
1465 return ret;
de151cf6
JB
1466}
1467
48018a57
PZ
1468void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1469{
1470 struct i915_vma *vma;
1471
1472 /*
1473 * Only the global gtt is relevant for gtt memory mappings, so restrict
1474 * list traversal to objects bound into the global address space. Note
1475 * that the active list should be empty, but better safe than sorry.
1476 */
1477 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1478 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1479 i915_gem_release_mmap(vma->obj);
1480 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1481 i915_gem_release_mmap(vma->obj);
1482}
1483
901782b2
CW
1484/**
1485 * i915_gem_release_mmap - remove physical page mappings
1486 * @obj: obj in question
1487 *
af901ca1 1488 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1489 * relinquish ownership of the pages back to the system.
1490 *
1491 * It is vital that we remove the page mapping if we have mapped a tiled
1492 * object through the GTT and then lose the fence register due to
1493 * resource pressure. Similarly if the object has been moved out of the
1494 * aperture, than pages mapped into userspace must be revoked. Removing the
1495 * mapping will then trigger a page fault on the next user access, allowing
1496 * fixup by i915_gem_fault().
1497 */
d05ca301 1498void
05394f39 1499i915_gem_release_mmap(struct drm_i915_gem_object *obj)
901782b2 1500{
6299f992
CW
1501 if (!obj->fault_mappable)
1502 return;
901782b2 1503
51335df9 1504 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
6299f992 1505 obj->fault_mappable = false;
901782b2
CW
1506}
1507
0fa87796 1508uint32_t
e28f8711 1509i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
92b88aeb 1510{
e28f8711 1511 uint32_t gtt_size;
92b88aeb
CW
1512
1513 if (INTEL_INFO(dev)->gen >= 4 ||
e28f8711
CW
1514 tiling_mode == I915_TILING_NONE)
1515 return size;
92b88aeb
CW
1516
1517 /* Previous chips need a power-of-two fence region when tiling */
1518 if (INTEL_INFO(dev)->gen == 3)
e28f8711 1519 gtt_size = 1024*1024;
92b88aeb 1520 else
e28f8711 1521 gtt_size = 512*1024;
92b88aeb 1522
e28f8711
CW
1523 while (gtt_size < size)
1524 gtt_size <<= 1;
92b88aeb 1525
e28f8711 1526 return gtt_size;
92b88aeb
CW
1527}
1528
de151cf6
JB
1529/**
1530 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1531 * @obj: object to check
1532 *
1533 * Return the required GTT alignment for an object, taking into account
5e783301 1534 * potential fence register mapping.
de151cf6 1535 */
d865110c
ID
1536uint32_t
1537i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1538 int tiling_mode, bool fenced)
de151cf6 1539{
de151cf6
JB
1540 /*
1541 * Minimum alignment is 4k (GTT page size), but might be greater
1542 * if a fence register is needed for the object.
1543 */
d865110c 1544 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
e28f8711 1545 tiling_mode == I915_TILING_NONE)
de151cf6
JB
1546 return 4096;
1547
a00b10c3
CW
1548 /*
1549 * Previous chips need to be aligned to the size of the smallest
1550 * fence register that can contain the object.
1551 */
e28f8711 1552 return i915_gem_get_gtt_size(dev, size, tiling_mode);
a00b10c3
CW
1553}
1554
d8cb5086
CW
1555static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1556{
1557 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1558 int ret;
1559
0de23977 1560 if (drm_vma_node_has_offset(&obj->base.vma_node))
d8cb5086
CW
1561 return 0;
1562
da494d7c
DV
1563 dev_priv->mm.shrinker_no_lock_stealing = true;
1564
d8cb5086
CW
1565 ret = drm_gem_create_mmap_offset(&obj->base);
1566 if (ret != -ENOSPC)
da494d7c 1567 goto out;
d8cb5086
CW
1568
1569 /* Badly fragmented mmap space? The only way we can recover
1570 * space is by destroying unwanted objects. We can't randomly release
1571 * mmap_offsets as userspace expects them to be persistent for the
1572 * lifetime of the objects. The closest we can is to release the
1573 * offsets on purgeable objects by truncating it and marking it purged,
1574 * which prevents userspace from ever using that object again.
1575 */
1576 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1577 ret = drm_gem_create_mmap_offset(&obj->base);
1578 if (ret != -ENOSPC)
da494d7c 1579 goto out;
d8cb5086
CW
1580
1581 i915_gem_shrink_all(dev_priv);
da494d7c
DV
1582 ret = drm_gem_create_mmap_offset(&obj->base);
1583out:
1584 dev_priv->mm.shrinker_no_lock_stealing = false;
1585
1586 return ret;
d8cb5086
CW
1587}
1588
1589static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1590{
d8cb5086
CW
1591 drm_gem_free_mmap_offset(&obj->base);
1592}
1593
de151cf6 1594int
ff72145b
DA
1595i915_gem_mmap_gtt(struct drm_file *file,
1596 struct drm_device *dev,
1597 uint32_t handle,
1598 uint64_t *offset)
de151cf6 1599{
da761a6e 1600 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1601 struct drm_i915_gem_object *obj;
de151cf6
JB
1602 int ret;
1603
76c1dec1 1604 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1605 if (ret)
76c1dec1 1606 return ret;
de151cf6 1607
ff72145b 1608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 1609 if (&obj->base == NULL) {
1d7cfea1
CW
1610 ret = -ENOENT;
1611 goto unlock;
1612 }
de151cf6 1613
5d4545ae 1614 if (obj->base.size > dev_priv->gtt.mappable_end) {
da761a6e 1615 ret = -E2BIG;
ff56b0bc 1616 goto out;
da761a6e
CW
1617 }
1618
05394f39 1619 if (obj->madv != I915_MADV_WILLNEED) {
ab18282d 1620 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1d7cfea1
CW
1621 ret = -EINVAL;
1622 goto out;
ab18282d
CW
1623 }
1624
d8cb5086
CW
1625 ret = i915_gem_object_create_mmap_offset(obj);
1626 if (ret)
1627 goto out;
de151cf6 1628
0de23977 1629 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
de151cf6 1630
1d7cfea1 1631out:
05394f39 1632 drm_gem_object_unreference(&obj->base);
1d7cfea1 1633unlock:
de151cf6 1634 mutex_unlock(&dev->struct_mutex);
1d7cfea1 1635 return ret;
de151cf6
JB
1636}
1637
ff72145b
DA
1638/**
1639 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1640 * @dev: DRM device
1641 * @data: GTT mapping ioctl data
1642 * @file: GEM object info
1643 *
1644 * Simply returns the fake offset to userspace so it can mmap it.
1645 * The mmap call will end up in drm_gem_mmap(), which will set things
1646 * up so we can get faults in the handler above.
1647 *
1648 * The fault handler will take care of binding the object into the GTT
1649 * (since it may have been evicted to make room for something), allocating
1650 * a fence register, and mapping the appropriate aperture address into
1651 * userspace.
1652 */
1653int
1654i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1655 struct drm_file *file)
1656{
1657 struct drm_i915_gem_mmap_gtt *args = data;
1658
ff72145b
DA
1659 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1660}
1661
225067ee
DV
1662/* Immediately discard the backing storage */
1663static void
1664i915_gem_object_truncate(struct drm_i915_gem_object *obj)
e5281ccd 1665{
e5281ccd 1666 struct inode *inode;
e5281ccd 1667
4d6294bf 1668 i915_gem_object_free_mmap_offset(obj);
1286ff73 1669
4d6294bf
CW
1670 if (obj->base.filp == NULL)
1671 return;
e5281ccd 1672
225067ee
DV
1673 /* Our goal here is to return as much of the memory as
1674 * is possible back to the system as we are called from OOM.
1675 * To do this we must instruct the shmfs to drop all of its
1676 * backing pages, *now*.
1677 */
496ad9aa 1678 inode = file_inode(obj->base.filp);
225067ee 1679 shmem_truncate_range(inode, 0, (loff_t)-1);
e5281ccd 1680
225067ee
DV
1681 obj->madv = __I915_MADV_PURGED;
1682}
e5281ccd 1683
225067ee
DV
1684static inline int
1685i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1686{
1687 return obj->madv == I915_MADV_DONTNEED;
e5281ccd
CW
1688}
1689
5cdf5881 1690static void
05394f39 1691i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
673a394b 1692{
90797e6d
ID
1693 struct sg_page_iter sg_iter;
1694 int ret;
1286ff73 1695
05394f39 1696 BUG_ON(obj->madv == __I915_MADV_PURGED);
673a394b 1697
6c085a72
CW
1698 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1699 if (ret) {
1700 /* In the event of a disaster, abandon all caches and
1701 * hope for the best.
1702 */
1703 WARN_ON(ret != -EIO);
2c22569b 1704 i915_gem_clflush_object(obj, true);
6c085a72
CW
1705 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1706 }
1707
6dacfd2f 1708 if (i915_gem_object_needs_bit17_swizzle(obj))
280b713b
EA
1709 i915_gem_object_save_bit_17_swizzle(obj);
1710
05394f39
CW
1711 if (obj->madv == I915_MADV_DONTNEED)
1712 obj->dirty = 0;
3ef94daa 1713
90797e6d 1714 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2db76d7c 1715 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66 1716
05394f39 1717 if (obj->dirty)
9da3da66 1718 set_page_dirty(page);
3ef94daa 1719
05394f39 1720 if (obj->madv == I915_MADV_WILLNEED)
9da3da66 1721 mark_page_accessed(page);
3ef94daa 1722
9da3da66 1723 page_cache_release(page);
3ef94daa 1724 }
05394f39 1725 obj->dirty = 0;
673a394b 1726
9da3da66
CW
1727 sg_free_table(obj->pages);
1728 kfree(obj->pages);
37e680a1 1729}
6c085a72 1730
dd624afd 1731int
37e680a1
CW
1732i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1733{
1734 const struct drm_i915_gem_object_ops *ops = obj->ops;
1735
2f745ad3 1736 if (obj->pages == NULL)
37e680a1
CW
1737 return 0;
1738
a5570178
CW
1739 if (obj->pages_pin_count)
1740 return -EBUSY;
1741
9843877d 1742 BUG_ON(i915_gem_obj_bound_any(obj));
3e123027 1743
a2165e31
CW
1744 /* ->put_pages might need to allocate memory for the bit17 swizzle
1745 * array, hence protect them from being reaped by removing them from gtt
1746 * lists early. */
35c20a60 1747 list_del(&obj->global_list);
a2165e31 1748
37e680a1 1749 ops->put_pages(obj);
05394f39 1750 obj->pages = NULL;
37e680a1 1751
6c085a72
CW
1752 if (i915_gem_object_is_purgeable(obj))
1753 i915_gem_object_truncate(obj);
1754
1755 return 0;
1756}
1757
d9973b43 1758static unsigned long
93927ca5
DV
1759__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1760 bool purgeable_only)
6c085a72 1761{
57094f82 1762 struct list_head still_bound_list;
6c085a72 1763 struct drm_i915_gem_object *obj, *next;
d9973b43 1764 unsigned long count = 0;
6c085a72
CW
1765
1766 list_for_each_entry_safe(obj, next,
1767 &dev_priv->mm.unbound_list,
35c20a60 1768 global_list) {
93927ca5 1769 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
37e680a1 1770 i915_gem_object_put_pages(obj) == 0) {
6c085a72
CW
1771 count += obj->base.size >> PAGE_SHIFT;
1772 if (count >= target)
1773 return count;
1774 }
1775 }
1776
57094f82
CW
1777 /*
1778 * As we may completely rewrite the bound list whilst unbinding
1779 * (due to retiring requests) we have to strictly process only
1780 * one element of the list at the time, and recheck the list
1781 * on every iteration.
1782 */
1783 INIT_LIST_HEAD(&still_bound_list);
1784 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
07fe0b12 1785 struct i915_vma *vma, *v;
80dcfdbd 1786
57094f82
CW
1787 obj = list_first_entry(&dev_priv->mm.bound_list,
1788 typeof(*obj), global_list);
1789 list_move_tail(&obj->global_list, &still_bound_list);
1790
80dcfdbd
BW
1791 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1792 continue;
1793
57094f82
CW
1794 /*
1795 * Hold a reference whilst we unbind this object, as we may
1796 * end up waiting for and retiring requests. This might
1797 * release the final reference (held by the active list)
1798 * and result in the object being freed from under us.
1799 * in this object being freed.
1800 *
1801 * Note 1: Shrinking the bound list is special since only active
1802 * (and hence bound objects) can contain such limbo objects, so
1803 * we don't need special tricks for shrinking the unbound list.
1804 * The only other place where we have to be careful with active
1805 * objects suddenly disappearing due to retiring requests is the
1806 * eviction code.
1807 *
1808 * Note 2: Even though the bound list doesn't hold a reference
1809 * to the object we can safely grab one here: The final object
1810 * unreferencing and the bound_list are both protected by the
1811 * dev->struct_mutex and so we won't ever be able to observe an
1812 * object on the bound_list with a reference count equals 0.
1813 */
1814 drm_gem_object_reference(&obj->base);
1815
07fe0b12
BW
1816 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1817 if (i915_vma_unbind(vma))
1818 break;
80dcfdbd 1819
57094f82 1820 if (i915_gem_object_put_pages(obj) == 0)
6c085a72 1821 count += obj->base.size >> PAGE_SHIFT;
57094f82
CW
1822
1823 drm_gem_object_unreference(&obj->base);
6c085a72 1824 }
57094f82 1825 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
6c085a72
CW
1826
1827 return count;
1828}
1829
d9973b43 1830static unsigned long
93927ca5
DV
1831i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1832{
1833 return __i915_gem_shrink(dev_priv, target, true);
1834}
1835
d9973b43 1836static unsigned long
6c085a72
CW
1837i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1838{
1839 struct drm_i915_gem_object *obj, *next;
7dc19d5a 1840 long freed = 0;
6c085a72
CW
1841
1842 i915_gem_evict_everything(dev_priv->dev);
1843
35c20a60 1844 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
7dc19d5a 1845 global_list) {
d9973b43 1846 if (i915_gem_object_put_pages(obj) == 0)
7dc19d5a 1847 freed += obj->base.size >> PAGE_SHIFT;
7dc19d5a
DC
1848 }
1849 return freed;
225067ee
DV
1850}
1851
37e680a1 1852static int
6c085a72 1853i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
e5281ccd 1854{
6c085a72 1855 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e5281ccd
CW
1856 int page_count, i;
1857 struct address_space *mapping;
9da3da66
CW
1858 struct sg_table *st;
1859 struct scatterlist *sg;
90797e6d 1860 struct sg_page_iter sg_iter;
e5281ccd 1861 struct page *page;
90797e6d 1862 unsigned long last_pfn = 0; /* suppress gcc warning */
6c085a72 1863 gfp_t gfp;
e5281ccd 1864
6c085a72
CW
1865 /* Assert that the object is not currently in any GPU domain. As it
1866 * wasn't in the GTT, there shouldn't be any way it could have been in
1867 * a GPU cache
1868 */
1869 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1870 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1871
9da3da66
CW
1872 st = kmalloc(sizeof(*st), GFP_KERNEL);
1873 if (st == NULL)
1874 return -ENOMEM;
1875
05394f39 1876 page_count = obj->base.size / PAGE_SIZE;
9da3da66 1877 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
9da3da66 1878 kfree(st);
e5281ccd 1879 return -ENOMEM;
9da3da66 1880 }
e5281ccd 1881
9da3da66
CW
1882 /* Get the list of pages out of our struct file. They'll be pinned
1883 * at this point until we release them.
1884 *
1885 * Fail silently without starting the shrinker
1886 */
496ad9aa 1887 mapping = file_inode(obj->base.filp)->i_mapping;
6c085a72 1888 gfp = mapping_gfp_mask(mapping);
caf49191 1889 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
6c085a72 1890 gfp &= ~(__GFP_IO | __GFP_WAIT);
90797e6d
ID
1891 sg = st->sgl;
1892 st->nents = 0;
1893 for (i = 0; i < page_count; i++) {
6c085a72
CW
1894 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1895 if (IS_ERR(page)) {
1896 i915_gem_purge(dev_priv, page_count);
1897 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1898 }
1899 if (IS_ERR(page)) {
1900 /* We've tried hard to allocate the memory by reaping
1901 * our own buffer, now let the real VM do its job and
1902 * go down in flames if truly OOM.
1903 */
caf49191 1904 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
6c085a72
CW
1905 gfp |= __GFP_IO | __GFP_WAIT;
1906
1907 i915_gem_shrink_all(dev_priv);
1908 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1909 if (IS_ERR(page))
1910 goto err_pages;
1911
caf49191 1912 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
6c085a72
CW
1913 gfp &= ~(__GFP_IO | __GFP_WAIT);
1914 }
426729dc
KRW
1915#ifdef CONFIG_SWIOTLB
1916 if (swiotlb_nr_tbl()) {
1917 st->nents++;
1918 sg_set_page(sg, page, PAGE_SIZE, 0);
1919 sg = sg_next(sg);
1920 continue;
1921 }
1922#endif
90797e6d
ID
1923 if (!i || page_to_pfn(page) != last_pfn + 1) {
1924 if (i)
1925 sg = sg_next(sg);
1926 st->nents++;
1927 sg_set_page(sg, page, PAGE_SIZE, 0);
1928 } else {
1929 sg->length += PAGE_SIZE;
1930 }
1931 last_pfn = page_to_pfn(page);
3bbbe706
DV
1932
1933 /* Check that the i965g/gm workaround works. */
1934 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
e5281ccd 1935 }
426729dc
KRW
1936#ifdef CONFIG_SWIOTLB
1937 if (!swiotlb_nr_tbl())
1938#endif
1939 sg_mark_end(sg);
74ce6b6c
CW
1940 obj->pages = st;
1941
6dacfd2f 1942 if (i915_gem_object_needs_bit17_swizzle(obj))
e5281ccd
CW
1943 i915_gem_object_do_bit_17_swizzle(obj);
1944
1945 return 0;
1946
1947err_pages:
90797e6d
ID
1948 sg_mark_end(sg);
1949 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2db76d7c 1950 page_cache_release(sg_page_iter_page(&sg_iter));
9da3da66
CW
1951 sg_free_table(st);
1952 kfree(st);
e5281ccd 1953 return PTR_ERR(page);
673a394b
EA
1954}
1955
37e680a1
CW
1956/* Ensure that the associated pages are gathered from the backing storage
1957 * and pinned into our object. i915_gem_object_get_pages() may be called
1958 * multiple times before they are released by a single call to
1959 * i915_gem_object_put_pages() - once the pages are no longer referenced
1960 * either as a result of memory pressure (reaping pages under the shrinker)
1961 * or as the object is itself released.
1962 */
1963int
1964i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1965{
1966 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1967 const struct drm_i915_gem_object_ops *ops = obj->ops;
1968 int ret;
1969
2f745ad3 1970 if (obj->pages)
37e680a1
CW
1971 return 0;
1972
43e28f09
CW
1973 if (obj->madv != I915_MADV_WILLNEED) {
1974 DRM_ERROR("Attempting to obtain a purgeable object\n");
1975 return -EINVAL;
1976 }
1977
a5570178
CW
1978 BUG_ON(obj->pages_pin_count);
1979
37e680a1
CW
1980 ret = ops->get_pages(obj);
1981 if (ret)
1982 return ret;
1983
35c20a60 1984 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
37e680a1 1985 return 0;
673a394b
EA
1986}
1987
e2d05a8b 1988static void
05394f39 1989i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1990 struct intel_ring_buffer *ring)
673a394b 1991{
05394f39 1992 struct drm_device *dev = obj->base.dev;
69dc4987 1993 struct drm_i915_private *dev_priv = dev->dev_private;
9d773091 1994 u32 seqno = intel_ring_get_seqno(ring);
617dbe27 1995
852835f3 1996 BUG_ON(ring == NULL);
02978ff5
CW
1997 if (obj->ring != ring && obj->last_write_seqno) {
1998 /* Keep the seqno relative to the current ring */
1999 obj->last_write_seqno = seqno;
2000 }
05394f39 2001 obj->ring = ring;
673a394b
EA
2002
2003 /* Add a reference if we're newly entering the active list. */
05394f39
CW
2004 if (!obj->active) {
2005 drm_gem_object_reference(&obj->base);
2006 obj->active = 1;
673a394b 2007 }
e35a41de 2008
05394f39 2009 list_move_tail(&obj->ring_list, &ring->active_list);
caea7476 2010
0201f1ec 2011 obj->last_read_seqno = seqno;
caea7476 2012
7dd49065 2013 if (obj->fenced_gpu_access) {
caea7476 2014 obj->last_fenced_seqno = seqno;
caea7476 2015
7dd49065
CW
2016 /* Bump MRU to take account of the delayed flush */
2017 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2018 struct drm_i915_fence_reg *reg;
2019
2020 reg = &dev_priv->fence_regs[obj->fence_reg];
2021 list_move_tail(&reg->lru_list,
2022 &dev_priv->mm.fence_list);
2023 }
caea7476
CW
2024 }
2025}
2026
e2d05a8b
BW
2027void i915_vma_move_to_active(struct i915_vma *vma,
2028 struct intel_ring_buffer *ring)
2029{
2030 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2031 return i915_gem_object_move_to_active(vma->obj, ring);
2032}
2033
caea7476 2034static void
caea7476 2035i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
ce44b0ea 2036{
ca191b13 2037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
feb822cf
BW
2038 struct i915_address_space *vm;
2039 struct i915_vma *vma;
ce44b0ea 2040
65ce3027 2041 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
05394f39 2042 BUG_ON(!obj->active);
caea7476 2043
feb822cf
BW
2044 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2045 vma = i915_gem_obj_to_vma(obj, vm);
2046 if (vma && !list_empty(&vma->mm_list))
2047 list_move_tail(&vma->mm_list, &vm->inactive_list);
2048 }
caea7476 2049
65ce3027 2050 list_del_init(&obj->ring_list);
caea7476
CW
2051 obj->ring = NULL;
2052
65ce3027
CW
2053 obj->last_read_seqno = 0;
2054 obj->last_write_seqno = 0;
2055 obj->base.write_domain = 0;
2056
2057 obj->last_fenced_seqno = 0;
caea7476 2058 obj->fenced_gpu_access = false;
caea7476
CW
2059
2060 obj->active = 0;
2061 drm_gem_object_unreference(&obj->base);
2062
2063 WARN_ON(i915_verify_lists(dev));
ce44b0ea 2064}
673a394b 2065
9d773091 2066static int
fca26bb4 2067i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
53d227f2 2068{
9d773091
CW
2069 struct drm_i915_private *dev_priv = dev->dev_private;
2070 struct intel_ring_buffer *ring;
2071 int ret, i, j;
53d227f2 2072
107f27a5 2073 /* Carefully retire all requests without writing to the rings */
9d773091 2074 for_each_ring(ring, dev_priv, i) {
107f27a5
CW
2075 ret = intel_ring_idle(ring);
2076 if (ret)
2077 return ret;
9d773091 2078 }
9d773091 2079 i915_gem_retire_requests(dev);
107f27a5
CW
2080
2081 /* Finally reset hw state */
9d773091 2082 for_each_ring(ring, dev_priv, i) {
fca26bb4 2083 intel_ring_init_seqno(ring, seqno);
498d2ac1 2084
9d773091
CW
2085 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2086 ring->sync_seqno[j] = 0;
2087 }
53d227f2 2088
9d773091 2089 return 0;
53d227f2
DV
2090}
2091
fca26bb4
MK
2092int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2093{
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 int ret;
2096
2097 if (seqno == 0)
2098 return -EINVAL;
2099
2100 /* HWS page needs to be set less than what we
2101 * will inject to ring
2102 */
2103 ret = i915_gem_init_seqno(dev, seqno - 1);
2104 if (ret)
2105 return ret;
2106
2107 /* Carefully set the last_seqno value so that wrap
2108 * detection still works
2109 */
2110 dev_priv->next_seqno = seqno;
2111 dev_priv->last_seqno = seqno - 1;
2112 if (dev_priv->last_seqno == 0)
2113 dev_priv->last_seqno--;
2114
2115 return 0;
2116}
2117
9d773091
CW
2118int
2119i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
53d227f2 2120{
9d773091
CW
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122
2123 /* reserve 0 for non-seqno */
2124 if (dev_priv->next_seqno == 0) {
fca26bb4 2125 int ret = i915_gem_init_seqno(dev, 0);
9d773091
CW
2126 if (ret)
2127 return ret;
53d227f2 2128
9d773091
CW
2129 dev_priv->next_seqno = 1;
2130 }
53d227f2 2131
f72b3435 2132 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
9d773091 2133 return 0;
53d227f2
DV
2134}
2135
0025c077
MK
2136int __i915_add_request(struct intel_ring_buffer *ring,
2137 struct drm_file *file,
7d736f4f 2138 struct drm_i915_gem_object *obj,
0025c077 2139 u32 *out_seqno)
673a394b 2140{
db53a302 2141 drm_i915_private_t *dev_priv = ring->dev->dev_private;
acb868d3 2142 struct drm_i915_gem_request *request;
7d736f4f 2143 u32 request_ring_position, request_start;
673a394b 2144 int was_empty;
3cce469c
CW
2145 int ret;
2146
7d736f4f 2147 request_start = intel_ring_get_tail(ring);
cc889e0f
DV
2148 /*
2149 * Emit any outstanding flushes - execbuf can fail to emit the flush
2150 * after having emitted the batchbuffer command. Hence we need to fix
2151 * things up similar to emitting the lazy request. The difference here
2152 * is that the flush _must_ happen before the next request, no matter
2153 * what.
2154 */
a7b9761d
CW
2155 ret = intel_ring_flush_all_caches(ring);
2156 if (ret)
2157 return ret;
cc889e0f 2158
3c0e234c
CW
2159 request = ring->preallocated_lazy_request;
2160 if (WARN_ON(request == NULL))
acb868d3 2161 return -ENOMEM;
cc889e0f 2162
a71d8d94
CW
2163 /* Record the position of the start of the request so that
2164 * should we detect the updated seqno part-way through the
2165 * GPU processing the request, we never over-estimate the
2166 * position of the head.
2167 */
2168 request_ring_position = intel_ring_get_tail(ring);
2169
9d773091 2170 ret = ring->add_request(ring);
3c0e234c 2171 if (ret)
3bb73aba 2172 return ret;
673a394b 2173
9d773091 2174 request->seqno = intel_ring_get_seqno(ring);
852835f3 2175 request->ring = ring;
7d736f4f 2176 request->head = request_start;
a71d8d94 2177 request->tail = request_ring_position;
7d736f4f
MK
2178
2179 /* Whilst this request exists, batch_obj will be on the
2180 * active_list, and so will hold the active reference. Only when this
2181 * request is retired will the the batch_obj be moved onto the
2182 * inactive_list and lose its active reference. Hence we do not need
2183 * to explicitly hold another reference here.
2184 */
9a7e0c2a 2185 request->batch_obj = obj;
0e50e96b 2186
9a7e0c2a
CW
2187 /* Hold a reference to the current context so that we can inspect
2188 * it later in case a hangcheck error event fires.
2189 */
2190 request->ctx = ring->last_context;
0e50e96b
MK
2191 if (request->ctx)
2192 i915_gem_context_reference(request->ctx);
2193
673a394b 2194 request->emitted_jiffies = jiffies;
852835f3
ZN
2195 was_empty = list_empty(&ring->request_list);
2196 list_add_tail(&request->list, &ring->request_list);
3bb73aba 2197 request->file_priv = NULL;
852835f3 2198
db53a302
CW
2199 if (file) {
2200 struct drm_i915_file_private *file_priv = file->driver_priv;
2201
1c25595f 2202 spin_lock(&file_priv->mm.lock);
f787a5f5 2203 request->file_priv = file_priv;
b962442e 2204 list_add_tail(&request->client_list,
f787a5f5 2205 &file_priv->mm.request_list);
1c25595f 2206 spin_unlock(&file_priv->mm.lock);
b962442e 2207 }
673a394b 2208
9d773091 2209 trace_i915_gem_request_add(ring, request->seqno);
1823521d 2210 ring->outstanding_lazy_seqno = 0;
3c0e234c 2211 ring->preallocated_lazy_request = NULL;
db53a302 2212
db1b76ca 2213 if (!dev_priv->ums.mm_suspended) {
10cd45b6
MK
2214 i915_queue_hangcheck(ring->dev);
2215
f047e395 2216 if (was_empty) {
b29c19b6 2217 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
b3b079db 2218 queue_delayed_work(dev_priv->wq,
bcb45086
CW
2219 &dev_priv->mm.retire_work,
2220 round_jiffies_up_relative(HZ));
f047e395
CW
2221 intel_mark_busy(dev_priv->dev);
2222 }
f65d9421 2223 }
cc889e0f 2224
acb868d3 2225 if (out_seqno)
9d773091 2226 *out_seqno = request->seqno;
3cce469c 2227 return 0;
673a394b
EA
2228}
2229
f787a5f5
CW
2230static inline void
2231i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
673a394b 2232{
1c25595f 2233 struct drm_i915_file_private *file_priv = request->file_priv;
673a394b 2234
1c25595f
CW
2235 if (!file_priv)
2236 return;
1c5d22f7 2237
1c25595f 2238 spin_lock(&file_priv->mm.lock);
b29c19b6
CW
2239 list_del(&request->client_list);
2240 request->file_priv = NULL;
1c25595f 2241 spin_unlock(&file_priv->mm.lock);
673a394b 2242}
673a394b 2243
d1ccbb5d
BW
2244static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2245 struct i915_address_space *vm)
aa60c664 2246{
d1ccbb5d
BW
2247 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2248 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
aa60c664
MK
2249 return true;
2250
2251 return false;
2252}
2253
2254static bool i915_head_inside_request(const u32 acthd_unmasked,
2255 const u32 request_start,
2256 const u32 request_end)
2257{
2258 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2259
2260 if (request_start < request_end) {
2261 if (acthd >= request_start && acthd < request_end)
2262 return true;
2263 } else if (request_start > request_end) {
2264 if (acthd >= request_start || acthd < request_end)
2265 return true;
2266 }
2267
2268 return false;
2269}
2270
d1ccbb5d
BW
2271static struct i915_address_space *
2272request_to_vm(struct drm_i915_gem_request *request)
2273{
2274 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2275 struct i915_address_space *vm;
2276
7e0d96bc
BW
2277 if (request->ctx)
2278 vm = request->ctx->vm;
2279 else
2280 vm = &dev_priv->gtt.base;
d1ccbb5d
BW
2281
2282 return vm;
2283}
2284
aa60c664
MK
2285static bool i915_request_guilty(struct drm_i915_gem_request *request,
2286 const u32 acthd, bool *inside)
2287{
2288 /* There is a possibility that unmasked head address
2289 * pointing inside the ring, matches the batch_obj address range.
2290 * However this is extremely unlikely.
2291 */
aa60c664 2292 if (request->batch_obj) {
d1ccbb5d
BW
2293 if (i915_head_inside_object(acthd, request->batch_obj,
2294 request_to_vm(request))) {
aa60c664
MK
2295 *inside = true;
2296 return true;
2297 }
2298 }
2299
2300 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2301 *inside = false;
2302 return true;
2303 }
2304
2305 return false;
2306}
2307
be62acb4
MK
2308static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2309{
2310 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2311
2312 if (hs->banned)
2313 return true;
2314
2315 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2316 DRM_ERROR("context hanging too fast, declaring banned!\n");
2317 return true;
2318 }
2319
2320 return false;
2321}
2322
aa60c664
MK
2323static void i915_set_reset_status(struct intel_ring_buffer *ring,
2324 struct drm_i915_gem_request *request,
2325 u32 acthd)
2326{
2327 struct i915_ctx_hang_stats *hs = NULL;
2328 bool inside, guilty;
d1ccbb5d 2329 unsigned long offset = 0;
aa60c664
MK
2330
2331 /* Innocent until proven guilty */
2332 guilty = false;
2333
d1ccbb5d
BW
2334 if (request->batch_obj)
2335 offset = i915_gem_obj_offset(request->batch_obj,
2336 request_to_vm(request));
2337
f2f4d82f 2338 if (ring->hangcheck.action != HANGCHECK_WAIT &&
aa60c664 2339 i915_request_guilty(request, acthd, &inside)) {
86648500 2340 DRM_DEBUG("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
aa60c664
MK
2341 ring->name,
2342 inside ? "inside" : "flushing",
d1ccbb5d 2343 offset,
aa60c664
MK
2344 request->ctx ? request->ctx->id : 0,
2345 acthd);
2346
2347 guilty = true;
2348 }
2349
2350 /* If contexts are disabled or this is the default context, use
2351 * file_priv->reset_state
2352 */
2353 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2354 hs = &request->ctx->hang_stats;
2355 else if (request->file_priv)
c482972a 2356 hs = &request->file_priv->private_default_ctx->hang_stats;
aa60c664
MK
2357
2358 if (hs) {
be62acb4
MK
2359 if (guilty) {
2360 hs->banned = i915_context_is_banned(hs);
aa60c664 2361 hs->batch_active++;
be62acb4
MK
2362 hs->guilty_ts = get_seconds();
2363 } else {
aa60c664 2364 hs->batch_pending++;
be62acb4 2365 }
aa60c664
MK
2366 }
2367}
2368
0e50e96b
MK
2369static void i915_gem_free_request(struct drm_i915_gem_request *request)
2370{
2371 list_del(&request->list);
2372 i915_gem_request_remove_from_client(request);
2373
2374 if (request->ctx)
2375 i915_gem_context_unreference(request->ctx);
2376
2377 kfree(request);
2378}
2379
4db080f9
CW
2380static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2381 struct intel_ring_buffer *ring)
9375e446 2382{
4db080f9
CW
2383 u32 completed_seqno = ring->get_seqno(ring, false);
2384 u32 acthd = intel_ring_get_active_head(ring);
2385 struct drm_i915_gem_request *request;
2386
2387 list_for_each_entry(request, &ring->request_list, list) {
2388 if (i915_seqno_passed(completed_seqno, request->seqno))
2389 continue;
aa60c664 2390
4db080f9
CW
2391 i915_set_reset_status(ring, request, acthd);
2392 }
2393}
aa60c664 2394
4db080f9
CW
2395static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2396 struct intel_ring_buffer *ring)
2397{
dfaae392 2398 while (!list_empty(&ring->active_list)) {
05394f39 2399 struct drm_i915_gem_object *obj;
9375e446 2400
05394f39
CW
2401 obj = list_first_entry(&ring->active_list,
2402 struct drm_i915_gem_object,
2403 ring_list);
9375e446 2404
05394f39 2405 i915_gem_object_move_to_inactive(obj);
673a394b 2406 }
1d62beea
BW
2407
2408 /*
2409 * We must free the requests after all the corresponding objects have
2410 * been moved off active lists. Which is the same order as the normal
2411 * retire_requests function does. This is important if object hold
2412 * implicit references on things like e.g. ppgtt address spaces through
2413 * the request.
2414 */
2415 while (!list_empty(&ring->request_list)) {
2416 struct drm_i915_gem_request *request;
2417
2418 request = list_first_entry(&ring->request_list,
2419 struct drm_i915_gem_request,
2420 list);
2421
2422 i915_gem_free_request(request);
2423 }
673a394b
EA
2424}
2425
19b2dbde 2426void i915_gem_restore_fences(struct drm_device *dev)
312817a3
CW
2427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 int i;
2430
4b9de737 2431 for (i = 0; i < dev_priv->num_fence_regs; i++) {
312817a3 2432 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
7d2cb39c 2433
94a335db
DV
2434 /*
2435 * Commit delayed tiling changes if we have an object still
2436 * attached to the fence, otherwise just clear the fence.
2437 */
2438 if (reg->obj) {
2439 i915_gem_object_update_fence(reg->obj, reg,
2440 reg->obj->tiling_mode);
2441 } else {
2442 i915_gem_write_fence(dev, i, NULL);
2443 }
312817a3
CW
2444 }
2445}
2446
069efc1d 2447void i915_gem_reset(struct drm_device *dev)
673a394b 2448{
77f01230 2449 struct drm_i915_private *dev_priv = dev->dev_private;
b4519513 2450 struct intel_ring_buffer *ring;
1ec14ad3 2451 int i;
673a394b 2452
4db080f9
CW
2453 /*
2454 * Before we free the objects from the requests, we need to inspect
2455 * them for finding the guilty party. As the requests only borrow
2456 * their reference to the objects, the inspection must be done first.
2457 */
2458 for_each_ring(ring, dev_priv, i)
2459 i915_gem_reset_ring_status(dev_priv, ring);
2460
b4519513 2461 for_each_ring(ring, dev_priv, i)
4db080f9 2462 i915_gem_reset_ring_cleanup(dev_priv, ring);
dfaae392 2463
3d57e5bd
BW
2464 i915_gem_cleanup_ringbuffer(dev);
2465
acce9ffa
BW
2466 i915_gem_context_reset(dev);
2467
19b2dbde 2468 i915_gem_restore_fences(dev);
673a394b
EA
2469}
2470
2471/**
2472 * This function clears the request list as sequence numbers are passed.
2473 */
a71d8d94 2474void
db53a302 2475i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
673a394b 2476{
673a394b
EA
2477 uint32_t seqno;
2478
db53a302 2479 if (list_empty(&ring->request_list))
6c0594a3
KW
2480 return;
2481
db53a302 2482 WARN_ON(i915_verify_lists(ring->dev));
673a394b 2483
b2eadbc8 2484 seqno = ring->get_seqno(ring, true);
1ec14ad3 2485
e9103038
CW
2486 /* Move any buffers on the active list that are no longer referenced
2487 * by the ringbuffer to the flushing/inactive lists as appropriate,
2488 * before we free the context associated with the requests.
2489 */
2490 while (!list_empty(&ring->active_list)) {
2491 struct drm_i915_gem_object *obj;
2492
2493 obj = list_first_entry(&ring->active_list,
2494 struct drm_i915_gem_object,
2495 ring_list);
2496
2497 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2498 break;
2499
2500 i915_gem_object_move_to_inactive(obj);
2501 }
2502
2503
852835f3 2504 while (!list_empty(&ring->request_list)) {
673a394b 2505 struct drm_i915_gem_request *request;
673a394b 2506
852835f3 2507 request = list_first_entry(&ring->request_list,
673a394b
EA
2508 struct drm_i915_gem_request,
2509 list);
673a394b 2510
dfaae392 2511 if (!i915_seqno_passed(seqno, request->seqno))
b84d5f0c
CW
2512 break;
2513
db53a302 2514 trace_i915_gem_request_retire(ring, request->seqno);
a71d8d94
CW
2515 /* We know the GPU must have read the request to have
2516 * sent us the seqno + interrupt, so use the position
2517 * of tail of the request to update the last known position
2518 * of the GPU head.
2519 */
2520 ring->last_retired_head = request->tail;
b84d5f0c 2521
0e50e96b 2522 i915_gem_free_request(request);
b84d5f0c 2523 }
673a394b 2524
db53a302
CW
2525 if (unlikely(ring->trace_irq_seqno &&
2526 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1ec14ad3 2527 ring->irq_put(ring);
db53a302 2528 ring->trace_irq_seqno = 0;
9d34e5db 2529 }
23bc5982 2530
db53a302 2531 WARN_ON(i915_verify_lists(ring->dev));
673a394b
EA
2532}
2533
b29c19b6 2534bool
b09a1fec
CW
2535i915_gem_retire_requests(struct drm_device *dev)
2536{
2537 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2538 struct intel_ring_buffer *ring;
b29c19b6 2539 bool idle = true;
1ec14ad3 2540 int i;
b09a1fec 2541
b29c19b6 2542 for_each_ring(ring, dev_priv, i) {
b4519513 2543 i915_gem_retire_requests_ring(ring);
b29c19b6
CW
2544 idle &= list_empty(&ring->request_list);
2545 }
2546
2547 if (idle)
2548 mod_delayed_work(dev_priv->wq,
2549 &dev_priv->mm.idle_work,
2550 msecs_to_jiffies(100));
2551
2552 return idle;
b09a1fec
CW
2553}
2554
75ef9da2 2555static void
673a394b
EA
2556i915_gem_retire_work_handler(struct work_struct *work)
2557{
b29c19b6
CW
2558 struct drm_i915_private *dev_priv =
2559 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2560 struct drm_device *dev = dev_priv->dev;
0a58705b 2561 bool idle;
673a394b 2562
891b48cf 2563 /* Come back later if the device is busy... */
b29c19b6
CW
2564 idle = false;
2565 if (mutex_trylock(&dev->struct_mutex)) {
2566 idle = i915_gem_retire_requests(dev);
2567 mutex_unlock(&dev->struct_mutex);
673a394b 2568 }
b29c19b6 2569 if (!idle)
bcb45086
CW
2570 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2571 round_jiffies_up_relative(HZ));
b29c19b6 2572}
0a58705b 2573
b29c19b6
CW
2574static void
2575i915_gem_idle_work_handler(struct work_struct *work)
2576{
2577 struct drm_i915_private *dev_priv =
2578 container_of(work, typeof(*dev_priv), mm.idle_work.work);
2579
2580 intel_mark_idle(dev_priv->dev);
673a394b
EA
2581}
2582
30dfebf3
DV
2583/**
2584 * Ensures that an object will eventually get non-busy by flushing any required
2585 * write domains, emitting any outstanding lazy request and retiring and
2586 * completed requests.
2587 */
2588static int
2589i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2590{
2591 int ret;
2592
2593 if (obj->active) {
0201f1ec 2594 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
30dfebf3
DV
2595 if (ret)
2596 return ret;
2597
30dfebf3
DV
2598 i915_gem_retire_requests_ring(obj->ring);
2599 }
2600
2601 return 0;
2602}
2603
23ba4fd0
BW
2604/**
2605 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2606 * @DRM_IOCTL_ARGS: standard ioctl arguments
2607 *
2608 * Returns 0 if successful, else an error is returned with the remaining time in
2609 * the timeout parameter.
2610 * -ETIME: object is still busy after timeout
2611 * -ERESTARTSYS: signal interrupted the wait
2612 * -ENONENT: object doesn't exist
2613 * Also possible, but rare:
2614 * -EAGAIN: GPU wedged
2615 * -ENOMEM: damn
2616 * -ENODEV: Internal IRQ fail
2617 * -E?: The add request failed
2618 *
2619 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2620 * non-zero timeout parameter the wait ioctl will wait for the given number of
2621 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2622 * without holding struct_mutex the object may become re-busied before this
2623 * function completes. A similar but shorter * race condition exists in the busy
2624 * ioctl
2625 */
2626int
2627i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2628{
f69061be 2629 drm_i915_private_t *dev_priv = dev->dev_private;
23ba4fd0
BW
2630 struct drm_i915_gem_wait *args = data;
2631 struct drm_i915_gem_object *obj;
2632 struct intel_ring_buffer *ring = NULL;
eac1f14f 2633 struct timespec timeout_stack, *timeout = NULL;
f69061be 2634 unsigned reset_counter;
23ba4fd0
BW
2635 u32 seqno = 0;
2636 int ret = 0;
2637
eac1f14f
BW
2638 if (args->timeout_ns >= 0) {
2639 timeout_stack = ns_to_timespec(args->timeout_ns);
2640 timeout = &timeout_stack;
2641 }
23ba4fd0
BW
2642
2643 ret = i915_mutex_lock_interruptible(dev);
2644 if (ret)
2645 return ret;
2646
2647 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2648 if (&obj->base == NULL) {
2649 mutex_unlock(&dev->struct_mutex);
2650 return -ENOENT;
2651 }
2652
30dfebf3
DV
2653 /* Need to make sure the object gets inactive eventually. */
2654 ret = i915_gem_object_flush_active(obj);
23ba4fd0
BW
2655 if (ret)
2656 goto out;
2657
2658 if (obj->active) {
0201f1ec 2659 seqno = obj->last_read_seqno;
23ba4fd0
BW
2660 ring = obj->ring;
2661 }
2662
2663 if (seqno == 0)
2664 goto out;
2665
23ba4fd0
BW
2666 /* Do this after OLR check to make sure we make forward progress polling
2667 * on this IOCTL with a 0 timeout (like busy ioctl)
2668 */
2669 if (!args->timeout_ns) {
2670 ret = -ETIME;
2671 goto out;
2672 }
2673
2674 drm_gem_object_unreference(&obj->base);
f69061be 2675 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
23ba4fd0
BW
2676 mutex_unlock(&dev->struct_mutex);
2677
b29c19b6 2678 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
4f42f4ef 2679 if (timeout)
eac1f14f 2680 args->timeout_ns = timespec_to_ns(timeout);
23ba4fd0
BW
2681 return ret;
2682
2683out:
2684 drm_gem_object_unreference(&obj->base);
2685 mutex_unlock(&dev->struct_mutex);
2686 return ret;
2687}
2688
5816d648
BW
2689/**
2690 * i915_gem_object_sync - sync an object to a ring.
2691 *
2692 * @obj: object which may be in use on another ring.
2693 * @to: ring we wish to use the object on. May be NULL.
2694 *
2695 * This code is meant to abstract object synchronization with the GPU.
2696 * Calling with NULL implies synchronizing the object with the CPU
2697 * rather than a particular GPU ring.
2698 *
2699 * Returns 0 if successful, else propagates up the lower layer error.
2700 */
2911a35b
BW
2701int
2702i915_gem_object_sync(struct drm_i915_gem_object *obj,
2703 struct intel_ring_buffer *to)
2704{
2705 struct intel_ring_buffer *from = obj->ring;
2706 u32 seqno;
2707 int ret, idx;
2708
2709 if (from == NULL || to == from)
2710 return 0;
2711
5816d648 2712 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
0201f1ec 2713 return i915_gem_object_wait_rendering(obj, false);
2911a35b
BW
2714
2715 idx = intel_ring_sync_index(from, to);
2716
0201f1ec 2717 seqno = obj->last_read_seqno;
2911a35b
BW
2718 if (seqno <= from->sync_seqno[idx])
2719 return 0;
2720
b4aca010
BW
2721 ret = i915_gem_check_olr(obj->ring, seqno);
2722 if (ret)
2723 return ret;
2911a35b 2724
b52b89da 2725 trace_i915_gem_ring_sync_to(from, to, seqno);
1500f7ea 2726 ret = to->sync_to(to, from, seqno);
e3a5a225 2727 if (!ret)
7b01e260
MK
2728 /* We use last_read_seqno because sync_to()
2729 * might have just caused seqno wrap under
2730 * the radar.
2731 */
2732 from->sync_seqno[idx] = obj->last_read_seqno;
2911a35b 2733
e3a5a225 2734 return ret;
2911a35b
BW
2735}
2736
b5ffc9bc
CW
2737static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2738{
2739 u32 old_write_domain, old_read_domains;
2740
b5ffc9bc
CW
2741 /* Force a pagefault for domain tracking on next user access */
2742 i915_gem_release_mmap(obj);
2743
b97c3d9c
KP
2744 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2745 return;
2746
97c809fd
CW
2747 /* Wait for any direct GTT access to complete */
2748 mb();
2749
b5ffc9bc
CW
2750 old_read_domains = obj->base.read_domains;
2751 old_write_domain = obj->base.write_domain;
2752
2753 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2754 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2755
2756 trace_i915_gem_object_change_domain(obj,
2757 old_read_domains,
2758 old_write_domain);
2759}
2760
07fe0b12 2761int i915_vma_unbind(struct i915_vma *vma)
673a394b 2762{
07fe0b12 2763 struct drm_i915_gem_object *obj = vma->obj;
7bddb01f 2764 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
43e28f09 2765 int ret;
673a394b 2766
07fe0b12 2767 if (list_empty(&vma->vma_link))
673a394b
EA
2768 return 0;
2769
0ff501cb
DV
2770 if (!drm_mm_node_allocated(&vma->node)) {
2771 i915_gem_vma_destroy(vma);
2772
2773 return 0;
2774 }
433544bd 2775
d7f46fc4 2776 if (vma->pin_count)
31d8d651 2777 return -EBUSY;
673a394b 2778
c4670ad0
CW
2779 BUG_ON(obj->pages == NULL);
2780
a8198eea 2781 ret = i915_gem_object_finish_gpu(obj);
1488fc08 2782 if (ret)
a8198eea
CW
2783 return ret;
2784 /* Continue on if we fail due to EIO, the GPU is hung so we
2785 * should be safe and we need to cleanup or else we might
2786 * cause memory corruption through use-after-free.
2787 */
2788
b5ffc9bc 2789 i915_gem_object_finish_gtt(obj);
5323fd04 2790
96b47b65 2791 /* release the fence reg _after_ flushing */
d9e86c0e 2792 ret = i915_gem_object_put_fence(obj);
1488fc08 2793 if (ret)
d9e86c0e 2794 return ret;
96b47b65 2795
07fe0b12 2796 trace_i915_vma_unbind(vma);
db53a302 2797
6f65e29a
BW
2798 vma->unbind_vma(vma);
2799
74163907 2800 i915_gem_gtt_finish_object(obj);
7bddb01f 2801
ca191b13 2802 list_del(&vma->mm_list);
75e9e915 2803 /* Avoid an unnecessary call to unbind on rebind. */
5cacaac7
BW
2804 if (i915_is_ggtt(vma->vm))
2805 obj->map_and_fenceable = true;
673a394b 2806
2f633156
BW
2807 drm_mm_remove_node(&vma->node);
2808 i915_gem_vma_destroy(vma);
2809
2810 /* Since the unbound list is global, only move to that list if
b93dab6e 2811 * no more VMAs exist. */
2f633156
BW
2812 if (list_empty(&obj->vma_list))
2813 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
673a394b 2814
70903c3b
CW
2815 /* And finally now the object is completely decoupled from this vma,
2816 * we can drop its hold on the backing storage and allow it to be
2817 * reaped by the shrinker.
2818 */
2819 i915_gem_object_unpin_pages(obj);
2820
88241785 2821 return 0;
54cf91dc
CW
2822}
2823
07fe0b12
BW
2824/**
2825 * Unbinds an object from the global GTT aperture.
2826 */
2827int
2828i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2829{
2830 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2831 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2832
58e73e15 2833 if (!i915_gem_obj_ggtt_bound(obj))
07fe0b12
BW
2834 return 0;
2835
d7f46fc4 2836 if (i915_gem_obj_to_ggtt(obj)->pin_count)
07fe0b12
BW
2837 return -EBUSY;
2838
2839 BUG_ON(obj->pages == NULL);
2840
2841 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2842}
2843
b2da9fe5 2844int i915_gpu_idle(struct drm_device *dev)
4df2faf4
DV
2845{
2846 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2847 struct intel_ring_buffer *ring;
1ec14ad3 2848 int ret, i;
4df2faf4 2849
4df2faf4 2850 /* Flush everything onto the inactive list. */
b4519513 2851 for_each_ring(ring, dev_priv, i) {
41bde553 2852 ret = i915_switch_context(ring, NULL, ring->default_context);
b6c7488d
BW
2853 if (ret)
2854 return ret;
2855
3e960501 2856 ret = intel_ring_idle(ring);
1ec14ad3
CW
2857 if (ret)
2858 return ret;
2859 }
4df2faf4 2860
8a1a49f9 2861 return 0;
4df2faf4
DV
2862}
2863
9ce079e4
CW
2864static void i965_write_fence_reg(struct drm_device *dev, int reg,
2865 struct drm_i915_gem_object *obj)
de151cf6 2866{
de151cf6 2867 drm_i915_private_t *dev_priv = dev->dev_private;
56c844e5
ID
2868 int fence_reg;
2869 int fence_pitch_shift;
de151cf6 2870
56c844e5
ID
2871 if (INTEL_INFO(dev)->gen >= 6) {
2872 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2873 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2874 } else {
2875 fence_reg = FENCE_REG_965_0;
2876 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2877 }
2878
d18b9619
CW
2879 fence_reg += reg * 8;
2880
2881 /* To w/a incoherency with non-atomic 64-bit register updates,
2882 * we split the 64-bit update into two 32-bit writes. In order
2883 * for a partial fence not to be evaluated between writes, we
2884 * precede the update with write to turn off the fence register,
2885 * and only enable the fence as the last step.
2886 *
2887 * For extra levels of paranoia, we make sure each step lands
2888 * before applying the next step.
2889 */
2890 I915_WRITE(fence_reg, 0);
2891 POSTING_READ(fence_reg);
2892
9ce079e4 2893 if (obj) {
f343c5f6 2894 u32 size = i915_gem_obj_ggtt_size(obj);
d18b9619 2895 uint64_t val;
de151cf6 2896
f343c5f6 2897 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
9ce079e4 2898 0xfffff000) << 32;
f343c5f6 2899 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
56c844e5 2900 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
9ce079e4
CW
2901 if (obj->tiling_mode == I915_TILING_Y)
2902 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2903 val |= I965_FENCE_REG_VALID;
c6642782 2904
d18b9619
CW
2905 I915_WRITE(fence_reg + 4, val >> 32);
2906 POSTING_READ(fence_reg + 4);
2907
2908 I915_WRITE(fence_reg + 0, val);
2909 POSTING_READ(fence_reg);
2910 } else {
2911 I915_WRITE(fence_reg + 4, 0);
2912 POSTING_READ(fence_reg + 4);
2913 }
de151cf6
JB
2914}
2915
9ce079e4
CW
2916static void i915_write_fence_reg(struct drm_device *dev, int reg,
2917 struct drm_i915_gem_object *obj)
de151cf6 2918{
de151cf6 2919 drm_i915_private_t *dev_priv = dev->dev_private;
9ce079e4 2920 u32 val;
de151cf6 2921
9ce079e4 2922 if (obj) {
f343c5f6 2923 u32 size = i915_gem_obj_ggtt_size(obj);
9ce079e4
CW
2924 int pitch_val;
2925 int tile_width;
c6642782 2926
f343c5f6 2927 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
9ce079e4 2928 (size & -size) != size ||
f343c5f6
BW
2929 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2930 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2931 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
c6642782 2932
9ce079e4
CW
2933 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2934 tile_width = 128;
2935 else
2936 tile_width = 512;
2937
2938 /* Note: pitch better be a power of two tile widths */
2939 pitch_val = obj->stride / tile_width;
2940 pitch_val = ffs(pitch_val) - 1;
2941
f343c5f6 2942 val = i915_gem_obj_ggtt_offset(obj);
9ce079e4
CW
2943 if (obj->tiling_mode == I915_TILING_Y)
2944 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2945 val |= I915_FENCE_SIZE_BITS(size);
2946 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2947 val |= I830_FENCE_REG_VALID;
2948 } else
2949 val = 0;
2950
2951 if (reg < 8)
2952 reg = FENCE_REG_830_0 + reg * 4;
2953 else
2954 reg = FENCE_REG_945_8 + (reg - 8) * 4;
2955
2956 I915_WRITE(reg, val);
2957 POSTING_READ(reg);
de151cf6
JB
2958}
2959
9ce079e4
CW
2960static void i830_write_fence_reg(struct drm_device *dev, int reg,
2961 struct drm_i915_gem_object *obj)
de151cf6 2962{
de151cf6 2963 drm_i915_private_t *dev_priv = dev->dev_private;
de151cf6 2964 uint32_t val;
de151cf6 2965
9ce079e4 2966 if (obj) {
f343c5f6 2967 u32 size = i915_gem_obj_ggtt_size(obj);
9ce079e4 2968 uint32_t pitch_val;
de151cf6 2969
f343c5f6 2970 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
9ce079e4 2971 (size & -size) != size ||
f343c5f6
BW
2972 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2973 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2974 i915_gem_obj_ggtt_offset(obj), size);
e76a16de 2975
9ce079e4
CW
2976 pitch_val = obj->stride / 128;
2977 pitch_val = ffs(pitch_val) - 1;
de151cf6 2978
f343c5f6 2979 val = i915_gem_obj_ggtt_offset(obj);
9ce079e4
CW
2980 if (obj->tiling_mode == I915_TILING_Y)
2981 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2982 val |= I830_FENCE_SIZE_BITS(size);
2983 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2984 val |= I830_FENCE_REG_VALID;
2985 } else
2986 val = 0;
c6642782 2987
9ce079e4
CW
2988 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2989 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2990}
2991
d0a57789
CW
2992inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2993{
2994 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2995}
2996
9ce079e4
CW
2997static void i915_gem_write_fence(struct drm_device *dev, int reg,
2998 struct drm_i915_gem_object *obj)
2999{
d0a57789
CW
3000 struct drm_i915_private *dev_priv = dev->dev_private;
3001
3002 /* Ensure that all CPU reads are completed before installing a fence
3003 * and all writes before removing the fence.
3004 */
3005 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3006 mb();
3007
94a335db
DV
3008 WARN(obj && (!obj->stride || !obj->tiling_mode),
3009 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3010 obj->stride, obj->tiling_mode);
3011
9ce079e4 3012 switch (INTEL_INFO(dev)->gen) {
5ab31333 3013 case 8:
9ce079e4 3014 case 7:
56c844e5 3015 case 6:
9ce079e4
CW
3016 case 5:
3017 case 4: i965_write_fence_reg(dev, reg, obj); break;
3018 case 3: i915_write_fence_reg(dev, reg, obj); break;
3019 case 2: i830_write_fence_reg(dev, reg, obj); break;
7dbf9d6e 3020 default: BUG();
9ce079e4 3021 }
d0a57789
CW
3022
3023 /* And similarly be paranoid that no direct access to this region
3024 * is reordered to before the fence is installed.
3025 */
3026 if (i915_gem_object_needs_mb(obj))
3027 mb();
de151cf6
JB
3028}
3029
61050808
CW
3030static inline int fence_number(struct drm_i915_private *dev_priv,
3031 struct drm_i915_fence_reg *fence)
3032{
3033 return fence - dev_priv->fence_regs;
3034}
3035
3036static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3037 struct drm_i915_fence_reg *fence,
3038 bool enable)
3039{
2dc8aae0 3040 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
46a0b638
CW
3041 int reg = fence_number(dev_priv, fence);
3042
3043 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
61050808
CW
3044
3045 if (enable) {
46a0b638 3046 obj->fence_reg = reg;
61050808
CW
3047 fence->obj = obj;
3048 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3049 } else {
3050 obj->fence_reg = I915_FENCE_REG_NONE;
3051 fence->obj = NULL;
3052 list_del_init(&fence->lru_list);
3053 }
94a335db 3054 obj->fence_dirty = false;
61050808
CW
3055}
3056
d9e86c0e 3057static int
d0a57789 3058i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
d9e86c0e 3059{
1c293ea3 3060 if (obj->last_fenced_seqno) {
86d5bc37 3061 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
18991845
CW
3062 if (ret)
3063 return ret;
d9e86c0e
CW
3064
3065 obj->last_fenced_seqno = 0;
d9e86c0e
CW
3066 }
3067
86d5bc37 3068 obj->fenced_gpu_access = false;
d9e86c0e
CW
3069 return 0;
3070}
3071
3072int
3073i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3074{
61050808 3075 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
f9c513e9 3076 struct drm_i915_fence_reg *fence;
d9e86c0e
CW
3077 int ret;
3078
d0a57789 3079 ret = i915_gem_object_wait_fence(obj);
d9e86c0e
CW
3080 if (ret)
3081 return ret;
3082
61050808
CW
3083 if (obj->fence_reg == I915_FENCE_REG_NONE)
3084 return 0;
d9e86c0e 3085
f9c513e9
CW
3086 fence = &dev_priv->fence_regs[obj->fence_reg];
3087
61050808 3088 i915_gem_object_fence_lost(obj);
f9c513e9 3089 i915_gem_object_update_fence(obj, fence, false);
d9e86c0e
CW
3090
3091 return 0;
3092}
3093
3094static struct drm_i915_fence_reg *
a360bb1a 3095i915_find_fence_reg(struct drm_device *dev)
ae3db24a 3096{
ae3db24a 3097 struct drm_i915_private *dev_priv = dev->dev_private;
8fe301ad 3098 struct drm_i915_fence_reg *reg, *avail;
d9e86c0e 3099 int i;
ae3db24a
DV
3100
3101 /* First try to find a free reg */
d9e86c0e 3102 avail = NULL;
ae3db24a
DV
3103 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3104 reg = &dev_priv->fence_regs[i];
3105 if (!reg->obj)
d9e86c0e 3106 return reg;
ae3db24a 3107
1690e1eb 3108 if (!reg->pin_count)
d9e86c0e 3109 avail = reg;
ae3db24a
DV
3110 }
3111
d9e86c0e 3112 if (avail == NULL)
5dce5b93 3113 goto deadlock;
ae3db24a
DV
3114
3115 /* None available, try to steal one or wait for a user to finish */
d9e86c0e 3116 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
1690e1eb 3117 if (reg->pin_count)
ae3db24a
DV
3118 continue;
3119
8fe301ad 3120 return reg;
ae3db24a
DV
3121 }
3122
5dce5b93
CW
3123deadlock:
3124 /* Wait for completion of pending flips which consume fences */
3125 if (intel_has_pending_fb_unpin(dev))
3126 return ERR_PTR(-EAGAIN);
3127
3128 return ERR_PTR(-EDEADLK);
ae3db24a
DV
3129}
3130
de151cf6 3131/**
9a5a53b3 3132 * i915_gem_object_get_fence - set up fencing for an object
de151cf6
JB
3133 * @obj: object to map through a fence reg
3134 *
3135 * When mapping objects through the GTT, userspace wants to be able to write
3136 * to them without having to worry about swizzling if the object is tiled.
de151cf6
JB
3137 * This function walks the fence regs looking for a free one for @obj,
3138 * stealing one if it can't find any.
3139 *
3140 * It then sets up the reg based on the object's properties: address, pitch
3141 * and tiling format.
9a5a53b3
CW
3142 *
3143 * For an untiled surface, this removes any existing fence.
de151cf6 3144 */
8c4b8c3f 3145int
06d98131 3146i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
de151cf6 3147{
05394f39 3148 struct drm_device *dev = obj->base.dev;
79e53945 3149 struct drm_i915_private *dev_priv = dev->dev_private;
14415745 3150 bool enable = obj->tiling_mode != I915_TILING_NONE;
d9e86c0e 3151 struct drm_i915_fence_reg *reg;
ae3db24a 3152 int ret;
de151cf6 3153
14415745
CW
3154 /* Have we updated the tiling parameters upon the object and so
3155 * will need to serialise the write to the associated fence register?
3156 */
5d82e3e6 3157 if (obj->fence_dirty) {
d0a57789 3158 ret = i915_gem_object_wait_fence(obj);
14415745
CW
3159 if (ret)
3160 return ret;
3161 }
9a5a53b3 3162
d9e86c0e 3163 /* Just update our place in the LRU if our fence is getting reused. */
05394f39
CW
3164 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3165 reg = &dev_priv->fence_regs[obj->fence_reg];
5d82e3e6 3166 if (!obj->fence_dirty) {
14415745
CW
3167 list_move_tail(&reg->lru_list,
3168 &dev_priv->mm.fence_list);
3169 return 0;
3170 }
3171 } else if (enable) {
3172 reg = i915_find_fence_reg(dev);
5dce5b93
CW
3173 if (IS_ERR(reg))
3174 return PTR_ERR(reg);
d9e86c0e 3175
14415745
CW
3176 if (reg->obj) {
3177 struct drm_i915_gem_object *old = reg->obj;
3178
d0a57789 3179 ret = i915_gem_object_wait_fence(old);
29c5a587
CW
3180 if (ret)
3181 return ret;
3182
14415745 3183 i915_gem_object_fence_lost(old);
29c5a587 3184 }
14415745 3185 } else
a09ba7fa 3186 return 0;
a09ba7fa 3187
14415745 3188 i915_gem_object_update_fence(obj, reg, enable);
14415745 3189
9ce079e4 3190 return 0;
de151cf6
JB
3191}
3192
42d6ab48
CW
3193static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3194 struct drm_mm_node *gtt_space,
3195 unsigned long cache_level)
3196{
3197 struct drm_mm_node *other;
3198
3199 /* On non-LLC machines we have to be careful when putting differing
3200 * types of snoopable memory together to avoid the prefetcher
4239ca77 3201 * crossing memory domains and dying.
42d6ab48
CW
3202 */
3203 if (HAS_LLC(dev))
3204 return true;
3205
c6cfb325 3206 if (!drm_mm_node_allocated(gtt_space))
42d6ab48
CW
3207 return true;
3208
3209 if (list_empty(&gtt_space->node_list))
3210 return true;
3211
3212 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3213 if (other->allocated && !other->hole_follows && other->color != cache_level)
3214 return false;
3215
3216 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3217 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3218 return false;
3219
3220 return true;
3221}
3222
3223static void i915_gem_verify_gtt(struct drm_device *dev)
3224{
3225#if WATCH_GTT
3226 struct drm_i915_private *dev_priv = dev->dev_private;
3227 struct drm_i915_gem_object *obj;
3228 int err = 0;
3229
35c20a60 3230 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
42d6ab48
CW
3231 if (obj->gtt_space == NULL) {
3232 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3233 err++;
3234 continue;
3235 }
3236
3237 if (obj->cache_level != obj->gtt_space->color) {
3238 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
f343c5f6
BW
3239 i915_gem_obj_ggtt_offset(obj),
3240 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
42d6ab48
CW
3241 obj->cache_level,
3242 obj->gtt_space->color);
3243 err++;
3244 continue;
3245 }
3246
3247 if (!i915_gem_valid_gtt_space(dev,
3248 obj->gtt_space,
3249 obj->cache_level)) {
3250 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
f343c5f6
BW
3251 i915_gem_obj_ggtt_offset(obj),
3252 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
42d6ab48
CW
3253 obj->cache_level);
3254 err++;
3255 continue;
3256 }
3257 }
3258
3259 WARN_ON(err);
3260#endif
3261}
3262
673a394b
EA
3263/**
3264 * Finds free space in the GTT aperture and binds the object there.
3265 */
3266static int
07fe0b12
BW
3267i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3268 struct i915_address_space *vm,
3269 unsigned alignment,
3270 bool map_and_fenceable,
3271 bool nonblocking)
673a394b 3272{
05394f39 3273 struct drm_device *dev = obj->base.dev;
673a394b 3274 drm_i915_private_t *dev_priv = dev->dev_private;
5e783301 3275 u32 size, fence_size, fence_alignment, unfenced_alignment;
07fe0b12
BW
3276 size_t gtt_max =
3277 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
2f633156 3278 struct i915_vma *vma;
07f73f69 3279 int ret;
673a394b 3280
e28f8711
CW
3281 fence_size = i915_gem_get_gtt_size(dev,
3282 obj->base.size,
3283 obj->tiling_mode);
3284 fence_alignment = i915_gem_get_gtt_alignment(dev,
3285 obj->base.size,
d865110c 3286 obj->tiling_mode, true);
e28f8711 3287 unfenced_alignment =
d865110c 3288 i915_gem_get_gtt_alignment(dev,
e28f8711 3289 obj->base.size,
d865110c 3290 obj->tiling_mode, false);
a00b10c3 3291
673a394b 3292 if (alignment == 0)
5e783301
DV
3293 alignment = map_and_fenceable ? fence_alignment :
3294 unfenced_alignment;
75e9e915 3295 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
673a394b
EA
3296 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3297 return -EINVAL;
3298 }
3299
05394f39 3300 size = map_and_fenceable ? fence_size : obj->base.size;
a00b10c3 3301
654fc607
CW
3302 /* If the object is bigger than the entire aperture, reject it early
3303 * before evicting everything in a vain attempt to find space.
3304 */
0a9ae0d7 3305 if (obj->base.size > gtt_max) {
3765f304 3306 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
a36689cb
CW
3307 obj->base.size,
3308 map_and_fenceable ? "mappable" : "total",
0a9ae0d7 3309 gtt_max);
654fc607
CW
3310 return -E2BIG;
3311 }
3312
37e680a1 3313 ret = i915_gem_object_get_pages(obj);
6c085a72
CW
3314 if (ret)
3315 return ret;
3316
fbdda6fb
CW
3317 i915_gem_object_pin_pages(obj);
3318
accfef2e 3319 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
db473b36 3320 if (IS_ERR(vma)) {
bc6bc15b
DV
3321 ret = PTR_ERR(vma);
3322 goto err_unpin;
2f633156
BW
3323 }
3324
0a9ae0d7 3325search_free:
07fe0b12 3326 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
0a9ae0d7 3327 size, alignment,
31e5d7c6
DH
3328 obj->cache_level, 0, gtt_max,
3329 DRM_MM_SEARCH_DEFAULT);
dc9dd7a2 3330 if (ret) {
f6cd1f15 3331 ret = i915_gem_evict_something(dev, vm, size, alignment,
42d6ab48 3332 obj->cache_level,
86a1ee26
CW
3333 map_and_fenceable,
3334 nonblocking);
dc9dd7a2
CW
3335 if (ret == 0)
3336 goto search_free;
9731129c 3337
bc6bc15b 3338 goto err_free_vma;
673a394b 3339 }
2f633156 3340 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
c6cfb325 3341 obj->cache_level))) {
2f633156 3342 ret = -EINVAL;
bc6bc15b 3343 goto err_remove_node;
673a394b
EA
3344 }
3345
74163907 3346 ret = i915_gem_gtt_prepare_object(obj);
2f633156 3347 if (ret)
bc6bc15b 3348 goto err_remove_node;
673a394b 3349
35c20a60 3350 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
ca191b13 3351 list_add_tail(&vma->mm_list, &vm->inactive_list);
bf1a1092 3352
4bd561b3
BW
3353 if (i915_is_ggtt(vm)) {
3354 bool mappable, fenceable;
a00b10c3 3355
49987099
DV
3356 fenceable = (vma->node.size == fence_size &&
3357 (vma->node.start & (fence_alignment - 1)) == 0);
4bd561b3 3358
49987099
DV
3359 mappable = (vma->node.start + obj->base.size <=
3360 dev_priv->gtt.mappable_end);
a00b10c3 3361
5cacaac7 3362 obj->map_and_fenceable = mappable && fenceable;
4bd561b3 3363 }
75e9e915 3364
7ace7ef2 3365 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
75e9e915 3366
07fe0b12 3367 trace_i915_vma_bind(vma, map_and_fenceable);
42d6ab48 3368 i915_gem_verify_gtt(dev);
673a394b 3369 return 0;
2f633156 3370
bc6bc15b 3371err_remove_node:
6286ef9b 3372 drm_mm_remove_node(&vma->node);
bc6bc15b 3373err_free_vma:
2f633156 3374 i915_gem_vma_destroy(vma);
bc6bc15b 3375err_unpin:
2f633156 3376 i915_gem_object_unpin_pages(obj);
2f633156 3377 return ret;
673a394b
EA
3378}
3379
000433b6 3380bool
2c22569b
CW
3381i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3382 bool force)
673a394b 3383{
673a394b
EA
3384 /* If we don't have a page list set up, then we're not pinned
3385 * to GPU, and we can ignore the cache flush because it'll happen
3386 * again at bind time.
3387 */
05394f39 3388 if (obj->pages == NULL)
000433b6 3389 return false;
673a394b 3390
769ce464
ID
3391 /*
3392 * Stolen memory is always coherent with the GPU as it is explicitly
3393 * marked as wc by the system, or the system is cache-coherent.
3394 */
3395 if (obj->stolen)
000433b6 3396 return false;
769ce464 3397
9c23f7fc
CW
3398 /* If the GPU is snooping the contents of the CPU cache,
3399 * we do not need to manually clear the CPU cache lines. However,
3400 * the caches are only snooped when the render cache is
3401 * flushed/invalidated. As we always have to emit invalidations
3402 * and flushes when moving into and out of the RENDER domain, correct
3403 * snooping behaviour occurs naturally as the result of our domain
3404 * tracking.
3405 */
2c22569b 3406 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
000433b6 3407 return false;
9c23f7fc 3408
1c5d22f7 3409 trace_i915_gem_object_clflush(obj);
9da3da66 3410 drm_clflush_sg(obj->pages);
000433b6
CW
3411
3412 return true;
e47c68e9
EA
3413}
3414
3415/** Flushes the GTT write domain for the object if it's dirty. */
3416static void
05394f39 3417i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3418{
1c5d22f7
CW
3419 uint32_t old_write_domain;
3420
05394f39 3421 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
e47c68e9
EA
3422 return;
3423
63256ec5 3424 /* No actual flushing is required for the GTT write domain. Writes
e47c68e9
EA
3425 * to it immediately go to main memory as far as we know, so there's
3426 * no chipset flush. It also doesn't land in render cache.
63256ec5
CW
3427 *
3428 * However, we do have to enforce the order so that all writes through
3429 * the GTT land before any writes to the device, such as updates to
3430 * the GATT itself.
e47c68e9 3431 */
63256ec5
CW
3432 wmb();
3433
05394f39
CW
3434 old_write_domain = obj->base.write_domain;
3435 obj->base.write_domain = 0;
1c5d22f7
CW
3436
3437 trace_i915_gem_object_change_domain(obj,
05394f39 3438 obj->base.read_domains,
1c5d22f7 3439 old_write_domain);
e47c68e9
EA
3440}
3441
3442/** Flushes the CPU write domain for the object if it's dirty. */
3443static void
2c22569b
CW
3444i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3445 bool force)
e47c68e9 3446{
1c5d22f7 3447 uint32_t old_write_domain;
e47c68e9 3448
05394f39 3449 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
e47c68e9
EA
3450 return;
3451
000433b6
CW
3452 if (i915_gem_clflush_object(obj, force))
3453 i915_gem_chipset_flush(obj->base.dev);
3454
05394f39
CW
3455 old_write_domain = obj->base.write_domain;
3456 obj->base.write_domain = 0;
1c5d22f7
CW
3457
3458 trace_i915_gem_object_change_domain(obj,
05394f39 3459 obj->base.read_domains,
1c5d22f7 3460 old_write_domain);
e47c68e9
EA
3461}
3462
2ef7eeaa
EA
3463/**
3464 * Moves a single object to the GTT read, and possibly write domain.
3465 *
3466 * This function returns when the move is complete, including waiting on
3467 * flushes to occur.
3468 */
79e53945 3469int
2021746e 3470i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2ef7eeaa 3471{
8325a09d 3472 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1c5d22f7 3473 uint32_t old_write_domain, old_read_domains;
e47c68e9 3474 int ret;
2ef7eeaa 3475
02354392 3476 /* Not valid to be called on unbound objects. */
9843877d 3477 if (!i915_gem_obj_bound_any(obj))
02354392
EA
3478 return -EINVAL;
3479
8d7e3de1
CW
3480 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3481 return 0;
3482
0201f1ec 3483 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
3484 if (ret)
3485 return ret;
3486
2c22569b 3487 i915_gem_object_flush_cpu_write_domain(obj, false);
1c5d22f7 3488
d0a57789
CW
3489 /* Serialise direct access to this object with the barriers for
3490 * coherent writes from the GPU, by effectively invalidating the
3491 * GTT domain upon first access.
3492 */
3493 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3494 mb();
3495
05394f39
CW
3496 old_write_domain = obj->base.write_domain;
3497 old_read_domains = obj->base.read_domains;
1c5d22f7 3498
e47c68e9
EA
3499 /* It should now be out of any other write domains, and we can update
3500 * the domain values for our changes.
3501 */
05394f39
CW
3502 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3503 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
e47c68e9 3504 if (write) {
05394f39
CW
3505 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3506 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3507 obj->dirty = 1;
2ef7eeaa
EA
3508 }
3509
1c5d22f7
CW
3510 trace_i915_gem_object_change_domain(obj,
3511 old_read_domains,
3512 old_write_domain);
3513
8325a09d 3514 /* And bump the LRU for this access */
ca191b13 3515 if (i915_gem_object_is_inactive(obj)) {
5c2abbea 3516 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
ca191b13
BW
3517 if (vma)
3518 list_move_tail(&vma->mm_list,
3519 &dev_priv->gtt.base.inactive_list);
3520
3521 }
8325a09d 3522
e47c68e9
EA
3523 return 0;
3524}
3525
e4ffd173
CW
3526int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3527 enum i915_cache_level cache_level)
3528{
7bddb01f 3529 struct drm_device *dev = obj->base.dev;
3089c6f2 3530 struct i915_vma *vma;
e4ffd173
CW
3531 int ret;
3532
3533 if (obj->cache_level == cache_level)
3534 return 0;
3535
d7f46fc4 3536 if (i915_gem_obj_is_pinned(obj)) {
e4ffd173
CW
3537 DRM_DEBUG("can not change the cache level of pinned objects\n");
3538 return -EBUSY;
3539 }
3540
3089c6f2
BW
3541 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3542 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
07fe0b12 3543 ret = i915_vma_unbind(vma);
3089c6f2
BW
3544 if (ret)
3545 return ret;
3546
3547 break;
3548 }
42d6ab48
CW
3549 }
3550
3089c6f2 3551 if (i915_gem_obj_bound_any(obj)) {
e4ffd173
CW
3552 ret = i915_gem_object_finish_gpu(obj);
3553 if (ret)
3554 return ret;
3555
3556 i915_gem_object_finish_gtt(obj);
3557
3558 /* Before SandyBridge, you could not use tiling or fence
3559 * registers with snooped memory, so relinquish any fences
3560 * currently pointing to our region in the aperture.
3561 */
42d6ab48 3562 if (INTEL_INFO(dev)->gen < 6) {
e4ffd173
CW
3563 ret = i915_gem_object_put_fence(obj);
3564 if (ret)
3565 return ret;
3566 }
3567
6f65e29a
BW
3568 list_for_each_entry(vma, &obj->vma_list, vma_link)
3569 vma->bind_vma(vma, cache_level, 0);
e4ffd173
CW
3570 }
3571
2c22569b
CW
3572 list_for_each_entry(vma, &obj->vma_list, vma_link)
3573 vma->node.color = cache_level;
3574 obj->cache_level = cache_level;
3575
3576 if (cpu_write_needs_clflush(obj)) {
e4ffd173
CW
3577 u32 old_read_domains, old_write_domain;
3578
3579 /* If we're coming from LLC cached, then we haven't
3580 * actually been tracking whether the data is in the
3581 * CPU cache or not, since we only allow one bit set
3582 * in obj->write_domain and have been skipping the clflushes.
3583 * Just set it to the CPU cache for now.
3584 */
3585 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
e4ffd173
CW
3586
3587 old_read_domains = obj->base.read_domains;
3588 old_write_domain = obj->base.write_domain;
3589
3590 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3591 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3592
3593 trace_i915_gem_object_change_domain(obj,
3594 old_read_domains,
3595 old_write_domain);
3596 }
3597
42d6ab48 3598 i915_gem_verify_gtt(dev);
e4ffd173
CW
3599 return 0;
3600}
3601
199adf40
BW
3602int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3603 struct drm_file *file)
e6994aee 3604{
199adf40 3605 struct drm_i915_gem_caching *args = data;
e6994aee
CW
3606 struct drm_i915_gem_object *obj;
3607 int ret;
3608
3609 ret = i915_mutex_lock_interruptible(dev);
3610 if (ret)
3611 return ret;
3612
3613 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3614 if (&obj->base == NULL) {
3615 ret = -ENOENT;
3616 goto unlock;
3617 }
3618
651d794f
CW
3619 switch (obj->cache_level) {
3620 case I915_CACHE_LLC:
3621 case I915_CACHE_L3_LLC:
3622 args->caching = I915_CACHING_CACHED;
3623 break;
3624
4257d3ba
CW
3625 case I915_CACHE_WT:
3626 args->caching = I915_CACHING_DISPLAY;
3627 break;
3628
651d794f
CW
3629 default:
3630 args->caching = I915_CACHING_NONE;
3631 break;
3632 }
e6994aee
CW
3633
3634 drm_gem_object_unreference(&obj->base);
3635unlock:
3636 mutex_unlock(&dev->struct_mutex);
3637 return ret;
3638}
3639
199adf40
BW
3640int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3641 struct drm_file *file)
e6994aee 3642{
199adf40 3643 struct drm_i915_gem_caching *args = data;
e6994aee
CW
3644 struct drm_i915_gem_object *obj;
3645 enum i915_cache_level level;
3646 int ret;
3647
199adf40
BW
3648 switch (args->caching) {
3649 case I915_CACHING_NONE:
e6994aee
CW
3650 level = I915_CACHE_NONE;
3651 break;
199adf40 3652 case I915_CACHING_CACHED:
e6994aee
CW
3653 level = I915_CACHE_LLC;
3654 break;
4257d3ba
CW
3655 case I915_CACHING_DISPLAY:
3656 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3657 break;
e6994aee
CW
3658 default:
3659 return -EINVAL;
3660 }
3661
3bc2913e
BW
3662 ret = i915_mutex_lock_interruptible(dev);
3663 if (ret)
3664 return ret;
3665
e6994aee
CW
3666 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3667 if (&obj->base == NULL) {
3668 ret = -ENOENT;
3669 goto unlock;
3670 }
3671
3672 ret = i915_gem_object_set_cache_level(obj, level);
3673
3674 drm_gem_object_unreference(&obj->base);
3675unlock:
3676 mutex_unlock(&dev->struct_mutex);
3677 return ret;
3678}
3679
cc98b413
CW
3680static bool is_pin_display(struct drm_i915_gem_object *obj)
3681{
3682 /* There are 3 sources that pin objects:
3683 * 1. The display engine (scanouts, sprites, cursors);
3684 * 2. Reservations for execbuffer;
3685 * 3. The user.
3686 *
3687 * We can ignore reservations as we hold the struct_mutex and
3688 * are only called outside of the reservation path. The user
3689 * can only increment pin_count once, and so if after
3690 * subtracting the potential reference by the user, any pin_count
3691 * remains, it must be due to another use by the display engine.
3692 */
d7f46fc4 3693 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
cc98b413
CW
3694}
3695
b9241ea3 3696/*
2da3b9b9
CW
3697 * Prepare buffer for display plane (scanout, cursors, etc).
3698 * Can be called from an uninterruptible phase (modesetting) and allows
3699 * any flushes to be pipelined (for pageflips).
b9241ea3
ZW
3700 */
3701int
2da3b9b9
CW
3702i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3703 u32 alignment,
919926ae 3704 struct intel_ring_buffer *pipelined)
b9241ea3 3705{
2da3b9b9 3706 u32 old_read_domains, old_write_domain;
b9241ea3
ZW
3707 int ret;
3708
0be73284 3709 if (pipelined != obj->ring) {
2911a35b
BW
3710 ret = i915_gem_object_sync(obj, pipelined);
3711 if (ret)
b9241ea3
ZW
3712 return ret;
3713 }
3714
cc98b413
CW
3715 /* Mark the pin_display early so that we account for the
3716 * display coherency whilst setting up the cache domains.
3717 */
3718 obj->pin_display = true;
3719
a7ef0640
EA
3720 /* The display engine is not coherent with the LLC cache on gen6. As
3721 * a result, we make sure that the pinning that is about to occur is
3722 * done with uncached PTEs. This is lowest common denominator for all
3723 * chipsets.
3724 *
3725 * However for gen6+, we could do better by using the GFDT bit instead
3726 * of uncaching, which would allow us to flush all the LLC-cached data
3727 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3728 */
651d794f
CW
3729 ret = i915_gem_object_set_cache_level(obj,
3730 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
a7ef0640 3731 if (ret)
cc98b413 3732 goto err_unpin_display;
a7ef0640 3733
2da3b9b9
CW
3734 /* As the user may map the buffer once pinned in the display plane
3735 * (e.g. libkms for the bootup splash), we have to ensure that we
3736 * always use map_and_fenceable for all scanout buffers.
3737 */
c37e2204 3738 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
2da3b9b9 3739 if (ret)
cc98b413 3740 goto err_unpin_display;
2da3b9b9 3741
2c22569b 3742 i915_gem_object_flush_cpu_write_domain(obj, true);
b118c1e3 3743
2da3b9b9 3744 old_write_domain = obj->base.write_domain;
05394f39 3745 old_read_domains = obj->base.read_domains;
2da3b9b9
CW
3746
3747 /* It should now be out of any other write domains, and we can update
3748 * the domain values for our changes.
3749 */
e5f1d962 3750 obj->base.write_domain = 0;
05394f39 3751 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
3752
3753 trace_i915_gem_object_change_domain(obj,
3754 old_read_domains,
2da3b9b9 3755 old_write_domain);
b9241ea3
ZW
3756
3757 return 0;
cc98b413
CW
3758
3759err_unpin_display:
3760 obj->pin_display = is_pin_display(obj);
3761 return ret;
3762}
3763
3764void
3765i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3766{
d7f46fc4 3767 i915_gem_object_ggtt_unpin(obj);
cc98b413 3768 obj->pin_display = is_pin_display(obj);
b9241ea3
ZW
3769}
3770
85345517 3771int
a8198eea 3772i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
85345517 3773{
88241785
CW
3774 int ret;
3775
a8198eea 3776 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
85345517
CW
3777 return 0;
3778
0201f1ec 3779 ret = i915_gem_object_wait_rendering(obj, false);
c501ae7f
CW
3780 if (ret)
3781 return ret;
3782
a8198eea
CW
3783 /* Ensure that we invalidate the GPU's caches and TLBs. */
3784 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
c501ae7f 3785 return 0;
85345517
CW
3786}
3787
e47c68e9
EA
3788/**
3789 * Moves a single object to the CPU read, and possibly write domain.
3790 *
3791 * This function returns when the move is complete, including waiting on
3792 * flushes to occur.
3793 */
dabdfe02 3794int
919926ae 3795i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
e47c68e9 3796{
1c5d22f7 3797 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
3798 int ret;
3799
8d7e3de1
CW
3800 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3801 return 0;
3802
0201f1ec 3803 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
3804 if (ret)
3805 return ret;
3806
e47c68e9 3807 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 3808
05394f39
CW
3809 old_write_domain = obj->base.write_domain;
3810 old_read_domains = obj->base.read_domains;
1c5d22f7 3811
e47c68e9 3812 /* Flush the CPU cache if it's still invalid. */
05394f39 3813 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2c22569b 3814 i915_gem_clflush_object(obj, false);
2ef7eeaa 3815
05394f39 3816 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
3817 }
3818
3819 /* It should now be out of any other write domains, and we can update
3820 * the domain values for our changes.
3821 */
05394f39 3822 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
e47c68e9
EA
3823
3824 /* If we're writing through the CPU, then the GPU read domains will
3825 * need to be invalidated at next use.
3826 */
3827 if (write) {
05394f39
CW
3828 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3829 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
e47c68e9 3830 }
2ef7eeaa 3831
1c5d22f7
CW
3832 trace_i915_gem_object_change_domain(obj,
3833 old_read_domains,
3834 old_write_domain);
3835
2ef7eeaa
EA
3836 return 0;
3837}
3838
673a394b
EA
3839/* Throttle our rendering by waiting until the ring has completed our requests
3840 * emitted over 20 msec ago.
3841 *
b962442e
EA
3842 * Note that if we were to use the current jiffies each time around the loop,
3843 * we wouldn't escape the function with any frames outstanding if the time to
3844 * render a frame was over 20ms.
3845 *
673a394b
EA
3846 * This should get us reasonable parallelism between CPU and GPU but also
3847 * relatively low latency when blocking on a particular request to finish.
3848 */
40a5f0de 3849static int
f787a5f5 3850i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
40a5f0de 3851{
f787a5f5
CW
3852 struct drm_i915_private *dev_priv = dev->dev_private;
3853 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e 3854 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
f787a5f5
CW
3855 struct drm_i915_gem_request *request;
3856 struct intel_ring_buffer *ring = NULL;
f69061be 3857 unsigned reset_counter;
f787a5f5
CW
3858 u32 seqno = 0;
3859 int ret;
93533c29 3860
308887aa
DV
3861 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3862 if (ret)
3863 return ret;
3864
3865 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3866 if (ret)
3867 return ret;
e110e8d6 3868
1c25595f 3869 spin_lock(&file_priv->mm.lock);
f787a5f5 3870 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
b962442e
EA
3871 if (time_after_eq(request->emitted_jiffies, recent_enough))
3872 break;
40a5f0de 3873
f787a5f5
CW
3874 ring = request->ring;
3875 seqno = request->seqno;
b962442e 3876 }
f69061be 3877 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1c25595f 3878 spin_unlock(&file_priv->mm.lock);
40a5f0de 3879
f787a5f5
CW
3880 if (seqno == 0)
3881 return 0;
2bc43b5c 3882
b29c19b6 3883 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
f787a5f5
CW
3884 if (ret == 0)
3885 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
40a5f0de
EA
3886
3887 return ret;
3888}
3889
673a394b 3890int
05394f39 3891i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 3892 struct i915_address_space *vm,
05394f39 3893 uint32_t alignment,
86a1ee26
CW
3894 bool map_and_fenceable,
3895 bool nonblocking)
673a394b 3896{
6f65e29a 3897 const u32 flags = map_and_fenceable ? GLOBAL_BIND : 0;
07fe0b12 3898 struct i915_vma *vma;
673a394b
EA
3899 int ret;
3900
07fe0b12
BW
3901 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3902
3903 vma = i915_gem_obj_to_vma(obj, vm);
3904
3905 if (vma) {
d7f46fc4
BW
3906 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3907 return -EBUSY;
3908
07fe0b12
BW
3909 if ((alignment &&
3910 vma->node.start & (alignment - 1)) ||
05394f39 3911 (map_and_fenceable && !obj->map_and_fenceable)) {
d7f46fc4 3912 WARN(vma->pin_count,
ae7d49d8 3913 "bo is already pinned with incorrect alignment:"
f343c5f6 3914 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
75e9e915 3915 " obj->map_and_fenceable=%d\n",
07fe0b12 3916 i915_gem_obj_offset(obj, vm), alignment,
75e9e915 3917 map_and_fenceable,
05394f39 3918 obj->map_and_fenceable);
07fe0b12 3919 ret = i915_vma_unbind(vma);
ac0c6b5a
CW
3920 if (ret)
3921 return ret;
3922 }
3923 }
3924
07fe0b12 3925 if (!i915_gem_obj_bound(obj, vm)) {
07fe0b12
BW
3926 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3927 map_and_fenceable,
3928 nonblocking);
9731129c 3929 if (ret)
673a394b 3930 return ret;
8742267a 3931
22c344e9 3932 }
76446cac 3933
6f65e29a
BW
3934 vma = i915_gem_obj_to_vma(obj, vm);
3935
3936 vma->bind_vma(vma, obj->cache_level, flags);
74898d7e 3937
d7f46fc4 3938 i915_gem_obj_to_vma(obj, vm)->pin_count++;
6299f992 3939 obj->pin_mappable |= map_and_fenceable;
673a394b
EA
3940
3941 return 0;
3942}
3943
3944void
d7f46fc4 3945i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
673a394b 3946{
d7f46fc4 3947 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
673a394b 3948
d7f46fc4
BW
3949 BUG_ON(!vma);
3950 BUG_ON(vma->pin_count == 0);
3951 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3952
3953 if (--vma->pin_count == 0)
6299f992 3954 obj->pin_mappable = false;
673a394b
EA
3955}
3956
3957int
3958i915_gem_pin_ioctl(struct drm_device *dev, void *data,
05394f39 3959 struct drm_file *file)
673a394b
EA
3960{
3961 struct drm_i915_gem_pin *args = data;
05394f39 3962 struct drm_i915_gem_object *obj;
673a394b
EA
3963 int ret;
3964
02f6bccc
DV
3965 if (INTEL_INFO(dev)->gen >= 6)
3966 return -ENODEV;
3967
1d7cfea1
CW
3968 ret = i915_mutex_lock_interruptible(dev);
3969 if (ret)
3970 return ret;
673a394b 3971
05394f39 3972 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 3973 if (&obj->base == NULL) {
1d7cfea1
CW
3974 ret = -ENOENT;
3975 goto unlock;
673a394b 3976 }
673a394b 3977
05394f39 3978 if (obj->madv != I915_MADV_WILLNEED) {
bb6baf76 3979 DRM_ERROR("Attempting to pin a purgeable buffer\n");
1d7cfea1
CW
3980 ret = -EINVAL;
3981 goto out;
3ef94daa
CW
3982 }
3983
05394f39 3984 if (obj->pin_filp != NULL && obj->pin_filp != file) {
79e53945
JB
3985 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3986 args->handle);
1d7cfea1
CW
3987 ret = -EINVAL;
3988 goto out;
79e53945
JB
3989 }
3990
aa5f8021
DV
3991 if (obj->user_pin_count == ULONG_MAX) {
3992 ret = -EBUSY;
3993 goto out;
3994 }
3995
93be8788 3996 if (obj->user_pin_count == 0) {
c37e2204 3997 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
1d7cfea1
CW
3998 if (ret)
3999 goto out;
673a394b
EA
4000 }
4001
93be8788
CW
4002 obj->user_pin_count++;
4003 obj->pin_filp = file;
4004
f343c5f6 4005 args->offset = i915_gem_obj_ggtt_offset(obj);
1d7cfea1 4006out:
05394f39 4007 drm_gem_object_unreference(&obj->base);
1d7cfea1 4008unlock:
673a394b 4009 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4010 return ret;
673a394b
EA
4011}
4012
4013int
4014i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
05394f39 4015 struct drm_file *file)
673a394b
EA
4016{
4017 struct drm_i915_gem_pin *args = data;
05394f39 4018 struct drm_i915_gem_object *obj;
76c1dec1 4019 int ret;
673a394b 4020
1d7cfea1
CW
4021 ret = i915_mutex_lock_interruptible(dev);
4022 if (ret)
4023 return ret;
673a394b 4024
05394f39 4025 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 4026 if (&obj->base == NULL) {
1d7cfea1
CW
4027 ret = -ENOENT;
4028 goto unlock;
673a394b 4029 }
76c1dec1 4030
05394f39 4031 if (obj->pin_filp != file) {
79e53945
JB
4032 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4033 args->handle);
1d7cfea1
CW
4034 ret = -EINVAL;
4035 goto out;
79e53945 4036 }
05394f39
CW
4037 obj->user_pin_count--;
4038 if (obj->user_pin_count == 0) {
4039 obj->pin_filp = NULL;
d7f46fc4 4040 i915_gem_object_ggtt_unpin(obj);
79e53945 4041 }
673a394b 4042
1d7cfea1 4043out:
05394f39 4044 drm_gem_object_unreference(&obj->base);
1d7cfea1 4045unlock:
673a394b 4046 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4047 return ret;
673a394b
EA
4048}
4049
4050int
4051i915_gem_busy_ioctl(struct drm_device *dev, void *data,
05394f39 4052 struct drm_file *file)
673a394b
EA
4053{
4054 struct drm_i915_gem_busy *args = data;
05394f39 4055 struct drm_i915_gem_object *obj;
30dbf0c0
CW
4056 int ret;
4057
76c1dec1 4058 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 4059 if (ret)
76c1dec1 4060 return ret;
673a394b 4061
05394f39 4062 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
c8725226 4063 if (&obj->base == NULL) {
1d7cfea1
CW
4064 ret = -ENOENT;
4065 goto unlock;
673a394b 4066 }
d1b851fc 4067
0be555b6
CW
4068 /* Count all active objects as busy, even if they are currently not used
4069 * by the gpu. Users of this interface expect objects to eventually
4070 * become non-busy without any further actions, therefore emit any
4071 * necessary flushes here.
c4de0a5d 4072 */
30dfebf3 4073 ret = i915_gem_object_flush_active(obj);
0be555b6 4074
30dfebf3 4075 args->busy = obj->active;
e9808edd
CW
4076 if (obj->ring) {
4077 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4078 args->busy |= intel_ring_flag(obj->ring) << 16;
4079 }
673a394b 4080
05394f39 4081 drm_gem_object_unreference(&obj->base);
1d7cfea1 4082unlock:
673a394b 4083 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4084 return ret;
673a394b
EA
4085}
4086
4087int
4088i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4089 struct drm_file *file_priv)
4090{
0206e353 4091 return i915_gem_ring_throttle(dev, file_priv);
673a394b
EA
4092}
4093
3ef94daa
CW
4094int
4095i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4096 struct drm_file *file_priv)
4097{
4098 struct drm_i915_gem_madvise *args = data;
05394f39 4099 struct drm_i915_gem_object *obj;
76c1dec1 4100 int ret;
3ef94daa
CW
4101
4102 switch (args->madv) {
4103 case I915_MADV_DONTNEED:
4104 case I915_MADV_WILLNEED:
4105 break;
4106 default:
4107 return -EINVAL;
4108 }
4109
1d7cfea1
CW
4110 ret = i915_mutex_lock_interruptible(dev);
4111 if (ret)
4112 return ret;
4113
05394f39 4114 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
c8725226 4115 if (&obj->base == NULL) {
1d7cfea1
CW
4116 ret = -ENOENT;
4117 goto unlock;
3ef94daa 4118 }
3ef94daa 4119
d7f46fc4 4120 if (i915_gem_obj_is_pinned(obj)) {
1d7cfea1
CW
4121 ret = -EINVAL;
4122 goto out;
3ef94daa
CW
4123 }
4124
05394f39
CW
4125 if (obj->madv != __I915_MADV_PURGED)
4126 obj->madv = args->madv;
3ef94daa 4127
6c085a72
CW
4128 /* if the object is no longer attached, discard its backing storage */
4129 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
2d7ef395
CW
4130 i915_gem_object_truncate(obj);
4131
05394f39 4132 args->retained = obj->madv != __I915_MADV_PURGED;
bb6baf76 4133
1d7cfea1 4134out:
05394f39 4135 drm_gem_object_unreference(&obj->base);
1d7cfea1 4136unlock:
3ef94daa 4137 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4138 return ret;
3ef94daa
CW
4139}
4140
37e680a1
CW
4141void i915_gem_object_init(struct drm_i915_gem_object *obj,
4142 const struct drm_i915_gem_object_ops *ops)
0327d6ba 4143{
35c20a60 4144 INIT_LIST_HEAD(&obj->global_list);
0327d6ba 4145 INIT_LIST_HEAD(&obj->ring_list);
b25cb2f8 4146 INIT_LIST_HEAD(&obj->obj_exec_link);
2f633156 4147 INIT_LIST_HEAD(&obj->vma_list);
0327d6ba 4148
37e680a1
CW
4149 obj->ops = ops;
4150
0327d6ba
CW
4151 obj->fence_reg = I915_FENCE_REG_NONE;
4152 obj->madv = I915_MADV_WILLNEED;
4153 /* Avoid an unnecessary call to unbind on the first bind. */
4154 obj->map_and_fenceable = true;
4155
4156 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4157}
4158
37e680a1
CW
4159static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4160 .get_pages = i915_gem_object_get_pages_gtt,
4161 .put_pages = i915_gem_object_put_pages_gtt,
4162};
4163
05394f39
CW
4164struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4165 size_t size)
ac52bc56 4166{
c397b908 4167 struct drm_i915_gem_object *obj;
5949eac4 4168 struct address_space *mapping;
1a240d4d 4169 gfp_t mask;
ac52bc56 4170
42dcedd4 4171 obj = i915_gem_object_alloc(dev);
c397b908
DV
4172 if (obj == NULL)
4173 return NULL;
673a394b 4174
c397b908 4175 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
42dcedd4 4176 i915_gem_object_free(obj);
c397b908
DV
4177 return NULL;
4178 }
673a394b 4179
bed1ea95
CW
4180 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4181 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4182 /* 965gm cannot relocate objects above 4GiB. */
4183 mask &= ~__GFP_HIGHMEM;
4184 mask |= __GFP_DMA32;
4185 }
4186
496ad9aa 4187 mapping = file_inode(obj->base.filp)->i_mapping;
bed1ea95 4188 mapping_set_gfp_mask(mapping, mask);
5949eac4 4189
37e680a1 4190 i915_gem_object_init(obj, &i915_gem_object_ops);
73aa808f 4191
c397b908
DV
4192 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4193 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4194
3d29b842
ED
4195 if (HAS_LLC(dev)) {
4196 /* On some devices, we can have the GPU use the LLC (the CPU
a1871112
EA
4197 * cache) for about a 10% performance improvement
4198 * compared to uncached. Graphics requests other than
4199 * display scanout are coherent with the CPU in
4200 * accessing this cache. This means in this mode we
4201 * don't need to clflush on the CPU side, and on the
4202 * GPU side we only need to flush internal caches to
4203 * get data visible to the CPU.
4204 *
4205 * However, we maintain the display planes as UC, and so
4206 * need to rebind when first used as such.
4207 */
4208 obj->cache_level = I915_CACHE_LLC;
4209 } else
4210 obj->cache_level = I915_CACHE_NONE;
4211
d861e338
DV
4212 trace_i915_gem_object_create(obj);
4213
05394f39 4214 return obj;
c397b908
DV
4215}
4216
1488fc08 4217void i915_gem_free_object(struct drm_gem_object *gem_obj)
673a394b 4218{
1488fc08 4219 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
05394f39 4220 struct drm_device *dev = obj->base.dev;
be72615b 4221 drm_i915_private_t *dev_priv = dev->dev_private;
07fe0b12 4222 struct i915_vma *vma, *next;
673a394b 4223
f65c9168
PZ
4224 intel_runtime_pm_get(dev_priv);
4225
26e12f89
CW
4226 trace_i915_gem_object_destroy(obj);
4227
1488fc08
CW
4228 if (obj->phys_obj)
4229 i915_gem_detach_phys_object(dev, obj);
4230
07fe0b12 4231 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
d7f46fc4
BW
4232 int ret;
4233
4234 vma->pin_count = 0;
4235 ret = i915_vma_unbind(vma);
07fe0b12
BW
4236 if (WARN_ON(ret == -ERESTARTSYS)) {
4237 bool was_interruptible;
1488fc08 4238
07fe0b12
BW
4239 was_interruptible = dev_priv->mm.interruptible;
4240 dev_priv->mm.interruptible = false;
1488fc08 4241
07fe0b12 4242 WARN_ON(i915_vma_unbind(vma));
1488fc08 4243
07fe0b12
BW
4244 dev_priv->mm.interruptible = was_interruptible;
4245 }
1488fc08
CW
4246 }
4247
1d64ae71
BW
4248 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4249 * before progressing. */
4250 if (obj->stolen)
4251 i915_gem_object_unpin_pages(obj);
4252
401c29f6
BW
4253 if (WARN_ON(obj->pages_pin_count))
4254 obj->pages_pin_count = 0;
37e680a1 4255 i915_gem_object_put_pages(obj);
d8cb5086 4256 i915_gem_object_free_mmap_offset(obj);
0104fdbb 4257 i915_gem_object_release_stolen(obj);
de151cf6 4258
9da3da66
CW
4259 BUG_ON(obj->pages);
4260
2f745ad3
CW
4261 if (obj->base.import_attach)
4262 drm_prime_gem_destroy(&obj->base, NULL);
de151cf6 4263
05394f39
CW
4264 drm_gem_object_release(&obj->base);
4265 i915_gem_info_remove_obj(dev_priv, obj->base.size);
c397b908 4266
05394f39 4267 kfree(obj->bit_17);
42dcedd4 4268 i915_gem_object_free(obj);
f65c9168
PZ
4269
4270 intel_runtime_pm_put(dev_priv);
673a394b
EA
4271}
4272
e656a6cb 4273struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2f633156 4274 struct i915_address_space *vm)
e656a6cb
DV
4275{
4276 struct i915_vma *vma;
4277 list_for_each_entry(vma, &obj->vma_list, vma_link)
4278 if (vma->vm == vm)
4279 return vma;
4280
4281 return NULL;
4282}
4283
2f633156
BW
4284void i915_gem_vma_destroy(struct i915_vma *vma)
4285{
4286 WARN_ON(vma->node.allocated);
aaa05667
CW
4287
4288 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4289 if (!list_empty(&vma->exec_list))
4290 return;
4291
8b9c2b94 4292 list_del(&vma->vma_link);
b93dab6e 4293
2f633156
BW
4294 kfree(vma);
4295}
4296
29105ccc 4297int
45c5f202 4298i915_gem_suspend(struct drm_device *dev)
29105ccc
CW
4299{
4300 drm_i915_private_t *dev_priv = dev->dev_private;
45c5f202 4301 int ret = 0;
28dfe52a 4302
45c5f202 4303 mutex_lock(&dev->struct_mutex);
f7403347 4304 if (dev_priv->ums.mm_suspended)
45c5f202 4305 goto err;
28dfe52a 4306
b2da9fe5 4307 ret = i915_gpu_idle(dev);
f7403347 4308 if (ret)
45c5f202 4309 goto err;
f7403347 4310
b2da9fe5 4311 i915_gem_retire_requests(dev);
673a394b 4312
29105ccc 4313 /* Under UMS, be paranoid and evict. */
a39d7efc 4314 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6c085a72 4315 i915_gem_evict_everything(dev);
29105ccc 4316
29105ccc 4317 i915_kernel_lost_context(dev);
6dbe2772 4318 i915_gem_cleanup_ringbuffer(dev);
29105ccc 4319
45c5f202
CW
4320 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4321 * We need to replace this with a semaphore, or something.
4322 * And not confound ums.mm_suspended!
4323 */
4324 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4325 DRIVER_MODESET);
4326 mutex_unlock(&dev->struct_mutex);
4327
4328 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
29105ccc 4329 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
b29c19b6 4330 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
29105ccc 4331
673a394b 4332 return 0;
45c5f202
CW
4333
4334err:
4335 mutex_unlock(&dev->struct_mutex);
4336 return ret;
673a394b
EA
4337}
4338
c3787e2e 4339int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
b9524a1e 4340{
c3787e2e 4341 struct drm_device *dev = ring->dev;
b9524a1e 4342 drm_i915_private_t *dev_priv = dev->dev_private;
35a85ac6
BW
4343 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4344 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
c3787e2e 4345 int i, ret;
b9524a1e 4346
040d2baa 4347 if (!HAS_L3_DPF(dev) || !remap_info)
c3787e2e 4348 return 0;
b9524a1e 4349
c3787e2e
BW
4350 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4351 if (ret)
4352 return ret;
b9524a1e 4353
c3787e2e
BW
4354 /*
4355 * Note: We do not worry about the concurrent register cacheline hang
4356 * here because no other code should access these registers other than
4357 * at initialization time.
4358 */
b9524a1e 4359 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
c3787e2e
BW
4360 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4361 intel_ring_emit(ring, reg_base + i);
4362 intel_ring_emit(ring, remap_info[i/4]);
b9524a1e
BW
4363 }
4364
c3787e2e 4365 intel_ring_advance(ring);
b9524a1e 4366
c3787e2e 4367 return ret;
b9524a1e
BW
4368}
4369
f691e2f4
DV
4370void i915_gem_init_swizzling(struct drm_device *dev)
4371{
4372 drm_i915_private_t *dev_priv = dev->dev_private;
4373
11782b02 4374 if (INTEL_INFO(dev)->gen < 5 ||
f691e2f4
DV
4375 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4376 return;
4377
4378 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4379 DISP_TILE_SURFACE_SWIZZLING);
4380
11782b02
DV
4381 if (IS_GEN5(dev))
4382 return;
4383
f691e2f4
DV
4384 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4385 if (IS_GEN6(dev))
6b26c86d 4386 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
8782e26c 4387 else if (IS_GEN7(dev))
6b26c86d 4388 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
31a5336e
BW
4389 else if (IS_GEN8(dev))
4390 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
8782e26c
BW
4391 else
4392 BUG();
f691e2f4 4393}
e21af88d 4394
67b1b571
CW
4395static bool
4396intel_enable_blt(struct drm_device *dev)
4397{
4398 if (!HAS_BLT(dev))
4399 return false;
4400
4401 /* The blitter was dysfunctional on early prototypes */
4402 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4403 DRM_INFO("BLT not supported on this pre-production hardware;"
4404 " graphics performance will be degraded.\n");
4405 return false;
4406 }
4407
4408 return true;
4409}
4410
4fc7c971 4411static int i915_gem_init_rings(struct drm_device *dev)
8187a2b7 4412{
4fc7c971 4413 struct drm_i915_private *dev_priv = dev->dev_private;
8187a2b7 4414 int ret;
68f95ba9 4415
5c1143bb 4416 ret = intel_init_render_ring_buffer(dev);
68f95ba9 4417 if (ret)
b6913e4b 4418 return ret;
68f95ba9
CW
4419
4420 if (HAS_BSD(dev)) {
5c1143bb 4421 ret = intel_init_bsd_ring_buffer(dev);
68f95ba9
CW
4422 if (ret)
4423 goto cleanup_render_ring;
d1b851fc 4424 }
68f95ba9 4425
67b1b571 4426 if (intel_enable_blt(dev)) {
549f7365
CW
4427 ret = intel_init_blt_ring_buffer(dev);
4428 if (ret)
4429 goto cleanup_bsd_ring;
4430 }
4431
9a8a2213
BW
4432 if (HAS_VEBOX(dev)) {
4433 ret = intel_init_vebox_ring_buffer(dev);
4434 if (ret)
4435 goto cleanup_blt_ring;
4436 }
4437
4438
99433931 4439 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4fc7c971 4440 if (ret)
9a8a2213 4441 goto cleanup_vebox_ring;
4fc7c971
BW
4442
4443 return 0;
4444
9a8a2213
BW
4445cleanup_vebox_ring:
4446 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4fc7c971
BW
4447cleanup_blt_ring:
4448 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4449cleanup_bsd_ring:
4450 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4451cleanup_render_ring:
4452 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4453
4454 return ret;
4455}
4456
4457int
4458i915_gem_init_hw(struct drm_device *dev)
4459{
4460 drm_i915_private_t *dev_priv = dev->dev_private;
35a85ac6 4461 int ret, i;
4fc7c971
BW
4462
4463 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4464 return -EIO;
4465
59124506 4466 if (dev_priv->ellc_size)
05e21cc4 4467 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4fc7c971 4468
0bf21347
VS
4469 if (IS_HASWELL(dev))
4470 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4471 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
9435373e 4472
88a2b2a3
BW
4473 if (HAS_PCH_NOP(dev)) {
4474 u32 temp = I915_READ(GEN7_MSG_CTL);
4475 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4476 I915_WRITE(GEN7_MSG_CTL, temp);
4477 }
4478
4fc7c971
BW
4479 i915_gem_init_swizzling(dev);
4480
4481 ret = i915_gem_init_rings(dev);
99433931
MK
4482 if (ret)
4483 return ret;
4484
c3787e2e
BW
4485 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4486 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4487
254f965c 4488 /*
2fa48d8d
BW
4489 * XXX: Contexts should only be initialized once. Doing a switch to the
4490 * default context switch however is something we'd like to do after
4491 * reset or thaw (the latter may not actually be necessary for HW, but
4492 * goes with our code better). Context switching requires rings (for
4493 * the do_switch), but before enabling PPGTT. So don't move this.
254f965c 4494 */
2fa48d8d 4495 ret = i915_gem_context_enable(dev_priv);
8245be31 4496 if (ret) {
2fa48d8d
BW
4497 DRM_ERROR("Context enable failed %d\n", ret);
4498 goto err_out;
b7c36d25 4499 }
e21af88d 4500
68f95ba9 4501 return 0;
2fa48d8d
BW
4502
4503err_out:
4504 i915_gem_cleanup_ringbuffer(dev);
4505 return ret;
8187a2b7
ZN
4506}
4507
1070a42b
CW
4508int i915_gem_init(struct drm_device *dev)
4509{
4510 struct drm_i915_private *dev_priv = dev->dev_private;
1070a42b
CW
4511 int ret;
4512
1070a42b 4513 mutex_lock(&dev->struct_mutex);
d62b4892
JB
4514
4515 if (IS_VALLEYVIEW(dev)) {
4516 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4517 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4518 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4519 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4520 }
4521
d7e5008f 4522 i915_gem_init_global_gtt(dev);
d62b4892 4523
2fa48d8d
BW
4524 ret = i915_gem_context_init(dev);
4525 if (ret)
4526 return ret;
4527
1070a42b
CW
4528 ret = i915_gem_init_hw(dev);
4529 mutex_unlock(&dev->struct_mutex);
4530 if (ret) {
bdf4fd7e 4531 WARN_ON(dev_priv->mm.aliasing_ppgtt);
2fa48d8d 4532 i915_gem_context_fini(dev);
c39538a8 4533 drm_mm_takedown(&dev_priv->gtt.base.mm);
1070a42b
CW
4534 return ret;
4535 }
4536
53ca26ca
DV
4537 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4538 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4539 dev_priv->dri1.allow_batchbuffer = 1;
1070a42b
CW
4540 return 0;
4541}
4542
8187a2b7
ZN
4543void
4544i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4545{
4546 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 4547 struct intel_ring_buffer *ring;
1ec14ad3 4548 int i;
8187a2b7 4549
b4519513
CW
4550 for_each_ring(ring, dev_priv, i)
4551 intel_cleanup_ring_buffer(ring);
8187a2b7
ZN
4552}
4553
673a394b
EA
4554int
4555i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4556 struct drm_file *file_priv)
4557{
db1b76ca 4558 struct drm_i915_private *dev_priv = dev->dev_private;
b4519513 4559 int ret;
673a394b 4560
79e53945
JB
4561 if (drm_core_check_feature(dev, DRIVER_MODESET))
4562 return 0;
4563
1f83fee0 4564 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
673a394b 4565 DRM_ERROR("Reenabling wedged hardware, good luck\n");
1f83fee0 4566 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
673a394b
EA
4567 }
4568
673a394b 4569 mutex_lock(&dev->struct_mutex);
db1b76ca 4570 dev_priv->ums.mm_suspended = 0;
9bb2d6f9 4571
f691e2f4 4572 ret = i915_gem_init_hw(dev);
d816f6ac
WF
4573 if (ret != 0) {
4574 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4575 return ret;
d816f6ac 4576 }
9bb2d6f9 4577
5cef07e1 4578 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
673a394b 4579 mutex_unlock(&dev->struct_mutex);
dbb19d30 4580
5f35308b
CW
4581 ret = drm_irq_install(dev);
4582 if (ret)
4583 goto cleanup_ringbuffer;
dbb19d30 4584
673a394b 4585 return 0;
5f35308b
CW
4586
4587cleanup_ringbuffer:
4588 mutex_lock(&dev->struct_mutex);
4589 i915_gem_cleanup_ringbuffer(dev);
db1b76ca 4590 dev_priv->ums.mm_suspended = 1;
5f35308b
CW
4591 mutex_unlock(&dev->struct_mutex);
4592
4593 return ret;
673a394b
EA
4594}
4595
4596int
4597i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4598 struct drm_file *file_priv)
4599{
79e53945
JB
4600 if (drm_core_check_feature(dev, DRIVER_MODESET))
4601 return 0;
4602
dbb19d30 4603 drm_irq_uninstall(dev);
db1b76ca 4604
45c5f202 4605 return i915_gem_suspend(dev);
673a394b
EA
4606}
4607
4608void
4609i915_gem_lastclose(struct drm_device *dev)
4610{
4611 int ret;
673a394b 4612
e806b495
EA
4613 if (drm_core_check_feature(dev, DRIVER_MODESET))
4614 return;
4615
45c5f202 4616 ret = i915_gem_suspend(dev);
6dbe2772
KP
4617 if (ret)
4618 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4619}
4620
64193406
CW
4621static void
4622init_ring_lists(struct intel_ring_buffer *ring)
4623{
4624 INIT_LIST_HEAD(&ring->active_list);
4625 INIT_LIST_HEAD(&ring->request_list);
64193406
CW
4626}
4627
7e0d96bc
BW
4628void i915_init_vm(struct drm_i915_private *dev_priv,
4629 struct i915_address_space *vm)
fc8c067e 4630{
7e0d96bc
BW
4631 if (!i915_is_ggtt(vm))
4632 drm_mm_init(&vm->mm, vm->start, vm->total);
fc8c067e
BW
4633 vm->dev = dev_priv->dev;
4634 INIT_LIST_HEAD(&vm->active_list);
4635 INIT_LIST_HEAD(&vm->inactive_list);
4636 INIT_LIST_HEAD(&vm->global_link);
f72d21ed 4637 list_add_tail(&vm->global_link, &dev_priv->vm_list);
fc8c067e
BW
4638}
4639
673a394b
EA
4640void
4641i915_gem_load(struct drm_device *dev)
4642{
4643 drm_i915_private_t *dev_priv = dev->dev_private;
42dcedd4
CW
4644 int i;
4645
4646 dev_priv->slab =
4647 kmem_cache_create("i915_gem_object",
4648 sizeof(struct drm_i915_gem_object), 0,
4649 SLAB_HWCACHE_ALIGN,
4650 NULL);
673a394b 4651
fc8c067e
BW
4652 INIT_LIST_HEAD(&dev_priv->vm_list);
4653 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4654
a33afea5 4655 INIT_LIST_HEAD(&dev_priv->context_list);
6c085a72
CW
4656 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4657 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
a09ba7fa 4658 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
1ec14ad3
CW
4659 for (i = 0; i < I915_NUM_RINGS; i++)
4660 init_ring_lists(&dev_priv->ring[i]);
4b9de737 4661 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
007cc8ac 4662 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
4663 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4664 i915_gem_retire_work_handler);
b29c19b6
CW
4665 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4666 i915_gem_idle_work_handler);
1f83fee0 4667 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
31169714 4668
94400120
DA
4669 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4670 if (IS_GEN3(dev)) {
50743298
DV
4671 I915_WRITE(MI_ARB_STATE,
4672 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
94400120
DA
4673 }
4674
72bfa19c
CW
4675 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4676
de151cf6 4677 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4678 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4679 dev_priv->fence_reg_start = 3;
de151cf6 4680
42b5aeab
VS
4681 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4682 dev_priv->num_fence_regs = 32;
4683 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4684 dev_priv->num_fence_regs = 16;
4685 else
4686 dev_priv->num_fence_regs = 8;
4687
b5aa8a0f 4688 /* Initialize fence registers to zero */
19b2dbde
CW
4689 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4690 i915_gem_restore_fences(dev);
10ed13e4 4691
673a394b 4692 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4693 init_waitqueue_head(&dev_priv->pending_flip_queue);
17250b71 4694
ce453d81
CW
4695 dev_priv->mm.interruptible = true;
4696
7dc19d5a
DC
4697 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4698 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
17250b71
CW
4699 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4700 register_shrinker(&dev_priv->mm.inactive_shrinker);
673a394b 4701}
71acb5eb
DA
4702
4703/*
4704 * Create a physically contiguous memory object for this object
4705 * e.g. for cursor + overlay regs
4706 */
995b6762
CW
4707static int i915_gem_init_phys_object(struct drm_device *dev,
4708 int id, int size, int align)
71acb5eb
DA
4709{
4710 drm_i915_private_t *dev_priv = dev->dev_private;
4711 struct drm_i915_gem_phys_object *phys_obj;
4712 int ret;
4713
4714 if (dev_priv->mm.phys_objs[id - 1] || !size)
4715 return 0;
4716
b14c5679 4717 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
71acb5eb
DA
4718 if (!phys_obj)
4719 return -ENOMEM;
4720
4721 phys_obj->id = id;
4722
6eeefaf3 4723 phys_obj->handle = drm_pci_alloc(dev, size, align);
71acb5eb
DA
4724 if (!phys_obj->handle) {
4725 ret = -ENOMEM;
4726 goto kfree_obj;
4727 }
4728#ifdef CONFIG_X86
4729 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4730#endif
4731
4732 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4733
4734 return 0;
4735kfree_obj:
9a298b2a 4736 kfree(phys_obj);
71acb5eb
DA
4737 return ret;
4738}
4739
995b6762 4740static void i915_gem_free_phys_object(struct drm_device *dev, int id)
71acb5eb
DA
4741{
4742 drm_i915_private_t *dev_priv = dev->dev_private;
4743 struct drm_i915_gem_phys_object *phys_obj;
4744
4745 if (!dev_priv->mm.phys_objs[id - 1])
4746 return;
4747
4748 phys_obj = dev_priv->mm.phys_objs[id - 1];
4749 if (phys_obj->cur_obj) {
4750 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4751 }
4752
4753#ifdef CONFIG_X86
4754 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4755#endif
4756 drm_pci_free(dev, phys_obj->handle);
4757 kfree(phys_obj);
4758 dev_priv->mm.phys_objs[id - 1] = NULL;
4759}
4760
4761void i915_gem_free_all_phys_object(struct drm_device *dev)
4762{
4763 int i;
4764
260883c8 4765 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4766 i915_gem_free_phys_object(dev, i);
4767}
4768
4769void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 4770 struct drm_i915_gem_object *obj)
71acb5eb 4771{
496ad9aa 4772 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
e5281ccd 4773 char *vaddr;
71acb5eb 4774 int i;
71acb5eb
DA
4775 int page_count;
4776
05394f39 4777 if (!obj->phys_obj)
71acb5eb 4778 return;
05394f39 4779 vaddr = obj->phys_obj->handle->vaddr;
71acb5eb 4780
05394f39 4781 page_count = obj->base.size / PAGE_SIZE;
71acb5eb 4782 for (i = 0; i < page_count; i++) {
5949eac4 4783 struct page *page = shmem_read_mapping_page(mapping, i);
e5281ccd
CW
4784 if (!IS_ERR(page)) {
4785 char *dst = kmap_atomic(page);
4786 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4787 kunmap_atomic(dst);
4788
4789 drm_clflush_pages(&page, 1);
4790
4791 set_page_dirty(page);
4792 mark_page_accessed(page);
4793 page_cache_release(page);
4794 }
71acb5eb 4795 }
e76e9aeb 4796 i915_gem_chipset_flush(dev);
d78b47b9 4797
05394f39
CW
4798 obj->phys_obj->cur_obj = NULL;
4799 obj->phys_obj = NULL;
71acb5eb
DA
4800}
4801
4802int
4803i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 4804 struct drm_i915_gem_object *obj,
6eeefaf3
CW
4805 int id,
4806 int align)
71acb5eb 4807{
496ad9aa 4808 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
71acb5eb 4809 drm_i915_private_t *dev_priv = dev->dev_private;
71acb5eb
DA
4810 int ret = 0;
4811 int page_count;
4812 int i;
4813
4814 if (id > I915_MAX_PHYS_OBJECT)
4815 return -EINVAL;
4816
05394f39
CW
4817 if (obj->phys_obj) {
4818 if (obj->phys_obj->id == id)
71acb5eb
DA
4819 return 0;
4820 i915_gem_detach_phys_object(dev, obj);
4821 }
4822
71acb5eb
DA
4823 /* create a new object */
4824 if (!dev_priv->mm.phys_objs[id - 1]) {
4825 ret = i915_gem_init_phys_object(dev, id,
05394f39 4826 obj->base.size, align);
71acb5eb 4827 if (ret) {
05394f39
CW
4828 DRM_ERROR("failed to init phys object %d size: %zu\n",
4829 id, obj->base.size);
e5281ccd 4830 return ret;
71acb5eb
DA
4831 }
4832 }
4833
4834 /* bind to the object */
05394f39
CW
4835 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4836 obj->phys_obj->cur_obj = obj;
71acb5eb 4837
05394f39 4838 page_count = obj->base.size / PAGE_SIZE;
71acb5eb
DA
4839
4840 for (i = 0; i < page_count; i++) {
e5281ccd
CW
4841 struct page *page;
4842 char *dst, *src;
4843
5949eac4 4844 page = shmem_read_mapping_page(mapping, i);
e5281ccd
CW
4845 if (IS_ERR(page))
4846 return PTR_ERR(page);
71acb5eb 4847
ff75b9bc 4848 src = kmap_atomic(page);
05394f39 4849 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
71acb5eb 4850 memcpy(dst, src, PAGE_SIZE);
3e4d3af5 4851 kunmap_atomic(src);
71acb5eb 4852
e5281ccd
CW
4853 mark_page_accessed(page);
4854 page_cache_release(page);
4855 }
d78b47b9 4856
71acb5eb 4857 return 0;
71acb5eb
DA
4858}
4859
4860static int
05394f39
CW
4861i915_gem_phys_pwrite(struct drm_device *dev,
4862 struct drm_i915_gem_object *obj,
71acb5eb
DA
4863 struct drm_i915_gem_pwrite *args,
4864 struct drm_file *file_priv)
4865{
05394f39 4866 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
2bb4629a 4867 char __user *user_data = to_user_ptr(args->data_ptr);
71acb5eb 4868
b47b30cc
CW
4869 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4870 unsigned long unwritten;
4871
4872 /* The physical object once assigned is fixed for the lifetime
4873 * of the obj, so we can safely drop the lock and continue
4874 * to access vaddr.
4875 */
4876 mutex_unlock(&dev->struct_mutex);
4877 unwritten = copy_from_user(vaddr, user_data, args->size);
4878 mutex_lock(&dev->struct_mutex);
4879 if (unwritten)
4880 return -EFAULT;
4881 }
71acb5eb 4882
e76e9aeb 4883 i915_gem_chipset_flush(dev);
71acb5eb
DA
4884 return 0;
4885}
b962442e 4886
f787a5f5 4887void i915_gem_release(struct drm_device *dev, struct drm_file *file)
b962442e 4888{
f787a5f5 4889 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e 4890
b29c19b6
CW
4891 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4892
b962442e
EA
4893 /* Clean up our request list when the client is going away, so that
4894 * later retire_requests won't dereference our soon-to-be-gone
4895 * file_priv.
4896 */
1c25595f 4897 spin_lock(&file_priv->mm.lock);
f787a5f5
CW
4898 while (!list_empty(&file_priv->mm.request_list)) {
4899 struct drm_i915_gem_request *request;
4900
4901 request = list_first_entry(&file_priv->mm.request_list,
4902 struct drm_i915_gem_request,
4903 client_list);
4904 list_del(&request->client_list);
4905 request->file_priv = NULL;
4906 }
1c25595f 4907 spin_unlock(&file_priv->mm.lock);
b962442e 4908}
31169714 4909
b29c19b6
CW
4910static void
4911i915_gem_file_idle_work_handler(struct work_struct *work)
4912{
4913 struct drm_i915_file_private *file_priv =
4914 container_of(work, typeof(*file_priv), mm.idle_work.work);
4915
4916 atomic_set(&file_priv->rps_wait_boost, false);
4917}
4918
4919int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4920{
4921 struct drm_i915_file_private *file_priv;
e422b888 4922 int ret;
b29c19b6
CW
4923
4924 DRM_DEBUG_DRIVER("\n");
4925
4926 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4927 if (!file_priv)
4928 return -ENOMEM;
4929
4930 file->driver_priv = file_priv;
4931 file_priv->dev_priv = dev->dev_private;
4932
4933 spin_lock_init(&file_priv->mm.lock);
4934 INIT_LIST_HEAD(&file_priv->mm.request_list);
4935 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4936 i915_gem_file_idle_work_handler);
4937
e422b888
BW
4938 ret = i915_gem_context_open(dev, file);
4939 if (ret)
4940 kfree(file_priv);
b29c19b6 4941
e422b888 4942 return ret;
b29c19b6
CW
4943}
4944
5774506f
CW
4945static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4946{
4947 if (!mutex_is_locked(mutex))
4948 return false;
4949
4950#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4951 return mutex->owner == task;
4952#else
4953 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4954 return false;
4955#endif
4956}
4957
7dc19d5a
DC
4958static unsigned long
4959i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
31169714 4960{
17250b71
CW
4961 struct drm_i915_private *dev_priv =
4962 container_of(shrinker,
4963 struct drm_i915_private,
4964 mm.inactive_shrinker);
4965 struct drm_device *dev = dev_priv->dev;
6c085a72 4966 struct drm_i915_gem_object *obj;
5774506f 4967 bool unlock = true;
7dc19d5a 4968 unsigned long count;
17250b71 4969
5774506f
CW
4970 if (!mutex_trylock(&dev->struct_mutex)) {
4971 if (!mutex_is_locked_by(&dev->struct_mutex, current))
d3227046 4972 return 0;
5774506f 4973
677feac2 4974 if (dev_priv->mm.shrinker_no_lock_stealing)
d3227046 4975 return 0;
677feac2 4976
5774506f
CW
4977 unlock = false;
4978 }
31169714 4979
7dc19d5a 4980 count = 0;
35c20a60 4981 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
a5570178 4982 if (obj->pages_pin_count == 0)
7dc19d5a 4983 count += obj->base.size >> PAGE_SHIFT;
fcb4a578
BW
4984
4985 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4986 if (obj->active)
4987 continue;
4988
d7f46fc4 4989 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
7dc19d5a 4990 count += obj->base.size >> PAGE_SHIFT;
fcb4a578 4991 }
17250b71 4992
5774506f
CW
4993 if (unlock)
4994 mutex_unlock(&dev->struct_mutex);
d9973b43 4995
7dc19d5a 4996 return count;
31169714 4997}
a70a3148
BW
4998
4999/* All the new VM stuff */
5000unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5001 struct i915_address_space *vm)
5002{
5003 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5004 struct i915_vma *vma;
5005
6f425321
BW
5006 if (!dev_priv->mm.aliasing_ppgtt ||
5007 vm == &dev_priv->mm.aliasing_ppgtt->base)
a70a3148
BW
5008 vm = &dev_priv->gtt.base;
5009
5010 BUG_ON(list_empty(&o->vma_list));
5011 list_for_each_entry(vma, &o->vma_list, vma_link) {
5012 if (vma->vm == vm)
5013 return vma->node.start;
5014
5015 }
5016 return -1;
5017}
5018
5019bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5020 struct i915_address_space *vm)
5021{
5022 struct i915_vma *vma;
5023
5024 list_for_each_entry(vma, &o->vma_list, vma_link)
8b9c2b94 5025 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
a70a3148
BW
5026 return true;
5027
5028 return false;
5029}
5030
5031bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5032{
5a1d5eb0 5033 struct i915_vma *vma;
a70a3148 5034
5a1d5eb0
CW
5035 list_for_each_entry(vma, &o->vma_list, vma_link)
5036 if (drm_mm_node_allocated(&vma->node))
a70a3148
BW
5037 return true;
5038
5039 return false;
5040}
5041
5042unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5043 struct i915_address_space *vm)
5044{
5045 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5046 struct i915_vma *vma;
5047
6f425321
BW
5048 if (!dev_priv->mm.aliasing_ppgtt ||
5049 vm == &dev_priv->mm.aliasing_ppgtt->base)
a70a3148
BW
5050 vm = &dev_priv->gtt.base;
5051
5052 BUG_ON(list_empty(&o->vma_list));
5053
5054 list_for_each_entry(vma, &o->vma_list, vma_link)
5055 if (vma->vm == vm)
5056 return vma->node.size;
5057
5058 return 0;
5059}
5060
7dc19d5a
DC
5061static unsigned long
5062i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5063{
5064 struct drm_i915_private *dev_priv =
5065 container_of(shrinker,
5066 struct drm_i915_private,
5067 mm.inactive_shrinker);
5068 struct drm_device *dev = dev_priv->dev;
7dc19d5a
DC
5069 unsigned long freed;
5070 bool unlock = true;
5071
5072 if (!mutex_trylock(&dev->struct_mutex)) {
5073 if (!mutex_is_locked_by(&dev->struct_mutex, current))
d3227046 5074 return SHRINK_STOP;
7dc19d5a
DC
5075
5076 if (dev_priv->mm.shrinker_no_lock_stealing)
d3227046 5077 return SHRINK_STOP;
7dc19d5a
DC
5078
5079 unlock = false;
5080 }
5081
d9973b43
CW
5082 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5083 if (freed < sc->nr_to_scan)
5084 freed += __i915_gem_shrink(dev_priv,
5085 sc->nr_to_scan - freed,
5086 false);
5087 if (freed < sc->nr_to_scan)
7dc19d5a
DC
5088 freed += i915_gem_shrink_all(dev_priv);
5089
5090 if (unlock)
5091 mutex_unlock(&dev->struct_mutex);
d9973b43 5092
7dc19d5a
DC
5093 return freed;
5094}
5c2abbea
BW
5095
5096struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5097{
5098 struct i915_vma *vma;
5099
5100 if (WARN_ON(list_empty(&obj->vma_list)))
5101 return NULL;
5102
5103 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
6e164c33 5104 if (vma->vm != obj_to_ggtt(obj))
5c2abbea
BW
5105 return NULL;
5106
5107 return vma;
5108}