]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_context.c
drm/i915: Fix to Enable GT/PM Interrupts
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c
BW
90#include "i915_drv.h"
91
40521054
BW
92/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
b731d33d
BW
96#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
40521054 98
b731d33d
BW
99static size_t get_context_alignment(struct drm_device *dev)
100{
101 if (IS_GEN6(dev))
102 return GEN6_CONTEXT_ALIGN;
103
104 return GEN7_CONTEXT_ALIGN;
105}
106
254f965c
BW
107static int get_context_size(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 int ret;
111 u32 reg;
112
113 switch (INTEL_INFO(dev)->gen) {
114 case 6:
115 reg = I915_READ(CXT_SIZE);
116 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
117 break;
118 case 7:
4f91dd6f 119 reg = I915_READ(GEN7_CXT_SIZE);
2e4291e0 120 if (IS_HASWELL(dev))
a0de80a0 121 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
122 else
123 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 124 break;
8897644a
BW
125 case 8:
126 ret = GEN8_CXT_TOTAL_SIZE;
127 break;
254f965c
BW
128 default:
129 BUG();
130 }
131
132 return ret;
133}
134
dce3271b 135void i915_gem_context_free(struct kref *ctx_ref)
40521054 136{
273497e5 137 struct intel_context *ctx = container_of(ctx_ref,
ae6c4806 138 typeof(*ctx), ref);
40521054 139
ae6c4806 140 if (i915.enable_execlists)
ede7d42b 141 intel_lr_context_free(ctx);
c7c48dfd 142
ae6c4806
DV
143 i915_ppgtt_put(ctx->ppgtt);
144
2f295791
BW
145 if (ctx->legacy_hw_ctx.rcs_state)
146 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
c7c48dfd 147 list_del(&ctx->link);
40521054
BW
148 kfree(ctx);
149}
150
8c857917 151struct drm_i915_gem_object *
aa0c13da
OM
152i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
153{
154 struct drm_i915_gem_object *obj;
155 int ret;
156
157 obj = i915_gem_alloc_object(dev, size);
158 if (obj == NULL)
159 return ERR_PTR(-ENOMEM);
160
161 /*
162 * Try to make the context utilize L3 as well as LLC.
163 *
164 * On VLV we don't have L3 controls in the PTEs so we
165 * shouldn't touch the cache level, especially as that
166 * would make the object snooped which might have a
167 * negative performance impact.
168 */
169 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
170 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
171 /* Failure shouldn't ever happen this early */
172 if (WARN_ON(ret)) {
173 drm_gem_object_unreference(&obj->base);
174 return ERR_PTR(ret);
175 }
176 }
177
178 return obj;
179}
180
273497e5 181static struct intel_context *
0eea67eb 182__create_hw_context(struct drm_device *dev,
ee960be7 183 struct drm_i915_file_private *file_priv)
40521054
BW
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
273497e5 186 struct intel_context *ctx;
c8c470af 187 int ret;
40521054 188
f94982b0 189 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
190 if (ctx == NULL)
191 return ERR_PTR(-ENOMEM);
40521054 192
dce3271b 193 kref_init(&ctx->ref);
691e6415 194 list_add_tail(&ctx->link, &dev_priv->context_list);
40521054 195
691e6415 196 if (dev_priv->hw_context_size) {
aa0c13da
OM
197 struct drm_i915_gem_object *obj =
198 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
199 if (IS_ERR(obj)) {
200 ret = PTR_ERR(obj);
4615d4c9 201 goto err_out;
691e6415 202 }
ea0c76f8 203 ctx->legacy_hw_ctx.rcs_state = obj;
691e6415 204 }
40521054
BW
205
206 /* Default context will never have a file_priv */
691e6415
CW
207 if (file_priv != NULL) {
208 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 209 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
210 if (ret < 0)
211 goto err_out;
212 } else
821d66dd 213 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
214
215 ctx->file_priv = file_priv;
821d66dd 216 ctx->user_handle = ret;
3ccfd19d
BW
217 /* NB: Mark all slices as needing a remap so that when the context first
218 * loads it will restore whatever remap state already exists. If there
219 * is no remap info, it will be a NOP. */
220 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
40521054 221
146937e5 222 return ctx;
40521054
BW
223
224err_out:
dce3271b 225 i915_gem_context_unreference(ctx);
146937e5 226 return ERR_PTR(ret);
40521054
BW
227}
228
254f965c
BW
229/**
230 * The default context needs to exist per ring that uses contexts. It stores the
231 * context state of the GPU for applications that don't utilize HW contexts, as
232 * well as an idle case.
233 */
273497e5 234static struct intel_context *
0eea67eb 235i915_gem_create_context(struct drm_device *dev,
d624d86e 236 struct drm_i915_file_private *file_priv)
254f965c 237{
42c3b603 238 const bool is_global_default_ctx = file_priv == NULL;
273497e5 239 struct intel_context *ctx;
bdf4fd7e 240 int ret = 0;
40521054 241
b731d33d 242 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
40521054 243
0eea67eb 244 ctx = __create_hw_context(dev, file_priv);
146937e5 245 if (IS_ERR(ctx))
a45d0f6a 246 return ctx;
40521054 247
ea0c76f8 248 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
42c3b603
CW
249 /* We may need to do things with the shrinker which
250 * require us to immediately switch back to the default
251 * context. This can cause a problem as pinning the
252 * default context also requires GTT space which may not
253 * be available. To avoid this we always pin the default
254 * context.
255 */
ea0c76f8 256 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
1ec9e26d 257 get_context_alignment(dev), 0);
42c3b603
CW
258 if (ret) {
259 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
260 goto err_destroy;
261 }
262 }
263
d624d86e 264 if (USES_FULL_PPGTT(dev)) {
4d884705 265 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
bdf4fd7e
BW
266
267 if (IS_ERR_OR_NULL(ppgtt)) {
0eea67eb
BW
268 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
269 PTR_ERR(ppgtt));
bdf4fd7e 270 ret = PTR_ERR(ppgtt);
42c3b603 271 goto err_unpin;
ae6c4806
DV
272 }
273
274 ctx->ppgtt = ppgtt;
275 }
bdf4fd7e 276
a45d0f6a 277 return ctx;
9a3b5304 278
42c3b603 279err_unpin:
ea0c76f8
OM
280 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
281 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
9a3b5304 282err_destroy:
dce3271b 283 i915_gem_context_unreference(ctx);
a45d0f6a 284 return ERR_PTR(ret);
254f965c
BW
285}
286
acce9ffa
BW
287void i915_gem_context_reset(struct drm_device *dev)
288{
289 struct drm_i915_private *dev_priv = dev->dev_private;
acce9ffa
BW
290 int i;
291
acce9ffa 292 for (i = 0; i < I915_NUM_RINGS; i++) {
a4872ba6 293 struct intel_engine_cs *ring = &dev_priv->ring[i];
ea0c76f8 294 struct intel_context *lctx = ring->last_context;
acce9ffa 295
6689c167
MA
296 if (lctx) {
297 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
298 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
acce9ffa 299
6689c167
MA
300 i915_gem_context_unreference(lctx);
301 ring->last_context = NULL;
acce9ffa 302 }
acce9ffa
BW
303 }
304}
305
8245be31 306int i915_gem_context_init(struct drm_device *dev)
254f965c
BW
307{
308 struct drm_i915_private *dev_priv = dev->dev_private;
273497e5 309 struct intel_context *ctx;
a45d0f6a 310 int i;
254f965c 311
2fa48d8d
BW
312 /* Init should only be called once per module load. Eventually the
313 * restriction on the context_disabled check can be loosened. */
314 if (WARN_ON(dev_priv->ring[RCS].default_context))
8245be31 315 return 0;
254f965c 316
ede7d42b
OM
317 if (i915.enable_execlists) {
318 /* NB: intentionally left blank. We will allocate our own
319 * backing objects as we need them, thank you very much */
320 dev_priv->hw_context_size = 0;
321 } else if (HAS_HW_CONTEXTS(dev)) {
691e6415
CW
322 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
323 if (dev_priv->hw_context_size > (1<<20)) {
324 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
325 dev_priv->hw_context_size);
326 dev_priv->hw_context_size = 0;
327 }
254f965c
BW
328 }
329
d624d86e 330 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
331 if (IS_ERR(ctx)) {
332 DRM_ERROR("Failed to create default global context (error %ld)\n",
333 PTR_ERR(ctx));
334 return PTR_ERR(ctx);
254f965c
BW
335 }
336
ede7d42b
OM
337 for (i = 0; i < I915_NUM_RINGS; i++) {
338 struct intel_engine_cs *ring = &dev_priv->ring[i];
339
340 /* NB: RCS will hold a ref for all rings */
341 ring->default_context = ctx;
ede7d42b 342 }
67e3d297 343
ede7d42b
OM
344 DRM_DEBUG_DRIVER("%s context support initialized\n",
345 i915.enable_execlists ? "LR" :
346 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 347 return 0;
254f965c
BW
348}
349
350void i915_gem_context_fini(struct drm_device *dev)
351{
352 struct drm_i915_private *dev_priv = dev->dev_private;
273497e5 353 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
67e3d297 354 int i;
254f965c 355
ea0c76f8 356 if (dctx->legacy_hw_ctx.rcs_state) {
691e6415
CW
357 /* The only known way to stop the gpu from accessing the hw context is
358 * to reset it. Do this as the very last operation to avoid confusing
359 * other code, leading to spurious errors. */
360 intel_gpu_reset(dev);
361
362 /* When default context is created and switched to, base object refcount
363 * will be 2 (+1 from object creation and +1 from do_switch()).
364 * i915_gem_context_fini() will be called after gpu_idle() has switched
365 * to default context. So we need to unreference the base object once
366 * to offset the do_switch part, so that i915_gem_context_unreference()
367 * can then free the base object correctly. */
368 WARN_ON(!dev_priv->ring[RCS].last_context);
369 if (dev_priv->ring[RCS].last_context == dctx) {
370 /* Fake switch to NULL context */
ea0c76f8
OM
371 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
372 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
691e6415
CW
373 i915_gem_context_unreference(dctx);
374 dev_priv->ring[RCS].last_context = NULL;
375 }
d3b448d9 376
ea0c76f8 377 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
67e3d297
BW
378 }
379
380 for (i = 0; i < I915_NUM_RINGS; i++) {
a4872ba6 381 struct intel_engine_cs *ring = &dev_priv->ring[i];
67e3d297
BW
382
383 if (ring->last_context)
384 i915_gem_context_unreference(ring->last_context);
385
386 ring->default_context = NULL;
0009e46c 387 ring->last_context = NULL;
71b76d00
BW
388 }
389
dce3271b 390 i915_gem_context_unreference(dctx);
254f965c
BW
391}
392
2fa48d8d
BW
393int i915_gem_context_enable(struct drm_i915_private *dev_priv)
394{
a4872ba6 395 struct intel_engine_cs *ring;
2fa48d8d
BW
396 int ret, i;
397
2fa48d8d 398 BUG_ON(!dev_priv->ring[RCS].default_context);
bdf4fd7e 399
2fa48d8d 400 for_each_ring(ring, dev_priv, i) {
691e6415 401 ret = i915_switch_context(ring, ring->default_context);
2fa48d8d
BW
402 if (ret)
403 return ret;
404 }
405
406 return 0;
407}
408
40521054
BW
409static int context_idr_cleanup(int id, void *p, void *data)
410{
273497e5 411 struct intel_context *ctx = p;
40521054 412
dce3271b 413 i915_gem_context_unreference(ctx);
40521054 414 return 0;
254f965c
BW
415}
416
e422b888
BW
417int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
418{
419 struct drm_i915_file_private *file_priv = file->driver_priv;
f83d6518 420 struct intel_context *ctx;
e422b888
BW
421
422 idr_init(&file_priv->context_idr);
423
0eea67eb 424 mutex_lock(&dev->struct_mutex);
d624d86e 425 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
426 mutex_unlock(&dev->struct_mutex);
427
f83d6518 428 if (IS_ERR(ctx)) {
0eea67eb 429 idr_destroy(&file_priv->context_idr);
f83d6518 430 return PTR_ERR(ctx);
0eea67eb
BW
431 }
432
e422b888
BW
433 return 0;
434}
435
254f965c
BW
436void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
437{
40521054 438 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 439
73c273eb 440 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 441 idr_destroy(&file_priv->context_idr);
40521054
BW
442}
443
273497e5 444struct intel_context *
40521054
BW
445i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
446{
273497e5 447 struct intel_context *ctx;
72ad5c45 448
273497e5 449 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
72ad5c45
BW
450 if (!ctx)
451 return ERR_PTR(-ENOENT);
452
453 return ctx;
254f965c 454}
e0556841
BW
455
456static inline int
a4872ba6 457mi_set_context(struct intel_engine_cs *ring,
273497e5 458 struct intel_context *new_context,
e0556841
BW
459 u32 hw_flags)
460{
e80f14b6 461 u32 flags = hw_flags | MI_MM_SPACE_GTT;
e0556841
BW
462 int ret;
463
12b0286f
BW
464 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
465 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
466 * explicitly, so we rely on the value at ring init, stored in
467 * itlb_before_ctx_switch.
468 */
057f6a8a 469 if (IS_GEN6(ring->dev)) {
ac82ea2e 470 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
12b0286f
BW
471 if (ret)
472 return ret;
473 }
474
e80f14b6
BW
475 /* These flags are for resource streamer on HSW+ */
476 if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8)
477 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
478
e37ec39b 479 ret = intel_ring_begin(ring, 6);
e0556841
BW
480 if (ret)
481 return ret;
482
b3f797ac 483 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
64bed788 484 if (INTEL_INFO(ring->dev)->gen >= 7)
e37ec39b
BW
485 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
486 else
487 intel_ring_emit(ring, MI_NOOP);
488
e0556841
BW
489 intel_ring_emit(ring, MI_NOOP);
490 intel_ring_emit(ring, MI_SET_CONTEXT);
ea0c76f8 491 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
e80f14b6 492 flags);
2b7e8082
VS
493 /*
494 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
495 * WaMiSetContext_Hang:snb,ivb,vlv
496 */
e0556841
BW
497 intel_ring_emit(ring, MI_NOOP);
498
64bed788 499 if (INTEL_INFO(ring->dev)->gen >= 7)
e37ec39b
BW
500 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
501 else
502 intel_ring_emit(ring, MI_NOOP);
503
e0556841
BW
504 intel_ring_advance(ring);
505
506 return ret;
507}
508
a4872ba6 509static int do_switch(struct intel_engine_cs *ring,
273497e5 510 struct intel_context *to)
e0556841 511{
6f65e29a 512 struct drm_i915_private *dev_priv = ring->dev->dev_private;
273497e5 513 struct intel_context *from = ring->last_context;
e0556841 514 u32 hw_flags = 0;
967ab6b1 515 bool uninitialized = false;
3ccfd19d 516 int ret, i;
e0556841 517
67e3d297 518 if (from != NULL && ring == &dev_priv->ring[RCS]) {
ea0c76f8
OM
519 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
520 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
67e3d297 521 }
e0556841 522
14d8ec54 523 if (from == to && !to->remap_slice)
9a3b5304
CW
524 return 0;
525
7e0d96bc
BW
526 /* Trying to pin first makes error handling easier. */
527 if (ring == &dev_priv->ring[RCS]) {
ea0c76f8 528 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
1ec9e26d 529 get_context_alignment(ring->dev), 0);
7e0d96bc
BW
530 if (ret)
531 return ret;
67e3d297
BW
532 }
533
acc240d4
DV
534 /*
535 * Pin can switch back to the default context if we end up calling into
536 * evict_everything - as a last ditch gtt defrag effort that also
537 * switches to the default context. Hence we need to reload from here.
538 */
539 from = ring->last_context;
540
ae6c4806 541 if (to->ppgtt) {
6689c167 542 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
7e0d96bc
BW
543 if (ret)
544 goto unpin_out;
545 }
546
547 if (ring != &dev_priv->ring[RCS]) {
548 if (from)
549 i915_gem_context_unreference(from);
550 goto done;
551 }
552
acc240d4
DV
553 /*
554 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
555 * that thanks to write = false in this call and us not setting any gpu
556 * write domains when putting a context object onto the active list
557 * (when switching away from it), this won't block.
acc240d4
DV
558 *
559 * XXX: We need a real interface to do this instead of trickery.
560 */
ea0c76f8 561 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
7e0d96bc
BW
562 if (ret)
563 goto unpin_out;
d3373a24 564
ea0c76f8
OM
565 if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
566 struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
6f65e29a 567 &dev_priv->gtt.base);
ea0c76f8 568 vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
6f65e29a 569 }
3af7b857 570
ea0c76f8 571 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
e0556841 572 hw_flags |= MI_RESTORE_INHIBIT;
e0556841 573
e0556841 574 ret = mi_set_context(ring, to, hw_flags);
7e0d96bc
BW
575 if (ret)
576 goto unpin_out;
e0556841 577
3ccfd19d
BW
578 for (i = 0; i < MAX_L3_SLICES; i++) {
579 if (!(to->remap_slice & (1<<i)))
580 continue;
581
582 ret = i915_gem_l3_remap(ring, i);
583 /* If it failed, try again next round */
584 if (ret)
585 DRM_DEBUG_DRIVER("L3 remapping failed\n");
586 else
587 to->remap_slice &= ~(1<<i);
588 }
589
e0556841
BW
590 /* The backing object for the context is done after switching to the
591 * *next* context. Therefore we cannot retire the previous context until
592 * the next context has already started running. In fact, the below code
593 * is a bit suboptimal because the retiring can occur simply after the
594 * MI_SET_CONTEXT instead of when the next seqno has completed.
595 */
112522f6 596 if (from != NULL) {
ea0c76f8
OM
597 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
598 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
e0556841
BW
599 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
600 * whole damn pipeline, we don't need to explicitly mark the
601 * object dirty. The only exception is that the context must be
602 * correct in case the object gets swapped out. Ideally we'd be
603 * able to defer doing this until we know the object would be
604 * swapped, but there is no way to do that yet.
605 */
ea0c76f8
OM
606 from->legacy_hw_ctx.rcs_state->dirty = 1;
607 BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
112522f6 608
c0321e2c 609 /* obj is kept alive until the next request by its active ref */
ea0c76f8 610 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
112522f6 611 i915_gem_context_unreference(from);
e0556841
BW
612 }
613
ea0c76f8
OM
614 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
615 to->legacy_hw_ctx.initialized = true;
967ab6b1 616
67e3d297 617done:
112522f6
CW
618 i915_gem_context_reference(to);
619 ring->last_context = to;
e0556841 620
967ab6b1 621 if (uninitialized) {
46470fc9
MK
622 ret = i915_gem_render_state_init(ring);
623 if (ret)
624 DRM_ERROR("init render state: %d\n", ret);
625 }
626
e0556841 627 return 0;
7e0d96bc
BW
628
629unpin_out:
630 if (ring->id == RCS)
ea0c76f8 631 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
7e0d96bc 632 return ret;
e0556841
BW
633}
634
635/**
636 * i915_switch_context() - perform a GPU context switch.
637 * @ring: ring for which we'll execute the context switch
96a6f0f1 638 * @to: the context to switch to
e0556841
BW
639 *
640 * The context life cycle is simple. The context refcount is incremented and
641 * decremented by 1 and create and destroy. If the context is in use by the GPU,
642 * it will have a refoucnt > 1. This allows us to destroy the context abstract
643 * object while letting the normal object tracking destroy the backing BO.
644 */
a4872ba6 645int i915_switch_context(struct intel_engine_cs *ring,
273497e5 646 struct intel_context *to)
e0556841
BW
647{
648 struct drm_i915_private *dev_priv = ring->dev->dev_private;
e0556841 649
0eea67eb
BW
650 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
651
ea0c76f8 652 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
691e6415
CW
653 if (to != ring->last_context) {
654 i915_gem_context_reference(to);
655 if (ring->last_context)
656 i915_gem_context_unreference(ring->last_context);
657 ring->last_context = to;
658 }
c482972a 659 return 0;
a95f6a00 660 }
c482972a 661
67e3d297 662 return do_switch(ring, to);
e0556841 663}
84624813 664
ec3e9963 665static bool contexts_enabled(struct drm_device *dev)
691e6415 666{
ec3e9963 667 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
668}
669
84624813
BW
670int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
671 struct drm_file *file)
672{
84624813
BW
673 struct drm_i915_gem_context_create *args = data;
674 struct drm_i915_file_private *file_priv = file->driver_priv;
273497e5 675 struct intel_context *ctx;
84624813
BW
676 int ret;
677
ec3e9963 678 if (!contexts_enabled(dev))
5fa8be65
DV
679 return -ENODEV;
680
84624813
BW
681 ret = i915_mutex_lock_interruptible(dev);
682 if (ret)
683 return ret;
684
d624d86e 685 ctx = i915_gem_create_context(dev, file_priv);
84624813 686 mutex_unlock(&dev->struct_mutex);
be636387
DC
687 if (IS_ERR(ctx))
688 return PTR_ERR(ctx);
84624813 689
821d66dd 690 args->ctx_id = ctx->user_handle;
84624813
BW
691 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
692
be636387 693 return 0;
84624813
BW
694}
695
696int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
697 struct drm_file *file)
698{
699 struct drm_i915_gem_context_destroy *args = data;
700 struct drm_i915_file_private *file_priv = file->driver_priv;
273497e5 701 struct intel_context *ctx;
84624813
BW
702 int ret;
703
821d66dd 704 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 705 return -ENOENT;
0eea67eb 706
84624813
BW
707 ret = i915_mutex_lock_interruptible(dev);
708 if (ret)
709 return ret;
710
711 ctx = i915_gem_context_get(file_priv, args->ctx_id);
72ad5c45 712 if (IS_ERR(ctx)) {
84624813 713 mutex_unlock(&dev->struct_mutex);
72ad5c45 714 return PTR_ERR(ctx);
84624813
BW
715 }
716
821d66dd 717 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
dce3271b 718 i915_gem_context_unreference(ctx);
84624813
BW
719 mutex_unlock(&dev->struct_mutex);
720
721 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
722 return 0;
723}