]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_context.c
drm/i915: add struct i915_ctx_hang_stats
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
76 * GPU. The GPU has loaded it's state already and has stored away the gtt
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c
BW
90#include "i915_drv.h"
91
40521054
BW
92/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
96#define CONTEXT_ALIGN (64<<10)
97
98static struct i915_hw_context *
99i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
9a3b5304 100static int do_switch(struct i915_hw_context *to);
40521054 101
254f965c
BW
102static int get_context_size(struct drm_device *dev)
103{
104 struct drm_i915_private *dev_priv = dev->dev_private;
105 int ret;
106 u32 reg;
107
108 switch (INTEL_INFO(dev)->gen) {
109 case 6:
110 reg = I915_READ(CXT_SIZE);
111 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
112 break;
113 case 7:
4f91dd6f 114 reg = I915_READ(GEN7_CXT_SIZE);
2e4291e0
BW
115 if (IS_HASWELL(dev))
116 ret = HSW_CXT_TOTAL_SIZE(reg) * 64;
117 else
118 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c
BW
119 break;
120 default:
121 BUG();
122 }
123
124 return ret;
125}
126
dce3271b 127void i915_gem_context_free(struct kref *ctx_ref)
40521054 128{
dce3271b
MK
129 struct i915_hw_context *ctx = container_of(ctx_ref,
130 typeof(*ctx), ref);
40521054
BW
131
132 drm_gem_object_unreference(&ctx->obj->base);
133 kfree(ctx);
134}
135
146937e5 136static struct i915_hw_context *
40521054 137create_hw_context(struct drm_device *dev,
146937e5 138 struct drm_i915_file_private *file_priv)
40521054
BW
139{
140 struct drm_i915_private *dev_priv = dev->dev_private;
146937e5 141 struct i915_hw_context *ctx;
c8c470af 142 int ret;
40521054 143
f94982b0 144 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
145 if (ctx == NULL)
146 return ERR_PTR(-ENOMEM);
40521054 147
dce3271b 148 kref_init(&ctx->ref);
146937e5
BW
149 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
150 if (ctx->obj == NULL) {
151 kfree(ctx);
40521054 152 DRM_DEBUG_DRIVER("Context object allocated failed\n");
146937e5 153 return ERR_PTR(-ENOMEM);
40521054
BW
154 }
155
4615d4c9
CW
156 if (INTEL_INFO(dev)->gen >= 7) {
157 ret = i915_gem_object_set_cache_level(ctx->obj,
158 I915_CACHE_LLC_MLC);
bb036413
BW
159 /* Failure shouldn't ever happen this early */
160 if (WARN_ON(ret))
4615d4c9
CW
161 goto err_out;
162 }
163
40521054
BW
164 /* The ring associated with the context object is handled by the normal
165 * object tracking code. We give an initial ring value simple to pass an
166 * assertion in the context switch code.
167 */
146937e5 168 ctx->ring = &dev_priv->ring[RCS];
40521054
BW
169
170 /* Default context will never have a file_priv */
171 if (file_priv == NULL)
146937e5 172 return ctx;
40521054 173
c8c470af
TH
174 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID + 1, 0,
175 GFP_KERNEL);
176 if (ret < 0)
40521054 177 goto err_out;
dce3271b
MK
178
179 ctx->file_priv = file_priv;
c8c470af 180 ctx->id = ret;
40521054 181
146937e5 182 return ctx;
40521054
BW
183
184err_out:
dce3271b 185 i915_gem_context_unreference(ctx);
146937e5 186 return ERR_PTR(ret);
40521054
BW
187}
188
e0556841
BW
189static inline bool is_default_context(struct i915_hw_context *ctx)
190{
191 return (ctx == ctx->ring->default_context);
192}
193
254f965c
BW
194/**
195 * The default context needs to exist per ring that uses contexts. It stores the
196 * context state of the GPU for applications that don't utilize HW contexts, as
197 * well as an idle case.
198 */
199static int create_default_context(struct drm_i915_private *dev_priv)
200{
40521054
BW
201 struct i915_hw_context *ctx;
202 int ret;
203
204 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
205
146937e5
BW
206 ctx = create_hw_context(dev_priv->dev, NULL);
207 if (IS_ERR(ctx))
208 return PTR_ERR(ctx);
40521054
BW
209
210 /* We may need to do things with the shrinker which require us to
211 * immediately switch back to the default context. This can cause a
212 * problem as pinning the default context also requires GTT space which
213 * may not be available. To avoid this we always pin the
214 * default context.
215 */
146937e5 216 dev_priv->ring[RCS].default_context = ctx;
86a1ee26 217 ret = i915_gem_object_pin(ctx->obj, CONTEXT_ALIGN, false, false);
bb036413
BW
218 if (ret) {
219 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
9a3b5304 220 goto err_destroy;
bb036413 221 }
40521054 222
9a3b5304 223 ret = do_switch(ctx);
bb036413
BW
224 if (ret) {
225 DRM_DEBUG_DRIVER("Switch failed %d\n", ret);
9a3b5304 226 goto err_unpin;
bb036413 227 }
dfabbcb4 228
9a3b5304
CW
229 DRM_DEBUG_DRIVER("Default HW context loaded\n");
230 return 0;
231
232err_unpin:
233 i915_gem_object_unpin(ctx->obj);
234err_destroy:
dce3271b 235 i915_gem_context_unreference(ctx);
40521054 236 return ret;
254f965c
BW
237}
238
239void i915_gem_context_init(struct drm_device *dev)
240{
241 struct drm_i915_private *dev_priv = dev->dev_private;
254f965c 242
e158c5aa
BW
243 if (!HAS_HW_CONTEXTS(dev)) {
244 dev_priv->hw_contexts_disabled = true;
bb036413 245 DRM_DEBUG_DRIVER("Disabling HW Contexts; old hardware\n");
254f965c 246 return;
e158c5aa 247 }
254f965c
BW
248
249 /* If called from reset, or thaw... we've been here already */
40521054
BW
250 if (dev_priv->hw_contexts_disabled ||
251 dev_priv->ring[RCS].default_context)
254f965c
BW
252 return;
253
07ea0d85 254 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
254f965c 255
07ea0d85 256 if (dev_priv->hw_context_size > (1<<20)) {
254f965c 257 dev_priv->hw_contexts_disabled = true;
bb036413 258 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
254f965c
BW
259 return;
260 }
261
262 if (create_default_context(dev_priv)) {
263 dev_priv->hw_contexts_disabled = true;
bb036413 264 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed\n");
254f965c
BW
265 return;
266 }
267
268 DRM_DEBUG_DRIVER("HW context support initialized\n");
269}
270
271void i915_gem_context_fini(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
dce3271b 274 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
254f965c
BW
275
276 if (dev_priv->hw_contexts_disabled)
277 return;
40521054 278
55a66628
DV
279 /* The only known way to stop the gpu from accessing the hw context is
280 * to reset it. Do this as the very last operation to avoid confusing
281 * other code, leading to spurious errors. */
282 intel_gpu_reset(dev);
283
dce3271b 284 i915_gem_object_unpin(dctx->obj);
168f8366
MK
285
286 /* When default context is created and switched to, base object refcount
287 * will be 2 (+1 from object creation and +1 from do_switch()).
288 * i915_gem_context_fini() will be called after gpu_idle() has switched
289 * to default context. So we need to unreference the base object once
290 * to offset the do_switch part, so that i915_gem_context_unreference()
291 * can then free the base object correctly. */
292 drm_gem_object_unreference(&dctx->obj->base);
dce3271b 293 i915_gem_context_unreference(dctx);
254f965c
BW
294}
295
40521054
BW
296static int context_idr_cleanup(int id, void *p, void *data)
297{
73c273eb 298 struct i915_hw_context *ctx = p;
40521054
BW
299
300 BUG_ON(id == DEFAULT_CONTEXT_ID);
40521054 301
dce3271b 302 i915_gem_context_unreference(ctx);
40521054 303 return 0;
254f965c
BW
304}
305
306void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
307{
40521054 308 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 309
40521054 310 mutex_lock(&dev->struct_mutex);
73c273eb 311 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054
BW
312 idr_destroy(&file_priv->context_idr);
313 mutex_unlock(&dev->struct_mutex);
314}
315
e0556841 316static struct i915_hw_context *
40521054
BW
317i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
318{
319 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
254f965c 320}
e0556841
BW
321
322static inline int
323mi_set_context(struct intel_ring_buffer *ring,
324 struct i915_hw_context *new_context,
325 u32 hw_flags)
326{
327 int ret;
328
12b0286f
BW
329 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
330 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
331 * explicitly, so we rely on the value at ring init, stored in
332 * itlb_before_ctx_switch.
333 */
334 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
ac82ea2e 335 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
12b0286f
BW
336 if (ret)
337 return ret;
338 }
339
e37ec39b 340 ret = intel_ring_begin(ring, 6);
e0556841
BW
341 if (ret)
342 return ret;
343
8693a824 344 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
e37ec39b
BW
345 if (IS_GEN7(ring->dev))
346 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
347 else
348 intel_ring_emit(ring, MI_NOOP);
349
e0556841
BW
350 intel_ring_emit(ring, MI_NOOP);
351 intel_ring_emit(ring, MI_SET_CONTEXT);
352 intel_ring_emit(ring, new_context->obj->gtt_offset |
353 MI_MM_SPACE_GTT |
354 MI_SAVE_EXT_STATE_EN |
355 MI_RESTORE_EXT_STATE_EN |
356 hw_flags);
357 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
358 intel_ring_emit(ring, MI_NOOP);
359
e37ec39b
BW
360 if (IS_GEN7(ring->dev))
361 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
362 else
363 intel_ring_emit(ring, MI_NOOP);
364
e0556841
BW
365 intel_ring_advance(ring);
366
367 return ret;
368}
369
9a3b5304 370static int do_switch(struct i915_hw_context *to)
e0556841 371{
9a3b5304 372 struct intel_ring_buffer *ring = to->ring;
112522f6 373 struct i915_hw_context *from = ring->last_context;
e0556841
BW
374 u32 hw_flags = 0;
375 int ret;
376
112522f6 377 BUG_ON(from != NULL && from->obj != NULL && from->obj->pin_count == 0);
e0556841 378
112522f6 379 if (from == to)
9a3b5304
CW
380 return 0;
381
86a1ee26 382 ret = i915_gem_object_pin(to->obj, CONTEXT_ALIGN, false, false);
e0556841
BW
383 if (ret)
384 return ret;
385
d3373a24
CW
386 /* Clear this page out of any CPU caches for coherent swap-in/out. Note
387 * that thanks to write = false in this call and us not setting any gpu
388 * write domains when putting a context object onto the active list
389 * (when switching away from it), this won't block.
390 * XXX: We need a real interface to do this instead of trickery. */
391 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
392 if (ret) {
393 i915_gem_object_unpin(to->obj);
394 return ret;
395 }
396
3af7b857
DV
397 if (!to->obj->has_global_gtt_mapping)
398 i915_gem_gtt_bind_object(to->obj, to->obj->cache_level);
399
e0556841
BW
400 if (!to->is_initialized || is_default_context(to))
401 hw_flags |= MI_RESTORE_INHIBIT;
112522f6 402 else if (WARN_ON_ONCE(from == to)) /* not yet expected */
e0556841
BW
403 hw_flags |= MI_FORCE_RESTORE;
404
e0556841
BW
405 ret = mi_set_context(ring, to, hw_flags);
406 if (ret) {
407 i915_gem_object_unpin(to->obj);
408 return ret;
409 }
410
411 /* The backing object for the context is done after switching to the
412 * *next* context. Therefore we cannot retire the previous context until
413 * the next context has already started running. In fact, the below code
414 * is a bit suboptimal because the retiring can occur simply after the
415 * MI_SET_CONTEXT instead of when the next seqno has completed.
416 */
112522f6
CW
417 if (from != NULL) {
418 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
419 i915_gem_object_move_to_active(from->obj, ring);
e0556841
BW
420 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
421 * whole damn pipeline, we don't need to explicitly mark the
422 * object dirty. The only exception is that the context must be
423 * correct in case the object gets swapped out. Ideally we'd be
424 * able to defer doing this until we know the object would be
425 * swapped, but there is no way to do that yet.
426 */
112522f6
CW
427 from->obj->dirty = 1;
428 BUG_ON(from->obj->ring != ring);
429
430 ret = i915_add_request(ring, NULL, NULL);
431 if (ret) {
432 /* Too late, we've already scheduled a context switch.
433 * Try to undo the change so that the hw state is
434 * consistent with out tracking. In case of emergency,
435 * scream.
436 */
437 WARN_ON(mi_set_context(ring, from, MI_RESTORE_INHIBIT));
438 return ret;
439 }
b259b312 440
112522f6
CW
441 i915_gem_object_unpin(from->obj);
442 i915_gem_context_unreference(from);
e0556841
BW
443 }
444
112522f6
CW
445 i915_gem_context_reference(to);
446 ring->last_context = to;
e0556841
BW
447 to->is_initialized = true;
448
449 return 0;
450}
451
452/**
453 * i915_switch_context() - perform a GPU context switch.
454 * @ring: ring for which we'll execute the context switch
455 * @file_priv: file_priv associated with the context, may be NULL
456 * @id: context id number
457 * @seqno: sequence number by which the new context will be switched to
458 * @flags:
459 *
460 * The context life cycle is simple. The context refcount is incremented and
461 * decremented by 1 and create and destroy. If the context is in use by the GPU,
462 * it will have a refoucnt > 1. This allows us to destroy the context abstract
463 * object while letting the normal object tracking destroy the backing BO.
464 */
465int i915_switch_context(struct intel_ring_buffer *ring,
466 struct drm_file *file,
467 int to_id)
468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
e0556841 470 struct i915_hw_context *to;
e0556841
BW
471
472 if (dev_priv->hw_contexts_disabled)
473 return 0;
474
186507e9
BW
475 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
476
e0556841
BW
477 if (ring != &dev_priv->ring[RCS])
478 return 0;
479
e0556841
BW
480 if (to_id == DEFAULT_CONTEXT_ID) {
481 to = ring->default_context;
482 } else {
9a3b5304
CW
483 if (file == NULL)
484 return -EINVAL;
485
486 to = i915_gem_context_get(file->driver_priv, to_id);
e0556841 487 if (to == NULL)
0d326013 488 return -ENOENT;
e0556841
BW
489 }
490
9a3b5304 491 return do_switch(to);
e0556841 492}
84624813
BW
493
494int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
495 struct drm_file *file)
496{
5fa8be65 497 struct drm_i915_private *dev_priv = dev->dev_private;
84624813
BW
498 struct drm_i915_gem_context_create *args = data;
499 struct drm_i915_file_private *file_priv = file->driver_priv;
500 struct i915_hw_context *ctx;
501 int ret;
502
503 if (!(dev->driver->driver_features & DRIVER_GEM))
504 return -ENODEV;
505
5fa8be65
DV
506 if (dev_priv->hw_contexts_disabled)
507 return -ENODEV;
508
84624813
BW
509 ret = i915_mutex_lock_interruptible(dev);
510 if (ret)
511 return ret;
512
146937e5 513 ctx = create_hw_context(dev, file_priv);
84624813 514 mutex_unlock(&dev->struct_mutex);
be636387
DC
515 if (IS_ERR(ctx))
516 return PTR_ERR(ctx);
84624813
BW
517
518 args->ctx_id = ctx->id;
519 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
520
be636387 521 return 0;
84624813
BW
522}
523
524int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
525 struct drm_file *file)
526{
527 struct drm_i915_gem_context_destroy *args = data;
528 struct drm_i915_file_private *file_priv = file->driver_priv;
84624813
BW
529 struct i915_hw_context *ctx;
530 int ret;
531
532 if (!(dev->driver->driver_features & DRIVER_GEM))
533 return -ENODEV;
534
535 ret = i915_mutex_lock_interruptible(dev);
536 if (ret)
537 return ret;
538
539 ctx = i915_gem_context_get(file_priv, args->ctx_id);
540 if (!ctx) {
541 mutex_unlock(&dev->struct_mutex);
0d326013 542 return -ENOENT;
84624813
BW
543 }
544
dce3271b
MK
545 idr_remove(&ctx->file_priv->context_idr, ctx->id);
546 i915_gem_context_unreference(ctx);
84624813
BW
547 mutex_unlock(&dev->struct_mutex);
548
549 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
550 return 0;
551}