]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_execbuffer.c
drm/i915: Mark all non-vma being inserted into the address spaces
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
ad778f89
CW
29#include <linux/dma_remapping.h>
30#include <linux/reservation.h>
31#include <linux/uaccess.h>
32
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/i915_drm.h>
ad778f89 35
54cf91dc
CW
36#include "i915_drv.h"
37#include "i915_trace.h"
38#include "intel_drv.h"
5d723d7a 39#include "intel_frontbuffer.h"
54cf91dc 40
d50415cc
CW
41#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
42
9e2793f6
DG
43#define __EXEC_OBJECT_HAS_PIN (1<<31)
44#define __EXEC_OBJECT_HAS_FENCE (1<<30)
45#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
46#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
47#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
d23db88c
CW
48
49#define BATCH_OFFSET_BIAS (256*1024)
a415d355 50
5b043f4e
CW
51struct i915_execbuffer_params {
52 struct drm_device *dev;
53 struct drm_file *file;
59bfa124
CW
54 struct i915_vma *batch;
55 u32 dispatch_flags;
56 u32 args_batch_start_offset;
5b043f4e 57 struct intel_engine_cs *engine;
5b043f4e
CW
58 struct i915_gem_context *ctx;
59 struct drm_i915_gem_request *request;
60};
61
27173f1f 62struct eb_vmas {
d50415cc 63 struct drm_i915_private *i915;
27173f1f 64 struct list_head vmas;
67731b87 65 int and;
eef90ccb 66 union {
27173f1f 67 struct i915_vma *lut[0];
eef90ccb
CW
68 struct hlist_head buckets[0];
69 };
67731b87
CW
70};
71
27173f1f 72static struct eb_vmas *
d50415cc
CW
73eb_create(struct drm_i915_private *i915,
74 struct drm_i915_gem_execbuffer2 *args)
67731b87 75{
27173f1f 76 struct eb_vmas *eb = NULL;
eef90ccb
CW
77
78 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 79 unsigned size = args->buffer_count;
27173f1f
BW
80 size *= sizeof(struct i915_vma *);
81 size += sizeof(struct eb_vmas);
eef90ccb
CW
82 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
83 }
84
85 if (eb == NULL) {
b205ca57
DV
86 unsigned size = args->buffer_count;
87 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 88 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
89 while (count > 2*size)
90 count >>= 1;
91 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 92 sizeof(struct eb_vmas),
eef90ccb
CW
93 GFP_TEMPORARY);
94 if (eb == NULL)
95 return eb;
96
97 eb->and = count - 1;
98 } else
99 eb->and = -args->buffer_count;
100
d50415cc 101 eb->i915 = i915;
27173f1f 102 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
103 return eb;
104}
105
106static void
27173f1f 107eb_reset(struct eb_vmas *eb)
67731b87 108{
eef90ccb
CW
109 if (eb->and >= 0)
110 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
111}
112
59bfa124
CW
113static struct i915_vma *
114eb_get_batch(struct eb_vmas *eb)
115{
116 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
117
118 /*
119 * SNA is doing fancy tricks with compressing batch buffers, which leads
120 * to negative relocation deltas. Usually that works out ok since the
121 * relocate address is still positive, except when the batch is placed
122 * very low in the GTT. Ensure this doesn't happen.
123 *
124 * Note that actual hangs have only been observed on gen7, but for
125 * paranoia do it everywhere.
126 */
127 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
128 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
129
130 return vma;
131}
132
3b96eff4 133static int
27173f1f
BW
134eb_lookup_vmas(struct eb_vmas *eb,
135 struct drm_i915_gem_exec_object2 *exec,
136 const struct drm_i915_gem_execbuffer2 *args,
137 struct i915_address_space *vm,
138 struct drm_file *file)
3b96eff4 139{
27173f1f
BW
140 struct drm_i915_gem_object *obj;
141 struct list_head objects;
9ae9ab52 142 int i, ret;
3b96eff4 143
27173f1f 144 INIT_LIST_HEAD(&objects);
3b96eff4 145 spin_lock(&file->table_lock);
27173f1f
BW
146 /* Grab a reference to the object and release the lock so we can lookup
147 * or create the VMA without using GFP_ATOMIC */
eef90ccb 148 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
149 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
150 if (obj == NULL) {
151 spin_unlock(&file->table_lock);
152 DRM_DEBUG("Invalid object handle %d at index %d\n",
153 exec[i].handle, i);
27173f1f 154 ret = -ENOENT;
9ae9ab52 155 goto err;
3b96eff4
CW
156 }
157
27173f1f 158 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
159 spin_unlock(&file->table_lock);
160 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
161 obj, exec[i].handle, i);
27173f1f 162 ret = -EINVAL;
9ae9ab52 163 goto err;
3b96eff4
CW
164 }
165
25dc556a 166 i915_gem_object_get(obj);
27173f1f
BW
167 list_add_tail(&obj->obj_exec_link, &objects);
168 }
169 spin_unlock(&file->table_lock);
3b96eff4 170
27173f1f 171 i = 0;
9ae9ab52 172 while (!list_empty(&objects)) {
27173f1f 173 struct i915_vma *vma;
6f65e29a 174
9ae9ab52
CW
175 obj = list_first_entry(&objects,
176 struct drm_i915_gem_object,
177 obj_exec_link);
178
e656a6cb
DV
179 /*
180 * NOTE: We can leak any vmas created here when something fails
181 * later on. But that's no issue since vma_unbind can deal with
182 * vmas which are not actually bound. And since only
183 * lookup_or_create exists as an interface to get at the vma
184 * from the (obj, vm) we don't run the risk of creating
185 * duplicated vmas for the same vm.
186 */
058d88c4
CW
187 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
188 if (unlikely(IS_ERR(vma))) {
27173f1f
BW
189 DRM_DEBUG("Failed to lookup VMA\n");
190 ret = PTR_ERR(vma);
9ae9ab52 191 goto err;
27173f1f
BW
192 }
193
9ae9ab52 194 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 195 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 196 list_del_init(&obj->obj_exec_link);
27173f1f
BW
197
198 vma->exec_entry = &exec[i];
eef90ccb 199 if (eb->and < 0) {
27173f1f 200 eb->lut[i] = vma;
eef90ccb
CW
201 } else {
202 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
203 vma->exec_handle = handle;
204 hlist_add_head(&vma->exec_node,
eef90ccb
CW
205 &eb->buckets[handle & eb->and]);
206 }
27173f1f 207 ++i;
3b96eff4 208 }
3b96eff4 209
9ae9ab52 210 return 0;
27173f1f 211
27173f1f 212
9ae9ab52 213err:
27173f1f
BW
214 while (!list_empty(&objects)) {
215 obj = list_first_entry(&objects,
216 struct drm_i915_gem_object,
217 obj_exec_link);
218 list_del_init(&obj->obj_exec_link);
f8c417cd 219 i915_gem_object_put(obj);
27173f1f 220 }
9ae9ab52
CW
221 /*
222 * Objects already transfered to the vmas list will be unreferenced by
223 * eb_destroy.
224 */
225
27173f1f 226 return ret;
3b96eff4
CW
227}
228
27173f1f 229static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 230{
eef90ccb
CW
231 if (eb->and < 0) {
232 if (handle >= -eb->and)
233 return NULL;
234 return eb->lut[handle];
235 } else {
236 struct hlist_head *head;
aa45950b 237 struct i915_vma *vma;
67731b87 238
eef90ccb 239 head = &eb->buckets[handle & eb->and];
aa45950b 240 hlist_for_each_entry(vma, head, exec_node) {
27173f1f
BW
241 if (vma->exec_handle == handle)
242 return vma;
eef90ccb
CW
243 }
244 return NULL;
245 }
67731b87
CW
246}
247
a415d355
CW
248static void
249i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
250{
251 struct drm_i915_gem_exec_object2 *entry;
a415d355
CW
252
253 if (!drm_mm_node_allocated(&vma->node))
254 return;
255
256 entry = vma->exec_entry;
257
258 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
49ef5294 259 i915_vma_unpin_fence(vma);
a415d355
CW
260
261 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
20dfbde4 262 __i915_vma_unpin(vma);
a415d355 263
de4e783a 264 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
265}
266
267static void eb_destroy(struct eb_vmas *eb)
268{
27173f1f
BW
269 while (!list_empty(&eb->vmas)) {
270 struct i915_vma *vma;
bcffc3fa 271
27173f1f
BW
272 vma = list_first_entry(&eb->vmas,
273 struct i915_vma,
bcffc3fa 274 exec_list);
27173f1f 275 list_del_init(&vma->exec_list);
a415d355 276 i915_gem_execbuffer_unreserve_vma(vma);
624192cf 277 i915_vma_put(vma);
bcffc3fa 278 }
67731b87
CW
279 kfree(eb);
280}
281
dabdfe02
CW
282static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
283{
9e53d9be
CW
284 if (!i915_gem_object_has_struct_page(obj))
285 return false;
286
d50415cc
CW
287 if (DBG_USE_CPU_RELOC)
288 return DBG_USE_CPU_RELOC > 0;
289
0031fb96 290 return (HAS_LLC(to_i915(obj->base.dev)) ||
2cc86b82 291 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
292 obj->cache_level != I915_CACHE_NONE);
293}
294
934acce3
MW
295/* Used to convert any address to canonical form.
296 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
297 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
298 * addresses to be in a canonical form:
299 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
300 * canonical form [63:48] == [47]."
301 */
302#define GEN8_HIGH_ADDRESS_BIT 47
303static inline uint64_t gen8_canonical_addr(uint64_t address)
304{
305 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
306}
307
308static inline uint64_t gen8_noncanonical_addr(uint64_t address)
309{
310 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
311}
312
313static inline uint64_t
d50415cc 314relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
934acce3
MW
315 uint64_t target_offset)
316{
317 return gen8_canonical_addr((int)reloc->delta + target_offset);
318}
319
31a39207 320struct reloc_cache {
d50415cc
CW
321 struct drm_i915_private *i915;
322 struct drm_mm_node node;
323 unsigned long vaddr;
31a39207 324 unsigned int page;
d50415cc 325 bool use_64bit_reloc;
31a39207
CW
326};
327
d50415cc
CW
328static void reloc_cache_init(struct reloc_cache *cache,
329 struct drm_i915_private *i915)
5032d871 330{
31a39207 331 cache->page = -1;
d50415cc
CW
332 cache->vaddr = 0;
333 cache->i915 = i915;
dfc5148f
JL
334 /* Must be a variable in the struct to allow GCC to unroll. */
335 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
e8cb909a 336 cache->node.allocated = false;
d50415cc 337}
5032d871 338
d50415cc
CW
339static inline void *unmask_page(unsigned long p)
340{
341 return (void *)(uintptr_t)(p & PAGE_MASK);
342}
343
344static inline unsigned int unmask_flags(unsigned long p)
345{
346 return p & ~PAGE_MASK;
31a39207
CW
347}
348
d50415cc
CW
349#define KMAP 0x4 /* after CLFLUSH_FLAGS */
350
31a39207
CW
351static void reloc_cache_fini(struct reloc_cache *cache)
352{
d50415cc 353 void *vaddr;
5032d871 354
31a39207
CW
355 if (!cache->vaddr)
356 return;
3c94ceee 357
d50415cc
CW
358 vaddr = unmask_page(cache->vaddr);
359 if (cache->vaddr & KMAP) {
360 if (cache->vaddr & CLFLUSH_AFTER)
361 mb();
3c94ceee 362
d50415cc
CW
363 kunmap_atomic(vaddr);
364 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
365 } else {
e8cb909a 366 wmb();
d50415cc 367 io_mapping_unmap_atomic((void __iomem *)vaddr);
e8cb909a
CW
368 if (cache->node.allocated) {
369 struct i915_ggtt *ggtt = &cache->i915->ggtt;
370
371 ggtt->base.clear_range(&ggtt->base,
372 cache->node.start,
4fb84d99 373 cache->node.size);
e8cb909a
CW
374 drm_mm_remove_node(&cache->node);
375 } else {
376 i915_vma_unpin((struct i915_vma *)cache->node.mm);
3c94ceee 377 }
31a39207
CW
378 }
379}
380
381static void *reloc_kmap(struct drm_i915_gem_object *obj,
382 struct reloc_cache *cache,
383 int page)
384{
d50415cc
CW
385 void *vaddr;
386
387 if (cache->vaddr) {
388 kunmap_atomic(unmask_page(cache->vaddr));
389 } else {
390 unsigned int flushes;
391 int ret;
31a39207 392
d50415cc
CW
393 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
394 if (ret)
395 return ERR_PTR(ret);
396
397 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
398 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
3c94ceee 399
d50415cc
CW
400 cache->vaddr = flushes | KMAP;
401 cache->node.mm = (void *)obj;
402 if (flushes)
403 mb();
3c94ceee
BW
404 }
405
d50415cc
CW
406 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
407 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
31a39207 408 cache->page = page;
5032d871 409
d50415cc 410 return vaddr;
5032d871
RB
411}
412
d50415cc
CW
413static void *reloc_iomap(struct drm_i915_gem_object *obj,
414 struct reloc_cache *cache,
415 int page)
5032d871 416{
e8cb909a
CW
417 struct i915_ggtt *ggtt = &cache->i915->ggtt;
418 unsigned long offset;
d50415cc 419 void *vaddr;
5032d871 420
d50415cc 421 if (cache->vaddr) {
615e5000 422 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
d50415cc
CW
423 } else {
424 struct i915_vma *vma;
425 int ret;
5032d871 426
d50415cc
CW
427 if (use_cpu_reloc(obj))
428 return NULL;
3c94ceee 429
d50415cc
CW
430 ret = i915_gem_object_set_to_gtt_domain(obj, true);
431 if (ret)
432 return ERR_PTR(ret);
3c94ceee 433
d50415cc
CW
434 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
435 PIN_MAPPABLE | PIN_NONBLOCK);
e8cb909a
CW
436 if (IS_ERR(vma)) {
437 memset(&cache->node, 0, sizeof(cache->node));
438 ret = drm_mm_insert_node_in_range_generic
439 (&ggtt->base.mm, &cache->node,
85fd4f58 440 4096, 0, I915_COLOR_UNEVICTABLE,
e8cb909a
CW
441 0, ggtt->mappable_end,
442 DRM_MM_SEARCH_DEFAULT,
443 DRM_MM_CREATE_DEFAULT);
c92fa4fe
CW
444 if (ret) /* no inactive aperture space, use cpu reloc */
445 return NULL;
e8cb909a 446 } else {
49ef5294 447 ret = i915_vma_put_fence(vma);
e8cb909a
CW
448 if (ret) {
449 i915_vma_unpin(vma);
450 return ERR_PTR(ret);
451 }
5032d871 452
e8cb909a
CW
453 cache->node.start = vma->node.start;
454 cache->node.mm = (void *)vma;
3c94ceee 455 }
e8cb909a 456 }
3c94ceee 457
e8cb909a
CW
458 offset = cache->node.start;
459 if (cache->node.allocated) {
fc099090 460 wmb();
e8cb909a
CW
461 ggtt->base.insert_page(&ggtt->base,
462 i915_gem_object_get_dma_address(obj, page),
463 offset, I915_CACHE_NONE, 0);
464 } else {
465 offset += page << PAGE_SHIFT;
3c94ceee
BW
466 }
467
615e5000 468 vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
d50415cc
CW
469 cache->page = page;
470 cache->vaddr = (unsigned long)vaddr;
5032d871 471
d50415cc 472 return vaddr;
5032d871
RB
473}
474
d50415cc
CW
475static void *reloc_vaddr(struct drm_i915_gem_object *obj,
476 struct reloc_cache *cache,
477 int page)
edf4427b 478{
d50415cc 479 void *vaddr;
5032d871 480
d50415cc
CW
481 if (cache->page == page) {
482 vaddr = unmask_page(cache->vaddr);
483 } else {
484 vaddr = NULL;
485 if ((cache->vaddr & KMAP) == 0)
486 vaddr = reloc_iomap(obj, cache, page);
487 if (!vaddr)
488 vaddr = reloc_kmap(obj, cache, page);
3c94ceee
BW
489 }
490
d50415cc 491 return vaddr;
edf4427b
CW
492}
493
d50415cc 494static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
edf4427b 495{
d50415cc
CW
496 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
497 if (flushes & CLFLUSH_BEFORE) {
498 clflushopt(addr);
499 mb();
500 }
edf4427b 501
d50415cc 502 *addr = value;
edf4427b 503
d50415cc
CW
504 /* Writes to the same cacheline are serialised by the CPU
505 * (including clflush). On the write path, we only require
506 * that it hits memory in an orderly fashion and place
507 * mb barriers at the start and end of the relocation phase
508 * to ensure ordering of clflush wrt to the system.
509 */
510 if (flushes & CLFLUSH_AFTER)
511 clflushopt(addr);
512 } else
513 *addr = value;
edf4427b 514}
edf4427b 515
edf4427b 516static int
d50415cc
CW
517relocate_entry(struct drm_i915_gem_object *obj,
518 const struct drm_i915_gem_relocation_entry *reloc,
519 struct reloc_cache *cache,
520 u64 target_offset)
edf4427b 521{
d50415cc
CW
522 u64 offset = reloc->offset;
523 bool wide = cache->use_64bit_reloc;
524 void *vaddr;
edf4427b 525
d50415cc
CW
526 target_offset = relocation_target(reloc, target_offset);
527repeat:
528 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
529 if (IS_ERR(vaddr))
530 return PTR_ERR(vaddr);
531
532 clflush_write32(vaddr + offset_in_page(offset),
533 lower_32_bits(target_offset),
534 cache->vaddr);
535
536 if (wide) {
537 offset += sizeof(u32);
538 target_offset >>= 32;
539 wide = false;
540 goto repeat;
edf4427b 541 }
edf4427b 542
edf4427b
CW
543 return 0;
544}
edf4427b 545
54cf91dc
CW
546static int
547i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 548 struct eb_vmas *eb,
31a39207
CW
549 struct drm_i915_gem_relocation_entry *reloc,
550 struct reloc_cache *cache)
54cf91dc 551{
5db94019 552 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
54cf91dc 553 struct drm_gem_object *target_obj;
149c8407 554 struct drm_i915_gem_object *target_i915_obj;
27173f1f 555 struct i915_vma *target_vma;
d9ceb957 556 uint64_t target_offset;
8b78f0e5 557 int ret;
54cf91dc 558
67731b87 559 /* we've already hold a reference to all valid objects */
27173f1f
BW
560 target_vma = eb_get_vma(eb, reloc->target_handle);
561 if (unlikely(target_vma == NULL))
54cf91dc 562 return -ENOENT;
27173f1f
BW
563 target_i915_obj = target_vma->obj;
564 target_obj = &target_vma->obj->base;
54cf91dc 565
934acce3 566 target_offset = gen8_canonical_addr(target_vma->node.start);
54cf91dc 567
e844b990
EA
568 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
569 * pipe_control writes because the gpu doesn't properly redirect them
570 * through the ppgtt for non_secure batchbuffers. */
5db94019 571 if (unlikely(IS_GEN6(dev_priv) &&
0875546c 572 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 573 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 574 PIN_GLOBAL);
fe14d5f4
TU
575 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
576 return ret;
577 }
e844b990 578
54cf91dc 579 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 580 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 581 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
582 "obj %p target %d offset %d "
583 "read %08x write %08x",
584 obj, reloc->target_handle,
585 (int) reloc->offset,
586 reloc->read_domains,
587 reloc->write_domain);
8b78f0e5 588 return -EINVAL;
54cf91dc 589 }
4ca4a250
DV
590 if (unlikely((reloc->write_domain | reloc->read_domains)
591 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 592 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
593 "obj %p target %d offset %d "
594 "read %08x write %08x",
595 obj, reloc->target_handle,
596 (int) reloc->offset,
597 reloc->read_domains,
598 reloc->write_domain);
8b78f0e5 599 return -EINVAL;
54cf91dc 600 }
54cf91dc
CW
601
602 target_obj->pending_read_domains |= reloc->read_domains;
603 target_obj->pending_write_domain |= reloc->write_domain;
604
605 /* If the relocation already has the right value in it, no
606 * more work needs to be done.
607 */
608 if (target_offset == reloc->presumed_offset)
67731b87 609 return 0;
54cf91dc
CW
610
611 /* Check that the relocation address is valid... */
3c94ceee 612 if (unlikely(reloc->offset >
d50415cc 613 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
ff240199 614 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
615 "obj %p target %d offset %d size %d.\n",
616 obj, reloc->target_handle,
617 (int) reloc->offset,
618 (int) obj->base.size);
8b78f0e5 619 return -EINVAL;
54cf91dc 620 }
b8f7ab17 621 if (unlikely(reloc->offset & 3)) {
ff240199 622 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
623 "obj %p target %d offset %d.\n",
624 obj, reloc->target_handle,
625 (int) reloc->offset);
8b78f0e5 626 return -EINVAL;
54cf91dc
CW
627 }
628
d50415cc 629 ret = relocate_entry(obj, reloc, cache, target_offset);
d4d36014
DV
630 if (ret)
631 return ret;
632
54cf91dc
CW
633 /* and update the user's relocation entry */
634 reloc->presumed_offset = target_offset;
67731b87 635 return 0;
54cf91dc
CW
636}
637
638static int
27173f1f
BW
639i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
640 struct eb_vmas *eb)
54cf91dc 641{
1d83f442
CW
642#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
643 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 644 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 645 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
31a39207
CW
646 struct reloc_cache cache;
647 int remain, ret = 0;
54cf91dc 648
3ed605bc 649 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
d50415cc 650 reloc_cache_init(&cache, eb->i915);
54cf91dc 651
1d83f442
CW
652 remain = entry->relocation_count;
653 while (remain) {
654 struct drm_i915_gem_relocation_entry *r = stack_reloc;
ebc0808f
CW
655 unsigned long unwritten;
656 unsigned int count;
657
658 count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
1d83f442
CW
659 remain -= count;
660
ebc0808f
CW
661 /* This is the fast path and we cannot handle a pagefault
662 * whilst holding the struct mutex lest the user pass in the
663 * relocations contained within a mmaped bo. For in such a case
664 * we, the page fault handler would call i915_gem_fault() and
665 * we would try to acquire the struct mutex again. Obviously
666 * this is bad and so lockdep complains vehemently.
667 */
668 pagefault_disable();
669 unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
670 pagefault_enable();
671 if (unlikely(unwritten)) {
31a39207
CW
672 ret = -EFAULT;
673 goto out;
674 }
54cf91dc 675
1d83f442
CW
676 do {
677 u64 offset = r->presumed_offset;
54cf91dc 678
31a39207 679 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
1d83f442 680 if (ret)
31a39207 681 goto out;
1d83f442 682
ebc0808f
CW
683 if (r->presumed_offset != offset) {
684 pagefault_disable();
685 unwritten = __put_user(r->presumed_offset,
686 &user_relocs->presumed_offset);
687 pagefault_enable();
688 if (unlikely(unwritten)) {
689 /* Note that reporting an error now
690 * leaves everything in an inconsistent
691 * state as we have *already* changed
692 * the relocation value inside the
693 * object. As we have not changed the
694 * reloc.presumed_offset or will not
695 * change the execobject.offset, on the
696 * call we may not rewrite the value
697 * inside the object, leaving it
698 * dangling and causing a GPU hang.
699 */
700 ret = -EFAULT;
701 goto out;
702 }
1d83f442
CW
703 }
704
705 user_relocs++;
706 r++;
707 } while (--count);
54cf91dc
CW
708 }
709
31a39207
CW
710out:
711 reloc_cache_fini(&cache);
712 return ret;
1d83f442 713#undef N_RELOC
54cf91dc
CW
714}
715
716static int
27173f1f
BW
717i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
718 struct eb_vmas *eb,
719 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 720{
27173f1f 721 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
31a39207
CW
722 struct reloc_cache cache;
723 int i, ret = 0;
54cf91dc 724
d50415cc 725 reloc_cache_init(&cache, eb->i915);
54cf91dc 726 for (i = 0; i < entry->relocation_count; i++) {
31a39207 727 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
54cf91dc 728 if (ret)
31a39207 729 break;
54cf91dc 730 }
31a39207 731 reloc_cache_fini(&cache);
54cf91dc 732
31a39207 733 return ret;
54cf91dc
CW
734}
735
736static int
17601cbc 737i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 738{
27173f1f 739 struct i915_vma *vma;
d4aeee77
CW
740 int ret = 0;
741
27173f1f
BW
742 list_for_each_entry(vma, &eb->vmas, exec_list) {
743 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 744 if (ret)
d4aeee77 745 break;
54cf91dc
CW
746 }
747
d4aeee77 748 return ret;
54cf91dc
CW
749}
750
edf4427b
CW
751static bool only_mappable_for_reloc(unsigned int flags)
752{
753 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
754 __EXEC_OBJECT_NEEDS_MAP;
755}
756
1690e1eb 757static int
27173f1f 758i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
0bc40be8 759 struct intel_engine_cs *engine,
27173f1f 760 bool *need_reloc)
1690e1eb 761{
6f65e29a 762 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 763 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 764 uint64_t flags;
1690e1eb
CW
765 int ret;
766
0875546c 767 flags = PIN_USER;
0229da32
DV
768 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
769 flags |= PIN_GLOBAL;
770
edf4427b 771 if (!drm_mm_node_allocated(&vma->node)) {
101b506a
MT
772 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
773 * limit address to the first 4GBs for unflagged objects.
774 */
775 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
776 flags |= PIN_ZONE_4G;
edf4427b
CW
777 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
778 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
779 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
780 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
506a8e87
CW
781 if (entry->flags & EXEC_OBJECT_PINNED)
782 flags |= entry->offset | PIN_OFFSET_FIXED;
101b506a
MT
783 if ((flags & PIN_MAPPABLE) == 0)
784 flags |= PIN_HIGH;
edf4427b 785 }
1ec9e26d 786
59bfa124
CW
787 ret = i915_vma_pin(vma,
788 entry->pad_to_size,
789 entry->alignment,
790 flags);
791 if ((ret == -ENOSPC || ret == -E2BIG) &&
edf4427b 792 only_mappable_for_reloc(entry->flags))
59bfa124
CW
793 ret = i915_vma_pin(vma,
794 entry->pad_to_size,
795 entry->alignment,
796 flags & ~PIN_MAPPABLE);
1690e1eb
CW
797 if (ret)
798 return ret;
799
7788a765
CW
800 entry->flags |= __EXEC_OBJECT_HAS_PIN;
801
82b6b6d7 802 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
49ef5294 803 ret = i915_vma_get_fence(vma);
82b6b6d7
CW
804 if (ret)
805 return ret;
9a5a53b3 806
49ef5294 807 if (i915_vma_pin_fence(vma))
82b6b6d7 808 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
809 }
810
27173f1f
BW
811 if (entry->offset != vma->node.start) {
812 entry->offset = vma->node.start;
ed5982e6
DV
813 *need_reloc = true;
814 }
815
816 if (entry->flags & EXEC_OBJECT_WRITE) {
817 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
818 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
819 }
820
1690e1eb 821 return 0;
7788a765 822}
1690e1eb 823
d23db88c 824static bool
e6a84468 825need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
826{
827 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 828
e6a84468
CW
829 if (entry->relocation_count == 0)
830 return false;
831
3272db53 832 if (!i915_vma_is_ggtt(vma))
e6a84468
CW
833 return false;
834
835 /* See also use_cpu_reloc() */
0031fb96 836 if (HAS_LLC(to_i915(vma->obj->base.dev)))
e6a84468
CW
837 return false;
838
839 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
840 return false;
841
842 return true;
843}
844
845static bool
846eb_vma_misplaced(struct i915_vma *vma)
847{
848 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 849
3272db53
CW
850 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
851 !i915_vma_is_ggtt(vma));
d23db88c
CW
852
853 if (entry->alignment &&
854 vma->node.start & (entry->alignment - 1))
855 return true;
856
91b2db6f
CW
857 if (vma->node.size < entry->pad_to_size)
858 return true;
859
506a8e87
CW
860 if (entry->flags & EXEC_OBJECT_PINNED &&
861 vma->node.start != entry->offset)
862 return true;
863
d23db88c
CW
864 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
865 vma->node.start < BATCH_OFFSET_BIAS)
866 return true;
867
edf4427b 868 /* avoid costly ping-pong once a batch bo ended up non-mappable */
05a20d09
CW
869 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
870 !i915_vma_is_map_and_fenceable(vma))
edf4427b
CW
871 return !only_mappable_for_reloc(entry->flags);
872
101b506a
MT
873 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
874 (vma->node.start + vma->node.size - 1) >> 32)
875 return true;
876
d23db88c
CW
877 return false;
878}
879
54cf91dc 880static int
0bc40be8 881i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
27173f1f 882 struct list_head *vmas,
e2efd130 883 struct i915_gem_context *ctx,
ed5982e6 884 bool *need_relocs)
54cf91dc 885{
432e58ed 886 struct drm_i915_gem_object *obj;
27173f1f 887 struct i915_vma *vma;
68c8c17f 888 struct i915_address_space *vm;
27173f1f 889 struct list_head ordered_vmas;
506a8e87 890 struct list_head pinned_vmas;
c033666a 891 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
7788a765 892 int retry;
6fe4f140 893
68c8c17f
BW
894 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
895
27173f1f 896 INIT_LIST_HEAD(&ordered_vmas);
506a8e87 897 INIT_LIST_HEAD(&pinned_vmas);
27173f1f 898 while (!list_empty(vmas)) {
6fe4f140
CW
899 struct drm_i915_gem_exec_object2 *entry;
900 bool need_fence, need_mappable;
901
27173f1f
BW
902 vma = list_first_entry(vmas, struct i915_vma, exec_list);
903 obj = vma->obj;
904 entry = vma->exec_entry;
6fe4f140 905
b1b38278
DW
906 if (ctx->flags & CONTEXT_NO_ZEROMAP)
907 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
908
82b6b6d7
CW
909 if (!has_fenced_gpu_access)
910 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 911 need_fence =
6fe4f140 912 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3e510a8e 913 i915_gem_object_is_tiled(obj);
27173f1f 914 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 915
506a8e87
CW
916 if (entry->flags & EXEC_OBJECT_PINNED)
917 list_move_tail(&vma->exec_list, &pinned_vmas);
918 else if (need_mappable) {
e6a84468 919 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 920 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 921 } else
27173f1f 922 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 923
ed5982e6 924 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 925 obj->base.pending_write_domain = 0;
6fe4f140 926 }
27173f1f 927 list_splice(&ordered_vmas, vmas);
506a8e87 928 list_splice(&pinned_vmas, vmas);
54cf91dc
CW
929
930 /* Attempt to pin all of the buffers into the GTT.
931 * This is done in 3 phases:
932 *
933 * 1a. Unbind all objects that do not match the GTT constraints for
934 * the execbuffer (fenceable, mappable, alignment etc).
935 * 1b. Increment pin count for already bound objects.
936 * 2. Bind new objects.
937 * 3. Decrement pin count.
938 *
7788a765 939 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
940 * room for the earlier objects *unless* we need to defragment.
941 */
942 retry = 0;
943 do {
7788a765 944 int ret = 0;
54cf91dc
CW
945
946 /* Unbind any ill-fitting objects or pin. */
27173f1f 947 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 948 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
949 continue;
950
e6a84468 951 if (eb_vma_misplaced(vma))
27173f1f 952 ret = i915_vma_unbind(vma);
54cf91dc 953 else
0bc40be8
TU
954 ret = i915_gem_execbuffer_reserve_vma(vma,
955 engine,
956 need_relocs);
432e58ed 957 if (ret)
54cf91dc 958 goto err;
54cf91dc
CW
959 }
960
961 /* Bind fresh objects */
27173f1f
BW
962 list_for_each_entry(vma, vmas, exec_list) {
963 if (drm_mm_node_allocated(&vma->node))
1690e1eb 964 continue;
54cf91dc 965
0bc40be8
TU
966 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
967 need_relocs);
7788a765
CW
968 if (ret)
969 goto err;
54cf91dc
CW
970 }
971
a415d355 972err:
6c085a72 973 if (ret != -ENOSPC || retry++)
54cf91dc
CW
974 return ret;
975
a415d355
CW
976 /* Decrement pin count for bound objects */
977 list_for_each_entry(vma, vmas, exec_list)
978 i915_gem_execbuffer_unreserve_vma(vma);
979
68c8c17f 980 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
981 if (ret)
982 return ret;
54cf91dc
CW
983 } while (1);
984}
985
986static int
987i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 988 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 989 struct drm_file *file,
0bc40be8 990 struct intel_engine_cs *engine,
27173f1f 991 struct eb_vmas *eb,
b1b38278 992 struct drm_i915_gem_exec_object2 *exec,
e2efd130 993 struct i915_gem_context *ctx)
54cf91dc
CW
994{
995 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
996 struct i915_address_space *vm;
997 struct i915_vma *vma;
ed5982e6 998 bool need_relocs;
dd6864a4 999 int *reloc_offset;
54cf91dc 1000 int i, total, ret;
b205ca57 1001 unsigned count = args->buffer_count;
54cf91dc 1002
27173f1f
BW
1003 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1004
67731b87 1005 /* We may process another execbuffer during the unlock... */
27173f1f
BW
1006 while (!list_empty(&eb->vmas)) {
1007 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1008 list_del_init(&vma->exec_list);
a415d355 1009 i915_gem_execbuffer_unreserve_vma(vma);
624192cf 1010 i915_vma_put(vma);
67731b87
CW
1011 }
1012
54cf91dc
CW
1013 mutex_unlock(&dev->struct_mutex);
1014
1015 total = 0;
1016 for (i = 0; i < count; i++)
432e58ed 1017 total += exec[i].relocation_count;
54cf91dc 1018
dd6864a4 1019 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 1020 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
1021 if (reloc == NULL || reloc_offset == NULL) {
1022 drm_free_large(reloc);
1023 drm_free_large(reloc_offset);
54cf91dc
CW
1024 mutex_lock(&dev->struct_mutex);
1025 return -ENOMEM;
1026 }
1027
1028 total = 0;
1029 for (i = 0; i < count; i++) {
1030 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
1031 u64 invalid_offset = (u64)-1;
1032 int j;
54cf91dc 1033
3ed605bc 1034 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1035
1036 if (copy_from_user(reloc+total, user_relocs,
432e58ed 1037 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
1038 ret = -EFAULT;
1039 mutex_lock(&dev->struct_mutex);
1040 goto err;
1041 }
1042
262b6d36
CW
1043 /* As we do not update the known relocation offsets after
1044 * relocating (due to the complexities in lock handling),
1045 * we need to mark them as invalid now so that we force the
1046 * relocation processing next time. Just in case the target
1047 * object is evicted and then rebound into its old
1048 * presumed_offset before the next execbuffer - if that
1049 * happened we would make the mistake of assuming that the
1050 * relocations were valid.
1051 */
1052 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
1053 if (__copy_to_user(&user_relocs[j].presumed_offset,
1054 &invalid_offset,
1055 sizeof(invalid_offset))) {
262b6d36
CW
1056 ret = -EFAULT;
1057 mutex_lock(&dev->struct_mutex);
1058 goto err;
1059 }
1060 }
1061
dd6864a4 1062 reloc_offset[i] = total;
432e58ed 1063 total += exec[i].relocation_count;
54cf91dc
CW
1064 }
1065
1066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret) {
1068 mutex_lock(&dev->struct_mutex);
1069 goto err;
1070 }
1071
67731b87 1072 /* reacquire the objects */
67731b87 1073 eb_reset(eb);
27173f1f 1074 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1075 if (ret)
1076 goto err;
67731b87 1077
ed5982e6 1078 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
0bc40be8
TU
1079 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1080 &need_relocs);
54cf91dc
CW
1081 if (ret)
1082 goto err;
1083
27173f1f
BW
1084 list_for_each_entry(vma, &eb->vmas, exec_list) {
1085 int offset = vma->exec_entry - exec;
1086 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1087 reloc + reloc_offset[offset]);
54cf91dc
CW
1088 if (ret)
1089 goto err;
54cf91dc
CW
1090 }
1091
1092 /* Leave the user relocations as are, this is the painfully slow path,
1093 * and we want to avoid the complication of dropping the lock whilst
1094 * having buffers reserved in the aperture and so causing spurious
1095 * ENOSPC for random operations.
1096 */
1097
1098err:
1099 drm_free_large(reloc);
dd6864a4 1100 drm_free_large(reloc_offset);
54cf91dc
CW
1101 return ret;
1102}
1103
54cf91dc 1104static int
535fbe82 1105i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 1106 struct list_head *vmas)
54cf91dc 1107{
27173f1f 1108 struct i915_vma *vma;
432e58ed 1109 int ret;
54cf91dc 1110
27173f1f
BW
1111 list_for_each_entry(vma, vmas, exec_list) {
1112 struct drm_i915_gem_object *obj = vma->obj;
03ade511 1113
d07f0e59
CW
1114 ret = i915_gem_request_await_object
1115 (req, obj, obj->base.pending_write_domain);
1116 if (ret)
1117 return ret;
851ba2d6 1118
6ac42f41 1119 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
dcd79934 1120 i915_gem_clflush_object(obj, false);
c59a333f
CW
1121 }
1122
dcd79934
CW
1123 /* Unconditionally flush any chipset caches (for streaming writes). */
1124 i915_gem_chipset_flush(req->engine->i915);
6ac42f41 1125
c7fe7d25 1126 /* Unconditionally invalidate GPU caches and TLBs. */
7c9cf4e3 1127 return req->engine->emit_flush(req, EMIT_INVALIDATE);
54cf91dc
CW
1128}
1129
432e58ed
CW
1130static bool
1131i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 1132{
ed5982e6
DV
1133 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1134 return false;
1135
2f5945bc
CW
1136 /* Kernel clipping was a DRI1 misfeature */
1137 if (exec->num_cliprects || exec->cliprects_ptr)
1138 return false;
1139
1140 if (exec->DR4 == 0xffffffff) {
1141 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1142 exec->DR4 = 0;
1143 }
1144 if (exec->DR1 || exec->DR4)
1145 return false;
1146
1147 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1148 return false;
1149
1150 return true;
54cf91dc
CW
1151}
1152
1153static int
ad19f10b
CW
1154validate_exec_list(struct drm_device *dev,
1155 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
1156 int count)
1157{
b205ca57
DV
1158 unsigned relocs_total = 0;
1159 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
1160 unsigned invalid_flags;
1161 int i;
1162
9e2793f6
DG
1163 /* INTERNAL flags must not overlap with external ones */
1164 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1165
ad19f10b
CW
1166 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1167 if (USES_FULL_PPGTT(dev))
1168 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
1169
1170 for (i = 0; i < count; i++) {
3ed605bc 1171 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1172 int length; /* limited by fault_in_pages_readable() */
1173
ad19f10b 1174 if (exec[i].flags & invalid_flags)
ed5982e6
DV
1175 return -EINVAL;
1176
934acce3
MW
1177 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1178 * any non-page-aligned or non-canonical addresses.
1179 */
1180 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1181 if (exec[i].offset !=
1182 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1183 return -EINVAL;
1184
1185 /* From drm_mm perspective address space is continuous,
1186 * so from this point we're always using non-canonical
1187 * form internally.
1188 */
1189 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1190 }
1191
55a9785d
CW
1192 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1193 return -EINVAL;
1194
91b2db6f
CW
1195 /* pad_to_size was once a reserved field, so sanitize it */
1196 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1197 if (offset_in_page(exec[i].pad_to_size))
1198 return -EINVAL;
1199 } else {
1200 exec[i].pad_to_size = 0;
1201 }
1202
3118a4f6
KC
1203 /* First check for malicious input causing overflow in
1204 * the worst case where we need to allocate the entire
1205 * relocation tree as a single array.
1206 */
1207 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 1208 return -EINVAL;
3118a4f6 1209 relocs_total += exec[i].relocation_count;
54cf91dc
CW
1210
1211 length = exec[i].relocation_count *
1212 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
1213 /*
1214 * We must check that the entire relocation array is safe
1215 * to read, but since we may need to update the presumed
1216 * offsets during execution, check for full write access.
1217 */
54cf91dc
CW
1218 if (!access_ok(VERIFY_WRITE, ptr, length))
1219 return -EFAULT;
1220
d330a953 1221 if (likely(!i915.prefault_disable)) {
4bce9f6e 1222 if (fault_in_pages_readable(ptr, length))
0b74b508
XZ
1223 return -EFAULT;
1224 }
54cf91dc
CW
1225 }
1226
1227 return 0;
1228}
1229
e2efd130 1230static struct i915_gem_context *
d299cce7 1231i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
0bc40be8 1232 struct intel_engine_cs *engine, const u32 ctx_id)
d299cce7 1233{
f7978a0c 1234 struct i915_gem_context *ctx;
d299cce7 1235
ca585b5d 1236 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
72ad5c45 1237 if (IS_ERR(ctx))
41bde553 1238 return ctx;
d299cce7 1239
bc1d53c6 1240 if (ctx->banned) {
d299cce7 1241 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1242 return ERR_PTR(-EIO);
d299cce7
MK
1243 }
1244
41bde553 1245 return ctx;
d299cce7
MK
1246}
1247
7aa6ca61
CW
1248static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
1249{
1250 return !(obj->cache_level == I915_CACHE_NONE ||
1251 obj->cache_level == I915_CACHE_WT);
1252}
1253
5cf3d280
CW
1254void i915_vma_move_to_active(struct i915_vma *vma,
1255 struct drm_i915_gem_request *req,
1256 unsigned int flags)
1257{
1258 struct drm_i915_gem_object *obj = vma->obj;
1259 const unsigned int idx = req->engine->id;
1260
1261 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1262
b0decaf7
CW
1263 /* Add a reference if we're newly entering the active list.
1264 * The order in which we add operations to the retirement queue is
1265 * vital here: mark_active adds to the start of the callback list,
1266 * such that subsequent callbacks are called first. Therefore we
1267 * add the active reference first and queue for it to be dropped
1268 * *last*.
1269 */
d07f0e59
CW
1270 if (!i915_vma_is_active(vma))
1271 obj->active_count++;
1272 i915_vma_set_active(vma, idx);
1273 i915_gem_active_set(&vma->last_read[idx], req);
1274 list_move_tail(&vma->vm_link, &vma->vm->active_list);
5cf3d280
CW
1275
1276 if (flags & EXEC_OBJECT_WRITE) {
5b8c8aec
CW
1277 if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
1278 i915_gem_active_set(&obj->frontbuffer_write, req);
5cf3d280
CW
1279
1280 /* update for the implicit flush after a batch */
1281 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
7aa6ca61
CW
1282 if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
1283 obj->cache_dirty = true;
5cf3d280
CW
1284 }
1285
49ef5294
CW
1286 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1287 i915_gem_active_set(&vma->last_fence, req);
5cf3d280
CW
1288}
1289
ad778f89
CW
1290static void eb_export_fence(struct drm_i915_gem_object *obj,
1291 struct drm_i915_gem_request *req,
1292 unsigned int flags)
1293{
d07f0e59 1294 struct reservation_object *resv = obj->resv;
ad778f89
CW
1295
1296 /* Ignore errors from failing to allocate the new fence, we can't
1297 * handle an error right now. Worst case should be missed
1298 * synchronisation leading to rendering corruption.
1299 */
1300 ww_mutex_lock(&resv->lock, NULL);
1301 if (flags & EXEC_OBJECT_WRITE)
1302 reservation_object_add_excl_fence(resv, &req->fence);
1303 else if (reservation_object_reserve_shared(resv) == 0)
1304 reservation_object_add_shared_fence(resv, &req->fence);
1305 ww_mutex_unlock(&resv->lock);
1306}
1307
5b043f4e 1308static void
27173f1f 1309i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1310 struct drm_i915_gem_request *req)
432e58ed 1311{
27173f1f 1312 struct i915_vma *vma;
432e58ed 1313
27173f1f
BW
1314 list_for_each_entry(vma, vmas, exec_list) {
1315 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1316 u32 old_read = obj->base.read_domains;
1317 u32 old_write = obj->base.write_domain;
db53a302 1318
432e58ed 1319 obj->base.write_domain = obj->base.pending_write_domain;
5cf3d280
CW
1320 if (obj->base.write_domain)
1321 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1322 else
ed5982e6
DV
1323 obj->base.pending_read_domains |= obj->base.read_domains;
1324 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1325
5cf3d280 1326 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
ad778f89 1327 eb_export_fence(obj, req, vma->exec_entry->flags);
db53a302 1328 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1329 }
1330}
1331
ae662d31 1332static int
b5321f30 1333i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
ae662d31 1334{
7e37f889 1335 struct intel_ring *ring = req->ring;
ae662d31
EA
1336 int ret, i;
1337
b5321f30 1338 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
9d662da8
DV
1339 DRM_DEBUG("sol reset is gen7/rcs only\n");
1340 return -EINVAL;
1341 }
ae662d31 1342
5fb9de1a 1343 ret = intel_ring_begin(req, 4 * 3);
ae662d31
EA
1344 if (ret)
1345 return ret;
1346
1347 for (i = 0; i < 4; i++) {
b5321f30
CW
1348 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1349 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1350 intel_ring_emit(ring, 0);
ae662d31
EA
1351 }
1352
b5321f30 1353 intel_ring_advance(ring);
ae662d31
EA
1354
1355 return 0;
1356}
1357
058d88c4 1358static struct i915_vma *
0bc40be8 1359i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
71745376 1360 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
71745376 1361 struct drm_i915_gem_object *batch_obj,
59bfa124 1362 struct eb_vmas *eb,
71745376
BV
1363 u32 batch_start_offset,
1364 u32 batch_len,
17cabf57 1365 bool is_master)
71745376 1366{
71745376 1367 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1368 struct i915_vma *vma;
71745376
BV
1369 int ret;
1370
0bc40be8 1371 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
17cabf57 1372 PAGE_ALIGN(batch_len));
71745376 1373 if (IS_ERR(shadow_batch_obj))
59bfa124 1374 return ERR_CAST(shadow_batch_obj);
71745376 1375
33a051a5
CW
1376 ret = intel_engine_cmd_parser(engine,
1377 batch_obj,
1378 shadow_batch_obj,
1379 batch_start_offset,
1380 batch_len,
1381 is_master);
058d88c4
CW
1382 if (ret) {
1383 if (ret == -EACCES) /* unhandled chained batch */
1384 vma = NULL;
1385 else
1386 vma = ERR_PTR(ret);
1387 goto out;
1388 }
71745376 1389
058d88c4
CW
1390 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1391 if (IS_ERR(vma))
1392 goto out;
de4e783a 1393
17cabf57 1394 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1395
17cabf57 1396 vma->exec_entry = shadow_exec_entry;
de4e783a 1397 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
25dc556a 1398 i915_gem_object_get(shadow_batch_obj);
17cabf57 1399 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1400
058d88c4 1401out:
de4e783a 1402 i915_gem_object_unpin_pages(shadow_batch_obj);
058d88c4 1403 return vma;
71745376 1404}
5c6c6003 1405
5b043f4e
CW
1406static int
1407execbuf_submit(struct i915_execbuffer_params *params,
1408 struct drm_i915_gem_execbuffer2 *args,
1409 struct list_head *vmas)
78382593 1410{
b5321f30 1411 struct drm_i915_private *dev_priv = params->request->i915;
5f19e2bf 1412 u64 exec_start, exec_len;
78382593
OM
1413 int instp_mode;
1414 u32 instp_mask;
2f5945bc 1415 int ret;
78382593 1416
535fbe82 1417 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593 1418 if (ret)
2f5945bc 1419 return ret;
78382593 1420
ba01cc93 1421 ret = i915_switch_context(params->request);
78382593 1422 if (ret)
2f5945bc 1423 return ret;
78382593
OM
1424
1425 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1426 instp_mask = I915_EXEC_CONSTANTS_MASK;
1427 switch (instp_mode) {
1428 case I915_EXEC_CONSTANTS_REL_GENERAL:
1429 case I915_EXEC_CONSTANTS_ABSOLUTE:
1430 case I915_EXEC_CONSTANTS_REL_SURFACE:
b5321f30 1431 if (instp_mode != 0 && params->engine->id != RCS) {
78382593 1432 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
2f5945bc 1433 return -EINVAL;
78382593
OM
1434 }
1435
1436 if (instp_mode != dev_priv->relative_constants_mode) {
b5321f30 1437 if (INTEL_INFO(dev_priv)->gen < 4) {
78382593 1438 DRM_DEBUG("no rel constants on pre-gen4\n");
2f5945bc 1439 return -EINVAL;
78382593
OM
1440 }
1441
b5321f30 1442 if (INTEL_INFO(dev_priv)->gen > 5 &&
78382593
OM
1443 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1444 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
2f5945bc 1445 return -EINVAL;
78382593
OM
1446 }
1447
1448 /* The HW changed the meaning on this bit on gen6 */
b5321f30 1449 if (INTEL_INFO(dev_priv)->gen >= 6)
78382593
OM
1450 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1451 }
1452 break;
1453 default:
1454 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
2f5945bc 1455 return -EINVAL;
78382593
OM
1456 }
1457
b5321f30 1458 if (params->engine->id == RCS &&
2f5945bc 1459 instp_mode != dev_priv->relative_constants_mode) {
7e37f889 1460 struct intel_ring *ring = params->request->ring;
b5321f30 1461
5fb9de1a 1462 ret = intel_ring_begin(params->request, 4);
78382593 1463 if (ret)
2f5945bc 1464 return ret;
78382593 1465
b5321f30
CW
1466 intel_ring_emit(ring, MI_NOOP);
1467 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1468 intel_ring_emit_reg(ring, INSTPM);
1469 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1470 intel_ring_advance(ring);
78382593
OM
1471
1472 dev_priv->relative_constants_mode = instp_mode;
1473 }
1474
1475 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
b5321f30 1476 ret = i915_reset_gen7_sol_offsets(params->request);
78382593 1477 if (ret)
2f5945bc 1478 return ret;
78382593
OM
1479 }
1480
5f19e2bf 1481 exec_len = args->batch_len;
59bfa124 1482 exec_start = params->batch->node.start +
5f19e2bf
JH
1483 params->args_batch_start_offset;
1484
9d611c03 1485 if (exec_len == 0)
0b537272 1486 exec_len = params->batch->size - params->args_batch_start_offset;
9d611c03 1487
803688ba
CW
1488 ret = params->engine->emit_bb_start(params->request,
1489 exec_start, exec_len,
1490 params->dispatch_flags);
2f5945bc
CW
1491 if (ret)
1492 return ret;
78382593 1493
95c24161 1494 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1495
8a8edb59 1496 i915_gem_execbuffer_move_to_active(vmas, params->request);
78382593 1497
2f5945bc 1498 return 0;
78382593
OM
1499}
1500
a8ebba75
ZY
1501/**
1502 * Find one BSD ring to dispatch the corresponding BSD command.
c80ff16e 1503 * The engine index is returned.
a8ebba75 1504 */
de1add36 1505static unsigned int
c80ff16e
CW
1506gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1507 struct drm_file *file)
a8ebba75 1508{
a8ebba75
ZY
1509 struct drm_i915_file_private *file_priv = file->driver_priv;
1510
de1add36 1511 /* Check whether the file_priv has already selected one ring. */
6f633402
JL
1512 if ((int)file_priv->bsd_engine < 0)
1513 file_priv->bsd_engine = atomic_fetch_xor(1,
1514 &dev_priv->mm.bsd_engine_dispatch_index);
d23db88c 1515
c80ff16e 1516 return file_priv->bsd_engine;
d23db88c
CW
1517}
1518
de1add36
TU
1519#define I915_USER_RINGS (4)
1520
117897f4 1521static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
de1add36
TU
1522 [I915_EXEC_DEFAULT] = RCS,
1523 [I915_EXEC_RENDER] = RCS,
1524 [I915_EXEC_BLT] = BCS,
1525 [I915_EXEC_BSD] = VCS,
1526 [I915_EXEC_VEBOX] = VECS
1527};
1528
f8ca0c07
DG
1529static struct intel_engine_cs *
1530eb_select_engine(struct drm_i915_private *dev_priv,
1531 struct drm_file *file,
1532 struct drm_i915_gem_execbuffer2 *args)
de1add36
TU
1533{
1534 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
f8ca0c07 1535 struct intel_engine_cs *engine;
de1add36
TU
1536
1537 if (user_ring_id > I915_USER_RINGS) {
1538 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
f8ca0c07 1539 return NULL;
de1add36
TU
1540 }
1541
1542 if ((user_ring_id != I915_EXEC_BSD) &&
1543 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1544 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1545 "bsd dispatch flags: %d\n", (int)(args->flags));
f8ca0c07 1546 return NULL;
de1add36
TU
1547 }
1548
1549 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1550 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1551
1552 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
c80ff16e 1553 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
de1add36
TU
1554 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1555 bsd_idx <= I915_EXEC_BSD_RING2) {
d9da6aa0 1556 bsd_idx >>= I915_EXEC_BSD_SHIFT;
de1add36
TU
1557 bsd_idx--;
1558 } else {
1559 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1560 bsd_idx);
f8ca0c07 1561 return NULL;
de1add36
TU
1562 }
1563
3b3f1650 1564 engine = dev_priv->engine[_VCS(bsd_idx)];
de1add36 1565 } else {
3b3f1650 1566 engine = dev_priv->engine[user_ring_map[user_ring_id]];
de1add36
TU
1567 }
1568
3b3f1650 1569 if (!engine) {
de1add36 1570 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
f8ca0c07 1571 return NULL;
de1add36
TU
1572 }
1573
f8ca0c07 1574 return engine;
de1add36
TU
1575}
1576
54cf91dc
CW
1577static int
1578i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1579 struct drm_file *file,
1580 struct drm_i915_gem_execbuffer2 *args,
41bde553 1581 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1582{
72e96d64
JL
1583 struct drm_i915_private *dev_priv = to_i915(dev);
1584 struct i915_ggtt *ggtt = &dev_priv->ggtt;
27173f1f 1585 struct eb_vmas *eb;
78a42377 1586 struct drm_i915_gem_exec_object2 shadow_exec_entry;
e2f80391 1587 struct intel_engine_cs *engine;
e2efd130 1588 struct i915_gem_context *ctx;
41bde553 1589 struct i915_address_space *vm;
5f19e2bf
JH
1590 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1591 struct i915_execbuffer_params *params = &params_master;
d299cce7 1592 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1593 u32 dispatch_flags;
78382593 1594 int ret;
ed5982e6 1595 bool need_relocs;
54cf91dc 1596
ed5982e6 1597 if (!i915_gem_check_execbuffer(args))
432e58ed 1598 return -EINVAL;
432e58ed 1599
ad19f10b 1600 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1601 if (ret)
1602 return ret;
1603
8e004efc 1604 dispatch_flags = 0;
d7d4eedd 1605 if (args->flags & I915_EXEC_SECURE) {
b3ac9f25 1606 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
d7d4eedd
CW
1607 return -EPERM;
1608
8e004efc 1609 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1610 }
b45305fc 1611 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1612 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1613
f8ca0c07
DG
1614 engine = eb_select_engine(dev_priv, file, args);
1615 if (!engine)
1616 return -EINVAL;
54cf91dc
CW
1617
1618 if (args->buffer_count < 1) {
ff240199 1619 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1620 return -EINVAL;
1621 }
54cf91dc 1622
a9ed33ca 1623 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
4805fe82 1624 if (!HAS_RESOURCE_STREAMER(dev_priv)) {
a9ed33ca
AJ
1625 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1626 return -EINVAL;
1627 }
e2f80391 1628 if (engine->id != RCS) {
a9ed33ca 1629 DRM_DEBUG("RS is not available on %s\n",
e2f80391 1630 engine->name);
a9ed33ca
AJ
1631 return -EINVAL;
1632 }
1633
1634 dispatch_flags |= I915_DISPATCH_RS;
1635 }
1636
67d97da3
CW
1637 /* Take a local wakeref for preparing to dispatch the execbuf as
1638 * we expect to access the hardware fairly frequently in the
1639 * process. Upon first dispatch, we acquire another prolonged
1640 * wakeref that we hold until the GPU has been idle for at least
1641 * 100ms.
1642 */
f65c9168
PZ
1643 intel_runtime_pm_get(dev_priv);
1644
54cf91dc
CW
1645 ret = i915_mutex_lock_interruptible(dev);
1646 if (ret)
1647 goto pre_mutex_err;
1648
e2f80391 1649 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
72ad5c45 1650 if (IS_ERR(ctx)) {
d299cce7 1651 mutex_unlock(&dev->struct_mutex);
41bde553 1652 ret = PTR_ERR(ctx);
d299cce7 1653 goto pre_mutex_err;
935f38d6 1654 }
41bde553 1655
9a6feaf0 1656 i915_gem_context_get(ctx);
41bde553 1657
ae6c4806
DV
1658 if (ctx->ppgtt)
1659 vm = &ctx->ppgtt->base;
1660 else
72e96d64 1661 vm = &ggtt->base;
d299cce7 1662
5f19e2bf
JH
1663 memset(&params_master, 0x00, sizeof(params_master));
1664
d50415cc 1665 eb = eb_create(dev_priv, args);
67731b87 1666 if (eb == NULL) {
9a6feaf0 1667 i915_gem_context_put(ctx);
67731b87
CW
1668 mutex_unlock(&dev->struct_mutex);
1669 ret = -ENOMEM;
1670 goto pre_mutex_err;
1671 }
1672
54cf91dc 1673 /* Look up object handles */
27173f1f 1674 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1675 if (ret)
1676 goto err;
54cf91dc 1677
6fe4f140 1678 /* take note of the batch buffer before we might reorder the lists */
59bfa124 1679 params->batch = eb_get_batch(eb);
6fe4f140 1680
54cf91dc 1681 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1682 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
e2f80391
TU
1683 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1684 &need_relocs);
54cf91dc
CW
1685 if (ret)
1686 goto err;
1687
1688 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1689 if (need_relocs)
17601cbc 1690 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1691 if (ret) {
1692 if (ret == -EFAULT) {
e2f80391
TU
1693 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1694 engine,
b1b38278 1695 eb, exec, ctx);
54cf91dc
CW
1696 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1697 }
1698 if (ret)
1699 goto err;
1700 }
1701
1702 /* Set the pending read domains for the batch buffer to COMMAND */
59bfa124 1703 if (params->batch->obj->base.pending_write_domain) {
ff240199 1704 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1705 ret = -EINVAL;
1706 goto err;
1707 }
0b537272
CW
1708 if (args->batch_start_offset > params->batch->size ||
1709 args->batch_len > params->batch->size - args->batch_start_offset) {
1710 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1711 ret = -EINVAL;
1712 goto err;
1713 }
54cf91dc 1714
5f19e2bf 1715 params->args_batch_start_offset = args->batch_start_offset;
41736a8e 1716 if (engine->needs_cmd_parser && args->batch_len) {
59bfa124
CW
1717 struct i915_vma *vma;
1718
1719 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1720 params->batch->obj,
1721 eb,
1722 args->batch_start_offset,
1723 args->batch_len,
1724 drm_is_current_master(file));
1725 if (IS_ERR(vma)) {
1726 ret = PTR_ERR(vma);
78a42377
BV
1727 goto err;
1728 }
17cabf57 1729
59bfa124 1730 if (vma) {
c7c7372e
RP
1731 /*
1732 * Batch parsed and accepted:
1733 *
1734 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1735 * bit from MI_BATCH_BUFFER_START commands issued in
1736 * the dispatch_execbuffer implementations. We
1737 * specifically don't want that set on batches the
1738 * command parser has accepted.
1739 */
1740 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1741 params->args_batch_start_offset = 0;
59bfa124 1742 params->batch = vma;
c7c7372e 1743 }
351e3db2
BV
1744 }
1745
59bfa124 1746 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
78a42377 1747
d7d4eedd
CW
1748 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1749 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1750 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1751 if (dispatch_flags & I915_DISPATCH_SECURE) {
59bfa124 1752 struct drm_i915_gem_object *obj = params->batch->obj;
058d88c4 1753 struct i915_vma *vma;
59bfa124 1754
da51a1e7
DV
1755 /*
1756 * So on first glance it looks freaky that we pin the batch here
1757 * outside of the reservation loop. But:
1758 * - The batch is already pinned into the relevant ppgtt, so we
1759 * already have the backing storage fully allocated.
1760 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1761 * so we don't really have issues with multiple objects not
da51a1e7
DV
1762 * fitting due to fragmentation.
1763 * So this is actually safe.
1764 */
058d88c4
CW
1765 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1766 if (IS_ERR(vma)) {
1767 ret = PTR_ERR(vma);
da51a1e7 1768 goto err;
058d88c4 1769 }
d7d4eedd 1770
058d88c4 1771 params->batch = vma;
59bfa124 1772 }
d7d4eedd 1773
0c8dac88 1774 /* Allocate a request for this batch buffer nice and early. */
8e637178
CW
1775 params->request = i915_gem_request_alloc(engine, ctx);
1776 if (IS_ERR(params->request)) {
1777 ret = PTR_ERR(params->request);
0c8dac88 1778 goto err_batch_unpin;
26827088 1779 }
0c8dac88 1780
17f298cf
CW
1781 /* Whilst this request exists, batch_obj will be on the
1782 * active_list, and so will hold the active reference. Only when this
1783 * request is retired will the the batch_obj be moved onto the
1784 * inactive_list and lose its active reference. Hence we do not need
1785 * to explicitly hold another reference here.
1786 */
058d88c4 1787 params->request->batch = params->batch;
17f298cf 1788
8e637178 1789 ret = i915_gem_request_add_to_client(params->request, file);
fcfa423c 1790 if (ret)
aa9b7810 1791 goto err_request;
fcfa423c 1792
5f19e2bf
JH
1793 /*
1794 * Save assorted stuff away to pass through to *_submission().
1795 * NB: This data should be 'persistent' and not local as it will
1796 * kept around beyond the duration of the IOCTL once the GPU
1797 * scheduler arrives.
1798 */
1799 params->dev = dev;
1800 params->file = file;
4a570db5 1801 params->engine = engine;
5f19e2bf 1802 params->dispatch_flags = dispatch_flags;
5f19e2bf
JH
1803 params->ctx = ctx;
1804
5b043f4e 1805 ret = execbuf_submit(params, args, &eb->vmas);
aa9b7810 1806err_request:
17f298cf 1807 __i915_add_request(params->request, ret == 0);
54cf91dc 1808
0c8dac88 1809err_batch_unpin:
da51a1e7
DV
1810 /*
1811 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1812 * batch vma for correctness. For less ugly and less fragility this
1813 * needs to be adjusted to also track the ggtt batch vma properly as
1814 * active.
1815 */
8e004efc 1816 if (dispatch_flags & I915_DISPATCH_SECURE)
59bfa124 1817 i915_vma_unpin(params->batch);
54cf91dc 1818err:
41bde553 1819 /* the request owns the ref now */
9a6feaf0 1820 i915_gem_context_put(ctx);
67731b87 1821 eb_destroy(eb);
54cf91dc
CW
1822
1823 mutex_unlock(&dev->struct_mutex);
1824
1825pre_mutex_err:
f65c9168
PZ
1826 /* intel_gpu_busy should also get a ref, so it will free when the device
1827 * is really idle. */
1828 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1829 return ret;
1830}
1831
1832/*
1833 * Legacy execbuffer just creates an exec2 list from the original exec object
1834 * list array and passes it to the real function.
1835 */
1836int
1837i915_gem_execbuffer(struct drm_device *dev, void *data,
1838 struct drm_file *file)
1839{
1840 struct drm_i915_gem_execbuffer *args = data;
1841 struct drm_i915_gem_execbuffer2 exec2;
1842 struct drm_i915_gem_exec_object *exec_list = NULL;
1843 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1844 int ret, i;
1845
54cf91dc 1846 if (args->buffer_count < 1) {
ff240199 1847 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1848 return -EINVAL;
1849 }
1850
1851 /* Copy in the exec list from userland */
1852 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1853 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1854 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1855 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1856 args->buffer_count);
1857 drm_free_large(exec_list);
1858 drm_free_large(exec2_list);
1859 return -ENOMEM;
1860 }
1861 ret = copy_from_user(exec_list,
3ed605bc 1862 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1863 sizeof(*exec_list) * args->buffer_count);
1864 if (ret != 0) {
ff240199 1865 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1866 args->buffer_count, ret);
1867 drm_free_large(exec_list);
1868 drm_free_large(exec2_list);
1869 return -EFAULT;
1870 }
1871
1872 for (i = 0; i < args->buffer_count; i++) {
1873 exec2_list[i].handle = exec_list[i].handle;
1874 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1875 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1876 exec2_list[i].alignment = exec_list[i].alignment;
1877 exec2_list[i].offset = exec_list[i].offset;
f0836b72 1878 if (INTEL_GEN(to_i915(dev)) < 4)
54cf91dc
CW
1879 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1880 else
1881 exec2_list[i].flags = 0;
1882 }
1883
1884 exec2.buffers_ptr = args->buffers_ptr;
1885 exec2.buffer_count = args->buffer_count;
1886 exec2.batch_start_offset = args->batch_start_offset;
1887 exec2.batch_len = args->batch_len;
1888 exec2.DR1 = args->DR1;
1889 exec2.DR4 = args->DR4;
1890 exec2.num_cliprects = args->num_cliprects;
1891 exec2.cliprects_ptr = args->cliprects_ptr;
1892 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1893 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1894
41bde553 1895 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1896 if (!ret) {
9aab8bff 1897 struct drm_i915_gem_exec_object __user *user_exec_list =
3ed605bc 1898 u64_to_user_ptr(args->buffers_ptr);
9aab8bff 1899
54cf91dc 1900 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff 1901 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1902 exec2_list[i].offset =
1903 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1904 ret = __copy_to_user(&user_exec_list[i].offset,
1905 &exec2_list[i].offset,
1906 sizeof(user_exec_list[i].offset));
1907 if (ret) {
1908 ret = -EFAULT;
1909 DRM_DEBUG("failed to copy %d exec entries "
1910 "back to user (%d)\n",
1911 args->buffer_count, ret);
1912 break;
1913 }
54cf91dc
CW
1914 }
1915 }
1916
1917 drm_free_large(exec_list);
1918 drm_free_large(exec2_list);
1919 return ret;
1920}
1921
1922int
1923i915_gem_execbuffer2(struct drm_device *dev, void *data,
1924 struct drm_file *file)
1925{
1926 struct drm_i915_gem_execbuffer2 *args = data;
1927 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1928 int ret;
1929
ed8cd3b2
XW
1930 if (args->buffer_count < 1 ||
1931 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1932 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1933 return -EINVAL;
1934 }
1935
9cb34664
DV
1936 if (args->rsvd2 != 0) {
1937 DRM_DEBUG("dirty rvsd2 field\n");
1938 return -EINVAL;
1939 }
1940
f2a85e19
CW
1941 exec2_list = drm_malloc_gfp(args->buffer_count,
1942 sizeof(*exec2_list),
1943 GFP_TEMPORARY);
54cf91dc 1944 if (exec2_list == NULL) {
ff240199 1945 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1946 args->buffer_count);
1947 return -ENOMEM;
1948 }
1949 ret = copy_from_user(exec2_list,
3ed605bc 1950 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1951 sizeof(*exec2_list) * args->buffer_count);
1952 if (ret != 0) {
ff240199 1953 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1954 args->buffer_count, ret);
1955 drm_free_large(exec2_list);
1956 return -EFAULT;
1957 }
1958
41bde553 1959 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1960 if (!ret) {
1961 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1962 struct drm_i915_gem_exec_object2 __user *user_exec_list =
3ed605bc 1963 u64_to_user_ptr(args->buffers_ptr);
9aab8bff
CW
1964 int i;
1965
1966 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1967 exec2_list[i].offset =
1968 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1969 ret = __copy_to_user(&user_exec_list[i].offset,
1970 &exec2_list[i].offset,
1971 sizeof(user_exec_list[i].offset));
1972 if (ret) {
1973 ret = -EFAULT;
1974 DRM_DEBUG("failed to copy %d exec entries "
1975 "back to user\n",
1976 args->buffer_count);
1977 break;
1978 }
54cf91dc
CW
1979 }
1980 }
1981
1982 drm_free_large(exec2_list);
1983 return ret;
1984}