]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_execbuffer.c
drm/i915: Reorganise legacy context switch to cope with late failure
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
32d82067 35#include <linux/uaccess.h>
54cf91dc 36
a415d355
CW
37#define __EXEC_OBJECT_HAS_PIN (1<<31)
38#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 39#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
40#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
41
42#define BATCH_OFFSET_BIAS (256*1024)
a415d355 43
27173f1f
BW
44struct eb_vmas {
45 struct list_head vmas;
67731b87 46 int and;
eef90ccb 47 union {
27173f1f 48 struct i915_vma *lut[0];
eef90ccb
CW
49 struct hlist_head buckets[0];
50 };
67731b87
CW
51};
52
27173f1f 53static struct eb_vmas *
17601cbc 54eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 55{
27173f1f 56 struct eb_vmas *eb = NULL;
eef90ccb
CW
57
58 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 59 unsigned size = args->buffer_count;
27173f1f
BW
60 size *= sizeof(struct i915_vma *);
61 size += sizeof(struct eb_vmas);
eef90ccb
CW
62 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
63 }
64
65 if (eb == NULL) {
b205ca57
DV
66 unsigned size = args->buffer_count;
67 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 68 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
69 while (count > 2*size)
70 count >>= 1;
71 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 72 sizeof(struct eb_vmas),
eef90ccb
CW
73 GFP_TEMPORARY);
74 if (eb == NULL)
75 return eb;
76
77 eb->and = count - 1;
78 } else
79 eb->and = -args->buffer_count;
80
27173f1f 81 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
82 return eb;
83}
84
85static void
27173f1f 86eb_reset(struct eb_vmas *eb)
67731b87 87{
eef90ccb
CW
88 if (eb->and >= 0)
89 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
90}
91
3b96eff4 92static int
27173f1f
BW
93eb_lookup_vmas(struct eb_vmas *eb,
94 struct drm_i915_gem_exec_object2 *exec,
95 const struct drm_i915_gem_execbuffer2 *args,
96 struct i915_address_space *vm,
97 struct drm_file *file)
3b96eff4 98{
27173f1f
BW
99 struct drm_i915_gem_object *obj;
100 struct list_head objects;
9ae9ab52 101 int i, ret;
3b96eff4 102
27173f1f 103 INIT_LIST_HEAD(&objects);
3b96eff4 104 spin_lock(&file->table_lock);
27173f1f
BW
105 /* Grab a reference to the object and release the lock so we can lookup
106 * or create the VMA without using GFP_ATOMIC */
eef90ccb 107 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
108 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
109 if (obj == NULL) {
110 spin_unlock(&file->table_lock);
111 DRM_DEBUG("Invalid object handle %d at index %d\n",
112 exec[i].handle, i);
27173f1f 113 ret = -ENOENT;
9ae9ab52 114 goto err;
3b96eff4
CW
115 }
116
27173f1f 117 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
118 spin_unlock(&file->table_lock);
119 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
120 obj, exec[i].handle, i);
27173f1f 121 ret = -EINVAL;
9ae9ab52 122 goto err;
3b96eff4
CW
123 }
124
125 drm_gem_object_reference(&obj->base);
27173f1f
BW
126 list_add_tail(&obj->obj_exec_link, &objects);
127 }
128 spin_unlock(&file->table_lock);
3b96eff4 129
27173f1f 130 i = 0;
9ae9ab52 131 while (!list_empty(&objects)) {
27173f1f 132 struct i915_vma *vma;
6f65e29a 133
9ae9ab52
CW
134 obj = list_first_entry(&objects,
135 struct drm_i915_gem_object,
136 obj_exec_link);
137
e656a6cb
DV
138 /*
139 * NOTE: We can leak any vmas created here when something fails
140 * later on. But that's no issue since vma_unbind can deal with
141 * vmas which are not actually bound. And since only
142 * lookup_or_create exists as an interface to get at the vma
143 * from the (obj, vm) we don't run the risk of creating
144 * duplicated vmas for the same vm.
145 */
da51a1e7 146 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 147 if (IS_ERR(vma)) {
27173f1f
BW
148 DRM_DEBUG("Failed to lookup VMA\n");
149 ret = PTR_ERR(vma);
9ae9ab52 150 goto err;
27173f1f
BW
151 }
152
9ae9ab52 153 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 154 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 155 list_del_init(&obj->obj_exec_link);
27173f1f
BW
156
157 vma->exec_entry = &exec[i];
eef90ccb 158 if (eb->and < 0) {
27173f1f 159 eb->lut[i] = vma;
eef90ccb
CW
160 } else {
161 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
162 vma->exec_handle = handle;
163 hlist_add_head(&vma->exec_node,
eef90ccb
CW
164 &eb->buckets[handle & eb->and]);
165 }
27173f1f 166 ++i;
3b96eff4 167 }
3b96eff4 168
9ae9ab52 169 return 0;
27173f1f 170
27173f1f 171
9ae9ab52 172err:
27173f1f
BW
173 while (!list_empty(&objects)) {
174 obj = list_first_entry(&objects,
175 struct drm_i915_gem_object,
176 obj_exec_link);
177 list_del_init(&obj->obj_exec_link);
9ae9ab52 178 drm_gem_object_unreference(&obj->base);
27173f1f 179 }
9ae9ab52
CW
180 /*
181 * Objects already transfered to the vmas list will be unreferenced by
182 * eb_destroy.
183 */
184
27173f1f 185 return ret;
3b96eff4
CW
186}
187
27173f1f 188static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 189{
eef90ccb
CW
190 if (eb->and < 0) {
191 if (handle >= -eb->and)
192 return NULL;
193 return eb->lut[handle];
194 } else {
195 struct hlist_head *head;
aa45950b 196 struct i915_vma *vma;
67731b87 197
eef90ccb 198 head = &eb->buckets[handle & eb->and];
aa45950b 199 hlist_for_each_entry(vma, head, exec_node) {
27173f1f
BW
200 if (vma->exec_handle == handle)
201 return vma;
eef90ccb
CW
202 }
203 return NULL;
204 }
67731b87
CW
205}
206
a415d355
CW
207static void
208i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
209{
210 struct drm_i915_gem_exec_object2 *entry;
211 struct drm_i915_gem_object *obj = vma->obj;
212
213 if (!drm_mm_node_allocated(&vma->node))
214 return;
215
216 entry = vma->exec_entry;
217
218 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
219 i915_gem_object_unpin_fence(obj);
220
221 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 222 vma->pin_count--;
a415d355 223
de4e783a 224 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
225}
226
227static void eb_destroy(struct eb_vmas *eb)
228{
27173f1f
BW
229 while (!list_empty(&eb->vmas)) {
230 struct i915_vma *vma;
bcffc3fa 231
27173f1f
BW
232 vma = list_first_entry(&eb->vmas,
233 struct i915_vma,
bcffc3fa 234 exec_list);
27173f1f 235 list_del_init(&vma->exec_list);
a415d355 236 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 237 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 238 }
67731b87
CW
239 kfree(eb);
240}
241
dabdfe02
CW
242static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
243{
2cc86b82
CW
244 return (HAS_LLC(obj->base.dev) ||
245 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
246 obj->cache_level != I915_CACHE_NONE);
247}
248
934acce3
MW
249/* Used to convert any address to canonical form.
250 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
251 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
252 * addresses to be in a canonical form:
253 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
254 * canonical form [63:48] == [47]."
255 */
256#define GEN8_HIGH_ADDRESS_BIT 47
257static inline uint64_t gen8_canonical_addr(uint64_t address)
258{
259 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
260}
261
262static inline uint64_t gen8_noncanonical_addr(uint64_t address)
263{
264 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
265}
266
267static inline uint64_t
268relocation_target(struct drm_i915_gem_relocation_entry *reloc,
269 uint64_t target_offset)
270{
271 return gen8_canonical_addr((int)reloc->delta + target_offset);
272}
273
5032d871
RB
274static int
275relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
276 struct drm_i915_gem_relocation_entry *reloc,
277 uint64_t target_offset)
5032d871 278{
3c94ceee 279 struct drm_device *dev = obj->base.dev;
5032d871 280 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 281 uint64_t delta = relocation_target(reloc, target_offset);
5032d871 282 char *vaddr;
8b78f0e5 283 int ret;
5032d871 284
2cc86b82 285 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
286 if (ret)
287 return ret;
288
033908ae 289 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
5032d871 290 reloc->offset >> PAGE_SHIFT));
d9ceb957 291 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
292
293 if (INTEL_INFO(dev)->gen >= 8) {
294 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
295
296 if (page_offset == 0) {
297 kunmap_atomic(vaddr);
033908ae 298 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
3c94ceee
BW
299 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
300 }
301
d9ceb957 302 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
303 }
304
5032d871
RB
305 kunmap_atomic(vaddr);
306
307 return 0;
308}
309
310static int
311relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
312 struct drm_i915_gem_relocation_entry *reloc,
313 uint64_t target_offset)
5032d871
RB
314{
315 struct drm_device *dev = obj->base.dev;
72e96d64
JL
316 struct drm_i915_private *dev_priv = to_i915(dev);
317 struct i915_ggtt *ggtt = &dev_priv->ggtt;
934acce3 318 uint64_t delta = relocation_target(reloc, target_offset);
906843c3 319 uint64_t offset;
5032d871 320 void __iomem *reloc_page;
8b78f0e5 321 int ret;
5032d871
RB
322
323 ret = i915_gem_object_set_to_gtt_domain(obj, true);
324 if (ret)
325 return ret;
326
327 ret = i915_gem_object_put_fence(obj);
328 if (ret)
329 return ret;
330
331 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
332 offset = i915_gem_obj_ggtt_offset(obj);
333 offset += reloc->offset;
72e96d64 334 reloc_page = io_mapping_map_atomic_wc(ggtt->mappable,
906843c3
CW
335 offset & PAGE_MASK);
336 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
337
338 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 339 offset += sizeof(uint32_t);
3c94ceee 340
906843c3 341 if (offset_in_page(offset) == 0) {
3c94ceee 342 io_mapping_unmap_atomic(reloc_page);
906843c3 343 reloc_page =
72e96d64 344 io_mapping_map_atomic_wc(ggtt->mappable,
906843c3 345 offset);
3c94ceee
BW
346 }
347
906843c3
CW
348 iowrite32(upper_32_bits(delta),
349 reloc_page + offset_in_page(offset));
3c94ceee
BW
350 }
351
5032d871
RB
352 io_mapping_unmap_atomic(reloc_page);
353
354 return 0;
355}
356
edf4427b
CW
357static void
358clflush_write32(void *addr, uint32_t value)
359{
360 /* This is not a fast path, so KISS. */
361 drm_clflush_virt_range(addr, sizeof(uint32_t));
362 *(uint32_t *)addr = value;
363 drm_clflush_virt_range(addr, sizeof(uint32_t));
364}
365
366static int
367relocate_entry_clflush(struct drm_i915_gem_object *obj,
368 struct drm_i915_gem_relocation_entry *reloc,
369 uint64_t target_offset)
370{
371 struct drm_device *dev = obj->base.dev;
372 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 373 uint64_t delta = relocation_target(reloc, target_offset);
edf4427b
CW
374 char *vaddr;
375 int ret;
376
377 ret = i915_gem_object_set_to_gtt_domain(obj, true);
378 if (ret)
379 return ret;
380
033908ae 381 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
382 reloc->offset >> PAGE_SHIFT));
383 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
384
385 if (INTEL_INFO(dev)->gen >= 8) {
386 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
387
388 if (page_offset == 0) {
389 kunmap_atomic(vaddr);
033908ae 390 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
391 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
392 }
393
394 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
395 }
396
397 kunmap_atomic(vaddr);
398
399 return 0;
400}
401
54cf91dc
CW
402static int
403i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 404 struct eb_vmas *eb,
3e7a0322 405 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
406{
407 struct drm_device *dev = obj->base.dev;
408 struct drm_gem_object *target_obj;
149c8407 409 struct drm_i915_gem_object *target_i915_obj;
27173f1f 410 struct i915_vma *target_vma;
d9ceb957 411 uint64_t target_offset;
8b78f0e5 412 int ret;
54cf91dc 413
67731b87 414 /* we've already hold a reference to all valid objects */
27173f1f
BW
415 target_vma = eb_get_vma(eb, reloc->target_handle);
416 if (unlikely(target_vma == NULL))
54cf91dc 417 return -ENOENT;
27173f1f
BW
418 target_i915_obj = target_vma->obj;
419 target_obj = &target_vma->obj->base;
54cf91dc 420
934acce3 421 target_offset = gen8_canonical_addr(target_vma->node.start);
54cf91dc 422
e844b990
EA
423 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
424 * pipe_control writes because the gpu doesn't properly redirect them
425 * through the ppgtt for non_secure batchbuffers. */
426 if (unlikely(IS_GEN6(dev) &&
0875546c 427 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 428 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 429 PIN_GLOBAL);
fe14d5f4
TU
430 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
431 return ret;
432 }
e844b990 433
54cf91dc 434 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 435 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 436 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
437 "obj %p target %d offset %d "
438 "read %08x write %08x",
439 obj, reloc->target_handle,
440 (int) reloc->offset,
441 reloc->read_domains,
442 reloc->write_domain);
8b78f0e5 443 return -EINVAL;
54cf91dc 444 }
4ca4a250
DV
445 if (unlikely((reloc->write_domain | reloc->read_domains)
446 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 447 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
448 "obj %p target %d offset %d "
449 "read %08x write %08x",
450 obj, reloc->target_handle,
451 (int) reloc->offset,
452 reloc->read_domains,
453 reloc->write_domain);
8b78f0e5 454 return -EINVAL;
54cf91dc 455 }
54cf91dc
CW
456
457 target_obj->pending_read_domains |= reloc->read_domains;
458 target_obj->pending_write_domain |= reloc->write_domain;
459
460 /* If the relocation already has the right value in it, no
461 * more work needs to be done.
462 */
463 if (target_offset == reloc->presumed_offset)
67731b87 464 return 0;
54cf91dc
CW
465
466 /* Check that the relocation address is valid... */
3c94ceee
BW
467 if (unlikely(reloc->offset >
468 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 469 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
470 "obj %p target %d offset %d size %d.\n",
471 obj, reloc->target_handle,
472 (int) reloc->offset,
473 (int) obj->base.size);
8b78f0e5 474 return -EINVAL;
54cf91dc 475 }
b8f7ab17 476 if (unlikely(reloc->offset & 3)) {
ff240199 477 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
478 "obj %p target %d offset %d.\n",
479 obj, reloc->target_handle,
480 (int) reloc->offset);
8b78f0e5 481 return -EINVAL;
54cf91dc
CW
482 }
483
dabdfe02 484 /* We can't wait for rendering with pagefaults disabled */
32d82067 485 if (obj->active && pagefault_disabled())
dabdfe02
CW
486 return -EFAULT;
487
5032d871 488 if (use_cpu_reloc(obj))
d9ceb957 489 ret = relocate_entry_cpu(obj, reloc, target_offset);
edf4427b 490 else if (obj->map_and_fenceable)
d9ceb957 491 ret = relocate_entry_gtt(obj, reloc, target_offset);
edf4427b
CW
492 else if (cpu_has_clflush)
493 ret = relocate_entry_clflush(obj, reloc, target_offset);
494 else {
495 WARN_ONCE(1, "Impossible case in relocation handling\n");
496 ret = -ENODEV;
497 }
54cf91dc 498
d4d36014
DV
499 if (ret)
500 return ret;
501
54cf91dc
CW
502 /* and update the user's relocation entry */
503 reloc->presumed_offset = target_offset;
504
67731b87 505 return 0;
54cf91dc
CW
506}
507
508static int
27173f1f
BW
509i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
510 struct eb_vmas *eb)
54cf91dc 511{
1d83f442
CW
512#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
513 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 514 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 515 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 516 int remain, ret;
54cf91dc 517
2bb4629a 518 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 519
1d83f442
CW
520 remain = entry->relocation_count;
521 while (remain) {
522 struct drm_i915_gem_relocation_entry *r = stack_reloc;
523 int count = remain;
524 if (count > ARRAY_SIZE(stack_reloc))
525 count = ARRAY_SIZE(stack_reloc);
526 remain -= count;
527
528 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
529 return -EFAULT;
530
1d83f442
CW
531 do {
532 u64 offset = r->presumed_offset;
54cf91dc 533
3e7a0322 534 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
535 if (ret)
536 return ret;
537
538 if (r->presumed_offset != offset &&
539 __copy_to_user_inatomic(&user_relocs->presumed_offset,
540 &r->presumed_offset,
541 sizeof(r->presumed_offset))) {
542 return -EFAULT;
543 }
544
545 user_relocs++;
546 r++;
547 } while (--count);
54cf91dc
CW
548 }
549
550 return 0;
1d83f442 551#undef N_RELOC
54cf91dc
CW
552}
553
554static int
27173f1f
BW
555i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
556 struct eb_vmas *eb,
557 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 558{
27173f1f 559 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
560 int i, ret;
561
562 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 563 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
564 if (ret)
565 return ret;
566 }
567
568 return 0;
569}
570
571static int
17601cbc 572i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 573{
27173f1f 574 struct i915_vma *vma;
d4aeee77
CW
575 int ret = 0;
576
577 /* This is the fast path and we cannot handle a pagefault whilst
578 * holding the struct mutex lest the user pass in the relocations
579 * contained within a mmaped bo. For in such a case we, the page
580 * fault handler would call i915_gem_fault() and we would try to
581 * acquire the struct mutex again. Obviously this is bad and so
582 * lockdep complains vehemently.
583 */
584 pagefault_disable();
27173f1f
BW
585 list_for_each_entry(vma, &eb->vmas, exec_list) {
586 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 587 if (ret)
d4aeee77 588 break;
54cf91dc 589 }
d4aeee77 590 pagefault_enable();
54cf91dc 591
d4aeee77 592 return ret;
54cf91dc
CW
593}
594
edf4427b
CW
595static bool only_mappable_for_reloc(unsigned int flags)
596{
597 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
598 __EXEC_OBJECT_NEEDS_MAP;
599}
600
1690e1eb 601static int
27173f1f 602i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
0bc40be8 603 struct intel_engine_cs *engine,
27173f1f 604 bool *need_reloc)
1690e1eb 605{
6f65e29a 606 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 607 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 608 uint64_t flags;
1690e1eb
CW
609 int ret;
610
0875546c 611 flags = PIN_USER;
0229da32
DV
612 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
613 flags |= PIN_GLOBAL;
614
edf4427b 615 if (!drm_mm_node_allocated(&vma->node)) {
101b506a
MT
616 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
617 * limit address to the first 4GBs for unflagged objects.
618 */
619 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
620 flags |= PIN_ZONE_4G;
edf4427b
CW
621 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
622 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
623 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
624 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
506a8e87
CW
625 if (entry->flags & EXEC_OBJECT_PINNED)
626 flags |= entry->offset | PIN_OFFSET_FIXED;
101b506a
MT
627 if ((flags & PIN_MAPPABLE) == 0)
628 flags |= PIN_HIGH;
edf4427b 629 }
1ec9e26d
DV
630
631 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
edf4427b
CW
632 if ((ret == -ENOSPC || ret == -E2BIG) &&
633 only_mappable_for_reloc(entry->flags))
634 ret = i915_gem_object_pin(obj, vma->vm,
635 entry->alignment,
0229da32 636 flags & ~PIN_MAPPABLE);
1690e1eb
CW
637 if (ret)
638 return ret;
639
7788a765
CW
640 entry->flags |= __EXEC_OBJECT_HAS_PIN;
641
82b6b6d7
CW
642 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
643 ret = i915_gem_object_get_fence(obj);
644 if (ret)
645 return ret;
9a5a53b3 646
82b6b6d7
CW
647 if (i915_gem_object_pin_fence(obj))
648 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
649 }
650
27173f1f
BW
651 if (entry->offset != vma->node.start) {
652 entry->offset = vma->node.start;
ed5982e6
DV
653 *need_reloc = true;
654 }
655
656 if (entry->flags & EXEC_OBJECT_WRITE) {
657 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
658 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
659 }
660
1690e1eb 661 return 0;
7788a765 662}
1690e1eb 663
d23db88c 664static bool
e6a84468 665need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
666{
667 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 668
e6a84468
CW
669 if (entry->relocation_count == 0)
670 return false;
671
596c5923 672 if (!vma->is_ggtt)
e6a84468
CW
673 return false;
674
675 /* See also use_cpu_reloc() */
676 if (HAS_LLC(vma->obj->base.dev))
677 return false;
678
679 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
680 return false;
681
682 return true;
683}
684
685static bool
686eb_vma_misplaced(struct i915_vma *vma)
687{
688 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
689 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 690
596c5923 691 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && !vma->is_ggtt);
d23db88c
CW
692
693 if (entry->alignment &&
694 vma->node.start & (entry->alignment - 1))
695 return true;
696
506a8e87
CW
697 if (entry->flags & EXEC_OBJECT_PINNED &&
698 vma->node.start != entry->offset)
699 return true;
700
d23db88c
CW
701 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
702 vma->node.start < BATCH_OFFSET_BIAS)
703 return true;
704
edf4427b
CW
705 /* avoid costly ping-pong once a batch bo ended up non-mappable */
706 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
707 return !only_mappable_for_reloc(entry->flags);
708
101b506a
MT
709 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
710 (vma->node.start + vma->node.size - 1) >> 32)
711 return true;
712
d23db88c
CW
713 return false;
714}
715
54cf91dc 716static int
0bc40be8 717i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
27173f1f 718 struct list_head *vmas,
b1b38278 719 struct intel_context *ctx,
ed5982e6 720 bool *need_relocs)
54cf91dc 721{
432e58ed 722 struct drm_i915_gem_object *obj;
27173f1f 723 struct i915_vma *vma;
68c8c17f 724 struct i915_address_space *vm;
27173f1f 725 struct list_head ordered_vmas;
506a8e87 726 struct list_head pinned_vmas;
0bc40be8 727 bool has_fenced_gpu_access = INTEL_INFO(engine->dev)->gen < 4;
7788a765 728 int retry;
6fe4f140 729
0bc40be8 730 i915_gem_retire_requests_ring(engine);
227f782e 731
68c8c17f
BW
732 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
733
27173f1f 734 INIT_LIST_HEAD(&ordered_vmas);
506a8e87 735 INIT_LIST_HEAD(&pinned_vmas);
27173f1f 736 while (!list_empty(vmas)) {
6fe4f140
CW
737 struct drm_i915_gem_exec_object2 *entry;
738 bool need_fence, need_mappable;
739
27173f1f
BW
740 vma = list_first_entry(vmas, struct i915_vma, exec_list);
741 obj = vma->obj;
742 entry = vma->exec_entry;
6fe4f140 743
b1b38278
DW
744 if (ctx->flags & CONTEXT_NO_ZEROMAP)
745 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
746
82b6b6d7
CW
747 if (!has_fenced_gpu_access)
748 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 749 need_fence =
6fe4f140
CW
750 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
751 obj->tiling_mode != I915_TILING_NONE;
27173f1f 752 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 753
506a8e87
CW
754 if (entry->flags & EXEC_OBJECT_PINNED)
755 list_move_tail(&vma->exec_list, &pinned_vmas);
756 else if (need_mappable) {
e6a84468 757 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 758 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 759 } else
27173f1f 760 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 761
ed5982e6 762 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 763 obj->base.pending_write_domain = 0;
6fe4f140 764 }
27173f1f 765 list_splice(&ordered_vmas, vmas);
506a8e87 766 list_splice(&pinned_vmas, vmas);
54cf91dc
CW
767
768 /* Attempt to pin all of the buffers into the GTT.
769 * This is done in 3 phases:
770 *
771 * 1a. Unbind all objects that do not match the GTT constraints for
772 * the execbuffer (fenceable, mappable, alignment etc).
773 * 1b. Increment pin count for already bound objects.
774 * 2. Bind new objects.
775 * 3. Decrement pin count.
776 *
7788a765 777 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
778 * room for the earlier objects *unless* we need to defragment.
779 */
780 retry = 0;
781 do {
7788a765 782 int ret = 0;
54cf91dc
CW
783
784 /* Unbind any ill-fitting objects or pin. */
27173f1f 785 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 786 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
787 continue;
788
e6a84468 789 if (eb_vma_misplaced(vma))
27173f1f 790 ret = i915_vma_unbind(vma);
54cf91dc 791 else
0bc40be8
TU
792 ret = i915_gem_execbuffer_reserve_vma(vma,
793 engine,
794 need_relocs);
432e58ed 795 if (ret)
54cf91dc 796 goto err;
54cf91dc
CW
797 }
798
799 /* Bind fresh objects */
27173f1f
BW
800 list_for_each_entry(vma, vmas, exec_list) {
801 if (drm_mm_node_allocated(&vma->node))
1690e1eb 802 continue;
54cf91dc 803
0bc40be8
TU
804 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
805 need_relocs);
7788a765
CW
806 if (ret)
807 goto err;
54cf91dc
CW
808 }
809
a415d355 810err:
6c085a72 811 if (ret != -ENOSPC || retry++)
54cf91dc
CW
812 return ret;
813
a415d355
CW
814 /* Decrement pin count for bound objects */
815 list_for_each_entry(vma, vmas, exec_list)
816 i915_gem_execbuffer_unreserve_vma(vma);
817
68c8c17f 818 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
819 if (ret)
820 return ret;
54cf91dc
CW
821 } while (1);
822}
823
824static int
825i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 826 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 827 struct drm_file *file,
0bc40be8 828 struct intel_engine_cs *engine,
27173f1f 829 struct eb_vmas *eb,
b1b38278
DW
830 struct drm_i915_gem_exec_object2 *exec,
831 struct intel_context *ctx)
54cf91dc
CW
832{
833 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
834 struct i915_address_space *vm;
835 struct i915_vma *vma;
ed5982e6 836 bool need_relocs;
dd6864a4 837 int *reloc_offset;
54cf91dc 838 int i, total, ret;
b205ca57 839 unsigned count = args->buffer_count;
54cf91dc 840
27173f1f
BW
841 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
842
67731b87 843 /* We may process another execbuffer during the unlock... */
27173f1f
BW
844 while (!list_empty(&eb->vmas)) {
845 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
846 list_del_init(&vma->exec_list);
a415d355 847 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 848 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
849 }
850
54cf91dc
CW
851 mutex_unlock(&dev->struct_mutex);
852
853 total = 0;
854 for (i = 0; i < count; i++)
432e58ed 855 total += exec[i].relocation_count;
54cf91dc 856
dd6864a4 857 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 858 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
859 if (reloc == NULL || reloc_offset == NULL) {
860 drm_free_large(reloc);
861 drm_free_large(reloc_offset);
54cf91dc
CW
862 mutex_lock(&dev->struct_mutex);
863 return -ENOMEM;
864 }
865
866 total = 0;
867 for (i = 0; i < count; i++) {
868 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
869 u64 invalid_offset = (u64)-1;
870 int j;
54cf91dc 871
2bb4629a 872 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
873
874 if (copy_from_user(reloc+total, user_relocs,
432e58ed 875 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
876 ret = -EFAULT;
877 mutex_lock(&dev->struct_mutex);
878 goto err;
879 }
880
262b6d36
CW
881 /* As we do not update the known relocation offsets after
882 * relocating (due to the complexities in lock handling),
883 * we need to mark them as invalid now so that we force the
884 * relocation processing next time. Just in case the target
885 * object is evicted and then rebound into its old
886 * presumed_offset before the next execbuffer - if that
887 * happened we would make the mistake of assuming that the
888 * relocations were valid.
889 */
890 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
891 if (__copy_to_user(&user_relocs[j].presumed_offset,
892 &invalid_offset,
893 sizeof(invalid_offset))) {
262b6d36
CW
894 ret = -EFAULT;
895 mutex_lock(&dev->struct_mutex);
896 goto err;
897 }
898 }
899
dd6864a4 900 reloc_offset[i] = total;
432e58ed 901 total += exec[i].relocation_count;
54cf91dc
CW
902 }
903
904 ret = i915_mutex_lock_interruptible(dev);
905 if (ret) {
906 mutex_lock(&dev->struct_mutex);
907 goto err;
908 }
909
67731b87 910 /* reacquire the objects */
67731b87 911 eb_reset(eb);
27173f1f 912 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
913 if (ret)
914 goto err;
67731b87 915
ed5982e6 916 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
0bc40be8
TU
917 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
918 &need_relocs);
54cf91dc
CW
919 if (ret)
920 goto err;
921
27173f1f
BW
922 list_for_each_entry(vma, &eb->vmas, exec_list) {
923 int offset = vma->exec_entry - exec;
924 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
925 reloc + reloc_offset[offset]);
54cf91dc
CW
926 if (ret)
927 goto err;
54cf91dc
CW
928 }
929
930 /* Leave the user relocations as are, this is the painfully slow path,
931 * and we want to avoid the complication of dropping the lock whilst
932 * having buffers reserved in the aperture and so causing spurious
933 * ENOSPC for random operations.
934 */
935
936err:
937 drm_free_large(reloc);
dd6864a4 938 drm_free_large(reloc_offset);
54cf91dc
CW
939 return ret;
940}
941
54cf91dc 942static int
535fbe82 943i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 944 struct list_head *vmas)
54cf91dc 945{
666796da 946 const unsigned other_rings = ~intel_engine_flag(req->engine);
27173f1f 947 struct i915_vma *vma;
6ac42f41 948 uint32_t flush_domains = 0;
000433b6 949 bool flush_chipset = false;
432e58ed 950 int ret;
54cf91dc 951
27173f1f
BW
952 list_for_each_entry(vma, vmas, exec_list) {
953 struct drm_i915_gem_object *obj = vma->obj;
03ade511
CW
954
955 if (obj->active & other_rings) {
4a570db5 956 ret = i915_gem_object_sync(obj, req->engine, &req);
03ade511
CW
957 if (ret)
958 return ret;
959 }
6ac42f41
DV
960
961 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 962 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 963
6ac42f41 964 flush_domains |= obj->base.write_domain;
c59a333f
CW
965 }
966
000433b6 967 if (flush_chipset)
4a570db5 968 i915_gem_chipset_flush(req->engine->dev);
6ac42f41
DV
969
970 if (flush_domains & I915_GEM_DOMAIN_GTT)
971 wmb();
972
09cf7c9a
CW
973 /* Unconditionally invalidate gpu caches and ensure that we do flush
974 * any residual writes from the previous batch.
975 */
2f20055d 976 return intel_ring_invalidate_all_caches(req);
54cf91dc
CW
977}
978
432e58ed
CW
979static bool
980i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 981{
ed5982e6
DV
982 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
983 return false;
984
2f5945bc
CW
985 /* Kernel clipping was a DRI1 misfeature */
986 if (exec->num_cliprects || exec->cliprects_ptr)
987 return false;
988
989 if (exec->DR4 == 0xffffffff) {
990 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
991 exec->DR4 = 0;
992 }
993 if (exec->DR1 || exec->DR4)
994 return false;
995
996 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
997 return false;
998
999 return true;
54cf91dc
CW
1000}
1001
1002static int
ad19f10b
CW
1003validate_exec_list(struct drm_device *dev,
1004 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
1005 int count)
1006{
b205ca57
DV
1007 unsigned relocs_total = 0;
1008 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
1009 unsigned invalid_flags;
1010 int i;
1011
1012 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1013 if (USES_FULL_PPGTT(dev))
1014 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
1015
1016 for (i = 0; i < count; i++) {
2bb4629a 1017 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1018 int length; /* limited by fault_in_pages_readable() */
1019
ad19f10b 1020 if (exec[i].flags & invalid_flags)
ed5982e6
DV
1021 return -EINVAL;
1022
934acce3
MW
1023 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1024 * any non-page-aligned or non-canonical addresses.
1025 */
1026 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1027 if (exec[i].offset !=
1028 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1029 return -EINVAL;
1030
1031 /* From drm_mm perspective address space is continuous,
1032 * so from this point we're always using non-canonical
1033 * form internally.
1034 */
1035 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1036 }
1037
55a9785d
CW
1038 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1039 return -EINVAL;
1040
3118a4f6
KC
1041 /* First check for malicious input causing overflow in
1042 * the worst case where we need to allocate the entire
1043 * relocation tree as a single array.
1044 */
1045 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 1046 return -EINVAL;
3118a4f6 1047 relocs_total += exec[i].relocation_count;
54cf91dc
CW
1048
1049 length = exec[i].relocation_count *
1050 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
1051 /*
1052 * We must check that the entire relocation array is safe
1053 * to read, but since we may need to update the presumed
1054 * offsets during execution, check for full write access.
1055 */
54cf91dc
CW
1056 if (!access_ok(VERIFY_WRITE, ptr, length))
1057 return -EFAULT;
1058
d330a953 1059 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
1060 if (fault_in_multipages_readable(ptr, length))
1061 return -EFAULT;
1062 }
54cf91dc
CW
1063 }
1064
1065 return 0;
1066}
1067
273497e5 1068static struct intel_context *
d299cce7 1069i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
0bc40be8 1070 struct intel_engine_cs *engine, const u32 ctx_id)
d299cce7 1071{
273497e5 1072 struct intel_context *ctx = NULL;
d299cce7
MK
1073 struct i915_ctx_hang_stats *hs;
1074
0bc40be8 1075 if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
1076 return ERR_PTR(-EINVAL);
1077
41bde553 1078 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
72ad5c45 1079 if (IS_ERR(ctx))
41bde553 1080 return ctx;
d299cce7 1081
41bde553 1082 hs = &ctx->hang_stats;
d299cce7
MK
1083 if (hs->banned) {
1084 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1085 return ERR_PTR(-EIO);
d299cce7
MK
1086 }
1087
0bc40be8
TU
1088 if (i915.enable_execlists && !ctx->engine[engine->id].state) {
1089 int ret = intel_lr_context_deferred_alloc(ctx, engine);
ec3e9963
OM
1090 if (ret) {
1091 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1092 return ERR_PTR(ret);
1093 }
1094 }
1095
41bde553 1096 return ctx;
d299cce7
MK
1097}
1098
ba8b7ccb 1099void
27173f1f 1100i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1101 struct drm_i915_gem_request *req)
432e58ed 1102{
666796da 1103 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
27173f1f 1104 struct i915_vma *vma;
432e58ed 1105
27173f1f 1106 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 1107 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 1108 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1109 u32 old_read = obj->base.read_domains;
1110 u32 old_write = obj->base.write_domain;
db53a302 1111
51bc1404 1112 obj->dirty = 1; /* be paranoid */
432e58ed 1113 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
1114 if (obj->base.write_domain == 0)
1115 obj->base.pending_read_domains |= obj->base.read_domains;
1116 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1117
b2af0376 1118 i915_vma_move_to_active(vma, req);
432e58ed 1119 if (obj->base.write_domain) {
97b2a6a1 1120 i915_gem_request_assign(&obj->last_write_req, req);
f99d7069 1121
77a0d1ca 1122 intel_fb_obj_invalidate(obj, ORIGIN_CS);
c8725f3d
CW
1123
1124 /* update for the implicit flush after a batch */
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 1126 }
82b6b6d7 1127 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
97b2a6a1 1128 i915_gem_request_assign(&obj->last_fenced_req, req);
82b6b6d7 1129 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
e2f80391 1130 struct drm_i915_private *dev_priv = to_i915(engine->dev);
82b6b6d7
CW
1131 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1132 &dev_priv->mm.fence_list);
1133 }
1134 }
432e58ed 1135
db53a302 1136 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1137 }
1138}
1139
ba8b7ccb 1140void
adeca76d 1141i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
54cf91dc 1142{
cc889e0f 1143 /* Unconditionally force add_request to emit a full flush. */
4a570db5 1144 params->engine->gpu_caches_dirty = true;
54cf91dc 1145
432e58ed 1146 /* Add a breadcrumb for the completion of the batch buffer */
fcfa423c 1147 __i915_add_request(params->request, params->batch_obj, true);
432e58ed 1148}
54cf91dc 1149
ae662d31
EA
1150static int
1151i915_reset_gen7_sol_offsets(struct drm_device *dev,
2f20055d 1152 struct drm_i915_gem_request *req)
ae662d31 1153{
4a570db5 1154 struct intel_engine_cs *engine = req->engine;
50227e1c 1155 struct drm_i915_private *dev_priv = dev->dev_private;
ae662d31
EA
1156 int ret, i;
1157
4a570db5 1158 if (!IS_GEN7(dev) || engine != &dev_priv->engine[RCS]) {
9d662da8
DV
1159 DRM_DEBUG("sol reset is gen7/rcs only\n");
1160 return -EINVAL;
1161 }
ae662d31 1162
5fb9de1a 1163 ret = intel_ring_begin(req, 4 * 3);
ae662d31
EA
1164 if (ret)
1165 return ret;
1166
1167 for (i = 0; i < 4; i++) {
e2f80391
TU
1168 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1169 intel_ring_emit_reg(engine, GEN7_SO_WRITE_OFFSET(i));
1170 intel_ring_emit(engine, 0);
ae662d31
EA
1171 }
1172
e2f80391 1173 intel_ring_advance(engine);
ae662d31
EA
1174
1175 return 0;
1176}
1177
71745376 1178static struct drm_i915_gem_object*
0bc40be8 1179i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
71745376
BV
1180 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1181 struct eb_vmas *eb,
1182 struct drm_i915_gem_object *batch_obj,
1183 u32 batch_start_offset,
1184 u32 batch_len,
17cabf57 1185 bool is_master)
71745376 1186{
71745376 1187 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1188 struct i915_vma *vma;
71745376
BV
1189 int ret;
1190
0bc40be8 1191 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
17cabf57 1192 PAGE_ALIGN(batch_len));
71745376
BV
1193 if (IS_ERR(shadow_batch_obj))
1194 return shadow_batch_obj;
1195
0bc40be8 1196 ret = i915_parse_cmds(engine,
71745376
BV
1197 batch_obj,
1198 shadow_batch_obj,
1199 batch_start_offset,
1200 batch_len,
1201 is_master);
17cabf57
CW
1202 if (ret)
1203 goto err;
71745376 1204
17cabf57
CW
1205 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1206 if (ret)
1207 goto err;
71745376 1208
de4e783a
CW
1209 i915_gem_object_unpin_pages(shadow_batch_obj);
1210
17cabf57 1211 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1212
17cabf57
CW
1213 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1214 vma->exec_entry = shadow_exec_entry;
de4e783a 1215 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
17cabf57
CW
1216 drm_gem_object_reference(&shadow_batch_obj->base);
1217 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1218
17cabf57
CW
1219 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
1220
1221 return shadow_batch_obj;
71745376 1222
17cabf57 1223err:
de4e783a 1224 i915_gem_object_unpin_pages(shadow_batch_obj);
17cabf57
CW
1225 if (ret == -EACCES) /* unhandled chained batch */
1226 return batch_obj;
1227 else
1228 return ERR_PTR(ret);
71745376 1229}
5c6c6003 1230
a83014d3 1231int
5f19e2bf 1232i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 1233 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1234 struct list_head *vmas)
78382593 1235{
5f19e2bf 1236 struct drm_device *dev = params->dev;
4a570db5 1237 struct intel_engine_cs *engine = params->engine;
78382593 1238 struct drm_i915_private *dev_priv = dev->dev_private;
5f19e2bf 1239 u64 exec_start, exec_len;
78382593
OM
1240 int instp_mode;
1241 u32 instp_mask;
2f5945bc 1242 int ret;
78382593 1243
535fbe82 1244 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593 1245 if (ret)
2f5945bc 1246 return ret;
78382593 1247
ba01cc93 1248 ret = i915_switch_context(params->request);
78382593 1249 if (ret)
2f5945bc 1250 return ret;
78382593 1251
e2f80391
TU
1252 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<engine->id),
1253 "%s didn't clear reload\n", engine->name);
563222a7 1254
78382593
OM
1255 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1256 instp_mask = I915_EXEC_CONSTANTS_MASK;
1257 switch (instp_mode) {
1258 case I915_EXEC_CONSTANTS_REL_GENERAL:
1259 case I915_EXEC_CONSTANTS_ABSOLUTE:
1260 case I915_EXEC_CONSTANTS_REL_SURFACE:
4a570db5 1261 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
78382593 1262 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
2f5945bc 1263 return -EINVAL;
78382593
OM
1264 }
1265
1266 if (instp_mode != dev_priv->relative_constants_mode) {
1267 if (INTEL_INFO(dev)->gen < 4) {
1268 DRM_DEBUG("no rel constants on pre-gen4\n");
2f5945bc 1269 return -EINVAL;
78382593
OM
1270 }
1271
1272 if (INTEL_INFO(dev)->gen > 5 &&
1273 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1274 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
2f5945bc 1275 return -EINVAL;
78382593
OM
1276 }
1277
1278 /* The HW changed the meaning on this bit on gen6 */
1279 if (INTEL_INFO(dev)->gen >= 6)
1280 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1281 }
1282 break;
1283 default:
1284 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
2f5945bc 1285 return -EINVAL;
78382593
OM
1286 }
1287
4a570db5 1288 if (engine == &dev_priv->engine[RCS] &&
2f5945bc 1289 instp_mode != dev_priv->relative_constants_mode) {
5fb9de1a 1290 ret = intel_ring_begin(params->request, 4);
78382593 1291 if (ret)
2f5945bc 1292 return ret;
78382593 1293
e2f80391
TU
1294 intel_ring_emit(engine, MI_NOOP);
1295 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1296 intel_ring_emit_reg(engine, INSTPM);
1297 intel_ring_emit(engine, instp_mask << 16 | instp_mode);
1298 intel_ring_advance(engine);
78382593
OM
1299
1300 dev_priv->relative_constants_mode = instp_mode;
1301 }
1302
1303 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
2f20055d 1304 ret = i915_reset_gen7_sol_offsets(dev, params->request);
78382593 1305 if (ret)
2f5945bc 1306 return ret;
78382593
OM
1307 }
1308
5f19e2bf
JH
1309 exec_len = args->batch_len;
1310 exec_start = params->batch_obj_vm_offset +
1311 params->args_batch_start_offset;
1312
9d611c03
VS
1313 if (exec_len == 0)
1314 exec_len = params->batch_obj->base.size;
1315
e2f80391 1316 ret = engine->dispatch_execbuffer(params->request,
2f5945bc
CW
1317 exec_start, exec_len,
1318 params->dispatch_flags);
1319 if (ret)
1320 return ret;
78382593 1321
95c24161 1322 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1323
8a8edb59 1324 i915_gem_execbuffer_move_to_active(vmas, params->request);
adeca76d 1325 i915_gem_execbuffer_retire_commands(params);
78382593 1326
2f5945bc 1327 return 0;
78382593
OM
1328}
1329
a8ebba75
ZY
1330/**
1331 * Find one BSD ring to dispatch the corresponding BSD command.
de1add36 1332 * The ring index is returned.
a8ebba75 1333 */
de1add36
TU
1334static unsigned int
1335gen8_dispatch_bsd_ring(struct drm_i915_private *dev_priv, struct drm_file *file)
a8ebba75 1336{
a8ebba75
ZY
1337 struct drm_i915_file_private *file_priv = file->driver_priv;
1338
de1add36
TU
1339 /* Check whether the file_priv has already selected one ring. */
1340 if ((int)file_priv->bsd_ring < 0) {
1341 /* If not, use the ping-pong mechanism to select one. */
1342 mutex_lock(&dev_priv->dev->struct_mutex);
1343 file_priv->bsd_ring = dev_priv->mm.bsd_ring_dispatch_index;
1344 dev_priv->mm.bsd_ring_dispatch_index ^= 1;
1345 mutex_unlock(&dev_priv->dev->struct_mutex);
a8ebba75 1346 }
de1add36
TU
1347
1348 return file_priv->bsd_ring;
a8ebba75
ZY
1349}
1350
d23db88c
CW
1351static struct drm_i915_gem_object *
1352eb_get_batch(struct eb_vmas *eb)
1353{
1354 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1355
1356 /*
1357 * SNA is doing fancy tricks with compressing batch buffers, which leads
1358 * to negative relocation deltas. Usually that works out ok since the
1359 * relocate address is still positive, except when the batch is placed
1360 * very low in the GTT. Ensure this doesn't happen.
1361 *
1362 * Note that actual hangs have only been observed on gen7, but for
1363 * paranoia do it everywhere.
1364 */
506a8e87
CW
1365 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
1366 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
d23db88c
CW
1367
1368 return vma->obj;
1369}
1370
de1add36
TU
1371#define I915_USER_RINGS (4)
1372
117897f4 1373static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
de1add36
TU
1374 [I915_EXEC_DEFAULT] = RCS,
1375 [I915_EXEC_RENDER] = RCS,
1376 [I915_EXEC_BLT] = BCS,
1377 [I915_EXEC_BSD] = VCS,
1378 [I915_EXEC_VEBOX] = VECS
1379};
1380
1381static int
1382eb_select_ring(struct drm_i915_private *dev_priv,
1383 struct drm_file *file,
1384 struct drm_i915_gem_execbuffer2 *args,
1385 struct intel_engine_cs **ring)
1386{
1387 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1388
1389 if (user_ring_id > I915_USER_RINGS) {
1390 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1391 return -EINVAL;
1392 }
1393
1394 if ((user_ring_id != I915_EXEC_BSD) &&
1395 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1396 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1397 "bsd dispatch flags: %d\n", (int)(args->flags));
1398 return -EINVAL;
1399 }
1400
1401 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1402 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1403
1404 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1405 bsd_idx = gen8_dispatch_bsd_ring(dev_priv, file);
1406 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1407 bsd_idx <= I915_EXEC_BSD_RING2) {
d9da6aa0 1408 bsd_idx >>= I915_EXEC_BSD_SHIFT;
de1add36
TU
1409 bsd_idx--;
1410 } else {
1411 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1412 bsd_idx);
1413 return -EINVAL;
1414 }
1415
4a570db5 1416 *ring = &dev_priv->engine[_VCS(bsd_idx)];
de1add36 1417 } else {
4a570db5 1418 *ring = &dev_priv->engine[user_ring_map[user_ring_id]];
de1add36
TU
1419 }
1420
117897f4 1421 if (!intel_engine_initialized(*ring)) {
de1add36
TU
1422 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1423 return -EINVAL;
1424 }
1425
1426 return 0;
1427}
1428
54cf91dc
CW
1429static int
1430i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1431 struct drm_file *file,
1432 struct drm_i915_gem_execbuffer2 *args,
41bde553 1433 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1434{
72e96d64
JL
1435 struct drm_i915_private *dev_priv = to_i915(dev);
1436 struct i915_ggtt *ggtt = &dev_priv->ggtt;
26827088 1437 struct drm_i915_gem_request *req = NULL;
27173f1f 1438 struct eb_vmas *eb;
54cf91dc 1439 struct drm_i915_gem_object *batch_obj;
78a42377 1440 struct drm_i915_gem_exec_object2 shadow_exec_entry;
e2f80391 1441 struct intel_engine_cs *engine;
273497e5 1442 struct intel_context *ctx;
41bde553 1443 struct i915_address_space *vm;
5f19e2bf
JH
1444 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1445 struct i915_execbuffer_params *params = &params_master;
d299cce7 1446 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1447 u32 dispatch_flags;
78382593 1448 int ret;
ed5982e6 1449 bool need_relocs;
54cf91dc 1450
ed5982e6 1451 if (!i915_gem_check_execbuffer(args))
432e58ed 1452 return -EINVAL;
432e58ed 1453
ad19f10b 1454 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1455 if (ret)
1456 return ret;
1457
8e004efc 1458 dispatch_flags = 0;
d7d4eedd
CW
1459 if (args->flags & I915_EXEC_SECURE) {
1460 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1461 return -EPERM;
1462
8e004efc 1463 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1464 }
b45305fc 1465 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1466 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1467
e2f80391 1468 ret = eb_select_ring(dev_priv, file, args, &engine);
de1add36
TU
1469 if (ret)
1470 return ret;
54cf91dc
CW
1471
1472 if (args->buffer_count < 1) {
ff240199 1473 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1474 return -EINVAL;
1475 }
54cf91dc 1476
a9ed33ca
AJ
1477 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1478 if (!HAS_RESOURCE_STREAMER(dev)) {
1479 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1480 return -EINVAL;
1481 }
e2f80391 1482 if (engine->id != RCS) {
a9ed33ca 1483 DRM_DEBUG("RS is not available on %s\n",
e2f80391 1484 engine->name);
a9ed33ca
AJ
1485 return -EINVAL;
1486 }
1487
1488 dispatch_flags |= I915_DISPATCH_RS;
1489 }
1490
f65c9168
PZ
1491 intel_runtime_pm_get(dev_priv);
1492
54cf91dc
CW
1493 ret = i915_mutex_lock_interruptible(dev);
1494 if (ret)
1495 goto pre_mutex_err;
1496
e2f80391 1497 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
72ad5c45 1498 if (IS_ERR(ctx)) {
d299cce7 1499 mutex_unlock(&dev->struct_mutex);
41bde553 1500 ret = PTR_ERR(ctx);
d299cce7 1501 goto pre_mutex_err;
935f38d6 1502 }
41bde553
BW
1503
1504 i915_gem_context_reference(ctx);
1505
ae6c4806
DV
1506 if (ctx->ppgtt)
1507 vm = &ctx->ppgtt->base;
1508 else
72e96d64 1509 vm = &ggtt->base;
d299cce7 1510
5f19e2bf
JH
1511 memset(&params_master, 0x00, sizeof(params_master));
1512
17601cbc 1513 eb = eb_create(args);
67731b87 1514 if (eb == NULL) {
935f38d6 1515 i915_gem_context_unreference(ctx);
67731b87
CW
1516 mutex_unlock(&dev->struct_mutex);
1517 ret = -ENOMEM;
1518 goto pre_mutex_err;
1519 }
1520
54cf91dc 1521 /* Look up object handles */
27173f1f 1522 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1523 if (ret)
1524 goto err;
54cf91dc 1525
6fe4f140 1526 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1527 batch_obj = eb_get_batch(eb);
6fe4f140 1528
54cf91dc 1529 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1530 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
e2f80391
TU
1531 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1532 &need_relocs);
54cf91dc
CW
1533 if (ret)
1534 goto err;
1535
1536 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1537 if (need_relocs)
17601cbc 1538 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1539 if (ret) {
1540 if (ret == -EFAULT) {
e2f80391
TU
1541 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1542 engine,
b1b38278 1543 eb, exec, ctx);
54cf91dc
CW
1544 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1545 }
1546 if (ret)
1547 goto err;
1548 }
1549
1550 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1551 if (batch_obj->base.pending_write_domain) {
ff240199 1552 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1553 ret = -EINVAL;
1554 goto err;
1555 }
54cf91dc 1556
5f19e2bf 1557 params->args_batch_start_offset = args->batch_start_offset;
e2f80391 1558 if (i915_needs_cmd_parser(engine) && args->batch_len) {
c7c7372e
RP
1559 struct drm_i915_gem_object *parsed_batch_obj;
1560
e2f80391
TU
1561 parsed_batch_obj = i915_gem_execbuffer_parse(engine,
1562 &shadow_exec_entry,
1563 eb,
1564 batch_obj,
1565 args->batch_start_offset,
1566 args->batch_len,
1567 file->is_master);
c7c7372e
RP
1568 if (IS_ERR(parsed_batch_obj)) {
1569 ret = PTR_ERR(parsed_batch_obj);
78a42377
BV
1570 goto err;
1571 }
17cabf57
CW
1572
1573 /*
c7c7372e
RP
1574 * parsed_batch_obj == batch_obj means batch not fully parsed:
1575 * Accept, but don't promote to secure.
17cabf57 1576 */
17cabf57 1577
c7c7372e
RP
1578 if (parsed_batch_obj != batch_obj) {
1579 /*
1580 * Batch parsed and accepted:
1581 *
1582 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1583 * bit from MI_BATCH_BUFFER_START commands issued in
1584 * the dispatch_execbuffer implementations. We
1585 * specifically don't want that set on batches the
1586 * command parser has accepted.
1587 */
1588 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1589 params->args_batch_start_offset = 0;
c7c7372e
RP
1590 batch_obj = parsed_batch_obj;
1591 }
351e3db2
BV
1592 }
1593
78a42377
BV
1594 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1595
d7d4eedd
CW
1596 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1597 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1598 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1599 if (dispatch_flags & I915_DISPATCH_SECURE) {
da51a1e7
DV
1600 /*
1601 * So on first glance it looks freaky that we pin the batch here
1602 * outside of the reservation loop. But:
1603 * - The batch is already pinned into the relevant ppgtt, so we
1604 * already have the backing storage fully allocated.
1605 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1606 * so we don't really have issues with multiple objects not
da51a1e7
DV
1607 * fitting due to fragmentation.
1608 * So this is actually safe.
1609 */
1610 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1611 if (ret)
1612 goto err;
d7d4eedd 1613
5f19e2bf 1614 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1615 } else
5f19e2bf 1616 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1617
0c8dac88 1618 /* Allocate a request for this batch buffer nice and early. */
e2f80391 1619 req = i915_gem_request_alloc(engine, ctx);
26827088
DG
1620 if (IS_ERR(req)) {
1621 ret = PTR_ERR(req);
0c8dac88 1622 goto err_batch_unpin;
26827088 1623 }
0c8dac88 1624
26827088 1625 ret = i915_gem_request_add_to_client(req, file);
fcfa423c
JH
1626 if (ret)
1627 goto err_batch_unpin;
1628
5f19e2bf
JH
1629 /*
1630 * Save assorted stuff away to pass through to *_submission().
1631 * NB: This data should be 'persistent' and not local as it will
1632 * kept around beyond the duration of the IOCTL once the GPU
1633 * scheduler arrives.
1634 */
1635 params->dev = dev;
1636 params->file = file;
4a570db5 1637 params->engine = engine;
5f19e2bf
JH
1638 params->dispatch_flags = dispatch_flags;
1639 params->batch_obj = batch_obj;
1640 params->ctx = ctx;
26827088 1641 params->request = req;
5f19e2bf
JH
1642
1643 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
54cf91dc 1644
0c8dac88 1645err_batch_unpin:
da51a1e7
DV
1646 /*
1647 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1648 * batch vma for correctness. For less ugly and less fragility this
1649 * needs to be adjusted to also track the ggtt batch vma properly as
1650 * active.
1651 */
8e004efc 1652 if (dispatch_flags & I915_DISPATCH_SECURE)
da51a1e7 1653 i915_gem_object_ggtt_unpin(batch_obj);
0c8dac88 1654
54cf91dc 1655err:
41bde553
BW
1656 /* the request owns the ref now */
1657 i915_gem_context_unreference(ctx);
67731b87 1658 eb_destroy(eb);
54cf91dc 1659
6a6ae79a
JH
1660 /*
1661 * If the request was created but not successfully submitted then it
1662 * must be freed again. If it was submitted then it is being tracked
1663 * on the active request list and no clean up is required here.
1664 */
0aa498d5 1665 if (ret && !IS_ERR_OR_NULL(req))
26827088 1666 i915_gem_request_cancel(req);
6a6ae79a 1667
54cf91dc
CW
1668 mutex_unlock(&dev->struct_mutex);
1669
1670pre_mutex_err:
f65c9168
PZ
1671 /* intel_gpu_busy should also get a ref, so it will free when the device
1672 * is really idle. */
1673 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1674 return ret;
1675}
1676
1677/*
1678 * Legacy execbuffer just creates an exec2 list from the original exec object
1679 * list array and passes it to the real function.
1680 */
1681int
1682i915_gem_execbuffer(struct drm_device *dev, void *data,
1683 struct drm_file *file)
1684{
1685 struct drm_i915_gem_execbuffer *args = data;
1686 struct drm_i915_gem_execbuffer2 exec2;
1687 struct drm_i915_gem_exec_object *exec_list = NULL;
1688 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1689 int ret, i;
1690
54cf91dc 1691 if (args->buffer_count < 1) {
ff240199 1692 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1693 return -EINVAL;
1694 }
1695
1696 /* Copy in the exec list from userland */
1697 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1698 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1699 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1700 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1701 args->buffer_count);
1702 drm_free_large(exec_list);
1703 drm_free_large(exec2_list);
1704 return -ENOMEM;
1705 }
1706 ret = copy_from_user(exec_list,
2bb4629a 1707 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1708 sizeof(*exec_list) * args->buffer_count);
1709 if (ret != 0) {
ff240199 1710 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1711 args->buffer_count, ret);
1712 drm_free_large(exec_list);
1713 drm_free_large(exec2_list);
1714 return -EFAULT;
1715 }
1716
1717 for (i = 0; i < args->buffer_count; i++) {
1718 exec2_list[i].handle = exec_list[i].handle;
1719 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1720 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1721 exec2_list[i].alignment = exec_list[i].alignment;
1722 exec2_list[i].offset = exec_list[i].offset;
1723 if (INTEL_INFO(dev)->gen < 4)
1724 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1725 else
1726 exec2_list[i].flags = 0;
1727 }
1728
1729 exec2.buffers_ptr = args->buffers_ptr;
1730 exec2.buffer_count = args->buffer_count;
1731 exec2.batch_start_offset = args->batch_start_offset;
1732 exec2.batch_len = args->batch_len;
1733 exec2.DR1 = args->DR1;
1734 exec2.DR4 = args->DR4;
1735 exec2.num_cliprects = args->num_cliprects;
1736 exec2.cliprects_ptr = args->cliprects_ptr;
1737 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1738 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1739
41bde553 1740 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1741 if (!ret) {
9aab8bff
CW
1742 struct drm_i915_gem_exec_object __user *user_exec_list =
1743 to_user_ptr(args->buffers_ptr);
1744
54cf91dc 1745 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff 1746 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1747 exec2_list[i].offset =
1748 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1749 ret = __copy_to_user(&user_exec_list[i].offset,
1750 &exec2_list[i].offset,
1751 sizeof(user_exec_list[i].offset));
1752 if (ret) {
1753 ret = -EFAULT;
1754 DRM_DEBUG("failed to copy %d exec entries "
1755 "back to user (%d)\n",
1756 args->buffer_count, ret);
1757 break;
1758 }
54cf91dc
CW
1759 }
1760 }
1761
1762 drm_free_large(exec_list);
1763 drm_free_large(exec2_list);
1764 return ret;
1765}
1766
1767int
1768i915_gem_execbuffer2(struct drm_device *dev, void *data,
1769 struct drm_file *file)
1770{
1771 struct drm_i915_gem_execbuffer2 *args = data;
1772 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1773 int ret;
1774
ed8cd3b2
XW
1775 if (args->buffer_count < 1 ||
1776 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1777 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1778 return -EINVAL;
1779 }
1780
9cb34664
DV
1781 if (args->rsvd2 != 0) {
1782 DRM_DEBUG("dirty rvsd2 field\n");
1783 return -EINVAL;
1784 }
1785
f2a85e19
CW
1786 exec2_list = drm_malloc_gfp(args->buffer_count,
1787 sizeof(*exec2_list),
1788 GFP_TEMPORARY);
54cf91dc 1789 if (exec2_list == NULL) {
ff240199 1790 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1791 args->buffer_count);
1792 return -ENOMEM;
1793 }
1794 ret = copy_from_user(exec2_list,
2bb4629a 1795 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1796 sizeof(*exec2_list) * args->buffer_count);
1797 if (ret != 0) {
ff240199 1798 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1799 args->buffer_count, ret);
1800 drm_free_large(exec2_list);
1801 return -EFAULT;
1802 }
1803
41bde553 1804 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1805 if (!ret) {
1806 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1807 struct drm_i915_gem_exec_object2 __user *user_exec_list =
9aab8bff
CW
1808 to_user_ptr(args->buffers_ptr);
1809 int i;
1810
1811 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1812 exec2_list[i].offset =
1813 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1814 ret = __copy_to_user(&user_exec_list[i].offset,
1815 &exec2_list[i].offset,
1816 sizeof(user_exec_list[i].offset));
1817 if (ret) {
1818 ret = -EFAULT;
1819 DRM_DEBUG("failed to copy %d exec entries "
1820 "back to user\n",
1821 args->buffer_count);
1822 break;
1823 }
54cf91dc
CW
1824 }
1825 }
1826
1827 drm_free_large(exec2_list);
1828 return ret;
1829}