]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_gtt.h
drm/i915: Fix logical inversion for gen4 quirking
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_gtt.h
CommitLineData
0260c420
BW
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
8ef8561f 37#include <linux/io-mapping.h>
b42fe9ca 38#include <linux/mm.h>
8448661d 39#include <linux/pagevec.h>
8ef8561f 40
b42fe9ca 41#include "i915_gem_timeline.h"
b0decaf7 42#include "i915_gem_request.h"
8448661d 43#include "i915_selftest.h"
b0decaf7 44
f51455d4
CW
45#define I915_GTT_PAGE_SIZE 4096UL
46#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
47
49ef5294
CW
48#define I915_FENCE_REG_NONE -1
49#define I915_MAX_NUM_FENCES 32
50/* 32 fences + sign bit for FENCE_REG_NONE */
51#define I915_MAX_NUM_FENCE_BITS 6
52
4d884705 53struct drm_i915_file_private;
49ef5294 54struct drm_i915_fence_reg;
4d884705 55
75c7b0b8
CW
56typedef u32 gen6_pte_t;
57typedef u64 gen8_pte_t;
58typedef u64 gen8_pde_t;
59typedef u64 gen8_ppgtt_pdpe_t;
60typedef u64 gen8_ppgtt_pml4e_t;
0260c420 61
72e96d64 62#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
0260c420 63
0260c420
BW
64/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
65#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
66#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
67#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
68#define GEN6_PTE_CACHE_LLC (2 << 1)
69#define GEN6_PTE_UNCACHED (1 << 1)
70#define GEN6_PTE_VALID (1 << 0)
71
dd19674b 72#define I915_PTES(pte_len) ((unsigned int)(PAGE_SIZE / (pte_len)))
07749ef3
MT
73#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
74#define I915_PDES 512
75#define I915_PDE_MASK (I915_PDES - 1)
678d96fb 76#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
07749ef3
MT
77
78#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
79#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
0260c420 80#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
678d96fb 81#define GEN6_PDE_SHIFT 22
0260c420
BW
82#define GEN6_PDE_VALID (1 << 0)
83
84#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
85
86#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
87#define BYT_PTE_WRITEABLE (1 << 1)
88
89/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
90 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
91 */
92#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
93 (((bits) & 0x8) << (11 - 3)))
94#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
95#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
96#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
97#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
98#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
99#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
100#define HSW_PTE_UNCACHED (0)
101#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
102#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
103
e7167769 104/* GEN8 32b style address is defined as a 3 level page table:
0260c420
BW
105 * 31:30 | 29:21 | 20:12 | 11:0
106 * PDPE | PDE | PTE | offset
107 * The difference as compared to normal x86 3 level page table is the PDPEs are
108 * programmed via register.
e7167769
MK
109 */
110#define GEN8_3LVL_PDPES 4
111#define GEN8_PDE_SHIFT 21
112#define GEN8_PDE_MASK 0x1ff
113#define GEN8_PTE_SHIFT 12
114#define GEN8_PTE_MASK 0x1ff
115#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
116
117/* GEN8 48b style address is defined as a 4 level page table:
81ba8aef
MT
118 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
119 * PML4E | PDPE | PDE | PTE | offset
0260c420 120 */
81ba8aef
MT
121#define GEN8_PML4ES_PER_PML4 512
122#define GEN8_PML4E_SHIFT 39
762d9936 123#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
0260c420 124#define GEN8_PDPE_SHIFT 30
81ba8aef
MT
125/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
126 * tables */
127#define GEN8_PDPE_MASK 0x1ff
0260c420
BW
128
129#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
130#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
131#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
132#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
133
ee0ce478 134#define CHV_PPAT_SNOOP (1<<6)
0260c420
BW
135#define GEN8_PPAT_AGE(x) (x<<4)
136#define GEN8_PPAT_LLCeLLC (3<<2)
137#define GEN8_PPAT_LLCELLC (2<<2)
138#define GEN8_PPAT_LLC (1<<2)
139#define GEN8_PPAT_WB (3<<0)
140#define GEN8_PPAT_WT (2<<0)
141#define GEN8_PPAT_WC (1<<0)
142#define GEN8_PPAT_UC (0<<0)
143#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
75c7b0b8 144#define GEN8_PPAT(i, x) ((u64)(x) << ((i) * 8))
0260c420 145
b42fe9ca
JL
146struct sg_table;
147
50470bb0 148struct intel_rotation_info {
7ff19c56 149 struct intel_rotation_plane_info {
1663b9d6 150 /* tiles */
6687c906 151 unsigned int width, height, stride, offset;
1663b9d6 152 } plane[2];
8d9046ad
CW
153} __packed;
154
155static inline void assert_intel_rotation_info_is_packed(void)
156{
157 BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
158}
fe14d5f4 159
7ff19c56
CW
160struct intel_partial_info {
161 u64 offset;
162 unsigned int size;
8d9046ad
CW
163} __packed;
164
165static inline void assert_intel_partial_info_is_packed(void)
166{
167 BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));
168}
7ff19c56 169
992e418d
CW
170enum i915_ggtt_view_type {
171 I915_GGTT_VIEW_NORMAL = 0,
172 I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
173 I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
174};
175
176static inline void assert_i915_ggtt_view_type_is_unique(void)
177{
178 /* As we encode the size of each branch inside the union into its type,
179 * we have to be careful that each branch has a unique size.
180 */
181 switch ((enum i915_ggtt_view_type)0) {
182 case I915_GGTT_VIEW_NORMAL:
183 case I915_GGTT_VIEW_PARTIAL:
184 case I915_GGTT_VIEW_ROTATED:
185 /* gcc complains if these are identical cases */
186 break;
187 }
188}
189
fe14d5f4
TU
190struct i915_ggtt_view {
191 enum i915_ggtt_view_type type;
8bd7ef16 192 union {
992e418d 193 /* Members need to contain no holes/padding */
7ff19c56 194 struct intel_partial_info partial;
7723f47d 195 struct intel_rotation_info rotated;
8bab1193 196 };
fe14d5f4
TU
197};
198
0260c420 199enum i915_cache_level;
fe14d5f4 200
b42fe9ca 201struct i915_vma;
bde13ebd 202
44159ddb 203struct i915_page_dma {
d7b3de91 204 struct page *page;
44159ddb
MK
205 union {
206 dma_addr_t daddr;
207
208 /* For gen6/gen7 only. This is the offset in the GGTT
209 * where the page directory entries for PPGTT begin
210 */
75c7b0b8 211 u32 ggtt_offset;
44159ddb
MK
212 };
213};
214
567047be
MK
215#define px_base(px) (&(px)->base)
216#define px_page(px) (px_base(px)->page)
217#define px_dma(px) (px_base(px)->daddr)
218
44159ddb
MK
219struct i915_page_table {
220 struct i915_page_dma base;
dd19674b 221 unsigned int used_ptes;
d7b3de91
BW
222};
223
ec565b3c 224struct i915_page_directory {
44159ddb 225 struct i915_page_dma base;
7324cc04 226
ec565b3c 227 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
fe52e37f 228 unsigned int used_pdes;
d7b3de91
BW
229};
230
ec565b3c 231struct i915_page_directory_pointer {
6ac18502 232 struct i915_page_dma base;
6ac18502 233 struct i915_page_directory **page_directory;
e2b763ca 234 unsigned int used_pdpes;
d7b3de91
BW
235};
236
81ba8aef
MT
237struct i915_pml4 {
238 struct i915_page_dma base;
81ba8aef
MT
239 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
240};
241
0260c420
BW
242struct i915_address_space {
243 struct drm_mm mm;
80b204bc 244 struct i915_gem_timeline timeline;
49d73912 245 struct drm_i915_private *i915;
8448661d 246 struct device *dma;
2bfa996e
CW
247 /* Every address space belongs to a struct file - except for the global
248 * GTT that is owned by the driver (and so @file is set to NULL). In
249 * principle, no information should leak from one context to another
250 * (or between files/processes etc) unless explicitly shared by the
251 * owner. Tracking the owner is important in order to free up per-file
252 * objects along with the file, to aide resource tracking, and to
253 * assign blame.
254 */
255 struct drm_i915_file_private *file;
0260c420 256 struct list_head global_link;
c44ef60e 257 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
0260c420 258
50e046b6
CW
259 bool closed;
260
8bcdd0f7 261 struct i915_page_dma scratch_page;
79ab9370
MK
262 struct i915_page_table *scratch_pt;
263 struct i915_page_directory *scratch_pd;
69ab76fd 264 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
0260c420
BW
265
266 /**
267 * List of objects currently involved in rendering.
268 *
269 * Includes buffers having the contents of their GPU caches
97b2a6a1 270 * flushed, not necessarily primitives. last_read_req
0260c420
BW
271 * represents when the rendering involved will be completed.
272 *
273 * A reference is held on the buffer while on this list.
274 */
275 struct list_head active_list;
276
277 /**
278 * LRU list of objects which are not in the ringbuffer and
279 * are ready to unbind, but are still in the GTT.
280 *
97b2a6a1 281 * last_read_req is NULL while an object is in this list.
0260c420
BW
282 *
283 * A reference is not held on the buffer while on this list,
284 * as merely being GTT-bound shouldn't prevent its being
285 * freed, and we'll pull it off the list in the free path.
286 */
287 struct list_head inactive_list;
288
50e046b6
CW
289 /**
290 * List of vma that have been unbound.
291 *
292 * A reference is not held on the buffer while on this list.
293 */
294 struct list_head unbound_list;
295
8448661d
CW
296 struct pagevec free_pages;
297 bool pt_kmap_wc;
298
0260c420 299 /* FIXME: Need a more generic return type */
07749ef3
MT
300 gen6_pte_t (*pte_encode)(dma_addr_t addr,
301 enum i915_cache_level level,
4fb84d99 302 u32 flags); /* Create a valid PTE */
f329f5f6
DV
303 /* flags for pte_encode */
304#define PTE_READ_ONLY (1<<0)
678d96fb 305 int (*allocate_va_range)(struct i915_address_space *vm,
75c7b0b8 306 u64 start, u64 length);
0260c420 307 void (*clear_range)(struct i915_address_space *vm,
75c7b0b8 308 u64 start, u64 length);
d6473f56
CW
309 void (*insert_page)(struct i915_address_space *vm,
310 dma_addr_t addr,
75c7b0b8 311 u64 offset,
d6473f56
CW
312 enum i915_cache_level cache_level,
313 u32 flags);
0260c420
BW
314 void (*insert_entries)(struct i915_address_space *vm,
315 struct sg_table *st,
75c7b0b8
CW
316 u64 start,
317 enum i915_cache_level cache_level,
318 u32 flags);
0260c420 319 void (*cleanup)(struct i915_address_space *vm);
777dc5bb
DV
320 /** Unmap an object from an address space. This usually consists of
321 * setting the valid PTE entries to a reserved scratch page. */
322 void (*unbind_vma)(struct i915_vma *vma);
323 /* Map an object into an address space with the given cache flags. */
70b9f6f8
DV
324 int (*bind_vma)(struct i915_vma *vma,
325 enum i915_cache_level cache_level,
326 u32 flags);
8448661d
CW
327
328 I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
0260c420
BW
329};
330
2bfa996e 331#define i915_is_ggtt(V) (!(V)->file)
596c5923 332
3e490042
MK
333static inline bool
334i915_vm_is_48bit(const struct i915_address_space *vm)
335{
336 return (vm->total - 1) >> 32;
337}
338
0260c420
BW
339/* The Graphics Translation Table is the way in which GEN hardware translates a
340 * Graphics Virtual Address into a Physical Address. In addition to the normal
341 * collateral associated with any va->pa translations GEN hardware also has a
342 * portion of the GTT which can be mapped by the CPU and remain both coherent
343 * and correct (in cases like swizzling). That region is referred to as GMADR in
344 * the spec.
345 */
62106b4f 346struct i915_ggtt {
0260c420 347 struct i915_address_space base;
f7bbe788 348 struct io_mapping mappable; /* Mapping to our CPU mappable region */
0260c420 349
edd1f2fe
CW
350 phys_addr_t mappable_base; /* PA of our GMADR */
351 u64 mappable_end; /* End offset that we can CPU map */
352
3c6b29b2
PZ
353 /* Stolen memory is segmented in hardware with different portions
354 * offlimits to certain functions.
355 *
356 * The drm_mm is initialised to the total accessible range, as found
357 * from the PCI config. On Broadwell+, this is further restricted to
358 * avoid the first page! The upper end of stolen memory is reserved for
359 * hardware functions and similarly removed from the accessible range.
360 */
edd1f2fe
CW
361 u32 stolen_size; /* Total size of stolen memory */
362 u32 stolen_usable_size; /* Total size minus reserved ranges */
363 u32 stolen_reserved_base;
364 u32 stolen_reserved_size;
0260c420
BW
365
366 /** "Graphics Stolen Memory" holds the global PTEs */
367 void __iomem *gsm;
7c3f86b6 368 void (*invalidate)(struct drm_i915_private *dev_priv);
0260c420
BW
369
370 bool do_idle_maps;
371
372 int mtrr;
95374d75
CW
373
374 struct drm_mm_node error_capture;
0260c420
BW
375};
376
377struct i915_hw_ppgtt {
378 struct i915_address_space base;
379 struct kref ref;
380 struct drm_mm_node node;
563222a7 381 unsigned long pd_dirty_rings;
d7b3de91 382 union {
81ba8aef
MT
383 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
384 struct i915_page_directory_pointer pdp; /* GEN8+ */
385 struct i915_page_directory pd; /* GEN6-7 */
d7b3de91 386 };
0260c420 387
678d96fb
BW
388 gen6_pte_t __iomem *pd_addr;
389
0260c420 390 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
e85b26dc 391 struct drm_i915_gem_request *req);
0260c420
BW
392 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
393};
394
731f74c5
DG
395/*
396 * gen6_for_each_pde() iterates over every pde from start until start+length.
397 * If start and start+length are not perfectly divisible, the macro will round
398 * down and up as needed. Start=0 and length=2G effectively iterates over
399 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
400 * so each of the other parameters should preferably be a simple variable, or
401 * at most an lvalue with no side-effects!
678d96fb 402 */
731f74c5
DG
403#define gen6_for_each_pde(pt, pd, start, length, iter) \
404 for (iter = gen6_pde_index(start); \
405 length > 0 && iter < I915_PDES && \
406 (pt = (pd)->page_table[iter], true); \
407 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
408 temp = min(temp - start, length); \
409 start += temp, length -= temp; }), ++iter)
410
411#define gen6_for_all_pdes(pt, pd, iter) \
412 for (iter = 0; \
413 iter < I915_PDES && \
414 (pt = (pd)->page_table[iter], true); \
415 ++iter)
09942c65 416
75c7b0b8 417static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
678d96fb 418{
75c7b0b8 419 const u32 mask = NUM_PTE(pde_shift) - 1;
678d96fb
BW
420
421 return (address >> PAGE_SHIFT) & mask;
422}
423
424/* Helper to counts the number of PTEs within the given length. This count
425 * does not cross a page table boundary, so the max value would be
426 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
427*/
75c7b0b8 428static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
678d96fb 429{
75c7b0b8
CW
430 const u64 mask = ~((1ULL << pde_shift) - 1);
431 u64 end;
678d96fb
BW
432
433 WARN_ON(length == 0);
434 WARN_ON(offset_in_page(addr|length));
435
436 end = addr + length;
437
438 if ((addr & mask) != (end & mask))
439 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
440
441 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
442}
443
75c7b0b8 444static inline u32 i915_pde_index(u64 addr, u32 shift)
678d96fb
BW
445{
446 return (addr >> shift) & I915_PDE_MASK;
447}
448
75c7b0b8 449static inline u32 gen6_pte_index(u32 addr)
678d96fb
BW
450{
451 return i915_pte_index(addr, GEN6_PDE_SHIFT);
452}
453
75c7b0b8 454static inline u32 gen6_pte_count(u32 addr, u32 length)
678d96fb
BW
455{
456 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
457}
458
75c7b0b8 459static inline u32 gen6_pde_index(u32 addr)
678d96fb
BW
460{
461 return i915_pde_index(addr, GEN6_PDE_SHIFT);
462}
463
3e490042
MK
464static inline unsigned int
465i915_pdpes_per_pdp(const struct i915_address_space *vm)
466{
467 if (i915_vm_is_48bit(vm))
468 return GEN8_PML4ES_PER_PML4;
469
e7167769 470 return GEN8_3LVL_PDPES;
3e490042
MK
471}
472
9271d959
MT
473/* Equivalent to the gen6 version, For each pde iterates over every pde
474 * between from start until start + length. On gen8+ it simply iterates
475 * over every page directory entry in a page directory.
476 */
e8ebd8e2
DG
477#define gen8_for_each_pde(pt, pd, start, length, iter) \
478 for (iter = gen8_pde_index(start); \
479 length > 0 && iter < I915_PDES && \
480 (pt = (pd)->page_table[iter], true); \
481 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
482 temp = min(temp - start, length); \
483 start += temp, length -= temp; }), ++iter)
484
485#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
486 for (iter = gen8_pdpe_index(start); \
3e490042 487 length > 0 && iter < i915_pdpes_per_pdp(vm) && \
e8ebd8e2
DG
488 (pd = (pdp)->page_directory[iter], true); \
489 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
490 temp = min(temp - start, length); \
491 start += temp, length -= temp; }), ++iter)
492
493#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
494 for (iter = gen8_pml4e_index(start); \
495 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
496 (pdp = (pml4)->pdps[iter], true); \
497 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
498 temp = min(temp - start, length); \
499 start += temp, length -= temp; }), ++iter)
762d9936 500
75c7b0b8 501static inline u32 gen8_pte_index(u64 address)
9271d959
MT
502{
503 return i915_pte_index(address, GEN8_PDE_SHIFT);
504}
505
75c7b0b8 506static inline u32 gen8_pde_index(u64 address)
9271d959
MT
507{
508 return i915_pde_index(address, GEN8_PDE_SHIFT);
509}
510
75c7b0b8 511static inline u32 gen8_pdpe_index(u64 address)
9271d959
MT
512{
513 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
514}
515
75c7b0b8 516static inline u32 gen8_pml4e_index(u64 address)
9271d959 517{
762d9936 518 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
9271d959
MT
519}
520
75c7b0b8 521static inline u64 gen8_pte_count(u64 address, u64 length)
33c8819f
MT
522{
523 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
524}
525
d852c7bf
MK
526static inline dma_addr_t
527i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
528{
fe52e37f 529 return px_dma(ppgtt->pdp.page_directory[n]);
d852c7bf
MK
530}
531
b42fe9ca
JL
532static inline struct i915_ggtt *
533i915_vm_to_ggtt(struct i915_address_space *vm)
534{
535 GEM_BUG_ON(!i915_is_ggtt(vm));
536 return container_of(vm, struct i915_ggtt, base);
537}
538
6cde9a02
CW
539int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915);
540void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915);
541
97d6d7ab
CW
542int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
543int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
544int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
7c3f86b6
CW
545void i915_ggtt_enable_guc(struct drm_i915_private *i915);
546void i915_ggtt_disable_guc(struct drm_i915_private *i915);
f6b9d5ca 547int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
97d6d7ab 548void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
ee960be7 549
c6be607a 550int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
ee960be7 551void i915_ppgtt_release(struct kref *kref);
2bfa996e 552struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
80b204bc
CW
553 struct drm_i915_file_private *fpriv,
554 const char *name);
0c7eeda1 555void i915_ppgtt_close(struct i915_address_space *vm);
ee960be7
DV
556static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
557{
558 if (ppgtt)
559 kref_get(&ppgtt->ref);
560}
561static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
562{
563 if (ppgtt)
564 kref_put(&ppgtt->ref, i915_ppgtt_release);
565}
0260c420 566
dc97997a 567void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
275a991c
TU
568void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
569void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
0260c420 570
03ac84f1
CW
571int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
572 struct sg_table *pages);
573void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
574 struct sg_table *pages);
0260c420 575
625d988a
CW
576int i915_gem_gtt_reserve(struct i915_address_space *vm,
577 struct drm_mm_node *node,
578 u64 size, u64 offset, unsigned long color,
579 unsigned int flags);
580
e007b19d
CW
581int i915_gem_gtt_insert(struct i915_address_space *vm,
582 struct drm_mm_node *node,
583 u64 size, u64 alignment, unsigned long color,
584 u64 start, u64 end, unsigned int flags);
585
59bfa124 586/* Flags used by pin/bind&friends. */
305bc234
CW
587#define PIN_NONBLOCK BIT(0)
588#define PIN_MAPPABLE BIT(1)
589#define PIN_ZONE_4G BIT(2)
82118877 590#define PIN_NONFAULT BIT(3)
305bc234
CW
591
592#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
593#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
594#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
595#define PIN_UPDATE BIT(8)
596
597#define PIN_HIGH BIT(9)
598#define PIN_OFFSET_BIAS BIT(10)
599#define PIN_OFFSET_FIXED BIT(11)
f51455d4 600#define PIN_OFFSET_MASK (-I915_GTT_PAGE_SIZE)
59bfa124 601
0260c420 602#endif