]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_gtt.h
drm/i915: Use the MRU stack search after evicting
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_gtt.h
CommitLineData
0260c420
BW
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
8ef8561f 37#include <linux/io-mapping.h>
b42fe9ca 38#include <linux/mm.h>
8ef8561f 39
b42fe9ca 40#include "i915_gem_timeline.h"
b0decaf7
CW
41#include "i915_gem_request.h"
42
f51455d4
CW
43#define I915_GTT_PAGE_SIZE 4096UL
44#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
45
49ef5294
CW
46#define I915_FENCE_REG_NONE -1
47#define I915_MAX_NUM_FENCES 32
48/* 32 fences + sign bit for FENCE_REG_NONE */
49#define I915_MAX_NUM_FENCE_BITS 6
50
4d884705 51struct drm_i915_file_private;
49ef5294 52struct drm_i915_fence_reg;
4d884705 53
07749ef3
MT
54typedef uint32_t gen6_pte_t;
55typedef uint64_t gen8_pte_t;
56typedef uint64_t gen8_pde_t;
762d9936
MT
57typedef uint64_t gen8_ppgtt_pdpe_t;
58typedef uint64_t gen8_ppgtt_pml4e_t;
0260c420 59
72e96d64 60#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
0260c420 61
0260c420
BW
62/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
63#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
64#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
65#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
66#define GEN6_PTE_CACHE_LLC (2 << 1)
67#define GEN6_PTE_UNCACHED (1 << 1)
68#define GEN6_PTE_VALID (1 << 0)
69
07749ef3
MT
70#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
71#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
72#define I915_PDES 512
73#define I915_PDE_MASK (I915_PDES - 1)
678d96fb 74#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
07749ef3
MT
75
76#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
77#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
0260c420 78#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
678d96fb 79#define GEN6_PDE_SHIFT 22
0260c420
BW
80#define GEN6_PDE_VALID (1 << 0)
81
82#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
83
84#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
85#define BYT_PTE_WRITEABLE (1 << 1)
86
87/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
88 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
89 */
90#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
91 (((bits) & 0x8) << (11 - 3)))
92#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
93#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
94#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
95#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
96#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
97#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
98#define HSW_PTE_UNCACHED (0)
99#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
100#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
101
102/* GEN8 legacy style address is defined as a 3 level page table:
103 * 31:30 | 29:21 | 20:12 | 11:0
104 * PDPE | PDE | PTE | offset
105 * The difference as compared to normal x86 3 level page table is the PDPEs are
106 * programmed via register.
81ba8aef
MT
107 *
108 * GEN8 48b legacy style address is defined as a 4 level page table:
109 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
110 * PML4E | PDPE | PDE | PTE | offset
0260c420 111 */
81ba8aef
MT
112#define GEN8_PML4ES_PER_PML4 512
113#define GEN8_PML4E_SHIFT 39
762d9936 114#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
0260c420 115#define GEN8_PDPE_SHIFT 30
81ba8aef
MT
116/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
117 * tables */
118#define GEN8_PDPE_MASK 0x1ff
0260c420
BW
119#define GEN8_PDE_SHIFT 21
120#define GEN8_PDE_MASK 0x1ff
121#define GEN8_PTE_SHIFT 12
122#define GEN8_PTE_MASK 0x1ff
76643600 123#define GEN8_LEGACY_PDPES 4
07749ef3 124#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
0260c420 125
275a991c
TU
126#define I915_PDPES_PER_PDP(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
127 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
6ac18502 128
0260c420
BW
129#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
130#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
131#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
132#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
133
ee0ce478 134#define CHV_PPAT_SNOOP (1<<6)
0260c420
BW
135#define GEN8_PPAT_AGE(x) (x<<4)
136#define GEN8_PPAT_LLCeLLC (3<<2)
137#define GEN8_PPAT_LLCELLC (2<<2)
138#define GEN8_PPAT_LLC (1<<2)
139#define GEN8_PPAT_WB (3<<0)
140#define GEN8_PPAT_WT (2<<0)
141#define GEN8_PPAT_WC (1<<0)
142#define GEN8_PPAT_UC (0<<0)
143#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
144#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
145
b42fe9ca
JL
146struct sg_table;
147
fe14d5f4
TU
148enum i915_ggtt_view_type {
149 I915_GGTT_VIEW_NORMAL = 0,
8bd7ef16
JL
150 I915_GGTT_VIEW_ROTATED,
151 I915_GGTT_VIEW_PARTIAL,
50470bb0
TU
152};
153
154struct intel_rotation_info {
1663b9d6
VS
155 struct {
156 /* tiles */
6687c906 157 unsigned int width, height, stride, offset;
1663b9d6 158 } plane[2];
fe14d5f4
TU
159};
160
161struct i915_ggtt_view {
162 enum i915_ggtt_view_type type;
163
8bd7ef16
JL
164 union {
165 struct {
088e0df4 166 u64 offset;
8bd7ef16
JL
167 unsigned int size;
168 } partial;
7723f47d 169 struct intel_rotation_info rotated;
8bd7ef16 170 } params;
fe14d5f4
TU
171};
172
173extern const struct i915_ggtt_view i915_ggtt_view_normal;
9abc4648 174extern const struct i915_ggtt_view i915_ggtt_view_rotated;
fe14d5f4 175
0260c420 176enum i915_cache_level;
fe14d5f4 177
b42fe9ca 178struct i915_vma;
bde13ebd 179
44159ddb 180struct i915_page_dma {
d7b3de91 181 struct page *page;
44159ddb
MK
182 union {
183 dma_addr_t daddr;
184
185 /* For gen6/gen7 only. This is the offset in the GGTT
186 * where the page directory entries for PPGTT begin
187 */
188 uint32_t ggtt_offset;
189 };
190};
191
567047be
MK
192#define px_base(px) (&(px)->base)
193#define px_page(px) (px_base(px)->page)
194#define px_dma(px) (px_base(px)->daddr)
195
44159ddb
MK
196struct i915_page_table {
197 struct i915_page_dma base;
678d96fb
BW
198
199 unsigned long *used_ptes;
d7b3de91
BW
200};
201
ec565b3c 202struct i915_page_directory {
44159ddb 203 struct i915_page_dma base;
7324cc04 204
33c8819f 205 unsigned long *used_pdes;
ec565b3c 206 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
d7b3de91
BW
207};
208
ec565b3c 209struct i915_page_directory_pointer {
6ac18502
MT
210 struct i915_page_dma base;
211
212 unsigned long *used_pdpes;
213 struct i915_page_directory **page_directory;
d7b3de91
BW
214};
215
81ba8aef
MT
216struct i915_pml4 {
217 struct i915_page_dma base;
218
219 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
220 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
221};
222
0260c420
BW
223struct i915_address_space {
224 struct drm_mm mm;
80b204bc 225 struct i915_gem_timeline timeline;
49d73912 226 struct drm_i915_private *i915;
2bfa996e
CW
227 /* Every address space belongs to a struct file - except for the global
228 * GTT that is owned by the driver (and so @file is set to NULL). In
229 * principle, no information should leak from one context to another
230 * (or between files/processes etc) unless explicitly shared by the
231 * owner. Tracking the owner is important in order to free up per-file
232 * objects along with the file, to aide resource tracking, and to
233 * assign blame.
234 */
235 struct drm_i915_file_private *file;
0260c420 236 struct list_head global_link;
c44ef60e
MK
237 u64 start; /* Start offset always 0 for dri2 */
238 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
0260c420 239
50e046b6
CW
240 bool closed;
241
8bcdd0f7 242 struct i915_page_dma scratch_page;
79ab9370
MK
243 struct i915_page_table *scratch_pt;
244 struct i915_page_directory *scratch_pd;
69ab76fd 245 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
0260c420
BW
246
247 /**
248 * List of objects currently involved in rendering.
249 *
250 * Includes buffers having the contents of their GPU caches
97b2a6a1 251 * flushed, not necessarily primitives. last_read_req
0260c420
BW
252 * represents when the rendering involved will be completed.
253 *
254 * A reference is held on the buffer while on this list.
255 */
256 struct list_head active_list;
257
258 /**
259 * LRU list of objects which are not in the ringbuffer and
260 * are ready to unbind, but are still in the GTT.
261 *
97b2a6a1 262 * last_read_req is NULL while an object is in this list.
0260c420
BW
263 *
264 * A reference is not held on the buffer while on this list,
265 * as merely being GTT-bound shouldn't prevent its being
266 * freed, and we'll pull it off the list in the free path.
267 */
268 struct list_head inactive_list;
269
50e046b6
CW
270 /**
271 * List of vma that have been unbound.
272 *
273 * A reference is not held on the buffer while on this list.
274 */
275 struct list_head unbound_list;
276
0260c420 277 /* FIXME: Need a more generic return type */
07749ef3
MT
278 gen6_pte_t (*pte_encode)(dma_addr_t addr,
279 enum i915_cache_level level,
4fb84d99 280 u32 flags); /* Create a valid PTE */
f329f5f6
DV
281 /* flags for pte_encode */
282#define PTE_READ_ONLY (1<<0)
678d96fb
BW
283 int (*allocate_va_range)(struct i915_address_space *vm,
284 uint64_t start,
285 uint64_t length);
0260c420
BW
286 void (*clear_range)(struct i915_address_space *vm,
287 uint64_t start,
4fb84d99 288 uint64_t length);
d6473f56
CW
289 void (*insert_page)(struct i915_address_space *vm,
290 dma_addr_t addr,
291 uint64_t offset,
292 enum i915_cache_level cache_level,
293 u32 flags);
0260c420
BW
294 void (*insert_entries)(struct i915_address_space *vm,
295 struct sg_table *st,
296 uint64_t start,
24f3a8cf 297 enum i915_cache_level cache_level, u32 flags);
0260c420 298 void (*cleanup)(struct i915_address_space *vm);
777dc5bb
DV
299 /** Unmap an object from an address space. This usually consists of
300 * setting the valid PTE entries to a reserved scratch page. */
301 void (*unbind_vma)(struct i915_vma *vma);
302 /* Map an object into an address space with the given cache flags. */
70b9f6f8
DV
303 int (*bind_vma)(struct i915_vma *vma,
304 enum i915_cache_level cache_level,
305 u32 flags);
0260c420
BW
306};
307
2bfa996e 308#define i915_is_ggtt(V) (!(V)->file)
596c5923 309
0260c420
BW
310/* The Graphics Translation Table is the way in which GEN hardware translates a
311 * Graphics Virtual Address into a Physical Address. In addition to the normal
312 * collateral associated with any va->pa translations GEN hardware also has a
313 * portion of the GTT which can be mapped by the CPU and remain both coherent
314 * and correct (in cases like swizzling). That region is referred to as GMADR in
315 * the spec.
316 */
62106b4f 317struct i915_ggtt {
0260c420 318 struct i915_address_space base;
f7bbe788 319 struct io_mapping mappable; /* Mapping to our CPU mappable region */
0260c420 320
edd1f2fe
CW
321 phys_addr_t mappable_base; /* PA of our GMADR */
322 u64 mappable_end; /* End offset that we can CPU map */
323
3c6b29b2
PZ
324 /* Stolen memory is segmented in hardware with different portions
325 * offlimits to certain functions.
326 *
327 * The drm_mm is initialised to the total accessible range, as found
328 * from the PCI config. On Broadwell+, this is further restricted to
329 * avoid the first page! The upper end of stolen memory is reserved for
330 * hardware functions and similarly removed from the accessible range.
331 */
edd1f2fe
CW
332 u32 stolen_size; /* Total size of stolen memory */
333 u32 stolen_usable_size; /* Total size minus reserved ranges */
334 u32 stolen_reserved_base;
335 u32 stolen_reserved_size;
0260c420
BW
336
337 /** "Graphics Stolen Memory" holds the global PTEs */
338 void __iomem *gsm;
339
340 bool do_idle_maps;
341
342 int mtrr;
95374d75
CW
343
344 struct drm_mm_node error_capture;
0260c420
BW
345};
346
347struct i915_hw_ppgtt {
348 struct i915_address_space base;
349 struct kref ref;
350 struct drm_mm_node node;
563222a7 351 unsigned long pd_dirty_rings;
d7b3de91 352 union {
81ba8aef
MT
353 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
354 struct i915_page_directory_pointer pdp; /* GEN8+ */
355 struct i915_page_directory pd; /* GEN6-7 */
d7b3de91 356 };
0260c420 357
678d96fb
BW
358 gen6_pte_t __iomem *pd_addr;
359
0260c420
BW
360 int (*enable)(struct i915_hw_ppgtt *ppgtt);
361 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
e85b26dc 362 struct drm_i915_gem_request *req);
0260c420
BW
363 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
364};
365
731f74c5
DG
366/*
367 * gen6_for_each_pde() iterates over every pde from start until start+length.
368 * If start and start+length are not perfectly divisible, the macro will round
369 * down and up as needed. Start=0 and length=2G effectively iterates over
370 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
371 * so each of the other parameters should preferably be a simple variable, or
372 * at most an lvalue with no side-effects!
678d96fb 373 */
731f74c5
DG
374#define gen6_for_each_pde(pt, pd, start, length, iter) \
375 for (iter = gen6_pde_index(start); \
376 length > 0 && iter < I915_PDES && \
377 (pt = (pd)->page_table[iter], true); \
378 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
379 temp = min(temp - start, length); \
380 start += temp, length -= temp; }), ++iter)
381
382#define gen6_for_all_pdes(pt, pd, iter) \
383 for (iter = 0; \
384 iter < I915_PDES && \
385 (pt = (pd)->page_table[iter], true); \
386 ++iter)
09942c65 387
678d96fb
BW
388static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
389{
390 const uint32_t mask = NUM_PTE(pde_shift) - 1;
391
392 return (address >> PAGE_SHIFT) & mask;
393}
394
395/* Helper to counts the number of PTEs within the given length. This count
396 * does not cross a page table boundary, so the max value would be
397 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
398*/
399static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
400 uint32_t pde_shift)
401{
69603dbb 402 const uint64_t mask = ~((1ULL << pde_shift) - 1);
678d96fb
BW
403 uint64_t end;
404
405 WARN_ON(length == 0);
406 WARN_ON(offset_in_page(addr|length));
407
408 end = addr + length;
409
410 if ((addr & mask) != (end & mask))
411 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
412
413 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
414}
415
416static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
417{
418 return (addr >> shift) & I915_PDE_MASK;
419}
420
421static inline uint32_t gen6_pte_index(uint32_t addr)
422{
423 return i915_pte_index(addr, GEN6_PDE_SHIFT);
424}
425
426static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
427{
428 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
429}
430
431static inline uint32_t gen6_pde_index(uint32_t addr)
432{
433 return i915_pde_index(addr, GEN6_PDE_SHIFT);
434}
435
9271d959
MT
436/* Equivalent to the gen6 version, For each pde iterates over every pde
437 * between from start until start + length. On gen8+ it simply iterates
438 * over every page directory entry in a page directory.
439 */
e8ebd8e2
DG
440#define gen8_for_each_pde(pt, pd, start, length, iter) \
441 for (iter = gen8_pde_index(start); \
442 length > 0 && iter < I915_PDES && \
443 (pt = (pd)->page_table[iter], true); \
444 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
445 temp = min(temp - start, length); \
446 start += temp, length -= temp; }), ++iter)
447
448#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
449 for (iter = gen8_pdpe_index(start); \
450 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
451 (pd = (pdp)->page_directory[iter], true); \
452 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
453 temp = min(temp - start, length); \
454 start += temp, length -= temp; }), ++iter)
455
456#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
457 for (iter = gen8_pml4e_index(start); \
458 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
459 (pdp = (pml4)->pdps[iter], true); \
460 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
461 temp = min(temp - start, length); \
462 start += temp, length -= temp; }), ++iter)
762d9936 463
9271d959
MT
464static inline uint32_t gen8_pte_index(uint64_t address)
465{
466 return i915_pte_index(address, GEN8_PDE_SHIFT);
467}
468
469static inline uint32_t gen8_pde_index(uint64_t address)
470{
471 return i915_pde_index(address, GEN8_PDE_SHIFT);
472}
473
474static inline uint32_t gen8_pdpe_index(uint64_t address)
475{
476 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
477}
478
479static inline uint32_t gen8_pml4e_index(uint64_t address)
480{
762d9936 481 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
9271d959
MT
482}
483
33c8819f
MT
484static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
485{
486 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
487}
488
d852c7bf
MK
489static inline dma_addr_t
490i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
491{
492 return test_bit(n, ppgtt->pdp.used_pdpes) ?
567047be 493 px_dma(ppgtt->pdp.page_directory[n]) :
79ab9370 494 px_dma(ppgtt->base.scratch_pd);
d852c7bf
MK
495}
496
b42fe9ca
JL
497static inline struct i915_ggtt *
498i915_vm_to_ggtt(struct i915_address_space *vm)
499{
500 GEM_BUG_ON(!i915_is_ggtt(vm));
501 return container_of(vm, struct i915_ggtt, base);
502}
503
97d6d7ab
CW
504int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
505int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
506int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
f6b9d5ca 507int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
97d6d7ab 508void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
ee960be7 509
c6be607a 510int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
ee960be7 511void i915_ppgtt_release(struct kref *kref);
2bfa996e 512struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
80b204bc
CW
513 struct drm_i915_file_private *fpriv,
514 const char *name);
ee960be7
DV
515static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
516{
517 if (ppgtt)
518 kref_get(&ppgtt->ref);
519}
520static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
521{
522 if (ppgtt)
523 kref_put(&ppgtt->ref, i915_ppgtt_release);
524}
0260c420 525
dc97997a 526void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
275a991c
TU
527void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
528void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
0260c420 529
03ac84f1
CW
530int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
531 struct sg_table *pages);
532void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
533 struct sg_table *pages);
0260c420 534
e007b19d
CW
535int i915_gem_gtt_insert(struct i915_address_space *vm,
536 struct drm_mm_node *node,
537 u64 size, u64 alignment, unsigned long color,
538 u64 start, u64 end, unsigned int flags);
539
59bfa124 540/* Flags used by pin/bind&friends. */
305bc234
CW
541#define PIN_NONBLOCK BIT(0)
542#define PIN_MAPPABLE BIT(1)
543#define PIN_ZONE_4G BIT(2)
82118877 544#define PIN_NONFAULT BIT(3)
305bc234
CW
545
546#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
547#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
548#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
549#define PIN_UPDATE BIT(8)
550
551#define PIN_HIGH BIT(9)
552#define PIN_OFFSET_BIAS BIT(10)
553#define PIN_OFFSET_FIXED BIT(11)
f51455d4 554#define PIN_OFFSET_MASK (-I915_GTT_PAGE_SIZE)
59bfa124 555
0260c420 556#endif