]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: Cache LVDS EDID
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
63eeaf38 29#include <linux/sysrq.h>
5a0e3ad6 30#include <linux/slab.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
1c5d22f7 35#include "i915_trace.h"
79e53945 36#include "intel_drv.h"
1da177e4 37
1da177e4 38#define MAX_NOPID ((u32)~0)
1da177e4 39
7c463586
KP
40/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
6b95a207
KH
47#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
7c463586
KP
54
55/** Interrupts that we mask and unmask at runtime. */
d1b851fc 56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
7c463586 57
79e53945
JB
58#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
036a4a7d 67void
f2b115e6 68ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
69{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
62fdfeaf 77void
f2b115e6 78ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
79{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
995b6762 88static void
f2b115e6 89ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
90{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
f2b115e6 99ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
8ee1c3db 108void
ed4cb414
EA
109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
62fdfeaf 118void
ed4cb414
EA
119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
7c463586
KP
128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
9c84ba4e 135 BUG();
7c463586
KP
136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
01c66889
ZY
163/**
164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
c619eed4 170 if (HAS_PCH_SPLIT(dev))
f2b115e6 171 ironlake_enable_display_irq(dev_priv, DE_GSE);
edcb49ca 172 else {
01c66889 173 i915_enable_pipestat(dev_priv, 1,
d874bcff 174 PIPE_LEGACY_BLC_EVENT_ENABLE);
edcb49ca
ZY
175 if (IS_I965G(dev))
176 i915_enable_pipestat(dev_priv, 0,
d874bcff 177 PIPE_LEGACY_BLC_EVENT_ENABLE);
edcb49ca 178 }
01c66889
ZY
179}
180
0a3e67a4
JB
181/**
182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5eddb70b 194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
0a3e67a4
JB
195}
196
42f52ef8
KP
197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
5eddb70b 205 u32 high1, high2, low;
0a3e67a4
JB
206
207 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
0a3e67a4
JB
210 return 0;
211 }
212
5eddb70b
CW
213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
0a3e67a4
JB
216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
5eddb70b
CW
222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
225 } while (high1 != high2);
226
5eddb70b
CW
227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
0a3e67a4
JB
230}
231
9880b7a5
JB
232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
9880b7a5
JB
240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
5ca58282
JB
246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
c31c4ba3 254 struct drm_mode_config *mode_config = &dev->mode_config;
4ef69c7a
CW
255 struct intel_encoder *encoder;
256
257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
5ca58282 261 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 262 drm_helper_hpd_irq_event(dev);
5ca58282
JB
263}
264
f97108d1
JB
265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 268 u32 busy_up, busy_down, max_avg, min_avg;
f97108d1
JB
269 u8 new_delay = dev_priv->cur_delay;
270
7648fa99 271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
b5b72e89 278 if (busy_up > max_avg) {
f97108d1
JB
279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
b5b72e89 283 } else if (busy_down < min_avg) {
f97108d1
JB
284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
7648fa99
JB
290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
f97108d1
JB
292
293 return;
294}
295
995b6762 296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
036a4a7d
ZW
297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
3ff99164 300 u32 de_iir, gt_iir, de_ier, pch_iir;
036a4a7d 301 struct drm_i915_master_private *master_priv;
852835f3 302 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
036a4a7d 303
2d109a84
ZN
304 /* disable master interrupt before clearing iir */
305 de_ier = I915_READ(DEIER);
306 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
307 (void)I915_READ(DEIER);
308
036a4a7d
ZW
309 de_iir = I915_READ(DEIIR);
310 gt_iir = I915_READ(GTIIR);
c650156a 311 pch_iir = I915_READ(SDEIIR);
036a4a7d 312
c7c85101
ZN
313 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
314 goto done;
036a4a7d 315
c7c85101 316 ret = IRQ_HANDLED;
036a4a7d 317
c7c85101
ZN
318 if (dev->primary->master) {
319 master_priv = dev->primary->master->driver_priv;
320 if (master_priv->sarea_priv)
321 master_priv->sarea_priv->last_dispatch =
322 READ_BREADCRUMB(dev_priv);
323 }
036a4a7d 324
e552eb70 325 if (gt_iir & GT_PIPE_NOTIFY) {
852835f3
ZN
326 u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
327 render_ring->irq_gem_seqno = seqno;
c7c85101 328 trace_i915_gem_request_complete(dev, seqno);
852835f3 329 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
c7c85101 330 dev_priv->hangcheck_count = 0;
b3b079db
CW
331 mod_timer(&dev_priv->hangcheck_timer,
332 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
c7c85101 333 }
d1b851fc
ZN
334 if (gt_iir & GT_BSD_USER_INTERRUPT)
335 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
336
01c66889 337
c7c85101 338 if (de_iir & DE_GSE)
3b617967 339 intel_opregion_gse_intr(dev);
c650156a 340
f072d2e7 341 if (de_iir & DE_PLANEA_FLIP_DONE) {
013d5aa2 342 intel_prepare_page_flip(dev, 0);
2bbda389 343 intel_finish_page_flip_plane(dev, 0);
f072d2e7 344 }
013d5aa2 345
f072d2e7 346 if (de_iir & DE_PLANEB_FLIP_DONE) {
013d5aa2 347 intel_prepare_page_flip(dev, 1);
2bbda389 348 intel_finish_page_flip_plane(dev, 1);
f072d2e7 349 }
013d5aa2 350
f072d2e7 351 if (de_iir & DE_PIPEA_VBLANK)
c062df61
LP
352 drm_handle_vblank(dev, 0);
353
f072d2e7 354 if (de_iir & DE_PIPEB_VBLANK)
c062df61
LP
355 drm_handle_vblank(dev, 1);
356
c7c85101
ZN
357 /* check event from PCH */
358 if ((de_iir & DE_PCH_EVENT) &&
359 (pch_iir & SDE_HOTPLUG_MASK)) {
360 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
036a4a7d
ZW
361 }
362
f97108d1 363 if (de_iir & DE_PCU_EVENT) {
7648fa99 364 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
f97108d1
JB
365 i915_handle_rps_change(dev);
366 }
367
c7c85101
ZN
368 /* should clear PCH hotplug event before clear CPU irq */
369 I915_WRITE(SDEIIR, pch_iir);
370 I915_WRITE(GTIIR, gt_iir);
371 I915_WRITE(DEIIR, de_iir);
372
373done:
2d109a84
ZN
374 I915_WRITE(DEIER, de_ier);
375 (void)I915_READ(DEIER);
376
036a4a7d
ZW
377 return ret;
378}
379
8a905236
JB
380/**
381 * i915_error_work_func - do process context error handling work
382 * @work: work struct
383 *
384 * Fire an error uevent so userspace can see that a hang or error
385 * was detected.
386 */
387static void i915_error_work_func(struct work_struct *work)
388{
389 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
390 error_work);
391 struct drm_device *dev = dev_priv->dev;
f316a42c
BG
392 char *error_event[] = { "ERROR=1", NULL };
393 char *reset_event[] = { "RESET=1", NULL };
394 char *reset_done_event[] = { "ERROR=0", NULL };
8a905236 395
44d98a61 396 DRM_DEBUG_DRIVER("generating error event\n");
f316a42c
BG
397 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
398
ba1234d1 399 if (atomic_read(&dev_priv->mm.wedged)) {
f316a42c 400 if (IS_I965G(dev)) {
44d98a61 401 DRM_DEBUG_DRIVER("resetting chip\n");
f316a42c
BG
402 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
403 if (!i965_reset(dev, GDRST_RENDER)) {
ba1234d1 404 atomic_set(&dev_priv->mm.wedged, 0);
f316a42c
BG
405 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
406 }
407 } else {
44d98a61 408 DRM_DEBUG_DRIVER("reboot required\n");
f316a42c
BG
409 }
410 }
8a905236
JB
411}
412
3bd3c932 413#ifdef CONFIG_DEBUG_FS
9df30794
CW
414static struct drm_i915_error_object *
415i915_error_object_create(struct drm_device *dev,
416 struct drm_gem_object *src)
417{
e56660dd 418 drm_i915_private_t *dev_priv = dev->dev_private;
9df30794
CW
419 struct drm_i915_error_object *dst;
420 struct drm_i915_gem_object *src_priv;
421 int page, page_count;
e56660dd 422 u32 reloc_offset;
9df30794
CW
423
424 if (src == NULL)
425 return NULL;
426
23010e43 427 src_priv = to_intel_bo(src);
9df30794
CW
428 if (src_priv->pages == NULL)
429 return NULL;
430
431 page_count = src->size / PAGE_SIZE;
432
433 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
434 if (dst == NULL)
435 return NULL;
436
e56660dd 437 reloc_offset = src_priv->gtt_offset;
9df30794 438 for (page = 0; page < page_count; page++) {
788885ae 439 unsigned long flags;
e56660dd
CW
440 void __iomem *s;
441 void *d;
788885ae 442
e56660dd 443 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9df30794
CW
444 if (d == NULL)
445 goto unwind;
e56660dd 446
788885ae 447 local_irq_save(flags);
e56660dd
CW
448 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
449 reloc_offset,
450 KM_IRQ0);
451 memcpy_fromio(d, s, PAGE_SIZE);
452 io_mapping_unmap_atomic(s, KM_IRQ0);
788885ae 453 local_irq_restore(flags);
e56660dd 454
9df30794 455 dst->pages[page] = d;
e56660dd
CW
456
457 reloc_offset += PAGE_SIZE;
9df30794
CW
458 }
459 dst->page_count = page_count;
460 dst->gtt_offset = src_priv->gtt_offset;
461
462 return dst;
463
464unwind:
465 while (page--)
466 kfree(dst->pages[page]);
467 kfree(dst);
468 return NULL;
469}
470
471static void
472i915_error_object_free(struct drm_i915_error_object *obj)
473{
474 int page;
475
476 if (obj == NULL)
477 return;
478
479 for (page = 0; page < obj->page_count; page++)
480 kfree(obj->pages[page]);
481
482 kfree(obj);
483}
484
485static void
486i915_error_state_free(struct drm_device *dev,
487 struct drm_i915_error_state *error)
488{
489 i915_error_object_free(error->batchbuffer[0]);
490 i915_error_object_free(error->batchbuffer[1]);
491 i915_error_object_free(error->ringbuffer);
492 kfree(error->active_bo);
6ef3d427 493 kfree(error->overlay);
9df30794
CW
494 kfree(error);
495}
496
497static u32
498i915_get_bbaddr(struct drm_device *dev, u32 *ring)
499{
500 u32 cmd;
501
502 if (IS_I830(dev) || IS_845G(dev))
503 cmd = MI_BATCH_BUFFER;
504 else if (IS_I965G(dev))
505 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
506 MI_BATCH_NON_SECURE_I965);
507 else
508 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
509
510 return ring[0] == cmd ? ring[1] : 0;
511}
512
513static u32
514i915_ringbuffer_last_batch(struct drm_device *dev)
515{
516 struct drm_i915_private *dev_priv = dev->dev_private;
517 u32 head, bbaddr;
518 u32 *ring;
519
520 /* Locate the current position in the ringbuffer and walk back
521 * to find the most recently dispatched batch buffer.
522 */
523 bbaddr = 0;
524 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
d3301d86 525 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
9df30794 526
d3301d86 527 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
528 bbaddr = i915_get_bbaddr(dev, ring);
529 if (bbaddr)
530 break;
531 }
532
533 if (bbaddr == 0) {
8187a2b7
ZN
534 ring = (u32 *)(dev_priv->render_ring.virtual_start
535 + dev_priv->render_ring.size);
d3301d86 536 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
537 bbaddr = i915_get_bbaddr(dev, ring);
538 if (bbaddr)
539 break;
540 }
541 }
542
543 return bbaddr;
544}
545
8a905236
JB
546/**
547 * i915_capture_error_state - capture an error record for later analysis
548 * @dev: drm device
549 *
550 * Should be called when an error is detected (either a hang or an error
551 * interrupt) to capture error state from the time of the error. Fills
552 * out a structure which becomes available in debugfs for user level tools
553 * to pick up.
554 */
63eeaf38
JB
555static void i915_capture_error_state(struct drm_device *dev)
556{
557 struct drm_i915_private *dev_priv = dev->dev_private;
9df30794 558 struct drm_i915_gem_object *obj_priv;
63eeaf38 559 struct drm_i915_error_state *error;
9df30794 560 struct drm_gem_object *batchbuffer[2];
63eeaf38 561 unsigned long flags;
9df30794
CW
562 u32 bbaddr;
563 int count;
63eeaf38
JB
564
565 spin_lock_irqsave(&dev_priv->error_lock, flags);
9df30794
CW
566 error = dev_priv->first_error;
567 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
568 if (error)
569 return;
63eeaf38
JB
570
571 error = kmalloc(sizeof(*error), GFP_ATOMIC);
572 if (!error) {
9df30794
CW
573 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
574 return;
63eeaf38
JB
575 }
576
852835f3 577 error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
63eeaf38
JB
578 error->eir = I915_READ(EIR);
579 error->pgtbl_er = I915_READ(PGTBL_ER);
580 error->pipeastat = I915_READ(PIPEASTAT);
581 error->pipebstat = I915_READ(PIPEBSTAT);
582 error->instpm = I915_READ(INSTPM);
583 if (!IS_I965G(dev)) {
584 error->ipeir = I915_READ(IPEIR);
585 error->ipehr = I915_READ(IPEHR);
586 error->instdone = I915_READ(INSTDONE);
587 error->acthd = I915_READ(ACTHD);
9df30794 588 error->bbaddr = 0;
63eeaf38
JB
589 } else {
590 error->ipeir = I915_READ(IPEIR_I965);
591 error->ipehr = I915_READ(IPEHR_I965);
592 error->instdone = I915_READ(INSTDONE_I965);
593 error->instps = I915_READ(INSTPS);
594 error->instdone1 = I915_READ(INSTDONE1);
595 error->acthd = I915_READ(ACTHD_I965);
9df30794 596 error->bbaddr = I915_READ64(BB_ADDR);
63eeaf38
JB
597 }
598
9df30794 599 bbaddr = i915_ringbuffer_last_batch(dev);
8a905236 600
9df30794
CW
601 /* Grab the current batchbuffer, most likely to have crashed. */
602 batchbuffer[0] = NULL;
603 batchbuffer[1] = NULL;
604 count = 0;
852835f3
ZN
605 list_for_each_entry(obj_priv,
606 &dev_priv->render_ring.active_list, list) {
607
a8089e84 608 struct drm_gem_object *obj = &obj_priv->base;
63eeaf38 609
9df30794
CW
610 if (batchbuffer[0] == NULL &&
611 bbaddr >= obj_priv->gtt_offset &&
612 bbaddr < obj_priv->gtt_offset + obj->size)
613 batchbuffer[0] = obj;
614
615 if (batchbuffer[1] == NULL &&
616 error->acthd >= obj_priv->gtt_offset &&
e56660dd 617 error->acthd < obj_priv->gtt_offset + obj->size)
9df30794
CW
618 batchbuffer[1] = obj;
619
620 count++;
621 }
e56660dd
CW
622 /* Scan the other lists for completeness for those bizarre errors. */
623 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
624 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
625 struct drm_gem_object *obj = &obj_priv->base;
626
627 if (batchbuffer[0] == NULL &&
628 bbaddr >= obj_priv->gtt_offset &&
629 bbaddr < obj_priv->gtt_offset + obj->size)
630 batchbuffer[0] = obj;
631
632 if (batchbuffer[1] == NULL &&
633 error->acthd >= obj_priv->gtt_offset &&
634 error->acthd < obj_priv->gtt_offset + obj->size)
635 batchbuffer[1] = obj;
636
637 if (batchbuffer[0] && batchbuffer[1])
638 break;
639 }
640 }
641 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
642 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
643 struct drm_gem_object *obj = &obj_priv->base;
644
645 if (batchbuffer[0] == NULL &&
646 bbaddr >= obj_priv->gtt_offset &&
647 bbaddr < obj_priv->gtt_offset + obj->size)
648 batchbuffer[0] = obj;
649
650 if (batchbuffer[1] == NULL &&
651 error->acthd >= obj_priv->gtt_offset &&
652 error->acthd < obj_priv->gtt_offset + obj->size)
653 batchbuffer[1] = obj;
654
655 if (batchbuffer[0] && batchbuffer[1])
656 break;
657 }
658 }
9df30794
CW
659
660 /* We need to copy these to an anonymous buffer as the simplest
661 * method to avoid being overwritten by userpace.
662 */
663 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
e56660dd
CW
664 if (batchbuffer[1] != batchbuffer[0])
665 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
666 else
667 error->batchbuffer[1] = NULL;
9df30794
CW
668
669 /* Record the ringbuffer */
8187a2b7
ZN
670 error->ringbuffer = i915_error_object_create(dev,
671 dev_priv->render_ring.gem_object);
9df30794
CW
672
673 /* Record buffers on the active list. */
674 error->active_bo = NULL;
675 error->active_bo_count = 0;
676
677 if (count)
678 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
679 GFP_ATOMIC);
680
681 if (error->active_bo) {
682 int i = 0;
852835f3
ZN
683 list_for_each_entry(obj_priv,
684 &dev_priv->render_ring.active_list, list) {
a8089e84 685 struct drm_gem_object *obj = &obj_priv->base;
9df30794
CW
686
687 error->active_bo[i].size = obj->size;
688 error->active_bo[i].name = obj->name;
689 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
690 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
691 error->active_bo[i].read_domains = obj->read_domains;
692 error->active_bo[i].write_domain = obj->write_domain;
693 error->active_bo[i].fence_reg = obj_priv->fence_reg;
694 error->active_bo[i].pinned = 0;
695 if (obj_priv->pin_count > 0)
696 error->active_bo[i].pinned = 1;
697 if (obj_priv->user_pin_count > 0)
698 error->active_bo[i].pinned = -1;
699 error->active_bo[i].tiling = obj_priv->tiling_mode;
700 error->active_bo[i].dirty = obj_priv->dirty;
701 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
702
703 if (++i == count)
704 break;
705 }
706 error->active_bo_count = i;
707 }
708
709 do_gettimeofday(&error->time);
710
6ef3d427
CW
711 error->overlay = intel_overlay_capture_error_state(dev);
712
9df30794
CW
713 spin_lock_irqsave(&dev_priv->error_lock, flags);
714 if (dev_priv->first_error == NULL) {
715 dev_priv->first_error = error;
716 error = NULL;
717 }
63eeaf38 718 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
9df30794
CW
719
720 if (error)
721 i915_error_state_free(dev, error);
722}
723
724void i915_destroy_error_state(struct drm_device *dev)
725{
726 struct drm_i915_private *dev_priv = dev->dev_private;
727 struct drm_i915_error_state *error;
728
729 spin_lock(&dev_priv->error_lock);
730 error = dev_priv->first_error;
731 dev_priv->first_error = NULL;
732 spin_unlock(&dev_priv->error_lock);
733
734 if (error)
735 i915_error_state_free(dev, error);
63eeaf38 736}
3bd3c932
CW
737#else
738#define i915_capture_error_state(x)
739#endif
63eeaf38 740
35aed2e6 741static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 eir = I915_READ(EIR);
8a905236 745
35aed2e6
CW
746 if (!eir)
747 return;
8a905236
JB
748
749 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
750 eir);
751
752 if (IS_G4X(dev)) {
753 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
754 u32 ipeir = I915_READ(IPEIR_I965);
755
756 printk(KERN_ERR " IPEIR: 0x%08x\n",
757 I915_READ(IPEIR_I965));
758 printk(KERN_ERR " IPEHR: 0x%08x\n",
759 I915_READ(IPEHR_I965));
760 printk(KERN_ERR " INSTDONE: 0x%08x\n",
761 I915_READ(INSTDONE_I965));
762 printk(KERN_ERR " INSTPS: 0x%08x\n",
763 I915_READ(INSTPS));
764 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
765 I915_READ(INSTDONE1));
766 printk(KERN_ERR " ACTHD: 0x%08x\n",
767 I915_READ(ACTHD_I965));
768 I915_WRITE(IPEIR_I965, ipeir);
769 (void)I915_READ(IPEIR_I965);
770 }
771 if (eir & GM45_ERROR_PAGE_TABLE) {
772 u32 pgtbl_err = I915_READ(PGTBL_ER);
773 printk(KERN_ERR "page table error\n");
774 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
775 pgtbl_err);
776 I915_WRITE(PGTBL_ER, pgtbl_err);
777 (void)I915_READ(PGTBL_ER);
778 }
779 }
780
781 if (IS_I9XX(dev)) {
782 if (eir & I915_ERROR_PAGE_TABLE) {
783 u32 pgtbl_err = I915_READ(PGTBL_ER);
784 printk(KERN_ERR "page table error\n");
785 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
786 pgtbl_err);
787 I915_WRITE(PGTBL_ER, pgtbl_err);
788 (void)I915_READ(PGTBL_ER);
789 }
790 }
791
792 if (eir & I915_ERROR_MEMORY_REFRESH) {
35aed2e6
CW
793 u32 pipea_stats = I915_READ(PIPEASTAT);
794 u32 pipeb_stats = I915_READ(PIPEBSTAT);
795
8a905236
JB
796 printk(KERN_ERR "memory refresh error\n");
797 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
798 pipea_stats);
799 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
800 pipeb_stats);
801 /* pipestat has already been acked */
802 }
803 if (eir & I915_ERROR_INSTRUCTION) {
804 printk(KERN_ERR "instruction error\n");
805 printk(KERN_ERR " INSTPM: 0x%08x\n",
806 I915_READ(INSTPM));
807 if (!IS_I965G(dev)) {
808 u32 ipeir = I915_READ(IPEIR);
809
810 printk(KERN_ERR " IPEIR: 0x%08x\n",
811 I915_READ(IPEIR));
812 printk(KERN_ERR " IPEHR: 0x%08x\n",
813 I915_READ(IPEHR));
814 printk(KERN_ERR " INSTDONE: 0x%08x\n",
815 I915_READ(INSTDONE));
816 printk(KERN_ERR " ACTHD: 0x%08x\n",
817 I915_READ(ACTHD));
818 I915_WRITE(IPEIR, ipeir);
819 (void)I915_READ(IPEIR);
820 } else {
821 u32 ipeir = I915_READ(IPEIR_I965);
822
823 printk(KERN_ERR " IPEIR: 0x%08x\n",
824 I915_READ(IPEIR_I965));
825 printk(KERN_ERR " IPEHR: 0x%08x\n",
826 I915_READ(IPEHR_I965));
827 printk(KERN_ERR " INSTDONE: 0x%08x\n",
828 I915_READ(INSTDONE_I965));
829 printk(KERN_ERR " INSTPS: 0x%08x\n",
830 I915_READ(INSTPS));
831 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
832 I915_READ(INSTDONE1));
833 printk(KERN_ERR " ACTHD: 0x%08x\n",
834 I915_READ(ACTHD_I965));
835 I915_WRITE(IPEIR_I965, ipeir);
836 (void)I915_READ(IPEIR_I965);
837 }
838 }
839
840 I915_WRITE(EIR, eir);
841 (void)I915_READ(EIR);
842 eir = I915_READ(EIR);
843 if (eir) {
844 /*
845 * some errors might have become stuck,
846 * mask them.
847 */
848 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
849 I915_WRITE(EMR, I915_READ(EMR) | eir);
850 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
851 }
35aed2e6
CW
852}
853
854/**
855 * i915_handle_error - handle an error interrupt
856 * @dev: drm device
857 *
858 * Do some basic checking of regsiter state at error interrupt time and
859 * dump it to the syslog. Also call i915_capture_error_state() to make
860 * sure we get a record and make it available in debugfs. Fire a uevent
861 * so userspace knows something bad happened (should trigger collection
862 * of a ring dump etc.).
863 */
864static void i915_handle_error(struct drm_device *dev, bool wedged)
865{
866 struct drm_i915_private *dev_priv = dev->dev_private;
867
868 i915_capture_error_state(dev);
869 i915_report_and_clear_eir(dev);
8a905236 870
ba1234d1
BG
871 if (wedged) {
872 atomic_set(&dev_priv->mm.wedged, 1);
873
11ed50ec
BG
874 /*
875 * Wakeup waiting processes so they don't hang
876 */
852835f3 877 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
11ed50ec
BG
878 }
879
9c9fe1f8 880 queue_work(dev_priv->wq, &dev_priv->error_work);
8a905236
JB
881}
882
4e5359cd
SF
883static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
884{
885 drm_i915_private_t *dev_priv = dev->dev_private;
886 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
888 struct drm_i915_gem_object *obj_priv;
889 struct intel_unpin_work *work;
890 unsigned long flags;
891 bool stall_detected;
892
893 /* Ignore early vblank irqs */
894 if (intel_crtc == NULL)
895 return;
896
897 spin_lock_irqsave(&dev->event_lock, flags);
898 work = intel_crtc->unpin_work;
899
900 if (work == NULL || work->pending || !work->enable_stall_check) {
901 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
902 spin_unlock_irqrestore(&dev->event_lock, flags);
903 return;
904 }
905
906 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
907 obj_priv = to_intel_bo(work->pending_flip_obj);
908 if(IS_I965G(dev)) {
909 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
910 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
911 } else {
912 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
913 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
914 crtc->y * crtc->fb->pitch +
915 crtc->x * crtc->fb->bits_per_pixel/8);
916 }
917
918 spin_unlock_irqrestore(&dev->event_lock, flags);
919
920 if (stall_detected) {
921 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
922 intel_prepare_page_flip(dev, intel_crtc->plane);
923 }
924}
925
1da177e4
LT
926irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
927{
84b1fd10 928 struct drm_device *dev = (struct drm_device *) arg;
1da177e4 929 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 930 struct drm_i915_master_private *master_priv;
cdfbc41f
EA
931 u32 iir, new_iir;
932 u32 pipea_stats, pipeb_stats;
05eff845 933 u32 vblank_status;
0a3e67a4 934 int vblank = 0;
7c463586 935 unsigned long irqflags;
05eff845
KP
936 int irq_received;
937 int ret = IRQ_NONE;
852835f3 938 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
6e5fca53 939
630681d9
EA
940 atomic_inc(&dev_priv->irq_received);
941
bad720ff 942 if (HAS_PCH_SPLIT(dev))
f2b115e6 943 return ironlake_irq_handler(dev);
036a4a7d 944
ed4cb414 945 iir = I915_READ(IIR);
a6b54f3f 946
e25e6601 947 if (IS_I965G(dev))
d874bcff 948 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
e25e6601 949 else
d874bcff 950 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
af6061af 951
05eff845
KP
952 for (;;) {
953 irq_received = iir != 0;
954
955 /* Can't rely on pipestat interrupt bit in iir as it might
956 * have been cleared after the pipestat interrupt was received.
957 * It doesn't set the bit in iir again, but it still produces
958 * interrupts (for non-MSI).
959 */
960 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
961 pipea_stats = I915_READ(PIPEASTAT);
962 pipeb_stats = I915_READ(PIPEBSTAT);
79e53945 963
8a905236 964 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
ba1234d1 965 i915_handle_error(dev, false);
8a905236 966
cdfbc41f
EA
967 /*
968 * Clear the PIPE(A|B)STAT regs before the IIR
969 */
05eff845 970 if (pipea_stats & 0x8000ffff) {
7662c8bd 971 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 972 DRM_DEBUG_DRIVER("pipe a underrun\n");
cdfbc41f 973 I915_WRITE(PIPEASTAT, pipea_stats);
05eff845 974 irq_received = 1;
cdfbc41f 975 }
1da177e4 976
05eff845 977 if (pipeb_stats & 0x8000ffff) {
7662c8bd 978 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 979 DRM_DEBUG_DRIVER("pipe b underrun\n");
cdfbc41f 980 I915_WRITE(PIPEBSTAT, pipeb_stats);
05eff845 981 irq_received = 1;
cdfbc41f 982 }
05eff845
KP
983 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
984
985 if (!irq_received)
986 break;
987
988 ret = IRQ_HANDLED;
8ee1c3db 989
5ca58282
JB
990 /* Consume port. Then clear IIR or we'll miss events */
991 if ((I915_HAS_HOTPLUG(dev)) &&
992 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
993 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
994
44d98a61 995 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5ca58282
JB
996 hotplug_status);
997 if (hotplug_status & dev_priv->hotplug_supported_mask)
9c9fe1f8
EA
998 queue_work(dev_priv->wq,
999 &dev_priv->hotplug_work);
5ca58282
JB
1000
1001 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1002 I915_READ(PORT_HOTPLUG_STAT);
1003 }
1004
cdfbc41f
EA
1005 I915_WRITE(IIR, iir);
1006 new_iir = I915_READ(IIR); /* Flush posted writes */
7c463586 1007
7c1c2871
DA
1008 if (dev->primary->master) {
1009 master_priv = dev->primary->master->driver_priv;
1010 if (master_priv->sarea_priv)
1011 master_priv->sarea_priv->last_dispatch =
1012 READ_BREADCRUMB(dev_priv);
1013 }
0a3e67a4 1014
cdfbc41f 1015 if (iir & I915_USER_INTERRUPT) {
852835f3
ZN
1016 u32 seqno =
1017 render_ring->get_gem_seqno(dev, render_ring);
1018 render_ring->irq_gem_seqno = seqno;
1c5d22f7 1019 trace_i915_gem_request_complete(dev, seqno);
852835f3 1020 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
f65d9421 1021 dev_priv->hangcheck_count = 0;
b3b079db
CW
1022 mod_timer(&dev_priv->hangcheck_timer,
1023 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
cdfbc41f 1024 }
673a394b 1025
d1b851fc
ZN
1026 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
1027 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1028
1afe3e9d 1029 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
6b95a207 1030 intel_prepare_page_flip(dev, 0);
1afe3e9d
JB
1031 if (dev_priv->flip_pending_is_done)
1032 intel_finish_page_flip_plane(dev, 0);
1033 }
6b95a207 1034
1afe3e9d 1035 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
70565d00 1036 intel_prepare_page_flip(dev, 1);
1afe3e9d
JB
1037 if (dev_priv->flip_pending_is_done)
1038 intel_finish_page_flip_plane(dev, 1);
1afe3e9d 1039 }
6b95a207 1040
05eff845 1041 if (pipea_stats & vblank_status) {
cdfbc41f
EA
1042 vblank++;
1043 drm_handle_vblank(dev, 0);
4e5359cd
SF
1044 if (!dev_priv->flip_pending_is_done) {
1045 i915_pageflip_stall_check(dev, 0);
1afe3e9d 1046 intel_finish_page_flip(dev, 0);
4e5359cd 1047 }
cdfbc41f 1048 }
7c463586 1049
05eff845 1050 if (pipeb_stats & vblank_status) {
cdfbc41f
EA
1051 vblank++;
1052 drm_handle_vblank(dev, 1);
4e5359cd
SF
1053 if (!dev_priv->flip_pending_is_done) {
1054 i915_pageflip_stall_check(dev, 1);
1afe3e9d 1055 intel_finish_page_flip(dev, 1);
4e5359cd 1056 }
cdfbc41f 1057 }
7c463586 1058
d874bcff
JB
1059 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1060 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
cdfbc41f 1061 (iir & I915_ASLE_INTERRUPT))
3b617967 1062 intel_opregion_asle_intr(dev);
cdfbc41f
EA
1063
1064 /* With MSI, interrupts are only generated when iir
1065 * transitions from zero to nonzero. If another bit got
1066 * set while we were handling the existing iir bits, then
1067 * we would never get another interrupt.
1068 *
1069 * This is fine on non-MSI as well, as if we hit this path
1070 * we avoid exiting the interrupt handler only to generate
1071 * another one.
1072 *
1073 * Note that for MSI this could cause a stray interrupt report
1074 * if an interrupt landed in the time between writing IIR and
1075 * the posting read. This should be rare enough to never
1076 * trigger the 99% of 100,000 interrupts test for disabling
1077 * stray interrupts.
1078 */
1079 iir = new_iir;
05eff845 1080 }
0a3e67a4 1081
05eff845 1082 return ret;
1da177e4
LT
1083}
1084
af6061af 1085static int i915_emit_irq(struct drm_device * dev)
1da177e4
LT
1086{
1087 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 1088 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4
LT
1089
1090 i915_kernel_lost_context(dev);
1091
44d98a61 1092 DRM_DEBUG_DRIVER("\n");
1da177e4 1093
c99b058f 1094 dev_priv->counter++;
c29b669c 1095 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 1096 dev_priv->counter = 1;
7c1c2871
DA
1097 if (master_priv->sarea_priv)
1098 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
c29b669c 1099
0baf823a 1100 BEGIN_LP_RING(4);
585fb111 1101 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 1102 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c29b669c 1103 OUT_RING(dev_priv->counter);
585fb111 1104 OUT_RING(MI_USER_INTERRUPT);
1da177e4 1105 ADVANCE_LP_RING();
bc5f4523 1106
c29b669c 1107 return dev_priv->counter;
1da177e4
LT
1108}
1109
9d34e5db
CW
1110void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1111{
1112 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8187a2b7 1113 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
9d34e5db
CW
1114
1115 if (dev_priv->trace_irq_seqno == 0)
8187a2b7 1116 render_ring->user_irq_get(dev, render_ring);
9d34e5db
CW
1117
1118 dev_priv->trace_irq_seqno = seqno;
1119}
1120
84b1fd10 1121static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1da177e4
LT
1122{
1123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1124 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 1125 int ret = 0;
8187a2b7 1126 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1da177e4 1127
44d98a61 1128 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1da177e4
LT
1129 READ_BREADCRUMB(dev_priv));
1130
ed4cb414 1131 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7c1c2871
DA
1132 if (master_priv->sarea_priv)
1133 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1da177e4 1134 return 0;
ed4cb414 1135 }
1da177e4 1136
7c1c2871
DA
1137 if (master_priv->sarea_priv)
1138 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1da177e4 1139
8187a2b7 1140 render_ring->user_irq_get(dev, render_ring);
852835f3 1141 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
1da177e4 1142 READ_BREADCRUMB(dev_priv) >= irq_nr);
8187a2b7 1143 render_ring->user_irq_put(dev, render_ring);
1da177e4 1144
20caafa6 1145 if (ret == -EBUSY) {
3e684eae 1146 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1da177e4
LT
1147 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1148 }
1149
af6061af
DA
1150 return ret;
1151}
1152
1da177e4
LT
1153/* Needs the lock as it touches the ring.
1154 */
c153f45f
EA
1155int i915_irq_emit(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv)
1da177e4 1157{
1da177e4 1158 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1159 drm_i915_irq_emit_t *emit = data;
1da177e4
LT
1160 int result;
1161
d3301d86 1162 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
3e684eae 1163 DRM_ERROR("called with no initialization\n");
20caafa6 1164 return -EINVAL;
1da177e4 1165 }
299eb93c
EA
1166
1167 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1168
546b0974 1169 mutex_lock(&dev->struct_mutex);
1da177e4 1170 result = i915_emit_irq(dev);
546b0974 1171 mutex_unlock(&dev->struct_mutex);
1da177e4 1172
c153f45f 1173 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1da177e4 1174 DRM_ERROR("copy_to_user\n");
20caafa6 1175 return -EFAULT;
1da177e4
LT
1176 }
1177
1178 return 0;
1179}
1180
1181/* Doesn't need the hardware lock.
1182 */
c153f45f
EA
1183int i915_irq_wait(struct drm_device *dev, void *data,
1184 struct drm_file *file_priv)
1da177e4 1185{
1da177e4 1186 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1187 drm_i915_irq_wait_t *irqwait = data;
1da177e4
LT
1188
1189 if (!dev_priv) {
3e684eae 1190 DRM_ERROR("called with no initialization\n");
20caafa6 1191 return -EINVAL;
1da177e4
LT
1192 }
1193
c153f45f 1194 return i915_wait_irq(dev, irqwait->irq_seq);
1da177e4
LT
1195}
1196
42f52ef8
KP
1197/* Called from drm generic code, passed 'crtc' which
1198 * we use as a pipe index
1199 */
1200int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1201{
1202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1203 unsigned long irqflags;
71e0ffa5 1204
5eddb70b 1205 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1206 return -EINVAL;
0a3e67a4 1207
e9d21d7f 1208 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1209 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1210 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1211 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1212 else if (IS_I965G(dev))
7c463586
KP
1213 i915_enable_pipestat(dev_priv, pipe,
1214 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1215 else
7c463586
KP
1216 i915_enable_pipestat(dev_priv, pipe,
1217 PIPE_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1218 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1219 return 0;
1220}
1221
42f52ef8
KP
1222/* Called from drm generic code, passed 'crtc' which
1223 * we use as a pipe index
1224 */
1225void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1226{
1227 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1228 unsigned long irqflags;
0a3e67a4 1229
e9d21d7f 1230 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1231 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1232 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1233 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1234 else
1235 i915_disable_pipestat(dev_priv, pipe,
1236 PIPE_VBLANK_INTERRUPT_ENABLE |
1237 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1238 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1239}
1240
79e53945
JB
1241void i915_enable_interrupt (struct drm_device *dev)
1242{
1243 struct drm_i915_private *dev_priv = dev->dev_private;
e170b030 1244
bad720ff 1245 if (!HAS_PCH_SPLIT(dev))
3b617967 1246 intel_opregion_enable_asle(dev);
79e53945
JB
1247 dev_priv->irq_enabled = 1;
1248}
1249
1250
702880f2
DA
1251/* Set the vblank monitor pipe
1252 */
c153f45f
EA
1253int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv)
702880f2 1255{
702880f2 1256 drm_i915_private_t *dev_priv = dev->dev_private;
702880f2
DA
1257
1258 if (!dev_priv) {
3e684eae 1259 DRM_ERROR("called with no initialization\n");
20caafa6 1260 return -EINVAL;
702880f2
DA
1261 }
1262
5b51694a 1263 return 0;
702880f2
DA
1264}
1265
c153f45f
EA
1266int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1267 struct drm_file *file_priv)
702880f2 1268{
702880f2 1269 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1270 drm_i915_vblank_pipe_t *pipe = data;
702880f2
DA
1271
1272 if (!dev_priv) {
3e684eae 1273 DRM_ERROR("called with no initialization\n");
20caafa6 1274 return -EINVAL;
702880f2
DA
1275 }
1276
0a3e67a4 1277 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
c153f45f 1278
702880f2
DA
1279 return 0;
1280}
1281
a6b54f3f
MD
1282/**
1283 * Schedule buffer swap at given vertical blank.
1284 */
c153f45f
EA
1285int i915_vblank_swap(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv)
a6b54f3f 1287{
bd95e0a4
EA
1288 /* The delayed swap mechanism was fundamentally racy, and has been
1289 * removed. The model was that the client requested a delayed flip/swap
1290 * from the kernel, then waited for vblank before continuing to perform
1291 * rendering. The problem was that the kernel might wake the client
1292 * up before it dispatched the vblank swap (since the lock has to be
1293 * held while touching the ringbuffer), in which case the client would
1294 * clear and start the next frame before the swap occurred, and
1295 * flicker would occur in addition to likely missing the vblank.
1296 *
1297 * In the absence of this ioctl, userland falls back to a correct path
1298 * of waiting for a vblank, then dispatching the swap on its own.
1299 * Context switching to userland and back is plenty fast enough for
1300 * meeting the requirements of vblank swapping.
0a3e67a4 1301 */
bd95e0a4 1302 return -EINVAL;
a6b54f3f
MD
1303}
1304
995b6762 1305static struct drm_i915_gem_request *
852835f3
ZN
1306i915_get_tail_request(struct drm_device *dev)
1307{
f65d9421 1308 drm_i915_private_t *dev_priv = dev->dev_private;
852835f3
ZN
1309 return list_entry(dev_priv->render_ring.request_list.prev,
1310 struct drm_i915_gem_request, list);
f65d9421
BG
1311}
1312
1313/**
1314 * This is called when the chip hasn't reported back with completed
1315 * batchbuffers in a long time. The first time this is called we simply record
1316 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1317 * again, we assume the chip is wedged and try to fix it.
1318 */
1319void i915_hangcheck_elapsed(unsigned long data)
1320{
1321 struct drm_device *dev = (struct drm_device *)data;
1322 drm_i915_private_t *dev_priv = dev->dev_private;
cbb465e7 1323 uint32_t acthd, instdone, instdone1;
b9201c14
EA
1324
1325 /* No reset support on this chip yet. */
1326 if (IS_GEN6(dev))
1327 return;
1328
cbb465e7 1329 if (!IS_I965G(dev)) {
f65d9421 1330 acthd = I915_READ(ACTHD);
cbb465e7
CW
1331 instdone = I915_READ(INSTDONE);
1332 instdone1 = 0;
1333 } else {
f65d9421 1334 acthd = I915_READ(ACTHD_I965);
cbb465e7
CW
1335 instdone = I915_READ(INSTDONE_I965);
1336 instdone1 = I915_READ(INSTDONE1);
1337 }
f65d9421
BG
1338
1339 /* If all work is done then ACTHD clearly hasn't advanced. */
852835f3
ZN
1340 if (list_empty(&dev_priv->render_ring.request_list) ||
1341 i915_seqno_passed(i915_get_gem_seqno(dev,
1342 &dev_priv->render_ring),
1343 i915_get_tail_request(dev)->seqno)) {
7839d956
CW
1344 bool missed_wakeup = false;
1345
f65d9421 1346 dev_priv->hangcheck_count = 0;
e78d73b1
CW
1347
1348 /* Issue a wake-up to catch stuck h/w. */
7839d956
CW
1349 if (dev_priv->render_ring.waiting_gem_seqno &&
1350 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
1351 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
1352 missed_wakeup = true;
1353 }
1354
1355 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1356 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
1357 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1358 missed_wakeup = true;
e78d73b1 1359 }
7839d956
CW
1360
1361 if (missed_wakeup)
1362 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
f65d9421
BG
1363 return;
1364 }
1365
cbb465e7
CW
1366 if (dev_priv->last_acthd == acthd &&
1367 dev_priv->last_instdone == instdone &&
1368 dev_priv->last_instdone1 == instdone1) {
1369 if (dev_priv->hangcheck_count++ > 1) {
1370 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
8c80b59b
CW
1371
1372 if (!IS_GEN2(dev)) {
1373 /* Is the chip hanging on a WAIT_FOR_EVENT?
1374 * If so we can simply poke the RB_WAIT bit
1375 * and break the hang. This should work on
1376 * all but the second generation chipsets.
1377 */
1378 u32 tmp = I915_READ(PRB0_CTL);
1379 if (tmp & RING_WAIT) {
1380 I915_WRITE(PRB0_CTL, tmp);
1381 POSTING_READ(PRB0_CTL);
1382 goto out;
1383 }
1384 }
1385
cbb465e7
CW
1386 i915_handle_error(dev, true);
1387 return;
1388 }
1389 } else {
1390 dev_priv->hangcheck_count = 0;
1391
1392 dev_priv->last_acthd = acthd;
1393 dev_priv->last_instdone = instdone;
1394 dev_priv->last_instdone1 = instdone1;
1395 }
f65d9421 1396
8c80b59b 1397out:
f65d9421 1398 /* Reset timer case chip hangs without another request being added */
b3b079db
CW
1399 mod_timer(&dev_priv->hangcheck_timer,
1400 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421
BG
1401}
1402
1da177e4
LT
1403/* drm_dma.h hooks
1404*/
f2b115e6 1405static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
1406{
1407 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1408
1409 I915_WRITE(HWSTAM, 0xeffe);
1410
1411 /* XXX hotplug from PCH */
1412
1413 I915_WRITE(DEIMR, 0xffffffff);
1414 I915_WRITE(DEIER, 0x0);
1415 (void) I915_READ(DEIER);
1416
1417 /* and GT */
1418 I915_WRITE(GTIMR, 0xffffffff);
1419 I915_WRITE(GTIER, 0x0);
1420 (void) I915_READ(GTIER);
c650156a
ZW
1421
1422 /* south display irq */
1423 I915_WRITE(SDEIMR, 0xffffffff);
1424 I915_WRITE(SDEIER, 0x0);
1425 (void) I915_READ(SDEIER);
036a4a7d
ZW
1426}
1427
f2b115e6 1428static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d
ZW
1429{
1430 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1431 /* enable kind of interrupts always enabled */
013d5aa2
JB
1432 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1433 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
d1b851fc 1434 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
c650156a
ZW
1435 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1436 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
036a4a7d
ZW
1437
1438 dev_priv->irq_mask_reg = ~display_mask;
643ced9b 1439 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
036a4a7d
ZW
1440
1441 /* should always can generate irq */
1442 I915_WRITE(DEIIR, I915_READ(DEIIR));
1443 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1444 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1445 (void) I915_READ(DEIER);
1446
3fdef020
ZW
1447 /* Gen6 only needs render pipe_control now */
1448 if (IS_GEN6(dev))
1449 render_mask = GT_PIPE_NOTIFY;
1450
852835f3 1451 dev_priv->gt_irq_mask_reg = ~render_mask;
036a4a7d
ZW
1452 dev_priv->gt_irq_enable_reg = render_mask;
1453
1454 I915_WRITE(GTIIR, I915_READ(GTIIR));
1455 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
3fdef020
ZW
1456 if (IS_GEN6(dev))
1457 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
036a4a7d
ZW
1458 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1459 (void) I915_READ(GTIER);
1460
c650156a
ZW
1461 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1462 dev_priv->pch_irq_enable_reg = hotplug_mask;
1463
1464 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1465 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1466 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1467 (void) I915_READ(SDEIER);
1468
f97108d1
JB
1469 if (IS_IRONLAKE_M(dev)) {
1470 /* Clear & enable PCU event interrupts */
1471 I915_WRITE(DEIIR, DE_PCU_EVENT);
1472 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1473 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1474 }
1475
036a4a7d
ZW
1476 return 0;
1477}
1478
84b1fd10 1479void i915_driver_irq_preinstall(struct drm_device * dev)
1da177e4
LT
1480{
1481 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1482
79e53945
JB
1483 atomic_set(&dev_priv->irq_received, 0);
1484
036a4a7d 1485 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
8a905236 1486 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
036a4a7d 1487
bad720ff 1488 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1489 ironlake_irq_preinstall(dev);
036a4a7d
ZW
1490 return;
1491 }
1492
5ca58282
JB
1493 if (I915_HAS_HOTPLUG(dev)) {
1494 I915_WRITE(PORT_HOTPLUG_EN, 0);
1495 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1496 }
1497
0a3e67a4 1498 I915_WRITE(HWSTAM, 0xeffe);
7c463586
KP
1499 I915_WRITE(PIPEASTAT, 0);
1500 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1501 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1502 I915_WRITE(IER, 0x0);
7c463586 1503 (void) I915_READ(IER);
1da177e4
LT
1504}
1505
b01f2c3a
JB
1506/*
1507 * Must be called after intel_modeset_init or hotplug interrupts won't be
1508 * enabled correctly.
1509 */
0a3e67a4 1510int i915_driver_irq_postinstall(struct drm_device *dev)
1da177e4
LT
1511{
1512 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5ca58282 1513 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
63eeaf38 1514 u32 error_mask;
0a3e67a4 1515
852835f3 1516 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
036a4a7d 1517
d1b851fc
ZN
1518 if (HAS_BSD(dev))
1519 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1520
0a3e67a4 1521 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
0a3e67a4 1522
bad720ff 1523 if (HAS_PCH_SPLIT(dev))
f2b115e6 1524 return ironlake_irq_postinstall(dev);
036a4a7d 1525
7c463586
KP
1526 /* Unmask the interrupts that we always want on. */
1527 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
1528
1529 dev_priv->pipestat[0] = 0;
1530 dev_priv->pipestat[1] = 0;
1531
5ca58282 1532 if (I915_HAS_HOTPLUG(dev)) {
5ca58282
JB
1533 /* Enable in IER... */
1534 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1535 /* and unmask in IMR */
c496fa1f 1536 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
5ca58282
JB
1537 }
1538
63eeaf38
JB
1539 /*
1540 * Enable some error detection, note the instruction error mask
1541 * bit is reserved, so we leave it masked.
1542 */
1543 if (IS_G4X(dev)) {
1544 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1545 GM45_ERROR_MEM_PRIV |
1546 GM45_ERROR_CP_PRIV |
1547 I915_ERROR_MEMORY_REFRESH);
1548 } else {
1549 error_mask = ~(I915_ERROR_PAGE_TABLE |
1550 I915_ERROR_MEMORY_REFRESH);
1551 }
1552 I915_WRITE(EMR, error_mask);
1553
7c463586 1554 I915_WRITE(IMR, dev_priv->irq_mask_reg);
c496fa1f 1555 I915_WRITE(IER, enable_mask);
ed4cb414
EA
1556 (void) I915_READ(IER);
1557
c496fa1f
AJ
1558 if (I915_HAS_HOTPLUG(dev)) {
1559 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1560
1561 /* Note HDMI and DP share bits */
1562 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1563 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1564 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1565 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1566 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1567 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1568 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1569 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1570 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1571 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2d1c9752 1572 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
c496fa1f 1573 hotplug_en |= CRT_HOTPLUG_INT_EN;
2d1c9752
AL
1574
1575 /* Programming the CRT detection parameters tends
1576 to generate a spurious hotplug event about three
1577 seconds later. So just do it once.
1578 */
1579 if (IS_G4X(dev))
1580 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1581 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1582 }
1583
c496fa1f
AJ
1584 /* Ignore TV since it's buggy */
1585
1586 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1587 }
1588
3b617967 1589 intel_opregion_enable_asle(dev);
0a3e67a4
JB
1590
1591 return 0;
1da177e4
LT
1592}
1593
f2b115e6 1594static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
1595{
1596 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1597 I915_WRITE(HWSTAM, 0xffffffff);
1598
1599 I915_WRITE(DEIMR, 0xffffffff);
1600 I915_WRITE(DEIER, 0x0);
1601 I915_WRITE(DEIIR, I915_READ(DEIIR));
1602
1603 I915_WRITE(GTIMR, 0xffffffff);
1604 I915_WRITE(GTIER, 0x0);
1605 I915_WRITE(GTIIR, I915_READ(GTIIR));
1606}
1607
84b1fd10 1608void i915_driver_irq_uninstall(struct drm_device * dev)
1da177e4
LT
1609{
1610 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
91e3738e 1611
1da177e4
LT
1612 if (!dev_priv)
1613 return;
1614
0a3e67a4
JB
1615 dev_priv->vblank_pipe = 0;
1616
bad720ff 1617 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1618 ironlake_irq_uninstall(dev);
036a4a7d
ZW
1619 return;
1620 }
1621
5ca58282
JB
1622 if (I915_HAS_HOTPLUG(dev)) {
1623 I915_WRITE(PORT_HOTPLUG_EN, 0);
1624 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1625 }
1626
0a3e67a4 1627 I915_WRITE(HWSTAM, 0xffffffff);
7c463586
KP
1628 I915_WRITE(PIPEASTAT, 0);
1629 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1630 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1631 I915_WRITE(IER, 0x0);
af6061af 1632
7c463586
KP
1633 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1634 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1635 I915_WRITE(IIR, I915_READ(IIR));
1da177e4 1636}