]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: wire up CRC interrupt for ilk/snb
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
65static const u32 hpd_status_gen4[] = {
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
036a4a7d 83/* For display hotplug interrupt */
995b6762 84static void
f2b115e6 85ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 86{
4bc9d430
DV
87 assert_spin_locked(&dev_priv->irq_lock);
88
c67a470b
PZ
89 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
1ec14ad3
CW
95 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 98 POSTING_READ(DEIMR);
036a4a7d
ZW
99 }
100}
101
0ff9800a 102static void
f2b115e6 103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 104{
4bc9d430
DV
105 assert_spin_locked(&dev_priv->irq_lock);
106
c67a470b
PZ
107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
1ec14ad3
CW
113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 116 POSTING_READ(DEIMR);
036a4a7d
ZW
117 }
118}
119
43eaea13
PZ
120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
c67a470b
PZ
132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
43eaea13
PZ
140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
edbfdb45
PZ
156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
605cd25b 166 uint32_t new_val;
edbfdb45
PZ
167
168 assert_spin_locked(&dev_priv->irq_lock);
169
c67a470b
PZ
170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
605cd25b 178 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
605cd25b
PZ
182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
185 POSTING_READ(GEN6_PMIMR);
186 }
edbfdb45
PZ
187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
8664281b
PZ
199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
4bc9d430
DV
205 assert_spin_locked(&dev_priv->irq_lock);
206
8664281b
PZ
207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
fee884ed
DV
223 assert_spin_locked(&dev_priv->irq_lock);
224
8664281b
PZ
225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
235static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
236 enum pipe pipe, bool enable)
237{
238 struct drm_i915_private *dev_priv = dev->dev_private;
239 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
240 DE_PIPEB_FIFO_UNDERRUN;
241
242 if (enable)
243 ironlake_enable_display_irq(dev_priv, bit);
244 else
245 ironlake_disable_display_irq(dev_priv, bit);
246}
247
248static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 249 enum pipe pipe, bool enable)
8664281b
PZ
250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 252 if (enable) {
7336df65
DV
253 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
254
8664281b
PZ
255 if (!ivb_can_enable_err_int(dev))
256 return;
257
8664281b
PZ
258 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
259 } else {
7336df65
DV
260 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
261
262 /* Change the state _after_ we've read out the current one. */
8664281b 263 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
264
265 if (!was_enabled &&
266 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
267 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
268 pipe_name(pipe));
269 }
8664281b
PZ
270 }
271}
272
fee884ed
DV
273/**
274 * ibx_display_interrupt_update - update SDEIMR
275 * @dev_priv: driver private
276 * @interrupt_mask: mask of interrupt bits to update
277 * @enabled_irq_mask: mask of interrupt bits to enable
278 */
279static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
280 uint32_t interrupt_mask,
281 uint32_t enabled_irq_mask)
282{
283 uint32_t sdeimr = I915_READ(SDEIMR);
284 sdeimr &= ~interrupt_mask;
285 sdeimr |= (~enabled_irq_mask & interrupt_mask);
286
287 assert_spin_locked(&dev_priv->irq_lock);
288
c67a470b
PZ
289 if (dev_priv->pc8.irqs_disabled &&
290 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
291 WARN(1, "IRQs disabled\n");
292 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
293 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
294 interrupt_mask);
295 return;
296 }
297
fee884ed
DV
298 I915_WRITE(SDEIMR, sdeimr);
299 POSTING_READ(SDEIMR);
300}
301#define ibx_enable_display_interrupt(dev_priv, bits) \
302 ibx_display_interrupt_update((dev_priv), (bits), (bits))
303#define ibx_disable_display_interrupt(dev_priv, bits) \
304 ibx_display_interrupt_update((dev_priv), (bits), 0)
305
de28075d
DV
306static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
307 enum transcoder pch_transcoder,
8664281b
PZ
308 bool enable)
309{
8664281b 310 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
311 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
312 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
313
314 if (enable)
fee884ed 315 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 316 else
fee884ed 317 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
318}
319
320static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
321 enum transcoder pch_transcoder,
322 bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 if (enable) {
1dd246fb
DV
327 I915_WRITE(SERR_INT,
328 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
329
8664281b
PZ
330 if (!cpt_can_enable_serr_int(dev))
331 return;
332
fee884ed 333 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 334 } else {
1dd246fb
DV
335 uint32_t tmp = I915_READ(SERR_INT);
336 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
337
338 /* Change the state _after_ we've read out the current one. */
fee884ed 339 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
340
341 if (!was_enabled &&
342 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
343 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
344 transcoder_name(pch_transcoder));
345 }
8664281b 346 }
8664281b
PZ
347}
348
349/**
350 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
351 * @dev: drm device
352 * @pipe: pipe
353 * @enable: true if we want to report FIFO underrun errors, false otherwise
354 *
355 * This function makes us disable or enable CPU fifo underruns for a specific
356 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
357 * reporting for one pipe may also disable all the other CPU error interruts for
358 * the other pipes, due to the fact that there's just one interrupt mask/enable
359 * bit for all the pipes.
360 *
361 * Returns the previous state of underrun reporting.
362 */
363bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
364 enum pipe pipe, bool enable)
365{
366 struct drm_i915_private *dev_priv = dev->dev_private;
367 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
369 unsigned long flags;
370 bool ret;
371
372 spin_lock_irqsave(&dev_priv->irq_lock, flags);
373
374 ret = !intel_crtc->cpu_fifo_underrun_disabled;
375
376 if (enable == ret)
377 goto done;
378
379 intel_crtc->cpu_fifo_underrun_disabled = !enable;
380
381 if (IS_GEN5(dev) || IS_GEN6(dev))
382 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
383 else if (IS_GEN7(dev))
7336df65 384 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
385
386done:
387 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
388 return ret;
389}
390
391/**
392 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
393 * @dev: drm device
394 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
395 * @enable: true if we want to report FIFO underrun errors, false otherwise
396 *
397 * This function makes us disable or enable PCH fifo underruns for a specific
398 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
399 * underrun reporting for one transcoder may also disable all the other PCH
400 * error interruts for the other transcoders, due to the fact that there's just
401 * one interrupt mask/enable bit for all the transcoders.
402 *
403 * Returns the previous state of underrun reporting.
404 */
405bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
406 enum transcoder pch_transcoder,
407 bool enable)
408{
409 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
410 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
412 unsigned long flags;
413 bool ret;
414
de28075d
DV
415 /*
416 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
417 * has only one pch transcoder A that all pipes can use. To avoid racy
418 * pch transcoder -> pipe lookups from interrupt code simply store the
419 * underrun statistics in crtc A. Since we never expose this anywhere
420 * nor use it outside of the fifo underrun code here using the "wrong"
421 * crtc on LPT won't cause issues.
422 */
8664281b
PZ
423
424 spin_lock_irqsave(&dev_priv->irq_lock, flags);
425
426 ret = !intel_crtc->pch_fifo_underrun_disabled;
427
428 if (enable == ret)
429 goto done;
430
431 intel_crtc->pch_fifo_underrun_disabled = !enable;
432
433 if (HAS_PCH_IBX(dev))
de28075d 434 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
435 else
436 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
437
438done:
439 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
440 return ret;
441}
442
443
7c463586
KP
444void
445i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
446{
46c06a30
VS
447 u32 reg = PIPESTAT(pipe);
448 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 449
b79480ba
DV
450 assert_spin_locked(&dev_priv->irq_lock);
451
46c06a30
VS
452 if ((pipestat & mask) == mask)
453 return;
454
455 /* Enable the interrupt, clear any pending status */
456 pipestat |= mask | (mask >> 16);
457 I915_WRITE(reg, pipestat);
458 POSTING_READ(reg);
7c463586
KP
459}
460
461void
462i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
463{
46c06a30
VS
464 u32 reg = PIPESTAT(pipe);
465 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 466
b79480ba
DV
467 assert_spin_locked(&dev_priv->irq_lock);
468
46c06a30
VS
469 if ((pipestat & mask) == 0)
470 return;
471
472 pipestat &= ~mask;
473 I915_WRITE(reg, pipestat);
474 POSTING_READ(reg);
7c463586
KP
475}
476
01c66889 477/**
f49e38dd 478 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 479 */
f49e38dd 480static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 481{
1ec14ad3
CW
482 drm_i915_private_t *dev_priv = dev->dev_private;
483 unsigned long irqflags;
484
f49e38dd
JN
485 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
486 return;
487
1ec14ad3 488 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 489
f898780b
JN
490 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
491 if (INTEL_INFO(dev)->gen >= 4)
492 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
1ec14ad3
CW
493
494 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
495}
496
0a3e67a4
JB
497/**
498 * i915_pipe_enabled - check if a pipe is enabled
499 * @dev: DRM device
500 * @pipe: pipe to check
501 *
502 * Reading certain registers when the pipe is disabled can hang the chip.
503 * Use this routine to make sure the PLL is running and the pipe is active
504 * before reading such registers if unsure.
505 */
506static int
507i915_pipe_enabled(struct drm_device *dev, int pipe)
508{
509 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702e7a56 510
a01025af
DV
511 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
512 /* Locking is horribly broken here, but whatever. */
513 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 515
a01025af
DV
516 return intel_crtc->active;
517 } else {
518 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
519 }
0a3e67a4
JB
520}
521
4cdb83ec
VS
522static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
523{
524 /* Gen2 doesn't have a hardware frame counter */
525 return 0;
526}
527
42f52ef8
KP
528/* Called from drm generic code, passed a 'crtc', which
529 * we use as a pipe index
530 */
f71d4af4 531static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
532{
533 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
534 unsigned long high_frame;
535 unsigned long low_frame;
391f75e2 536 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
537
538 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 539 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 540 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
541 return 0;
542 }
543
391f75e2
VS
544 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
545 struct intel_crtc *intel_crtc =
546 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
547 const struct drm_display_mode *mode =
548 &intel_crtc->config.adjusted_mode;
549
550 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
551 } else {
552 enum transcoder cpu_transcoder =
553 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
554 u32 htotal;
555
556 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
557 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
558
559 vbl_start *= htotal;
560 }
561
9db4a9c7
JB
562 high_frame = PIPEFRAME(pipe);
563 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 564
0a3e67a4
JB
565 /*
566 * High & low register fields aren't synchronized, so make sure
567 * we get a low value that's stable across two reads of the high
568 * register.
569 */
570 do {
5eddb70b 571 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 572 low = I915_READ(low_frame);
5eddb70b 573 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
574 } while (high1 != high2);
575
5eddb70b 576 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 577 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 578 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
579
580 /*
581 * The frame counter increments at beginning of active.
582 * Cook up a vblank counter by also checking the pixel
583 * counter against vblank start.
584 */
585 return ((high1 << 8) | low) + (pixel >= vbl_start);
0a3e67a4
JB
586}
587
f71d4af4 588static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5
JB
589{
590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 591 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
592
593 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 594 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 595 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
596 return 0;
597 }
598
599 return I915_READ(reg);
600}
601
7c06b08a 602static bool intel_pipe_in_vblank(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
603{
604 struct drm_i915_private *dev_priv = dev->dev_private;
605 uint32_t status;
606
607 if (IS_VALLEYVIEW(dev)) {
608 status = pipe == PIPE_A ?
609 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
610 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
611
612 return I915_READ(VLV_ISR) & status;
7c06b08a
VS
613 } else if (IS_GEN2(dev)) {
614 status = pipe == PIPE_A ?
615 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
616 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
617
618 return I915_READ16(ISR) & status;
619 } else if (INTEL_INFO(dev)->gen < 5) {
54ddcbd2
VS
620 status = pipe == PIPE_A ?
621 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
622 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
623
624 return I915_READ(ISR) & status;
625 } else if (INTEL_INFO(dev)->gen < 7) {
626 status = pipe == PIPE_A ?
627 DE_PIPEA_VBLANK :
628 DE_PIPEB_VBLANK;
629
630 return I915_READ(DEISR) & status;
631 } else {
632 switch (pipe) {
633 default:
634 case PIPE_A:
635 status = DE_PIPEA_VBLANK_IVB;
636 break;
637 case PIPE_B:
638 status = DE_PIPEB_VBLANK_IVB;
639 break;
640 case PIPE_C:
641 status = DE_PIPEC_VBLANK_IVB;
642 break;
643 }
644
645 return I915_READ(DEISR) & status;
646 }
647}
648
f71d4af4 649static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
0af7e4df
MK
650 int *vpos, int *hpos)
651{
c2baf4b7
VS
652 struct drm_i915_private *dev_priv = dev->dev_private;
653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
655 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 656 int position;
0af7e4df
MK
657 int vbl_start, vbl_end, htotal, vtotal;
658 bool in_vbl = true;
659 int ret = 0;
660
c2baf4b7 661 if (!intel_crtc->active) {
0af7e4df 662 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 663 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
664 return 0;
665 }
666
c2baf4b7
VS
667 htotal = mode->crtc_htotal;
668 vtotal = mode->crtc_vtotal;
669 vbl_start = mode->crtc_vblank_start;
670 vbl_end = mode->crtc_vblank_end;
0af7e4df 671
c2baf4b7
VS
672 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
673
7c06b08a 674 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
675 /* No obvious pixelcount register. Only query vertical
676 * scanout position from Display scan line register.
677 */
7c06b08a
VS
678 if (IS_GEN2(dev))
679 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
680 else
681 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2
VS
682
683 /*
684 * The scanline counter increments at the leading edge
685 * of hsync, ie. it completely misses the active portion
686 * of the line. Fix up the counter at both edges of vblank
687 * to get a more accurate picture whether we're in vblank
688 * or not.
689 */
7c06b08a 690 in_vbl = intel_pipe_in_vblank(dev, pipe);
54ddcbd2
VS
691 if ((in_vbl && position == vbl_start - 1) ||
692 (!in_vbl && position == vbl_end - 1))
693 position = (position + 1) % vtotal;
0af7e4df
MK
694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
699 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700
3aa18df8
VS
701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
0af7e4df
MK
705 }
706
3aa18df8
VS
707 in_vbl = position >= vbl_start && position < vbl_end;
708
709 /*
710 * While in vblank, position will be negative
711 * counting up towards 0 at vbl_end. And outside
712 * vblank, position will be positive counting
713 * up since vbl_end.
714 */
715 if (position >= vbl_start)
716 position -= vbl_end;
717 else
718 position += vtotal - vbl_end;
0af7e4df 719
7c06b08a 720 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
721 *vpos = position;
722 *hpos = 0;
723 } else {
724 *vpos = position / htotal;
725 *hpos = position - (*vpos * htotal);
726 }
0af7e4df 727
0af7e4df
MK
728 /* In vblank? */
729 if (in_vbl)
730 ret |= DRM_SCANOUTPOS_INVBL;
731
732 return ret;
733}
734
f71d4af4 735static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
736 int *max_error,
737 struct timeval *vblank_time,
738 unsigned flags)
739{
4041b853 740 struct drm_crtc *crtc;
0af7e4df 741
7eb552ae 742 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 743 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
744 return -EINVAL;
745 }
746
747 /* Get drm_crtc to timestamp: */
4041b853
CW
748 crtc = intel_get_crtc_for_pipe(dev, pipe);
749 if (crtc == NULL) {
750 DRM_ERROR("Invalid crtc %d\n", pipe);
751 return -EINVAL;
752 }
753
754 if (!crtc->enabled) {
755 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
756 return -EBUSY;
757 }
0af7e4df
MK
758
759 /* Helper routine in DRM core does all the work: */
4041b853
CW
760 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
761 vblank_time, flags,
762 crtc);
0af7e4df
MK
763}
764
67c347ff
JN
765static bool intel_hpd_irq_event(struct drm_device *dev,
766 struct drm_connector *connector)
321a1b30
EE
767{
768 enum drm_connector_status old_status;
769
770 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
771 old_status = connector->status;
772
773 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
774 if (old_status == connector->status)
775 return false;
776
777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
778 connector->base.id,
779 drm_get_connector_name(connector),
67c347ff
JN
780 drm_get_connector_status_name(old_status),
781 drm_get_connector_status_name(connector->status));
782
783 return true;
321a1b30
EE
784}
785
5ca58282
JB
786/*
787 * Handle hotplug events outside the interrupt handler proper.
788 */
ac4c16c5
EE
789#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
790
5ca58282
JB
791static void i915_hotplug_work_func(struct work_struct *work)
792{
793 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
794 hotplug_work);
795 struct drm_device *dev = dev_priv->dev;
c31c4ba3 796 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
797 struct intel_connector *intel_connector;
798 struct intel_encoder *intel_encoder;
799 struct drm_connector *connector;
800 unsigned long irqflags;
801 bool hpd_disabled = false;
321a1b30 802 bool changed = false;
142e2398 803 u32 hpd_event_bits;
4ef69c7a 804
52d7eced
DV
805 /* HPD irq before everything is fully set up. */
806 if (!dev_priv->enable_hotplug_processing)
807 return;
808
a65e34c7 809 mutex_lock(&mode_config->mutex);
e67189ab
JB
810 DRM_DEBUG_KMS("running encoder hotplug functions\n");
811
cd569aed 812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
813
814 hpd_event_bits = dev_priv->hpd_event_bits;
815 dev_priv->hpd_event_bits = 0;
cd569aed
EE
816 list_for_each_entry(connector, &mode_config->connector_list, head) {
817 intel_connector = to_intel_connector(connector);
818 intel_encoder = intel_connector->encoder;
819 if (intel_encoder->hpd_pin > HPD_NONE &&
820 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
821 connector->polled == DRM_CONNECTOR_POLL_HPD) {
822 DRM_INFO("HPD interrupt storm detected on connector %s: "
823 "switching from hotplug detection to polling\n",
824 drm_get_connector_name(connector));
825 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
826 connector->polled = DRM_CONNECTOR_POLL_CONNECT
827 | DRM_CONNECTOR_POLL_DISCONNECT;
828 hpd_disabled = true;
829 }
142e2398
EE
830 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
831 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
832 drm_get_connector_name(connector), intel_encoder->hpd_pin);
833 }
cd569aed
EE
834 }
835 /* if there were no outputs to poll, poll was disabled,
836 * therefore make sure it's enabled when disabling HPD on
837 * some connectors */
ac4c16c5 838 if (hpd_disabled) {
cd569aed 839 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
840 mod_timer(&dev_priv->hotplug_reenable_timer,
841 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
842 }
cd569aed
EE
843
844 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
845
321a1b30
EE
846 list_for_each_entry(connector, &mode_config->connector_list, head) {
847 intel_connector = to_intel_connector(connector);
848 intel_encoder = intel_connector->encoder;
849 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
850 if (intel_encoder->hot_plug)
851 intel_encoder->hot_plug(intel_encoder);
852 if (intel_hpd_irq_event(dev, connector))
853 changed = true;
854 }
855 }
40ee3381
KP
856 mutex_unlock(&mode_config->mutex);
857
321a1b30
EE
858 if (changed)
859 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
860}
861
d0ecd7e2 862static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1
JB
863{
864 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 865 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 866 u8 new_delay;
9270388e 867
d0ecd7e2 868 spin_lock(&mchdev_lock);
f97108d1 869
73edd18f
DV
870 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
871
20e4d407 872 new_delay = dev_priv->ips.cur_delay;
9270388e 873
7648fa99 874 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
875 busy_up = I915_READ(RCPREVBSYTUPAVG);
876 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
877 max_avg = I915_READ(RCBMAXAVG);
878 min_avg = I915_READ(RCBMINAVG);
879
880 /* Handle RCS change request from hw */
b5b72e89 881 if (busy_up > max_avg) {
20e4d407
DV
882 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
883 new_delay = dev_priv->ips.cur_delay - 1;
884 if (new_delay < dev_priv->ips.max_delay)
885 new_delay = dev_priv->ips.max_delay;
b5b72e89 886 } else if (busy_down < min_avg) {
20e4d407
DV
887 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
888 new_delay = dev_priv->ips.cur_delay + 1;
889 if (new_delay > dev_priv->ips.min_delay)
890 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
891 }
892
7648fa99 893 if (ironlake_set_drps(dev, new_delay))
20e4d407 894 dev_priv->ips.cur_delay = new_delay;
f97108d1 895
d0ecd7e2 896 spin_unlock(&mchdev_lock);
9270388e 897
f97108d1
JB
898 return;
899}
900
549f7365
CW
901static void notify_ring(struct drm_device *dev,
902 struct intel_ring_buffer *ring)
903{
475553de
CW
904 if (ring->obj == NULL)
905 return;
906
814e9b57 907 trace_i915_gem_request_complete(ring);
9862e600 908
549f7365 909 wake_up_all(&ring->irq_queue);
10cd45b6 910 i915_queue_hangcheck(dev);
549f7365
CW
911}
912
4912d041 913static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 914{
4912d041 915 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
c6a828d3 916 rps.work);
edbfdb45 917 u32 pm_iir;
dd75fdc8 918 int new_delay, adj;
4912d041 919
59cdb63d 920 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
921 pm_iir = dev_priv->rps.pm_iir;
922 dev_priv->rps.pm_iir = 0;
4848405c 923 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
edbfdb45 924 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
59cdb63d 925 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 926
60611c13
PZ
927 /* Make sure we didn't queue anything we're not going to process. */
928 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
929
4848405c 930 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
3b8d8d91
JB
931 return;
932
4fc688ce 933 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 934
dd75fdc8 935 adj = dev_priv->rps.last_adj;
7425034a 936 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
937 if (adj > 0)
938 adj *= 2;
939 else
940 adj = 1;
941 new_delay = dev_priv->rps.cur_delay + adj;
7425034a
VS
942
943 /*
944 * For better performance, jump directly
945 * to RPe if we're below it.
946 */
dd75fdc8
CW
947 if (new_delay < dev_priv->rps.rpe_delay)
948 new_delay = dev_priv->rps.rpe_delay;
949 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
950 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
7425034a 951 new_delay = dev_priv->rps.rpe_delay;
dd75fdc8
CW
952 else
953 new_delay = dev_priv->rps.min_delay;
954 adj = 0;
955 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
956 if (adj < 0)
957 adj *= 2;
958 else
959 adj = -1;
960 new_delay = dev_priv->rps.cur_delay + adj;
961 } else { /* unknown event */
962 new_delay = dev_priv->rps.cur_delay;
963 }
3b8d8d91 964
79249636
BW
965 /* sysfs frequency interfaces may have snuck in while servicing the
966 * interrupt
967 */
dd75fdc8
CW
968 if (new_delay < (int)dev_priv->rps.min_delay)
969 new_delay = dev_priv->rps.min_delay;
970 if (new_delay > (int)dev_priv->rps.max_delay)
971 new_delay = dev_priv->rps.max_delay;
972 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
973
974 if (IS_VALLEYVIEW(dev_priv->dev))
975 valleyview_set_rps(dev_priv->dev, new_delay);
976 else
977 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 978
4fc688ce 979 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
980}
981
e3689190
BW
982
983/**
984 * ivybridge_parity_work - Workqueue called when a parity error interrupt
985 * occurred.
986 * @work: workqueue struct
987 *
988 * Doesn't actually do anything except notify userspace. As a consequence of
989 * this event, userspace should try to remap the bad rows since statistically
990 * it is likely the same row is more likely to go bad again.
991 */
992static void ivybridge_parity_work(struct work_struct *work)
993{
994 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
a4da4fa4 995 l3_parity.error_work);
e3689190 996 u32 error_status, row, bank, subbank;
35a85ac6 997 char *parity_event[6];
e3689190
BW
998 uint32_t misccpctl;
999 unsigned long flags;
35a85ac6 1000 uint8_t slice = 0;
e3689190
BW
1001
1002 /* We must turn off DOP level clock gating to access the L3 registers.
1003 * In order to prevent a get/put style interface, acquire struct mutex
1004 * any time we access those registers.
1005 */
1006 mutex_lock(&dev_priv->dev->struct_mutex);
1007
35a85ac6
BW
1008 /* If we've screwed up tracking, just let the interrupt fire again */
1009 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1010 goto out;
1011
e3689190
BW
1012 misccpctl = I915_READ(GEN7_MISCCPCTL);
1013 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1014 POSTING_READ(GEN7_MISCCPCTL);
1015
35a85ac6
BW
1016 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1017 u32 reg;
e3689190 1018
35a85ac6
BW
1019 slice--;
1020 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1021 break;
e3689190 1022
35a85ac6 1023 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1024
35a85ac6 1025 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1026
35a85ac6
BW
1027 error_status = I915_READ(reg);
1028 row = GEN7_PARITY_ERROR_ROW(error_status);
1029 bank = GEN7_PARITY_ERROR_BANK(error_status);
1030 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1031
1032 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1033 POSTING_READ(reg);
1034
1035 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1036 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1037 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1038 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1039 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1040 parity_event[5] = NULL;
1041
1042 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
1043 KOBJ_CHANGE, parity_event);
e3689190 1044
35a85ac6
BW
1045 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1046 slice, row, bank, subbank);
e3689190 1047
35a85ac6
BW
1048 kfree(parity_event[4]);
1049 kfree(parity_event[3]);
1050 kfree(parity_event[2]);
1051 kfree(parity_event[1]);
1052 }
e3689190 1053
35a85ac6 1054 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1055
35a85ac6
BW
1056out:
1057 WARN_ON(dev_priv->l3_parity.which_slice);
1058 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1059 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1060 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1061
1062 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1063}
1064
35a85ac6 1065static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190
BW
1066{
1067 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e3689190 1068
040d2baa 1069 if (!HAS_L3_DPF(dev))
e3689190
BW
1070 return;
1071
d0ecd7e2 1072 spin_lock(&dev_priv->irq_lock);
35a85ac6 1073 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1074 spin_unlock(&dev_priv->irq_lock);
e3689190 1075
35a85ac6
BW
1076 iir &= GT_PARITY_ERROR(dev);
1077 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1078 dev_priv->l3_parity.which_slice |= 1 << 1;
1079
1080 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1081 dev_priv->l3_parity.which_slice |= 1 << 0;
1082
a4da4fa4 1083 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1084}
1085
f1af8fc1
PZ
1086static void ilk_gt_irq_handler(struct drm_device *dev,
1087 struct drm_i915_private *dev_priv,
1088 u32 gt_iir)
1089{
1090 if (gt_iir &
1091 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1092 notify_ring(dev, &dev_priv->ring[RCS]);
1093 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1094 notify_ring(dev, &dev_priv->ring[VCS]);
1095}
1096
e7b4c6b1
DV
1097static void snb_gt_irq_handler(struct drm_device *dev,
1098 struct drm_i915_private *dev_priv,
1099 u32 gt_iir)
1100{
1101
cc609d5d
BW
1102 if (gt_iir &
1103 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1104 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1105 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1106 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1107 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1108 notify_ring(dev, &dev_priv->ring[BCS]);
1109
cc609d5d
BW
1110 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1111 GT_BSD_CS_ERROR_INTERRUPT |
1112 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
e7b4c6b1
DV
1113 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1114 i915_handle_error(dev, false);
1115 }
e3689190 1116
35a85ac6
BW
1117 if (gt_iir & GT_PARITY_ERROR(dev))
1118 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1119}
1120
b543fb04
EE
1121#define HPD_STORM_DETECT_PERIOD 1000
1122#define HPD_STORM_THRESHOLD 5
1123
10a504de 1124static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1125 u32 hotplug_trigger,
1126 const u32 *hpd)
b543fb04
EE
1127{
1128 drm_i915_private_t *dev_priv = dev->dev_private;
b543fb04 1129 int i;
10a504de 1130 bool storm_detected = false;
b543fb04 1131
91d131d2
DV
1132 if (!hotplug_trigger)
1133 return;
1134
b5ea2d56 1135 spin_lock(&dev_priv->irq_lock);
b543fb04 1136 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1137
b8f102e8
EE
1138 WARN(((hpd[i] & hotplug_trigger) &&
1139 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1140 "Received HPD interrupt although disabled\n");
1141
b543fb04
EE
1142 if (!(hpd[i] & hotplug_trigger) ||
1143 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1144 continue;
1145
bc5ead8c 1146 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1147 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1148 dev_priv->hpd_stats[i].hpd_last_jiffies
1149 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1150 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1151 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1152 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1153 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1154 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1155 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1156 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1157 storm_detected = true;
b543fb04
EE
1158 } else {
1159 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1160 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1161 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1162 }
1163 }
1164
10a504de
DV
1165 if (storm_detected)
1166 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1167 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1168
645416f5
DV
1169 /*
1170 * Our hotplug handler can grab modeset locks (by calling down into the
1171 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1172 * queue for otherwise the flush_work in the pageflip code will
1173 * deadlock.
1174 */
1175 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1176}
1177
515ac2bb
DV
1178static void gmbus_irq_handler(struct drm_device *dev)
1179{
28c70f16
DV
1180 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1181
28c70f16 1182 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1183}
1184
ce99c256
DV
1185static void dp_aux_irq_handler(struct drm_device *dev)
1186{
9ee32fea
DV
1187 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1188
9ee32fea 1189 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1190}
1191
8bf1e9f1 1192#if defined(CONFIG_DEBUG_FS)
eba94eb9
DV
1193static void display_pipe_crc_update(struct drm_device *dev, enum pipe pipe,
1194 uint32_t crc0, uint32_t crc1,
1195 uint32_t crc2, uint32_t crc3,
1196 uint32_t crc4, uint32_t frame)
8bf1e9f1
SH
1197{
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1200 struct intel_pipe_crc_entry *entry;
ac2300d4 1201 int head, tail;
b2c88f5b 1202
0c912c79
DL
1203 if (!pipe_crc->entries) {
1204 DRM_ERROR("spurious interrupt\n");
1205 return;
1206 }
1207
b2c88f5b
DL
1208 head = atomic_read(&pipe_crc->head);
1209 tail = atomic_read(&pipe_crc->tail);
1210
1211 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1212 DRM_ERROR("CRC buffer overflowing\n");
1213 return;
1214 }
1215
1216 entry = &pipe_crc->entries[head];
8bf1e9f1 1217
eba94eb9
DV
1218 entry->frame = frame;
1219 entry->crc[0] = crc0;
1220 entry->crc[1] = crc1;
1221 entry->crc[2] = crc2;
1222 entry->crc[3] = crc3;
1223 entry->crc[4] = crc4;
b2c88f5b
DL
1224
1225 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1226 atomic_set(&pipe_crc->head, head);
07144428
DL
1227
1228 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1229}
eba94eb9
DV
1230
1231static void ivb_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1232{
1233 struct drm_i915_private *dev_priv = dev->dev_private;
1234
1235 display_pipe_crc_update(dev, pipe,
1236 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1237 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1238 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1239 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1240 I915_READ(PIPE_CRC_RES_5_IVB(pipe)),
1241 I915_READ(PIPEFRAME(pipe)));
1242}
5b3a856b
DV
1243
1244static void ilk_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1245{
1246 struct drm_i915_private *dev_priv = dev->dev_private;
1247
1248 display_pipe_crc_update(dev, pipe,
1249 I915_READ(PIPE_CRC_RES_RED_ILK(pipe)),
1250 I915_READ(PIPE_CRC_RES_GREEN_ILK(pipe)),
1251 I915_READ(PIPE_CRC_RES_BLUE_ILK(pipe)),
1252 I915_READ(PIPE_CRC_RES_RES1_ILK(pipe)),
1253 I915_READ(PIPE_CRC_RES_RES2_ILK(pipe)),
1254 I915_READ(PIPEFRAME(pipe)));
1255}
8bf1e9f1 1256#else
f8c168fa 1257static inline void ivb_pipe_crc_update(struct drm_device *dev, int pipe) {}
5b3a856b 1258static inline void ilk_pipe_crc_update(struct drm_device *dev, int pipe) {}
8bf1e9f1
SH
1259#endif
1260
1403c0d4
PZ
1261/* The RPS events need forcewake, so we add them to a work queue and mask their
1262 * IMR bits until the work is done. Other interrupts can be processed without
1263 * the work queue. */
1264static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1265{
41a05a3a 1266 if (pm_iir & GEN6_PM_RPS_EVENTS) {
59cdb63d 1267 spin_lock(&dev_priv->irq_lock);
41a05a3a 1268 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
4d3b3d5f 1269 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
59cdb63d 1270 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1271
1272 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1273 }
baf02a1f 1274
1403c0d4
PZ
1275 if (HAS_VEBOX(dev_priv->dev)) {
1276 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1277 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1278
1403c0d4
PZ
1279 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1280 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1281 i915_handle_error(dev_priv->dev, false);
1282 }
12638c57 1283 }
baf02a1f
BW
1284}
1285
ff1f525e 1286static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1287{
1288 struct drm_device *dev = (struct drm_device *) arg;
1289 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1290 u32 iir, gt_iir, pm_iir;
1291 irqreturn_t ret = IRQ_NONE;
1292 unsigned long irqflags;
1293 int pipe;
1294 u32 pipe_stats[I915_MAX_PIPES];
7e231dbe
JB
1295
1296 atomic_inc(&dev_priv->irq_received);
1297
7e231dbe
JB
1298 while (true) {
1299 iir = I915_READ(VLV_IIR);
1300 gt_iir = I915_READ(GTIIR);
1301 pm_iir = I915_READ(GEN6_PMIIR);
1302
1303 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1304 goto out;
1305
1306 ret = IRQ_HANDLED;
1307
e7b4c6b1 1308 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe
JB
1309
1310 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1311 for_each_pipe(pipe) {
1312 int reg = PIPESTAT(pipe);
1313 pipe_stats[pipe] = I915_READ(reg);
1314
1315 /*
1316 * Clear the PIPE*STAT regs before the IIR
1317 */
1318 if (pipe_stats[pipe] & 0x8000ffff) {
1319 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1320 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1321 pipe_name(pipe));
1322 I915_WRITE(reg, pipe_stats[pipe]);
1323 }
1324 }
1325 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1326
31acc7f5
JB
1327 for_each_pipe(pipe) {
1328 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1329 drm_handle_vblank(dev, pipe);
1330
1331 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1332 intel_prepare_page_flip(dev, pipe);
1333 intel_finish_page_flip(dev, pipe);
1334 }
1335 }
1336
7e231dbe
JB
1337 /* Consume port. Then clear IIR or we'll miss events */
1338 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1339 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 1340 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7e231dbe
JB
1341
1342 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1343 hotplug_status);
91d131d2
DV
1344
1345 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1346
7e231dbe
JB
1347 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1348 I915_READ(PORT_HOTPLUG_STAT);
1349 }
1350
515ac2bb
DV
1351 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1352 gmbus_irq_handler(dev);
7e231dbe 1353
60611c13 1354 if (pm_iir)
d0ecd7e2 1355 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1356
1357 I915_WRITE(GTIIR, gt_iir);
1358 I915_WRITE(GEN6_PMIIR, pm_iir);
1359 I915_WRITE(VLV_IIR, iir);
1360 }
1361
1362out:
1363 return ret;
1364}
1365
23e81d69 1366static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806
JB
1367{
1368 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1369 int pipe;
b543fb04 1370 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1371
91d131d2
DV
1372 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1373
cfc33bf7
VS
1374 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1375 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1376 SDE_AUDIO_POWER_SHIFT);
776ad806 1377 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1378 port_name(port));
1379 }
776ad806 1380
ce99c256
DV
1381 if (pch_iir & SDE_AUX_MASK)
1382 dp_aux_irq_handler(dev);
1383
776ad806 1384 if (pch_iir & SDE_GMBUS)
515ac2bb 1385 gmbus_irq_handler(dev);
776ad806
JB
1386
1387 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1388 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1389
1390 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1391 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1392
1393 if (pch_iir & SDE_POISON)
1394 DRM_ERROR("PCH poison interrupt\n");
1395
9db4a9c7
JB
1396 if (pch_iir & SDE_FDI_MASK)
1397 for_each_pipe(pipe)
1398 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1399 pipe_name(pipe),
1400 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1401
1402 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1403 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1404
1405 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1406 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1407
776ad806 1408 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1409 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1410 false))
1411 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1412
1413 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1414 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1415 false))
1416 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1417}
1418
1419static void ivb_err_int_handler(struct drm_device *dev)
1420{
1421 struct drm_i915_private *dev_priv = dev->dev_private;
1422 u32 err_int = I915_READ(GEN7_ERR_INT);
1423
de032bf4
PZ
1424 if (err_int & ERR_INT_POISON)
1425 DRM_ERROR("Poison interrupt\n");
1426
8664281b
PZ
1427 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1428 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1429 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1430
1431 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1432 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1433 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1434
1435 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1436 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1437 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1438
8bf1e9f1
SH
1439 if (err_int & ERR_INT_PIPE_CRC_DONE_A)
1440 ivb_pipe_crc_update(dev, PIPE_A);
1441
1442 if (err_int & ERR_INT_PIPE_CRC_DONE_B)
1443 ivb_pipe_crc_update(dev, PIPE_B);
1444
1445 if (err_int & ERR_INT_PIPE_CRC_DONE_C)
1446 ivb_pipe_crc_update(dev, PIPE_C);
1447
8664281b
PZ
1448 I915_WRITE(GEN7_ERR_INT, err_int);
1449}
1450
1451static void cpt_serr_int_handler(struct drm_device *dev)
1452{
1453 struct drm_i915_private *dev_priv = dev->dev_private;
1454 u32 serr_int = I915_READ(SERR_INT);
1455
de032bf4
PZ
1456 if (serr_int & SERR_INT_POISON)
1457 DRM_ERROR("PCH poison interrupt\n");
1458
8664281b
PZ
1459 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1460 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1461 false))
1462 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1463
1464 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1465 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1466 false))
1467 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1468
1469 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1470 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1471 false))
1472 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1473
1474 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1475}
1476
23e81d69
AJ
1477static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1478{
1479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1480 int pipe;
b543fb04 1481 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1482
91d131d2
DV
1483 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1484
cfc33bf7
VS
1485 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1486 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1487 SDE_AUDIO_POWER_SHIFT_CPT);
1488 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1489 port_name(port));
1490 }
23e81d69
AJ
1491
1492 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1493 dp_aux_irq_handler(dev);
23e81d69
AJ
1494
1495 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1496 gmbus_irq_handler(dev);
23e81d69
AJ
1497
1498 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1499 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1500
1501 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1502 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1503
1504 if (pch_iir & SDE_FDI_MASK_CPT)
1505 for_each_pipe(pipe)
1506 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1507 pipe_name(pipe),
1508 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1509
1510 if (pch_iir & SDE_ERROR_CPT)
1511 cpt_serr_int_handler(dev);
23e81d69
AJ
1512}
1513
c008bc6e
PZ
1514static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1515{
1516 struct drm_i915_private *dev_priv = dev->dev_private;
1517
1518 if (de_iir & DE_AUX_CHANNEL_A)
1519 dp_aux_irq_handler(dev);
1520
1521 if (de_iir & DE_GSE)
1522 intel_opregion_asle_intr(dev);
1523
1524 if (de_iir & DE_PIPEA_VBLANK)
1525 drm_handle_vblank(dev, 0);
1526
1527 if (de_iir & DE_PIPEB_VBLANK)
1528 drm_handle_vblank(dev, 1);
1529
1530 if (de_iir & DE_POISON)
1531 DRM_ERROR("Poison interrupt\n");
1532
1533 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1534 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1535 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1536
1537 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1538 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1539 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1540
5b3a856b
DV
1541 if (de_iir & DE_PIPEA_CRC_DONE)
1542 ilk_pipe_crc_update(dev, PIPE_A);
1543
1544 if (de_iir & DE_PIPEB_CRC_DONE)
1545 ilk_pipe_crc_update(dev, PIPE_B);
1546
c008bc6e
PZ
1547 if (de_iir & DE_PLANEA_FLIP_DONE) {
1548 intel_prepare_page_flip(dev, 0);
1549 intel_finish_page_flip_plane(dev, 0);
1550 }
1551
1552 if (de_iir & DE_PLANEB_FLIP_DONE) {
1553 intel_prepare_page_flip(dev, 1);
1554 intel_finish_page_flip_plane(dev, 1);
1555 }
1556
1557 /* check event from PCH */
1558 if (de_iir & DE_PCH_EVENT) {
1559 u32 pch_iir = I915_READ(SDEIIR);
1560
1561 if (HAS_PCH_CPT(dev))
1562 cpt_irq_handler(dev, pch_iir);
1563 else
1564 ibx_irq_handler(dev, pch_iir);
1565
1566 /* should clear PCH hotplug event before clear CPU irq */
1567 I915_WRITE(SDEIIR, pch_iir);
1568 }
1569
1570 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1571 ironlake_rps_change_irq_handler(dev);
1572}
1573
9719fb98
PZ
1574static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1575{
1576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 int i;
1578
1579 if (de_iir & DE_ERR_INT_IVB)
1580 ivb_err_int_handler(dev);
1581
1582 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1583 dp_aux_irq_handler(dev);
1584
1585 if (de_iir & DE_GSE_IVB)
1586 intel_opregion_asle_intr(dev);
1587
1588 for (i = 0; i < 3; i++) {
1589 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1590 drm_handle_vblank(dev, i);
1591 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1592 intel_prepare_page_flip(dev, i);
1593 intel_finish_page_flip_plane(dev, i);
1594 }
1595 }
1596
1597 /* check event from PCH */
1598 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1599 u32 pch_iir = I915_READ(SDEIIR);
1600
1601 cpt_irq_handler(dev, pch_iir);
1602
1603 /* clear PCH hotplug event before clear CPU irq */
1604 I915_WRITE(SDEIIR, pch_iir);
1605 }
1606}
1607
f1af8fc1 1608static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1609{
1610 struct drm_device *dev = (struct drm_device *) arg;
1611 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f1af8fc1 1612 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1613 irqreturn_t ret = IRQ_NONE;
b1f14ad0
JB
1614
1615 atomic_inc(&dev_priv->irq_received);
1616
8664281b
PZ
1617 /* We get interrupts on unclaimed registers, so check for this before we
1618 * do any I915_{READ,WRITE}. */
907b28c5 1619 intel_uncore_check_errors(dev);
8664281b 1620
b1f14ad0
JB
1621 /* disable master interrupt before clearing iir */
1622 de_ier = I915_READ(DEIER);
1623 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1624 POSTING_READ(DEIER);
b1f14ad0 1625
44498aea
PZ
1626 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1627 * interrupts will will be stored on its back queue, and then we'll be
1628 * able to process them after we restore SDEIER (as soon as we restore
1629 * it, we'll get an interrupt if SDEIIR still has something to process
1630 * due to its back queue). */
ab5c608b
BW
1631 if (!HAS_PCH_NOP(dev)) {
1632 sde_ier = I915_READ(SDEIER);
1633 I915_WRITE(SDEIER, 0);
1634 POSTING_READ(SDEIER);
1635 }
44498aea 1636
b1f14ad0 1637 gt_iir = I915_READ(GTIIR);
0e43406b 1638 if (gt_iir) {
d8fc8a47 1639 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1640 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1641 else
1642 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1643 I915_WRITE(GTIIR, gt_iir);
1644 ret = IRQ_HANDLED;
b1f14ad0
JB
1645 }
1646
0e43406b
CW
1647 de_iir = I915_READ(DEIIR);
1648 if (de_iir) {
f1af8fc1
PZ
1649 if (INTEL_INFO(dev)->gen >= 7)
1650 ivb_display_irq_handler(dev, de_iir);
1651 else
1652 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1653 I915_WRITE(DEIIR, de_iir);
1654 ret = IRQ_HANDLED;
b1f14ad0
JB
1655 }
1656
f1af8fc1
PZ
1657 if (INTEL_INFO(dev)->gen >= 6) {
1658 u32 pm_iir = I915_READ(GEN6_PMIIR);
1659 if (pm_iir) {
1403c0d4 1660 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1661 I915_WRITE(GEN6_PMIIR, pm_iir);
1662 ret = IRQ_HANDLED;
1663 }
0e43406b 1664 }
b1f14ad0 1665
b1f14ad0
JB
1666 I915_WRITE(DEIER, de_ier);
1667 POSTING_READ(DEIER);
ab5c608b
BW
1668 if (!HAS_PCH_NOP(dev)) {
1669 I915_WRITE(SDEIER, sde_ier);
1670 POSTING_READ(SDEIER);
1671 }
b1f14ad0
JB
1672
1673 return ret;
1674}
1675
17e1df07
DV
1676static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1677 bool reset_completed)
1678{
1679 struct intel_ring_buffer *ring;
1680 int i;
1681
1682 /*
1683 * Notify all waiters for GPU completion events that reset state has
1684 * been changed, and that they need to restart their wait after
1685 * checking for potential errors (and bail out to drop locks if there is
1686 * a gpu reset pending so that i915_error_work_func can acquire them).
1687 */
1688
1689 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1690 for_each_ring(ring, dev_priv, i)
1691 wake_up_all(&ring->irq_queue);
1692
1693 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1694 wake_up_all(&dev_priv->pending_flip_queue);
1695
1696 /*
1697 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1698 * reset state is cleared.
1699 */
1700 if (reset_completed)
1701 wake_up_all(&dev_priv->gpu_error.reset_queue);
1702}
1703
8a905236
JB
1704/**
1705 * i915_error_work_func - do process context error handling work
1706 * @work: work struct
1707 *
1708 * Fire an error uevent so userspace can see that a hang or error
1709 * was detected.
1710 */
1711static void i915_error_work_func(struct work_struct *work)
1712{
1f83fee0
DV
1713 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1714 work);
1715 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1716 gpu_error);
8a905236 1717 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
1718 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1719 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1720 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 1721 int ret;
8a905236 1722
f316a42c
BG
1723 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
1724
7db0ba24
DV
1725 /*
1726 * Note that there's only one work item which does gpu resets, so we
1727 * need not worry about concurrent gpu resets potentially incrementing
1728 * error->reset_counter twice. We only need to take care of another
1729 * racing irq/hangcheck declaring the gpu dead for a second time. A
1730 * quick check for that is good enough: schedule_work ensures the
1731 * correct ordering between hang detection and this work item, and since
1732 * the reset in-progress bit is only ever set by code outside of this
1733 * work we don't need to worry about any other races.
1734 */
1735 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 1736 DRM_DEBUG_DRIVER("resetting chip\n");
7db0ba24
DV
1737 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1738 reset_event);
1f83fee0 1739
17e1df07
DV
1740 /*
1741 * All state reset _must_ be completed before we update the
1742 * reset counter, for otherwise waiters might miss the reset
1743 * pending state and not properly drop locks, resulting in
1744 * deadlocks with the reset work.
1745 */
f69061be
DV
1746 ret = i915_reset(dev);
1747
17e1df07
DV
1748 intel_display_handle_reset(dev);
1749
f69061be
DV
1750 if (ret == 0) {
1751 /*
1752 * After all the gem state is reset, increment the reset
1753 * counter and wake up everyone waiting for the reset to
1754 * complete.
1755 *
1756 * Since unlock operations are a one-sided barrier only,
1757 * we need to insert a barrier here to order any seqno
1758 * updates before
1759 * the counter increment.
1760 */
1761 smp_mb__before_atomic_inc();
1762 atomic_inc(&dev_priv->gpu_error.reset_counter);
1763
1764 kobject_uevent_env(&dev->primary->kdev.kobj,
1765 KOBJ_CHANGE, reset_done_event);
1f83fee0
DV
1766 } else {
1767 atomic_set(&error->reset_counter, I915_WEDGED);
f316a42c 1768 }
1f83fee0 1769
17e1df07
DV
1770 /*
1771 * Note: The wake_up also serves as a memory barrier so that
1772 * waiters see the update value of the reset counter atomic_t.
1773 */
1774 i915_error_wake_up(dev_priv, true);
f316a42c 1775 }
8a905236
JB
1776}
1777
35aed2e6 1778static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
1779{
1780 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 1781 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 1782 u32 eir = I915_READ(EIR);
050ee91f 1783 int pipe, i;
8a905236 1784
35aed2e6
CW
1785 if (!eir)
1786 return;
8a905236 1787
a70491cc 1788 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 1789
bd9854f9
BW
1790 i915_get_extra_instdone(dev, instdone);
1791
8a905236
JB
1792 if (IS_G4X(dev)) {
1793 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1794 u32 ipeir = I915_READ(IPEIR_I965);
1795
a70491cc
JP
1796 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1797 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
1798 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1799 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 1800 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 1801 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 1802 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 1803 POSTING_READ(IPEIR_I965);
8a905236
JB
1804 }
1805 if (eir & GM45_ERROR_PAGE_TABLE) {
1806 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
1807 pr_err("page table error\n");
1808 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 1809 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 1810 POSTING_READ(PGTBL_ER);
8a905236
JB
1811 }
1812 }
1813
a6c45cf0 1814 if (!IS_GEN2(dev)) {
8a905236
JB
1815 if (eir & I915_ERROR_PAGE_TABLE) {
1816 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
1817 pr_err("page table error\n");
1818 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 1819 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 1820 POSTING_READ(PGTBL_ER);
8a905236
JB
1821 }
1822 }
1823
1824 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 1825 pr_err("memory refresh error:\n");
9db4a9c7 1826 for_each_pipe(pipe)
a70491cc 1827 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 1828 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
1829 /* pipestat has already been acked */
1830 }
1831 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
1832 pr_err("instruction error\n");
1833 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
1834 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1835 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 1836 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
1837 u32 ipeir = I915_READ(IPEIR);
1838
a70491cc
JP
1839 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1840 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 1841 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 1842 I915_WRITE(IPEIR, ipeir);
3143a2bf 1843 POSTING_READ(IPEIR);
8a905236
JB
1844 } else {
1845 u32 ipeir = I915_READ(IPEIR_I965);
1846
a70491cc
JP
1847 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1848 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 1849 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 1850 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 1851 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 1852 POSTING_READ(IPEIR_I965);
8a905236
JB
1853 }
1854 }
1855
1856 I915_WRITE(EIR, eir);
3143a2bf 1857 POSTING_READ(EIR);
8a905236
JB
1858 eir = I915_READ(EIR);
1859 if (eir) {
1860 /*
1861 * some errors might have become stuck,
1862 * mask them.
1863 */
1864 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1865 I915_WRITE(EMR, I915_READ(EMR) | eir);
1866 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1867 }
35aed2e6
CW
1868}
1869
1870/**
1871 * i915_handle_error - handle an error interrupt
1872 * @dev: drm device
1873 *
1874 * Do some basic checking of regsiter state at error interrupt time and
1875 * dump it to the syslog. Also call i915_capture_error_state() to make
1876 * sure we get a record and make it available in debugfs. Fire a uevent
1877 * so userspace knows something bad happened (should trigger collection
1878 * of a ring dump etc.).
1879 */
527f9e90 1880void i915_handle_error(struct drm_device *dev, bool wedged)
35aed2e6
CW
1881{
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883
1884 i915_capture_error_state(dev);
1885 i915_report_and_clear_eir(dev);
8a905236 1886
ba1234d1 1887 if (wedged) {
f69061be
DV
1888 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1889 &dev_priv->gpu_error.reset_counter);
ba1234d1 1890
11ed50ec 1891 /*
17e1df07
DV
1892 * Wakeup waiting processes so that the reset work function
1893 * i915_error_work_func doesn't deadlock trying to grab various
1894 * locks. By bumping the reset counter first, the woken
1895 * processes will see a reset in progress and back off,
1896 * releasing their locks and then wait for the reset completion.
1897 * We must do this for _all_ gpu waiters that might hold locks
1898 * that the reset work needs to acquire.
1899 *
1900 * Note: The wake_up serves as the required memory barrier to
1901 * ensure that the waiters see the updated value of the reset
1902 * counter atomic_t.
11ed50ec 1903 */
17e1df07 1904 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
1905 }
1906
122f46ba
DV
1907 /*
1908 * Our reset work can grab modeset locks (since it needs to reset the
1909 * state of outstanding pagelips). Hence it must not be run on our own
1910 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1911 * code will deadlock.
1912 */
1913 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
1914}
1915
21ad8330 1916static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd
SF
1917{
1918 drm_i915_private_t *dev_priv = dev->dev_private;
1919 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 1921 struct drm_i915_gem_object *obj;
4e5359cd
SF
1922 struct intel_unpin_work *work;
1923 unsigned long flags;
1924 bool stall_detected;
1925
1926 /* Ignore early vblank irqs */
1927 if (intel_crtc == NULL)
1928 return;
1929
1930 spin_lock_irqsave(&dev->event_lock, flags);
1931 work = intel_crtc->unpin_work;
1932
e7d841ca
CW
1933 if (work == NULL ||
1934 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1935 !work->enable_stall_check) {
4e5359cd
SF
1936 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1937 spin_unlock_irqrestore(&dev->event_lock, flags);
1938 return;
1939 }
1940
1941 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 1942 obj = work->pending_flip_obj;
a6c45cf0 1943 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 1944 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 1945 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 1946 i915_gem_obj_ggtt_offset(obj);
4e5359cd 1947 } else {
9db4a9c7 1948 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 1949 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 1950 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
1951 crtc->x * crtc->fb->bits_per_pixel/8);
1952 }
1953
1954 spin_unlock_irqrestore(&dev->event_lock, flags);
1955
1956 if (stall_detected) {
1957 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1958 intel_prepare_page_flip(dev, intel_crtc->plane);
1959 }
1960}
1961
42f52ef8
KP
1962/* Called from drm generic code, passed 'crtc' which
1963 * we use as a pipe index
1964 */
f71d4af4 1965static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1966{
1967 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1968 unsigned long irqflags;
71e0ffa5 1969
5eddb70b 1970 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1971 return -EINVAL;
0a3e67a4 1972
1ec14ad3 1973 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 1974 if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
1975 i915_enable_pipestat(dev_priv, pipe,
1976 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1977 else
7c463586
KP
1978 i915_enable_pipestat(dev_priv, pipe,
1979 PIPE_VBLANK_INTERRUPT_ENABLE);
8692d00e
CW
1980
1981 /* maintain vblank delivery even in deep C-states */
1982 if (dev_priv->info->gen == 3)
6b26c86d 1983 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 1984 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 1985
0a3e67a4
JB
1986 return 0;
1987}
1988
f71d4af4 1989static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
1990{
1991 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1992 unsigned long irqflags;
b518421f
PZ
1993 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1994 DE_PIPE_VBLANK_ILK(pipe);
f796cf8f
JB
1995
1996 if (!i915_pipe_enabled(dev, pipe))
1997 return -EINVAL;
1998
1999 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2000 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2001 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2002
2003 return 0;
2004}
2005
7e231dbe
JB
2006static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2007{
2008 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2009 unsigned long irqflags;
31acc7f5 2010 u32 imr;
7e231dbe
JB
2011
2012 if (!i915_pipe_enabled(dev, pipe))
2013 return -EINVAL;
2014
2015 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7e231dbe 2016 imr = I915_READ(VLV_IMR);
31acc7f5 2017 if (pipe == 0)
7e231dbe 2018 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
31acc7f5 2019 else
7e231dbe 2020 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2021 I915_WRITE(VLV_IMR, imr);
31acc7f5
JB
2022 i915_enable_pipestat(dev_priv, pipe,
2023 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe
JB
2024 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2025
2026 return 0;
2027}
2028
42f52ef8
KP
2029/* Called from drm generic code, passed 'crtc' which
2030 * we use as a pipe index
2031 */
f71d4af4 2032static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2033{
2034 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2035 unsigned long irqflags;
0a3e67a4 2036
1ec14ad3 2037 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
8692d00e 2038 if (dev_priv->info->gen == 3)
6b26c86d 2039 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2040
f796cf8f
JB
2041 i915_disable_pipestat(dev_priv, pipe,
2042 PIPE_VBLANK_INTERRUPT_ENABLE |
2043 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2044 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2045}
2046
f71d4af4 2047static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2048{
2049 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2050 unsigned long irqflags;
b518421f
PZ
2051 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2052 DE_PIPE_VBLANK_ILK(pipe);
f796cf8f
JB
2053
2054 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2055 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2056 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2057}
2058
7e231dbe
JB
2059static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2060{
2061 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2062 unsigned long irqflags;
31acc7f5 2063 u32 imr;
7e231dbe
JB
2064
2065 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5
JB
2066 i915_disable_pipestat(dev_priv, pipe,
2067 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe 2068 imr = I915_READ(VLV_IMR);
31acc7f5 2069 if (pipe == 0)
7e231dbe 2070 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
31acc7f5 2071 else
7e231dbe 2072 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2073 I915_WRITE(VLV_IMR, imr);
7e231dbe
JB
2074 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2075}
2076
893eead0
CW
2077static u32
2078ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2079{
893eead0
CW
2080 return list_entry(ring->request_list.prev,
2081 struct drm_i915_gem_request, list)->seqno;
2082}
2083
9107e9d2
CW
2084static bool
2085ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2086{
2087 return (list_empty(&ring->request_list) ||
2088 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2089}
2090
6274f212
CW
2091static struct intel_ring_buffer *
2092semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2093{
2094 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6274f212 2095 u32 cmd, ipehr, acthd, acthd_min;
a24a11e6
CW
2096
2097 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2098 if ((ipehr & ~(0x3 << 16)) !=
2099 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
6274f212 2100 return NULL;
a24a11e6
CW
2101
2102 /* ACTHD is likely pointing to the dword after the actual command,
2103 * so scan backwards until we find the MBOX.
2104 */
6274f212 2105 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
a24a11e6
CW
2106 acthd_min = max((int)acthd - 3 * 4, 0);
2107 do {
2108 cmd = ioread32(ring->virtual_start + acthd);
2109 if (cmd == ipehr)
2110 break;
2111
2112 acthd -= 4;
2113 if (acthd < acthd_min)
6274f212 2114 return NULL;
a24a11e6
CW
2115 } while (1);
2116
6274f212
CW
2117 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2118 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
a24a11e6
CW
2119}
2120
6274f212
CW
2121static int semaphore_passed(struct intel_ring_buffer *ring)
2122{
2123 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2124 struct intel_ring_buffer *signaller;
2125 u32 seqno, ctl;
2126
2127 ring->hangcheck.deadlock = true;
2128
2129 signaller = semaphore_waits_for(ring, &seqno);
2130 if (signaller == NULL || signaller->hangcheck.deadlock)
2131 return -1;
2132
2133 /* cursory check for an unkickable deadlock */
2134 ctl = I915_READ_CTL(signaller);
2135 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2136 return -1;
2137
2138 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2139}
2140
2141static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2142{
2143 struct intel_ring_buffer *ring;
2144 int i;
2145
2146 for_each_ring(ring, dev_priv, i)
2147 ring->hangcheck.deadlock = false;
2148}
2149
ad8beaea
MK
2150static enum intel_ring_hangcheck_action
2151ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1ec14ad3
CW
2152{
2153 struct drm_device *dev = ring->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2155 u32 tmp;
2156
6274f212 2157 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2158 return HANGCHECK_ACTIVE;
6274f212 2159
9107e9d2 2160 if (IS_GEN2(dev))
f2f4d82f 2161 return HANGCHECK_HUNG;
9107e9d2
CW
2162
2163 /* Is the chip hanging on a WAIT_FOR_EVENT?
2164 * If so we can simply poke the RB_WAIT bit
2165 * and break the hang. This should work on
2166 * all but the second generation chipsets.
2167 */
2168 tmp = I915_READ_CTL(ring);
1ec14ad3
CW
2169 if (tmp & RING_WAIT) {
2170 DRM_ERROR("Kicking stuck wait on %s\n",
2171 ring->name);
09e14bf3 2172 i915_handle_error(dev, false);
1ec14ad3 2173 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2174 return HANGCHECK_KICK;
6274f212
CW
2175 }
2176
2177 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2178 switch (semaphore_passed(ring)) {
2179 default:
f2f4d82f 2180 return HANGCHECK_HUNG;
6274f212
CW
2181 case 1:
2182 DRM_ERROR("Kicking stuck semaphore on %s\n",
2183 ring->name);
09e14bf3 2184 i915_handle_error(dev, false);
6274f212 2185 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2186 return HANGCHECK_KICK;
6274f212 2187 case 0:
f2f4d82f 2188 return HANGCHECK_WAIT;
6274f212 2189 }
9107e9d2 2190 }
ed5cbb03 2191
f2f4d82f 2192 return HANGCHECK_HUNG;
ed5cbb03
MK
2193}
2194
f65d9421
BG
2195/**
2196 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2197 * batchbuffers in a long time. We keep track per ring seqno progress and
2198 * if there are no progress, hangcheck score for that ring is increased.
2199 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2200 * we kick the ring. If we see no progress on three subsequent calls
2201 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2202 */
a658b5d2 2203static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2204{
2205 struct drm_device *dev = (struct drm_device *)data;
2206 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2207 struct intel_ring_buffer *ring;
b4519513 2208 int i;
05407ff8 2209 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2210 bool stuck[I915_NUM_RINGS] = { 0 };
2211#define BUSY 1
2212#define KICK 5
2213#define HUNG 20
2214#define FIRE 30
893eead0 2215
3e0dc6b0
BW
2216 if (!i915_enable_hangcheck)
2217 return;
2218
b4519513 2219 for_each_ring(ring, dev_priv, i) {
05407ff8 2220 u32 seqno, acthd;
9107e9d2 2221 bool busy = true;
05407ff8 2222
6274f212
CW
2223 semaphore_clear_deadlocks(dev_priv);
2224
05407ff8
MK
2225 seqno = ring->get_seqno(ring, false);
2226 acthd = intel_ring_get_active_head(ring);
b4519513 2227
9107e9d2
CW
2228 if (ring->hangcheck.seqno == seqno) {
2229 if (ring_idle(ring, seqno)) {
da661464
MK
2230 ring->hangcheck.action = HANGCHECK_IDLE;
2231
9107e9d2
CW
2232 if (waitqueue_active(&ring->irq_queue)) {
2233 /* Issue a wake-up to catch stuck h/w. */
094f9a54
CW
2234 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2235 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2236 ring->name);
2237 wake_up_all(&ring->irq_queue);
2238 }
2239 /* Safeguard against driver failure */
2240 ring->hangcheck.score += BUSY;
9107e9d2
CW
2241 } else
2242 busy = false;
05407ff8 2243 } else {
6274f212
CW
2244 /* We always increment the hangcheck score
2245 * if the ring is busy and still processing
2246 * the same request, so that no single request
2247 * can run indefinitely (such as a chain of
2248 * batches). The only time we do not increment
2249 * the hangcheck score on this ring, if this
2250 * ring is in a legitimate wait for another
2251 * ring. In that case the waiting ring is a
2252 * victim and we want to be sure we catch the
2253 * right culprit. Then every time we do kick
2254 * the ring, add a small increment to the
2255 * score so that we can catch a batch that is
2256 * being repeatedly kicked and so responsible
2257 * for stalling the machine.
2258 */
ad8beaea
MK
2259 ring->hangcheck.action = ring_stuck(ring,
2260 acthd);
2261
2262 switch (ring->hangcheck.action) {
da661464 2263 case HANGCHECK_IDLE:
f2f4d82f 2264 case HANGCHECK_WAIT:
6274f212 2265 break;
f2f4d82f 2266 case HANGCHECK_ACTIVE:
ea04cb31 2267 ring->hangcheck.score += BUSY;
6274f212 2268 break;
f2f4d82f 2269 case HANGCHECK_KICK:
ea04cb31 2270 ring->hangcheck.score += KICK;
6274f212 2271 break;
f2f4d82f 2272 case HANGCHECK_HUNG:
ea04cb31 2273 ring->hangcheck.score += HUNG;
6274f212
CW
2274 stuck[i] = true;
2275 break;
2276 }
05407ff8 2277 }
9107e9d2 2278 } else {
da661464
MK
2279 ring->hangcheck.action = HANGCHECK_ACTIVE;
2280
9107e9d2
CW
2281 /* Gradually reduce the count so that we catch DoS
2282 * attempts across multiple batches.
2283 */
2284 if (ring->hangcheck.score > 0)
2285 ring->hangcheck.score--;
d1e61e7f
CW
2286 }
2287
05407ff8
MK
2288 ring->hangcheck.seqno = seqno;
2289 ring->hangcheck.acthd = acthd;
9107e9d2 2290 busy_count += busy;
893eead0 2291 }
b9201c14 2292
92cab734 2293 for_each_ring(ring, dev_priv, i) {
9107e9d2 2294 if (ring->hangcheck.score > FIRE) {
b8d88d1d
DV
2295 DRM_INFO("%s on %s\n",
2296 stuck[i] ? "stuck" : "no progress",
2297 ring->name);
a43adf07 2298 rings_hung++;
92cab734
MK
2299 }
2300 }
2301
05407ff8
MK
2302 if (rings_hung)
2303 return i915_handle_error(dev, true);
f65d9421 2304
05407ff8
MK
2305 if (busy_count)
2306 /* Reset timer case chip hangs without another request
2307 * being added */
10cd45b6
MK
2308 i915_queue_hangcheck(dev);
2309}
2310
2311void i915_queue_hangcheck(struct drm_device *dev)
2312{
2313 struct drm_i915_private *dev_priv = dev->dev_private;
2314 if (!i915_enable_hangcheck)
2315 return;
2316
2317 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2318 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2319}
2320
91738a95
PZ
2321static void ibx_irq_preinstall(struct drm_device *dev)
2322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324
2325 if (HAS_PCH_NOP(dev))
2326 return;
2327
2328 /* south display irq */
2329 I915_WRITE(SDEIMR, 0xffffffff);
2330 /*
2331 * SDEIER is also touched by the interrupt handler to work around missed
2332 * PCH interrupts. Hence we can't update it after the interrupt handler
2333 * is enabled - instead we unconditionally enable all PCH interrupt
2334 * sources here, but then only unmask them as needed with SDEIMR.
2335 */
2336 I915_WRITE(SDEIER, 0xffffffff);
2337 POSTING_READ(SDEIER);
2338}
2339
d18ea1b5
DV
2340static void gen5_gt_irq_preinstall(struct drm_device *dev)
2341{
2342 struct drm_i915_private *dev_priv = dev->dev_private;
2343
2344 /* and GT */
2345 I915_WRITE(GTIMR, 0xffffffff);
2346 I915_WRITE(GTIER, 0x0);
2347 POSTING_READ(GTIER);
2348
2349 if (INTEL_INFO(dev)->gen >= 6) {
2350 /* and PM */
2351 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2352 I915_WRITE(GEN6_PMIER, 0x0);
2353 POSTING_READ(GEN6_PMIER);
2354 }
2355}
2356
1da177e4
LT
2357/* drm_dma.h hooks
2358*/
f71d4af4 2359static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
2360{
2361 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2362
4697995b
JB
2363 atomic_set(&dev_priv->irq_received, 0);
2364
036a4a7d 2365 I915_WRITE(HWSTAM, 0xeffe);
bdfcdb63 2366
036a4a7d
ZW
2367 I915_WRITE(DEIMR, 0xffffffff);
2368 I915_WRITE(DEIER, 0x0);
3143a2bf 2369 POSTING_READ(DEIER);
036a4a7d 2370
d18ea1b5 2371 gen5_gt_irq_preinstall(dev);
c650156a 2372
91738a95 2373 ibx_irq_preinstall(dev);
7d99163d
BW
2374}
2375
7e231dbe
JB
2376static void valleyview_irq_preinstall(struct drm_device *dev)
2377{
2378 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2379 int pipe;
2380
2381 atomic_set(&dev_priv->irq_received, 0);
2382
7e231dbe
JB
2383 /* VLV magic */
2384 I915_WRITE(VLV_IMR, 0);
2385 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2386 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2387 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2388
7e231dbe
JB
2389 /* and GT */
2390 I915_WRITE(GTIIR, I915_READ(GTIIR));
2391 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5
DV
2392
2393 gen5_gt_irq_preinstall(dev);
7e231dbe
JB
2394
2395 I915_WRITE(DPINVGTT, 0xff);
2396
2397 I915_WRITE(PORT_HOTPLUG_EN, 0);
2398 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2399 for_each_pipe(pipe)
2400 I915_WRITE(PIPESTAT(pipe), 0xffff);
2401 I915_WRITE(VLV_IIR, 0xffffffff);
2402 I915_WRITE(VLV_IMR, 0xffffffff);
2403 I915_WRITE(VLV_IER, 0x0);
2404 POSTING_READ(VLV_IER);
2405}
2406
82a28bcf 2407static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973
KP
2408{
2409 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf
DV
2410 struct drm_mode_config *mode_config = &dev->mode_config;
2411 struct intel_encoder *intel_encoder;
fee884ed 2412 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2413
2414 if (HAS_PCH_IBX(dev)) {
fee884ed 2415 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2416 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2417 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2418 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2419 } else {
fee884ed 2420 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2421 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2422 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2423 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2424 }
7fe0b973 2425
fee884ed 2426 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2427
2428 /*
2429 * Enable digital hotplug on the PCH, and configure the DP short pulse
2430 * duration to 2ms (which is the minimum in the Display Port spec)
2431 *
2432 * This register is the same on all known PCH chips.
2433 */
7fe0b973
KP
2434 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2435 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2436 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2437 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2438 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2439 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2440}
2441
d46da437
PZ
2442static void ibx_irq_postinstall(struct drm_device *dev)
2443{
2444 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf 2445 u32 mask;
e5868a31 2446
692a04cf
DV
2447 if (HAS_PCH_NOP(dev))
2448 return;
2449
8664281b
PZ
2450 if (HAS_PCH_IBX(dev)) {
2451 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
de032bf4 2452 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
8664281b
PZ
2453 } else {
2454 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2455
2456 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2457 }
ab5c608b 2458
d46da437
PZ
2459 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2460 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
2461}
2462
0a9a8c91
DV
2463static void gen5_gt_irq_postinstall(struct drm_device *dev)
2464{
2465 struct drm_i915_private *dev_priv = dev->dev_private;
2466 u32 pm_irqs, gt_irqs;
2467
2468 pm_irqs = gt_irqs = 0;
2469
2470 dev_priv->gt_irq_mask = ~0;
040d2baa 2471 if (HAS_L3_DPF(dev)) {
0a9a8c91 2472 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
2473 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2474 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
2475 }
2476
2477 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2478 if (IS_GEN5(dev)) {
2479 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2480 ILK_BSD_USER_INTERRUPT;
2481 } else {
2482 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2483 }
2484
2485 I915_WRITE(GTIIR, I915_READ(GTIIR));
2486 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2487 I915_WRITE(GTIER, gt_irqs);
2488 POSTING_READ(GTIER);
2489
2490 if (INTEL_INFO(dev)->gen >= 6) {
2491 pm_irqs |= GEN6_PM_RPS_EVENTS;
2492
2493 if (HAS_VEBOX(dev))
2494 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2495
605cd25b 2496 dev_priv->pm_irq_mask = 0xffffffff;
0a9a8c91 2497 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
605cd25b 2498 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
0a9a8c91
DV
2499 I915_WRITE(GEN6_PMIER, pm_irqs);
2500 POSTING_READ(GEN6_PMIER);
2501 }
2502}
2503
f71d4af4 2504static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 2505{
4bc9d430 2506 unsigned long irqflags;
036a4a7d 2507 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8e76f8dc
PZ
2508 u32 display_mask, extra_mask;
2509
2510 if (INTEL_INFO(dev)->gen >= 7) {
2511 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2512 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2513 DE_PLANEB_FLIP_DONE_IVB |
2514 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2515 DE_ERR_INT_IVB);
2516 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2517 DE_PIPEA_VBLANK_IVB);
2518
2519 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2520 } else {
2521 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2522 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b
DV
2523 DE_AUX_CHANNEL_A |
2524 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
2525 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2526 DE_POISON);
8e76f8dc
PZ
2527 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2528 }
036a4a7d 2529
1ec14ad3 2530 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
2531
2532 /* should always can generate irq */
2533 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3 2534 I915_WRITE(DEIMR, dev_priv->irq_mask);
8e76f8dc 2535 I915_WRITE(DEIER, display_mask | extra_mask);
3143a2bf 2536 POSTING_READ(DEIER);
036a4a7d 2537
0a9a8c91 2538 gen5_gt_irq_postinstall(dev);
036a4a7d 2539
d46da437 2540 ibx_irq_postinstall(dev);
7fe0b973 2541
f97108d1 2542 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
2543 /* Enable PCU event interrupts
2544 *
2545 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
2546 * setup is guaranteed to run in single-threaded context. But we
2547 * need it to make the assert_spin_locked happy. */
2548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 2549 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 2550 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
2551 }
2552
036a4a7d
ZW
2553 return 0;
2554}
2555
7e231dbe
JB
2556static int valleyview_irq_postinstall(struct drm_device *dev)
2557{
2558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7e231dbe 2559 u32 enable_mask;
31acc7f5 2560 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
b79480ba 2561 unsigned long irqflags;
7e231dbe
JB
2562
2563 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
31acc7f5
JB
2564 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2565 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2566 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
7e231dbe
JB
2567 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2568
31acc7f5
JB
2569 /*
2570 *Leave vblank interrupts masked initially. enable/disable will
2571 * toggle them based on usage.
2572 */
2573 dev_priv->irq_mask = (~enable_mask) |
2574 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2575 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2576
20afbda2
DV
2577 I915_WRITE(PORT_HOTPLUG_EN, 0);
2578 POSTING_READ(PORT_HOTPLUG_EN);
2579
7e231dbe
JB
2580 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2581 I915_WRITE(VLV_IER, enable_mask);
2582 I915_WRITE(VLV_IIR, 0xffffffff);
2583 I915_WRITE(PIPESTAT(0), 0xffff);
2584 I915_WRITE(PIPESTAT(1), 0xffff);
2585 POSTING_READ(VLV_IER);
2586
b79480ba
DV
2587 /* Interrupt setup is already guaranteed to be single-threaded, this is
2588 * just to make the assert_spin_locked check happy. */
2589 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2590 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
515ac2bb 2591 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
31acc7f5 2592 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
b79480ba 2593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 2594
7e231dbe
JB
2595 I915_WRITE(VLV_IIR, 0xffffffff);
2596 I915_WRITE(VLV_IIR, 0xffffffff);
2597
0a9a8c91 2598 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
2599
2600 /* ack & enable invalid PTE error interrupts */
2601#if 0 /* FIXME: add support to irq handler for checking these bits */
2602 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2603 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2604#endif
2605
2606 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
2607
2608 return 0;
2609}
2610
7e231dbe
JB
2611static void valleyview_irq_uninstall(struct drm_device *dev)
2612{
2613 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2614 int pipe;
2615
2616 if (!dev_priv)
2617 return;
2618
ac4c16c5
EE
2619 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2620
7e231dbe
JB
2621 for_each_pipe(pipe)
2622 I915_WRITE(PIPESTAT(pipe), 0xffff);
2623
2624 I915_WRITE(HWSTAM, 0xffffffff);
2625 I915_WRITE(PORT_HOTPLUG_EN, 0);
2626 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2627 for_each_pipe(pipe)
2628 I915_WRITE(PIPESTAT(pipe), 0xffff);
2629 I915_WRITE(VLV_IIR, 0xffffffff);
2630 I915_WRITE(VLV_IMR, 0xffffffff);
2631 I915_WRITE(VLV_IER, 0x0);
2632 POSTING_READ(VLV_IER);
2633}
2634
f71d4af4 2635static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
2636{
2637 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4697995b
JB
2638
2639 if (!dev_priv)
2640 return;
2641
ac4c16c5
EE
2642 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2643
036a4a7d
ZW
2644 I915_WRITE(HWSTAM, 0xffffffff);
2645
2646 I915_WRITE(DEIMR, 0xffffffff);
2647 I915_WRITE(DEIER, 0x0);
2648 I915_WRITE(DEIIR, I915_READ(DEIIR));
8664281b
PZ
2649 if (IS_GEN7(dev))
2650 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
036a4a7d
ZW
2651
2652 I915_WRITE(GTIMR, 0xffffffff);
2653 I915_WRITE(GTIER, 0x0);
2654 I915_WRITE(GTIIR, I915_READ(GTIIR));
192aac1f 2655
ab5c608b
BW
2656 if (HAS_PCH_NOP(dev))
2657 return;
2658
192aac1f
KP
2659 I915_WRITE(SDEIMR, 0xffffffff);
2660 I915_WRITE(SDEIER, 0x0);
2661 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
8664281b
PZ
2662 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2663 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
036a4a7d
ZW
2664}
2665
a266c7d5 2666static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4
LT
2667{
2668 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 2669 int pipe;
91e3738e 2670
a266c7d5 2671 atomic_set(&dev_priv->irq_received, 0);
5ca58282 2672
9db4a9c7
JB
2673 for_each_pipe(pipe)
2674 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
2675 I915_WRITE16(IMR, 0xffff);
2676 I915_WRITE16(IER, 0x0);
2677 POSTING_READ16(IER);
c2798b19
CW
2678}
2679
2680static int i8xx_irq_postinstall(struct drm_device *dev)
2681{
2682 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2683
c2798b19
CW
2684 I915_WRITE16(EMR,
2685 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2686
2687 /* Unmask the interrupts that we always want on. */
2688 dev_priv->irq_mask =
2689 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2690 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2691 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2692 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2693 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2694 I915_WRITE16(IMR, dev_priv->irq_mask);
2695
2696 I915_WRITE16(IER,
2697 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2698 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2699 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2700 I915_USER_INTERRUPT);
2701 POSTING_READ16(IER);
2702
2703 return 0;
2704}
2705
90a72f87
VS
2706/*
2707 * Returns true when a page flip has completed.
2708 */
2709static bool i8xx_handle_vblank(struct drm_device *dev,
2710 int pipe, u16 iir)
2711{
2712 drm_i915_private_t *dev_priv = dev->dev_private;
2713 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2714
2715 if (!drm_handle_vblank(dev, pipe))
2716 return false;
2717
2718 if ((iir & flip_pending) == 0)
2719 return false;
2720
2721 intel_prepare_page_flip(dev, pipe);
2722
2723 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2724 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2725 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2726 * the flip is completed (no longer pending). Since this doesn't raise
2727 * an interrupt per se, we watch for the change at vblank.
2728 */
2729 if (I915_READ16(ISR) & flip_pending)
2730 return false;
2731
2732 intel_finish_page_flip(dev, pipe);
2733
2734 return true;
2735}
2736
ff1f525e 2737static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
2738{
2739 struct drm_device *dev = (struct drm_device *) arg;
2740 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
c2798b19
CW
2741 u16 iir, new_iir;
2742 u32 pipe_stats[2];
2743 unsigned long irqflags;
c2798b19
CW
2744 int pipe;
2745 u16 flip_mask =
2746 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2747 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2748
2749 atomic_inc(&dev_priv->irq_received);
2750
2751 iir = I915_READ16(IIR);
2752 if (iir == 0)
2753 return IRQ_NONE;
2754
2755 while (iir & ~flip_mask) {
2756 /* Can't rely on pipestat interrupt bit in iir as it might
2757 * have been cleared after the pipestat interrupt was received.
2758 * It doesn't set the bit in iir again, but it still produces
2759 * interrupts (for non-MSI).
2760 */
2761 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2762 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2763 i915_handle_error(dev, false);
2764
2765 for_each_pipe(pipe) {
2766 int reg = PIPESTAT(pipe);
2767 pipe_stats[pipe] = I915_READ(reg);
2768
2769 /*
2770 * Clear the PIPE*STAT regs before the IIR
2771 */
2772 if (pipe_stats[pipe] & 0x8000ffff) {
2773 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2774 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2775 pipe_name(pipe));
2776 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
2777 }
2778 }
2779 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2780
2781 I915_WRITE16(IIR, iir & ~flip_mask);
2782 new_iir = I915_READ16(IIR); /* Flush posted writes */
2783
d05c617e 2784 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
2785
2786 if (iir & I915_USER_INTERRUPT)
2787 notify_ring(dev, &dev_priv->ring[RCS]);
2788
2789 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2790 i8xx_handle_vblank(dev, 0, iir))
2791 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
c2798b19
CW
2792
2793 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2794 i8xx_handle_vblank(dev, 1, iir))
2795 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
c2798b19
CW
2796
2797 iir = new_iir;
2798 }
2799
2800 return IRQ_HANDLED;
2801}
2802
2803static void i8xx_irq_uninstall(struct drm_device * dev)
2804{
2805 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2806 int pipe;
2807
c2798b19
CW
2808 for_each_pipe(pipe) {
2809 /* Clear enable bits; then clear status bits */
2810 I915_WRITE(PIPESTAT(pipe), 0);
2811 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2812 }
2813 I915_WRITE16(IMR, 0xffff);
2814 I915_WRITE16(IER, 0x0);
2815 I915_WRITE16(IIR, I915_READ16(IIR));
2816}
2817
a266c7d5
CW
2818static void i915_irq_preinstall(struct drm_device * dev)
2819{
2820 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2821 int pipe;
2822
2823 atomic_set(&dev_priv->irq_received, 0);
2824
2825 if (I915_HAS_HOTPLUG(dev)) {
2826 I915_WRITE(PORT_HOTPLUG_EN, 0);
2827 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2828 }
2829
00d98ebd 2830 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
2831 for_each_pipe(pipe)
2832 I915_WRITE(PIPESTAT(pipe), 0);
2833 I915_WRITE(IMR, 0xffffffff);
2834 I915_WRITE(IER, 0x0);
2835 POSTING_READ(IER);
2836}
2837
2838static int i915_irq_postinstall(struct drm_device *dev)
2839{
2840 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
38bde180 2841 u32 enable_mask;
a266c7d5 2842
38bde180
CW
2843 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2844
2845 /* Unmask the interrupts that we always want on. */
2846 dev_priv->irq_mask =
2847 ~(I915_ASLE_INTERRUPT |
2848 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2849 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2850 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2851 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2852 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2853
2854 enable_mask =
2855 I915_ASLE_INTERRUPT |
2856 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2857 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2858 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2859 I915_USER_INTERRUPT;
2860
a266c7d5 2861 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
2862 I915_WRITE(PORT_HOTPLUG_EN, 0);
2863 POSTING_READ(PORT_HOTPLUG_EN);
2864
a266c7d5
CW
2865 /* Enable in IER... */
2866 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2867 /* and unmask in IMR */
2868 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2869 }
2870
a266c7d5
CW
2871 I915_WRITE(IMR, dev_priv->irq_mask);
2872 I915_WRITE(IER, enable_mask);
2873 POSTING_READ(IER);
2874
f49e38dd 2875 i915_enable_asle_pipestat(dev);
20afbda2
DV
2876
2877 return 0;
2878}
2879
90a72f87
VS
2880/*
2881 * Returns true when a page flip has completed.
2882 */
2883static bool i915_handle_vblank(struct drm_device *dev,
2884 int plane, int pipe, u32 iir)
2885{
2886 drm_i915_private_t *dev_priv = dev->dev_private;
2887 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2888
2889 if (!drm_handle_vblank(dev, pipe))
2890 return false;
2891
2892 if ((iir & flip_pending) == 0)
2893 return false;
2894
2895 intel_prepare_page_flip(dev, plane);
2896
2897 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2898 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2899 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2900 * the flip is completed (no longer pending). Since this doesn't raise
2901 * an interrupt per se, we watch for the change at vblank.
2902 */
2903 if (I915_READ(ISR) & flip_pending)
2904 return false;
2905
2906 intel_finish_page_flip(dev, pipe);
2907
2908 return true;
2909}
2910
ff1f525e 2911static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
2912{
2913 struct drm_device *dev = (struct drm_device *) arg;
2914 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8291ee90 2915 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 2916 unsigned long irqflags;
38bde180
CW
2917 u32 flip_mask =
2918 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2919 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 2920 int pipe, ret = IRQ_NONE;
a266c7d5
CW
2921
2922 atomic_inc(&dev_priv->irq_received);
2923
2924 iir = I915_READ(IIR);
38bde180
CW
2925 do {
2926 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 2927 bool blc_event = false;
a266c7d5
CW
2928
2929 /* Can't rely on pipestat interrupt bit in iir as it might
2930 * have been cleared after the pipestat interrupt was received.
2931 * It doesn't set the bit in iir again, but it still produces
2932 * interrupts (for non-MSI).
2933 */
2934 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2935 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2936 i915_handle_error(dev, false);
2937
2938 for_each_pipe(pipe) {
2939 int reg = PIPESTAT(pipe);
2940 pipe_stats[pipe] = I915_READ(reg);
2941
38bde180 2942 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5
CW
2943 if (pipe_stats[pipe] & 0x8000ffff) {
2944 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2945 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2946 pipe_name(pipe));
2947 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 2948 irq_received = true;
a266c7d5
CW
2949 }
2950 }
2951 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2952
2953 if (!irq_received)
2954 break;
2955
a266c7d5
CW
2956 /* Consume port. Then clear IIR or we'll miss events */
2957 if ((I915_HAS_HOTPLUG(dev)) &&
2958 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2959 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 2960 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
a266c7d5
CW
2961
2962 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2963 hotplug_status);
91d131d2
DV
2964
2965 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2966
a266c7d5 2967 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
38bde180 2968 POSTING_READ(PORT_HOTPLUG_STAT);
a266c7d5
CW
2969 }
2970
38bde180 2971 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
2972 new_iir = I915_READ(IIR); /* Flush posted writes */
2973
a266c7d5
CW
2974 if (iir & I915_USER_INTERRUPT)
2975 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 2976
a266c7d5 2977 for_each_pipe(pipe) {
38bde180
CW
2978 int plane = pipe;
2979 if (IS_MOBILE(dev))
2980 plane = !plane;
90a72f87 2981
8291ee90 2982 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
2983 i915_handle_vblank(dev, plane, pipe, iir))
2984 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
2985
2986 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2987 blc_event = true;
2988 }
2989
a266c7d5
CW
2990 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2991 intel_opregion_asle_intr(dev);
2992
2993 /* With MSI, interrupts are only generated when iir
2994 * transitions from zero to nonzero. If another bit got
2995 * set while we were handling the existing iir bits, then
2996 * we would never get another interrupt.
2997 *
2998 * This is fine on non-MSI as well, as if we hit this path
2999 * we avoid exiting the interrupt handler only to generate
3000 * another one.
3001 *
3002 * Note that for MSI this could cause a stray interrupt report
3003 * if an interrupt landed in the time between writing IIR and
3004 * the posting read. This should be rare enough to never
3005 * trigger the 99% of 100,000 interrupts test for disabling
3006 * stray interrupts.
3007 */
38bde180 3008 ret = IRQ_HANDLED;
a266c7d5 3009 iir = new_iir;
38bde180 3010 } while (iir & ~flip_mask);
a266c7d5 3011
d05c617e 3012 i915_update_dri1_breadcrumb(dev);
8291ee90 3013
a266c7d5
CW
3014 return ret;
3015}
3016
3017static void i915_irq_uninstall(struct drm_device * dev)
3018{
3019 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3020 int pipe;
3021
ac4c16c5
EE
3022 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3023
a266c7d5
CW
3024 if (I915_HAS_HOTPLUG(dev)) {
3025 I915_WRITE(PORT_HOTPLUG_EN, 0);
3026 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3027 }
3028
00d98ebd 3029 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3030 for_each_pipe(pipe) {
3031 /* Clear enable bits; then clear status bits */
a266c7d5 3032 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3033 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3034 }
a266c7d5
CW
3035 I915_WRITE(IMR, 0xffffffff);
3036 I915_WRITE(IER, 0x0);
3037
a266c7d5
CW
3038 I915_WRITE(IIR, I915_READ(IIR));
3039}
3040
3041static void i965_irq_preinstall(struct drm_device * dev)
3042{
3043 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3044 int pipe;
3045
3046 atomic_set(&dev_priv->irq_received, 0);
3047
adca4730
CW
3048 I915_WRITE(PORT_HOTPLUG_EN, 0);
3049 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3050
3051 I915_WRITE(HWSTAM, 0xeffe);
3052 for_each_pipe(pipe)
3053 I915_WRITE(PIPESTAT(pipe), 0);
3054 I915_WRITE(IMR, 0xffffffff);
3055 I915_WRITE(IER, 0x0);
3056 POSTING_READ(IER);
3057}
3058
3059static int i965_irq_postinstall(struct drm_device *dev)
3060{
3061 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
bbba0a97 3062 u32 enable_mask;
a266c7d5 3063 u32 error_mask;
b79480ba 3064 unsigned long irqflags;
a266c7d5 3065
a266c7d5 3066 /* Unmask the interrupts that we always want on. */
bbba0a97 3067 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3068 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3069 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3070 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3071 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3072 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3073 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3074
3075 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3076 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3077 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3078 enable_mask |= I915_USER_INTERRUPT;
3079
3080 if (IS_G4X(dev))
3081 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3082
b79480ba
DV
3083 /* Interrupt setup is already guaranteed to be single-threaded, this is
3084 * just to make the assert_spin_locked check happy. */
3085 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
515ac2bb 3086 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
b79480ba 3087 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3088
a266c7d5
CW
3089 /*
3090 * Enable some error detection, note the instruction error mask
3091 * bit is reserved, so we leave it masked.
3092 */
3093 if (IS_G4X(dev)) {
3094 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3095 GM45_ERROR_MEM_PRIV |
3096 GM45_ERROR_CP_PRIV |
3097 I915_ERROR_MEMORY_REFRESH);
3098 } else {
3099 error_mask = ~(I915_ERROR_PAGE_TABLE |
3100 I915_ERROR_MEMORY_REFRESH);
3101 }
3102 I915_WRITE(EMR, error_mask);
3103
3104 I915_WRITE(IMR, dev_priv->irq_mask);
3105 I915_WRITE(IER, enable_mask);
3106 POSTING_READ(IER);
3107
20afbda2
DV
3108 I915_WRITE(PORT_HOTPLUG_EN, 0);
3109 POSTING_READ(PORT_HOTPLUG_EN);
3110
f49e38dd 3111 i915_enable_asle_pipestat(dev);
20afbda2
DV
3112
3113 return 0;
3114}
3115
bac56d5b 3116static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2
DV
3117{
3118 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e5868a31 3119 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3120 struct intel_encoder *intel_encoder;
20afbda2
DV
3121 u32 hotplug_en;
3122
b5ea2d56
DV
3123 assert_spin_locked(&dev_priv->irq_lock);
3124
bac56d5b
EE
3125 if (I915_HAS_HOTPLUG(dev)) {
3126 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3127 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3128 /* Note HDMI and DP share hotplug bits */
e5868a31 3129 /* enable bits are the same for all generations */
cd569aed
EE
3130 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3131 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3132 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3133 /* Programming the CRT detection parameters tends
3134 to generate a spurious hotplug event about three
3135 seconds later. So just do it once.
3136 */
3137 if (IS_G4X(dev))
3138 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3139 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3140 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3141
bac56d5b
EE
3142 /* Ignore TV since it's buggy */
3143 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3144 }
a266c7d5
CW
3145}
3146
ff1f525e 3147static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3148{
3149 struct drm_device *dev = (struct drm_device *) arg;
3150 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
a266c7d5
CW
3151 u32 iir, new_iir;
3152 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5
CW
3153 unsigned long irqflags;
3154 int irq_received;
3155 int ret = IRQ_NONE, pipe;
21ad8330
VS
3156 u32 flip_mask =
3157 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3158 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5
CW
3159
3160 atomic_inc(&dev_priv->irq_received);
3161
3162 iir = I915_READ(IIR);
3163
a266c7d5 3164 for (;;) {
2c8ba29f
CW
3165 bool blc_event = false;
3166
21ad8330 3167 irq_received = (iir & ~flip_mask) != 0;
a266c7d5
CW
3168
3169 /* Can't rely on pipestat interrupt bit in iir as it might
3170 * have been cleared after the pipestat interrupt was received.
3171 * It doesn't set the bit in iir again, but it still produces
3172 * interrupts (for non-MSI).
3173 */
3174 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3175 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3176 i915_handle_error(dev, false);
3177
3178 for_each_pipe(pipe) {
3179 int reg = PIPESTAT(pipe);
3180 pipe_stats[pipe] = I915_READ(reg);
3181
3182 /*
3183 * Clear the PIPE*STAT regs before the IIR
3184 */
3185 if (pipe_stats[pipe] & 0x8000ffff) {
3186 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3187 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3188 pipe_name(pipe));
3189 I915_WRITE(reg, pipe_stats[pipe]);
3190 irq_received = 1;
3191 }
3192 }
3193 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3194
3195 if (!irq_received)
3196 break;
3197
3198 ret = IRQ_HANDLED;
3199
3200 /* Consume port. Then clear IIR or we'll miss events */
adca4730 3201 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
a266c7d5 3202 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04
EE
3203 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3204 HOTPLUG_INT_STATUS_G4X :
4f7fd709 3205 HOTPLUG_INT_STATUS_I915);
a266c7d5
CW
3206
3207 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3208 hotplug_status);
91d131d2
DV
3209
3210 intel_hpd_irq_handler(dev, hotplug_trigger,
3211 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3212
a266c7d5
CW
3213 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3214 I915_READ(PORT_HOTPLUG_STAT);
3215 }
3216
21ad8330 3217 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3218 new_iir = I915_READ(IIR); /* Flush posted writes */
3219
a266c7d5
CW
3220 if (iir & I915_USER_INTERRUPT)
3221 notify_ring(dev, &dev_priv->ring[RCS]);
3222 if (iir & I915_BSD_USER_INTERRUPT)
3223 notify_ring(dev, &dev_priv->ring[VCS]);
3224
a266c7d5 3225 for_each_pipe(pipe) {
2c8ba29f 3226 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3227 i915_handle_vblank(dev, pipe, pipe, iir))
3228 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3229
3230 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3231 blc_event = true;
3232 }
3233
3234
3235 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3236 intel_opregion_asle_intr(dev);
3237
515ac2bb
DV
3238 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3239 gmbus_irq_handler(dev);
3240
a266c7d5
CW
3241 /* With MSI, interrupts are only generated when iir
3242 * transitions from zero to nonzero. If another bit got
3243 * set while we were handling the existing iir bits, then
3244 * we would never get another interrupt.
3245 *
3246 * This is fine on non-MSI as well, as if we hit this path
3247 * we avoid exiting the interrupt handler only to generate
3248 * another one.
3249 *
3250 * Note that for MSI this could cause a stray interrupt report
3251 * if an interrupt landed in the time between writing IIR and
3252 * the posting read. This should be rare enough to never
3253 * trigger the 99% of 100,000 interrupts test for disabling
3254 * stray interrupts.
3255 */
3256 iir = new_iir;
3257 }
3258
d05c617e 3259 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3260
a266c7d5
CW
3261 return ret;
3262}
3263
3264static void i965_irq_uninstall(struct drm_device * dev)
3265{
3266 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3267 int pipe;
3268
3269 if (!dev_priv)
3270 return;
3271
ac4c16c5
EE
3272 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3273
adca4730
CW
3274 I915_WRITE(PORT_HOTPLUG_EN, 0);
3275 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3276
3277 I915_WRITE(HWSTAM, 0xffffffff);
3278 for_each_pipe(pipe)
3279 I915_WRITE(PIPESTAT(pipe), 0);
3280 I915_WRITE(IMR, 0xffffffff);
3281 I915_WRITE(IER, 0x0);
3282
3283 for_each_pipe(pipe)
3284 I915_WRITE(PIPESTAT(pipe),
3285 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3286 I915_WRITE(IIR, I915_READ(IIR));
3287}
3288
ac4c16c5
EE
3289static void i915_reenable_hotplug_timer_func(unsigned long data)
3290{
3291 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3292 struct drm_device *dev = dev_priv->dev;
3293 struct drm_mode_config *mode_config = &dev->mode_config;
3294 unsigned long irqflags;
3295 int i;
3296
3297 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3298 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3299 struct drm_connector *connector;
3300
3301 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3302 continue;
3303
3304 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3305
3306 list_for_each_entry(connector, &mode_config->connector_list, head) {
3307 struct intel_connector *intel_connector = to_intel_connector(connector);
3308
3309 if (intel_connector->encoder->hpd_pin == i) {
3310 if (connector->polled != intel_connector->polled)
3311 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3312 drm_get_connector_name(connector));
3313 connector->polled = intel_connector->polled;
3314 if (!connector->polled)
3315 connector->polled = DRM_CONNECTOR_POLL_HPD;
3316 }
3317 }
3318 }
3319 if (dev_priv->display.hpd_irq_setup)
3320 dev_priv->display.hpd_irq_setup(dev);
3321 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3322}
3323
f71d4af4
JB
3324void intel_irq_init(struct drm_device *dev)
3325{
8b2e326d
CW
3326 struct drm_i915_private *dev_priv = dev->dev_private;
3327
3328 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 3329 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 3330 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 3331 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 3332
99584db3
DV
3333 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3334 i915_hangcheck_elapsed,
61bac78e 3335 (unsigned long) dev);
ac4c16c5
EE
3336 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3337 (unsigned long) dev_priv);
61bac78e 3338
97a19a24 3339 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 3340
4cdb83ec
VS
3341 if (IS_GEN2(dev)) {
3342 dev->max_vblank_count = 0;
3343 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3344 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
3345 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3346 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
3347 } else {
3348 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3349 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
3350 }
3351
c2baf4b7 3352 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 3353 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
3354 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3355 }
f71d4af4 3356
7e231dbe
JB
3357 if (IS_VALLEYVIEW(dev)) {
3358 dev->driver->irq_handler = valleyview_irq_handler;
3359 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3360 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3361 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3362 dev->driver->enable_vblank = valleyview_enable_vblank;
3363 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 3364 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
f71d4af4
JB
3365 } else if (HAS_PCH_SPLIT(dev)) {
3366 dev->driver->irq_handler = ironlake_irq_handler;
3367 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3368 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3369 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3370 dev->driver->enable_vblank = ironlake_enable_vblank;
3371 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 3372 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 3373 } else {
c2798b19
CW
3374 if (INTEL_INFO(dev)->gen == 2) {
3375 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3376 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3377 dev->driver->irq_handler = i8xx_irq_handler;
3378 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
3379 } else if (INTEL_INFO(dev)->gen == 3) {
3380 dev->driver->irq_preinstall = i915_irq_preinstall;
3381 dev->driver->irq_postinstall = i915_irq_postinstall;
3382 dev->driver->irq_uninstall = i915_irq_uninstall;
3383 dev->driver->irq_handler = i915_irq_handler;
20afbda2 3384 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3385 } else {
a266c7d5
CW
3386 dev->driver->irq_preinstall = i965_irq_preinstall;
3387 dev->driver->irq_postinstall = i965_irq_postinstall;
3388 dev->driver->irq_uninstall = i965_irq_uninstall;
3389 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 3390 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3391 }
f71d4af4
JB
3392 dev->driver->enable_vblank = i915_enable_vblank;
3393 dev->driver->disable_vblank = i915_disable_vblank;
3394 }
3395}
20afbda2
DV
3396
3397void intel_hpd_init(struct drm_device *dev)
3398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
3400 struct drm_mode_config *mode_config = &dev->mode_config;
3401 struct drm_connector *connector;
b5ea2d56 3402 unsigned long irqflags;
821450c6 3403 int i;
20afbda2 3404
821450c6
EE
3405 for (i = 1; i < HPD_NUM_PINS; i++) {
3406 dev_priv->hpd_stats[i].hpd_cnt = 0;
3407 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3408 }
3409 list_for_each_entry(connector, &mode_config->connector_list, head) {
3410 struct intel_connector *intel_connector = to_intel_connector(connector);
3411 connector->polled = intel_connector->polled;
3412 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3413 connector->polled = DRM_CONNECTOR_POLL_HPD;
3414 }
b5ea2d56
DV
3415
3416 /* Interrupt setup is already guaranteed to be single-threaded, this is
3417 * just to make the assert_spin_locked checks happy. */
3418 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
3419 if (dev_priv->display.hpd_irq_setup)
3420 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 3421 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 3422}
c67a470b
PZ
3423
3424/* Disable interrupts so we can allow Package C8+. */
3425void hsw_pc8_disable_interrupts(struct drm_device *dev)
3426{
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 unsigned long irqflags;
3429
3430 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3431
3432 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3433 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3434 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3435 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3436 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3437
3438 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3439 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3440 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3441 snb_disable_pm_irq(dev_priv, 0xffffffff);
3442
3443 dev_priv->pc8.irqs_disabled = true;
3444
3445 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3446}
3447
3448/* Restore interrupts so we can recover from Package C8+. */
3449void hsw_pc8_restore_interrupts(struct drm_device *dev)
3450{
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 unsigned long irqflags;
3453 uint32_t val, expected;
3454
3455 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3456
3457 val = I915_READ(DEIMR);
3458 expected = ~DE_PCH_EVENT_IVB;
3459 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3460
3461 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3462 expected = ~SDE_HOTPLUG_MASK_CPT;
3463 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3464 val, expected);
3465
3466 val = I915_READ(GTIMR);
3467 expected = 0xffffffff;
3468 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3469
3470 val = I915_READ(GEN6_PMIMR);
3471 expected = 0xffffffff;
3472 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3473 expected);
3474
3475 dev_priv->pc8.irqs_disabled = false;
3476
3477 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3478 ibx_enable_display_interrupt(dev_priv,
3479 ~dev_priv->pc8.regsave.sdeimr &
3480 ~SDE_HOTPLUG_MASK_CPT);
3481 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3482 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3483 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3484
3485 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3486}