]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: make FDI training a display function
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
63eeaf38 29#include <linux/sysrq.h>
5a0e3ad6 30#include <linux/slab.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
1c5d22f7 35#include "i915_trace.h"
79e53945 36#include "intel_drv.h"
1da177e4 37
1da177e4 38#define MAX_NOPID ((u32)~0)
1da177e4 39
7c463586
KP
40/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
6b95a207
KH
47#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
7c463586
KP
54
55/** Interrupts that we mask and unmask at runtime. */
d1b851fc 56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
7c463586 57
79e53945
JB
58#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
036a4a7d 67/* For display hotplug interrupt */
995b6762 68static void
f2b115e6 69ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 70{
1ec14ad3
CW
71 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 74 POSTING_READ(DEIMR);
036a4a7d
ZW
75 }
76}
77
78static inline void
f2b115e6 79ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 80{
1ec14ad3
CW
81 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 84 POSTING_READ(DEIMR);
036a4a7d
ZW
85 }
86}
87
7c463586
KP
88void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
9db4a9c7 92 u32 reg = PIPESTAT(pipe);
7c463586
KP
93
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
3143a2bf 97 POSTING_READ(reg);
7c463586
KP
98 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
9db4a9c7 105 u32 reg = PIPESTAT(pipe);
7c463586
KP
106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
3143a2bf 109 POSTING_READ(reg);
7c463586
KP
110 }
111}
112
01c66889
ZY
113/**
114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
1ec14ad3 116void intel_enable_asle(struct drm_device *dev)
01c66889 117{
1ec14ad3
CW
118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 122
c619eed4 123 if (HAS_PCH_SPLIT(dev))
f2b115e6 124 ironlake_enable_display_irq(dev_priv, DE_GSE);
edcb49ca 125 else {
01c66889 126 i915_enable_pipestat(dev_priv, 1,
d874bcff 127 PIPE_LEGACY_BLC_EVENT_ENABLE);
a6c45cf0 128 if (INTEL_INFO(dev)->gen >= 4)
edcb49ca 129 i915_enable_pipestat(dev_priv, 0,
d874bcff 130 PIPE_LEGACY_BLC_EVENT_ENABLE);
edcb49ca 131 }
1ec14ad3
CW
132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
134}
135
0a3e67a4
JB
136/**
137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5eddb70b 149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
0a3e67a4
JB
150}
151
42f52ef8
KP
152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
5eddb70b 160 u32 high1, high2, low;
0a3e67a4
JB
161
162 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 164 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
165 return 0;
166 }
167
9db4a9c7
JB
168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 170
0a3e67a4
JB
171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
5eddb70b
CW
177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
180 } while (high1 != high2);
181
5eddb70b
CW
182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
0a3e67a4
JB
185}
186
9880b7a5
JB
187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 190 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
191
192 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 194 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
0af7e4df
MK
201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 212 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
4041b853 267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
4041b853
CW
272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
0af7e4df 274
4041b853
CW
275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
4041b853
CW
281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
0af7e4df
MK
291
292 /* Helper routine in DRM core does all the work: */
4041b853
CW
293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
0af7e4df
MK
296}
297
5ca58282
JB
298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
c31c4ba3 306 struct drm_mode_config *mode_config = &dev->mode_config;
4ef69c7a
CW
307 struct intel_encoder *encoder;
308
e67189ab
JB
309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
4ef69c7a
CW
311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
5ca58282 315 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 316 drm_helper_hpd_irq_event(dev);
5ca58282
JB
317}
318
f97108d1
JB
319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 322 u32 busy_up, busy_down, max_avg, min_avg;
f97108d1
JB
323 u8 new_delay = dev_priv->cur_delay;
324
7648fa99 325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
b5b72e89 332 if (busy_up > max_avg) {
f97108d1
JB
333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
b5b72e89 337 } else if (busy_down < min_avg) {
f97108d1
JB
338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
7648fa99
JB
344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
f97108d1
JB
346
347 return;
348}
349
549f7365
CW
350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
475553de 354 u32 seqno;
9862e600 355
475553de
CW
356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
db53a302 360 trace_i915_gem_request_complete(ring, seqno);
9862e600
CW
361
362 ring->irq_seqno = seqno;
549f7365 363 wake_up_all(&ring->irq_queue);
9862e600 364
549f7365
CW
365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
368}
369
4912d041 370static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 371{
4912d041
BW
372 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
373 rps_work);
3b8d8d91 374 u8 new_delay = dev_priv->cur_delay;
4912d041
BW
375 u32 pm_iir, pm_imr;
376
377 spin_lock_irq(&dev_priv->rps_lock);
378 pm_iir = dev_priv->pm_iir;
379 dev_priv->pm_iir = 0;
380 pm_imr = I915_READ(GEN6_PMIMR);
381 spin_unlock_irq(&dev_priv->rps_lock);
3b8d8d91 382
3b8d8d91
JB
383 if (!pm_iir)
384 return;
385
4912d041 386 mutex_lock(&dev_priv->dev->struct_mutex);
3b8d8d91
JB
387 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
388 if (dev_priv->cur_delay != dev_priv->max_delay)
389 new_delay = dev_priv->cur_delay + 1;
390 if (new_delay > dev_priv->max_delay)
391 new_delay = dev_priv->max_delay;
392 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
4912d041 393 gen6_gt_force_wake_get(dev_priv);
3b8d8d91
JB
394 if (dev_priv->cur_delay != dev_priv->min_delay)
395 new_delay = dev_priv->cur_delay - 1;
396 if (new_delay < dev_priv->min_delay) {
397 new_delay = dev_priv->min_delay;
398 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
399 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
400 ((new_delay << 16) & 0x3f0000));
401 } else {
402 /* Make sure we continue to get down interrupts
403 * until we hit the minimum frequency */
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
406 }
4912d041 407 gen6_gt_force_wake_put(dev_priv);
3b8d8d91
JB
408 }
409
4912d041 410 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91
JB
411 dev_priv->cur_delay = new_delay;
412
4912d041
BW
413 /*
414 * rps_lock not held here because clearing is non-destructive. There is
415 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
416 * by holding struct_mutex for the duration of the write.
417 */
418 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
419 mutex_unlock(&dev_priv->dev->struct_mutex);
3b8d8d91
JB
420}
421
776ad806
JB
422static void pch_irq_handler(struct drm_device *dev)
423{
424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
425 u32 pch_iir;
9db4a9c7 426 int pipe;
776ad806
JB
427
428 pch_iir = I915_READ(SDEIIR);
429
430 if (pch_iir & SDE_AUDIO_POWER_MASK)
431 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
432 (pch_iir & SDE_AUDIO_POWER_MASK) >>
433 SDE_AUDIO_POWER_SHIFT);
434
435 if (pch_iir & SDE_GMBUS)
436 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
437
438 if (pch_iir & SDE_AUDIO_HDCP_MASK)
439 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
440
441 if (pch_iir & SDE_AUDIO_TRANS_MASK)
442 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
443
444 if (pch_iir & SDE_POISON)
445 DRM_ERROR("PCH poison interrupt\n");
446
9db4a9c7
JB
447 if (pch_iir & SDE_FDI_MASK)
448 for_each_pipe(pipe)
449 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
450 pipe_name(pipe),
451 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
452
453 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
454 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
455
456 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
457 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
458
459 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
460 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
461 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
462 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
463}
464
995b6762 465static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
036a4a7d
ZW
466{
467 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
468 int ret = IRQ_NONE;
3b8d8d91 469 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
2d7b8366 470 u32 hotplug_mask;
036a4a7d 471 struct drm_i915_master_private *master_priv;
881f47b6
XH
472 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
473
474 if (IS_GEN6(dev))
475 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
036a4a7d 476
2d109a84
ZN
477 /* disable master interrupt before clearing iir */
478 de_ier = I915_READ(DEIER);
479 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
3143a2bf 480 POSTING_READ(DEIER);
2d109a84 481
036a4a7d
ZW
482 de_iir = I915_READ(DEIIR);
483 gt_iir = I915_READ(GTIIR);
c650156a 484 pch_iir = I915_READ(SDEIIR);
3b8d8d91 485 pm_iir = I915_READ(GEN6_PMIIR);
036a4a7d 486
3b8d8d91
JB
487 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
488 (!IS_GEN6(dev) || pm_iir == 0))
c7c85101 489 goto done;
036a4a7d 490
2d7b8366
YL
491 if (HAS_PCH_CPT(dev))
492 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
493 else
494 hotplug_mask = SDE_HOTPLUG_MASK;
495
c7c85101 496 ret = IRQ_HANDLED;
036a4a7d 497
c7c85101
ZN
498 if (dev->primary->master) {
499 master_priv = dev->primary->master->driver_priv;
500 if (master_priv->sarea_priv)
501 master_priv->sarea_priv->last_dispatch =
502 READ_BREADCRUMB(dev_priv);
503 }
036a4a7d 504
c6df541c 505 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
1ec14ad3 506 notify_ring(dev, &dev_priv->ring[RCS]);
881f47b6 507 if (gt_iir & bsd_usr_interrupt)
1ec14ad3
CW
508 notify_ring(dev, &dev_priv->ring[VCS]);
509 if (gt_iir & GT_BLT_USER_INTERRUPT)
510 notify_ring(dev, &dev_priv->ring[BCS]);
01c66889 511
c7c85101 512 if (de_iir & DE_GSE)
3b617967 513 intel_opregion_gse_intr(dev);
c650156a 514
f072d2e7 515 if (de_iir & DE_PLANEA_FLIP_DONE) {
013d5aa2 516 intel_prepare_page_flip(dev, 0);
2bbda389 517 intel_finish_page_flip_plane(dev, 0);
f072d2e7 518 }
013d5aa2 519
f072d2e7 520 if (de_iir & DE_PLANEB_FLIP_DONE) {
013d5aa2 521 intel_prepare_page_flip(dev, 1);
2bbda389 522 intel_finish_page_flip_plane(dev, 1);
f072d2e7 523 }
013d5aa2 524
f072d2e7 525 if (de_iir & DE_PIPEA_VBLANK)
c062df61
LP
526 drm_handle_vblank(dev, 0);
527
f072d2e7 528 if (de_iir & DE_PIPEB_VBLANK)
c062df61
LP
529 drm_handle_vblank(dev, 1);
530
c7c85101 531 /* check event from PCH */
776ad806
JB
532 if (de_iir & DE_PCH_EVENT) {
533 if (pch_iir & hotplug_mask)
534 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
535 pch_irq_handler(dev);
536 }
036a4a7d 537
f97108d1 538 if (de_iir & DE_PCU_EVENT) {
7648fa99 539 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
f97108d1
JB
540 i915_handle_rps_change(dev);
541 }
542
4912d041
BW
543 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
544 /*
545 * IIR bits should never already be set because IMR should
546 * prevent an interrupt from being shown in IIR. The warning
547 * displays a case where we've unsafely cleared
548 * dev_priv->pm_iir. Although missing an interrupt of the same
549 * type is not a problem, it displays a problem in the logic.
550 *
551 * The mask bit in IMR is cleared by rps_work.
552 */
553 unsigned long flags;
554 spin_lock_irqsave(&dev_priv->rps_lock, flags);
555 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
556 I915_WRITE(GEN6_PMIMR, pm_iir);
557 dev_priv->pm_iir |= pm_iir;
558 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
559 queue_work(dev_priv->wq, &dev_priv->rps_work);
560 }
3b8d8d91 561
c7c85101
ZN
562 /* should clear PCH hotplug event before clear CPU irq */
563 I915_WRITE(SDEIIR, pch_iir);
564 I915_WRITE(GTIIR, gt_iir);
565 I915_WRITE(DEIIR, de_iir);
4912d041 566 I915_WRITE(GEN6_PMIIR, pm_iir);
c7c85101
ZN
567
568done:
2d109a84 569 I915_WRITE(DEIER, de_ier);
3143a2bf 570 POSTING_READ(DEIER);
2d109a84 571
036a4a7d
ZW
572 return ret;
573}
574
8a905236
JB
575/**
576 * i915_error_work_func - do process context error handling work
577 * @work: work struct
578 *
579 * Fire an error uevent so userspace can see that a hang or error
580 * was detected.
581 */
582static void i915_error_work_func(struct work_struct *work)
583{
584 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
585 error_work);
586 struct drm_device *dev = dev_priv->dev;
f316a42c
BG
587 char *error_event[] = { "ERROR=1", NULL };
588 char *reset_event[] = { "RESET=1", NULL };
589 char *reset_done_event[] = { "ERROR=0", NULL };
8a905236 590
f316a42c
BG
591 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
592
ba1234d1 593 if (atomic_read(&dev_priv->mm.wedged)) {
f803aa55
CW
594 DRM_DEBUG_DRIVER("resetting chip\n");
595 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
596 if (!i915_reset(dev, GRDOM_RENDER)) {
597 atomic_set(&dev_priv->mm.wedged, 0);
598 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
f316a42c 599 }
30dbf0c0 600 complete_all(&dev_priv->error_completion);
f316a42c 601 }
8a905236
JB
602}
603
3bd3c932 604#ifdef CONFIG_DEBUG_FS
9df30794 605static struct drm_i915_error_object *
bcfb2e28 606i915_error_object_create(struct drm_i915_private *dev_priv,
05394f39 607 struct drm_i915_gem_object *src)
9df30794
CW
608{
609 struct drm_i915_error_object *dst;
9df30794 610 int page, page_count;
e56660dd 611 u32 reloc_offset;
9df30794 612
05394f39 613 if (src == NULL || src->pages == NULL)
9df30794
CW
614 return NULL;
615
05394f39 616 page_count = src->base.size / PAGE_SIZE;
9df30794
CW
617
618 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
619 if (dst == NULL)
620 return NULL;
621
05394f39 622 reloc_offset = src->gtt_offset;
9df30794 623 for (page = 0; page < page_count; page++) {
788885ae 624 unsigned long flags;
e56660dd
CW
625 void __iomem *s;
626 void *d;
788885ae 627
e56660dd 628 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9df30794
CW
629 if (d == NULL)
630 goto unwind;
e56660dd 631
788885ae 632 local_irq_save(flags);
e56660dd 633 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3e4d3af5 634 reloc_offset);
e56660dd 635 memcpy_fromio(d, s, PAGE_SIZE);
3e4d3af5 636 io_mapping_unmap_atomic(s);
788885ae 637 local_irq_restore(flags);
e56660dd 638
9df30794 639 dst->pages[page] = d;
e56660dd
CW
640
641 reloc_offset += PAGE_SIZE;
9df30794
CW
642 }
643 dst->page_count = page_count;
05394f39 644 dst->gtt_offset = src->gtt_offset;
9df30794
CW
645
646 return dst;
647
648unwind:
649 while (page--)
650 kfree(dst->pages[page]);
651 kfree(dst);
652 return NULL;
653}
654
655static void
656i915_error_object_free(struct drm_i915_error_object *obj)
657{
658 int page;
659
660 if (obj == NULL)
661 return;
662
663 for (page = 0; page < obj->page_count; page++)
664 kfree(obj->pages[page]);
665
666 kfree(obj);
667}
668
669static void
670i915_error_state_free(struct drm_device *dev,
671 struct drm_i915_error_state *error)
672{
e2f973d5
CW
673 int i;
674
675 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
676 i915_error_object_free(error->batchbuffer[i]);
677
678 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
679 i915_error_object_free(error->ringbuffer[i]);
680
9df30794 681 kfree(error->active_bo);
6ef3d427 682 kfree(error->overlay);
9df30794
CW
683 kfree(error);
684}
685
c724e8a9
CW
686static u32 capture_bo_list(struct drm_i915_error_buffer *err,
687 int count,
688 struct list_head *head)
689{
690 struct drm_i915_gem_object *obj;
691 int i = 0;
692
693 list_for_each_entry(obj, head, mm_list) {
694 err->size = obj->base.size;
695 err->name = obj->base.name;
696 err->seqno = obj->last_rendering_seqno;
697 err->gtt_offset = obj->gtt_offset;
698 err->read_domains = obj->base.read_domains;
699 err->write_domain = obj->base.write_domain;
700 err->fence_reg = obj->fence_reg;
701 err->pinned = 0;
702 if (obj->pin_count > 0)
703 err->pinned = 1;
704 if (obj->user_pin_count > 0)
705 err->pinned = -1;
706 err->tiling = obj->tiling_mode;
707 err->dirty = obj->dirty;
708 err->purgeable = obj->madv != I915_MADV_WILLNEED;
3685092b 709 err->ring = obj->ring ? obj->ring->id : 0;
93dfb40c 710 err->cache_level = obj->cache_level;
c724e8a9
CW
711
712 if (++i == count)
713 break;
714
715 err++;
716 }
717
718 return i;
719}
720
748ebc60
CW
721static void i915_gem_record_fences(struct drm_device *dev,
722 struct drm_i915_error_state *error)
723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
725 int i;
726
727 /* Fences */
728 switch (INTEL_INFO(dev)->gen) {
729 case 6:
730 for (i = 0; i < 16; i++)
731 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
732 break;
733 case 5:
734 case 4:
735 for (i = 0; i < 16; i++)
736 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
737 break;
738 case 3:
739 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
740 for (i = 0; i < 8; i++)
741 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
742 case 2:
743 for (i = 0; i < 8; i++)
744 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
745 break;
746
747 }
748}
749
bcfb2e28
CW
750static struct drm_i915_error_object *
751i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
752 struct intel_ring_buffer *ring)
753{
754 struct drm_i915_gem_object *obj;
755 u32 seqno;
756
757 if (!ring->get_seqno)
758 return NULL;
759
760 seqno = ring->get_seqno(ring);
761 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
762 if (obj->ring != ring)
763 continue;
764
c37d9a5d 765 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
bcfb2e28
CW
766 continue;
767
768 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
769 continue;
770
771 /* We need to copy these to an anonymous buffer as the simplest
772 * method to avoid being overwritten by userspace.
773 */
774 return i915_error_object_create(dev_priv, obj);
775 }
776
777 return NULL;
778}
779
8a905236
JB
780/**
781 * i915_capture_error_state - capture an error record for later analysis
782 * @dev: drm device
783 *
784 * Should be called when an error is detected (either a hang or an error
785 * interrupt) to capture error state from the time of the error. Fills
786 * out a structure which becomes available in debugfs for user level tools
787 * to pick up.
788 */
63eeaf38
JB
789static void i915_capture_error_state(struct drm_device *dev)
790{
791 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 792 struct drm_i915_gem_object *obj;
63eeaf38
JB
793 struct drm_i915_error_state *error;
794 unsigned long flags;
9db4a9c7 795 int i, pipe;
63eeaf38
JB
796
797 spin_lock_irqsave(&dev_priv->error_lock, flags);
9df30794
CW
798 error = dev_priv->first_error;
799 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
800 if (error)
801 return;
63eeaf38 802
9db4a9c7 803 /* Account for pipe specific data like PIPE*STAT */
63eeaf38
JB
804 error = kmalloc(sizeof(*error), GFP_ATOMIC);
805 if (!error) {
9df30794
CW
806 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
807 return;
63eeaf38
JB
808 }
809
b6f7833b
CW
810 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
811 dev->primary->index);
2fa772f3 812
1ec14ad3 813 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
63eeaf38
JB
814 error->eir = I915_READ(EIR);
815 error->pgtbl_er = I915_READ(PGTBL_ER);
9db4a9c7
JB
816 for_each_pipe(pipe)
817 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
63eeaf38 818 error->instpm = I915_READ(INSTPM);
f406839f
CW
819 error->error = 0;
820 if (INTEL_INFO(dev)->gen >= 6) {
821 error->error = I915_READ(ERROR_GEN6);
add354dd 822
1d8f38f4
CW
823 error->bcs_acthd = I915_READ(BCS_ACTHD);
824 error->bcs_ipehr = I915_READ(BCS_IPEHR);
825 error->bcs_ipeir = I915_READ(BCS_IPEIR);
826 error->bcs_instdone = I915_READ(BCS_INSTDONE);
827 error->bcs_seqno = 0;
1ec14ad3
CW
828 if (dev_priv->ring[BCS].get_seqno)
829 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
add354dd
CW
830
831 error->vcs_acthd = I915_READ(VCS_ACTHD);
832 error->vcs_ipehr = I915_READ(VCS_IPEHR);
833 error->vcs_ipeir = I915_READ(VCS_IPEIR);
834 error->vcs_instdone = I915_READ(VCS_INSTDONE);
835 error->vcs_seqno = 0;
1ec14ad3
CW
836 if (dev_priv->ring[VCS].get_seqno)
837 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
f406839f
CW
838 }
839 if (INTEL_INFO(dev)->gen >= 4) {
63eeaf38
JB
840 error->ipeir = I915_READ(IPEIR_I965);
841 error->ipehr = I915_READ(IPEHR_I965);
842 error->instdone = I915_READ(INSTDONE_I965);
843 error->instps = I915_READ(INSTPS);
844 error->instdone1 = I915_READ(INSTDONE1);
845 error->acthd = I915_READ(ACTHD_I965);
9df30794 846 error->bbaddr = I915_READ64(BB_ADDR);
f406839f
CW
847 } else {
848 error->ipeir = I915_READ(IPEIR);
849 error->ipehr = I915_READ(IPEHR);
850 error->instdone = I915_READ(INSTDONE);
851 error->acthd = I915_READ(ACTHD);
852 error->bbaddr = 0;
63eeaf38 853 }
748ebc60 854 i915_gem_record_fences(dev, error);
63eeaf38 855
e2f973d5
CW
856 /* Record the active batch and ring buffers */
857 for (i = 0; i < I915_NUM_RINGS; i++) {
bcfb2e28
CW
858 error->batchbuffer[i] =
859 i915_error_first_batchbuffer(dev_priv,
860 &dev_priv->ring[i]);
9df30794 861
e2f973d5
CW
862 error->ringbuffer[i] =
863 i915_error_object_create(dev_priv,
864 dev_priv->ring[i].obj);
865 }
9df30794 866
c724e8a9 867 /* Record buffers on the active and pinned lists. */
9df30794 868 error->active_bo = NULL;
c724e8a9 869 error->pinned_bo = NULL;
9df30794 870
bcfb2e28
CW
871 i = 0;
872 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
873 i++;
874 error->active_bo_count = i;
05394f39 875 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
bcfb2e28
CW
876 i++;
877 error->pinned_bo_count = i - error->active_bo_count;
c724e8a9 878
8e934dbf
CW
879 error->active_bo = NULL;
880 error->pinned_bo = NULL;
bcfb2e28
CW
881 if (i) {
882 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
9df30794 883 GFP_ATOMIC);
c724e8a9
CW
884 if (error->active_bo)
885 error->pinned_bo =
886 error->active_bo + error->active_bo_count;
9df30794
CW
887 }
888
c724e8a9
CW
889 if (error->active_bo)
890 error->active_bo_count =
891 capture_bo_list(error->active_bo,
892 error->active_bo_count,
893 &dev_priv->mm.active_list);
894
895 if (error->pinned_bo)
896 error->pinned_bo_count =
897 capture_bo_list(error->pinned_bo,
898 error->pinned_bo_count,
899 &dev_priv->mm.pinned_list);
900
9df30794
CW
901 do_gettimeofday(&error->time);
902
6ef3d427 903 error->overlay = intel_overlay_capture_error_state(dev);
c4a1d9e4 904 error->display = intel_display_capture_error_state(dev);
6ef3d427 905
9df30794
CW
906 spin_lock_irqsave(&dev_priv->error_lock, flags);
907 if (dev_priv->first_error == NULL) {
908 dev_priv->first_error = error;
909 error = NULL;
910 }
63eeaf38 911 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
9df30794
CW
912
913 if (error)
914 i915_error_state_free(dev, error);
915}
916
917void i915_destroy_error_state(struct drm_device *dev)
918{
919 struct drm_i915_private *dev_priv = dev->dev_private;
920 struct drm_i915_error_state *error;
921
922 spin_lock(&dev_priv->error_lock);
923 error = dev_priv->first_error;
924 dev_priv->first_error = NULL;
925 spin_unlock(&dev_priv->error_lock);
926
927 if (error)
928 i915_error_state_free(dev, error);
63eeaf38 929}
3bd3c932
CW
930#else
931#define i915_capture_error_state(x)
932#endif
63eeaf38 933
35aed2e6 934static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
935{
936 struct drm_i915_private *dev_priv = dev->dev_private;
937 u32 eir = I915_READ(EIR);
9db4a9c7 938 int pipe;
8a905236 939
35aed2e6
CW
940 if (!eir)
941 return;
8a905236
JB
942
943 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
944 eir);
945
946 if (IS_G4X(dev)) {
947 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
948 u32 ipeir = I915_READ(IPEIR_I965);
949
950 printk(KERN_ERR " IPEIR: 0x%08x\n",
951 I915_READ(IPEIR_I965));
952 printk(KERN_ERR " IPEHR: 0x%08x\n",
953 I915_READ(IPEHR_I965));
954 printk(KERN_ERR " INSTDONE: 0x%08x\n",
955 I915_READ(INSTDONE_I965));
956 printk(KERN_ERR " INSTPS: 0x%08x\n",
957 I915_READ(INSTPS));
958 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
959 I915_READ(INSTDONE1));
960 printk(KERN_ERR " ACTHD: 0x%08x\n",
961 I915_READ(ACTHD_I965));
962 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 963 POSTING_READ(IPEIR_I965);
8a905236
JB
964 }
965 if (eir & GM45_ERROR_PAGE_TABLE) {
966 u32 pgtbl_err = I915_READ(PGTBL_ER);
967 printk(KERN_ERR "page table error\n");
968 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
969 pgtbl_err);
970 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 971 POSTING_READ(PGTBL_ER);
8a905236
JB
972 }
973 }
974
a6c45cf0 975 if (!IS_GEN2(dev)) {
8a905236
JB
976 if (eir & I915_ERROR_PAGE_TABLE) {
977 u32 pgtbl_err = I915_READ(PGTBL_ER);
978 printk(KERN_ERR "page table error\n");
979 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
980 pgtbl_err);
981 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 982 POSTING_READ(PGTBL_ER);
8a905236
JB
983 }
984 }
985
986 if (eir & I915_ERROR_MEMORY_REFRESH) {
9db4a9c7
JB
987 printk(KERN_ERR "memory refresh error:\n");
988 for_each_pipe(pipe)
989 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
990 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
991 /* pipestat has already been acked */
992 }
993 if (eir & I915_ERROR_INSTRUCTION) {
994 printk(KERN_ERR "instruction error\n");
995 printk(KERN_ERR " INSTPM: 0x%08x\n",
996 I915_READ(INSTPM));
a6c45cf0 997 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
998 u32 ipeir = I915_READ(IPEIR);
999
1000 printk(KERN_ERR " IPEIR: 0x%08x\n",
1001 I915_READ(IPEIR));
1002 printk(KERN_ERR " IPEHR: 0x%08x\n",
1003 I915_READ(IPEHR));
1004 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1005 I915_READ(INSTDONE));
1006 printk(KERN_ERR " ACTHD: 0x%08x\n",
1007 I915_READ(ACTHD));
1008 I915_WRITE(IPEIR, ipeir);
3143a2bf 1009 POSTING_READ(IPEIR);
8a905236
JB
1010 } else {
1011 u32 ipeir = I915_READ(IPEIR_I965);
1012
1013 printk(KERN_ERR " IPEIR: 0x%08x\n",
1014 I915_READ(IPEIR_I965));
1015 printk(KERN_ERR " IPEHR: 0x%08x\n",
1016 I915_READ(IPEHR_I965));
1017 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1018 I915_READ(INSTDONE_I965));
1019 printk(KERN_ERR " INSTPS: 0x%08x\n",
1020 I915_READ(INSTPS));
1021 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1022 I915_READ(INSTDONE1));
1023 printk(KERN_ERR " ACTHD: 0x%08x\n",
1024 I915_READ(ACTHD_I965));
1025 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 1026 POSTING_READ(IPEIR_I965);
8a905236
JB
1027 }
1028 }
1029
1030 I915_WRITE(EIR, eir);
3143a2bf 1031 POSTING_READ(EIR);
8a905236
JB
1032 eir = I915_READ(EIR);
1033 if (eir) {
1034 /*
1035 * some errors might have become stuck,
1036 * mask them.
1037 */
1038 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1039 I915_WRITE(EMR, I915_READ(EMR) | eir);
1040 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1041 }
35aed2e6
CW
1042}
1043
1044/**
1045 * i915_handle_error - handle an error interrupt
1046 * @dev: drm device
1047 *
1048 * Do some basic checking of regsiter state at error interrupt time and
1049 * dump it to the syslog. Also call i915_capture_error_state() to make
1050 * sure we get a record and make it available in debugfs. Fire a uevent
1051 * so userspace knows something bad happened (should trigger collection
1052 * of a ring dump etc.).
1053 */
527f9e90 1054void i915_handle_error(struct drm_device *dev, bool wedged)
35aed2e6
CW
1055{
1056 struct drm_i915_private *dev_priv = dev->dev_private;
1057
1058 i915_capture_error_state(dev);
1059 i915_report_and_clear_eir(dev);
8a905236 1060
ba1234d1 1061 if (wedged) {
30dbf0c0 1062 INIT_COMPLETION(dev_priv->error_completion);
ba1234d1
BG
1063 atomic_set(&dev_priv->mm.wedged, 1);
1064
11ed50ec
BG
1065 /*
1066 * Wakeup waiting processes so they don't hang
1067 */
1ec14ad3 1068 wake_up_all(&dev_priv->ring[RCS].irq_queue);
f787a5f5 1069 if (HAS_BSD(dev))
1ec14ad3 1070 wake_up_all(&dev_priv->ring[VCS].irq_queue);
549f7365 1071 if (HAS_BLT(dev))
1ec14ad3 1072 wake_up_all(&dev_priv->ring[BCS].irq_queue);
11ed50ec
BG
1073 }
1074
9c9fe1f8 1075 queue_work(dev_priv->wq, &dev_priv->error_work);
8a905236
JB
1076}
1077
4e5359cd
SF
1078static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1079{
1080 drm_i915_private_t *dev_priv = dev->dev_private;
1081 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 1083 struct drm_i915_gem_object *obj;
4e5359cd
SF
1084 struct intel_unpin_work *work;
1085 unsigned long flags;
1086 bool stall_detected;
1087
1088 /* Ignore early vblank irqs */
1089 if (intel_crtc == NULL)
1090 return;
1091
1092 spin_lock_irqsave(&dev->event_lock, flags);
1093 work = intel_crtc->unpin_work;
1094
1095 if (work == NULL || work->pending || !work->enable_stall_check) {
1096 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1097 spin_unlock_irqrestore(&dev->event_lock, flags);
1098 return;
1099 }
1100
1101 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 1102 obj = work->pending_flip_obj;
a6c45cf0 1103 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 1104 int dspsurf = DSPSURF(intel_crtc->plane);
05394f39 1105 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
4e5359cd 1106 } else {
9db4a9c7 1107 int dspaddr = DSPADDR(intel_crtc->plane);
05394f39 1108 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
4e5359cd
SF
1109 crtc->y * crtc->fb->pitch +
1110 crtc->x * crtc->fb->bits_per_pixel/8);
1111 }
1112
1113 spin_unlock_irqrestore(&dev->event_lock, flags);
1114
1115 if (stall_detected) {
1116 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1117 intel_prepare_page_flip(dev, intel_crtc->plane);
1118 }
1119}
1120
1da177e4
LT
1121irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1122{
84b1fd10 1123 struct drm_device *dev = (struct drm_device *) arg;
1da177e4 1124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1125 struct drm_i915_master_private *master_priv;
cdfbc41f 1126 u32 iir, new_iir;
9db4a9c7 1127 u32 pipe_stats[I915_MAX_PIPES];
05eff845 1128 u32 vblank_status;
0a3e67a4 1129 int vblank = 0;
7c463586 1130 unsigned long irqflags;
05eff845 1131 int irq_received;
9db4a9c7
JB
1132 int ret = IRQ_NONE, pipe;
1133 bool blc_event = false;
6e5fca53 1134
630681d9
EA
1135 atomic_inc(&dev_priv->irq_received);
1136
bad720ff 1137 if (HAS_PCH_SPLIT(dev))
f2b115e6 1138 return ironlake_irq_handler(dev);
036a4a7d 1139
ed4cb414 1140 iir = I915_READ(IIR);
a6b54f3f 1141
a6c45cf0 1142 if (INTEL_INFO(dev)->gen >= 4)
d874bcff 1143 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
e25e6601 1144 else
d874bcff 1145 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
af6061af 1146
05eff845
KP
1147 for (;;) {
1148 irq_received = iir != 0;
1149
1150 /* Can't rely on pipestat interrupt bit in iir as it might
1151 * have been cleared after the pipestat interrupt was received.
1152 * It doesn't set the bit in iir again, but it still produces
1153 * interrupts (for non-MSI).
1154 */
1ec14ad3 1155 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
8a905236 1156 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
ba1234d1 1157 i915_handle_error(dev, false);
8a905236 1158
9db4a9c7
JB
1159 for_each_pipe(pipe) {
1160 int reg = PIPESTAT(pipe);
1161 pipe_stats[pipe] = I915_READ(reg);
1162
1163 /*
1164 * Clear the PIPE*STAT regs before the IIR
1165 */
1166 if (pipe_stats[pipe] & 0x8000ffff) {
1167 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1168 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1169 pipe_name(pipe));
1170 I915_WRITE(reg, pipe_stats[pipe]);
1171 irq_received = 1;
1172 }
cdfbc41f 1173 }
1ec14ad3 1174 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
05eff845
KP
1175
1176 if (!irq_received)
1177 break;
1178
1179 ret = IRQ_HANDLED;
8ee1c3db 1180
5ca58282
JB
1181 /* Consume port. Then clear IIR or we'll miss events */
1182 if ((I915_HAS_HOTPLUG(dev)) &&
1183 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1184 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1185
44d98a61 1186 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5ca58282
JB
1187 hotplug_status);
1188 if (hotplug_status & dev_priv->hotplug_supported_mask)
9c9fe1f8
EA
1189 queue_work(dev_priv->wq,
1190 &dev_priv->hotplug_work);
5ca58282
JB
1191
1192 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1193 I915_READ(PORT_HOTPLUG_STAT);
1194 }
1195
cdfbc41f
EA
1196 I915_WRITE(IIR, iir);
1197 new_iir = I915_READ(IIR); /* Flush posted writes */
7c463586 1198
7c1c2871
DA
1199 if (dev->primary->master) {
1200 master_priv = dev->primary->master->driver_priv;
1201 if (master_priv->sarea_priv)
1202 master_priv->sarea_priv->last_dispatch =
1203 READ_BREADCRUMB(dev_priv);
1204 }
0a3e67a4 1205
549f7365 1206 if (iir & I915_USER_INTERRUPT)
1ec14ad3
CW
1207 notify_ring(dev, &dev_priv->ring[RCS]);
1208 if (iir & I915_BSD_USER_INTERRUPT)
1209 notify_ring(dev, &dev_priv->ring[VCS]);
d1b851fc 1210
1afe3e9d 1211 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
6b95a207 1212 intel_prepare_page_flip(dev, 0);
1afe3e9d
JB
1213 if (dev_priv->flip_pending_is_done)
1214 intel_finish_page_flip_plane(dev, 0);
1215 }
6b95a207 1216
1afe3e9d 1217 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
70565d00 1218 intel_prepare_page_flip(dev, 1);
1afe3e9d
JB
1219 if (dev_priv->flip_pending_is_done)
1220 intel_finish_page_flip_plane(dev, 1);
1afe3e9d 1221 }
6b95a207 1222
9db4a9c7
JB
1223 for_each_pipe(pipe) {
1224 if (pipe_stats[pipe] & vblank_status &&
1225 drm_handle_vblank(dev, pipe)) {
1226 vblank++;
1227 if (!dev_priv->flip_pending_is_done) {
1228 i915_pageflip_stall_check(dev, pipe);
1229 intel_finish_page_flip(dev, pipe);
1230 }
4e5359cd 1231 }
7c463586 1232
9db4a9c7
JB
1233 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1234 blc_event = true;
cdfbc41f 1235 }
7c463586 1236
9db4a9c7
JB
1237
1238 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3b617967 1239 intel_opregion_asle_intr(dev);
cdfbc41f
EA
1240
1241 /* With MSI, interrupts are only generated when iir
1242 * transitions from zero to nonzero. If another bit got
1243 * set while we were handling the existing iir bits, then
1244 * we would never get another interrupt.
1245 *
1246 * This is fine on non-MSI as well, as if we hit this path
1247 * we avoid exiting the interrupt handler only to generate
1248 * another one.
1249 *
1250 * Note that for MSI this could cause a stray interrupt report
1251 * if an interrupt landed in the time between writing IIR and
1252 * the posting read. This should be rare enough to never
1253 * trigger the 99% of 100,000 interrupts test for disabling
1254 * stray interrupts.
1255 */
1256 iir = new_iir;
05eff845 1257 }
0a3e67a4 1258
05eff845 1259 return ret;
1da177e4
LT
1260}
1261
af6061af 1262static int i915_emit_irq(struct drm_device * dev)
1da177e4
LT
1263{
1264 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 1265 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4
LT
1266
1267 i915_kernel_lost_context(dev);
1268
44d98a61 1269 DRM_DEBUG_DRIVER("\n");
1da177e4 1270
c99b058f 1271 dev_priv->counter++;
c29b669c 1272 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 1273 dev_priv->counter = 1;
7c1c2871
DA
1274 if (master_priv->sarea_priv)
1275 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
c29b669c 1276
e1f99ce6
CW
1277 if (BEGIN_LP_RING(4) == 0) {
1278 OUT_RING(MI_STORE_DWORD_INDEX);
1279 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1280 OUT_RING(dev_priv->counter);
1281 OUT_RING(MI_USER_INTERRUPT);
1282 ADVANCE_LP_RING();
1283 }
bc5f4523 1284
c29b669c 1285 return dev_priv->counter;
1da177e4
LT
1286}
1287
84b1fd10 1288static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1da177e4
LT
1289{
1290 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1291 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 1292 int ret = 0;
1ec14ad3 1293 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 1294
44d98a61 1295 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1da177e4
LT
1296 READ_BREADCRUMB(dev_priv));
1297
ed4cb414 1298 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7c1c2871
DA
1299 if (master_priv->sarea_priv)
1300 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1da177e4 1301 return 0;
ed4cb414 1302 }
1da177e4 1303
7c1c2871
DA
1304 if (master_priv->sarea_priv)
1305 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1da177e4 1306
b13c2b96
CW
1307 if (ring->irq_get(ring)) {
1308 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1309 READ_BREADCRUMB(dev_priv) >= irq_nr);
1310 ring->irq_put(ring);
5a9a8d1a
CW
1311 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1312 ret = -EBUSY;
1da177e4 1313
20caafa6 1314 if (ret == -EBUSY) {
3e684eae 1315 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1da177e4
LT
1316 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1317 }
1318
af6061af
DA
1319 return ret;
1320}
1321
1da177e4
LT
1322/* Needs the lock as it touches the ring.
1323 */
c153f45f
EA
1324int i915_irq_emit(struct drm_device *dev, void *data,
1325 struct drm_file *file_priv)
1da177e4 1326{
1da177e4 1327 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1328 drm_i915_irq_emit_t *emit = data;
1da177e4
LT
1329 int result;
1330
1ec14ad3 1331 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
3e684eae 1332 DRM_ERROR("called with no initialization\n");
20caafa6 1333 return -EINVAL;
1da177e4 1334 }
299eb93c
EA
1335
1336 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1337
546b0974 1338 mutex_lock(&dev->struct_mutex);
1da177e4 1339 result = i915_emit_irq(dev);
546b0974 1340 mutex_unlock(&dev->struct_mutex);
1da177e4 1341
c153f45f 1342 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1da177e4 1343 DRM_ERROR("copy_to_user\n");
20caafa6 1344 return -EFAULT;
1da177e4
LT
1345 }
1346
1347 return 0;
1348}
1349
1350/* Doesn't need the hardware lock.
1351 */
c153f45f
EA
1352int i915_irq_wait(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv)
1da177e4 1354{
1da177e4 1355 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1356 drm_i915_irq_wait_t *irqwait = data;
1da177e4
LT
1357
1358 if (!dev_priv) {
3e684eae 1359 DRM_ERROR("called with no initialization\n");
20caafa6 1360 return -EINVAL;
1da177e4
LT
1361 }
1362
c153f45f 1363 return i915_wait_irq(dev, irqwait->irq_seq);
1da177e4
LT
1364}
1365
42f52ef8
KP
1366/* Called from drm generic code, passed 'crtc' which
1367 * we use as a pipe index
1368 */
1369int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1370{
1371 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1372 unsigned long irqflags;
71e0ffa5 1373
5eddb70b 1374 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1375 return -EINVAL;
0a3e67a4 1376
1ec14ad3 1377 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
bad720ff 1378 if (HAS_PCH_SPLIT(dev))
1ec14ad3 1379 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
c062df61 1380 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
a6c45cf0 1381 else if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
1382 i915_enable_pipestat(dev_priv, pipe,
1383 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1384 else
7c463586
KP
1385 i915_enable_pipestat(dev_priv, pipe,
1386 PIPE_VBLANK_INTERRUPT_ENABLE);
8692d00e
CW
1387
1388 /* maintain vblank delivery even in deep C-states */
1389 if (dev_priv->info->gen == 3)
1390 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
1ec14ad3 1391 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 1392
0a3e67a4
JB
1393 return 0;
1394}
1395
42f52ef8
KP
1396/* Called from drm generic code, passed 'crtc' which
1397 * we use as a pipe index
1398 */
1399void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1400{
1401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1402 unsigned long irqflags;
0a3e67a4 1403
1ec14ad3 1404 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
8692d00e
CW
1405 if (dev_priv->info->gen == 3)
1406 I915_WRITE(INSTPM,
1407 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1408
bad720ff 1409 if (HAS_PCH_SPLIT(dev))
1ec14ad3 1410 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
c062df61
LP
1411 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1412 else
1413 i915_disable_pipestat(dev_priv, pipe,
1414 PIPE_VBLANK_INTERRUPT_ENABLE |
1415 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1ec14ad3 1416 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
0a3e67a4
JB
1417}
1418
702880f2
DA
1419/* Set the vblank monitor pipe
1420 */
c153f45f
EA
1421int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv)
702880f2 1423{
702880f2 1424 drm_i915_private_t *dev_priv = dev->dev_private;
702880f2
DA
1425
1426 if (!dev_priv) {
3e684eae 1427 DRM_ERROR("called with no initialization\n");
20caafa6 1428 return -EINVAL;
702880f2
DA
1429 }
1430
5b51694a 1431 return 0;
702880f2
DA
1432}
1433
c153f45f
EA
1434int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1435 struct drm_file *file_priv)
702880f2 1436{
702880f2 1437 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1438 drm_i915_vblank_pipe_t *pipe = data;
702880f2
DA
1439
1440 if (!dev_priv) {
3e684eae 1441 DRM_ERROR("called with no initialization\n");
20caafa6 1442 return -EINVAL;
702880f2
DA
1443 }
1444
0a3e67a4 1445 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
c153f45f 1446
702880f2
DA
1447 return 0;
1448}
1449
a6b54f3f
MD
1450/**
1451 * Schedule buffer swap at given vertical blank.
1452 */
c153f45f
EA
1453int i915_vblank_swap(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv)
a6b54f3f 1455{
bd95e0a4
EA
1456 /* The delayed swap mechanism was fundamentally racy, and has been
1457 * removed. The model was that the client requested a delayed flip/swap
1458 * from the kernel, then waited for vblank before continuing to perform
1459 * rendering. The problem was that the kernel might wake the client
1460 * up before it dispatched the vblank swap (since the lock has to be
1461 * held while touching the ringbuffer), in which case the client would
1462 * clear and start the next frame before the swap occurred, and
1463 * flicker would occur in addition to likely missing the vblank.
1464 *
1465 * In the absence of this ioctl, userland falls back to a correct path
1466 * of waiting for a vblank, then dispatching the swap on its own.
1467 * Context switching to userland and back is plenty fast enough for
1468 * meeting the requirements of vblank swapping.
0a3e67a4 1469 */
bd95e0a4 1470 return -EINVAL;
a6b54f3f
MD
1471}
1472
893eead0
CW
1473static u32
1474ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 1475{
893eead0
CW
1476 return list_entry(ring->request_list.prev,
1477 struct drm_i915_gem_request, list)->seqno;
1478}
1479
1480static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1481{
1482 if (list_empty(&ring->request_list) ||
1483 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1484 /* Issue a wake-up to catch stuck h/w. */
b2223497 1485 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
893eead0
CW
1486 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1487 ring->name,
b2223497 1488 ring->waiting_seqno,
893eead0
CW
1489 ring->get_seqno(ring));
1490 wake_up_all(&ring->irq_queue);
1491 *err = true;
1492 }
1493 return true;
1494 }
1495 return false;
f65d9421
BG
1496}
1497
1ec14ad3
CW
1498static bool kick_ring(struct intel_ring_buffer *ring)
1499{
1500 struct drm_device *dev = ring->dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502 u32 tmp = I915_READ_CTL(ring);
1503 if (tmp & RING_WAIT) {
1504 DRM_ERROR("Kicking stuck wait on %s\n",
1505 ring->name);
1506 I915_WRITE_CTL(ring, tmp);
1507 return true;
1508 }
1509 if (IS_GEN6(dev) &&
1510 (tmp & RING_WAIT_SEMAPHORE)) {
1511 DRM_ERROR("Kicking stuck semaphore on %s\n",
1512 ring->name);
1513 I915_WRITE_CTL(ring, tmp);
1514 return true;
1515 }
1516 return false;
1517}
1518
f65d9421
BG
1519/**
1520 * This is called when the chip hasn't reported back with completed
1521 * batchbuffers in a long time. The first time this is called we simply record
1522 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1523 * again, we assume the chip is wedged and try to fix it.
1524 */
1525void i915_hangcheck_elapsed(unsigned long data)
1526{
1527 struct drm_device *dev = (struct drm_device *)data;
1528 drm_i915_private_t *dev_priv = dev->dev_private;
cbb465e7 1529 uint32_t acthd, instdone, instdone1;
893eead0
CW
1530 bool err = false;
1531
1532 /* If all work is done then ACTHD clearly hasn't advanced. */
1ec14ad3
CW
1533 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1534 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1535 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
893eead0
CW
1536 dev_priv->hangcheck_count = 0;
1537 if (err)
1538 goto repeat;
1539 return;
1540 }
b9201c14 1541
a6c45cf0 1542 if (INTEL_INFO(dev)->gen < 4) {
f65d9421 1543 acthd = I915_READ(ACTHD);
cbb465e7
CW
1544 instdone = I915_READ(INSTDONE);
1545 instdone1 = 0;
1546 } else {
f65d9421 1547 acthd = I915_READ(ACTHD_I965);
cbb465e7
CW
1548 instdone = I915_READ(INSTDONE_I965);
1549 instdone1 = I915_READ(INSTDONE1);
1550 }
f65d9421 1551
cbb465e7
CW
1552 if (dev_priv->last_acthd == acthd &&
1553 dev_priv->last_instdone == instdone &&
1554 dev_priv->last_instdone1 == instdone1) {
1555 if (dev_priv->hangcheck_count++ > 1) {
1556 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
8c80b59b
CW
1557
1558 if (!IS_GEN2(dev)) {
1559 /* Is the chip hanging on a WAIT_FOR_EVENT?
1560 * If so we can simply poke the RB_WAIT bit
1561 * and break the hang. This should work on
1562 * all but the second generation chipsets.
1563 */
1ec14ad3
CW
1564
1565 if (kick_ring(&dev_priv->ring[RCS]))
1566 goto repeat;
1567
1568 if (HAS_BSD(dev) &&
1569 kick_ring(&dev_priv->ring[VCS]))
1570 goto repeat;
1571
1572 if (HAS_BLT(dev) &&
1573 kick_ring(&dev_priv->ring[BCS]))
893eead0 1574 goto repeat;
8c80b59b
CW
1575 }
1576
cbb465e7
CW
1577 i915_handle_error(dev, true);
1578 return;
1579 }
1580 } else {
1581 dev_priv->hangcheck_count = 0;
1582
1583 dev_priv->last_acthd = acthd;
1584 dev_priv->last_instdone = instdone;
1585 dev_priv->last_instdone1 = instdone1;
1586 }
f65d9421 1587
893eead0 1588repeat:
f65d9421 1589 /* Reset timer case chip hangs without another request being added */
b3b079db
CW
1590 mod_timer(&dev_priv->hangcheck_timer,
1591 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421
BG
1592}
1593
1da177e4
LT
1594/* drm_dma.h hooks
1595*/
f2b115e6 1596static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
1597{
1598 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1599
1600 I915_WRITE(HWSTAM, 0xeffe);
1601
1602 /* XXX hotplug from PCH */
1603
1604 I915_WRITE(DEIMR, 0xffffffff);
1605 I915_WRITE(DEIER, 0x0);
3143a2bf 1606 POSTING_READ(DEIER);
036a4a7d
ZW
1607
1608 /* and GT */
1609 I915_WRITE(GTIMR, 0xffffffff);
1610 I915_WRITE(GTIER, 0x0);
3143a2bf 1611 POSTING_READ(GTIER);
c650156a
ZW
1612
1613 /* south display irq */
1614 I915_WRITE(SDEIMR, 0xffffffff);
1615 I915_WRITE(SDEIER, 0x0);
3143a2bf 1616 POSTING_READ(SDEIER);
036a4a7d
ZW
1617}
1618
f2b115e6 1619static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d
ZW
1620{
1621 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1622 /* enable kind of interrupts always enabled */
013d5aa2
JB
1623 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1624 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1ec14ad3 1625 u32 render_irqs;
2d7b8366 1626 u32 hotplug_mask;
036a4a7d 1627
1ec14ad3 1628 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
1629
1630 /* should always can generate irq */
1631 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3
CW
1632 I915_WRITE(DEIMR, dev_priv->irq_mask);
1633 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
3143a2bf 1634 POSTING_READ(DEIER);
036a4a7d 1635
1ec14ad3 1636 dev_priv->gt_irq_mask = ~0;
036a4a7d
ZW
1637
1638 I915_WRITE(GTIIR, I915_READ(GTIIR));
1ec14ad3 1639 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
881f47b6 1640
1ec14ad3
CW
1641 if (IS_GEN6(dev))
1642 render_irqs =
1643 GT_USER_INTERRUPT |
1644 GT_GEN6_BSD_USER_INTERRUPT |
1645 GT_BLT_USER_INTERRUPT;
1646 else
1647 render_irqs =
88f23b8f 1648 GT_USER_INTERRUPT |
c6df541c 1649 GT_PIPE_NOTIFY |
1ec14ad3
CW
1650 GT_BSD_USER_INTERRUPT;
1651 I915_WRITE(GTIER, render_irqs);
3143a2bf 1652 POSTING_READ(GTIER);
036a4a7d 1653
2d7b8366 1654 if (HAS_PCH_CPT(dev)) {
9035a97a
CW
1655 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1656 SDE_PORTB_HOTPLUG_CPT |
1657 SDE_PORTC_HOTPLUG_CPT |
1658 SDE_PORTD_HOTPLUG_CPT);
2d7b8366 1659 } else {
9035a97a
CW
1660 hotplug_mask = (SDE_CRT_HOTPLUG |
1661 SDE_PORTB_HOTPLUG |
1662 SDE_PORTC_HOTPLUG |
1663 SDE_PORTD_HOTPLUG |
1664 SDE_AUX_MASK);
2d7b8366
YL
1665 }
1666
1ec14ad3 1667 dev_priv->pch_irq_mask = ~hotplug_mask;
c650156a
ZW
1668
1669 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1ec14ad3
CW
1670 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1671 I915_WRITE(SDEIER, hotplug_mask);
3143a2bf 1672 POSTING_READ(SDEIER);
c650156a 1673
f97108d1
JB
1674 if (IS_IRONLAKE_M(dev)) {
1675 /* Clear & enable PCU event interrupts */
1676 I915_WRITE(DEIIR, DE_PCU_EVENT);
1677 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1678 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1679 }
1680
036a4a7d
ZW
1681 return 0;
1682}
1683
84b1fd10 1684void i915_driver_irq_preinstall(struct drm_device * dev)
1da177e4
LT
1685{
1686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1687 int pipe;
1da177e4 1688
79e53945
JB
1689 atomic_set(&dev_priv->irq_received, 0);
1690
036a4a7d 1691 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
8a905236 1692 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
4912d041 1693 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
036a4a7d 1694
bad720ff 1695 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1696 ironlake_irq_preinstall(dev);
036a4a7d
ZW
1697 return;
1698 }
1699
5ca58282
JB
1700 if (I915_HAS_HOTPLUG(dev)) {
1701 I915_WRITE(PORT_HOTPLUG_EN, 0);
1702 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1703 }
1704
0a3e67a4 1705 I915_WRITE(HWSTAM, 0xeffe);
9db4a9c7
JB
1706 for_each_pipe(pipe)
1707 I915_WRITE(PIPESTAT(pipe), 0);
0a3e67a4 1708 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1709 I915_WRITE(IER, 0x0);
3143a2bf 1710 POSTING_READ(IER);
1da177e4
LT
1711}
1712
b01f2c3a
JB
1713/*
1714 * Must be called after intel_modeset_init or hotplug interrupts won't be
1715 * enabled correctly.
1716 */
0a3e67a4 1717int i915_driver_irq_postinstall(struct drm_device *dev)
1da177e4
LT
1718{
1719 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5ca58282 1720 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
63eeaf38 1721 u32 error_mask;
0a3e67a4
JB
1722
1723 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
0a3e67a4 1724
bad720ff 1725 if (HAS_PCH_SPLIT(dev))
f2b115e6 1726 return ironlake_irq_postinstall(dev);
036a4a7d 1727
7c463586 1728 /* Unmask the interrupts that we always want on. */
1ec14ad3 1729 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
7c463586
KP
1730
1731 dev_priv->pipestat[0] = 0;
1732 dev_priv->pipestat[1] = 0;
1733
5ca58282 1734 if (I915_HAS_HOTPLUG(dev)) {
5ca58282
JB
1735 /* Enable in IER... */
1736 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1737 /* and unmask in IMR */
1ec14ad3 1738 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
5ca58282
JB
1739 }
1740
63eeaf38
JB
1741 /*
1742 * Enable some error detection, note the instruction error mask
1743 * bit is reserved, so we leave it masked.
1744 */
1745 if (IS_G4X(dev)) {
1746 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1747 GM45_ERROR_MEM_PRIV |
1748 GM45_ERROR_CP_PRIV |
1749 I915_ERROR_MEMORY_REFRESH);
1750 } else {
1751 error_mask = ~(I915_ERROR_PAGE_TABLE |
1752 I915_ERROR_MEMORY_REFRESH);
1753 }
1754 I915_WRITE(EMR, error_mask);
1755
1ec14ad3 1756 I915_WRITE(IMR, dev_priv->irq_mask);
c496fa1f 1757 I915_WRITE(IER, enable_mask);
3143a2bf 1758 POSTING_READ(IER);
ed4cb414 1759
c496fa1f
AJ
1760 if (I915_HAS_HOTPLUG(dev)) {
1761 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1762
1763 /* Note HDMI and DP share bits */
1764 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1765 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1766 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1767 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1768 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1769 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1770 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1771 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1772 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1773 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2d1c9752 1774 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
c496fa1f 1775 hotplug_en |= CRT_HOTPLUG_INT_EN;
2d1c9752
AL
1776
1777 /* Programming the CRT detection parameters tends
1778 to generate a spurious hotplug event about three
1779 seconds later. So just do it once.
1780 */
1781 if (IS_G4X(dev))
1782 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1783 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1784 }
1785
c496fa1f
AJ
1786 /* Ignore TV since it's buggy */
1787
1788 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1789 }
1790
3b617967 1791 intel_opregion_enable_asle(dev);
0a3e67a4
JB
1792
1793 return 0;
1da177e4
LT
1794}
1795
f2b115e6 1796static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
1797{
1798 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1799 I915_WRITE(HWSTAM, 0xffffffff);
1800
1801 I915_WRITE(DEIMR, 0xffffffff);
1802 I915_WRITE(DEIER, 0x0);
1803 I915_WRITE(DEIIR, I915_READ(DEIIR));
1804
1805 I915_WRITE(GTIMR, 0xffffffff);
1806 I915_WRITE(GTIER, 0x0);
1807 I915_WRITE(GTIIR, I915_READ(GTIIR));
1808}
1809
84b1fd10 1810void i915_driver_irq_uninstall(struct drm_device * dev)
1da177e4
LT
1811{
1812 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1813 int pipe;
91e3738e 1814
1da177e4
LT
1815 if (!dev_priv)
1816 return;
1817
0a3e67a4
JB
1818 dev_priv->vblank_pipe = 0;
1819
bad720ff 1820 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1821 ironlake_irq_uninstall(dev);
036a4a7d
ZW
1822 return;
1823 }
1824
5ca58282
JB
1825 if (I915_HAS_HOTPLUG(dev)) {
1826 I915_WRITE(PORT_HOTPLUG_EN, 0);
1827 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1828 }
1829
0a3e67a4 1830 I915_WRITE(HWSTAM, 0xffffffff);
9db4a9c7
JB
1831 for_each_pipe(pipe)
1832 I915_WRITE(PIPESTAT(pipe), 0);
0a3e67a4 1833 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1834 I915_WRITE(IER, 0x0);
af6061af 1835
9db4a9c7
JB
1836 for_each_pipe(pipe)
1837 I915_WRITE(PIPESTAT(pipe),
1838 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
7c463586 1839 I915_WRITE(IIR, I915_READ(IIR));
1da177e4 1840}