]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915/ringbuffer: Drop the redundant dev from the vfunc interface
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
63eeaf38 29#include <linux/sysrq.h>
5a0e3ad6 30#include <linux/slab.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
1c5d22f7 35#include "i915_trace.h"
79e53945 36#include "intel_drv.h"
1da177e4 37
1da177e4 38#define MAX_NOPID ((u32)~0)
1da177e4 39
7c463586
KP
40/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
6b95a207
KH
47#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
7c463586
KP
54
55/** Interrupts that we mask and unmask at runtime. */
d1b851fc 56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
7c463586 57
79e53945
JB
58#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
036a4a7d 67void
f2b115e6 68ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
69{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
62fdfeaf 77void
f2b115e6 78ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
79{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
995b6762 88static void
f2b115e6 89ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
90{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
f2b115e6 99ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
8ee1c3db 108void
ed4cb414
EA
109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
62fdfeaf 118void
ed4cb414
EA
119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
7c463586
KP
128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
9c84ba4e 135 BUG();
7c463586
KP
136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
01c66889
ZY
163/**
164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
c619eed4 170 if (HAS_PCH_SPLIT(dev))
f2b115e6 171 ironlake_enable_display_irq(dev_priv, DE_GSE);
edcb49ca 172 else {
01c66889 173 i915_enable_pipestat(dev_priv, 1,
d874bcff 174 PIPE_LEGACY_BLC_EVENT_ENABLE);
a6c45cf0 175 if (INTEL_INFO(dev)->gen >= 4)
edcb49ca 176 i915_enable_pipestat(dev_priv, 0,
d874bcff 177 PIPE_LEGACY_BLC_EVENT_ENABLE);
edcb49ca 178 }
01c66889
ZY
179}
180
0a3e67a4
JB
181/**
182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5eddb70b 194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
0a3e67a4
JB
195}
196
42f52ef8
KP
197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
5eddb70b 205 u32 high1, high2, low;
0a3e67a4
JB
206
207 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
0a3e67a4
JB
210 return 0;
211 }
212
5eddb70b
CW
213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
0a3e67a4
JB
216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
5eddb70b
CW
222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
225 } while (high1 != high2);
226
5eddb70b
CW
227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
0a3e67a4
JB
230}
231
9880b7a5
JB
232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
9880b7a5
JB
240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
5ca58282
JB
246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
c31c4ba3 254 struct drm_mode_config *mode_config = &dev->mode_config;
4ef69c7a
CW
255 struct intel_encoder *encoder;
256
257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
5ca58282 261 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 262 drm_helper_hpd_irq_event(dev);
5ca58282
JB
263}
264
f97108d1
JB
265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 268 u32 busy_up, busy_down, max_avg, min_avg;
f97108d1
JB
269 u8 new_delay = dev_priv->cur_delay;
270
7648fa99 271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
b5b72e89 278 if (busy_up > max_avg) {
f97108d1
JB
279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
b5b72e89 283 } else if (busy_down < min_avg) {
f97108d1
JB
284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
7648fa99
JB
290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
f97108d1
JB
292
293 return;
294}
295
549f7365
CW
296static void notify_ring(struct drm_device *dev,
297 struct intel_ring_buffer *ring)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 300 u32 seqno = ring->get_seqno(ring);
549f7365
CW
301 ring->irq_gem_seqno = seqno;
302 trace_i915_gem_request_complete(dev, seqno);
303 wake_up_all(&ring->irq_queue);
304 dev_priv->hangcheck_count = 0;
305 mod_timer(&dev_priv->hangcheck_timer,
306 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
307}
308
995b6762 309static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
036a4a7d
ZW
310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 int ret = IRQ_NONE;
3ff99164 313 u32 de_iir, gt_iir, de_ier, pch_iir;
2d7b8366 314 u32 hotplug_mask;
036a4a7d 315 struct drm_i915_master_private *master_priv;
881f47b6
XH
316 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
317
318 if (IS_GEN6(dev))
319 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
036a4a7d 320
2d109a84
ZN
321 /* disable master interrupt before clearing iir */
322 de_ier = I915_READ(DEIER);
323 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
324 (void)I915_READ(DEIER);
325
036a4a7d
ZW
326 de_iir = I915_READ(DEIIR);
327 gt_iir = I915_READ(GTIIR);
c650156a 328 pch_iir = I915_READ(SDEIIR);
036a4a7d 329
c7c85101
ZN
330 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
331 goto done;
036a4a7d 332
2d7b8366
YL
333 if (HAS_PCH_CPT(dev))
334 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
335 else
336 hotplug_mask = SDE_HOTPLUG_MASK;
337
c7c85101 338 ret = IRQ_HANDLED;
036a4a7d 339
c7c85101
ZN
340 if (dev->primary->master) {
341 master_priv = dev->primary->master->driver_priv;
342 if (master_priv->sarea_priv)
343 master_priv->sarea_priv->last_dispatch =
344 READ_BREADCRUMB(dev_priv);
345 }
036a4a7d 346
549f7365
CW
347 if (gt_iir & GT_PIPE_NOTIFY)
348 notify_ring(dev, &dev_priv->render_ring);
881f47b6 349 if (gt_iir & bsd_usr_interrupt)
549f7365
CW
350 notify_ring(dev, &dev_priv->bsd_ring);
351 if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
352 notify_ring(dev, &dev_priv->blt_ring);
01c66889 353
c7c85101 354 if (de_iir & DE_GSE)
3b617967 355 intel_opregion_gse_intr(dev);
c650156a 356
f072d2e7 357 if (de_iir & DE_PLANEA_FLIP_DONE) {
013d5aa2 358 intel_prepare_page_flip(dev, 0);
2bbda389 359 intel_finish_page_flip_plane(dev, 0);
f072d2e7 360 }
013d5aa2 361
f072d2e7 362 if (de_iir & DE_PLANEB_FLIP_DONE) {
013d5aa2 363 intel_prepare_page_flip(dev, 1);
2bbda389 364 intel_finish_page_flip_plane(dev, 1);
f072d2e7 365 }
013d5aa2 366
f072d2e7 367 if (de_iir & DE_PIPEA_VBLANK)
c062df61
LP
368 drm_handle_vblank(dev, 0);
369
f072d2e7 370 if (de_iir & DE_PIPEB_VBLANK)
c062df61
LP
371 drm_handle_vblank(dev, 1);
372
c7c85101 373 /* check event from PCH */
2d7b8366 374 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
c7c85101 375 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
036a4a7d 376
f97108d1 377 if (de_iir & DE_PCU_EVENT) {
7648fa99 378 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
f97108d1
JB
379 i915_handle_rps_change(dev);
380 }
381
c7c85101
ZN
382 /* should clear PCH hotplug event before clear CPU irq */
383 I915_WRITE(SDEIIR, pch_iir);
384 I915_WRITE(GTIIR, gt_iir);
385 I915_WRITE(DEIIR, de_iir);
386
387done:
2d109a84
ZN
388 I915_WRITE(DEIER, de_ier);
389 (void)I915_READ(DEIER);
390
036a4a7d
ZW
391 return ret;
392}
393
8a905236
JB
394/**
395 * i915_error_work_func - do process context error handling work
396 * @work: work struct
397 *
398 * Fire an error uevent so userspace can see that a hang or error
399 * was detected.
400 */
401static void i915_error_work_func(struct work_struct *work)
402{
403 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
404 error_work);
405 struct drm_device *dev = dev_priv->dev;
f316a42c
BG
406 char *error_event[] = { "ERROR=1", NULL };
407 char *reset_event[] = { "RESET=1", NULL };
408 char *reset_done_event[] = { "ERROR=0", NULL };
8a905236 409
f316a42c
BG
410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
411
ba1234d1 412 if (atomic_read(&dev_priv->mm.wedged)) {
f803aa55
CW
413 DRM_DEBUG_DRIVER("resetting chip\n");
414 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
415 if (!i915_reset(dev, GRDOM_RENDER)) {
416 atomic_set(&dev_priv->mm.wedged, 0);
417 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
f316a42c 418 }
30dbf0c0 419 complete_all(&dev_priv->error_completion);
f316a42c 420 }
8a905236
JB
421}
422
3bd3c932 423#ifdef CONFIG_DEBUG_FS
9df30794
CW
424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
e56660dd 428 drm_i915_private_t *dev_priv = dev->dev_private;
9df30794
CW
429 struct drm_i915_error_object *dst;
430 struct drm_i915_gem_object *src_priv;
431 int page, page_count;
e56660dd 432 u32 reloc_offset;
9df30794
CW
433
434 if (src == NULL)
435 return NULL;
436
23010e43 437 src_priv = to_intel_bo(src);
9df30794
CW
438 if (src_priv->pages == NULL)
439 return NULL;
440
441 page_count = src->size / PAGE_SIZE;
442
443 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
444 if (dst == NULL)
445 return NULL;
446
e56660dd 447 reloc_offset = src_priv->gtt_offset;
9df30794 448 for (page = 0; page < page_count; page++) {
788885ae 449 unsigned long flags;
e56660dd
CW
450 void __iomem *s;
451 void *d;
788885ae 452
e56660dd 453 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9df30794
CW
454 if (d == NULL)
455 goto unwind;
e56660dd 456
788885ae 457 local_irq_save(flags);
e56660dd 458 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3e4d3af5 459 reloc_offset);
e56660dd 460 memcpy_fromio(d, s, PAGE_SIZE);
3e4d3af5 461 io_mapping_unmap_atomic(s);
788885ae 462 local_irq_restore(flags);
e56660dd 463
9df30794 464 dst->pages[page] = d;
e56660dd
CW
465
466 reloc_offset += PAGE_SIZE;
9df30794
CW
467 }
468 dst->page_count = page_count;
469 dst->gtt_offset = src_priv->gtt_offset;
470
471 return dst;
472
473unwind:
474 while (page--)
475 kfree(dst->pages[page]);
476 kfree(dst);
477 return NULL;
478}
479
480static void
481i915_error_object_free(struct drm_i915_error_object *obj)
482{
483 int page;
484
485 if (obj == NULL)
486 return;
487
488 for (page = 0; page < obj->page_count; page++)
489 kfree(obj->pages[page]);
490
491 kfree(obj);
492}
493
494static void
495i915_error_state_free(struct drm_device *dev,
496 struct drm_i915_error_state *error)
497{
498 i915_error_object_free(error->batchbuffer[0]);
499 i915_error_object_free(error->batchbuffer[1]);
500 i915_error_object_free(error->ringbuffer);
501 kfree(error->active_bo);
6ef3d427 502 kfree(error->overlay);
9df30794
CW
503 kfree(error);
504}
505
506static u32
507i915_get_bbaddr(struct drm_device *dev, u32 *ring)
508{
509 u32 cmd;
510
511 if (IS_I830(dev) || IS_845G(dev))
512 cmd = MI_BATCH_BUFFER;
a6c45cf0 513 else if (INTEL_INFO(dev)->gen >= 4)
9df30794
CW
514 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
515 MI_BATCH_NON_SECURE_I965);
516 else
517 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
518
519 return ring[0] == cmd ? ring[1] : 0;
520}
521
522static u32
523i915_ringbuffer_last_batch(struct drm_device *dev)
524{
525 struct drm_i915_private *dev_priv = dev->dev_private;
526 u32 head, bbaddr;
527 u32 *ring;
528
529 /* Locate the current position in the ringbuffer and walk back
530 * to find the most recently dispatched batch buffer.
531 */
532 bbaddr = 0;
533 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
d3301d86 534 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
9df30794 535
d3301d86 536 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
537 bbaddr = i915_get_bbaddr(dev, ring);
538 if (bbaddr)
539 break;
540 }
541
542 if (bbaddr == 0) {
8187a2b7
ZN
543 ring = (u32 *)(dev_priv->render_ring.virtual_start
544 + dev_priv->render_ring.size);
d3301d86 545 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
546 bbaddr = i915_get_bbaddr(dev, ring);
547 if (bbaddr)
548 break;
549 }
550 }
551
552 return bbaddr;
553}
554
8a905236
JB
555/**
556 * i915_capture_error_state - capture an error record for later analysis
557 * @dev: drm device
558 *
559 * Should be called when an error is detected (either a hang or an error
560 * interrupt) to capture error state from the time of the error. Fills
561 * out a structure which becomes available in debugfs for user level tools
562 * to pick up.
563 */
63eeaf38
JB
564static void i915_capture_error_state(struct drm_device *dev)
565{
566 struct drm_i915_private *dev_priv = dev->dev_private;
9df30794 567 struct drm_i915_gem_object *obj_priv;
63eeaf38 568 struct drm_i915_error_state *error;
9df30794 569 struct drm_gem_object *batchbuffer[2];
63eeaf38 570 unsigned long flags;
9df30794
CW
571 u32 bbaddr;
572 int count;
63eeaf38
JB
573
574 spin_lock_irqsave(&dev_priv->error_lock, flags);
9df30794
CW
575 error = dev_priv->first_error;
576 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
577 if (error)
578 return;
63eeaf38
JB
579
580 error = kmalloc(sizeof(*error), GFP_ATOMIC);
581 if (!error) {
9df30794
CW
582 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
583 return;
63eeaf38
JB
584 }
585
2fa772f3
CW
586 DRM_DEBUG_DRIVER("generating error event\n");
587
f787a5f5 588 error->seqno =
78501eac 589 dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
63eeaf38
JB
590 error->eir = I915_READ(EIR);
591 error->pgtbl_er = I915_READ(PGTBL_ER);
592 error->pipeastat = I915_READ(PIPEASTAT);
593 error->pipebstat = I915_READ(PIPEBSTAT);
594 error->instpm = I915_READ(INSTPM);
a6c45cf0 595 if (INTEL_INFO(dev)->gen < 4) {
63eeaf38
JB
596 error->ipeir = I915_READ(IPEIR);
597 error->ipehr = I915_READ(IPEHR);
598 error->instdone = I915_READ(INSTDONE);
599 error->acthd = I915_READ(ACTHD);
9df30794 600 error->bbaddr = 0;
63eeaf38
JB
601 } else {
602 error->ipeir = I915_READ(IPEIR_I965);
603 error->ipehr = I915_READ(IPEHR_I965);
604 error->instdone = I915_READ(INSTDONE_I965);
605 error->instps = I915_READ(INSTPS);
606 error->instdone1 = I915_READ(INSTDONE1);
607 error->acthd = I915_READ(ACTHD_I965);
9df30794 608 error->bbaddr = I915_READ64(BB_ADDR);
63eeaf38
JB
609 }
610
9df30794 611 bbaddr = i915_ringbuffer_last_batch(dev);
8a905236 612
9df30794
CW
613 /* Grab the current batchbuffer, most likely to have crashed. */
614 batchbuffer[0] = NULL;
615 batchbuffer[1] = NULL;
616 count = 0;
69dc4987 617 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
a8089e84 618 struct drm_gem_object *obj = &obj_priv->base;
63eeaf38 619
9df30794
CW
620 if (batchbuffer[0] == NULL &&
621 bbaddr >= obj_priv->gtt_offset &&
622 bbaddr < obj_priv->gtt_offset + obj->size)
623 batchbuffer[0] = obj;
624
625 if (batchbuffer[1] == NULL &&
626 error->acthd >= obj_priv->gtt_offset &&
e56660dd 627 error->acthd < obj_priv->gtt_offset + obj->size)
9df30794
CW
628 batchbuffer[1] = obj;
629
630 count++;
631 }
e56660dd
CW
632 /* Scan the other lists for completeness for those bizarre errors. */
633 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
69dc4987 634 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
e56660dd
CW
635 struct drm_gem_object *obj = &obj_priv->base;
636
637 if (batchbuffer[0] == NULL &&
638 bbaddr >= obj_priv->gtt_offset &&
639 bbaddr < obj_priv->gtt_offset + obj->size)
640 batchbuffer[0] = obj;
641
642 if (batchbuffer[1] == NULL &&
643 error->acthd >= obj_priv->gtt_offset &&
644 error->acthd < obj_priv->gtt_offset + obj->size)
645 batchbuffer[1] = obj;
646
647 if (batchbuffer[0] && batchbuffer[1])
648 break;
649 }
650 }
651 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
69dc4987 652 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
e56660dd
CW
653 struct drm_gem_object *obj = &obj_priv->base;
654
655 if (batchbuffer[0] == NULL &&
656 bbaddr >= obj_priv->gtt_offset &&
657 bbaddr < obj_priv->gtt_offset + obj->size)
658 batchbuffer[0] = obj;
659
660 if (batchbuffer[1] == NULL &&
661 error->acthd >= obj_priv->gtt_offset &&
662 error->acthd < obj_priv->gtt_offset + obj->size)
663 batchbuffer[1] = obj;
664
665 if (batchbuffer[0] && batchbuffer[1])
666 break;
667 }
668 }
9df30794
CW
669
670 /* We need to copy these to an anonymous buffer as the simplest
139d363b 671 * method to avoid being overwritten by userspace.
9df30794
CW
672 */
673 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
e56660dd
CW
674 if (batchbuffer[1] != batchbuffer[0])
675 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
676 else
677 error->batchbuffer[1] = NULL;
9df30794
CW
678
679 /* Record the ringbuffer */
8187a2b7
ZN
680 error->ringbuffer = i915_error_object_create(dev,
681 dev_priv->render_ring.gem_object);
9df30794
CW
682
683 /* Record buffers on the active list. */
684 error->active_bo = NULL;
685 error->active_bo_count = 0;
686
687 if (count)
688 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
689 GFP_ATOMIC);
690
691 if (error->active_bo) {
692 int i = 0;
69dc4987 693 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
a8089e84 694 struct drm_gem_object *obj = &obj_priv->base;
9df30794
CW
695
696 error->active_bo[i].size = obj->size;
697 error->active_bo[i].name = obj->name;
698 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
699 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
700 error->active_bo[i].read_domains = obj->read_domains;
701 error->active_bo[i].write_domain = obj->write_domain;
702 error->active_bo[i].fence_reg = obj_priv->fence_reg;
703 error->active_bo[i].pinned = 0;
704 if (obj_priv->pin_count > 0)
705 error->active_bo[i].pinned = 1;
706 if (obj_priv->user_pin_count > 0)
707 error->active_bo[i].pinned = -1;
708 error->active_bo[i].tiling = obj_priv->tiling_mode;
709 error->active_bo[i].dirty = obj_priv->dirty;
710 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
711
712 if (++i == count)
713 break;
714 }
715 error->active_bo_count = i;
716 }
717
718 do_gettimeofday(&error->time);
719
6ef3d427
CW
720 error->overlay = intel_overlay_capture_error_state(dev);
721
9df30794
CW
722 spin_lock_irqsave(&dev_priv->error_lock, flags);
723 if (dev_priv->first_error == NULL) {
724 dev_priv->first_error = error;
725 error = NULL;
726 }
63eeaf38 727 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
9df30794
CW
728
729 if (error)
730 i915_error_state_free(dev, error);
731}
732
733void i915_destroy_error_state(struct drm_device *dev)
734{
735 struct drm_i915_private *dev_priv = dev->dev_private;
736 struct drm_i915_error_state *error;
737
738 spin_lock(&dev_priv->error_lock);
739 error = dev_priv->first_error;
740 dev_priv->first_error = NULL;
741 spin_unlock(&dev_priv->error_lock);
742
743 if (error)
744 i915_error_state_free(dev, error);
63eeaf38 745}
3bd3c932
CW
746#else
747#define i915_capture_error_state(x)
748#endif
63eeaf38 749
35aed2e6 750static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
751{
752 struct drm_i915_private *dev_priv = dev->dev_private;
753 u32 eir = I915_READ(EIR);
8a905236 754
35aed2e6
CW
755 if (!eir)
756 return;
8a905236
JB
757
758 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
759 eir);
760
761 if (IS_G4X(dev)) {
762 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
763 u32 ipeir = I915_READ(IPEIR_I965);
764
765 printk(KERN_ERR " IPEIR: 0x%08x\n",
766 I915_READ(IPEIR_I965));
767 printk(KERN_ERR " IPEHR: 0x%08x\n",
768 I915_READ(IPEHR_I965));
769 printk(KERN_ERR " INSTDONE: 0x%08x\n",
770 I915_READ(INSTDONE_I965));
771 printk(KERN_ERR " INSTPS: 0x%08x\n",
772 I915_READ(INSTPS));
773 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
774 I915_READ(INSTDONE1));
775 printk(KERN_ERR " ACTHD: 0x%08x\n",
776 I915_READ(ACTHD_I965));
777 I915_WRITE(IPEIR_I965, ipeir);
778 (void)I915_READ(IPEIR_I965);
779 }
780 if (eir & GM45_ERROR_PAGE_TABLE) {
781 u32 pgtbl_err = I915_READ(PGTBL_ER);
782 printk(KERN_ERR "page table error\n");
783 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
784 pgtbl_err);
785 I915_WRITE(PGTBL_ER, pgtbl_err);
786 (void)I915_READ(PGTBL_ER);
787 }
788 }
789
a6c45cf0 790 if (!IS_GEN2(dev)) {
8a905236
JB
791 if (eir & I915_ERROR_PAGE_TABLE) {
792 u32 pgtbl_err = I915_READ(PGTBL_ER);
793 printk(KERN_ERR "page table error\n");
794 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
795 pgtbl_err);
796 I915_WRITE(PGTBL_ER, pgtbl_err);
797 (void)I915_READ(PGTBL_ER);
798 }
799 }
800
801 if (eir & I915_ERROR_MEMORY_REFRESH) {
35aed2e6
CW
802 u32 pipea_stats = I915_READ(PIPEASTAT);
803 u32 pipeb_stats = I915_READ(PIPEBSTAT);
804
8a905236
JB
805 printk(KERN_ERR "memory refresh error\n");
806 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
807 pipea_stats);
808 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
809 pipeb_stats);
810 /* pipestat has already been acked */
811 }
812 if (eir & I915_ERROR_INSTRUCTION) {
813 printk(KERN_ERR "instruction error\n");
814 printk(KERN_ERR " INSTPM: 0x%08x\n",
815 I915_READ(INSTPM));
a6c45cf0 816 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
817 u32 ipeir = I915_READ(IPEIR);
818
819 printk(KERN_ERR " IPEIR: 0x%08x\n",
820 I915_READ(IPEIR));
821 printk(KERN_ERR " IPEHR: 0x%08x\n",
822 I915_READ(IPEHR));
823 printk(KERN_ERR " INSTDONE: 0x%08x\n",
824 I915_READ(INSTDONE));
825 printk(KERN_ERR " ACTHD: 0x%08x\n",
826 I915_READ(ACTHD));
827 I915_WRITE(IPEIR, ipeir);
828 (void)I915_READ(IPEIR);
829 } else {
830 u32 ipeir = I915_READ(IPEIR_I965);
831
832 printk(KERN_ERR " IPEIR: 0x%08x\n",
833 I915_READ(IPEIR_I965));
834 printk(KERN_ERR " IPEHR: 0x%08x\n",
835 I915_READ(IPEHR_I965));
836 printk(KERN_ERR " INSTDONE: 0x%08x\n",
837 I915_READ(INSTDONE_I965));
838 printk(KERN_ERR " INSTPS: 0x%08x\n",
839 I915_READ(INSTPS));
840 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
841 I915_READ(INSTDONE1));
842 printk(KERN_ERR " ACTHD: 0x%08x\n",
843 I915_READ(ACTHD_I965));
844 I915_WRITE(IPEIR_I965, ipeir);
845 (void)I915_READ(IPEIR_I965);
846 }
847 }
848
849 I915_WRITE(EIR, eir);
850 (void)I915_READ(EIR);
851 eir = I915_READ(EIR);
852 if (eir) {
853 /*
854 * some errors might have become stuck,
855 * mask them.
856 */
857 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
858 I915_WRITE(EMR, I915_READ(EMR) | eir);
859 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
860 }
35aed2e6
CW
861}
862
863/**
864 * i915_handle_error - handle an error interrupt
865 * @dev: drm device
866 *
867 * Do some basic checking of regsiter state at error interrupt time and
868 * dump it to the syslog. Also call i915_capture_error_state() to make
869 * sure we get a record and make it available in debugfs. Fire a uevent
870 * so userspace knows something bad happened (should trigger collection
871 * of a ring dump etc.).
872 */
873static void i915_handle_error(struct drm_device *dev, bool wedged)
874{
875 struct drm_i915_private *dev_priv = dev->dev_private;
876
877 i915_capture_error_state(dev);
878 i915_report_and_clear_eir(dev);
8a905236 879
ba1234d1 880 if (wedged) {
30dbf0c0 881 INIT_COMPLETION(dev_priv->error_completion);
ba1234d1
BG
882 atomic_set(&dev_priv->mm.wedged, 1);
883
11ed50ec
BG
884 /*
885 * Wakeup waiting processes so they don't hang
886 */
f787a5f5
CW
887 wake_up_all(&dev_priv->render_ring.irq_queue);
888 if (HAS_BSD(dev))
889 wake_up_all(&dev_priv->bsd_ring.irq_queue);
549f7365
CW
890 if (HAS_BLT(dev))
891 wake_up_all(&dev_priv->blt_ring.irq_queue);
11ed50ec
BG
892 }
893
9c9fe1f8 894 queue_work(dev_priv->wq, &dev_priv->error_work);
8a905236
JB
895}
896
4e5359cd
SF
897static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
898{
899 drm_i915_private_t *dev_priv = dev->dev_private;
900 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
902 struct drm_i915_gem_object *obj_priv;
903 struct intel_unpin_work *work;
904 unsigned long flags;
905 bool stall_detected;
906
907 /* Ignore early vblank irqs */
908 if (intel_crtc == NULL)
909 return;
910
911 spin_lock_irqsave(&dev->event_lock, flags);
912 work = intel_crtc->unpin_work;
913
914 if (work == NULL || work->pending || !work->enable_stall_check) {
915 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
916 spin_unlock_irqrestore(&dev->event_lock, flags);
917 return;
918 }
919
920 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
921 obj_priv = to_intel_bo(work->pending_flip_obj);
a6c45cf0 922 if (INTEL_INFO(dev)->gen >= 4) {
4e5359cd
SF
923 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
924 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
925 } else {
926 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
927 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
928 crtc->y * crtc->fb->pitch +
929 crtc->x * crtc->fb->bits_per_pixel/8);
930 }
931
932 spin_unlock_irqrestore(&dev->event_lock, flags);
933
934 if (stall_detected) {
935 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
936 intel_prepare_page_flip(dev, intel_crtc->plane);
937 }
938}
939
1da177e4
LT
940irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
941{
84b1fd10 942 struct drm_device *dev = (struct drm_device *) arg;
1da177e4 943 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 944 struct drm_i915_master_private *master_priv;
cdfbc41f
EA
945 u32 iir, new_iir;
946 u32 pipea_stats, pipeb_stats;
05eff845 947 u32 vblank_status;
0a3e67a4 948 int vblank = 0;
7c463586 949 unsigned long irqflags;
05eff845
KP
950 int irq_received;
951 int ret = IRQ_NONE;
6e5fca53 952
630681d9
EA
953 atomic_inc(&dev_priv->irq_received);
954
bad720ff 955 if (HAS_PCH_SPLIT(dev))
f2b115e6 956 return ironlake_irq_handler(dev);
036a4a7d 957
ed4cb414 958 iir = I915_READ(IIR);
a6b54f3f 959
a6c45cf0 960 if (INTEL_INFO(dev)->gen >= 4)
d874bcff 961 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
e25e6601 962 else
d874bcff 963 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
af6061af 964
05eff845
KP
965 for (;;) {
966 irq_received = iir != 0;
967
968 /* Can't rely on pipestat interrupt bit in iir as it might
969 * have been cleared after the pipestat interrupt was received.
970 * It doesn't set the bit in iir again, but it still produces
971 * interrupts (for non-MSI).
972 */
973 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
974 pipea_stats = I915_READ(PIPEASTAT);
975 pipeb_stats = I915_READ(PIPEBSTAT);
79e53945 976
8a905236 977 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
ba1234d1 978 i915_handle_error(dev, false);
8a905236 979
cdfbc41f
EA
980 /*
981 * Clear the PIPE(A|B)STAT regs before the IIR
982 */
05eff845 983 if (pipea_stats & 0x8000ffff) {
7662c8bd 984 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 985 DRM_DEBUG_DRIVER("pipe a underrun\n");
cdfbc41f 986 I915_WRITE(PIPEASTAT, pipea_stats);
05eff845 987 irq_received = 1;
cdfbc41f 988 }
1da177e4 989
05eff845 990 if (pipeb_stats & 0x8000ffff) {
7662c8bd 991 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 992 DRM_DEBUG_DRIVER("pipe b underrun\n");
cdfbc41f 993 I915_WRITE(PIPEBSTAT, pipeb_stats);
05eff845 994 irq_received = 1;
cdfbc41f 995 }
05eff845
KP
996 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
997
998 if (!irq_received)
999 break;
1000
1001 ret = IRQ_HANDLED;
8ee1c3db 1002
5ca58282
JB
1003 /* Consume port. Then clear IIR or we'll miss events */
1004 if ((I915_HAS_HOTPLUG(dev)) &&
1005 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1006 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1007
44d98a61 1008 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5ca58282
JB
1009 hotplug_status);
1010 if (hotplug_status & dev_priv->hotplug_supported_mask)
9c9fe1f8
EA
1011 queue_work(dev_priv->wq,
1012 &dev_priv->hotplug_work);
5ca58282
JB
1013
1014 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1015 I915_READ(PORT_HOTPLUG_STAT);
1016 }
1017
cdfbc41f
EA
1018 I915_WRITE(IIR, iir);
1019 new_iir = I915_READ(IIR); /* Flush posted writes */
7c463586 1020
7c1c2871
DA
1021 if (dev->primary->master) {
1022 master_priv = dev->primary->master->driver_priv;
1023 if (master_priv->sarea_priv)
1024 master_priv->sarea_priv->last_dispatch =
1025 READ_BREADCRUMB(dev_priv);
1026 }
0a3e67a4 1027
549f7365
CW
1028 if (iir & I915_USER_INTERRUPT)
1029 notify_ring(dev, &dev_priv->render_ring);
d1b851fc 1030 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
549f7365 1031 notify_ring(dev, &dev_priv->bsd_ring);
d1b851fc 1032
1afe3e9d 1033 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
6b95a207 1034 intel_prepare_page_flip(dev, 0);
1afe3e9d
JB
1035 if (dev_priv->flip_pending_is_done)
1036 intel_finish_page_flip_plane(dev, 0);
1037 }
6b95a207 1038
1afe3e9d 1039 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
70565d00 1040 intel_prepare_page_flip(dev, 1);
1afe3e9d
JB
1041 if (dev_priv->flip_pending_is_done)
1042 intel_finish_page_flip_plane(dev, 1);
1afe3e9d 1043 }
6b95a207 1044
05eff845 1045 if (pipea_stats & vblank_status) {
cdfbc41f
EA
1046 vblank++;
1047 drm_handle_vblank(dev, 0);
4e5359cd
SF
1048 if (!dev_priv->flip_pending_is_done) {
1049 i915_pageflip_stall_check(dev, 0);
1afe3e9d 1050 intel_finish_page_flip(dev, 0);
4e5359cd 1051 }
cdfbc41f 1052 }
7c463586 1053
05eff845 1054 if (pipeb_stats & vblank_status) {
cdfbc41f
EA
1055 vblank++;
1056 drm_handle_vblank(dev, 1);
4e5359cd
SF
1057 if (!dev_priv->flip_pending_is_done) {
1058 i915_pageflip_stall_check(dev, 1);
1afe3e9d 1059 intel_finish_page_flip(dev, 1);
4e5359cd 1060 }
cdfbc41f 1061 }
7c463586 1062
d874bcff
JB
1063 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1064 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
cdfbc41f 1065 (iir & I915_ASLE_INTERRUPT))
3b617967 1066 intel_opregion_asle_intr(dev);
cdfbc41f
EA
1067
1068 /* With MSI, interrupts are only generated when iir
1069 * transitions from zero to nonzero. If another bit got
1070 * set while we were handling the existing iir bits, then
1071 * we would never get another interrupt.
1072 *
1073 * This is fine on non-MSI as well, as if we hit this path
1074 * we avoid exiting the interrupt handler only to generate
1075 * another one.
1076 *
1077 * Note that for MSI this could cause a stray interrupt report
1078 * if an interrupt landed in the time between writing IIR and
1079 * the posting read. This should be rare enough to never
1080 * trigger the 99% of 100,000 interrupts test for disabling
1081 * stray interrupts.
1082 */
1083 iir = new_iir;
05eff845 1084 }
0a3e67a4 1085
05eff845 1086 return ret;
1da177e4
LT
1087}
1088
af6061af 1089static int i915_emit_irq(struct drm_device * dev)
1da177e4
LT
1090{
1091 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 1092 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4
LT
1093
1094 i915_kernel_lost_context(dev);
1095
44d98a61 1096 DRM_DEBUG_DRIVER("\n");
1da177e4 1097
c99b058f 1098 dev_priv->counter++;
c29b669c 1099 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 1100 dev_priv->counter = 1;
7c1c2871
DA
1101 if (master_priv->sarea_priv)
1102 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
c29b669c 1103
0baf823a 1104 BEGIN_LP_RING(4);
585fb111 1105 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 1106 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c29b669c 1107 OUT_RING(dev_priv->counter);
585fb111 1108 OUT_RING(MI_USER_INTERRUPT);
1da177e4 1109 ADVANCE_LP_RING();
bc5f4523 1110
c29b669c 1111 return dev_priv->counter;
1da177e4
LT
1112}
1113
9d34e5db
CW
1114void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1115{
1116 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8187a2b7 1117 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
9d34e5db
CW
1118
1119 if (dev_priv->trace_irq_seqno == 0)
78501eac 1120 render_ring->user_irq_get(render_ring);
9d34e5db
CW
1121
1122 dev_priv->trace_irq_seqno = seqno;
1123}
1124
84b1fd10 1125static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1da177e4
LT
1126{
1127 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1128 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 1129 int ret = 0;
8187a2b7 1130 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1da177e4 1131
44d98a61 1132 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1da177e4
LT
1133 READ_BREADCRUMB(dev_priv));
1134
ed4cb414 1135 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7c1c2871
DA
1136 if (master_priv->sarea_priv)
1137 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1da177e4 1138 return 0;
ed4cb414 1139 }
1da177e4 1140
7c1c2871
DA
1141 if (master_priv->sarea_priv)
1142 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1da177e4 1143
78501eac 1144 render_ring->user_irq_get(render_ring);
852835f3 1145 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
1da177e4 1146 READ_BREADCRUMB(dev_priv) >= irq_nr);
78501eac 1147 render_ring->user_irq_put(render_ring);
1da177e4 1148
20caafa6 1149 if (ret == -EBUSY) {
3e684eae 1150 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1da177e4
LT
1151 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1152 }
1153
af6061af
DA
1154 return ret;
1155}
1156
1da177e4
LT
1157/* Needs the lock as it touches the ring.
1158 */
c153f45f
EA
1159int i915_irq_emit(struct drm_device *dev, void *data,
1160 struct drm_file *file_priv)
1da177e4 1161{
1da177e4 1162 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1163 drm_i915_irq_emit_t *emit = data;
1da177e4
LT
1164 int result;
1165
d3301d86 1166 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
3e684eae 1167 DRM_ERROR("called with no initialization\n");
20caafa6 1168 return -EINVAL;
1da177e4 1169 }
299eb93c
EA
1170
1171 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1172
546b0974 1173 mutex_lock(&dev->struct_mutex);
1da177e4 1174 result = i915_emit_irq(dev);
546b0974 1175 mutex_unlock(&dev->struct_mutex);
1da177e4 1176
c153f45f 1177 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1da177e4 1178 DRM_ERROR("copy_to_user\n");
20caafa6 1179 return -EFAULT;
1da177e4
LT
1180 }
1181
1182 return 0;
1183}
1184
1185/* Doesn't need the hardware lock.
1186 */
c153f45f
EA
1187int i915_irq_wait(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv)
1da177e4 1189{
1da177e4 1190 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1191 drm_i915_irq_wait_t *irqwait = data;
1da177e4
LT
1192
1193 if (!dev_priv) {
3e684eae 1194 DRM_ERROR("called with no initialization\n");
20caafa6 1195 return -EINVAL;
1da177e4
LT
1196 }
1197
c153f45f 1198 return i915_wait_irq(dev, irqwait->irq_seq);
1da177e4
LT
1199}
1200
42f52ef8
KP
1201/* Called from drm generic code, passed 'crtc' which
1202 * we use as a pipe index
1203 */
1204int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1205{
1206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1207 unsigned long irqflags;
71e0ffa5 1208
5eddb70b 1209 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1210 return -EINVAL;
0a3e67a4 1211
e9d21d7f 1212 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1213 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1214 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1215 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
a6c45cf0 1216 else if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
1217 i915_enable_pipestat(dev_priv, pipe,
1218 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1219 else
7c463586
KP
1220 i915_enable_pipestat(dev_priv, pipe,
1221 PIPE_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1222 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1223 return 0;
1224}
1225
42f52ef8
KP
1226/* Called from drm generic code, passed 'crtc' which
1227 * we use as a pipe index
1228 */
1229void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1230{
1231 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1232 unsigned long irqflags;
0a3e67a4 1233
e9d21d7f 1234 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1235 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1236 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1237 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1238 else
1239 i915_disable_pipestat(dev_priv, pipe,
1240 PIPE_VBLANK_INTERRUPT_ENABLE |
1241 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1242 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1243}
1244
79e53945
JB
1245void i915_enable_interrupt (struct drm_device *dev)
1246{
1247 struct drm_i915_private *dev_priv = dev->dev_private;
e170b030 1248
bad720ff 1249 if (!HAS_PCH_SPLIT(dev))
3b617967 1250 intel_opregion_enable_asle(dev);
79e53945
JB
1251 dev_priv->irq_enabled = 1;
1252}
1253
1254
702880f2
DA
1255/* Set the vblank monitor pipe
1256 */
c153f45f
EA
1257int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv)
702880f2 1259{
702880f2 1260 drm_i915_private_t *dev_priv = dev->dev_private;
702880f2
DA
1261
1262 if (!dev_priv) {
3e684eae 1263 DRM_ERROR("called with no initialization\n");
20caafa6 1264 return -EINVAL;
702880f2
DA
1265 }
1266
5b51694a 1267 return 0;
702880f2
DA
1268}
1269
c153f45f
EA
1270int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1271 struct drm_file *file_priv)
702880f2 1272{
702880f2 1273 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1274 drm_i915_vblank_pipe_t *pipe = data;
702880f2
DA
1275
1276 if (!dev_priv) {
3e684eae 1277 DRM_ERROR("called with no initialization\n");
20caafa6 1278 return -EINVAL;
702880f2
DA
1279 }
1280
0a3e67a4 1281 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
c153f45f 1282
702880f2
DA
1283 return 0;
1284}
1285
a6b54f3f
MD
1286/**
1287 * Schedule buffer swap at given vertical blank.
1288 */
c153f45f
EA
1289int i915_vblank_swap(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv)
a6b54f3f 1291{
bd95e0a4
EA
1292 /* The delayed swap mechanism was fundamentally racy, and has been
1293 * removed. The model was that the client requested a delayed flip/swap
1294 * from the kernel, then waited for vblank before continuing to perform
1295 * rendering. The problem was that the kernel might wake the client
1296 * up before it dispatched the vblank swap (since the lock has to be
1297 * held while touching the ringbuffer), in which case the client would
1298 * clear and start the next frame before the swap occurred, and
1299 * flicker would occur in addition to likely missing the vblank.
1300 *
1301 * In the absence of this ioctl, userland falls back to a correct path
1302 * of waiting for a vblank, then dispatching the swap on its own.
1303 * Context switching to userland and back is plenty fast enough for
1304 * meeting the requirements of vblank swapping.
0a3e67a4 1305 */
bd95e0a4 1306 return -EINVAL;
a6b54f3f
MD
1307}
1308
995b6762 1309static struct drm_i915_gem_request *
852835f3
ZN
1310i915_get_tail_request(struct drm_device *dev)
1311{
f65d9421 1312 drm_i915_private_t *dev_priv = dev->dev_private;
852835f3
ZN
1313 return list_entry(dev_priv->render_ring.request_list.prev,
1314 struct drm_i915_gem_request, list);
f65d9421
BG
1315}
1316
1317/**
1318 * This is called when the chip hasn't reported back with completed
1319 * batchbuffers in a long time. The first time this is called we simply record
1320 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1321 * again, we assume the chip is wedged and try to fix it.
1322 */
1323void i915_hangcheck_elapsed(unsigned long data)
1324{
1325 struct drm_device *dev = (struct drm_device *)data;
1326 drm_i915_private_t *dev_priv = dev->dev_private;
cbb465e7 1327 uint32_t acthd, instdone, instdone1;
b9201c14 1328
a6c45cf0 1329 if (INTEL_INFO(dev)->gen < 4) {
f65d9421 1330 acthd = I915_READ(ACTHD);
cbb465e7
CW
1331 instdone = I915_READ(INSTDONE);
1332 instdone1 = 0;
1333 } else {
f65d9421 1334 acthd = I915_READ(ACTHD_I965);
cbb465e7
CW
1335 instdone = I915_READ(INSTDONE_I965);
1336 instdone1 = I915_READ(INSTDONE1);
1337 }
f65d9421
BG
1338
1339 /* If all work is done then ACTHD clearly hasn't advanced. */
852835f3 1340 if (list_empty(&dev_priv->render_ring.request_list) ||
78501eac 1341 i915_seqno_passed(dev_priv->render_ring.get_seqno(&dev_priv->render_ring),
f787a5f5 1342 i915_get_tail_request(dev)->seqno)) {
7839d956
CW
1343 bool missed_wakeup = false;
1344
f65d9421 1345 dev_priv->hangcheck_count = 0;
e78d73b1
CW
1346
1347 /* Issue a wake-up to catch stuck h/w. */
7839d956
CW
1348 if (dev_priv->render_ring.waiting_gem_seqno &&
1349 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
f787a5f5 1350 wake_up_all(&dev_priv->render_ring.irq_queue);
7839d956
CW
1351 missed_wakeup = true;
1352 }
1353
1354 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1355 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
f787a5f5 1356 wake_up_all(&dev_priv->bsd_ring.irq_queue);
7839d956 1357 missed_wakeup = true;
e78d73b1 1358 }
7839d956 1359
549f7365
CW
1360 if (dev_priv->blt_ring.waiting_gem_seqno &&
1361 waitqueue_active(&dev_priv->blt_ring.irq_queue)) {
1362 wake_up_all(&dev_priv->blt_ring.irq_queue);
7839d956 1363 missed_wakeup = true;
e78d73b1 1364 }
7839d956
CW
1365
1366 if (missed_wakeup)
1367 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
f65d9421
BG
1368 return;
1369 }
1370
cbb465e7
CW
1371 if (dev_priv->last_acthd == acthd &&
1372 dev_priv->last_instdone == instdone &&
1373 dev_priv->last_instdone1 == instdone1) {
1374 if (dev_priv->hangcheck_count++ > 1) {
1375 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
8c80b59b
CW
1376
1377 if (!IS_GEN2(dev)) {
1378 /* Is the chip hanging on a WAIT_FOR_EVENT?
1379 * If so we can simply poke the RB_WAIT bit
1380 * and break the hang. This should work on
1381 * all but the second generation chipsets.
1382 */
1383 u32 tmp = I915_READ(PRB0_CTL);
1384 if (tmp & RING_WAIT) {
1385 I915_WRITE(PRB0_CTL, tmp);
1386 POSTING_READ(PRB0_CTL);
1387 goto out;
1388 }
1389 }
1390
cbb465e7
CW
1391 i915_handle_error(dev, true);
1392 return;
1393 }
1394 } else {
1395 dev_priv->hangcheck_count = 0;
1396
1397 dev_priv->last_acthd = acthd;
1398 dev_priv->last_instdone = instdone;
1399 dev_priv->last_instdone1 = instdone1;
1400 }
f65d9421 1401
8c80b59b 1402out:
f65d9421 1403 /* Reset timer case chip hangs without another request being added */
b3b079db
CW
1404 mod_timer(&dev_priv->hangcheck_timer,
1405 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421
BG
1406}
1407
1da177e4
LT
1408/* drm_dma.h hooks
1409*/
f2b115e6 1410static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
1411{
1412 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1413
1414 I915_WRITE(HWSTAM, 0xeffe);
1415
1416 /* XXX hotplug from PCH */
1417
1418 I915_WRITE(DEIMR, 0xffffffff);
1419 I915_WRITE(DEIER, 0x0);
1420 (void) I915_READ(DEIER);
1421
1422 /* and GT */
1423 I915_WRITE(GTIMR, 0xffffffff);
1424 I915_WRITE(GTIER, 0x0);
1425 (void) I915_READ(GTIER);
c650156a
ZW
1426
1427 /* south display irq */
1428 I915_WRITE(SDEIMR, 0xffffffff);
1429 I915_WRITE(SDEIER, 0x0);
1430 (void) I915_READ(SDEIER);
036a4a7d
ZW
1431}
1432
f2b115e6 1433static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d
ZW
1434{
1435 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1436 /* enable kind of interrupts always enabled */
013d5aa2
JB
1437 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1438 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
d1b851fc 1439 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
2d7b8366 1440 u32 hotplug_mask;
036a4a7d
ZW
1441
1442 dev_priv->irq_mask_reg = ~display_mask;
643ced9b 1443 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
036a4a7d
ZW
1444
1445 /* should always can generate irq */
1446 I915_WRITE(DEIIR, I915_READ(DEIIR));
1447 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1448 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1449 (void) I915_READ(DEIER);
1450
549f7365
CW
1451 if (IS_GEN6(dev)) {
1452 render_mask =
1453 GT_PIPE_NOTIFY |
1454 GT_GEN6_BSD_USER_INTERRUPT |
1455 GT_BLT_USER_INTERRUPT;
1456 }
3fdef020 1457
852835f3 1458 dev_priv->gt_irq_mask_reg = ~render_mask;
036a4a7d
ZW
1459 dev_priv->gt_irq_enable_reg = render_mask;
1460
1461 I915_WRITE(GTIIR, I915_READ(GTIIR));
1462 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
881f47b6 1463 if (IS_GEN6(dev)) {
3fdef020 1464 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
881f47b6 1465 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
549f7365 1466 I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
881f47b6
XH
1467 }
1468
036a4a7d
ZW
1469 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1470 (void) I915_READ(GTIER);
1471
2d7b8366
YL
1472 if (HAS_PCH_CPT(dev)) {
1473 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1474 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1475 } else {
1476 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1477 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1478 }
1479
c650156a
ZW
1480 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1481 dev_priv->pch_irq_enable_reg = hotplug_mask;
1482
1483 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1484 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1485 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1486 (void) I915_READ(SDEIER);
1487
f97108d1
JB
1488 if (IS_IRONLAKE_M(dev)) {
1489 /* Clear & enable PCU event interrupts */
1490 I915_WRITE(DEIIR, DE_PCU_EVENT);
1491 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1492 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1493 }
1494
036a4a7d
ZW
1495 return 0;
1496}
1497
84b1fd10 1498void i915_driver_irq_preinstall(struct drm_device * dev)
1da177e4
LT
1499{
1500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1501
79e53945
JB
1502 atomic_set(&dev_priv->irq_received, 0);
1503
036a4a7d 1504 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
8a905236 1505 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
036a4a7d 1506
bad720ff 1507 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1508 ironlake_irq_preinstall(dev);
036a4a7d
ZW
1509 return;
1510 }
1511
5ca58282
JB
1512 if (I915_HAS_HOTPLUG(dev)) {
1513 I915_WRITE(PORT_HOTPLUG_EN, 0);
1514 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1515 }
1516
0a3e67a4 1517 I915_WRITE(HWSTAM, 0xeffe);
7c463586
KP
1518 I915_WRITE(PIPEASTAT, 0);
1519 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1520 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1521 I915_WRITE(IER, 0x0);
7c463586 1522 (void) I915_READ(IER);
1da177e4
LT
1523}
1524
b01f2c3a
JB
1525/*
1526 * Must be called after intel_modeset_init or hotplug interrupts won't be
1527 * enabled correctly.
1528 */
0a3e67a4 1529int i915_driver_irq_postinstall(struct drm_device *dev)
1da177e4
LT
1530{
1531 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5ca58282 1532 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
63eeaf38 1533 u32 error_mask;
0a3e67a4 1534
852835f3 1535 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
d1b851fc
ZN
1536 if (HAS_BSD(dev))
1537 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
549f7365
CW
1538 if (HAS_BLT(dev))
1539 DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
d1b851fc 1540
0a3e67a4 1541 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
0a3e67a4 1542
bad720ff 1543 if (HAS_PCH_SPLIT(dev))
f2b115e6 1544 return ironlake_irq_postinstall(dev);
036a4a7d 1545
7c463586
KP
1546 /* Unmask the interrupts that we always want on. */
1547 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
1548
1549 dev_priv->pipestat[0] = 0;
1550 dev_priv->pipestat[1] = 0;
1551
5ca58282 1552 if (I915_HAS_HOTPLUG(dev)) {
5ca58282
JB
1553 /* Enable in IER... */
1554 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1555 /* and unmask in IMR */
c496fa1f 1556 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
5ca58282
JB
1557 }
1558
63eeaf38
JB
1559 /*
1560 * Enable some error detection, note the instruction error mask
1561 * bit is reserved, so we leave it masked.
1562 */
1563 if (IS_G4X(dev)) {
1564 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1565 GM45_ERROR_MEM_PRIV |
1566 GM45_ERROR_CP_PRIV |
1567 I915_ERROR_MEMORY_REFRESH);
1568 } else {
1569 error_mask = ~(I915_ERROR_PAGE_TABLE |
1570 I915_ERROR_MEMORY_REFRESH);
1571 }
1572 I915_WRITE(EMR, error_mask);
1573
7c463586 1574 I915_WRITE(IMR, dev_priv->irq_mask_reg);
c496fa1f 1575 I915_WRITE(IER, enable_mask);
ed4cb414
EA
1576 (void) I915_READ(IER);
1577
c496fa1f
AJ
1578 if (I915_HAS_HOTPLUG(dev)) {
1579 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1580
1581 /* Note HDMI and DP share bits */
1582 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1583 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1584 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1585 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1586 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1587 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1588 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1589 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1590 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1591 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2d1c9752 1592 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
c496fa1f 1593 hotplug_en |= CRT_HOTPLUG_INT_EN;
2d1c9752
AL
1594
1595 /* Programming the CRT detection parameters tends
1596 to generate a spurious hotplug event about three
1597 seconds later. So just do it once.
1598 */
1599 if (IS_G4X(dev))
1600 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1601 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1602 }
1603
c496fa1f
AJ
1604 /* Ignore TV since it's buggy */
1605
1606 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1607 }
1608
3b617967 1609 intel_opregion_enable_asle(dev);
0a3e67a4
JB
1610
1611 return 0;
1da177e4
LT
1612}
1613
f2b115e6 1614static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
1615{
1616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1617 I915_WRITE(HWSTAM, 0xffffffff);
1618
1619 I915_WRITE(DEIMR, 0xffffffff);
1620 I915_WRITE(DEIER, 0x0);
1621 I915_WRITE(DEIIR, I915_READ(DEIIR));
1622
1623 I915_WRITE(GTIMR, 0xffffffff);
1624 I915_WRITE(GTIER, 0x0);
1625 I915_WRITE(GTIIR, I915_READ(GTIIR));
1626}
1627
84b1fd10 1628void i915_driver_irq_uninstall(struct drm_device * dev)
1da177e4
LT
1629{
1630 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
91e3738e 1631
1da177e4
LT
1632 if (!dev_priv)
1633 return;
1634
0a3e67a4
JB
1635 dev_priv->vblank_pipe = 0;
1636
bad720ff 1637 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1638 ironlake_irq_uninstall(dev);
036a4a7d
ZW
1639 return;
1640 }
1641
5ca58282
JB
1642 if (I915_HAS_HOTPLUG(dev)) {
1643 I915_WRITE(PORT_HOTPLUG_EN, 0);
1644 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1645 }
1646
0a3e67a4 1647 I915_WRITE(HWSTAM, 0xffffffff);
7c463586
KP
1648 I915_WRITE(PIPEASTAT, 0);
1649 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1650 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1651 I915_WRITE(IER, 0x0);
af6061af 1652
7c463586
KP
1653 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1654 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1655 I915_WRITE(IIR, I915_READ(IIR));
1da177e4 1656}