]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: Enable full PPGTT on gen7
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
5c502442 83/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 84#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
85 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
f86f3fb0 94#define GEN5_IRQ_RESET(type) do { \
a9d356a6 95 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 96 POSTING_READ(type##IMR); \
a9d356a6 97 I915_WRITE(type##IER, 0); \
5c502442
PZ
98 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
a9d356a6
PZ
102} while (0)
103
337ba017
PZ
104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
35079899 119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
337ba017 120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
35079899
PZ
121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
337ba017 127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
35079899
PZ
128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
036a4a7d 133/* For display hotplug interrupt */
995b6762 134static void
2d1013dd 135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 136{
4bc9d430
DV
137 assert_spin_locked(&dev_priv->irq_lock);
138
9df7575f 139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 140 return;
c67a470b 141
1ec14ad3
CW
142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 145 POSTING_READ(DEIMR);
036a4a7d
ZW
146 }
147}
148
0ff9800a 149static void
2d1013dd 150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 151{
4bc9d430
DV
152 assert_spin_locked(&dev_priv->irq_lock);
153
06ffc778 154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 155 return;
c67a470b 156
1ec14ad3
CW
157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 160 POSTING_READ(DEIMR);
036a4a7d
ZW
161 }
162}
163
43eaea13
PZ
164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
9df7575f 176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 177 return;
c67a470b 178
43eaea13
PZ
179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
480c8033 185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
480c8033 190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
edbfdb45
PZ
195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
605cd25b 205 uint32_t new_val;
edbfdb45
PZ
206
207 assert_spin_locked(&dev_priv->irq_lock);
208
9df7575f 209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 210 return;
c67a470b 211
605cd25b 212 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
605cd25b
PZ
216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
219 POSTING_READ(GEN6_PMIMR);
220 }
edbfdb45
PZ
221}
222
480c8033 223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45
PZ
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
480c8033 228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45
PZ
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
8664281b
PZ
233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
4bc9d430
DV
239 assert_spin_locked(&dev_priv->irq_lock);
240
055e393f 241 for_each_pipe(dev_priv, pipe) {
8664281b
PZ
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
0961021a
BW
251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
9df7575f 267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
0961021a
BW
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
480c8033 281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
0961021a
BW
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
480c8033 286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
0961021a
BW
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
8664281b
PZ
291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
fee884ed
DV
297 assert_spin_locked(&dev_priv->irq_lock);
298
055e393f 299 for_each_pipe(dev_priv, pipe) {
8664281b
PZ
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
56b80e1f
VS
309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
e69abff0 337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
2ae2a50c
DV
338 enum pipe pipe,
339 bool enable, bool old)
2d9d2b0b
VS
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
e69abff0 343 u32 pipestat = I915_READ(reg) & 0xffff0000;
2d9d2b0b
VS
344
345 assert_spin_locked(&dev_priv->irq_lock);
346
e69abff0
VS
347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
2ae2a50c 351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
e69abff0
VS
352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
2d9d2b0b
VS
354}
355
8664281b
PZ
356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2ae2a50c
DV
370 enum pipe pipe,
371 bool enable, bool old)
8664281b
PZ
372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 374 if (enable) {
7336df65
DV
375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
8664281b
PZ
377 if (!ivb_can_enable_err_int(dev))
378 return;
379
8664281b
PZ
380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65 383
2ae2a50c
DV
384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
823c6909
VS
386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
7336df65 388 }
8664281b
PZ
389 }
390}
391
38d83c96
DV
392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
fee884ed
DV
407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
9df7575f 423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 424 return;
c67a470b 425
fee884ed
DV
426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
de28075d
DV
434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
8664281b
PZ
436 bool enable)
437{
8664281b 438 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
441
442 if (enable)
fee884ed 443 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 444 else
fee884ed 445 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
2ae2a50c 450 bool enable, bool old)
8664281b
PZ
451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
1dd246fb
DV
455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
8664281b
PZ
458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
fee884ed 461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 462 } else {
fee884ed 463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb 464
2ae2a50c
DV
465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
823c6909
VS
467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
1dd246fb 469 }
8664281b 470 }
8664281b
PZ
471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
c5ab3bc0
DV
487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
8664281b
PZ
489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ae2a50c 493 bool old;
8664281b 494
77961eb9
ID
495 assert_spin_locked(&dev_priv->irq_lock);
496
2ae2a50c 497 old = !intel_crtc->cpu_fifo_underrun_disabled;
8664281b
PZ
498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
a3ed6aad 500 if (HAS_GMCH_DISPLAY(dev))
2ae2a50c 501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
2d9d2b0b 502 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
2ae2a50c 505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
38d83c96
DV
506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b 508
2ae2a50c 509 return old;
f88d42f1
ID
510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
8664281b 521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
f88d42f1 522
8664281b
PZ
523 return ret;
524}
525
91d181dd
ID
526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
8664281b
PZ
536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b 557 unsigned long flags;
2ae2a50c 558 bool old;
8664281b 559
de28075d
DV
560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
8664281b
PZ
568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
2ae2a50c 571 old = !intel_crtc->pch_fifo_underrun_disabled;
8664281b
PZ
572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
de28075d 575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b 576 else
2ae2a50c 577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
8664281b 578
8664281b 579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
2ae2a50c 580 return old;
8664281b
PZ
581}
582
583
b5ea642a 584static void
755e9019
ID
585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
7c463586 587{
46c06a30 588 u32 reg = PIPESTAT(pipe);
755e9019 589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 590
b79480ba
DV
591 assert_spin_locked(&dev_priv->irq_lock);
592
04feced9
VS
593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
755e9019
ID
597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
600 return;
601
91d181dd
ID
602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
46c06a30 604 /* Enable the interrupt, clear any pending status */
755e9019 605 pipestat |= enable_mask | status_mask;
46c06a30
VS
606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
7c463586
KP
608}
609
b5ea642a 610static void
755e9019
ID
611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
7c463586 613{
46c06a30 614 u32 reg = PIPESTAT(pipe);
755e9019 615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 616
b79480ba
DV
617 assert_spin_locked(&dev_priv->irq_lock);
618
04feced9
VS
619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
46c06a30
VS
623 return;
624
755e9019
ID
625 if ((pipestat & enable_mask) == 0)
626 return;
627
91d181dd
ID
628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
755e9019 630 pipestat &= ~enable_mask;
46c06a30
VS
631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
7c463586
KP
633}
634
10c59c51
ID
635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
724a6905
VS
640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
10c59c51
ID
642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
724a6905
VS
645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
10c59c51
ID
651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
755e9019
ID
663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
10c59c51
ID
669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
755e9019
ID
674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
10c59c51
ID
683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
755e9019
ID
688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
01c66889 691/**
f49e38dd 692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 693 */
f49e38dd 694static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 695{
2d1013dd 696 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3
CW
697 unsigned long irqflags;
698
f49e38dd
JN
699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
1ec14ad3 702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 703
755e9019 704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 705 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 706 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 707 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3
CW
708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
710}
711
0a3e67a4
JB
712/**
713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
2d1013dd 724 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56 725
a01025af
DV
726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 730
a01025af
DV
731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
0a3e67a4
JB
735}
736
f75f3746
VS
737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
4cdb83ec
VS
787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
42f52ef8
KP
793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
f71d4af4 796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4 797{
2d1013dd 798 struct drm_i915_private *dev_priv = dev->dev_private;
0a3e67a4
JB
799 unsigned long high_frame;
800 unsigned long low_frame;
0b2a8e09 801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
0a3e67a4
JB
802
803 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 805 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
806 return 0;
807 }
808
391f75e2
VS
809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
0b2a8e09
VS
815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2 820 } else {
a2d213dd 821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
0b2a8e09 824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
391f75e2 825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
0b2a8e09
VS
826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2
VS
829 }
830
0b2a8e09
VS
831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
9db4a9c7
JB
837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 839
0a3e67a4
JB
840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
5eddb70b 846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 847 low = I915_READ(low_frame);
5eddb70b 848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
849 } while (high1 != high2);
850
5eddb70b 851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 852 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 853 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
edc08d0a 860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
861}
862
f71d4af4 863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5 864{
2d1013dd 865 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 866 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
867
868 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 870 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
ad3543ed
MK
877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
ad3543ed 879
a225f079
VS
880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
80715b2f 886 int position, vtotal;
a225f079 887
80715b2f 888 vtotal = mode->crtc_vtotal;
a225f079
VS
889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
80715b2f
VS
898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
a225f079 900 */
80715b2f 901 return (position + crtc->scanline_offset) % vtotal;
a225f079
VS
902}
903
f71d4af4 904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
0af7e4df 907{
c2baf4b7
VS
908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 912 int position;
78e8fc6b 913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
0af7e4df
MK
914 bool in_vbl = true;
915 int ret = 0;
ad3543ed 916 unsigned long irqflags;
0af7e4df 917
c2baf4b7 918 if (!intel_crtc->active) {
0af7e4df 919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 920 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
921 return 0;
922 }
923
c2baf4b7 924 htotal = mode->crtc_htotal;
78e8fc6b 925 hsync_start = mode->crtc_hsync_start;
c2baf4b7
VS
926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
0af7e4df 929
d31faf65
VS
930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
c2baf4b7
VS
936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
ad3543ed
MK
938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
78e8fc6b 944
ad3543ed
MK
945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
7c06b08a 951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
a225f079 955 position = __intel_get_crtc_scanline(intel_crtc);
0af7e4df
MK
956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
ad3543ed 961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 962
3aa18df8
VS
963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
78e8fc6b 967
7e78f1cb
VS
968 /*
969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
78e8fc6b
VS
980 /*
981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
0af7e4df
MK
990 }
991
ad3543ed
MK
992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
3aa18df8
VS
1000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
0af7e4df 1012
7c06b08a 1013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
1014 *vpos = position;
1015 *hpos = 0;
1016 } else {
1017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
0af7e4df 1020
0af7e4df
MK
1021 /* In vblank? */
1022 if (in_vbl)
3d3cbd84 1023 ret |= DRM_SCANOUTPOS_IN_VBLANK;
0af7e4df
MK
1024
1025 return ret;
1026}
1027
a225f079
VS
1028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
f71d4af4 1041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
1042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
4041b853 1046 struct drm_crtc *crtc;
0af7e4df 1047
7eb552ae 1048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 1049 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
1050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
4041b853
CW
1054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
0af7e4df
MK
1064
1065 /* Helper routine in DRM core does all the work: */
4041b853
CW
1066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
7da903ef
VS
1068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
1070}
1071
67c347ff
JN
1072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
321a1b30
EE
1074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
1081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30 1085 connector->base.id,
c23cc417 1086 connector->name,
67c347ff
JN
1087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
321a1b30
EE
1091}
1092
13cf5504
DA
1093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
5ca58282
JB
1140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
ac4c16c5
EE
1143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
5ca58282
JB
1145static void i915_hotplug_work_func(struct work_struct *work)
1146{
2d1013dd
JN
1147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
5ca58282 1149 struct drm_device *dev = dev_priv->dev;
c31c4ba3 1150 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
1151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
321a1b30 1156 bool changed = false;
142e2398 1157 u32 hpd_event_bits;
4ef69c7a 1158
a65e34c7 1159 mutex_lock(&mode_config->mutex);
e67189ab
JB
1160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
cd569aed 1162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
1163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
cd569aed
EE
1166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
36cd7444
DA
1168 if (!intel_connector->encoder)
1169 continue;
cd569aed
EE
1170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
c23cc417 1176 connector->name);
cd569aed
EE
1177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
142e2398
EE
1182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
c23cc417 1184 connector->name, intel_encoder->hpd_pin);
142e2398 1185 }
cd569aed
EE
1186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
ac4c16c5 1190 if (hpd_disabled) {
cd569aed 1191 drm_kms_helper_poll_enable(dev);
6323751d
ID
1192 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1193 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
ac4c16c5 1194 }
cd569aed
EE
1195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
321a1b30
EE
1198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
36cd7444
DA
1200 if (!intel_connector->encoder)
1201 continue;
321a1b30
EE
1202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
40ee3381
KP
1210 mutex_unlock(&mode_config->mutex);
1211
321a1b30
EE
1212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
1214}
1215
d0ecd7e2 1216static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1 1217{
2d1013dd 1218 struct drm_i915_private *dev_priv = dev->dev_private;
b5b72e89 1219 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1220 u8 new_delay;
9270388e 1221
d0ecd7e2 1222 spin_lock(&mchdev_lock);
f97108d1 1223
73edd18f
DV
1224 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1225
20e4d407 1226 new_delay = dev_priv->ips.cur_delay;
9270388e 1227
7648fa99 1228 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1229 busy_up = I915_READ(RCPREVBSYTUPAVG);
1230 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1231 max_avg = I915_READ(RCBMAXAVG);
1232 min_avg = I915_READ(RCBMINAVG);
1233
1234 /* Handle RCS change request from hw */
b5b72e89 1235 if (busy_up > max_avg) {
20e4d407
DV
1236 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.cur_delay - 1;
1238 if (new_delay < dev_priv->ips.max_delay)
1239 new_delay = dev_priv->ips.max_delay;
b5b72e89 1240 } else if (busy_down < min_avg) {
20e4d407
DV
1241 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.cur_delay + 1;
1243 if (new_delay > dev_priv->ips.min_delay)
1244 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1245 }
1246
7648fa99 1247 if (ironlake_set_drps(dev, new_delay))
20e4d407 1248 dev_priv->ips.cur_delay = new_delay;
f97108d1 1249
d0ecd7e2 1250 spin_unlock(&mchdev_lock);
9270388e 1251
f97108d1
JB
1252 return;
1253}
1254
549f7365 1255static void notify_ring(struct drm_device *dev,
a4872ba6 1256 struct intel_engine_cs *ring)
549f7365 1257{
93b0a4e0 1258 if (!intel_ring_initialized(ring))
475553de
CW
1259 return;
1260
814e9b57 1261 trace_i915_gem_request_complete(ring);
9862e600 1262
84c33a64
SG
1263 if (drm_core_check_feature(dev, DRIVER_MODESET))
1264 intel_notify_mmio_flip(ring);
1265
549f7365 1266 wake_up_all(&ring->irq_queue);
10cd45b6 1267 i915_queue_hangcheck(dev);
549f7365
CW
1268}
1269
31685c25 1270static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
bf225f20 1271 struct intel_rps_ei *rps_ei)
31685c25
D
1272{
1273 u32 cz_ts, cz_freq_khz;
1274 u32 render_count, media_count;
1275 u32 elapsed_render, elapsed_media, elapsed_time;
1276 u32 residency = 0;
1277
1278 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1279 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1280
1281 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1282 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1283
bf225f20
CW
1284 if (rps_ei->cz_clock == 0) {
1285 rps_ei->cz_clock = cz_ts;
1286 rps_ei->render_c0 = render_count;
1287 rps_ei->media_c0 = media_count;
31685c25
D
1288
1289 return dev_priv->rps.cur_freq;
1290 }
1291
bf225f20
CW
1292 elapsed_time = cz_ts - rps_ei->cz_clock;
1293 rps_ei->cz_clock = cz_ts;
31685c25 1294
bf225f20
CW
1295 elapsed_render = render_count - rps_ei->render_c0;
1296 rps_ei->render_c0 = render_count;
31685c25 1297
bf225f20
CW
1298 elapsed_media = media_count - rps_ei->media_c0;
1299 rps_ei->media_c0 = media_count;
31685c25
D
1300
1301 /* Convert all the counters into common unit of milli sec */
1302 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1303 elapsed_render /= cz_freq_khz;
1304 elapsed_media /= cz_freq_khz;
1305
1306 /*
1307 * Calculate overall C0 residency percentage
1308 * only if elapsed time is non zero
1309 */
1310 if (elapsed_time) {
1311 residency =
1312 ((max(elapsed_render, elapsed_media) * 100)
1313 / elapsed_time);
1314 }
1315
1316 return residency;
1317}
1318
1319/**
1320 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1321 * busy-ness calculated from C0 counters of render & media power wells
1322 * @dev_priv: DRM device private
1323 *
1324 */
4fa79042 1325static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
31685c25
D
1326{
1327 u32 residency_C0_up = 0, residency_C0_down = 0;
4fa79042 1328 int new_delay, adj;
31685c25
D
1329
1330 dev_priv->rps.ei_interrupt_count++;
1331
1332 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1333
1334
bf225f20
CW
1335 if (dev_priv->rps.up_ei.cz_clock == 0) {
1336 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1337 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
31685c25
D
1338 return dev_priv->rps.cur_freq;
1339 }
1340
1341
1342 /*
1343 * To down throttle, C0 residency should be less than down threshold
1344 * for continous EI intervals. So calculate down EI counters
1345 * once in VLV_INT_COUNT_FOR_DOWN_EI
1346 */
1347 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1348
1349 dev_priv->rps.ei_interrupt_count = 0;
1350
1351 residency_C0_down = vlv_c0_residency(dev_priv,
bf225f20 1352 &dev_priv->rps.down_ei);
31685c25
D
1353 } else {
1354 residency_C0_up = vlv_c0_residency(dev_priv,
bf225f20 1355 &dev_priv->rps.up_ei);
31685c25
D
1356 }
1357
1358 new_delay = dev_priv->rps.cur_freq;
1359
1360 adj = dev_priv->rps.last_adj;
1361 /* C0 residency is greater than UP threshold. Increase Frequency */
1362 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1363 if (adj > 0)
1364 adj *= 2;
1365 else
1366 adj = 1;
1367
1368 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1369 new_delay = dev_priv->rps.cur_freq + adj;
1370
1371 /*
1372 * For better performance, jump directly
1373 * to RPe if we're below it.
1374 */
1375 if (new_delay < dev_priv->rps.efficient_freq)
1376 new_delay = dev_priv->rps.efficient_freq;
1377
1378 } else if (!dev_priv->rps.ei_interrupt_count &&
1379 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1380 if (adj < 0)
1381 adj *= 2;
1382 else
1383 adj = -1;
1384 /*
1385 * This means, C0 residency is less than down threshold over
1386 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1387 */
1388 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1389 new_delay = dev_priv->rps.cur_freq + adj;
1390 }
1391
1392 return new_delay;
1393}
1394
4912d041 1395static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1396{
2d1013dd
JN
1397 struct drm_i915_private *dev_priv =
1398 container_of(work, struct drm_i915_private, rps.work);
edbfdb45 1399 u32 pm_iir;
dd75fdc8 1400 int new_delay, adj;
4912d041 1401
59cdb63d 1402 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1403 pm_iir = dev_priv->rps.pm_iir;
1404 dev_priv->rps.pm_iir = 0;
6af257cd 1405 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
480c8033 1406 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
0961021a
BW
1407 else {
1408 /* Make sure not to corrupt PMIMR state used by ringbuffer */
480c8033 1409 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
0961021a 1410 }
59cdb63d 1411 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1412
60611c13 1413 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1414 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1415
a6706b45 1416 if ((pm_iir & dev_priv->pm_rps_events) == 0)
3b8d8d91
JB
1417 return;
1418
4fc688ce 1419 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1420
dd75fdc8 1421 adj = dev_priv->rps.last_adj;
7425034a 1422 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1423 if (adj > 0)
1424 adj *= 2;
13a5660c
D
1425 else {
1426 /* CHV needs even encode values */
1427 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1428 }
b39fb297 1429 new_delay = dev_priv->rps.cur_freq + adj;
7425034a
VS
1430
1431 /*
1432 * For better performance, jump directly
1433 * to RPe if we're below it.
1434 */
b39fb297
BW
1435 if (new_delay < dev_priv->rps.efficient_freq)
1436 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1437 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1438 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1439 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1440 else
b39fb297 1441 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8 1442 adj = 0;
31685c25
D
1443 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1444 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
dd75fdc8
CW
1445 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1446 if (adj < 0)
1447 adj *= 2;
13a5660c
D
1448 else {
1449 /* CHV needs even encode values */
1450 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1451 }
b39fb297 1452 new_delay = dev_priv->rps.cur_freq + adj;
dd75fdc8 1453 } else { /* unknown event */
b39fb297 1454 new_delay = dev_priv->rps.cur_freq;
dd75fdc8 1455 }
3b8d8d91 1456
79249636
BW
1457 /* sysfs frequency interfaces may have snuck in while servicing the
1458 * interrupt
1459 */
1272e7b8 1460 new_delay = clamp_t(int, new_delay,
b39fb297
BW
1461 dev_priv->rps.min_freq_softlimit,
1462 dev_priv->rps.max_freq_softlimit);
27544369 1463
b39fb297 1464 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
dd75fdc8
CW
1465
1466 if (IS_VALLEYVIEW(dev_priv->dev))
1467 valleyview_set_rps(dev_priv->dev, new_delay);
1468 else
1469 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1470
4fc688ce 1471 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1472}
1473
e3689190
BW
1474
1475/**
1476 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1477 * occurred.
1478 * @work: workqueue struct
1479 *
1480 * Doesn't actually do anything except notify userspace. As a consequence of
1481 * this event, userspace should try to remap the bad rows since statistically
1482 * it is likely the same row is more likely to go bad again.
1483 */
1484static void ivybridge_parity_work(struct work_struct *work)
1485{
2d1013dd
JN
1486 struct drm_i915_private *dev_priv =
1487 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1488 u32 error_status, row, bank, subbank;
35a85ac6 1489 char *parity_event[6];
e3689190
BW
1490 uint32_t misccpctl;
1491 unsigned long flags;
35a85ac6 1492 uint8_t slice = 0;
e3689190
BW
1493
1494 /* We must turn off DOP level clock gating to access the L3 registers.
1495 * In order to prevent a get/put style interface, acquire struct mutex
1496 * any time we access those registers.
1497 */
1498 mutex_lock(&dev_priv->dev->struct_mutex);
1499
35a85ac6
BW
1500 /* If we've screwed up tracking, just let the interrupt fire again */
1501 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1502 goto out;
1503
e3689190
BW
1504 misccpctl = I915_READ(GEN7_MISCCPCTL);
1505 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1506 POSTING_READ(GEN7_MISCCPCTL);
1507
35a85ac6
BW
1508 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1509 u32 reg;
e3689190 1510
35a85ac6
BW
1511 slice--;
1512 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1513 break;
e3689190 1514
35a85ac6 1515 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1516
35a85ac6 1517 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1518
35a85ac6
BW
1519 error_status = I915_READ(reg);
1520 row = GEN7_PARITY_ERROR_ROW(error_status);
1521 bank = GEN7_PARITY_ERROR_BANK(error_status);
1522 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1523
1524 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1525 POSTING_READ(reg);
1526
1527 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1528 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1529 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1530 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1531 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1532 parity_event[5] = NULL;
1533
5bdebb18 1534 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1535 KOBJ_CHANGE, parity_event);
e3689190 1536
35a85ac6
BW
1537 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1538 slice, row, bank, subbank);
e3689190 1539
35a85ac6
BW
1540 kfree(parity_event[4]);
1541 kfree(parity_event[3]);
1542 kfree(parity_event[2]);
1543 kfree(parity_event[1]);
1544 }
e3689190 1545
35a85ac6 1546 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1547
35a85ac6
BW
1548out:
1549 WARN_ON(dev_priv->l3_parity.which_slice);
1550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
480c8033 1551 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
35a85ac6
BW
1552 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1553
1554 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1555}
1556
35a85ac6 1557static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190 1558{
2d1013dd 1559 struct drm_i915_private *dev_priv = dev->dev_private;
e3689190 1560
040d2baa 1561 if (!HAS_L3_DPF(dev))
e3689190
BW
1562 return;
1563
d0ecd7e2 1564 spin_lock(&dev_priv->irq_lock);
480c8033 1565 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1566 spin_unlock(&dev_priv->irq_lock);
e3689190 1567
35a85ac6
BW
1568 iir &= GT_PARITY_ERROR(dev);
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1570 dev_priv->l3_parity.which_slice |= 1 << 1;
1571
1572 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1573 dev_priv->l3_parity.which_slice |= 1 << 0;
1574
a4da4fa4 1575 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1576}
1577
f1af8fc1
PZ
1578static void ilk_gt_irq_handler(struct drm_device *dev,
1579 struct drm_i915_private *dev_priv,
1580 u32 gt_iir)
1581{
1582 if (gt_iir &
1583 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1584 notify_ring(dev, &dev_priv->ring[RCS]);
1585 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1586 notify_ring(dev, &dev_priv->ring[VCS]);
1587}
1588
e7b4c6b1
DV
1589static void snb_gt_irq_handler(struct drm_device *dev,
1590 struct drm_i915_private *dev_priv,
1591 u32 gt_iir)
1592{
1593
cc609d5d
BW
1594 if (gt_iir &
1595 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1596 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1597 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1598 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1599 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1600 notify_ring(dev, &dev_priv->ring[BCS]);
1601
cc609d5d
BW
1602 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1603 GT_BSD_CS_ERROR_INTERRUPT |
1604 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
58174462
MK
1605 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1606 gt_iir);
e7b4c6b1 1607 }
e3689190 1608
35a85ac6
BW
1609 if (gt_iir & GT_PARITY_ERROR(dev))
1610 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1611}
1612
0961021a
BW
1613static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1614{
1615 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1616 return;
1617
1618 spin_lock(&dev_priv->irq_lock);
1619 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
480c8033 1620 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
0961021a
BW
1621 spin_unlock(&dev_priv->irq_lock);
1622
1623 queue_work(dev_priv->wq, &dev_priv->rps.work);
1624}
1625
abd58f01
BW
1626static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1627 struct drm_i915_private *dev_priv,
1628 u32 master_ctl)
1629{
e981e7b1 1630 struct intel_engine_cs *ring;
abd58f01
BW
1631 u32 rcs, bcs, vcs;
1632 uint32_t tmp = 0;
1633 irqreturn_t ret = IRQ_NONE;
1634
1635 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1636 tmp = I915_READ(GEN8_GT_IIR(0));
1637 if (tmp) {
38cc46d7 1638 I915_WRITE(GEN8_GT_IIR(0), tmp);
abd58f01 1639 ret = IRQ_HANDLED;
e981e7b1 1640
abd58f01 1641 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
e981e7b1 1642 ring = &dev_priv->ring[RCS];
abd58f01 1643 if (rcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1644 notify_ring(dev, ring);
1645 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1646 intel_execlists_handle_ctx_events(ring);
1647
1648 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1649 ring = &dev_priv->ring[BCS];
abd58f01 1650 if (bcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1651 notify_ring(dev, ring);
1652 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1653 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1654 } else
1655 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1656 }
1657
85f9b5f9 1658 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
abd58f01
BW
1659 tmp = I915_READ(GEN8_GT_IIR(1));
1660 if (tmp) {
38cc46d7 1661 I915_WRITE(GEN8_GT_IIR(1), tmp);
abd58f01 1662 ret = IRQ_HANDLED;
e981e7b1 1663
abd58f01 1664 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
e981e7b1 1665 ring = &dev_priv->ring[VCS];
abd58f01 1666 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1667 notify_ring(dev, ring);
73d477f6 1668 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1
TD
1669 intel_execlists_handle_ctx_events(ring);
1670
85f9b5f9 1671 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
e981e7b1 1672 ring = &dev_priv->ring[VCS2];
85f9b5f9 1673 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1674 notify_ring(dev, ring);
73d477f6 1675 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1 1676 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1677 } else
1678 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1679 }
1680
0961021a
BW
1681 if (master_ctl & GEN8_GT_PM_IRQ) {
1682 tmp = I915_READ(GEN8_GT_IIR(2));
1683 if (tmp & dev_priv->pm_rps_events) {
0961021a
BW
1684 I915_WRITE(GEN8_GT_IIR(2),
1685 tmp & dev_priv->pm_rps_events);
38cc46d7
OM
1686 ret = IRQ_HANDLED;
1687 gen8_rps_irq_handler(dev_priv, tmp);
0961021a
BW
1688 } else
1689 DRM_ERROR("The master control interrupt lied (PM)!\n");
1690 }
1691
abd58f01
BW
1692 if (master_ctl & GEN8_GT_VECS_IRQ) {
1693 tmp = I915_READ(GEN8_GT_IIR(3));
1694 if (tmp) {
38cc46d7 1695 I915_WRITE(GEN8_GT_IIR(3), tmp);
abd58f01 1696 ret = IRQ_HANDLED;
e981e7b1 1697
abd58f01 1698 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
e981e7b1 1699 ring = &dev_priv->ring[VECS];
abd58f01 1700 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1701 notify_ring(dev, ring);
73d477f6 1702 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1 1703 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1704 } else
1705 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1706 }
1707
1708 return ret;
1709}
1710
b543fb04
EE
1711#define HPD_STORM_DETECT_PERIOD 1000
1712#define HPD_STORM_THRESHOLD 5
1713
13cf5504
DA
1714static int ilk_port_to_hotplug_shift(enum port port)
1715{
1716 switch (port) {
1717 case PORT_A:
1718 case PORT_E:
1719 default:
1720 return -1;
1721 case PORT_B:
1722 return 0;
1723 case PORT_C:
1724 return 8;
1725 case PORT_D:
1726 return 16;
1727 }
1728}
1729
1730static int g4x_port_to_hotplug_shift(enum port port)
1731{
1732 switch (port) {
1733 case PORT_A:
1734 case PORT_E:
1735 default:
1736 return -1;
1737 case PORT_B:
1738 return 17;
1739 case PORT_C:
1740 return 19;
1741 case PORT_D:
1742 return 21;
1743 }
1744}
1745
1746static inline enum port get_port_from_pin(enum hpd_pin pin)
1747{
1748 switch (pin) {
1749 case HPD_PORT_B:
1750 return PORT_B;
1751 case HPD_PORT_C:
1752 return PORT_C;
1753 case HPD_PORT_D:
1754 return PORT_D;
1755 default:
1756 return PORT_A; /* no hpd */
1757 }
1758}
1759
10a504de 1760static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba 1761 u32 hotplug_trigger,
13cf5504 1762 u32 dig_hotplug_reg,
22062dba 1763 const u32 *hpd)
b543fb04 1764{
2d1013dd 1765 struct drm_i915_private *dev_priv = dev->dev_private;
b543fb04 1766 int i;
13cf5504 1767 enum port port;
10a504de 1768 bool storm_detected = false;
13cf5504
DA
1769 bool queue_dig = false, queue_hp = false;
1770 u32 dig_shift;
1771 u32 dig_port_mask = 0;
b543fb04 1772
91d131d2
DV
1773 if (!hotplug_trigger)
1774 return;
1775
13cf5504
DA
1776 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1777 hotplug_trigger, dig_hotplug_reg);
cc9bd499 1778
b5ea2d56 1779 spin_lock(&dev_priv->irq_lock);
b543fb04 1780 for (i = 1; i < HPD_NUM_PINS; i++) {
13cf5504
DA
1781 if (!(hpd[i] & hotplug_trigger))
1782 continue;
1783
1784 port = get_port_from_pin(i);
1785 if (port && dev_priv->hpd_irq_port[port]) {
1786 bool long_hpd;
1787
1788 if (IS_G4X(dev)) {
1789 dig_shift = g4x_port_to_hotplug_shift(port);
1790 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1791 } else {
1792 dig_shift = ilk_port_to_hotplug_shift(port);
1793 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1794 }
1795
26fbb774
VS
1796 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1797 port_name(port),
1798 long_hpd ? "long" : "short");
13cf5504
DA
1799 /* for long HPD pulses we want to have the digital queue happen,
1800 but we still want HPD storm detection to function. */
1801 if (long_hpd) {
1802 dev_priv->long_hpd_port_mask |= (1 << port);
1803 dig_port_mask |= hpd[i];
1804 } else {
1805 /* for short HPD just trigger the digital queue */
1806 dev_priv->short_hpd_port_mask |= (1 << port);
1807 hotplug_trigger &= ~hpd[i];
1808 }
1809 queue_dig = true;
1810 }
1811 }
821450c6 1812
13cf5504 1813 for (i = 1; i < HPD_NUM_PINS; i++) {
3ff04a16
DV
1814 if (hpd[i] & hotplug_trigger &&
1815 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1816 /*
1817 * On GMCH platforms the interrupt mask bits only
1818 * prevent irq generation, not the setting of the
1819 * hotplug bits itself. So only WARN about unexpected
1820 * interrupts on saner platforms.
1821 */
1822 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1823 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1824 hotplug_trigger, i, hpd[i]);
1825
1826 continue;
1827 }
b8f102e8 1828
b543fb04
EE
1829 if (!(hpd[i] & hotplug_trigger) ||
1830 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1831 continue;
1832
13cf5504
DA
1833 if (!(dig_port_mask & hpd[i])) {
1834 dev_priv->hpd_event_bits |= (1 << i);
1835 queue_hp = true;
1836 }
1837
b543fb04
EE
1838 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1839 dev_priv->hpd_stats[i].hpd_last_jiffies
1840 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1841 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1842 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1843 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1844 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1845 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1846 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1847 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1848 storm_detected = true;
b543fb04
EE
1849 } else {
1850 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1851 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1852 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1853 }
1854 }
1855
10a504de
DV
1856 if (storm_detected)
1857 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1858 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1859
645416f5
DV
1860 /*
1861 * Our hotplug handler can grab modeset locks (by calling down into the
1862 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1863 * queue for otherwise the flush_work in the pageflip code will
1864 * deadlock.
1865 */
13cf5504 1866 if (queue_dig)
0e32b39c 1867 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
13cf5504
DA
1868 if (queue_hp)
1869 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1870}
1871
515ac2bb
DV
1872static void gmbus_irq_handler(struct drm_device *dev)
1873{
2d1013dd 1874 struct drm_i915_private *dev_priv = dev->dev_private;
28c70f16 1875
28c70f16 1876 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1877}
1878
ce99c256
DV
1879static void dp_aux_irq_handler(struct drm_device *dev)
1880{
2d1013dd 1881 struct drm_i915_private *dev_priv = dev->dev_private;
9ee32fea 1882
9ee32fea 1883 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1884}
1885
8bf1e9f1 1886#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1887static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1888 uint32_t crc0, uint32_t crc1,
1889 uint32_t crc2, uint32_t crc3,
1890 uint32_t crc4)
8bf1e9f1
SH
1891{
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1894 struct intel_pipe_crc_entry *entry;
ac2300d4 1895 int head, tail;
b2c88f5b 1896
d538bbdf
DL
1897 spin_lock(&pipe_crc->lock);
1898
0c912c79 1899 if (!pipe_crc->entries) {
d538bbdf 1900 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1901 DRM_ERROR("spurious interrupt\n");
1902 return;
1903 }
1904
d538bbdf
DL
1905 head = pipe_crc->head;
1906 tail = pipe_crc->tail;
b2c88f5b
DL
1907
1908 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1909 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1910 DRM_ERROR("CRC buffer overflowing\n");
1911 return;
1912 }
1913
1914 entry = &pipe_crc->entries[head];
8bf1e9f1 1915
8bc5e955 1916 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1917 entry->crc[0] = crc0;
1918 entry->crc[1] = crc1;
1919 entry->crc[2] = crc2;
1920 entry->crc[3] = crc3;
1921 entry->crc[4] = crc4;
b2c88f5b
DL
1922
1923 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1924 pipe_crc->head = head;
1925
1926 spin_unlock(&pipe_crc->lock);
07144428
DL
1927
1928 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1929}
277de95e
DV
1930#else
1931static inline void
1932display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1933 uint32_t crc0, uint32_t crc1,
1934 uint32_t crc2, uint32_t crc3,
1935 uint32_t crc4) {}
1936#endif
1937
eba94eb9 1938
277de95e 1939static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942
277de95e
DV
1943 display_pipe_crc_irq_handler(dev, pipe,
1944 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1945 0, 0, 0, 0);
5a69b89f
DV
1946}
1947
277de95e 1948static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1949{
1950 struct drm_i915_private *dev_priv = dev->dev_private;
1951
277de95e
DV
1952 display_pipe_crc_irq_handler(dev, pipe,
1953 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1954 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1955 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1956 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1957 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1958}
5b3a856b 1959
277de95e 1960static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1961{
1962 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1963 uint32_t res1, res2;
1964
1965 if (INTEL_INFO(dev)->gen >= 3)
1966 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1967 else
1968 res1 = 0;
1969
1970 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1971 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1972 else
1973 res2 = 0;
5b3a856b 1974
277de95e
DV
1975 display_pipe_crc_irq_handler(dev, pipe,
1976 I915_READ(PIPE_CRC_RES_RED(pipe)),
1977 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1978 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1979 res1, res2);
5b3a856b 1980}
8bf1e9f1 1981
c76bb61a
DS
1982void gen8_flip_interrupt(struct drm_device *dev)
1983{
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985
1986 if (!dev_priv->rps.is_bdw_sw_turbo)
1987 return;
1988
1989 if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
1990 mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
1991 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
1992 }
1993 else {
1994 dev_priv->rps.sw_turbo.flip_timer.expires =
1995 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
1996 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
1997 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
1998 }
1999
2000 bdw_software_turbo(dev);
2001}
2002
1403c0d4
PZ
2003/* The RPS events need forcewake, so we add them to a work queue and mask their
2004 * IMR bits until the work is done. Other interrupts can be processed without
2005 * the work queue. */
2006static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 2007{
a6706b45 2008 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 2009 spin_lock(&dev_priv->irq_lock);
a6706b45 2010 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
480c8033 2011 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
59cdb63d 2012 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
2013
2014 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 2015 }
baf02a1f 2016
1403c0d4
PZ
2017 if (HAS_VEBOX(dev_priv->dev)) {
2018 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
2019 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 2020
1403c0d4 2021 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
58174462
MK
2022 i915_handle_error(dev_priv->dev, false,
2023 "VEBOX CS error interrupt 0x%08x",
2024 pm_iir);
1403c0d4 2025 }
12638c57 2026 }
baf02a1f
BW
2027}
2028
8d7849db
VS
2029static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
2030{
8d7849db
VS
2031 if (!drm_handle_vblank(dev, pipe))
2032 return false;
2033
8d7849db
VS
2034 return true;
2035}
2036
c1874ed7
ID
2037static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2038{
2039 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 2040 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
2041 int pipe;
2042
58ead0d7 2043 spin_lock(&dev_priv->irq_lock);
055e393f 2044 for_each_pipe(dev_priv, pipe) {
91d181dd 2045 int reg;
bbb5eebf 2046 u32 mask, iir_bit = 0;
91d181dd 2047
bbb5eebf
DV
2048 /*
2049 * PIPESTAT bits get signalled even when the interrupt is
2050 * disabled with the mask bits, and some of the status bits do
2051 * not generate interrupts at all (like the underrun bit). Hence
2052 * we need to be careful that we only handle what we want to
2053 * handle.
2054 */
2055 mask = 0;
2056 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2057 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2058
2059 switch (pipe) {
2060 case PIPE_A:
2061 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2062 break;
2063 case PIPE_B:
2064 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2065 break;
3278f67f
VS
2066 case PIPE_C:
2067 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2068 break;
bbb5eebf
DV
2069 }
2070 if (iir & iir_bit)
2071 mask |= dev_priv->pipestat_irq_mask[pipe];
2072
2073 if (!mask)
91d181dd
ID
2074 continue;
2075
2076 reg = PIPESTAT(pipe);
bbb5eebf
DV
2077 mask |= PIPESTAT_INT_ENABLE_MASK;
2078 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
2079
2080 /*
2081 * Clear the PIPE*STAT regs before the IIR
2082 */
91d181dd
ID
2083 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2084 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
2085 I915_WRITE(reg, pipe_stats[pipe]);
2086 }
58ead0d7 2087 spin_unlock(&dev_priv->irq_lock);
c1874ed7 2088
055e393f 2089 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2090 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2091 intel_pipe_handle_vblank(dev, pipe))
2092 intel_check_page_flip(dev, pipe);
c1874ed7 2093
579a9b0e 2094 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
2095 intel_prepare_page_flip(dev, pipe);
2096 intel_finish_page_flip(dev, pipe);
2097 }
2098
2099 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2100 i9xx_pipe_crc_irq_handler(dev, pipe);
2101
2102 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2103 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2104 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2105 }
2106
2107 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2108 gmbus_irq_handler(dev);
2109}
2110
16c6c56b
VS
2111static void i9xx_hpd_irq_handler(struct drm_device *dev)
2112{
2113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2115
3ff60f89
OM
2116 if (hotplug_status) {
2117 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2118 /*
2119 * Make sure hotplug status is cleared before we clear IIR, or else we
2120 * may miss hotplug events.
2121 */
2122 POSTING_READ(PORT_HOTPLUG_STAT);
16c6c56b 2123
3ff60f89
OM
2124 if (IS_G4X(dev)) {
2125 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16c6c56b 2126
13cf5504 2127 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
3ff60f89
OM
2128 } else {
2129 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16c6c56b 2130
13cf5504 2131 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
3ff60f89 2132 }
16c6c56b 2133
3ff60f89
OM
2134 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2135 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2136 dp_aux_irq_handler(dev);
2137 }
16c6c56b
VS
2138}
2139
ff1f525e 2140static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe 2141{
45a83f84 2142 struct drm_device *dev = arg;
2d1013dd 2143 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
2144 u32 iir, gt_iir, pm_iir;
2145 irqreturn_t ret = IRQ_NONE;
7e231dbe 2146
7e231dbe 2147 while (true) {
3ff60f89
OM
2148 /* Find, clear, then process each source of interrupt */
2149
7e231dbe 2150 gt_iir = I915_READ(GTIIR);
3ff60f89
OM
2151 if (gt_iir)
2152 I915_WRITE(GTIIR, gt_iir);
2153
7e231dbe 2154 pm_iir = I915_READ(GEN6_PMIIR);
3ff60f89
OM
2155 if (pm_iir)
2156 I915_WRITE(GEN6_PMIIR, pm_iir);
2157
2158 iir = I915_READ(VLV_IIR);
2159 if (iir) {
2160 /* Consume port before clearing IIR or we'll miss events */
2161 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2162 i9xx_hpd_irq_handler(dev);
2163 I915_WRITE(VLV_IIR, iir);
2164 }
7e231dbe
JB
2165
2166 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2167 goto out;
2168
2169 ret = IRQ_HANDLED;
2170
3ff60f89
OM
2171 if (gt_iir)
2172 snb_gt_irq_handler(dev, dev_priv, gt_iir);
60611c13 2173 if (pm_iir)
d0ecd7e2 2174 gen6_rps_irq_handler(dev_priv, pm_iir);
3ff60f89
OM
2175 /* Call regardless, as some status bits might not be
2176 * signalled in iir */
2177 valleyview_pipestat_irq_handler(dev, iir);
7e231dbe
JB
2178 }
2179
2180out:
2181 return ret;
2182}
2183
43f328d7
VS
2184static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2185{
45a83f84 2186 struct drm_device *dev = arg;
43f328d7
VS
2187 struct drm_i915_private *dev_priv = dev->dev_private;
2188 u32 master_ctl, iir;
2189 irqreturn_t ret = IRQ_NONE;
43f328d7 2190
8e5fd599
VS
2191 for (;;) {
2192 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2193 iir = I915_READ(VLV_IIR);
43f328d7 2194
8e5fd599
VS
2195 if (master_ctl == 0 && iir == 0)
2196 break;
43f328d7 2197
27b6c122
OM
2198 ret = IRQ_HANDLED;
2199
8e5fd599 2200 I915_WRITE(GEN8_MASTER_IRQ, 0);
43f328d7 2201
27b6c122 2202 /* Find, clear, then process each source of interrupt */
43f328d7 2203
27b6c122
OM
2204 if (iir) {
2205 /* Consume port before clearing IIR or we'll miss events */
2206 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2207 i9xx_hpd_irq_handler(dev);
2208 I915_WRITE(VLV_IIR, iir);
2209 }
43f328d7 2210
27b6c122 2211 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
43f328d7 2212
27b6c122
OM
2213 /* Call regardless, as some status bits might not be
2214 * signalled in iir */
2215 valleyview_pipestat_irq_handler(dev, iir);
43f328d7 2216
8e5fd599
VS
2217 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2218 POSTING_READ(GEN8_MASTER_IRQ);
8e5fd599 2219 }
3278f67f 2220
43f328d7
VS
2221 return ret;
2222}
2223
23e81d69 2224static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806 2225{
2d1013dd 2226 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 2227 int pipe;
b543fb04 2228 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
13cf5504
DA
2229 u32 dig_hotplug_reg;
2230
2231 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2232 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
776ad806 2233
13cf5504 2234 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
91d131d2 2235
cfc33bf7
VS
2236 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2237 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2238 SDE_AUDIO_POWER_SHIFT);
776ad806 2239 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
2240 port_name(port));
2241 }
776ad806 2242
ce99c256
DV
2243 if (pch_iir & SDE_AUX_MASK)
2244 dp_aux_irq_handler(dev);
2245
776ad806 2246 if (pch_iir & SDE_GMBUS)
515ac2bb 2247 gmbus_irq_handler(dev);
776ad806
JB
2248
2249 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2250 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2251
2252 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2253 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2254
2255 if (pch_iir & SDE_POISON)
2256 DRM_ERROR("PCH poison interrupt\n");
2257
9db4a9c7 2258 if (pch_iir & SDE_FDI_MASK)
055e393f 2259 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
2260 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2261 pipe_name(pipe),
2262 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
2263
2264 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2265 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2266
2267 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2268 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2269
776ad806 2270 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
2271 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2272 false))
fc2c807b 2273 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
2274
2275 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2276 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2277 false))
fc2c807b 2278 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
2279}
2280
2281static void ivb_err_int_handler(struct drm_device *dev)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 2285 enum pipe pipe;
8664281b 2286
de032bf4
PZ
2287 if (err_int & ERR_INT_POISON)
2288 DRM_ERROR("Poison interrupt\n");
2289
055e393f 2290 for_each_pipe(dev_priv, pipe) {
5a69b89f
DV
2291 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2292 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2293 false))
fc2c807b
VS
2294 DRM_ERROR("Pipe %c FIFO underrun\n",
2295 pipe_name(pipe));
5a69b89f 2296 }
8bf1e9f1 2297
5a69b89f
DV
2298 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2299 if (IS_IVYBRIDGE(dev))
277de95e 2300 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 2301 else
277de95e 2302 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
2303 }
2304 }
8bf1e9f1 2305
8664281b
PZ
2306 I915_WRITE(GEN7_ERR_INT, err_int);
2307}
2308
2309static void cpt_serr_int_handler(struct drm_device *dev)
2310{
2311 struct drm_i915_private *dev_priv = dev->dev_private;
2312 u32 serr_int = I915_READ(SERR_INT);
2313
de032bf4
PZ
2314 if (serr_int & SERR_INT_POISON)
2315 DRM_ERROR("PCH poison interrupt\n");
2316
8664281b
PZ
2317 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2318 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2319 false))
fc2c807b 2320 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
2321
2322 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2323 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2324 false))
fc2c807b 2325 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
2326
2327 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2328 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2329 false))
fc2c807b 2330 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
2331
2332 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
2333}
2334
23e81d69
AJ
2335static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2336{
2d1013dd 2337 struct drm_i915_private *dev_priv = dev->dev_private;
23e81d69 2338 int pipe;
b543fb04 2339 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
13cf5504
DA
2340 u32 dig_hotplug_reg;
2341
2342 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2343 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23e81d69 2344
13cf5504 2345 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
91d131d2 2346
cfc33bf7
VS
2347 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2348 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2349 SDE_AUDIO_POWER_SHIFT_CPT);
2350 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2351 port_name(port));
2352 }
23e81d69
AJ
2353
2354 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 2355 dp_aux_irq_handler(dev);
23e81d69
AJ
2356
2357 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 2358 gmbus_irq_handler(dev);
23e81d69
AJ
2359
2360 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2361 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2362
2363 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2364 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2365
2366 if (pch_iir & SDE_FDI_MASK_CPT)
055e393f 2367 for_each_pipe(dev_priv, pipe)
23e81d69
AJ
2368 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2369 pipe_name(pipe),
2370 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
2371
2372 if (pch_iir & SDE_ERROR_CPT)
2373 cpt_serr_int_handler(dev);
23e81d69
AJ
2374}
2375
c008bc6e
PZ
2376static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 2379 enum pipe pipe;
c008bc6e
PZ
2380
2381 if (de_iir & DE_AUX_CHANNEL_A)
2382 dp_aux_irq_handler(dev);
2383
2384 if (de_iir & DE_GSE)
2385 intel_opregion_asle_intr(dev);
2386
c008bc6e
PZ
2387 if (de_iir & DE_POISON)
2388 DRM_ERROR("Poison interrupt\n");
2389
055e393f 2390 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2391 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2392 intel_pipe_handle_vblank(dev, pipe))
2393 intel_check_page_flip(dev, pipe);
5b3a856b 2394
40da17c2
DV
2395 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2396 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
2397 DRM_ERROR("Pipe %c FIFO underrun\n",
2398 pipe_name(pipe));
5b3a856b 2399
40da17c2
DV
2400 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2401 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 2402
40da17c2
DV
2403 /* plane/pipes map 1:1 on ilk+ */
2404 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2405 intel_prepare_page_flip(dev, pipe);
2406 intel_finish_page_flip_plane(dev, pipe);
2407 }
c008bc6e
PZ
2408 }
2409
2410 /* check event from PCH */
2411 if (de_iir & DE_PCH_EVENT) {
2412 u32 pch_iir = I915_READ(SDEIIR);
2413
2414 if (HAS_PCH_CPT(dev))
2415 cpt_irq_handler(dev, pch_iir);
2416 else
2417 ibx_irq_handler(dev, pch_iir);
2418
2419 /* should clear PCH hotplug event before clear CPU irq */
2420 I915_WRITE(SDEIIR, pch_iir);
2421 }
2422
2423 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2424 ironlake_rps_change_irq_handler(dev);
2425}
2426
9719fb98
PZ
2427static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 2430 enum pipe pipe;
9719fb98
PZ
2431
2432 if (de_iir & DE_ERR_INT_IVB)
2433 ivb_err_int_handler(dev);
2434
2435 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2436 dp_aux_irq_handler(dev);
2437
2438 if (de_iir & DE_GSE_IVB)
2439 intel_opregion_asle_intr(dev);
2440
055e393f 2441 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2442 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2443 intel_pipe_handle_vblank(dev, pipe))
2444 intel_check_page_flip(dev, pipe);
40da17c2
DV
2445
2446 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
2447 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2448 intel_prepare_page_flip(dev, pipe);
2449 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
2450 }
2451 }
2452
2453 /* check event from PCH */
2454 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2455 u32 pch_iir = I915_READ(SDEIIR);
2456
2457 cpt_irq_handler(dev, pch_iir);
2458
2459 /* clear PCH hotplug event before clear CPU irq */
2460 I915_WRITE(SDEIIR, pch_iir);
2461 }
2462}
2463
72c90f62
OM
2464/*
2465 * To handle irqs with the minimum potential races with fresh interrupts, we:
2466 * 1 - Disable Master Interrupt Control.
2467 * 2 - Find the source(s) of the interrupt.
2468 * 3 - Clear the Interrupt Identity bits (IIR).
2469 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2470 * 5 - Re-enable Master Interrupt Control.
2471 */
f1af8fc1 2472static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0 2473{
45a83f84 2474 struct drm_device *dev = arg;
2d1013dd 2475 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 2476 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 2477 irqreturn_t ret = IRQ_NONE;
b1f14ad0 2478
8664281b
PZ
2479 /* We get interrupts on unclaimed registers, so check for this before we
2480 * do any I915_{READ,WRITE}. */
907b28c5 2481 intel_uncore_check_errors(dev);
8664281b 2482
b1f14ad0
JB
2483 /* disable master interrupt before clearing iir */
2484 de_ier = I915_READ(DEIER);
2485 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 2486 POSTING_READ(DEIER);
b1f14ad0 2487
44498aea
PZ
2488 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2489 * interrupts will will be stored on its back queue, and then we'll be
2490 * able to process them after we restore SDEIER (as soon as we restore
2491 * it, we'll get an interrupt if SDEIIR still has something to process
2492 * due to its back queue). */
ab5c608b
BW
2493 if (!HAS_PCH_NOP(dev)) {
2494 sde_ier = I915_READ(SDEIER);
2495 I915_WRITE(SDEIER, 0);
2496 POSTING_READ(SDEIER);
2497 }
44498aea 2498
72c90f62
OM
2499 /* Find, clear, then process each source of interrupt */
2500
b1f14ad0 2501 gt_iir = I915_READ(GTIIR);
0e43406b 2502 if (gt_iir) {
72c90f62
OM
2503 I915_WRITE(GTIIR, gt_iir);
2504 ret = IRQ_HANDLED;
d8fc8a47 2505 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 2506 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
2507 else
2508 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
b1f14ad0
JB
2509 }
2510
0e43406b
CW
2511 de_iir = I915_READ(DEIIR);
2512 if (de_iir) {
72c90f62
OM
2513 I915_WRITE(DEIIR, de_iir);
2514 ret = IRQ_HANDLED;
f1af8fc1
PZ
2515 if (INTEL_INFO(dev)->gen >= 7)
2516 ivb_display_irq_handler(dev, de_iir);
2517 else
2518 ilk_display_irq_handler(dev, de_iir);
b1f14ad0
JB
2519 }
2520
f1af8fc1
PZ
2521 if (INTEL_INFO(dev)->gen >= 6) {
2522 u32 pm_iir = I915_READ(GEN6_PMIIR);
2523 if (pm_iir) {
f1af8fc1
PZ
2524 I915_WRITE(GEN6_PMIIR, pm_iir);
2525 ret = IRQ_HANDLED;
72c90f62 2526 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1 2527 }
0e43406b 2528 }
b1f14ad0 2529
b1f14ad0
JB
2530 I915_WRITE(DEIER, de_ier);
2531 POSTING_READ(DEIER);
ab5c608b
BW
2532 if (!HAS_PCH_NOP(dev)) {
2533 I915_WRITE(SDEIER, sde_ier);
2534 POSTING_READ(SDEIER);
2535 }
b1f14ad0
JB
2536
2537 return ret;
2538}
2539
abd58f01
BW
2540static irqreturn_t gen8_irq_handler(int irq, void *arg)
2541{
2542 struct drm_device *dev = arg;
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 u32 master_ctl;
2545 irqreturn_t ret = IRQ_NONE;
2546 uint32_t tmp = 0;
c42664cc 2547 enum pipe pipe;
abd58f01 2548
abd58f01
BW
2549 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2550 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2551 if (!master_ctl)
2552 return IRQ_NONE;
2553
2554 I915_WRITE(GEN8_MASTER_IRQ, 0);
2555 POSTING_READ(GEN8_MASTER_IRQ);
2556
38cc46d7
OM
2557 /* Find, clear, then process each source of interrupt */
2558
abd58f01
BW
2559 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2560
2561 if (master_ctl & GEN8_DE_MISC_IRQ) {
2562 tmp = I915_READ(GEN8_DE_MISC_IIR);
abd58f01
BW
2563 if (tmp) {
2564 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2565 ret = IRQ_HANDLED;
38cc46d7
OM
2566 if (tmp & GEN8_DE_MISC_GSE)
2567 intel_opregion_asle_intr(dev);
2568 else
2569 DRM_ERROR("Unexpected DE Misc interrupt\n");
abd58f01 2570 }
38cc46d7
OM
2571 else
2572 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
abd58f01
BW
2573 }
2574
6d766f02
DV
2575 if (master_ctl & GEN8_DE_PORT_IRQ) {
2576 tmp = I915_READ(GEN8_DE_PORT_IIR);
6d766f02
DV
2577 if (tmp) {
2578 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2579 ret = IRQ_HANDLED;
38cc46d7
OM
2580 if (tmp & GEN8_AUX_CHANNEL_A)
2581 dp_aux_irq_handler(dev);
2582 else
2583 DRM_ERROR("Unexpected DE Port interrupt\n");
6d766f02 2584 }
38cc46d7
OM
2585 else
2586 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
6d766f02
DV
2587 }
2588
055e393f 2589 for_each_pipe(dev_priv, pipe) {
c42664cc 2590 uint32_t pipe_iir;
abd58f01 2591
c42664cc
DV
2592 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2593 continue;
abd58f01 2594
c42664cc 2595 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
c42664cc
DV
2596 if (pipe_iir) {
2597 ret = IRQ_HANDLED;
2598 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
d6bbafa1
CW
2599 if (pipe_iir & GEN8_PIPE_VBLANK &&
2600 intel_pipe_handle_vblank(dev, pipe))
2601 intel_check_page_flip(dev, pipe);
38cc46d7
OM
2602
2603 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2604 intel_prepare_page_flip(dev, pipe);
2605 intel_finish_page_flip_plane(dev, pipe);
2606 }
2607
2608 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2609 hsw_pipe_crc_irq_handler(dev, pipe);
2610
2611 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2612 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2613 false))
2614 DRM_ERROR("Pipe %c FIFO underrun\n",
2615 pipe_name(pipe));
2616 }
2617
2618 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2619 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2620 pipe_name(pipe),
2621 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2622 }
c42664cc 2623 } else
abd58f01
BW
2624 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2625 }
2626
92d03a80
DV
2627 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2628 /*
2629 * FIXME(BDW): Assume for now that the new interrupt handling
2630 * scheme also closed the SDE interrupt handling race we've seen
2631 * on older pch-split platforms. But this needs testing.
2632 */
2633 u32 pch_iir = I915_READ(SDEIIR);
92d03a80
DV
2634 if (pch_iir) {
2635 I915_WRITE(SDEIIR, pch_iir);
2636 ret = IRQ_HANDLED;
38cc46d7
OM
2637 cpt_irq_handler(dev, pch_iir);
2638 } else
2639 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2640
92d03a80
DV
2641 }
2642
abd58f01
BW
2643 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2644 POSTING_READ(GEN8_MASTER_IRQ);
2645
2646 return ret;
2647}
2648
17e1df07
DV
2649static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2650 bool reset_completed)
2651{
a4872ba6 2652 struct intel_engine_cs *ring;
17e1df07
DV
2653 int i;
2654
2655 /*
2656 * Notify all waiters for GPU completion events that reset state has
2657 * been changed, and that they need to restart their wait after
2658 * checking for potential errors (and bail out to drop locks if there is
2659 * a gpu reset pending so that i915_error_work_func can acquire them).
2660 */
2661
2662 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2663 for_each_ring(ring, dev_priv, i)
2664 wake_up_all(&ring->irq_queue);
2665
2666 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2667 wake_up_all(&dev_priv->pending_flip_queue);
2668
2669 /*
2670 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2671 * reset state is cleared.
2672 */
2673 if (reset_completed)
2674 wake_up_all(&dev_priv->gpu_error.reset_queue);
2675}
2676
8a905236
JB
2677/**
2678 * i915_error_work_func - do process context error handling work
2679 * @work: work struct
2680 *
2681 * Fire an error uevent so userspace can see that a hang or error
2682 * was detected.
2683 */
2684static void i915_error_work_func(struct work_struct *work)
2685{
1f83fee0
DV
2686 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2687 work);
2d1013dd
JN
2688 struct drm_i915_private *dev_priv =
2689 container_of(error, struct drm_i915_private, gpu_error);
8a905236 2690 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2691 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2692 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2693 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2694 int ret;
8a905236 2695
5bdebb18 2696 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2697
7db0ba24
DV
2698 /*
2699 * Note that there's only one work item which does gpu resets, so we
2700 * need not worry about concurrent gpu resets potentially incrementing
2701 * error->reset_counter twice. We only need to take care of another
2702 * racing irq/hangcheck declaring the gpu dead for a second time. A
2703 * quick check for that is good enough: schedule_work ensures the
2704 * correct ordering between hang detection and this work item, and since
2705 * the reset in-progress bit is only ever set by code outside of this
2706 * work we don't need to worry about any other races.
2707 */
2708 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2709 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2710 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2711 reset_event);
1f83fee0 2712
f454c694
ID
2713 /*
2714 * In most cases it's guaranteed that we get here with an RPM
2715 * reference held, for example because there is a pending GPU
2716 * request that won't finish until the reset is done. This
2717 * isn't the case at least when we get here by doing a
2718 * simulated reset via debugs, so get an RPM reference.
2719 */
2720 intel_runtime_pm_get(dev_priv);
17e1df07
DV
2721 /*
2722 * All state reset _must_ be completed before we update the
2723 * reset counter, for otherwise waiters might miss the reset
2724 * pending state and not properly drop locks, resulting in
2725 * deadlocks with the reset work.
2726 */
f69061be
DV
2727 ret = i915_reset(dev);
2728
17e1df07
DV
2729 intel_display_handle_reset(dev);
2730
f454c694
ID
2731 intel_runtime_pm_put(dev_priv);
2732
f69061be
DV
2733 if (ret == 0) {
2734 /*
2735 * After all the gem state is reset, increment the reset
2736 * counter and wake up everyone waiting for the reset to
2737 * complete.
2738 *
2739 * Since unlock operations are a one-sided barrier only,
2740 * we need to insert a barrier here to order any seqno
2741 * updates before
2742 * the counter increment.
2743 */
4e857c58 2744 smp_mb__before_atomic();
f69061be
DV
2745 atomic_inc(&dev_priv->gpu_error.reset_counter);
2746
5bdebb18 2747 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2748 KOBJ_CHANGE, reset_done_event);
1f83fee0 2749 } else {
2ac0f450 2750 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2751 }
1f83fee0 2752
17e1df07
DV
2753 /*
2754 * Note: The wake_up also serves as a memory barrier so that
2755 * waiters see the update value of the reset counter atomic_t.
2756 */
2757 i915_error_wake_up(dev_priv, true);
f316a42c 2758 }
8a905236
JB
2759}
2760
35aed2e6 2761static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2762{
2763 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2764 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2765 u32 eir = I915_READ(EIR);
050ee91f 2766 int pipe, i;
8a905236 2767
35aed2e6
CW
2768 if (!eir)
2769 return;
8a905236 2770
a70491cc 2771 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2772
bd9854f9
BW
2773 i915_get_extra_instdone(dev, instdone);
2774
8a905236
JB
2775 if (IS_G4X(dev)) {
2776 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2777 u32 ipeir = I915_READ(IPEIR_I965);
2778
a70491cc
JP
2779 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2780 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2781 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2782 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2783 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2784 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2785 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2786 POSTING_READ(IPEIR_I965);
8a905236
JB
2787 }
2788 if (eir & GM45_ERROR_PAGE_TABLE) {
2789 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2790 pr_err("page table error\n");
2791 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2792 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2793 POSTING_READ(PGTBL_ER);
8a905236
JB
2794 }
2795 }
2796
a6c45cf0 2797 if (!IS_GEN2(dev)) {
8a905236
JB
2798 if (eir & I915_ERROR_PAGE_TABLE) {
2799 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2800 pr_err("page table error\n");
2801 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2802 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2803 POSTING_READ(PGTBL_ER);
8a905236
JB
2804 }
2805 }
2806
2807 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2808 pr_err("memory refresh error:\n");
055e393f 2809 for_each_pipe(dev_priv, pipe)
a70491cc 2810 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2811 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2812 /* pipestat has already been acked */
2813 }
2814 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2815 pr_err("instruction error\n");
2816 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2817 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2818 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2819 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2820 u32 ipeir = I915_READ(IPEIR);
2821
a70491cc
JP
2822 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2823 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2824 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2825 I915_WRITE(IPEIR, ipeir);
3143a2bf 2826 POSTING_READ(IPEIR);
8a905236
JB
2827 } else {
2828 u32 ipeir = I915_READ(IPEIR_I965);
2829
a70491cc
JP
2830 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2831 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2832 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2833 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2834 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2835 POSTING_READ(IPEIR_I965);
8a905236
JB
2836 }
2837 }
2838
2839 I915_WRITE(EIR, eir);
3143a2bf 2840 POSTING_READ(EIR);
8a905236
JB
2841 eir = I915_READ(EIR);
2842 if (eir) {
2843 /*
2844 * some errors might have become stuck,
2845 * mask them.
2846 */
2847 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2848 I915_WRITE(EMR, I915_READ(EMR) | eir);
2849 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2850 }
35aed2e6
CW
2851}
2852
2853/**
2854 * i915_handle_error - handle an error interrupt
2855 * @dev: drm device
2856 *
2857 * Do some basic checking of regsiter state at error interrupt time and
2858 * dump it to the syslog. Also call i915_capture_error_state() to make
2859 * sure we get a record and make it available in debugfs. Fire a uevent
2860 * so userspace knows something bad happened (should trigger collection
2861 * of a ring dump etc.).
2862 */
58174462
MK
2863void i915_handle_error(struct drm_device *dev, bool wedged,
2864 const char *fmt, ...)
35aed2e6
CW
2865{
2866 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2867 va_list args;
2868 char error_msg[80];
35aed2e6 2869
58174462
MK
2870 va_start(args, fmt);
2871 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2872 va_end(args);
2873
2874 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2875 i915_report_and_clear_eir(dev);
8a905236 2876
ba1234d1 2877 if (wedged) {
f69061be
DV
2878 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2879 &dev_priv->gpu_error.reset_counter);
ba1234d1 2880
11ed50ec 2881 /*
17e1df07
DV
2882 * Wakeup waiting processes so that the reset work function
2883 * i915_error_work_func doesn't deadlock trying to grab various
2884 * locks. By bumping the reset counter first, the woken
2885 * processes will see a reset in progress and back off,
2886 * releasing their locks and then wait for the reset completion.
2887 * We must do this for _all_ gpu waiters that might hold locks
2888 * that the reset work needs to acquire.
2889 *
2890 * Note: The wake_up serves as the required memory barrier to
2891 * ensure that the waiters see the updated value of the reset
2892 * counter atomic_t.
11ed50ec 2893 */
17e1df07 2894 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2895 }
2896
122f46ba
DV
2897 /*
2898 * Our reset work can grab modeset locks (since it needs to reset the
2899 * state of outstanding pagelips). Hence it must not be run on our own
2900 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2901 * code will deadlock.
2902 */
2903 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2904}
2905
42f52ef8
KP
2906/* Called from drm generic code, passed 'crtc' which
2907 * we use as a pipe index
2908 */
f71d4af4 2909static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2910{
2d1013dd 2911 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2912 unsigned long irqflags;
71e0ffa5 2913
5eddb70b 2914 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2915 return -EINVAL;
0a3e67a4 2916
1ec14ad3 2917 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2918 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2919 i915_enable_pipestat(dev_priv, pipe,
755e9019 2920 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2921 else
7c463586 2922 i915_enable_pipestat(dev_priv, pipe,
755e9019 2923 PIPE_VBLANK_INTERRUPT_STATUS);
1ec14ad3 2924 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2925
0a3e67a4
JB
2926 return 0;
2927}
2928
f71d4af4 2929static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2930{
2d1013dd 2931 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2932 unsigned long irqflags;
b518421f 2933 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2934 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2935
2936 if (!i915_pipe_enabled(dev, pipe))
2937 return -EINVAL;
2938
2939 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2940 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2941 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2942
2943 return 0;
2944}
2945
7e231dbe
JB
2946static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2947{
2d1013dd 2948 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2949 unsigned long irqflags;
7e231dbe
JB
2950
2951 if (!i915_pipe_enabled(dev, pipe))
2952 return -EINVAL;
2953
2954 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2955 i915_enable_pipestat(dev_priv, pipe,
755e9019 2956 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2957 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2958
2959 return 0;
2960}
2961
abd58f01
BW
2962static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2963{
2964 struct drm_i915_private *dev_priv = dev->dev_private;
2965 unsigned long irqflags;
abd58f01
BW
2966
2967 if (!i915_pipe_enabled(dev, pipe))
2968 return -EINVAL;
2969
2970 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2971 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2972 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2973 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2974 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2975 return 0;
2976}
2977
42f52ef8
KP
2978/* Called from drm generic code, passed 'crtc' which
2979 * we use as a pipe index
2980 */
f71d4af4 2981static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2982{
2d1013dd 2983 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2984 unsigned long irqflags;
0a3e67a4 2985
1ec14ad3 2986 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2987 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2988 PIPE_VBLANK_INTERRUPT_STATUS |
2989 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2990 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2991}
2992
f71d4af4 2993static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2994{
2d1013dd 2995 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2996 unsigned long irqflags;
b518421f 2997 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2998 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2999
3000 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 3001 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
3002 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3003}
3004
7e231dbe
JB
3005static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3006{
2d1013dd 3007 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 3008 unsigned long irqflags;
7e231dbe
JB
3009
3010 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 3011 i915_disable_pipestat(dev_priv, pipe,
755e9019 3012 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
3013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3014}
3015
abd58f01
BW
3016static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3017{
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 unsigned long irqflags;
abd58f01
BW
3020
3021 if (!i915_pipe_enabled(dev, pipe))
3022 return;
3023
3024 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
3025 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3026 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3027 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
3028 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3029}
3030
893eead0 3031static u32
a4872ba6 3032ring_last_seqno(struct intel_engine_cs *ring)
852835f3 3033{
893eead0
CW
3034 return list_entry(ring->request_list.prev,
3035 struct drm_i915_gem_request, list)->seqno;
3036}
3037
9107e9d2 3038static bool
a4872ba6 3039ring_idle(struct intel_engine_cs *ring, u32 seqno)
9107e9d2
CW
3040{
3041 return (list_empty(&ring->request_list) ||
3042 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
3043}
3044
a028c4b0
DV
3045static bool
3046ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3047{
3048 if (INTEL_INFO(dev)->gen >= 8) {
a6cdb93a 3049 return (ipehr >> 23) == 0x1c;
a028c4b0
DV
3050 } else {
3051 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3052 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3053 MI_SEMAPHORE_REGISTER);
3054 }
3055}
3056
a4872ba6 3057static struct intel_engine_cs *
a6cdb93a 3058semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
921d42ea
DV
3059{
3060 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 3061 struct intel_engine_cs *signaller;
921d42ea
DV
3062 int i;
3063
3064 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
a6cdb93a
RV
3065 for_each_ring(signaller, dev_priv, i) {
3066 if (ring == signaller)
3067 continue;
3068
3069 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3070 return signaller;
3071 }
921d42ea
DV
3072 } else {
3073 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3074
3075 for_each_ring(signaller, dev_priv, i) {
3076 if(ring == signaller)
3077 continue;
3078
ebc348b2 3079 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
921d42ea
DV
3080 return signaller;
3081 }
3082 }
3083
a6cdb93a
RV
3084 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3085 ring->id, ipehr, offset);
921d42ea
DV
3086
3087 return NULL;
3088}
3089
a4872ba6
OM
3090static struct intel_engine_cs *
3091semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
a24a11e6
CW
3092{
3093 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88fe429d 3094 u32 cmd, ipehr, head;
a6cdb93a
RV
3095 u64 offset = 0;
3096 int i, backwards;
a24a11e6
CW
3097
3098 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
a028c4b0 3099 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
6274f212 3100 return NULL;
a24a11e6 3101
88fe429d
DV
3102 /*
3103 * HEAD is likely pointing to the dword after the actual command,
3104 * so scan backwards until we find the MBOX. But limit it to just 3
a6cdb93a
RV
3105 * or 4 dwords depending on the semaphore wait command size.
3106 * Note that we don't care about ACTHD here since that might
88fe429d
DV
3107 * point at at batch, and semaphores are always emitted into the
3108 * ringbuffer itself.
a24a11e6 3109 */
88fe429d 3110 head = I915_READ_HEAD(ring) & HEAD_ADDR;
a6cdb93a 3111 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
88fe429d 3112
a6cdb93a 3113 for (i = backwards; i; --i) {
88fe429d
DV
3114 /*
3115 * Be paranoid and presume the hw has gone off into the wild -
3116 * our ring is smaller than what the hardware (and hence
3117 * HEAD_ADDR) allows. Also handles wrap-around.
3118 */
ee1b1e5e 3119 head &= ring->buffer->size - 1;
88fe429d
DV
3120
3121 /* This here seems to blow up */
ee1b1e5e 3122 cmd = ioread32(ring->buffer->virtual_start + head);
a24a11e6
CW
3123 if (cmd == ipehr)
3124 break;
3125
88fe429d
DV
3126 head -= 4;
3127 }
a24a11e6 3128
88fe429d
DV
3129 if (!i)
3130 return NULL;
a24a11e6 3131
ee1b1e5e 3132 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
a6cdb93a
RV
3133 if (INTEL_INFO(ring->dev)->gen >= 8) {
3134 offset = ioread32(ring->buffer->virtual_start + head + 12);
3135 offset <<= 32;
3136 offset = ioread32(ring->buffer->virtual_start + head + 8);
3137 }
3138 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
a24a11e6
CW
3139}
3140
a4872ba6 3141static int semaphore_passed(struct intel_engine_cs *ring)
6274f212
CW
3142{
3143 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 3144 struct intel_engine_cs *signaller;
a0d036b0 3145 u32 seqno;
6274f212 3146
4be17381 3147 ring->hangcheck.deadlock++;
6274f212
CW
3148
3149 signaller = semaphore_waits_for(ring, &seqno);
4be17381
CW
3150 if (signaller == NULL)
3151 return -1;
3152
3153 /* Prevent pathological recursion due to driver bugs */
3154 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
6274f212
CW
3155 return -1;
3156
4be17381
CW
3157 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3158 return 1;
3159
a0d036b0
CW
3160 /* cursory check for an unkickable deadlock */
3161 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3162 semaphore_passed(signaller) < 0)
4be17381
CW
3163 return -1;
3164
3165 return 0;
6274f212
CW
3166}
3167
3168static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3169{
a4872ba6 3170 struct intel_engine_cs *ring;
6274f212
CW
3171 int i;
3172
3173 for_each_ring(ring, dev_priv, i)
4be17381 3174 ring->hangcheck.deadlock = 0;
6274f212
CW
3175}
3176
ad8beaea 3177static enum intel_ring_hangcheck_action
a4872ba6 3178ring_stuck(struct intel_engine_cs *ring, u64 acthd)
1ec14ad3
CW
3179{
3180 struct drm_device *dev = ring->dev;
3181 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
3182 u32 tmp;
3183
f260fe7b
MK
3184 if (acthd != ring->hangcheck.acthd) {
3185 if (acthd > ring->hangcheck.max_acthd) {
3186 ring->hangcheck.max_acthd = acthd;
3187 return HANGCHECK_ACTIVE;
3188 }
3189
3190 return HANGCHECK_ACTIVE_LOOP;
3191 }
6274f212 3192
9107e9d2 3193 if (IS_GEN2(dev))
f2f4d82f 3194 return HANGCHECK_HUNG;
9107e9d2
CW
3195
3196 /* Is the chip hanging on a WAIT_FOR_EVENT?
3197 * If so we can simply poke the RB_WAIT bit
3198 * and break the hang. This should work on
3199 * all but the second generation chipsets.
3200 */
3201 tmp = I915_READ_CTL(ring);
1ec14ad3 3202 if (tmp & RING_WAIT) {
58174462
MK
3203 i915_handle_error(dev, false,
3204 "Kicking stuck wait on %s",
3205 ring->name);
1ec14ad3 3206 I915_WRITE_CTL(ring, tmp);
f2f4d82f 3207 return HANGCHECK_KICK;
6274f212
CW
3208 }
3209
3210 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3211 switch (semaphore_passed(ring)) {
3212 default:
f2f4d82f 3213 return HANGCHECK_HUNG;
6274f212 3214 case 1:
58174462
MK
3215 i915_handle_error(dev, false,
3216 "Kicking stuck semaphore on %s",
3217 ring->name);
6274f212 3218 I915_WRITE_CTL(ring, tmp);
f2f4d82f 3219 return HANGCHECK_KICK;
6274f212 3220 case 0:
f2f4d82f 3221 return HANGCHECK_WAIT;
6274f212 3222 }
9107e9d2 3223 }
ed5cbb03 3224
f2f4d82f 3225 return HANGCHECK_HUNG;
ed5cbb03
MK
3226}
3227
f65d9421
BG
3228/**
3229 * This is called when the chip hasn't reported back with completed
05407ff8
MK
3230 * batchbuffers in a long time. We keep track per ring seqno progress and
3231 * if there are no progress, hangcheck score for that ring is increased.
3232 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3233 * we kick the ring. If we see no progress on three subsequent calls
3234 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 3235 */
a658b5d2 3236static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
3237{
3238 struct drm_device *dev = (struct drm_device *)data;
2d1013dd 3239 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3240 struct intel_engine_cs *ring;
b4519513 3241 int i;
05407ff8 3242 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
3243 bool stuck[I915_NUM_RINGS] = { 0 };
3244#define BUSY 1
3245#define KICK 5
3246#define HUNG 20
893eead0 3247
d330a953 3248 if (!i915.enable_hangcheck)
3e0dc6b0
BW
3249 return;
3250
b4519513 3251 for_each_ring(ring, dev_priv, i) {
50877445
CW
3252 u64 acthd;
3253 u32 seqno;
9107e9d2 3254 bool busy = true;
05407ff8 3255
6274f212
CW
3256 semaphore_clear_deadlocks(dev_priv);
3257
05407ff8
MK
3258 seqno = ring->get_seqno(ring, false);
3259 acthd = intel_ring_get_active_head(ring);
b4519513 3260
9107e9d2
CW
3261 if (ring->hangcheck.seqno == seqno) {
3262 if (ring_idle(ring, seqno)) {
da661464
MK
3263 ring->hangcheck.action = HANGCHECK_IDLE;
3264
9107e9d2
CW
3265 if (waitqueue_active(&ring->irq_queue)) {
3266 /* Issue a wake-up to catch stuck h/w. */
094f9a54 3267 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
3268 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3269 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3270 ring->name);
3271 else
3272 DRM_INFO("Fake missed irq on %s\n",
3273 ring->name);
094f9a54
CW
3274 wake_up_all(&ring->irq_queue);
3275 }
3276 /* Safeguard against driver failure */
3277 ring->hangcheck.score += BUSY;
9107e9d2
CW
3278 } else
3279 busy = false;
05407ff8 3280 } else {
6274f212
CW
3281 /* We always increment the hangcheck score
3282 * if the ring is busy and still processing
3283 * the same request, so that no single request
3284 * can run indefinitely (such as a chain of
3285 * batches). The only time we do not increment
3286 * the hangcheck score on this ring, if this
3287 * ring is in a legitimate wait for another
3288 * ring. In that case the waiting ring is a
3289 * victim and we want to be sure we catch the
3290 * right culprit. Then every time we do kick
3291 * the ring, add a small increment to the
3292 * score so that we can catch a batch that is
3293 * being repeatedly kicked and so responsible
3294 * for stalling the machine.
3295 */
ad8beaea
MK
3296 ring->hangcheck.action = ring_stuck(ring,
3297 acthd);
3298
3299 switch (ring->hangcheck.action) {
da661464 3300 case HANGCHECK_IDLE:
f2f4d82f 3301 case HANGCHECK_WAIT:
f2f4d82f 3302 case HANGCHECK_ACTIVE:
f260fe7b
MK
3303 break;
3304 case HANGCHECK_ACTIVE_LOOP:
ea04cb31 3305 ring->hangcheck.score += BUSY;
6274f212 3306 break;
f2f4d82f 3307 case HANGCHECK_KICK:
ea04cb31 3308 ring->hangcheck.score += KICK;
6274f212 3309 break;
f2f4d82f 3310 case HANGCHECK_HUNG:
ea04cb31 3311 ring->hangcheck.score += HUNG;
6274f212
CW
3312 stuck[i] = true;
3313 break;
3314 }
05407ff8 3315 }
9107e9d2 3316 } else {
da661464
MK
3317 ring->hangcheck.action = HANGCHECK_ACTIVE;
3318
9107e9d2
CW
3319 /* Gradually reduce the count so that we catch DoS
3320 * attempts across multiple batches.
3321 */
3322 if (ring->hangcheck.score > 0)
3323 ring->hangcheck.score--;
f260fe7b
MK
3324
3325 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
d1e61e7f
CW
3326 }
3327
05407ff8
MK
3328 ring->hangcheck.seqno = seqno;
3329 ring->hangcheck.acthd = acthd;
9107e9d2 3330 busy_count += busy;
893eead0 3331 }
b9201c14 3332
92cab734 3333 for_each_ring(ring, dev_priv, i) {
b6b0fac0 3334 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
3335 DRM_INFO("%s on %s\n",
3336 stuck[i] ? "stuck" : "no progress",
3337 ring->name);
a43adf07 3338 rings_hung++;
92cab734
MK
3339 }
3340 }
3341
05407ff8 3342 if (rings_hung)
58174462 3343 return i915_handle_error(dev, true, "Ring hung");
f65d9421 3344
05407ff8
MK
3345 if (busy_count)
3346 /* Reset timer case chip hangs without another request
3347 * being added */
10cd45b6
MK
3348 i915_queue_hangcheck(dev);
3349}
3350
3351void i915_queue_hangcheck(struct drm_device *dev)
3352{
3353 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 3354 if (!i915.enable_hangcheck)
10cd45b6
MK
3355 return;
3356
3357 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3358 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
3359}
3360
1c69eb42 3361static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
3362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364
3365 if (HAS_PCH_NOP(dev))
3366 return;
3367
f86f3fb0 3368 GEN5_IRQ_RESET(SDE);
105b122e
PZ
3369
3370 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3371 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 3372}
105b122e 3373
622364b6
PZ
3374/*
3375 * SDEIER is also touched by the interrupt handler to work around missed PCH
3376 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3377 * instead we unconditionally enable all PCH interrupt sources here, but then
3378 * only unmask them as needed with SDEIMR.
3379 *
3380 * This function needs to be called before interrupts are enabled.
3381 */
3382static void ibx_irq_pre_postinstall(struct drm_device *dev)
3383{
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385
3386 if (HAS_PCH_NOP(dev))
3387 return;
3388
3389 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
3390 I915_WRITE(SDEIER, 0xffffffff);
3391 POSTING_READ(SDEIER);
3392}
3393
7c4d664e 3394static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
3395{
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397
f86f3fb0 3398 GEN5_IRQ_RESET(GT);
a9d356a6 3399 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 3400 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
3401}
3402
1da177e4
LT
3403/* drm_dma.h hooks
3404*/
be30b29f 3405static void ironlake_irq_reset(struct drm_device *dev)
036a4a7d 3406{
2d1013dd 3407 struct drm_i915_private *dev_priv = dev->dev_private;
036a4a7d 3408
0c841212 3409 I915_WRITE(HWSTAM, 0xffffffff);
bdfcdb63 3410
f86f3fb0 3411 GEN5_IRQ_RESET(DE);
c6d954c1
PZ
3412 if (IS_GEN7(dev))
3413 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
036a4a7d 3414
7c4d664e 3415 gen5_gt_irq_reset(dev);
c650156a 3416
1c69eb42 3417 ibx_irq_reset(dev);
7d99163d 3418}
c650156a 3419
7e231dbe
JB
3420static void valleyview_irq_preinstall(struct drm_device *dev)
3421{
2d1013dd 3422 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
3423 int pipe;
3424
7e231dbe
JB
3425 /* VLV magic */
3426 I915_WRITE(VLV_IMR, 0);
3427 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3428 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3429 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3430
7e231dbe
JB
3431 /* and GT */
3432 I915_WRITE(GTIIR, I915_READ(GTIIR));
3433 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5 3434
7c4d664e 3435 gen5_gt_irq_reset(dev);
7e231dbe
JB
3436
3437 I915_WRITE(DPINVGTT, 0xff);
3438
3439 I915_WRITE(PORT_HOTPLUG_EN, 0);
3440 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
055e393f 3441 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
3442 I915_WRITE(PIPESTAT(pipe), 0xffff);
3443 I915_WRITE(VLV_IIR, 0xffffffff);
3444 I915_WRITE(VLV_IMR, 0xffffffff);
3445 I915_WRITE(VLV_IER, 0x0);
3446 POSTING_READ(VLV_IER);
3447}
3448
d6e3cca3
DV
3449static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3450{
3451 GEN8_IRQ_RESET_NDX(GT, 0);
3452 GEN8_IRQ_RESET_NDX(GT, 1);
3453 GEN8_IRQ_RESET_NDX(GT, 2);
3454 GEN8_IRQ_RESET_NDX(GT, 3);
3455}
3456
823f6b38 3457static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
3458{
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 int pipe;
3461
abd58f01
BW
3462 I915_WRITE(GEN8_MASTER_IRQ, 0);
3463 POSTING_READ(GEN8_MASTER_IRQ);
3464
d6e3cca3 3465 gen8_gt_irq_reset(dev_priv);
abd58f01 3466
055e393f 3467 for_each_pipe(dev_priv, pipe)
813bde43
PZ
3468 if (intel_display_power_enabled(dev_priv,
3469 POWER_DOMAIN_PIPE(pipe)))
3470 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 3471
f86f3fb0
PZ
3472 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3473 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3474 GEN5_IRQ_RESET(GEN8_PCU_);
abd58f01 3475
1c69eb42 3476 ibx_irq_reset(dev);
abd58f01 3477}
09f2344d 3478
d49bdb0e
PZ
3479void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3480{
3481 unsigned long irqflags;
3482
3483 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3484 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3485 ~dev_priv->de_irq_mask[PIPE_B]);
3486 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3487 ~dev_priv->de_irq_mask[PIPE_C]);
3488 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3489}
3490
43f328d7
VS
3491static void cherryview_irq_preinstall(struct drm_device *dev)
3492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494 int pipe;
3495
3496 I915_WRITE(GEN8_MASTER_IRQ, 0);
3497 POSTING_READ(GEN8_MASTER_IRQ);
3498
d6e3cca3 3499 gen8_gt_irq_reset(dev_priv);
43f328d7
VS
3500
3501 GEN5_IRQ_RESET(GEN8_PCU_);
3502
3503 POSTING_READ(GEN8_PCU_IIR);
3504
3505 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3506
3507 I915_WRITE(PORT_HOTPLUG_EN, 0);
3508 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3509
055e393f 3510 for_each_pipe(dev_priv, pipe)
43f328d7
VS
3511 I915_WRITE(PIPESTAT(pipe), 0xffff);
3512
3513 I915_WRITE(VLV_IMR, 0xffffffff);
3514 I915_WRITE(VLV_IER, 0x0);
3515 I915_WRITE(VLV_IIR, 0xffffffff);
3516 POSTING_READ(VLV_IIR);
3517}
3518
82a28bcf 3519static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973 3520{
2d1013dd 3521 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3522 struct intel_encoder *intel_encoder;
fee884ed 3523 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
3524
3525 if (HAS_PCH_IBX(dev)) {
fee884ed 3526 hotplug_irqs = SDE_HOTPLUG_MASK;
b2784e15 3527 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3528 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3529 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 3530 } else {
fee884ed 3531 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
b2784e15 3532 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3533 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3534 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 3535 }
7fe0b973 3536
fee884ed 3537 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
3538
3539 /*
3540 * Enable digital hotplug on the PCH, and configure the DP short pulse
3541 * duration to 2ms (which is the minimum in the Display Port spec)
3542 *
3543 * This register is the same on all known PCH chips.
3544 */
7fe0b973
KP
3545 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3546 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3547 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3548 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3549 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3550 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3551}
3552
d46da437
PZ
3553static void ibx_irq_postinstall(struct drm_device *dev)
3554{
2d1013dd 3555 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3556 u32 mask;
e5868a31 3557
692a04cf
DV
3558 if (HAS_PCH_NOP(dev))
3559 return;
3560
105b122e 3561 if (HAS_PCH_IBX(dev))
5c673b60 3562 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3563 else
5c673b60 3564 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3565
337ba017 3566 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
d46da437 3567 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3568}
3569
0a9a8c91
DV
3570static void gen5_gt_irq_postinstall(struct drm_device *dev)
3571{
3572 struct drm_i915_private *dev_priv = dev->dev_private;
3573 u32 pm_irqs, gt_irqs;
3574
3575 pm_irqs = gt_irqs = 0;
3576
3577 dev_priv->gt_irq_mask = ~0;
040d2baa 3578 if (HAS_L3_DPF(dev)) {
0a9a8c91 3579 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3580 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3581 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3582 }
3583
3584 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3585 if (IS_GEN5(dev)) {
3586 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3587 ILK_BSD_USER_INTERRUPT;
3588 } else {
3589 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3590 }
3591
35079899 3592 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3593
3594 if (INTEL_INFO(dev)->gen >= 6) {
a6706b45 3595 pm_irqs |= dev_priv->pm_rps_events;
0a9a8c91
DV
3596
3597 if (HAS_VEBOX(dev))
3598 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3599
605cd25b 3600 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3601 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3602 }
3603}
3604
f71d4af4 3605static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3606{
4bc9d430 3607 unsigned long irqflags;
2d1013dd 3608 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3609 u32 display_mask, extra_mask;
3610
3611 if (INTEL_INFO(dev)->gen >= 7) {
3612 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3613 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3614 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3615 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3616 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
5c673b60 3617 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
8e76f8dc
PZ
3618 } else {
3619 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3620 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3621 DE_AUX_CHANNEL_A |
5b3a856b
DV
3622 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3623 DE_POISON);
5c673b60
DV
3624 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3625 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
8e76f8dc 3626 }
036a4a7d 3627
1ec14ad3 3628 dev_priv->irq_mask = ~display_mask;
036a4a7d 3629
0c841212
PZ
3630 I915_WRITE(HWSTAM, 0xeffe);
3631
622364b6
PZ
3632 ibx_irq_pre_postinstall(dev);
3633
35079899 3634 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3635
0a9a8c91 3636 gen5_gt_irq_postinstall(dev);
036a4a7d 3637
d46da437 3638 ibx_irq_postinstall(dev);
7fe0b973 3639
f97108d1 3640 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3641 /* Enable PCU event interrupts
3642 *
3643 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3644 * setup is guaranteed to run in single-threaded context. But we
3645 * need it to make the assert_spin_locked happy. */
3646 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 3647 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 3648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
3649 }
3650
036a4a7d
ZW
3651 return 0;
3652}
3653
f8b79e58
ID
3654static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3655{
3656 u32 pipestat_mask;
3657 u32 iir_mask;
3658
3659 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3660 PIPE_FIFO_UNDERRUN_STATUS;
3661
3662 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3663 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3664 POSTING_READ(PIPESTAT(PIPE_A));
3665
3666 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3667 PIPE_CRC_DONE_INTERRUPT_STATUS;
3668
3669 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3670 PIPE_GMBUS_INTERRUPT_STATUS);
3671 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3672
3673 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3674 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3675 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3676 dev_priv->irq_mask &= ~iir_mask;
3677
3678 I915_WRITE(VLV_IIR, iir_mask);
3679 I915_WRITE(VLV_IIR, iir_mask);
3680 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3681 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3682 POSTING_READ(VLV_IER);
3683}
3684
3685static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3686{
3687 u32 pipestat_mask;
3688 u32 iir_mask;
3689
3690 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3691 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
6c7fba04 3692 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
f8b79e58
ID
3693
3694 dev_priv->irq_mask |= iir_mask;
3695 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3696 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3697 I915_WRITE(VLV_IIR, iir_mask);
3698 I915_WRITE(VLV_IIR, iir_mask);
3699 POSTING_READ(VLV_IIR);
3700
3701 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3702 PIPE_CRC_DONE_INTERRUPT_STATUS;
3703
3704 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3705 PIPE_GMBUS_INTERRUPT_STATUS);
3706 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3707
3708 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3709 PIPE_FIFO_UNDERRUN_STATUS;
3710 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3711 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3712 POSTING_READ(PIPESTAT(PIPE_A));
3713}
3714
3715void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3716{
3717 assert_spin_locked(&dev_priv->irq_lock);
3718
3719 if (dev_priv->display_irqs_enabled)
3720 return;
3721
3722 dev_priv->display_irqs_enabled = true;
3723
3724 if (dev_priv->dev->irq_enabled)
3725 valleyview_display_irqs_install(dev_priv);
3726}
3727
3728void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3729{
3730 assert_spin_locked(&dev_priv->irq_lock);
3731
3732 if (!dev_priv->display_irqs_enabled)
3733 return;
3734
3735 dev_priv->display_irqs_enabled = false;
3736
3737 if (dev_priv->dev->irq_enabled)
3738 valleyview_display_irqs_uninstall(dev_priv);
3739}
3740
7e231dbe
JB
3741static int valleyview_irq_postinstall(struct drm_device *dev)
3742{
2d1013dd 3743 struct drm_i915_private *dev_priv = dev->dev_private;
b79480ba 3744 unsigned long irqflags;
7e231dbe 3745
f8b79e58 3746 dev_priv->irq_mask = ~0;
7e231dbe 3747
20afbda2
DV
3748 I915_WRITE(PORT_HOTPLUG_EN, 0);
3749 POSTING_READ(PORT_HOTPLUG_EN);
3750
7e231dbe 3751 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
f8b79e58 3752 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
7e231dbe 3753 I915_WRITE(VLV_IIR, 0xffffffff);
7e231dbe
JB
3754 POSTING_READ(VLV_IER);
3755
b79480ba
DV
3756 /* Interrupt setup is already guaranteed to be single-threaded, this is
3757 * just to make the assert_spin_locked check happy. */
3758 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f8b79e58
ID
3759 if (dev_priv->display_irqs_enabled)
3760 valleyview_display_irqs_install(dev_priv);
b79480ba 3761 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 3762
7e231dbe
JB
3763 I915_WRITE(VLV_IIR, 0xffffffff);
3764 I915_WRITE(VLV_IIR, 0xffffffff);
3765
0a9a8c91 3766 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3767
3768 /* ack & enable invalid PTE error interrupts */
3769#if 0 /* FIXME: add support to irq handler for checking these bits */
3770 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3771 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3772#endif
3773
3774 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3775
3776 return 0;
3777}
3778
abd58f01
BW
3779static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3780{
abd58f01
BW
3781 /* These are interrupts we'll toggle with the ring mask register */
3782 uint32_t gt_interrupts[] = {
3783 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
73d477f6 3784 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
abd58f01 3785 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
73d477f6
OM
3786 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3787 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
abd58f01 3788 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
73d477f6
OM
3789 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3790 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3791 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
abd58f01 3792 0,
73d477f6
OM
3793 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3794 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
abd58f01
BW
3795 };
3796
0961021a 3797 dev_priv->pm_irq_mask = 0xffffffff;
9a2d2d87
D
3798 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3799 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3800 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3801 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
abd58f01
BW
3802}
3803
3804static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3805{
d0e1f1cb 3806 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
13b3a0a7 3807 GEN8_PIPE_CDCLK_CRC_DONE |
13b3a0a7 3808 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
5c673b60
DV
3809 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3810 GEN8_PIPE_FIFO_UNDERRUN;
abd58f01 3811 int pipe;
13b3a0a7
DV
3812 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3813 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3814 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3815
055e393f 3816 for_each_pipe(dev_priv, pipe)
813bde43
PZ
3817 if (intel_display_power_enabled(dev_priv,
3818 POWER_DOMAIN_PIPE(pipe)))
3819 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3820 dev_priv->de_irq_mask[pipe],
3821 de_pipe_enables);
abd58f01 3822
35079899 3823 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3824}
3825
3826static int gen8_irq_postinstall(struct drm_device *dev)
3827{
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829
622364b6
PZ
3830 ibx_irq_pre_postinstall(dev);
3831
abd58f01
BW
3832 gen8_gt_irq_postinstall(dev_priv);
3833 gen8_de_irq_postinstall(dev_priv);
3834
3835 ibx_irq_postinstall(dev);
3836
3837 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3838 POSTING_READ(GEN8_MASTER_IRQ);
3839
3840 return 0;
3841}
3842
43f328d7
VS
3843static int cherryview_irq_postinstall(struct drm_device *dev)
3844{
3845 struct drm_i915_private *dev_priv = dev->dev_private;
3846 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3847 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
43f328d7 3848 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3278f67f
VS
3849 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3850 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3851 PIPE_CRC_DONE_INTERRUPT_STATUS;
43f328d7
VS
3852 unsigned long irqflags;
3853 int pipe;
3854
3855 /*
3856 * Leave vblank interrupts masked initially. enable/disable will
3857 * toggle them based on usage.
3858 */
3278f67f 3859 dev_priv->irq_mask = ~enable_mask;
43f328d7 3860
055e393f 3861 for_each_pipe(dev_priv, pipe)
43f328d7
VS
3862 I915_WRITE(PIPESTAT(pipe), 0xffff);
3863
3864 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3278f67f 3865 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
055e393f 3866 for_each_pipe(dev_priv, pipe)
43f328d7
VS
3867 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3868 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3869
3870 I915_WRITE(VLV_IIR, 0xffffffff);
3871 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3872 I915_WRITE(VLV_IER, enable_mask);
3873
3874 gen8_gt_irq_postinstall(dev_priv);
3875
3876 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3877 POSTING_READ(GEN8_MASTER_IRQ);
3878
3879 return 0;
3880}
3881
abd58f01
BW
3882static void gen8_irq_uninstall(struct drm_device *dev)
3883{
3884 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3885
3886 if (!dev_priv)
3887 return;
3888
823f6b38 3889 gen8_irq_reset(dev);
abd58f01
BW
3890}
3891
7e231dbe
JB
3892static void valleyview_irq_uninstall(struct drm_device *dev)
3893{
2d1013dd 3894 struct drm_i915_private *dev_priv = dev->dev_private;
f8b79e58 3895 unsigned long irqflags;
7e231dbe
JB
3896 int pipe;
3897
3898 if (!dev_priv)
3899 return;
3900
843d0e7d
ID
3901 I915_WRITE(VLV_MASTER_IER, 0);
3902
055e393f 3903 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
3904 I915_WRITE(PIPESTAT(pipe), 0xffff);
3905
3906 I915_WRITE(HWSTAM, 0xffffffff);
3907 I915_WRITE(PORT_HOTPLUG_EN, 0);
3908 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
f8b79e58
ID
3909
3910 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3911 if (dev_priv->display_irqs_enabled)
3912 valleyview_display_irqs_uninstall(dev_priv);
3913 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3914
3915 dev_priv->irq_mask = 0;
3916
7e231dbe
JB
3917 I915_WRITE(VLV_IIR, 0xffffffff);
3918 I915_WRITE(VLV_IMR, 0xffffffff);
3919 I915_WRITE(VLV_IER, 0x0);
3920 POSTING_READ(VLV_IER);
3921}
3922
43f328d7
VS
3923static void cherryview_irq_uninstall(struct drm_device *dev)
3924{
3925 struct drm_i915_private *dev_priv = dev->dev_private;
3926 int pipe;
3927
3928 if (!dev_priv)
3929 return;
3930
3931 I915_WRITE(GEN8_MASTER_IRQ, 0);
3932 POSTING_READ(GEN8_MASTER_IRQ);
3933
3934#define GEN8_IRQ_FINI_NDX(type, which) \
3935do { \
3936 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3937 I915_WRITE(GEN8_##type##_IER(which), 0); \
3938 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3939 POSTING_READ(GEN8_##type##_IIR(which)); \
3940 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3941} while (0)
3942
3943#define GEN8_IRQ_FINI(type) \
3944do { \
3945 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3946 I915_WRITE(GEN8_##type##_IER, 0); \
3947 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3948 POSTING_READ(GEN8_##type##_IIR); \
3949 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3950} while (0)
3951
3952 GEN8_IRQ_FINI_NDX(GT, 0);
3953 GEN8_IRQ_FINI_NDX(GT, 1);
3954 GEN8_IRQ_FINI_NDX(GT, 2);
3955 GEN8_IRQ_FINI_NDX(GT, 3);
3956
3957 GEN8_IRQ_FINI(PCU);
3958
3959#undef GEN8_IRQ_FINI
3960#undef GEN8_IRQ_FINI_NDX
3961
3962 I915_WRITE(PORT_HOTPLUG_EN, 0);
3963 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3964
055e393f 3965 for_each_pipe(dev_priv, pipe)
43f328d7
VS
3966 I915_WRITE(PIPESTAT(pipe), 0xffff);
3967
3968 I915_WRITE(VLV_IMR, 0xffffffff);
3969 I915_WRITE(VLV_IER, 0x0);
3970 I915_WRITE(VLV_IIR, 0xffffffff);
3971 POSTING_READ(VLV_IIR);
3972}
3973
f71d4af4 3974static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3975{
2d1013dd 3976 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3977
3978 if (!dev_priv)
3979 return;
3980
be30b29f 3981 ironlake_irq_reset(dev);
036a4a7d
ZW
3982}
3983
a266c7d5 3984static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3985{
2d1013dd 3986 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3987 int pipe;
91e3738e 3988
055e393f 3989 for_each_pipe(dev_priv, pipe)
9db4a9c7 3990 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3991 I915_WRITE16(IMR, 0xffff);
3992 I915_WRITE16(IER, 0x0);
3993 POSTING_READ16(IER);
c2798b19
CW
3994}
3995
3996static int i8xx_irq_postinstall(struct drm_device *dev)
3997{
2d1013dd 3998 struct drm_i915_private *dev_priv = dev->dev_private;
379ef82d 3999 unsigned long irqflags;
c2798b19 4000
c2798b19
CW
4001 I915_WRITE16(EMR,
4002 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4003
4004 /* Unmask the interrupts that we always want on. */
4005 dev_priv->irq_mask =
4006 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4007 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4010 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4011 I915_WRITE16(IMR, dev_priv->irq_mask);
4012
4013 I915_WRITE16(IER,
4014 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4015 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4016 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4017 I915_USER_INTERRUPT);
4018 POSTING_READ16(IER);
4019
379ef82d
DV
4020 /* Interrupt setup is already guaranteed to be single-threaded, this is
4021 * just to make the assert_spin_locked check happy. */
4022 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
4023 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4024 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
4025 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4026
c2798b19
CW
4027 return 0;
4028}
4029
90a72f87
VS
4030/*
4031 * Returns true when a page flip has completed.
4032 */
4033static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 4034 int plane, int pipe, u32 iir)
90a72f87 4035{
2d1013dd 4036 struct drm_i915_private *dev_priv = dev->dev_private;
1f1c2e24 4037 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87 4038
8d7849db 4039 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
4040 return false;
4041
4042 if ((iir & flip_pending) == 0)
d6bbafa1 4043 goto check_page_flip;
90a72f87 4044
1f1c2e24 4045 intel_prepare_page_flip(dev, plane);
90a72f87
VS
4046
4047 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4048 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4049 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4050 * the flip is completed (no longer pending). Since this doesn't raise
4051 * an interrupt per se, we watch for the change at vblank.
4052 */
4053 if (I915_READ16(ISR) & flip_pending)
d6bbafa1 4054 goto check_page_flip;
90a72f87
VS
4055
4056 intel_finish_page_flip(dev, pipe);
90a72f87 4057 return true;
d6bbafa1
CW
4058
4059check_page_flip:
4060 intel_check_page_flip(dev, pipe);
4061 return false;
90a72f87
VS
4062}
4063
ff1f525e 4064static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19 4065{
45a83f84 4066 struct drm_device *dev = arg;
2d1013dd 4067 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
4068 u16 iir, new_iir;
4069 u32 pipe_stats[2];
4070 unsigned long irqflags;
c2798b19
CW
4071 int pipe;
4072 u16 flip_mask =
4073 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4074 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4075
c2798b19
CW
4076 iir = I915_READ16(IIR);
4077 if (iir == 0)
4078 return IRQ_NONE;
4079
4080 while (iir & ~flip_mask) {
4081 /* Can't rely on pipestat interrupt bit in iir as it might
4082 * have been cleared after the pipestat interrupt was received.
4083 * It doesn't set the bit in iir again, but it still produces
4084 * interrupts (for non-MSI).
4085 */
4086 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4087 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
4088 i915_handle_error(dev, false,
4089 "Command parser error, iir 0x%08x",
4090 iir);
c2798b19 4091
055e393f 4092 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
4093 int reg = PIPESTAT(pipe);
4094 pipe_stats[pipe] = I915_READ(reg);
4095
4096 /*
4097 * Clear the PIPE*STAT regs before the IIR
4098 */
2d9d2b0b 4099 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 4100 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
4101 }
4102 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4103
4104 I915_WRITE16(IIR, iir & ~flip_mask);
4105 new_iir = I915_READ16(IIR); /* Flush posted writes */
4106
d05c617e 4107 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
4108
4109 if (iir & I915_USER_INTERRUPT)
4110 notify_ring(dev, &dev_priv->ring[RCS]);
4111
055e393f 4112 for_each_pipe(dev_priv, pipe) {
1f1c2e24 4113 int plane = pipe;
3a77c4c4 4114 if (HAS_FBC(dev))
1f1c2e24
VS
4115 plane = !plane;
4116
4356d586 4117 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
4118 i8xx_handle_vblank(dev, plane, pipe, iir))
4119 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 4120
4356d586 4121 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4122 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
4123
4124 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4125 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 4126 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 4127 }
c2798b19
CW
4128
4129 iir = new_iir;
4130 }
4131
4132 return IRQ_HANDLED;
4133}
4134
4135static void i8xx_irq_uninstall(struct drm_device * dev)
4136{
2d1013dd 4137 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
4138 int pipe;
4139
055e393f 4140 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
4141 /* Clear enable bits; then clear status bits */
4142 I915_WRITE(PIPESTAT(pipe), 0);
4143 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4144 }
4145 I915_WRITE16(IMR, 0xffff);
4146 I915_WRITE16(IER, 0x0);
4147 I915_WRITE16(IIR, I915_READ16(IIR));
4148}
4149
a266c7d5
CW
4150static void i915_irq_preinstall(struct drm_device * dev)
4151{
2d1013dd 4152 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4153 int pipe;
4154
a266c7d5
CW
4155 if (I915_HAS_HOTPLUG(dev)) {
4156 I915_WRITE(PORT_HOTPLUG_EN, 0);
4157 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4158 }
4159
00d98ebd 4160 I915_WRITE16(HWSTAM, 0xeffe);
055e393f 4161 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4162 I915_WRITE(PIPESTAT(pipe), 0);
4163 I915_WRITE(IMR, 0xffffffff);
4164 I915_WRITE(IER, 0x0);
4165 POSTING_READ(IER);
4166}
4167
4168static int i915_irq_postinstall(struct drm_device *dev)
4169{
2d1013dd 4170 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 4171 u32 enable_mask;
379ef82d 4172 unsigned long irqflags;
a266c7d5 4173
38bde180
CW
4174 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4175
4176 /* Unmask the interrupts that we always want on. */
4177 dev_priv->irq_mask =
4178 ~(I915_ASLE_INTERRUPT |
4179 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4180 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4181 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4182 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4183 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4184
4185 enable_mask =
4186 I915_ASLE_INTERRUPT |
4187 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4188 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4189 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4190 I915_USER_INTERRUPT;
4191
a266c7d5 4192 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
4193 I915_WRITE(PORT_HOTPLUG_EN, 0);
4194 POSTING_READ(PORT_HOTPLUG_EN);
4195
a266c7d5
CW
4196 /* Enable in IER... */
4197 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4198 /* and unmask in IMR */
4199 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4200 }
4201
a266c7d5
CW
4202 I915_WRITE(IMR, dev_priv->irq_mask);
4203 I915_WRITE(IER, enable_mask);
4204 POSTING_READ(IER);
4205
f49e38dd 4206 i915_enable_asle_pipestat(dev);
20afbda2 4207
379ef82d
DV
4208 /* Interrupt setup is already guaranteed to be single-threaded, this is
4209 * just to make the assert_spin_locked check happy. */
4210 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
4211 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4212 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
4213 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4214
20afbda2
DV
4215 return 0;
4216}
4217
90a72f87
VS
4218/*
4219 * Returns true when a page flip has completed.
4220 */
4221static bool i915_handle_vblank(struct drm_device *dev,
4222 int plane, int pipe, u32 iir)
4223{
2d1013dd 4224 struct drm_i915_private *dev_priv = dev->dev_private;
90a72f87
VS
4225 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4226
8d7849db 4227 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
4228 return false;
4229
4230 if ((iir & flip_pending) == 0)
d6bbafa1 4231 goto check_page_flip;
90a72f87
VS
4232
4233 intel_prepare_page_flip(dev, plane);
4234
4235 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4236 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4237 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4238 * the flip is completed (no longer pending). Since this doesn't raise
4239 * an interrupt per se, we watch for the change at vblank.
4240 */
4241 if (I915_READ(ISR) & flip_pending)
d6bbafa1 4242 goto check_page_flip;
90a72f87
VS
4243
4244 intel_finish_page_flip(dev, pipe);
90a72f87 4245 return true;
d6bbafa1
CW
4246
4247check_page_flip:
4248 intel_check_page_flip(dev, pipe);
4249 return false;
90a72f87
VS
4250}
4251
ff1f525e 4252static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5 4253{
45a83f84 4254 struct drm_device *dev = arg;
2d1013dd 4255 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 4256 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 4257 unsigned long irqflags;
38bde180
CW
4258 u32 flip_mask =
4259 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4260 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 4261 int pipe, ret = IRQ_NONE;
a266c7d5 4262
a266c7d5 4263 iir = I915_READ(IIR);
38bde180
CW
4264 do {
4265 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 4266 bool blc_event = false;
a266c7d5
CW
4267
4268 /* Can't rely on pipestat interrupt bit in iir as it might
4269 * have been cleared after the pipestat interrupt was received.
4270 * It doesn't set the bit in iir again, but it still produces
4271 * interrupts (for non-MSI).
4272 */
4273 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4274 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
4275 i915_handle_error(dev, false,
4276 "Command parser error, iir 0x%08x",
4277 iir);
a266c7d5 4278
055e393f 4279 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
4280 int reg = PIPESTAT(pipe);
4281 pipe_stats[pipe] = I915_READ(reg);
4282
38bde180 4283 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 4284 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4285 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 4286 irq_received = true;
a266c7d5
CW
4287 }
4288 }
4289 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4290
4291 if (!irq_received)
4292 break;
4293
a266c7d5 4294 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4295 if (I915_HAS_HOTPLUG(dev) &&
4296 iir & I915_DISPLAY_PORT_INTERRUPT)
4297 i9xx_hpd_irq_handler(dev);
a266c7d5 4298
38bde180 4299 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4300 new_iir = I915_READ(IIR); /* Flush posted writes */
4301
a266c7d5
CW
4302 if (iir & I915_USER_INTERRUPT)
4303 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 4304
055e393f 4305 for_each_pipe(dev_priv, pipe) {
38bde180 4306 int plane = pipe;
3a77c4c4 4307 if (HAS_FBC(dev))
38bde180 4308 plane = !plane;
90a72f87 4309
8291ee90 4310 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4311 i915_handle_vblank(dev, plane, pipe, iir))
4312 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
4313
4314 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4315 blc_event = true;
4356d586
DV
4316
4317 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4318 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
4319
4320 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4321 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 4322 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
4323 }
4324
a266c7d5
CW
4325 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4326 intel_opregion_asle_intr(dev);
4327
4328 /* With MSI, interrupts are only generated when iir
4329 * transitions from zero to nonzero. If another bit got
4330 * set while we were handling the existing iir bits, then
4331 * we would never get another interrupt.
4332 *
4333 * This is fine on non-MSI as well, as if we hit this path
4334 * we avoid exiting the interrupt handler only to generate
4335 * another one.
4336 *
4337 * Note that for MSI this could cause a stray interrupt report
4338 * if an interrupt landed in the time between writing IIR and
4339 * the posting read. This should be rare enough to never
4340 * trigger the 99% of 100,000 interrupts test for disabling
4341 * stray interrupts.
4342 */
38bde180 4343 ret = IRQ_HANDLED;
a266c7d5 4344 iir = new_iir;
38bde180 4345 } while (iir & ~flip_mask);
a266c7d5 4346
d05c617e 4347 i915_update_dri1_breadcrumb(dev);
8291ee90 4348
a266c7d5
CW
4349 return ret;
4350}
4351
4352static void i915_irq_uninstall(struct drm_device * dev)
4353{
2d1013dd 4354 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4355 int pipe;
4356
a266c7d5
CW
4357 if (I915_HAS_HOTPLUG(dev)) {
4358 I915_WRITE(PORT_HOTPLUG_EN, 0);
4359 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4360 }
4361
00d98ebd 4362 I915_WRITE16(HWSTAM, 0xffff);
055e393f 4363 for_each_pipe(dev_priv, pipe) {
55b39755 4364 /* Clear enable bits; then clear status bits */
a266c7d5 4365 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
4366 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4367 }
a266c7d5
CW
4368 I915_WRITE(IMR, 0xffffffff);
4369 I915_WRITE(IER, 0x0);
4370
a266c7d5
CW
4371 I915_WRITE(IIR, I915_READ(IIR));
4372}
4373
4374static void i965_irq_preinstall(struct drm_device * dev)
4375{
2d1013dd 4376 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4377 int pipe;
4378
adca4730
CW
4379 I915_WRITE(PORT_HOTPLUG_EN, 0);
4380 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4381
4382 I915_WRITE(HWSTAM, 0xeffe);
055e393f 4383 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4384 I915_WRITE(PIPESTAT(pipe), 0);
4385 I915_WRITE(IMR, 0xffffffff);
4386 I915_WRITE(IER, 0x0);
4387 POSTING_READ(IER);
4388}
4389
4390static int i965_irq_postinstall(struct drm_device *dev)
4391{
2d1013dd 4392 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 4393 u32 enable_mask;
a266c7d5 4394 u32 error_mask;
b79480ba 4395 unsigned long irqflags;
a266c7d5 4396
a266c7d5 4397 /* Unmask the interrupts that we always want on. */
bbba0a97 4398 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 4399 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
4400 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4401 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4402 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4403 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4404 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4405
4406 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
4407 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4408 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
4409 enable_mask |= I915_USER_INTERRUPT;
4410
4411 if (IS_G4X(dev))
4412 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 4413
b79480ba
DV
4414 /* Interrupt setup is already guaranteed to be single-threaded, this is
4415 * just to make the assert_spin_locked check happy. */
4416 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
4417 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4418 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4419 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
b79480ba 4420 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 4421
a266c7d5
CW
4422 /*
4423 * Enable some error detection, note the instruction error mask
4424 * bit is reserved, so we leave it masked.
4425 */
4426 if (IS_G4X(dev)) {
4427 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4428 GM45_ERROR_MEM_PRIV |
4429 GM45_ERROR_CP_PRIV |
4430 I915_ERROR_MEMORY_REFRESH);
4431 } else {
4432 error_mask = ~(I915_ERROR_PAGE_TABLE |
4433 I915_ERROR_MEMORY_REFRESH);
4434 }
4435 I915_WRITE(EMR, error_mask);
4436
4437 I915_WRITE(IMR, dev_priv->irq_mask);
4438 I915_WRITE(IER, enable_mask);
4439 POSTING_READ(IER);
4440
20afbda2
DV
4441 I915_WRITE(PORT_HOTPLUG_EN, 0);
4442 POSTING_READ(PORT_HOTPLUG_EN);
4443
f49e38dd 4444 i915_enable_asle_pipestat(dev);
20afbda2
DV
4445
4446 return 0;
4447}
4448
bac56d5b 4449static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2 4450{
2d1013dd 4451 struct drm_i915_private *dev_priv = dev->dev_private;
cd569aed 4452 struct intel_encoder *intel_encoder;
20afbda2
DV
4453 u32 hotplug_en;
4454
b5ea2d56
DV
4455 assert_spin_locked(&dev_priv->irq_lock);
4456
bac56d5b
EE
4457 if (I915_HAS_HOTPLUG(dev)) {
4458 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4459 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4460 /* Note HDMI and DP share hotplug bits */
e5868a31 4461 /* enable bits are the same for all generations */
b2784e15 4462 for_each_intel_encoder(dev, intel_encoder)
cd569aed
EE
4463 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4464 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
4465 /* Programming the CRT detection parameters tends
4466 to generate a spurious hotplug event about three
4467 seconds later. So just do it once.
4468 */
4469 if (IS_G4X(dev))
4470 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 4471 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 4472 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 4473
bac56d5b
EE
4474 /* Ignore TV since it's buggy */
4475 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4476 }
a266c7d5
CW
4477}
4478
ff1f525e 4479static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5 4480{
45a83f84 4481 struct drm_device *dev = arg;
2d1013dd 4482 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4483 u32 iir, new_iir;
4484 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 4485 unsigned long irqflags;
a266c7d5 4486 int ret = IRQ_NONE, pipe;
21ad8330
VS
4487 u32 flip_mask =
4488 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4489 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 4490
a266c7d5
CW
4491 iir = I915_READ(IIR);
4492
a266c7d5 4493 for (;;) {
501e01d7 4494 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
4495 bool blc_event = false;
4496
a266c7d5
CW
4497 /* Can't rely on pipestat interrupt bit in iir as it might
4498 * have been cleared after the pipestat interrupt was received.
4499 * It doesn't set the bit in iir again, but it still produces
4500 * interrupts (for non-MSI).
4501 */
4502 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4503 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
4504 i915_handle_error(dev, false,
4505 "Command parser error, iir 0x%08x",
4506 iir);
a266c7d5 4507
055e393f 4508 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
4509 int reg = PIPESTAT(pipe);
4510 pipe_stats[pipe] = I915_READ(reg);
4511
4512 /*
4513 * Clear the PIPE*STAT regs before the IIR
4514 */
4515 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4516 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 4517 irq_received = true;
a266c7d5
CW
4518 }
4519 }
4520 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4521
4522 if (!irq_received)
4523 break;
4524
4525 ret = IRQ_HANDLED;
4526
4527 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4528 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4529 i9xx_hpd_irq_handler(dev);
a266c7d5 4530
21ad8330 4531 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4532 new_iir = I915_READ(IIR); /* Flush posted writes */
4533
a266c7d5
CW
4534 if (iir & I915_USER_INTERRUPT)
4535 notify_ring(dev, &dev_priv->ring[RCS]);
4536 if (iir & I915_BSD_USER_INTERRUPT)
4537 notify_ring(dev, &dev_priv->ring[VCS]);
4538
055e393f 4539 for_each_pipe(dev_priv, pipe) {
2c8ba29f 4540 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4541 i915_handle_vblank(dev, pipe, pipe, iir))
4542 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
4543
4544 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4545 blc_event = true;
4356d586
DV
4546
4547 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4548 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 4549
2d9d2b0b
VS
4550 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4551 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 4552 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 4553 }
a266c7d5
CW
4554
4555 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4556 intel_opregion_asle_intr(dev);
4557
515ac2bb
DV
4558 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4559 gmbus_irq_handler(dev);
4560
a266c7d5
CW
4561 /* With MSI, interrupts are only generated when iir
4562 * transitions from zero to nonzero. If another bit got
4563 * set while we were handling the existing iir bits, then
4564 * we would never get another interrupt.
4565 *
4566 * This is fine on non-MSI as well, as if we hit this path
4567 * we avoid exiting the interrupt handler only to generate
4568 * another one.
4569 *
4570 * Note that for MSI this could cause a stray interrupt report
4571 * if an interrupt landed in the time between writing IIR and
4572 * the posting read. This should be rare enough to never
4573 * trigger the 99% of 100,000 interrupts test for disabling
4574 * stray interrupts.
4575 */
4576 iir = new_iir;
4577 }
4578
d05c617e 4579 i915_update_dri1_breadcrumb(dev);
2c8ba29f 4580
a266c7d5
CW
4581 return ret;
4582}
4583
4584static void i965_irq_uninstall(struct drm_device * dev)
4585{
2d1013dd 4586 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4587 int pipe;
4588
4589 if (!dev_priv)
4590 return;
4591
adca4730
CW
4592 I915_WRITE(PORT_HOTPLUG_EN, 0);
4593 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4594
4595 I915_WRITE(HWSTAM, 0xffffffff);
055e393f 4596 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4597 I915_WRITE(PIPESTAT(pipe), 0);
4598 I915_WRITE(IMR, 0xffffffff);
4599 I915_WRITE(IER, 0x0);
4600
055e393f 4601 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4602 I915_WRITE(PIPESTAT(pipe),
4603 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4604 I915_WRITE(IIR, I915_READ(IIR));
4605}
4606
6323751d 4607static void intel_hpd_irq_reenable(struct work_struct *work)
ac4c16c5 4608{
6323751d
ID
4609 struct drm_i915_private *dev_priv =
4610 container_of(work, typeof(*dev_priv),
4611 hotplug_reenable_work.work);
ac4c16c5
EE
4612 struct drm_device *dev = dev_priv->dev;
4613 struct drm_mode_config *mode_config = &dev->mode_config;
4614 unsigned long irqflags;
4615 int i;
4616
6323751d
ID
4617 intel_runtime_pm_get(dev_priv);
4618
ac4c16c5
EE
4619 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4620 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4621 struct drm_connector *connector;
4622
4623 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4624 continue;
4625
4626 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4627
4628 list_for_each_entry(connector, &mode_config->connector_list, head) {
4629 struct intel_connector *intel_connector = to_intel_connector(connector);
4630
4631 if (intel_connector->encoder->hpd_pin == i) {
4632 if (connector->polled != intel_connector->polled)
4633 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
c23cc417 4634 connector->name);
ac4c16c5
EE
4635 connector->polled = intel_connector->polled;
4636 if (!connector->polled)
4637 connector->polled = DRM_CONNECTOR_POLL_HPD;
4638 }
4639 }
4640 }
4641 if (dev_priv->display.hpd_irq_setup)
4642 dev_priv->display.hpd_irq_setup(dev);
4643 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6323751d
ID
4644
4645 intel_runtime_pm_put(dev_priv);
ac4c16c5
EE
4646}
4647
f71d4af4
JB
4648void intel_irq_init(struct drm_device *dev)
4649{
8b2e326d
CW
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
13cf5504 4653 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
99584db3 4654 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 4655 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4656 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4657
a6706b45 4658 /* Let's track the enabled rps events */
6c65a587
VS
4659 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
4660 /* WaGsvRC0ResidencyMethod:vlv */
31685c25
D
4661 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4662 else
4663 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
a6706b45 4664
99584db3
DV
4665 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4666 i915_hangcheck_elapsed,
61bac78e 4667 (unsigned long) dev);
6323751d
ID
4668 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4669 intel_hpd_irq_reenable);
61bac78e 4670
97a19a24 4671 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4672
95f25bed
JB
4673 /* Haven't installed the IRQ handler yet */
4674 dev_priv->pm._irqs_disabled = true;
4675
4cdb83ec
VS
4676 if (IS_GEN2(dev)) {
4677 dev->max_vblank_count = 0;
4678 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4679 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
4680 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4681 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4682 } else {
4683 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4684 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4685 }
4686
21da2700
VS
4687 /*
4688 * Opt out of the vblank disable timer on everything except gen2.
4689 * Gen2 doesn't have a hardware frame counter and so depends on
4690 * vblank interrupts to produce sane vblank seuquence numbers.
4691 */
4692 if (!IS_GEN2(dev))
4693 dev->vblank_disable_immediate = true;
4694
c2baf4b7 4695 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4696 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4697 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4698 }
f71d4af4 4699
43f328d7
VS
4700 if (IS_CHERRYVIEW(dev)) {
4701 dev->driver->irq_handler = cherryview_irq_handler;
4702 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4703 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4704 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4705 dev->driver->enable_vblank = valleyview_enable_vblank;
4706 dev->driver->disable_vblank = valleyview_disable_vblank;
4707 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4708 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
4709 dev->driver->irq_handler = valleyview_irq_handler;
4710 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4711 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4712 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4713 dev->driver->enable_vblank = valleyview_enable_vblank;
4714 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4715 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
4716 } else if (IS_GEN8(dev)) {
4717 dev->driver->irq_handler = gen8_irq_handler;
723761b8 4718 dev->driver->irq_preinstall = gen8_irq_reset;
abd58f01
BW
4719 dev->driver->irq_postinstall = gen8_irq_postinstall;
4720 dev->driver->irq_uninstall = gen8_irq_uninstall;
4721 dev->driver->enable_vblank = gen8_enable_vblank;
4722 dev->driver->disable_vblank = gen8_disable_vblank;
4723 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4724 } else if (HAS_PCH_SPLIT(dev)) {
4725 dev->driver->irq_handler = ironlake_irq_handler;
723761b8 4726 dev->driver->irq_preinstall = ironlake_irq_reset;
f71d4af4
JB
4727 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4728 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4729 dev->driver->enable_vblank = ironlake_enable_vblank;
4730 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4731 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4732 } else {
c2798b19
CW
4733 if (INTEL_INFO(dev)->gen == 2) {
4734 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4735 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4736 dev->driver->irq_handler = i8xx_irq_handler;
4737 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
4738 } else if (INTEL_INFO(dev)->gen == 3) {
4739 dev->driver->irq_preinstall = i915_irq_preinstall;
4740 dev->driver->irq_postinstall = i915_irq_postinstall;
4741 dev->driver->irq_uninstall = i915_irq_uninstall;
4742 dev->driver->irq_handler = i915_irq_handler;
20afbda2 4743 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4744 } else {
a266c7d5
CW
4745 dev->driver->irq_preinstall = i965_irq_preinstall;
4746 dev->driver->irq_postinstall = i965_irq_postinstall;
4747 dev->driver->irq_uninstall = i965_irq_uninstall;
4748 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 4749 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4750 }
f71d4af4
JB
4751 dev->driver->enable_vblank = i915_enable_vblank;
4752 dev->driver->disable_vblank = i915_disable_vblank;
4753 }
4754}
20afbda2
DV
4755
4756void intel_hpd_init(struct drm_device *dev)
4757{
4758 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
4759 struct drm_mode_config *mode_config = &dev->mode_config;
4760 struct drm_connector *connector;
b5ea2d56 4761 unsigned long irqflags;
821450c6 4762 int i;
20afbda2 4763
821450c6
EE
4764 for (i = 1; i < HPD_NUM_PINS; i++) {
4765 dev_priv->hpd_stats[i].hpd_cnt = 0;
4766 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4767 }
4768 list_for_each_entry(connector, &mode_config->connector_list, head) {
4769 struct intel_connector *intel_connector = to_intel_connector(connector);
4770 connector->polled = intel_connector->polled;
0e32b39c
DA
4771 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4772 connector->polled = DRM_CONNECTOR_POLL_HPD;
4773 if (intel_connector->mst_port)
821450c6
EE
4774 connector->polled = DRM_CONNECTOR_POLL_HPD;
4775 }
b5ea2d56
DV
4776
4777 /* Interrupt setup is already guaranteed to be single-threaded, this is
4778 * just to make the assert_spin_locked checks happy. */
4779 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
4780 if (dev_priv->display.hpd_irq_setup)
4781 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 4782 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 4783}
c67a470b 4784
5d584b2e 4785/* Disable interrupts so we can allow runtime PM. */
730488b2 4786void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
c67a470b
PZ
4787{
4788 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4789
730488b2 4790 dev->driver->irq_uninstall(dev);
9df7575f 4791 dev_priv->pm._irqs_disabled = true;
c67a470b
PZ
4792}
4793
5d584b2e 4794/* Restore interrupts so we can recover from runtime PM. */
730488b2 4795void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
c67a470b
PZ
4796{
4797 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4798
9df7575f 4799 dev_priv->pm._irqs_disabled = false;
730488b2
PZ
4800 dev->driver->irq_preinstall(dev);
4801 dev->driver->irq_postinstall(dev);
c67a470b 4802}