]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: Short-circuit no-op vga_set_state()
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
036a4a7d 83/* For display hotplug interrupt */
995b6762 84static void
f2b115e6 85ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 86{
4bc9d430
DV
87 assert_spin_locked(&dev_priv->irq_lock);
88
c67a470b
PZ
89 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
1ec14ad3
CW
95 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 98 POSTING_READ(DEIMR);
036a4a7d
ZW
99 }
100}
101
0ff9800a 102static void
f2b115e6 103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 104{
4bc9d430
DV
105 assert_spin_locked(&dev_priv->irq_lock);
106
c67a470b
PZ
107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
1ec14ad3
CW
113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 116 POSTING_READ(DEIMR);
036a4a7d
ZW
117 }
118}
119
43eaea13
PZ
120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
c67a470b
PZ
132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
43eaea13
PZ
140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
edbfdb45
PZ
156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
605cd25b 166 uint32_t new_val;
edbfdb45
PZ
167
168 assert_spin_locked(&dev_priv->irq_lock);
169
c67a470b
PZ
170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
605cd25b 178 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
605cd25b
PZ
182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
185 POSTING_READ(GEN6_PMIMR);
186 }
edbfdb45
PZ
187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
8664281b
PZ
199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
4bc9d430
DV
205 assert_spin_locked(&dev_priv->irq_lock);
206
8664281b
PZ
207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
fee884ed
DV
223 assert_spin_locked(&dev_priv->irq_lock);
224
8664281b
PZ
225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
2d9d2b0b
VS
235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
8664281b
PZ
247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 261 enum pipe pipe, bool enable)
8664281b
PZ
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 264 if (enable) {
7336df65
DV
265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
8664281b
PZ
267 if (!ivb_can_enable_err_int(dev))
268 return;
269
8664281b
PZ
270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
7336df65
DV
272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
8664281b 275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
8664281b
PZ
282 }
283}
284
38d83c96
DV
285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
fee884ed
DV
300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
c67a470b
PZ
316 if (dev_priv->pc8.irqs_disabled &&
317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
319 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
321 interrupt_mask);
322 return;
323 }
324
fee884ed
DV
325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
de28075d
DV
333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
8664281b
PZ
335 bool enable)
336{
8664281b 337 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
340
341 if (enable)
fee884ed 342 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 343 else
fee884ed 344 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
1dd246fb
DV
354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
8664281b
PZ
357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
fee884ed 360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 361 } else {
1dd246fb
DV
362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
fee884ed 366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
8664281b 373 }
8664281b
PZ
374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
390bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
396 unsigned long flags;
397 bool ret;
398
399 spin_lock_irqsave(&dev_priv->irq_lock, flags);
400
401 ret = !intel_crtc->cpu_fifo_underrun_disabled;
402
403 if (enable == ret)
404 goto done;
405
406 intel_crtc->cpu_fifo_underrun_disabled = !enable;
407
2d9d2b0b
VS
408 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
409 i9xx_clear_fifo_underrun(dev, pipe);
410 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
411 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
412 else if (IS_GEN7(dev))
7336df65 413 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
38d83c96
DV
414 else if (IS_GEN8(dev))
415 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
416
417done:
418 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
419 return ret;
420}
421
422/**
423 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
424 * @dev: drm device
425 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
426 * @enable: true if we want to report FIFO underrun errors, false otherwise
427 *
428 * This function makes us disable or enable PCH fifo underruns for a specific
429 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
430 * underrun reporting for one transcoder may also disable all the other PCH
431 * error interruts for the other transcoders, due to the fact that there's just
432 * one interrupt mask/enable bit for all the transcoders.
433 *
434 * Returns the previous state of underrun reporting.
435 */
436bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
437 enum transcoder pch_transcoder,
438 bool enable)
439{
440 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
441 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
443 unsigned long flags;
444 bool ret;
445
de28075d
DV
446 /*
447 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
448 * has only one pch transcoder A that all pipes can use. To avoid racy
449 * pch transcoder -> pipe lookups from interrupt code simply store the
450 * underrun statistics in crtc A. Since we never expose this anywhere
451 * nor use it outside of the fifo underrun code here using the "wrong"
452 * crtc on LPT won't cause issues.
453 */
8664281b
PZ
454
455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
456
457 ret = !intel_crtc->pch_fifo_underrun_disabled;
458
459 if (enable == ret)
460 goto done;
461
462 intel_crtc->pch_fifo_underrun_disabled = !enable;
463
464 if (HAS_PCH_IBX(dev))
de28075d 465 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
466 else
467 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
468
469done:
470 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
471 return ret;
472}
473
474
7c463586 475void
3b6c42e8 476i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
7c463586 477{
46c06a30
VS
478 u32 reg = PIPESTAT(pipe);
479 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 480
b79480ba
DV
481 assert_spin_locked(&dev_priv->irq_lock);
482
46c06a30
VS
483 if ((pipestat & mask) == mask)
484 return;
485
486 /* Enable the interrupt, clear any pending status */
487 pipestat |= mask | (mask >> 16);
488 I915_WRITE(reg, pipestat);
489 POSTING_READ(reg);
7c463586
KP
490}
491
492void
3b6c42e8 493i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
7c463586 494{
46c06a30
VS
495 u32 reg = PIPESTAT(pipe);
496 u32 pipestat = I915_READ(reg) & 0x7fff0000;
7c463586 497
b79480ba
DV
498 assert_spin_locked(&dev_priv->irq_lock);
499
46c06a30
VS
500 if ((pipestat & mask) == 0)
501 return;
502
503 pipestat &= ~mask;
504 I915_WRITE(reg, pipestat);
505 POSTING_READ(reg);
7c463586
KP
506}
507
01c66889 508/**
f49e38dd 509 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 510 */
f49e38dd 511static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 512{
1ec14ad3
CW
513 drm_i915_private_t *dev_priv = dev->dev_private;
514 unsigned long irqflags;
515
f49e38dd
JN
516 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
517 return;
518
1ec14ad3 519 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 520
3b6c42e8 521 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE);
f898780b 522 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8
DV
523 i915_enable_pipestat(dev_priv, PIPE_A,
524 PIPE_LEGACY_BLC_EVENT_ENABLE);
1ec14ad3
CW
525
526 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
527}
528
0a3e67a4
JB
529/**
530 * i915_pipe_enabled - check if a pipe is enabled
531 * @dev: DRM device
532 * @pipe: pipe to check
533 *
534 * Reading certain registers when the pipe is disabled can hang the chip.
535 * Use this routine to make sure the PLL is running and the pipe is active
536 * before reading such registers if unsure.
537 */
538static int
539i915_pipe_enabled(struct drm_device *dev, int pipe)
540{
541 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702e7a56 542
a01025af
DV
543 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
544 /* Locking is horribly broken here, but whatever. */
545 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 547
a01025af
DV
548 return intel_crtc->active;
549 } else {
550 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
551 }
0a3e67a4
JB
552}
553
4cdb83ec
VS
554static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
555{
556 /* Gen2 doesn't have a hardware frame counter */
557 return 0;
558}
559
42f52ef8
KP
560/* Called from drm generic code, passed a 'crtc', which
561 * we use as a pipe index
562 */
f71d4af4 563static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
564{
565 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
566 unsigned long high_frame;
567 unsigned long low_frame;
391f75e2 568 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
569
570 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 571 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 572 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
573 return 0;
574 }
575
391f75e2
VS
576 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
577 struct intel_crtc *intel_crtc =
578 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
579 const struct drm_display_mode *mode =
580 &intel_crtc->config.adjusted_mode;
581
582 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
583 } else {
584 enum transcoder cpu_transcoder =
585 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
586 u32 htotal;
587
588 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
589 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
590
591 vbl_start *= htotal;
592 }
593
9db4a9c7
JB
594 high_frame = PIPEFRAME(pipe);
595 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 596
0a3e67a4
JB
597 /*
598 * High & low register fields aren't synchronized, so make sure
599 * we get a low value that's stable across two reads of the high
600 * register.
601 */
602 do {
5eddb70b 603 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 604 low = I915_READ(low_frame);
5eddb70b 605 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
606 } while (high1 != high2);
607
5eddb70b 608 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 609 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 610 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
611
612 /*
613 * The frame counter increments at beginning of active.
614 * Cook up a vblank counter by also checking the pixel
615 * counter against vblank start.
616 */
edc08d0a 617 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
618}
619
f71d4af4 620static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5
JB
621{
622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 623 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
624
625 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 626 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 627 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
628 return 0;
629 }
630
631 return I915_READ(reg);
632}
633
ad3543ed
MK
634/* raw reads, only for fast reads of display block, no need for forcewake etc. */
635#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
636#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
637
095163ba 638static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
639{
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 uint32_t status;
642
095163ba 643 if (INTEL_INFO(dev)->gen < 7) {
54ddcbd2
VS
644 status = pipe == PIPE_A ?
645 DE_PIPEA_VBLANK :
646 DE_PIPEB_VBLANK;
54ddcbd2
VS
647 } else {
648 switch (pipe) {
649 default:
650 case PIPE_A:
651 status = DE_PIPEA_VBLANK_IVB;
652 break;
653 case PIPE_B:
654 status = DE_PIPEB_VBLANK_IVB;
655 break;
656 case PIPE_C:
657 status = DE_PIPEC_VBLANK_IVB;
658 break;
659 }
54ddcbd2 660 }
ad3543ed 661
095163ba 662 return __raw_i915_read32(dev_priv, DEISR) & status;
54ddcbd2
VS
663}
664
f71d4af4 665static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
666 unsigned int flags, int *vpos, int *hpos,
667 ktime_t *stime, ktime_t *etime)
0af7e4df 668{
c2baf4b7
VS
669 struct drm_i915_private *dev_priv = dev->dev_private;
670 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
672 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 673 int position;
0af7e4df
MK
674 int vbl_start, vbl_end, htotal, vtotal;
675 bool in_vbl = true;
676 int ret = 0;
ad3543ed 677 unsigned long irqflags;
0af7e4df 678
c2baf4b7 679 if (!intel_crtc->active) {
0af7e4df 680 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 681 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
682 return 0;
683 }
684
c2baf4b7
VS
685 htotal = mode->crtc_htotal;
686 vtotal = mode->crtc_vtotal;
687 vbl_start = mode->crtc_vblank_start;
688 vbl_end = mode->crtc_vblank_end;
0af7e4df 689
d31faf65
VS
690 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
691 vbl_start = DIV_ROUND_UP(vbl_start, 2);
692 vbl_end /= 2;
693 vtotal /= 2;
694 }
695
c2baf4b7
VS
696 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
697
ad3543ed
MK
698 /*
699 * Lock uncore.lock, as we will do multiple timing critical raw
700 * register reads, potentially with preemption disabled, so the
701 * following code must not block on uncore.lock.
702 */
703 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
704
705 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
706
707 /* Get optional system timestamp before query. */
708 if (stime)
709 *stime = ktime_get();
710
7c06b08a 711 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
712 /* No obvious pixelcount register. Only query vertical
713 * scanout position from Display scan line register.
714 */
7c06b08a 715 if (IS_GEN2(dev))
ad3543ed 716 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7c06b08a 717 else
ad3543ed 718 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2 719
095163ba
VS
720 if (HAS_PCH_SPLIT(dev)) {
721 /*
722 * The scanline counter increments at the leading edge
723 * of hsync, ie. it completely misses the active portion
724 * of the line. Fix up the counter at both edges of vblank
725 * to get a more accurate picture whether we're in vblank
726 * or not.
727 */
728 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
729 if ((in_vbl && position == vbl_start - 1) ||
730 (!in_vbl && position == vbl_end - 1))
731 position = (position + 1) % vtotal;
732 } else {
733 /*
734 * ISR vblank status bits don't work the way we'd want
735 * them to work on non-PCH platforms (for
736 * ilk_pipe_in_vblank_locked()), and there doesn't
737 * appear any other way to determine if we're currently
738 * in vblank.
739 *
740 * Instead let's assume that we're already in vblank if
741 * we got called from the vblank interrupt and the
742 * scanline counter value indicates that we're on the
743 * line just prior to vblank start. This should result
744 * in the correct answer, unless the vblank interrupt
745 * delivery really got delayed for almost exactly one
746 * full frame/field.
747 */
748 if (flags & DRM_CALLED_FROM_VBLIRQ &&
749 position == vbl_start - 1) {
750 position = (position + 1) % vtotal;
751
752 /* Signal this correction as "applied". */
753 ret |= 0x8;
754 }
755 }
0af7e4df
MK
756 } else {
757 /* Have access to pixelcount since start of frame.
758 * We can split this into vertical and horizontal
759 * scanout position.
760 */
ad3543ed 761 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 762
3aa18df8
VS
763 /* convert to pixel counts */
764 vbl_start *= htotal;
765 vbl_end *= htotal;
766 vtotal *= htotal;
0af7e4df
MK
767 }
768
ad3543ed
MK
769 /* Get optional system timestamp after query. */
770 if (etime)
771 *etime = ktime_get();
772
773 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
774
775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
3aa18df8
VS
777 in_vbl = position >= vbl_start && position < vbl_end;
778
779 /*
780 * While in vblank, position will be negative
781 * counting up towards 0 at vbl_end. And outside
782 * vblank, position will be positive counting
783 * up since vbl_end.
784 */
785 if (position >= vbl_start)
786 position -= vbl_end;
787 else
788 position += vtotal - vbl_end;
0af7e4df 789
7c06b08a 790 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
791 *vpos = position;
792 *hpos = 0;
793 } else {
794 *vpos = position / htotal;
795 *hpos = position - (*vpos * htotal);
796 }
0af7e4df 797
0af7e4df
MK
798 /* In vblank? */
799 if (in_vbl)
800 ret |= DRM_SCANOUTPOS_INVBL;
801
802 return ret;
803}
804
f71d4af4 805static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
806 int *max_error,
807 struct timeval *vblank_time,
808 unsigned flags)
809{
4041b853 810 struct drm_crtc *crtc;
0af7e4df 811
7eb552ae 812 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 813 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
814 return -EINVAL;
815 }
816
817 /* Get drm_crtc to timestamp: */
4041b853
CW
818 crtc = intel_get_crtc_for_pipe(dev, pipe);
819 if (crtc == NULL) {
820 DRM_ERROR("Invalid crtc %d\n", pipe);
821 return -EINVAL;
822 }
823
824 if (!crtc->enabled) {
825 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
826 return -EBUSY;
827 }
0af7e4df
MK
828
829 /* Helper routine in DRM core does all the work: */
4041b853
CW
830 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
831 vblank_time, flags,
7da903ef
VS
832 crtc,
833 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
834}
835
67c347ff
JN
836static bool intel_hpd_irq_event(struct drm_device *dev,
837 struct drm_connector *connector)
321a1b30
EE
838{
839 enum drm_connector_status old_status;
840
841 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
842 old_status = connector->status;
843
844 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
845 if (old_status == connector->status)
846 return false;
847
848 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
849 connector->base.id,
850 drm_get_connector_name(connector),
67c347ff
JN
851 drm_get_connector_status_name(old_status),
852 drm_get_connector_status_name(connector->status));
853
854 return true;
321a1b30
EE
855}
856
5ca58282
JB
857/*
858 * Handle hotplug events outside the interrupt handler proper.
859 */
ac4c16c5
EE
860#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
861
5ca58282
JB
862static void i915_hotplug_work_func(struct work_struct *work)
863{
864 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
865 hotplug_work);
866 struct drm_device *dev = dev_priv->dev;
c31c4ba3 867 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
868 struct intel_connector *intel_connector;
869 struct intel_encoder *intel_encoder;
870 struct drm_connector *connector;
871 unsigned long irqflags;
872 bool hpd_disabled = false;
321a1b30 873 bool changed = false;
142e2398 874 u32 hpd_event_bits;
4ef69c7a 875
52d7eced
DV
876 /* HPD irq before everything is fully set up. */
877 if (!dev_priv->enable_hotplug_processing)
878 return;
879
a65e34c7 880 mutex_lock(&mode_config->mutex);
e67189ab
JB
881 DRM_DEBUG_KMS("running encoder hotplug functions\n");
882
cd569aed 883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
884
885 hpd_event_bits = dev_priv->hpd_event_bits;
886 dev_priv->hpd_event_bits = 0;
cd569aed
EE
887 list_for_each_entry(connector, &mode_config->connector_list, head) {
888 intel_connector = to_intel_connector(connector);
889 intel_encoder = intel_connector->encoder;
890 if (intel_encoder->hpd_pin > HPD_NONE &&
891 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
892 connector->polled == DRM_CONNECTOR_POLL_HPD) {
893 DRM_INFO("HPD interrupt storm detected on connector %s: "
894 "switching from hotplug detection to polling\n",
895 drm_get_connector_name(connector));
896 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
897 connector->polled = DRM_CONNECTOR_POLL_CONNECT
898 | DRM_CONNECTOR_POLL_DISCONNECT;
899 hpd_disabled = true;
900 }
142e2398
EE
901 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
902 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
903 drm_get_connector_name(connector), intel_encoder->hpd_pin);
904 }
cd569aed
EE
905 }
906 /* if there were no outputs to poll, poll was disabled,
907 * therefore make sure it's enabled when disabling HPD on
908 * some connectors */
ac4c16c5 909 if (hpd_disabled) {
cd569aed 910 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
911 mod_timer(&dev_priv->hotplug_reenable_timer,
912 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
913 }
cd569aed
EE
914
915 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
916
321a1b30
EE
917 list_for_each_entry(connector, &mode_config->connector_list, head) {
918 intel_connector = to_intel_connector(connector);
919 intel_encoder = intel_connector->encoder;
920 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
921 if (intel_encoder->hot_plug)
922 intel_encoder->hot_plug(intel_encoder);
923 if (intel_hpd_irq_event(dev, connector))
924 changed = true;
925 }
926 }
40ee3381
KP
927 mutex_unlock(&mode_config->mutex);
928
321a1b30
EE
929 if (changed)
930 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
931}
932
3ca1cced
VS
933static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
934{
935 del_timer_sync(&dev_priv->hotplug_reenable_timer);
936}
937
d0ecd7e2 938static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1
JB
939{
940 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 941 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 942 u8 new_delay;
9270388e 943
d0ecd7e2 944 spin_lock(&mchdev_lock);
f97108d1 945
73edd18f
DV
946 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
947
20e4d407 948 new_delay = dev_priv->ips.cur_delay;
9270388e 949
7648fa99 950 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
951 busy_up = I915_READ(RCPREVBSYTUPAVG);
952 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
953 max_avg = I915_READ(RCBMAXAVG);
954 min_avg = I915_READ(RCBMINAVG);
955
956 /* Handle RCS change request from hw */
b5b72e89 957 if (busy_up > max_avg) {
20e4d407
DV
958 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
959 new_delay = dev_priv->ips.cur_delay - 1;
960 if (new_delay < dev_priv->ips.max_delay)
961 new_delay = dev_priv->ips.max_delay;
b5b72e89 962 } else if (busy_down < min_avg) {
20e4d407
DV
963 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
964 new_delay = dev_priv->ips.cur_delay + 1;
965 if (new_delay > dev_priv->ips.min_delay)
966 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
967 }
968
7648fa99 969 if (ironlake_set_drps(dev, new_delay))
20e4d407 970 dev_priv->ips.cur_delay = new_delay;
f97108d1 971
d0ecd7e2 972 spin_unlock(&mchdev_lock);
9270388e 973
f97108d1
JB
974 return;
975}
976
549f7365
CW
977static void notify_ring(struct drm_device *dev,
978 struct intel_ring_buffer *ring)
979{
475553de
CW
980 if (ring->obj == NULL)
981 return;
982
814e9b57 983 trace_i915_gem_request_complete(ring);
9862e600 984
549f7365 985 wake_up_all(&ring->irq_queue);
10cd45b6 986 i915_queue_hangcheck(dev);
549f7365
CW
987}
988
76c3552f 989void gen6_set_pm_mask(struct drm_i915_private *dev_priv,
27544369
D
990 u32 pm_iir, int new_delay)
991{
992 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
993 if (new_delay >= dev_priv->rps.max_delay) {
994 /* Mask UP THRESHOLD Interrupts */
995 I915_WRITE(GEN6_PMINTRMSK,
996 I915_READ(GEN6_PMINTRMSK) |
997 GEN6_PM_RP_UP_THRESHOLD);
998 dev_priv->rps.rp_up_masked = true;
999 }
1000 if (dev_priv->rps.rp_down_masked) {
1001 /* UnMask DOWN THRESHOLD Interrupts */
1002 I915_WRITE(GEN6_PMINTRMSK,
1003 I915_READ(GEN6_PMINTRMSK) &
1004 ~GEN6_PM_RP_DOWN_THRESHOLD);
1005 dev_priv->rps.rp_down_masked = false;
1006 }
1007 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1008 if (new_delay <= dev_priv->rps.min_delay) {
1009 /* Mask DOWN THRESHOLD Interrupts */
1010 I915_WRITE(GEN6_PMINTRMSK,
1011 I915_READ(GEN6_PMINTRMSK) |
1012 GEN6_PM_RP_DOWN_THRESHOLD);
1013 dev_priv->rps.rp_down_masked = true;
1014 }
1015
1016 if (dev_priv->rps.rp_up_masked) {
1017 /* UnMask UP THRESHOLD Interrupts */
1018 I915_WRITE(GEN6_PMINTRMSK,
1019 I915_READ(GEN6_PMINTRMSK) &
1020 ~GEN6_PM_RP_UP_THRESHOLD);
1021 dev_priv->rps.rp_up_masked = false;
1022 }
1023 }
1024}
1025
4912d041 1026static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1027{
4912d041 1028 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
c6a828d3 1029 rps.work);
edbfdb45 1030 u32 pm_iir;
dd75fdc8 1031 int new_delay, adj;
4912d041 1032
59cdb63d 1033 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1034 pm_iir = dev_priv->rps.pm_iir;
1035 dev_priv->rps.pm_iir = 0;
4848405c 1036 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
edbfdb45 1037 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
59cdb63d 1038 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1039
60611c13
PZ
1040 /* Make sure we didn't queue anything we're not going to process. */
1041 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
1042
4848405c 1043 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
3b8d8d91
JB
1044 return;
1045
4fc688ce 1046 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1047
dd75fdc8 1048 adj = dev_priv->rps.last_adj;
7425034a 1049 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1050 if (adj > 0)
1051 adj *= 2;
1052 else
1053 adj = 1;
1054 new_delay = dev_priv->rps.cur_delay + adj;
7425034a
VS
1055
1056 /*
1057 * For better performance, jump directly
1058 * to RPe if we're below it.
1059 */
dd75fdc8
CW
1060 if (new_delay < dev_priv->rps.rpe_delay)
1061 new_delay = dev_priv->rps.rpe_delay;
1062 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1063 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
7425034a 1064 new_delay = dev_priv->rps.rpe_delay;
dd75fdc8
CW
1065 else
1066 new_delay = dev_priv->rps.min_delay;
1067 adj = 0;
1068 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1069 if (adj < 0)
1070 adj *= 2;
1071 else
1072 adj = -1;
1073 new_delay = dev_priv->rps.cur_delay + adj;
1074 } else { /* unknown event */
1075 new_delay = dev_priv->rps.cur_delay;
1076 }
3b8d8d91 1077
79249636
BW
1078 /* sysfs frequency interfaces may have snuck in while servicing the
1079 * interrupt
1080 */
1272e7b8
VS
1081 new_delay = clamp_t(int, new_delay,
1082 dev_priv->rps.min_delay, dev_priv->rps.max_delay);
27544369
D
1083
1084 gen6_set_pm_mask(dev_priv, pm_iir, new_delay);
dd75fdc8
CW
1085 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1086
1087 if (IS_VALLEYVIEW(dev_priv->dev))
1088 valleyview_set_rps(dev_priv->dev, new_delay);
1089 else
1090 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1091
4fc688ce 1092 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1093}
1094
e3689190
BW
1095
1096/**
1097 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1098 * occurred.
1099 * @work: workqueue struct
1100 *
1101 * Doesn't actually do anything except notify userspace. As a consequence of
1102 * this event, userspace should try to remap the bad rows since statistically
1103 * it is likely the same row is more likely to go bad again.
1104 */
1105static void ivybridge_parity_work(struct work_struct *work)
1106{
1107 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
a4da4fa4 1108 l3_parity.error_work);
e3689190 1109 u32 error_status, row, bank, subbank;
35a85ac6 1110 char *parity_event[6];
e3689190
BW
1111 uint32_t misccpctl;
1112 unsigned long flags;
35a85ac6 1113 uint8_t slice = 0;
e3689190
BW
1114
1115 /* We must turn off DOP level clock gating to access the L3 registers.
1116 * In order to prevent a get/put style interface, acquire struct mutex
1117 * any time we access those registers.
1118 */
1119 mutex_lock(&dev_priv->dev->struct_mutex);
1120
35a85ac6
BW
1121 /* If we've screwed up tracking, just let the interrupt fire again */
1122 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1123 goto out;
1124
e3689190
BW
1125 misccpctl = I915_READ(GEN7_MISCCPCTL);
1126 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1127 POSTING_READ(GEN7_MISCCPCTL);
1128
35a85ac6
BW
1129 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1130 u32 reg;
e3689190 1131
35a85ac6
BW
1132 slice--;
1133 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1134 break;
e3689190 1135
35a85ac6 1136 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1137
35a85ac6 1138 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1139
35a85ac6
BW
1140 error_status = I915_READ(reg);
1141 row = GEN7_PARITY_ERROR_ROW(error_status);
1142 bank = GEN7_PARITY_ERROR_BANK(error_status);
1143 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1144
1145 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1146 POSTING_READ(reg);
1147
1148 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1149 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1150 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1151 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1152 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1153 parity_event[5] = NULL;
1154
5bdebb18 1155 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1156 KOBJ_CHANGE, parity_event);
e3689190 1157
35a85ac6
BW
1158 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1159 slice, row, bank, subbank);
e3689190 1160
35a85ac6
BW
1161 kfree(parity_event[4]);
1162 kfree(parity_event[3]);
1163 kfree(parity_event[2]);
1164 kfree(parity_event[1]);
1165 }
e3689190 1166
35a85ac6 1167 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1168
35a85ac6
BW
1169out:
1170 WARN_ON(dev_priv->l3_parity.which_slice);
1171 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1172 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1173 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1174
1175 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1176}
1177
35a85ac6 1178static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190
BW
1179{
1180 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e3689190 1181
040d2baa 1182 if (!HAS_L3_DPF(dev))
e3689190
BW
1183 return;
1184
d0ecd7e2 1185 spin_lock(&dev_priv->irq_lock);
35a85ac6 1186 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1187 spin_unlock(&dev_priv->irq_lock);
e3689190 1188
35a85ac6
BW
1189 iir &= GT_PARITY_ERROR(dev);
1190 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1191 dev_priv->l3_parity.which_slice |= 1 << 1;
1192
1193 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1194 dev_priv->l3_parity.which_slice |= 1 << 0;
1195
a4da4fa4 1196 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1197}
1198
f1af8fc1
PZ
1199static void ilk_gt_irq_handler(struct drm_device *dev,
1200 struct drm_i915_private *dev_priv,
1201 u32 gt_iir)
1202{
1203 if (gt_iir &
1204 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1205 notify_ring(dev, &dev_priv->ring[RCS]);
1206 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1207 notify_ring(dev, &dev_priv->ring[VCS]);
1208}
1209
e7b4c6b1
DV
1210static void snb_gt_irq_handler(struct drm_device *dev,
1211 struct drm_i915_private *dev_priv,
1212 u32 gt_iir)
1213{
1214
cc609d5d
BW
1215 if (gt_iir &
1216 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1217 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1218 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1219 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1220 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1221 notify_ring(dev, &dev_priv->ring[BCS]);
1222
cc609d5d
BW
1223 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1224 GT_BSD_CS_ERROR_INTERRUPT |
1225 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
e7b4c6b1
DV
1226 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1227 i915_handle_error(dev, false);
1228 }
e3689190 1229
35a85ac6
BW
1230 if (gt_iir & GT_PARITY_ERROR(dev))
1231 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1232}
1233
abd58f01
BW
1234static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1235 struct drm_i915_private *dev_priv,
1236 u32 master_ctl)
1237{
1238 u32 rcs, bcs, vcs;
1239 uint32_t tmp = 0;
1240 irqreturn_t ret = IRQ_NONE;
1241
1242 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1243 tmp = I915_READ(GEN8_GT_IIR(0));
1244 if (tmp) {
1245 ret = IRQ_HANDLED;
1246 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1247 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1248 if (rcs & GT_RENDER_USER_INTERRUPT)
1249 notify_ring(dev, &dev_priv->ring[RCS]);
1250 if (bcs & GT_RENDER_USER_INTERRUPT)
1251 notify_ring(dev, &dev_priv->ring[BCS]);
1252 I915_WRITE(GEN8_GT_IIR(0), tmp);
1253 } else
1254 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1255 }
1256
1257 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1258 tmp = I915_READ(GEN8_GT_IIR(1));
1259 if (tmp) {
1260 ret = IRQ_HANDLED;
1261 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1262 if (vcs & GT_RENDER_USER_INTERRUPT)
1263 notify_ring(dev, &dev_priv->ring[VCS]);
1264 I915_WRITE(GEN8_GT_IIR(1), tmp);
1265 } else
1266 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1267 }
1268
1269 if (master_ctl & GEN8_GT_VECS_IRQ) {
1270 tmp = I915_READ(GEN8_GT_IIR(3));
1271 if (tmp) {
1272 ret = IRQ_HANDLED;
1273 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1274 if (vcs & GT_RENDER_USER_INTERRUPT)
1275 notify_ring(dev, &dev_priv->ring[VECS]);
1276 I915_WRITE(GEN8_GT_IIR(3), tmp);
1277 } else
1278 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1279 }
1280
1281 return ret;
1282}
1283
b543fb04
EE
1284#define HPD_STORM_DETECT_PERIOD 1000
1285#define HPD_STORM_THRESHOLD 5
1286
10a504de 1287static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1288 u32 hotplug_trigger,
1289 const u32 *hpd)
b543fb04
EE
1290{
1291 drm_i915_private_t *dev_priv = dev->dev_private;
b543fb04 1292 int i;
10a504de 1293 bool storm_detected = false;
b543fb04 1294
91d131d2
DV
1295 if (!hotplug_trigger)
1296 return;
1297
cc9bd499
ID
1298 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1299 hotplug_trigger);
1300
b5ea2d56 1301 spin_lock(&dev_priv->irq_lock);
b543fb04 1302 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1303
3432087e 1304 WARN_ONCE(hpd[i] & hotplug_trigger &&
8b5565b8 1305 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
cba1c073
CW
1306 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1307 hotplug_trigger, i, hpd[i]);
b8f102e8 1308
b543fb04
EE
1309 if (!(hpd[i] & hotplug_trigger) ||
1310 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1311 continue;
1312
bc5ead8c 1313 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1314 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1315 dev_priv->hpd_stats[i].hpd_last_jiffies
1316 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1317 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1318 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1319 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1320 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1321 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1322 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1323 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1324 storm_detected = true;
b543fb04
EE
1325 } else {
1326 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1327 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1328 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1329 }
1330 }
1331
10a504de
DV
1332 if (storm_detected)
1333 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1334 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1335
645416f5
DV
1336 /*
1337 * Our hotplug handler can grab modeset locks (by calling down into the
1338 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1339 * queue for otherwise the flush_work in the pageflip code will
1340 * deadlock.
1341 */
1342 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1343}
1344
515ac2bb
DV
1345static void gmbus_irq_handler(struct drm_device *dev)
1346{
28c70f16
DV
1347 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1348
28c70f16 1349 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1350}
1351
ce99c256
DV
1352static void dp_aux_irq_handler(struct drm_device *dev)
1353{
9ee32fea
DV
1354 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1355
9ee32fea 1356 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1357}
1358
8bf1e9f1 1359#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1360static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1361 uint32_t crc0, uint32_t crc1,
1362 uint32_t crc2, uint32_t crc3,
1363 uint32_t crc4)
8bf1e9f1
SH
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1367 struct intel_pipe_crc_entry *entry;
ac2300d4 1368 int head, tail;
b2c88f5b 1369
d538bbdf
DL
1370 spin_lock(&pipe_crc->lock);
1371
0c912c79 1372 if (!pipe_crc->entries) {
d538bbdf 1373 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1374 DRM_ERROR("spurious interrupt\n");
1375 return;
1376 }
1377
d538bbdf
DL
1378 head = pipe_crc->head;
1379 tail = pipe_crc->tail;
b2c88f5b
DL
1380
1381 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1382 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1383 DRM_ERROR("CRC buffer overflowing\n");
1384 return;
1385 }
1386
1387 entry = &pipe_crc->entries[head];
8bf1e9f1 1388
8bc5e955 1389 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1390 entry->crc[0] = crc0;
1391 entry->crc[1] = crc1;
1392 entry->crc[2] = crc2;
1393 entry->crc[3] = crc3;
1394 entry->crc[4] = crc4;
b2c88f5b
DL
1395
1396 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1397 pipe_crc->head = head;
1398
1399 spin_unlock(&pipe_crc->lock);
07144428
DL
1400
1401 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1402}
277de95e
DV
1403#else
1404static inline void
1405display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1406 uint32_t crc0, uint32_t crc1,
1407 uint32_t crc2, uint32_t crc3,
1408 uint32_t crc4) {}
1409#endif
1410
eba94eb9 1411
277de95e 1412static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1413{
1414 struct drm_i915_private *dev_priv = dev->dev_private;
1415
277de95e
DV
1416 display_pipe_crc_irq_handler(dev, pipe,
1417 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1418 0, 0, 0, 0);
5a69b89f
DV
1419}
1420
277de95e 1421static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1422{
1423 struct drm_i915_private *dev_priv = dev->dev_private;
1424
277de95e
DV
1425 display_pipe_crc_irq_handler(dev, pipe,
1426 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1427 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1428 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1429 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1430 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1431}
5b3a856b 1432
277de95e 1433static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1434{
1435 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1436 uint32_t res1, res2;
1437
1438 if (INTEL_INFO(dev)->gen >= 3)
1439 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1440 else
1441 res1 = 0;
1442
1443 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1444 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1445 else
1446 res2 = 0;
5b3a856b 1447
277de95e
DV
1448 display_pipe_crc_irq_handler(dev, pipe,
1449 I915_READ(PIPE_CRC_RES_RED(pipe)),
1450 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1451 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1452 res1, res2);
5b3a856b 1453}
8bf1e9f1 1454
1403c0d4
PZ
1455/* The RPS events need forcewake, so we add them to a work queue and mask their
1456 * IMR bits until the work is done. Other interrupts can be processed without
1457 * the work queue. */
1458static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1459{
41a05a3a 1460 if (pm_iir & GEN6_PM_RPS_EVENTS) {
59cdb63d 1461 spin_lock(&dev_priv->irq_lock);
41a05a3a 1462 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
4d3b3d5f 1463 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
59cdb63d 1464 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1465
1466 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1467 }
baf02a1f 1468
1403c0d4
PZ
1469 if (HAS_VEBOX(dev_priv->dev)) {
1470 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1471 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1472
1403c0d4
PZ
1473 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1474 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1475 i915_handle_error(dev_priv->dev, false);
1476 }
12638c57 1477 }
baf02a1f
BW
1478}
1479
c1874ed7
ID
1480static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1481{
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483 u32 pipe_stats[I915_MAX_PIPES];
c1874ed7
ID
1484 int pipe;
1485
58ead0d7 1486 spin_lock(&dev_priv->irq_lock);
c1874ed7
ID
1487 for_each_pipe(pipe) {
1488 int reg = PIPESTAT(pipe);
1489 pipe_stats[pipe] = I915_READ(reg);
1490
1491 /*
1492 * Clear the PIPE*STAT regs before the IIR
1493 */
1494 if (pipe_stats[pipe] & 0x8000ffff)
1495 I915_WRITE(reg, pipe_stats[pipe]);
1496 }
58ead0d7 1497 spin_unlock(&dev_priv->irq_lock);
c1874ed7
ID
1498
1499 for_each_pipe(pipe) {
1500 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1501 drm_handle_vblank(dev, pipe);
1502
579a9b0e 1503 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1504 intel_prepare_page_flip(dev, pipe);
1505 intel_finish_page_flip(dev, pipe);
1506 }
1507
1508 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1509 i9xx_pipe_crc_irq_handler(dev, pipe);
1510
1511 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1512 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1513 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1514 }
1515
1516 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1517 gmbus_irq_handler(dev);
1518}
1519
ff1f525e 1520static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1521{
1522 struct drm_device *dev = (struct drm_device *) arg;
1523 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1524 u32 iir, gt_iir, pm_iir;
1525 irqreturn_t ret = IRQ_NONE;
7e231dbe 1526
7e231dbe
JB
1527 while (true) {
1528 iir = I915_READ(VLV_IIR);
1529 gt_iir = I915_READ(GTIIR);
1530 pm_iir = I915_READ(GEN6_PMIIR);
1531
1532 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1533 goto out;
1534
1535 ret = IRQ_HANDLED;
1536
e7b4c6b1 1537 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe 1538
c1874ed7 1539 valleyview_pipestat_irq_handler(dev, iir);
31acc7f5 1540
7e231dbe
JB
1541 /* Consume port. Then clear IIR or we'll miss events */
1542 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1543 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 1544 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7e231dbe 1545
91d131d2
DV
1546 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1547
4aeebd74
DV
1548 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1549 dp_aux_irq_handler(dev);
1550
7e231dbe
JB
1551 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1552 I915_READ(PORT_HOTPLUG_STAT);
1553 }
1554
7e231dbe 1555
60611c13 1556 if (pm_iir)
d0ecd7e2 1557 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1558
1559 I915_WRITE(GTIIR, gt_iir);
1560 I915_WRITE(GEN6_PMIIR, pm_iir);
1561 I915_WRITE(VLV_IIR, iir);
1562 }
1563
1564out:
1565 return ret;
1566}
1567
23e81d69 1568static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806
JB
1569{
1570 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1571 int pipe;
b543fb04 1572 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1573
91d131d2
DV
1574 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1575
cfc33bf7
VS
1576 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1577 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1578 SDE_AUDIO_POWER_SHIFT);
776ad806 1579 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1580 port_name(port));
1581 }
776ad806 1582
ce99c256
DV
1583 if (pch_iir & SDE_AUX_MASK)
1584 dp_aux_irq_handler(dev);
1585
776ad806 1586 if (pch_iir & SDE_GMBUS)
515ac2bb 1587 gmbus_irq_handler(dev);
776ad806
JB
1588
1589 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1590 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1591
1592 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1593 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1594
1595 if (pch_iir & SDE_POISON)
1596 DRM_ERROR("PCH poison interrupt\n");
1597
9db4a9c7
JB
1598 if (pch_iir & SDE_FDI_MASK)
1599 for_each_pipe(pipe)
1600 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1601 pipe_name(pipe),
1602 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1603
1604 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1605 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1606
1607 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1608 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1609
776ad806 1610 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1611 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1612 false))
fc2c807b 1613 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1614
1615 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1616 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1617 false))
fc2c807b 1618 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1619}
1620
1621static void ivb_err_int_handler(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1625 enum pipe pipe;
8664281b 1626
de032bf4
PZ
1627 if (err_int & ERR_INT_POISON)
1628 DRM_ERROR("Poison interrupt\n");
1629
5a69b89f
DV
1630 for_each_pipe(pipe) {
1631 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1632 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1633 false))
fc2c807b
VS
1634 DRM_ERROR("Pipe %c FIFO underrun\n",
1635 pipe_name(pipe));
5a69b89f 1636 }
8bf1e9f1 1637
5a69b89f
DV
1638 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1639 if (IS_IVYBRIDGE(dev))
277de95e 1640 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1641 else
277de95e 1642 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1643 }
1644 }
8bf1e9f1 1645
8664281b
PZ
1646 I915_WRITE(GEN7_ERR_INT, err_int);
1647}
1648
1649static void cpt_serr_int_handler(struct drm_device *dev)
1650{
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 u32 serr_int = I915_READ(SERR_INT);
1653
de032bf4
PZ
1654 if (serr_int & SERR_INT_POISON)
1655 DRM_ERROR("PCH poison interrupt\n");
1656
8664281b
PZ
1657 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1658 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1659 false))
fc2c807b 1660 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1661
1662 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1663 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1664 false))
fc2c807b 1665 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1666
1667 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1668 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1669 false))
fc2c807b 1670 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
1671
1672 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1673}
1674
23e81d69
AJ
1675static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1676{
1677 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1678 int pipe;
b543fb04 1679 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1680
91d131d2
DV
1681 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1682
cfc33bf7
VS
1683 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1684 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1685 SDE_AUDIO_POWER_SHIFT_CPT);
1686 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1687 port_name(port));
1688 }
23e81d69
AJ
1689
1690 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1691 dp_aux_irq_handler(dev);
23e81d69
AJ
1692
1693 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1694 gmbus_irq_handler(dev);
23e81d69
AJ
1695
1696 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1697 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1698
1699 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1700 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1701
1702 if (pch_iir & SDE_FDI_MASK_CPT)
1703 for_each_pipe(pipe)
1704 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1705 pipe_name(pipe),
1706 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1707
1708 if (pch_iir & SDE_ERROR_CPT)
1709 cpt_serr_int_handler(dev);
23e81d69
AJ
1710}
1711
c008bc6e
PZ
1712static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1713{
1714 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 1715 enum pipe pipe;
c008bc6e
PZ
1716
1717 if (de_iir & DE_AUX_CHANNEL_A)
1718 dp_aux_irq_handler(dev);
1719
1720 if (de_iir & DE_GSE)
1721 intel_opregion_asle_intr(dev);
1722
c008bc6e
PZ
1723 if (de_iir & DE_POISON)
1724 DRM_ERROR("Poison interrupt\n");
1725
40da17c2
DV
1726 for_each_pipe(pipe) {
1727 if (de_iir & DE_PIPE_VBLANK(pipe))
1728 drm_handle_vblank(dev, pipe);
5b3a856b 1729
40da17c2
DV
1730 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1731 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
1732 DRM_ERROR("Pipe %c FIFO underrun\n",
1733 pipe_name(pipe));
5b3a856b 1734
40da17c2
DV
1735 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1736 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 1737
40da17c2
DV
1738 /* plane/pipes map 1:1 on ilk+ */
1739 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1740 intel_prepare_page_flip(dev, pipe);
1741 intel_finish_page_flip_plane(dev, pipe);
1742 }
c008bc6e
PZ
1743 }
1744
1745 /* check event from PCH */
1746 if (de_iir & DE_PCH_EVENT) {
1747 u32 pch_iir = I915_READ(SDEIIR);
1748
1749 if (HAS_PCH_CPT(dev))
1750 cpt_irq_handler(dev, pch_iir);
1751 else
1752 ibx_irq_handler(dev, pch_iir);
1753
1754 /* should clear PCH hotplug event before clear CPU irq */
1755 I915_WRITE(SDEIIR, pch_iir);
1756 }
1757
1758 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1759 ironlake_rps_change_irq_handler(dev);
1760}
1761
9719fb98
PZ
1762static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1763{
1764 struct drm_i915_private *dev_priv = dev->dev_private;
3b6c42e8 1765 enum pipe i;
9719fb98
PZ
1766
1767 if (de_iir & DE_ERR_INT_IVB)
1768 ivb_err_int_handler(dev);
1769
1770 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1771 dp_aux_irq_handler(dev);
1772
1773 if (de_iir & DE_GSE_IVB)
1774 intel_opregion_asle_intr(dev);
1775
3b6c42e8 1776 for_each_pipe(i) {
40da17c2 1777 if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
9719fb98 1778 drm_handle_vblank(dev, i);
40da17c2
DV
1779
1780 /* plane/pipes map 1:1 on ilk+ */
1781 if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
9719fb98
PZ
1782 intel_prepare_page_flip(dev, i);
1783 intel_finish_page_flip_plane(dev, i);
1784 }
1785 }
1786
1787 /* check event from PCH */
1788 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1789 u32 pch_iir = I915_READ(SDEIIR);
1790
1791 cpt_irq_handler(dev, pch_iir);
1792
1793 /* clear PCH hotplug event before clear CPU irq */
1794 I915_WRITE(SDEIIR, pch_iir);
1795 }
1796}
1797
f1af8fc1 1798static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1799{
1800 struct drm_device *dev = (struct drm_device *) arg;
1801 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f1af8fc1 1802 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1803 irqreturn_t ret = IRQ_NONE;
b1f14ad0 1804
8664281b
PZ
1805 /* We get interrupts on unclaimed registers, so check for this before we
1806 * do any I915_{READ,WRITE}. */
907b28c5 1807 intel_uncore_check_errors(dev);
8664281b 1808
b1f14ad0
JB
1809 /* disable master interrupt before clearing iir */
1810 de_ier = I915_READ(DEIER);
1811 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1812 POSTING_READ(DEIER);
b1f14ad0 1813
44498aea
PZ
1814 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1815 * interrupts will will be stored on its back queue, and then we'll be
1816 * able to process them after we restore SDEIER (as soon as we restore
1817 * it, we'll get an interrupt if SDEIIR still has something to process
1818 * due to its back queue). */
ab5c608b
BW
1819 if (!HAS_PCH_NOP(dev)) {
1820 sde_ier = I915_READ(SDEIER);
1821 I915_WRITE(SDEIER, 0);
1822 POSTING_READ(SDEIER);
1823 }
44498aea 1824
b1f14ad0 1825 gt_iir = I915_READ(GTIIR);
0e43406b 1826 if (gt_iir) {
d8fc8a47 1827 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1828 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1829 else
1830 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1831 I915_WRITE(GTIIR, gt_iir);
1832 ret = IRQ_HANDLED;
b1f14ad0
JB
1833 }
1834
0e43406b
CW
1835 de_iir = I915_READ(DEIIR);
1836 if (de_iir) {
f1af8fc1
PZ
1837 if (INTEL_INFO(dev)->gen >= 7)
1838 ivb_display_irq_handler(dev, de_iir);
1839 else
1840 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1841 I915_WRITE(DEIIR, de_iir);
1842 ret = IRQ_HANDLED;
b1f14ad0
JB
1843 }
1844
f1af8fc1
PZ
1845 if (INTEL_INFO(dev)->gen >= 6) {
1846 u32 pm_iir = I915_READ(GEN6_PMIIR);
1847 if (pm_iir) {
1403c0d4 1848 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1849 I915_WRITE(GEN6_PMIIR, pm_iir);
1850 ret = IRQ_HANDLED;
1851 }
0e43406b 1852 }
b1f14ad0 1853
b1f14ad0
JB
1854 I915_WRITE(DEIER, de_ier);
1855 POSTING_READ(DEIER);
ab5c608b
BW
1856 if (!HAS_PCH_NOP(dev)) {
1857 I915_WRITE(SDEIER, sde_ier);
1858 POSTING_READ(SDEIER);
1859 }
b1f14ad0
JB
1860
1861 return ret;
1862}
1863
abd58f01
BW
1864static irqreturn_t gen8_irq_handler(int irq, void *arg)
1865{
1866 struct drm_device *dev = arg;
1867 struct drm_i915_private *dev_priv = dev->dev_private;
1868 u32 master_ctl;
1869 irqreturn_t ret = IRQ_NONE;
1870 uint32_t tmp = 0;
c42664cc 1871 enum pipe pipe;
abd58f01 1872
abd58f01
BW
1873 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1874 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1875 if (!master_ctl)
1876 return IRQ_NONE;
1877
1878 I915_WRITE(GEN8_MASTER_IRQ, 0);
1879 POSTING_READ(GEN8_MASTER_IRQ);
1880
1881 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1882
1883 if (master_ctl & GEN8_DE_MISC_IRQ) {
1884 tmp = I915_READ(GEN8_DE_MISC_IIR);
1885 if (tmp & GEN8_DE_MISC_GSE)
1886 intel_opregion_asle_intr(dev);
1887 else if (tmp)
1888 DRM_ERROR("Unexpected DE Misc interrupt\n");
1889 else
1890 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1891
1892 if (tmp) {
1893 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1894 ret = IRQ_HANDLED;
1895 }
1896 }
1897
6d766f02
DV
1898 if (master_ctl & GEN8_DE_PORT_IRQ) {
1899 tmp = I915_READ(GEN8_DE_PORT_IIR);
1900 if (tmp & GEN8_AUX_CHANNEL_A)
1901 dp_aux_irq_handler(dev);
1902 else if (tmp)
1903 DRM_ERROR("Unexpected DE Port interrupt\n");
1904 else
1905 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
1906
1907 if (tmp) {
1908 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
1909 ret = IRQ_HANDLED;
1910 }
1911 }
1912
c42664cc
DV
1913 for_each_pipe(pipe) {
1914 uint32_t pipe_iir;
abd58f01 1915
c42664cc
DV
1916 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1917 continue;
abd58f01 1918
c42664cc
DV
1919 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1920 if (pipe_iir & GEN8_PIPE_VBLANK)
1921 drm_handle_vblank(dev, pipe);
abd58f01 1922
c42664cc
DV
1923 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1924 intel_prepare_page_flip(dev, pipe);
1925 intel_finish_page_flip_plane(dev, pipe);
abd58f01 1926 }
c42664cc 1927
0fbe7870
DV
1928 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
1929 hsw_pipe_crc_irq_handler(dev, pipe);
1930
38d83c96
DV
1931 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
1932 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1933 false))
fc2c807b
VS
1934 DRM_ERROR("Pipe %c FIFO underrun\n",
1935 pipe_name(pipe));
38d83c96
DV
1936 }
1937
30100f2b
DV
1938 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
1939 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
1940 pipe_name(pipe),
1941 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
1942 }
c42664cc
DV
1943
1944 if (pipe_iir) {
1945 ret = IRQ_HANDLED;
1946 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
1947 } else
abd58f01
BW
1948 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
1949 }
1950
92d03a80
DV
1951 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
1952 /*
1953 * FIXME(BDW): Assume for now that the new interrupt handling
1954 * scheme also closed the SDE interrupt handling race we've seen
1955 * on older pch-split platforms. But this needs testing.
1956 */
1957 u32 pch_iir = I915_READ(SDEIIR);
1958
1959 cpt_irq_handler(dev, pch_iir);
1960
1961 if (pch_iir) {
1962 I915_WRITE(SDEIIR, pch_iir);
1963 ret = IRQ_HANDLED;
1964 }
1965 }
1966
abd58f01
BW
1967 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1968 POSTING_READ(GEN8_MASTER_IRQ);
1969
1970 return ret;
1971}
1972
17e1df07
DV
1973static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1974 bool reset_completed)
1975{
1976 struct intel_ring_buffer *ring;
1977 int i;
1978
1979 /*
1980 * Notify all waiters for GPU completion events that reset state has
1981 * been changed, and that they need to restart their wait after
1982 * checking for potential errors (and bail out to drop locks if there is
1983 * a gpu reset pending so that i915_error_work_func can acquire them).
1984 */
1985
1986 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1987 for_each_ring(ring, dev_priv, i)
1988 wake_up_all(&ring->irq_queue);
1989
1990 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1991 wake_up_all(&dev_priv->pending_flip_queue);
1992
1993 /*
1994 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1995 * reset state is cleared.
1996 */
1997 if (reset_completed)
1998 wake_up_all(&dev_priv->gpu_error.reset_queue);
1999}
2000
8a905236
JB
2001/**
2002 * i915_error_work_func - do process context error handling work
2003 * @work: work struct
2004 *
2005 * Fire an error uevent so userspace can see that a hang or error
2006 * was detected.
2007 */
2008static void i915_error_work_func(struct work_struct *work)
2009{
1f83fee0
DV
2010 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2011 work);
2012 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
2013 gpu_error);
8a905236 2014 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2015 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2016 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2017 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2018 int ret;
8a905236 2019
5bdebb18 2020 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2021
7db0ba24
DV
2022 /*
2023 * Note that there's only one work item which does gpu resets, so we
2024 * need not worry about concurrent gpu resets potentially incrementing
2025 * error->reset_counter twice. We only need to take care of another
2026 * racing irq/hangcheck declaring the gpu dead for a second time. A
2027 * quick check for that is good enough: schedule_work ensures the
2028 * correct ordering between hang detection and this work item, and since
2029 * the reset in-progress bit is only ever set by code outside of this
2030 * work we don't need to worry about any other races.
2031 */
2032 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2033 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2034 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2035 reset_event);
1f83fee0 2036
17e1df07
DV
2037 /*
2038 * All state reset _must_ be completed before we update the
2039 * reset counter, for otherwise waiters might miss the reset
2040 * pending state and not properly drop locks, resulting in
2041 * deadlocks with the reset work.
2042 */
f69061be
DV
2043 ret = i915_reset(dev);
2044
17e1df07
DV
2045 intel_display_handle_reset(dev);
2046
f69061be
DV
2047 if (ret == 0) {
2048 /*
2049 * After all the gem state is reset, increment the reset
2050 * counter and wake up everyone waiting for the reset to
2051 * complete.
2052 *
2053 * Since unlock operations are a one-sided barrier only,
2054 * we need to insert a barrier here to order any seqno
2055 * updates before
2056 * the counter increment.
2057 */
2058 smp_mb__before_atomic_inc();
2059 atomic_inc(&dev_priv->gpu_error.reset_counter);
2060
5bdebb18 2061 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2062 KOBJ_CHANGE, reset_done_event);
1f83fee0 2063 } else {
2ac0f450 2064 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2065 }
1f83fee0 2066
17e1df07
DV
2067 /*
2068 * Note: The wake_up also serves as a memory barrier so that
2069 * waiters see the update value of the reset counter atomic_t.
2070 */
2071 i915_error_wake_up(dev_priv, true);
f316a42c 2072 }
8a905236
JB
2073}
2074
35aed2e6 2075static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2076{
2077 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2078 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2079 u32 eir = I915_READ(EIR);
050ee91f 2080 int pipe, i;
8a905236 2081
35aed2e6
CW
2082 if (!eir)
2083 return;
8a905236 2084
a70491cc 2085 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2086
bd9854f9
BW
2087 i915_get_extra_instdone(dev, instdone);
2088
8a905236
JB
2089 if (IS_G4X(dev)) {
2090 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2091 u32 ipeir = I915_READ(IPEIR_I965);
2092
a70491cc
JP
2093 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2094 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2095 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2096 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2097 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2098 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2099 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2100 POSTING_READ(IPEIR_I965);
8a905236
JB
2101 }
2102 if (eir & GM45_ERROR_PAGE_TABLE) {
2103 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2104 pr_err("page table error\n");
2105 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2106 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2107 POSTING_READ(PGTBL_ER);
8a905236
JB
2108 }
2109 }
2110
a6c45cf0 2111 if (!IS_GEN2(dev)) {
8a905236
JB
2112 if (eir & I915_ERROR_PAGE_TABLE) {
2113 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2114 pr_err("page table error\n");
2115 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2116 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2117 POSTING_READ(PGTBL_ER);
8a905236
JB
2118 }
2119 }
2120
2121 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2122 pr_err("memory refresh error:\n");
9db4a9c7 2123 for_each_pipe(pipe)
a70491cc 2124 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2125 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2126 /* pipestat has already been acked */
2127 }
2128 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2129 pr_err("instruction error\n");
2130 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2131 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2132 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2133 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2134 u32 ipeir = I915_READ(IPEIR);
2135
a70491cc
JP
2136 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2137 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2138 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2139 I915_WRITE(IPEIR, ipeir);
3143a2bf 2140 POSTING_READ(IPEIR);
8a905236
JB
2141 } else {
2142 u32 ipeir = I915_READ(IPEIR_I965);
2143
a70491cc
JP
2144 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2145 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2146 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2147 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2148 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2149 POSTING_READ(IPEIR_I965);
8a905236
JB
2150 }
2151 }
2152
2153 I915_WRITE(EIR, eir);
3143a2bf 2154 POSTING_READ(EIR);
8a905236
JB
2155 eir = I915_READ(EIR);
2156 if (eir) {
2157 /*
2158 * some errors might have become stuck,
2159 * mask them.
2160 */
2161 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2162 I915_WRITE(EMR, I915_READ(EMR) | eir);
2163 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2164 }
35aed2e6
CW
2165}
2166
2167/**
2168 * i915_handle_error - handle an error interrupt
2169 * @dev: drm device
2170 *
2171 * Do some basic checking of regsiter state at error interrupt time and
2172 * dump it to the syslog. Also call i915_capture_error_state() to make
2173 * sure we get a record and make it available in debugfs. Fire a uevent
2174 * so userspace knows something bad happened (should trigger collection
2175 * of a ring dump etc.).
2176 */
527f9e90 2177void i915_handle_error(struct drm_device *dev, bool wedged)
35aed2e6
CW
2178{
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180
2181 i915_capture_error_state(dev);
2182 i915_report_and_clear_eir(dev);
8a905236 2183
ba1234d1 2184 if (wedged) {
f69061be
DV
2185 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2186 &dev_priv->gpu_error.reset_counter);
ba1234d1 2187
11ed50ec 2188 /*
17e1df07
DV
2189 * Wakeup waiting processes so that the reset work function
2190 * i915_error_work_func doesn't deadlock trying to grab various
2191 * locks. By bumping the reset counter first, the woken
2192 * processes will see a reset in progress and back off,
2193 * releasing their locks and then wait for the reset completion.
2194 * We must do this for _all_ gpu waiters that might hold locks
2195 * that the reset work needs to acquire.
2196 *
2197 * Note: The wake_up serves as the required memory barrier to
2198 * ensure that the waiters see the updated value of the reset
2199 * counter atomic_t.
11ed50ec 2200 */
17e1df07 2201 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2202 }
2203
122f46ba
DV
2204 /*
2205 * Our reset work can grab modeset locks (since it needs to reset the
2206 * state of outstanding pagelips). Hence it must not be run on our own
2207 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2208 * code will deadlock.
2209 */
2210 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2211}
2212
21ad8330 2213static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd
SF
2214{
2215 drm_i915_private_t *dev_priv = dev->dev_private;
2216 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 2218 struct drm_i915_gem_object *obj;
4e5359cd
SF
2219 struct intel_unpin_work *work;
2220 unsigned long flags;
2221 bool stall_detected;
2222
2223 /* Ignore early vblank irqs */
2224 if (intel_crtc == NULL)
2225 return;
2226
2227 spin_lock_irqsave(&dev->event_lock, flags);
2228 work = intel_crtc->unpin_work;
2229
e7d841ca
CW
2230 if (work == NULL ||
2231 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2232 !work->enable_stall_check) {
4e5359cd
SF
2233 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2234 spin_unlock_irqrestore(&dev->event_lock, flags);
2235 return;
2236 }
2237
2238 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 2239 obj = work->pending_flip_obj;
a6c45cf0 2240 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 2241 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 2242 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 2243 i915_gem_obj_ggtt_offset(obj);
4e5359cd 2244 } else {
9db4a9c7 2245 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 2246 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 2247 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
2248 crtc->x * crtc->fb->bits_per_pixel/8);
2249 }
2250
2251 spin_unlock_irqrestore(&dev->event_lock, flags);
2252
2253 if (stall_detected) {
2254 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2255 intel_prepare_page_flip(dev, intel_crtc->plane);
2256 }
2257}
2258
42f52ef8
KP
2259/* Called from drm generic code, passed 'crtc' which
2260 * we use as a pipe index
2261 */
f71d4af4 2262static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2263{
2264 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2265 unsigned long irqflags;
71e0ffa5 2266
5eddb70b 2267 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2268 return -EINVAL;
0a3e67a4 2269
1ec14ad3 2270 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2271 if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
2272 i915_enable_pipestat(dev_priv, pipe,
2273 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 2274 else
7c463586
KP
2275 i915_enable_pipestat(dev_priv, pipe,
2276 PIPE_VBLANK_INTERRUPT_ENABLE);
8692d00e
CW
2277
2278 /* maintain vblank delivery even in deep C-states */
3d13ef2e 2279 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2280 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 2281 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2282
0a3e67a4
JB
2283 return 0;
2284}
2285
f71d4af4 2286static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2287{
2288 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2289 unsigned long irqflags;
b518421f 2290 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2291 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2292
2293 if (!i915_pipe_enabled(dev, pipe))
2294 return -EINVAL;
2295
2296 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2297 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2298 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2299
2300 return 0;
2301}
2302
7e231dbe
JB
2303static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2304{
2305 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2306 unsigned long irqflags;
7e231dbe
JB
2307
2308 if (!i915_pipe_enabled(dev, pipe))
2309 return -EINVAL;
2310
2311 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5
JB
2312 i915_enable_pipestat(dev_priv, pipe,
2313 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe
JB
2314 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2315
2316 return 0;
2317}
2318
abd58f01
BW
2319static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2320{
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 unsigned long irqflags;
abd58f01
BW
2323
2324 if (!i915_pipe_enabled(dev, pipe))
2325 return -EINVAL;
2326
2327 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2328 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2329 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2330 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2331 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2332 return 0;
2333}
2334
42f52ef8
KP
2335/* Called from drm generic code, passed 'crtc' which
2336 * we use as a pipe index
2337 */
f71d4af4 2338static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2339{
2340 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2341 unsigned long irqflags;
0a3e67a4 2342
1ec14ad3 2343 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3d13ef2e 2344 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2345 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2346
f796cf8f
JB
2347 i915_disable_pipestat(dev_priv, pipe,
2348 PIPE_VBLANK_INTERRUPT_ENABLE |
2349 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2350 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2351}
2352
f71d4af4 2353static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2354{
2355 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2356 unsigned long irqflags;
b518421f 2357 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2358 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2359
2360 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2361 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2362 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2363}
2364
7e231dbe
JB
2365static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2366{
2367 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2368 unsigned long irqflags;
7e231dbe
JB
2369
2370 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5
JB
2371 i915_disable_pipestat(dev_priv, pipe,
2372 PIPE_START_VBLANK_INTERRUPT_ENABLE);
7e231dbe
JB
2373 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2374}
2375
abd58f01
BW
2376static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
2379 unsigned long irqflags;
abd58f01
BW
2380
2381 if (!i915_pipe_enabled(dev, pipe))
2382 return;
2383
2384 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2385 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2386 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2387 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2388 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2389}
2390
893eead0
CW
2391static u32
2392ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2393{
893eead0
CW
2394 return list_entry(ring->request_list.prev,
2395 struct drm_i915_gem_request, list)->seqno;
2396}
2397
9107e9d2
CW
2398static bool
2399ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2400{
2401 return (list_empty(&ring->request_list) ||
2402 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2403}
2404
6274f212
CW
2405static struct intel_ring_buffer *
2406semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2407{
2408 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6274f212 2409 u32 cmd, ipehr, acthd, acthd_min;
a24a11e6
CW
2410
2411 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2412 if ((ipehr & ~(0x3 << 16)) !=
2413 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
6274f212 2414 return NULL;
a24a11e6
CW
2415
2416 /* ACTHD is likely pointing to the dword after the actual command,
2417 * so scan backwards until we find the MBOX.
2418 */
6274f212 2419 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
a24a11e6
CW
2420 acthd_min = max((int)acthd - 3 * 4, 0);
2421 do {
2422 cmd = ioread32(ring->virtual_start + acthd);
2423 if (cmd == ipehr)
2424 break;
2425
2426 acthd -= 4;
2427 if (acthd < acthd_min)
6274f212 2428 return NULL;
a24a11e6
CW
2429 } while (1);
2430
6274f212
CW
2431 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2432 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
a24a11e6
CW
2433}
2434
6274f212
CW
2435static int semaphore_passed(struct intel_ring_buffer *ring)
2436{
2437 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2438 struct intel_ring_buffer *signaller;
2439 u32 seqno, ctl;
2440
2441 ring->hangcheck.deadlock = true;
2442
2443 signaller = semaphore_waits_for(ring, &seqno);
2444 if (signaller == NULL || signaller->hangcheck.deadlock)
2445 return -1;
2446
2447 /* cursory check for an unkickable deadlock */
2448 ctl = I915_READ_CTL(signaller);
2449 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2450 return -1;
2451
2452 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2453}
2454
2455static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2456{
2457 struct intel_ring_buffer *ring;
2458 int i;
2459
2460 for_each_ring(ring, dev_priv, i)
2461 ring->hangcheck.deadlock = false;
2462}
2463
ad8beaea
MK
2464static enum intel_ring_hangcheck_action
2465ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1ec14ad3
CW
2466{
2467 struct drm_device *dev = ring->dev;
2468 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2469 u32 tmp;
2470
6274f212 2471 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2472 return HANGCHECK_ACTIVE;
6274f212 2473
9107e9d2 2474 if (IS_GEN2(dev))
f2f4d82f 2475 return HANGCHECK_HUNG;
9107e9d2
CW
2476
2477 /* Is the chip hanging on a WAIT_FOR_EVENT?
2478 * If so we can simply poke the RB_WAIT bit
2479 * and break the hang. This should work on
2480 * all but the second generation chipsets.
2481 */
2482 tmp = I915_READ_CTL(ring);
1ec14ad3
CW
2483 if (tmp & RING_WAIT) {
2484 DRM_ERROR("Kicking stuck wait on %s\n",
2485 ring->name);
09e14bf3 2486 i915_handle_error(dev, false);
1ec14ad3 2487 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2488 return HANGCHECK_KICK;
6274f212
CW
2489 }
2490
2491 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2492 switch (semaphore_passed(ring)) {
2493 default:
f2f4d82f 2494 return HANGCHECK_HUNG;
6274f212
CW
2495 case 1:
2496 DRM_ERROR("Kicking stuck semaphore on %s\n",
2497 ring->name);
09e14bf3 2498 i915_handle_error(dev, false);
6274f212 2499 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2500 return HANGCHECK_KICK;
6274f212 2501 case 0:
f2f4d82f 2502 return HANGCHECK_WAIT;
6274f212 2503 }
9107e9d2 2504 }
ed5cbb03 2505
f2f4d82f 2506 return HANGCHECK_HUNG;
ed5cbb03
MK
2507}
2508
f65d9421
BG
2509/**
2510 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2511 * batchbuffers in a long time. We keep track per ring seqno progress and
2512 * if there are no progress, hangcheck score for that ring is increased.
2513 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2514 * we kick the ring. If we see no progress on three subsequent calls
2515 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2516 */
a658b5d2 2517static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2518{
2519 struct drm_device *dev = (struct drm_device *)data;
2520 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2521 struct intel_ring_buffer *ring;
b4519513 2522 int i;
05407ff8 2523 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2524 bool stuck[I915_NUM_RINGS] = { 0 };
2525#define BUSY 1
2526#define KICK 5
2527#define HUNG 20
893eead0 2528
d330a953 2529 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2530 return;
2531
b4519513 2532 for_each_ring(ring, dev_priv, i) {
05407ff8 2533 u32 seqno, acthd;
9107e9d2 2534 bool busy = true;
05407ff8 2535
6274f212
CW
2536 semaphore_clear_deadlocks(dev_priv);
2537
05407ff8
MK
2538 seqno = ring->get_seqno(ring, false);
2539 acthd = intel_ring_get_active_head(ring);
b4519513 2540
9107e9d2
CW
2541 if (ring->hangcheck.seqno == seqno) {
2542 if (ring_idle(ring, seqno)) {
da661464
MK
2543 ring->hangcheck.action = HANGCHECK_IDLE;
2544
9107e9d2
CW
2545 if (waitqueue_active(&ring->irq_queue)) {
2546 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2547 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2548 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2549 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2550 ring->name);
2551 else
2552 DRM_INFO("Fake missed irq on %s\n",
2553 ring->name);
094f9a54
CW
2554 wake_up_all(&ring->irq_queue);
2555 }
2556 /* Safeguard against driver failure */
2557 ring->hangcheck.score += BUSY;
9107e9d2
CW
2558 } else
2559 busy = false;
05407ff8 2560 } else {
6274f212
CW
2561 /* We always increment the hangcheck score
2562 * if the ring is busy and still processing
2563 * the same request, so that no single request
2564 * can run indefinitely (such as a chain of
2565 * batches). The only time we do not increment
2566 * the hangcheck score on this ring, if this
2567 * ring is in a legitimate wait for another
2568 * ring. In that case the waiting ring is a
2569 * victim and we want to be sure we catch the
2570 * right culprit. Then every time we do kick
2571 * the ring, add a small increment to the
2572 * score so that we can catch a batch that is
2573 * being repeatedly kicked and so responsible
2574 * for stalling the machine.
2575 */
ad8beaea
MK
2576 ring->hangcheck.action = ring_stuck(ring,
2577 acthd);
2578
2579 switch (ring->hangcheck.action) {
da661464 2580 case HANGCHECK_IDLE:
f2f4d82f 2581 case HANGCHECK_WAIT:
6274f212 2582 break;
f2f4d82f 2583 case HANGCHECK_ACTIVE:
ea04cb31 2584 ring->hangcheck.score += BUSY;
6274f212 2585 break;
f2f4d82f 2586 case HANGCHECK_KICK:
ea04cb31 2587 ring->hangcheck.score += KICK;
6274f212 2588 break;
f2f4d82f 2589 case HANGCHECK_HUNG:
ea04cb31 2590 ring->hangcheck.score += HUNG;
6274f212
CW
2591 stuck[i] = true;
2592 break;
2593 }
05407ff8 2594 }
9107e9d2 2595 } else {
da661464
MK
2596 ring->hangcheck.action = HANGCHECK_ACTIVE;
2597
9107e9d2
CW
2598 /* Gradually reduce the count so that we catch DoS
2599 * attempts across multiple batches.
2600 */
2601 if (ring->hangcheck.score > 0)
2602 ring->hangcheck.score--;
d1e61e7f
CW
2603 }
2604
05407ff8
MK
2605 ring->hangcheck.seqno = seqno;
2606 ring->hangcheck.acthd = acthd;
9107e9d2 2607 busy_count += busy;
893eead0 2608 }
b9201c14 2609
92cab734 2610 for_each_ring(ring, dev_priv, i) {
b6b0fac0 2611 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
2612 DRM_INFO("%s on %s\n",
2613 stuck[i] ? "stuck" : "no progress",
2614 ring->name);
a43adf07 2615 rings_hung++;
92cab734
MK
2616 }
2617 }
2618
05407ff8
MK
2619 if (rings_hung)
2620 return i915_handle_error(dev, true);
f65d9421 2621
05407ff8
MK
2622 if (busy_count)
2623 /* Reset timer case chip hangs without another request
2624 * being added */
10cd45b6
MK
2625 i915_queue_hangcheck(dev);
2626}
2627
2628void i915_queue_hangcheck(struct drm_device *dev)
2629{
2630 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 2631 if (!i915.enable_hangcheck)
10cd45b6
MK
2632 return;
2633
2634 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2635 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2636}
2637
91738a95
PZ
2638static void ibx_irq_preinstall(struct drm_device *dev)
2639{
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641
2642 if (HAS_PCH_NOP(dev))
2643 return;
2644
2645 /* south display irq */
2646 I915_WRITE(SDEIMR, 0xffffffff);
2647 /*
2648 * SDEIER is also touched by the interrupt handler to work around missed
2649 * PCH interrupts. Hence we can't update it after the interrupt handler
2650 * is enabled - instead we unconditionally enable all PCH interrupt
2651 * sources here, but then only unmask them as needed with SDEIMR.
2652 */
2653 I915_WRITE(SDEIER, 0xffffffff);
2654 POSTING_READ(SDEIER);
2655}
2656
d18ea1b5
DV
2657static void gen5_gt_irq_preinstall(struct drm_device *dev)
2658{
2659 struct drm_i915_private *dev_priv = dev->dev_private;
2660
2661 /* and GT */
2662 I915_WRITE(GTIMR, 0xffffffff);
2663 I915_WRITE(GTIER, 0x0);
2664 POSTING_READ(GTIER);
2665
2666 if (INTEL_INFO(dev)->gen >= 6) {
2667 /* and PM */
2668 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2669 I915_WRITE(GEN6_PMIER, 0x0);
2670 POSTING_READ(GEN6_PMIER);
2671 }
2672}
2673
1da177e4
LT
2674/* drm_dma.h hooks
2675*/
f71d4af4 2676static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
2677{
2678 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2679
2680 I915_WRITE(HWSTAM, 0xeffe);
bdfcdb63 2681
036a4a7d
ZW
2682 I915_WRITE(DEIMR, 0xffffffff);
2683 I915_WRITE(DEIER, 0x0);
3143a2bf 2684 POSTING_READ(DEIER);
036a4a7d 2685
d18ea1b5 2686 gen5_gt_irq_preinstall(dev);
c650156a 2687
91738a95 2688 ibx_irq_preinstall(dev);
7d99163d
BW
2689}
2690
7e231dbe
JB
2691static void valleyview_irq_preinstall(struct drm_device *dev)
2692{
2693 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2694 int pipe;
2695
7e231dbe
JB
2696 /* VLV magic */
2697 I915_WRITE(VLV_IMR, 0);
2698 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2699 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2700 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2701
7e231dbe
JB
2702 /* and GT */
2703 I915_WRITE(GTIIR, I915_READ(GTIIR));
2704 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5
DV
2705
2706 gen5_gt_irq_preinstall(dev);
7e231dbe
JB
2707
2708 I915_WRITE(DPINVGTT, 0xff);
2709
2710 I915_WRITE(PORT_HOTPLUG_EN, 0);
2711 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2712 for_each_pipe(pipe)
2713 I915_WRITE(PIPESTAT(pipe), 0xffff);
2714 I915_WRITE(VLV_IIR, 0xffffffff);
2715 I915_WRITE(VLV_IMR, 0xffffffff);
2716 I915_WRITE(VLV_IER, 0x0);
2717 POSTING_READ(VLV_IER);
2718}
2719
abd58f01
BW
2720static void gen8_irq_preinstall(struct drm_device *dev)
2721{
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 int pipe;
2724
abd58f01
BW
2725 I915_WRITE(GEN8_MASTER_IRQ, 0);
2726 POSTING_READ(GEN8_MASTER_IRQ);
2727
2728 /* IIR can theoretically queue up two events. Be paranoid */
2729#define GEN8_IRQ_INIT_NDX(type, which) do { \
2730 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2731 POSTING_READ(GEN8_##type##_IMR(which)); \
2732 I915_WRITE(GEN8_##type##_IER(which), 0); \
2733 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2734 POSTING_READ(GEN8_##type##_IIR(which)); \
2735 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2736 } while (0)
2737
2738#define GEN8_IRQ_INIT(type) do { \
2739 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2740 POSTING_READ(GEN8_##type##_IMR); \
2741 I915_WRITE(GEN8_##type##_IER, 0); \
2742 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2743 POSTING_READ(GEN8_##type##_IIR); \
2744 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2745 } while (0)
2746
2747 GEN8_IRQ_INIT_NDX(GT, 0);
2748 GEN8_IRQ_INIT_NDX(GT, 1);
2749 GEN8_IRQ_INIT_NDX(GT, 2);
2750 GEN8_IRQ_INIT_NDX(GT, 3);
2751
2752 for_each_pipe(pipe) {
2753 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2754 }
2755
2756 GEN8_IRQ_INIT(DE_PORT);
2757 GEN8_IRQ_INIT(DE_MISC);
2758 GEN8_IRQ_INIT(PCU);
2759#undef GEN8_IRQ_INIT
2760#undef GEN8_IRQ_INIT_NDX
2761
2762 POSTING_READ(GEN8_PCU_IIR);
09f2344d
JB
2763
2764 ibx_irq_preinstall(dev);
abd58f01
BW
2765}
2766
82a28bcf 2767static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973
KP
2768{
2769 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf
DV
2770 struct drm_mode_config *mode_config = &dev->mode_config;
2771 struct intel_encoder *intel_encoder;
fee884ed 2772 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2773
2774 if (HAS_PCH_IBX(dev)) {
fee884ed 2775 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2776 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2777 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2778 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2779 } else {
fee884ed 2780 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2781 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2782 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2783 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2784 }
7fe0b973 2785
fee884ed 2786 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2787
2788 /*
2789 * Enable digital hotplug on the PCH, and configure the DP short pulse
2790 * duration to 2ms (which is the minimum in the Display Port spec)
2791 *
2792 * This register is the same on all known PCH chips.
2793 */
7fe0b973
KP
2794 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2795 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2796 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2797 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2798 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2799 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2800}
2801
d46da437
PZ
2802static void ibx_irq_postinstall(struct drm_device *dev)
2803{
2804 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf 2805 u32 mask;
e5868a31 2806
692a04cf
DV
2807 if (HAS_PCH_NOP(dev))
2808 return;
2809
8664281b
PZ
2810 if (HAS_PCH_IBX(dev)) {
2811 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
de032bf4 2812 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
8664281b
PZ
2813 } else {
2814 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2815
2816 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2817 }
ab5c608b 2818
d46da437
PZ
2819 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2820 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
2821}
2822
0a9a8c91
DV
2823static void gen5_gt_irq_postinstall(struct drm_device *dev)
2824{
2825 struct drm_i915_private *dev_priv = dev->dev_private;
2826 u32 pm_irqs, gt_irqs;
2827
2828 pm_irqs = gt_irqs = 0;
2829
2830 dev_priv->gt_irq_mask = ~0;
040d2baa 2831 if (HAS_L3_DPF(dev)) {
0a9a8c91 2832 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
2833 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2834 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
2835 }
2836
2837 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2838 if (IS_GEN5(dev)) {
2839 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2840 ILK_BSD_USER_INTERRUPT;
2841 } else {
2842 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2843 }
2844
2845 I915_WRITE(GTIIR, I915_READ(GTIIR));
2846 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2847 I915_WRITE(GTIER, gt_irqs);
2848 POSTING_READ(GTIER);
2849
2850 if (INTEL_INFO(dev)->gen >= 6) {
2851 pm_irqs |= GEN6_PM_RPS_EVENTS;
2852
2853 if (HAS_VEBOX(dev))
2854 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2855
605cd25b 2856 dev_priv->pm_irq_mask = 0xffffffff;
0a9a8c91 2857 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
605cd25b 2858 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
0a9a8c91
DV
2859 I915_WRITE(GEN6_PMIER, pm_irqs);
2860 POSTING_READ(GEN6_PMIER);
2861 }
2862}
2863
f71d4af4 2864static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 2865{
4bc9d430 2866 unsigned long irqflags;
036a4a7d 2867 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8e76f8dc
PZ
2868 u32 display_mask, extra_mask;
2869
2870 if (INTEL_INFO(dev)->gen >= 7) {
2871 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2872 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2873 DE_PLANEB_FLIP_DONE_IVB |
2874 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2875 DE_ERR_INT_IVB);
2876 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2877 DE_PIPEA_VBLANK_IVB);
2878
2879 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2880 } else {
2881 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2882 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b
DV
2883 DE_AUX_CHANNEL_A |
2884 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
2885 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2886 DE_POISON);
8e76f8dc
PZ
2887 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2888 }
036a4a7d 2889
1ec14ad3 2890 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
2891
2892 /* should always can generate irq */
2893 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3 2894 I915_WRITE(DEIMR, dev_priv->irq_mask);
8e76f8dc 2895 I915_WRITE(DEIER, display_mask | extra_mask);
3143a2bf 2896 POSTING_READ(DEIER);
036a4a7d 2897
0a9a8c91 2898 gen5_gt_irq_postinstall(dev);
036a4a7d 2899
d46da437 2900 ibx_irq_postinstall(dev);
7fe0b973 2901
f97108d1 2902 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
2903 /* Enable PCU event interrupts
2904 *
2905 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
2906 * setup is guaranteed to run in single-threaded context. But we
2907 * need it to make the assert_spin_locked happy. */
2908 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 2909 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 2910 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
2911 }
2912
036a4a7d
ZW
2913 return 0;
2914}
2915
7e231dbe
JB
2916static int valleyview_irq_postinstall(struct drm_device *dev)
2917{
2918 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7e231dbe 2919 u32 enable_mask;
379ef82d
DV
2920 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV |
2921 PIPE_CRC_DONE_ENABLE;
b79480ba 2922 unsigned long irqflags;
7e231dbe
JB
2923
2924 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
31acc7f5
JB
2925 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2926 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2927 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
7e231dbe
JB
2928 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2929
31acc7f5
JB
2930 /*
2931 *Leave vblank interrupts masked initially. enable/disable will
2932 * toggle them based on usage.
2933 */
2934 dev_priv->irq_mask = (~enable_mask) |
2935 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2936 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 2937
20afbda2
DV
2938 I915_WRITE(PORT_HOTPLUG_EN, 0);
2939 POSTING_READ(PORT_HOTPLUG_EN);
2940
7e231dbe
JB
2941 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2942 I915_WRITE(VLV_IER, enable_mask);
2943 I915_WRITE(VLV_IIR, 0xffffffff);
2944 I915_WRITE(PIPESTAT(0), 0xffff);
2945 I915_WRITE(PIPESTAT(1), 0xffff);
2946 POSTING_READ(VLV_IER);
2947
b79480ba
DV
2948 /* Interrupt setup is already guaranteed to be single-threaded, this is
2949 * just to make the assert_spin_locked check happy. */
2950 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3b6c42e8
DV
2951 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
2952 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
2953 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
b79480ba 2954 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 2955
7e231dbe
JB
2956 I915_WRITE(VLV_IIR, 0xffffffff);
2957 I915_WRITE(VLV_IIR, 0xffffffff);
2958
0a9a8c91 2959 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
2960
2961 /* ack & enable invalid PTE error interrupts */
2962#if 0 /* FIXME: add support to irq handler for checking these bits */
2963 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2964 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2965#endif
2966
2967 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
2968
2969 return 0;
2970}
2971
abd58f01
BW
2972static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
2973{
2974 int i;
2975
2976 /* These are interrupts we'll toggle with the ring mask register */
2977 uint32_t gt_interrupts[] = {
2978 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
2979 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
2980 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
2981 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
2982 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
2983 0,
2984 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
2985 };
2986
2987 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
2988 u32 tmp = I915_READ(GEN8_GT_IIR(i));
2989 if (tmp)
2990 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2991 i, tmp);
2992 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
2993 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
2994 }
2995 POSTING_READ(GEN8_GT_IER(0));
2996}
2997
2998static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
2999{
3000 struct drm_device *dev = dev_priv->dev;
13b3a0a7
DV
3001 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3002 GEN8_PIPE_CDCLK_CRC_DONE |
3003 GEN8_PIPE_FIFO_UNDERRUN |
3004 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3005 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
abd58f01 3006 int pipe;
13b3a0a7
DV
3007 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3008 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3009 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01
BW
3010
3011 for_each_pipe(pipe) {
3012 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3013 if (tmp)
3014 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3015 pipe, tmp);
3016 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3017 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3018 }
3019 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3020
6d766f02
DV
3021 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3022 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3023 POSTING_READ(GEN8_DE_PORT_IER);
3024}
3025
3026static int gen8_irq_postinstall(struct drm_device *dev)
3027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029
3030 gen8_gt_irq_postinstall(dev_priv);
3031 gen8_de_irq_postinstall(dev_priv);
3032
3033 ibx_irq_postinstall(dev);
3034
3035 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3036 POSTING_READ(GEN8_MASTER_IRQ);
3037
3038 return 0;
3039}
3040
3041static void gen8_irq_uninstall(struct drm_device *dev)
3042{
3043 struct drm_i915_private *dev_priv = dev->dev_private;
3044 int pipe;
3045
3046 if (!dev_priv)
3047 return;
3048
abd58f01
BW
3049 I915_WRITE(GEN8_MASTER_IRQ, 0);
3050
3051#define GEN8_IRQ_FINI_NDX(type, which) do { \
3052 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3053 I915_WRITE(GEN8_##type##_IER(which), 0); \
3054 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3055 } while (0)
3056
3057#define GEN8_IRQ_FINI(type) do { \
3058 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3059 I915_WRITE(GEN8_##type##_IER, 0); \
3060 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3061 } while (0)
3062
3063 GEN8_IRQ_FINI_NDX(GT, 0);
3064 GEN8_IRQ_FINI_NDX(GT, 1);
3065 GEN8_IRQ_FINI_NDX(GT, 2);
3066 GEN8_IRQ_FINI_NDX(GT, 3);
3067
3068 for_each_pipe(pipe) {
3069 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3070 }
3071
3072 GEN8_IRQ_FINI(DE_PORT);
3073 GEN8_IRQ_FINI(DE_MISC);
3074 GEN8_IRQ_FINI(PCU);
3075#undef GEN8_IRQ_FINI
3076#undef GEN8_IRQ_FINI_NDX
3077
3078 POSTING_READ(GEN8_PCU_IIR);
3079}
3080
7e231dbe
JB
3081static void valleyview_irq_uninstall(struct drm_device *dev)
3082{
3083 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3084 int pipe;
3085
3086 if (!dev_priv)
3087 return;
3088
3ca1cced 3089 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3090
7e231dbe
JB
3091 for_each_pipe(pipe)
3092 I915_WRITE(PIPESTAT(pipe), 0xffff);
3093
3094 I915_WRITE(HWSTAM, 0xffffffff);
3095 I915_WRITE(PORT_HOTPLUG_EN, 0);
3096 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3097 for_each_pipe(pipe)
3098 I915_WRITE(PIPESTAT(pipe), 0xffff);
3099 I915_WRITE(VLV_IIR, 0xffffffff);
3100 I915_WRITE(VLV_IMR, 0xffffffff);
3101 I915_WRITE(VLV_IER, 0x0);
3102 POSTING_READ(VLV_IER);
3103}
3104
f71d4af4 3105static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
3106{
3107 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4697995b
JB
3108
3109 if (!dev_priv)
3110 return;
3111
3ca1cced 3112 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3113
036a4a7d
ZW
3114 I915_WRITE(HWSTAM, 0xffffffff);
3115
3116 I915_WRITE(DEIMR, 0xffffffff);
3117 I915_WRITE(DEIER, 0x0);
3118 I915_WRITE(DEIIR, I915_READ(DEIIR));
8664281b
PZ
3119 if (IS_GEN7(dev))
3120 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
036a4a7d
ZW
3121
3122 I915_WRITE(GTIMR, 0xffffffff);
3123 I915_WRITE(GTIER, 0x0);
3124 I915_WRITE(GTIIR, I915_READ(GTIIR));
192aac1f 3125
ab5c608b
BW
3126 if (HAS_PCH_NOP(dev))
3127 return;
3128
192aac1f
KP
3129 I915_WRITE(SDEIMR, 0xffffffff);
3130 I915_WRITE(SDEIER, 0x0);
3131 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
8664281b
PZ
3132 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3133 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
036a4a7d
ZW
3134}
3135
a266c7d5 3136static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4
LT
3137{
3138 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 3139 int pipe;
91e3738e 3140
9db4a9c7
JB
3141 for_each_pipe(pipe)
3142 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3143 I915_WRITE16(IMR, 0xffff);
3144 I915_WRITE16(IER, 0x0);
3145 POSTING_READ16(IER);
c2798b19
CW
3146}
3147
3148static int i8xx_irq_postinstall(struct drm_device *dev)
3149{
3150 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
379ef82d 3151 unsigned long irqflags;
c2798b19 3152
c2798b19
CW
3153 I915_WRITE16(EMR,
3154 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3155
3156 /* Unmask the interrupts that we always want on. */
3157 dev_priv->irq_mask =
3158 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3159 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3160 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3161 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3162 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3163 I915_WRITE16(IMR, dev_priv->irq_mask);
3164
3165 I915_WRITE16(IER,
3166 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3167 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3168 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3169 I915_USER_INTERRUPT);
3170 POSTING_READ16(IER);
3171
379ef82d
DV
3172 /* Interrupt setup is already guaranteed to be single-threaded, this is
3173 * just to make the assert_spin_locked check happy. */
3174 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3b6c42e8
DV
3175 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3176 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
379ef82d
DV
3177 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3178
c2798b19
CW
3179 return 0;
3180}
3181
90a72f87
VS
3182/*
3183 * Returns true when a page flip has completed.
3184 */
3185static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3186 int plane, int pipe, u32 iir)
90a72f87
VS
3187{
3188 drm_i915_private_t *dev_priv = dev->dev_private;
1f1c2e24 3189 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87
VS
3190
3191 if (!drm_handle_vblank(dev, pipe))
3192 return false;
3193
3194 if ((iir & flip_pending) == 0)
3195 return false;
3196
1f1c2e24 3197 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3198
3199 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3200 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3201 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3202 * the flip is completed (no longer pending). Since this doesn't raise
3203 * an interrupt per se, we watch for the change at vblank.
3204 */
3205 if (I915_READ16(ISR) & flip_pending)
3206 return false;
3207
3208 intel_finish_page_flip(dev, pipe);
3209
3210 return true;
3211}
3212
ff1f525e 3213static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
3214{
3215 struct drm_device *dev = (struct drm_device *) arg;
3216 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
c2798b19
CW
3217 u16 iir, new_iir;
3218 u32 pipe_stats[2];
3219 unsigned long irqflags;
c2798b19
CW
3220 int pipe;
3221 u16 flip_mask =
3222 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3223 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3224
c2798b19
CW
3225 iir = I915_READ16(IIR);
3226 if (iir == 0)
3227 return IRQ_NONE;
3228
3229 while (iir & ~flip_mask) {
3230 /* Can't rely on pipestat interrupt bit in iir as it might
3231 * have been cleared after the pipestat interrupt was received.
3232 * It doesn't set the bit in iir again, but it still produces
3233 * interrupts (for non-MSI).
3234 */
3235 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3236 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3237 i915_handle_error(dev, false);
3238
3239 for_each_pipe(pipe) {
3240 int reg = PIPESTAT(pipe);
3241 pipe_stats[pipe] = I915_READ(reg);
3242
3243 /*
3244 * Clear the PIPE*STAT regs before the IIR
3245 */
2d9d2b0b 3246 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3247 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
3248 }
3249 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3250
3251 I915_WRITE16(IIR, iir & ~flip_mask);
3252 new_iir = I915_READ16(IIR); /* Flush posted writes */
3253
d05c617e 3254 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3255
3256 if (iir & I915_USER_INTERRUPT)
3257 notify_ring(dev, &dev_priv->ring[RCS]);
3258
4356d586 3259 for_each_pipe(pipe) {
1f1c2e24 3260 int plane = pipe;
3a77c4c4 3261 if (HAS_FBC(dev))
1f1c2e24
VS
3262 plane = !plane;
3263
4356d586 3264 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3265 i8xx_handle_vblank(dev, plane, pipe, iir))
3266 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3267
4356d586 3268 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3269 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3270
3271 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3272 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3273 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 3274 }
c2798b19
CW
3275
3276 iir = new_iir;
3277 }
3278
3279 return IRQ_HANDLED;
3280}
3281
3282static void i8xx_irq_uninstall(struct drm_device * dev)
3283{
3284 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3285 int pipe;
3286
c2798b19
CW
3287 for_each_pipe(pipe) {
3288 /* Clear enable bits; then clear status bits */
3289 I915_WRITE(PIPESTAT(pipe), 0);
3290 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3291 }
3292 I915_WRITE16(IMR, 0xffff);
3293 I915_WRITE16(IER, 0x0);
3294 I915_WRITE16(IIR, I915_READ16(IIR));
3295}
3296
a266c7d5
CW
3297static void i915_irq_preinstall(struct drm_device * dev)
3298{
3299 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3300 int pipe;
3301
a266c7d5
CW
3302 if (I915_HAS_HOTPLUG(dev)) {
3303 I915_WRITE(PORT_HOTPLUG_EN, 0);
3304 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3305 }
3306
00d98ebd 3307 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
3308 for_each_pipe(pipe)
3309 I915_WRITE(PIPESTAT(pipe), 0);
3310 I915_WRITE(IMR, 0xffffffff);
3311 I915_WRITE(IER, 0x0);
3312 POSTING_READ(IER);
3313}
3314
3315static int i915_irq_postinstall(struct drm_device *dev)
3316{
3317 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
38bde180 3318 u32 enable_mask;
379ef82d 3319 unsigned long irqflags;
a266c7d5 3320
38bde180
CW
3321 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3322
3323 /* Unmask the interrupts that we always want on. */
3324 dev_priv->irq_mask =
3325 ~(I915_ASLE_INTERRUPT |
3326 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3327 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3328 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3329 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3330 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3331
3332 enable_mask =
3333 I915_ASLE_INTERRUPT |
3334 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3335 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3336 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3337 I915_USER_INTERRUPT;
3338
a266c7d5 3339 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3340 I915_WRITE(PORT_HOTPLUG_EN, 0);
3341 POSTING_READ(PORT_HOTPLUG_EN);
3342
a266c7d5
CW
3343 /* Enable in IER... */
3344 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3345 /* and unmask in IMR */
3346 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3347 }
3348
a266c7d5
CW
3349 I915_WRITE(IMR, dev_priv->irq_mask);
3350 I915_WRITE(IER, enable_mask);
3351 POSTING_READ(IER);
3352
f49e38dd 3353 i915_enable_asle_pipestat(dev);
20afbda2 3354
379ef82d
DV
3355 /* Interrupt setup is already guaranteed to be single-threaded, this is
3356 * just to make the assert_spin_locked check happy. */
3357 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3b6c42e8
DV
3358 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3359 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
379ef82d
DV
3360 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3361
20afbda2
DV
3362 return 0;
3363}
3364
90a72f87
VS
3365/*
3366 * Returns true when a page flip has completed.
3367 */
3368static bool i915_handle_vblank(struct drm_device *dev,
3369 int plane, int pipe, u32 iir)
3370{
3371 drm_i915_private_t *dev_priv = dev->dev_private;
3372 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3373
3374 if (!drm_handle_vblank(dev, pipe))
3375 return false;
3376
3377 if ((iir & flip_pending) == 0)
3378 return false;
3379
3380 intel_prepare_page_flip(dev, plane);
3381
3382 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3383 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3384 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3385 * the flip is completed (no longer pending). Since this doesn't raise
3386 * an interrupt per se, we watch for the change at vblank.
3387 */
3388 if (I915_READ(ISR) & flip_pending)
3389 return false;
3390
3391 intel_finish_page_flip(dev, pipe);
3392
3393 return true;
3394}
3395
ff1f525e 3396static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
3397{
3398 struct drm_device *dev = (struct drm_device *) arg;
3399 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8291ee90 3400 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 3401 unsigned long irqflags;
38bde180
CW
3402 u32 flip_mask =
3403 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3404 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3405 int pipe, ret = IRQ_NONE;
a266c7d5 3406
a266c7d5 3407 iir = I915_READ(IIR);
38bde180
CW
3408 do {
3409 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3410 bool blc_event = false;
a266c7d5
CW
3411
3412 /* Can't rely on pipestat interrupt bit in iir as it might
3413 * have been cleared after the pipestat interrupt was received.
3414 * It doesn't set the bit in iir again, but it still produces
3415 * interrupts (for non-MSI).
3416 */
3417 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3418 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3419 i915_handle_error(dev, false);
3420
3421 for_each_pipe(pipe) {
3422 int reg = PIPESTAT(pipe);
3423 pipe_stats[pipe] = I915_READ(reg);
3424
38bde180 3425 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3426 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3427 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3428 irq_received = true;
a266c7d5
CW
3429 }
3430 }
3431 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3432
3433 if (!irq_received)
3434 break;
3435
a266c7d5
CW
3436 /* Consume port. Then clear IIR or we'll miss events */
3437 if ((I915_HAS_HOTPLUG(dev)) &&
3438 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3439 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 3440 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
a266c7d5 3441
91d131d2
DV
3442 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3443
a266c7d5 3444 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
38bde180 3445 POSTING_READ(PORT_HOTPLUG_STAT);
a266c7d5
CW
3446 }
3447
38bde180 3448 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3449 new_iir = I915_READ(IIR); /* Flush posted writes */
3450
a266c7d5
CW
3451 if (iir & I915_USER_INTERRUPT)
3452 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3453
a266c7d5 3454 for_each_pipe(pipe) {
38bde180 3455 int plane = pipe;
3a77c4c4 3456 if (HAS_FBC(dev))
38bde180 3457 plane = !plane;
90a72f87 3458
8291ee90 3459 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3460 i915_handle_vblank(dev, plane, pipe, iir))
3461 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3462
3463 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3464 blc_event = true;
4356d586
DV
3465
3466 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3467 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3468
3469 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3470 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3471 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
3472 }
3473
a266c7d5
CW
3474 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3475 intel_opregion_asle_intr(dev);
3476
3477 /* With MSI, interrupts are only generated when iir
3478 * transitions from zero to nonzero. If another bit got
3479 * set while we were handling the existing iir bits, then
3480 * we would never get another interrupt.
3481 *
3482 * This is fine on non-MSI as well, as if we hit this path
3483 * we avoid exiting the interrupt handler only to generate
3484 * another one.
3485 *
3486 * Note that for MSI this could cause a stray interrupt report
3487 * if an interrupt landed in the time between writing IIR and
3488 * the posting read. This should be rare enough to never
3489 * trigger the 99% of 100,000 interrupts test for disabling
3490 * stray interrupts.
3491 */
38bde180 3492 ret = IRQ_HANDLED;
a266c7d5 3493 iir = new_iir;
38bde180 3494 } while (iir & ~flip_mask);
a266c7d5 3495
d05c617e 3496 i915_update_dri1_breadcrumb(dev);
8291ee90 3497
a266c7d5
CW
3498 return ret;
3499}
3500
3501static void i915_irq_uninstall(struct drm_device * dev)
3502{
3503 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3504 int pipe;
3505
3ca1cced 3506 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3507
a266c7d5
CW
3508 if (I915_HAS_HOTPLUG(dev)) {
3509 I915_WRITE(PORT_HOTPLUG_EN, 0);
3510 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3511 }
3512
00d98ebd 3513 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3514 for_each_pipe(pipe) {
3515 /* Clear enable bits; then clear status bits */
a266c7d5 3516 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3517 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3518 }
a266c7d5
CW
3519 I915_WRITE(IMR, 0xffffffff);
3520 I915_WRITE(IER, 0x0);
3521
a266c7d5
CW
3522 I915_WRITE(IIR, I915_READ(IIR));
3523}
3524
3525static void i965_irq_preinstall(struct drm_device * dev)
3526{
3527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3528 int pipe;
3529
adca4730
CW
3530 I915_WRITE(PORT_HOTPLUG_EN, 0);
3531 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3532
3533 I915_WRITE(HWSTAM, 0xeffe);
3534 for_each_pipe(pipe)
3535 I915_WRITE(PIPESTAT(pipe), 0);
3536 I915_WRITE(IMR, 0xffffffff);
3537 I915_WRITE(IER, 0x0);
3538 POSTING_READ(IER);
3539}
3540
3541static int i965_irq_postinstall(struct drm_device *dev)
3542{
3543 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
bbba0a97 3544 u32 enable_mask;
a266c7d5 3545 u32 error_mask;
b79480ba 3546 unsigned long irqflags;
a266c7d5 3547
a266c7d5 3548 /* Unmask the interrupts that we always want on. */
bbba0a97 3549 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3550 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3551 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3552 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3553 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3554 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3555 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3556
3557 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3558 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3559 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3560 enable_mask |= I915_USER_INTERRUPT;
3561
3562 if (IS_G4X(dev))
3563 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3564
b79480ba
DV
3565 /* Interrupt setup is already guaranteed to be single-threaded, this is
3566 * just to make the assert_spin_locked check happy. */
3567 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3b6c42e8
DV
3568 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
3569 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3570 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
b79480ba 3571 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3572
a266c7d5
CW
3573 /*
3574 * Enable some error detection, note the instruction error mask
3575 * bit is reserved, so we leave it masked.
3576 */
3577 if (IS_G4X(dev)) {
3578 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3579 GM45_ERROR_MEM_PRIV |
3580 GM45_ERROR_CP_PRIV |
3581 I915_ERROR_MEMORY_REFRESH);
3582 } else {
3583 error_mask = ~(I915_ERROR_PAGE_TABLE |
3584 I915_ERROR_MEMORY_REFRESH);
3585 }
3586 I915_WRITE(EMR, error_mask);
3587
3588 I915_WRITE(IMR, dev_priv->irq_mask);
3589 I915_WRITE(IER, enable_mask);
3590 POSTING_READ(IER);
3591
20afbda2
DV
3592 I915_WRITE(PORT_HOTPLUG_EN, 0);
3593 POSTING_READ(PORT_HOTPLUG_EN);
3594
f49e38dd 3595 i915_enable_asle_pipestat(dev);
20afbda2
DV
3596
3597 return 0;
3598}
3599
bac56d5b 3600static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2
DV
3601{
3602 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e5868a31 3603 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3604 struct intel_encoder *intel_encoder;
20afbda2
DV
3605 u32 hotplug_en;
3606
b5ea2d56
DV
3607 assert_spin_locked(&dev_priv->irq_lock);
3608
bac56d5b
EE
3609 if (I915_HAS_HOTPLUG(dev)) {
3610 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3611 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3612 /* Note HDMI and DP share hotplug bits */
e5868a31 3613 /* enable bits are the same for all generations */
cd569aed
EE
3614 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3615 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3616 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3617 /* Programming the CRT detection parameters tends
3618 to generate a spurious hotplug event about three
3619 seconds later. So just do it once.
3620 */
3621 if (IS_G4X(dev))
3622 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3623 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3624 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3625
bac56d5b
EE
3626 /* Ignore TV since it's buggy */
3627 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3628 }
a266c7d5
CW
3629}
3630
ff1f525e 3631static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3632{
3633 struct drm_device *dev = (struct drm_device *) arg;
3634 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
a266c7d5
CW
3635 u32 iir, new_iir;
3636 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 3637 unsigned long irqflags;
a266c7d5 3638 int ret = IRQ_NONE, pipe;
21ad8330
VS
3639 u32 flip_mask =
3640 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3641 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 3642
a266c7d5
CW
3643 iir = I915_READ(IIR);
3644
a266c7d5 3645 for (;;) {
501e01d7 3646 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
3647 bool blc_event = false;
3648
a266c7d5
CW
3649 /* Can't rely on pipestat interrupt bit in iir as it might
3650 * have been cleared after the pipestat interrupt was received.
3651 * It doesn't set the bit in iir again, but it still produces
3652 * interrupts (for non-MSI).
3653 */
3654 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3655 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3656 i915_handle_error(dev, false);
3657
3658 for_each_pipe(pipe) {
3659 int reg = PIPESTAT(pipe);
3660 pipe_stats[pipe] = I915_READ(reg);
3661
3662 /*
3663 * Clear the PIPE*STAT regs before the IIR
3664 */
3665 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3666 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 3667 irq_received = true;
a266c7d5
CW
3668 }
3669 }
3670 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3671
3672 if (!irq_received)
3673 break;
3674
3675 ret = IRQ_HANDLED;
3676
3677 /* Consume port. Then clear IIR or we'll miss events */
adca4730 3678 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
a266c7d5 3679 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04
EE
3680 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3681 HOTPLUG_INT_STATUS_G4X :
4f7fd709 3682 HOTPLUG_INT_STATUS_I915);
a266c7d5 3683
91d131d2 3684 intel_hpd_irq_handler(dev, hotplug_trigger,
704cfb87 3685 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
91d131d2 3686
4aeebd74
DV
3687 if (IS_G4X(dev) &&
3688 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3689 dp_aux_irq_handler(dev);
3690
a266c7d5
CW
3691 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3692 I915_READ(PORT_HOTPLUG_STAT);
3693 }
3694
21ad8330 3695 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3696 new_iir = I915_READ(IIR); /* Flush posted writes */
3697
a266c7d5
CW
3698 if (iir & I915_USER_INTERRUPT)
3699 notify_ring(dev, &dev_priv->ring[RCS]);
3700 if (iir & I915_BSD_USER_INTERRUPT)
3701 notify_ring(dev, &dev_priv->ring[VCS]);
3702
a266c7d5 3703 for_each_pipe(pipe) {
2c8ba29f 3704 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3705 i915_handle_vblank(dev, pipe, pipe, iir))
3706 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3707
3708 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3709 blc_event = true;
4356d586
DV
3710
3711 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3712 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 3713
2d9d2b0b
VS
3714 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3715 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3716 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 3717 }
a266c7d5
CW
3718
3719 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3720 intel_opregion_asle_intr(dev);
3721
515ac2bb
DV
3722 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3723 gmbus_irq_handler(dev);
3724
a266c7d5
CW
3725 /* With MSI, interrupts are only generated when iir
3726 * transitions from zero to nonzero. If another bit got
3727 * set while we were handling the existing iir bits, then
3728 * we would never get another interrupt.
3729 *
3730 * This is fine on non-MSI as well, as if we hit this path
3731 * we avoid exiting the interrupt handler only to generate
3732 * another one.
3733 *
3734 * Note that for MSI this could cause a stray interrupt report
3735 * if an interrupt landed in the time between writing IIR and
3736 * the posting read. This should be rare enough to never
3737 * trigger the 99% of 100,000 interrupts test for disabling
3738 * stray interrupts.
3739 */
3740 iir = new_iir;
3741 }
3742
d05c617e 3743 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3744
a266c7d5
CW
3745 return ret;
3746}
3747
3748static void i965_irq_uninstall(struct drm_device * dev)
3749{
3750 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3751 int pipe;
3752
3753 if (!dev_priv)
3754 return;
3755
3ca1cced 3756 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3757
adca4730
CW
3758 I915_WRITE(PORT_HOTPLUG_EN, 0);
3759 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3760
3761 I915_WRITE(HWSTAM, 0xffffffff);
3762 for_each_pipe(pipe)
3763 I915_WRITE(PIPESTAT(pipe), 0);
3764 I915_WRITE(IMR, 0xffffffff);
3765 I915_WRITE(IER, 0x0);
3766
3767 for_each_pipe(pipe)
3768 I915_WRITE(PIPESTAT(pipe),
3769 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3770 I915_WRITE(IIR, I915_READ(IIR));
3771}
3772
3ca1cced 3773static void intel_hpd_irq_reenable(unsigned long data)
ac4c16c5
EE
3774{
3775 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3776 struct drm_device *dev = dev_priv->dev;
3777 struct drm_mode_config *mode_config = &dev->mode_config;
3778 unsigned long irqflags;
3779 int i;
3780
3781 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3782 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3783 struct drm_connector *connector;
3784
3785 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3786 continue;
3787
3788 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3789
3790 list_for_each_entry(connector, &mode_config->connector_list, head) {
3791 struct intel_connector *intel_connector = to_intel_connector(connector);
3792
3793 if (intel_connector->encoder->hpd_pin == i) {
3794 if (connector->polled != intel_connector->polled)
3795 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3796 drm_get_connector_name(connector));
3797 connector->polled = intel_connector->polled;
3798 if (!connector->polled)
3799 connector->polled = DRM_CONNECTOR_POLL_HPD;
3800 }
3801 }
3802 }
3803 if (dev_priv->display.hpd_irq_setup)
3804 dev_priv->display.hpd_irq_setup(dev);
3805 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3806}
3807
f71d4af4
JB
3808void intel_irq_init(struct drm_device *dev)
3809{
8b2e326d
CW
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811
3812 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 3813 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 3814 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 3815 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 3816
99584db3
DV
3817 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3818 i915_hangcheck_elapsed,
61bac78e 3819 (unsigned long) dev);
3ca1cced 3820 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
ac4c16c5 3821 (unsigned long) dev_priv);
61bac78e 3822
97a19a24 3823 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 3824
4cdb83ec
VS
3825 if (IS_GEN2(dev)) {
3826 dev->max_vblank_count = 0;
3827 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3828 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
3829 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3830 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
3831 } else {
3832 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3833 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
3834 }
3835
c2baf4b7 3836 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 3837 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
3838 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3839 }
f71d4af4 3840
7e231dbe
JB
3841 if (IS_VALLEYVIEW(dev)) {
3842 dev->driver->irq_handler = valleyview_irq_handler;
3843 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3844 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3845 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3846 dev->driver->enable_vblank = valleyview_enable_vblank;
3847 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 3848 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
3849 } else if (IS_GEN8(dev)) {
3850 dev->driver->irq_handler = gen8_irq_handler;
3851 dev->driver->irq_preinstall = gen8_irq_preinstall;
3852 dev->driver->irq_postinstall = gen8_irq_postinstall;
3853 dev->driver->irq_uninstall = gen8_irq_uninstall;
3854 dev->driver->enable_vblank = gen8_enable_vblank;
3855 dev->driver->disable_vblank = gen8_disable_vblank;
3856 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
3857 } else if (HAS_PCH_SPLIT(dev)) {
3858 dev->driver->irq_handler = ironlake_irq_handler;
3859 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3860 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3861 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3862 dev->driver->enable_vblank = ironlake_enable_vblank;
3863 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 3864 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 3865 } else {
c2798b19
CW
3866 if (INTEL_INFO(dev)->gen == 2) {
3867 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3868 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3869 dev->driver->irq_handler = i8xx_irq_handler;
3870 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
3871 } else if (INTEL_INFO(dev)->gen == 3) {
3872 dev->driver->irq_preinstall = i915_irq_preinstall;
3873 dev->driver->irq_postinstall = i915_irq_postinstall;
3874 dev->driver->irq_uninstall = i915_irq_uninstall;
3875 dev->driver->irq_handler = i915_irq_handler;
20afbda2 3876 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3877 } else {
a266c7d5
CW
3878 dev->driver->irq_preinstall = i965_irq_preinstall;
3879 dev->driver->irq_postinstall = i965_irq_postinstall;
3880 dev->driver->irq_uninstall = i965_irq_uninstall;
3881 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 3882 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3883 }
f71d4af4
JB
3884 dev->driver->enable_vblank = i915_enable_vblank;
3885 dev->driver->disable_vblank = i915_disable_vblank;
3886 }
3887}
20afbda2
DV
3888
3889void intel_hpd_init(struct drm_device *dev)
3890{
3891 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
3892 struct drm_mode_config *mode_config = &dev->mode_config;
3893 struct drm_connector *connector;
b5ea2d56 3894 unsigned long irqflags;
821450c6 3895 int i;
20afbda2 3896
821450c6
EE
3897 for (i = 1; i < HPD_NUM_PINS; i++) {
3898 dev_priv->hpd_stats[i].hpd_cnt = 0;
3899 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3900 }
3901 list_for_each_entry(connector, &mode_config->connector_list, head) {
3902 struct intel_connector *intel_connector = to_intel_connector(connector);
3903 connector->polled = intel_connector->polled;
3904 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3905 connector->polled = DRM_CONNECTOR_POLL_HPD;
3906 }
b5ea2d56
DV
3907
3908 /* Interrupt setup is already guaranteed to be single-threaded, this is
3909 * just to make the assert_spin_locked checks happy. */
3910 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
3911 if (dev_priv->display.hpd_irq_setup)
3912 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 3913 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 3914}
c67a470b
PZ
3915
3916/* Disable interrupts so we can allow Package C8+. */
3917void hsw_pc8_disable_interrupts(struct drm_device *dev)
3918{
3919 struct drm_i915_private *dev_priv = dev->dev_private;
3920 unsigned long irqflags;
3921
3922 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3923
3924 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3925 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3926 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3927 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3928 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3929
1f2d4531
PZ
3930 ironlake_disable_display_irq(dev_priv, 0xffffffff);
3931 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
c67a470b
PZ
3932 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3933 snb_disable_pm_irq(dev_priv, 0xffffffff);
3934
3935 dev_priv->pc8.irqs_disabled = true;
3936
3937 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3938}
3939
3940/* Restore interrupts so we can recover from Package C8+. */
3941void hsw_pc8_restore_interrupts(struct drm_device *dev)
3942{
3943 struct drm_i915_private *dev_priv = dev->dev_private;
3944 unsigned long irqflags;
1f2d4531 3945 uint32_t val;
c67a470b
PZ
3946
3947 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3948
3949 val = I915_READ(DEIMR);
1f2d4531 3950 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
c67a470b 3951
1f2d4531
PZ
3952 val = I915_READ(SDEIMR);
3953 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
c67a470b
PZ
3954
3955 val = I915_READ(GTIMR);
1f2d4531 3956 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
c67a470b
PZ
3957
3958 val = I915_READ(GEN6_PMIMR);
1f2d4531 3959 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
c67a470b
PZ
3960
3961 dev_priv->pc8.irqs_disabled = false;
3962
3963 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
1f2d4531 3964 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
c67a470b
PZ
3965 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3966 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3967 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3968
3969 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3970}