]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: move rps irq disable one level up
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
fca52a55
DV
40/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
e5868a31
EE
48static const u32 hpd_ibx[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
56static const u32 hpd_cpt[] = {
57 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 58 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
59 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
64static const u32 hpd_mask_i915[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
704cfb87 73static const u32 hpd_status_g4x[] = {
e5868a31
EE
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
e5868a31
EE
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
5c502442 91/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 92#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
93 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
f86f3fb0 102#define GEN5_IRQ_RESET(type) do { \
a9d356a6 103 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 104 POSTING_READ(type##IMR); \
a9d356a6 105 I915_WRITE(type##IER, 0); \
5c502442
PZ
106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
a9d356a6
PZ
110} while (0)
111
337ba017
PZ
112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
35079899 127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
337ba017 128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
35079899 129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
7d1bd539
VS
130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
35079899
PZ
132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
337ba017 135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
35079899 136 I915_WRITE(type##IER, (ier_val)); \
7d1bd539
VS
137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
35079899
PZ
139} while (0)
140
c9a9a268
ID
141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
036a4a7d 143/* For display hotplug interrupt */
47339cd9 144void
2d1013dd 145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 146{
4bc9d430
DV
147 assert_spin_locked(&dev_priv->irq_lock);
148
9df7575f 149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 150 return;
c67a470b 151
1ec14ad3
CW
152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 155 POSTING_READ(DEIMR);
036a4a7d
ZW
156 }
157}
158
47339cd9 159void
2d1013dd 160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 161{
4bc9d430
DV
162 assert_spin_locked(&dev_priv->irq_lock);
163
06ffc778 164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 165 return;
c67a470b 166
1ec14ad3
CW
167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 170 POSTING_READ(DEIMR);
036a4a7d
ZW
171 }
172}
173
43eaea13
PZ
174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
9df7575f 186 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 187 return;
c67a470b 188
43eaea13
PZ
189 dev_priv->gt_irq_mask &= ~interrupt_mask;
190 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
191 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
192 POSTING_READ(GTIMR);
193}
194
480c8033 195void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
196{
197 ilk_update_gt_irq(dev_priv, mask, mask);
198}
199
480c8033 200void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
201{
202 ilk_update_gt_irq(dev_priv, mask, 0);
203}
204
b900b949
ID
205static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
206{
207 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
208}
209
a72fbc3a
ID
210static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
211{
212 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
213}
214
b900b949
ID
215static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
216{
217 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
218}
219
edbfdb45
PZ
220/**
221 * snb_update_pm_irq - update GEN6_PMIMR
222 * @dev_priv: driver private
223 * @interrupt_mask: mask of interrupt bits to update
224 * @enabled_irq_mask: mask of interrupt bits to enable
225 */
226static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
227 uint32_t interrupt_mask,
228 uint32_t enabled_irq_mask)
229{
605cd25b 230 uint32_t new_val;
edbfdb45
PZ
231
232 assert_spin_locked(&dev_priv->irq_lock);
233
9df7575f 234 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 235 return;
c67a470b 236
605cd25b 237 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
238 new_val &= ~interrupt_mask;
239 new_val |= (~enabled_irq_mask & interrupt_mask);
240
605cd25b
PZ
241 if (new_val != dev_priv->pm_irq_mask) {
242 dev_priv->pm_irq_mask = new_val;
a72fbc3a
ID
243 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
244 POSTING_READ(gen6_pm_imr(dev_priv));
f52ecbcf 245 }
edbfdb45
PZ
246}
247
480c8033 248void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45
PZ
249{
250 snb_update_pm_irq(dev_priv, mask, mask);
251}
252
480c8033 253void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45
PZ
254{
255 snb_update_pm_irq(dev_priv, mask, 0);
256}
257
b900b949
ID
258void gen6_enable_rps_interrupts(struct drm_device *dev)
259{
260 struct drm_i915_private *dev_priv = dev->dev_private;
261
262 spin_lock_irq(&dev_priv->irq_lock);
263 WARN_ON(dev_priv->rps.pm_iir);
264 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
265 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
266 spin_unlock_irq(&dev_priv->irq_lock);
267}
268
269void gen6_disable_rps_interrupts(struct drm_device *dev)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272
273 I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
274 ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
275 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
276 ~dev_priv->pm_rps_events);
277 /* Complete PM interrupt masking here doesn't race with the rps work
278 * item again unmasking PM interrupts because that is using a different
279 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
280 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 dev_priv->rps.pm_iir = 0;
284 spin_unlock_irq(&dev_priv->irq_lock);
285
286 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
287}
288
fee884ed
DV
289/**
290 * ibx_display_interrupt_update - update SDEIMR
291 * @dev_priv: driver private
292 * @interrupt_mask: mask of interrupt bits to update
293 * @enabled_irq_mask: mask of interrupt bits to enable
294 */
47339cd9
DV
295void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
296 uint32_t interrupt_mask,
297 uint32_t enabled_irq_mask)
fee884ed
DV
298{
299 uint32_t sdeimr = I915_READ(SDEIMR);
300 sdeimr &= ~interrupt_mask;
301 sdeimr |= (~enabled_irq_mask & interrupt_mask);
302
303 assert_spin_locked(&dev_priv->irq_lock);
304
9df7575f 305 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 306 return;
c67a470b 307
fee884ed
DV
308 I915_WRITE(SDEIMR, sdeimr);
309 POSTING_READ(SDEIMR);
310}
8664281b 311
b5ea642a 312static void
755e9019
ID
313__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
314 u32 enable_mask, u32 status_mask)
7c463586 315{
46c06a30 316 u32 reg = PIPESTAT(pipe);
755e9019 317 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 318
b79480ba 319 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 320 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 321
04feced9
VS
322 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
323 status_mask & ~PIPESTAT_INT_STATUS_MASK,
324 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
325 pipe_name(pipe), enable_mask, status_mask))
755e9019
ID
326 return;
327
328 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
329 return;
330
91d181dd
ID
331 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
332
46c06a30 333 /* Enable the interrupt, clear any pending status */
755e9019 334 pipestat |= enable_mask | status_mask;
46c06a30
VS
335 I915_WRITE(reg, pipestat);
336 POSTING_READ(reg);
7c463586
KP
337}
338
b5ea642a 339static void
755e9019
ID
340__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
341 u32 enable_mask, u32 status_mask)
7c463586 342{
46c06a30 343 u32 reg = PIPESTAT(pipe);
755e9019 344 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 345
b79480ba 346 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 347 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 348
04feced9
VS
349 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
350 status_mask & ~PIPESTAT_INT_STATUS_MASK,
351 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
352 pipe_name(pipe), enable_mask, status_mask))
46c06a30
VS
353 return;
354
755e9019
ID
355 if ((pipestat & enable_mask) == 0)
356 return;
357
91d181dd
ID
358 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
359
755e9019 360 pipestat &= ~enable_mask;
46c06a30
VS
361 I915_WRITE(reg, pipestat);
362 POSTING_READ(reg);
7c463586
KP
363}
364
10c59c51
ID
365static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
366{
367 u32 enable_mask = status_mask << 16;
368
369 /*
724a6905
VS
370 * On pipe A we don't support the PSR interrupt yet,
371 * on pipe B and C the same bit MBZ.
10c59c51
ID
372 */
373 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
374 return 0;
724a6905
VS
375 /*
376 * On pipe B and C we don't support the PSR interrupt yet, on pipe
377 * A the same bit is for perf counters which we don't use either.
378 */
379 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
380 return 0;
10c59c51
ID
381
382 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
383 SPRITE0_FLIP_DONE_INT_EN_VLV |
384 SPRITE1_FLIP_DONE_INT_EN_VLV);
385 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
386 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
387 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
388 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
389
390 return enable_mask;
391}
392
755e9019
ID
393void
394i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 status_mask)
396{
397 u32 enable_mask;
398
10c59c51
ID
399 if (IS_VALLEYVIEW(dev_priv->dev))
400 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
401 status_mask);
402 else
403 enable_mask = status_mask << 16;
755e9019
ID
404 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
405}
406
407void
408i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
409 u32 status_mask)
410{
411 u32 enable_mask;
412
10c59c51
ID
413 if (IS_VALLEYVIEW(dev_priv->dev))
414 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
415 status_mask);
416 else
417 enable_mask = status_mask << 16;
755e9019
ID
418 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
419}
420
01c66889 421/**
f49e38dd 422 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 423 */
f49e38dd 424static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 425{
2d1013dd 426 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3 427
f49e38dd
JN
428 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
429 return;
430
13321786 431 spin_lock_irq(&dev_priv->irq_lock);
01c66889 432
755e9019 433 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 434 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 435 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 436 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3 437
13321786 438 spin_unlock_irq(&dev_priv->irq_lock);
01c66889
ZY
439}
440
0a3e67a4
JB
441/**
442 * i915_pipe_enabled - check if a pipe is enabled
443 * @dev: DRM device
444 * @pipe: pipe to check
445 *
446 * Reading certain registers when the pipe is disabled can hang the chip.
447 * Use this routine to make sure the PLL is running and the pipe is active
448 * before reading such registers if unsure.
449 */
450static int
451i915_pipe_enabled(struct drm_device *dev, int pipe)
452{
2d1013dd 453 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56 454
a01025af
DV
455 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
456 /* Locking is horribly broken here, but whatever. */
457 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 459
a01025af
DV
460 return intel_crtc->active;
461 } else {
462 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
463 }
0a3e67a4
JB
464}
465
f75f3746
VS
466/*
467 * This timing diagram depicts the video signal in and
468 * around the vertical blanking period.
469 *
470 * Assumptions about the fictitious mode used in this example:
471 * vblank_start >= 3
472 * vsync_start = vblank_start + 1
473 * vsync_end = vblank_start + 2
474 * vtotal = vblank_start + 3
475 *
476 * start of vblank:
477 * latch double buffered registers
478 * increment frame counter (ctg+)
479 * generate start of vblank interrupt (gen4+)
480 * |
481 * | frame start:
482 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
483 * | may be shifted forward 1-3 extra lines via PIPECONF
484 * | |
485 * | | start of vsync:
486 * | | generate vsync interrupt
487 * | | |
488 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
489 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
490 * ----va---> <-----------------vb--------------------> <--------va-------------
491 * | | <----vs-----> |
492 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
493 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
494 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
495 * | | |
496 * last visible pixel first visible pixel
497 * | increment frame counter (gen3/4)
498 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
499 *
500 * x = horizontal active
501 * _ = horizontal blanking
502 * hs = horizontal sync
503 * va = vertical active
504 * vb = vertical blanking
505 * vs = vertical sync
506 * vbs = vblank_start (number)
507 *
508 * Summary:
509 * - most events happen at the start of horizontal sync
510 * - frame start happens at the start of horizontal blank, 1-4 lines
511 * (depending on PIPECONF settings) after the start of vblank
512 * - gen3/4 pixel and frame counter are synchronized with the start
513 * of horizontal active on the first line of vertical active
514 */
515
4cdb83ec
VS
516static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
517{
518 /* Gen2 doesn't have a hardware frame counter */
519 return 0;
520}
521
42f52ef8
KP
522/* Called from drm generic code, passed a 'crtc', which
523 * we use as a pipe index
524 */
f71d4af4 525static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4 526{
2d1013dd 527 struct drm_i915_private *dev_priv = dev->dev_private;
0a3e67a4
JB
528 unsigned long high_frame;
529 unsigned long low_frame;
0b2a8e09 530 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
0a3e67a4
JB
531
532 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 533 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 534 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
535 return 0;
536 }
537
391f75e2
VS
538 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
539 struct intel_crtc *intel_crtc =
540 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
541 const struct drm_display_mode *mode =
542 &intel_crtc->config.adjusted_mode;
543
0b2a8e09
VS
544 htotal = mode->crtc_htotal;
545 hsync_start = mode->crtc_hsync_start;
546 vbl_start = mode->crtc_vblank_start;
547 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
548 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2 549 } else {
a2d213dd 550 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
551
552 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
0b2a8e09 553 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
391f75e2 554 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
0b2a8e09
VS
555 if ((I915_READ(PIPECONF(cpu_transcoder)) &
556 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
557 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2
VS
558 }
559
0b2a8e09
VS
560 /* Convert to pixel count */
561 vbl_start *= htotal;
562
563 /* Start of vblank event occurs at start of hsync */
564 vbl_start -= htotal - hsync_start;
565
9db4a9c7
JB
566 high_frame = PIPEFRAME(pipe);
567 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 568
0a3e67a4
JB
569 /*
570 * High & low register fields aren't synchronized, so make sure
571 * we get a low value that's stable across two reads of the high
572 * register.
573 */
574 do {
5eddb70b 575 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 576 low = I915_READ(low_frame);
5eddb70b 577 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
578 } while (high1 != high2);
579
5eddb70b 580 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 581 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 582 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
583
584 /*
585 * The frame counter increments at beginning of active.
586 * Cook up a vblank counter by also checking the pixel
587 * counter against vblank start.
588 */
edc08d0a 589 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
590}
591
f71d4af4 592static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5 593{
2d1013dd 594 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 595 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
596
597 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 598 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 599 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
600 return 0;
601 }
602
603 return I915_READ(reg);
604}
605
ad3543ed
MK
606/* raw reads, only for fast reads of display block, no need for forcewake etc. */
607#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
ad3543ed 608
a225f079
VS
609static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
610{
611 struct drm_device *dev = crtc->base.dev;
612 struct drm_i915_private *dev_priv = dev->dev_private;
613 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
614 enum pipe pipe = crtc->pipe;
80715b2f 615 int position, vtotal;
a225f079 616
80715b2f 617 vtotal = mode->crtc_vtotal;
a225f079
VS
618 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
619 vtotal /= 2;
620
621 if (IS_GEN2(dev))
622 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
623 else
624 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
625
626 /*
80715b2f
VS
627 * See update_scanline_offset() for the details on the
628 * scanline_offset adjustment.
a225f079 629 */
80715b2f 630 return (position + crtc->scanline_offset) % vtotal;
a225f079
VS
631}
632
f71d4af4 633static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
634 unsigned int flags, int *vpos, int *hpos,
635 ktime_t *stime, ktime_t *etime)
0af7e4df 636{
c2baf4b7
VS
637 struct drm_i915_private *dev_priv = dev->dev_private;
638 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
640 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 641 int position;
78e8fc6b 642 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
0af7e4df
MK
643 bool in_vbl = true;
644 int ret = 0;
ad3543ed 645 unsigned long irqflags;
0af7e4df 646
c2baf4b7 647 if (!intel_crtc->active) {
0af7e4df 648 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 649 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
650 return 0;
651 }
652
c2baf4b7 653 htotal = mode->crtc_htotal;
78e8fc6b 654 hsync_start = mode->crtc_hsync_start;
c2baf4b7
VS
655 vtotal = mode->crtc_vtotal;
656 vbl_start = mode->crtc_vblank_start;
657 vbl_end = mode->crtc_vblank_end;
0af7e4df 658
d31faf65
VS
659 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
660 vbl_start = DIV_ROUND_UP(vbl_start, 2);
661 vbl_end /= 2;
662 vtotal /= 2;
663 }
664
c2baf4b7
VS
665 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
666
ad3543ed
MK
667 /*
668 * Lock uncore.lock, as we will do multiple timing critical raw
669 * register reads, potentially with preemption disabled, so the
670 * following code must not block on uncore.lock.
671 */
672 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
78e8fc6b 673
ad3543ed
MK
674 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
675
676 /* Get optional system timestamp before query. */
677 if (stime)
678 *stime = ktime_get();
679
7c06b08a 680 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
681 /* No obvious pixelcount register. Only query vertical
682 * scanout position from Display scan line register.
683 */
a225f079 684 position = __intel_get_crtc_scanline(intel_crtc);
0af7e4df
MK
685 } else {
686 /* Have access to pixelcount since start of frame.
687 * We can split this into vertical and horizontal
688 * scanout position.
689 */
ad3543ed 690 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 691
3aa18df8
VS
692 /* convert to pixel counts */
693 vbl_start *= htotal;
694 vbl_end *= htotal;
695 vtotal *= htotal;
78e8fc6b 696
7e78f1cb
VS
697 /*
698 * In interlaced modes, the pixel counter counts all pixels,
699 * so one field will have htotal more pixels. In order to avoid
700 * the reported position from jumping backwards when the pixel
701 * counter is beyond the length of the shorter field, just
702 * clamp the position the length of the shorter field. This
703 * matches how the scanline counter based position works since
704 * the scanline counter doesn't count the two half lines.
705 */
706 if (position >= vtotal)
707 position = vtotal - 1;
708
78e8fc6b
VS
709 /*
710 * Start of vblank interrupt is triggered at start of hsync,
711 * just prior to the first active line of vblank. However we
712 * consider lines to start at the leading edge of horizontal
713 * active. So, should we get here before we've crossed into
714 * the horizontal active of the first line in vblank, we would
715 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
716 * always add htotal-hsync_start to the current pixel position.
717 */
718 position = (position + htotal - hsync_start) % vtotal;
0af7e4df
MK
719 }
720
ad3543ed
MK
721 /* Get optional system timestamp after query. */
722 if (etime)
723 *etime = ktime_get();
724
725 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
726
727 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
728
3aa18df8
VS
729 in_vbl = position >= vbl_start && position < vbl_end;
730
731 /*
732 * While in vblank, position will be negative
733 * counting up towards 0 at vbl_end. And outside
734 * vblank, position will be positive counting
735 * up since vbl_end.
736 */
737 if (position >= vbl_start)
738 position -= vbl_end;
739 else
740 position += vtotal - vbl_end;
0af7e4df 741
7c06b08a 742 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
743 *vpos = position;
744 *hpos = 0;
745 } else {
746 *vpos = position / htotal;
747 *hpos = position - (*vpos * htotal);
748 }
0af7e4df 749
0af7e4df
MK
750 /* In vblank? */
751 if (in_vbl)
3d3cbd84 752 ret |= DRM_SCANOUTPOS_IN_VBLANK;
0af7e4df
MK
753
754 return ret;
755}
756
a225f079
VS
757int intel_get_crtc_scanline(struct intel_crtc *crtc)
758{
759 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
760 unsigned long irqflags;
761 int position;
762
763 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
764 position = __intel_get_crtc_scanline(crtc);
765 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
766
767 return position;
768}
769
f71d4af4 770static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
771 int *max_error,
772 struct timeval *vblank_time,
773 unsigned flags)
774{
4041b853 775 struct drm_crtc *crtc;
0af7e4df 776
7eb552ae 777 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 778 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
779 return -EINVAL;
780 }
781
782 /* Get drm_crtc to timestamp: */
4041b853
CW
783 crtc = intel_get_crtc_for_pipe(dev, pipe);
784 if (crtc == NULL) {
785 DRM_ERROR("Invalid crtc %d\n", pipe);
786 return -EINVAL;
787 }
788
789 if (!crtc->enabled) {
790 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
791 return -EBUSY;
792 }
0af7e4df
MK
793
794 /* Helper routine in DRM core does all the work: */
4041b853
CW
795 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
796 vblank_time, flags,
7da903ef
VS
797 crtc,
798 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
799}
800
67c347ff
JN
801static bool intel_hpd_irq_event(struct drm_device *dev,
802 struct drm_connector *connector)
321a1b30
EE
803{
804 enum drm_connector_status old_status;
805
806 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
807 old_status = connector->status;
808
809 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
810 if (old_status == connector->status)
811 return false;
812
813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30 814 connector->base.id,
c23cc417 815 connector->name,
67c347ff
JN
816 drm_get_connector_status_name(old_status),
817 drm_get_connector_status_name(connector->status));
818
819 return true;
321a1b30
EE
820}
821
13cf5504
DA
822static void i915_digport_work_func(struct work_struct *work)
823{
824 struct drm_i915_private *dev_priv =
825 container_of(work, struct drm_i915_private, dig_port_work);
13cf5504
DA
826 u32 long_port_mask, short_port_mask;
827 struct intel_digital_port *intel_dig_port;
828 int i, ret;
829 u32 old_bits = 0;
830
4cb21832 831 spin_lock_irq(&dev_priv->irq_lock);
13cf5504
DA
832 long_port_mask = dev_priv->long_hpd_port_mask;
833 dev_priv->long_hpd_port_mask = 0;
834 short_port_mask = dev_priv->short_hpd_port_mask;
835 dev_priv->short_hpd_port_mask = 0;
4cb21832 836 spin_unlock_irq(&dev_priv->irq_lock);
13cf5504
DA
837
838 for (i = 0; i < I915_MAX_PORTS; i++) {
839 bool valid = false;
840 bool long_hpd = false;
841 intel_dig_port = dev_priv->hpd_irq_port[i];
842 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
843 continue;
844
845 if (long_port_mask & (1 << i)) {
846 valid = true;
847 long_hpd = true;
848 } else if (short_port_mask & (1 << i))
849 valid = true;
850
851 if (valid) {
852 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
853 if (ret == true) {
854 /* if we get true fallback to old school hpd */
855 old_bits |= (1 << intel_dig_port->base.hpd_pin);
856 }
857 }
858 }
859
860 if (old_bits) {
4cb21832 861 spin_lock_irq(&dev_priv->irq_lock);
13cf5504 862 dev_priv->hpd_event_bits |= old_bits;
4cb21832 863 spin_unlock_irq(&dev_priv->irq_lock);
13cf5504
DA
864 schedule_work(&dev_priv->hotplug_work);
865 }
866}
867
5ca58282
JB
868/*
869 * Handle hotplug events outside the interrupt handler proper.
870 */
ac4c16c5
EE
871#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
872
5ca58282
JB
873static void i915_hotplug_work_func(struct work_struct *work)
874{
2d1013dd
JN
875 struct drm_i915_private *dev_priv =
876 container_of(work, struct drm_i915_private, hotplug_work);
5ca58282 877 struct drm_device *dev = dev_priv->dev;
c31c4ba3 878 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
879 struct intel_connector *intel_connector;
880 struct intel_encoder *intel_encoder;
881 struct drm_connector *connector;
cd569aed 882 bool hpd_disabled = false;
321a1b30 883 bool changed = false;
142e2398 884 u32 hpd_event_bits;
4ef69c7a 885
a65e34c7 886 mutex_lock(&mode_config->mutex);
e67189ab
JB
887 DRM_DEBUG_KMS("running encoder hotplug functions\n");
888
4cb21832 889 spin_lock_irq(&dev_priv->irq_lock);
142e2398
EE
890
891 hpd_event_bits = dev_priv->hpd_event_bits;
892 dev_priv->hpd_event_bits = 0;
cd569aed
EE
893 list_for_each_entry(connector, &mode_config->connector_list, head) {
894 intel_connector = to_intel_connector(connector);
36cd7444
DA
895 if (!intel_connector->encoder)
896 continue;
cd569aed
EE
897 intel_encoder = intel_connector->encoder;
898 if (intel_encoder->hpd_pin > HPD_NONE &&
899 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
900 connector->polled == DRM_CONNECTOR_POLL_HPD) {
901 DRM_INFO("HPD interrupt storm detected on connector %s: "
902 "switching from hotplug detection to polling\n",
c23cc417 903 connector->name);
cd569aed
EE
904 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
905 connector->polled = DRM_CONNECTOR_POLL_CONNECT
906 | DRM_CONNECTOR_POLL_DISCONNECT;
907 hpd_disabled = true;
908 }
142e2398
EE
909 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
910 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
c23cc417 911 connector->name, intel_encoder->hpd_pin);
142e2398 912 }
cd569aed
EE
913 }
914 /* if there were no outputs to poll, poll was disabled,
915 * therefore make sure it's enabled when disabling HPD on
916 * some connectors */
ac4c16c5 917 if (hpd_disabled) {
cd569aed 918 drm_kms_helper_poll_enable(dev);
6323751d
ID
919 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
920 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
ac4c16c5 921 }
cd569aed 922
4cb21832 923 spin_unlock_irq(&dev_priv->irq_lock);
cd569aed 924
321a1b30
EE
925 list_for_each_entry(connector, &mode_config->connector_list, head) {
926 intel_connector = to_intel_connector(connector);
36cd7444
DA
927 if (!intel_connector->encoder)
928 continue;
321a1b30
EE
929 intel_encoder = intel_connector->encoder;
930 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
931 if (intel_encoder->hot_plug)
932 intel_encoder->hot_plug(intel_encoder);
933 if (intel_hpd_irq_event(dev, connector))
934 changed = true;
935 }
936 }
40ee3381
KP
937 mutex_unlock(&mode_config->mutex);
938
321a1b30
EE
939 if (changed)
940 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
941}
942
d0ecd7e2 943static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1 944{
2d1013dd 945 struct drm_i915_private *dev_priv = dev->dev_private;
b5b72e89 946 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 947 u8 new_delay;
9270388e 948
d0ecd7e2 949 spin_lock(&mchdev_lock);
f97108d1 950
73edd18f
DV
951 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
952
20e4d407 953 new_delay = dev_priv->ips.cur_delay;
9270388e 954
7648fa99 955 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
956 busy_up = I915_READ(RCPREVBSYTUPAVG);
957 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
958 max_avg = I915_READ(RCBMAXAVG);
959 min_avg = I915_READ(RCBMINAVG);
960
961 /* Handle RCS change request from hw */
b5b72e89 962 if (busy_up > max_avg) {
20e4d407
DV
963 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
964 new_delay = dev_priv->ips.cur_delay - 1;
965 if (new_delay < dev_priv->ips.max_delay)
966 new_delay = dev_priv->ips.max_delay;
b5b72e89 967 } else if (busy_down < min_avg) {
20e4d407
DV
968 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
969 new_delay = dev_priv->ips.cur_delay + 1;
970 if (new_delay > dev_priv->ips.min_delay)
971 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
972 }
973
7648fa99 974 if (ironlake_set_drps(dev, new_delay))
20e4d407 975 dev_priv->ips.cur_delay = new_delay;
f97108d1 976
d0ecd7e2 977 spin_unlock(&mchdev_lock);
9270388e 978
f97108d1
JB
979 return;
980}
981
549f7365 982static void notify_ring(struct drm_device *dev,
a4872ba6 983 struct intel_engine_cs *ring)
549f7365 984{
93b0a4e0 985 if (!intel_ring_initialized(ring))
475553de
CW
986 return;
987
814e9b57 988 trace_i915_gem_request_complete(ring);
9862e600 989
549f7365 990 wake_up_all(&ring->irq_queue);
549f7365
CW
991}
992
31685c25 993static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
bf225f20 994 struct intel_rps_ei *rps_ei)
31685c25
D
995{
996 u32 cz_ts, cz_freq_khz;
997 u32 render_count, media_count;
998 u32 elapsed_render, elapsed_media, elapsed_time;
999 u32 residency = 0;
1000
1001 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1002 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1003
1004 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1005 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1006
bf225f20
CW
1007 if (rps_ei->cz_clock == 0) {
1008 rps_ei->cz_clock = cz_ts;
1009 rps_ei->render_c0 = render_count;
1010 rps_ei->media_c0 = media_count;
31685c25
D
1011
1012 return dev_priv->rps.cur_freq;
1013 }
1014
bf225f20
CW
1015 elapsed_time = cz_ts - rps_ei->cz_clock;
1016 rps_ei->cz_clock = cz_ts;
31685c25 1017
bf225f20
CW
1018 elapsed_render = render_count - rps_ei->render_c0;
1019 rps_ei->render_c0 = render_count;
31685c25 1020
bf225f20
CW
1021 elapsed_media = media_count - rps_ei->media_c0;
1022 rps_ei->media_c0 = media_count;
31685c25
D
1023
1024 /* Convert all the counters into common unit of milli sec */
1025 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1026 elapsed_render /= cz_freq_khz;
1027 elapsed_media /= cz_freq_khz;
1028
1029 /*
1030 * Calculate overall C0 residency percentage
1031 * only if elapsed time is non zero
1032 */
1033 if (elapsed_time) {
1034 residency =
1035 ((max(elapsed_render, elapsed_media) * 100)
1036 / elapsed_time);
1037 }
1038
1039 return residency;
1040}
1041
1042/**
1043 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1044 * busy-ness calculated from C0 counters of render & media power wells
1045 * @dev_priv: DRM device private
1046 *
1047 */
4fa79042 1048static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
31685c25
D
1049{
1050 u32 residency_C0_up = 0, residency_C0_down = 0;
4fa79042 1051 int new_delay, adj;
31685c25
D
1052
1053 dev_priv->rps.ei_interrupt_count++;
1054
1055 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1056
1057
bf225f20
CW
1058 if (dev_priv->rps.up_ei.cz_clock == 0) {
1059 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1060 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
31685c25
D
1061 return dev_priv->rps.cur_freq;
1062 }
1063
1064
1065 /*
1066 * To down throttle, C0 residency should be less than down threshold
1067 * for continous EI intervals. So calculate down EI counters
1068 * once in VLV_INT_COUNT_FOR_DOWN_EI
1069 */
1070 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1071
1072 dev_priv->rps.ei_interrupt_count = 0;
1073
1074 residency_C0_down = vlv_c0_residency(dev_priv,
bf225f20 1075 &dev_priv->rps.down_ei);
31685c25
D
1076 } else {
1077 residency_C0_up = vlv_c0_residency(dev_priv,
bf225f20 1078 &dev_priv->rps.up_ei);
31685c25
D
1079 }
1080
1081 new_delay = dev_priv->rps.cur_freq;
1082
1083 adj = dev_priv->rps.last_adj;
1084 /* C0 residency is greater than UP threshold. Increase Frequency */
1085 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1086 if (adj > 0)
1087 adj *= 2;
1088 else
1089 adj = 1;
1090
1091 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1092 new_delay = dev_priv->rps.cur_freq + adj;
1093
1094 /*
1095 * For better performance, jump directly
1096 * to RPe if we're below it.
1097 */
1098 if (new_delay < dev_priv->rps.efficient_freq)
1099 new_delay = dev_priv->rps.efficient_freq;
1100
1101 } else if (!dev_priv->rps.ei_interrupt_count &&
1102 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1103 if (adj < 0)
1104 adj *= 2;
1105 else
1106 adj = -1;
1107 /*
1108 * This means, C0 residency is less than down threshold over
1109 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1110 */
1111 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1112 new_delay = dev_priv->rps.cur_freq + adj;
1113 }
1114
1115 return new_delay;
1116}
1117
4912d041 1118static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1119{
2d1013dd
JN
1120 struct drm_i915_private *dev_priv =
1121 container_of(work, struct drm_i915_private, rps.work);
edbfdb45 1122 u32 pm_iir;
dd75fdc8 1123 int new_delay, adj;
4912d041 1124
59cdb63d 1125 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1126 pm_iir = dev_priv->rps.pm_iir;
1127 dev_priv->rps.pm_iir = 0;
a72fbc3a
ID
1128 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1129 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
59cdb63d 1130 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1131
60611c13 1132 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1133 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1134
a6706b45 1135 if ((pm_iir & dev_priv->pm_rps_events) == 0)
3b8d8d91
JB
1136 return;
1137
4fc688ce 1138 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1139
dd75fdc8 1140 adj = dev_priv->rps.last_adj;
7425034a 1141 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1142 if (adj > 0)
1143 adj *= 2;
13a5660c
D
1144 else {
1145 /* CHV needs even encode values */
1146 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1147 }
b39fb297 1148 new_delay = dev_priv->rps.cur_freq + adj;
7425034a
VS
1149
1150 /*
1151 * For better performance, jump directly
1152 * to RPe if we're below it.
1153 */
b39fb297
BW
1154 if (new_delay < dev_priv->rps.efficient_freq)
1155 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1156 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1157 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1158 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1159 else
b39fb297 1160 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8 1161 adj = 0;
31685c25
D
1162 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1163 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
dd75fdc8
CW
1164 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1165 if (adj < 0)
1166 adj *= 2;
13a5660c
D
1167 else {
1168 /* CHV needs even encode values */
1169 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1170 }
b39fb297 1171 new_delay = dev_priv->rps.cur_freq + adj;
dd75fdc8 1172 } else { /* unknown event */
b39fb297 1173 new_delay = dev_priv->rps.cur_freq;
dd75fdc8 1174 }
3b8d8d91 1175
79249636
BW
1176 /* sysfs frequency interfaces may have snuck in while servicing the
1177 * interrupt
1178 */
1272e7b8 1179 new_delay = clamp_t(int, new_delay,
b39fb297
BW
1180 dev_priv->rps.min_freq_softlimit,
1181 dev_priv->rps.max_freq_softlimit);
27544369 1182
b39fb297 1183 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
dd75fdc8
CW
1184
1185 if (IS_VALLEYVIEW(dev_priv->dev))
1186 valleyview_set_rps(dev_priv->dev, new_delay);
1187 else
1188 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1189
4fc688ce 1190 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1191}
1192
e3689190
BW
1193
1194/**
1195 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1196 * occurred.
1197 * @work: workqueue struct
1198 *
1199 * Doesn't actually do anything except notify userspace. As a consequence of
1200 * this event, userspace should try to remap the bad rows since statistically
1201 * it is likely the same row is more likely to go bad again.
1202 */
1203static void ivybridge_parity_work(struct work_struct *work)
1204{
2d1013dd
JN
1205 struct drm_i915_private *dev_priv =
1206 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1207 u32 error_status, row, bank, subbank;
35a85ac6 1208 char *parity_event[6];
e3689190 1209 uint32_t misccpctl;
35a85ac6 1210 uint8_t slice = 0;
e3689190
BW
1211
1212 /* We must turn off DOP level clock gating to access the L3 registers.
1213 * In order to prevent a get/put style interface, acquire struct mutex
1214 * any time we access those registers.
1215 */
1216 mutex_lock(&dev_priv->dev->struct_mutex);
1217
35a85ac6
BW
1218 /* If we've screwed up tracking, just let the interrupt fire again */
1219 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1220 goto out;
1221
e3689190
BW
1222 misccpctl = I915_READ(GEN7_MISCCPCTL);
1223 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1224 POSTING_READ(GEN7_MISCCPCTL);
1225
35a85ac6
BW
1226 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1227 u32 reg;
e3689190 1228
35a85ac6
BW
1229 slice--;
1230 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1231 break;
e3689190 1232
35a85ac6 1233 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1234
35a85ac6 1235 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1236
35a85ac6
BW
1237 error_status = I915_READ(reg);
1238 row = GEN7_PARITY_ERROR_ROW(error_status);
1239 bank = GEN7_PARITY_ERROR_BANK(error_status);
1240 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1241
1242 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1243 POSTING_READ(reg);
1244
1245 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1246 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1247 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1248 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1249 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1250 parity_event[5] = NULL;
1251
5bdebb18 1252 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1253 KOBJ_CHANGE, parity_event);
e3689190 1254
35a85ac6
BW
1255 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1256 slice, row, bank, subbank);
e3689190 1257
35a85ac6
BW
1258 kfree(parity_event[4]);
1259 kfree(parity_event[3]);
1260 kfree(parity_event[2]);
1261 kfree(parity_event[1]);
1262 }
e3689190 1263
35a85ac6 1264 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1265
35a85ac6
BW
1266out:
1267 WARN_ON(dev_priv->l3_parity.which_slice);
4cb21832 1268 spin_lock_irq(&dev_priv->irq_lock);
480c8033 1269 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
4cb21832 1270 spin_unlock_irq(&dev_priv->irq_lock);
35a85ac6
BW
1271
1272 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1273}
1274
35a85ac6 1275static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190 1276{
2d1013dd 1277 struct drm_i915_private *dev_priv = dev->dev_private;
e3689190 1278
040d2baa 1279 if (!HAS_L3_DPF(dev))
e3689190
BW
1280 return;
1281
d0ecd7e2 1282 spin_lock(&dev_priv->irq_lock);
480c8033 1283 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1284 spin_unlock(&dev_priv->irq_lock);
e3689190 1285
35a85ac6
BW
1286 iir &= GT_PARITY_ERROR(dev);
1287 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1288 dev_priv->l3_parity.which_slice |= 1 << 1;
1289
1290 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1291 dev_priv->l3_parity.which_slice |= 1 << 0;
1292
a4da4fa4 1293 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1294}
1295
f1af8fc1
PZ
1296static void ilk_gt_irq_handler(struct drm_device *dev,
1297 struct drm_i915_private *dev_priv,
1298 u32 gt_iir)
1299{
1300 if (gt_iir &
1301 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1302 notify_ring(dev, &dev_priv->ring[RCS]);
1303 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1304 notify_ring(dev, &dev_priv->ring[VCS]);
1305}
1306
e7b4c6b1
DV
1307static void snb_gt_irq_handler(struct drm_device *dev,
1308 struct drm_i915_private *dev_priv,
1309 u32 gt_iir)
1310{
1311
cc609d5d
BW
1312 if (gt_iir &
1313 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1314 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1315 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1316 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1317 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1318 notify_ring(dev, &dev_priv->ring[BCS]);
1319
cc609d5d
BW
1320 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1321 GT_BSD_CS_ERROR_INTERRUPT |
1322 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
58174462
MK
1323 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1324 gt_iir);
e7b4c6b1 1325 }
e3689190 1326
35a85ac6
BW
1327 if (gt_iir & GT_PARITY_ERROR(dev))
1328 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1329}
1330
abd58f01
BW
1331static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1332 struct drm_i915_private *dev_priv,
1333 u32 master_ctl)
1334{
e981e7b1 1335 struct intel_engine_cs *ring;
abd58f01
BW
1336 u32 rcs, bcs, vcs;
1337 uint32_t tmp = 0;
1338 irqreturn_t ret = IRQ_NONE;
1339
1340 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1341 tmp = I915_READ(GEN8_GT_IIR(0));
1342 if (tmp) {
38cc46d7 1343 I915_WRITE(GEN8_GT_IIR(0), tmp);
abd58f01 1344 ret = IRQ_HANDLED;
e981e7b1 1345
abd58f01 1346 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
e981e7b1 1347 ring = &dev_priv->ring[RCS];
abd58f01 1348 if (rcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1349 notify_ring(dev, ring);
1350 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1351 intel_execlists_handle_ctx_events(ring);
1352
1353 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1354 ring = &dev_priv->ring[BCS];
abd58f01 1355 if (bcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1356 notify_ring(dev, ring);
1357 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1358 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1359 } else
1360 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1361 }
1362
85f9b5f9 1363 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
abd58f01
BW
1364 tmp = I915_READ(GEN8_GT_IIR(1));
1365 if (tmp) {
38cc46d7 1366 I915_WRITE(GEN8_GT_IIR(1), tmp);
abd58f01 1367 ret = IRQ_HANDLED;
e981e7b1 1368
abd58f01 1369 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
e981e7b1 1370 ring = &dev_priv->ring[VCS];
abd58f01 1371 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1372 notify_ring(dev, ring);
73d477f6 1373 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1
TD
1374 intel_execlists_handle_ctx_events(ring);
1375
85f9b5f9 1376 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
e981e7b1 1377 ring = &dev_priv->ring[VCS2];
85f9b5f9 1378 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1379 notify_ring(dev, ring);
73d477f6 1380 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1 1381 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1382 } else
1383 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1384 }
1385
0961021a
BW
1386 if (master_ctl & GEN8_GT_PM_IRQ) {
1387 tmp = I915_READ(GEN8_GT_IIR(2));
1388 if (tmp & dev_priv->pm_rps_events) {
0961021a
BW
1389 I915_WRITE(GEN8_GT_IIR(2),
1390 tmp & dev_priv->pm_rps_events);
38cc46d7 1391 ret = IRQ_HANDLED;
c9a9a268 1392 gen6_rps_irq_handler(dev_priv, tmp);
0961021a
BW
1393 } else
1394 DRM_ERROR("The master control interrupt lied (PM)!\n");
1395 }
1396
abd58f01
BW
1397 if (master_ctl & GEN8_GT_VECS_IRQ) {
1398 tmp = I915_READ(GEN8_GT_IIR(3));
1399 if (tmp) {
38cc46d7 1400 I915_WRITE(GEN8_GT_IIR(3), tmp);
abd58f01 1401 ret = IRQ_HANDLED;
e981e7b1 1402
abd58f01 1403 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
e981e7b1 1404 ring = &dev_priv->ring[VECS];
abd58f01 1405 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1406 notify_ring(dev, ring);
73d477f6 1407 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
e981e7b1 1408 intel_execlists_handle_ctx_events(ring);
abd58f01
BW
1409 } else
1410 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1411 }
1412
1413 return ret;
1414}
1415
b543fb04
EE
1416#define HPD_STORM_DETECT_PERIOD 1000
1417#define HPD_STORM_THRESHOLD 5
1418
07c338ce 1419static int pch_port_to_hotplug_shift(enum port port)
13cf5504
DA
1420{
1421 switch (port) {
1422 case PORT_A:
1423 case PORT_E:
1424 default:
1425 return -1;
1426 case PORT_B:
1427 return 0;
1428 case PORT_C:
1429 return 8;
1430 case PORT_D:
1431 return 16;
1432 }
1433}
1434
07c338ce 1435static int i915_port_to_hotplug_shift(enum port port)
13cf5504
DA
1436{
1437 switch (port) {
1438 case PORT_A:
1439 case PORT_E:
1440 default:
1441 return -1;
1442 case PORT_B:
1443 return 17;
1444 case PORT_C:
1445 return 19;
1446 case PORT_D:
1447 return 21;
1448 }
1449}
1450
1451static inline enum port get_port_from_pin(enum hpd_pin pin)
1452{
1453 switch (pin) {
1454 case HPD_PORT_B:
1455 return PORT_B;
1456 case HPD_PORT_C:
1457 return PORT_C;
1458 case HPD_PORT_D:
1459 return PORT_D;
1460 default:
1461 return PORT_A; /* no hpd */
1462 }
1463}
1464
10a504de 1465static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba 1466 u32 hotplug_trigger,
13cf5504 1467 u32 dig_hotplug_reg,
22062dba 1468 const u32 *hpd)
b543fb04 1469{
2d1013dd 1470 struct drm_i915_private *dev_priv = dev->dev_private;
b543fb04 1471 int i;
13cf5504 1472 enum port port;
10a504de 1473 bool storm_detected = false;
13cf5504
DA
1474 bool queue_dig = false, queue_hp = false;
1475 u32 dig_shift;
1476 u32 dig_port_mask = 0;
b543fb04 1477
91d131d2
DV
1478 if (!hotplug_trigger)
1479 return;
1480
13cf5504
DA
1481 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1482 hotplug_trigger, dig_hotplug_reg);
cc9bd499 1483
b5ea2d56 1484 spin_lock(&dev_priv->irq_lock);
b543fb04 1485 for (i = 1; i < HPD_NUM_PINS; i++) {
13cf5504
DA
1486 if (!(hpd[i] & hotplug_trigger))
1487 continue;
1488
1489 port = get_port_from_pin(i);
1490 if (port && dev_priv->hpd_irq_port[port]) {
1491 bool long_hpd;
1492
07c338ce
JN
1493 if (HAS_PCH_SPLIT(dev)) {
1494 dig_shift = pch_port_to_hotplug_shift(port);
13cf5504 1495 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
07c338ce
JN
1496 } else {
1497 dig_shift = i915_port_to_hotplug_shift(port);
1498 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
13cf5504
DA
1499 }
1500
26fbb774
VS
1501 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1502 port_name(port),
1503 long_hpd ? "long" : "short");
13cf5504
DA
1504 /* for long HPD pulses we want to have the digital queue happen,
1505 but we still want HPD storm detection to function. */
1506 if (long_hpd) {
1507 dev_priv->long_hpd_port_mask |= (1 << port);
1508 dig_port_mask |= hpd[i];
1509 } else {
1510 /* for short HPD just trigger the digital queue */
1511 dev_priv->short_hpd_port_mask |= (1 << port);
1512 hotplug_trigger &= ~hpd[i];
1513 }
1514 queue_dig = true;
1515 }
1516 }
821450c6 1517
13cf5504 1518 for (i = 1; i < HPD_NUM_PINS; i++) {
3ff04a16
DV
1519 if (hpd[i] & hotplug_trigger &&
1520 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1521 /*
1522 * On GMCH platforms the interrupt mask bits only
1523 * prevent irq generation, not the setting of the
1524 * hotplug bits itself. So only WARN about unexpected
1525 * interrupts on saner platforms.
1526 */
1527 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1528 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1529 hotplug_trigger, i, hpd[i]);
1530
1531 continue;
1532 }
b8f102e8 1533
b543fb04
EE
1534 if (!(hpd[i] & hotplug_trigger) ||
1535 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1536 continue;
1537
13cf5504
DA
1538 if (!(dig_port_mask & hpd[i])) {
1539 dev_priv->hpd_event_bits |= (1 << i);
1540 queue_hp = true;
1541 }
1542
b543fb04
EE
1543 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1544 dev_priv->hpd_stats[i].hpd_last_jiffies
1545 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1546 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1547 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1548 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1549 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1550 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1551 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1552 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1553 storm_detected = true;
b543fb04
EE
1554 } else {
1555 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1556 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1557 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1558 }
1559 }
1560
10a504de
DV
1561 if (storm_detected)
1562 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1563 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1564
645416f5
DV
1565 /*
1566 * Our hotplug handler can grab modeset locks (by calling down into the
1567 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1568 * queue for otherwise the flush_work in the pageflip code will
1569 * deadlock.
1570 */
13cf5504 1571 if (queue_dig)
0e32b39c 1572 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
13cf5504
DA
1573 if (queue_hp)
1574 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1575}
1576
515ac2bb
DV
1577static void gmbus_irq_handler(struct drm_device *dev)
1578{
2d1013dd 1579 struct drm_i915_private *dev_priv = dev->dev_private;
28c70f16 1580
28c70f16 1581 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1582}
1583
ce99c256
DV
1584static void dp_aux_irq_handler(struct drm_device *dev)
1585{
2d1013dd 1586 struct drm_i915_private *dev_priv = dev->dev_private;
9ee32fea 1587
9ee32fea 1588 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1589}
1590
8bf1e9f1 1591#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1592static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1593 uint32_t crc0, uint32_t crc1,
1594 uint32_t crc2, uint32_t crc3,
1595 uint32_t crc4)
8bf1e9f1
SH
1596{
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1599 struct intel_pipe_crc_entry *entry;
ac2300d4 1600 int head, tail;
b2c88f5b 1601
d538bbdf
DL
1602 spin_lock(&pipe_crc->lock);
1603
0c912c79 1604 if (!pipe_crc->entries) {
d538bbdf 1605 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1606 DRM_ERROR("spurious interrupt\n");
1607 return;
1608 }
1609
d538bbdf
DL
1610 head = pipe_crc->head;
1611 tail = pipe_crc->tail;
b2c88f5b
DL
1612
1613 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1614 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1615 DRM_ERROR("CRC buffer overflowing\n");
1616 return;
1617 }
1618
1619 entry = &pipe_crc->entries[head];
8bf1e9f1 1620
8bc5e955 1621 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1622 entry->crc[0] = crc0;
1623 entry->crc[1] = crc1;
1624 entry->crc[2] = crc2;
1625 entry->crc[3] = crc3;
1626 entry->crc[4] = crc4;
b2c88f5b
DL
1627
1628 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1629 pipe_crc->head = head;
1630
1631 spin_unlock(&pipe_crc->lock);
07144428
DL
1632
1633 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1634}
277de95e
DV
1635#else
1636static inline void
1637display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1638 uint32_t crc0, uint32_t crc1,
1639 uint32_t crc2, uint32_t crc3,
1640 uint32_t crc4) {}
1641#endif
1642
eba94eb9 1643
277de95e 1644static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1645{
1646 struct drm_i915_private *dev_priv = dev->dev_private;
1647
277de95e
DV
1648 display_pipe_crc_irq_handler(dev, pipe,
1649 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1650 0, 0, 0, 0);
5a69b89f
DV
1651}
1652
277de95e 1653static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1654{
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656
277de95e
DV
1657 display_pipe_crc_irq_handler(dev, pipe,
1658 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1659 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1660 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1661 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1662 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1663}
5b3a856b 1664
277de95e 1665static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1666{
1667 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1668 uint32_t res1, res2;
1669
1670 if (INTEL_INFO(dev)->gen >= 3)
1671 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1672 else
1673 res1 = 0;
1674
1675 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1676 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1677 else
1678 res2 = 0;
5b3a856b 1679
277de95e
DV
1680 display_pipe_crc_irq_handler(dev, pipe,
1681 I915_READ(PIPE_CRC_RES_RED(pipe)),
1682 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1683 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1684 res1, res2);
5b3a856b 1685}
8bf1e9f1 1686
1403c0d4
PZ
1687/* The RPS events need forcewake, so we add them to a work queue and mask their
1688 * IMR bits until the work is done. Other interrupts can be processed without
1689 * the work queue. */
1690static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1691{
4a74de82
ID
1692 /* TODO: RPS on GEN9+ is not supported yet. */
1693 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1694 "GEN9+: unexpected RPS IRQ\n"))
132f3f17
ID
1695 return;
1696
a6706b45 1697 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 1698 spin_lock(&dev_priv->irq_lock);
a6706b45 1699 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
480c8033 1700 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
59cdb63d 1701 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1702
1703 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1704 }
baf02a1f 1705
c9a9a268
ID
1706 if (INTEL_INFO(dev_priv)->gen >= 8)
1707 return;
1708
1403c0d4
PZ
1709 if (HAS_VEBOX(dev_priv->dev)) {
1710 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1711 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1712
1403c0d4 1713 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
58174462
MK
1714 i915_handle_error(dev_priv->dev, false,
1715 "VEBOX CS error interrupt 0x%08x",
1716 pm_iir);
1403c0d4 1717 }
12638c57 1718 }
baf02a1f
BW
1719}
1720
8d7849db
VS
1721static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1722{
8d7849db
VS
1723 if (!drm_handle_vblank(dev, pipe))
1724 return false;
1725
8d7849db
VS
1726 return true;
1727}
1728
c1874ed7
ID
1729static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1730{
1731 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1732 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1733 int pipe;
1734
58ead0d7 1735 spin_lock(&dev_priv->irq_lock);
055e393f 1736 for_each_pipe(dev_priv, pipe) {
91d181dd 1737 int reg;
bbb5eebf 1738 u32 mask, iir_bit = 0;
91d181dd 1739
bbb5eebf
DV
1740 /*
1741 * PIPESTAT bits get signalled even when the interrupt is
1742 * disabled with the mask bits, and some of the status bits do
1743 * not generate interrupts at all (like the underrun bit). Hence
1744 * we need to be careful that we only handle what we want to
1745 * handle.
1746 */
0f239f4c
DV
1747
1748 /* fifo underruns are filterered in the underrun handler. */
1749 mask = PIPE_FIFO_UNDERRUN_STATUS;
bbb5eebf
DV
1750
1751 switch (pipe) {
1752 case PIPE_A:
1753 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1754 break;
1755 case PIPE_B:
1756 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1757 break;
3278f67f
VS
1758 case PIPE_C:
1759 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1760 break;
bbb5eebf
DV
1761 }
1762 if (iir & iir_bit)
1763 mask |= dev_priv->pipestat_irq_mask[pipe];
1764
1765 if (!mask)
91d181dd
ID
1766 continue;
1767
1768 reg = PIPESTAT(pipe);
bbb5eebf
DV
1769 mask |= PIPESTAT_INT_ENABLE_MASK;
1770 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1771
1772 /*
1773 * Clear the PIPE*STAT regs before the IIR
1774 */
91d181dd
ID
1775 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1776 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1777 I915_WRITE(reg, pipe_stats[pipe]);
1778 }
58ead0d7 1779 spin_unlock(&dev_priv->irq_lock);
c1874ed7 1780
055e393f 1781 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
1782 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1783 intel_pipe_handle_vblank(dev, pipe))
1784 intel_check_page_flip(dev, pipe);
c1874ed7 1785
579a9b0e 1786 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1787 intel_prepare_page_flip(dev, pipe);
1788 intel_finish_page_flip(dev, pipe);
1789 }
1790
1791 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1792 i9xx_pipe_crc_irq_handler(dev, pipe);
1793
1f7247c0
DV
1794 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1795 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
c1874ed7
ID
1796 }
1797
1798 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1799 gmbus_irq_handler(dev);
1800}
1801
16c6c56b
VS
1802static void i9xx_hpd_irq_handler(struct drm_device *dev)
1803{
1804 struct drm_i915_private *dev_priv = dev->dev_private;
1805 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1806
3ff60f89
OM
1807 if (hotplug_status) {
1808 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1809 /*
1810 * Make sure hotplug status is cleared before we clear IIR, or else we
1811 * may miss hotplug events.
1812 */
1813 POSTING_READ(PORT_HOTPLUG_STAT);
16c6c56b 1814
3ff60f89
OM
1815 if (IS_G4X(dev)) {
1816 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16c6c56b 1817
13cf5504 1818 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
3ff60f89
OM
1819 } else {
1820 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16c6c56b 1821
13cf5504 1822 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
3ff60f89 1823 }
16c6c56b 1824
3ff60f89
OM
1825 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1826 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1827 dp_aux_irq_handler(dev);
1828 }
16c6c56b
VS
1829}
1830
ff1f525e 1831static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe 1832{
45a83f84 1833 struct drm_device *dev = arg;
2d1013dd 1834 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
1835 u32 iir, gt_iir, pm_iir;
1836 irqreturn_t ret = IRQ_NONE;
7e231dbe 1837
7e231dbe 1838 while (true) {
3ff60f89
OM
1839 /* Find, clear, then process each source of interrupt */
1840
7e231dbe 1841 gt_iir = I915_READ(GTIIR);
3ff60f89
OM
1842 if (gt_iir)
1843 I915_WRITE(GTIIR, gt_iir);
1844
7e231dbe 1845 pm_iir = I915_READ(GEN6_PMIIR);
3ff60f89
OM
1846 if (pm_iir)
1847 I915_WRITE(GEN6_PMIIR, pm_iir);
1848
1849 iir = I915_READ(VLV_IIR);
1850 if (iir) {
1851 /* Consume port before clearing IIR or we'll miss events */
1852 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1853 i9xx_hpd_irq_handler(dev);
1854 I915_WRITE(VLV_IIR, iir);
1855 }
7e231dbe
JB
1856
1857 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1858 goto out;
1859
1860 ret = IRQ_HANDLED;
1861
3ff60f89
OM
1862 if (gt_iir)
1863 snb_gt_irq_handler(dev, dev_priv, gt_iir);
60611c13 1864 if (pm_iir)
d0ecd7e2 1865 gen6_rps_irq_handler(dev_priv, pm_iir);
3ff60f89
OM
1866 /* Call regardless, as some status bits might not be
1867 * signalled in iir */
1868 valleyview_pipestat_irq_handler(dev, iir);
7e231dbe
JB
1869 }
1870
1871out:
1872 return ret;
1873}
1874
43f328d7
VS
1875static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1876{
45a83f84 1877 struct drm_device *dev = arg;
43f328d7
VS
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 u32 master_ctl, iir;
1880 irqreturn_t ret = IRQ_NONE;
43f328d7 1881
8e5fd599
VS
1882 for (;;) {
1883 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1884 iir = I915_READ(VLV_IIR);
43f328d7 1885
8e5fd599
VS
1886 if (master_ctl == 0 && iir == 0)
1887 break;
43f328d7 1888
27b6c122
OM
1889 ret = IRQ_HANDLED;
1890
8e5fd599 1891 I915_WRITE(GEN8_MASTER_IRQ, 0);
43f328d7 1892
27b6c122 1893 /* Find, clear, then process each source of interrupt */
43f328d7 1894
27b6c122
OM
1895 if (iir) {
1896 /* Consume port before clearing IIR or we'll miss events */
1897 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1898 i9xx_hpd_irq_handler(dev);
1899 I915_WRITE(VLV_IIR, iir);
1900 }
43f328d7 1901
27b6c122 1902 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
43f328d7 1903
27b6c122
OM
1904 /* Call regardless, as some status bits might not be
1905 * signalled in iir */
1906 valleyview_pipestat_irq_handler(dev, iir);
43f328d7 1907
8e5fd599
VS
1908 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1909 POSTING_READ(GEN8_MASTER_IRQ);
8e5fd599 1910 }
3278f67f 1911
43f328d7
VS
1912 return ret;
1913}
1914
23e81d69 1915static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806 1916{
2d1013dd 1917 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 1918 int pipe;
b543fb04 1919 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
13cf5504
DA
1920 u32 dig_hotplug_reg;
1921
1922 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1923 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
776ad806 1924
13cf5504 1925 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
91d131d2 1926
cfc33bf7
VS
1927 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1928 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1929 SDE_AUDIO_POWER_SHIFT);
776ad806 1930 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1931 port_name(port));
1932 }
776ad806 1933
ce99c256
DV
1934 if (pch_iir & SDE_AUX_MASK)
1935 dp_aux_irq_handler(dev);
1936
776ad806 1937 if (pch_iir & SDE_GMBUS)
515ac2bb 1938 gmbus_irq_handler(dev);
776ad806
JB
1939
1940 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1941 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1942
1943 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1944 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1945
1946 if (pch_iir & SDE_POISON)
1947 DRM_ERROR("PCH poison interrupt\n");
1948
9db4a9c7 1949 if (pch_iir & SDE_FDI_MASK)
055e393f 1950 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
1951 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1952 pipe_name(pipe),
1953 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1954
1955 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1956 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1957
1958 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1959 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1960
776ad806 1961 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1f7247c0 1962 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
1963
1964 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1f7247c0 1965 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
1966}
1967
1968static void ivb_err_int_handler(struct drm_device *dev)
1969{
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1972 enum pipe pipe;
8664281b 1973
de032bf4
PZ
1974 if (err_int & ERR_INT_POISON)
1975 DRM_ERROR("Poison interrupt\n");
1976
055e393f 1977 for_each_pipe(dev_priv, pipe) {
1f7247c0
DV
1978 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1979 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
8bf1e9f1 1980
5a69b89f
DV
1981 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1982 if (IS_IVYBRIDGE(dev))
277de95e 1983 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1984 else
277de95e 1985 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1986 }
1987 }
8bf1e9f1 1988
8664281b
PZ
1989 I915_WRITE(GEN7_ERR_INT, err_int);
1990}
1991
1992static void cpt_serr_int_handler(struct drm_device *dev)
1993{
1994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 u32 serr_int = I915_READ(SERR_INT);
1996
de032bf4
PZ
1997 if (serr_int & SERR_INT_POISON)
1998 DRM_ERROR("PCH poison interrupt\n");
1999
8664281b 2000 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1f7247c0 2001 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
2002
2003 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1f7247c0 2004 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
2005
2006 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1f7247c0 2007 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
8664281b
PZ
2008
2009 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
2010}
2011
23e81d69
AJ
2012static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2013{
2d1013dd 2014 struct drm_i915_private *dev_priv = dev->dev_private;
23e81d69 2015 int pipe;
b543fb04 2016 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
13cf5504
DA
2017 u32 dig_hotplug_reg;
2018
2019 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2020 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23e81d69 2021
13cf5504 2022 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
91d131d2 2023
cfc33bf7
VS
2024 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2025 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2026 SDE_AUDIO_POWER_SHIFT_CPT);
2027 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2028 port_name(port));
2029 }
23e81d69
AJ
2030
2031 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 2032 dp_aux_irq_handler(dev);
23e81d69
AJ
2033
2034 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 2035 gmbus_irq_handler(dev);
23e81d69
AJ
2036
2037 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2038 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2039
2040 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2041 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2042
2043 if (pch_iir & SDE_FDI_MASK_CPT)
055e393f 2044 for_each_pipe(dev_priv, pipe)
23e81d69
AJ
2045 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2046 pipe_name(pipe),
2047 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
2048
2049 if (pch_iir & SDE_ERROR_CPT)
2050 cpt_serr_int_handler(dev);
23e81d69
AJ
2051}
2052
c008bc6e
PZ
2053static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2054{
2055 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 2056 enum pipe pipe;
c008bc6e
PZ
2057
2058 if (de_iir & DE_AUX_CHANNEL_A)
2059 dp_aux_irq_handler(dev);
2060
2061 if (de_iir & DE_GSE)
2062 intel_opregion_asle_intr(dev);
2063
c008bc6e
PZ
2064 if (de_iir & DE_POISON)
2065 DRM_ERROR("Poison interrupt\n");
2066
055e393f 2067 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2068 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2069 intel_pipe_handle_vblank(dev, pipe))
2070 intel_check_page_flip(dev, pipe);
5b3a856b 2071
40da17c2 2072 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1f7247c0 2073 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
5b3a856b 2074
40da17c2
DV
2075 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2076 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 2077
40da17c2
DV
2078 /* plane/pipes map 1:1 on ilk+ */
2079 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2080 intel_prepare_page_flip(dev, pipe);
2081 intel_finish_page_flip_plane(dev, pipe);
2082 }
c008bc6e
PZ
2083 }
2084
2085 /* check event from PCH */
2086 if (de_iir & DE_PCH_EVENT) {
2087 u32 pch_iir = I915_READ(SDEIIR);
2088
2089 if (HAS_PCH_CPT(dev))
2090 cpt_irq_handler(dev, pch_iir);
2091 else
2092 ibx_irq_handler(dev, pch_iir);
2093
2094 /* should clear PCH hotplug event before clear CPU irq */
2095 I915_WRITE(SDEIIR, pch_iir);
2096 }
2097
2098 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2099 ironlake_rps_change_irq_handler(dev);
2100}
2101
9719fb98
PZ
2102static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2103{
2104 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 2105 enum pipe pipe;
9719fb98
PZ
2106
2107 if (de_iir & DE_ERR_INT_IVB)
2108 ivb_err_int_handler(dev);
2109
2110 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2111 dp_aux_irq_handler(dev);
2112
2113 if (de_iir & DE_GSE_IVB)
2114 intel_opregion_asle_intr(dev);
2115
055e393f 2116 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2117 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2118 intel_pipe_handle_vblank(dev, pipe))
2119 intel_check_page_flip(dev, pipe);
40da17c2
DV
2120
2121 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
2122 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2123 intel_prepare_page_flip(dev, pipe);
2124 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
2125 }
2126 }
2127
2128 /* check event from PCH */
2129 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2130 u32 pch_iir = I915_READ(SDEIIR);
2131
2132 cpt_irq_handler(dev, pch_iir);
2133
2134 /* clear PCH hotplug event before clear CPU irq */
2135 I915_WRITE(SDEIIR, pch_iir);
2136 }
2137}
2138
72c90f62
OM
2139/*
2140 * To handle irqs with the minimum potential races with fresh interrupts, we:
2141 * 1 - Disable Master Interrupt Control.
2142 * 2 - Find the source(s) of the interrupt.
2143 * 3 - Clear the Interrupt Identity bits (IIR).
2144 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2145 * 5 - Re-enable Master Interrupt Control.
2146 */
f1af8fc1 2147static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0 2148{
45a83f84 2149 struct drm_device *dev = arg;
2d1013dd 2150 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 2151 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 2152 irqreturn_t ret = IRQ_NONE;
b1f14ad0 2153
8664281b
PZ
2154 /* We get interrupts on unclaimed registers, so check for this before we
2155 * do any I915_{READ,WRITE}. */
907b28c5 2156 intel_uncore_check_errors(dev);
8664281b 2157
b1f14ad0
JB
2158 /* disable master interrupt before clearing iir */
2159 de_ier = I915_READ(DEIER);
2160 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 2161 POSTING_READ(DEIER);
b1f14ad0 2162
44498aea
PZ
2163 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2164 * interrupts will will be stored on its back queue, and then we'll be
2165 * able to process them after we restore SDEIER (as soon as we restore
2166 * it, we'll get an interrupt if SDEIIR still has something to process
2167 * due to its back queue). */
ab5c608b
BW
2168 if (!HAS_PCH_NOP(dev)) {
2169 sde_ier = I915_READ(SDEIER);
2170 I915_WRITE(SDEIER, 0);
2171 POSTING_READ(SDEIER);
2172 }
44498aea 2173
72c90f62
OM
2174 /* Find, clear, then process each source of interrupt */
2175
b1f14ad0 2176 gt_iir = I915_READ(GTIIR);
0e43406b 2177 if (gt_iir) {
72c90f62
OM
2178 I915_WRITE(GTIIR, gt_iir);
2179 ret = IRQ_HANDLED;
d8fc8a47 2180 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 2181 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
2182 else
2183 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
b1f14ad0
JB
2184 }
2185
0e43406b
CW
2186 de_iir = I915_READ(DEIIR);
2187 if (de_iir) {
72c90f62
OM
2188 I915_WRITE(DEIIR, de_iir);
2189 ret = IRQ_HANDLED;
f1af8fc1
PZ
2190 if (INTEL_INFO(dev)->gen >= 7)
2191 ivb_display_irq_handler(dev, de_iir);
2192 else
2193 ilk_display_irq_handler(dev, de_iir);
b1f14ad0
JB
2194 }
2195
f1af8fc1
PZ
2196 if (INTEL_INFO(dev)->gen >= 6) {
2197 u32 pm_iir = I915_READ(GEN6_PMIIR);
2198 if (pm_iir) {
f1af8fc1
PZ
2199 I915_WRITE(GEN6_PMIIR, pm_iir);
2200 ret = IRQ_HANDLED;
72c90f62 2201 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1 2202 }
0e43406b 2203 }
b1f14ad0 2204
b1f14ad0
JB
2205 I915_WRITE(DEIER, de_ier);
2206 POSTING_READ(DEIER);
ab5c608b
BW
2207 if (!HAS_PCH_NOP(dev)) {
2208 I915_WRITE(SDEIER, sde_ier);
2209 POSTING_READ(SDEIER);
2210 }
b1f14ad0
JB
2211
2212 return ret;
2213}
2214
abd58f01
BW
2215static irqreturn_t gen8_irq_handler(int irq, void *arg)
2216{
2217 struct drm_device *dev = arg;
2218 struct drm_i915_private *dev_priv = dev->dev_private;
2219 u32 master_ctl;
2220 irqreturn_t ret = IRQ_NONE;
2221 uint32_t tmp = 0;
c42664cc 2222 enum pipe pipe;
88e04703
JB
2223 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2224
2225 if (IS_GEN9(dev))
2226 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2227 GEN9_AUX_CHANNEL_D;
abd58f01 2228
abd58f01
BW
2229 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2230 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2231 if (!master_ctl)
2232 return IRQ_NONE;
2233
2234 I915_WRITE(GEN8_MASTER_IRQ, 0);
2235 POSTING_READ(GEN8_MASTER_IRQ);
2236
38cc46d7
OM
2237 /* Find, clear, then process each source of interrupt */
2238
abd58f01
BW
2239 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2240
2241 if (master_ctl & GEN8_DE_MISC_IRQ) {
2242 tmp = I915_READ(GEN8_DE_MISC_IIR);
abd58f01
BW
2243 if (tmp) {
2244 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2245 ret = IRQ_HANDLED;
38cc46d7
OM
2246 if (tmp & GEN8_DE_MISC_GSE)
2247 intel_opregion_asle_intr(dev);
2248 else
2249 DRM_ERROR("Unexpected DE Misc interrupt\n");
abd58f01 2250 }
38cc46d7
OM
2251 else
2252 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
abd58f01
BW
2253 }
2254
6d766f02
DV
2255 if (master_ctl & GEN8_DE_PORT_IRQ) {
2256 tmp = I915_READ(GEN8_DE_PORT_IIR);
6d766f02
DV
2257 if (tmp) {
2258 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2259 ret = IRQ_HANDLED;
88e04703
JB
2260
2261 if (tmp & aux_mask)
38cc46d7
OM
2262 dp_aux_irq_handler(dev);
2263 else
2264 DRM_ERROR("Unexpected DE Port interrupt\n");
6d766f02 2265 }
38cc46d7
OM
2266 else
2267 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
6d766f02
DV
2268 }
2269
055e393f 2270 for_each_pipe(dev_priv, pipe) {
770de83d 2271 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
abd58f01 2272
c42664cc
DV
2273 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2274 continue;
abd58f01 2275
c42664cc 2276 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
c42664cc
DV
2277 if (pipe_iir) {
2278 ret = IRQ_HANDLED;
2279 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
770de83d 2280
d6bbafa1
CW
2281 if (pipe_iir & GEN8_PIPE_VBLANK &&
2282 intel_pipe_handle_vblank(dev, pipe))
2283 intel_check_page_flip(dev, pipe);
38cc46d7 2284
770de83d
DL
2285 if (IS_GEN9(dev))
2286 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2287 else
2288 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2289
2290 if (flip_done) {
38cc46d7
OM
2291 intel_prepare_page_flip(dev, pipe);
2292 intel_finish_page_flip_plane(dev, pipe);
2293 }
2294
2295 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2296 hsw_pipe_crc_irq_handler(dev, pipe);
2297
1f7247c0
DV
2298 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2299 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2300 pipe);
38cc46d7 2301
770de83d
DL
2302
2303 if (IS_GEN9(dev))
2304 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2305 else
2306 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2307
2308 if (fault_errors)
38cc46d7
OM
2309 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2310 pipe_name(pipe),
2311 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
c42664cc 2312 } else
abd58f01
BW
2313 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2314 }
2315
92d03a80
DV
2316 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2317 /*
2318 * FIXME(BDW): Assume for now that the new interrupt handling
2319 * scheme also closed the SDE interrupt handling race we've seen
2320 * on older pch-split platforms. But this needs testing.
2321 */
2322 u32 pch_iir = I915_READ(SDEIIR);
92d03a80
DV
2323 if (pch_iir) {
2324 I915_WRITE(SDEIIR, pch_iir);
2325 ret = IRQ_HANDLED;
38cc46d7
OM
2326 cpt_irq_handler(dev, pch_iir);
2327 } else
2328 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2329
92d03a80
DV
2330 }
2331
abd58f01
BW
2332 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2333 POSTING_READ(GEN8_MASTER_IRQ);
2334
2335 return ret;
2336}
2337
17e1df07
DV
2338static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2339 bool reset_completed)
2340{
a4872ba6 2341 struct intel_engine_cs *ring;
17e1df07
DV
2342 int i;
2343
2344 /*
2345 * Notify all waiters for GPU completion events that reset state has
2346 * been changed, and that they need to restart their wait after
2347 * checking for potential errors (and bail out to drop locks if there is
2348 * a gpu reset pending so that i915_error_work_func can acquire them).
2349 */
2350
2351 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2352 for_each_ring(ring, dev_priv, i)
2353 wake_up_all(&ring->irq_queue);
2354
2355 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2356 wake_up_all(&dev_priv->pending_flip_queue);
2357
2358 /*
2359 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2360 * reset state is cleared.
2361 */
2362 if (reset_completed)
2363 wake_up_all(&dev_priv->gpu_error.reset_queue);
2364}
2365
8a905236
JB
2366/**
2367 * i915_error_work_func - do process context error handling work
2368 * @work: work struct
2369 *
2370 * Fire an error uevent so userspace can see that a hang or error
2371 * was detected.
2372 */
2373static void i915_error_work_func(struct work_struct *work)
2374{
1f83fee0
DV
2375 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2376 work);
2d1013dd
JN
2377 struct drm_i915_private *dev_priv =
2378 container_of(error, struct drm_i915_private, gpu_error);
8a905236 2379 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2380 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2381 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2382 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2383 int ret;
8a905236 2384
5bdebb18 2385 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2386
7db0ba24
DV
2387 /*
2388 * Note that there's only one work item which does gpu resets, so we
2389 * need not worry about concurrent gpu resets potentially incrementing
2390 * error->reset_counter twice. We only need to take care of another
2391 * racing irq/hangcheck declaring the gpu dead for a second time. A
2392 * quick check for that is good enough: schedule_work ensures the
2393 * correct ordering between hang detection and this work item, and since
2394 * the reset in-progress bit is only ever set by code outside of this
2395 * work we don't need to worry about any other races.
2396 */
2397 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2398 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2399 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2400 reset_event);
1f83fee0 2401
f454c694
ID
2402 /*
2403 * In most cases it's guaranteed that we get here with an RPM
2404 * reference held, for example because there is a pending GPU
2405 * request that won't finish until the reset is done. This
2406 * isn't the case at least when we get here by doing a
2407 * simulated reset via debugs, so get an RPM reference.
2408 */
2409 intel_runtime_pm_get(dev_priv);
17e1df07
DV
2410 /*
2411 * All state reset _must_ be completed before we update the
2412 * reset counter, for otherwise waiters might miss the reset
2413 * pending state and not properly drop locks, resulting in
2414 * deadlocks with the reset work.
2415 */
f69061be
DV
2416 ret = i915_reset(dev);
2417
17e1df07
DV
2418 intel_display_handle_reset(dev);
2419
f454c694
ID
2420 intel_runtime_pm_put(dev_priv);
2421
f69061be
DV
2422 if (ret == 0) {
2423 /*
2424 * After all the gem state is reset, increment the reset
2425 * counter and wake up everyone waiting for the reset to
2426 * complete.
2427 *
2428 * Since unlock operations are a one-sided barrier only,
2429 * we need to insert a barrier here to order any seqno
2430 * updates before
2431 * the counter increment.
2432 */
4e857c58 2433 smp_mb__before_atomic();
f69061be
DV
2434 atomic_inc(&dev_priv->gpu_error.reset_counter);
2435
5bdebb18 2436 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2437 KOBJ_CHANGE, reset_done_event);
1f83fee0 2438 } else {
2ac0f450 2439 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2440 }
1f83fee0 2441
17e1df07
DV
2442 /*
2443 * Note: The wake_up also serves as a memory barrier so that
2444 * waiters see the update value of the reset counter atomic_t.
2445 */
2446 i915_error_wake_up(dev_priv, true);
f316a42c 2447 }
8a905236
JB
2448}
2449
35aed2e6 2450static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2451{
2452 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2453 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2454 u32 eir = I915_READ(EIR);
050ee91f 2455 int pipe, i;
8a905236 2456
35aed2e6
CW
2457 if (!eir)
2458 return;
8a905236 2459
a70491cc 2460 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2461
bd9854f9
BW
2462 i915_get_extra_instdone(dev, instdone);
2463
8a905236
JB
2464 if (IS_G4X(dev)) {
2465 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2466 u32 ipeir = I915_READ(IPEIR_I965);
2467
a70491cc
JP
2468 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2469 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2470 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2471 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2472 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2473 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2474 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2475 POSTING_READ(IPEIR_I965);
8a905236
JB
2476 }
2477 if (eir & GM45_ERROR_PAGE_TABLE) {
2478 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2479 pr_err("page table error\n");
2480 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2481 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2482 POSTING_READ(PGTBL_ER);
8a905236
JB
2483 }
2484 }
2485
a6c45cf0 2486 if (!IS_GEN2(dev)) {
8a905236
JB
2487 if (eir & I915_ERROR_PAGE_TABLE) {
2488 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2489 pr_err("page table error\n");
2490 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2491 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2492 POSTING_READ(PGTBL_ER);
8a905236
JB
2493 }
2494 }
2495
2496 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2497 pr_err("memory refresh error:\n");
055e393f 2498 for_each_pipe(dev_priv, pipe)
a70491cc 2499 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2500 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2501 /* pipestat has already been acked */
2502 }
2503 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2504 pr_err("instruction error\n");
2505 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2506 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2507 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2508 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2509 u32 ipeir = I915_READ(IPEIR);
2510
a70491cc
JP
2511 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2512 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2513 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2514 I915_WRITE(IPEIR, ipeir);
3143a2bf 2515 POSTING_READ(IPEIR);
8a905236
JB
2516 } else {
2517 u32 ipeir = I915_READ(IPEIR_I965);
2518
a70491cc
JP
2519 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2520 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2521 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2522 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2523 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2524 POSTING_READ(IPEIR_I965);
8a905236
JB
2525 }
2526 }
2527
2528 I915_WRITE(EIR, eir);
3143a2bf 2529 POSTING_READ(EIR);
8a905236
JB
2530 eir = I915_READ(EIR);
2531 if (eir) {
2532 /*
2533 * some errors might have become stuck,
2534 * mask them.
2535 */
2536 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2537 I915_WRITE(EMR, I915_READ(EMR) | eir);
2538 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2539 }
35aed2e6
CW
2540}
2541
2542/**
2543 * i915_handle_error - handle an error interrupt
2544 * @dev: drm device
2545 *
2546 * Do some basic checking of regsiter state at error interrupt time and
2547 * dump it to the syslog. Also call i915_capture_error_state() to make
2548 * sure we get a record and make it available in debugfs. Fire a uevent
2549 * so userspace knows something bad happened (should trigger collection
2550 * of a ring dump etc.).
2551 */
58174462
MK
2552void i915_handle_error(struct drm_device *dev, bool wedged,
2553 const char *fmt, ...)
35aed2e6
CW
2554{
2555 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2556 va_list args;
2557 char error_msg[80];
35aed2e6 2558
58174462
MK
2559 va_start(args, fmt);
2560 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2561 va_end(args);
2562
2563 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2564 i915_report_and_clear_eir(dev);
8a905236 2565
ba1234d1 2566 if (wedged) {
f69061be
DV
2567 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2568 &dev_priv->gpu_error.reset_counter);
ba1234d1 2569
11ed50ec 2570 /*
17e1df07
DV
2571 * Wakeup waiting processes so that the reset work function
2572 * i915_error_work_func doesn't deadlock trying to grab various
2573 * locks. By bumping the reset counter first, the woken
2574 * processes will see a reset in progress and back off,
2575 * releasing their locks and then wait for the reset completion.
2576 * We must do this for _all_ gpu waiters that might hold locks
2577 * that the reset work needs to acquire.
2578 *
2579 * Note: The wake_up serves as the required memory barrier to
2580 * ensure that the waiters see the updated value of the reset
2581 * counter atomic_t.
11ed50ec 2582 */
17e1df07 2583 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2584 }
2585
122f46ba
DV
2586 /*
2587 * Our reset work can grab modeset locks (since it needs to reset the
2588 * state of outstanding pagelips). Hence it must not be run on our own
2589 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2590 * code will deadlock.
2591 */
2592 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2593}
2594
42f52ef8
KP
2595/* Called from drm generic code, passed 'crtc' which
2596 * we use as a pipe index
2597 */
f71d4af4 2598static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2599{
2d1013dd 2600 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2601 unsigned long irqflags;
71e0ffa5 2602
5eddb70b 2603 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2604 return -EINVAL;
0a3e67a4 2605
1ec14ad3 2606 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2607 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2608 i915_enable_pipestat(dev_priv, pipe,
755e9019 2609 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2610 else
7c463586 2611 i915_enable_pipestat(dev_priv, pipe,
755e9019 2612 PIPE_VBLANK_INTERRUPT_STATUS);
1ec14ad3 2613 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2614
0a3e67a4
JB
2615 return 0;
2616}
2617
f71d4af4 2618static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2619{
2d1013dd 2620 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2621 unsigned long irqflags;
b518421f 2622 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2623 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2624
2625 if (!i915_pipe_enabled(dev, pipe))
2626 return -EINVAL;
2627
2628 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2629 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2630 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2631
2632 return 0;
2633}
2634
7e231dbe
JB
2635static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2636{
2d1013dd 2637 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2638 unsigned long irqflags;
7e231dbe
JB
2639
2640 if (!i915_pipe_enabled(dev, pipe))
2641 return -EINVAL;
2642
2643 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2644 i915_enable_pipestat(dev_priv, pipe,
755e9019 2645 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2646 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2647
2648 return 0;
2649}
2650
abd58f01
BW
2651static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2652{
2653 struct drm_i915_private *dev_priv = dev->dev_private;
2654 unsigned long irqflags;
abd58f01
BW
2655
2656 if (!i915_pipe_enabled(dev, pipe))
2657 return -EINVAL;
2658
2659 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2660 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2661 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2662 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2663 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2664 return 0;
2665}
2666
42f52ef8
KP
2667/* Called from drm generic code, passed 'crtc' which
2668 * we use as a pipe index
2669 */
f71d4af4 2670static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2671{
2d1013dd 2672 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2673 unsigned long irqflags;
0a3e67a4 2674
1ec14ad3 2675 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2676 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2677 PIPE_VBLANK_INTERRUPT_STATUS |
2678 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2680}
2681
f71d4af4 2682static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2683{
2d1013dd 2684 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2685 unsigned long irqflags;
b518421f 2686 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2687 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2688
2689 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2690 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2691 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2692}
2693
7e231dbe
JB
2694static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2695{
2d1013dd 2696 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2697 unsigned long irqflags;
7e231dbe
JB
2698
2699 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2700 i915_disable_pipestat(dev_priv, pipe,
755e9019 2701 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2702 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2703}
2704
abd58f01
BW
2705static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2706{
2707 struct drm_i915_private *dev_priv = dev->dev_private;
2708 unsigned long irqflags;
abd58f01
BW
2709
2710 if (!i915_pipe_enabled(dev, pipe))
2711 return;
2712
2713 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2714 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2715 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2716 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2717 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2718}
2719
893eead0 2720static u32
a4872ba6 2721ring_last_seqno(struct intel_engine_cs *ring)
852835f3 2722{
893eead0
CW
2723 return list_entry(ring->request_list.prev,
2724 struct drm_i915_gem_request, list)->seqno;
2725}
2726
9107e9d2 2727static bool
a4872ba6 2728ring_idle(struct intel_engine_cs *ring, u32 seqno)
9107e9d2
CW
2729{
2730 return (list_empty(&ring->request_list) ||
2731 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2732}
2733
a028c4b0
DV
2734static bool
2735ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2736{
2737 if (INTEL_INFO(dev)->gen >= 8) {
a6cdb93a 2738 return (ipehr >> 23) == 0x1c;
a028c4b0
DV
2739 } else {
2740 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2741 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2742 MI_SEMAPHORE_REGISTER);
2743 }
2744}
2745
a4872ba6 2746static struct intel_engine_cs *
a6cdb93a 2747semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
921d42ea
DV
2748{
2749 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 2750 struct intel_engine_cs *signaller;
921d42ea
DV
2751 int i;
2752
2753 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
a6cdb93a
RV
2754 for_each_ring(signaller, dev_priv, i) {
2755 if (ring == signaller)
2756 continue;
2757
2758 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2759 return signaller;
2760 }
921d42ea
DV
2761 } else {
2762 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2763
2764 for_each_ring(signaller, dev_priv, i) {
2765 if(ring == signaller)
2766 continue;
2767
ebc348b2 2768 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
921d42ea
DV
2769 return signaller;
2770 }
2771 }
2772
a6cdb93a
RV
2773 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2774 ring->id, ipehr, offset);
921d42ea
DV
2775
2776 return NULL;
2777}
2778
a4872ba6
OM
2779static struct intel_engine_cs *
2780semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
a24a11e6
CW
2781{
2782 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88fe429d 2783 u32 cmd, ipehr, head;
a6cdb93a
RV
2784 u64 offset = 0;
2785 int i, backwards;
a24a11e6
CW
2786
2787 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
a028c4b0 2788 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
6274f212 2789 return NULL;
a24a11e6 2790
88fe429d
DV
2791 /*
2792 * HEAD is likely pointing to the dword after the actual command,
2793 * so scan backwards until we find the MBOX. But limit it to just 3
a6cdb93a
RV
2794 * or 4 dwords depending on the semaphore wait command size.
2795 * Note that we don't care about ACTHD here since that might
88fe429d
DV
2796 * point at at batch, and semaphores are always emitted into the
2797 * ringbuffer itself.
a24a11e6 2798 */
88fe429d 2799 head = I915_READ_HEAD(ring) & HEAD_ADDR;
a6cdb93a 2800 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
88fe429d 2801
a6cdb93a 2802 for (i = backwards; i; --i) {
88fe429d
DV
2803 /*
2804 * Be paranoid and presume the hw has gone off into the wild -
2805 * our ring is smaller than what the hardware (and hence
2806 * HEAD_ADDR) allows. Also handles wrap-around.
2807 */
ee1b1e5e 2808 head &= ring->buffer->size - 1;
88fe429d
DV
2809
2810 /* This here seems to blow up */
ee1b1e5e 2811 cmd = ioread32(ring->buffer->virtual_start + head);
a24a11e6
CW
2812 if (cmd == ipehr)
2813 break;
2814
88fe429d
DV
2815 head -= 4;
2816 }
a24a11e6 2817
88fe429d
DV
2818 if (!i)
2819 return NULL;
a24a11e6 2820
ee1b1e5e 2821 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
a6cdb93a
RV
2822 if (INTEL_INFO(ring->dev)->gen >= 8) {
2823 offset = ioread32(ring->buffer->virtual_start + head + 12);
2824 offset <<= 32;
2825 offset = ioread32(ring->buffer->virtual_start + head + 8);
2826 }
2827 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
a24a11e6
CW
2828}
2829
a4872ba6 2830static int semaphore_passed(struct intel_engine_cs *ring)
6274f212
CW
2831{
2832 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 2833 struct intel_engine_cs *signaller;
a0d036b0 2834 u32 seqno;
6274f212 2835
4be17381 2836 ring->hangcheck.deadlock++;
6274f212
CW
2837
2838 signaller = semaphore_waits_for(ring, &seqno);
4be17381
CW
2839 if (signaller == NULL)
2840 return -1;
2841
2842 /* Prevent pathological recursion due to driver bugs */
2843 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
6274f212
CW
2844 return -1;
2845
4be17381
CW
2846 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2847 return 1;
2848
a0d036b0
CW
2849 /* cursory check for an unkickable deadlock */
2850 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2851 semaphore_passed(signaller) < 0)
4be17381
CW
2852 return -1;
2853
2854 return 0;
6274f212
CW
2855}
2856
2857static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2858{
a4872ba6 2859 struct intel_engine_cs *ring;
6274f212
CW
2860 int i;
2861
2862 for_each_ring(ring, dev_priv, i)
4be17381 2863 ring->hangcheck.deadlock = 0;
6274f212
CW
2864}
2865
ad8beaea 2866static enum intel_ring_hangcheck_action
a4872ba6 2867ring_stuck(struct intel_engine_cs *ring, u64 acthd)
1ec14ad3
CW
2868{
2869 struct drm_device *dev = ring->dev;
2870 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2871 u32 tmp;
2872
f260fe7b
MK
2873 if (acthd != ring->hangcheck.acthd) {
2874 if (acthd > ring->hangcheck.max_acthd) {
2875 ring->hangcheck.max_acthd = acthd;
2876 return HANGCHECK_ACTIVE;
2877 }
2878
2879 return HANGCHECK_ACTIVE_LOOP;
2880 }
6274f212 2881
9107e9d2 2882 if (IS_GEN2(dev))
f2f4d82f 2883 return HANGCHECK_HUNG;
9107e9d2
CW
2884
2885 /* Is the chip hanging on a WAIT_FOR_EVENT?
2886 * If so we can simply poke the RB_WAIT bit
2887 * and break the hang. This should work on
2888 * all but the second generation chipsets.
2889 */
2890 tmp = I915_READ_CTL(ring);
1ec14ad3 2891 if (tmp & RING_WAIT) {
58174462
MK
2892 i915_handle_error(dev, false,
2893 "Kicking stuck wait on %s",
2894 ring->name);
1ec14ad3 2895 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2896 return HANGCHECK_KICK;
6274f212
CW
2897 }
2898
2899 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2900 switch (semaphore_passed(ring)) {
2901 default:
f2f4d82f 2902 return HANGCHECK_HUNG;
6274f212 2903 case 1:
58174462
MK
2904 i915_handle_error(dev, false,
2905 "Kicking stuck semaphore on %s",
2906 ring->name);
6274f212 2907 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2908 return HANGCHECK_KICK;
6274f212 2909 case 0:
f2f4d82f 2910 return HANGCHECK_WAIT;
6274f212 2911 }
9107e9d2 2912 }
ed5cbb03 2913
f2f4d82f 2914 return HANGCHECK_HUNG;
ed5cbb03
MK
2915}
2916
f65d9421
BG
2917/**
2918 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2919 * batchbuffers in a long time. We keep track per ring seqno progress and
2920 * if there are no progress, hangcheck score for that ring is increased.
2921 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2922 * we kick the ring. If we see no progress on three subsequent calls
2923 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2924 */
a658b5d2 2925static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2926{
2927 struct drm_device *dev = (struct drm_device *)data;
2d1013dd 2928 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2929 struct intel_engine_cs *ring;
b4519513 2930 int i;
05407ff8 2931 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2932 bool stuck[I915_NUM_RINGS] = { 0 };
2933#define BUSY 1
2934#define KICK 5
2935#define HUNG 20
893eead0 2936
d330a953 2937 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2938 return;
2939
b4519513 2940 for_each_ring(ring, dev_priv, i) {
50877445
CW
2941 u64 acthd;
2942 u32 seqno;
9107e9d2 2943 bool busy = true;
05407ff8 2944
6274f212
CW
2945 semaphore_clear_deadlocks(dev_priv);
2946
05407ff8
MK
2947 seqno = ring->get_seqno(ring, false);
2948 acthd = intel_ring_get_active_head(ring);
b4519513 2949
9107e9d2
CW
2950 if (ring->hangcheck.seqno == seqno) {
2951 if (ring_idle(ring, seqno)) {
da661464
MK
2952 ring->hangcheck.action = HANGCHECK_IDLE;
2953
9107e9d2
CW
2954 if (waitqueue_active(&ring->irq_queue)) {
2955 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2956 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2957 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2958 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2959 ring->name);
2960 else
2961 DRM_INFO("Fake missed irq on %s\n",
2962 ring->name);
094f9a54
CW
2963 wake_up_all(&ring->irq_queue);
2964 }
2965 /* Safeguard against driver failure */
2966 ring->hangcheck.score += BUSY;
9107e9d2
CW
2967 } else
2968 busy = false;
05407ff8 2969 } else {
6274f212
CW
2970 /* We always increment the hangcheck score
2971 * if the ring is busy and still processing
2972 * the same request, so that no single request
2973 * can run indefinitely (such as a chain of
2974 * batches). The only time we do not increment
2975 * the hangcheck score on this ring, if this
2976 * ring is in a legitimate wait for another
2977 * ring. In that case the waiting ring is a
2978 * victim and we want to be sure we catch the
2979 * right culprit. Then every time we do kick
2980 * the ring, add a small increment to the
2981 * score so that we can catch a batch that is
2982 * being repeatedly kicked and so responsible
2983 * for stalling the machine.
2984 */
ad8beaea
MK
2985 ring->hangcheck.action = ring_stuck(ring,
2986 acthd);
2987
2988 switch (ring->hangcheck.action) {
da661464 2989 case HANGCHECK_IDLE:
f2f4d82f 2990 case HANGCHECK_WAIT:
f2f4d82f 2991 case HANGCHECK_ACTIVE:
f260fe7b
MK
2992 break;
2993 case HANGCHECK_ACTIVE_LOOP:
ea04cb31 2994 ring->hangcheck.score += BUSY;
6274f212 2995 break;
f2f4d82f 2996 case HANGCHECK_KICK:
ea04cb31 2997 ring->hangcheck.score += KICK;
6274f212 2998 break;
f2f4d82f 2999 case HANGCHECK_HUNG:
ea04cb31 3000 ring->hangcheck.score += HUNG;
6274f212
CW
3001 stuck[i] = true;
3002 break;
3003 }
05407ff8 3004 }
9107e9d2 3005 } else {
da661464
MK
3006 ring->hangcheck.action = HANGCHECK_ACTIVE;
3007
9107e9d2
CW
3008 /* Gradually reduce the count so that we catch DoS
3009 * attempts across multiple batches.
3010 */
3011 if (ring->hangcheck.score > 0)
3012 ring->hangcheck.score--;
f260fe7b
MK
3013
3014 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
d1e61e7f
CW
3015 }
3016
05407ff8
MK
3017 ring->hangcheck.seqno = seqno;
3018 ring->hangcheck.acthd = acthd;
9107e9d2 3019 busy_count += busy;
893eead0 3020 }
b9201c14 3021
92cab734 3022 for_each_ring(ring, dev_priv, i) {
b6b0fac0 3023 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
3024 DRM_INFO("%s on %s\n",
3025 stuck[i] ? "stuck" : "no progress",
3026 ring->name);
a43adf07 3027 rings_hung++;
92cab734
MK
3028 }
3029 }
3030
05407ff8 3031 if (rings_hung)
58174462 3032 return i915_handle_error(dev, true, "Ring hung");
f65d9421 3033
05407ff8
MK
3034 if (busy_count)
3035 /* Reset timer case chip hangs without another request
3036 * being added */
10cd45b6
MK
3037 i915_queue_hangcheck(dev);
3038}
3039
3040void i915_queue_hangcheck(struct drm_device *dev)
3041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
672e7b7c
CW
3043 struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;
3044
d330a953 3045 if (!i915.enable_hangcheck)
10cd45b6
MK
3046 return;
3047
672e7b7c
CW
3048 /* Don't continually defer the hangcheck, but make sure it is active */
3049 if (!timer_pending(timer))
3050 timer->expires = round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES);
3051 mod_timer(timer, timer->expires);
f65d9421
BG
3052}
3053
1c69eb42 3054static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
3055{
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057
3058 if (HAS_PCH_NOP(dev))
3059 return;
3060
f86f3fb0 3061 GEN5_IRQ_RESET(SDE);
105b122e
PZ
3062
3063 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3064 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 3065}
105b122e 3066
622364b6
PZ
3067/*
3068 * SDEIER is also touched by the interrupt handler to work around missed PCH
3069 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3070 * instead we unconditionally enable all PCH interrupt sources here, but then
3071 * only unmask them as needed with SDEIMR.
3072 *
3073 * This function needs to be called before interrupts are enabled.
3074 */
3075static void ibx_irq_pre_postinstall(struct drm_device *dev)
3076{
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078
3079 if (HAS_PCH_NOP(dev))
3080 return;
3081
3082 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
3083 I915_WRITE(SDEIER, 0xffffffff);
3084 POSTING_READ(SDEIER);
3085}
3086
7c4d664e 3087static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
3088{
3089 struct drm_i915_private *dev_priv = dev->dev_private;
3090
f86f3fb0 3091 GEN5_IRQ_RESET(GT);
a9d356a6 3092 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 3093 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
3094}
3095
1da177e4
LT
3096/* drm_dma.h hooks
3097*/
be30b29f 3098static void ironlake_irq_reset(struct drm_device *dev)
036a4a7d 3099{
2d1013dd 3100 struct drm_i915_private *dev_priv = dev->dev_private;
036a4a7d 3101
0c841212 3102 I915_WRITE(HWSTAM, 0xffffffff);
bdfcdb63 3103
f86f3fb0 3104 GEN5_IRQ_RESET(DE);
c6d954c1
PZ
3105 if (IS_GEN7(dev))
3106 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
036a4a7d 3107
7c4d664e 3108 gen5_gt_irq_reset(dev);
c650156a 3109
1c69eb42 3110 ibx_irq_reset(dev);
7d99163d 3111}
c650156a 3112
70591a41
VS
3113static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3114{
3115 enum pipe pipe;
3116
3117 I915_WRITE(PORT_HOTPLUG_EN, 0);
3118 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3119
3120 for_each_pipe(dev_priv, pipe)
3121 I915_WRITE(PIPESTAT(pipe), 0xffff);
3122
3123 GEN5_IRQ_RESET(VLV_);
3124}
3125
7e231dbe
JB
3126static void valleyview_irq_preinstall(struct drm_device *dev)
3127{
2d1013dd 3128 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 3129
7e231dbe
JB
3130 /* VLV magic */
3131 I915_WRITE(VLV_IMR, 0);
3132 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3133 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3134 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3135
7c4d664e 3136 gen5_gt_irq_reset(dev);
7e231dbe 3137
7c4cde39 3138 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
7e231dbe 3139
70591a41 3140 vlv_display_irq_reset(dev_priv);
7e231dbe
JB
3141}
3142
d6e3cca3
DV
3143static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3144{
3145 GEN8_IRQ_RESET_NDX(GT, 0);
3146 GEN8_IRQ_RESET_NDX(GT, 1);
3147 GEN8_IRQ_RESET_NDX(GT, 2);
3148 GEN8_IRQ_RESET_NDX(GT, 3);
3149}
3150
823f6b38 3151static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
3152{
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 int pipe;
3155
abd58f01
BW
3156 I915_WRITE(GEN8_MASTER_IRQ, 0);
3157 POSTING_READ(GEN8_MASTER_IRQ);
3158
d6e3cca3 3159 gen8_gt_irq_reset(dev_priv);
abd58f01 3160
055e393f 3161 for_each_pipe(dev_priv, pipe)
f458ebbc
DV
3162 if (intel_display_power_is_enabled(dev_priv,
3163 POWER_DOMAIN_PIPE(pipe)))
813bde43 3164 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 3165
f86f3fb0
PZ
3166 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3167 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3168 GEN5_IRQ_RESET(GEN8_PCU_);
abd58f01 3169
1c69eb42 3170 ibx_irq_reset(dev);
abd58f01 3171}
09f2344d 3172
d49bdb0e
PZ
3173void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3174{
1180e206 3175 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
d49bdb0e 3176
13321786 3177 spin_lock_irq(&dev_priv->irq_lock);
d49bdb0e 3178 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
1180e206 3179 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
d49bdb0e 3180 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
1180e206 3181 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
13321786 3182 spin_unlock_irq(&dev_priv->irq_lock);
d49bdb0e
PZ
3183}
3184
43f328d7
VS
3185static void cherryview_irq_preinstall(struct drm_device *dev)
3186{
3187 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3188
3189 I915_WRITE(GEN8_MASTER_IRQ, 0);
3190 POSTING_READ(GEN8_MASTER_IRQ);
3191
d6e3cca3 3192 gen8_gt_irq_reset(dev_priv);
43f328d7
VS
3193
3194 GEN5_IRQ_RESET(GEN8_PCU_);
3195
43f328d7
VS
3196 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3197
70591a41 3198 vlv_display_irq_reset(dev_priv);
43f328d7
VS
3199}
3200
82a28bcf 3201static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973 3202{
2d1013dd 3203 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3204 struct intel_encoder *intel_encoder;
fee884ed 3205 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
3206
3207 if (HAS_PCH_IBX(dev)) {
fee884ed 3208 hotplug_irqs = SDE_HOTPLUG_MASK;
b2784e15 3209 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3210 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3211 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 3212 } else {
fee884ed 3213 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
b2784e15 3214 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3215 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3216 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 3217 }
7fe0b973 3218
fee884ed 3219 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
3220
3221 /*
3222 * Enable digital hotplug on the PCH, and configure the DP short pulse
3223 * duration to 2ms (which is the minimum in the Display Port spec)
3224 *
3225 * This register is the same on all known PCH chips.
3226 */
7fe0b973
KP
3227 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3228 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3229 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3230 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3231 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3232 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3233}
3234
d46da437
PZ
3235static void ibx_irq_postinstall(struct drm_device *dev)
3236{
2d1013dd 3237 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3238 u32 mask;
e5868a31 3239
692a04cf
DV
3240 if (HAS_PCH_NOP(dev))
3241 return;
3242
105b122e 3243 if (HAS_PCH_IBX(dev))
5c673b60 3244 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3245 else
5c673b60 3246 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3247
337ba017 3248 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
d46da437 3249 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3250}
3251
0a9a8c91
DV
3252static void gen5_gt_irq_postinstall(struct drm_device *dev)
3253{
3254 struct drm_i915_private *dev_priv = dev->dev_private;
3255 u32 pm_irqs, gt_irqs;
3256
3257 pm_irqs = gt_irqs = 0;
3258
3259 dev_priv->gt_irq_mask = ~0;
040d2baa 3260 if (HAS_L3_DPF(dev)) {
0a9a8c91 3261 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3262 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3263 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3264 }
3265
3266 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3267 if (IS_GEN5(dev)) {
3268 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3269 ILK_BSD_USER_INTERRUPT;
3270 } else {
3271 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3272 }
3273
35079899 3274 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3275
3276 if (INTEL_INFO(dev)->gen >= 6) {
a6706b45 3277 pm_irqs |= dev_priv->pm_rps_events;
0a9a8c91
DV
3278
3279 if (HAS_VEBOX(dev))
3280 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3281
605cd25b 3282 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3283 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3284 }
3285}
3286
f71d4af4 3287static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3288{
2d1013dd 3289 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3290 u32 display_mask, extra_mask;
3291
3292 if (INTEL_INFO(dev)->gen >= 7) {
3293 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3294 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3295 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3296 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3297 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
5c673b60 3298 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
8e76f8dc
PZ
3299 } else {
3300 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3301 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3302 DE_AUX_CHANNEL_A |
5b3a856b
DV
3303 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3304 DE_POISON);
5c673b60
DV
3305 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3306 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
8e76f8dc 3307 }
036a4a7d 3308
1ec14ad3 3309 dev_priv->irq_mask = ~display_mask;
036a4a7d 3310
0c841212
PZ
3311 I915_WRITE(HWSTAM, 0xeffe);
3312
622364b6
PZ
3313 ibx_irq_pre_postinstall(dev);
3314
35079899 3315 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3316
0a9a8c91 3317 gen5_gt_irq_postinstall(dev);
036a4a7d 3318
d46da437 3319 ibx_irq_postinstall(dev);
7fe0b973 3320
f97108d1 3321 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3322 /* Enable PCU event interrupts
3323 *
3324 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3325 * setup is guaranteed to run in single-threaded context. But we
3326 * need it to make the assert_spin_locked happy. */
d6207435 3327 spin_lock_irq(&dev_priv->irq_lock);
f97108d1 3328 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
d6207435 3329 spin_unlock_irq(&dev_priv->irq_lock);
f97108d1
JB
3330 }
3331
036a4a7d
ZW
3332 return 0;
3333}
3334
f8b79e58
ID
3335static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3336{
3337 u32 pipestat_mask;
3338 u32 iir_mask;
120dda4f 3339 enum pipe pipe;
f8b79e58
ID
3340
3341 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3342 PIPE_FIFO_UNDERRUN_STATUS;
3343
120dda4f
VS
3344 for_each_pipe(dev_priv, pipe)
3345 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
f8b79e58
ID
3346 POSTING_READ(PIPESTAT(PIPE_A));
3347
3348 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3349 PIPE_CRC_DONE_INTERRUPT_STATUS;
3350
120dda4f
VS
3351 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3352 for_each_pipe(dev_priv, pipe)
3353 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
f8b79e58
ID
3354
3355 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3356 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3357 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
120dda4f
VS
3358 if (IS_CHERRYVIEW(dev_priv))
3359 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
f8b79e58
ID
3360 dev_priv->irq_mask &= ~iir_mask;
3361
3362 I915_WRITE(VLV_IIR, iir_mask);
3363 I915_WRITE(VLV_IIR, iir_mask);
f8b79e58 3364 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
76e41860
VS
3365 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3366 POSTING_READ(VLV_IMR);
f8b79e58
ID
3367}
3368
3369static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3370{
3371 u32 pipestat_mask;
3372 u32 iir_mask;
120dda4f 3373 enum pipe pipe;
f8b79e58
ID
3374
3375 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3376 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
6c7fba04 3377 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
120dda4f
VS
3378 if (IS_CHERRYVIEW(dev_priv))
3379 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
f8b79e58
ID
3380
3381 dev_priv->irq_mask |= iir_mask;
f8b79e58 3382 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
76e41860 3383 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
f8b79e58
ID
3384 I915_WRITE(VLV_IIR, iir_mask);
3385 I915_WRITE(VLV_IIR, iir_mask);
3386 POSTING_READ(VLV_IIR);
3387
3388 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3389 PIPE_CRC_DONE_INTERRUPT_STATUS;
3390
120dda4f
VS
3391 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3392 for_each_pipe(dev_priv, pipe)
3393 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
f8b79e58
ID
3394
3395 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3396 PIPE_FIFO_UNDERRUN_STATUS;
120dda4f
VS
3397
3398 for_each_pipe(dev_priv, pipe)
3399 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
f8b79e58
ID
3400 POSTING_READ(PIPESTAT(PIPE_A));
3401}
3402
3403void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3404{
3405 assert_spin_locked(&dev_priv->irq_lock);
3406
3407 if (dev_priv->display_irqs_enabled)
3408 return;
3409
3410 dev_priv->display_irqs_enabled = true;
3411
950eabaf 3412 if (intel_irqs_enabled(dev_priv))
f8b79e58
ID
3413 valleyview_display_irqs_install(dev_priv);
3414}
3415
3416void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3417{
3418 assert_spin_locked(&dev_priv->irq_lock);
3419
3420 if (!dev_priv->display_irqs_enabled)
3421 return;
3422
3423 dev_priv->display_irqs_enabled = false;
3424
950eabaf 3425 if (intel_irqs_enabled(dev_priv))
f8b79e58
ID
3426 valleyview_display_irqs_uninstall(dev_priv);
3427}
3428
0e6c9a9e 3429static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
7e231dbe 3430{
f8b79e58 3431 dev_priv->irq_mask = ~0;
7e231dbe 3432
20afbda2
DV
3433 I915_WRITE(PORT_HOTPLUG_EN, 0);
3434 POSTING_READ(PORT_HOTPLUG_EN);
3435
7e231dbe 3436 I915_WRITE(VLV_IIR, 0xffffffff);
76e41860
VS
3437 I915_WRITE(VLV_IIR, 0xffffffff);
3438 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3439 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3440 POSTING_READ(VLV_IMR);
7e231dbe 3441
b79480ba
DV
3442 /* Interrupt setup is already guaranteed to be single-threaded, this is
3443 * just to make the assert_spin_locked check happy. */
d6207435 3444 spin_lock_irq(&dev_priv->irq_lock);
f8b79e58
ID
3445 if (dev_priv->display_irqs_enabled)
3446 valleyview_display_irqs_install(dev_priv);
d6207435 3447 spin_unlock_irq(&dev_priv->irq_lock);
0e6c9a9e
VS
3448}
3449
3450static int valleyview_irq_postinstall(struct drm_device *dev)
3451{
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453
3454 vlv_display_irq_postinstall(dev_priv);
7e231dbe 3455
0a9a8c91 3456 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3457
3458 /* ack & enable invalid PTE error interrupts */
3459#if 0 /* FIXME: add support to irq handler for checking these bits */
3460 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3461 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3462#endif
3463
3464 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3465
3466 return 0;
3467}
3468
abd58f01
BW
3469static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3470{
abd58f01
BW
3471 /* These are interrupts we'll toggle with the ring mask register */
3472 uint32_t gt_interrupts[] = {
3473 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
73d477f6 3474 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
abd58f01 3475 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
73d477f6
OM
3476 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3477 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
abd58f01 3478 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
73d477f6
OM
3479 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3480 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3481 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
abd58f01 3482 0,
73d477f6
OM
3483 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3484 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
abd58f01
BW
3485 };
3486
0961021a 3487 dev_priv->pm_irq_mask = 0xffffffff;
9a2d2d87
D
3488 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3489 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3490 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3491 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
abd58f01
BW
3492}
3493
3494static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3495{
770de83d
DL
3496 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3497 uint32_t de_pipe_enables;
abd58f01 3498 int pipe;
88e04703 3499 u32 aux_en = GEN8_AUX_CHANNEL_A;
770de83d 3500
88e04703 3501 if (IS_GEN9(dev_priv)) {
770de83d
DL
3502 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3503 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
88e04703
JB
3504 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3505 GEN9_AUX_CHANNEL_D;
3506 } else
770de83d
DL
3507 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3508 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3509
3510 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3511 GEN8_PIPE_FIFO_UNDERRUN;
3512
13b3a0a7
DV
3513 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3514 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3515 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3516
055e393f 3517 for_each_pipe(dev_priv, pipe)
f458ebbc 3518 if (intel_display_power_is_enabled(dev_priv,
813bde43
PZ
3519 POWER_DOMAIN_PIPE(pipe)))
3520 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3521 dev_priv->de_irq_mask[pipe],
3522 de_pipe_enables);
abd58f01 3523
88e04703 3524 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
abd58f01
BW
3525}
3526
3527static int gen8_irq_postinstall(struct drm_device *dev)
3528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530
622364b6
PZ
3531 ibx_irq_pre_postinstall(dev);
3532
abd58f01
BW
3533 gen8_gt_irq_postinstall(dev_priv);
3534 gen8_de_irq_postinstall(dev_priv);
3535
3536 ibx_irq_postinstall(dev);
3537
3538 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3539 POSTING_READ(GEN8_MASTER_IRQ);
3540
3541 return 0;
3542}
3543
43f328d7
VS
3544static int cherryview_irq_postinstall(struct drm_device *dev)
3545{
3546 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7 3547
c2b66797 3548 vlv_display_irq_postinstall(dev_priv);
43f328d7
VS
3549
3550 gen8_gt_irq_postinstall(dev_priv);
3551
3552 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3553 POSTING_READ(GEN8_MASTER_IRQ);
3554
3555 return 0;
3556}
3557
abd58f01
BW
3558static void gen8_irq_uninstall(struct drm_device *dev)
3559{
3560 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3561
3562 if (!dev_priv)
3563 return;
3564
823f6b38 3565 gen8_irq_reset(dev);
abd58f01
BW
3566}
3567
8ea0be4f
VS
3568static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3569{
3570 /* Interrupt setup is already guaranteed to be single-threaded, this is
3571 * just to make the assert_spin_locked check happy. */
3572 spin_lock_irq(&dev_priv->irq_lock);
3573 if (dev_priv->display_irqs_enabled)
3574 valleyview_display_irqs_uninstall(dev_priv);
3575 spin_unlock_irq(&dev_priv->irq_lock);
3576
3577 vlv_display_irq_reset(dev_priv);
3578
3579 dev_priv->irq_mask = 0;
3580}
3581
7e231dbe
JB
3582static void valleyview_irq_uninstall(struct drm_device *dev)
3583{
2d1013dd 3584 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
3585
3586 if (!dev_priv)
3587 return;
3588
843d0e7d
ID
3589 I915_WRITE(VLV_MASTER_IER, 0);
3590
893fce8e
VS
3591 gen5_gt_irq_reset(dev);
3592
7e231dbe 3593 I915_WRITE(HWSTAM, 0xffffffff);
f8b79e58 3594
8ea0be4f 3595 vlv_display_irq_uninstall(dev_priv);
7e231dbe
JB
3596}
3597
43f328d7
VS
3598static void cherryview_irq_uninstall(struct drm_device *dev)
3599{
3600 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3601
3602 if (!dev_priv)
3603 return;
3604
3605 I915_WRITE(GEN8_MASTER_IRQ, 0);
3606 POSTING_READ(GEN8_MASTER_IRQ);
3607
a2c30fba 3608 gen8_gt_irq_reset(dev_priv);
43f328d7 3609
a2c30fba 3610 GEN5_IRQ_RESET(GEN8_PCU_);
43f328d7 3611
c2b66797 3612 vlv_display_irq_uninstall(dev_priv);
43f328d7
VS
3613}
3614
f71d4af4 3615static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3616{
2d1013dd 3617 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3618
3619 if (!dev_priv)
3620 return;
3621
be30b29f 3622 ironlake_irq_reset(dev);
036a4a7d
ZW
3623}
3624
a266c7d5 3625static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3626{
2d1013dd 3627 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3628 int pipe;
91e3738e 3629
055e393f 3630 for_each_pipe(dev_priv, pipe)
9db4a9c7 3631 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3632 I915_WRITE16(IMR, 0xffff);
3633 I915_WRITE16(IER, 0x0);
3634 POSTING_READ16(IER);
c2798b19
CW
3635}
3636
3637static int i8xx_irq_postinstall(struct drm_device *dev)
3638{
2d1013dd 3639 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19 3640
c2798b19
CW
3641 I915_WRITE16(EMR,
3642 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3643
3644 /* Unmask the interrupts that we always want on. */
3645 dev_priv->irq_mask =
3646 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3647 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3648 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3649 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3650 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3651 I915_WRITE16(IMR, dev_priv->irq_mask);
3652
3653 I915_WRITE16(IER,
3654 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3655 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3656 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3657 I915_USER_INTERRUPT);
3658 POSTING_READ16(IER);
3659
379ef82d
DV
3660 /* Interrupt setup is already guaranteed to be single-threaded, this is
3661 * just to make the assert_spin_locked check happy. */
d6207435 3662 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
3663 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3664 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 3665 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 3666
c2798b19
CW
3667 return 0;
3668}
3669
90a72f87
VS
3670/*
3671 * Returns true when a page flip has completed.
3672 */
3673static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3674 int plane, int pipe, u32 iir)
90a72f87 3675{
2d1013dd 3676 struct drm_i915_private *dev_priv = dev->dev_private;
1f1c2e24 3677 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87 3678
8d7849db 3679 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3680 return false;
3681
3682 if ((iir & flip_pending) == 0)
d6bbafa1 3683 goto check_page_flip;
90a72f87 3684
1f1c2e24 3685 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3686
3687 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3688 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3689 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3690 * the flip is completed (no longer pending). Since this doesn't raise
3691 * an interrupt per se, we watch for the change at vblank.
3692 */
3693 if (I915_READ16(ISR) & flip_pending)
d6bbafa1 3694 goto check_page_flip;
90a72f87
VS
3695
3696 intel_finish_page_flip(dev, pipe);
90a72f87 3697 return true;
d6bbafa1
CW
3698
3699check_page_flip:
3700 intel_check_page_flip(dev, pipe);
3701 return false;
90a72f87
VS
3702}
3703
ff1f525e 3704static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19 3705{
45a83f84 3706 struct drm_device *dev = arg;
2d1013dd 3707 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3708 u16 iir, new_iir;
3709 u32 pipe_stats[2];
c2798b19
CW
3710 int pipe;
3711 u16 flip_mask =
3712 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3713 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3714
c2798b19
CW
3715 iir = I915_READ16(IIR);
3716 if (iir == 0)
3717 return IRQ_NONE;
3718
3719 while (iir & ~flip_mask) {
3720 /* Can't rely on pipestat interrupt bit in iir as it might
3721 * have been cleared after the pipestat interrupt was received.
3722 * It doesn't set the bit in iir again, but it still produces
3723 * interrupts (for non-MSI).
3724 */
222c7f51 3725 spin_lock(&dev_priv->irq_lock);
c2798b19 3726 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3727 i915_handle_error(dev, false,
3728 "Command parser error, iir 0x%08x",
3729 iir);
c2798b19 3730
055e393f 3731 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
3732 int reg = PIPESTAT(pipe);
3733 pipe_stats[pipe] = I915_READ(reg);
3734
3735 /*
3736 * Clear the PIPE*STAT regs before the IIR
3737 */
2d9d2b0b 3738 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3739 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19 3740 }
222c7f51 3741 spin_unlock(&dev_priv->irq_lock);
c2798b19
CW
3742
3743 I915_WRITE16(IIR, iir & ~flip_mask);
3744 new_iir = I915_READ16(IIR); /* Flush posted writes */
3745
d05c617e 3746 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3747
3748 if (iir & I915_USER_INTERRUPT)
3749 notify_ring(dev, &dev_priv->ring[RCS]);
3750
055e393f 3751 for_each_pipe(dev_priv, pipe) {
1f1c2e24 3752 int plane = pipe;
3a77c4c4 3753 if (HAS_FBC(dev))
1f1c2e24
VS
3754 plane = !plane;
3755
4356d586 3756 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3757 i8xx_handle_vblank(dev, plane, pipe, iir))
3758 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3759
4356d586 3760 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3761 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b 3762
1f7247c0
DV
3763 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3764 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3765 pipe);
4356d586 3766 }
c2798b19
CW
3767
3768 iir = new_iir;
3769 }
3770
3771 return IRQ_HANDLED;
3772}
3773
3774static void i8xx_irq_uninstall(struct drm_device * dev)
3775{
2d1013dd 3776 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3777 int pipe;
3778
055e393f 3779 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
3780 /* Clear enable bits; then clear status bits */
3781 I915_WRITE(PIPESTAT(pipe), 0);
3782 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3783 }
3784 I915_WRITE16(IMR, 0xffff);
3785 I915_WRITE16(IER, 0x0);
3786 I915_WRITE16(IIR, I915_READ16(IIR));
3787}
3788
a266c7d5
CW
3789static void i915_irq_preinstall(struct drm_device * dev)
3790{
2d1013dd 3791 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3792 int pipe;
3793
a266c7d5
CW
3794 if (I915_HAS_HOTPLUG(dev)) {
3795 I915_WRITE(PORT_HOTPLUG_EN, 0);
3796 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3797 }
3798
00d98ebd 3799 I915_WRITE16(HWSTAM, 0xeffe);
055e393f 3800 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
3801 I915_WRITE(PIPESTAT(pipe), 0);
3802 I915_WRITE(IMR, 0xffffffff);
3803 I915_WRITE(IER, 0x0);
3804 POSTING_READ(IER);
3805}
3806
3807static int i915_irq_postinstall(struct drm_device *dev)
3808{
2d1013dd 3809 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 3810 u32 enable_mask;
a266c7d5 3811
38bde180
CW
3812 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3813
3814 /* Unmask the interrupts that we always want on. */
3815 dev_priv->irq_mask =
3816 ~(I915_ASLE_INTERRUPT |
3817 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3818 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3819 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3820 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3821 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3822
3823 enable_mask =
3824 I915_ASLE_INTERRUPT |
3825 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3826 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3827 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3828 I915_USER_INTERRUPT;
3829
a266c7d5 3830 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3831 I915_WRITE(PORT_HOTPLUG_EN, 0);
3832 POSTING_READ(PORT_HOTPLUG_EN);
3833
a266c7d5
CW
3834 /* Enable in IER... */
3835 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3836 /* and unmask in IMR */
3837 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3838 }
3839
a266c7d5
CW
3840 I915_WRITE(IMR, dev_priv->irq_mask);
3841 I915_WRITE(IER, enable_mask);
3842 POSTING_READ(IER);
3843
f49e38dd 3844 i915_enable_asle_pipestat(dev);
20afbda2 3845
379ef82d
DV
3846 /* Interrupt setup is already guaranteed to be single-threaded, this is
3847 * just to make the assert_spin_locked check happy. */
d6207435 3848 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
3849 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3850 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 3851 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 3852
20afbda2
DV
3853 return 0;
3854}
3855
90a72f87
VS
3856/*
3857 * Returns true when a page flip has completed.
3858 */
3859static bool i915_handle_vblank(struct drm_device *dev,
3860 int plane, int pipe, u32 iir)
3861{
2d1013dd 3862 struct drm_i915_private *dev_priv = dev->dev_private;
90a72f87
VS
3863 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3864
8d7849db 3865 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3866 return false;
3867
3868 if ((iir & flip_pending) == 0)
d6bbafa1 3869 goto check_page_flip;
90a72f87
VS
3870
3871 intel_prepare_page_flip(dev, plane);
3872
3873 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3874 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3875 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3876 * the flip is completed (no longer pending). Since this doesn't raise
3877 * an interrupt per se, we watch for the change at vblank.
3878 */
3879 if (I915_READ(ISR) & flip_pending)
d6bbafa1 3880 goto check_page_flip;
90a72f87
VS
3881
3882 intel_finish_page_flip(dev, pipe);
90a72f87 3883 return true;
d6bbafa1
CW
3884
3885check_page_flip:
3886 intel_check_page_flip(dev, pipe);
3887 return false;
90a72f87
VS
3888}
3889
ff1f525e 3890static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5 3891{
45a83f84 3892 struct drm_device *dev = arg;
2d1013dd 3893 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 3894 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
38bde180
CW
3895 u32 flip_mask =
3896 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3897 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3898 int pipe, ret = IRQ_NONE;
a266c7d5 3899
a266c7d5 3900 iir = I915_READ(IIR);
38bde180
CW
3901 do {
3902 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3903 bool blc_event = false;
a266c7d5
CW
3904
3905 /* Can't rely on pipestat interrupt bit in iir as it might
3906 * have been cleared after the pipestat interrupt was received.
3907 * It doesn't set the bit in iir again, but it still produces
3908 * interrupts (for non-MSI).
3909 */
222c7f51 3910 spin_lock(&dev_priv->irq_lock);
a266c7d5 3911 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3912 i915_handle_error(dev, false,
3913 "Command parser error, iir 0x%08x",
3914 iir);
a266c7d5 3915
055e393f 3916 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
3917 int reg = PIPESTAT(pipe);
3918 pipe_stats[pipe] = I915_READ(reg);
3919
38bde180 3920 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3921 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3922 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3923 irq_received = true;
a266c7d5
CW
3924 }
3925 }
222c7f51 3926 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
3927
3928 if (!irq_received)
3929 break;
3930
a266c7d5 3931 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
3932 if (I915_HAS_HOTPLUG(dev) &&
3933 iir & I915_DISPLAY_PORT_INTERRUPT)
3934 i9xx_hpd_irq_handler(dev);
a266c7d5 3935
38bde180 3936 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3937 new_iir = I915_READ(IIR); /* Flush posted writes */
3938
a266c7d5
CW
3939 if (iir & I915_USER_INTERRUPT)
3940 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3941
055e393f 3942 for_each_pipe(dev_priv, pipe) {
38bde180 3943 int plane = pipe;
3a77c4c4 3944 if (HAS_FBC(dev))
38bde180 3945 plane = !plane;
90a72f87 3946
8291ee90 3947 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3948 i915_handle_vblank(dev, plane, pipe, iir))
3949 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3950
3951 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3952 blc_event = true;
4356d586
DV
3953
3954 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3955 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b 3956
1f7247c0
DV
3957 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3958 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3959 pipe);
a266c7d5
CW
3960 }
3961
a266c7d5
CW
3962 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3963 intel_opregion_asle_intr(dev);
3964
3965 /* With MSI, interrupts are only generated when iir
3966 * transitions from zero to nonzero. If another bit got
3967 * set while we were handling the existing iir bits, then
3968 * we would never get another interrupt.
3969 *
3970 * This is fine on non-MSI as well, as if we hit this path
3971 * we avoid exiting the interrupt handler only to generate
3972 * another one.
3973 *
3974 * Note that for MSI this could cause a stray interrupt report
3975 * if an interrupt landed in the time between writing IIR and
3976 * the posting read. This should be rare enough to never
3977 * trigger the 99% of 100,000 interrupts test for disabling
3978 * stray interrupts.
3979 */
38bde180 3980 ret = IRQ_HANDLED;
a266c7d5 3981 iir = new_iir;
38bde180 3982 } while (iir & ~flip_mask);
a266c7d5 3983
d05c617e 3984 i915_update_dri1_breadcrumb(dev);
8291ee90 3985
a266c7d5
CW
3986 return ret;
3987}
3988
3989static void i915_irq_uninstall(struct drm_device * dev)
3990{
2d1013dd 3991 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3992 int pipe;
3993
a266c7d5
CW
3994 if (I915_HAS_HOTPLUG(dev)) {
3995 I915_WRITE(PORT_HOTPLUG_EN, 0);
3996 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3997 }
3998
00d98ebd 3999 I915_WRITE16(HWSTAM, 0xffff);
055e393f 4000 for_each_pipe(dev_priv, pipe) {
55b39755 4001 /* Clear enable bits; then clear status bits */
a266c7d5 4002 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
4003 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4004 }
a266c7d5
CW
4005 I915_WRITE(IMR, 0xffffffff);
4006 I915_WRITE(IER, 0x0);
4007
a266c7d5
CW
4008 I915_WRITE(IIR, I915_READ(IIR));
4009}
4010
4011static void i965_irq_preinstall(struct drm_device * dev)
4012{
2d1013dd 4013 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4014 int pipe;
4015
adca4730
CW
4016 I915_WRITE(PORT_HOTPLUG_EN, 0);
4017 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4018
4019 I915_WRITE(HWSTAM, 0xeffe);
055e393f 4020 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4021 I915_WRITE(PIPESTAT(pipe), 0);
4022 I915_WRITE(IMR, 0xffffffff);
4023 I915_WRITE(IER, 0x0);
4024 POSTING_READ(IER);
4025}
4026
4027static int i965_irq_postinstall(struct drm_device *dev)
4028{
2d1013dd 4029 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 4030 u32 enable_mask;
a266c7d5
CW
4031 u32 error_mask;
4032
a266c7d5 4033 /* Unmask the interrupts that we always want on. */
bbba0a97 4034 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 4035 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
4036 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4037 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4038 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4039 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4040 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4041
4042 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
4043 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4044 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
4045 enable_mask |= I915_USER_INTERRUPT;
4046
4047 if (IS_G4X(dev))
4048 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 4049
b79480ba
DV
4050 /* Interrupt setup is already guaranteed to be single-threaded, this is
4051 * just to make the assert_spin_locked check happy. */
d6207435 4052 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
4053 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4054 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4055 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 4056 spin_unlock_irq(&dev_priv->irq_lock);
a266c7d5 4057
a266c7d5
CW
4058 /*
4059 * Enable some error detection, note the instruction error mask
4060 * bit is reserved, so we leave it masked.
4061 */
4062 if (IS_G4X(dev)) {
4063 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4064 GM45_ERROR_MEM_PRIV |
4065 GM45_ERROR_CP_PRIV |
4066 I915_ERROR_MEMORY_REFRESH);
4067 } else {
4068 error_mask = ~(I915_ERROR_PAGE_TABLE |
4069 I915_ERROR_MEMORY_REFRESH);
4070 }
4071 I915_WRITE(EMR, error_mask);
4072
4073 I915_WRITE(IMR, dev_priv->irq_mask);
4074 I915_WRITE(IER, enable_mask);
4075 POSTING_READ(IER);
4076
20afbda2
DV
4077 I915_WRITE(PORT_HOTPLUG_EN, 0);
4078 POSTING_READ(PORT_HOTPLUG_EN);
4079
f49e38dd 4080 i915_enable_asle_pipestat(dev);
20afbda2
DV
4081
4082 return 0;
4083}
4084
bac56d5b 4085static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2 4086{
2d1013dd 4087 struct drm_i915_private *dev_priv = dev->dev_private;
cd569aed 4088 struct intel_encoder *intel_encoder;
20afbda2
DV
4089 u32 hotplug_en;
4090
b5ea2d56
DV
4091 assert_spin_locked(&dev_priv->irq_lock);
4092
bac56d5b
EE
4093 if (I915_HAS_HOTPLUG(dev)) {
4094 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4095 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4096 /* Note HDMI and DP share hotplug bits */
e5868a31 4097 /* enable bits are the same for all generations */
b2784e15 4098 for_each_intel_encoder(dev, intel_encoder)
cd569aed
EE
4099 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4100 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
4101 /* Programming the CRT detection parameters tends
4102 to generate a spurious hotplug event about three
4103 seconds later. So just do it once.
4104 */
4105 if (IS_G4X(dev))
4106 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 4107 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 4108 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 4109
bac56d5b
EE
4110 /* Ignore TV since it's buggy */
4111 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4112 }
a266c7d5
CW
4113}
4114
ff1f525e 4115static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5 4116{
45a83f84 4117 struct drm_device *dev = arg;
2d1013dd 4118 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4119 u32 iir, new_iir;
4120 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 4121 int ret = IRQ_NONE, pipe;
21ad8330
VS
4122 u32 flip_mask =
4123 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4124 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 4125
a266c7d5
CW
4126 iir = I915_READ(IIR);
4127
a266c7d5 4128 for (;;) {
501e01d7 4129 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
4130 bool blc_event = false;
4131
a266c7d5
CW
4132 /* Can't rely on pipestat interrupt bit in iir as it might
4133 * have been cleared after the pipestat interrupt was received.
4134 * It doesn't set the bit in iir again, but it still produces
4135 * interrupts (for non-MSI).
4136 */
222c7f51 4137 spin_lock(&dev_priv->irq_lock);
a266c7d5 4138 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
4139 i915_handle_error(dev, false,
4140 "Command parser error, iir 0x%08x",
4141 iir);
a266c7d5 4142
055e393f 4143 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
4144 int reg = PIPESTAT(pipe);
4145 pipe_stats[pipe] = I915_READ(reg);
4146
4147 /*
4148 * Clear the PIPE*STAT regs before the IIR
4149 */
4150 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4151 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 4152 irq_received = true;
a266c7d5
CW
4153 }
4154 }
222c7f51 4155 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
4156
4157 if (!irq_received)
4158 break;
4159
4160 ret = IRQ_HANDLED;
4161
4162 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4163 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4164 i9xx_hpd_irq_handler(dev);
a266c7d5 4165
21ad8330 4166 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4167 new_iir = I915_READ(IIR); /* Flush posted writes */
4168
a266c7d5
CW
4169 if (iir & I915_USER_INTERRUPT)
4170 notify_ring(dev, &dev_priv->ring[RCS]);
4171 if (iir & I915_BSD_USER_INTERRUPT)
4172 notify_ring(dev, &dev_priv->ring[VCS]);
4173
055e393f 4174 for_each_pipe(dev_priv, pipe) {
2c8ba29f 4175 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4176 i915_handle_vblank(dev, pipe, pipe, iir))
4177 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
4178
4179 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4180 blc_event = true;
4356d586
DV
4181
4182 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4183 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 4184
1f7247c0
DV
4185 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4186 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2d9d2b0b 4187 }
a266c7d5
CW
4188
4189 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4190 intel_opregion_asle_intr(dev);
4191
515ac2bb
DV
4192 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4193 gmbus_irq_handler(dev);
4194
a266c7d5
CW
4195 /* With MSI, interrupts are only generated when iir
4196 * transitions from zero to nonzero. If another bit got
4197 * set while we were handling the existing iir bits, then
4198 * we would never get another interrupt.
4199 *
4200 * This is fine on non-MSI as well, as if we hit this path
4201 * we avoid exiting the interrupt handler only to generate
4202 * another one.
4203 *
4204 * Note that for MSI this could cause a stray interrupt report
4205 * if an interrupt landed in the time between writing IIR and
4206 * the posting read. This should be rare enough to never
4207 * trigger the 99% of 100,000 interrupts test for disabling
4208 * stray interrupts.
4209 */
4210 iir = new_iir;
4211 }
4212
d05c617e 4213 i915_update_dri1_breadcrumb(dev);
2c8ba29f 4214
a266c7d5
CW
4215 return ret;
4216}
4217
4218static void i965_irq_uninstall(struct drm_device * dev)
4219{
2d1013dd 4220 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4221 int pipe;
4222
4223 if (!dev_priv)
4224 return;
4225
adca4730
CW
4226 I915_WRITE(PORT_HOTPLUG_EN, 0);
4227 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4228
4229 I915_WRITE(HWSTAM, 0xffffffff);
055e393f 4230 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4231 I915_WRITE(PIPESTAT(pipe), 0);
4232 I915_WRITE(IMR, 0xffffffff);
4233 I915_WRITE(IER, 0x0);
4234
055e393f 4235 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4236 I915_WRITE(PIPESTAT(pipe),
4237 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4238 I915_WRITE(IIR, I915_READ(IIR));
4239}
4240
4cb21832 4241static void intel_hpd_irq_reenable_work(struct work_struct *work)
ac4c16c5 4242{
6323751d
ID
4243 struct drm_i915_private *dev_priv =
4244 container_of(work, typeof(*dev_priv),
4245 hotplug_reenable_work.work);
ac4c16c5
EE
4246 struct drm_device *dev = dev_priv->dev;
4247 struct drm_mode_config *mode_config = &dev->mode_config;
ac4c16c5
EE
4248 int i;
4249
6323751d
ID
4250 intel_runtime_pm_get(dev_priv);
4251
4cb21832 4252 spin_lock_irq(&dev_priv->irq_lock);
ac4c16c5
EE
4253 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4254 struct drm_connector *connector;
4255
4256 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4257 continue;
4258
4259 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4260
4261 list_for_each_entry(connector, &mode_config->connector_list, head) {
4262 struct intel_connector *intel_connector = to_intel_connector(connector);
4263
4264 if (intel_connector->encoder->hpd_pin == i) {
4265 if (connector->polled != intel_connector->polled)
4266 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
c23cc417 4267 connector->name);
ac4c16c5
EE
4268 connector->polled = intel_connector->polled;
4269 if (!connector->polled)
4270 connector->polled = DRM_CONNECTOR_POLL_HPD;
4271 }
4272 }
4273 }
4274 if (dev_priv->display.hpd_irq_setup)
4275 dev_priv->display.hpd_irq_setup(dev);
4cb21832 4276 spin_unlock_irq(&dev_priv->irq_lock);
6323751d
ID
4277
4278 intel_runtime_pm_put(dev_priv);
ac4c16c5
EE
4279}
4280
fca52a55
DV
4281/**
4282 * intel_irq_init - initializes irq support
4283 * @dev_priv: i915 device instance
4284 *
4285 * This function initializes all the irq support including work items, timers
4286 * and all the vtables. It does not setup the interrupt itself though.
4287 */
b963291c 4288void intel_irq_init(struct drm_i915_private *dev_priv)
f71d4af4 4289{
b963291c 4290 struct drm_device *dev = dev_priv->dev;
8b2e326d
CW
4291
4292 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
13cf5504 4293 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
99584db3 4294 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 4295 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4296 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4297
a6706b45 4298 /* Let's track the enabled rps events */
b963291c 4299 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6c65a587 4300 /* WaGsvRC0ResidencyMethod:vlv */
31685c25
D
4301 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4302 else
4303 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
a6706b45 4304
99584db3
DV
4305 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4306 i915_hangcheck_elapsed,
61bac78e 4307 (unsigned long) dev);
6323751d 4308 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4cb21832 4309 intel_hpd_irq_reenable_work);
61bac78e 4310
97a19a24 4311 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4312
b963291c 4313 if (IS_GEN2(dev_priv)) {
4cdb83ec
VS
4314 dev->max_vblank_count = 0;
4315 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
b963291c 4316 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
f71d4af4
JB
4317 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4318 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4319 } else {
4320 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4321 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4322 }
4323
21da2700
VS
4324 /*
4325 * Opt out of the vblank disable timer on everything except gen2.
4326 * Gen2 doesn't have a hardware frame counter and so depends on
4327 * vblank interrupts to produce sane vblank seuquence numbers.
4328 */
b963291c 4329 if (!IS_GEN2(dev_priv))
21da2700
VS
4330 dev->vblank_disable_immediate = true;
4331
c2baf4b7 4332 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4333 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4334 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4335 }
f71d4af4 4336
b963291c 4337 if (IS_CHERRYVIEW(dev_priv)) {
43f328d7
VS
4338 dev->driver->irq_handler = cherryview_irq_handler;
4339 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4340 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4341 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4342 dev->driver->enable_vblank = valleyview_enable_vblank;
4343 dev->driver->disable_vblank = valleyview_disable_vblank;
4344 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4345 } else if (IS_VALLEYVIEW(dev_priv)) {
7e231dbe
JB
4346 dev->driver->irq_handler = valleyview_irq_handler;
4347 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4348 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4349 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4350 dev->driver->enable_vblank = valleyview_enable_vblank;
4351 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4352 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4353 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
abd58f01 4354 dev->driver->irq_handler = gen8_irq_handler;
723761b8 4355 dev->driver->irq_preinstall = gen8_irq_reset;
abd58f01
BW
4356 dev->driver->irq_postinstall = gen8_irq_postinstall;
4357 dev->driver->irq_uninstall = gen8_irq_uninstall;
4358 dev->driver->enable_vblank = gen8_enable_vblank;
4359 dev->driver->disable_vblank = gen8_disable_vblank;
4360 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4361 } else if (HAS_PCH_SPLIT(dev)) {
4362 dev->driver->irq_handler = ironlake_irq_handler;
723761b8 4363 dev->driver->irq_preinstall = ironlake_irq_reset;
f71d4af4
JB
4364 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4365 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4366 dev->driver->enable_vblank = ironlake_enable_vblank;
4367 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4368 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4369 } else {
b963291c 4370 if (INTEL_INFO(dev_priv)->gen == 2) {
c2798b19
CW
4371 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4372 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4373 dev->driver->irq_handler = i8xx_irq_handler;
4374 dev->driver->irq_uninstall = i8xx_irq_uninstall;
b963291c 4375 } else if (INTEL_INFO(dev_priv)->gen == 3) {
a266c7d5
CW
4376 dev->driver->irq_preinstall = i915_irq_preinstall;
4377 dev->driver->irq_postinstall = i915_irq_postinstall;
4378 dev->driver->irq_uninstall = i915_irq_uninstall;
4379 dev->driver->irq_handler = i915_irq_handler;
20afbda2 4380 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4381 } else {
a266c7d5
CW
4382 dev->driver->irq_preinstall = i965_irq_preinstall;
4383 dev->driver->irq_postinstall = i965_irq_postinstall;
4384 dev->driver->irq_uninstall = i965_irq_uninstall;
4385 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 4386 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4387 }
f71d4af4
JB
4388 dev->driver->enable_vblank = i915_enable_vblank;
4389 dev->driver->disable_vblank = i915_disable_vblank;
4390 }
4391}
20afbda2 4392
fca52a55
DV
4393/**
4394 * intel_hpd_init - initializes and enables hpd support
4395 * @dev_priv: i915 device instance
4396 *
4397 * This function enables the hotplug support. It requires that interrupts have
4398 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4399 * poll request can run concurrently to other code, so locking rules must be
4400 * obeyed.
4401 *
4402 * This is a separate step from interrupt enabling to simplify the locking rules
4403 * in the driver load and resume code.
4404 */
b963291c 4405void intel_hpd_init(struct drm_i915_private *dev_priv)
20afbda2 4406{
b963291c 4407 struct drm_device *dev = dev_priv->dev;
821450c6
EE
4408 struct drm_mode_config *mode_config = &dev->mode_config;
4409 struct drm_connector *connector;
4410 int i;
20afbda2 4411
821450c6
EE
4412 for (i = 1; i < HPD_NUM_PINS; i++) {
4413 dev_priv->hpd_stats[i].hpd_cnt = 0;
4414 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4415 }
4416 list_for_each_entry(connector, &mode_config->connector_list, head) {
4417 struct intel_connector *intel_connector = to_intel_connector(connector);
4418 connector->polled = intel_connector->polled;
0e32b39c
DA
4419 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4420 connector->polled = DRM_CONNECTOR_POLL_HPD;
4421 if (intel_connector->mst_port)
821450c6
EE
4422 connector->polled = DRM_CONNECTOR_POLL_HPD;
4423 }
b5ea2d56
DV
4424
4425 /* Interrupt setup is already guaranteed to be single-threaded, this is
4426 * just to make the assert_spin_locked checks happy. */
d6207435 4427 spin_lock_irq(&dev_priv->irq_lock);
20afbda2
DV
4428 if (dev_priv->display.hpd_irq_setup)
4429 dev_priv->display.hpd_irq_setup(dev);
d6207435 4430 spin_unlock_irq(&dev_priv->irq_lock);
20afbda2 4431}
c67a470b 4432
fca52a55
DV
4433/**
4434 * intel_irq_install - enables the hardware interrupt
4435 * @dev_priv: i915 device instance
4436 *
4437 * This function enables the hardware interrupt handling, but leaves the hotplug
4438 * handling still disabled. It is called after intel_irq_init().
4439 *
4440 * In the driver load and resume code we need working interrupts in a few places
4441 * but don't want to deal with the hassle of concurrent probe and hotplug
4442 * workers. Hence the split into this two-stage approach.
4443 */
2aeb7d3a
DV
4444int intel_irq_install(struct drm_i915_private *dev_priv)
4445{
4446 /*
4447 * We enable some interrupt sources in our postinstall hooks, so mark
4448 * interrupts as enabled _before_ actually enabling them to avoid
4449 * special cases in our ordering checks.
4450 */
4451 dev_priv->pm.irqs_enabled = true;
4452
4453 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4454}
4455
fca52a55
DV
4456/**
4457 * intel_irq_uninstall - finilizes all irq handling
4458 * @dev_priv: i915 device instance
4459 *
4460 * This stops interrupt and hotplug handling and unregisters and frees all
4461 * resources acquired in the init functions.
4462 */
2aeb7d3a
DV
4463void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4464{
4465 drm_irq_uninstall(dev_priv->dev);
4466 intel_hpd_cancel_work(dev_priv);
4467 dev_priv->pm.irqs_enabled = false;
4468}
4469
fca52a55
DV
4470/**
4471 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4472 * @dev_priv: i915 device instance
4473 *
4474 * This function is used to disable interrupts at runtime, both in the runtime
4475 * pm and the system suspend/resume code.
4476 */
b963291c 4477void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4478{
b963291c 4479 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
2aeb7d3a 4480 dev_priv->pm.irqs_enabled = false;
c67a470b
PZ
4481}
4482
fca52a55
DV
4483/**
4484 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4485 * @dev_priv: i915 device instance
4486 *
4487 * This function is used to enable interrupts at runtime, both in the runtime
4488 * pm and the system suspend/resume code.
4489 */
b963291c 4490void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4491{
2aeb7d3a 4492 dev_priv->pm.irqs_enabled = true;
b963291c
DV
4493 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4494 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
c67a470b 4495}