]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_irq.c
drm/i915: Pass explicit mode into mode_from_pipe_config v3
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
036a4a7d 83/* For display hotplug interrupt */
995b6762 84static void
f2b115e6 85ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 86{
4bc9d430
DV
87 assert_spin_locked(&dev_priv->irq_lock);
88
c67a470b
PZ
89 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
1ec14ad3
CW
95 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 98 POSTING_READ(DEIMR);
036a4a7d
ZW
99 }
100}
101
0ff9800a 102static void
f2b115e6 103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 104{
4bc9d430
DV
105 assert_spin_locked(&dev_priv->irq_lock);
106
c67a470b
PZ
107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
1ec14ad3
CW
113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 116 POSTING_READ(DEIMR);
036a4a7d
ZW
117 }
118}
119
43eaea13
PZ
120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
c67a470b
PZ
132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
43eaea13
PZ
140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
edbfdb45
PZ
156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
605cd25b 166 uint32_t new_val;
edbfdb45
PZ
167
168 assert_spin_locked(&dev_priv->irq_lock);
169
c67a470b
PZ
170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
605cd25b 178 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
605cd25b
PZ
182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
185 POSTING_READ(GEN6_PMIMR);
186 }
edbfdb45
PZ
187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
8664281b
PZ
199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
4bc9d430
DV
205 assert_spin_locked(&dev_priv->irq_lock);
206
8664281b
PZ
207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
fee884ed
DV
223 assert_spin_locked(&dev_priv->irq_lock);
224
8664281b
PZ
225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
2d9d2b0b
VS
235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
8664281b
PZ
247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 261 enum pipe pipe, bool enable)
8664281b
PZ
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 264 if (enable) {
7336df65
DV
265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
8664281b
PZ
267 if (!ivb_can_enable_err_int(dev))
268 return;
269
8664281b
PZ
270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
7336df65
DV
272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
8664281b 275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
8664281b
PZ
282 }
283}
284
38d83c96
DV
285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
fee884ed
DV
300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
c67a470b
PZ
316 if (dev_priv->pc8.irqs_disabled &&
317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
319 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
321 interrupt_mask);
322 return;
323 }
324
fee884ed
DV
325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
de28075d
DV
333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
8664281b
PZ
335 bool enable)
336{
8664281b 337 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
340
341 if (enable)
fee884ed 342 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 343 else
fee884ed 344 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
1dd246fb
DV
354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
8664281b
PZ
357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
fee884ed 360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 361 } else {
1dd246fb
DV
362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
fee884ed 366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
8664281b 373 }
8664281b
PZ
374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
390bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
396 unsigned long flags;
397 bool ret;
398
399 spin_lock_irqsave(&dev_priv->irq_lock, flags);
400
401 ret = !intel_crtc->cpu_fifo_underrun_disabled;
402
403 if (enable == ret)
404 goto done;
405
406 intel_crtc->cpu_fifo_underrun_disabled = !enable;
407
2d9d2b0b
VS
408 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
409 i9xx_clear_fifo_underrun(dev, pipe);
410 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
411 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
412 else if (IS_GEN7(dev))
7336df65 413 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
38d83c96
DV
414 else if (IS_GEN8(dev))
415 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
416
417done:
418 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
419 return ret;
420}
421
91d181dd
ID
422static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
423 enum pipe pipe)
424{
425 struct drm_i915_private *dev_priv = dev->dev_private;
426 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
428
429 return !intel_crtc->cpu_fifo_underrun_disabled;
430}
431
8664281b
PZ
432/**
433 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
434 * @dev: drm device
435 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
436 * @enable: true if we want to report FIFO underrun errors, false otherwise
437 *
438 * This function makes us disable or enable PCH fifo underruns for a specific
439 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
440 * underrun reporting for one transcoder may also disable all the other PCH
441 * error interruts for the other transcoders, due to the fact that there's just
442 * one interrupt mask/enable bit for all the transcoders.
443 *
444 * Returns the previous state of underrun reporting.
445 */
446bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
447 enum transcoder pch_transcoder,
448 bool enable)
449{
450 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
451 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
453 unsigned long flags;
454 bool ret;
455
de28075d
DV
456 /*
457 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
458 * has only one pch transcoder A that all pipes can use. To avoid racy
459 * pch transcoder -> pipe lookups from interrupt code simply store the
460 * underrun statistics in crtc A. Since we never expose this anywhere
461 * nor use it outside of the fifo underrun code here using the "wrong"
462 * crtc on LPT won't cause issues.
463 */
8664281b
PZ
464
465 spin_lock_irqsave(&dev_priv->irq_lock, flags);
466
467 ret = !intel_crtc->pch_fifo_underrun_disabled;
468
469 if (enable == ret)
470 goto done;
471
472 intel_crtc->pch_fifo_underrun_disabled = !enable;
473
474 if (HAS_PCH_IBX(dev))
de28075d 475 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
476 else
477 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
478
479done:
480 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
481 return ret;
482}
483
484
7c463586 485void
755e9019
ID
486__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
487 u32 enable_mask, u32 status_mask)
7c463586 488{
46c06a30 489 u32 reg = PIPESTAT(pipe);
755e9019 490 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 491
b79480ba
DV
492 assert_spin_locked(&dev_priv->irq_lock);
493
755e9019
ID
494 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
495 status_mask & ~PIPESTAT_INT_STATUS_MASK))
496 return;
497
498 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
499 return;
500
91d181dd
ID
501 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
502
46c06a30 503 /* Enable the interrupt, clear any pending status */
755e9019 504 pipestat |= enable_mask | status_mask;
46c06a30
VS
505 I915_WRITE(reg, pipestat);
506 POSTING_READ(reg);
7c463586
KP
507}
508
509void
755e9019
ID
510__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
511 u32 enable_mask, u32 status_mask)
7c463586 512{
46c06a30 513 u32 reg = PIPESTAT(pipe);
755e9019 514 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 515
b79480ba
DV
516 assert_spin_locked(&dev_priv->irq_lock);
517
755e9019
ID
518 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
519 status_mask & ~PIPESTAT_INT_STATUS_MASK))
46c06a30
VS
520 return;
521
755e9019
ID
522 if ((pipestat & enable_mask) == 0)
523 return;
524
91d181dd
ID
525 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
526
755e9019 527 pipestat &= ~enable_mask;
46c06a30
VS
528 I915_WRITE(reg, pipestat);
529 POSTING_READ(reg);
7c463586
KP
530}
531
10c59c51
ID
532static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
533{
534 u32 enable_mask = status_mask << 16;
535
536 /*
537 * On pipe A we don't support the PSR interrupt yet, on pipe B the
538 * same bit MBZ.
539 */
540 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
541 return 0;
542
543 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
544 SPRITE0_FLIP_DONE_INT_EN_VLV |
545 SPRITE1_FLIP_DONE_INT_EN_VLV);
546 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
547 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
548 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
549 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
550
551 return enable_mask;
552}
553
755e9019
ID
554void
555i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 status_mask)
557{
558 u32 enable_mask;
559
10c59c51
ID
560 if (IS_VALLEYVIEW(dev_priv->dev))
561 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562 status_mask);
563 else
564 enable_mask = status_mask << 16;
755e9019
ID
565 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566}
567
568void
569i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
10c59c51
ID
574 if (IS_VALLEYVIEW(dev_priv->dev))
575 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
576 status_mask);
577 else
578 enable_mask = status_mask << 16;
755e9019
ID
579 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
01c66889 582/**
f49e38dd 583 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 584 */
f49e38dd 585static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 586{
1ec14ad3
CW
587 drm_i915_private_t *dev_priv = dev->dev_private;
588 unsigned long irqflags;
589
f49e38dd
JN
590 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
591 return;
592
1ec14ad3 593 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 594
755e9019 595 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 596 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 597 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 598 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3
CW
599
600 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
601}
602
0a3e67a4
JB
603/**
604 * i915_pipe_enabled - check if a pipe is enabled
605 * @dev: DRM device
606 * @pipe: pipe to check
607 *
608 * Reading certain registers when the pipe is disabled can hang the chip.
609 * Use this routine to make sure the PLL is running and the pipe is active
610 * before reading such registers if unsure.
611 */
612static int
613i915_pipe_enabled(struct drm_device *dev, int pipe)
614{
615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702e7a56 616
a01025af
DV
617 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
618 /* Locking is horribly broken here, but whatever. */
619 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 621
a01025af
DV
622 return intel_crtc->active;
623 } else {
624 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
625 }
0a3e67a4
JB
626}
627
4cdb83ec
VS
628static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
629{
630 /* Gen2 doesn't have a hardware frame counter */
631 return 0;
632}
633
42f52ef8
KP
634/* Called from drm generic code, passed a 'crtc', which
635 * we use as a pipe index
636 */
f71d4af4 637static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
638{
639 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
640 unsigned long high_frame;
641 unsigned long low_frame;
391f75e2 642 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
643
644 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 645 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 646 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
647 return 0;
648 }
649
391f75e2
VS
650 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
651 struct intel_crtc *intel_crtc =
652 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
653 const struct drm_display_mode *mode =
654 &intel_crtc->config.adjusted_mode;
655
656 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
657 } else {
658 enum transcoder cpu_transcoder =
659 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
660 u32 htotal;
661
662 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
663 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
664
665 vbl_start *= htotal;
666 }
667
9db4a9c7
JB
668 high_frame = PIPEFRAME(pipe);
669 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 670
0a3e67a4
JB
671 /*
672 * High & low register fields aren't synchronized, so make sure
673 * we get a low value that's stable across two reads of the high
674 * register.
675 */
676 do {
5eddb70b 677 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 678 low = I915_READ(low_frame);
5eddb70b 679 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
680 } while (high1 != high2);
681
5eddb70b 682 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 683 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 684 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
685
686 /*
687 * The frame counter increments at beginning of active.
688 * Cook up a vblank counter by also checking the pixel
689 * counter against vblank start.
690 */
edc08d0a 691 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
692}
693
f71d4af4 694static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5
JB
695{
696 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 697 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
698
699 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 700 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 701 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
702 return 0;
703 }
704
705 return I915_READ(reg);
706}
707
ad3543ed
MK
708/* raw reads, only for fast reads of display block, no need for forcewake etc. */
709#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
710#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
711
095163ba 712static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
713{
714 struct drm_i915_private *dev_priv = dev->dev_private;
715 uint32_t status;
716
095163ba 717 if (INTEL_INFO(dev)->gen < 7) {
54ddcbd2
VS
718 status = pipe == PIPE_A ?
719 DE_PIPEA_VBLANK :
720 DE_PIPEB_VBLANK;
54ddcbd2
VS
721 } else {
722 switch (pipe) {
723 default:
724 case PIPE_A:
725 status = DE_PIPEA_VBLANK_IVB;
726 break;
727 case PIPE_B:
728 status = DE_PIPEB_VBLANK_IVB;
729 break;
730 case PIPE_C:
731 status = DE_PIPEC_VBLANK_IVB;
732 break;
733 }
54ddcbd2 734 }
ad3543ed 735
095163ba 736 return __raw_i915_read32(dev_priv, DEISR) & status;
54ddcbd2
VS
737}
738
f71d4af4 739static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
740 unsigned int flags, int *vpos, int *hpos,
741 ktime_t *stime, ktime_t *etime)
0af7e4df 742{
c2baf4b7
VS
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
746 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 747 int position;
0af7e4df
MK
748 int vbl_start, vbl_end, htotal, vtotal;
749 bool in_vbl = true;
750 int ret = 0;
ad3543ed 751 unsigned long irqflags;
0af7e4df 752
c2baf4b7 753 if (!intel_crtc->active) {
0af7e4df 754 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 755 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
756 return 0;
757 }
758
c2baf4b7
VS
759 htotal = mode->crtc_htotal;
760 vtotal = mode->crtc_vtotal;
761 vbl_start = mode->crtc_vblank_start;
762 vbl_end = mode->crtc_vblank_end;
0af7e4df 763
d31faf65
VS
764 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
765 vbl_start = DIV_ROUND_UP(vbl_start, 2);
766 vbl_end /= 2;
767 vtotal /= 2;
768 }
769
c2baf4b7
VS
770 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
771
ad3543ed
MK
772 /*
773 * Lock uncore.lock, as we will do multiple timing critical raw
774 * register reads, potentially with preemption disabled, so the
775 * following code must not block on uncore.lock.
776 */
777 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
778
779 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
780
781 /* Get optional system timestamp before query. */
782 if (stime)
783 *stime = ktime_get();
784
7c06b08a 785 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
786 /* No obvious pixelcount register. Only query vertical
787 * scanout position from Display scan line register.
788 */
7c06b08a 789 if (IS_GEN2(dev))
ad3543ed 790 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7c06b08a 791 else
ad3543ed 792 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2 793
095163ba
VS
794 if (HAS_PCH_SPLIT(dev)) {
795 /*
796 * The scanline counter increments at the leading edge
797 * of hsync, ie. it completely misses the active portion
798 * of the line. Fix up the counter at both edges of vblank
799 * to get a more accurate picture whether we're in vblank
800 * or not.
801 */
802 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
803 if ((in_vbl && position == vbl_start - 1) ||
804 (!in_vbl && position == vbl_end - 1))
805 position = (position + 1) % vtotal;
806 } else {
807 /*
808 * ISR vblank status bits don't work the way we'd want
809 * them to work on non-PCH platforms (for
810 * ilk_pipe_in_vblank_locked()), and there doesn't
811 * appear any other way to determine if we're currently
812 * in vblank.
813 *
814 * Instead let's assume that we're already in vblank if
815 * we got called from the vblank interrupt and the
816 * scanline counter value indicates that we're on the
817 * line just prior to vblank start. This should result
818 * in the correct answer, unless the vblank interrupt
819 * delivery really got delayed for almost exactly one
820 * full frame/field.
821 */
822 if (flags & DRM_CALLED_FROM_VBLIRQ &&
823 position == vbl_start - 1) {
824 position = (position + 1) % vtotal;
825
826 /* Signal this correction as "applied". */
827 ret |= 0x8;
828 }
829 }
0af7e4df
MK
830 } else {
831 /* Have access to pixelcount since start of frame.
832 * We can split this into vertical and horizontal
833 * scanout position.
834 */
ad3543ed 835 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 836
3aa18df8
VS
837 /* convert to pixel counts */
838 vbl_start *= htotal;
839 vbl_end *= htotal;
840 vtotal *= htotal;
0af7e4df
MK
841 }
842
ad3543ed
MK
843 /* Get optional system timestamp after query. */
844 if (etime)
845 *etime = ktime_get();
846
847 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
848
849 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
850
3aa18df8
VS
851 in_vbl = position >= vbl_start && position < vbl_end;
852
853 /*
854 * While in vblank, position will be negative
855 * counting up towards 0 at vbl_end. And outside
856 * vblank, position will be positive counting
857 * up since vbl_end.
858 */
859 if (position >= vbl_start)
860 position -= vbl_end;
861 else
862 position += vtotal - vbl_end;
0af7e4df 863
7c06b08a 864 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
865 *vpos = position;
866 *hpos = 0;
867 } else {
868 *vpos = position / htotal;
869 *hpos = position - (*vpos * htotal);
870 }
0af7e4df 871
0af7e4df
MK
872 /* In vblank? */
873 if (in_vbl)
874 ret |= DRM_SCANOUTPOS_INVBL;
875
876 return ret;
877}
878
f71d4af4 879static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
880 int *max_error,
881 struct timeval *vblank_time,
882 unsigned flags)
883{
4041b853 884 struct drm_crtc *crtc;
0af7e4df 885
7eb552ae 886 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 887 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
888 return -EINVAL;
889 }
890
891 /* Get drm_crtc to timestamp: */
4041b853
CW
892 crtc = intel_get_crtc_for_pipe(dev, pipe);
893 if (crtc == NULL) {
894 DRM_ERROR("Invalid crtc %d\n", pipe);
895 return -EINVAL;
896 }
897
898 if (!crtc->enabled) {
899 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
900 return -EBUSY;
901 }
0af7e4df
MK
902
903 /* Helper routine in DRM core does all the work: */
4041b853
CW
904 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
905 vblank_time, flags,
7da903ef
VS
906 crtc,
907 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
908}
909
67c347ff
JN
910static bool intel_hpd_irq_event(struct drm_device *dev,
911 struct drm_connector *connector)
321a1b30
EE
912{
913 enum drm_connector_status old_status;
914
915 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
916 old_status = connector->status;
917
918 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
919 if (old_status == connector->status)
920 return false;
921
922 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
923 connector->base.id,
924 drm_get_connector_name(connector),
67c347ff
JN
925 drm_get_connector_status_name(old_status),
926 drm_get_connector_status_name(connector->status));
927
928 return true;
321a1b30
EE
929}
930
5ca58282
JB
931/*
932 * Handle hotplug events outside the interrupt handler proper.
933 */
ac4c16c5
EE
934#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
935
5ca58282
JB
936static void i915_hotplug_work_func(struct work_struct *work)
937{
938 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
939 hotplug_work);
940 struct drm_device *dev = dev_priv->dev;
c31c4ba3 941 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
942 struct intel_connector *intel_connector;
943 struct intel_encoder *intel_encoder;
944 struct drm_connector *connector;
945 unsigned long irqflags;
946 bool hpd_disabled = false;
321a1b30 947 bool changed = false;
142e2398 948 u32 hpd_event_bits;
4ef69c7a 949
52d7eced
DV
950 /* HPD irq before everything is fully set up. */
951 if (!dev_priv->enable_hotplug_processing)
952 return;
953
a65e34c7 954 mutex_lock(&mode_config->mutex);
e67189ab
JB
955 DRM_DEBUG_KMS("running encoder hotplug functions\n");
956
cd569aed 957 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
958
959 hpd_event_bits = dev_priv->hpd_event_bits;
960 dev_priv->hpd_event_bits = 0;
cd569aed
EE
961 list_for_each_entry(connector, &mode_config->connector_list, head) {
962 intel_connector = to_intel_connector(connector);
963 intel_encoder = intel_connector->encoder;
964 if (intel_encoder->hpd_pin > HPD_NONE &&
965 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
966 connector->polled == DRM_CONNECTOR_POLL_HPD) {
967 DRM_INFO("HPD interrupt storm detected on connector %s: "
968 "switching from hotplug detection to polling\n",
969 drm_get_connector_name(connector));
970 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
971 connector->polled = DRM_CONNECTOR_POLL_CONNECT
972 | DRM_CONNECTOR_POLL_DISCONNECT;
973 hpd_disabled = true;
974 }
142e2398
EE
975 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
976 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
977 drm_get_connector_name(connector), intel_encoder->hpd_pin);
978 }
cd569aed
EE
979 }
980 /* if there were no outputs to poll, poll was disabled,
981 * therefore make sure it's enabled when disabling HPD on
982 * some connectors */
ac4c16c5 983 if (hpd_disabled) {
cd569aed 984 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
985 mod_timer(&dev_priv->hotplug_reenable_timer,
986 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
987 }
cd569aed
EE
988
989 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
990
321a1b30
EE
991 list_for_each_entry(connector, &mode_config->connector_list, head) {
992 intel_connector = to_intel_connector(connector);
993 intel_encoder = intel_connector->encoder;
994 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
995 if (intel_encoder->hot_plug)
996 intel_encoder->hot_plug(intel_encoder);
997 if (intel_hpd_irq_event(dev, connector))
998 changed = true;
999 }
1000 }
40ee3381
KP
1001 mutex_unlock(&mode_config->mutex);
1002
321a1b30
EE
1003 if (changed)
1004 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
1005}
1006
3ca1cced
VS
1007static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1008{
1009 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1010}
1011
d0ecd7e2 1012static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1
JB
1013{
1014 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 1015 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1016 u8 new_delay;
9270388e 1017
d0ecd7e2 1018 spin_lock(&mchdev_lock);
f97108d1 1019
73edd18f
DV
1020 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1021
20e4d407 1022 new_delay = dev_priv->ips.cur_delay;
9270388e 1023
7648fa99 1024 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1025 busy_up = I915_READ(RCPREVBSYTUPAVG);
1026 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1027 max_avg = I915_READ(RCBMAXAVG);
1028 min_avg = I915_READ(RCBMINAVG);
1029
1030 /* Handle RCS change request from hw */
b5b72e89 1031 if (busy_up > max_avg) {
20e4d407
DV
1032 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1033 new_delay = dev_priv->ips.cur_delay - 1;
1034 if (new_delay < dev_priv->ips.max_delay)
1035 new_delay = dev_priv->ips.max_delay;
b5b72e89 1036 } else if (busy_down < min_avg) {
20e4d407
DV
1037 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1038 new_delay = dev_priv->ips.cur_delay + 1;
1039 if (new_delay > dev_priv->ips.min_delay)
1040 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1041 }
1042
7648fa99 1043 if (ironlake_set_drps(dev, new_delay))
20e4d407 1044 dev_priv->ips.cur_delay = new_delay;
f97108d1 1045
d0ecd7e2 1046 spin_unlock(&mchdev_lock);
9270388e 1047
f97108d1
JB
1048 return;
1049}
1050
549f7365
CW
1051static void notify_ring(struct drm_device *dev,
1052 struct intel_ring_buffer *ring)
1053{
475553de
CW
1054 if (ring->obj == NULL)
1055 return;
1056
814e9b57 1057 trace_i915_gem_request_complete(ring);
9862e600 1058
549f7365 1059 wake_up_all(&ring->irq_queue);
10cd45b6 1060 i915_queue_hangcheck(dev);
549f7365
CW
1061}
1062
76c3552f 1063void gen6_set_pm_mask(struct drm_i915_private *dev_priv,
27544369
D
1064 u32 pm_iir, int new_delay)
1065{
1066 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1067 if (new_delay >= dev_priv->rps.max_delay) {
1068 /* Mask UP THRESHOLD Interrupts */
1069 I915_WRITE(GEN6_PMINTRMSK,
1070 I915_READ(GEN6_PMINTRMSK) |
1071 GEN6_PM_RP_UP_THRESHOLD);
1072 dev_priv->rps.rp_up_masked = true;
1073 }
1074 if (dev_priv->rps.rp_down_masked) {
1075 /* UnMask DOWN THRESHOLD Interrupts */
1076 I915_WRITE(GEN6_PMINTRMSK,
1077 I915_READ(GEN6_PMINTRMSK) &
1078 ~GEN6_PM_RP_DOWN_THRESHOLD);
1079 dev_priv->rps.rp_down_masked = false;
1080 }
1081 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1082 if (new_delay <= dev_priv->rps.min_delay) {
1083 /* Mask DOWN THRESHOLD Interrupts */
1084 I915_WRITE(GEN6_PMINTRMSK,
1085 I915_READ(GEN6_PMINTRMSK) |
1086 GEN6_PM_RP_DOWN_THRESHOLD);
1087 dev_priv->rps.rp_down_masked = true;
1088 }
1089
1090 if (dev_priv->rps.rp_up_masked) {
1091 /* UnMask UP THRESHOLD Interrupts */
1092 I915_WRITE(GEN6_PMINTRMSK,
1093 I915_READ(GEN6_PMINTRMSK) &
1094 ~GEN6_PM_RP_UP_THRESHOLD);
1095 dev_priv->rps.rp_up_masked = false;
1096 }
1097 }
1098}
1099
4912d041 1100static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1101{
4912d041 1102 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
c6a828d3 1103 rps.work);
edbfdb45 1104 u32 pm_iir;
dd75fdc8 1105 int new_delay, adj;
4912d041 1106
59cdb63d 1107 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1108 pm_iir = dev_priv->rps.pm_iir;
1109 dev_priv->rps.pm_iir = 0;
4848405c 1110 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
edbfdb45 1111 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
59cdb63d 1112 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1113
60611c13
PZ
1114 /* Make sure we didn't queue anything we're not going to process. */
1115 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
1116
4848405c 1117 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
3b8d8d91
JB
1118 return;
1119
4fc688ce 1120 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1121
dd75fdc8 1122 adj = dev_priv->rps.last_adj;
7425034a 1123 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1124 if (adj > 0)
1125 adj *= 2;
1126 else
1127 adj = 1;
1128 new_delay = dev_priv->rps.cur_delay + adj;
7425034a
VS
1129
1130 /*
1131 * For better performance, jump directly
1132 * to RPe if we're below it.
1133 */
dd75fdc8
CW
1134 if (new_delay < dev_priv->rps.rpe_delay)
1135 new_delay = dev_priv->rps.rpe_delay;
1136 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1137 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
7425034a 1138 new_delay = dev_priv->rps.rpe_delay;
dd75fdc8
CW
1139 else
1140 new_delay = dev_priv->rps.min_delay;
1141 adj = 0;
1142 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1143 if (adj < 0)
1144 adj *= 2;
1145 else
1146 adj = -1;
1147 new_delay = dev_priv->rps.cur_delay + adj;
1148 } else { /* unknown event */
1149 new_delay = dev_priv->rps.cur_delay;
1150 }
3b8d8d91 1151
79249636
BW
1152 /* sysfs frequency interfaces may have snuck in while servicing the
1153 * interrupt
1154 */
1272e7b8
VS
1155 new_delay = clamp_t(int, new_delay,
1156 dev_priv->rps.min_delay, dev_priv->rps.max_delay);
27544369
D
1157
1158 gen6_set_pm_mask(dev_priv, pm_iir, new_delay);
dd75fdc8
CW
1159 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1160
1161 if (IS_VALLEYVIEW(dev_priv->dev))
1162 valleyview_set_rps(dev_priv->dev, new_delay);
1163 else
1164 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1165
4fc688ce 1166 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1167}
1168
e3689190
BW
1169
1170/**
1171 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1172 * occurred.
1173 * @work: workqueue struct
1174 *
1175 * Doesn't actually do anything except notify userspace. As a consequence of
1176 * this event, userspace should try to remap the bad rows since statistically
1177 * it is likely the same row is more likely to go bad again.
1178 */
1179static void ivybridge_parity_work(struct work_struct *work)
1180{
1181 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
a4da4fa4 1182 l3_parity.error_work);
e3689190 1183 u32 error_status, row, bank, subbank;
35a85ac6 1184 char *parity_event[6];
e3689190
BW
1185 uint32_t misccpctl;
1186 unsigned long flags;
35a85ac6 1187 uint8_t slice = 0;
e3689190
BW
1188
1189 /* We must turn off DOP level clock gating to access the L3 registers.
1190 * In order to prevent a get/put style interface, acquire struct mutex
1191 * any time we access those registers.
1192 */
1193 mutex_lock(&dev_priv->dev->struct_mutex);
1194
35a85ac6
BW
1195 /* If we've screwed up tracking, just let the interrupt fire again */
1196 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1197 goto out;
1198
e3689190
BW
1199 misccpctl = I915_READ(GEN7_MISCCPCTL);
1200 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1201 POSTING_READ(GEN7_MISCCPCTL);
1202
35a85ac6
BW
1203 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1204 u32 reg;
e3689190 1205
35a85ac6
BW
1206 slice--;
1207 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1208 break;
e3689190 1209
35a85ac6 1210 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1211
35a85ac6 1212 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1213
35a85ac6
BW
1214 error_status = I915_READ(reg);
1215 row = GEN7_PARITY_ERROR_ROW(error_status);
1216 bank = GEN7_PARITY_ERROR_BANK(error_status);
1217 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1218
1219 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1220 POSTING_READ(reg);
1221
1222 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1223 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1224 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1225 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1226 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1227 parity_event[5] = NULL;
1228
5bdebb18 1229 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1230 KOBJ_CHANGE, parity_event);
e3689190 1231
35a85ac6
BW
1232 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1233 slice, row, bank, subbank);
e3689190 1234
35a85ac6
BW
1235 kfree(parity_event[4]);
1236 kfree(parity_event[3]);
1237 kfree(parity_event[2]);
1238 kfree(parity_event[1]);
1239 }
e3689190 1240
35a85ac6 1241 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1242
35a85ac6
BW
1243out:
1244 WARN_ON(dev_priv->l3_parity.which_slice);
1245 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1246 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1247 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1248
1249 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1250}
1251
35a85ac6 1252static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190
BW
1253{
1254 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e3689190 1255
040d2baa 1256 if (!HAS_L3_DPF(dev))
e3689190
BW
1257 return;
1258
d0ecd7e2 1259 spin_lock(&dev_priv->irq_lock);
35a85ac6 1260 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1261 spin_unlock(&dev_priv->irq_lock);
e3689190 1262
35a85ac6
BW
1263 iir &= GT_PARITY_ERROR(dev);
1264 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1265 dev_priv->l3_parity.which_slice |= 1 << 1;
1266
1267 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1268 dev_priv->l3_parity.which_slice |= 1 << 0;
1269
a4da4fa4 1270 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1271}
1272
f1af8fc1
PZ
1273static void ilk_gt_irq_handler(struct drm_device *dev,
1274 struct drm_i915_private *dev_priv,
1275 u32 gt_iir)
1276{
1277 if (gt_iir &
1278 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1279 notify_ring(dev, &dev_priv->ring[RCS]);
1280 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1281 notify_ring(dev, &dev_priv->ring[VCS]);
1282}
1283
e7b4c6b1
DV
1284static void snb_gt_irq_handler(struct drm_device *dev,
1285 struct drm_i915_private *dev_priv,
1286 u32 gt_iir)
1287{
1288
cc609d5d
BW
1289 if (gt_iir &
1290 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1291 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1292 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1293 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1294 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1295 notify_ring(dev, &dev_priv->ring[BCS]);
1296
cc609d5d
BW
1297 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1298 GT_BSD_CS_ERROR_INTERRUPT |
1299 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
e7b4c6b1
DV
1300 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1301 i915_handle_error(dev, false);
1302 }
e3689190 1303
35a85ac6
BW
1304 if (gt_iir & GT_PARITY_ERROR(dev))
1305 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1306}
1307
abd58f01
BW
1308static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1309 struct drm_i915_private *dev_priv,
1310 u32 master_ctl)
1311{
1312 u32 rcs, bcs, vcs;
1313 uint32_t tmp = 0;
1314 irqreturn_t ret = IRQ_NONE;
1315
1316 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1317 tmp = I915_READ(GEN8_GT_IIR(0));
1318 if (tmp) {
1319 ret = IRQ_HANDLED;
1320 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1321 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1322 if (rcs & GT_RENDER_USER_INTERRUPT)
1323 notify_ring(dev, &dev_priv->ring[RCS]);
1324 if (bcs & GT_RENDER_USER_INTERRUPT)
1325 notify_ring(dev, &dev_priv->ring[BCS]);
1326 I915_WRITE(GEN8_GT_IIR(0), tmp);
1327 } else
1328 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1329 }
1330
1331 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1332 tmp = I915_READ(GEN8_GT_IIR(1));
1333 if (tmp) {
1334 ret = IRQ_HANDLED;
1335 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1336 if (vcs & GT_RENDER_USER_INTERRUPT)
1337 notify_ring(dev, &dev_priv->ring[VCS]);
1338 I915_WRITE(GEN8_GT_IIR(1), tmp);
1339 } else
1340 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1341 }
1342
1343 if (master_ctl & GEN8_GT_VECS_IRQ) {
1344 tmp = I915_READ(GEN8_GT_IIR(3));
1345 if (tmp) {
1346 ret = IRQ_HANDLED;
1347 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1348 if (vcs & GT_RENDER_USER_INTERRUPT)
1349 notify_ring(dev, &dev_priv->ring[VECS]);
1350 I915_WRITE(GEN8_GT_IIR(3), tmp);
1351 } else
1352 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1353 }
1354
1355 return ret;
1356}
1357
b543fb04
EE
1358#define HPD_STORM_DETECT_PERIOD 1000
1359#define HPD_STORM_THRESHOLD 5
1360
10a504de 1361static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1362 u32 hotplug_trigger,
1363 const u32 *hpd)
b543fb04
EE
1364{
1365 drm_i915_private_t *dev_priv = dev->dev_private;
b543fb04 1366 int i;
10a504de 1367 bool storm_detected = false;
b543fb04 1368
91d131d2
DV
1369 if (!hotplug_trigger)
1370 return;
1371
cc9bd499
ID
1372 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1373 hotplug_trigger);
1374
b5ea2d56 1375 spin_lock(&dev_priv->irq_lock);
b543fb04 1376 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1377
3432087e 1378 WARN_ONCE(hpd[i] & hotplug_trigger &&
8b5565b8 1379 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
cba1c073
CW
1380 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1381 hotplug_trigger, i, hpd[i]);
b8f102e8 1382
b543fb04
EE
1383 if (!(hpd[i] & hotplug_trigger) ||
1384 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1385 continue;
1386
bc5ead8c 1387 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1388 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1389 dev_priv->hpd_stats[i].hpd_last_jiffies
1390 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1391 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1392 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1393 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1394 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1395 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1396 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1397 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1398 storm_detected = true;
b543fb04
EE
1399 } else {
1400 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1401 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1402 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1403 }
1404 }
1405
10a504de
DV
1406 if (storm_detected)
1407 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1408 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1409
645416f5
DV
1410 /*
1411 * Our hotplug handler can grab modeset locks (by calling down into the
1412 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1413 * queue for otherwise the flush_work in the pageflip code will
1414 * deadlock.
1415 */
1416 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1417}
1418
515ac2bb
DV
1419static void gmbus_irq_handler(struct drm_device *dev)
1420{
28c70f16
DV
1421 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1422
28c70f16 1423 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1424}
1425
ce99c256
DV
1426static void dp_aux_irq_handler(struct drm_device *dev)
1427{
9ee32fea
DV
1428 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1429
9ee32fea 1430 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1431}
1432
8bf1e9f1 1433#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1434static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1435 uint32_t crc0, uint32_t crc1,
1436 uint32_t crc2, uint32_t crc3,
1437 uint32_t crc4)
8bf1e9f1
SH
1438{
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1441 struct intel_pipe_crc_entry *entry;
ac2300d4 1442 int head, tail;
b2c88f5b 1443
d538bbdf
DL
1444 spin_lock(&pipe_crc->lock);
1445
0c912c79 1446 if (!pipe_crc->entries) {
d538bbdf 1447 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1448 DRM_ERROR("spurious interrupt\n");
1449 return;
1450 }
1451
d538bbdf
DL
1452 head = pipe_crc->head;
1453 tail = pipe_crc->tail;
b2c88f5b
DL
1454
1455 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1456 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1457 DRM_ERROR("CRC buffer overflowing\n");
1458 return;
1459 }
1460
1461 entry = &pipe_crc->entries[head];
8bf1e9f1 1462
8bc5e955 1463 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1464 entry->crc[0] = crc0;
1465 entry->crc[1] = crc1;
1466 entry->crc[2] = crc2;
1467 entry->crc[3] = crc3;
1468 entry->crc[4] = crc4;
b2c88f5b
DL
1469
1470 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1471 pipe_crc->head = head;
1472
1473 spin_unlock(&pipe_crc->lock);
07144428
DL
1474
1475 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1476}
277de95e
DV
1477#else
1478static inline void
1479display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1480 uint32_t crc0, uint32_t crc1,
1481 uint32_t crc2, uint32_t crc3,
1482 uint32_t crc4) {}
1483#endif
1484
eba94eb9 1485
277de95e 1486static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1487{
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489
277de95e
DV
1490 display_pipe_crc_irq_handler(dev, pipe,
1491 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1492 0, 0, 0, 0);
5a69b89f
DV
1493}
1494
277de95e 1495static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1496{
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498
277de95e
DV
1499 display_pipe_crc_irq_handler(dev, pipe,
1500 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1501 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1502 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1503 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1504 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1505}
5b3a856b 1506
277de95e 1507static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1508{
1509 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1510 uint32_t res1, res2;
1511
1512 if (INTEL_INFO(dev)->gen >= 3)
1513 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1514 else
1515 res1 = 0;
1516
1517 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1518 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1519 else
1520 res2 = 0;
5b3a856b 1521
277de95e
DV
1522 display_pipe_crc_irq_handler(dev, pipe,
1523 I915_READ(PIPE_CRC_RES_RED(pipe)),
1524 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1525 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1526 res1, res2);
5b3a856b 1527}
8bf1e9f1 1528
1403c0d4
PZ
1529/* The RPS events need forcewake, so we add them to a work queue and mask their
1530 * IMR bits until the work is done. Other interrupts can be processed without
1531 * the work queue. */
1532static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1533{
41a05a3a 1534 if (pm_iir & GEN6_PM_RPS_EVENTS) {
59cdb63d 1535 spin_lock(&dev_priv->irq_lock);
41a05a3a 1536 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
4d3b3d5f 1537 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
59cdb63d 1538 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1539
1540 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1541 }
baf02a1f 1542
1403c0d4
PZ
1543 if (HAS_VEBOX(dev_priv->dev)) {
1544 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1545 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1546
1403c0d4
PZ
1547 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1548 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1549 i915_handle_error(dev_priv->dev, false);
1550 }
12638c57 1551 }
baf02a1f
BW
1552}
1553
c1874ed7
ID
1554static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1555{
1556 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1557 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1558 int pipe;
1559
58ead0d7 1560 spin_lock(&dev_priv->irq_lock);
c1874ed7 1561 for_each_pipe(pipe) {
91d181dd
ID
1562 int reg;
1563 u32 mask;
1564
1565 if (!dev_priv->pipestat_irq_mask[pipe] &&
1566 !__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1567 continue;
1568
1569 reg = PIPESTAT(pipe);
c1874ed7
ID
1570 pipe_stats[pipe] = I915_READ(reg);
1571
1572 /*
1573 * Clear the PIPE*STAT regs before the IIR
1574 */
91d181dd
ID
1575 mask = PIPESTAT_INT_ENABLE_MASK;
1576 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1577 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1578 if (iir & I915_DISPLAY_PIPE_EVENT_INTERRUPT(pipe))
1579 mask |= dev_priv->pipestat_irq_mask[pipe];
1580 pipe_stats[pipe] &= mask;
1581
1582 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1583 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1584 I915_WRITE(reg, pipe_stats[pipe]);
1585 }
58ead0d7 1586 spin_unlock(&dev_priv->irq_lock);
c1874ed7
ID
1587
1588 for_each_pipe(pipe) {
1589 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1590 drm_handle_vblank(dev, pipe);
1591
579a9b0e 1592 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1593 intel_prepare_page_flip(dev, pipe);
1594 intel_finish_page_flip(dev, pipe);
1595 }
1596
1597 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1598 i9xx_pipe_crc_irq_handler(dev, pipe);
1599
1600 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1601 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1602 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1603 }
1604
1605 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1606 gmbus_irq_handler(dev);
1607}
1608
ff1f525e 1609static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1610{
1611 struct drm_device *dev = (struct drm_device *) arg;
1612 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1613 u32 iir, gt_iir, pm_iir;
1614 irqreturn_t ret = IRQ_NONE;
7e231dbe 1615
7e231dbe
JB
1616 while (true) {
1617 iir = I915_READ(VLV_IIR);
1618 gt_iir = I915_READ(GTIIR);
1619 pm_iir = I915_READ(GEN6_PMIIR);
1620
1621 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1622 goto out;
1623
1624 ret = IRQ_HANDLED;
1625
e7b4c6b1 1626 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe 1627
c1874ed7 1628 valleyview_pipestat_irq_handler(dev, iir);
31acc7f5 1629
7e231dbe
JB
1630 /* Consume port. Then clear IIR or we'll miss events */
1631 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1632 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 1633 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7e231dbe 1634
91d131d2
DV
1635 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1636
4aeebd74
DV
1637 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1638 dp_aux_irq_handler(dev);
1639
7e231dbe
JB
1640 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1641 I915_READ(PORT_HOTPLUG_STAT);
1642 }
1643
7e231dbe 1644
60611c13 1645 if (pm_iir)
d0ecd7e2 1646 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1647
1648 I915_WRITE(GTIIR, gt_iir);
1649 I915_WRITE(GEN6_PMIIR, pm_iir);
1650 I915_WRITE(VLV_IIR, iir);
1651 }
1652
1653out:
1654 return ret;
1655}
1656
23e81d69 1657static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806
JB
1658{
1659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1660 int pipe;
b543fb04 1661 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1662
91d131d2
DV
1663 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1664
cfc33bf7
VS
1665 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1666 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1667 SDE_AUDIO_POWER_SHIFT);
776ad806 1668 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1669 port_name(port));
1670 }
776ad806 1671
ce99c256
DV
1672 if (pch_iir & SDE_AUX_MASK)
1673 dp_aux_irq_handler(dev);
1674
776ad806 1675 if (pch_iir & SDE_GMBUS)
515ac2bb 1676 gmbus_irq_handler(dev);
776ad806
JB
1677
1678 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1679 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1680
1681 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1682 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1683
1684 if (pch_iir & SDE_POISON)
1685 DRM_ERROR("PCH poison interrupt\n");
1686
9db4a9c7
JB
1687 if (pch_iir & SDE_FDI_MASK)
1688 for_each_pipe(pipe)
1689 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1690 pipe_name(pipe),
1691 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1692
1693 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1694 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1695
1696 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1697 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1698
776ad806 1699 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1700 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1701 false))
fc2c807b 1702 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1703
1704 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1705 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1706 false))
fc2c807b 1707 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1708}
1709
1710static void ivb_err_int_handler(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1714 enum pipe pipe;
8664281b 1715
de032bf4
PZ
1716 if (err_int & ERR_INT_POISON)
1717 DRM_ERROR("Poison interrupt\n");
1718
5a69b89f
DV
1719 for_each_pipe(pipe) {
1720 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1721 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1722 false))
fc2c807b
VS
1723 DRM_ERROR("Pipe %c FIFO underrun\n",
1724 pipe_name(pipe));
5a69b89f 1725 }
8bf1e9f1 1726
5a69b89f
DV
1727 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1728 if (IS_IVYBRIDGE(dev))
277de95e 1729 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1730 else
277de95e 1731 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1732 }
1733 }
8bf1e9f1 1734
8664281b
PZ
1735 I915_WRITE(GEN7_ERR_INT, err_int);
1736}
1737
1738static void cpt_serr_int_handler(struct drm_device *dev)
1739{
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 u32 serr_int = I915_READ(SERR_INT);
1742
de032bf4
PZ
1743 if (serr_int & SERR_INT_POISON)
1744 DRM_ERROR("PCH poison interrupt\n");
1745
8664281b
PZ
1746 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1747 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1748 false))
fc2c807b 1749 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1750
1751 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1752 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1753 false))
fc2c807b 1754 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1755
1756 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1757 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1758 false))
fc2c807b 1759 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
1760
1761 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1762}
1763
23e81d69
AJ
1764static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1765{
1766 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1767 int pipe;
b543fb04 1768 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1769
91d131d2
DV
1770 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1771
cfc33bf7
VS
1772 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1773 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1774 SDE_AUDIO_POWER_SHIFT_CPT);
1775 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1776 port_name(port));
1777 }
23e81d69
AJ
1778
1779 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1780 dp_aux_irq_handler(dev);
23e81d69
AJ
1781
1782 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1783 gmbus_irq_handler(dev);
23e81d69
AJ
1784
1785 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1786 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1787
1788 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1789 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1790
1791 if (pch_iir & SDE_FDI_MASK_CPT)
1792 for_each_pipe(pipe)
1793 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1794 pipe_name(pipe),
1795 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1796
1797 if (pch_iir & SDE_ERROR_CPT)
1798 cpt_serr_int_handler(dev);
23e81d69
AJ
1799}
1800
c008bc6e
PZ
1801static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1802{
1803 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 1804 enum pipe pipe;
c008bc6e
PZ
1805
1806 if (de_iir & DE_AUX_CHANNEL_A)
1807 dp_aux_irq_handler(dev);
1808
1809 if (de_iir & DE_GSE)
1810 intel_opregion_asle_intr(dev);
1811
c008bc6e
PZ
1812 if (de_iir & DE_POISON)
1813 DRM_ERROR("Poison interrupt\n");
1814
40da17c2
DV
1815 for_each_pipe(pipe) {
1816 if (de_iir & DE_PIPE_VBLANK(pipe))
1817 drm_handle_vblank(dev, pipe);
5b3a856b 1818
40da17c2
DV
1819 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1820 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
1821 DRM_ERROR("Pipe %c FIFO underrun\n",
1822 pipe_name(pipe));
5b3a856b 1823
40da17c2
DV
1824 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1825 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 1826
40da17c2
DV
1827 /* plane/pipes map 1:1 on ilk+ */
1828 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1829 intel_prepare_page_flip(dev, pipe);
1830 intel_finish_page_flip_plane(dev, pipe);
1831 }
c008bc6e
PZ
1832 }
1833
1834 /* check event from PCH */
1835 if (de_iir & DE_PCH_EVENT) {
1836 u32 pch_iir = I915_READ(SDEIIR);
1837
1838 if (HAS_PCH_CPT(dev))
1839 cpt_irq_handler(dev, pch_iir);
1840 else
1841 ibx_irq_handler(dev, pch_iir);
1842
1843 /* should clear PCH hotplug event before clear CPU irq */
1844 I915_WRITE(SDEIIR, pch_iir);
1845 }
1846
1847 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1848 ironlake_rps_change_irq_handler(dev);
1849}
1850
9719fb98
PZ
1851static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1852{
1853 struct drm_i915_private *dev_priv = dev->dev_private;
3b6c42e8 1854 enum pipe i;
9719fb98
PZ
1855
1856 if (de_iir & DE_ERR_INT_IVB)
1857 ivb_err_int_handler(dev);
1858
1859 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1860 dp_aux_irq_handler(dev);
1861
1862 if (de_iir & DE_GSE_IVB)
1863 intel_opregion_asle_intr(dev);
1864
3b6c42e8 1865 for_each_pipe(i) {
40da17c2 1866 if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
9719fb98 1867 drm_handle_vblank(dev, i);
40da17c2
DV
1868
1869 /* plane/pipes map 1:1 on ilk+ */
1870 if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
9719fb98
PZ
1871 intel_prepare_page_flip(dev, i);
1872 intel_finish_page_flip_plane(dev, i);
1873 }
1874 }
1875
1876 /* check event from PCH */
1877 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1878 u32 pch_iir = I915_READ(SDEIIR);
1879
1880 cpt_irq_handler(dev, pch_iir);
1881
1882 /* clear PCH hotplug event before clear CPU irq */
1883 I915_WRITE(SDEIIR, pch_iir);
1884 }
1885}
1886
f1af8fc1 1887static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1888{
1889 struct drm_device *dev = (struct drm_device *) arg;
1890 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f1af8fc1 1891 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1892 irqreturn_t ret = IRQ_NONE;
b1f14ad0 1893
8664281b
PZ
1894 /* We get interrupts on unclaimed registers, so check for this before we
1895 * do any I915_{READ,WRITE}. */
907b28c5 1896 intel_uncore_check_errors(dev);
8664281b 1897
b1f14ad0
JB
1898 /* disable master interrupt before clearing iir */
1899 de_ier = I915_READ(DEIER);
1900 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1901 POSTING_READ(DEIER);
b1f14ad0 1902
44498aea
PZ
1903 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1904 * interrupts will will be stored on its back queue, and then we'll be
1905 * able to process them after we restore SDEIER (as soon as we restore
1906 * it, we'll get an interrupt if SDEIIR still has something to process
1907 * due to its back queue). */
ab5c608b
BW
1908 if (!HAS_PCH_NOP(dev)) {
1909 sde_ier = I915_READ(SDEIER);
1910 I915_WRITE(SDEIER, 0);
1911 POSTING_READ(SDEIER);
1912 }
44498aea 1913
b1f14ad0 1914 gt_iir = I915_READ(GTIIR);
0e43406b 1915 if (gt_iir) {
d8fc8a47 1916 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1917 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1918 else
1919 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1920 I915_WRITE(GTIIR, gt_iir);
1921 ret = IRQ_HANDLED;
b1f14ad0
JB
1922 }
1923
0e43406b
CW
1924 de_iir = I915_READ(DEIIR);
1925 if (de_iir) {
f1af8fc1
PZ
1926 if (INTEL_INFO(dev)->gen >= 7)
1927 ivb_display_irq_handler(dev, de_iir);
1928 else
1929 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1930 I915_WRITE(DEIIR, de_iir);
1931 ret = IRQ_HANDLED;
b1f14ad0
JB
1932 }
1933
f1af8fc1
PZ
1934 if (INTEL_INFO(dev)->gen >= 6) {
1935 u32 pm_iir = I915_READ(GEN6_PMIIR);
1936 if (pm_iir) {
1403c0d4 1937 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1938 I915_WRITE(GEN6_PMIIR, pm_iir);
1939 ret = IRQ_HANDLED;
1940 }
0e43406b 1941 }
b1f14ad0 1942
b1f14ad0
JB
1943 I915_WRITE(DEIER, de_ier);
1944 POSTING_READ(DEIER);
ab5c608b
BW
1945 if (!HAS_PCH_NOP(dev)) {
1946 I915_WRITE(SDEIER, sde_ier);
1947 POSTING_READ(SDEIER);
1948 }
b1f14ad0
JB
1949
1950 return ret;
1951}
1952
abd58f01
BW
1953static irqreturn_t gen8_irq_handler(int irq, void *arg)
1954{
1955 struct drm_device *dev = arg;
1956 struct drm_i915_private *dev_priv = dev->dev_private;
1957 u32 master_ctl;
1958 irqreturn_t ret = IRQ_NONE;
1959 uint32_t tmp = 0;
c42664cc 1960 enum pipe pipe;
abd58f01 1961
abd58f01
BW
1962 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1963 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1964 if (!master_ctl)
1965 return IRQ_NONE;
1966
1967 I915_WRITE(GEN8_MASTER_IRQ, 0);
1968 POSTING_READ(GEN8_MASTER_IRQ);
1969
1970 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1971
1972 if (master_ctl & GEN8_DE_MISC_IRQ) {
1973 tmp = I915_READ(GEN8_DE_MISC_IIR);
1974 if (tmp & GEN8_DE_MISC_GSE)
1975 intel_opregion_asle_intr(dev);
1976 else if (tmp)
1977 DRM_ERROR("Unexpected DE Misc interrupt\n");
1978 else
1979 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1980
1981 if (tmp) {
1982 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1983 ret = IRQ_HANDLED;
1984 }
1985 }
1986
6d766f02
DV
1987 if (master_ctl & GEN8_DE_PORT_IRQ) {
1988 tmp = I915_READ(GEN8_DE_PORT_IIR);
1989 if (tmp & GEN8_AUX_CHANNEL_A)
1990 dp_aux_irq_handler(dev);
1991 else if (tmp)
1992 DRM_ERROR("Unexpected DE Port interrupt\n");
1993 else
1994 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
1995
1996 if (tmp) {
1997 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
1998 ret = IRQ_HANDLED;
1999 }
2000 }
2001
c42664cc
DV
2002 for_each_pipe(pipe) {
2003 uint32_t pipe_iir;
abd58f01 2004
c42664cc
DV
2005 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2006 continue;
abd58f01 2007
c42664cc
DV
2008 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2009 if (pipe_iir & GEN8_PIPE_VBLANK)
2010 drm_handle_vblank(dev, pipe);
abd58f01 2011
c42664cc
DV
2012 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2013 intel_prepare_page_flip(dev, pipe);
2014 intel_finish_page_flip_plane(dev, pipe);
abd58f01 2015 }
c42664cc 2016
0fbe7870
DV
2017 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2018 hsw_pipe_crc_irq_handler(dev, pipe);
2019
38d83c96
DV
2020 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2021 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2022 false))
fc2c807b
VS
2023 DRM_ERROR("Pipe %c FIFO underrun\n",
2024 pipe_name(pipe));
38d83c96
DV
2025 }
2026
30100f2b
DV
2027 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2028 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2029 pipe_name(pipe),
2030 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2031 }
c42664cc
DV
2032
2033 if (pipe_iir) {
2034 ret = IRQ_HANDLED;
2035 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2036 } else
abd58f01
BW
2037 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2038 }
2039
92d03a80
DV
2040 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2041 /*
2042 * FIXME(BDW): Assume for now that the new interrupt handling
2043 * scheme also closed the SDE interrupt handling race we've seen
2044 * on older pch-split platforms. But this needs testing.
2045 */
2046 u32 pch_iir = I915_READ(SDEIIR);
2047
2048 cpt_irq_handler(dev, pch_iir);
2049
2050 if (pch_iir) {
2051 I915_WRITE(SDEIIR, pch_iir);
2052 ret = IRQ_HANDLED;
2053 }
2054 }
2055
abd58f01
BW
2056 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2057 POSTING_READ(GEN8_MASTER_IRQ);
2058
2059 return ret;
2060}
2061
17e1df07
DV
2062static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2063 bool reset_completed)
2064{
2065 struct intel_ring_buffer *ring;
2066 int i;
2067
2068 /*
2069 * Notify all waiters for GPU completion events that reset state has
2070 * been changed, and that they need to restart their wait after
2071 * checking for potential errors (and bail out to drop locks if there is
2072 * a gpu reset pending so that i915_error_work_func can acquire them).
2073 */
2074
2075 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2076 for_each_ring(ring, dev_priv, i)
2077 wake_up_all(&ring->irq_queue);
2078
2079 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2080 wake_up_all(&dev_priv->pending_flip_queue);
2081
2082 /*
2083 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2084 * reset state is cleared.
2085 */
2086 if (reset_completed)
2087 wake_up_all(&dev_priv->gpu_error.reset_queue);
2088}
2089
8a905236
JB
2090/**
2091 * i915_error_work_func - do process context error handling work
2092 * @work: work struct
2093 *
2094 * Fire an error uevent so userspace can see that a hang or error
2095 * was detected.
2096 */
2097static void i915_error_work_func(struct work_struct *work)
2098{
1f83fee0
DV
2099 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2100 work);
2101 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
2102 gpu_error);
8a905236 2103 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2104 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2105 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2106 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2107 int ret;
8a905236 2108
5bdebb18 2109 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2110
7db0ba24
DV
2111 /*
2112 * Note that there's only one work item which does gpu resets, so we
2113 * need not worry about concurrent gpu resets potentially incrementing
2114 * error->reset_counter twice. We only need to take care of another
2115 * racing irq/hangcheck declaring the gpu dead for a second time. A
2116 * quick check for that is good enough: schedule_work ensures the
2117 * correct ordering between hang detection and this work item, and since
2118 * the reset in-progress bit is only ever set by code outside of this
2119 * work we don't need to worry about any other races.
2120 */
2121 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2122 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2123 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2124 reset_event);
1f83fee0 2125
17e1df07
DV
2126 /*
2127 * All state reset _must_ be completed before we update the
2128 * reset counter, for otherwise waiters might miss the reset
2129 * pending state and not properly drop locks, resulting in
2130 * deadlocks with the reset work.
2131 */
f69061be
DV
2132 ret = i915_reset(dev);
2133
17e1df07
DV
2134 intel_display_handle_reset(dev);
2135
f69061be
DV
2136 if (ret == 0) {
2137 /*
2138 * After all the gem state is reset, increment the reset
2139 * counter and wake up everyone waiting for the reset to
2140 * complete.
2141 *
2142 * Since unlock operations are a one-sided barrier only,
2143 * we need to insert a barrier here to order any seqno
2144 * updates before
2145 * the counter increment.
2146 */
2147 smp_mb__before_atomic_inc();
2148 atomic_inc(&dev_priv->gpu_error.reset_counter);
2149
5bdebb18 2150 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2151 KOBJ_CHANGE, reset_done_event);
1f83fee0 2152 } else {
2ac0f450 2153 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2154 }
1f83fee0 2155
17e1df07
DV
2156 /*
2157 * Note: The wake_up also serves as a memory barrier so that
2158 * waiters see the update value of the reset counter atomic_t.
2159 */
2160 i915_error_wake_up(dev_priv, true);
f316a42c 2161 }
8a905236
JB
2162}
2163
35aed2e6 2164static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2165{
2166 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2167 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2168 u32 eir = I915_READ(EIR);
050ee91f 2169 int pipe, i;
8a905236 2170
35aed2e6
CW
2171 if (!eir)
2172 return;
8a905236 2173
a70491cc 2174 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2175
bd9854f9
BW
2176 i915_get_extra_instdone(dev, instdone);
2177
8a905236
JB
2178 if (IS_G4X(dev)) {
2179 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2180 u32 ipeir = I915_READ(IPEIR_I965);
2181
a70491cc
JP
2182 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2183 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2184 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2185 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2186 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2187 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2188 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2189 POSTING_READ(IPEIR_I965);
8a905236
JB
2190 }
2191 if (eir & GM45_ERROR_PAGE_TABLE) {
2192 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2193 pr_err("page table error\n");
2194 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2195 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2196 POSTING_READ(PGTBL_ER);
8a905236
JB
2197 }
2198 }
2199
a6c45cf0 2200 if (!IS_GEN2(dev)) {
8a905236
JB
2201 if (eir & I915_ERROR_PAGE_TABLE) {
2202 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2203 pr_err("page table error\n");
2204 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2205 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2206 POSTING_READ(PGTBL_ER);
8a905236
JB
2207 }
2208 }
2209
2210 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2211 pr_err("memory refresh error:\n");
9db4a9c7 2212 for_each_pipe(pipe)
a70491cc 2213 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2214 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2215 /* pipestat has already been acked */
2216 }
2217 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2218 pr_err("instruction error\n");
2219 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2220 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2221 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2222 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2223 u32 ipeir = I915_READ(IPEIR);
2224
a70491cc
JP
2225 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2226 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2227 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2228 I915_WRITE(IPEIR, ipeir);
3143a2bf 2229 POSTING_READ(IPEIR);
8a905236
JB
2230 } else {
2231 u32 ipeir = I915_READ(IPEIR_I965);
2232
a70491cc
JP
2233 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2234 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2235 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2236 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2237 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2238 POSTING_READ(IPEIR_I965);
8a905236
JB
2239 }
2240 }
2241
2242 I915_WRITE(EIR, eir);
3143a2bf 2243 POSTING_READ(EIR);
8a905236
JB
2244 eir = I915_READ(EIR);
2245 if (eir) {
2246 /*
2247 * some errors might have become stuck,
2248 * mask them.
2249 */
2250 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2251 I915_WRITE(EMR, I915_READ(EMR) | eir);
2252 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2253 }
35aed2e6
CW
2254}
2255
2256/**
2257 * i915_handle_error - handle an error interrupt
2258 * @dev: drm device
2259 *
2260 * Do some basic checking of regsiter state at error interrupt time and
2261 * dump it to the syslog. Also call i915_capture_error_state() to make
2262 * sure we get a record and make it available in debugfs. Fire a uevent
2263 * so userspace knows something bad happened (should trigger collection
2264 * of a ring dump etc.).
2265 */
527f9e90 2266void i915_handle_error(struct drm_device *dev, bool wedged)
35aed2e6
CW
2267{
2268 struct drm_i915_private *dev_priv = dev->dev_private;
2269
2270 i915_capture_error_state(dev);
2271 i915_report_and_clear_eir(dev);
8a905236 2272
ba1234d1 2273 if (wedged) {
f69061be
DV
2274 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2275 &dev_priv->gpu_error.reset_counter);
ba1234d1 2276
11ed50ec 2277 /*
17e1df07
DV
2278 * Wakeup waiting processes so that the reset work function
2279 * i915_error_work_func doesn't deadlock trying to grab various
2280 * locks. By bumping the reset counter first, the woken
2281 * processes will see a reset in progress and back off,
2282 * releasing their locks and then wait for the reset completion.
2283 * We must do this for _all_ gpu waiters that might hold locks
2284 * that the reset work needs to acquire.
2285 *
2286 * Note: The wake_up serves as the required memory barrier to
2287 * ensure that the waiters see the updated value of the reset
2288 * counter atomic_t.
11ed50ec 2289 */
17e1df07 2290 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2291 }
2292
122f46ba
DV
2293 /*
2294 * Our reset work can grab modeset locks (since it needs to reset the
2295 * state of outstanding pagelips). Hence it must not be run on our own
2296 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2297 * code will deadlock.
2298 */
2299 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2300}
2301
21ad8330 2302static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd
SF
2303{
2304 drm_i915_private_t *dev_priv = dev->dev_private;
2305 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 2307 struct drm_i915_gem_object *obj;
4e5359cd
SF
2308 struct intel_unpin_work *work;
2309 unsigned long flags;
2310 bool stall_detected;
2311
2312 /* Ignore early vblank irqs */
2313 if (intel_crtc == NULL)
2314 return;
2315
2316 spin_lock_irqsave(&dev->event_lock, flags);
2317 work = intel_crtc->unpin_work;
2318
e7d841ca
CW
2319 if (work == NULL ||
2320 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2321 !work->enable_stall_check) {
4e5359cd
SF
2322 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2323 spin_unlock_irqrestore(&dev->event_lock, flags);
2324 return;
2325 }
2326
2327 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 2328 obj = work->pending_flip_obj;
a6c45cf0 2329 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 2330 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 2331 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 2332 i915_gem_obj_ggtt_offset(obj);
4e5359cd 2333 } else {
9db4a9c7 2334 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 2335 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 2336 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
2337 crtc->x * crtc->fb->bits_per_pixel/8);
2338 }
2339
2340 spin_unlock_irqrestore(&dev->event_lock, flags);
2341
2342 if (stall_detected) {
2343 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2344 intel_prepare_page_flip(dev, intel_crtc->plane);
2345 }
2346}
2347
42f52ef8
KP
2348/* Called from drm generic code, passed 'crtc' which
2349 * we use as a pipe index
2350 */
f71d4af4 2351static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2352{
2353 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2354 unsigned long irqflags;
71e0ffa5 2355
5eddb70b 2356 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2357 return -EINVAL;
0a3e67a4 2358
1ec14ad3 2359 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2360 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2361 i915_enable_pipestat(dev_priv, pipe,
755e9019 2362 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2363 else
7c463586 2364 i915_enable_pipestat(dev_priv, pipe,
755e9019 2365 PIPE_VBLANK_INTERRUPT_STATUS);
8692d00e
CW
2366
2367 /* maintain vblank delivery even in deep C-states */
3d13ef2e 2368 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2369 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 2370 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2371
0a3e67a4
JB
2372 return 0;
2373}
2374
f71d4af4 2375static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2376{
2377 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2378 unsigned long irqflags;
b518421f 2379 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2380 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2381
2382 if (!i915_pipe_enabled(dev, pipe))
2383 return -EINVAL;
2384
2385 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2386 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2387 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2388
2389 return 0;
2390}
2391
7e231dbe
JB
2392static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2393{
2394 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2395 unsigned long irqflags;
7e231dbe
JB
2396
2397 if (!i915_pipe_enabled(dev, pipe))
2398 return -EINVAL;
2399
2400 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2401 i915_enable_pipestat(dev_priv, pipe,
755e9019 2402 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2403 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2404
2405 return 0;
2406}
2407
abd58f01
BW
2408static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 unsigned long irqflags;
abd58f01
BW
2412
2413 if (!i915_pipe_enabled(dev, pipe))
2414 return -EINVAL;
2415
2416 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2417 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2418 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2419 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2420 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2421 return 0;
2422}
2423
42f52ef8
KP
2424/* Called from drm generic code, passed 'crtc' which
2425 * we use as a pipe index
2426 */
f71d4af4 2427static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2428{
2429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2430 unsigned long irqflags;
0a3e67a4 2431
1ec14ad3 2432 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3d13ef2e 2433 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2434 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2435
f796cf8f 2436 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2437 PIPE_VBLANK_INTERRUPT_STATUS |
2438 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2439 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2440}
2441
f71d4af4 2442static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2443{
2444 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2445 unsigned long irqflags;
b518421f 2446 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2447 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2448
2449 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2450 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2451 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2452}
2453
7e231dbe
JB
2454static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2455{
2456 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2457 unsigned long irqflags;
7e231dbe
JB
2458
2459 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2460 i915_disable_pipestat(dev_priv, pipe,
755e9019 2461 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2462 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2463}
2464
abd58f01
BW
2465static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2466{
2467 struct drm_i915_private *dev_priv = dev->dev_private;
2468 unsigned long irqflags;
abd58f01
BW
2469
2470 if (!i915_pipe_enabled(dev, pipe))
2471 return;
2472
2473 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2474 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2475 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2476 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2477 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2478}
2479
893eead0
CW
2480static u32
2481ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2482{
893eead0
CW
2483 return list_entry(ring->request_list.prev,
2484 struct drm_i915_gem_request, list)->seqno;
2485}
2486
9107e9d2
CW
2487static bool
2488ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2489{
2490 return (list_empty(&ring->request_list) ||
2491 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2492}
2493
6274f212
CW
2494static struct intel_ring_buffer *
2495semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2496{
2497 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6274f212 2498 u32 cmd, ipehr, acthd, acthd_min;
a24a11e6
CW
2499
2500 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2501 if ((ipehr & ~(0x3 << 16)) !=
2502 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
6274f212 2503 return NULL;
a24a11e6
CW
2504
2505 /* ACTHD is likely pointing to the dword after the actual command,
2506 * so scan backwards until we find the MBOX.
2507 */
6274f212 2508 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
a24a11e6
CW
2509 acthd_min = max((int)acthd - 3 * 4, 0);
2510 do {
2511 cmd = ioread32(ring->virtual_start + acthd);
2512 if (cmd == ipehr)
2513 break;
2514
2515 acthd -= 4;
2516 if (acthd < acthd_min)
6274f212 2517 return NULL;
a24a11e6
CW
2518 } while (1);
2519
6274f212
CW
2520 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2521 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
a24a11e6
CW
2522}
2523
6274f212
CW
2524static int semaphore_passed(struct intel_ring_buffer *ring)
2525{
2526 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2527 struct intel_ring_buffer *signaller;
2528 u32 seqno, ctl;
2529
2530 ring->hangcheck.deadlock = true;
2531
2532 signaller = semaphore_waits_for(ring, &seqno);
2533 if (signaller == NULL || signaller->hangcheck.deadlock)
2534 return -1;
2535
2536 /* cursory check for an unkickable deadlock */
2537 ctl = I915_READ_CTL(signaller);
2538 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2539 return -1;
2540
2541 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2542}
2543
2544static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2545{
2546 struct intel_ring_buffer *ring;
2547 int i;
2548
2549 for_each_ring(ring, dev_priv, i)
2550 ring->hangcheck.deadlock = false;
2551}
2552
ad8beaea
MK
2553static enum intel_ring_hangcheck_action
2554ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1ec14ad3
CW
2555{
2556 struct drm_device *dev = ring->dev;
2557 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2558 u32 tmp;
2559
6274f212 2560 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2561 return HANGCHECK_ACTIVE;
6274f212 2562
9107e9d2 2563 if (IS_GEN2(dev))
f2f4d82f 2564 return HANGCHECK_HUNG;
9107e9d2
CW
2565
2566 /* Is the chip hanging on a WAIT_FOR_EVENT?
2567 * If so we can simply poke the RB_WAIT bit
2568 * and break the hang. This should work on
2569 * all but the second generation chipsets.
2570 */
2571 tmp = I915_READ_CTL(ring);
1ec14ad3
CW
2572 if (tmp & RING_WAIT) {
2573 DRM_ERROR("Kicking stuck wait on %s\n",
2574 ring->name);
09e14bf3 2575 i915_handle_error(dev, false);
1ec14ad3 2576 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2577 return HANGCHECK_KICK;
6274f212
CW
2578 }
2579
2580 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2581 switch (semaphore_passed(ring)) {
2582 default:
f2f4d82f 2583 return HANGCHECK_HUNG;
6274f212
CW
2584 case 1:
2585 DRM_ERROR("Kicking stuck semaphore on %s\n",
2586 ring->name);
09e14bf3 2587 i915_handle_error(dev, false);
6274f212 2588 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2589 return HANGCHECK_KICK;
6274f212 2590 case 0:
f2f4d82f 2591 return HANGCHECK_WAIT;
6274f212 2592 }
9107e9d2 2593 }
ed5cbb03 2594
f2f4d82f 2595 return HANGCHECK_HUNG;
ed5cbb03
MK
2596}
2597
f65d9421
BG
2598/**
2599 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2600 * batchbuffers in a long time. We keep track per ring seqno progress and
2601 * if there are no progress, hangcheck score for that ring is increased.
2602 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2603 * we kick the ring. If we see no progress on three subsequent calls
2604 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2605 */
a658b5d2 2606static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2607{
2608 struct drm_device *dev = (struct drm_device *)data;
2609 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2610 struct intel_ring_buffer *ring;
b4519513 2611 int i;
05407ff8 2612 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2613 bool stuck[I915_NUM_RINGS] = { 0 };
2614#define BUSY 1
2615#define KICK 5
2616#define HUNG 20
893eead0 2617
d330a953 2618 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2619 return;
2620
b4519513 2621 for_each_ring(ring, dev_priv, i) {
05407ff8 2622 u32 seqno, acthd;
9107e9d2 2623 bool busy = true;
05407ff8 2624
6274f212
CW
2625 semaphore_clear_deadlocks(dev_priv);
2626
05407ff8
MK
2627 seqno = ring->get_seqno(ring, false);
2628 acthd = intel_ring_get_active_head(ring);
b4519513 2629
9107e9d2
CW
2630 if (ring->hangcheck.seqno == seqno) {
2631 if (ring_idle(ring, seqno)) {
da661464
MK
2632 ring->hangcheck.action = HANGCHECK_IDLE;
2633
9107e9d2
CW
2634 if (waitqueue_active(&ring->irq_queue)) {
2635 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2636 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2637 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2638 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2639 ring->name);
2640 else
2641 DRM_INFO("Fake missed irq on %s\n",
2642 ring->name);
094f9a54
CW
2643 wake_up_all(&ring->irq_queue);
2644 }
2645 /* Safeguard against driver failure */
2646 ring->hangcheck.score += BUSY;
9107e9d2
CW
2647 } else
2648 busy = false;
05407ff8 2649 } else {
6274f212
CW
2650 /* We always increment the hangcheck score
2651 * if the ring is busy and still processing
2652 * the same request, so that no single request
2653 * can run indefinitely (such as a chain of
2654 * batches). The only time we do not increment
2655 * the hangcheck score on this ring, if this
2656 * ring is in a legitimate wait for another
2657 * ring. In that case the waiting ring is a
2658 * victim and we want to be sure we catch the
2659 * right culprit. Then every time we do kick
2660 * the ring, add a small increment to the
2661 * score so that we can catch a batch that is
2662 * being repeatedly kicked and so responsible
2663 * for stalling the machine.
2664 */
ad8beaea
MK
2665 ring->hangcheck.action = ring_stuck(ring,
2666 acthd);
2667
2668 switch (ring->hangcheck.action) {
da661464 2669 case HANGCHECK_IDLE:
f2f4d82f 2670 case HANGCHECK_WAIT:
6274f212 2671 break;
f2f4d82f 2672 case HANGCHECK_ACTIVE:
ea04cb31 2673 ring->hangcheck.score += BUSY;
6274f212 2674 break;
f2f4d82f 2675 case HANGCHECK_KICK:
ea04cb31 2676 ring->hangcheck.score += KICK;
6274f212 2677 break;
f2f4d82f 2678 case HANGCHECK_HUNG:
ea04cb31 2679 ring->hangcheck.score += HUNG;
6274f212
CW
2680 stuck[i] = true;
2681 break;
2682 }
05407ff8 2683 }
9107e9d2 2684 } else {
da661464
MK
2685 ring->hangcheck.action = HANGCHECK_ACTIVE;
2686
9107e9d2
CW
2687 /* Gradually reduce the count so that we catch DoS
2688 * attempts across multiple batches.
2689 */
2690 if (ring->hangcheck.score > 0)
2691 ring->hangcheck.score--;
d1e61e7f
CW
2692 }
2693
05407ff8
MK
2694 ring->hangcheck.seqno = seqno;
2695 ring->hangcheck.acthd = acthd;
9107e9d2 2696 busy_count += busy;
893eead0 2697 }
b9201c14 2698
92cab734 2699 for_each_ring(ring, dev_priv, i) {
b6b0fac0 2700 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
2701 DRM_INFO("%s on %s\n",
2702 stuck[i] ? "stuck" : "no progress",
2703 ring->name);
a43adf07 2704 rings_hung++;
92cab734
MK
2705 }
2706 }
2707
05407ff8
MK
2708 if (rings_hung)
2709 return i915_handle_error(dev, true);
f65d9421 2710
05407ff8
MK
2711 if (busy_count)
2712 /* Reset timer case chip hangs without another request
2713 * being added */
10cd45b6
MK
2714 i915_queue_hangcheck(dev);
2715}
2716
2717void i915_queue_hangcheck(struct drm_device *dev)
2718{
2719 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 2720 if (!i915.enable_hangcheck)
10cd45b6
MK
2721 return;
2722
2723 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2724 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2725}
2726
91738a95
PZ
2727static void ibx_irq_preinstall(struct drm_device *dev)
2728{
2729 struct drm_i915_private *dev_priv = dev->dev_private;
2730
2731 if (HAS_PCH_NOP(dev))
2732 return;
2733
2734 /* south display irq */
2735 I915_WRITE(SDEIMR, 0xffffffff);
2736 /*
2737 * SDEIER is also touched by the interrupt handler to work around missed
2738 * PCH interrupts. Hence we can't update it after the interrupt handler
2739 * is enabled - instead we unconditionally enable all PCH interrupt
2740 * sources here, but then only unmask them as needed with SDEIMR.
2741 */
2742 I915_WRITE(SDEIER, 0xffffffff);
2743 POSTING_READ(SDEIER);
2744}
2745
d18ea1b5
DV
2746static void gen5_gt_irq_preinstall(struct drm_device *dev)
2747{
2748 struct drm_i915_private *dev_priv = dev->dev_private;
2749
2750 /* and GT */
2751 I915_WRITE(GTIMR, 0xffffffff);
2752 I915_WRITE(GTIER, 0x0);
2753 POSTING_READ(GTIER);
2754
2755 if (INTEL_INFO(dev)->gen >= 6) {
2756 /* and PM */
2757 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2758 I915_WRITE(GEN6_PMIER, 0x0);
2759 POSTING_READ(GEN6_PMIER);
2760 }
2761}
2762
1da177e4
LT
2763/* drm_dma.h hooks
2764*/
f71d4af4 2765static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
2766{
2767 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2768
2769 I915_WRITE(HWSTAM, 0xeffe);
bdfcdb63 2770
036a4a7d
ZW
2771 I915_WRITE(DEIMR, 0xffffffff);
2772 I915_WRITE(DEIER, 0x0);
3143a2bf 2773 POSTING_READ(DEIER);
036a4a7d 2774
d18ea1b5 2775 gen5_gt_irq_preinstall(dev);
c650156a 2776
91738a95 2777 ibx_irq_preinstall(dev);
7d99163d
BW
2778}
2779
7e231dbe
JB
2780static void valleyview_irq_preinstall(struct drm_device *dev)
2781{
2782 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2783 int pipe;
2784
7e231dbe
JB
2785 /* VLV magic */
2786 I915_WRITE(VLV_IMR, 0);
2787 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2788 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2789 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2790
7e231dbe
JB
2791 /* and GT */
2792 I915_WRITE(GTIIR, I915_READ(GTIIR));
2793 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5
DV
2794
2795 gen5_gt_irq_preinstall(dev);
7e231dbe
JB
2796
2797 I915_WRITE(DPINVGTT, 0xff);
2798
2799 I915_WRITE(PORT_HOTPLUG_EN, 0);
2800 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2801 for_each_pipe(pipe)
2802 I915_WRITE(PIPESTAT(pipe), 0xffff);
2803 I915_WRITE(VLV_IIR, 0xffffffff);
2804 I915_WRITE(VLV_IMR, 0xffffffff);
2805 I915_WRITE(VLV_IER, 0x0);
2806 POSTING_READ(VLV_IER);
2807}
2808
abd58f01
BW
2809static void gen8_irq_preinstall(struct drm_device *dev)
2810{
2811 struct drm_i915_private *dev_priv = dev->dev_private;
2812 int pipe;
2813
abd58f01
BW
2814 I915_WRITE(GEN8_MASTER_IRQ, 0);
2815 POSTING_READ(GEN8_MASTER_IRQ);
2816
2817 /* IIR can theoretically queue up two events. Be paranoid */
2818#define GEN8_IRQ_INIT_NDX(type, which) do { \
2819 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2820 POSTING_READ(GEN8_##type##_IMR(which)); \
2821 I915_WRITE(GEN8_##type##_IER(which), 0); \
2822 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2823 POSTING_READ(GEN8_##type##_IIR(which)); \
2824 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2825 } while (0)
2826
2827#define GEN8_IRQ_INIT(type) do { \
2828 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2829 POSTING_READ(GEN8_##type##_IMR); \
2830 I915_WRITE(GEN8_##type##_IER, 0); \
2831 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2832 POSTING_READ(GEN8_##type##_IIR); \
2833 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2834 } while (0)
2835
2836 GEN8_IRQ_INIT_NDX(GT, 0);
2837 GEN8_IRQ_INIT_NDX(GT, 1);
2838 GEN8_IRQ_INIT_NDX(GT, 2);
2839 GEN8_IRQ_INIT_NDX(GT, 3);
2840
2841 for_each_pipe(pipe) {
2842 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2843 }
2844
2845 GEN8_IRQ_INIT(DE_PORT);
2846 GEN8_IRQ_INIT(DE_MISC);
2847 GEN8_IRQ_INIT(PCU);
2848#undef GEN8_IRQ_INIT
2849#undef GEN8_IRQ_INIT_NDX
2850
2851 POSTING_READ(GEN8_PCU_IIR);
09f2344d
JB
2852
2853 ibx_irq_preinstall(dev);
abd58f01
BW
2854}
2855
82a28bcf 2856static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973
KP
2857{
2858 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf
DV
2859 struct drm_mode_config *mode_config = &dev->mode_config;
2860 struct intel_encoder *intel_encoder;
fee884ed 2861 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2862
2863 if (HAS_PCH_IBX(dev)) {
fee884ed 2864 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2865 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2866 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2867 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2868 } else {
fee884ed 2869 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2870 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2871 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2872 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2873 }
7fe0b973 2874
fee884ed 2875 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2876
2877 /*
2878 * Enable digital hotplug on the PCH, and configure the DP short pulse
2879 * duration to 2ms (which is the minimum in the Display Port spec)
2880 *
2881 * This register is the same on all known PCH chips.
2882 */
7fe0b973
KP
2883 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2884 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2885 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2886 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2887 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2888 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2889}
2890
d46da437
PZ
2891static void ibx_irq_postinstall(struct drm_device *dev)
2892{
2893 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf 2894 u32 mask;
e5868a31 2895
692a04cf
DV
2896 if (HAS_PCH_NOP(dev))
2897 return;
2898
8664281b
PZ
2899 if (HAS_PCH_IBX(dev)) {
2900 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
de032bf4 2901 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
8664281b
PZ
2902 } else {
2903 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2904
2905 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2906 }
ab5c608b 2907
d46da437
PZ
2908 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2909 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
2910}
2911
0a9a8c91
DV
2912static void gen5_gt_irq_postinstall(struct drm_device *dev)
2913{
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 pm_irqs, gt_irqs;
2916
2917 pm_irqs = gt_irqs = 0;
2918
2919 dev_priv->gt_irq_mask = ~0;
040d2baa 2920 if (HAS_L3_DPF(dev)) {
0a9a8c91 2921 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
2922 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2923 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
2924 }
2925
2926 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2927 if (IS_GEN5(dev)) {
2928 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2929 ILK_BSD_USER_INTERRUPT;
2930 } else {
2931 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2932 }
2933
2934 I915_WRITE(GTIIR, I915_READ(GTIIR));
2935 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2936 I915_WRITE(GTIER, gt_irqs);
2937 POSTING_READ(GTIER);
2938
2939 if (INTEL_INFO(dev)->gen >= 6) {
2940 pm_irqs |= GEN6_PM_RPS_EVENTS;
2941
2942 if (HAS_VEBOX(dev))
2943 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2944
605cd25b 2945 dev_priv->pm_irq_mask = 0xffffffff;
0a9a8c91 2946 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
605cd25b 2947 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
0a9a8c91
DV
2948 I915_WRITE(GEN6_PMIER, pm_irqs);
2949 POSTING_READ(GEN6_PMIER);
2950 }
2951}
2952
f71d4af4 2953static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 2954{
4bc9d430 2955 unsigned long irqflags;
036a4a7d 2956 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8e76f8dc
PZ
2957 u32 display_mask, extra_mask;
2958
2959 if (INTEL_INFO(dev)->gen >= 7) {
2960 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2961 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2962 DE_PLANEB_FLIP_DONE_IVB |
2963 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2964 DE_ERR_INT_IVB);
2965 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2966 DE_PIPEA_VBLANK_IVB);
2967
2968 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2969 } else {
2970 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2971 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b
DV
2972 DE_AUX_CHANNEL_A |
2973 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
2974 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2975 DE_POISON);
8e76f8dc
PZ
2976 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2977 }
036a4a7d 2978
1ec14ad3 2979 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
2980
2981 /* should always can generate irq */
2982 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3 2983 I915_WRITE(DEIMR, dev_priv->irq_mask);
8e76f8dc 2984 I915_WRITE(DEIER, display_mask | extra_mask);
3143a2bf 2985 POSTING_READ(DEIER);
036a4a7d 2986
0a9a8c91 2987 gen5_gt_irq_postinstall(dev);
036a4a7d 2988
d46da437 2989 ibx_irq_postinstall(dev);
7fe0b973 2990
f97108d1 2991 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
2992 /* Enable PCU event interrupts
2993 *
2994 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
2995 * setup is guaranteed to run in single-threaded context. But we
2996 * need it to make the assert_spin_locked happy. */
2997 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 2998 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 2999 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
3000 }
3001
036a4a7d
ZW
3002 return 0;
3003}
3004
7e231dbe
JB
3005static int valleyview_irq_postinstall(struct drm_device *dev)
3006{
3007 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7e231dbe 3008 u32 enable_mask;
755e9019
ID
3009 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3010 PIPE_CRC_DONE_INTERRUPT_STATUS;
b79480ba 3011 unsigned long irqflags;
7e231dbe
JB
3012
3013 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
31acc7f5
JB
3014 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3015 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3016 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
7e231dbe
JB
3017 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
3018
31acc7f5
JB
3019 /*
3020 *Leave vblank interrupts masked initially. enable/disable will
3021 * toggle them based on usage.
3022 */
3023 dev_priv->irq_mask = (~enable_mask) |
3024 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3025 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
7e231dbe 3026
20afbda2
DV
3027 I915_WRITE(PORT_HOTPLUG_EN, 0);
3028 POSTING_READ(PORT_HOTPLUG_EN);
3029
7e231dbe
JB
3030 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3031 I915_WRITE(VLV_IER, enable_mask);
3032 I915_WRITE(VLV_IIR, 0xffffffff);
3033 I915_WRITE(PIPESTAT(0), 0xffff);
3034 I915_WRITE(PIPESTAT(1), 0xffff);
3035 POSTING_READ(VLV_IER);
3036
b79480ba
DV
3037 /* Interrupt setup is already guaranteed to be single-threaded, this is
3038 * just to make the assert_spin_locked check happy. */
3039 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3b6c42e8 3040 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
755e9019 3041 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3b6c42e8 3042 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
b79480ba 3043 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 3044
7e231dbe
JB
3045 I915_WRITE(VLV_IIR, 0xffffffff);
3046 I915_WRITE(VLV_IIR, 0xffffffff);
3047
0a9a8c91 3048 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3049
3050 /* ack & enable invalid PTE error interrupts */
3051#if 0 /* FIXME: add support to irq handler for checking these bits */
3052 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3053 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3054#endif
3055
3056 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3057
3058 return 0;
3059}
3060
abd58f01
BW
3061static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3062{
3063 int i;
3064
3065 /* These are interrupts we'll toggle with the ring mask register */
3066 uint32_t gt_interrupts[] = {
3067 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3068 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3069 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3070 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3071 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3072 0,
3073 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3074 };
3075
3076 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3077 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3078 if (tmp)
3079 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3080 i, tmp);
3081 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3082 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3083 }
3084 POSTING_READ(GEN8_GT_IER(0));
3085}
3086
3087static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3088{
3089 struct drm_device *dev = dev_priv->dev;
13b3a0a7
DV
3090 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3091 GEN8_PIPE_CDCLK_CRC_DONE |
3092 GEN8_PIPE_FIFO_UNDERRUN |
3093 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3094 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
abd58f01 3095 int pipe;
13b3a0a7
DV
3096 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3097 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3098 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01
BW
3099
3100 for_each_pipe(pipe) {
3101 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3102 if (tmp)
3103 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3104 pipe, tmp);
3105 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3106 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3107 }
3108 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3109
6d766f02
DV
3110 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3111 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3112 POSTING_READ(GEN8_DE_PORT_IER);
3113}
3114
3115static int gen8_irq_postinstall(struct drm_device *dev)
3116{
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118
3119 gen8_gt_irq_postinstall(dev_priv);
3120 gen8_de_irq_postinstall(dev_priv);
3121
3122 ibx_irq_postinstall(dev);
3123
3124 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3125 POSTING_READ(GEN8_MASTER_IRQ);
3126
3127 return 0;
3128}
3129
3130static void gen8_irq_uninstall(struct drm_device *dev)
3131{
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 int pipe;
3134
3135 if (!dev_priv)
3136 return;
3137
abd58f01
BW
3138 I915_WRITE(GEN8_MASTER_IRQ, 0);
3139
3140#define GEN8_IRQ_FINI_NDX(type, which) do { \
3141 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3142 I915_WRITE(GEN8_##type##_IER(which), 0); \
3143 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3144 } while (0)
3145
3146#define GEN8_IRQ_FINI(type) do { \
3147 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3148 I915_WRITE(GEN8_##type##_IER, 0); \
3149 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3150 } while (0)
3151
3152 GEN8_IRQ_FINI_NDX(GT, 0);
3153 GEN8_IRQ_FINI_NDX(GT, 1);
3154 GEN8_IRQ_FINI_NDX(GT, 2);
3155 GEN8_IRQ_FINI_NDX(GT, 3);
3156
3157 for_each_pipe(pipe) {
3158 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3159 }
3160
3161 GEN8_IRQ_FINI(DE_PORT);
3162 GEN8_IRQ_FINI(DE_MISC);
3163 GEN8_IRQ_FINI(PCU);
3164#undef GEN8_IRQ_FINI
3165#undef GEN8_IRQ_FINI_NDX
3166
3167 POSTING_READ(GEN8_PCU_IIR);
3168}
3169
7e231dbe
JB
3170static void valleyview_irq_uninstall(struct drm_device *dev)
3171{
3172 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3173 int pipe;
3174
3175 if (!dev_priv)
3176 return;
3177
3ca1cced 3178 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3179
7e231dbe
JB
3180 for_each_pipe(pipe)
3181 I915_WRITE(PIPESTAT(pipe), 0xffff);
3182
3183 I915_WRITE(HWSTAM, 0xffffffff);
3184 I915_WRITE(PORT_HOTPLUG_EN, 0);
3185 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3186 for_each_pipe(pipe)
3187 I915_WRITE(PIPESTAT(pipe), 0xffff);
3188 I915_WRITE(VLV_IIR, 0xffffffff);
3189 I915_WRITE(VLV_IMR, 0xffffffff);
3190 I915_WRITE(VLV_IER, 0x0);
3191 POSTING_READ(VLV_IER);
3192}
3193
f71d4af4 3194static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
3195{
3196 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4697995b
JB
3197
3198 if (!dev_priv)
3199 return;
3200
3ca1cced 3201 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3202
036a4a7d
ZW
3203 I915_WRITE(HWSTAM, 0xffffffff);
3204
3205 I915_WRITE(DEIMR, 0xffffffff);
3206 I915_WRITE(DEIER, 0x0);
3207 I915_WRITE(DEIIR, I915_READ(DEIIR));
8664281b
PZ
3208 if (IS_GEN7(dev))
3209 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
036a4a7d
ZW
3210
3211 I915_WRITE(GTIMR, 0xffffffff);
3212 I915_WRITE(GTIER, 0x0);
3213 I915_WRITE(GTIIR, I915_READ(GTIIR));
192aac1f 3214
ab5c608b
BW
3215 if (HAS_PCH_NOP(dev))
3216 return;
3217
192aac1f
KP
3218 I915_WRITE(SDEIMR, 0xffffffff);
3219 I915_WRITE(SDEIER, 0x0);
3220 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
8664281b
PZ
3221 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3222 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
036a4a7d
ZW
3223}
3224
a266c7d5 3225static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4
LT
3226{
3227 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 3228 int pipe;
91e3738e 3229
9db4a9c7
JB
3230 for_each_pipe(pipe)
3231 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3232 I915_WRITE16(IMR, 0xffff);
3233 I915_WRITE16(IER, 0x0);
3234 POSTING_READ16(IER);
c2798b19
CW
3235}
3236
3237static int i8xx_irq_postinstall(struct drm_device *dev)
3238{
3239 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
379ef82d 3240 unsigned long irqflags;
c2798b19 3241
c2798b19
CW
3242 I915_WRITE16(EMR,
3243 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3244
3245 /* Unmask the interrupts that we always want on. */
3246 dev_priv->irq_mask =
3247 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3248 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3249 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3250 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3251 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3252 I915_WRITE16(IMR, dev_priv->irq_mask);
3253
3254 I915_WRITE16(IER,
3255 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3256 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3257 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3258 I915_USER_INTERRUPT);
3259 POSTING_READ16(IER);
3260
379ef82d
DV
3261 /* Interrupt setup is already guaranteed to be single-threaded, this is
3262 * just to make the assert_spin_locked check happy. */
3263 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3264 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3265 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3266 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3267
c2798b19
CW
3268 return 0;
3269}
3270
90a72f87
VS
3271/*
3272 * Returns true when a page flip has completed.
3273 */
3274static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3275 int plane, int pipe, u32 iir)
90a72f87
VS
3276{
3277 drm_i915_private_t *dev_priv = dev->dev_private;
1f1c2e24 3278 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87
VS
3279
3280 if (!drm_handle_vblank(dev, pipe))
3281 return false;
3282
3283 if ((iir & flip_pending) == 0)
3284 return false;
3285
1f1c2e24 3286 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3287
3288 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3289 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3290 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3291 * the flip is completed (no longer pending). Since this doesn't raise
3292 * an interrupt per se, we watch for the change at vblank.
3293 */
3294 if (I915_READ16(ISR) & flip_pending)
3295 return false;
3296
3297 intel_finish_page_flip(dev, pipe);
3298
3299 return true;
3300}
3301
ff1f525e 3302static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
3303{
3304 struct drm_device *dev = (struct drm_device *) arg;
3305 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
c2798b19
CW
3306 u16 iir, new_iir;
3307 u32 pipe_stats[2];
3308 unsigned long irqflags;
c2798b19
CW
3309 int pipe;
3310 u16 flip_mask =
3311 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3312 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3313
c2798b19
CW
3314 iir = I915_READ16(IIR);
3315 if (iir == 0)
3316 return IRQ_NONE;
3317
3318 while (iir & ~flip_mask) {
3319 /* Can't rely on pipestat interrupt bit in iir as it might
3320 * have been cleared after the pipestat interrupt was received.
3321 * It doesn't set the bit in iir again, but it still produces
3322 * interrupts (for non-MSI).
3323 */
3324 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3325 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3326 i915_handle_error(dev, false);
3327
3328 for_each_pipe(pipe) {
3329 int reg = PIPESTAT(pipe);
3330 pipe_stats[pipe] = I915_READ(reg);
3331
3332 /*
3333 * Clear the PIPE*STAT regs before the IIR
3334 */
2d9d2b0b 3335 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3336 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
3337 }
3338 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3339
3340 I915_WRITE16(IIR, iir & ~flip_mask);
3341 new_iir = I915_READ16(IIR); /* Flush posted writes */
3342
d05c617e 3343 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3344
3345 if (iir & I915_USER_INTERRUPT)
3346 notify_ring(dev, &dev_priv->ring[RCS]);
3347
4356d586 3348 for_each_pipe(pipe) {
1f1c2e24 3349 int plane = pipe;
3a77c4c4 3350 if (HAS_FBC(dev))
1f1c2e24
VS
3351 plane = !plane;
3352
4356d586 3353 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3354 i8xx_handle_vblank(dev, plane, pipe, iir))
3355 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3356
4356d586 3357 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3358 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3359
3360 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3361 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3362 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 3363 }
c2798b19
CW
3364
3365 iir = new_iir;
3366 }
3367
3368 return IRQ_HANDLED;
3369}
3370
3371static void i8xx_irq_uninstall(struct drm_device * dev)
3372{
3373 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3374 int pipe;
3375
c2798b19
CW
3376 for_each_pipe(pipe) {
3377 /* Clear enable bits; then clear status bits */
3378 I915_WRITE(PIPESTAT(pipe), 0);
3379 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3380 }
3381 I915_WRITE16(IMR, 0xffff);
3382 I915_WRITE16(IER, 0x0);
3383 I915_WRITE16(IIR, I915_READ16(IIR));
3384}
3385
a266c7d5
CW
3386static void i915_irq_preinstall(struct drm_device * dev)
3387{
3388 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3389 int pipe;
3390
a266c7d5
CW
3391 if (I915_HAS_HOTPLUG(dev)) {
3392 I915_WRITE(PORT_HOTPLUG_EN, 0);
3393 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3394 }
3395
00d98ebd 3396 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
3397 for_each_pipe(pipe)
3398 I915_WRITE(PIPESTAT(pipe), 0);
3399 I915_WRITE(IMR, 0xffffffff);
3400 I915_WRITE(IER, 0x0);
3401 POSTING_READ(IER);
3402}
3403
3404static int i915_irq_postinstall(struct drm_device *dev)
3405{
3406 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
38bde180 3407 u32 enable_mask;
379ef82d 3408 unsigned long irqflags;
a266c7d5 3409
38bde180
CW
3410 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3411
3412 /* Unmask the interrupts that we always want on. */
3413 dev_priv->irq_mask =
3414 ~(I915_ASLE_INTERRUPT |
3415 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3416 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3417 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3418 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3419 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3420
3421 enable_mask =
3422 I915_ASLE_INTERRUPT |
3423 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3424 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3425 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3426 I915_USER_INTERRUPT;
3427
a266c7d5 3428 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3429 I915_WRITE(PORT_HOTPLUG_EN, 0);
3430 POSTING_READ(PORT_HOTPLUG_EN);
3431
a266c7d5
CW
3432 /* Enable in IER... */
3433 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3434 /* and unmask in IMR */
3435 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3436 }
3437
a266c7d5
CW
3438 I915_WRITE(IMR, dev_priv->irq_mask);
3439 I915_WRITE(IER, enable_mask);
3440 POSTING_READ(IER);
3441
f49e38dd 3442 i915_enable_asle_pipestat(dev);
20afbda2 3443
379ef82d
DV
3444 /* Interrupt setup is already guaranteed to be single-threaded, this is
3445 * just to make the assert_spin_locked check happy. */
3446 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3447 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3448 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3449 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3450
20afbda2
DV
3451 return 0;
3452}
3453
90a72f87
VS
3454/*
3455 * Returns true when a page flip has completed.
3456 */
3457static bool i915_handle_vblank(struct drm_device *dev,
3458 int plane, int pipe, u32 iir)
3459{
3460 drm_i915_private_t *dev_priv = dev->dev_private;
3461 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3462
3463 if (!drm_handle_vblank(dev, pipe))
3464 return false;
3465
3466 if ((iir & flip_pending) == 0)
3467 return false;
3468
3469 intel_prepare_page_flip(dev, plane);
3470
3471 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3472 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3473 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3474 * the flip is completed (no longer pending). Since this doesn't raise
3475 * an interrupt per se, we watch for the change at vblank.
3476 */
3477 if (I915_READ(ISR) & flip_pending)
3478 return false;
3479
3480 intel_finish_page_flip(dev, pipe);
3481
3482 return true;
3483}
3484
ff1f525e 3485static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
3486{
3487 struct drm_device *dev = (struct drm_device *) arg;
3488 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8291ee90 3489 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 3490 unsigned long irqflags;
38bde180
CW
3491 u32 flip_mask =
3492 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3493 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3494 int pipe, ret = IRQ_NONE;
a266c7d5 3495
a266c7d5 3496 iir = I915_READ(IIR);
38bde180
CW
3497 do {
3498 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3499 bool blc_event = false;
a266c7d5
CW
3500
3501 /* Can't rely on pipestat interrupt bit in iir as it might
3502 * have been cleared after the pipestat interrupt was received.
3503 * It doesn't set the bit in iir again, but it still produces
3504 * interrupts (for non-MSI).
3505 */
3506 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3507 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3508 i915_handle_error(dev, false);
3509
3510 for_each_pipe(pipe) {
3511 int reg = PIPESTAT(pipe);
3512 pipe_stats[pipe] = I915_READ(reg);
3513
38bde180 3514 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3515 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3516 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3517 irq_received = true;
a266c7d5
CW
3518 }
3519 }
3520 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3521
3522 if (!irq_received)
3523 break;
3524
a266c7d5
CW
3525 /* Consume port. Then clear IIR or we'll miss events */
3526 if ((I915_HAS_HOTPLUG(dev)) &&
3527 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3528 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 3529 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
a266c7d5 3530
91d131d2
DV
3531 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3532
a266c7d5 3533 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
38bde180 3534 POSTING_READ(PORT_HOTPLUG_STAT);
a266c7d5
CW
3535 }
3536
38bde180 3537 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3538 new_iir = I915_READ(IIR); /* Flush posted writes */
3539
a266c7d5
CW
3540 if (iir & I915_USER_INTERRUPT)
3541 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3542
a266c7d5 3543 for_each_pipe(pipe) {
38bde180 3544 int plane = pipe;
3a77c4c4 3545 if (HAS_FBC(dev))
38bde180 3546 plane = !plane;
90a72f87 3547
8291ee90 3548 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3549 i915_handle_vblank(dev, plane, pipe, iir))
3550 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3551
3552 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3553 blc_event = true;
4356d586
DV
3554
3555 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3556 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3557
3558 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3559 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3560 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
3561 }
3562
a266c7d5
CW
3563 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3564 intel_opregion_asle_intr(dev);
3565
3566 /* With MSI, interrupts are only generated when iir
3567 * transitions from zero to nonzero. If another bit got
3568 * set while we were handling the existing iir bits, then
3569 * we would never get another interrupt.
3570 *
3571 * This is fine on non-MSI as well, as if we hit this path
3572 * we avoid exiting the interrupt handler only to generate
3573 * another one.
3574 *
3575 * Note that for MSI this could cause a stray interrupt report
3576 * if an interrupt landed in the time between writing IIR and
3577 * the posting read. This should be rare enough to never
3578 * trigger the 99% of 100,000 interrupts test for disabling
3579 * stray interrupts.
3580 */
38bde180 3581 ret = IRQ_HANDLED;
a266c7d5 3582 iir = new_iir;
38bde180 3583 } while (iir & ~flip_mask);
a266c7d5 3584
d05c617e 3585 i915_update_dri1_breadcrumb(dev);
8291ee90 3586
a266c7d5
CW
3587 return ret;
3588}
3589
3590static void i915_irq_uninstall(struct drm_device * dev)
3591{
3592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3593 int pipe;
3594
3ca1cced 3595 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3596
a266c7d5
CW
3597 if (I915_HAS_HOTPLUG(dev)) {
3598 I915_WRITE(PORT_HOTPLUG_EN, 0);
3599 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3600 }
3601
00d98ebd 3602 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3603 for_each_pipe(pipe) {
3604 /* Clear enable bits; then clear status bits */
a266c7d5 3605 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3606 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3607 }
a266c7d5
CW
3608 I915_WRITE(IMR, 0xffffffff);
3609 I915_WRITE(IER, 0x0);
3610
a266c7d5
CW
3611 I915_WRITE(IIR, I915_READ(IIR));
3612}
3613
3614static void i965_irq_preinstall(struct drm_device * dev)
3615{
3616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3617 int pipe;
3618
adca4730
CW
3619 I915_WRITE(PORT_HOTPLUG_EN, 0);
3620 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3621
3622 I915_WRITE(HWSTAM, 0xeffe);
3623 for_each_pipe(pipe)
3624 I915_WRITE(PIPESTAT(pipe), 0);
3625 I915_WRITE(IMR, 0xffffffff);
3626 I915_WRITE(IER, 0x0);
3627 POSTING_READ(IER);
3628}
3629
3630static int i965_irq_postinstall(struct drm_device *dev)
3631{
3632 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
bbba0a97 3633 u32 enable_mask;
a266c7d5 3634 u32 error_mask;
b79480ba 3635 unsigned long irqflags;
a266c7d5 3636
a266c7d5 3637 /* Unmask the interrupts that we always want on. */
bbba0a97 3638 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3639 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3640 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3641 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3642 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3643 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3644 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3645
3646 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3647 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3648 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3649 enable_mask |= I915_USER_INTERRUPT;
3650
3651 if (IS_G4X(dev))
3652 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3653
b79480ba
DV
3654 /* Interrupt setup is already guaranteed to be single-threaded, this is
3655 * just to make the assert_spin_locked check happy. */
3656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3657 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3658 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3659 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
b79480ba 3660 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3661
a266c7d5
CW
3662 /*
3663 * Enable some error detection, note the instruction error mask
3664 * bit is reserved, so we leave it masked.
3665 */
3666 if (IS_G4X(dev)) {
3667 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3668 GM45_ERROR_MEM_PRIV |
3669 GM45_ERROR_CP_PRIV |
3670 I915_ERROR_MEMORY_REFRESH);
3671 } else {
3672 error_mask = ~(I915_ERROR_PAGE_TABLE |
3673 I915_ERROR_MEMORY_REFRESH);
3674 }
3675 I915_WRITE(EMR, error_mask);
3676
3677 I915_WRITE(IMR, dev_priv->irq_mask);
3678 I915_WRITE(IER, enable_mask);
3679 POSTING_READ(IER);
3680
20afbda2
DV
3681 I915_WRITE(PORT_HOTPLUG_EN, 0);
3682 POSTING_READ(PORT_HOTPLUG_EN);
3683
f49e38dd 3684 i915_enable_asle_pipestat(dev);
20afbda2
DV
3685
3686 return 0;
3687}
3688
bac56d5b 3689static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2
DV
3690{
3691 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e5868a31 3692 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3693 struct intel_encoder *intel_encoder;
20afbda2
DV
3694 u32 hotplug_en;
3695
b5ea2d56
DV
3696 assert_spin_locked(&dev_priv->irq_lock);
3697
bac56d5b
EE
3698 if (I915_HAS_HOTPLUG(dev)) {
3699 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3700 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3701 /* Note HDMI and DP share hotplug bits */
e5868a31 3702 /* enable bits are the same for all generations */
cd569aed
EE
3703 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3704 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3705 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3706 /* Programming the CRT detection parameters tends
3707 to generate a spurious hotplug event about three
3708 seconds later. So just do it once.
3709 */
3710 if (IS_G4X(dev))
3711 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3712 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3713 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3714
bac56d5b
EE
3715 /* Ignore TV since it's buggy */
3716 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3717 }
a266c7d5
CW
3718}
3719
ff1f525e 3720static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3721{
3722 struct drm_device *dev = (struct drm_device *) arg;
3723 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
a266c7d5
CW
3724 u32 iir, new_iir;
3725 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 3726 unsigned long irqflags;
a266c7d5 3727 int ret = IRQ_NONE, pipe;
21ad8330
VS
3728 u32 flip_mask =
3729 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3730 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 3731
a266c7d5
CW
3732 iir = I915_READ(IIR);
3733
a266c7d5 3734 for (;;) {
501e01d7 3735 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
3736 bool blc_event = false;
3737
a266c7d5
CW
3738 /* Can't rely on pipestat interrupt bit in iir as it might
3739 * have been cleared after the pipestat interrupt was received.
3740 * It doesn't set the bit in iir again, but it still produces
3741 * interrupts (for non-MSI).
3742 */
3743 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3744 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3745 i915_handle_error(dev, false);
3746
3747 for_each_pipe(pipe) {
3748 int reg = PIPESTAT(pipe);
3749 pipe_stats[pipe] = I915_READ(reg);
3750
3751 /*
3752 * Clear the PIPE*STAT regs before the IIR
3753 */
3754 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3755 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 3756 irq_received = true;
a266c7d5
CW
3757 }
3758 }
3759 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3760
3761 if (!irq_received)
3762 break;
3763
3764 ret = IRQ_HANDLED;
3765
3766 /* Consume port. Then clear IIR or we'll miss events */
adca4730 3767 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
a266c7d5 3768 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04
EE
3769 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3770 HOTPLUG_INT_STATUS_G4X :
4f7fd709 3771 HOTPLUG_INT_STATUS_I915);
a266c7d5 3772
91d131d2 3773 intel_hpd_irq_handler(dev, hotplug_trigger,
704cfb87 3774 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
91d131d2 3775
4aeebd74
DV
3776 if (IS_G4X(dev) &&
3777 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3778 dp_aux_irq_handler(dev);
3779
a266c7d5
CW
3780 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3781 I915_READ(PORT_HOTPLUG_STAT);
3782 }
3783
21ad8330 3784 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3785 new_iir = I915_READ(IIR); /* Flush posted writes */
3786
a266c7d5
CW
3787 if (iir & I915_USER_INTERRUPT)
3788 notify_ring(dev, &dev_priv->ring[RCS]);
3789 if (iir & I915_BSD_USER_INTERRUPT)
3790 notify_ring(dev, &dev_priv->ring[VCS]);
3791
a266c7d5 3792 for_each_pipe(pipe) {
2c8ba29f 3793 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3794 i915_handle_vblank(dev, pipe, pipe, iir))
3795 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3796
3797 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3798 blc_event = true;
4356d586
DV
3799
3800 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3801 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 3802
2d9d2b0b
VS
3803 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3804 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3805 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 3806 }
a266c7d5
CW
3807
3808 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3809 intel_opregion_asle_intr(dev);
3810
515ac2bb
DV
3811 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3812 gmbus_irq_handler(dev);
3813
a266c7d5
CW
3814 /* With MSI, interrupts are only generated when iir
3815 * transitions from zero to nonzero. If another bit got
3816 * set while we were handling the existing iir bits, then
3817 * we would never get another interrupt.
3818 *
3819 * This is fine on non-MSI as well, as if we hit this path
3820 * we avoid exiting the interrupt handler only to generate
3821 * another one.
3822 *
3823 * Note that for MSI this could cause a stray interrupt report
3824 * if an interrupt landed in the time between writing IIR and
3825 * the posting read. This should be rare enough to never
3826 * trigger the 99% of 100,000 interrupts test for disabling
3827 * stray interrupts.
3828 */
3829 iir = new_iir;
3830 }
3831
d05c617e 3832 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3833
a266c7d5
CW
3834 return ret;
3835}
3836
3837static void i965_irq_uninstall(struct drm_device * dev)
3838{
3839 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3840 int pipe;
3841
3842 if (!dev_priv)
3843 return;
3844
3ca1cced 3845 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3846
adca4730
CW
3847 I915_WRITE(PORT_HOTPLUG_EN, 0);
3848 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3849
3850 I915_WRITE(HWSTAM, 0xffffffff);
3851 for_each_pipe(pipe)
3852 I915_WRITE(PIPESTAT(pipe), 0);
3853 I915_WRITE(IMR, 0xffffffff);
3854 I915_WRITE(IER, 0x0);
3855
3856 for_each_pipe(pipe)
3857 I915_WRITE(PIPESTAT(pipe),
3858 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3859 I915_WRITE(IIR, I915_READ(IIR));
3860}
3861
3ca1cced 3862static void intel_hpd_irq_reenable(unsigned long data)
ac4c16c5
EE
3863{
3864 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3865 struct drm_device *dev = dev_priv->dev;
3866 struct drm_mode_config *mode_config = &dev->mode_config;
3867 unsigned long irqflags;
3868 int i;
3869
3870 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3871 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3872 struct drm_connector *connector;
3873
3874 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3875 continue;
3876
3877 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3878
3879 list_for_each_entry(connector, &mode_config->connector_list, head) {
3880 struct intel_connector *intel_connector = to_intel_connector(connector);
3881
3882 if (intel_connector->encoder->hpd_pin == i) {
3883 if (connector->polled != intel_connector->polled)
3884 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3885 drm_get_connector_name(connector));
3886 connector->polled = intel_connector->polled;
3887 if (!connector->polled)
3888 connector->polled = DRM_CONNECTOR_POLL_HPD;
3889 }
3890 }
3891 }
3892 if (dev_priv->display.hpd_irq_setup)
3893 dev_priv->display.hpd_irq_setup(dev);
3894 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3895}
3896
f71d4af4
JB
3897void intel_irq_init(struct drm_device *dev)
3898{
8b2e326d
CW
3899 struct drm_i915_private *dev_priv = dev->dev_private;
3900
3901 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 3902 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 3903 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 3904 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 3905
99584db3
DV
3906 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3907 i915_hangcheck_elapsed,
61bac78e 3908 (unsigned long) dev);
3ca1cced 3909 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
ac4c16c5 3910 (unsigned long) dev_priv);
61bac78e 3911
97a19a24 3912 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 3913
4cdb83ec
VS
3914 if (IS_GEN2(dev)) {
3915 dev->max_vblank_count = 0;
3916 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3917 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
3918 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3919 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
3920 } else {
3921 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3922 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
3923 }
3924
c2baf4b7 3925 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 3926 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
3927 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3928 }
f71d4af4 3929
7e231dbe
JB
3930 if (IS_VALLEYVIEW(dev)) {
3931 dev->driver->irq_handler = valleyview_irq_handler;
3932 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3933 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3934 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3935 dev->driver->enable_vblank = valleyview_enable_vblank;
3936 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 3937 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
3938 } else if (IS_GEN8(dev)) {
3939 dev->driver->irq_handler = gen8_irq_handler;
3940 dev->driver->irq_preinstall = gen8_irq_preinstall;
3941 dev->driver->irq_postinstall = gen8_irq_postinstall;
3942 dev->driver->irq_uninstall = gen8_irq_uninstall;
3943 dev->driver->enable_vblank = gen8_enable_vblank;
3944 dev->driver->disable_vblank = gen8_disable_vblank;
3945 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
3946 } else if (HAS_PCH_SPLIT(dev)) {
3947 dev->driver->irq_handler = ironlake_irq_handler;
3948 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3949 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3950 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3951 dev->driver->enable_vblank = ironlake_enable_vblank;
3952 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 3953 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 3954 } else {
c2798b19
CW
3955 if (INTEL_INFO(dev)->gen == 2) {
3956 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3957 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3958 dev->driver->irq_handler = i8xx_irq_handler;
3959 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
3960 } else if (INTEL_INFO(dev)->gen == 3) {
3961 dev->driver->irq_preinstall = i915_irq_preinstall;
3962 dev->driver->irq_postinstall = i915_irq_postinstall;
3963 dev->driver->irq_uninstall = i915_irq_uninstall;
3964 dev->driver->irq_handler = i915_irq_handler;
20afbda2 3965 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3966 } else {
a266c7d5
CW
3967 dev->driver->irq_preinstall = i965_irq_preinstall;
3968 dev->driver->irq_postinstall = i965_irq_postinstall;
3969 dev->driver->irq_uninstall = i965_irq_uninstall;
3970 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 3971 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 3972 }
f71d4af4
JB
3973 dev->driver->enable_vblank = i915_enable_vblank;
3974 dev->driver->disable_vblank = i915_disable_vblank;
3975 }
3976}
20afbda2
DV
3977
3978void intel_hpd_init(struct drm_device *dev)
3979{
3980 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
3981 struct drm_mode_config *mode_config = &dev->mode_config;
3982 struct drm_connector *connector;
b5ea2d56 3983 unsigned long irqflags;
821450c6 3984 int i;
20afbda2 3985
821450c6
EE
3986 for (i = 1; i < HPD_NUM_PINS; i++) {
3987 dev_priv->hpd_stats[i].hpd_cnt = 0;
3988 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3989 }
3990 list_for_each_entry(connector, &mode_config->connector_list, head) {
3991 struct intel_connector *intel_connector = to_intel_connector(connector);
3992 connector->polled = intel_connector->polled;
3993 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3994 connector->polled = DRM_CONNECTOR_POLL_HPD;
3995 }
b5ea2d56
DV
3996
3997 /* Interrupt setup is already guaranteed to be single-threaded, this is
3998 * just to make the assert_spin_locked checks happy. */
3999 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
4000 if (dev_priv->display.hpd_irq_setup)
4001 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 4002 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 4003}
c67a470b
PZ
4004
4005/* Disable interrupts so we can allow Package C8+. */
4006void hsw_pc8_disable_interrupts(struct drm_device *dev)
4007{
4008 struct drm_i915_private *dev_priv = dev->dev_private;
4009 unsigned long irqflags;
4010
4011 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4012
4013 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
4014 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
4015 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
4016 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
4017 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4018
1f2d4531
PZ
4019 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4020 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
c67a470b
PZ
4021 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4022 snb_disable_pm_irq(dev_priv, 0xffffffff);
4023
4024 dev_priv->pc8.irqs_disabled = true;
4025
4026 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4027}
4028
4029/* Restore interrupts so we can recover from Package C8+. */
4030void hsw_pc8_restore_interrupts(struct drm_device *dev)
4031{
4032 struct drm_i915_private *dev_priv = dev->dev_private;
4033 unsigned long irqflags;
1f2d4531 4034 uint32_t val;
c67a470b
PZ
4035
4036 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4037
4038 val = I915_READ(DEIMR);
1f2d4531 4039 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
c67a470b 4040
1f2d4531
PZ
4041 val = I915_READ(SDEIMR);
4042 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
c67a470b
PZ
4043
4044 val = I915_READ(GTIMR);
1f2d4531 4045 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
c67a470b
PZ
4046
4047 val = I915_READ(GEN6_PMIMR);
1f2d4531 4048 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
c67a470b
PZ
4049
4050 dev_priv->pc8.irqs_disabled = false;
4051
4052 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
1f2d4531 4053 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
c67a470b
PZ
4054 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
4055 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
4056 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
4057
4058 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4059}