]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/glk: Implement Geminilake DDI init sequence
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
5eddb70b 51#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 52#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 53#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
54#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 57#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 58#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
2d401b17
VS
59#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
f0f59a00 61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
e7d7cad0
JN
62#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
f0f59a00 64#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
0a116ce8
ACO
65#define _PHY3(phy, a, b, c) ((phy) == DPIO_PHY0 ? (a) : \
66 (phy) == DPIO_PHY1 ? (b) : (c))
67#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 68
98533251
DL
69#define _MASKED_FIELD(mask, value) ({ \
70 if (__builtin_constant_p(mask)) \
71 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
72 if (__builtin_constant_p(value)) \
73 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
74 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
75 BUILD_BUG_ON_MSG((value) & ~(mask), \
76 "Incorrect value for mask"); \
77 (mask) << 16 | (value); })
78#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
79#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
80
81
6b26c86d 82
585fb111
JB
83/* PCI config space */
84
e10fa551
JL
85#define MCHBAR_I915 0x44
86#define MCHBAR_I965 0x48
87#define MCHBAR_SIZE (4 * 4096)
88
89#define DEVEN 0x54
90#define DEVEN_MCHBAR_EN (1 << 28)
91
40006c43 92/* BSM in include/drm/i915_drm.h */
e10fa551 93
1b1d2716
VS
94#define HPLLCC 0xc0 /* 85x only */
95#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
96#define GC_CLOCK_133_200 (0 << 0)
97#define GC_CLOCK_100_200 (1 << 0)
98#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
99#define GC_CLOCK_133_266 (3 << 0)
100#define GC_CLOCK_133_200_2 (4 << 0)
101#define GC_CLOCK_133_266_2 (5 << 0)
102#define GC_CLOCK_166_266 (6 << 0)
103#define GC_CLOCK_166_250 (7 << 0)
104
e10fa551
JL
105#define I915_GDRST 0xc0 /* PCI config register */
106#define GRDOM_FULL (0 << 2)
107#define GRDOM_RENDER (1 << 2)
108#define GRDOM_MEDIA (3 << 2)
109#define GRDOM_MASK (3 << 2)
110#define GRDOM_RESET_STATUS (1 << 1)
111#define GRDOM_RESET_ENABLE (1 << 0)
112
113#define GCDGMBUS 0xcc
114
f97108d1 115#define GCFGC2 0xda
585fb111
JB
116#define GCFGC 0xf0 /* 915+ only */
117#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
118#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
120#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
121#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
122#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
123#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
124#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
125#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 126#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
127#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
128#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
129#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
130#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
131#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
132#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
133#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
134#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
135#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
136#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
137#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
138#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
139#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
140#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
141#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
142#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
143#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
144#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
145#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 146
e10fa551
JL
147#define ASLE 0xe4
148#define ASLS 0xfc
149
150#define SWSCI 0xe8
151#define SWSCI_SCISEL (1 << 15)
152#define SWSCI_GSSCIE (1 << 0)
153
154#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 155
585fb111 156
f0f59a00 157#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
158#define ILK_GRDOM_FULL (0<<1)
159#define ILK_GRDOM_RENDER (1<<1)
160#define ILK_GRDOM_MEDIA (3<<1)
161#define ILK_GRDOM_MASK (3<<1)
162#define ILK_GRDOM_RESET_ENABLE (1<<0)
163
f0f59a00 164#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
165#define GEN6_MBC_SNPCR_SHIFT 21
166#define GEN6_MBC_SNPCR_MASK (3<<21)
167#define GEN6_MBC_SNPCR_MAX (0<<21)
168#define GEN6_MBC_SNPCR_MED (1<<21)
169#define GEN6_MBC_SNPCR_LOW (2<<21)
170#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
171
f0f59a00
VS
172#define VLV_G3DCTL _MMIO(0x9024)
173#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 174
f0f59a00 175#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
176#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
177#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
178#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
179#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
180#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
181
f0f59a00 182#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
183#define GEN6_GRDOM_FULL (1 << 0)
184#define GEN6_GRDOM_RENDER (1 << 1)
185#define GEN6_GRDOM_MEDIA (1 << 2)
186#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 187#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 188#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 189#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 190
bbdc070a
DG
191#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
192#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
193#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
194#define PP_DIR_DCLV_2G 0xffffffff
195
bbdc070a
DG
196#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
197#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 198
f0f59a00 199#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
200#define GEN8_RPCS_ENABLE (1 << 31)
201#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
202#define GEN8_RPCS_S_CNT_SHIFT 15
203#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
204#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
205#define GEN8_RPCS_SS_CNT_SHIFT 8
206#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
207#define GEN8_RPCS_EU_MAX_SHIFT 4
208#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
209#define GEN8_RPCS_EU_MIN_SHIFT 0
210#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
211
f0f59a00 212#define GAM_ECOCHK _MMIO(0x4090)
81e231af 213#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 214#define ECOCHK_SNB_BIT (1<<10)
6381b550 215#define ECOCHK_DIS_TLB (1<<8)
e3dff585 216#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
217#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
218#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
219#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
220#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
221#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
222#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
223#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 224
b033bb6d
MK
225#define GEN8_CONFIG0 _MMIO(0xD00)
226#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
227
f0f59a00 228#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 229#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
230#define ECOBITS_PPGTT_CACHE64B (3<<8)
231#define ECOBITS_PPGTT_CACHE4B (0<<8)
232
f0f59a00 233#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
234#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
235
f0f59a00 236#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
237#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
238#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
239#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
240#define GEN6_STOLEN_RESERVED_1M (0 << 4)
241#define GEN6_STOLEN_RESERVED_512K (1 << 4)
242#define GEN6_STOLEN_RESERVED_256K (2 << 4)
243#define GEN6_STOLEN_RESERVED_128K (3 << 4)
244#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
245#define GEN7_STOLEN_RESERVED_1M (0 << 5)
246#define GEN7_STOLEN_RESERVED_256K (1 << 5)
247#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
248#define GEN8_STOLEN_RESERVED_1M (0 << 7)
249#define GEN8_STOLEN_RESERVED_2M (1 << 7)
250#define GEN8_STOLEN_RESERVED_4M (2 << 7)
251#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 252
585fb111
JB
253/* VGA stuff */
254
255#define VGA_ST01_MDA 0x3ba
256#define VGA_ST01_CGA 0x3da
257
f0f59a00 258#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
259#define VGA_MSR_WRITE 0x3c2
260#define VGA_MSR_READ 0x3cc
261#define VGA_MSR_MEM_EN (1<<1)
262#define VGA_MSR_CGA_MODE (1<<0)
263
5434fd92 264#define VGA_SR_INDEX 0x3c4
f930ddd0 265#define SR01 1
5434fd92 266#define VGA_SR_DATA 0x3c5
585fb111
JB
267
268#define VGA_AR_INDEX 0x3c0
269#define VGA_AR_VID_EN (1<<5)
270#define VGA_AR_DATA_WRITE 0x3c0
271#define VGA_AR_DATA_READ 0x3c1
272
273#define VGA_GR_INDEX 0x3ce
274#define VGA_GR_DATA 0x3cf
275/* GR05 */
276#define VGA_GR_MEM_READ_MODE_SHIFT 3
277#define VGA_GR_MEM_READ_MODE_PLANE 1
278/* GR06 */
279#define VGA_GR_MEM_MODE_MASK 0xc
280#define VGA_GR_MEM_MODE_SHIFT 2
281#define VGA_GR_MEM_A0000_AFFFF 0
282#define VGA_GR_MEM_A0000_BFFFF 1
283#define VGA_GR_MEM_B0000_B7FFF 2
284#define VGA_GR_MEM_B0000_BFFFF 3
285
286#define VGA_DACMASK 0x3c6
287#define VGA_DACRX 0x3c7
288#define VGA_DACWX 0x3c8
289#define VGA_DACDATA 0x3c9
290
291#define VGA_CR_INDEX_MDA 0x3b4
292#define VGA_CR_DATA_MDA 0x3b5
293#define VGA_CR_INDEX_CGA 0x3d4
294#define VGA_CR_DATA_CGA 0x3d5
295
351e3db2
BV
296/*
297 * Instruction field definitions used by the command parser
298 */
299#define INSTR_CLIENT_SHIFT 29
351e3db2
BV
300#define INSTR_MI_CLIENT 0x0
301#define INSTR_BC_CLIENT 0x2
302#define INSTR_RC_CLIENT 0x3
303#define INSTR_SUBCLIENT_SHIFT 27
304#define INSTR_SUBCLIENT_MASK 0x18000000
305#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
306#define INSTR_26_TO_24_MASK 0x7000000
307#define INSTR_26_TO_24_SHIFT 24
351e3db2 308
585fb111
JB
309/*
310 * Memory interface instructions used by the kernel
311 */
312#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
313/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
314#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
315
316#define MI_NOOP MI_INSTR(0, 0)
317#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
318#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 319#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
320#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
321#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
322#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
323#define MI_FLUSH MI_INSTR(0x04, 0)
324#define MI_READ_FLUSH (1 << 0)
325#define MI_EXE_FLUSH (1 << 1)
326#define MI_NO_WRITE_FLUSH (1 << 2)
327#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
328#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 329#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
330#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
331#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
332#define MI_ARB_ENABLE (1<<0)
333#define MI_ARB_DISABLE (0<<0)
585fb111 334#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
335#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
336#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 337#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 338#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
339#define MI_OVERLAY_CONTINUE (0x0<<21)
340#define MI_OVERLAY_ON (0x1<<21)
341#define MI_OVERLAY_OFF (0x2<<21)
585fb111 342#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 343#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 344#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 345#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
346/* IVB has funny definitions for which plane to flip. */
347#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
348#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
350#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
351#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
352#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
353/* SKL ones */
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
362#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 363#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
364#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
365#define MI_SEMAPHORE_UPDATE (1<<21)
366#define MI_SEMAPHORE_COMPARE (1<<20)
367#define MI_SEMAPHORE_REGISTER (1<<18)
368#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
369#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
370#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
371#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
372#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
373#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
374#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
375#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
376#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
377#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
378#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
379#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
380#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
381#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
382#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
383#define MI_MM_SPACE_GTT (1<<8)
384#define MI_MM_SPACE_PHYSICAL (0<<8)
385#define MI_SAVE_EXT_STATE_EN (1<<3)
386#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 387#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 388#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
389#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
390#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
391#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
392#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
393#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
394#define MI_SEMAPHORE_POLL (1<<15)
395#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 396#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
397#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
398#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
399#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
400#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
401#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
402/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
403 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
404 * simply ignores the register load under certain conditions.
405 * - One can actually load arbitrary many arbitrary registers: Simply issue x
406 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
407 */
7ec55f46 408#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 409#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
410#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
411#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 412#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 413#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
414#define MI_FLUSH_DW_STORE_INDEX (1<<21)
415#define MI_INVALIDATE_TLB (1<<18)
416#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 417#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 418#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
419#define MI_INVALIDATE_BSD (1<<7)
420#define MI_FLUSH_DW_USE_GTT (1<<2)
421#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
422#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
423#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 424#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
425#define MI_BATCH_NON_SECURE (1)
426/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 427#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 428#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 429#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 430#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 431#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 432#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 433#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 434
f0f59a00
VS
435#define MI_PREDICATE_SRC0 _MMIO(0x2400)
436#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
437#define MI_PREDICATE_SRC1 _MMIO(0x2408)
438#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 439
f0f59a00 440#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
441#define LOWER_SLICE_ENABLED (1<<0)
442#define LOWER_SLICE_DISABLED (0<<0)
443
585fb111
JB
444/*
445 * 3D instructions used by the kernel
446 */
447#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
448
33e141ed 449#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
450#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
451#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
452#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
453#define SC_UPDATE_SCISSOR (0x1<<1)
454#define SC_ENABLE_MASK (0x1<<0)
455#define SC_ENABLE (0x1<<0)
456#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
457#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
458#define SCI_YMIN_MASK (0xffff<<16)
459#define SCI_XMIN_MASK (0xffff<<0)
460#define SCI_YMAX_MASK (0xffff<<16)
461#define SCI_XMAX_MASK (0xffff<<0)
462#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
463#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
464#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
465#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
466#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
467#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
468#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
469#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
470#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
471
472#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
473#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
474#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
475#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
476#define BLT_WRITE_A (2<<20)
477#define BLT_WRITE_RGB (1<<20)
478#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
479#define BLT_DEPTH_8 (0<<24)
480#define BLT_DEPTH_16_565 (1<<24)
481#define BLT_DEPTH_16_1555 (2<<24)
482#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
483#define BLT_ROP_SRC_COPY (0xcc<<16)
484#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
485#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
486#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
487#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
488#define ASYNC_FLIP (1<<22)
489#define DISPLAY_PLANE_A (0<<20)
490#define DISPLAY_PLANE_B (1<<20)
68d97538 491#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 492#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 493#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 494#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 495#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 496#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 497#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 498#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 499#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 500#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
501#define PIPE_CONTROL_DEPTH_STALL (1<<13)
502#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 503#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
504#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
505#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
506#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
507#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 508#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 509#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
510#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
511#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
512#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 513#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 514#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 515#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 516
3a6fa984
BV
517/*
518 * Commands used only by the command parser
519 */
520#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
521#define MI_ARB_CHECK MI_INSTR(0x05, 0)
522#define MI_RS_CONTROL MI_INSTR(0x06, 0)
523#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
524#define MI_PREDICATE MI_INSTR(0x0C, 0)
525#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
526#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 527#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
528#define MI_URB_CLEAR MI_INSTR(0x19, 0)
529#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
530#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
531#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
532#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
533#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
534#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
535#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
536#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
537#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
538
539#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
540#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
541#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
542#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
543#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
544#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
545#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
546 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
547#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
548 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
549#define GFX_OP_3DSTATE_SO_DECL_LIST \
550 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
551
552#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
553 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
554#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
556#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
558#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
559 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
560#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
561 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
562
563#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
564
565#define COLOR_BLT ((0x2<<29)|(0x40<<22))
566#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 567
5947de9b
BV
568/*
569 * Registers used only by the command parser
570 */
f0f59a00
VS
571#define BCS_SWCTRL _MMIO(0x22200)
572
573#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
574#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
575#define HS_INVOCATION_COUNT _MMIO(0x2300)
576#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
577#define DS_INVOCATION_COUNT _MMIO(0x2308)
578#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
579#define IA_VERTICES_COUNT _MMIO(0x2310)
580#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
581#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
582#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
583#define VS_INVOCATION_COUNT _MMIO(0x2320)
584#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
585#define GS_INVOCATION_COUNT _MMIO(0x2328)
586#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
587#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
588#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
589#define CL_INVOCATION_COUNT _MMIO(0x2338)
590#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
591#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
592#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
593#define PS_INVOCATION_COUNT _MMIO(0x2348)
594#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
595#define PS_DEPTH_COUNT _MMIO(0x2350)
596#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
597
598/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
599#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
600#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 601
f0f59a00
VS
602#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
603#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 604
f0f59a00
VS
605#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
606#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
607#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
608#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
609#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
610#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 611
f0f59a00
VS
612#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
613#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
614#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 615
1b85066b
JJ
616/* There are the 16 64-bit CS General Purpose Registers */
617#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
618#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
619
a941795a 620#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
621#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
622#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
623#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
624#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
625#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
626#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
627#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
628#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
629#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
630#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
631#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
632#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
633#define GEN7_OACONTROL_FORMAT_SHIFT 2
634#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
635#define GEN7_OACONTROL_ENABLE (1<<0)
636
637#define GEN8_OACTXID _MMIO(0x2364)
638
639#define GEN8_OACONTROL _MMIO(0x2B00)
640#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
641#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
642#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
643#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
644#define GEN8_OA_REPORT_FORMAT_SHIFT 2
645#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
646#define GEN8_OA_COUNTER_ENABLE (1<<0)
647
648#define GEN8_OACTXCONTROL _MMIO(0x2360)
649#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
650#define GEN8_OA_TIMER_PERIOD_SHIFT 2
651#define GEN8_OA_TIMER_ENABLE (1<<1)
652#define GEN8_OA_COUNTER_RESUME (1<<0)
653
654#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
655#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
656#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
657#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
658#define GEN7_OABUFFER_RESUME (1<<0)
659
660#define GEN8_OABUFFER _MMIO(0x2b14)
661
662#define GEN7_OASTATUS1 _MMIO(0x2364)
663#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
664#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
665#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
666#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
667
668#define GEN7_OASTATUS2 _MMIO(0x2368)
669#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
670
671#define GEN8_OASTATUS _MMIO(0x2b08)
672#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
673#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
674#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
675#define GEN8_OASTATUS_REPORT_LOST (1<<0)
676
677#define GEN8_OAHEADPTR _MMIO(0x2B0C)
678#define GEN8_OATAILPTR _MMIO(0x2B10)
679
680#define OABUFFER_SIZE_128K (0<<3)
681#define OABUFFER_SIZE_256K (1<<3)
682#define OABUFFER_SIZE_512K (2<<3)
683#define OABUFFER_SIZE_1M (3<<3)
684#define OABUFFER_SIZE_2M (4<<3)
685#define OABUFFER_SIZE_4M (5<<3)
686#define OABUFFER_SIZE_8M (6<<3)
687#define OABUFFER_SIZE_16M (7<<3)
688
689#define OA_MEM_SELECT_GGTT (1<<0)
690
691#define EU_PERF_CNTL0 _MMIO(0xe458)
692
693#define GDT_CHICKEN_BITS _MMIO(0x9840)
694#define GT_NOA_ENABLE 0x00000080
695
696/*
697 * OA Boolean state
698 */
699
700#define OAREPORTTRIG1 _MMIO(0x2740)
701#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
702#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
703
704#define OAREPORTTRIG2 _MMIO(0x2744)
705#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
706#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
707#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
708#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
709#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
710#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
711#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
712#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
713#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
714#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
715#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
716#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
717#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
718#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
719#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
720#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
721#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
722#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
723#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
724#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
725#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
726#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
727#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
728#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
729#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
730
731#define OAREPORTTRIG3 _MMIO(0x2748)
732#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
733#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
734#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
735#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
736#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
737#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
738#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
739#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
740#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
741
742#define OAREPORTTRIG4 _MMIO(0x274c)
743#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
744#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
745#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
746#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
747#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
748#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
749#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
750#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
751#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
752
753#define OAREPORTTRIG5 _MMIO(0x2750)
754#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
755#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
756
757#define OAREPORTTRIG6 _MMIO(0x2754)
758#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
759#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
760#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
761#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
762#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
763#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
764#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
765#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
766#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
767#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
768#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
769#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
770#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
771#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
772#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
773#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
774#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
775#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
776#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
777#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
778#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
779#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
780#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
781#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
782#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
783
784#define OAREPORTTRIG7 _MMIO(0x2758)
785#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
786#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
787#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
788#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
789#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
790#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
791#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
792#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
793#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
794
795#define OAREPORTTRIG8 _MMIO(0x275c)
796#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
797#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
798#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
799#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
800#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
801#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
802#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
803#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
804#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
805
806#define OASTARTTRIG1 _MMIO(0x2710)
807#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
808#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
809
810#define OASTARTTRIG2 _MMIO(0x2714)
811#define OASTARTTRIG2_INVERT_A_0 (1<<0)
812#define OASTARTTRIG2_INVERT_A_1 (1<<1)
813#define OASTARTTRIG2_INVERT_A_2 (1<<2)
814#define OASTARTTRIG2_INVERT_A_3 (1<<3)
815#define OASTARTTRIG2_INVERT_A_4 (1<<4)
816#define OASTARTTRIG2_INVERT_A_5 (1<<5)
817#define OASTARTTRIG2_INVERT_A_6 (1<<6)
818#define OASTARTTRIG2_INVERT_A_7 (1<<7)
819#define OASTARTTRIG2_INVERT_A_8 (1<<8)
820#define OASTARTTRIG2_INVERT_A_9 (1<<9)
821#define OASTARTTRIG2_INVERT_A_10 (1<<10)
822#define OASTARTTRIG2_INVERT_A_11 (1<<11)
823#define OASTARTTRIG2_INVERT_A_12 (1<<12)
824#define OASTARTTRIG2_INVERT_A_13 (1<<13)
825#define OASTARTTRIG2_INVERT_A_14 (1<<14)
826#define OASTARTTRIG2_INVERT_A_15 (1<<15)
827#define OASTARTTRIG2_INVERT_B_0 (1<<16)
828#define OASTARTTRIG2_INVERT_B_1 (1<<17)
829#define OASTARTTRIG2_INVERT_B_2 (1<<18)
830#define OASTARTTRIG2_INVERT_B_3 (1<<19)
831#define OASTARTTRIG2_INVERT_C_0 (1<<20)
832#define OASTARTTRIG2_INVERT_C_1 (1<<21)
833#define OASTARTTRIG2_INVERT_D_0 (1<<22)
834#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
835#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
836#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
837#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
838#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
839#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
840
841#define OASTARTTRIG3 _MMIO(0x2718)
842#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
843#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
844#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
845#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
846#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
847#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
848#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
849#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
850#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
851
852#define OASTARTTRIG4 _MMIO(0x271c)
853#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
854#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
855#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
856#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
857#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
858#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
859#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
860#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
861#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
862
863#define OASTARTTRIG5 _MMIO(0x2720)
864#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
865#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
866
867#define OASTARTTRIG6 _MMIO(0x2724)
868#define OASTARTTRIG6_INVERT_A_0 (1<<0)
869#define OASTARTTRIG6_INVERT_A_1 (1<<1)
870#define OASTARTTRIG6_INVERT_A_2 (1<<2)
871#define OASTARTTRIG6_INVERT_A_3 (1<<3)
872#define OASTARTTRIG6_INVERT_A_4 (1<<4)
873#define OASTARTTRIG6_INVERT_A_5 (1<<5)
874#define OASTARTTRIG6_INVERT_A_6 (1<<6)
875#define OASTARTTRIG6_INVERT_A_7 (1<<7)
876#define OASTARTTRIG6_INVERT_A_8 (1<<8)
877#define OASTARTTRIG6_INVERT_A_9 (1<<9)
878#define OASTARTTRIG6_INVERT_A_10 (1<<10)
879#define OASTARTTRIG6_INVERT_A_11 (1<<11)
880#define OASTARTTRIG6_INVERT_A_12 (1<<12)
881#define OASTARTTRIG6_INVERT_A_13 (1<<13)
882#define OASTARTTRIG6_INVERT_A_14 (1<<14)
883#define OASTARTTRIG6_INVERT_A_15 (1<<15)
884#define OASTARTTRIG6_INVERT_B_0 (1<<16)
885#define OASTARTTRIG6_INVERT_B_1 (1<<17)
886#define OASTARTTRIG6_INVERT_B_2 (1<<18)
887#define OASTARTTRIG6_INVERT_B_3 (1<<19)
888#define OASTARTTRIG6_INVERT_C_0 (1<<20)
889#define OASTARTTRIG6_INVERT_C_1 (1<<21)
890#define OASTARTTRIG6_INVERT_D_0 (1<<22)
891#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
892#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
893#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
894#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
895#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
896#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
897
898#define OASTARTTRIG7 _MMIO(0x2728)
899#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
900#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
901#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
902#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
903#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
904#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
905#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
906#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
907#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
908
909#define OASTARTTRIG8 _MMIO(0x272c)
910#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
911#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
912#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
913#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
914#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
915#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
916#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
917#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
918#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
919
920/* CECX_0 */
921#define OACEC_COMPARE_LESS_OR_EQUAL 6
922#define OACEC_COMPARE_NOT_EQUAL 5
923#define OACEC_COMPARE_LESS_THAN 4
924#define OACEC_COMPARE_GREATER_OR_EQUAL 3
925#define OACEC_COMPARE_EQUAL 2
926#define OACEC_COMPARE_GREATER_THAN 1
927#define OACEC_COMPARE_ANY_EQUAL 0
928
929#define OACEC_COMPARE_VALUE_MASK 0xffff
930#define OACEC_COMPARE_VALUE_SHIFT 3
931
932#define OACEC_SELECT_NOA (0<<19)
933#define OACEC_SELECT_PREV (1<<19)
934#define OACEC_SELECT_BOOLEAN (2<<19)
935
936/* CECX_1 */
937#define OACEC_MASK_MASK 0xffff
938#define OACEC_CONSIDERATIONS_MASK 0xffff
939#define OACEC_CONSIDERATIONS_SHIFT 16
940
941#define OACEC0_0 _MMIO(0x2770)
942#define OACEC0_1 _MMIO(0x2774)
943#define OACEC1_0 _MMIO(0x2778)
944#define OACEC1_1 _MMIO(0x277c)
945#define OACEC2_0 _MMIO(0x2780)
946#define OACEC2_1 _MMIO(0x2784)
947#define OACEC3_0 _MMIO(0x2788)
948#define OACEC3_1 _MMIO(0x278c)
949#define OACEC4_0 _MMIO(0x2790)
950#define OACEC4_1 _MMIO(0x2794)
951#define OACEC5_0 _MMIO(0x2798)
952#define OACEC5_1 _MMIO(0x279c)
953#define OACEC6_0 _MMIO(0x27a0)
954#define OACEC6_1 _MMIO(0x27a4)
955#define OACEC7_0 _MMIO(0x27a8)
956#define OACEC7_1 _MMIO(0x27ac)
957
180b813c 958
220375aa
BV
959#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
960#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 961#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 962
dc96e9b8
CW
963/*
964 * Reset registers
965 */
f0f59a00 966#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
967#define DEBUG_RESET_FULL (1<<7)
968#define DEBUG_RESET_RENDER (1<<8)
969#define DEBUG_RESET_DISPLAY (1<<9)
970
57f350b6 971/*
5a09ae9f
JN
972 * IOSF sideband
973 */
f0f59a00 974#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
975#define IOSF_DEVFN_SHIFT 24
976#define IOSF_OPCODE_SHIFT 16
977#define IOSF_PORT_SHIFT 8
978#define IOSF_BYTE_ENABLES_SHIFT 4
979#define IOSF_BAR_SHIFT 1
980#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
981#define IOSF_PORT_BUNIT 0x03
982#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
983#define IOSF_PORT_NC 0x11
984#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
985#define IOSF_PORT_GPIO_NC 0x13
986#define IOSF_PORT_CCK 0x14
4688d45f
JN
987#define IOSF_PORT_DPIO_2 0x1a
988#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
989#define IOSF_PORT_GPIO_SC 0x48
990#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 991#define IOSF_PORT_CCU 0xa9
7071af97
JN
992#define CHV_IOSF_PORT_GPIO_N 0x13
993#define CHV_IOSF_PORT_GPIO_SE 0x48
994#define CHV_IOSF_PORT_GPIO_E 0xa8
995#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
996#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
997#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 998
30a970c6
JB
999/* See configdb bunit SB addr map */
1000#define BUNIT_REG_BISOC 0x11
1001
30a970c6 1002#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1003#define DSPFREQSTAT_SHIFT_CHV 24
1004#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1005#define DSPFREQGUAR_SHIFT_CHV 8
1006#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1007#define DSPFREQSTAT_SHIFT 30
1008#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1009#define DSPFREQGUAR_SHIFT 14
1010#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1011#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1012#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1013#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1014#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1015#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1016#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1017#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1018#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1019#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1020#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1021#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1022#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1023#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1024#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1025#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
1026
1027/* See the PUNIT HAS v0.8 for the below bits */
1028enum punit_power_well {
cd02ac52 1029 /* These numbers are fixed and must match the position of the pw bits */
a30180a5
ID
1030 PUNIT_POWER_WELL_RENDER = 0,
1031 PUNIT_POWER_WELL_MEDIA = 1,
1032 PUNIT_POWER_WELL_DISP2D = 3,
1033 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1034 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1035 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1036 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1037 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1038 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1039 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1040 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5 1041
cd02ac52 1042 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 1043 PUNIT_POWER_WELL_ALWAYS_ON,
a30180a5
ID
1044};
1045
94dd5138 1046enum skl_disp_power_wells {
cd02ac52 1047 /* These numbers are fixed and must match the position of the pw bits */
94dd5138
S
1048 SKL_DISP_PW_MISC_IO,
1049 SKL_DISP_PW_DDI_A_E,
0d03926d 1050 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1051 SKL_DISP_PW_DDI_B,
1052 SKL_DISP_PW_DDI_C,
1053 SKL_DISP_PW_DDI_D,
0d03926d
ACO
1054
1055 GLK_DISP_PW_AUX_A = 8,
1056 GLK_DISP_PW_AUX_B,
1057 GLK_DISP_PW_AUX_C,
1058
94dd5138
S
1059 SKL_DISP_PW_1 = 14,
1060 SKL_DISP_PW_2,
56fcfd63 1061
cd02ac52 1062 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 1063 SKL_DISP_PW_ALWAYS_ON,
9f836f90 1064 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1065
1066 BXT_DPIO_CMN_A,
1067 BXT_DPIO_CMN_BC,
0a116ce8 1068 GLK_DPIO_CMN_C,
94dd5138
S
1069};
1070
1071#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1072#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1073
02f4c9e0
CML
1074#define PUNIT_REG_PWRGT_CTRL 0x60
1075#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1076#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1077#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1078#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1079#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1080#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1081
5a09ae9f
JN
1082#define PUNIT_REG_GPU_LFM 0xd3
1083#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1084#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1085#define GPLLENABLE (1<<4)
e8474409 1086#define GENFREQSTATUS (1<<0)
5a09ae9f 1087#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1088#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1089
1090#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1091#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1092
095acd5f
D
1093#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1094#define FB_GFX_FREQ_FUSE_MASK 0xff
1095#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1096#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1097#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1098
1099#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1100#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1101
fc1ac8de
VS
1102#define PUNIT_REG_DDR_SETUP2 0x139
1103#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1104#define FORCE_DDR_LOW_FREQ (1 << 1)
1105#define FORCE_DDR_HIGH_FREQ (1 << 0)
1106
2b6b3a09
D
1107#define PUNIT_GPU_STATUS_REG 0xdb
1108#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1109#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1110#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1111#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1112
1113#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1114#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1115#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1116
5a09ae9f
JN
1117#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1118#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1119#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1120#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1121#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1122#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1123#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1124#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1125#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1126#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1127
3ef62342
D
1128#define VLV_TURBO_SOC_OVERRIDE 0x04
1129#define VLV_OVERRIDE_EN 1
1130#define VLV_SOC_TDP_EN (1 << 1)
1131#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1132#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1133
31685c25 1134#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 1135
be4fc046 1136/* vlv2 north clock has */
24eb2d59
CML
1137#define CCK_FUSE_REG 0x8
1138#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1139#define CCK_REG_DSI_PLL_FUSE 0x44
1140#define CCK_REG_DSI_PLL_CONTROL 0x48
1141#define DSI_PLL_VCO_EN (1 << 31)
1142#define DSI_PLL_LDO_GATE (1 << 30)
1143#define DSI_PLL_P1_POST_DIV_SHIFT 17
1144#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1145#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1146#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1147#define DSI_PLL_MUX_MASK (3 << 9)
1148#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1149#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1150#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1151#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1152#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1153#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1154#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1155#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1156#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1157#define DSI_PLL_LOCK (1 << 0)
1158#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1159#define DSI_PLL_LFSR (1 << 31)
1160#define DSI_PLL_FRACTION_EN (1 << 30)
1161#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1162#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1163#define DSI_PLL_USYNC_CNT_SHIFT 18
1164#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1165#define DSI_PLL_N1_DIV_SHIFT 16
1166#define DSI_PLL_N1_DIV_MASK (3 << 16)
1167#define DSI_PLL_M1_DIV_SHIFT 0
1168#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1169#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1170#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1171#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1172#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1173#define CCK_TRUNK_FORCE_ON (1 << 17)
1174#define CCK_TRUNK_FORCE_OFF (1 << 16)
1175#define CCK_FREQUENCY_STATUS (0x1f << 8)
1176#define CCK_FREQUENCY_STATUS_SHIFT 8
1177#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1178
f38861b8 1179/* DPIO registers */
5a09ae9f 1180#define DPIO_DEVFN 0
5a09ae9f 1181
f0f59a00 1182#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1183#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1184#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1185#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1186#define DPIO_CMNRST (1<<0)
57f350b6 1187
e4607fcf
CML
1188#define DPIO_PHY(pipe) ((pipe) >> 1)
1189#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1190
598fac6b
DV
1191/*
1192 * Per pipe/PLL DPIO regs
1193 */
ab3c759a 1194#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1195#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1196#define DPIO_POST_DIV_DAC 0
1197#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1198#define DPIO_POST_DIV_LVDS1 2
1199#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1200#define DPIO_K_SHIFT (24) /* 4 bits */
1201#define DPIO_P1_SHIFT (21) /* 3 bits */
1202#define DPIO_P2_SHIFT (16) /* 5 bits */
1203#define DPIO_N_SHIFT (12) /* 4 bits */
1204#define DPIO_ENABLE_CALIBRATION (1<<11)
1205#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1206#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1207#define _VLV_PLL_DW3_CH1 0x802c
1208#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1209
ab3c759a 1210#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1211#define DPIO_REFSEL_OVERRIDE 27
1212#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1213#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1214#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1215#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1216#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1217#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1218#define _VLV_PLL_DW5_CH1 0x8034
1219#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1220
ab3c759a
CML
1221#define _VLV_PLL_DW7_CH0 0x801c
1222#define _VLV_PLL_DW7_CH1 0x803c
1223#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1224
ab3c759a
CML
1225#define _VLV_PLL_DW8_CH0 0x8040
1226#define _VLV_PLL_DW8_CH1 0x8060
1227#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1228
ab3c759a
CML
1229#define VLV_PLL_DW9_BCAST 0xc044
1230#define _VLV_PLL_DW9_CH0 0x8044
1231#define _VLV_PLL_DW9_CH1 0x8064
1232#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1233
ab3c759a
CML
1234#define _VLV_PLL_DW10_CH0 0x8048
1235#define _VLV_PLL_DW10_CH1 0x8068
1236#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1237
ab3c759a
CML
1238#define _VLV_PLL_DW11_CH0 0x804c
1239#define _VLV_PLL_DW11_CH1 0x806c
1240#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1241
ab3c759a
CML
1242/* Spec for ref block start counts at DW10 */
1243#define VLV_REF_DW13 0x80ac
598fac6b 1244
ab3c759a 1245#define VLV_CMN_DW0 0x8100
dc96e9b8 1246
598fac6b
DV
1247/*
1248 * Per DDI channel DPIO regs
1249 */
1250
ab3c759a
CML
1251#define _VLV_PCS_DW0_CH0 0x8200
1252#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1253#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1254#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1255#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1256#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1257#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1258
97fd4d5c
VS
1259#define _VLV_PCS01_DW0_CH0 0x200
1260#define _VLV_PCS23_DW0_CH0 0x400
1261#define _VLV_PCS01_DW0_CH1 0x2600
1262#define _VLV_PCS23_DW0_CH1 0x2800
1263#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1264#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1265
ab3c759a
CML
1266#define _VLV_PCS_DW1_CH0 0x8204
1267#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1268#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1269#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1270#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1271#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1272#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1273#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1274
97fd4d5c
VS
1275#define _VLV_PCS01_DW1_CH0 0x204
1276#define _VLV_PCS23_DW1_CH0 0x404
1277#define _VLV_PCS01_DW1_CH1 0x2604
1278#define _VLV_PCS23_DW1_CH1 0x2804
1279#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1280#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1281
ab3c759a
CML
1282#define _VLV_PCS_DW8_CH0 0x8220
1283#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1284#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1285#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1286#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1287
1288#define _VLV_PCS01_DW8_CH0 0x0220
1289#define _VLV_PCS23_DW8_CH0 0x0420
1290#define _VLV_PCS01_DW8_CH1 0x2620
1291#define _VLV_PCS23_DW8_CH1 0x2820
1292#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1293#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1294
1295#define _VLV_PCS_DW9_CH0 0x8224
1296#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1297#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1298#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1299#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1300#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1301#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1302#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1303#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1304
a02ef3c7
VS
1305#define _VLV_PCS01_DW9_CH0 0x224
1306#define _VLV_PCS23_DW9_CH0 0x424
1307#define _VLV_PCS01_DW9_CH1 0x2624
1308#define _VLV_PCS23_DW9_CH1 0x2824
1309#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1310#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1311
9d556c99
CML
1312#define _CHV_PCS_DW10_CH0 0x8228
1313#define _CHV_PCS_DW10_CH1 0x8428
1314#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1315#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1316#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1317#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1318#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1319#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1320#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1321#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1322#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1323
1966e59e
VS
1324#define _VLV_PCS01_DW10_CH0 0x0228
1325#define _VLV_PCS23_DW10_CH0 0x0428
1326#define _VLV_PCS01_DW10_CH1 0x2628
1327#define _VLV_PCS23_DW10_CH1 0x2828
1328#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1329#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1330
ab3c759a
CML
1331#define _VLV_PCS_DW11_CH0 0x822c
1332#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1333#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1334#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1335#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1336#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1337#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1338
570e2a74
VS
1339#define _VLV_PCS01_DW11_CH0 0x022c
1340#define _VLV_PCS23_DW11_CH0 0x042c
1341#define _VLV_PCS01_DW11_CH1 0x262c
1342#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1343#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1344#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1345
2e523e98
VS
1346#define _VLV_PCS01_DW12_CH0 0x0230
1347#define _VLV_PCS23_DW12_CH0 0x0430
1348#define _VLV_PCS01_DW12_CH1 0x2630
1349#define _VLV_PCS23_DW12_CH1 0x2830
1350#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1351#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1352
ab3c759a
CML
1353#define _VLV_PCS_DW12_CH0 0x8230
1354#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1355#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1356#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1357#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1358#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1359#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1360#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1361
1362#define _VLV_PCS_DW14_CH0 0x8238
1363#define _VLV_PCS_DW14_CH1 0x8438
1364#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1365
1366#define _VLV_PCS_DW23_CH0 0x825c
1367#define _VLV_PCS_DW23_CH1 0x845c
1368#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1369
1370#define _VLV_TX_DW2_CH0 0x8288
1371#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1372#define DPIO_SWING_MARGIN000_SHIFT 16
1373#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1374#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1375#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1376
1377#define _VLV_TX_DW3_CH0 0x828c
1378#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1379/* The following bit for CHV phy */
1380#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1381#define DPIO_SWING_MARGIN101_SHIFT 16
1382#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1383#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1384
1385#define _VLV_TX_DW4_CH0 0x8290
1386#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1387#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1388#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1389#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1390#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1391#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1392
1393#define _VLV_TX3_DW4_CH0 0x690
1394#define _VLV_TX3_DW4_CH1 0x2a90
1395#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1396
1397#define _VLV_TX_DW5_CH0 0x8294
1398#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1399#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1400#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1401
1402#define _VLV_TX_DW11_CH0 0x82ac
1403#define _VLV_TX_DW11_CH1 0x84ac
1404#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1405
1406#define _VLV_TX_DW14_CH0 0x82b8
1407#define _VLV_TX_DW14_CH1 0x84b8
1408#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1409
9d556c99
CML
1410/* CHV dpPhy registers */
1411#define _CHV_PLL_DW0_CH0 0x8000
1412#define _CHV_PLL_DW0_CH1 0x8180
1413#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1414
1415#define _CHV_PLL_DW1_CH0 0x8004
1416#define _CHV_PLL_DW1_CH1 0x8184
1417#define DPIO_CHV_N_DIV_SHIFT 8
1418#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1419#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1420
1421#define _CHV_PLL_DW2_CH0 0x8008
1422#define _CHV_PLL_DW2_CH1 0x8188
1423#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1424
1425#define _CHV_PLL_DW3_CH0 0x800c
1426#define _CHV_PLL_DW3_CH1 0x818c
1427#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1428#define DPIO_CHV_FIRST_MOD (0 << 8)
1429#define DPIO_CHV_SECOND_MOD (1 << 8)
1430#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1431#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1432#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1433
1434#define _CHV_PLL_DW6_CH0 0x8018
1435#define _CHV_PLL_DW6_CH1 0x8198
1436#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1437#define DPIO_CHV_INT_COEFF_SHIFT 8
1438#define DPIO_CHV_PROP_COEFF_SHIFT 0
1439#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1440
d3eee4ba
VP
1441#define _CHV_PLL_DW8_CH0 0x8020
1442#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1443#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1444#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1445#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1446
1447#define _CHV_PLL_DW9_CH0 0x8024
1448#define _CHV_PLL_DW9_CH1 0x81A4
1449#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1450#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1451#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1452#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1453
6669e39f
VS
1454#define _CHV_CMN_DW0_CH0 0x8100
1455#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1456#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1457#define DPIO_ALLDL_POWERDOWN (1 << 1)
1458#define DPIO_ANYDL_POWERDOWN (1 << 0)
1459
b9e5ac3c
VS
1460#define _CHV_CMN_DW5_CH0 0x8114
1461#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1462#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1463#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1464#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1465#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1466#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1467#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1468#define CHV_BUFLEFTENA1_MASK (3 << 22)
1469
9d556c99
CML
1470#define _CHV_CMN_DW13_CH0 0x8134
1471#define _CHV_CMN_DW0_CH1 0x8080
1472#define DPIO_CHV_S1_DIV_SHIFT 21
1473#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1474#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1475#define DPIO_CHV_K_DIV_SHIFT 4
1476#define DPIO_PLL_FREQLOCK (1 << 1)
1477#define DPIO_PLL_LOCK (1 << 0)
1478#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1479
1480#define _CHV_CMN_DW14_CH0 0x8138
1481#define _CHV_CMN_DW1_CH1 0x8084
1482#define DPIO_AFC_RECAL (1 << 14)
1483#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1484#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1485#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1486#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1487#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1488#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1489#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1490#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1491#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1492#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1493
9197c88b
VS
1494#define _CHV_CMN_DW19_CH0 0x814c
1495#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1496#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1497#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1498#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1499#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1500
9197c88b
VS
1501#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1502
e0fce78f
VS
1503#define CHV_CMN_DW28 0x8170
1504#define DPIO_CL1POWERDOWNEN (1 << 23)
1505#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1506#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1507#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1508#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1509#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1510
9d556c99 1511#define CHV_CMN_DW30 0x8178
3e288786 1512#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1513#define DPIO_LRC_BYPASS (1 << 3)
1514
1515#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1516 (lane) * 0x200 + (offset))
1517
f72df8db
VS
1518#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1519#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1520#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1521#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1522#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1523#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1524#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1525#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1526#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1527#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1528#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1529#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1530#define DPIO_FRC_LATENCY_SHFIT 8
1531#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1532#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1533
1534/* BXT PHY registers */
ed37892e
ACO
1535#define _BXT_PHY0_BASE 0x6C000
1536#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1537#define _BXT_PHY2_BASE 0x163000
1538#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1539 _BXT_PHY1_BASE, \
1540 _BXT_PHY2_BASE)
ed37892e
ACO
1541
1542#define _BXT_PHY(phy, reg) \
1543 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1544
1545#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1546 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1547 (reg_ch1) - _BXT_PHY0_BASE))
1548#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1549 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1550
f0f59a00 1551#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
5c6706e5 1552
e93da0a0
ID
1553#define _BXT_PHY_CTL_DDI_A 0x64C00
1554#define _BXT_PHY_CTL_DDI_B 0x64C10
1555#define _BXT_PHY_CTL_DDI_C 0x64C20
1556#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1557#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1558#define BXT_PHY_LANE_ENABLED (1 << 8)
1559#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1560 _BXT_PHY_CTL_DDI_B)
1561
5c6706e5
VK
1562#define _PHY_CTL_FAMILY_EDP 0x64C80
1563#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1564#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1565#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1566#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1567 _PHY_CTL_FAMILY_EDP, \
1568 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1569
dfb82408
S
1570/* BXT PHY PLL registers */
1571#define _PORT_PLL_A 0x46074
1572#define _PORT_PLL_B 0x46078
1573#define _PORT_PLL_C 0x4607c
1574#define PORT_PLL_ENABLE (1 << 31)
1575#define PORT_PLL_LOCK (1 << 30)
1576#define PORT_PLL_REF_SEL (1 << 27)
f0f59a00 1577#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1578
1579#define _PORT_PLL_EBB_0_A 0x162034
1580#define _PORT_PLL_EBB_0_B 0x6C034
1581#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1582#define PORT_PLL_P1_SHIFT 13
1583#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1584#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1585#define PORT_PLL_P2_SHIFT 8
1586#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1587#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1588#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1589 _PORT_PLL_EBB_0_B, \
1590 _PORT_PLL_EBB_0_C)
dfb82408
S
1591
1592#define _PORT_PLL_EBB_4_A 0x162038
1593#define _PORT_PLL_EBB_4_B 0x6C038
1594#define _PORT_PLL_EBB_4_C 0x6C344
1595#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1596#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1597#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1598 _PORT_PLL_EBB_4_B, \
1599 _PORT_PLL_EBB_4_C)
dfb82408
S
1600
1601#define _PORT_PLL_0_A 0x162100
1602#define _PORT_PLL_0_B 0x6C100
1603#define _PORT_PLL_0_C 0x6C380
1604/* PORT_PLL_0_A */
1605#define PORT_PLL_M2_MASK 0xFF
1606/* PORT_PLL_1_A */
aa610dcb
ID
1607#define PORT_PLL_N_SHIFT 8
1608#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1609#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1610/* PORT_PLL_2_A */
1611#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1612/* PORT_PLL_3_A */
1613#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1614/* PORT_PLL_6_A */
1615#define PORT_PLL_PROP_COEFF_MASK 0xF
1616#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1617#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1618#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1619#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1620/* PORT_PLL_8_A */
1621#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1622/* PORT_PLL_9_A */
05712c15
ID
1623#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1624#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1625/* PORT_PLL_10_A */
1626#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1627#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1628#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1629#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1630#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1631 _PORT_PLL_0_B, \
1632 _PORT_PLL_0_C)
1633#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1634 (idx) * 4)
dfb82408 1635
5c6706e5
VK
1636/* BXT PHY common lane registers */
1637#define _PORT_CL1CM_DW0_A 0x162000
1638#define _PORT_CL1CM_DW0_BC 0x6C000
1639#define PHY_POWER_GOOD (1 << 16)
b61e7996 1640#define PHY_RESERVED (1 << 7)
ed37892e 1641#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5
VK
1642
1643#define _PORT_CL1CM_DW9_A 0x162024
1644#define _PORT_CL1CM_DW9_BC 0x6C024
1645#define IREF0RC_OFFSET_SHIFT 8
1646#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1647#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1648
1649#define _PORT_CL1CM_DW10_A 0x162028
1650#define _PORT_CL1CM_DW10_BC 0x6C028
1651#define IREF1RC_OFFSET_SHIFT 8
1652#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1653#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1654
1655#define _PORT_CL1CM_DW28_A 0x162070
1656#define _PORT_CL1CM_DW28_BC 0x6C070
1657#define OCL1_POWER_DOWN_EN (1 << 23)
1658#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1659#define SUS_CLK_CONFIG 0x3
ed37892e 1660#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1661
1662#define _PORT_CL1CM_DW30_A 0x162078
1663#define _PORT_CL1CM_DW30_BC 0x6C078
1664#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1665#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1666
842d4166
ACO
1667/* The spec defines this only for BXT PHY0, but lets assume that this
1668 * would exist for PHY1 too if it had a second channel.
1669 */
1670#define _PORT_CL2CM_DW6_A 0x162358
1671#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1672#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1673#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1674
1675/* BXT PHY Ref registers */
1676#define _PORT_REF_DW3_A 0x16218C
1677#define _PORT_REF_DW3_BC 0x6C18C
1678#define GRC_DONE (1 << 22)
ed37892e 1679#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1680
1681#define _PORT_REF_DW6_A 0x162198
1682#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1683#define GRC_CODE_SHIFT 24
1684#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1685#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1686#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1687#define GRC_CODE_SLOW_SHIFT 8
1688#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1689#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1690#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1691
1692#define _PORT_REF_DW8_A 0x1621A0
1693#define _PORT_REF_DW8_BC 0x6C1A0
1694#define GRC_DIS (1 << 15)
1695#define GRC_RDY_OVRD (1 << 1)
ed37892e 1696#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 1697
dfb82408 1698/* BXT PHY PCS registers */
96fb9f9b
VK
1699#define _PORT_PCS_DW10_LN01_A 0x162428
1700#define _PORT_PCS_DW10_LN01_B 0x6C428
1701#define _PORT_PCS_DW10_LN01_C 0x6C828
1702#define _PORT_PCS_DW10_GRP_A 0x162C28
1703#define _PORT_PCS_DW10_GRP_B 0x6CC28
1704#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
1705#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1706 _PORT_PCS_DW10_LN01_B, \
1707 _PORT_PCS_DW10_LN01_C)
1708#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1709 _PORT_PCS_DW10_GRP_B, \
1710 _PORT_PCS_DW10_GRP_C)
1711
96fb9f9b
VK
1712#define TX2_SWING_CALC_INIT (1 << 31)
1713#define TX1_SWING_CALC_INIT (1 << 30)
1714
dfb82408
S
1715#define _PORT_PCS_DW12_LN01_A 0x162430
1716#define _PORT_PCS_DW12_LN01_B 0x6C430
1717#define _PORT_PCS_DW12_LN01_C 0x6C830
1718#define _PORT_PCS_DW12_LN23_A 0x162630
1719#define _PORT_PCS_DW12_LN23_B 0x6C630
1720#define _PORT_PCS_DW12_LN23_C 0x6CA30
1721#define _PORT_PCS_DW12_GRP_A 0x162c30
1722#define _PORT_PCS_DW12_GRP_B 0x6CC30
1723#define _PORT_PCS_DW12_GRP_C 0x6CE30
1724#define LANESTAGGER_STRAP_OVRD (1 << 6)
1725#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
1726#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1727 _PORT_PCS_DW12_LN01_B, \
1728 _PORT_PCS_DW12_LN01_C)
1729#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1730 _PORT_PCS_DW12_LN23_B, \
1731 _PORT_PCS_DW12_LN23_C)
1732#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1733 _PORT_PCS_DW12_GRP_B, \
1734 _PORT_PCS_DW12_GRP_C)
dfb82408 1735
5c6706e5
VK
1736/* BXT PHY TX registers */
1737#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1738 ((lane) & 1) * 0x80)
1739
96fb9f9b
VK
1740#define _PORT_TX_DW2_LN0_A 0x162508
1741#define _PORT_TX_DW2_LN0_B 0x6C508
1742#define _PORT_TX_DW2_LN0_C 0x6C908
1743#define _PORT_TX_DW2_GRP_A 0x162D08
1744#define _PORT_TX_DW2_GRP_B 0x6CD08
1745#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
1746#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1747 _PORT_TX_DW2_LN0_B, \
1748 _PORT_TX_DW2_LN0_C)
1749#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1750 _PORT_TX_DW2_GRP_B, \
1751 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
1752#define MARGIN_000_SHIFT 16
1753#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1754#define UNIQ_TRANS_SCALE_SHIFT 8
1755#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1756
1757#define _PORT_TX_DW3_LN0_A 0x16250C
1758#define _PORT_TX_DW3_LN0_B 0x6C50C
1759#define _PORT_TX_DW3_LN0_C 0x6C90C
1760#define _PORT_TX_DW3_GRP_A 0x162D0C
1761#define _PORT_TX_DW3_GRP_B 0x6CD0C
1762#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
1763#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1764 _PORT_TX_DW3_LN0_B, \
1765 _PORT_TX_DW3_LN0_C)
1766#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1767 _PORT_TX_DW3_GRP_B, \
1768 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
1769#define SCALE_DCOMP_METHOD (1 << 26)
1770#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1771
1772#define _PORT_TX_DW4_LN0_A 0x162510
1773#define _PORT_TX_DW4_LN0_B 0x6C510
1774#define _PORT_TX_DW4_LN0_C 0x6C910
1775#define _PORT_TX_DW4_GRP_A 0x162D10
1776#define _PORT_TX_DW4_GRP_B 0x6CD10
1777#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
1778#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1779 _PORT_TX_DW4_LN0_B, \
1780 _PORT_TX_DW4_LN0_C)
1781#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1782 _PORT_TX_DW4_GRP_B, \
1783 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
1784#define DEEMPH_SHIFT 24
1785#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1786
5c6706e5
VK
1787#define _PORT_TX_DW14_LN0_A 0x162538
1788#define _PORT_TX_DW14_LN0_B 0x6C538
1789#define _PORT_TX_DW14_LN0_C 0x6C938
1790#define LATENCY_OPTIM_SHIFT 30
1791#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
1792#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1793 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1794 _PORT_TX_DW14_LN0_C) + \
1795 _BXT_LANE_OFFSET(lane))
5c6706e5 1796
f8896f5d 1797/* UAIMI scratch pad register 1 */
f0f59a00 1798#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1799/* SKL VccIO mask */
1800#define SKL_VCCIO_MASK 0x1
1801/* SKL balance leg register */
f0f59a00 1802#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
1803/* I_boost values */
1804#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1805#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1806/* Balance leg disable bits */
1807#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 1808#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 1809
585fb111 1810/*
de151cf6 1811 * Fence registers
eecf613a
VS
1812 * [0-7] @ 0x2000 gen2,gen3
1813 * [8-15] @ 0x3000 945,g33,pnv
1814 *
1815 * [0-15] @ 0x3000 gen4,gen5
1816 *
1817 * [0-15] @ 0x100000 gen6,vlv,chv
1818 * [0-31] @ 0x100000 gen7+
585fb111 1819 */
f0f59a00 1820#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1821#define I830_FENCE_START_MASK 0x07f80000
1822#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1823#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1824#define I830_FENCE_PITCH_SHIFT 4
1825#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1826#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1827#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1828#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1829
1830#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1831#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1832
f0f59a00
VS
1833#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1834#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
1835#define I965_FENCE_PITCH_SHIFT 2
1836#define I965_FENCE_TILING_Y_SHIFT 1
1837#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1838#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1839
f0f59a00
VS
1840#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1841#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 1842#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1843#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1844
2b6b3a09 1845
f691e2f4 1846/* control register for cpu gtt access */
f0f59a00 1847#define TILECTL _MMIO(0x101000)
f691e2f4 1848#define TILECTL_SWZCTL (1 << 0)
e3a29055 1849#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1850#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1851#define TILECTL_BACKSNOOP_DIS (1 << 3)
1852
de151cf6
JB
1853/*
1854 * Instruction and interrupt control regs
1855 */
f0f59a00 1856#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
1857#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1858#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
1859#define PGTBL_ER _MMIO(0x02024)
1860#define PRB0_BASE (0x2030-0x30)
1861#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1862#define PRB2_BASE (0x2050-0x30) /* gen3 */
1863#define SRB0_BASE (0x2100-0x30) /* gen2 */
1864#define SRB1_BASE (0x2110-0x30) /* gen2 */
1865#define SRB2_BASE (0x2120-0x30) /* 830 */
1866#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1867#define RENDER_RING_BASE 0x02000
1868#define BSD_RING_BASE 0x04000
1869#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1870#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1871#define VEBOX_RING_BASE 0x1a000
549f7365 1872#define BLT_RING_BASE 0x22000
f0f59a00
VS
1873#define RING_TAIL(base) _MMIO((base)+0x30)
1874#define RING_HEAD(base) _MMIO((base)+0x34)
1875#define RING_START(base) _MMIO((base)+0x38)
1876#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 1877#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
1878#define RING_SYNC_0(base) _MMIO((base)+0x40)
1879#define RING_SYNC_1(base) _MMIO((base)+0x44)
1880#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
1881#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1882#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1883#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1884#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1885#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1886#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1887#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1888#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1889#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1890#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1891#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1892#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
1893#define GEN6_NOSYNC INVALID_MMIO_REG
1894#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1895#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1896#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1897#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1898#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
1899#define RESET_CTL_REQUEST_RESET (1 << 0)
1900#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1901
f0f59a00 1902#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 1903#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
1904#define GEN7_WR_WATERMARK _MMIO(0x4028)
1905#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1906#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
1907#define ARB_MODE_SWIZZLE_SNB (1<<4)
1908#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
1909#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1910#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 1911/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 1912#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 1913#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
1914#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1915#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 1916
f0f59a00 1917#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 1918#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1919#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 1920#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 1921#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
828c7908 1922#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
1923#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1924#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 1925#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
1926#define DONE_REG _MMIO(0x40b0)
1927#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1928#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1929#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1930#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1931#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1932#define RING_ACTHD(base) _MMIO((base)+0x74)
1933#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1934#define RING_NOPID(base) _MMIO((base)+0x94)
1935#define RING_IMR(base) _MMIO((base)+0xa8)
1936#define RING_HWSTAM(base) _MMIO((base)+0x98)
1937#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1938#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
1939#define TAIL_ADDR 0x001FFFF8
1940#define HEAD_WRAP_COUNT 0xFFE00000
1941#define HEAD_WRAP_ONE 0x00200000
1942#define HEAD_ADDR 0x001FFFFC
1943#define RING_NR_PAGES 0x001FF000
1944#define RING_REPORT_MASK 0x00000006
1945#define RING_REPORT_64K 0x00000002
1946#define RING_REPORT_128K 0x00000004
1947#define RING_NO_REPORT 0x00000000
1948#define RING_VALID_MASK 0x00000001
1949#define RING_VALID 0x00000001
1950#define RING_INVALID 0x00000000
4b60e5cb
CW
1951#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1952#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1953#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 1954
33136b06
AS
1955#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1956#define RING_MAX_NONPRIV_SLOTS 12
1957
f0f59a00 1958#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 1959
4ba9c1f7
MK
1960#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1961#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1962
c0b730d5
MK
1963#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1964#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1965
8168bd48 1966#if 0
f0f59a00
VS
1967#define PRB0_TAIL _MMIO(0x2030)
1968#define PRB0_HEAD _MMIO(0x2034)
1969#define PRB0_START _MMIO(0x2038)
1970#define PRB0_CTL _MMIO(0x203c)
1971#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1972#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1973#define PRB1_START _MMIO(0x2048) /* 915+ only */
1974#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 1975#endif
f0f59a00
VS
1976#define IPEIR_I965 _MMIO(0x2064)
1977#define IPEHR_I965 _MMIO(0x2068)
1978#define GEN7_SC_INSTDONE _MMIO(0x7100)
1979#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1980#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
1981#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1982#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1983#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1984#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
1985#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
f0f59a00
VS
1986#define RING_IPEIR(base) _MMIO((base)+0x64)
1987#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
1988/*
1989 * On GEN4, only the render ring INSTDONE exists and has a different
1990 * layout than the GEN7+ version.
bd93a50e 1991 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1992 */
f0f59a00
VS
1993#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1994#define RING_INSTPS(base) _MMIO((base)+0x70)
1995#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1996#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1997#define RING_INSTPM(base) _MMIO((base)+0xc0)
1998#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1999#define INSTPS _MMIO(0x2070) /* 965+ only */
2000#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2001#define ACTHD_I965 _MMIO(0x2074)
2002#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2003#define HWS_ADDRESS_MASK 0xfffff000
2004#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2005#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2006#define PWRCTX_EN (1<<0)
f0f59a00
VS
2007#define IPEIR _MMIO(0x2088)
2008#define IPEHR _MMIO(0x208c)
2009#define GEN2_INSTDONE _MMIO(0x2090)
2010#define NOPID _MMIO(0x2094)
2011#define HWSTAM _MMIO(0x2098)
2012#define DMA_FADD_I8XX _MMIO(0x20d0)
2013#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2014#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2015#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2016#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2017#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2018#define RING_BBADDR(base) _MMIO((base)+0x140)
2019#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2020#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2021#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2022#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2023#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2024
2025#define ERROR_GEN6 _MMIO(0x40a0)
2026#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2027#define ERR_INT_POISON (1<<31)
8664281b 2028#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2029#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2030#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2031#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2032#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2033#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2034#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2035#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2036#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2037
f0f59a00
VS
2038#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2039#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 2040
f0f59a00 2041#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2042#define FPGA_DBG_RM_NOCLAIM (1<<31)
2043
8ac3e1bb
MK
2044#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2045#define CLAIM_ER_CLR (1 << 31)
2046#define CLAIM_ER_OVERFLOW (1 << 16)
2047#define CLAIM_ER_CTR_MASK 0xffff
2048
f0f59a00 2049#define DERRMR _MMIO(0x44050)
4e0bbc31 2050/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2051#define DERRMR_PIPEA_SCANLINE (1<<0)
2052#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2053#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2054#define DERRMR_PIPEA_VBLANK (1<<3)
2055#define DERRMR_PIPEA_HBLANK (1<<5)
2056#define DERRMR_PIPEB_SCANLINE (1<<8)
2057#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2058#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2059#define DERRMR_PIPEB_VBLANK (1<<11)
2060#define DERRMR_PIPEB_HBLANK (1<<13)
2061/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2062#define DERRMR_PIPEC_SCANLINE (1<<14)
2063#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2064#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2065#define DERRMR_PIPEC_VBLANK (1<<21)
2066#define DERRMR_PIPEC_HBLANK (1<<22)
2067
0f3b6849 2068
de6e2eaf
EA
2069/* GM45+ chicken bits -- debug workaround bits that may be required
2070 * for various sorts of correct behavior. The top 16 bits of each are
2071 * the enables for writing to the corresponding low bit.
2072 */
f0f59a00 2073#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2074#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2075#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2076/* Disables pipelining of read flushes past the SF-WIZ interface.
2077 * Required on all Ironlake steppings according to the B-Spec, but the
2078 * particular danger of not doing so is not specified.
2079 */
2080# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2081#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2082#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 2083#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2084#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2085#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2086
f0f59a00 2087#define MI_MODE _MMIO(0x209c)
71cf39b1 2088# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2089# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2090# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2091# define MODE_IDLE (1 << 9)
9991ae78 2092# define STOP_RING (1 << 8)
71cf39b1 2093
f0f59a00
VS
2094#define GEN6_GT_MODE _MMIO(0x20d0)
2095#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2096#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2097#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2098#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2099#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2100#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2101#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2102#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2103#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2104
a8ab5ed5
TG
2105/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2106#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2107#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2108
b1e429fe
TG
2109/* WaClearTdlStateAckDirtyBits */
2110#define GEN8_STATE_ACK _MMIO(0x20F0)
2111#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2112#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2113#define GEN9_STATE_ACK_TDL0 (1 << 12)
2114#define GEN9_STATE_ACK_TDL1 (1 << 13)
2115#define GEN9_STATE_ACK_TDL2 (1 << 14)
2116#define GEN9_STATE_ACK_TDL3 (1 << 15)
2117#define GEN9_SUBSLICE_TDL_ACK_BITS \
2118 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2119 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2120
f0f59a00
VS
2121#define GFX_MODE _MMIO(0x2520)
2122#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2123#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2124#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2125#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2126#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2127#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2128#define GFX_REPLAY_MODE (1<<11)
2129#define GFX_PSMI_GRANULARITY (1<<10)
2130#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2131#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2132
4df001d3
DG
2133#define GFX_FORWARD_VBLANK_MASK (3<<5)
2134#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2135#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2136#define GFX_FORWARD_VBLANK_COND (2<<5)
2137
a7e806de 2138#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2139#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2140#define BXT_MIPI_BASE 0x60000
a7e806de 2141
f0f59a00
VS
2142#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2143#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2144#define SCPD0 _MMIO(0x209c) /* 915+ only */
2145#define IER _MMIO(0x20a0)
2146#define IIR _MMIO(0x20a4)
2147#define IMR _MMIO(0x20a8)
2148#define ISR _MMIO(0x20ac)
2149#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2150#define GINT_DIS (1<<22)
2d809570 2151#define GCFG_DIS (1<<8)
f0f59a00
VS
2152#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2153#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2154#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2155#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2156#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2157#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2158#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2159#define VLV_PCBR_ADDR_SHIFT 12
2160
90a72f87 2161#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2162#define EIR _MMIO(0x20b0)
2163#define EMR _MMIO(0x20b4)
2164#define ESR _MMIO(0x20b8)
63eeaf38
JB
2165#define GM45_ERROR_PAGE_TABLE (1<<5)
2166#define GM45_ERROR_MEM_PRIV (1<<4)
2167#define I915_ERROR_PAGE_TABLE (1<<4)
2168#define GM45_ERROR_CP_PRIV (1<<3)
2169#define I915_ERROR_MEMORY_REFRESH (1<<1)
2170#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2171#define INSTPM _MMIO(0x20c0)
ee980b80 2172#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2173#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2174 will not assert AGPBUSY# and will only
2175 be delivered when out of C3. */
84f9f938 2176#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2177#define INSTPM_TLB_INVALIDATE (1<<9)
2178#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2179#define ACTHD _MMIO(0x20c8)
2180#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2181#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2182#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2183#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2184#define FW_BLC _MMIO(0x20d8)
2185#define FW_BLC2 _MMIO(0x20dc)
2186#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2187#define FW_BLC_SELF_EN_MASK (1<<31)
2188#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2189#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2190#define MM_BURST_LENGTH 0x00700000
2191#define MM_FIFO_WATERMARK 0x0001F000
2192#define LM_BURST_LENGTH 0x00000700
2193#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2194#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
2195
2196/* Make render/texture TLB fetches lower priorty than associated data
2197 * fetches. This is not turned on by default
2198 */
2199#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2200
2201/* Isoch request wait on GTT enable (Display A/B/C streams).
2202 * Make isoch requests stall on the TLB update. May cause
2203 * display underruns (test mode only)
2204 */
2205#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2206
2207/* Block grant count for isoch requests when block count is
2208 * set to a finite value.
2209 */
2210#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2211#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2212#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2213#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2214#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2215
2216/* Enable render writes to complete in C2/C3/C4 power states.
2217 * If this isn't enabled, render writes are prevented in low
2218 * power states. That seems bad to me.
2219 */
2220#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2221
2222/* This acknowledges an async flip immediately instead
2223 * of waiting for 2TLB fetches.
2224 */
2225#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2226
2227/* Enables non-sequential data reads through arbiter
2228 */
0206e353 2229#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2230
2231/* Disable FSB snooping of cacheable write cycles from binner/render
2232 * command stream
2233 */
2234#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2235
2236/* Arbiter time slice for non-isoch streams */
2237#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2238#define MI_ARB_TIME_SLICE_1 (0 << 5)
2239#define MI_ARB_TIME_SLICE_2 (1 << 5)
2240#define MI_ARB_TIME_SLICE_4 (2 << 5)
2241#define MI_ARB_TIME_SLICE_6 (3 << 5)
2242#define MI_ARB_TIME_SLICE_8 (4 << 5)
2243#define MI_ARB_TIME_SLICE_10 (5 << 5)
2244#define MI_ARB_TIME_SLICE_14 (6 << 5)
2245#define MI_ARB_TIME_SLICE_16 (7 << 5)
2246
2247/* Low priority grace period page size */
2248#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2249#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2250
2251/* Disable display A/B trickle feed */
2252#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2253
2254/* Set display plane priority */
2255#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2256#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2257
f0f59a00 2258#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2259#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2260#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2261
f0f59a00 2262#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2263#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2264#define CM0_IZ_OPT_DISABLE (1<<6)
2265#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2266#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2267#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2268#define CM0_COLOR_EVICT_DISABLE (1<<3)
2269#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2270#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2271#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2272#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2273#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2274#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2275#define ECO_GATING_CX_ONLY (1<<3)
2276#define ECO_FLIP_DONE (1<<0)
585fb111 2277
f0f59a00 2278#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2279#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2280#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2281#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2282#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2283#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2284#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2285
f0f59a00 2286#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2287#define GEN6_BLITTER_LOCK_SHIFT 16
2288#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2289
f0f59a00 2290#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2291#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2292#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2293#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2294
693d11c3 2295/* Fuse readout registers for GT */
f0f59a00 2296#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2297#define CHV_FGT_DISABLE_SS0 (1 << 10)
2298#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2299#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2300#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2301#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2302#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2303#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2304#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2305#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2306#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2307
f0f59a00 2308#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2309#define GEN8_F2_SS_DIS_SHIFT 21
2310#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2311#define GEN8_F2_S_ENA_SHIFT 25
2312#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2313
2314#define GEN9_F2_SS_DIS_SHIFT 20
2315#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2316
f0f59a00 2317#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2318#define GEN8_EU_DIS0_S0_MASK 0xffffff
2319#define GEN8_EU_DIS0_S1_SHIFT 24
2320#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2321
f0f59a00 2322#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2323#define GEN8_EU_DIS1_S1_MASK 0xffff
2324#define GEN8_EU_DIS1_S2_SHIFT 16
2325#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2326
f0f59a00 2327#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2328#define GEN8_EU_DIS2_S2_MASK 0xff
2329
f0f59a00 2330#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2331
f0f59a00 2332#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2333#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2334#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2335#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2336#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2337
cc609d5d
BW
2338/* On modern GEN architectures interrupt control consists of two sets
2339 * of registers. The first set pertains to the ring generating the
2340 * interrupt. The second control is for the functional block generating the
2341 * interrupt. These are PM, GT, DE, etc.
2342 *
2343 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2344 * GT interrupt bits, so we don't need to duplicate the defines.
2345 *
2346 * These defines should cover us well from SNB->HSW with minor exceptions
2347 * it can also work on ILK.
2348 */
2349#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2350#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2351#define GT_BLT_USER_INTERRUPT (1 << 22)
2352#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2353#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2354#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2355#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2356#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2357#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2358#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2359#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2360#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2361#define GT_RENDER_USER_INTERRUPT (1 << 0)
2362
12638c57
BW
2363#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2364#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2365
772c2a51 2366#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2367 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2368 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2369
cc609d5d
BW
2370/* These are all the "old" interrupts */
2371#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2372
2373#define I915_PM_INTERRUPT (1<<31)
2374#define I915_ISP_INTERRUPT (1<<22)
2375#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2376#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2377#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2378#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2379#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2380#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2381#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2382#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2383#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2384#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2385#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2386#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2387#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2388#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2389#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2390#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2391#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2392#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2393#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2394#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2395#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2396#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2397#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2398#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2399#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2400#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2401#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2402#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2403#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2404#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2405#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2406#define I915_USER_INTERRUPT (1<<1)
2407#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2408#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2409
f0f59a00 2410#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2411
f0f59a00 2412#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2413#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2414#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2415#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2416#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2417#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2418#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2419#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2420#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2421#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2422#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2423#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2424#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2425#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2426#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2427#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2428
585fb111
JB
2429/*
2430 * Framebuffer compression (915+ only)
2431 */
2432
f0f59a00
VS
2433#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2434#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2435#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2436#define FBC_CTL_EN (1<<31)
2437#define FBC_CTL_PERIODIC (1<<30)
2438#define FBC_CTL_INTERVAL_SHIFT (16)
2439#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2440#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2441#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2442#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2443#define FBC_COMMAND _MMIO(0x320c)
585fb111 2444#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2445#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2446#define FBC_STAT_COMPRESSING (1<<31)
2447#define FBC_STAT_COMPRESSED (1<<30)
2448#define FBC_STAT_MODIFIED (1<<29)
82f34496 2449#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2450#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2451#define FBC_CTL_FENCE_DBL (0<<4)
2452#define FBC_CTL_IDLE_IMM (0<<2)
2453#define FBC_CTL_IDLE_FULL (1<<2)
2454#define FBC_CTL_IDLE_LINE (2<<2)
2455#define FBC_CTL_IDLE_DEBUG (3<<2)
2456#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2457#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2458#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2459#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111 2460
0fc6a9dc
PZ
2461#define FBC_STATUS2 _MMIO(0x43214)
2462#define IVB_FBC_COMPRESSION_MASK 0x7ff
2463#define BDW_FBC_COMPRESSION_MASK 0xfff
31b9df10 2464
585fb111
JB
2465#define FBC_LL_SIZE (1536)
2466
44fff99f
MK
2467#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2468#define FBC_LLC_FULLY_OPEN (1<<30)
2469
74dff282 2470/* Framebuffer compression for GM45+ */
f0f59a00
VS
2471#define DPFC_CB_BASE _MMIO(0x3200)
2472#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2473#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2474#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2475#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2476#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2477#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2478#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2479#define DPFC_SR_EN (1<<10)
2480#define DPFC_CTL_LIMIT_1X (0<<6)
2481#define DPFC_CTL_LIMIT_2X (1<<6)
2482#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2483#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2484#define DPFC_RECOMP_STALL_EN (1<<27)
2485#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2486#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2487#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2488#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2489#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2490#define DPFC_INVAL_SEG_SHIFT (16)
2491#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2492#define DPFC_COMP_SEG_SHIFT (0)
2493#define DPFC_COMP_SEG_MASK (0x000003ff)
f0f59a00
VS
2494#define DPFC_STATUS2 _MMIO(0x3214)
2495#define DPFC_FENCE_YOFF _MMIO(0x3218)
2496#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2497#define DPFC_HT_MODIFY (1<<31)
2498
b52eb4dc 2499/* Framebuffer compression for Ironlake */
f0f59a00
VS
2500#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2501#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2502#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2503/* The bit 28-8 is reserved */
2504#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2505#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2506#define ILK_DPFC_STATUS _MMIO(0x43210)
2507#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2508#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2509#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2510#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2511#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2512#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2513#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2514
f0f59a00 2515#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2516#define ILK_FBCQ_DIS (1<<22)
0206e353 2517#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2518
b52eb4dc 2519
9c04f015
YL
2520/*
2521 * Framebuffer compression for Sandybridge
2522 *
2523 * The following two registers are of type GTTMMADR
2524 */
f0f59a00 2525#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2526#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2527#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2528
abe959c7 2529/* Framebuffer compression for Ivybridge */
f0f59a00 2530#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2531
f0f59a00 2532#define IPS_CTL _MMIO(0x43408)
42db64ef 2533#define IPS_ENABLE (1 << 31)
9c04f015 2534
f0f59a00 2535#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2536#define FBC_REND_NUKE (1<<2)
2537#define FBC_REND_CACHE_CLEAN (1<<1)
2538
585fb111
JB
2539/*
2540 * GPIO regs
2541 */
f0f59a00
VS
2542#define GPIOA _MMIO(0x5010)
2543#define GPIOB _MMIO(0x5014)
2544#define GPIOC _MMIO(0x5018)
2545#define GPIOD _MMIO(0x501c)
2546#define GPIOE _MMIO(0x5020)
2547#define GPIOF _MMIO(0x5024)
2548#define GPIOG _MMIO(0x5028)
2549#define GPIOH _MMIO(0x502c)
585fb111
JB
2550# define GPIO_CLOCK_DIR_MASK (1 << 0)
2551# define GPIO_CLOCK_DIR_IN (0 << 1)
2552# define GPIO_CLOCK_DIR_OUT (1 << 1)
2553# define GPIO_CLOCK_VAL_MASK (1 << 2)
2554# define GPIO_CLOCK_VAL_OUT (1 << 3)
2555# define GPIO_CLOCK_VAL_IN (1 << 4)
2556# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2557# define GPIO_DATA_DIR_MASK (1 << 8)
2558# define GPIO_DATA_DIR_IN (0 << 9)
2559# define GPIO_DATA_DIR_OUT (1 << 9)
2560# define GPIO_DATA_VAL_MASK (1 << 10)
2561# define GPIO_DATA_VAL_OUT (1 << 11)
2562# define GPIO_DATA_VAL_IN (1 << 12)
2563# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2564
f0f59a00 2565#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2566#define GMBUS_RATE_100KHZ (0<<8)
2567#define GMBUS_RATE_50KHZ (1<<8)
2568#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2569#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2570#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2571#define GMBUS_PIN_DISABLED 0
2572#define GMBUS_PIN_SSC 1
2573#define GMBUS_PIN_VGADDC 2
2574#define GMBUS_PIN_PANEL 3
2575#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2576#define GMBUS_PIN_DPC 4 /* HDMIC */
2577#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2578#define GMBUS_PIN_DPD 6 /* HDMID */
2579#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2580#define GMBUS_PIN_1_BXT 1
2581#define GMBUS_PIN_2_BXT 2
2582#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2583#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2584#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2585#define GMBUS_SW_CLR_INT (1<<31)
2586#define GMBUS_SW_RDY (1<<30)
2587#define GMBUS_ENT (1<<29) /* enable timeout */
2588#define GMBUS_CYCLE_NONE (0<<25)
2589#define GMBUS_CYCLE_WAIT (1<<25)
2590#define GMBUS_CYCLE_INDEX (2<<25)
2591#define GMBUS_CYCLE_STOP (4<<25)
2592#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2593#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2594#define GMBUS_SLAVE_INDEX_SHIFT 8
2595#define GMBUS_SLAVE_ADDR_SHIFT 1
2596#define GMBUS_SLAVE_READ (1<<0)
2597#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2598#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2599#define GMBUS_INUSE (1<<15)
2600#define GMBUS_HW_WAIT_PHASE (1<<14)
2601#define GMBUS_STALL_TIMEOUT (1<<13)
2602#define GMBUS_INT (1<<12)
2603#define GMBUS_HW_RDY (1<<11)
2604#define GMBUS_SATOER (1<<10)
2605#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2606#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2607#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2608#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2609#define GMBUS_NAK_EN (1<<3)
2610#define GMBUS_IDLE_EN (1<<2)
2611#define GMBUS_HW_WAIT_EN (1<<1)
2612#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2613#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2614#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2615
585fb111
JB
2616/*
2617 * Clock control & power management
2618 */
2d401b17
VS
2619#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2620#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2621#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2622#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2623
f0f59a00
VS
2624#define VGA0 _MMIO(0x6000)
2625#define VGA1 _MMIO(0x6004)
2626#define VGA_PD _MMIO(0x6010)
585fb111
JB
2627#define VGA0_PD_P2_DIV_4 (1 << 7)
2628#define VGA0_PD_P1_DIV_2 (1 << 5)
2629#define VGA0_PD_P1_SHIFT 0
2630#define VGA0_PD_P1_MASK (0x1f << 0)
2631#define VGA1_PD_P2_DIV_4 (1 << 15)
2632#define VGA1_PD_P1_DIV_2 (1 << 13)
2633#define VGA1_PD_P1_SHIFT 8
2634#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2635#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2636#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2637#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2638#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2639#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2640#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2641#define DPLL_VGA_MODE_DIS (1 << 28)
2642#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2643#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2644#define DPLL_MODE_MASK (3 << 26)
2645#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2646#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2647#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2648#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2649#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2650#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2651#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2652#define DPLL_LOCK_VLV (1<<15)
598fac6b 2653#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2654#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2655#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2656#define DPLL_PORTC_READY_MASK (0xf << 4)
2657#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2658
585fb111 2659#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2660
2661/* Additional CHV pll/phy registers */
f0f59a00 2662#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2663#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2664#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2665#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2666#define PHY_LDO_DELAY_0NS 0x0
2667#define PHY_LDO_DELAY_200NS 0x1
2668#define PHY_LDO_DELAY_600NS 0x2
2669#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2670#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2671#define PHY_CH_SU_PSR 0x1
2672#define PHY_CH_DEEP_PSR 0x7
2673#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2674#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2675#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2676#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2677#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2678#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2679
585fb111
JB
2680/*
2681 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2682 * this field (only one bit may be set).
2683 */
2684#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2685#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2686#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2687/* i830, required in DVO non-gang */
2688#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2689#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2690#define PLL_REF_INPUT_DREFCLK (0 << 13)
2691#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2692#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2693#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2694#define PLL_REF_INPUT_MASK (3 << 13)
2695#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2696/* Ironlake */
b9055052
ZW
2697# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2698# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2699# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2700# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2701# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2702
585fb111
JB
2703/*
2704 * Parallel to Serial Load Pulse phase selection.
2705 * Selects the phase for the 10X DPLL clock for the PCIe
2706 * digital display port. The range is 4 to 13; 10 or more
2707 * is just a flip delay. The default is 6
2708 */
2709#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2710#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2711/*
2712 * SDVO multiplier for 945G/GM. Not used on 965.
2713 */
2714#define SDVO_MULTIPLIER_MASK 0x000000ff
2715#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2716#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2717
2d401b17
VS
2718#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2719#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2720#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 2721#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2722
585fb111
JB
2723/*
2724 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2725 *
2726 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2727 */
2728#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2729#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2730/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2731#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2732#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2733/*
2734 * SDVO/UDI pixel multiplier.
2735 *
2736 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2737 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2738 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2739 * dummy bytes in the datastream at an increased clock rate, with both sides of
2740 * the link knowing how many bytes are fill.
2741 *
2742 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2743 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2744 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2745 * through an SDVO command.
2746 *
2747 * This register field has values of multiplication factor minus 1, with
2748 * a maximum multiplier of 5 for SDVO.
2749 */
2750#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2751#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2752/*
2753 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2754 * This best be set to the default value (3) or the CRT won't work. No,
2755 * I don't entirely understand what this does...
2756 */
2757#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2758#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2759
19ab4ed3
VS
2760#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2761
f0f59a00
VS
2762#define _FPA0 0x6040
2763#define _FPA1 0x6044
2764#define _FPB0 0x6048
2765#define _FPB1 0x604c
2766#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2767#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 2768#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2769#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2770#define FP_N_DIV_SHIFT 16
2771#define FP_M1_DIV_MASK 0x00003f00
2772#define FP_M1_DIV_SHIFT 8
2773#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2774#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 2775#define FP_M2_DIV_SHIFT 0
f0f59a00 2776#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
2777#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2778#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2779#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2780#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2781#define DPLLB_TEST_N_BYPASS (1 << 19)
2782#define DPLLB_TEST_M_BYPASS (1 << 18)
2783#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2784#define DPLLA_TEST_N_BYPASS (1 << 3)
2785#define DPLLA_TEST_M_BYPASS (1 << 2)
2786#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 2787#define D_STATE _MMIO(0x6104)
dc96e9b8 2788#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2789#define DSTATE_PLL_D3_OFF (1<<3)
2790#define DSTATE_GFX_CLOCK_GATING (1<<1)
2791#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 2792#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2793# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2794# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2795# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2796# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2797# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2798# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2799# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2800# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2801# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2802# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2803# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2804# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2805# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2806# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2807# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2808# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2809# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2810# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2811# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2812# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2813# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2814# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2815# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2816# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2817# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2818# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2819# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2820# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2821/*
652c393a
JB
2822 * This bit must be set on the 830 to prevent hangs when turning off the
2823 * overlay scaler.
2824 */
2825# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2826# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2827# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2828# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2829# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2830
f0f59a00 2831#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
2832# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2833# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2834# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2835# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2836# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2837# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2838# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2839# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2840# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2841/* This bit must be unset on 855,865 */
652c393a
JB
2842# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2843# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2844# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2845# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2846/* This bit must be set on 855,865. */
652c393a
JB
2847# define SV_CLOCK_GATE_DISABLE (1 << 0)
2848# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2849# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2850# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2851# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2852# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2853# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2854# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2855# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2856# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2857# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2858# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2859# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2860# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2861# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2862# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2863# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2864# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2865
2866# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2867/* This bit must always be set on 965G/965GM */
652c393a
JB
2868# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2869# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2870# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2871# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2872# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2873# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2874/* This bit must always be set on 965G */
652c393a
JB
2875# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2876# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2877# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2878# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2879# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2880# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2881# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2882# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2883# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2884# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2885# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2886# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2887# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2888# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2889# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2890# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2891# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2892# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2893# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2894
f0f59a00 2895#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
2896#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2897#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2898#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 2899
f0f59a00 2900#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
2901#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2902
f0f59a00
VS
2903#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2904#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 2905
f0f59a00 2906#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2907#define FW_CSPWRDWNEN (1<<15)
2908
f0f59a00 2909#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 2910
f0f59a00 2911#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
2912#define CDCLK_FREQ_SHIFT 4
2913#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2914#define CZCLK_FREQ_MASK 0xf
1e69cd74 2915
f0f59a00 2916#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
2917#define PFI_CREDIT_63 (9 << 28) /* chv only */
2918#define PFI_CREDIT_31 (8 << 28) /* chv only */
2919#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2920#define PFI_CREDIT_RESEND (1 << 27)
2921#define VGA_FAST_MODE_DISABLE (1 << 14)
2922
f0f59a00 2923#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 2924
585fb111
JB
2925/*
2926 * Palette regs
2927 */
a57c774a
AK
2928#define PALETTE_A_OFFSET 0xa000
2929#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2930#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
2931#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2932 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2933
673a394b
EA
2934/* MCH MMIO space */
2935
2936/*
2937 * MCHBAR mirror.
2938 *
2939 * This mirrors the MCHBAR MMIO space whose location is determined by
2940 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2941 * every way. It is not accessible from the CP register read instructions.
2942 *
515b2392
PZ
2943 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2944 * just read.
673a394b
EA
2945 */
2946#define MCHBAR_MIRROR_BASE 0x10000
2947
1398261a
YL
2948#define MCHBAR_MIRROR_BASE_SNB 0x140000
2949
f0f59a00
VS
2950#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2951#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
2952#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2953#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2954
3ebecd07 2955/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 2956#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2957
646b4269 2958/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 2959#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
2960#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2961#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2962#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2963#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2964#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2965#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 2966#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 2967#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2968
646b4269 2969/* Pineview MCH register contains DDR3 setting */
f0f59a00 2970#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
2971#define CSHRDDR3CTL_DDR3 (1 << 2)
2972
646b4269 2973/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
2974#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2975#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 2976
646b4269 2977/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
2978#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2979#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2980#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
2981#define MAD_DIMM_ECC_MASK (0x3 << 24)
2982#define MAD_DIMM_ECC_OFF (0x0 << 24)
2983#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2984#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2985#define MAD_DIMM_ECC_ON (0x3 << 24)
2986#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2987#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2988#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2989#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2990#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2991#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2992#define MAD_DIMM_A_SELECT (0x1 << 16)
2993/* DIMM sizes are in multiples of 256mb. */
2994#define MAD_DIMM_B_SIZE_SHIFT 8
2995#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2996#define MAD_DIMM_A_SIZE_SHIFT 0
2997#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2998
646b4269 2999/* snb MCH registers for priority tuning */
f0f59a00 3000#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3001#define MCH_SSKPD_WM0_MASK 0x3f
3002#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3003
f0f59a00 3004#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3005
b11248df 3006/* Clocking configuration register */
f0f59a00 3007#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3008#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3009#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3010#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3011#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3012#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3013#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 3014/* Note, below two are guess */
b11248df 3015#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 3016#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 3017#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3018#define CLKCFG_MEM_533 (1 << 4)
3019#define CLKCFG_MEM_667 (2 << 4)
3020#define CLKCFG_MEM_800 (3 << 4)
3021#define CLKCFG_MEM_MASK (7 << 4)
3022
f0f59a00
VS
3023#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3024#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3025
f0f59a00 3026#define TSC1 _MMIO(0x11001)
ea056c14 3027#define TSE (1<<0)
f0f59a00
VS
3028#define TR1 _MMIO(0x11006)
3029#define TSFS _MMIO(0x11020)
7648fa99
JB
3030#define TSFS_SLOPE_MASK 0x0000ff00
3031#define TSFS_SLOPE_SHIFT 8
3032#define TSFS_INTR_MASK 0x000000ff
3033
f0f59a00
VS
3034#define CRSTANDVID _MMIO(0x11100)
3035#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3036#define PXVFREQ_PX_MASK 0x7f000000
3037#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3038#define VIDFREQ_BASE _MMIO(0x11110)
3039#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3040#define VIDFREQ2 _MMIO(0x11114)
3041#define VIDFREQ3 _MMIO(0x11118)
3042#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3043#define VIDFREQ_P0_MASK 0x1f000000
3044#define VIDFREQ_P0_SHIFT 24
3045#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3046#define VIDFREQ_P0_CSCLK_SHIFT 20
3047#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3048#define VIDFREQ_P0_CRCLK_SHIFT 16
3049#define VIDFREQ_P1_MASK 0x00001f00
3050#define VIDFREQ_P1_SHIFT 8
3051#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3052#define VIDFREQ_P1_CSCLK_SHIFT 4
3053#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3054#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3055#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3056#define INTTOEXT_MAP3_SHIFT 24
3057#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3058#define INTTOEXT_MAP2_SHIFT 16
3059#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3060#define INTTOEXT_MAP1_SHIFT 8
3061#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3062#define INTTOEXT_MAP0_SHIFT 0
3063#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3064#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3065#define MEMCTL_CMD_MASK 0xe000
3066#define MEMCTL_CMD_SHIFT 13
3067#define MEMCTL_CMD_RCLK_OFF 0
3068#define MEMCTL_CMD_RCLK_ON 1
3069#define MEMCTL_CMD_CHFREQ 2
3070#define MEMCTL_CMD_CHVID 3
3071#define MEMCTL_CMD_VMMOFF 4
3072#define MEMCTL_CMD_VMMON 5
3073#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3074 when command complete */
3075#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3076#define MEMCTL_FREQ_SHIFT 8
3077#define MEMCTL_SFCAVM (1<<7)
3078#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3079#define MEMIHYST _MMIO(0x1117c)
3080#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3081#define MEMINT_RSEXIT_EN (1<<8)
3082#define MEMINT_CX_SUPR_EN (1<<7)
3083#define MEMINT_CONT_BUSY_EN (1<<6)
3084#define MEMINT_AVG_BUSY_EN (1<<5)
3085#define MEMINT_EVAL_CHG_EN (1<<4)
3086#define MEMINT_MON_IDLE_EN (1<<3)
3087#define MEMINT_UP_EVAL_EN (1<<2)
3088#define MEMINT_DOWN_EVAL_EN (1<<1)
3089#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3090#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3091#define MEM_RSEXIT_MASK 0xc000
3092#define MEM_RSEXIT_SHIFT 14
3093#define MEM_CONT_BUSY_MASK 0x3000
3094#define MEM_CONT_BUSY_SHIFT 12
3095#define MEM_AVG_BUSY_MASK 0x0c00
3096#define MEM_AVG_BUSY_SHIFT 10
3097#define MEM_EVAL_CHG_MASK 0x0300
3098#define MEM_EVAL_BUSY_SHIFT 8
3099#define MEM_MON_IDLE_MASK 0x00c0
3100#define MEM_MON_IDLE_SHIFT 6
3101#define MEM_UP_EVAL_MASK 0x0030
3102#define MEM_UP_EVAL_SHIFT 4
3103#define MEM_DOWN_EVAL_MASK 0x000c
3104#define MEM_DOWN_EVAL_SHIFT 2
3105#define MEM_SW_CMD_MASK 0x0003
3106#define MEM_INT_STEER_GFX 0
3107#define MEM_INT_STEER_CMR 1
3108#define MEM_INT_STEER_SMI 2
3109#define MEM_INT_STEER_SCI 3
f0f59a00 3110#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3111#define MEMINT_RSEXIT (1<<7)
3112#define MEMINT_CONT_BUSY (1<<6)
3113#define MEMINT_AVG_BUSY (1<<5)
3114#define MEMINT_EVAL_CHG (1<<4)
3115#define MEMINT_MON_IDLE (1<<3)
3116#define MEMINT_UP_EVAL (1<<2)
3117#define MEMINT_DOWN_EVAL (1<<1)
3118#define MEMINT_SW_CMD (1<<0)
f0f59a00 3119#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3120#define MEMMODE_BOOST_EN (1<<31)
3121#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3122#define MEMMODE_BOOST_FREQ_SHIFT 24
3123#define MEMMODE_IDLE_MODE_MASK 0x00030000
3124#define MEMMODE_IDLE_MODE_SHIFT 16
3125#define MEMMODE_IDLE_MODE_EVAL 0
3126#define MEMMODE_IDLE_MODE_CONT 1
3127#define MEMMODE_HWIDLE_EN (1<<15)
3128#define MEMMODE_SWMODE_EN (1<<14)
3129#define MEMMODE_RCLK_GATE (1<<13)
3130#define MEMMODE_HW_UPDATE (1<<12)
3131#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3132#define MEMMODE_FSTART_SHIFT 8
3133#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3134#define MEMMODE_FMAX_SHIFT 4
3135#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3136#define RCBMAXAVG _MMIO(0x1119c)
3137#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3138#define SWMEMCMD_RENDER_OFF (0 << 13)
3139#define SWMEMCMD_RENDER_ON (1 << 13)
3140#define SWMEMCMD_SWFREQ (2 << 13)
3141#define SWMEMCMD_TARVID (3 << 13)
3142#define SWMEMCMD_VRM_OFF (4 << 13)
3143#define SWMEMCMD_VRM_ON (5 << 13)
3144#define CMDSTS (1<<12)
3145#define SFCAVM (1<<11)
3146#define SWFREQ_MASK 0x0380 /* P0-7 */
3147#define SWFREQ_SHIFT 7
3148#define TARVID_MASK 0x001f
f0f59a00
VS
3149#define MEMSTAT_CTG _MMIO(0x111a0)
3150#define RCBMINAVG _MMIO(0x111a0)
3151#define RCUPEI _MMIO(0x111b0)
3152#define RCDNEI _MMIO(0x111b4)
3153#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3154#define RS1EN (1<<31)
3155#define RS2EN (1<<30)
3156#define RS3EN (1<<29)
3157#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3158#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3159#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3160#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3161#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3162#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3163#define RSX_STATUS_MASK (7<<20)
3164#define RSX_STATUS_ON (0<<20)
3165#define RSX_STATUS_RC1 (1<<20)
3166#define RSX_STATUS_RC1E (2<<20)
3167#define RSX_STATUS_RS1 (3<<20)
3168#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3169#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3170#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3171#define RSX_STATUS_RSVD2 (7<<20)
3172#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3173#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3174#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3175#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3176#define RS1CONTSAV_MASK (3<<14)
3177#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3178#define RS1CONTSAV_RSVD (1<<14)
3179#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3180#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3181#define NORMSLEXLAT_MASK (3<<12)
3182#define SLOW_RS123 (0<<12)
3183#define SLOW_RS23 (1<<12)
3184#define SLOW_RS3 (2<<12)
3185#define NORMAL_RS123 (3<<12)
3186#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3187#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3188#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3189#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3190#define RS_CSTATE_MASK (3<<4)
3191#define RS_CSTATE_C367_RS1 (0<<4)
3192#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3193#define RS_CSTATE_RSVD (2<<4)
3194#define RS_CSTATE_C367_RS2 (3<<4)
3195#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3196#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3197#define VIDCTL _MMIO(0x111c0)
3198#define VIDSTS _MMIO(0x111c8)
3199#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3200#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3201#define MEMSTAT_VID_MASK 0x7f00
3202#define MEMSTAT_VID_SHIFT 8
3203#define MEMSTAT_PSTATE_MASK 0x00f8
3204#define MEMSTAT_PSTATE_SHIFT 3
3205#define MEMSTAT_MON_ACTV (1<<2)
3206#define MEMSTAT_SRC_CTL_MASK 0x0003
3207#define MEMSTAT_SRC_CTL_CORE 0
3208#define MEMSTAT_SRC_CTL_TRB 1
3209#define MEMSTAT_SRC_CTL_THM 2
3210#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3211#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3212#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3213#define PMMISC _MMIO(0x11214)
ea056c14 3214#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3215#define SDEW _MMIO(0x1124c)
3216#define CSIEW0 _MMIO(0x11250)
3217#define CSIEW1 _MMIO(0x11254)
3218#define CSIEW2 _MMIO(0x11258)
3219#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3220#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3221#define MCHAFE _MMIO(0x112c0)
3222#define CSIEC _MMIO(0x112e0)
3223#define DMIEC _MMIO(0x112e4)
3224#define DDREC _MMIO(0x112e8)
3225#define PEG0EC _MMIO(0x112ec)
3226#define PEG1EC _MMIO(0x112f0)
3227#define GFXEC _MMIO(0x112f4)
3228#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3229#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3230#define ECR _MMIO(0x11600)
7648fa99
JB
3231#define ECR_GPFE (1<<31)
3232#define ECR_IMONE (1<<30)
3233#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3234#define OGW0 _MMIO(0x11608)
3235#define OGW1 _MMIO(0x1160c)
3236#define EG0 _MMIO(0x11610)
3237#define EG1 _MMIO(0x11614)
3238#define EG2 _MMIO(0x11618)
3239#define EG3 _MMIO(0x1161c)
3240#define EG4 _MMIO(0x11620)
3241#define EG5 _MMIO(0x11624)
3242#define EG6 _MMIO(0x11628)
3243#define EG7 _MMIO(0x1162c)
3244#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3245#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3246#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3247#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3248#define CSIPLL0 _MMIO(0x12c10)
3249#define DDRMPLL1 _MMIO(0X12c20)
3250#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3251
f0f59a00 3252#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3253#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3254
f0f59a00
VS
3255#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3256#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3257#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3258#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3259#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3260
8a292d01
VS
3261/*
3262 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3263 * 8300) freezing up around GPU hangs. Looks as if even
3264 * scheduling/timer interrupts start misbehaving if the RPS
3265 * EI/thresholds are "bad", leading to a very sluggish or even
3266 * frozen machine.
3267 */
3268#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3269#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3270#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
de43ae9d 3271#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
cc3f90f0 3272 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3273 INTERVAL_0_833_US(us) : \
3274 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3275 INTERVAL_1_28_US(us))
3276
52530cba
AG
3277#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3278#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3279#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3280#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
cc3f90f0 3281 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3282 INTERVAL_0_833_TO_US(interval) : \
3283 INTERVAL_1_33_TO_US(interval)) : \
3284 INTERVAL_1_28_TO_US(interval))
3285
aa40d6bb
ZN
3286/*
3287 * Logical Context regs
3288 */
f0f59a00 3289#define CCID _MMIO(0x2180)
aa40d6bb 3290#define CCID_EN (1<<0)
e8016055
VS
3291/*
3292 * Notes on SNB/IVB/VLV context size:
3293 * - Power context is saved elsewhere (LLC or stolen)
3294 * - Ring/execlist context is saved on SNB, not on IVB
3295 * - Extended context size already includes render context size
3296 * - We always need to follow the extended context size.
3297 * SNB BSpec has comments indicating that we should use the
3298 * render context size instead if execlists are disabled, but
3299 * based on empirical testing that's just nonsense.
3300 * - Pipelined/VF state is saved on SNB/IVB respectively
3301 * - GT1 size just indicates how much of render context
3302 * doesn't need saving on GT1
3303 */
f0f59a00 3304#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3305#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3306#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3307#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3308#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3309#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3310#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3311 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3312 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3313#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3314#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3315#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3316#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3317#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3318#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3319#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3320#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3321 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
3322/* Haswell does have the CXT_SIZE register however it does not appear to be
3323 * valid. Now, docs explain in dwords what is in the context object. The full
3324 * size is 70720 bytes, however, the power context and execlist context will
3325 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
3326 * on HSW) - so the final size, including the extra state required for the
3327 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
3328 */
3329#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
3330/* Same as Haswell, but 72064 bytes now. */
3331#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3332
c01fc532
ZW
3333enum {
3334 INTEL_ADVANCED_CONTEXT = 0,
3335 INTEL_LEGACY_32B_CONTEXT,
3336 INTEL_ADVANCED_AD_CONTEXT,
3337 INTEL_LEGACY_64B_CONTEXT
3338};
3339
3340#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3341#define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
3342 INTEL_LEGACY_64B_CONTEXT : \
3343 INTEL_LEGACY_32B_CONTEXT)
3344
f0f59a00
VS
3345#define CHV_CLK_CTL1 _MMIO(0x101100)
3346#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3347#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3348
585fb111
JB
3349/*
3350 * Overlay regs
3351 */
3352
f0f59a00
VS
3353#define OVADD _MMIO(0x30000)
3354#define DOVSTA _MMIO(0x30008)
585fb111 3355#define OC_BUF (0x3<<20)
f0f59a00
VS
3356#define OGAMC5 _MMIO(0x30010)
3357#define OGAMC4 _MMIO(0x30014)
3358#define OGAMC3 _MMIO(0x30018)
3359#define OGAMC2 _MMIO(0x3001c)
3360#define OGAMC1 _MMIO(0x30020)
3361#define OGAMC0 _MMIO(0x30024)
585fb111 3362
d965e7ac
ID
3363/*
3364 * GEN9 clock gating regs
3365 */
3366#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3367#define PWM2_GATING_DIS (1 << 14)
3368#define PWM1_GATING_DIS (1 << 13)
3369
585fb111
JB
3370/*
3371 * Display engine regs
3372 */
3373
8bf1e9f1 3374/* Pipe A CRC regs */
a57c774a 3375#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3376#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3377/* ivb+ source selection */
8bf1e9f1
SH
3378#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3379#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3380#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3381/* ilk+ source selection */
5a6b5c84
DV
3382#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3383#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3384#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3385/* embedded DP port on the north display block, reserved on ivb */
3386#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3387#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3388/* vlv source selection */
3389#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3390#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3391#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3392/* with DP port the pipe source is invalid */
3393#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3394#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3395#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3396/* gen3+ source selection */
3397#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3398#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3399#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3400/* with DP/TV port the pipe source is invalid */
3401#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3402#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3403#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3404#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3405#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3406/* gen2 doesn't have source selection bits */
52f843f6 3407#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3408
5a6b5c84
DV
3409#define _PIPE_CRC_RES_1_A_IVB 0x60064
3410#define _PIPE_CRC_RES_2_A_IVB 0x60068
3411#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3412#define _PIPE_CRC_RES_4_A_IVB 0x60070
3413#define _PIPE_CRC_RES_5_A_IVB 0x60074
3414
a57c774a
AK
3415#define _PIPE_CRC_RES_RED_A 0x60060
3416#define _PIPE_CRC_RES_GREEN_A 0x60064
3417#define _PIPE_CRC_RES_BLUE_A 0x60068
3418#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3419#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3420
3421/* Pipe B CRC regs */
5a6b5c84
DV
3422#define _PIPE_CRC_RES_1_B_IVB 0x61064
3423#define _PIPE_CRC_RES_2_B_IVB 0x61068
3424#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3425#define _PIPE_CRC_RES_4_B_IVB 0x61070
3426#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3427
f0f59a00
VS
3428#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3429#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3430#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3431#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3432#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3433#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3434
3435#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3436#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3437#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3438#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3439#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3440
585fb111 3441/* Pipe A timing regs */
a57c774a
AK
3442#define _HTOTAL_A 0x60000
3443#define _HBLANK_A 0x60004
3444#define _HSYNC_A 0x60008
3445#define _VTOTAL_A 0x6000c
3446#define _VBLANK_A 0x60010
3447#define _VSYNC_A 0x60014
3448#define _PIPEASRC 0x6001c
3449#define _BCLRPAT_A 0x60020
3450#define _VSYNCSHIFT_A 0x60028
ebb69c95 3451#define _PIPE_MULT_A 0x6002c
585fb111
JB
3452
3453/* Pipe B timing regs */
a57c774a
AK
3454#define _HTOTAL_B 0x61000
3455#define _HBLANK_B 0x61004
3456#define _HSYNC_B 0x61008
3457#define _VTOTAL_B 0x6100c
3458#define _VBLANK_B 0x61010
3459#define _VSYNC_B 0x61014
3460#define _PIPEBSRC 0x6101c
3461#define _BCLRPAT_B 0x61020
3462#define _VSYNCSHIFT_B 0x61028
ebb69c95 3463#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3464
3465#define TRANSCODER_A_OFFSET 0x60000
3466#define TRANSCODER_B_OFFSET 0x61000
3467#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3468#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3469#define TRANSCODER_EDP_OFFSET 0x6f000
3470
f0f59a00 3471#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3472 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3473 dev_priv->info.display_mmio_offset)
a57c774a 3474
f0f59a00
VS
3475#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3476#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3477#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3478#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3479#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3480#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3481#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3482#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3483#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3484#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3485
c8f7df58
RV
3486/* VLV eDP PSR registers */
3487#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3488#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3489#define VLV_EDP_PSR_ENABLE (1<<0)
3490#define VLV_EDP_PSR_RESET (1<<1)
3491#define VLV_EDP_PSR_MODE_MASK (7<<2)
3492#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3493#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3494#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3495#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3496#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3497#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3498#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3499#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3500#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3501
3502#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3503#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3504#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3505#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3506#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3507#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3508
3509#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3510#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3511#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3512#define VLV_EDP_PSR_CURR_STATE_MASK 7
3513#define VLV_EDP_PSR_DISABLED (0<<0)
3514#define VLV_EDP_PSR_INACTIVE (1<<0)
3515#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3516#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3517#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3518#define VLV_EDP_PSR_EXIT (5<<0)
3519#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3520#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3521
ed8546ac 3522/* HSW+ eDP PSR registers */
443a389f
VS
3523#define HSW_EDP_PSR_BASE 0x64800
3524#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3525#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3526#define EDP_PSR_ENABLE (1<<31)
82c56254 3527#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3528#define EDP_PSR_LINK_STANDBY (1<<27)
3529#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3530#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3531#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3532#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3533#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3534#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3535#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3536#define EDP_PSR_TP1_TP2_SEL (0<<11)
3537#define EDP_PSR_TP1_TP3_SEL (1<<11)
3538#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3539#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3540#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3541#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3542#define EDP_PSR_TP1_TIME_500us (0<<4)
3543#define EDP_PSR_TP1_TIME_100us (1<<4)
3544#define EDP_PSR_TP1_TIME_2500us (2<<4)
3545#define EDP_PSR_TP1_TIME_0us (3<<4)
3546#define EDP_PSR_IDLE_FRAME_SHIFT 0
3547
f0f59a00
VS
3548#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3549#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3550
f0f59a00 3551#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3552#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3553#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3554#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3555#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3556#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3557#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3558#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3559#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3560#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3561#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3562#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3563#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3564#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3565#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3566#define EDP_PSR_STATUS_COUNT_SHIFT 16
3567#define EDP_PSR_STATUS_COUNT_MASK 0xf
3568#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3569#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3570#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3571#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3572#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3573#define EDP_PSR_STATUS_IDLE_MASK 0xf
3574
f0f59a00 3575#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3576#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3577
f0f59a00 3578#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
2b28bb1b
RV
3579#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3580#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3581#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3582
f0f59a00 3583#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3584#define EDP_PSR2_ENABLE (1<<31)
3585#define EDP_SU_TRACK_ENABLE (1<<30)
3586#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3587#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3588#define EDP_PSR2_TP2_TIME_500 (0<<8)
3589#define EDP_PSR2_TP2_TIME_100 (1<<8)
3590#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3591#define EDP_PSR2_TP2_TIME_50 (3<<8)
3592#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3593#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3594#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3595#define EDP_PSR2_IDLE_MASK 0xf
3596
585fb111 3597/* VGA port control */
f0f59a00
VS
3598#define ADPA _MMIO(0x61100)
3599#define PCH_ADPA _MMIO(0xe1100)
3600#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3601
585fb111
JB
3602#define ADPA_DAC_ENABLE (1<<31)
3603#define ADPA_DAC_DISABLE 0
3604#define ADPA_PIPE_SELECT_MASK (1<<30)
3605#define ADPA_PIPE_A_SELECT 0
3606#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3607#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3608/* CPT uses bits 29:30 for pch transcoder select */
3609#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3610#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3611#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3612#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3613#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3614#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3615#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3616#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3617#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3618#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3619#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3620#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3621#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3622#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3623#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3624#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3625#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3626#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3627#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3628#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3629#define ADPA_SETS_HVPOLARITY 0
60222c0c 3630#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3631#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3632#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3633#define ADPA_HSYNC_CNTL_ENABLE 0
3634#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3635#define ADPA_VSYNC_ACTIVE_LOW 0
3636#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3637#define ADPA_HSYNC_ACTIVE_LOW 0
3638#define ADPA_DPMS_MASK (~(3<<10))
3639#define ADPA_DPMS_ON (0<<10)
3640#define ADPA_DPMS_SUSPEND (1<<10)
3641#define ADPA_DPMS_STANDBY (2<<10)
3642#define ADPA_DPMS_OFF (3<<10)
3643
939fe4d7 3644
585fb111 3645/* Hotplug control (945+ only) */
f0f59a00 3646#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3647#define PORTB_HOTPLUG_INT_EN (1 << 29)
3648#define PORTC_HOTPLUG_INT_EN (1 << 28)
3649#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3650#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3651#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3652#define TV_HOTPLUG_INT_EN (1 << 18)
3653#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3654#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3655 PORTC_HOTPLUG_INT_EN | \
3656 PORTD_HOTPLUG_INT_EN | \
3657 SDVOC_HOTPLUG_INT_EN | \
3658 SDVOB_HOTPLUG_INT_EN | \
3659 CRT_HOTPLUG_INT_EN)
585fb111 3660#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3661#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3662/* must use period 64 on GM45 according to docs */
3663#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3664#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3665#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3666#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3667#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3668#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3669#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3670#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3671#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3672#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3673#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3674#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3675
f0f59a00 3676#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 3677/*
0780cd36 3678 * HDMI/DP bits are g4x+
0ce99f74
DV
3679 *
3680 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3681 * Please check the detailed lore in the commit message for for experimental
3682 * evidence.
3683 */
0780cd36
VS
3684/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3685#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3686#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3687#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3688/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3689#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 3690#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 3691#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 3692#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3693#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3694#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3695#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3696#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3697#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3698#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3699#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3700#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3701/* CRT/TV common between gen3+ */
585fb111
JB
3702#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3703#define TV_HOTPLUG_INT_STATUS (1 << 10)
3704#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3705#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3706#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3707#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3708#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3709#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3710#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3711#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3712
084b612e
CW
3713/* SDVO is different across gen3/4 */
3714#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3715#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3716/*
3717 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3718 * since reality corrobates that they're the same as on gen3. But keep these
3719 * bits here (and the comment!) to help any other lost wanderers back onto the
3720 * right tracks.
3721 */
084b612e
CW
3722#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3723#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3724#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3725#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3726#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3727 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3728 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3729 PORTB_HOTPLUG_INT_STATUS | \
3730 PORTC_HOTPLUG_INT_STATUS | \
3731 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3732
3733#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3734 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3735 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3736 PORTB_HOTPLUG_INT_STATUS | \
3737 PORTC_HOTPLUG_INT_STATUS | \
3738 PORTD_HOTPLUG_INT_STATUS)
585fb111 3739
c20cd312
PZ
3740/* SDVO and HDMI port control.
3741 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
3742#define _GEN3_SDVOB 0x61140
3743#define _GEN3_SDVOC 0x61160
3744#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3745#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
3746#define GEN4_HDMIB GEN3_SDVOB
3747#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
3748#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3749#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3750#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3751#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 3752#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
3753#define PCH_HDMIC _MMIO(0xe1150)
3754#define PCH_HDMID _MMIO(0xe1160)
c20cd312 3755
f0f59a00 3756#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 3757#define DC_BALANCE_RESET (1 << 25)
f0f59a00 3758#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 3759#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3760#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3761#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3762#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3763#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3764
c20cd312
PZ
3765/* Gen 3 SDVO bits: */
3766#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3767#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3768#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3769#define SDVO_PIPE_B_SELECT (1 << 30)
3770#define SDVO_STALL_SELECT (1 << 29)
3771#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3772/*
585fb111 3773 * 915G/GM SDVO pixel multiplier.
585fb111 3774 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3775 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3776 */
c20cd312 3777#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3778#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3779#define SDVO_PHASE_SELECT_MASK (15 << 19)
3780#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3781#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3782#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3783#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3784#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3785#define SDVO_DETECTED (1 << 2)
585fb111 3786/* Bits to be preserved when writing */
c20cd312
PZ
3787#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3788 SDVO_INTERRUPT_ENABLE)
3789#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3790
3791/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3792#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3793#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3794#define SDVO_ENCODING_SDVO (0 << 10)
3795#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3796#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3797#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3798#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3799#define SDVO_AUDIO_ENABLE (1 << 6)
3800/* VSYNC/HSYNC bits new with 965, default is to be set */
3801#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3802#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3803
3804/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3805#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3806#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3807
3808/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3809#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3810#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3811
44f37d1f
CML
3812/* CHV SDVO/HDMI bits: */
3813#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3814#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3815
585fb111
JB
3816
3817/* DVO port control */
f0f59a00
VS
3818#define _DVOA 0x61120
3819#define DVOA _MMIO(_DVOA)
3820#define _DVOB 0x61140
3821#define DVOB _MMIO(_DVOB)
3822#define _DVOC 0x61160
3823#define DVOC _MMIO(_DVOC)
585fb111
JB
3824#define DVO_ENABLE (1 << 31)
3825#define DVO_PIPE_B_SELECT (1 << 30)
3826#define DVO_PIPE_STALL_UNUSED (0 << 28)
3827#define DVO_PIPE_STALL (1 << 28)
3828#define DVO_PIPE_STALL_TV (2 << 28)
3829#define DVO_PIPE_STALL_MASK (3 << 28)
3830#define DVO_USE_VGA_SYNC (1 << 15)
3831#define DVO_DATA_ORDER_I740 (0 << 14)
3832#define DVO_DATA_ORDER_FP (1 << 14)
3833#define DVO_VSYNC_DISABLE (1 << 11)
3834#define DVO_HSYNC_DISABLE (1 << 10)
3835#define DVO_VSYNC_TRISTATE (1 << 9)
3836#define DVO_HSYNC_TRISTATE (1 << 8)
3837#define DVO_BORDER_ENABLE (1 << 7)
3838#define DVO_DATA_ORDER_GBRG (1 << 6)
3839#define DVO_DATA_ORDER_RGGB (0 << 6)
3840#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3841#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3842#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3843#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3844#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3845#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3846#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3847#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
3848#define DVOA_SRCDIM _MMIO(0x61124)
3849#define DVOB_SRCDIM _MMIO(0x61144)
3850#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
3851#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3852#define DVO_SRCDIM_VERTICAL_SHIFT 0
3853
3854/* LVDS port control */
f0f59a00 3855#define LVDS _MMIO(0x61180)
585fb111
JB
3856/*
3857 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3858 * the DPLL semantics change when the LVDS is assigned to that pipe.
3859 */
3860#define LVDS_PORT_EN (1 << 31)
3861/* Selects pipe B for LVDS data. Must be set on pre-965. */
3862#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3863#define LVDS_PIPE_MASK (1 << 30)
1519b995 3864#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3865/* LVDS dithering flag on 965/g4x platform */
3866#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3867/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3868#define LVDS_VSYNC_POLARITY (1 << 21)
3869#define LVDS_HSYNC_POLARITY (1 << 20)
3870
a3e17eb8
ZY
3871/* Enable border for unscaled (or aspect-scaled) display */
3872#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3873/*
3874 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3875 * pixel.
3876 */
3877#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3878#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3879#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3880/*
3881 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3882 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3883 * on.
3884 */
3885#define LVDS_A3_POWER_MASK (3 << 6)
3886#define LVDS_A3_POWER_DOWN (0 << 6)
3887#define LVDS_A3_POWER_UP (3 << 6)
3888/*
3889 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3890 * is set.
3891 */
3892#define LVDS_CLKB_POWER_MASK (3 << 4)
3893#define LVDS_CLKB_POWER_DOWN (0 << 4)
3894#define LVDS_CLKB_POWER_UP (3 << 4)
3895/*
3896 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3897 * setting for whether we are in dual-channel mode. The B3 pair will
3898 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3899 */
3900#define LVDS_B0B3_POWER_MASK (3 << 2)
3901#define LVDS_B0B3_POWER_DOWN (0 << 2)
3902#define LVDS_B0B3_POWER_UP (3 << 2)
3903
3c17fe4b 3904/* Video Data Island Packet control */
f0f59a00 3905#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 3906/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3907 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3908 * of the infoframe structure specified by CEA-861. */
3909#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3910#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 3911#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 3912/* Pre HSW: */
3c17fe4b 3913#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3914#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3915#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3916#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3917#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3918#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3919#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3920#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3921#define VIDEO_DIP_SELECT_AVI (0 << 19)
3922#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3923#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3924#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3925#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3926#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3927#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3928#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3929/* HSW and later: */
0dd87d20
PZ
3930#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3931#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3932#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3933#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3934#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3935#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3936
585fb111 3937/* Panel power sequencing */
44cb734c
ID
3938#define PPS_BASE 0x61200
3939#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3940#define PCH_PPS_BASE 0xC7200
3941
3942#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3943 PPS_BASE + (reg) + \
3944 (pps_idx) * 0x100)
3945
3946#define _PP_STATUS 0x61200
3947#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3948#define PP_ON (1 << 31)
585fb111
JB
3949/*
3950 * Indicates that all dependencies of the panel are on:
3951 *
3952 * - PLL enabled
3953 * - pipe enabled
3954 * - LVDS/DVOB/DVOC on
3955 */
44cb734c
ID
3956#define PP_READY (1 << 30)
3957#define PP_SEQUENCE_NONE (0 << 28)
3958#define PP_SEQUENCE_POWER_UP (1 << 28)
3959#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3960#define PP_SEQUENCE_MASK (3 << 28)
3961#define PP_SEQUENCE_SHIFT 28
3962#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3963#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3964#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3965#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3966#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3967#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3968#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3969#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3970#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3971#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3972#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
3973
3974#define _PP_CONTROL 0x61204
3975#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
3976#define PANEL_UNLOCK_REGS (0xabcd << 16)
3977#define PANEL_UNLOCK_MASK (0xffff << 16)
3978#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
3979#define BXT_POWER_CYCLE_DELAY_SHIFT 4
3980#define EDP_FORCE_VDD (1 << 3)
3981#define EDP_BLC_ENABLE (1 << 2)
3982#define PANEL_POWER_RESET (1 << 1)
3983#define PANEL_POWER_OFF (0 << 0)
3984#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
3985
3986#define _PP_ON_DELAYS 0x61208
3987#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 3988#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
3989#define PANEL_PORT_SELECT_MASK (3 << 30)
3990#define PANEL_PORT_SELECT_LVDS (0 << 30)
3991#define PANEL_PORT_SELECT_DPA (1 << 30)
3992#define PANEL_PORT_SELECT_DPC (2 << 30)
3993#define PANEL_PORT_SELECT_DPD (3 << 30)
3994#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
3995#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
3996#define PANEL_POWER_UP_DELAY_SHIFT 16
3997#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
3998#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3999
4000#define _PP_OFF_DELAYS 0x6120C
4001#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4002#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4003#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4004#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4005#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4006
4007#define _PP_DIVISOR 0x61210
4008#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4009#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4010#define PP_REFERENCE_DIVIDER_SHIFT 8
4011#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4012#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4013
4014/* Panel fitting */
f0f59a00 4015#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4016#define PFIT_ENABLE (1 << 31)
4017#define PFIT_PIPE_MASK (3 << 29)
4018#define PFIT_PIPE_SHIFT 29
4019#define VERT_INTERP_DISABLE (0 << 10)
4020#define VERT_INTERP_BILINEAR (1 << 10)
4021#define VERT_INTERP_MASK (3 << 10)
4022#define VERT_AUTO_SCALE (1 << 9)
4023#define HORIZ_INTERP_DISABLE (0 << 6)
4024#define HORIZ_INTERP_BILINEAR (1 << 6)
4025#define HORIZ_INTERP_MASK (3 << 6)
4026#define HORIZ_AUTO_SCALE (1 << 5)
4027#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4028#define PFIT_FILTER_FUZZY (0 << 24)
4029#define PFIT_SCALING_AUTO (0 << 26)
4030#define PFIT_SCALING_PROGRAMMED (1 << 26)
4031#define PFIT_SCALING_PILLAR (2 << 26)
4032#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4033#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4034/* Pre-965 */
4035#define PFIT_VERT_SCALE_SHIFT 20
4036#define PFIT_VERT_SCALE_MASK 0xfff00000
4037#define PFIT_HORIZ_SCALE_SHIFT 4
4038#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4039/* 965+ */
4040#define PFIT_VERT_SCALE_SHIFT_965 16
4041#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4042#define PFIT_HORIZ_SCALE_SHIFT_965 0
4043#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4044
f0f59a00 4045#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4046
5c969aa7
DL
4047#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4048#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4049#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4050 _VLV_BLC_PWM_CTL2_B)
07bf139b 4051
5c969aa7
DL
4052#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4053#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4054#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4055 _VLV_BLC_PWM_CTL_B)
07bf139b 4056
5c969aa7
DL
4057#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4058#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4059#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4060 _VLV_BLC_HIST_CTL_B)
07bf139b 4061
585fb111 4062/* Backlight control */
f0f59a00 4063#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4064#define BLM_PWM_ENABLE (1 << 31)
4065#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4066#define BLM_PIPE_SELECT (1 << 29)
4067#define BLM_PIPE_SELECT_IVB (3 << 29)
4068#define BLM_PIPE_A (0 << 29)
4069#define BLM_PIPE_B (1 << 29)
4070#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4071#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4072#define BLM_TRANSCODER_B BLM_PIPE_B
4073#define BLM_TRANSCODER_C BLM_PIPE_C
4074#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4075#define BLM_PIPE(pipe) ((pipe) << 29)
4076#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4077#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4078#define BLM_PHASE_IN_ENABLE (1 << 25)
4079#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4080#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4081#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4082#define BLM_PHASE_IN_COUNT_SHIFT (8)
4083#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4084#define BLM_PHASE_IN_INCR_SHIFT (0)
4085#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4086#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4087/*
4088 * This is the most significant 15 bits of the number of backlight cycles in a
4089 * complete cycle of the modulated backlight control.
4090 *
4091 * The actual value is this field multiplied by two.
4092 */
7cf41601
DV
4093#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4094#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4095#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4096/*
4097 * This is the number of cycles out of the backlight modulation cycle for which
4098 * the backlight is on.
4099 *
4100 * This field must be no greater than the number of cycles in the complete
4101 * backlight modulation cycle.
4102 */
4103#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4104#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4105#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4106#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4107
f0f59a00 4108#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4109#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4110
7cf41601
DV
4111/* New registers for PCH-split platforms. Safe where new bits show up, the
4112 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4113#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4114#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4115
f0f59a00 4116#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4117
7cf41601
DV
4118/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4119 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4120#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4121#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4122#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4123#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4124#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4125
f0f59a00 4126#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4127#define UTIL_PIN_ENABLE (1 << 31)
4128
022e4e52
SK
4129#define UTIL_PIN_PIPE(x) ((x) << 29)
4130#define UTIL_PIN_PIPE_MASK (3 << 29)
4131#define UTIL_PIN_MODE_PWM (1 << 24)
4132#define UTIL_PIN_MODE_MASK (0xf << 24)
4133#define UTIL_PIN_POLARITY (1 << 22)
4134
0fb890c0 4135/* BXT backlight register definition. */
022e4e52 4136#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4137#define BXT_BLC_PWM_ENABLE (1 << 31)
4138#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4139#define _BXT_BLC_PWM_FREQ1 0xC8254
4140#define _BXT_BLC_PWM_DUTY1 0xC8258
4141
4142#define _BXT_BLC_PWM_CTL2 0xC8350
4143#define _BXT_BLC_PWM_FREQ2 0xC8354
4144#define _BXT_BLC_PWM_DUTY2 0xC8358
4145
f0f59a00 4146#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4147 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4148#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4149 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4150#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4151 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4152
f0f59a00 4153#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4154#define PCH_GTC_ENABLE (1 << 31)
4155
585fb111 4156/* TV port control */
f0f59a00 4157#define TV_CTL _MMIO(0x68000)
646b4269 4158/* Enables the TV encoder */
585fb111 4159# define TV_ENC_ENABLE (1 << 31)
646b4269 4160/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4161# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4162/* Outputs composite video (DAC A only) */
585fb111 4163# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4164/* Outputs SVideo video (DAC B/C) */
585fb111 4165# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4166/* Outputs Component video (DAC A/B/C) */
585fb111 4167# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4168/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4169# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4170# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4171/* Enables slow sync generation (945GM only) */
585fb111 4172# define TV_SLOW_SYNC (1 << 20)
646b4269 4173/* Selects 4x oversampling for 480i and 576p */
585fb111 4174# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4175/* Selects 2x oversampling for 720p and 1080i */
585fb111 4176# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4177/* Selects no oversampling for 1080p */
585fb111 4178# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4179/* Selects 8x oversampling */
585fb111 4180# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4181/* Selects progressive mode rather than interlaced */
585fb111 4182# define TV_PROGRESSIVE (1 << 17)
646b4269 4183/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4184# define TV_PAL_BURST (1 << 16)
646b4269 4185/* Field for setting delay of Y compared to C */
585fb111 4186# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4187/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4188# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4189/*
585fb111
JB
4190 * Enables a fix for the 915GM only.
4191 *
4192 * Not sure what it does.
4193 */
4194# define TV_ENC_C0_FIX (1 << 10)
646b4269 4195/* Bits that must be preserved by software */
d2d9f232 4196# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4197# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4198/* Read-only state that reports all features enabled */
585fb111 4199# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4200/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4201# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4202/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4203# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4204/* Normal operation */
585fb111 4205# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4206/* Encoder test pattern 1 - combo pattern */
585fb111 4207# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4208/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4209# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4210/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4211# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4212/* Encoder test pattern 4 - random noise */
585fb111 4213# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4214/* Encoder test pattern 5 - linear color ramps */
585fb111 4215# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4216/*
585fb111
JB
4217 * This test mode forces the DACs to 50% of full output.
4218 *
4219 * This is used for load detection in combination with TVDAC_SENSE_MASK
4220 */
4221# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4222# define TV_TEST_MODE_MASK (7 << 0)
4223
f0f59a00 4224#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4225# define TV_DAC_SAVE 0x00ffff00
646b4269 4226/*
585fb111
JB
4227 * Reports that DAC state change logic has reported change (RO).
4228 *
4229 * This gets cleared when TV_DAC_STATE_EN is cleared
4230*/
4231# define TVDAC_STATE_CHG (1 << 31)
4232# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4233/* Reports that DAC A voltage is above the detect threshold */
585fb111 4234# define TVDAC_A_SENSE (1 << 30)
646b4269 4235/* Reports that DAC B voltage is above the detect threshold */
585fb111 4236# define TVDAC_B_SENSE (1 << 29)
646b4269 4237/* Reports that DAC C voltage is above the detect threshold */
585fb111 4238# define TVDAC_C_SENSE (1 << 28)
646b4269 4239/*
585fb111
JB
4240 * Enables DAC state detection logic, for load-based TV detection.
4241 *
4242 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4243 * to off, for load detection to work.
4244 */
4245# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4246/* Sets the DAC A sense value to high */
585fb111 4247# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4248/* Sets the DAC B sense value to high */
585fb111 4249# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4250/* Sets the DAC C sense value to high */
585fb111 4251# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4252/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4253# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4254/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4255# define ENC_TVDAC_SLEW_FAST (1 << 6)
4256# define DAC_A_1_3_V (0 << 4)
4257# define DAC_A_1_1_V (1 << 4)
4258# define DAC_A_0_7_V (2 << 4)
cb66c692 4259# define DAC_A_MASK (3 << 4)
585fb111
JB
4260# define DAC_B_1_3_V (0 << 2)
4261# define DAC_B_1_1_V (1 << 2)
4262# define DAC_B_0_7_V (2 << 2)
cb66c692 4263# define DAC_B_MASK (3 << 2)
585fb111
JB
4264# define DAC_C_1_3_V (0 << 0)
4265# define DAC_C_1_1_V (1 << 0)
4266# define DAC_C_0_7_V (2 << 0)
cb66c692 4267# define DAC_C_MASK (3 << 0)
585fb111 4268
646b4269 4269/*
585fb111
JB
4270 * CSC coefficients are stored in a floating point format with 9 bits of
4271 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4272 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4273 * -1 (0x3) being the only legal negative value.
4274 */
f0f59a00 4275#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4276# define TV_RY_MASK 0x07ff0000
4277# define TV_RY_SHIFT 16
4278# define TV_GY_MASK 0x00000fff
4279# define TV_GY_SHIFT 0
4280
f0f59a00 4281#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4282# define TV_BY_MASK 0x07ff0000
4283# define TV_BY_SHIFT 16
646b4269 4284/*
585fb111
JB
4285 * Y attenuation for component video.
4286 *
4287 * Stored in 1.9 fixed point.
4288 */
4289# define TV_AY_MASK 0x000003ff
4290# define TV_AY_SHIFT 0
4291
f0f59a00 4292#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4293# define TV_RU_MASK 0x07ff0000
4294# define TV_RU_SHIFT 16
4295# define TV_GU_MASK 0x000007ff
4296# define TV_GU_SHIFT 0
4297
f0f59a00 4298#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4299# define TV_BU_MASK 0x07ff0000
4300# define TV_BU_SHIFT 16
646b4269 4301/*
585fb111
JB
4302 * U attenuation for component video.
4303 *
4304 * Stored in 1.9 fixed point.
4305 */
4306# define TV_AU_MASK 0x000003ff
4307# define TV_AU_SHIFT 0
4308
f0f59a00 4309#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4310# define TV_RV_MASK 0x0fff0000
4311# define TV_RV_SHIFT 16
4312# define TV_GV_MASK 0x000007ff
4313# define TV_GV_SHIFT 0
4314
f0f59a00 4315#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4316# define TV_BV_MASK 0x07ff0000
4317# define TV_BV_SHIFT 16
646b4269 4318/*
585fb111
JB
4319 * V attenuation for component video.
4320 *
4321 * Stored in 1.9 fixed point.
4322 */
4323# define TV_AV_MASK 0x000007ff
4324# define TV_AV_SHIFT 0
4325
f0f59a00 4326#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4327/* 2s-complement brightness adjustment */
585fb111
JB
4328# define TV_BRIGHTNESS_MASK 0xff000000
4329# define TV_BRIGHTNESS_SHIFT 24
646b4269 4330/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4331# define TV_CONTRAST_MASK 0x00ff0000
4332# define TV_CONTRAST_SHIFT 16
646b4269 4333/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4334# define TV_SATURATION_MASK 0x0000ff00
4335# define TV_SATURATION_SHIFT 8
646b4269 4336/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4337# define TV_HUE_MASK 0x000000ff
4338# define TV_HUE_SHIFT 0
4339
f0f59a00 4340#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4341/* Controls the DAC level for black */
585fb111
JB
4342# define TV_BLACK_LEVEL_MASK 0x01ff0000
4343# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4344/* Controls the DAC level for blanking */
585fb111
JB
4345# define TV_BLANK_LEVEL_MASK 0x000001ff
4346# define TV_BLANK_LEVEL_SHIFT 0
4347
f0f59a00 4348#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4349/* Number of pixels in the hsync. */
585fb111
JB
4350# define TV_HSYNC_END_MASK 0x1fff0000
4351# define TV_HSYNC_END_SHIFT 16
646b4269 4352/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4353# define TV_HTOTAL_MASK 0x00001fff
4354# define TV_HTOTAL_SHIFT 0
4355
f0f59a00 4356#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4357/* Enables the colorburst (needed for non-component color) */
585fb111 4358# define TV_BURST_ENA (1 << 31)
646b4269 4359/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4360# define TV_HBURST_START_SHIFT 16
4361# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4362/* Length of the colorburst */
585fb111
JB
4363# define TV_HBURST_LEN_SHIFT 0
4364# define TV_HBURST_LEN_MASK 0x0001fff
4365
f0f59a00 4366#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4367/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4368# define TV_HBLANK_END_SHIFT 16
4369# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4370/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4371# define TV_HBLANK_START_SHIFT 0
4372# define TV_HBLANK_START_MASK 0x0001fff
4373
f0f59a00 4374#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4375/* XXX */
585fb111
JB
4376# define TV_NBR_END_SHIFT 16
4377# define TV_NBR_END_MASK 0x07ff0000
646b4269 4378/* XXX */
585fb111
JB
4379# define TV_VI_END_F1_SHIFT 8
4380# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4381/* XXX */
585fb111
JB
4382# define TV_VI_END_F2_SHIFT 0
4383# define TV_VI_END_F2_MASK 0x0000003f
4384
f0f59a00 4385#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4386/* Length of vsync, in half lines */
585fb111
JB
4387# define TV_VSYNC_LEN_MASK 0x07ff0000
4388# define TV_VSYNC_LEN_SHIFT 16
646b4269 4389/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4390 * number of half lines.
4391 */
4392# define TV_VSYNC_START_F1_MASK 0x00007f00
4393# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4394/*
585fb111
JB
4395 * Offset of the start of vsync in field 2, measured in one less than the
4396 * number of half lines.
4397 */
4398# define TV_VSYNC_START_F2_MASK 0x0000007f
4399# define TV_VSYNC_START_F2_SHIFT 0
4400
f0f59a00 4401#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4402/* Enables generation of the equalization signal */
585fb111 4403# define TV_EQUAL_ENA (1 << 31)
646b4269 4404/* Length of vsync, in half lines */
585fb111
JB
4405# define TV_VEQ_LEN_MASK 0x007f0000
4406# define TV_VEQ_LEN_SHIFT 16
646b4269 4407/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4408 * the number of half lines.
4409 */
4410# define TV_VEQ_START_F1_MASK 0x0007f00
4411# define TV_VEQ_START_F1_SHIFT 8
646b4269 4412/*
585fb111
JB
4413 * Offset of the start of equalization in field 2, measured in one less than
4414 * the number of half lines.
4415 */
4416# define TV_VEQ_START_F2_MASK 0x000007f
4417# define TV_VEQ_START_F2_SHIFT 0
4418
f0f59a00 4419#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4420/*
585fb111
JB
4421 * Offset to start of vertical colorburst, measured in one less than the
4422 * number of lines from vertical start.
4423 */
4424# define TV_VBURST_START_F1_MASK 0x003f0000
4425# define TV_VBURST_START_F1_SHIFT 16
646b4269 4426/*
585fb111
JB
4427 * Offset to the end of vertical colorburst, measured in one less than the
4428 * number of lines from the start of NBR.
4429 */
4430# define TV_VBURST_END_F1_MASK 0x000000ff
4431# define TV_VBURST_END_F1_SHIFT 0
4432
f0f59a00 4433#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4434/*
585fb111
JB
4435 * Offset to start of vertical colorburst, measured in one less than the
4436 * number of lines from vertical start.
4437 */
4438# define TV_VBURST_START_F2_MASK 0x003f0000
4439# define TV_VBURST_START_F2_SHIFT 16
646b4269 4440/*
585fb111
JB
4441 * Offset to the end of vertical colorburst, measured in one less than the
4442 * number of lines from the start of NBR.
4443 */
4444# define TV_VBURST_END_F2_MASK 0x000000ff
4445# define TV_VBURST_END_F2_SHIFT 0
4446
f0f59a00 4447#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4448/*
585fb111
JB
4449 * Offset to start of vertical colorburst, measured in one less than the
4450 * number of lines from vertical start.
4451 */
4452# define TV_VBURST_START_F3_MASK 0x003f0000
4453# define TV_VBURST_START_F3_SHIFT 16
646b4269 4454/*
585fb111
JB
4455 * Offset to the end of vertical colorburst, measured in one less than the
4456 * number of lines from the start of NBR.
4457 */
4458# define TV_VBURST_END_F3_MASK 0x000000ff
4459# define TV_VBURST_END_F3_SHIFT 0
4460
f0f59a00 4461#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4462/*
585fb111
JB
4463 * Offset to start of vertical colorburst, measured in one less than the
4464 * number of lines from vertical start.
4465 */
4466# define TV_VBURST_START_F4_MASK 0x003f0000
4467# define TV_VBURST_START_F4_SHIFT 16
646b4269 4468/*
585fb111
JB
4469 * Offset to the end of vertical colorburst, measured in one less than the
4470 * number of lines from the start of NBR.
4471 */
4472# define TV_VBURST_END_F4_MASK 0x000000ff
4473# define TV_VBURST_END_F4_SHIFT 0
4474
f0f59a00 4475#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4476/* Turns on the first subcarrier phase generation DDA */
585fb111 4477# define TV_SC_DDA1_EN (1 << 31)
646b4269 4478/* Turns on the first subcarrier phase generation DDA */
585fb111 4479# define TV_SC_DDA2_EN (1 << 30)
646b4269 4480/* Turns on the first subcarrier phase generation DDA */
585fb111 4481# define TV_SC_DDA3_EN (1 << 29)
646b4269 4482/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4483# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4484/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4485# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4486/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4487# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4488/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4489# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4490/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4491# define TV_BURST_LEVEL_MASK 0x00ff0000
4492# define TV_BURST_LEVEL_SHIFT 16
646b4269 4493/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4494# define TV_SCDDA1_INC_MASK 0x00000fff
4495# define TV_SCDDA1_INC_SHIFT 0
4496
f0f59a00 4497#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4498/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4499# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4500# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4501/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4502# define TV_SCDDA2_INC_MASK 0x00007fff
4503# define TV_SCDDA2_INC_SHIFT 0
4504
f0f59a00 4505#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4506/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4507# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4508# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4509/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4510# define TV_SCDDA3_INC_MASK 0x00007fff
4511# define TV_SCDDA3_INC_SHIFT 0
4512
f0f59a00 4513#define TV_WIN_POS _MMIO(0x68070)
646b4269 4514/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4515# define TV_XPOS_MASK 0x1fff0000
4516# define TV_XPOS_SHIFT 16
646b4269 4517/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4518# define TV_YPOS_MASK 0x00000fff
4519# define TV_YPOS_SHIFT 0
4520
f0f59a00 4521#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4522/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4523# define TV_XSIZE_MASK 0x1fff0000
4524# define TV_XSIZE_SHIFT 16
646b4269 4525/*
585fb111
JB
4526 * Vertical size of the display window, measured in pixels.
4527 *
4528 * Must be even for interlaced modes.
4529 */
4530# define TV_YSIZE_MASK 0x00000fff
4531# define TV_YSIZE_SHIFT 0
4532
f0f59a00 4533#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4534/*
585fb111
JB
4535 * Enables automatic scaling calculation.
4536 *
4537 * If set, the rest of the registers are ignored, and the calculated values can
4538 * be read back from the register.
4539 */
4540# define TV_AUTO_SCALE (1 << 31)
646b4269 4541/*
585fb111
JB
4542 * Disables the vertical filter.
4543 *
4544 * This is required on modes more than 1024 pixels wide */
4545# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4546/* Enables adaptive vertical filtering */
585fb111
JB
4547# define TV_VADAPT (1 << 28)
4548# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4549/* Selects the least adaptive vertical filtering mode */
585fb111 4550# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4551/* Selects the moderately adaptive vertical filtering mode */
585fb111 4552# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4553/* Selects the most adaptive vertical filtering mode */
585fb111 4554# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4555/*
585fb111
JB
4556 * Sets the horizontal scaling factor.
4557 *
4558 * This should be the fractional part of the horizontal scaling factor divided
4559 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4560 *
4561 * (src width - 1) / ((oversample * dest width) - 1)
4562 */
4563# define TV_HSCALE_FRAC_MASK 0x00003fff
4564# define TV_HSCALE_FRAC_SHIFT 0
4565
f0f59a00 4566#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4567/*
585fb111
JB
4568 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4569 *
4570 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4571 */
4572# define TV_VSCALE_INT_MASK 0x00038000
4573# define TV_VSCALE_INT_SHIFT 15
646b4269 4574/*
585fb111
JB
4575 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4576 *
4577 * \sa TV_VSCALE_INT_MASK
4578 */
4579# define TV_VSCALE_FRAC_MASK 0x00007fff
4580# define TV_VSCALE_FRAC_SHIFT 0
4581
f0f59a00 4582#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4583/*
585fb111
JB
4584 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4585 *
4586 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4587 *
4588 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4589 */
4590# define TV_VSCALE_IP_INT_MASK 0x00038000
4591# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4592/*
585fb111
JB
4593 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4594 *
4595 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4596 *
4597 * \sa TV_VSCALE_IP_INT_MASK
4598 */
4599# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4600# define TV_VSCALE_IP_FRAC_SHIFT 0
4601
f0f59a00 4602#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4603# define TV_CC_ENABLE (1 << 31)
646b4269 4604/*
585fb111
JB
4605 * Specifies which field to send the CC data in.
4606 *
4607 * CC data is usually sent in field 0.
4608 */
4609# define TV_CC_FID_MASK (1 << 27)
4610# define TV_CC_FID_SHIFT 27
646b4269 4611/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4612# define TV_CC_HOFF_MASK 0x03ff0000
4613# define TV_CC_HOFF_SHIFT 16
646b4269 4614/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4615# define TV_CC_LINE_MASK 0x0000003f
4616# define TV_CC_LINE_SHIFT 0
4617
f0f59a00 4618#define TV_CC_DATA _MMIO(0x68094)
585fb111 4619# define TV_CC_RDY (1 << 31)
646b4269 4620/* Second word of CC data to be transmitted. */
585fb111
JB
4621# define TV_CC_DATA_2_MASK 0x007f0000
4622# define TV_CC_DATA_2_SHIFT 16
646b4269 4623/* First word of CC data to be transmitted. */
585fb111
JB
4624# define TV_CC_DATA_1_MASK 0x0000007f
4625# define TV_CC_DATA_1_SHIFT 0
4626
f0f59a00
VS
4627#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4628#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4629#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4630#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4631
040d87f1 4632/* Display Port */
f0f59a00
VS
4633#define DP_A _MMIO(0x64000) /* eDP */
4634#define DP_B _MMIO(0x64100)
4635#define DP_C _MMIO(0x64200)
4636#define DP_D _MMIO(0x64300)
040d87f1 4637
f0f59a00
VS
4638#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4639#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4640#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4641
040d87f1
KP
4642#define DP_PORT_EN (1 << 31)
4643#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4644#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4645#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4646#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4647
040d87f1
KP
4648/* Link training mode - select a suitable mode for each stage */
4649#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4650#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4651#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4652#define DP_LINK_TRAIN_OFF (3 << 28)
4653#define DP_LINK_TRAIN_MASK (3 << 28)
4654#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4655#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4656#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4657
8db9d77b
ZW
4658/* CPT Link training mode */
4659#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4660#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4661#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4662#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4663#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4664#define DP_LINK_TRAIN_SHIFT_CPT 8
4665
040d87f1
KP
4666/* Signal voltages. These are mostly controlled by the other end */
4667#define DP_VOLTAGE_0_4 (0 << 25)
4668#define DP_VOLTAGE_0_6 (1 << 25)
4669#define DP_VOLTAGE_0_8 (2 << 25)
4670#define DP_VOLTAGE_1_2 (3 << 25)
4671#define DP_VOLTAGE_MASK (7 << 25)
4672#define DP_VOLTAGE_SHIFT 25
4673
4674/* Signal pre-emphasis levels, like voltages, the other end tells us what
4675 * they want
4676 */
4677#define DP_PRE_EMPHASIS_0 (0 << 22)
4678#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4679#define DP_PRE_EMPHASIS_6 (2 << 22)
4680#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4681#define DP_PRE_EMPHASIS_MASK (7 << 22)
4682#define DP_PRE_EMPHASIS_SHIFT 22
4683
4684/* How many wires to use. I guess 3 was too hard */
17aa6be9 4685#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4686#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4687#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4688
4689/* Mystic DPCD version 1.1 special mode */
4690#define DP_ENHANCED_FRAMING (1 << 18)
4691
32f9d658
ZW
4692/* eDP */
4693#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4694#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4695#define DP_PLL_FREQ_MASK (3 << 16)
4696
646b4269 4697/* locked once port is enabled */
040d87f1
KP
4698#define DP_PORT_REVERSAL (1 << 15)
4699
32f9d658
ZW
4700/* eDP */
4701#define DP_PLL_ENABLE (1 << 14)
4702
646b4269 4703/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4704#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4705
4706#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4707#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4708
646b4269 4709/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4710#define DP_COLOR_RANGE_16_235 (1 << 8)
4711
646b4269 4712/* Turn on the audio link */
040d87f1
KP
4713#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4714
646b4269 4715/* vs and hs sync polarity */
040d87f1
KP
4716#define DP_SYNC_VS_HIGH (1 << 4)
4717#define DP_SYNC_HS_HIGH (1 << 3)
4718
646b4269 4719/* A fantasy */
040d87f1
KP
4720#define DP_DETECTED (1 << 2)
4721
646b4269 4722/* The aux channel provides a way to talk to the
040d87f1
KP
4723 * signal sink for DDC etc. Max packet size supported
4724 * is 20 bytes in each direction, hence the 5 fixed
4725 * data registers
4726 */
da00bdcf
VS
4727#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4728#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4729#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4730#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4731#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4732#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4733
4734#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4735#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4736#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4737#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4738#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4739#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4740
4741#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4742#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4743#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4744#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4745#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4746#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4747
4748#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4749#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4750#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4751#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4752#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4753#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 4754
f0f59a00
VS
4755#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4756#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
4757
4758#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4759#define DP_AUX_CH_CTL_DONE (1 << 30)
4760#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4761#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4762#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4763#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4764#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4765#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4766#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4767#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4768#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4769#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4770#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4771#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4772#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4773#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4774#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4775#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4776#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4777#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4778#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4779#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4780#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4781#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 4782#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 4783#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4784#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4785
4786/*
4787 * Computing GMCH M and N values for the Display Port link
4788 *
4789 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4790 *
4791 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4792 *
4793 * The GMCH value is used internally
4794 *
4795 * bytes_per_pixel is the number of bytes coming out of the plane,
4796 * which is after the LUTs, so we want the bytes for our color format.
4797 * For our current usage, this is always 3, one byte for R, G and B.
4798 */
e3b95f1e
DV
4799#define _PIPEA_DATA_M_G4X 0x70050
4800#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4801
4802/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4803#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4804#define TU_SIZE_SHIFT 25
a65851af 4805#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4806
a65851af
VS
4807#define DATA_LINK_M_N_MASK (0xffffff)
4808#define DATA_LINK_N_MAX (0x800000)
040d87f1 4809
e3b95f1e
DV
4810#define _PIPEA_DATA_N_G4X 0x70054
4811#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4812#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4813
4814/*
4815 * Computing Link M and N values for the Display Port link
4816 *
4817 * Link M / N = pixel_clock / ls_clk
4818 *
4819 * (the DP spec calls pixel_clock the 'strm_clk')
4820 *
4821 * The Link value is transmitted in the Main Stream
4822 * Attributes and VB-ID.
4823 */
4824
e3b95f1e
DV
4825#define _PIPEA_LINK_M_G4X 0x70060
4826#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4827#define PIPEA_DP_LINK_M_MASK (0xffffff)
4828
e3b95f1e
DV
4829#define _PIPEA_LINK_N_G4X 0x70064
4830#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4831#define PIPEA_DP_LINK_N_MASK (0xffffff)
4832
f0f59a00
VS
4833#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4834#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4835#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4836#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4837
585fb111
JB
4838/* Display & cursor control */
4839
4840/* Pipe A */
a57c774a 4841#define _PIPEADSL 0x70000
837ba00f
PZ
4842#define DSL_LINEMASK_GEN2 0x00000fff
4843#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4844#define _PIPEACONF 0x70008
5eddb70b
CW
4845#define PIPECONF_ENABLE (1<<31)
4846#define PIPECONF_DISABLE 0
4847#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4848#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4849#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4850#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4851#define PIPECONF_SINGLE_WIDE 0
4852#define PIPECONF_PIPE_UNLOCKED 0
4853#define PIPECONF_PIPE_LOCKED (1<<25)
4854#define PIPECONF_PALETTE 0
4855#define PIPECONF_GAMMA (1<<24)
585fb111 4856#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4857#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4858#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4859/* Note that pre-gen3 does not support interlaced display directly. Panel
4860 * fitting must be disabled on pre-ilk for interlaced. */
4861#define PIPECONF_PROGRESSIVE (0 << 21)
4862#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4863#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4864#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4865#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4866/* Ironlake and later have a complete new set of values for interlaced. PFIT
4867 * means panel fitter required, PF means progressive fetch, DBL means power
4868 * saving pixel doubling. */
4869#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4870#define PIPECONF_INTERLACED_ILK (3 << 21)
4871#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4872#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4873#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4874#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4875#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4876#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4877#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4878#define PIPECONF_BPC_MASK (0x7 << 5)
4879#define PIPECONF_8BPC (0<<5)
4880#define PIPECONF_10BPC (1<<5)
4881#define PIPECONF_6BPC (2<<5)
4882#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4883#define PIPECONF_DITHER_EN (1<<4)
4884#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4885#define PIPECONF_DITHER_TYPE_SP (0<<2)
4886#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4887#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4888#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4889#define _PIPEASTAT 0x70024
585fb111 4890#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4891#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4892#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4893#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4894#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4895#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4896#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4897#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4898#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4899#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4900#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4901#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4902#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4903#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4904#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4905#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4906#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4907#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4908#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4909#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4910#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4911#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4912#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4913#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4914#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4915#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4916#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4917#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4918#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4919#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4920#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4921#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4922#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4923#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4924#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4925#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4926#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4927#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4928#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4929#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4930#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4931#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4932#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4933#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4934#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4935#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4936
755e9019
ID
4937#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4938#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4939
84fd4f4e
RB
4940#define PIPE_A_OFFSET 0x70000
4941#define PIPE_B_OFFSET 0x71000
4942#define PIPE_C_OFFSET 0x72000
4943#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4944/*
4945 * There's actually no pipe EDP. Some pipe registers have
4946 * simply shifted from the pipe to the transcoder, while
4947 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4948 * to access such registers in transcoder EDP.
4949 */
4950#define PIPE_EDP_OFFSET 0x7f000
4951
f0f59a00 4952#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
4953 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4954 dev_priv->info.display_mmio_offset)
a57c774a 4955
f0f59a00
VS
4956#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4957#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4958#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4959#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4960#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 4961
756f85cf
PZ
4962#define _PIPE_MISC_A 0x70030
4963#define _PIPE_MISC_B 0x71030
4964#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4965#define PIPEMISC_DITHER_8_BPC (0<<5)
4966#define PIPEMISC_DITHER_10_BPC (1<<5)
4967#define PIPEMISC_DITHER_6_BPC (2<<5)
4968#define PIPEMISC_DITHER_12_BPC (3<<5)
4969#define PIPEMISC_DITHER_ENABLE (1<<4)
4970#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4971#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 4972#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4973
f0f59a00 4974#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 4975#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4976#define PIPEB_HLINE_INT_EN (1<<28)
4977#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4978#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4979#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4980#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4981#define PIPE_PSR_INT_EN (1<<22)
7983117f 4982#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4983#define PIPEA_HLINE_INT_EN (1<<20)
4984#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4985#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4986#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4987#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4988#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4989#define PIPEC_HLINE_INT_EN (1<<12)
4990#define PIPEC_VBLANK_INT_EN (1<<11)
4991#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4992#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4993#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4994
f0f59a00 4995#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
4996#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4997#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4998#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4999#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5000#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5001#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5002#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5003#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5004#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5005#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5006#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5007#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5008#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5009#define DPINVGTT_EN_MASK_CHV 0xfff0000
5010#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5011#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5012#define PLANEC_INVALID_GTT_STATUS (1<<9)
5013#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5014#define CURSORB_INVALID_GTT_STATUS (1<<7)
5015#define CURSORA_INVALID_GTT_STATUS (1<<6)
5016#define SPRITED_INVALID_GTT_STATUS (1<<5)
5017#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5018#define PLANEB_INVALID_GTT_STATUS (1<<3)
5019#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5020#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5021#define PLANEA_INVALID_GTT_STATUS (1<<0)
5022#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5023#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5024
f0f59a00 5025#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5026#define DSPARB_CSTART_MASK (0x7f << 7)
5027#define DSPARB_CSTART_SHIFT 7
5028#define DSPARB_BSTART_MASK (0x7f)
5029#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5030#define DSPARB_BEND_SHIFT 9 /* on 855 */
5031#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5032#define DSPARB_SPRITEA_SHIFT_VLV 0
5033#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5034#define DSPARB_SPRITEB_SHIFT_VLV 8
5035#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5036#define DSPARB_SPRITEC_SHIFT_VLV 16
5037#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5038#define DSPARB_SPRITED_SHIFT_VLV 24
5039#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5040#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5041#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5042#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5043#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5044#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5045#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5046#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5047#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5048#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5049#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5050#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5051#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5052#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5053#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5054#define DSPARB_SPRITEE_SHIFT_VLV 0
5055#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5056#define DSPARB_SPRITEF_SHIFT_VLV 8
5057#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5058
0a560674 5059/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5060#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5061#define DSPFW_SR_SHIFT 23
5062#define DSPFW_SR_MASK (0x1ff<<23)
5063#define DSPFW_CURSORB_SHIFT 16
5064#define DSPFW_CURSORB_MASK (0x3f<<16)
5065#define DSPFW_PLANEB_SHIFT 8
5066#define DSPFW_PLANEB_MASK (0x7f<<8)
5067#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5068#define DSPFW_PLANEA_SHIFT 0
5069#define DSPFW_PLANEA_MASK (0x7f<<0)
5070#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5071#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5072#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5073#define DSPFW_FBC_SR_SHIFT 28
5074#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5075#define DSPFW_FBC_HPLL_SR_SHIFT 24
5076#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5077#define DSPFW_SPRITEB_SHIFT (16)
5078#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5079#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5080#define DSPFW_CURSORA_SHIFT 8
5081#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5082#define DSPFW_PLANEC_OLD_SHIFT 0
5083#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5084#define DSPFW_SPRITEA_SHIFT 0
5085#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5086#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5087#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5088#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5089#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5090#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5091#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5092#define DSPFW_HPLL_CURSOR_SHIFT 16
5093#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5094#define DSPFW_HPLL_SR_SHIFT 0
5095#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5096
5097/* vlv/chv */
f0f59a00 5098#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5099#define DSPFW_SPRITEB_WM1_SHIFT 16
5100#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5101#define DSPFW_CURSORA_WM1_SHIFT 8
5102#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5103#define DSPFW_SPRITEA_WM1_SHIFT 0
5104#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5105#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5106#define DSPFW_PLANEB_WM1_SHIFT 24
5107#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5108#define DSPFW_PLANEA_WM1_SHIFT 16
5109#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5110#define DSPFW_CURSORB_WM1_SHIFT 8
5111#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5112#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5113#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5114#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5115#define DSPFW_SR_WM1_SHIFT 0
5116#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5117#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5118#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5119#define DSPFW_SPRITED_WM1_SHIFT 24
5120#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5121#define DSPFW_SPRITED_SHIFT 16
15665979 5122#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5123#define DSPFW_SPRITEC_WM1_SHIFT 8
5124#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5125#define DSPFW_SPRITEC_SHIFT 0
15665979 5126#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5127#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5128#define DSPFW_SPRITEF_WM1_SHIFT 24
5129#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5130#define DSPFW_SPRITEF_SHIFT 16
15665979 5131#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5132#define DSPFW_SPRITEE_WM1_SHIFT 8
5133#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5134#define DSPFW_SPRITEE_SHIFT 0
15665979 5135#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5136#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5137#define DSPFW_PLANEC_WM1_SHIFT 24
5138#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5139#define DSPFW_PLANEC_SHIFT 16
15665979 5140#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5141#define DSPFW_CURSORC_WM1_SHIFT 8
5142#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5143#define DSPFW_CURSORC_SHIFT 0
5144#define DSPFW_CURSORC_MASK (0x3f<<0)
5145
5146/* vlv/chv high order bits */
f0f59a00 5147#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5148#define DSPFW_SR_HI_SHIFT 24
ae80152d 5149#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5150#define DSPFW_SPRITEF_HI_SHIFT 23
5151#define DSPFW_SPRITEF_HI_MASK (1<<23)
5152#define DSPFW_SPRITEE_HI_SHIFT 22
5153#define DSPFW_SPRITEE_HI_MASK (1<<22)
5154#define DSPFW_PLANEC_HI_SHIFT 21
5155#define DSPFW_PLANEC_HI_MASK (1<<21)
5156#define DSPFW_SPRITED_HI_SHIFT 20
5157#define DSPFW_SPRITED_HI_MASK (1<<20)
5158#define DSPFW_SPRITEC_HI_SHIFT 16
5159#define DSPFW_SPRITEC_HI_MASK (1<<16)
5160#define DSPFW_PLANEB_HI_SHIFT 12
5161#define DSPFW_PLANEB_HI_MASK (1<<12)
5162#define DSPFW_SPRITEB_HI_SHIFT 8
5163#define DSPFW_SPRITEB_HI_MASK (1<<8)
5164#define DSPFW_SPRITEA_HI_SHIFT 4
5165#define DSPFW_SPRITEA_HI_MASK (1<<4)
5166#define DSPFW_PLANEA_HI_SHIFT 0
5167#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5168#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5169#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5170#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5171#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5172#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5173#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5174#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5175#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5176#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5177#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5178#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5179#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5180#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5181#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5182#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5183#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5184#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5185#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5186#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5187#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5188#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5189
12a3c055 5190/* drain latency register values*/
f0f59a00 5191#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5192#define DDL_CURSOR_SHIFT 24
01e184cc 5193#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5194#define DDL_PLANE_SHIFT 0
341c526f
VS
5195#define DDL_PRECISION_HIGH (1<<7)
5196#define DDL_PRECISION_LOW (0<<7)
0948c265 5197#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5198
f0f59a00 5199#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5200#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5201#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5202
c231775c
VS
5203#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5204#define CBR_DPLLBMD_PIPE_C (1<<29)
5205#define CBR_DPLLBMD_PIPE_B (1<<18)
5206
7662c8bd 5207/* FIFO watermark sizes etc */
0e442c60 5208#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5209#define I915_FIFO_LINE_SIZE 64
5210#define I830_FIFO_LINE_SIZE 32
0e442c60 5211
ceb04246 5212#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5213#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5214#define I965_FIFO_SIZE 512
5215#define I945_FIFO_SIZE 127
7662c8bd 5216#define I915_FIFO_SIZE 95
dff33cfc 5217#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5218#define I830_FIFO_SIZE 95
0e442c60 5219
ceb04246 5220#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5221#define G4X_MAX_WM 0x3f
7662c8bd
SL
5222#define I915_MAX_WM 0x3f
5223
f2b115e6
AJ
5224#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5225#define PINEVIEW_FIFO_LINE_SIZE 64
5226#define PINEVIEW_MAX_WM 0x1ff
5227#define PINEVIEW_DFT_WM 0x3f
5228#define PINEVIEW_DFT_HPLLOFF_WM 0
5229#define PINEVIEW_GUARD_WM 10
5230#define PINEVIEW_CURSOR_FIFO 64
5231#define PINEVIEW_CURSOR_MAX_WM 0x3f
5232#define PINEVIEW_CURSOR_DFT_WM 0
5233#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5234
ceb04246 5235#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5236#define I965_CURSOR_FIFO 64
5237#define I965_CURSOR_MAX_WM 32
5238#define I965_CURSOR_DFT_WM 8
7f8a8569 5239
fae1267d 5240/* Watermark register definitions for SKL */
086f8e84
VS
5241#define _CUR_WM_A_0 0x70140
5242#define _CUR_WM_B_0 0x71140
5243#define _PLANE_WM_1_A_0 0x70240
5244#define _PLANE_WM_1_B_0 0x71240
5245#define _PLANE_WM_2_A_0 0x70340
5246#define _PLANE_WM_2_B_0 0x71340
5247#define _PLANE_WM_TRANS_1_A_0 0x70268
5248#define _PLANE_WM_TRANS_1_B_0 0x71268
5249#define _PLANE_WM_TRANS_2_A_0 0x70368
5250#define _PLANE_WM_TRANS_2_B_0 0x71368
5251#define _CUR_WM_TRANS_A_0 0x70168
5252#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5253#define PLANE_WM_EN (1 << 31)
5254#define PLANE_WM_LINES_SHIFT 14
5255#define PLANE_WM_LINES_MASK 0x1f
5256#define PLANE_WM_BLOCKS_MASK 0x3ff
5257
086f8e84 5258#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5259#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5260#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5261
086f8e84
VS
5262#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5263#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5264#define _PLANE_WM_BASE(pipe, plane) \
5265 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5266#define PLANE_WM(pipe, plane, level) \
f0f59a00 5267 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5268#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5269 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5270#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5271 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5272#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5273 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5274
7f8a8569 5275/* define the Watermark register on Ironlake */
f0f59a00 5276#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5277#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5278#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5279#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5280#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5281#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5282
f0f59a00
VS
5283#define WM0_PIPEB_ILK _MMIO(0x45104)
5284#define WM0_PIPEC_IVB _MMIO(0x45200)
5285#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5286#define WM1_LP_SR_EN (1<<31)
5287#define WM1_LP_LATENCY_SHIFT 24
5288#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5289#define WM1_LP_FBC_MASK (0xf<<20)
5290#define WM1_LP_FBC_SHIFT 20
416f4727 5291#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5292#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5293#define WM1_LP_SR_SHIFT 8
1996d624 5294#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5295#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5296#define WM2_LP_EN (1<<31)
f0f59a00 5297#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5298#define WM3_LP_EN (1<<31)
f0f59a00
VS
5299#define WM1S_LP_ILK _MMIO(0x45120)
5300#define WM2S_LP_IVB _MMIO(0x45124)
5301#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5302#define WM1S_LP_EN (1<<31)
7f8a8569 5303
cca32e9a
PZ
5304#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5305 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5306 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5307
7f8a8569 5308/* Memory latency timer register */
f0f59a00 5309#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5310#define MLTR_WM1_SHIFT 0
5311#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5312/* the unit of memory self-refresh latency time is 0.5us */
5313#define ILK_SRLT_MASK 0x3f
5314
1398261a
YL
5315
5316/* the address where we get all kinds of latency value */
f0f59a00 5317#define SSKPD _MMIO(0x5d10)
1398261a
YL
5318#define SSKPD_WM_MASK 0x3f
5319#define SSKPD_WM0_SHIFT 0
5320#define SSKPD_WM1_SHIFT 8
5321#define SSKPD_WM2_SHIFT 16
5322#define SSKPD_WM3_SHIFT 24
5323
585fb111
JB
5324/*
5325 * The two pipe frame counter registers are not synchronized, so
5326 * reading a stable value is somewhat tricky. The following code
5327 * should work:
5328 *
5329 * do {
5330 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5331 * PIPE_FRAME_HIGH_SHIFT;
5332 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5333 * PIPE_FRAME_LOW_SHIFT);
5334 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5335 * PIPE_FRAME_HIGH_SHIFT);
5336 * } while (high1 != high2);
5337 * frame = (high1 << 8) | low1;
5338 */
25a2e2d0 5339#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5340#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5341#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5342#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5343#define PIPE_FRAME_LOW_MASK 0xff000000
5344#define PIPE_FRAME_LOW_SHIFT 24
5345#define PIPE_PIXEL_MASK 0x00ffffff
5346#define PIPE_PIXEL_SHIFT 0
9880b7a5 5347/* GM45+ just has to be different */
fd8f507c
VS
5348#define _PIPEA_FRMCOUNT_G4X 0x70040
5349#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5350#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5351#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5352
5353/* Cursor A & B regs */
5efb3e28 5354#define _CURACNTR 0x70080
14b60391
JB
5355/* Old style CUR*CNTR flags (desktop 8xx) */
5356#define CURSOR_ENABLE 0x80000000
5357#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5358#define CURSOR_STRIDE_SHIFT 28
5359#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5360#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5361#define CURSOR_FORMAT_SHIFT 24
5362#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5363#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5364#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5365#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5366#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5367#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5368/* New style CUR*CNTR flags */
5369#define CURSOR_MODE 0x27
585fb111 5370#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5371#define CURSOR_MODE_128_32B_AX 0x02
5372#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5373#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5374#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5375#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5376#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
5377#define MCURSOR_PIPE_SELECT (1 << 28)
5378#define MCURSOR_PIPE_A 0x00
5379#define MCURSOR_PIPE_B (1 << 28)
585fb111 5380#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5381#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5382#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5383#define _CURABASE 0x70084
5384#define _CURAPOS 0x70088
585fb111
JB
5385#define CURSOR_POS_MASK 0x007FF
5386#define CURSOR_POS_SIGN 0x8000
5387#define CURSOR_X_SHIFT 0
5388#define CURSOR_Y_SHIFT 16
f0f59a00 5389#define CURSIZE _MMIO(0x700a0)
5efb3e28
VS
5390#define _CURBCNTR 0x700c0
5391#define _CURBBASE 0x700c4
5392#define _CURBPOS 0x700c8
585fb111 5393
65a21cd6
JB
5394#define _CURBCNTR_IVB 0x71080
5395#define _CURBBASE_IVB 0x71084
5396#define _CURBPOS_IVB 0x71088
5397
f0f59a00 5398#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5399 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5400 dev_priv->info.display_mmio_offset)
5401
5402#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5403#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5404#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 5405
5efb3e28
VS
5406#define CURSOR_A_OFFSET 0x70080
5407#define CURSOR_B_OFFSET 0x700c0
5408#define CHV_CURSOR_C_OFFSET 0x700e0
5409#define IVB_CURSOR_B_OFFSET 0x71080
5410#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5411
585fb111 5412/* Display A control */
a57c774a 5413#define _DSPACNTR 0x70180
585fb111
JB
5414#define DISPLAY_PLANE_ENABLE (1<<31)
5415#define DISPLAY_PLANE_DISABLE 0
5416#define DISPPLANE_GAMMA_ENABLE (1<<30)
5417#define DISPPLANE_GAMMA_DISABLE 0
5418#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5419#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5420#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5421#define DISPPLANE_BGRA555 (0x3<<26)
5422#define DISPPLANE_BGRX555 (0x4<<26)
5423#define DISPPLANE_BGRX565 (0x5<<26)
5424#define DISPPLANE_BGRX888 (0x6<<26)
5425#define DISPPLANE_BGRA888 (0x7<<26)
5426#define DISPPLANE_RGBX101010 (0x8<<26)
5427#define DISPPLANE_RGBA101010 (0x9<<26)
5428#define DISPPLANE_BGRX101010 (0xa<<26)
5429#define DISPPLANE_RGBX161616 (0xc<<26)
5430#define DISPPLANE_RGBX888 (0xe<<26)
5431#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5432#define DISPPLANE_STEREO_ENABLE (1<<25)
5433#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5434#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5435#define DISPPLANE_SEL_PIPE_SHIFT 24
5436#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 5437#define DISPPLANE_SEL_PIPE_A 0
b24e7179 5438#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5439#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5440#define DISPPLANE_SRC_KEY_DISABLE 0
5441#define DISPPLANE_LINE_DOUBLE (1<<20)
5442#define DISPPLANE_NO_LINE_DOUBLE 0
5443#define DISPPLANE_STEREO_POLARITY_FIRST 0
5444#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5445#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5446#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5447#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5448#define DISPPLANE_TILED (1<<10)
c14b0485 5449#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5450#define _DSPAADDR 0x70184
5451#define _DSPASTRIDE 0x70188
5452#define _DSPAPOS 0x7018C /* reserved */
5453#define _DSPASIZE 0x70190
5454#define _DSPASURF 0x7019C /* 965+ only */
5455#define _DSPATILEOFF 0x701A4 /* 965+ only */
5456#define _DSPAOFFSET 0x701A4 /* HSW */
5457#define _DSPASURFLIVE 0x701AC
5458
f0f59a00
VS
5459#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5460#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5461#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5462#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5463#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5464#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5465#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5466#define DSPLINOFF(plane) DSPADDR(plane)
5467#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5468#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5469
c14b0485
VS
5470/* CHV pipe B blender and primary plane */
5471#define _CHV_BLEND_A 0x60a00
5472#define CHV_BLEND_LEGACY (0<<30)
5473#define CHV_BLEND_ANDROID (1<<30)
5474#define CHV_BLEND_MPO (2<<30)
5475#define CHV_BLEND_MASK (3<<30)
5476#define _CHV_CANVAS_A 0x60a04
5477#define _PRIMPOS_A 0x60a08
5478#define _PRIMSIZE_A 0x60a0c
5479#define _PRIMCNSTALPHA_A 0x60a10
5480#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5481
f0f59a00
VS
5482#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5483#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5484#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5485#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5486#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5487
446f2545
AR
5488/* Display/Sprite base address macros */
5489#define DISP_BASEADDR_MASK (0xfffff000)
5490#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5491#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5492
85fa792b
VS
5493/*
5494 * VBIOS flags
5495 * gen2:
5496 * [00:06] alm,mgm
5497 * [10:16] all
5498 * [30:32] alm,mgm
5499 * gen3+:
5500 * [00:0f] all
5501 * [10:1f] all
5502 * [30:32] all
5503 */
f0f59a00
VS
5504#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5505#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5506#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5507#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5508
5509/* Pipe B */
5c969aa7
DL
5510#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5511#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5512#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5513#define _PIPEBFRAMEHIGH 0x71040
5514#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5515#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5516#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5517
585fb111
JB
5518
5519/* Display B control */
5c969aa7 5520#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5521#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5522#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5523#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5524#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5525#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5526#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5527#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5528#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5529#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5530#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5531#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5532#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5533
b840d907
JB
5534/* Sprite A control */
5535#define _DVSACNTR 0x72180
5536#define DVS_ENABLE (1<<31)
5537#define DVS_GAMMA_ENABLE (1<<30)
5538#define DVS_PIXFORMAT_MASK (3<<25)
5539#define DVS_FORMAT_YUV422 (0<<25)
5540#define DVS_FORMAT_RGBX101010 (1<<25)
5541#define DVS_FORMAT_RGBX888 (2<<25)
5542#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5543#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5544#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5545#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5546#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5547#define DVS_YUV_ORDER_YUYV (0<<16)
5548#define DVS_YUV_ORDER_UYVY (1<<16)
5549#define DVS_YUV_ORDER_YVYU (2<<16)
5550#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5551#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5552#define DVS_DEST_KEY (1<<2)
5553#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5554#define DVS_TILED (1<<10)
5555#define _DVSALINOFF 0x72184
5556#define _DVSASTRIDE 0x72188
5557#define _DVSAPOS 0x7218c
5558#define _DVSASIZE 0x72190
5559#define _DVSAKEYVAL 0x72194
5560#define _DVSAKEYMSK 0x72198
5561#define _DVSASURF 0x7219c
5562#define _DVSAKEYMAXVAL 0x721a0
5563#define _DVSATILEOFF 0x721a4
5564#define _DVSASURFLIVE 0x721ac
5565#define _DVSASCALE 0x72204
5566#define DVS_SCALE_ENABLE (1<<31)
5567#define DVS_FILTER_MASK (3<<29)
5568#define DVS_FILTER_MEDIUM (0<<29)
5569#define DVS_FILTER_ENHANCING (1<<29)
5570#define DVS_FILTER_SOFTENING (2<<29)
5571#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5572#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5573#define _DVSAGAMC 0x72300
5574
5575#define _DVSBCNTR 0x73180
5576#define _DVSBLINOFF 0x73184
5577#define _DVSBSTRIDE 0x73188
5578#define _DVSBPOS 0x7318c
5579#define _DVSBSIZE 0x73190
5580#define _DVSBKEYVAL 0x73194
5581#define _DVSBKEYMSK 0x73198
5582#define _DVSBSURF 0x7319c
5583#define _DVSBKEYMAXVAL 0x731a0
5584#define _DVSBTILEOFF 0x731a4
5585#define _DVSBSURFLIVE 0x731ac
5586#define _DVSBSCALE 0x73204
5587#define _DVSBGAMC 0x73300
5588
f0f59a00
VS
5589#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5590#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5591#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5592#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5593#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5594#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5595#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5596#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5597#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5598#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5599#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5600#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5601
5602#define _SPRA_CTL 0x70280
5603#define SPRITE_ENABLE (1<<31)
5604#define SPRITE_GAMMA_ENABLE (1<<30)
5605#define SPRITE_PIXFORMAT_MASK (7<<25)
5606#define SPRITE_FORMAT_YUV422 (0<<25)
5607#define SPRITE_FORMAT_RGBX101010 (1<<25)
5608#define SPRITE_FORMAT_RGBX888 (2<<25)
5609#define SPRITE_FORMAT_RGBX161616 (3<<25)
5610#define SPRITE_FORMAT_YUV444 (4<<25)
5611#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5612#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5613#define SPRITE_SOURCE_KEY (1<<22)
5614#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5615#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5616#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5617#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5618#define SPRITE_YUV_ORDER_YUYV (0<<16)
5619#define SPRITE_YUV_ORDER_UYVY (1<<16)
5620#define SPRITE_YUV_ORDER_YVYU (2<<16)
5621#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5622#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5623#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5624#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5625#define SPRITE_TILED (1<<10)
5626#define SPRITE_DEST_KEY (1<<2)
5627#define _SPRA_LINOFF 0x70284
5628#define _SPRA_STRIDE 0x70288
5629#define _SPRA_POS 0x7028c
5630#define _SPRA_SIZE 0x70290
5631#define _SPRA_KEYVAL 0x70294
5632#define _SPRA_KEYMSK 0x70298
5633#define _SPRA_SURF 0x7029c
5634#define _SPRA_KEYMAX 0x702a0
5635#define _SPRA_TILEOFF 0x702a4
c54173a8 5636#define _SPRA_OFFSET 0x702a4
32ae46bf 5637#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5638#define _SPRA_SCALE 0x70304
5639#define SPRITE_SCALE_ENABLE (1<<31)
5640#define SPRITE_FILTER_MASK (3<<29)
5641#define SPRITE_FILTER_MEDIUM (0<<29)
5642#define SPRITE_FILTER_ENHANCING (1<<29)
5643#define SPRITE_FILTER_SOFTENING (2<<29)
5644#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5645#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5646#define _SPRA_GAMC 0x70400
5647
5648#define _SPRB_CTL 0x71280
5649#define _SPRB_LINOFF 0x71284
5650#define _SPRB_STRIDE 0x71288
5651#define _SPRB_POS 0x7128c
5652#define _SPRB_SIZE 0x71290
5653#define _SPRB_KEYVAL 0x71294
5654#define _SPRB_KEYMSK 0x71298
5655#define _SPRB_SURF 0x7129c
5656#define _SPRB_KEYMAX 0x712a0
5657#define _SPRB_TILEOFF 0x712a4
c54173a8 5658#define _SPRB_OFFSET 0x712a4
32ae46bf 5659#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5660#define _SPRB_SCALE 0x71304
5661#define _SPRB_GAMC 0x71400
5662
f0f59a00
VS
5663#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5664#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5665#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5666#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5667#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5668#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5669#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5670#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5671#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5672#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5673#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5674#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5675#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5676#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5677
921c3b67 5678#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5679#define SP_ENABLE (1<<31)
4ea67bc7 5680#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5681#define SP_PIXFORMAT_MASK (0xf<<26)
5682#define SP_FORMAT_YUV422 (0<<26)
5683#define SP_FORMAT_BGR565 (5<<26)
5684#define SP_FORMAT_BGRX8888 (6<<26)
5685#define SP_FORMAT_BGRA8888 (7<<26)
5686#define SP_FORMAT_RGBX1010102 (8<<26)
5687#define SP_FORMAT_RGBA1010102 (9<<26)
5688#define SP_FORMAT_RGBX8888 (0xe<<26)
5689#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5690#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5691#define SP_SOURCE_KEY (1<<22)
5692#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5693#define SP_YUV_ORDER_YUYV (0<<16)
5694#define SP_YUV_ORDER_UYVY (1<<16)
5695#define SP_YUV_ORDER_YVYU (2<<16)
5696#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5697#define SP_ROTATE_180 (1<<15)
7f1f3851 5698#define SP_TILED (1<<10)
c14b0485 5699#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5700#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5701#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5702#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5703#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5704#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5705#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5706#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5707#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5708#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5709#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5710#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5711#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5712
5713#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5714#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5715#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5716#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5717#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5718#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5719#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5720#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5721#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5722#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5723#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5724#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 5725
83c04a62
VS
5726#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5727 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5728
5729#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5730#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5731#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5732#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5733#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5734#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5735#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5736#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5737#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5738#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5739#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5740#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 5741
6ca2aeb2
VS
5742/*
5743 * CHV pipe B sprite CSC
5744 *
5745 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5746 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5747 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5748 */
83c04a62
VS
5749#define _MMIO_CHV_SPCSC(plane_id, reg) \
5750 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5751
5752#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5753#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5754#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
5755#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5756#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5757
83c04a62
VS
5758#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5759#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5760#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5761#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5762#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
5763#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5764#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5765
83c04a62
VS
5766#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5767#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5768#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
5769#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5770#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5771
83c04a62
VS
5772#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5773#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5774#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
5775#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5776#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5777
70d21f0e
DL
5778/* Skylake plane registers */
5779
5780#define _PLANE_CTL_1_A 0x70180
5781#define _PLANE_CTL_2_A 0x70280
5782#define _PLANE_CTL_3_A 0x70380
5783#define PLANE_CTL_ENABLE (1 << 31)
5784#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5785#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5786#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5787#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5788#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5789#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5790#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5791#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5792#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5793#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5794#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5795#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5796#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5797#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5798#define PLANE_CTL_ORDER_BGRX (0 << 20)
5799#define PLANE_CTL_ORDER_RGBX (1 << 20)
5800#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5801#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5802#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5803#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5804#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5805#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5806#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5807#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5808#define PLANE_CTL_TILED_MASK (0x7 << 10)
5809#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5810#define PLANE_CTL_TILED_X ( 1 << 10)
5811#define PLANE_CTL_TILED_Y ( 4 << 10)
5812#define PLANE_CTL_TILED_YF ( 5 << 10)
5813#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5814#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5815#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5816#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5817#define PLANE_CTL_ROTATE_MASK 0x3
5818#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5819#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5820#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5821#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5822#define _PLANE_STRIDE_1_A 0x70188
5823#define _PLANE_STRIDE_2_A 0x70288
5824#define _PLANE_STRIDE_3_A 0x70388
5825#define _PLANE_POS_1_A 0x7018c
5826#define _PLANE_POS_2_A 0x7028c
5827#define _PLANE_POS_3_A 0x7038c
5828#define _PLANE_SIZE_1_A 0x70190
5829#define _PLANE_SIZE_2_A 0x70290
5830#define _PLANE_SIZE_3_A 0x70390
5831#define _PLANE_SURF_1_A 0x7019c
5832#define _PLANE_SURF_2_A 0x7029c
5833#define _PLANE_SURF_3_A 0x7039c
5834#define _PLANE_OFFSET_1_A 0x701a4
5835#define _PLANE_OFFSET_2_A 0x702a4
5836#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5837#define _PLANE_KEYVAL_1_A 0x70194
5838#define _PLANE_KEYVAL_2_A 0x70294
5839#define _PLANE_KEYMSK_1_A 0x70198
5840#define _PLANE_KEYMSK_2_A 0x70298
5841#define _PLANE_KEYMAX_1_A 0x701a0
5842#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5843#define _PLANE_BUF_CFG_1_A 0x7027c
5844#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5845#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5846#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5847
5848#define _PLANE_CTL_1_B 0x71180
5849#define _PLANE_CTL_2_B 0x71280
5850#define _PLANE_CTL_3_B 0x71380
5851#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5852#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5853#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5854#define PLANE_CTL(pipe, plane) \
f0f59a00 5855 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
5856
5857#define _PLANE_STRIDE_1_B 0x71188
5858#define _PLANE_STRIDE_2_B 0x71288
5859#define _PLANE_STRIDE_3_B 0x71388
5860#define _PLANE_STRIDE_1(pipe) \
5861 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5862#define _PLANE_STRIDE_2(pipe) \
5863 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5864#define _PLANE_STRIDE_3(pipe) \
5865 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5866#define PLANE_STRIDE(pipe, plane) \
f0f59a00 5867 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
5868
5869#define _PLANE_POS_1_B 0x7118c
5870#define _PLANE_POS_2_B 0x7128c
5871#define _PLANE_POS_3_B 0x7138c
5872#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5873#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5874#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5875#define PLANE_POS(pipe, plane) \
f0f59a00 5876 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
5877
5878#define _PLANE_SIZE_1_B 0x71190
5879#define _PLANE_SIZE_2_B 0x71290
5880#define _PLANE_SIZE_3_B 0x71390
5881#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5882#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5883#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5884#define PLANE_SIZE(pipe, plane) \
f0f59a00 5885 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
5886
5887#define _PLANE_SURF_1_B 0x7119c
5888#define _PLANE_SURF_2_B 0x7129c
5889#define _PLANE_SURF_3_B 0x7139c
5890#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5891#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5892#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5893#define PLANE_SURF(pipe, plane) \
f0f59a00 5894 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
5895
5896#define _PLANE_OFFSET_1_B 0x711a4
5897#define _PLANE_OFFSET_2_B 0x712a4
5898#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5899#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5900#define PLANE_OFFSET(pipe, plane) \
f0f59a00 5901 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 5902
dc2a41b4
DL
5903#define _PLANE_KEYVAL_1_B 0x71194
5904#define _PLANE_KEYVAL_2_B 0x71294
5905#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5906#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5907#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 5908 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
5909
5910#define _PLANE_KEYMSK_1_B 0x71198
5911#define _PLANE_KEYMSK_2_B 0x71298
5912#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5913#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5914#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 5915 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
5916
5917#define _PLANE_KEYMAX_1_B 0x711a0
5918#define _PLANE_KEYMAX_2_B 0x712a0
5919#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5920#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5921#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 5922 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 5923
8211bd5b
DL
5924#define _PLANE_BUF_CFG_1_B 0x7127c
5925#define _PLANE_BUF_CFG_2_B 0x7137c
5926#define _PLANE_BUF_CFG_1(pipe) \
5927 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5928#define _PLANE_BUF_CFG_2(pipe) \
5929 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5930#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 5931 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 5932
2cd601c6
CK
5933#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5934#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5935#define _PLANE_NV12_BUF_CFG_1(pipe) \
5936 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5937#define _PLANE_NV12_BUF_CFG_2(pipe) \
5938 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5939#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 5940 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 5941
8211bd5b
DL
5942/* SKL new cursor registers */
5943#define _CUR_BUF_CFG_A 0x7017c
5944#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 5945#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 5946
585fb111 5947/* VBIOS regs */
f0f59a00 5948#define VGACNTRL _MMIO(0x71400)
585fb111
JB
5949# define VGA_DISP_DISABLE (1 << 31)
5950# define VGA_2X_MODE (1 << 30)
5951# define VGA_PIPE_B_SELECT (1 << 29)
5952
f0f59a00 5953#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 5954
f2b115e6 5955/* Ironlake */
b9055052 5956
f0f59a00 5957#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 5958
f0f59a00 5959#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
5960#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5961#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5962#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5963#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5964#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5965#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5966#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5967#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5968#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5969#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5970
5971/* refresh rate hardware control */
f0f59a00 5972#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
5973#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5974#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5975
f0f59a00 5976#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 5977#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
5978#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5979#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5980#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5981#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5982#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 5983
f0f59a00 5984#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
5985# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5986# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5987
f0f59a00 5988#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
5989# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5990
f0f59a00 5991#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
5992#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5993#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5994#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5995
5996
a57c774a 5997#define _PIPEA_DATA_M1 0x60030
5eddb70b 5998#define PIPE_DATA_M1_OFFSET 0
a57c774a 5999#define _PIPEA_DATA_N1 0x60034
5eddb70b 6000#define PIPE_DATA_N1_OFFSET 0
b9055052 6001
a57c774a 6002#define _PIPEA_DATA_M2 0x60038
5eddb70b 6003#define PIPE_DATA_M2_OFFSET 0
a57c774a 6004#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6005#define PIPE_DATA_N2_OFFSET 0
b9055052 6006
a57c774a 6007#define _PIPEA_LINK_M1 0x60040
5eddb70b 6008#define PIPE_LINK_M1_OFFSET 0
a57c774a 6009#define _PIPEA_LINK_N1 0x60044
5eddb70b 6010#define PIPE_LINK_N1_OFFSET 0
b9055052 6011
a57c774a 6012#define _PIPEA_LINK_M2 0x60048
5eddb70b 6013#define PIPE_LINK_M2_OFFSET 0
a57c774a 6014#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6015#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6016
6017/* PIPEB timing regs are same start from 0x61000 */
6018
a57c774a
AK
6019#define _PIPEB_DATA_M1 0x61030
6020#define _PIPEB_DATA_N1 0x61034
6021#define _PIPEB_DATA_M2 0x61038
6022#define _PIPEB_DATA_N2 0x6103c
6023#define _PIPEB_LINK_M1 0x61040
6024#define _PIPEB_LINK_N1 0x61044
6025#define _PIPEB_LINK_M2 0x61048
6026#define _PIPEB_LINK_N2 0x6104c
6027
f0f59a00
VS
6028#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6029#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6030#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6031#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6032#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6033#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6034#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6035#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6036
6037/* CPU panel fitter */
9db4a9c7
JB
6038/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6039#define _PFA_CTL_1 0x68080
6040#define _PFB_CTL_1 0x68880
b9055052 6041#define PF_ENABLE (1<<31)
13888d78
PZ
6042#define PF_PIPE_SEL_MASK_IVB (3<<29)
6043#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6044#define PF_FILTER_MASK (3<<23)
6045#define PF_FILTER_PROGRAMMED (0<<23)
6046#define PF_FILTER_MED_3x3 (1<<23)
6047#define PF_FILTER_EDGE_ENHANCE (2<<23)
6048#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6049#define _PFA_WIN_SZ 0x68074
6050#define _PFB_WIN_SZ 0x68874
6051#define _PFA_WIN_POS 0x68070
6052#define _PFB_WIN_POS 0x68870
6053#define _PFA_VSCALE 0x68084
6054#define _PFB_VSCALE 0x68884
6055#define _PFA_HSCALE 0x68090
6056#define _PFB_HSCALE 0x68890
6057
f0f59a00
VS
6058#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6059#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6060#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6061#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6062#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6063
bd2e244f
JB
6064#define _PSA_CTL 0x68180
6065#define _PSB_CTL 0x68980
6066#define PS_ENABLE (1<<31)
6067#define _PSA_WIN_SZ 0x68174
6068#define _PSB_WIN_SZ 0x68974
6069#define _PSA_WIN_POS 0x68170
6070#define _PSB_WIN_POS 0x68970
6071
f0f59a00
VS
6072#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6073#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6074#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6075
1c9a2d4a
CK
6076/*
6077 * Skylake scalers
6078 */
6079#define _PS_1A_CTRL 0x68180
6080#define _PS_2A_CTRL 0x68280
6081#define _PS_1B_CTRL 0x68980
6082#define _PS_2B_CTRL 0x68A80
6083#define _PS_1C_CTRL 0x69180
6084#define PS_SCALER_EN (1 << 31)
6085#define PS_SCALER_MODE_MASK (3 << 28)
6086#define PS_SCALER_MODE_DYN (0 << 28)
6087#define PS_SCALER_MODE_HQ (1 << 28)
6088#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6089#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6090#define PS_FILTER_MASK (3 << 23)
6091#define PS_FILTER_MEDIUM (0 << 23)
6092#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6093#define PS_FILTER_BILINEAR (3 << 23)
6094#define PS_VERT3TAP (1 << 21)
6095#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6096#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6097#define PS_PWRUP_PROGRESS (1 << 17)
6098#define PS_V_FILTER_BYPASS (1 << 8)
6099#define PS_VADAPT_EN (1 << 7)
6100#define PS_VADAPT_MODE_MASK (3 << 5)
6101#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6102#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6103#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6104
6105#define _PS_PWR_GATE_1A 0x68160
6106#define _PS_PWR_GATE_2A 0x68260
6107#define _PS_PWR_GATE_1B 0x68960
6108#define _PS_PWR_GATE_2B 0x68A60
6109#define _PS_PWR_GATE_1C 0x69160
6110#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6111#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6112#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6113#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6114#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6115#define PS_PWR_GATE_SLPEN_8 0
6116#define PS_PWR_GATE_SLPEN_16 1
6117#define PS_PWR_GATE_SLPEN_24 2
6118#define PS_PWR_GATE_SLPEN_32 3
6119
6120#define _PS_WIN_POS_1A 0x68170
6121#define _PS_WIN_POS_2A 0x68270
6122#define _PS_WIN_POS_1B 0x68970
6123#define _PS_WIN_POS_2B 0x68A70
6124#define _PS_WIN_POS_1C 0x69170
6125
6126#define _PS_WIN_SZ_1A 0x68174
6127#define _PS_WIN_SZ_2A 0x68274
6128#define _PS_WIN_SZ_1B 0x68974
6129#define _PS_WIN_SZ_2B 0x68A74
6130#define _PS_WIN_SZ_1C 0x69174
6131
6132#define _PS_VSCALE_1A 0x68184
6133#define _PS_VSCALE_2A 0x68284
6134#define _PS_VSCALE_1B 0x68984
6135#define _PS_VSCALE_2B 0x68A84
6136#define _PS_VSCALE_1C 0x69184
6137
6138#define _PS_HSCALE_1A 0x68190
6139#define _PS_HSCALE_2A 0x68290
6140#define _PS_HSCALE_1B 0x68990
6141#define _PS_HSCALE_2B 0x68A90
6142#define _PS_HSCALE_1C 0x69190
6143
6144#define _PS_VPHASE_1A 0x68188
6145#define _PS_VPHASE_2A 0x68288
6146#define _PS_VPHASE_1B 0x68988
6147#define _PS_VPHASE_2B 0x68A88
6148#define _PS_VPHASE_1C 0x69188
6149
6150#define _PS_HPHASE_1A 0x68194
6151#define _PS_HPHASE_2A 0x68294
6152#define _PS_HPHASE_1B 0x68994
6153#define _PS_HPHASE_2B 0x68A94
6154#define _PS_HPHASE_1C 0x69194
6155
6156#define _PS_ECC_STAT_1A 0x681D0
6157#define _PS_ECC_STAT_2A 0x682D0
6158#define _PS_ECC_STAT_1B 0x689D0
6159#define _PS_ECC_STAT_2B 0x68AD0
6160#define _PS_ECC_STAT_1C 0x691D0
6161
6162#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6163#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6164 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6165 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6166#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6167 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6168 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6169#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6170 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6171 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6172#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6173 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6174 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6175#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6176 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6177 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6178#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6179 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6180 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6181#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6182 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6183 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6184#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6185 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6186 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6187#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6188 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6189 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6190
b9055052 6191/* legacy palette */
9db4a9c7
JB
6192#define _LGC_PALETTE_A 0x4a000
6193#define _LGC_PALETTE_B 0x4a800
f0f59a00 6194#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6195
42db64ef
PZ
6196#define _GAMMA_MODE_A 0x4a480
6197#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6198#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6199#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6200#define GAMMA_MODE_MODE_8BIT (0 << 0)
6201#define GAMMA_MODE_MODE_10BIT (1 << 0)
6202#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6203#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6204
8337206d 6205/* DMC/CSR */
f0f59a00 6206#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6207#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6208#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6209#define CSR_SSP_BASE _MMIO(0x8F074)
6210#define CSR_HTP_SKL _MMIO(0x8F004)
6211#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6212#define CSR_LAST_WRITE_VALUE 0xc003b400
6213/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6214#define CSR_MMIO_START_RANGE 0x80000
6215#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6216#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6217#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6218#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6219
b9055052
ZW
6220/* interrupts */
6221#define DE_MASTER_IRQ_CONTROL (1 << 31)
6222#define DE_SPRITEB_FLIP_DONE (1 << 29)
6223#define DE_SPRITEA_FLIP_DONE (1 << 28)
6224#define DE_PLANEB_FLIP_DONE (1 << 27)
6225#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6226#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6227#define DE_PCU_EVENT (1 << 25)
6228#define DE_GTT_FAULT (1 << 24)
6229#define DE_POISON (1 << 23)
6230#define DE_PERFORM_COUNTER (1 << 22)
6231#define DE_PCH_EVENT (1 << 21)
6232#define DE_AUX_CHANNEL_A (1 << 20)
6233#define DE_DP_A_HOTPLUG (1 << 19)
6234#define DE_GSE (1 << 18)
6235#define DE_PIPEB_VBLANK (1 << 15)
6236#define DE_PIPEB_EVEN_FIELD (1 << 14)
6237#define DE_PIPEB_ODD_FIELD (1 << 13)
6238#define DE_PIPEB_LINE_COMPARE (1 << 12)
6239#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6240#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6241#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6242#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6243#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6244#define DE_PIPEA_EVEN_FIELD (1 << 6)
6245#define DE_PIPEA_ODD_FIELD (1 << 5)
6246#define DE_PIPEA_LINE_COMPARE (1 << 4)
6247#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6248#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6249#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6250#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6251#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6252
b1f14ad0 6253/* More Ivybridge lolz */
8664281b 6254#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6255#define DE_GSE_IVB (1<<29)
6256#define DE_PCH_EVENT_IVB (1<<28)
6257#define DE_DP_A_HOTPLUG_IVB (1<<27)
6258#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6259#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6260#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6261#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6262#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6263#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6264#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6265#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6266#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6267#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6268#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6269#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6270
f0f59a00 6271#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6272#define MASTER_INTERRUPT_ENABLE (1<<31)
6273
f0f59a00
VS
6274#define DEISR _MMIO(0x44000)
6275#define DEIMR _MMIO(0x44004)
6276#define DEIIR _MMIO(0x44008)
6277#define DEIER _MMIO(0x4400c)
b9055052 6278
f0f59a00
VS
6279#define GTISR _MMIO(0x44010)
6280#define GTIMR _MMIO(0x44014)
6281#define GTIIR _MMIO(0x44018)
6282#define GTIER _MMIO(0x4401c)
b9055052 6283
f0f59a00 6284#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6285#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6286#define GEN8_PCU_IRQ (1<<30)
6287#define GEN8_DE_PCH_IRQ (1<<23)
6288#define GEN8_DE_MISC_IRQ (1<<22)
6289#define GEN8_DE_PORT_IRQ (1<<20)
6290#define GEN8_DE_PIPE_C_IRQ (1<<18)
6291#define GEN8_DE_PIPE_B_IRQ (1<<17)
6292#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6293#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6294#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6295#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6296#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6297#define GEN8_GT_VCS2_IRQ (1<<3)
6298#define GEN8_GT_VCS1_IRQ (1<<2)
6299#define GEN8_GT_BCS_IRQ (1<<1)
6300#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6301
f0f59a00
VS
6302#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6303#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6304#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6305#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6306
26705e20
SAK
6307#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6308#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6309#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6310#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6311#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6312#define GEN9_GUC_DB_RING_EVENT (1<<26)
6313#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6314#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6315#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6316
abd58f01 6317#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6318#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6319#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6320#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6321#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6322#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6323
f0f59a00
VS
6324#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6325#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6326#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6327#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6328#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6329#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6330#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6331#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6332#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6333#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6334#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6335#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6336#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6337#define GEN8_PIPE_VSYNC (1 << 1)
6338#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6339#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6340#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6341#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6342#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6343#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6344#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6345#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6346#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6347#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6348#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6349#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6350 (GEN8_PIPE_CURSOR_FAULT | \
6351 GEN8_PIPE_SPRITE_FAULT | \
6352 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6353#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6354 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6355 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6356 GEN9_PIPE_PLANE3_FAULT | \
6357 GEN9_PIPE_PLANE2_FAULT | \
6358 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6359
f0f59a00
VS
6360#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6361#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6362#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6363#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
6364#define GEN9_AUX_CHANNEL_D (1 << 27)
6365#define GEN9_AUX_CHANNEL_C (1 << 26)
6366#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6367#define BXT_DE_PORT_HP_DDIC (1 << 5)
6368#define BXT_DE_PORT_HP_DDIB (1 << 4)
6369#define BXT_DE_PORT_HP_DDIA (1 << 3)
6370#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6371 BXT_DE_PORT_HP_DDIB | \
6372 BXT_DE_PORT_HP_DDIC)
6373#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6374#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6375#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6376
f0f59a00
VS
6377#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6378#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6379#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6380#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6381#define GEN8_DE_MISC_GSE (1 << 27)
6382
f0f59a00
VS
6383#define GEN8_PCU_ISR _MMIO(0x444e0)
6384#define GEN8_PCU_IMR _MMIO(0x444e4)
6385#define GEN8_PCU_IIR _MMIO(0x444e8)
6386#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6387
f0f59a00 6388#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6389/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6390#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6391#define ILK_DPARB_GATE (1<<22)
6392#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6393#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6394#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6395#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6396#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6397#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6398#define ILK_HDCP_DISABLE (1 << 25)
6399#define ILK_eDP_A_DISABLE (1 << 24)
6400#define HSW_CDCLK_LIMIT (1 << 24)
6401#define ILK_DESKTOP (1 << 23)
231e54f6 6402
f0f59a00 6403#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6404#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6405#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6406#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6407#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6408#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6409
f0f59a00 6410#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6411# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6412# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6413
f0f59a00 6414#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 6415#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6416#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6417#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6418
17e0adf0
MK
6419#define CHICKEN_PAR2_1 _MMIO(0x42090)
6420#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6421
fe4ab3ce
BW
6422#define _CHICKEN_PIPESL_1_A 0x420b0
6423#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6424#define HSW_FBCQ_DIS (1 << 22)
6425#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6426#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6427
f0f59a00 6428#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6429#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6430#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6431#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6432#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6433#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 6434#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6435#define DBUF_POWER_REQUEST (1<<31)
6436#define DBUF_POWER_STATE (1<<30)
f0f59a00 6437#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6438#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6439#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6440#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6441#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6442
590e8ff0
MK
6443#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6444#define MASK_WAKEMEM (1<<13)
6445
f0f59a00 6446#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6447#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6448#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6449#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6450#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6451#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6452#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6453#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6454#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6455
a78536e7
AS
6456#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6457#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6458
f0f59a00 6459#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 6460#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 6461#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 6462
2c8580e4 6463#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6464#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09
AS
6465#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6466
e4e0c058 6467/* GEN7 chicken */
f0f59a00 6468#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6469# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6470# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6471#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
873e8171 6472# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 6473# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6474# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6475
f0f59a00 6476#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6477# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6478# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6479
f0f59a00 6480#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6481#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6482
f0f59a00 6483#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6484#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6485
f0f59a00 6486#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
6487/*
6488 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6489 * Using the formula in BSpec leads to a hang, while the formula here works
6490 * fine and matches the formulas for all other platforms. A BSpec change
6491 * request has been filed to clarify this.
6492 */
36579cb6
ID
6493#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6494#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
51ce4db1 6495
f0f59a00 6496#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6497#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6498#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6499#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6500#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6501
f0f59a00 6502#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6503#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6504
f0f59a00 6505#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6506#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6507
f0f59a00 6508#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6509#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6510#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6511
63801f21 6512/* GEN8 chicken */
f0f59a00 6513#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6514#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6515#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6516#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6517#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6518#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6519#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6520
3669ab61
AS
6521#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6522
38a39a7b 6523/* GEN9 chicken */
f0f59a00 6524#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6525#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6526
db099c8f 6527/* WaCatErrorRejectionIssue */
f0f59a00 6528#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6529#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6530
f0f59a00 6531#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6532#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6533
f0f59a00 6534#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6535#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6536
b9055052
ZW
6537/* PCH */
6538
23e81d69 6539/* south display engine interrupt: IBX */
776ad806
JB
6540#define SDE_AUDIO_POWER_D (1 << 27)
6541#define SDE_AUDIO_POWER_C (1 << 26)
6542#define SDE_AUDIO_POWER_B (1 << 25)
6543#define SDE_AUDIO_POWER_SHIFT (25)
6544#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6545#define SDE_GMBUS (1 << 24)
6546#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6547#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6548#define SDE_AUDIO_HDCP_MASK (3 << 22)
6549#define SDE_AUDIO_TRANSB (1 << 21)
6550#define SDE_AUDIO_TRANSA (1 << 20)
6551#define SDE_AUDIO_TRANS_MASK (3 << 20)
6552#define SDE_POISON (1 << 19)
6553/* 18 reserved */
6554#define SDE_FDI_RXB (1 << 17)
6555#define SDE_FDI_RXA (1 << 16)
6556#define SDE_FDI_MASK (3 << 16)
6557#define SDE_AUXD (1 << 15)
6558#define SDE_AUXC (1 << 14)
6559#define SDE_AUXB (1 << 13)
6560#define SDE_AUX_MASK (7 << 13)
6561/* 12 reserved */
b9055052
ZW
6562#define SDE_CRT_HOTPLUG (1 << 11)
6563#define SDE_PORTD_HOTPLUG (1 << 10)
6564#define SDE_PORTC_HOTPLUG (1 << 9)
6565#define SDE_PORTB_HOTPLUG (1 << 8)
6566#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6567#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6568 SDE_SDVOB_HOTPLUG | \
6569 SDE_PORTB_HOTPLUG | \
6570 SDE_PORTC_HOTPLUG | \
6571 SDE_PORTD_HOTPLUG)
776ad806
JB
6572#define SDE_TRANSB_CRC_DONE (1 << 5)
6573#define SDE_TRANSB_CRC_ERR (1 << 4)
6574#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6575#define SDE_TRANSA_CRC_DONE (1 << 2)
6576#define SDE_TRANSA_CRC_ERR (1 << 1)
6577#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6578#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6579
6580/* south display engine interrupt: CPT/PPT */
6581#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6582#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6583#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6584#define SDE_AUDIO_POWER_SHIFT_CPT 29
6585#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6586#define SDE_AUXD_CPT (1 << 27)
6587#define SDE_AUXC_CPT (1 << 26)
6588#define SDE_AUXB_CPT (1 << 25)
6589#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6590#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6591#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6592#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6593#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6594#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6595#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6596#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6597#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6598 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6599 SDE_PORTD_HOTPLUG_CPT | \
6600 SDE_PORTC_HOTPLUG_CPT | \
6601 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6602#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6603 SDE_PORTD_HOTPLUG_CPT | \
6604 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6605 SDE_PORTB_HOTPLUG_CPT | \
6606 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6607#define SDE_GMBUS_CPT (1 << 17)
8664281b 6608#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6609#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6610#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6611#define SDE_FDI_RXC_CPT (1 << 8)
6612#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6613#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6614#define SDE_FDI_RXB_CPT (1 << 4)
6615#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6616#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6617#define SDE_FDI_RXA_CPT (1 << 0)
6618#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6619 SDE_AUDIO_CP_REQ_B_CPT | \
6620 SDE_AUDIO_CP_REQ_A_CPT)
6621#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6622 SDE_AUDIO_CP_CHG_B_CPT | \
6623 SDE_AUDIO_CP_CHG_A_CPT)
6624#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6625 SDE_FDI_RXB_CPT | \
6626 SDE_FDI_RXA_CPT)
b9055052 6627
f0f59a00
VS
6628#define SDEISR _MMIO(0xc4000)
6629#define SDEIMR _MMIO(0xc4004)
6630#define SDEIIR _MMIO(0xc4008)
6631#define SDEIER _MMIO(0xc400c)
b9055052 6632
f0f59a00 6633#define SERR_INT _MMIO(0xc4040)
de032bf4 6634#define SERR_INT_POISON (1<<31)
8664281b
PZ
6635#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6636#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6637#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6638#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6639
b9055052 6640/* digital port hotplug */
f0f59a00 6641#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 6642#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 6643#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
6644#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6645#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6646#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6647#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6648#define PORTD_HOTPLUG_ENABLE (1 << 20)
6649#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6650#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6651#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6652#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6653#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6654#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6655#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6656#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6657#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 6658#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 6659#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
6660#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6661#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6662#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6663#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6664#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6665#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6666#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6667#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6668#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 6669#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 6670#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
6671#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6672#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6673#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6674#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6675#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6676#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6677#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6678#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6679#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
6680#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6681 BXT_DDIB_HPD_INVERT | \
6682 BXT_DDIC_HPD_INVERT)
b9055052 6683
f0f59a00 6684#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
6685#define PORTE_HOTPLUG_ENABLE (1 << 4)
6686#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6687#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6688#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6689#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6690
f0f59a00
VS
6691#define PCH_GPIOA _MMIO(0xc5010)
6692#define PCH_GPIOB _MMIO(0xc5014)
6693#define PCH_GPIOC _MMIO(0xc5018)
6694#define PCH_GPIOD _MMIO(0xc501c)
6695#define PCH_GPIOE _MMIO(0xc5020)
6696#define PCH_GPIOF _MMIO(0xc5024)
b9055052 6697
f0f59a00
VS
6698#define PCH_GMBUS0 _MMIO(0xc5100)
6699#define PCH_GMBUS1 _MMIO(0xc5104)
6700#define PCH_GMBUS2 _MMIO(0xc5108)
6701#define PCH_GMBUS3 _MMIO(0xc510c)
6702#define PCH_GMBUS4 _MMIO(0xc5110)
6703#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 6704
9db4a9c7
JB
6705#define _PCH_DPLL_A 0xc6014
6706#define _PCH_DPLL_B 0xc6018
f0f59a00 6707#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6708
9db4a9c7 6709#define _PCH_FPA0 0xc6040
c1858123 6710#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6711#define _PCH_FPA1 0xc6044
6712#define _PCH_FPB0 0xc6048
6713#define _PCH_FPB1 0xc604c
f0f59a00
VS
6714#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6715#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 6716
f0f59a00 6717#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 6718
f0f59a00 6719#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
6720#define DREF_CONTROL_MASK 0x7fc3
6721#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6722#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6723#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6724#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6725#define DREF_SSC_SOURCE_DISABLE (0<<11)
6726#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6727#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6728#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6729#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6730#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6731#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6732#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6733#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6734#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6735#define DREF_SSC4_DOWNSPREAD (0<<6)
6736#define DREF_SSC4_CENTERSPREAD (1<<6)
6737#define DREF_SSC1_DISABLE (0<<1)
6738#define DREF_SSC1_ENABLE (1<<1)
6739#define DREF_SSC4_DISABLE (0)
6740#define DREF_SSC4_ENABLE (1)
6741
f0f59a00 6742#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
6743#define FDL_TP1_TIMER_SHIFT 12
6744#define FDL_TP1_TIMER_MASK (3<<12)
6745#define FDL_TP2_TIMER_SHIFT 10
6746#define FDL_TP2_TIMER_MASK (3<<10)
6747#define RAWCLK_FREQ_MASK 0x3ff
6748
f0f59a00 6749#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 6750
f0f59a00
VS
6751#define PCH_SSC4_PARMS _MMIO(0xc6210)
6752#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 6753
f0f59a00 6754#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 6755#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 6756#define TRANS_DPLLA_SEL(pipe) 0
68d97538 6757#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 6758
b9055052
ZW
6759/* transcoder */
6760
275f01b2
DV
6761#define _PCH_TRANS_HTOTAL_A 0xe0000
6762#define TRANS_HTOTAL_SHIFT 16
6763#define TRANS_HACTIVE_SHIFT 0
6764#define _PCH_TRANS_HBLANK_A 0xe0004
6765#define TRANS_HBLANK_END_SHIFT 16
6766#define TRANS_HBLANK_START_SHIFT 0
6767#define _PCH_TRANS_HSYNC_A 0xe0008
6768#define TRANS_HSYNC_END_SHIFT 16
6769#define TRANS_HSYNC_START_SHIFT 0
6770#define _PCH_TRANS_VTOTAL_A 0xe000c
6771#define TRANS_VTOTAL_SHIFT 16
6772#define TRANS_VACTIVE_SHIFT 0
6773#define _PCH_TRANS_VBLANK_A 0xe0010
6774#define TRANS_VBLANK_END_SHIFT 16
6775#define TRANS_VBLANK_START_SHIFT 0
6776#define _PCH_TRANS_VSYNC_A 0xe0014
6777#define TRANS_VSYNC_END_SHIFT 16
6778#define TRANS_VSYNC_START_SHIFT 0
6779#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6780
e3b95f1e
DV
6781#define _PCH_TRANSA_DATA_M1 0xe0030
6782#define _PCH_TRANSA_DATA_N1 0xe0034
6783#define _PCH_TRANSA_DATA_M2 0xe0038
6784#define _PCH_TRANSA_DATA_N2 0xe003c
6785#define _PCH_TRANSA_LINK_M1 0xe0040
6786#define _PCH_TRANSA_LINK_N1 0xe0044
6787#define _PCH_TRANSA_LINK_M2 0xe0048
6788#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6789
2dcbc34d 6790/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6791#define _VIDEO_DIP_CTL_A 0xe0200
6792#define _VIDEO_DIP_DATA_A 0xe0208
6793#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6794#define GCP_COLOR_INDICATION (1 << 2)
6795#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6796#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6797
6798#define _VIDEO_DIP_CTL_B 0xe1200
6799#define _VIDEO_DIP_DATA_B 0xe1208
6800#define _VIDEO_DIP_GCP_B 0xe1210
6801
f0f59a00
VS
6802#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6803#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6804#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 6805
2dcbc34d 6806/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
6807#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6808#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6809#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6810
086f8e84
VS
6811#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6812#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6813#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6814
086f8e84
VS
6815#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6816#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6817#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 6818
90b107c8 6819#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 6820 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 6821 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 6822#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 6823 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 6824 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 6825#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 6826 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 6827 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6828
8c5f5f7c 6829/* Haswell DIP controls */
f0f59a00 6830
086f8e84
VS
6831#define _HSW_VIDEO_DIP_CTL_A 0x60200
6832#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6833#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6834#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6835#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6836#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6837#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6838#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6839#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6840#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6841#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6842#define _HSW_VIDEO_DIP_GCP_A 0x60210
6843
6844#define _HSW_VIDEO_DIP_CTL_B 0x61200
6845#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6846#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6847#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6848#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6849#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6850#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6851#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6852#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6853#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6854#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6855#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 6856
f0f59a00
VS
6857#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6858#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6859#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6860#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6861#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6862#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6863
6864#define _HSW_STEREO_3D_CTL_A 0x70020
6865#define S3D_ENABLE (1<<31)
6866#define _HSW_STEREO_3D_CTL_B 0x71020
6867
6868#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 6869
275f01b2
DV
6870#define _PCH_TRANS_HTOTAL_B 0xe1000
6871#define _PCH_TRANS_HBLANK_B 0xe1004
6872#define _PCH_TRANS_HSYNC_B 0xe1008
6873#define _PCH_TRANS_VTOTAL_B 0xe100c
6874#define _PCH_TRANS_VBLANK_B 0xe1010
6875#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 6876#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 6877
f0f59a00
VS
6878#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6879#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6880#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6881#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6882#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6883#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6884#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6885
e3b95f1e
DV
6886#define _PCH_TRANSB_DATA_M1 0xe1030
6887#define _PCH_TRANSB_DATA_N1 0xe1034
6888#define _PCH_TRANSB_DATA_M2 0xe1038
6889#define _PCH_TRANSB_DATA_N2 0xe103c
6890#define _PCH_TRANSB_LINK_M1 0xe1040
6891#define _PCH_TRANSB_LINK_N1 0xe1044
6892#define _PCH_TRANSB_LINK_M2 0xe1048
6893#define _PCH_TRANSB_LINK_N2 0xe104c
6894
f0f59a00
VS
6895#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6896#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6897#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6898#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6899#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6900#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6901#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6902#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6903
ab9412ba
DV
6904#define _PCH_TRANSACONF 0xf0008
6905#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
6906#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6907#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
6908#define TRANS_DISABLE (0<<31)
6909#define TRANS_ENABLE (1<<31)
6910#define TRANS_STATE_MASK (1<<30)
6911#define TRANS_STATE_DISABLE (0<<30)
6912#define TRANS_STATE_ENABLE (1<<30)
6913#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6914#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6915#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6916#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6917#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6918#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6919#define TRANS_INTERLACED (3<<21)
7c26e5c6 6920#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6921#define TRANS_8BPC (0<<5)
6922#define TRANS_10BPC (1<<5)
6923#define TRANS_6BPC (2<<5)
6924#define TRANS_12BPC (3<<5)
6925
ce40141f
DV
6926#define _TRANSA_CHICKEN1 0xf0060
6927#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 6928#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6929#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6930#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6931#define _TRANSA_CHICKEN2 0xf0064
6932#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 6933#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6934#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6935#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6936#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6937#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6938#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6939
f0f59a00 6940#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
6941#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6942#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6943#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6944#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6945#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6946#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 6947#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
6948#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6949#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6950#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6951#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6952
f0f59a00
VS
6953#define _FDI_RXA_CHICKEN 0xc200c
6954#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6955#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6956#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 6957#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6958
f0f59a00 6959#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 6960#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6961#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6962#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6963#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6964
b9055052 6965/* CPU: FDI_TX */
f0f59a00
VS
6966#define _FDI_TXA_CTL 0x60100
6967#define _FDI_TXB_CTL 0x61100
6968#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6969#define FDI_TX_DISABLE (0<<31)
6970#define FDI_TX_ENABLE (1<<31)
6971#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6972#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6973#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6974#define FDI_LINK_TRAIN_NONE (3<<28)
6975#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6976#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6977#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6978#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6979#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6980#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6981#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6982#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6983/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6984 SNB has different settings. */
6985/* SNB A-stepping */
6986#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6987#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6988#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6989#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6990/* SNB B-stepping */
6991#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6992#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6993#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6994#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6995#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6996#define FDI_DP_PORT_WIDTH_SHIFT 19
6997#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6998#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6999#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7000/* Ironlake: hardwired to 1 */
b9055052 7001#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7002
7003/* Ivybridge has different bits for lolz */
7004#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7005#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7006#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7007#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7008
b9055052 7009/* both Tx and Rx */
c4f9c4c2 7010#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7011#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7012#define FDI_SCRAMBLING_ENABLE (0<<7)
7013#define FDI_SCRAMBLING_DISABLE (1<<7)
7014
7015/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7016#define _FDI_RXA_CTL 0xf000c
7017#define _FDI_RXB_CTL 0xf100c
f0f59a00 7018#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7019#define FDI_RX_ENABLE (1<<31)
b9055052 7020/* train, dp width same as FDI_TX */
357555c0
JB
7021#define FDI_FS_ERRC_ENABLE (1<<27)
7022#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7023#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7024#define FDI_8BPC (0<<16)
7025#define FDI_10BPC (1<<16)
7026#define FDI_6BPC (2<<16)
7027#define FDI_12BPC (3<<16)
3e68320e 7028#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7029#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7030#define FDI_RX_PLL_ENABLE (1<<13)
7031#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7032#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7033#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7034#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7035#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7036#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7037/* CPT */
7038#define FDI_AUTO_TRAINING (1<<10)
7039#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7040#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7041#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7042#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7043#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7044
04945641
PZ
7045#define _FDI_RXA_MISC 0xf0010
7046#define _FDI_RXB_MISC 0xf1010
7047#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7048#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7049#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7050#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7051#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7052#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7053#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7054#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7055
f0f59a00
VS
7056#define _FDI_RXA_TUSIZE1 0xf0030
7057#define _FDI_RXA_TUSIZE2 0xf0038
7058#define _FDI_RXB_TUSIZE1 0xf1030
7059#define _FDI_RXB_TUSIZE2 0xf1038
7060#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7061#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7062
7063/* FDI_RX interrupt register format */
7064#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7065#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7066#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7067#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7068#define FDI_RX_FS_CODE_ERR (1<<6)
7069#define FDI_RX_FE_CODE_ERR (1<<5)
7070#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7071#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7072#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7073#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7074#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7075
f0f59a00
VS
7076#define _FDI_RXA_IIR 0xf0014
7077#define _FDI_RXA_IMR 0xf0018
7078#define _FDI_RXB_IIR 0xf1014
7079#define _FDI_RXB_IMR 0xf1018
7080#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7081#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7082
f0f59a00
VS
7083#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7084#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7085
f0f59a00 7086#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7087#define LVDS_DETECTED (1 << 1)
7088
f0f59a00
VS
7089#define _PCH_DP_B 0xe4100
7090#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7091#define _PCH_DPB_AUX_CH_CTL 0xe4110
7092#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7093#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7094#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7095#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7096#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7097
f0f59a00
VS
7098#define _PCH_DP_C 0xe4200
7099#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7100#define _PCH_DPC_AUX_CH_CTL 0xe4210
7101#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7102#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7103#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7104#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7105#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7106
f0f59a00
VS
7107#define _PCH_DP_D 0xe4300
7108#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7109#define _PCH_DPD_AUX_CH_CTL 0xe4310
7110#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7111#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7112#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7113#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7114#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7115
f0f59a00
VS
7116#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7117#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7118
8db9d77b
ZW
7119/* CPT */
7120#define PORT_TRANS_A_SEL_CPT 0
7121#define PORT_TRANS_B_SEL_CPT (1<<29)
7122#define PORT_TRANS_C_SEL_CPT (2<<29)
7123#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7124#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7125#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7126#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7127#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7128#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7129
086f8e84
VS
7130#define _TRANS_DP_CTL_A 0xe0300
7131#define _TRANS_DP_CTL_B 0xe1300
7132#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7133#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7134#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7135#define TRANS_DP_PORT_SEL_B (0<<29)
7136#define TRANS_DP_PORT_SEL_C (1<<29)
7137#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7138#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7139#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7140#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7141#define TRANS_DP_AUDIO_ONLY (1<<26)
7142#define TRANS_DP_ENH_FRAMING (1<<18)
7143#define TRANS_DP_8BPC (0<<9)
7144#define TRANS_DP_10BPC (1<<9)
7145#define TRANS_DP_6BPC (2<<9)
7146#define TRANS_DP_12BPC (3<<9)
220cad3c 7147#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7148#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7149#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7150#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7151#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7152#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7153
7154/* SNB eDP training params */
7155/* SNB A-stepping */
7156#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7157#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7158#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7159#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7160/* SNB B-stepping */
3c5a62b5
YL
7161#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7162#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7163#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7164#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7165#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7166#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7167
1a2eb460
KP
7168/* IVB */
7169#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7170#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7171#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7172#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7173#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7174#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7175#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7176
7177/* legacy values */
7178#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7179#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7180#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7181#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7182#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7183
7184#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7185
f0f59a00 7186#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7187
274008e8
SAK
7188#define RC6_LOCATION _MMIO(0xD40)
7189#define RC6_CTX_IN_DRAM (1 << 0)
7190#define RC6_CTX_BASE _MMIO(0xD48)
7191#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7192#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7193#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7194#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7195#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7196#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7197#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7198#define FORCEWAKE _MMIO(0xA18C)
7199#define FORCEWAKE_VLV _MMIO(0x1300b0)
7200#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7201#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7202#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7203#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7204#define FORCEWAKE_ACK _MMIO(0x130090)
7205#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7206#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7207#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7208#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7209
f0f59a00 7210#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7211#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7212#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7213#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7214#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7215#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7216#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7217#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7218#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7219#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7220#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7221#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
7222#define FORCEWAKE_KERNEL 0x1
7223#define FORCEWAKE_USER 0x2
f0f59a00
VS
7224#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7225#define ECOBUS _MMIO(0xa180)
8d715f00 7226#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7227#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7228#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7229#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7230#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7231
f0f59a00 7232#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7233#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7234#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7235#define GT_FIFO_SBDROPERR (1<<6)
7236#define GT_FIFO_BLOBDROPERR (1<<5)
7237#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7238#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7239#define GT_FIFO_OVFERR (1<<2)
7240#define GT_FIFO_IAWRERR (1<<1)
7241#define GT_FIFO_IARDERR (1<<0)
7242
f0f59a00 7243#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7244#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7245#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7246#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7247#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7248
f0f59a00 7249#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7250#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7251#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7252#define EDRAM_ENABLED 0x1
c02e85a0
MK
7253#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7254#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7255#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7256
f0f59a00 7257#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7258# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7259# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7260# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7261# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7262
f0f59a00 7263#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7264# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7265# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7266# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7267# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7268# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7269# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7270
f0f59a00 7271#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7272# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7273
f0f59a00 7274#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7275#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7276#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7277
f0f59a00
VS
7278#define GEN6_RCGCTL1 _MMIO(0x9410)
7279#define GEN6_RCGCTL2 _MMIO(0x9414)
7280#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7281
f0f59a00 7282#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7283#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7284#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7285#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7286
f0f59a00
VS
7287#define GEN6_GFXPAUSE _MMIO(0xA000)
7288#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7289#define GEN6_TURBO_DISABLE (1<<31)
7290#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7291#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7292#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7293#define GEN6_OFFSET(x) ((x)<<19)
7294#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7295#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7296#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7297#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7298#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7299#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7300#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7301#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7302#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7303#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7304#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7305#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7306#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7307#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7308#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7309#define GEN6_CAGF_SHIFT 8
f82855d3 7310#define HSW_CAGF_SHIFT 7
de43ae9d 7311#define GEN9_CAGF_SHIFT 23
ccab5c82 7312#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7313#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7314#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7315#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7316#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7317#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7318#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7319#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7320#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7321#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7322#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7323#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7324#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7325#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7326#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7327#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7328#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7329#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7330#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7331#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7332#define GEN6_RP_EI_MASK 0xffffff
7333#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7334#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7335#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7336#define GEN6_RP_PREV_UP _MMIO(0xA058)
7337#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7338#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7339#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7340#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7341#define GEN6_RP_UP_EI _MMIO(0xA068)
7342#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7343#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7344#define GEN6_RPDEUHWTC _MMIO(0xA080)
7345#define GEN6_RPDEUC _MMIO(0xA084)
7346#define GEN6_RPDEUCSW _MMIO(0xA088)
7347#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7348#define RC_SW_TARGET_STATE_SHIFT 16
7349#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7350#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7351#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7352#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7353#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7354#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7355#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7356#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7357#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7358#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7359#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7360#define VLV_RCEDATA _MMIO(0xA0BC)
7361#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7362#define GEN6_PMINTRMSK _MMIO(0xA168)
b20e3cfe 7363#define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
fc619841 7364#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7365#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7366#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7367#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7368#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7369#define GEN9_RENDER_PG_ENABLE (1<<0)
7370#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7371#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7372#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7373#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7374
f0f59a00 7375#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7376#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7377#define PIXEL_OVERLAP_CNT_SHIFT 30
7378
f0f59a00
VS
7379#define GEN6_PMISR _MMIO(0x44020)
7380#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7381#define GEN6_PMIIR _MMIO(0x44028)
7382#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7383#define GEN6_PM_MBOX_EVENT (1<<25)
7384#define GEN6_PM_THERMAL_EVENT (1<<24)
7385#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7386#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7387#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7388#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7389#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7390#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7391 GEN6_PM_RP_DOWN_THRESHOLD | \
7392 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7393
f0f59a00 7394#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7395#define GEN7_GT_SCRATCH_REG_NUM 8
7396
f0f59a00 7397#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7398#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7399#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7400
f0f59a00
VS
7401#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7402#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7403#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7404#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7405#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7406#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7407#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7408#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7409#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7410#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7411
f0f59a00
VS
7412#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7413#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7414#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7415#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7416
f0f59a00 7417#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7418#define GEN6_PCODE_READY (1<<31)
87660502
L
7419#define GEN6_PCODE_ERROR_MASK 0xFF
7420#define GEN6_PCODE_SUCCESS 0x0
7421#define GEN6_PCODE_ILLEGAL_CMD 0x1
7422#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7423#define GEN6_PCODE_TIMEOUT 0x3
7424#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7425#define GEN7_PCODE_TIMEOUT 0x2
7426#define GEN7_PCODE_ILLEGAL_DATA 0x3
7427#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
31643d54
BW
7428#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7429#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7430#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7431#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7432#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7433#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7434#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7435#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7436#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7437#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
7438#define SKL_PCODE_CDCLK_CONTROL 0x7
7439#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7440#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7441#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7442#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7443#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7444#define GEN6_PCODE_READ_D_COMP 0x10
7445#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7446#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7447#define DISPLAY_IPS_CONTROL 0x19
93ee2920 7448#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
7449#define GEN9_PCODE_SAGV_CONTROL 0x21
7450#define GEN9_SAGV_DISABLE 0x0
7451#define GEN9_SAGV_IS_DISABLED 0x1
7452#define GEN9_SAGV_ENABLE 0x3
f0f59a00 7453#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7454#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7455#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7456#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7457
f0f59a00 7458#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
7459#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7460#define GEN6_RCn_MASK 7
7461#define GEN6_RC0 0
7462#define GEN6_RC3 2
7463#define GEN6_RC6 3
7464#define GEN6_RC7 4
7465
f0f59a00 7466#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7467#define GEN8_LSLICESTAT_MASK 0x7
7468
f0f59a00
VS
7469#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7470#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7471#define CHV_SS_PG_ENABLE (1<<1)
7472#define CHV_EU08_PG_ENABLE (1<<9)
7473#define CHV_EU19_PG_ENABLE (1<<17)
7474#define CHV_EU210_PG_ENABLE (1<<25)
7475
f0f59a00
VS
7476#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7477#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7478#define CHV_EU311_PG_ENABLE (1<<1)
7479
f0f59a00 7480#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7481#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7482#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7483
f0f59a00
VS
7484#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7485#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7486#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7487#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7488#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7489#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7490#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7491#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7492#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7493#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7494
f0f59a00 7495#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7496#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7497#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7498#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7499#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7500
f0f59a00 7501#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7502#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7503
e3689190 7504/* IVYBRIDGE DPF */
f0f59a00 7505#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7506#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7507#define GEN7_PARITY_ERROR_VALID (1<<13)
7508#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7509#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7510#define GEN7_PARITY_ERROR_ROW(reg) \
7511 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7512#define GEN7_PARITY_ERROR_BANK(reg) \
7513 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7514#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7515 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7516#define GEN7_L3CDERRST1_ENABLE (1<<7)
7517
f0f59a00 7518#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7519#define GEN7_L3LOG_SIZE 0x80
7520
f0f59a00
VS
7521#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7522#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7523#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7524#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7525#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7526#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7527
f0f59a00 7528#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7529#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7530#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7531
f0f59a00 7532#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 7533#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 7534#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7535#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7536
f0f59a00
VS
7537#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7538#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7539#define DOP_CLOCK_GATING_DISABLE (1<<0)
7540
f0f59a00 7541#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7542#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7543
f0f59a00 7544#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7545#define GEN8_ST_PO_DISABLE (1<<13)
7546
f0f59a00 7547#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7548#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7549#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7550#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7551#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7552
f0f59a00 7553#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4 7554#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 7555#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 7556
c46f111f 7557/* Audio */
f0f59a00 7558#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7559#define INTEL_AUDIO_DEVCL 0x808629FB
7560#define INTEL_AUDIO_DEVBLC 0x80862801
7561#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7562
f0f59a00 7563#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7564#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7565#define G4X_ELDV_DEVCTG (1 << 14)
7566#define G4X_ELD_ADDR_MASK (0xf << 5)
7567#define G4X_ELD_ACK (1 << 4)
f0f59a00 7568#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7569
c46f111f
JN
7570#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7571#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7572#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7573 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7574#define _IBX_AUD_CNTL_ST_A 0xE20B4
7575#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7576#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7577 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7578#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7579#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7580#define IBX_ELD_ACK (1 << 4)
f0f59a00 7581#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7582#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7583#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7584
c46f111f
JN
7585#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7586#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7587#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7588#define _CPT_AUD_CNTL_ST_A 0xE50B4
7589#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7590#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7591#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7592
c46f111f
JN
7593#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7594#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7595#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7596#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7597#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7598#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7599#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7600
ae662d31
EA
7601/* These are the 4 32-bit write offset registers for each stream
7602 * output buffer. It determines the offset from the
7603 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7604 */
f0f59a00 7605#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 7606
c46f111f
JN
7607#define _IBX_AUD_CONFIG_A 0xe2000
7608#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 7609#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
7610#define _CPT_AUD_CONFIG_A 0xe5000
7611#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 7612#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
7613#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7614#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 7615#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 7616
b6daa025
WF
7617#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7618#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7619#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7620#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7621#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7622#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
7623#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7624#define AUD_CONFIG_N(n) \
7625 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7626 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 7627#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7628#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7629#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7630#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7631#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7632#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7633#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7634#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7635#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7636#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7637#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7638#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7639#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7640
9a78b6cc 7641/* HSW Audio */
c46f111f
JN
7642#define _HSW_AUD_CONFIG_A 0x65000
7643#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 7644#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
7645
7646#define _HSW_AUD_MISC_CTRL_A 0x65010
7647#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 7648#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 7649
6014ac12
LY
7650#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7651#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7652#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7653#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7654#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7655#define AUD_CONFIG_M_MASK 0xfffff
7656
c46f111f
JN
7657#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7658#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 7659#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7660
7661/* Audio Digital Converter */
c46f111f
JN
7662#define _HSW_AUD_DIG_CNVT_1 0x65080
7663#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 7664#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
7665#define DIP_PORT_SEL_MASK 0x3
7666
7667#define _HSW_AUD_EDID_DATA_A 0x65050
7668#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 7669#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 7670
f0f59a00
VS
7671#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7672#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
7673#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7674#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7675#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7676#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7677
f0f59a00 7678#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
7679#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7680
9eb3a752 7681/* HSW Power Wells */
f0f59a00
VS
7682#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7683#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7684#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7685#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
6aedd1f5
PZ
7686#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7687#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
f0f59a00 7688#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
7689#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7690#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 7691#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 7692#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 7693
94dd5138 7694/* SKL Fuse Status */
f0f59a00 7695#define SKL_FUSE_STATUS _MMIO(0x42000)
94dd5138
S
7696#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7697#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7698#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7699#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7700
85ee17eb
PP
7701/* Decoupled MMIO register pair for kernel driver */
7702#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7703#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7704#define GEN9_DECOUPLED_DW1_GO (1<<31)
7705#define GEN9_DECOUPLED_PD_SHIFT 28
7706#define GEN9_DECOUPLED_OP_SHIFT 24
7707
e7e104c3 7708/* Per-pipe DDI Function Control */
086f8e84
VS
7709#define _TRANS_DDI_FUNC_CTL_A 0x60400
7710#define _TRANS_DDI_FUNC_CTL_B 0x61400
7711#define _TRANS_DDI_FUNC_CTL_C 0x62400
7712#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 7713#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 7714
ad80a810 7715#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7716/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7717#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7718#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7719#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7720#define TRANS_DDI_PORT_NONE (0<<28)
7721#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7722#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7723#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7724#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7725#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7726#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7727#define TRANS_DDI_BPC_MASK (7<<20)
7728#define TRANS_DDI_BPC_8 (0<<20)
7729#define TRANS_DDI_BPC_10 (1<<20)
7730#define TRANS_DDI_BPC_6 (2<<20)
7731#define TRANS_DDI_BPC_12 (3<<20)
7732#define TRANS_DDI_PVSYNC (1<<17)
7733#define TRANS_DDI_PHSYNC (1<<16)
7734#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7735#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7736#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7737#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7738#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7739#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7740#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7741
0e87f667 7742/* DisplayPort Transport Control */
086f8e84
VS
7743#define _DP_TP_CTL_A 0x64040
7744#define _DP_TP_CTL_B 0x64140
f0f59a00 7745#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
7746#define DP_TP_CTL_ENABLE (1<<31)
7747#define DP_TP_CTL_MODE_SST (0<<27)
7748#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7749#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7750#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7751#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7752#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7753#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7754#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7755#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7756#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7757#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7758#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7759
e411b2c1 7760/* DisplayPort Transport Status */
086f8e84
VS
7761#define _DP_TP_STATUS_A 0x64044
7762#define _DP_TP_STATUS_B 0x64144
f0f59a00 7763#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
7764#define DP_TP_STATUS_IDLE_DONE (1<<25)
7765#define DP_TP_STATUS_ACT_SENT (1<<24)
7766#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7767#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7768#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7769#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7770#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7771
03f896a1 7772/* DDI Buffer Control */
086f8e84
VS
7773#define _DDI_BUF_CTL_A 0x64000
7774#define _DDI_BUF_CTL_B 0x64100
f0f59a00 7775#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 7776#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7777#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7778#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7779#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7780#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7781#define DDI_A_4_LANES (1<<4)
17aa6be9 7782#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7783#define DDI_PORT_WIDTH_MASK (7 << 1)
7784#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7785#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7786
bb879a44 7787/* DDI Buffer Translations */
086f8e84
VS
7788#define _DDI_BUF_TRANS_A 0x64E00
7789#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 7790#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 7791#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 7792#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7793
7501a4d8
ED
7794/* Sideband Interface (SBI) is programmed indirectly, via
7795 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7796 * which contains the payload */
f0f59a00
VS
7797#define SBI_ADDR _MMIO(0xC6000)
7798#define SBI_DATA _MMIO(0xC6004)
7799#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
7800#define SBI_CTL_DEST_ICLK (0x0<<16)
7801#define SBI_CTL_DEST_MPHY (0x1<<16)
7802#define SBI_CTL_OP_IORD (0x2<<8)
7803#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7804#define SBI_CTL_OP_CRRD (0x6<<8)
7805#define SBI_CTL_OP_CRWR (0x7<<8)
7806#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7807#define SBI_RESPONSE_SUCCESS (0x0<<1)
7808#define SBI_BUSY (0x1<<0)
7809#define SBI_READY (0x0<<0)
52f025ef 7810
ccf1c867 7811/* SBI offsets */
f7be2c21 7812#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 7813#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
7814#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7815#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 7816#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
7817#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7818#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 7819#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7820#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7821#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 7822#define SBI_SSCDITHPHASE 0x0204
5e49cea6 7823#define SBI_SSCCTL 0x020c
ccf1c867 7824#define SBI_SSCCTL6 0x060C
dde86e2d 7825#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7826#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 7827#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
7828#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7829#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 7830#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7831#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7832#define SBI_GEN0 0x1f00
7833#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7834
52f025ef 7835/* LPT PIXCLK_GATE */
f0f59a00 7836#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
7837#define PIXCLK_GATE_UNGATE (1<<0)
7838#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7839
e93ea06a 7840/* SPLL */
f0f59a00 7841#define SPLL_CTL _MMIO(0x46020)
e93ea06a 7842#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7843#define SPLL_PLL_SSC (1<<28)
7844#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7845#define SPLL_PLL_LCPLL (3<<28)
7846#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7847#define SPLL_PLL_FREQ_810MHz (0<<26)
7848#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7849#define SPLL_PLL_FREQ_2700MHz (2<<26)
7850#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7851
4dffc404 7852/* WRPLL */
086f8e84
VS
7853#define _WRPLL_CTL1 0x46040
7854#define _WRPLL_CTL2 0x46060
f0f59a00 7855#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 7856#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7857#define WRPLL_PLL_SSC (1<<28)
7858#define WRPLL_PLL_NON_SSC (2<<28)
7859#define WRPLL_PLL_LCPLL (3<<28)
7860#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7861/* WRPLL divider programming */
5e49cea6 7862#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7863#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7864#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7865#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7866#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7867#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7868#define WRPLL_DIVIDER_FB_SHIFT 16
7869#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7870
fec9181c 7871/* Port clock selection */
086f8e84
VS
7872#define _PORT_CLK_SEL_A 0x46100
7873#define _PORT_CLK_SEL_B 0x46104
f0f59a00 7874#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
7875#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7876#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7877#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7878#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7879#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7880#define PORT_CLK_SEL_WRPLL1 (4<<29)
7881#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7882#define PORT_CLK_SEL_NONE (7<<29)
11578553 7883#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7884
bb523fc0 7885/* Transcoder clock selection */
086f8e84
VS
7886#define _TRANS_CLK_SEL_A 0x46140
7887#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 7888#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
7889/* For each transcoder, we need to select the corresponding port clock */
7890#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 7891#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 7892
7f1052a8
VS
7893#define CDCLK_FREQ _MMIO(0x46200)
7894
086f8e84
VS
7895#define _TRANSA_MSA_MISC 0x60410
7896#define _TRANSB_MSA_MISC 0x61410
7897#define _TRANSC_MSA_MISC 0x62410
7898#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 7899#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 7900
c9809791
PZ
7901#define TRANS_MSA_SYNC_CLK (1<<0)
7902#define TRANS_MSA_6_BPC (0<<5)
7903#define TRANS_MSA_8_BPC (1<<5)
7904#define TRANS_MSA_10_BPC (2<<5)
7905#define TRANS_MSA_12_BPC (3<<5)
7906#define TRANS_MSA_16_BPC (4<<5)
dae84799 7907
90e8d31c 7908/* LCPLL Control */
f0f59a00 7909#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
7910#define LCPLL_PLL_DISABLE (1<<31)
7911#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7912#define LCPLL_CLK_FREQ_MASK (3<<26)
7913#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7914#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7915#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7916#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7917#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7918#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7919#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7920#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7921#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7922#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7923
326ac39b
S
7924/*
7925 * SKL Clocks
7926 */
7927
7928/* CDCLK_CTL */
f0f59a00 7929#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
7930#define CDCLK_FREQ_SEL_MASK (3<<26)
7931#define CDCLK_FREQ_450_432 (0<<26)
7932#define CDCLK_FREQ_540 (1<<26)
7933#define CDCLK_FREQ_337_308 (2<<26)
7934#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
7935#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7936#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7937#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7938#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7939#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
7940#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7941#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 7942#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 7943#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 7944
326ac39b 7945/* LCPLL_CTL */
f0f59a00
VS
7946#define LCPLL1_CTL _MMIO(0x46010)
7947#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
7948#define LCPLL_PLL_ENABLE (1<<31)
7949
7950/* DPLL control1 */
f0f59a00 7951#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
7952#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7953#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7954#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7955#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7956#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7957#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7958#define DPLL_CTRL1_LINK_RATE_2700 0
7959#define DPLL_CTRL1_LINK_RATE_1350 1
7960#define DPLL_CTRL1_LINK_RATE_810 2
7961#define DPLL_CTRL1_LINK_RATE_1620 3
7962#define DPLL_CTRL1_LINK_RATE_1080 4
7963#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7964
7965/* DPLL control2 */
f0f59a00 7966#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 7967#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 7968#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7969#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 7970#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
7971#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7972
7973/* DPLL Status */
f0f59a00 7974#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
7975#define DPLL_LOCK(id) (1<<((id)*8))
7976
7977/* DPLL cfg */
086f8e84
VS
7978#define _DPLL1_CFGCR1 0x6C040
7979#define _DPLL2_CFGCR1 0x6C048
7980#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
7981#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7982#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 7983#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
7984#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7985
086f8e84
VS
7986#define _DPLL1_CFGCR2 0x6C044
7987#define _DPLL2_CFGCR2 0x6C04C
7988#define _DPLL3_CFGCR2 0x6C054
326ac39b 7989#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
7990#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7991#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 7992#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 7993#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
7994#define DPLL_CFGCR2_KDIV_5 (0<<5)
7995#define DPLL_CFGCR2_KDIV_2 (1<<5)
7996#define DPLL_CFGCR2_KDIV_3 (2<<5)
7997#define DPLL_CFGCR2_KDIV_1 (3<<5)
7998#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 7999#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8000#define DPLL_CFGCR2_PDIV_1 (0<<2)
8001#define DPLL_CFGCR2_PDIV_2 (1<<2)
8002#define DPLL_CFGCR2_PDIV_3 (2<<2)
8003#define DPLL_CFGCR2_PDIV_7 (4<<2)
8004#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8005
da3b891b 8006#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8007#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8008
f8437dd1 8009/* BXT display engine PLL */
f0f59a00 8010#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8011#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8012#define BXT_DE_PLL_RATIO_MASK 0xff
8013
f0f59a00 8014#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8015#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8016#define BXT_DE_PLL_LOCK (1 << 30)
8017
664326f8 8018/* GEN9 DC */
f0f59a00 8019#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8020#define DC_STATE_DISABLE 0
664326f8
SK
8021#define DC_STATE_EN_UPTO_DC5 (1<<0)
8022#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8023#define DC_STATE_EN_UPTO_DC6 (2<<0)
8024#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8025
f0f59a00 8026#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8027#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8028#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8029
9ccd5aeb
PZ
8030/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8031 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8032#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8033#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8034#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8035#define D_COMP_COMP_FORCE (1<<8)
8036#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8037
69e94b7e 8038/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8039#define _PIPE_WM_LINETIME_A 0x45270
8040#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8041#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8042#define PIPE_WM_LINETIME_MASK (0x1ff)
8043#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8044#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8045#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8046
8047/* SFUSE_STRAP */
f0f59a00 8048#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6
DL
8049#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8050#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8051#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
8052#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8053#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8054#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8055
f0f59a00 8056#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8057#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8058
f0f59a00 8059#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8060#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8061#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8062#define WM_DBG_DISALLOW_SPRITE (1<<2)
8063
86d3efce
VS
8064/* pipe CSC */
8065#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8066#define _PIPE_A_CSC_COEFF_BY 0x49014
8067#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8068#define _PIPE_A_CSC_COEFF_BU 0x4901c
8069#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8070#define _PIPE_A_CSC_COEFF_BV 0x49024
8071#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8072#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8073#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8074#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8075#define _PIPE_A_CSC_PREOFF_HI 0x49030
8076#define _PIPE_A_CSC_PREOFF_ME 0x49034
8077#define _PIPE_A_CSC_PREOFF_LO 0x49038
8078#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8079#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8080#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8081
8082#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8083#define _PIPE_B_CSC_COEFF_BY 0x49114
8084#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8085#define _PIPE_B_CSC_COEFF_BU 0x4911c
8086#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8087#define _PIPE_B_CSC_COEFF_BV 0x49124
8088#define _PIPE_B_CSC_MODE 0x49128
8089#define _PIPE_B_CSC_PREOFF_HI 0x49130
8090#define _PIPE_B_CSC_PREOFF_ME 0x49134
8091#define _PIPE_B_CSC_PREOFF_LO 0x49138
8092#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8093#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8094#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8095
f0f59a00
VS
8096#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8097#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8098#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8099#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8100#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8101#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8102#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8103#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8104#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8105#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8106#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8107#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8108#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8109
82cf435b
LL
8110/* pipe degamma/gamma LUTs on IVB+ */
8111#define _PAL_PREC_INDEX_A 0x4A400
8112#define _PAL_PREC_INDEX_B 0x4AC00
8113#define _PAL_PREC_INDEX_C 0x4B400
8114#define PAL_PREC_10_12_BIT (0 << 31)
8115#define PAL_PREC_SPLIT_MODE (1 << 31)
8116#define PAL_PREC_AUTO_INCREMENT (1 << 15)
8117#define _PAL_PREC_DATA_A 0x4A404
8118#define _PAL_PREC_DATA_B 0x4AC04
8119#define _PAL_PREC_DATA_C 0x4B404
8120#define _PAL_PREC_GC_MAX_A 0x4A410
8121#define _PAL_PREC_GC_MAX_B 0x4AC10
8122#define _PAL_PREC_GC_MAX_C 0x4B410
8123#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8124#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8125#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
8126
8127#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8128#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8129#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8130#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8131
29dc3739
LL
8132/* pipe CSC & degamma/gamma LUTs on CHV */
8133#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8134#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8135#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8136#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8137#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8138#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8139#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8140#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8141#define CGM_PIPE_MODE_GAMMA (1 << 2)
8142#define CGM_PIPE_MODE_CSC (1 << 1)
8143#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8144
8145#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8146#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8147#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8148#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8149#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8150#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8151#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8152#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8153
8154#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8155#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8156#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8157#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8158#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8159#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8160#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8161#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8162
e7d7cad0
JN
8163/* MIPI DSI registers */
8164
8165#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
f0f59a00 8166#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 8167
11b8e4f5
SS
8168/* BXT MIPI clock controls */
8169#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8170
f0f59a00 8171#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
8172#define BXT_MIPI1_DIV_SHIFT 26
8173#define BXT_MIPI2_DIV_SHIFT 10
8174#define BXT_MIPI_DIV_SHIFT(port) \
8175 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8176 BXT_MIPI2_DIV_SHIFT)
782d25ca 8177
11b8e4f5 8178/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
8179#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8180#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
8181#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8182 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8183 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
8184#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8185#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
8186#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8187 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
8188 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8189#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8190 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8191/* RX upper control divider to select actual RX clock output from 8x */
8192#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8193#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8194#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8195 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8196 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8197#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8198#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8199#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8200 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8201 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8202#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8203 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8204/* 8/3X divider to select the actual 8/3X clock output from 8x */
8205#define BXT_MIPI1_8X_BY3_SHIFT 19
8206#define BXT_MIPI2_8X_BY3_SHIFT 3
8207#define BXT_MIPI_8X_BY3_SHIFT(port) \
8208 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8209 BXT_MIPI2_8X_BY3_SHIFT)
8210#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8211#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8212#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8213 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8214 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8215#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8216 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8217/* RX lower control divider to select actual RX clock output from 8x */
8218#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8219#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8220#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8221 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8222 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8223#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8224#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8225#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8226 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8227 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8228#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8229 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8230
8231#define RX_DIVIDER_BIT_1_2 0x3
8232#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 8233
d2e08c0f
SS
8234/* BXT MIPI mode configure */
8235#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8236#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 8237#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8238 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8239
8240#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8241#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 8242#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8243 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8244
8245#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8246#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 8247#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8248 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8249
f0f59a00 8250#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
8251#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8252#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8253#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8254#define BXT_DSIC_16X_BY2 (1 << 10)
8255#define BXT_DSIC_16X_BY3 (2 << 10)
8256#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 8257#define BXT_DSIC_16X_MASK (3 << 10)
cfe01a5e
SS
8258#define BXT_DSIA_16X_BY2 (1 << 8)
8259#define BXT_DSIA_16X_BY3 (2 << 8)
8260#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 8261#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
8262#define BXT_DSI_FREQ_SEL_SHIFT 8
8263#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8264
8265#define BXT_DSI_PLL_RATIO_MAX 0x7D
8266#define BXT_DSI_PLL_RATIO_MIN 0x22
8267#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 8268#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 8269
f0f59a00 8270#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
8271#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8272#define BXT_DSI_PLL_LOCKED (1 << 30)
8273
3230bf14 8274#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 8275#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 8276#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
8277
8278 /* BXT port control */
8279#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8280#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 8281#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 8282
e7d7cad0 8283#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
8284#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8285#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 8286#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
8287#define DUAL_LINK_MODE_MASK (1 << 26)
8288#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8289#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 8290#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
8291#define FLOPPED_HSTX (1 << 23)
8292#define DE_INVERT (1 << 19) /* XXX */
8293#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8294#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8295#define AFE_LATCHOUT (1 << 17)
8296#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
8297#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8298#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8299#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8300#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
8301#define CSB_SHIFT 9
8302#define CSB_MASK (3 << 9)
8303#define CSB_20MHZ (0 << 9)
8304#define CSB_10MHZ (1 << 9)
8305#define CSB_40MHZ (2 << 9)
8306#define BANDGAP_MASK (1 << 8)
8307#define BANDGAP_PNW_CIRCUIT (0 << 8)
8308#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
8309#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8310#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8311#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8312#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
8313#define TEARING_EFFECT_MASK (3 << 2)
8314#define TEARING_EFFECT_OFF (0 << 2)
8315#define TEARING_EFFECT_DSI (1 << 2)
8316#define TEARING_EFFECT_GPIO (2 << 2)
8317#define LANE_CONFIGURATION_SHIFT 0
8318#define LANE_CONFIGURATION_MASK (3 << 0)
8319#define LANE_CONFIGURATION_4LANE (0 << 0)
8320#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8321#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8322
8323#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 8324#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 8325#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
8326#define TEARING_EFFECT_DELAY_SHIFT 0
8327#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8328
8329/* XXX: all bits reserved */
4ad83e94 8330#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
8331
8332/* MIPI DSI Controller and D-PHY registers */
8333
4ad83e94 8334#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 8335#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 8336#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
8337#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8338#define ULPS_STATE_MASK (3 << 1)
8339#define ULPS_STATE_ENTER (2 << 1)
8340#define ULPS_STATE_EXIT (1 << 1)
8341#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8342#define DEVICE_READY (1 << 0)
8343
4ad83e94 8344#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 8345#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 8346#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 8347#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 8348#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 8349#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
8350#define TEARING_EFFECT (1 << 31)
8351#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8352#define GEN_READ_DATA_AVAIL (1 << 29)
8353#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8354#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8355#define RX_PROT_VIOLATION (1 << 26)
8356#define RX_INVALID_TX_LENGTH (1 << 25)
8357#define ACK_WITH_NO_ERROR (1 << 24)
8358#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8359#define LP_RX_TIMEOUT (1 << 22)
8360#define HS_TX_TIMEOUT (1 << 21)
8361#define DPI_FIFO_UNDERRUN (1 << 20)
8362#define LOW_CONTENTION (1 << 19)
8363#define HIGH_CONTENTION (1 << 18)
8364#define TXDSI_VC_ID_INVALID (1 << 17)
8365#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8366#define TXCHECKSUM_ERROR (1 << 15)
8367#define TXECC_MULTIBIT_ERROR (1 << 14)
8368#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8369#define TXFALSE_CONTROL_ERROR (1 << 12)
8370#define RXDSI_VC_ID_INVALID (1 << 11)
8371#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8372#define RXCHECKSUM_ERROR (1 << 9)
8373#define RXECC_MULTIBIT_ERROR (1 << 8)
8374#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8375#define RXFALSE_CONTROL_ERROR (1 << 6)
8376#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8377#define RX_LP_TX_SYNC_ERROR (1 << 4)
8378#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8379#define RXEOT_SYNC_ERROR (1 << 2)
8380#define RXSOT_SYNC_ERROR (1 << 1)
8381#define RXSOT_ERROR (1 << 0)
8382
4ad83e94 8383#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 8384#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 8385#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
8386#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8387#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8388#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8389#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8390#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8391#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8392#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8393#define VID_MODE_FORMAT_MASK (0xf << 7)
8394#define VID_MODE_NOT_SUPPORTED (0 << 7)
8395#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
8396#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8397#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
8398#define VID_MODE_FORMAT_RGB888 (4 << 7)
8399#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8400#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8401#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8402#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8403#define DATA_LANES_PRG_REG_SHIFT 0
8404#define DATA_LANES_PRG_REG_MASK (7 << 0)
8405
4ad83e94 8406#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 8407#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 8408#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
8409#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8410
4ad83e94 8411#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 8412#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 8413#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
8414#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8415
4ad83e94 8416#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 8417#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 8418#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
8419#define TURN_AROUND_TIMEOUT_MASK 0x3f
8420
4ad83e94 8421#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 8422#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 8423#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
8424#define DEVICE_RESET_TIMER_MASK 0xffff
8425
4ad83e94 8426#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 8427#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 8428#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
8429#define VERTICAL_ADDRESS_SHIFT 16
8430#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8431#define HORIZONTAL_ADDRESS_SHIFT 0
8432#define HORIZONTAL_ADDRESS_MASK 0xffff
8433
4ad83e94 8434#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 8435#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 8436#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
8437#define DBI_FIFO_EMPTY_HALF (0 << 0)
8438#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8439#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8440
8441/* regs below are bits 15:0 */
4ad83e94 8442#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 8443#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 8444#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 8445
4ad83e94 8446#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 8447#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 8448#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 8449
4ad83e94 8450#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 8451#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 8452#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 8453
4ad83e94 8454#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 8455#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 8456#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 8457
4ad83e94 8458#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 8459#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 8460#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 8461
4ad83e94 8462#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 8463#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 8464#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 8465
4ad83e94 8466#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 8467#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 8468#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 8469
4ad83e94 8470#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 8471#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 8472#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 8473
3230bf14
JN
8474/* regs above are bits 15:0 */
8475
4ad83e94 8476#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 8477#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 8478#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
8479#define DPI_LP_MODE (1 << 6)
8480#define BACKLIGHT_OFF (1 << 5)
8481#define BACKLIGHT_ON (1 << 4)
8482#define COLOR_MODE_OFF (1 << 3)
8483#define COLOR_MODE_ON (1 << 2)
8484#define TURN_ON (1 << 1)
8485#define SHUTDOWN (1 << 0)
8486
4ad83e94 8487#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 8488#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 8489#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
8490#define COMMAND_BYTE_SHIFT 0
8491#define COMMAND_BYTE_MASK (0x3f << 0)
8492
4ad83e94 8493#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 8494#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 8495#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
8496#define MASTER_INIT_TIMER_SHIFT 0
8497#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8498
4ad83e94 8499#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 8500#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 8501#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 8502 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
8503#define MAX_RETURN_PKT_SIZE_SHIFT 0
8504#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8505
4ad83e94 8506#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 8507#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 8508#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
8509#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8510#define DISABLE_VIDEO_BTA (1 << 3)
8511#define IP_TG_CONFIG (1 << 2)
8512#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8513#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8514#define VIDEO_MODE_BURST (3 << 0)
8515
4ad83e94 8516#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 8517#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 8518#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
8519#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8520#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
8521#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8522#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8523#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8524#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8525#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8526#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8527#define CLOCKSTOP (1 << 1)
8528#define EOT_DISABLE (1 << 0)
8529
4ad83e94 8530#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 8531#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 8532#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
8533#define LP_BYTECLK_SHIFT 0
8534#define LP_BYTECLK_MASK (0xffff << 0)
8535
8536/* bits 31:0 */
4ad83e94 8537#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 8538#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 8539#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
8540
8541/* bits 31:0 */
4ad83e94 8542#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 8543#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 8544#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 8545
4ad83e94 8546#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 8547#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 8548#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 8549#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 8550#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 8551#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8552#define LONG_PACKET_WORD_COUNT_SHIFT 8
8553#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8554#define SHORT_PACKET_PARAM_SHIFT 8
8555#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8556#define VIRTUAL_CHANNEL_SHIFT 6
8557#define VIRTUAL_CHANNEL_MASK (3 << 6)
8558#define DATA_TYPE_SHIFT 0
395b2913 8559#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8560/* data type values, see include/video/mipi_display.h */
8561
4ad83e94 8562#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 8563#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 8564#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8565#define DPI_FIFO_EMPTY (1 << 28)
8566#define DBI_FIFO_EMPTY (1 << 27)
8567#define LP_CTRL_FIFO_EMPTY (1 << 26)
8568#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8569#define LP_CTRL_FIFO_FULL (1 << 24)
8570#define HS_CTRL_FIFO_EMPTY (1 << 18)
8571#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8572#define HS_CTRL_FIFO_FULL (1 << 16)
8573#define LP_DATA_FIFO_EMPTY (1 << 10)
8574#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8575#define LP_DATA_FIFO_FULL (1 << 8)
8576#define HS_DATA_FIFO_EMPTY (1 << 2)
8577#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8578#define HS_DATA_FIFO_FULL (1 << 0)
8579
4ad83e94 8580#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 8581#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 8582#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
8583#define DBI_HS_LP_MODE_MASK (1 << 0)
8584#define DBI_LP_MODE (1 << 0)
8585#define DBI_HS_MODE (0 << 0)
8586
4ad83e94 8587#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 8588#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 8589#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
8590#define EXIT_ZERO_COUNT_SHIFT 24
8591#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8592#define TRAIL_COUNT_SHIFT 16
8593#define TRAIL_COUNT_MASK (0x1f << 16)
8594#define CLK_ZERO_COUNT_SHIFT 8
8595#define CLK_ZERO_COUNT_MASK (0xff << 8)
8596#define PREPARE_COUNT_SHIFT 0
8597#define PREPARE_COUNT_MASK (0x3f << 0)
8598
8599/* bits 31:0 */
4ad83e94 8600#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 8601#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
8602#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8603
8604#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8605#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8606#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
8607#define LP_HS_SSW_CNT_SHIFT 16
8608#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8609#define HS_LP_PWR_SW_CNT_SHIFT 0
8610#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8611
4ad83e94 8612#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 8613#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 8614#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
8615#define STOP_STATE_STALL_COUNTER_SHIFT 0
8616#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8617
4ad83e94 8618#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 8619#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 8620#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 8621#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 8622#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 8623#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
8624#define RX_CONTENTION_DETECTED (1 << 0)
8625
8626/* XXX: only pipe A ?!? */
4ad83e94 8627#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
8628#define DBI_TYPEC_ENABLE (1 << 31)
8629#define DBI_TYPEC_WIP (1 << 30)
8630#define DBI_TYPEC_OPTION_SHIFT 28
8631#define DBI_TYPEC_OPTION_MASK (3 << 28)
8632#define DBI_TYPEC_FREQ_SHIFT 24
8633#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8634#define DBI_TYPEC_OVERRIDE (1 << 8)
8635#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8636#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8637
8638
8639/* MIPI adapter registers */
8640
4ad83e94 8641#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 8642#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 8643#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
8644#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8645#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8646#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8647#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8648#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8649#define READ_REQUEST_PRIORITY_SHIFT 3
8650#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8651#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8652#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8653#define RGB_FLIP_TO_BGR (1 << 2)
8654
6b93e9c8 8655#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 8656#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 8657#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
d2e08c0f 8658
4ad83e94 8659#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 8660#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 8661#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
8662#define DATA_MEM_ADDRESS_SHIFT 5
8663#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8664#define DATA_VALID (1 << 0)
8665
4ad83e94 8666#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 8667#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 8668#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
8669#define DATA_LENGTH_SHIFT 0
8670#define DATA_LENGTH_MASK (0xfffff << 0)
8671
4ad83e94 8672#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 8673#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 8674#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8675#define COMMAND_MEM_ADDRESS_SHIFT 5
8676#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8677#define AUTO_PWG_ENABLE (1 << 2)
8678#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8679#define COMMAND_VALID (1 << 0)
8680
4ad83e94 8681#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 8682#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 8683#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8684#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8685#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8686
4ad83e94 8687#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 8688#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 8689#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 8690
4ad83e94 8691#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 8692#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 8693#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8694#define READ_DATA_VALID(n) (1 << (n))
8695
a57c774a 8696/* For UMS only (deprecated): */
5c969aa7
DL
8697#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8698#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8699
3bbaba0c 8700/* MOCS (Memory Object Control State) registers */
f0f59a00 8701#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 8702
f0f59a00
VS
8703#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8704#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8705#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8706#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8707#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 8708
d5165ebd
TG
8709/* gamt regs */
8710#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8711#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8712#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8713#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8714#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8715
585fb111 8716#endif /* _I915_REG_H_ */