]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Adjust CRC capture for pre-gen5/vlv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
5a6b5c84 29#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 31
2b139522
ED
32#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
6b26c86d
DV
34#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
585fb111
JB
37/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
652c393a 40#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
41#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
f97108d1 45#define GCFGC2 0xda
585fb111
JB
46#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
50#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 56#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
57#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 76#define LBB 0xf4
eeccdcac
KG
77
78/* Graphics reset regs */
0573ed4a
KG
79#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
81#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
8a5c2ae7 84#define GRDOM_MASK (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
5eb719cd
DV
108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
113#define GAM_ECOCHK 0x4090
114#define ECOCHK_SNB_BIT (1<<10)
e3dff585 115#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
116#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
117#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
118#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
119#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
120#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
121#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
122#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 123
48ecfa10 124#define GAC_ECO_BITS 0x14090
3b9d7888 125#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
126#define ECOBITS_PPGTT_CACHE64B (3<<8)
127#define ECOBITS_PPGTT_CACHE4B (0<<8)
128
be901a5a
DV
129#define GAB_CTL 0x24000
130#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
131
585fb111
JB
132/* VGA stuff */
133
134#define VGA_ST01_MDA 0x3ba
135#define VGA_ST01_CGA 0x3da
136
137#define VGA_MSR_WRITE 0x3c2
138#define VGA_MSR_READ 0x3cc
139#define VGA_MSR_MEM_EN (1<<1)
140#define VGA_MSR_CGA_MODE (1<<0)
141
5434fd92 142#define VGA_SR_INDEX 0x3c4
f930ddd0 143#define SR01 1
5434fd92 144#define VGA_SR_DATA 0x3c5
585fb111
JB
145
146#define VGA_AR_INDEX 0x3c0
147#define VGA_AR_VID_EN (1<<5)
148#define VGA_AR_DATA_WRITE 0x3c0
149#define VGA_AR_DATA_READ 0x3c1
150
151#define VGA_GR_INDEX 0x3ce
152#define VGA_GR_DATA 0x3cf
153/* GR05 */
154#define VGA_GR_MEM_READ_MODE_SHIFT 3
155#define VGA_GR_MEM_READ_MODE_PLANE 1
156/* GR06 */
157#define VGA_GR_MEM_MODE_MASK 0xc
158#define VGA_GR_MEM_MODE_SHIFT 2
159#define VGA_GR_MEM_A0000_AFFFF 0
160#define VGA_GR_MEM_A0000_BFFFF 1
161#define VGA_GR_MEM_B0000_B7FFF 2
162#define VGA_GR_MEM_B0000_BFFFF 3
163
164#define VGA_DACMASK 0x3c6
165#define VGA_DACRX 0x3c7
166#define VGA_DACWX 0x3c8
167#define VGA_DACDATA 0x3c9
168
169#define VGA_CR_INDEX_MDA 0x3b4
170#define VGA_CR_DATA_MDA 0x3b5
171#define VGA_CR_INDEX_CGA 0x3d4
172#define VGA_CR_DATA_CGA 0x3d5
173
174/*
175 * Memory interface instructions used by the kernel
176 */
177#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
178
179#define MI_NOOP MI_INSTR(0, 0)
180#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
181#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 182#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
183#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
184#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
185#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
186#define MI_FLUSH MI_INSTR(0x04, 0)
187#define MI_READ_FLUSH (1 << 0)
188#define MI_EXE_FLUSH (1 << 1)
189#define MI_NO_WRITE_FLUSH (1 << 2)
190#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
191#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 192#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 193#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
194#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
195#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 197#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
198#define MI_OVERLAY_CONTINUE (0x0<<21)
199#define MI_OVERLAY_ON (0x1<<21)
200#define MI_OVERLAY_OFF (0x2<<21)
585fb111 201#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 202#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 203#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 204#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
205/* IVB has funny definitions for which plane to flip. */
206#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
207#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
209#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
210#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
212#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
213#define MI_ARB_ENABLE (1<<0)
214#define MI_ARB_DISABLE (0<<0)
cb05d8de 215
aa40d6bb
ZN
216#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
217#define MI_MM_SPACE_GTT (1<<8)
218#define MI_MM_SPACE_PHYSICAL (0<<8)
219#define MI_SAVE_EXT_STATE_EN (1<<3)
220#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 221#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 222#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
223#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
224#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
225#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
226#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
227/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
228 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
229 * simply ignores the register load under certain conditions.
230 * - One can actually load arbitrary many arbitrary registers: Simply issue x
231 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
232 */
233#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 234#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
71a77e07 235#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
236#define MI_FLUSH_DW_STORE_INDEX (1<<21)
237#define MI_INVALIDATE_TLB (1<<18)
238#define MI_FLUSH_DW_OP_STOREDW (1<<14)
239#define MI_INVALIDATE_BSD (1<<7)
240#define MI_FLUSH_DW_USE_GTT (1<<2)
241#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 242#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
243#define MI_BATCH_NON_SECURE (1)
244/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
245#define MI_BATCH_NON_SECURE_I965 (1<<8)
246#define MI_BATCH_PPGTT_HSW (1<<8)
247#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 248#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 249#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
250#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
251#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
252#define MI_SEMAPHORE_UPDATE (1<<21)
253#define MI_SEMAPHORE_COMPARE (1<<20)
254#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
255#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
256#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
257#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
258#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
259#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
260#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
261#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
262#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
263#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
264#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
265#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
266#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
267#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
9435373e
RV
268
269#define MI_PREDICATE_RESULT_2 (0x2214)
270#define LOWER_SLICE_ENABLED (1<<0)
271#define LOWER_SLICE_DISABLED (0<<0)
272
585fb111
JB
273/*
274 * 3D instructions used by the kernel
275 */
276#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
277
278#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
279#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
280#define SC_UPDATE_SCISSOR (0x1<<1)
281#define SC_ENABLE_MASK (0x1<<0)
282#define SC_ENABLE (0x1<<0)
283#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
284#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
285#define SCI_YMIN_MASK (0xffff<<16)
286#define SCI_XMIN_MASK (0xffff<<0)
287#define SCI_YMAX_MASK (0xffff<<16)
288#define SCI_XMAX_MASK (0xffff<<0)
289#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
290#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
291#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
292#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
293#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
294#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
295#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
296#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
297#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
298#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
299#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
300#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
301#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
302#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
303#define BLT_DEPTH_8 (0<<24)
304#define BLT_DEPTH_16_565 (1<<24)
305#define BLT_DEPTH_16_1555 (2<<24)
306#define BLT_DEPTH_32 (3<<24)
307#define BLT_ROP_GXCOPY (0xcc<<16)
308#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
309#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
310#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
311#define ASYNC_FLIP (1<<22)
312#define DISPLAY_PLANE_A (0<<20)
313#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 314#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 315#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 316#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 317#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
318#define PIPE_CONTROL_QW_WRITE (1<<14)
319#define PIPE_CONTROL_DEPTH_STALL (1<<13)
320#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 321#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
322#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
323#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
324#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
325#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
326#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
327#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
328#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 329#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 330#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 331#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 332
dc96e9b8
CW
333
334/*
335 * Reset registers
336 */
337#define DEBUG_RESET_I830 0x6070
338#define DEBUG_RESET_FULL (1<<7)
339#define DEBUG_RESET_RENDER (1<<8)
340#define DEBUG_RESET_DISPLAY (1<<9)
341
57f350b6 342/*
5a09ae9f
JN
343 * IOSF sideband
344 */
345#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
346#define IOSF_DEVFN_SHIFT 24
347#define IOSF_OPCODE_SHIFT 16
348#define IOSF_PORT_SHIFT 8
349#define IOSF_BYTE_ENABLES_SHIFT 4
350#define IOSF_BAR_SHIFT 1
351#define IOSF_SB_BUSY (1<<0)
352#define IOSF_PORT_PUNIT 0x4
353#define IOSF_PORT_NC 0x11
354#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
355#define IOSF_PORT_GPIO_NC 0x13
356#define IOSF_PORT_CCK 0x14
357#define IOSF_PORT_CCU 0xA9
358#define IOSF_PORT_GPS_CORE 0x48
5a09ae9f
JN
359#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
360#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
361
362#define PUNIT_OPCODE_REG_READ 6
363#define PUNIT_OPCODE_REG_WRITE 7
364
02f4c9e0
CML
365#define PUNIT_REG_PWRGT_CTRL 0x60
366#define PUNIT_REG_PWRGT_STATUS 0x61
367#define PUNIT_CLK_GATE 1
368#define PUNIT_PWR_RESET 2
369#define PUNIT_PWR_GATE 3
370#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
371#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
372#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
373
5a09ae9f
JN
374#define PUNIT_REG_GPU_LFM 0xd3
375#define PUNIT_REG_GPU_FREQ_REQ 0xd4
376#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 377#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
378#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
379
380#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
381#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
382
383#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
384#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
385#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
386#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
387#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
388#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
389#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
390#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
391#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
392#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
393
be4fc046 394/* vlv2 north clock has */
24eb2d59
CML
395#define CCK_FUSE_REG 0x8
396#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 397#define CCK_REG_DSI_PLL_FUSE 0x44
398#define CCK_REG_DSI_PLL_CONTROL 0x48
399#define DSI_PLL_VCO_EN (1 << 31)
400#define DSI_PLL_LDO_GATE (1 << 30)
401#define DSI_PLL_P1_POST_DIV_SHIFT 17
402#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
403#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
404#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
405#define DSI_PLL_MUX_MASK (3 << 9)
406#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
407#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
408#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
409#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
410#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
411#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
412#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
413#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
414#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
415#define DSI_PLL_LOCK (1 << 0)
416#define CCK_REG_DSI_PLL_DIVIDER 0x4c
417#define DSI_PLL_LFSR (1 << 31)
418#define DSI_PLL_FRACTION_EN (1 << 30)
419#define DSI_PLL_FRAC_COUNTER_SHIFT 27
420#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
421#define DSI_PLL_USYNC_CNT_SHIFT 18
422#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
423#define DSI_PLL_N1_DIV_SHIFT 16
424#define DSI_PLL_N1_DIV_MASK (3 << 16)
425#define DSI_PLL_M1_DIV_SHIFT 0
426#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
427
5a09ae9f
JN
428/*
429 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
430 *
431 * DPIO is VLV only.
598fac6b
DV
432 *
433 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 434 */
5a09ae9f
JN
435#define DPIO_DEVFN 0
436#define DPIO_OPCODE_REG_WRITE 1
437#define DPIO_OPCODE_REG_READ 0
438
54d9d493 439#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
440#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
441#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
442#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 443#define DPIO_CMNRST (1<<0)
57f350b6 444
598fac6b
DV
445#define _DPIO_TX3_SWING_CTL4_A 0x690
446#define _DPIO_TX3_SWING_CTL4_B 0x2a90
447#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
448 _DPIO_TX3_SWING_CTL4_B)
449
450/*
451 * Per pipe/PLL DPIO regs
452 */
57f350b6
JB
453#define _DPIO_DIV_A 0x800c
454#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
455#define DPIO_POST_DIV_DAC 0
456#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
457#define DPIO_POST_DIV_LVDS1 2
458#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
459#define DPIO_K_SHIFT (24) /* 4 bits */
460#define DPIO_P1_SHIFT (21) /* 3 bits */
461#define DPIO_P2_SHIFT (16) /* 5 bits */
462#define DPIO_N_SHIFT (12) /* 4 bits */
463#define DPIO_ENABLE_CALIBRATION (1<<11)
464#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
465#define DPIO_M2DIV_MASK 0xff
466#define _DPIO_DIV_B 0x802c
467#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
468
469#define _DPIO_REFSFR_A 0x8014
470#define DPIO_REFSEL_OVERRIDE 27
471#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
472#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
473#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 474#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
475#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
476#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
477#define _DPIO_REFSFR_B 0x8034
478#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
479
480#define _DPIO_CORE_CLK_A 0x801c
481#define _DPIO_CORE_CLK_B 0x803c
482#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
483
598fac6b
DV
484#define _DPIO_IREF_CTL_A 0x8040
485#define _DPIO_IREF_CTL_B 0x8060
486#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
487
488#define DPIO_IREF_BCAST 0xc044
489#define _DPIO_IREF_A 0x8044
490#define _DPIO_IREF_B 0x8064
491#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
492
493#define _DPIO_PLL_CML_A 0x804c
494#define _DPIO_PLL_CML_B 0x806c
495#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
496
4abb2c39
VS
497#define _DPIO_LPF_COEFF_A 0x8048
498#define _DPIO_LPF_COEFF_B 0x8068
499#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 500
598fac6b
DV
501#define DPIO_CALIBRATION 0x80ac
502
57f350b6 503#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 504
598fac6b
DV
505/*
506 * Per DDI channel DPIO regs
507 */
508
509#define _DPIO_PCS_TX_0 0x8200
510#define _DPIO_PCS_TX_1 0x8400
511#define DPIO_PCS_TX_LANE2_RESET (1<<16)
512#define DPIO_PCS_TX_LANE1_RESET (1<<7)
513#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
514
515#define _DPIO_PCS_CLK_0 0x8204
516#define _DPIO_PCS_CLK_1 0x8404
517#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
518#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
519#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
520#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
521#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
522
523#define _DPIO_PCS_CTL_OVR1_A 0x8224
524#define _DPIO_PCS_CTL_OVR1_B 0x8424
525#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
526 _DPIO_PCS_CTL_OVR1_B)
527
528#define _DPIO_PCS_STAGGER0_A 0x822c
529#define _DPIO_PCS_STAGGER0_B 0x842c
530#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
531 _DPIO_PCS_STAGGER0_B)
532
533#define _DPIO_PCS_STAGGER1_A 0x8230
534#define _DPIO_PCS_STAGGER1_B 0x8430
535#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
536 _DPIO_PCS_STAGGER1_B)
537
538#define _DPIO_PCS_CLOCKBUF0_A 0x8238
539#define _DPIO_PCS_CLOCKBUF0_B 0x8438
540#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
541 _DPIO_PCS_CLOCKBUF0_B)
542
543#define _DPIO_PCS_CLOCKBUF8_A 0x825c
544#define _DPIO_PCS_CLOCKBUF8_B 0x845c
545#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
546 _DPIO_PCS_CLOCKBUF8_B)
547
548#define _DPIO_TX_SWING_CTL2_A 0x8288
549#define _DPIO_TX_SWING_CTL2_B 0x8488
550#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
551 _DPIO_TX_SWING_CTL2_B)
552
553#define _DPIO_TX_SWING_CTL3_A 0x828c
554#define _DPIO_TX_SWING_CTL3_B 0x848c
555#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
556 _DPIO_TX_SWING_CTL3_B)
557
558#define _DPIO_TX_SWING_CTL4_A 0x8290
559#define _DPIO_TX_SWING_CTL4_B 0x8490
560#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
561 _DPIO_TX_SWING_CTL4_B)
562
563#define _DPIO_TX_OCALINIT_0 0x8294
564#define _DPIO_TX_OCALINIT_1 0x8494
565#define DPIO_TX_OCALINIT_EN (1<<31)
566#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
567 _DPIO_TX_OCALINIT_1)
568
569#define _DPIO_TX_CTL_0 0x82ac
570#define _DPIO_TX_CTL_1 0x84ac
571#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
572
573#define _DPIO_TX_LANE_0 0x82b8
574#define _DPIO_TX_LANE_1 0x84b8
575#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
576
577#define _DPIO_DATA_CHANNEL1 0x8220
578#define _DPIO_DATA_CHANNEL2 0x8420
579#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
580
581#define _DPIO_PORT0_PCS0 0x0220
582#define _DPIO_PORT0_PCS1 0x0420
583#define _DPIO_PORT1_PCS2 0x2620
584#define _DPIO_PORT1_PCS3 0x2820
585#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
586#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
587#define DPIO_DATA_CHANNEL1 0x8220
588#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 589
585fb111 590/*
de151cf6 591 * Fence registers
585fb111 592 */
de151cf6 593#define FENCE_REG_830_0 0x2000
dc529a4f 594#define FENCE_REG_945_8 0x3000
de151cf6
JB
595#define I830_FENCE_START_MASK 0x07f80000
596#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 597#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
598#define I830_FENCE_PITCH_SHIFT 4
599#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 600#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 601#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 602#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
603
604#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 605#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 606
de151cf6
JB
607#define FENCE_REG_965_0 0x03000
608#define I965_FENCE_PITCH_SHIFT 2
609#define I965_FENCE_TILING_Y_SHIFT 1
610#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 611#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 612
4e901fdc
EA
613#define FENCE_REG_SANDYBRIDGE_0 0x100000
614#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 615#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 616
f691e2f4
DV
617/* control register for cpu gtt access */
618#define TILECTL 0x101000
619#define TILECTL_SWZCTL (1 << 0)
620#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
621#define TILECTL_BACKSNOOP_DIS (1 << 3)
622
de151cf6
JB
623/*
624 * Instruction and interrupt control regs
625 */
63eeaf38 626#define PGTBL_ER 0x02024
333e9fe9
DV
627#define RENDER_RING_BASE 0x02000
628#define BSD_RING_BASE 0x04000
629#define GEN6_BSD_RING_BASE 0x12000
1950de14 630#define VEBOX_RING_BASE 0x1a000
549f7365 631#define BLT_RING_BASE 0x22000
3d281d8c
DV
632#define RING_TAIL(base) ((base)+0x30)
633#define RING_HEAD(base) ((base)+0x34)
634#define RING_START(base) ((base)+0x38)
635#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
636#define RING_SYNC_0(base) ((base)+0x40)
637#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
638#define RING_SYNC_2(base) ((base)+0x48)
639#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
640#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
641#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
642#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
643#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
644#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
645#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
646#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
647#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
648#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
649#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
650#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 651#define GEN6_NOSYNC 0
8fd26859 652#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
653#define RING_HWS_PGA(base) ((base)+0x80)
654#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
655#define ARB_MODE 0x04030
656#define ARB_MODE_SWIZZLE_SNB (1<<4)
657#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 658#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
659#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
660#define DONE_REG 0x40b0
4593010b
EA
661#define BSD_HWS_PGA_GEN7 (0x04180)
662#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 663#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 664#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 665#define RING_NOPID(base) ((base)+0x94)
0f46832f 666#define RING_IMR(base) ((base)+0xa8)
c0c7babc 667#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
668#define TAIL_ADDR 0x001FFFF8
669#define HEAD_WRAP_COUNT 0xFFE00000
670#define HEAD_WRAP_ONE 0x00200000
671#define HEAD_ADDR 0x001FFFFC
672#define RING_NR_PAGES 0x001FF000
673#define RING_REPORT_MASK 0x00000006
674#define RING_REPORT_64K 0x00000002
675#define RING_REPORT_128K 0x00000004
676#define RING_NO_REPORT 0x00000000
677#define RING_VALID_MASK 0x00000001
678#define RING_VALID 0x00000001
679#define RING_INVALID 0x00000000
4b60e5cb
CW
680#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
681#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 682#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
683#if 0
684#define PRB0_TAIL 0x02030
685#define PRB0_HEAD 0x02034
686#define PRB0_START 0x02038
687#define PRB0_CTL 0x0203c
585fb111
JB
688#define PRB1_TAIL 0x02040 /* 915+ only */
689#define PRB1_HEAD 0x02044 /* 915+ only */
690#define PRB1_START 0x02048 /* 915+ only */
691#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 692#endif
63eeaf38
JB
693#define IPEIR_I965 0x02064
694#define IPEHR_I965 0x02068
695#define INSTDONE_I965 0x0206c
d53bd484
BW
696#define GEN7_INSTDONE_1 0x0206c
697#define GEN7_SC_INSTDONE 0x07100
698#define GEN7_SAMPLER_INSTDONE 0x0e160
699#define GEN7_ROW_INSTDONE 0x0e164
700#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
701#define RING_IPEIR(base) ((base)+0x64)
702#define RING_IPEHR(base) ((base)+0x68)
703#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
704#define RING_INSTPS(base) ((base)+0x70)
705#define RING_DMA_FADD(base) ((base)+0x78)
706#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
707#define INSTPS 0x02070 /* 965+ only */
708#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
709#define ACTHD_I965 0x02074
710#define HWS_PGA 0x02080
711#define HWS_ADDRESS_MASK 0xfffff000
712#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
713#define PWRCTXA 0x2088 /* 965GM+ only */
714#define PWRCTX_EN (1<<0)
585fb111 715#define IPEIR 0x02088
63eeaf38
JB
716#define IPEHR 0x0208c
717#define INSTDONE 0x02090
585fb111
JB
718#define NOPID 0x02094
719#define HWSTAM 0x02098
9d2f41fa 720#define DMA_FADD_I8XX 0x020d0
71cf39b1 721
f406839f 722#define ERROR_GEN6 0x040a0
71e172e8 723#define GEN7_ERR_INT 0x44040
de032bf4 724#define ERR_INT_POISON (1<<31)
8664281b 725#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 726#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 727#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 728#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 729#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 730#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 731#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 732#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 733#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 734
3f1e109a
PZ
735#define FPGA_DBG 0x42300
736#define FPGA_DBG_RM_NOCLAIM (1<<31)
737
0f3b6849 738#define DERRMR 0x44050
ffe74d75
CW
739#define DERRMR_PIPEA_SCANLINE (1<<0)
740#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
741#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
742#define DERRMR_PIPEA_VBLANK (1<<3)
743#define DERRMR_PIPEA_HBLANK (1<<5)
744#define DERRMR_PIPEB_SCANLINE (1<<8)
745#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
746#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
747#define DERRMR_PIPEB_VBLANK (1<<11)
748#define DERRMR_PIPEB_HBLANK (1<<13)
749/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
750#define DERRMR_PIPEC_SCANLINE (1<<14)
751#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
752#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
753#define DERRMR_PIPEC_VBLANK (1<<21)
754#define DERRMR_PIPEC_HBLANK (1<<22)
755
0f3b6849 756
de6e2eaf
EA
757/* GM45+ chicken bits -- debug workaround bits that may be required
758 * for various sorts of correct behavior. The top 16 bits of each are
759 * the enables for writing to the corresponding low bit.
760 */
761#define _3D_CHICKEN 0x02084
4283908e 762#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
763#define _3D_CHICKEN2 0x0208c
764/* Disables pipelining of read flushes past the SF-WIZ interface.
765 * Required on all Ironlake steppings according to the B-Spec, but the
766 * particular danger of not doing so is not specified.
767 */
768# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
769#define _3D_CHICKEN3 0x02090
87f8020e 770#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 771#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 772
71cf39b1
EA
773#define MI_MODE 0x0209c
774# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 775# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 776# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 777
f8f2ac9a 778#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
779#define GEN6_GT_MODE_HI (1 << 9)
780#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 781
1ec14ad3 782#define GFX_MODE 0x02520
b095cd0a 783#define GFX_MODE_GEN7 0x0229c
5eb719cd 784#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
785#define GFX_RUN_LIST_ENABLE (1<<15)
786#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
787#define GFX_SURFACE_FAULT_ENABLE (1<<12)
788#define GFX_REPLAY_MODE (1<<11)
789#define GFX_PSMI_GRANULARITY (1<<10)
790#define GFX_PPGTT_ENABLE (1<<9)
791
a7e806de
DV
792#define VLV_DISPLAY_BASE 0x180000
793
585fb111
JB
794#define SCPD0 0x0209c /* 915+ only */
795#define IER 0x020a0
796#define IIR 0x020a4
797#define IMR 0x020a8
798#define ISR 0x020ac
07ec7ec5 799#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 800#define GCFG_DIS (1<<8)
ff763010
VS
801#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
802#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
803#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
804#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
805#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 806#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 807#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
808#define EIR 0x020b0
809#define EMR 0x020b4
810#define ESR 0x020b8
63eeaf38
JB
811#define GM45_ERROR_PAGE_TABLE (1<<5)
812#define GM45_ERROR_MEM_PRIV (1<<4)
813#define I915_ERROR_PAGE_TABLE (1<<4)
814#define GM45_ERROR_CP_PRIV (1<<3)
815#define I915_ERROR_MEMORY_REFRESH (1<<1)
816#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 817#define INSTPM 0x020c0
ee980b80 818#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
819#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
820 will not assert AGPBUSY# and will only
821 be delivered when out of C3. */
84f9f938 822#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
823#define INSTPM_TLB_INVALIDATE (1<<9)
824#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
825#define ACTHD 0x020c8
826#define FW_BLC 0x020d8
8692d00e 827#define FW_BLC2 0x020dc
585fb111 828#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
829#define FW_BLC_SELF_EN_MASK (1<<31)
830#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
831#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
832#define MM_BURST_LENGTH 0x00700000
833#define MM_FIFO_WATERMARK 0x0001F000
834#define LM_BURST_LENGTH 0x00000700
835#define LM_FIFO_WATERMARK 0x0000001F
585fb111 836#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
837
838/* Make render/texture TLB fetches lower priorty than associated data
839 * fetches. This is not turned on by default
840 */
841#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
842
843/* Isoch request wait on GTT enable (Display A/B/C streams).
844 * Make isoch requests stall on the TLB update. May cause
845 * display underruns (test mode only)
846 */
847#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
848
849/* Block grant count for isoch requests when block count is
850 * set to a finite value.
851 */
852#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
853#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
854#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
855#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
856#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
857
858/* Enable render writes to complete in C2/C3/C4 power states.
859 * If this isn't enabled, render writes are prevented in low
860 * power states. That seems bad to me.
861 */
862#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
863
864/* This acknowledges an async flip immediately instead
865 * of waiting for 2TLB fetches.
866 */
867#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
868
869/* Enables non-sequential data reads through arbiter
870 */
0206e353 871#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
872
873/* Disable FSB snooping of cacheable write cycles from binner/render
874 * command stream
875 */
876#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
877
878/* Arbiter time slice for non-isoch streams */
879#define MI_ARB_TIME_SLICE_MASK (7 << 5)
880#define MI_ARB_TIME_SLICE_1 (0 << 5)
881#define MI_ARB_TIME_SLICE_2 (1 << 5)
882#define MI_ARB_TIME_SLICE_4 (2 << 5)
883#define MI_ARB_TIME_SLICE_6 (3 << 5)
884#define MI_ARB_TIME_SLICE_8 (4 << 5)
885#define MI_ARB_TIME_SLICE_10 (5 << 5)
886#define MI_ARB_TIME_SLICE_14 (6 << 5)
887#define MI_ARB_TIME_SLICE_16 (7 << 5)
888
889/* Low priority grace period page size */
890#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
891#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
892
893/* Disable display A/B trickle feed */
894#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
895
896/* Set display plane priority */
897#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
898#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
899
585fb111 900#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 901#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
902#define CM0_IZ_OPT_DISABLE (1<<6)
903#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 904#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
905#define CM0_DEPTH_EVICT_DISABLE (1<<4)
906#define CM0_COLOR_EVICT_DISABLE (1<<3)
907#define CM0_DEPTH_WRITE_DISABLE (1<<1)
908#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 909#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 910#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
911#define GFX_FLSH_CNTL_GEN6 0x101008
912#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
913#define ECOSKPD 0x021d0
914#define ECO_GATING_CX_ONLY (1<<3)
915#define ECO_FLIP_DONE (1<<0)
585fb111 916
fb046853
JB
917#define CACHE_MODE_1 0x7004 /* IVB+ */
918#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
919
4efe0708
JB
920#define GEN6_BLITTER_ECOSKPD 0x221d0
921#define GEN6_BLITTER_LOCK_SHIFT 16
922#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
923
881f47b6 924#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
925#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
926#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
927#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
928#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 929
cc609d5d
BW
930/* On modern GEN architectures interrupt control consists of two sets
931 * of registers. The first set pertains to the ring generating the
932 * interrupt. The second control is for the functional block generating the
933 * interrupt. These are PM, GT, DE, etc.
934 *
935 * Luckily *knocks on wood* all the ring interrupt bits match up with the
936 * GT interrupt bits, so we don't need to duplicate the defines.
937 *
938 * These defines should cover us well from SNB->HSW with minor exceptions
939 * it can also work on ILK.
940 */
941#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
942#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
943#define GT_BLT_USER_INTERRUPT (1 << 22)
944#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
945#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 946#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
947#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
948#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
949#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
950#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
951#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
952#define GT_RENDER_USER_INTERRUPT (1 << 0)
953
12638c57
BW
954#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
955#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
956
35a85ac6
BW
957#define GT_PARITY_ERROR(dev) \
958 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 959 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 960
cc609d5d
BW
961/* These are all the "old" interrupts */
962#define ILK_BSD_USER_INTERRUPT (1<<5)
963#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
964#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
965#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
966#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
967#define I915_HWB_OOM_INTERRUPT (1<<13)
968#define I915_SYNC_STATUS_INTERRUPT (1<<12)
969#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
970#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
971#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
972#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
973#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
974#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
975#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
976#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
977#define I915_DEBUG_INTERRUPT (1<<2)
978#define I915_USER_INTERRUPT (1<<1)
979#define I915_ASLE_INTERRUPT (1<<0)
980#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
981
982#define GEN6_BSD_RNCID 0x12198
983
a1e969e0
BW
984#define GEN7_FF_THREAD_MODE 0x20a0
985#define GEN7_FF_SCHED_MASK 0x0077070
986#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
987#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
988#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
989#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 990#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
991#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
992#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
993#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
994#define GEN7_FF_VS_SCHED_HW (0x0<<12)
995#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
996#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
997#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
998#define GEN7_FF_DS_SCHED_HW (0x0<<4)
999
585fb111
JB
1000/*
1001 * Framebuffer compression (915+ only)
1002 */
1003
1004#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1005#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1006#define FBC_CONTROL 0x03208
1007#define FBC_CTL_EN (1<<31)
1008#define FBC_CTL_PERIODIC (1<<30)
1009#define FBC_CTL_INTERVAL_SHIFT (16)
1010#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1011#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
1012#define FBC_CTL_STRIDE_SHIFT (5)
1013#define FBC_CTL_FENCENO (1<<0)
1014#define FBC_COMMAND 0x0320c
1015#define FBC_CMD_COMPRESS (1<<0)
1016#define FBC_STATUS 0x03210
1017#define FBC_STAT_COMPRESSING (1<<31)
1018#define FBC_STAT_COMPRESSED (1<<30)
1019#define FBC_STAT_MODIFIED (1<<29)
1020#define FBC_STAT_CURRENT_LINE (1<<0)
1021#define FBC_CONTROL2 0x03214
1022#define FBC_CTL_FENCE_DBL (0<<4)
1023#define FBC_CTL_IDLE_IMM (0<<2)
1024#define FBC_CTL_IDLE_FULL (1<<2)
1025#define FBC_CTL_IDLE_LINE (2<<2)
1026#define FBC_CTL_IDLE_DEBUG (3<<2)
1027#define FBC_CTL_CPU_FENCE (1<<1)
1028#define FBC_CTL_PLANEA (0<<0)
1029#define FBC_CTL_PLANEB (1<<0)
1030#define FBC_FENCE_OFF 0x0321b
80824003 1031#define FBC_TAG 0x03300
585fb111
JB
1032
1033#define FBC_LL_SIZE (1536)
1034
74dff282
JB
1035/* Framebuffer compression for GM45+ */
1036#define DPFC_CB_BASE 0x3200
1037#define DPFC_CONTROL 0x3208
1038#define DPFC_CTL_EN (1<<31)
1039#define DPFC_CTL_PLANEA (0<<30)
1040#define DPFC_CTL_PLANEB (1<<30)
abe959c7 1041#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 1042#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1043#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1044#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1045#define DPFC_SR_EN (1<<10)
1046#define DPFC_CTL_LIMIT_1X (0<<6)
1047#define DPFC_CTL_LIMIT_2X (1<<6)
1048#define DPFC_CTL_LIMIT_4X (2<<6)
1049#define DPFC_RECOMP_CTL 0x320c
1050#define DPFC_RECOMP_STALL_EN (1<<27)
1051#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1052#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1053#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1054#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1055#define DPFC_STATUS 0x3210
1056#define DPFC_INVAL_SEG_SHIFT (16)
1057#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1058#define DPFC_COMP_SEG_SHIFT (0)
1059#define DPFC_COMP_SEG_MASK (0x000003ff)
1060#define DPFC_STATUS2 0x3214
1061#define DPFC_FENCE_YOFF 0x3218
1062#define DPFC_CHICKEN 0x3224
1063#define DPFC_HT_MODIFY (1<<31)
1064
b52eb4dc
ZY
1065/* Framebuffer compression for Ironlake */
1066#define ILK_DPFC_CB_BASE 0x43200
1067#define ILK_DPFC_CONTROL 0x43208
1068/* The bit 28-8 is reserved */
1069#define DPFC_RESERVED (0x1FFFFF00)
1070#define ILK_DPFC_RECOMP_CTL 0x4320c
1071#define ILK_DPFC_STATUS 0x43210
1072#define ILK_DPFC_FENCE_YOFF 0x43218
1073#define ILK_DPFC_CHICKEN 0x43224
1074#define ILK_FBC_RT_BASE 0x2128
1075#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1076#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1077
1078#define ILK_DISPLAY_CHICKEN1 0x42000
1079#define ILK_FBCQ_DIS (1<<22)
0206e353 1080#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1081
b52eb4dc 1082
9c04f015
YL
1083/*
1084 * Framebuffer compression for Sandybridge
1085 *
1086 * The following two registers are of type GTTMMADR
1087 */
1088#define SNB_DPFC_CTL_SA 0x100100
1089#define SNB_CPU_FENCE_ENABLE (1<<29)
1090#define DPFC_CPU_FENCE_OFFSET 0x100104
1091
abe959c7
RV
1092/* Framebuffer compression for Ivybridge */
1093#define IVB_FBC_RT_BASE 0x7020
1094
42db64ef
PZ
1095#define IPS_CTL 0x43408
1096#define IPS_ENABLE (1 << 31)
9c04f015 1097
fd3da6c9
RV
1098#define MSG_FBC_REND_STATE 0x50380
1099#define FBC_REND_NUKE (1<<2)
1100#define FBC_REND_CACHE_CLEAN (1<<1)
1101
28554164
RV
1102#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1103#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1104#define HSW_BYPASS_FBC_QUEUE (1<<22)
1105#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1106 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1107 _HSW_PIPE_SLICE_CHICKEN_1_B)
1108
d89f2071
RV
1109#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1110#define HSW_DPFC_GATING_DISABLE (1<<23)
1111
585fb111
JB
1112/*
1113 * GPIO regs
1114 */
1115#define GPIOA 0x5010
1116#define GPIOB 0x5014
1117#define GPIOC 0x5018
1118#define GPIOD 0x501c
1119#define GPIOE 0x5020
1120#define GPIOF 0x5024
1121#define GPIOG 0x5028
1122#define GPIOH 0x502c
1123# define GPIO_CLOCK_DIR_MASK (1 << 0)
1124# define GPIO_CLOCK_DIR_IN (0 << 1)
1125# define GPIO_CLOCK_DIR_OUT (1 << 1)
1126# define GPIO_CLOCK_VAL_MASK (1 << 2)
1127# define GPIO_CLOCK_VAL_OUT (1 << 3)
1128# define GPIO_CLOCK_VAL_IN (1 << 4)
1129# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1130# define GPIO_DATA_DIR_MASK (1 << 8)
1131# define GPIO_DATA_DIR_IN (0 << 9)
1132# define GPIO_DATA_DIR_OUT (1 << 9)
1133# define GPIO_DATA_VAL_MASK (1 << 10)
1134# define GPIO_DATA_VAL_OUT (1 << 11)
1135# define GPIO_DATA_VAL_IN (1 << 12)
1136# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1137
f899fc64
CW
1138#define GMBUS0 0x5100 /* clock/port select */
1139#define GMBUS_RATE_100KHZ (0<<8)
1140#define GMBUS_RATE_50KHZ (1<<8)
1141#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1142#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1143#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1144#define GMBUS_PORT_DISABLED 0
1145#define GMBUS_PORT_SSC 1
1146#define GMBUS_PORT_VGADDC 2
1147#define GMBUS_PORT_PANEL 3
1148#define GMBUS_PORT_DPC 4 /* HDMIC */
1149#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1150#define GMBUS_PORT_DPD 6 /* HDMID */
1151#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1152#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1153#define GMBUS1 0x5104 /* command/status */
1154#define GMBUS_SW_CLR_INT (1<<31)
1155#define GMBUS_SW_RDY (1<<30)
1156#define GMBUS_ENT (1<<29) /* enable timeout */
1157#define GMBUS_CYCLE_NONE (0<<25)
1158#define GMBUS_CYCLE_WAIT (1<<25)
1159#define GMBUS_CYCLE_INDEX (2<<25)
1160#define GMBUS_CYCLE_STOP (4<<25)
1161#define GMBUS_BYTE_COUNT_SHIFT 16
1162#define GMBUS_SLAVE_INDEX_SHIFT 8
1163#define GMBUS_SLAVE_ADDR_SHIFT 1
1164#define GMBUS_SLAVE_READ (1<<0)
1165#define GMBUS_SLAVE_WRITE (0<<0)
1166#define GMBUS2 0x5108 /* status */
1167#define GMBUS_INUSE (1<<15)
1168#define GMBUS_HW_WAIT_PHASE (1<<14)
1169#define GMBUS_STALL_TIMEOUT (1<<13)
1170#define GMBUS_INT (1<<12)
1171#define GMBUS_HW_RDY (1<<11)
1172#define GMBUS_SATOER (1<<10)
1173#define GMBUS_ACTIVE (1<<9)
1174#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1175#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1176#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1177#define GMBUS_NAK_EN (1<<3)
1178#define GMBUS_IDLE_EN (1<<2)
1179#define GMBUS_HW_WAIT_EN (1<<1)
1180#define GMBUS_HW_RDY_EN (1<<0)
1181#define GMBUS5 0x5120 /* byte index */
1182#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1183
585fb111
JB
1184/*
1185 * Clock control & power management
1186 */
1187
1188#define VGA0 0x6000
1189#define VGA1 0x6004
1190#define VGA_PD 0x6010
1191#define VGA0_PD_P2_DIV_4 (1 << 7)
1192#define VGA0_PD_P1_DIV_2 (1 << 5)
1193#define VGA0_PD_P1_SHIFT 0
1194#define VGA0_PD_P1_MASK (0x1f << 0)
1195#define VGA1_PD_P2_DIV_4 (1 << 15)
1196#define VGA1_PD_P1_DIV_2 (1 << 13)
1197#define VGA1_PD_P1_SHIFT 8
1198#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1199#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1200#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1201#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1202#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1203#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1204#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1205#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1206#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1207#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1208#define DPLL_VGA_MODE_DIS (1 << 28)
1209#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1210#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1211#define DPLL_MODE_MASK (3 << 26)
1212#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1213#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1214#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1215#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1216#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1217#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1218#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1219#define DPLL_LOCK_VLV (1<<15)
598fac6b 1220#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1221#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1222#define DPLL_PORTC_READY_MASK (0xf << 4)
1223#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1224
585fb111
JB
1225#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1226/*
1227 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1228 * this field (only one bit may be set).
1229 */
1230#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1231#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1232#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1233/* i830, required in DVO non-gang */
1234#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1235#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1236#define PLL_REF_INPUT_DREFCLK (0 << 13)
1237#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1238#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1239#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1240#define PLL_REF_INPUT_MASK (3 << 13)
1241#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1242/* Ironlake */
b9055052
ZW
1243# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1244# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1245# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1246# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1247# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1248
585fb111
JB
1249/*
1250 * Parallel to Serial Load Pulse phase selection.
1251 * Selects the phase for the 10X DPLL clock for the PCIe
1252 * digital display port. The range is 4 to 13; 10 or more
1253 * is just a flip delay. The default is 6
1254 */
1255#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1256#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1257/*
1258 * SDVO multiplier for 945G/GM. Not used on 965.
1259 */
1260#define SDVO_MULTIPLIER_MASK 0x000000ff
1261#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1262#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1263#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1264/*
1265 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1266 *
1267 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1268 */
1269#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1270#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1271/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1272#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1273#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1274/*
1275 * SDVO/UDI pixel multiplier.
1276 *
1277 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1278 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1279 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1280 * dummy bytes in the datastream at an increased clock rate, with both sides of
1281 * the link knowing how many bytes are fill.
1282 *
1283 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1284 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1285 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1286 * through an SDVO command.
1287 *
1288 * This register field has values of multiplication factor minus 1, with
1289 * a maximum multiplier of 5 for SDVO.
1290 */
1291#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1292#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1293/*
1294 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1295 * This best be set to the default value (3) or the CRT won't work. No,
1296 * I don't entirely understand what this does...
1297 */
1298#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1299#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1300#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1301#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1302
9db4a9c7
JB
1303#define _FPA0 0x06040
1304#define _FPA1 0x06044
1305#define _FPB0 0x06048
1306#define _FPB1 0x0604c
1307#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1308#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1309#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1310#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1311#define FP_N_DIV_SHIFT 16
1312#define FP_M1_DIV_MASK 0x00003f00
1313#define FP_M1_DIV_SHIFT 8
1314#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1315#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1316#define FP_M2_DIV_SHIFT 0
1317#define DPLL_TEST 0x606c
1318#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1319#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1320#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1321#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1322#define DPLLB_TEST_N_BYPASS (1 << 19)
1323#define DPLLB_TEST_M_BYPASS (1 << 18)
1324#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1325#define DPLLA_TEST_N_BYPASS (1 << 3)
1326#define DPLLA_TEST_M_BYPASS (1 << 2)
1327#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1328#define D_STATE 0x6104
dc96e9b8 1329#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1330#define DSTATE_PLL_D3_OFF (1<<3)
1331#define DSTATE_GFX_CLOCK_GATING (1<<1)
1332#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1333#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1334# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1335# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1336# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1337# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1338# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1339# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1340# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1341# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1342# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1343# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1344# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1345# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1346# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1347# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1348# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1349# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1350# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1351# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1352# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1353# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1354# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1355# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1356# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1357# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1358# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1359# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1360# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1361# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1362/**
1363 * This bit must be set on the 830 to prevent hangs when turning off the
1364 * overlay scaler.
1365 */
1366# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1367# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1368# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1369# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1370# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1371
1372#define RENCLK_GATE_D1 0x6204
1373# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1374# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1375# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1376# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1377# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1378# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1379# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1380# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1381# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1382/** This bit must be unset on 855,865 */
1383# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1384# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1385# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1386# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1387/** This bit must be set on 855,865. */
1388# define SV_CLOCK_GATE_DISABLE (1 << 0)
1389# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1390# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1391# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1392# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1393# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1394# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1395# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1396# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1397# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1398# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1399# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1400# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1401# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1402# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1403# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1404# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1405# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1406
1407# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1408/** This bit must always be set on 965G/965GM */
1409# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1410# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1411# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1412# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1413# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1414# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1415/** This bit must always be set on 965G */
1416# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1417# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1418# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1419# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1420# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1421# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1422# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1423# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1424# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1425# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1426# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1427# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1428# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1429# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1430# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1431# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1432# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1433# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1434# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1435
1436#define RENCLK_GATE_D2 0x6208
1437#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1438#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1439#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1440#define RAMCLK_GATE_D 0x6210 /* CRL only */
1441#define DEUC 0x6214 /* CRL only */
585fb111 1442
d88b2270 1443#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1444#define FW_CSPWRDWNEN (1<<15)
1445
e0d8d59b
VS
1446#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1447
24eb2d59
CML
1448#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1449#define CDCLK_FREQ_SHIFT 4
1450#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1451#define CZCLK_FREQ_MASK 0xf
1452#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1453
585fb111
JB
1454/*
1455 * Palette regs
1456 */
1457
4b059985
VS
1458#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1459#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1460#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1461
673a394b
EA
1462/* MCH MMIO space */
1463
1464/*
1465 * MCHBAR mirror.
1466 *
1467 * This mirrors the MCHBAR MMIO space whose location is determined by
1468 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1469 * every way. It is not accessible from the CP register read instructions.
1470 *
515b2392
PZ
1471 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1472 * just read.
673a394b
EA
1473 */
1474#define MCHBAR_MIRROR_BASE 0x10000
1475
1398261a
YL
1476#define MCHBAR_MIRROR_BASE_SNB 0x140000
1477
3ebecd07
CW
1478/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1479#define DCLK 0x5e04
1480
673a394b
EA
1481/** 915-945 and GM965 MCH register controlling DRAM channel access */
1482#define DCC 0x10200
1483#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1484#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1485#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1486#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1487#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1488#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1489
95534263
LP
1490/** Pineview MCH register contains DDR3 setting */
1491#define CSHRDDR3CTL 0x101a8
1492#define CSHRDDR3CTL_DDR3 (1 << 2)
1493
673a394b
EA
1494/** 965 MCH register controlling DRAM channel configuration */
1495#define C0DRB3 0x10206
1496#define C1DRB3 0x10606
1497
f691e2f4
DV
1498/** snb MCH registers for reading the DRAM channel configuration */
1499#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1500#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1501#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1502#define MAD_DIMM_ECC_MASK (0x3 << 24)
1503#define MAD_DIMM_ECC_OFF (0x0 << 24)
1504#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1505#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1506#define MAD_DIMM_ECC_ON (0x3 << 24)
1507#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1508#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1509#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1510#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1511#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1512#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1513#define MAD_DIMM_A_SELECT (0x1 << 16)
1514/* DIMM sizes are in multiples of 256mb. */
1515#define MAD_DIMM_B_SIZE_SHIFT 8
1516#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1517#define MAD_DIMM_A_SIZE_SHIFT 0
1518#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1519
1d7aaa0c
DV
1520/** snb MCH registers for priority tuning */
1521#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1522#define MCH_SSKPD_WM0_MASK 0x3f
1523#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1524
ec013e7f
JB
1525#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1526
b11248df
KP
1527/* Clocking configuration register */
1528#define CLKCFG 0x10c00
7662c8bd 1529#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1530#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1531#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1532#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1533#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1534#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1535/* Note, below two are guess */
b11248df 1536#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1537#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1538#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1539#define CLKCFG_MEM_533 (1 << 4)
1540#define CLKCFG_MEM_667 (2 << 4)
1541#define CLKCFG_MEM_800 (3 << 4)
1542#define CLKCFG_MEM_MASK (7 << 4)
1543
ea056c14
JB
1544#define TSC1 0x11001
1545#define TSE (1<<0)
7648fa99
JB
1546#define TR1 0x11006
1547#define TSFS 0x11020
1548#define TSFS_SLOPE_MASK 0x0000ff00
1549#define TSFS_SLOPE_SHIFT 8
1550#define TSFS_INTR_MASK 0x000000ff
1551
f97108d1
JB
1552#define CRSTANDVID 0x11100
1553#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1554#define PXVFREQ_PX_MASK 0x7f000000
1555#define PXVFREQ_PX_SHIFT 24
1556#define VIDFREQ_BASE 0x11110
1557#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1558#define VIDFREQ2 0x11114
1559#define VIDFREQ3 0x11118
1560#define VIDFREQ4 0x1111c
1561#define VIDFREQ_P0_MASK 0x1f000000
1562#define VIDFREQ_P0_SHIFT 24
1563#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1564#define VIDFREQ_P0_CSCLK_SHIFT 20
1565#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1566#define VIDFREQ_P0_CRCLK_SHIFT 16
1567#define VIDFREQ_P1_MASK 0x00001f00
1568#define VIDFREQ_P1_SHIFT 8
1569#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1570#define VIDFREQ_P1_CSCLK_SHIFT 4
1571#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1572#define INTTOEXT_BASE_ILK 0x11300
1573#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1574#define INTTOEXT_MAP3_SHIFT 24
1575#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1576#define INTTOEXT_MAP2_SHIFT 16
1577#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1578#define INTTOEXT_MAP1_SHIFT 8
1579#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1580#define INTTOEXT_MAP0_SHIFT 0
1581#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1582#define MEMSWCTL 0x11170 /* Ironlake only */
1583#define MEMCTL_CMD_MASK 0xe000
1584#define MEMCTL_CMD_SHIFT 13
1585#define MEMCTL_CMD_RCLK_OFF 0
1586#define MEMCTL_CMD_RCLK_ON 1
1587#define MEMCTL_CMD_CHFREQ 2
1588#define MEMCTL_CMD_CHVID 3
1589#define MEMCTL_CMD_VMMOFF 4
1590#define MEMCTL_CMD_VMMON 5
1591#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1592 when command complete */
1593#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1594#define MEMCTL_FREQ_SHIFT 8
1595#define MEMCTL_SFCAVM (1<<7)
1596#define MEMCTL_TGT_VID_MASK 0x007f
1597#define MEMIHYST 0x1117c
1598#define MEMINTREN 0x11180 /* 16 bits */
1599#define MEMINT_RSEXIT_EN (1<<8)
1600#define MEMINT_CX_SUPR_EN (1<<7)
1601#define MEMINT_CONT_BUSY_EN (1<<6)
1602#define MEMINT_AVG_BUSY_EN (1<<5)
1603#define MEMINT_EVAL_CHG_EN (1<<4)
1604#define MEMINT_MON_IDLE_EN (1<<3)
1605#define MEMINT_UP_EVAL_EN (1<<2)
1606#define MEMINT_DOWN_EVAL_EN (1<<1)
1607#define MEMINT_SW_CMD_EN (1<<0)
1608#define MEMINTRSTR 0x11182 /* 16 bits */
1609#define MEM_RSEXIT_MASK 0xc000
1610#define MEM_RSEXIT_SHIFT 14
1611#define MEM_CONT_BUSY_MASK 0x3000
1612#define MEM_CONT_BUSY_SHIFT 12
1613#define MEM_AVG_BUSY_MASK 0x0c00
1614#define MEM_AVG_BUSY_SHIFT 10
1615#define MEM_EVAL_CHG_MASK 0x0300
1616#define MEM_EVAL_BUSY_SHIFT 8
1617#define MEM_MON_IDLE_MASK 0x00c0
1618#define MEM_MON_IDLE_SHIFT 6
1619#define MEM_UP_EVAL_MASK 0x0030
1620#define MEM_UP_EVAL_SHIFT 4
1621#define MEM_DOWN_EVAL_MASK 0x000c
1622#define MEM_DOWN_EVAL_SHIFT 2
1623#define MEM_SW_CMD_MASK 0x0003
1624#define MEM_INT_STEER_GFX 0
1625#define MEM_INT_STEER_CMR 1
1626#define MEM_INT_STEER_SMI 2
1627#define MEM_INT_STEER_SCI 3
1628#define MEMINTRSTS 0x11184
1629#define MEMINT_RSEXIT (1<<7)
1630#define MEMINT_CONT_BUSY (1<<6)
1631#define MEMINT_AVG_BUSY (1<<5)
1632#define MEMINT_EVAL_CHG (1<<4)
1633#define MEMINT_MON_IDLE (1<<3)
1634#define MEMINT_UP_EVAL (1<<2)
1635#define MEMINT_DOWN_EVAL (1<<1)
1636#define MEMINT_SW_CMD (1<<0)
1637#define MEMMODECTL 0x11190
1638#define MEMMODE_BOOST_EN (1<<31)
1639#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1640#define MEMMODE_BOOST_FREQ_SHIFT 24
1641#define MEMMODE_IDLE_MODE_MASK 0x00030000
1642#define MEMMODE_IDLE_MODE_SHIFT 16
1643#define MEMMODE_IDLE_MODE_EVAL 0
1644#define MEMMODE_IDLE_MODE_CONT 1
1645#define MEMMODE_HWIDLE_EN (1<<15)
1646#define MEMMODE_SWMODE_EN (1<<14)
1647#define MEMMODE_RCLK_GATE (1<<13)
1648#define MEMMODE_HW_UPDATE (1<<12)
1649#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1650#define MEMMODE_FSTART_SHIFT 8
1651#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1652#define MEMMODE_FMAX_SHIFT 4
1653#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1654#define RCBMAXAVG 0x1119c
1655#define MEMSWCTL2 0x1119e /* Cantiga only */
1656#define SWMEMCMD_RENDER_OFF (0 << 13)
1657#define SWMEMCMD_RENDER_ON (1 << 13)
1658#define SWMEMCMD_SWFREQ (2 << 13)
1659#define SWMEMCMD_TARVID (3 << 13)
1660#define SWMEMCMD_VRM_OFF (4 << 13)
1661#define SWMEMCMD_VRM_ON (5 << 13)
1662#define CMDSTS (1<<12)
1663#define SFCAVM (1<<11)
1664#define SWFREQ_MASK 0x0380 /* P0-7 */
1665#define SWFREQ_SHIFT 7
1666#define TARVID_MASK 0x001f
1667#define MEMSTAT_CTG 0x111a0
1668#define RCBMINAVG 0x111a0
1669#define RCUPEI 0x111b0
1670#define RCDNEI 0x111b4
88271da3
JB
1671#define RSTDBYCTL 0x111b8
1672#define RS1EN (1<<31)
1673#define RS2EN (1<<30)
1674#define RS3EN (1<<29)
1675#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1676#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1677#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1678#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1679#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1680#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1681#define RSX_STATUS_MASK (7<<20)
1682#define RSX_STATUS_ON (0<<20)
1683#define RSX_STATUS_RC1 (1<<20)
1684#define RSX_STATUS_RC1E (2<<20)
1685#define RSX_STATUS_RS1 (3<<20)
1686#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1687#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1688#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1689#define RSX_STATUS_RSVD2 (7<<20)
1690#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1691#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1692#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1693#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1694#define RS1CONTSAV_MASK (3<<14)
1695#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1696#define RS1CONTSAV_RSVD (1<<14)
1697#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1698#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1699#define NORMSLEXLAT_MASK (3<<12)
1700#define SLOW_RS123 (0<<12)
1701#define SLOW_RS23 (1<<12)
1702#define SLOW_RS3 (2<<12)
1703#define NORMAL_RS123 (3<<12)
1704#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1705#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1706#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1707#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1708#define RS_CSTATE_MASK (3<<4)
1709#define RS_CSTATE_C367_RS1 (0<<4)
1710#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1711#define RS_CSTATE_RSVD (2<<4)
1712#define RS_CSTATE_C367_RS2 (3<<4)
1713#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1714#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1715#define VIDCTL 0x111c0
1716#define VIDSTS 0x111c8
1717#define VIDSTART 0x111cc /* 8 bits */
1718#define MEMSTAT_ILK 0x111f8
1719#define MEMSTAT_VID_MASK 0x7f00
1720#define MEMSTAT_VID_SHIFT 8
1721#define MEMSTAT_PSTATE_MASK 0x00f8
1722#define MEMSTAT_PSTATE_SHIFT 3
1723#define MEMSTAT_MON_ACTV (1<<2)
1724#define MEMSTAT_SRC_CTL_MASK 0x0003
1725#define MEMSTAT_SRC_CTL_CORE 0
1726#define MEMSTAT_SRC_CTL_TRB 1
1727#define MEMSTAT_SRC_CTL_THM 2
1728#define MEMSTAT_SRC_CTL_STDBY 3
1729#define RCPREVBSYTUPAVG 0x113b8
1730#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1731#define PMMISC 0x11214
1732#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1733#define SDEW 0x1124c
1734#define CSIEW0 0x11250
1735#define CSIEW1 0x11254
1736#define CSIEW2 0x11258
1737#define PEW 0x1125c
1738#define DEW 0x11270
1739#define MCHAFE 0x112c0
1740#define CSIEC 0x112e0
1741#define DMIEC 0x112e4
1742#define DDREC 0x112e8
1743#define PEG0EC 0x112ec
1744#define PEG1EC 0x112f0
1745#define GFXEC 0x112f4
1746#define RPPREVBSYTUPAVG 0x113b8
1747#define RPPREVBSYTDNAVG 0x113bc
1748#define ECR 0x11600
1749#define ECR_GPFE (1<<31)
1750#define ECR_IMONE (1<<30)
1751#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1752#define OGW0 0x11608
1753#define OGW1 0x1160c
1754#define EG0 0x11610
1755#define EG1 0x11614
1756#define EG2 0x11618
1757#define EG3 0x1161c
1758#define EG4 0x11620
1759#define EG5 0x11624
1760#define EG6 0x11628
1761#define EG7 0x1162c
1762#define PXW 0x11664
1763#define PXWL 0x11680
1764#define LCFUSE02 0x116c0
1765#define LCFUSE_HIV_MASK 0x000000ff
1766#define CSIPLL0 0x12c10
1767#define DDRMPLL1 0X12c20
7d57382e
EA
1768#define PEG_BAND_GAP_DATA 0x14d68
1769
c4de7b0f
CW
1770#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1771#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1772#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1773
3b8d8d91
JB
1774#define GEN6_GT_PERF_STATUS 0x145948
1775#define GEN6_RP_STATE_LIMITS 0x145994
1776#define GEN6_RP_STATE_CAP 0x145998
1777
aa40d6bb
ZN
1778/*
1779 * Logical Context regs
1780 */
1781#define CCID 0x2180
1782#define CCID_EN (1<<0)
e8016055
VS
1783/*
1784 * Notes on SNB/IVB/VLV context size:
1785 * - Power context is saved elsewhere (LLC or stolen)
1786 * - Ring/execlist context is saved on SNB, not on IVB
1787 * - Extended context size already includes render context size
1788 * - We always need to follow the extended context size.
1789 * SNB BSpec has comments indicating that we should use the
1790 * render context size instead if execlists are disabled, but
1791 * based on empirical testing that's just nonsense.
1792 * - Pipelined/VF state is saved on SNB/IVB respectively
1793 * - GT1 size just indicates how much of render context
1794 * doesn't need saving on GT1
1795 */
fe1cc68f
BW
1796#define CXT_SIZE 0x21a0
1797#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1798#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1799#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1800#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1801#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1802#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1803 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1804 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1805#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1806#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1807#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1808#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1809#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1810#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1811#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1812#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1813 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1814/* Haswell does have the CXT_SIZE register however it does not appear to be
1815 * valid. Now, docs explain in dwords what is in the context object. The full
1816 * size is 70720 bytes, however, the power context and execlist context will
1817 * never be saved (power context is stored elsewhere, and execlists don't work
1818 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1819 */
1820#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1821
e454a05d
JB
1822#define VLV_CLK_CTL2 0x101104
1823#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1824
585fb111
JB
1825/*
1826 * Overlay regs
1827 */
1828
1829#define OVADD 0x30000
1830#define DOVSTA 0x30008
1831#define OC_BUF (0x3<<20)
1832#define OGAMC5 0x30010
1833#define OGAMC4 0x30014
1834#define OGAMC3 0x30018
1835#define OGAMC2 0x3001c
1836#define OGAMC1 0x30020
1837#define OGAMC0 0x30024
1838
1839/*
1840 * Display engine regs
1841 */
1842
8bf1e9f1
SH
1843/* Pipe A CRC regs */
1844#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1845#define PIPE_CRC_ENABLE (1 << 31)
1846#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1847#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1848#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
5a6b5c84
DV
1849#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1850#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1851#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1852/* embedded DP port on the north display block, reserved on ivb */
1853#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1854#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
1855#define _PIPE_CRC_RES_1_A_IVB 0x60064
1856#define _PIPE_CRC_RES_2_A_IVB 0x60068
1857#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1858#define _PIPE_CRC_RES_4_A_IVB 0x60070
1859#define _PIPE_CRC_RES_5_A_IVB 0x60074
1860
0b5c5ed0
DV
1861#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1862#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1863#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1864#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1865#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
8bf1e9f1
SH
1866
1867/* Pipe B CRC regs */
5a6b5c84
DV
1868#define _PIPE_CRC_CTL_B 0x61050
1869#define _PIPE_CRC_RES_1_B_IVB 0x61064
1870#define _PIPE_CRC_RES_2_B_IVB 0x61068
1871#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1872#define _PIPE_CRC_RES_4_B_IVB 0x61070
1873#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1
SH
1874
1875#define PIPE_CRC_CTL(pipe) _PIPE(pipe, _PIPE_CRC_CTL_A, _PIPE_CRC_CTL_B)
1876#define PIPE_CRC_RES_1_IVB(pipe) \
1877 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1878#define PIPE_CRC_RES_2_IVB(pipe) \
1879 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1880#define PIPE_CRC_RES_3_IVB(pipe) \
1881 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1882#define PIPE_CRC_RES_4_IVB(pipe) \
1883 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1884#define PIPE_CRC_RES_5_IVB(pipe) \
1885 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1886
0b5c5ed0
DV
1887#define PIPE_CRC_RES_RED(pipe) \
1888 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1889#define PIPE_CRC_RES_GREEN(pipe) \
1890 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1891#define PIPE_CRC_RES_BLUE(pipe) \
1892 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1893#define PIPE_CRC_RES_RES1_I915(pipe) \
1894 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1895#define PIPE_CRC_RES_RES2_G4X(pipe) \
1896 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
5a6b5c84 1897
585fb111 1898/* Pipe A timing regs */
4e8e7eb7
VS
1899#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1900#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1901#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1902#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1903#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1904#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1905#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1906#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1907#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1908
1909/* Pipe B timing regs */
4e8e7eb7
VS
1910#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1911#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1912#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1913#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1914#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1915#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1916#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1917#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1918#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1919
fe2b8f9d
PZ
1920#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1921#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1922#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1923#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1924#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1925#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1926#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1927#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1928
2b28bb1b 1929/* HSW eDP PSR registers */
18b5992c
BW
1930#define EDP_PSR_BASE(dev) 0x64800
1931#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
1932#define EDP_PSR_ENABLE (1<<31)
1933#define EDP_PSR_LINK_DISABLE (0<<27)
1934#define EDP_PSR_LINK_STANDBY (1<<27)
1935#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1936#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1937#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1938#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1939#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1940#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1941#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1942#define EDP_PSR_TP1_TP2_SEL (0<<11)
1943#define EDP_PSR_TP1_TP3_SEL (1<<11)
1944#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1945#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1946#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1947#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1948#define EDP_PSR_TP1_TIME_500us (0<<4)
1949#define EDP_PSR_TP1_TIME_100us (1<<4)
1950#define EDP_PSR_TP1_TIME_2500us (2<<4)
1951#define EDP_PSR_TP1_TIME_0us (3<<4)
1952#define EDP_PSR_IDLE_FRAME_SHIFT 0
1953
18b5992c
BW
1954#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1955#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 1956#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 1957#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 1958#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
1959#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1960#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1961#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 1962
18b5992c 1963#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 1964#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1965#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1966#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1967#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1968#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1969#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1970#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1971#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1972#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1973#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1974#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1975#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1976#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1977#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1978#define EDP_PSR_STATUS_COUNT_SHIFT 16
1979#define EDP_PSR_STATUS_COUNT_MASK 0xf
1980#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1981#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1982#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1983#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1984#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1985#define EDP_PSR_STATUS_IDLE_MASK 0xf
1986
18b5992c 1987#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 1988#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 1989
18b5992c 1990#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
1991#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1992#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1993#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1994
585fb111
JB
1995/* VGA port control */
1996#define ADPA 0x61100
ebc0fd88 1997#define PCH_ADPA 0xe1100
540a8950 1998#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1999
585fb111
JB
2000#define ADPA_DAC_ENABLE (1<<31)
2001#define ADPA_DAC_DISABLE 0
2002#define ADPA_PIPE_SELECT_MASK (1<<30)
2003#define ADPA_PIPE_A_SELECT 0
2004#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2005#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2006/* CPT uses bits 29:30 for pch transcoder select */
2007#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2008#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2009#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2010#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2011#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2012#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2013#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2014#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2015#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2016#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2017#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2018#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2019#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2020#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2021#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2022#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2023#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2024#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2025#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2026#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2027#define ADPA_SETS_HVPOLARITY 0
60222c0c 2028#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2029#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2030#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2031#define ADPA_HSYNC_CNTL_ENABLE 0
2032#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2033#define ADPA_VSYNC_ACTIVE_LOW 0
2034#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2035#define ADPA_HSYNC_ACTIVE_LOW 0
2036#define ADPA_DPMS_MASK (~(3<<10))
2037#define ADPA_DPMS_ON (0<<10)
2038#define ADPA_DPMS_SUSPEND (1<<10)
2039#define ADPA_DPMS_STANDBY (2<<10)
2040#define ADPA_DPMS_OFF (3<<10)
2041
939fe4d7 2042
585fb111 2043/* Hotplug control (945+ only) */
67d62c57 2044#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
2045#define PORTB_HOTPLUG_INT_EN (1 << 29)
2046#define PORTC_HOTPLUG_INT_EN (1 << 28)
2047#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2048#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2049#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2050#define TV_HOTPLUG_INT_EN (1 << 18)
2051#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2052#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2053 PORTC_HOTPLUG_INT_EN | \
2054 PORTD_HOTPLUG_INT_EN | \
2055 SDVOC_HOTPLUG_INT_EN | \
2056 SDVOB_HOTPLUG_INT_EN | \
2057 CRT_HOTPLUG_INT_EN)
585fb111 2058#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2059#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2060/* must use period 64 on GM45 according to docs */
2061#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2062#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2063#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2064#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2065#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2066#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2067#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2068#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2069#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2070#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2071#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2072#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2073
67d62c57 2074#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
2075/*
2076 * HDMI/DP bits are gen4+
2077 *
2078 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2079 * Please check the detailed lore in the commit message for for experimental
2080 * evidence.
2081 */
2082#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 2083#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 2084#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
2085#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2086#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2087#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2088/* CRT/TV common between gen3+ */
585fb111
JB
2089#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2090#define TV_HOTPLUG_INT_STATUS (1 << 10)
2091#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2092#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2093#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2094#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
2095/* SDVO is different across gen3/4 */
2096#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2097#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2098/*
2099 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2100 * since reality corrobates that they're the same as on gen3. But keep these
2101 * bits here (and the comment!) to help any other lost wanderers back onto the
2102 * right tracks.
2103 */
084b612e
CW
2104#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2105#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2106#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2107#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2108#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2109 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2110 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2111 PORTB_HOTPLUG_INT_STATUS | \
2112 PORTC_HOTPLUG_INT_STATUS | \
2113 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2114
2115#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2116 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2117 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2118 PORTB_HOTPLUG_INT_STATUS | \
2119 PORTC_HOTPLUG_INT_STATUS | \
2120 PORTD_HOTPLUG_INT_STATUS)
585fb111 2121
c20cd312
PZ
2122/* SDVO and HDMI port control.
2123 * The same register may be used for SDVO or HDMI */
2124#define GEN3_SDVOB 0x61140
2125#define GEN3_SDVOC 0x61160
2126#define GEN4_HDMIB GEN3_SDVOB
2127#define GEN4_HDMIC GEN3_SDVOC
2128#define PCH_SDVOB 0xe1140
2129#define PCH_HDMIB PCH_SDVOB
2130#define PCH_HDMIC 0xe1150
2131#define PCH_HDMID 0xe1160
2132
2133/* Gen 3 SDVO bits: */
2134#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2135#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2136#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2137#define SDVO_PIPE_B_SELECT (1 << 30)
2138#define SDVO_STALL_SELECT (1 << 29)
2139#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2140/**
2141 * 915G/GM SDVO pixel multiplier.
585fb111 2142 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2143 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2144 */
c20cd312 2145#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2146#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2147#define SDVO_PHASE_SELECT_MASK (15 << 19)
2148#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2149#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2150#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2151#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2152#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2153#define SDVO_DETECTED (1 << 2)
585fb111 2154/* Bits to be preserved when writing */
c20cd312
PZ
2155#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2156 SDVO_INTERRUPT_ENABLE)
2157#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2158
2159/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2160#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2161#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2162#define SDVO_ENCODING_SDVO (0 << 10)
2163#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2164#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2165#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2166#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2167#define SDVO_AUDIO_ENABLE (1 << 6)
2168/* VSYNC/HSYNC bits new with 965, default is to be set */
2169#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2170#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2171
2172/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2173#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2174#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2175
2176/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2177#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2178#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2179
585fb111
JB
2180
2181/* DVO port control */
2182#define DVOA 0x61120
2183#define DVOB 0x61140
2184#define DVOC 0x61160
2185#define DVO_ENABLE (1 << 31)
2186#define DVO_PIPE_B_SELECT (1 << 30)
2187#define DVO_PIPE_STALL_UNUSED (0 << 28)
2188#define DVO_PIPE_STALL (1 << 28)
2189#define DVO_PIPE_STALL_TV (2 << 28)
2190#define DVO_PIPE_STALL_MASK (3 << 28)
2191#define DVO_USE_VGA_SYNC (1 << 15)
2192#define DVO_DATA_ORDER_I740 (0 << 14)
2193#define DVO_DATA_ORDER_FP (1 << 14)
2194#define DVO_VSYNC_DISABLE (1 << 11)
2195#define DVO_HSYNC_DISABLE (1 << 10)
2196#define DVO_VSYNC_TRISTATE (1 << 9)
2197#define DVO_HSYNC_TRISTATE (1 << 8)
2198#define DVO_BORDER_ENABLE (1 << 7)
2199#define DVO_DATA_ORDER_GBRG (1 << 6)
2200#define DVO_DATA_ORDER_RGGB (0 << 6)
2201#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2202#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2203#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2204#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2205#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2206#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2207#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2208#define DVO_PRESERVE_MASK (0x7<<24)
2209#define DVOA_SRCDIM 0x61124
2210#define DVOB_SRCDIM 0x61144
2211#define DVOC_SRCDIM 0x61164
2212#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2213#define DVO_SRCDIM_VERTICAL_SHIFT 0
2214
2215/* LVDS port control */
2216#define LVDS 0x61180
2217/*
2218 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2219 * the DPLL semantics change when the LVDS is assigned to that pipe.
2220 */
2221#define LVDS_PORT_EN (1 << 31)
2222/* Selects pipe B for LVDS data. Must be set on pre-965. */
2223#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2224#define LVDS_PIPE_MASK (1 << 30)
1519b995 2225#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2226/* LVDS dithering flag on 965/g4x platform */
2227#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2228/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2229#define LVDS_VSYNC_POLARITY (1 << 21)
2230#define LVDS_HSYNC_POLARITY (1 << 20)
2231
a3e17eb8
ZY
2232/* Enable border for unscaled (or aspect-scaled) display */
2233#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2234/*
2235 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2236 * pixel.
2237 */
2238#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2239#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2240#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2241/*
2242 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2243 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2244 * on.
2245 */
2246#define LVDS_A3_POWER_MASK (3 << 6)
2247#define LVDS_A3_POWER_DOWN (0 << 6)
2248#define LVDS_A3_POWER_UP (3 << 6)
2249/*
2250 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2251 * is set.
2252 */
2253#define LVDS_CLKB_POWER_MASK (3 << 4)
2254#define LVDS_CLKB_POWER_DOWN (0 << 4)
2255#define LVDS_CLKB_POWER_UP (3 << 4)
2256/*
2257 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2258 * setting for whether we are in dual-channel mode. The B3 pair will
2259 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2260 */
2261#define LVDS_B0B3_POWER_MASK (3 << 2)
2262#define LVDS_B0B3_POWER_DOWN (0 << 2)
2263#define LVDS_B0B3_POWER_UP (3 << 2)
2264
3c17fe4b
DH
2265/* Video Data Island Packet control */
2266#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2267/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2268 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2269 * of the infoframe structure specified by CEA-861. */
2270#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2271#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2272#define VIDEO_DIP_CTL 0x61170
2da8af54 2273/* Pre HSW: */
3c17fe4b
DH
2274#define VIDEO_DIP_ENABLE (1 << 31)
2275#define VIDEO_DIP_PORT_B (1 << 29)
2276#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2277#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2278#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2279#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2280#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2281#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2282#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2283#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2284#define VIDEO_DIP_SELECT_AVI (0 << 19)
2285#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2286#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2287#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2288#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2289#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2290#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2291#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2292/* HSW and later: */
0dd87d20
PZ
2293#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2294#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2295#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2296#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2297#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2298#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2299
585fb111
JB
2300/* Panel power sequencing */
2301#define PP_STATUS 0x61200
2302#define PP_ON (1 << 31)
2303/*
2304 * Indicates that all dependencies of the panel are on:
2305 *
2306 * - PLL enabled
2307 * - pipe enabled
2308 * - LVDS/DVOB/DVOC on
2309 */
2310#define PP_READY (1 << 30)
2311#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2312#define PP_SEQUENCE_POWER_UP (1 << 28)
2313#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2314#define PP_SEQUENCE_MASK (3 << 28)
2315#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2316#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2317#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2318#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2319#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2320#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2321#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2322#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2323#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2324#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2325#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2326#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2327#define PP_CONTROL 0x61204
2328#define POWER_TARGET_ON (1 << 0)
2329#define PP_ON_DELAYS 0x61208
2330#define PP_OFF_DELAYS 0x6120c
2331#define PP_DIVISOR 0x61210
2332
2333/* Panel fitting */
7e470abf 2334#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2335#define PFIT_ENABLE (1 << 31)
2336#define PFIT_PIPE_MASK (3 << 29)
2337#define PFIT_PIPE_SHIFT 29
2338#define VERT_INTERP_DISABLE (0 << 10)
2339#define VERT_INTERP_BILINEAR (1 << 10)
2340#define VERT_INTERP_MASK (3 << 10)
2341#define VERT_AUTO_SCALE (1 << 9)
2342#define HORIZ_INTERP_DISABLE (0 << 6)
2343#define HORIZ_INTERP_BILINEAR (1 << 6)
2344#define HORIZ_INTERP_MASK (3 << 6)
2345#define HORIZ_AUTO_SCALE (1 << 5)
2346#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2347#define PFIT_FILTER_FUZZY (0 << 24)
2348#define PFIT_SCALING_AUTO (0 << 26)
2349#define PFIT_SCALING_PROGRAMMED (1 << 26)
2350#define PFIT_SCALING_PILLAR (2 << 26)
2351#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2352#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2353/* Pre-965 */
2354#define PFIT_VERT_SCALE_SHIFT 20
2355#define PFIT_VERT_SCALE_MASK 0xfff00000
2356#define PFIT_HORIZ_SCALE_SHIFT 4
2357#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2358/* 965+ */
2359#define PFIT_VERT_SCALE_SHIFT_965 16
2360#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2361#define PFIT_HORIZ_SCALE_SHIFT_965 0
2362#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2363
7e470abf 2364#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2365
2366/* Backlight control */
12569ad6 2367#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2368#define BLM_PWM_ENABLE (1 << 31)
2369#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2370#define BLM_PIPE_SELECT (1 << 29)
2371#define BLM_PIPE_SELECT_IVB (3 << 29)
2372#define BLM_PIPE_A (0 << 29)
2373#define BLM_PIPE_B (1 << 29)
2374#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2375#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2376#define BLM_TRANSCODER_B BLM_PIPE_B
2377#define BLM_TRANSCODER_C BLM_PIPE_C
2378#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2379#define BLM_PIPE(pipe) ((pipe) << 29)
2380#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2381#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2382#define BLM_PHASE_IN_ENABLE (1 << 25)
2383#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2384#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2385#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2386#define BLM_PHASE_IN_COUNT_SHIFT (8)
2387#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2388#define BLM_PHASE_IN_INCR_SHIFT (0)
2389#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2390#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2391/*
2392 * This is the most significant 15 bits of the number of backlight cycles in a
2393 * complete cycle of the modulated backlight control.
2394 *
2395 * The actual value is this field multiplied by two.
2396 */
7cf41601
DV
2397#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2398#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2399#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2400/*
2401 * This is the number of cycles out of the backlight modulation cycle for which
2402 * the backlight is on.
2403 *
2404 * This field must be no greater than the number of cycles in the complete
2405 * backlight modulation cycle.
2406 */
2407#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2408#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2409#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2410#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2411
12569ad6 2412#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2413
7cf41601
DV
2414/* New registers for PCH-split platforms. Safe where new bits show up, the
2415 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2416#define BLC_PWM_CPU_CTL2 0x48250
2417#define BLC_PWM_CPU_CTL 0x48254
2418
be256dc7
PZ
2419#define HSW_BLC_PWM2_CTL 0x48350
2420
7cf41601
DV
2421/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2422 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2423#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2424#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2425#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2426#define BLM_PCH_POLARITY (1 << 29)
2427#define BLC_PWM_PCH_CTL2 0xc8254
2428
be256dc7
PZ
2429#define UTIL_PIN_CTL 0x48400
2430#define UTIL_PIN_ENABLE (1 << 31)
2431
2432#define PCH_GTC_CTL 0xe7000
2433#define PCH_GTC_ENABLE (1 << 31)
2434
585fb111
JB
2435/* TV port control */
2436#define TV_CTL 0x68000
2437/** Enables the TV encoder */
2438# define TV_ENC_ENABLE (1 << 31)
2439/** Sources the TV encoder input from pipe B instead of A. */
2440# define TV_ENC_PIPEB_SELECT (1 << 30)
2441/** Outputs composite video (DAC A only) */
2442# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2443/** Outputs SVideo video (DAC B/C) */
2444# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2445/** Outputs Component video (DAC A/B/C) */
2446# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2447/** Outputs Composite and SVideo (DAC A/B/C) */
2448# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2449# define TV_TRILEVEL_SYNC (1 << 21)
2450/** Enables slow sync generation (945GM only) */
2451# define TV_SLOW_SYNC (1 << 20)
2452/** Selects 4x oversampling for 480i and 576p */
2453# define TV_OVERSAMPLE_4X (0 << 18)
2454/** Selects 2x oversampling for 720p and 1080i */
2455# define TV_OVERSAMPLE_2X (1 << 18)
2456/** Selects no oversampling for 1080p */
2457# define TV_OVERSAMPLE_NONE (2 << 18)
2458/** Selects 8x oversampling */
2459# define TV_OVERSAMPLE_8X (3 << 18)
2460/** Selects progressive mode rather than interlaced */
2461# define TV_PROGRESSIVE (1 << 17)
2462/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2463# define TV_PAL_BURST (1 << 16)
2464/** Field for setting delay of Y compared to C */
2465# define TV_YC_SKEW_MASK (7 << 12)
2466/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2467# define TV_ENC_SDP_FIX (1 << 11)
2468/**
2469 * Enables a fix for the 915GM only.
2470 *
2471 * Not sure what it does.
2472 */
2473# define TV_ENC_C0_FIX (1 << 10)
2474/** Bits that must be preserved by software */
d2d9f232 2475# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2476# define TV_FUSE_STATE_MASK (3 << 4)
2477/** Read-only state that reports all features enabled */
2478# define TV_FUSE_STATE_ENABLED (0 << 4)
2479/** Read-only state that reports that Macrovision is disabled in hardware*/
2480# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2481/** Read-only state that reports that TV-out is disabled in hardware. */
2482# define TV_FUSE_STATE_DISABLED (2 << 4)
2483/** Normal operation */
2484# define TV_TEST_MODE_NORMAL (0 << 0)
2485/** Encoder test pattern 1 - combo pattern */
2486# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2487/** Encoder test pattern 2 - full screen vertical 75% color bars */
2488# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2489/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2490# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2491/** Encoder test pattern 4 - random noise */
2492# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2493/** Encoder test pattern 5 - linear color ramps */
2494# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2495/**
2496 * This test mode forces the DACs to 50% of full output.
2497 *
2498 * This is used for load detection in combination with TVDAC_SENSE_MASK
2499 */
2500# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2501# define TV_TEST_MODE_MASK (7 << 0)
2502
2503#define TV_DAC 0x68004
b8ed2a4f 2504# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2505/**
2506 * Reports that DAC state change logic has reported change (RO).
2507 *
2508 * This gets cleared when TV_DAC_STATE_EN is cleared
2509*/
2510# define TVDAC_STATE_CHG (1 << 31)
2511# define TVDAC_SENSE_MASK (7 << 28)
2512/** Reports that DAC A voltage is above the detect threshold */
2513# define TVDAC_A_SENSE (1 << 30)
2514/** Reports that DAC B voltage is above the detect threshold */
2515# define TVDAC_B_SENSE (1 << 29)
2516/** Reports that DAC C voltage is above the detect threshold */
2517# define TVDAC_C_SENSE (1 << 28)
2518/**
2519 * Enables DAC state detection logic, for load-based TV detection.
2520 *
2521 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2522 * to off, for load detection to work.
2523 */
2524# define TVDAC_STATE_CHG_EN (1 << 27)
2525/** Sets the DAC A sense value to high */
2526# define TVDAC_A_SENSE_CTL (1 << 26)
2527/** Sets the DAC B sense value to high */
2528# define TVDAC_B_SENSE_CTL (1 << 25)
2529/** Sets the DAC C sense value to high */
2530# define TVDAC_C_SENSE_CTL (1 << 24)
2531/** Overrides the ENC_ENABLE and DAC voltage levels */
2532# define DAC_CTL_OVERRIDE (1 << 7)
2533/** Sets the slew rate. Must be preserved in software */
2534# define ENC_TVDAC_SLEW_FAST (1 << 6)
2535# define DAC_A_1_3_V (0 << 4)
2536# define DAC_A_1_1_V (1 << 4)
2537# define DAC_A_0_7_V (2 << 4)
cb66c692 2538# define DAC_A_MASK (3 << 4)
585fb111
JB
2539# define DAC_B_1_3_V (0 << 2)
2540# define DAC_B_1_1_V (1 << 2)
2541# define DAC_B_0_7_V (2 << 2)
cb66c692 2542# define DAC_B_MASK (3 << 2)
585fb111
JB
2543# define DAC_C_1_3_V (0 << 0)
2544# define DAC_C_1_1_V (1 << 0)
2545# define DAC_C_0_7_V (2 << 0)
cb66c692 2546# define DAC_C_MASK (3 << 0)
585fb111
JB
2547
2548/**
2549 * CSC coefficients are stored in a floating point format with 9 bits of
2550 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2551 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2552 * -1 (0x3) being the only legal negative value.
2553 */
2554#define TV_CSC_Y 0x68010
2555# define TV_RY_MASK 0x07ff0000
2556# define TV_RY_SHIFT 16
2557# define TV_GY_MASK 0x00000fff
2558# define TV_GY_SHIFT 0
2559
2560#define TV_CSC_Y2 0x68014
2561# define TV_BY_MASK 0x07ff0000
2562# define TV_BY_SHIFT 16
2563/**
2564 * Y attenuation for component video.
2565 *
2566 * Stored in 1.9 fixed point.
2567 */
2568# define TV_AY_MASK 0x000003ff
2569# define TV_AY_SHIFT 0
2570
2571#define TV_CSC_U 0x68018
2572# define TV_RU_MASK 0x07ff0000
2573# define TV_RU_SHIFT 16
2574# define TV_GU_MASK 0x000007ff
2575# define TV_GU_SHIFT 0
2576
2577#define TV_CSC_U2 0x6801c
2578# define TV_BU_MASK 0x07ff0000
2579# define TV_BU_SHIFT 16
2580/**
2581 * U attenuation for component video.
2582 *
2583 * Stored in 1.9 fixed point.
2584 */
2585# define TV_AU_MASK 0x000003ff
2586# define TV_AU_SHIFT 0
2587
2588#define TV_CSC_V 0x68020
2589# define TV_RV_MASK 0x0fff0000
2590# define TV_RV_SHIFT 16
2591# define TV_GV_MASK 0x000007ff
2592# define TV_GV_SHIFT 0
2593
2594#define TV_CSC_V2 0x68024
2595# define TV_BV_MASK 0x07ff0000
2596# define TV_BV_SHIFT 16
2597/**
2598 * V attenuation for component video.
2599 *
2600 * Stored in 1.9 fixed point.
2601 */
2602# define TV_AV_MASK 0x000007ff
2603# define TV_AV_SHIFT 0
2604
2605#define TV_CLR_KNOBS 0x68028
2606/** 2s-complement brightness adjustment */
2607# define TV_BRIGHTNESS_MASK 0xff000000
2608# define TV_BRIGHTNESS_SHIFT 24
2609/** Contrast adjustment, as a 2.6 unsigned floating point number */
2610# define TV_CONTRAST_MASK 0x00ff0000
2611# define TV_CONTRAST_SHIFT 16
2612/** Saturation adjustment, as a 2.6 unsigned floating point number */
2613# define TV_SATURATION_MASK 0x0000ff00
2614# define TV_SATURATION_SHIFT 8
2615/** Hue adjustment, as an integer phase angle in degrees */
2616# define TV_HUE_MASK 0x000000ff
2617# define TV_HUE_SHIFT 0
2618
2619#define TV_CLR_LEVEL 0x6802c
2620/** Controls the DAC level for black */
2621# define TV_BLACK_LEVEL_MASK 0x01ff0000
2622# define TV_BLACK_LEVEL_SHIFT 16
2623/** Controls the DAC level for blanking */
2624# define TV_BLANK_LEVEL_MASK 0x000001ff
2625# define TV_BLANK_LEVEL_SHIFT 0
2626
2627#define TV_H_CTL_1 0x68030
2628/** Number of pixels in the hsync. */
2629# define TV_HSYNC_END_MASK 0x1fff0000
2630# define TV_HSYNC_END_SHIFT 16
2631/** Total number of pixels minus one in the line (display and blanking). */
2632# define TV_HTOTAL_MASK 0x00001fff
2633# define TV_HTOTAL_SHIFT 0
2634
2635#define TV_H_CTL_2 0x68034
2636/** Enables the colorburst (needed for non-component color) */
2637# define TV_BURST_ENA (1 << 31)
2638/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2639# define TV_HBURST_START_SHIFT 16
2640# define TV_HBURST_START_MASK 0x1fff0000
2641/** Length of the colorburst */
2642# define TV_HBURST_LEN_SHIFT 0
2643# define TV_HBURST_LEN_MASK 0x0001fff
2644
2645#define TV_H_CTL_3 0x68038
2646/** End of hblank, measured in pixels minus one from start of hsync */
2647# define TV_HBLANK_END_SHIFT 16
2648# define TV_HBLANK_END_MASK 0x1fff0000
2649/** Start of hblank, measured in pixels minus one from start of hsync */
2650# define TV_HBLANK_START_SHIFT 0
2651# define TV_HBLANK_START_MASK 0x0001fff
2652
2653#define TV_V_CTL_1 0x6803c
2654/** XXX */
2655# define TV_NBR_END_SHIFT 16
2656# define TV_NBR_END_MASK 0x07ff0000
2657/** XXX */
2658# define TV_VI_END_F1_SHIFT 8
2659# define TV_VI_END_F1_MASK 0x00003f00
2660/** XXX */
2661# define TV_VI_END_F2_SHIFT 0
2662# define TV_VI_END_F2_MASK 0x0000003f
2663
2664#define TV_V_CTL_2 0x68040
2665/** Length of vsync, in half lines */
2666# define TV_VSYNC_LEN_MASK 0x07ff0000
2667# define TV_VSYNC_LEN_SHIFT 16
2668/** Offset of the start of vsync in field 1, measured in one less than the
2669 * number of half lines.
2670 */
2671# define TV_VSYNC_START_F1_MASK 0x00007f00
2672# define TV_VSYNC_START_F1_SHIFT 8
2673/**
2674 * Offset of the start of vsync in field 2, measured in one less than the
2675 * number of half lines.
2676 */
2677# define TV_VSYNC_START_F2_MASK 0x0000007f
2678# define TV_VSYNC_START_F2_SHIFT 0
2679
2680#define TV_V_CTL_3 0x68044
2681/** Enables generation of the equalization signal */
2682# define TV_EQUAL_ENA (1 << 31)
2683/** Length of vsync, in half lines */
2684# define TV_VEQ_LEN_MASK 0x007f0000
2685# define TV_VEQ_LEN_SHIFT 16
2686/** Offset of the start of equalization in field 1, measured in one less than
2687 * the number of half lines.
2688 */
2689# define TV_VEQ_START_F1_MASK 0x0007f00
2690# define TV_VEQ_START_F1_SHIFT 8
2691/**
2692 * Offset of the start of equalization in field 2, measured in one less than
2693 * the number of half lines.
2694 */
2695# define TV_VEQ_START_F2_MASK 0x000007f
2696# define TV_VEQ_START_F2_SHIFT 0
2697
2698#define TV_V_CTL_4 0x68048
2699/**
2700 * Offset to start of vertical colorburst, measured in one less than the
2701 * number of lines from vertical start.
2702 */
2703# define TV_VBURST_START_F1_MASK 0x003f0000
2704# define TV_VBURST_START_F1_SHIFT 16
2705/**
2706 * Offset to the end of vertical colorburst, measured in one less than the
2707 * number of lines from the start of NBR.
2708 */
2709# define TV_VBURST_END_F1_MASK 0x000000ff
2710# define TV_VBURST_END_F1_SHIFT 0
2711
2712#define TV_V_CTL_5 0x6804c
2713/**
2714 * Offset to start of vertical colorburst, measured in one less than the
2715 * number of lines from vertical start.
2716 */
2717# define TV_VBURST_START_F2_MASK 0x003f0000
2718# define TV_VBURST_START_F2_SHIFT 16
2719/**
2720 * Offset to the end of vertical colorburst, measured in one less than the
2721 * number of lines from the start of NBR.
2722 */
2723# define TV_VBURST_END_F2_MASK 0x000000ff
2724# define TV_VBURST_END_F2_SHIFT 0
2725
2726#define TV_V_CTL_6 0x68050
2727/**
2728 * Offset to start of vertical colorburst, measured in one less than the
2729 * number of lines from vertical start.
2730 */
2731# define TV_VBURST_START_F3_MASK 0x003f0000
2732# define TV_VBURST_START_F3_SHIFT 16
2733/**
2734 * Offset to the end of vertical colorburst, measured in one less than the
2735 * number of lines from the start of NBR.
2736 */
2737# define TV_VBURST_END_F3_MASK 0x000000ff
2738# define TV_VBURST_END_F3_SHIFT 0
2739
2740#define TV_V_CTL_7 0x68054
2741/**
2742 * Offset to start of vertical colorburst, measured in one less than the
2743 * number of lines from vertical start.
2744 */
2745# define TV_VBURST_START_F4_MASK 0x003f0000
2746# define TV_VBURST_START_F4_SHIFT 16
2747/**
2748 * Offset to the end of vertical colorburst, measured in one less than the
2749 * number of lines from the start of NBR.
2750 */
2751# define TV_VBURST_END_F4_MASK 0x000000ff
2752# define TV_VBURST_END_F4_SHIFT 0
2753
2754#define TV_SC_CTL_1 0x68060
2755/** Turns on the first subcarrier phase generation DDA */
2756# define TV_SC_DDA1_EN (1 << 31)
2757/** Turns on the first subcarrier phase generation DDA */
2758# define TV_SC_DDA2_EN (1 << 30)
2759/** Turns on the first subcarrier phase generation DDA */
2760# define TV_SC_DDA3_EN (1 << 29)
2761/** Sets the subcarrier DDA to reset frequency every other field */
2762# define TV_SC_RESET_EVERY_2 (0 << 24)
2763/** Sets the subcarrier DDA to reset frequency every fourth field */
2764# define TV_SC_RESET_EVERY_4 (1 << 24)
2765/** Sets the subcarrier DDA to reset frequency every eighth field */
2766# define TV_SC_RESET_EVERY_8 (2 << 24)
2767/** Sets the subcarrier DDA to never reset the frequency */
2768# define TV_SC_RESET_NEVER (3 << 24)
2769/** Sets the peak amplitude of the colorburst.*/
2770# define TV_BURST_LEVEL_MASK 0x00ff0000
2771# define TV_BURST_LEVEL_SHIFT 16
2772/** Sets the increment of the first subcarrier phase generation DDA */
2773# define TV_SCDDA1_INC_MASK 0x00000fff
2774# define TV_SCDDA1_INC_SHIFT 0
2775
2776#define TV_SC_CTL_2 0x68064
2777/** Sets the rollover for the second subcarrier phase generation DDA */
2778# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2779# define TV_SCDDA2_SIZE_SHIFT 16
2780/** Sets the increent of the second subcarrier phase generation DDA */
2781# define TV_SCDDA2_INC_MASK 0x00007fff
2782# define TV_SCDDA2_INC_SHIFT 0
2783
2784#define TV_SC_CTL_3 0x68068
2785/** Sets the rollover for the third subcarrier phase generation DDA */
2786# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2787# define TV_SCDDA3_SIZE_SHIFT 16
2788/** Sets the increent of the third subcarrier phase generation DDA */
2789# define TV_SCDDA3_INC_MASK 0x00007fff
2790# define TV_SCDDA3_INC_SHIFT 0
2791
2792#define TV_WIN_POS 0x68070
2793/** X coordinate of the display from the start of horizontal active */
2794# define TV_XPOS_MASK 0x1fff0000
2795# define TV_XPOS_SHIFT 16
2796/** Y coordinate of the display from the start of vertical active (NBR) */
2797# define TV_YPOS_MASK 0x00000fff
2798# define TV_YPOS_SHIFT 0
2799
2800#define TV_WIN_SIZE 0x68074
2801/** Horizontal size of the display window, measured in pixels*/
2802# define TV_XSIZE_MASK 0x1fff0000
2803# define TV_XSIZE_SHIFT 16
2804/**
2805 * Vertical size of the display window, measured in pixels.
2806 *
2807 * Must be even for interlaced modes.
2808 */
2809# define TV_YSIZE_MASK 0x00000fff
2810# define TV_YSIZE_SHIFT 0
2811
2812#define TV_FILTER_CTL_1 0x68080
2813/**
2814 * Enables automatic scaling calculation.
2815 *
2816 * If set, the rest of the registers are ignored, and the calculated values can
2817 * be read back from the register.
2818 */
2819# define TV_AUTO_SCALE (1 << 31)
2820/**
2821 * Disables the vertical filter.
2822 *
2823 * This is required on modes more than 1024 pixels wide */
2824# define TV_V_FILTER_BYPASS (1 << 29)
2825/** Enables adaptive vertical filtering */
2826# define TV_VADAPT (1 << 28)
2827# define TV_VADAPT_MODE_MASK (3 << 26)
2828/** Selects the least adaptive vertical filtering mode */
2829# define TV_VADAPT_MODE_LEAST (0 << 26)
2830/** Selects the moderately adaptive vertical filtering mode */
2831# define TV_VADAPT_MODE_MODERATE (1 << 26)
2832/** Selects the most adaptive vertical filtering mode */
2833# define TV_VADAPT_MODE_MOST (3 << 26)
2834/**
2835 * Sets the horizontal scaling factor.
2836 *
2837 * This should be the fractional part of the horizontal scaling factor divided
2838 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2839 *
2840 * (src width - 1) / ((oversample * dest width) - 1)
2841 */
2842# define TV_HSCALE_FRAC_MASK 0x00003fff
2843# define TV_HSCALE_FRAC_SHIFT 0
2844
2845#define TV_FILTER_CTL_2 0x68084
2846/**
2847 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2848 *
2849 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2850 */
2851# define TV_VSCALE_INT_MASK 0x00038000
2852# define TV_VSCALE_INT_SHIFT 15
2853/**
2854 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2855 *
2856 * \sa TV_VSCALE_INT_MASK
2857 */
2858# define TV_VSCALE_FRAC_MASK 0x00007fff
2859# define TV_VSCALE_FRAC_SHIFT 0
2860
2861#define TV_FILTER_CTL_3 0x68088
2862/**
2863 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2864 *
2865 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2866 *
2867 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2868 */
2869# define TV_VSCALE_IP_INT_MASK 0x00038000
2870# define TV_VSCALE_IP_INT_SHIFT 15
2871/**
2872 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2873 *
2874 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2875 *
2876 * \sa TV_VSCALE_IP_INT_MASK
2877 */
2878# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2879# define TV_VSCALE_IP_FRAC_SHIFT 0
2880
2881#define TV_CC_CONTROL 0x68090
2882# define TV_CC_ENABLE (1 << 31)
2883/**
2884 * Specifies which field to send the CC data in.
2885 *
2886 * CC data is usually sent in field 0.
2887 */
2888# define TV_CC_FID_MASK (1 << 27)
2889# define TV_CC_FID_SHIFT 27
2890/** Sets the horizontal position of the CC data. Usually 135. */
2891# define TV_CC_HOFF_MASK 0x03ff0000
2892# define TV_CC_HOFF_SHIFT 16
2893/** Sets the vertical position of the CC data. Usually 21 */
2894# define TV_CC_LINE_MASK 0x0000003f
2895# define TV_CC_LINE_SHIFT 0
2896
2897#define TV_CC_DATA 0x68094
2898# define TV_CC_RDY (1 << 31)
2899/** Second word of CC data to be transmitted. */
2900# define TV_CC_DATA_2_MASK 0x007f0000
2901# define TV_CC_DATA_2_SHIFT 16
2902/** First word of CC data to be transmitted. */
2903# define TV_CC_DATA_1_MASK 0x0000007f
2904# define TV_CC_DATA_1_SHIFT 0
2905
2906#define TV_H_LUMA_0 0x68100
2907#define TV_H_LUMA_59 0x681ec
2908#define TV_H_CHROMA_0 0x68200
2909#define TV_H_CHROMA_59 0x682ec
2910#define TV_V_LUMA_0 0x68300
2911#define TV_V_LUMA_42 0x683a8
2912#define TV_V_CHROMA_0 0x68400
2913#define TV_V_CHROMA_42 0x684a8
2914
040d87f1 2915/* Display Port */
32f9d658 2916#define DP_A 0x64000 /* eDP */
040d87f1
KP
2917#define DP_B 0x64100
2918#define DP_C 0x64200
2919#define DP_D 0x64300
2920
2921#define DP_PORT_EN (1 << 31)
2922#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2923#define DP_PIPE_MASK (1 << 30)
2924
040d87f1
KP
2925/* Link training mode - select a suitable mode for each stage */
2926#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2927#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2928#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2929#define DP_LINK_TRAIN_OFF (3 << 28)
2930#define DP_LINK_TRAIN_MASK (3 << 28)
2931#define DP_LINK_TRAIN_SHIFT 28
2932
8db9d77b
ZW
2933/* CPT Link training mode */
2934#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2935#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2936#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2937#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2938#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2939#define DP_LINK_TRAIN_SHIFT_CPT 8
2940
040d87f1
KP
2941/* Signal voltages. These are mostly controlled by the other end */
2942#define DP_VOLTAGE_0_4 (0 << 25)
2943#define DP_VOLTAGE_0_6 (1 << 25)
2944#define DP_VOLTAGE_0_8 (2 << 25)
2945#define DP_VOLTAGE_1_2 (3 << 25)
2946#define DP_VOLTAGE_MASK (7 << 25)
2947#define DP_VOLTAGE_SHIFT 25
2948
2949/* Signal pre-emphasis levels, like voltages, the other end tells us what
2950 * they want
2951 */
2952#define DP_PRE_EMPHASIS_0 (0 << 22)
2953#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2954#define DP_PRE_EMPHASIS_6 (2 << 22)
2955#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2956#define DP_PRE_EMPHASIS_MASK (7 << 22)
2957#define DP_PRE_EMPHASIS_SHIFT 22
2958
2959/* How many wires to use. I guess 3 was too hard */
17aa6be9 2960#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2961#define DP_PORT_WIDTH_MASK (7 << 19)
2962
2963/* Mystic DPCD version 1.1 special mode */
2964#define DP_ENHANCED_FRAMING (1 << 18)
2965
32f9d658
ZW
2966/* eDP */
2967#define DP_PLL_FREQ_270MHZ (0 << 16)
2968#define DP_PLL_FREQ_160MHZ (1 << 16)
2969#define DP_PLL_FREQ_MASK (3 << 16)
2970
040d87f1
KP
2971/** locked once port is enabled */
2972#define DP_PORT_REVERSAL (1 << 15)
2973
32f9d658
ZW
2974/* eDP */
2975#define DP_PLL_ENABLE (1 << 14)
2976
040d87f1
KP
2977/** sends the clock on lane 15 of the PEG for debug */
2978#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2979
2980#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2981#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2982
2983/** limit RGB values to avoid confusing TVs */
2984#define DP_COLOR_RANGE_16_235 (1 << 8)
2985
2986/** Turn on the audio link */
2987#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2988
2989/** vs and hs sync polarity */
2990#define DP_SYNC_VS_HIGH (1 << 4)
2991#define DP_SYNC_HS_HIGH (1 << 3)
2992
2993/** A fantasy */
2994#define DP_DETECTED (1 << 2)
2995
2996/** The aux channel provides a way to talk to the
2997 * signal sink for DDC etc. Max packet size supported
2998 * is 20 bytes in each direction, hence the 5 fixed
2999 * data registers
3000 */
32f9d658
ZW
3001#define DPA_AUX_CH_CTL 0x64010
3002#define DPA_AUX_CH_DATA1 0x64014
3003#define DPA_AUX_CH_DATA2 0x64018
3004#define DPA_AUX_CH_DATA3 0x6401c
3005#define DPA_AUX_CH_DATA4 0x64020
3006#define DPA_AUX_CH_DATA5 0x64024
3007
040d87f1
KP
3008#define DPB_AUX_CH_CTL 0x64110
3009#define DPB_AUX_CH_DATA1 0x64114
3010#define DPB_AUX_CH_DATA2 0x64118
3011#define DPB_AUX_CH_DATA3 0x6411c
3012#define DPB_AUX_CH_DATA4 0x64120
3013#define DPB_AUX_CH_DATA5 0x64124
3014
3015#define DPC_AUX_CH_CTL 0x64210
3016#define DPC_AUX_CH_DATA1 0x64214
3017#define DPC_AUX_CH_DATA2 0x64218
3018#define DPC_AUX_CH_DATA3 0x6421c
3019#define DPC_AUX_CH_DATA4 0x64220
3020#define DPC_AUX_CH_DATA5 0x64224
3021
3022#define DPD_AUX_CH_CTL 0x64310
3023#define DPD_AUX_CH_DATA1 0x64314
3024#define DPD_AUX_CH_DATA2 0x64318
3025#define DPD_AUX_CH_DATA3 0x6431c
3026#define DPD_AUX_CH_DATA4 0x64320
3027#define DPD_AUX_CH_DATA5 0x64324
3028
3029#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3030#define DP_AUX_CH_CTL_DONE (1 << 30)
3031#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3032#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3033#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3034#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3035#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3036#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3037#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3038#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3039#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3040#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3041#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3042#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3043#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3044#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3045#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3046#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3047#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3048#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3049#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3050
3051/*
3052 * Computing GMCH M and N values for the Display Port link
3053 *
3054 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3055 *
3056 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3057 *
3058 * The GMCH value is used internally
3059 *
3060 * bytes_per_pixel is the number of bytes coming out of the plane,
3061 * which is after the LUTs, so we want the bytes for our color format.
3062 * For our current usage, this is always 3, one byte for R, G and B.
3063 */
e3b95f1e
DV
3064#define _PIPEA_DATA_M_G4X 0x70050
3065#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3066
3067/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3068#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3069#define TU_SIZE_SHIFT 25
a65851af 3070#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3071
a65851af
VS
3072#define DATA_LINK_M_N_MASK (0xffffff)
3073#define DATA_LINK_N_MAX (0x800000)
040d87f1 3074
e3b95f1e
DV
3075#define _PIPEA_DATA_N_G4X 0x70054
3076#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3077#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3078
3079/*
3080 * Computing Link M and N values for the Display Port link
3081 *
3082 * Link M / N = pixel_clock / ls_clk
3083 *
3084 * (the DP spec calls pixel_clock the 'strm_clk')
3085 *
3086 * The Link value is transmitted in the Main Stream
3087 * Attributes and VB-ID.
3088 */
3089
e3b95f1e
DV
3090#define _PIPEA_LINK_M_G4X 0x70060
3091#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3092#define PIPEA_DP_LINK_M_MASK (0xffffff)
3093
e3b95f1e
DV
3094#define _PIPEA_LINK_N_G4X 0x70064
3095#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3096#define PIPEA_DP_LINK_N_MASK (0xffffff)
3097
e3b95f1e
DV
3098#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3099#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3100#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3101#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3102
585fb111
JB
3103/* Display & cursor control */
3104
3105/* Pipe A */
0c3870ee 3106#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
3107#define DSL_LINEMASK_GEN2 0x00000fff
3108#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 3109#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
3110#define PIPECONF_ENABLE (1<<31)
3111#define PIPECONF_DISABLE 0
3112#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3113#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3114#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3115#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3116#define PIPECONF_SINGLE_WIDE 0
3117#define PIPECONF_PIPE_UNLOCKED 0
3118#define PIPECONF_PIPE_LOCKED (1<<25)
3119#define PIPECONF_PALETTE 0
3120#define PIPECONF_GAMMA (1<<24)
585fb111 3121#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3122#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3123#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3124/* Note that pre-gen3 does not support interlaced display directly. Panel
3125 * fitting must be disabled on pre-ilk for interlaced. */
3126#define PIPECONF_PROGRESSIVE (0 << 21)
3127#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3128#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3129#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3130#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3131/* Ironlake and later have a complete new set of values for interlaced. PFIT
3132 * means panel fitter required, PF means progressive fetch, DBL means power
3133 * saving pixel doubling. */
3134#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3135#define PIPECONF_INTERLACED_ILK (3 << 21)
3136#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3137#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3138#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3139#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3140#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3141#define PIPECONF_BPC_MASK (0x7 << 5)
3142#define PIPECONF_8BPC (0<<5)
3143#define PIPECONF_10BPC (1<<5)
3144#define PIPECONF_6BPC (2<<5)
3145#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3146#define PIPECONF_DITHER_EN (1<<4)
3147#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3148#define PIPECONF_DITHER_TYPE_SP (0<<2)
3149#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3150#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3151#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3152#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3153#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3154#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3155#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3156#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3157#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3158#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3159#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3160#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3161#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3162#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3163#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3164#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3165#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3166#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3167#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3168#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3169#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3170#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3171#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3172#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3173#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3174#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3175#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3176#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3177#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3178#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3179#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3180#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3181#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3182#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3183#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3184#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3185#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3186#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3187#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3188#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3189
9db4a9c7 3190#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3191#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3192#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3193#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3194#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3195#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3196
b41fbda1 3197#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3198#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3199#define PIPEB_HLINE_INT_EN (1<<28)
3200#define PIPEB_VBLANK_INT_EN (1<<27)
3201#define SPRITED_FLIPDONE_INT_EN (1<<26)
3202#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3203#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3204#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3205#define PIPEA_HLINE_INT_EN (1<<20)
3206#define PIPEA_VBLANK_INT_EN (1<<19)
3207#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3208#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3209#define PLANEA_FLIPDONE_INT_EN (1<<16)
3210
b41fbda1 3211#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3212#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3213#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3214#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3215#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3216#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3217#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3218#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3219#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3220#define DPINVGTT_EN_MASK 0xff0000
3221#define CURSORB_INVALID_GTT_STATUS (1<<7)
3222#define CURSORA_INVALID_GTT_STATUS (1<<6)
3223#define SPRITED_INVALID_GTT_STATUS (1<<5)
3224#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3225#define PLANEB_INVALID_GTT_STATUS (1<<3)
3226#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3227#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3228#define PLANEA_INVALID_GTT_STATUS (1<<0)
3229#define DPINVGTT_STATUS_MASK 0xff
3230
585fb111
JB
3231#define DSPARB 0x70030
3232#define DSPARB_CSTART_MASK (0x7f << 7)
3233#define DSPARB_CSTART_SHIFT 7
3234#define DSPARB_BSTART_MASK (0x7f)
3235#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3236#define DSPARB_BEND_SHIFT 9 /* on 855 */
3237#define DSPARB_AEND_SHIFT 0
3238
90f7da3f 3239#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3240#define DSPFW_SR_SHIFT 23
0206e353 3241#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3242#define DSPFW_CURSORB_SHIFT 16
d4294342 3243#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3244#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3245#define DSPFW_PLANEB_MASK (0x7f<<8)
3246#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3247#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3248#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3249#define DSPFW_CURSORA_SHIFT 8
d4294342 3250#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3251#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3252#define DSPFW_HPLL_SR_EN (1<<31)
3253#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3254#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3255#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3256#define DSPFW_HPLL_CURSOR_SHIFT 16
3257#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3258#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3259#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3260#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3261
12a3c055
GB
3262/* drain latency register values*/
3263#define DRAIN_LATENCY_PRECISION_32 32
3264#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3265#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3266#define DDL_CURSORA_PRECISION_32 (1<<31)
3267#define DDL_CURSORA_PRECISION_16 (0<<31)
3268#define DDL_CURSORA_SHIFT 24
3269#define DDL_PLANEA_PRECISION_32 (1<<7)
3270#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3271#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3272#define DDL_CURSORB_PRECISION_32 (1<<31)
3273#define DDL_CURSORB_PRECISION_16 (0<<31)
3274#define DDL_CURSORB_SHIFT 24
3275#define DDL_PLANEB_PRECISION_32 (1<<7)
3276#define DDL_PLANEB_PRECISION_16 (0<<7)
3277
7662c8bd 3278/* FIFO watermark sizes etc */
0e442c60 3279#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3280#define I915_FIFO_LINE_SIZE 64
3281#define I830_FIFO_LINE_SIZE 32
0e442c60 3282
ceb04246 3283#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3284#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3285#define I965_FIFO_SIZE 512
3286#define I945_FIFO_SIZE 127
7662c8bd 3287#define I915_FIFO_SIZE 95
dff33cfc 3288#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3289#define I830_FIFO_SIZE 95
0e442c60 3290
ceb04246 3291#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3292#define G4X_MAX_WM 0x3f
7662c8bd
SL
3293#define I915_MAX_WM 0x3f
3294
f2b115e6
AJ
3295#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3296#define PINEVIEW_FIFO_LINE_SIZE 64
3297#define PINEVIEW_MAX_WM 0x1ff
3298#define PINEVIEW_DFT_WM 0x3f
3299#define PINEVIEW_DFT_HPLLOFF_WM 0
3300#define PINEVIEW_GUARD_WM 10
3301#define PINEVIEW_CURSOR_FIFO 64
3302#define PINEVIEW_CURSOR_MAX_WM 0x3f
3303#define PINEVIEW_CURSOR_DFT_WM 0
3304#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3305
ceb04246 3306#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3307#define I965_CURSOR_FIFO 64
3308#define I965_CURSOR_MAX_WM 32
3309#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3310
3311/* define the Watermark register on Ironlake */
3312#define WM0_PIPEA_ILK 0x45100
1996d624 3313#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3314#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3315#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3316#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3317#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3318
3319#define WM0_PIPEB_ILK 0x45104
d6c892df 3320#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3321#define WM1_LP_ILK 0x45108
3322#define WM1_LP_SR_EN (1<<31)
3323#define WM1_LP_LATENCY_SHIFT 24
3324#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3325#define WM1_LP_FBC_MASK (0xf<<20)
3326#define WM1_LP_FBC_SHIFT 20
1996d624 3327#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3328#define WM1_LP_SR_SHIFT 8
1996d624 3329#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3330#define WM2_LP_ILK 0x4510c
3331#define WM2_LP_EN (1<<31)
3332#define WM3_LP_ILK 0x45110
3333#define WM3_LP_EN (1<<31)
3334#define WM1S_LP_ILK 0x45120
b840d907
JB
3335#define WM2S_LP_IVB 0x45124
3336#define WM3S_LP_IVB 0x45128
dd8849c8 3337#define WM1S_LP_EN (1<<31)
7f8a8569 3338
cca32e9a
PZ
3339#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3340 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3341 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3342
7f8a8569
ZW
3343/* Memory latency timer register */
3344#define MLTR_ILK 0x11222
b79d4990
JB
3345#define MLTR_WM1_SHIFT 0
3346#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3347/* the unit of memory self-refresh latency time is 0.5us */
3348#define ILK_SRLT_MASK 0x3f
3349
3350/* define the fifo size on Ironlake */
3351#define ILK_DISPLAY_FIFO 128
3352#define ILK_DISPLAY_MAXWM 64
3353#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3354#define ILK_CURSOR_FIFO 32
3355#define ILK_CURSOR_MAXWM 16
3356#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3357
3358#define ILK_DISPLAY_SR_FIFO 512
3359#define ILK_DISPLAY_MAX_SRWM 0x1ff
3360#define ILK_DISPLAY_DFT_SRWM 0x3f
3361#define ILK_CURSOR_SR_FIFO 64
3362#define ILK_CURSOR_MAX_SRWM 0x3f
3363#define ILK_CURSOR_DFT_SRWM 8
3364
3365#define ILK_FIFO_LINE_SIZE 64
3366
1398261a
YL
3367/* define the WM info on Sandybridge */
3368#define SNB_DISPLAY_FIFO 128
3369#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3370#define SNB_DISPLAY_DFTWM 8
3371#define SNB_CURSOR_FIFO 32
3372#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3373#define SNB_CURSOR_DFTWM 8
3374
3375#define SNB_DISPLAY_SR_FIFO 512
3376#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3377#define SNB_DISPLAY_DFT_SRWM 0x3f
3378#define SNB_CURSOR_SR_FIFO 64
3379#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3380#define SNB_CURSOR_DFT_SRWM 8
3381
3382#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3383
3384#define SNB_FIFO_LINE_SIZE 64
3385
3386
3387/* the address where we get all kinds of latency value */
3388#define SSKPD 0x5d10
3389#define SSKPD_WM_MASK 0x3f
3390#define SSKPD_WM0_SHIFT 0
3391#define SSKPD_WM1_SHIFT 8
3392#define SSKPD_WM2_SHIFT 16
3393#define SSKPD_WM3_SHIFT 24
3394
585fb111
JB
3395/*
3396 * The two pipe frame counter registers are not synchronized, so
3397 * reading a stable value is somewhat tricky. The following code
3398 * should work:
3399 *
3400 * do {
3401 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3402 * PIPE_FRAME_HIGH_SHIFT;
3403 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3404 * PIPE_FRAME_LOW_SHIFT);
3405 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3406 * PIPE_FRAME_HIGH_SHIFT);
3407 * } while (high1 != high2);
3408 * frame = (high1 << 8) | low1;
3409 */
25a2e2d0 3410#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3411#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3412#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3413#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3414#define PIPE_FRAME_LOW_MASK 0xff000000
3415#define PIPE_FRAME_LOW_SHIFT 24
3416#define PIPE_PIXEL_MASK 0x00ffffff
3417#define PIPE_PIXEL_SHIFT 0
9880b7a5 3418/* GM45+ just has to be different */
25a2e2d0
VS
3419#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3420#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
9db4a9c7 3421#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3422
3423/* Cursor A & B regs */
9dc33f31 3424#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3425/* Old style CUR*CNTR flags (desktop 8xx) */
3426#define CURSOR_ENABLE 0x80000000
3427#define CURSOR_GAMMA_ENABLE 0x40000000
3428#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3429#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3430#define CURSOR_FORMAT_SHIFT 24
3431#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3432#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3433#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3434#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3435#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3436#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3437/* New style CUR*CNTR flags */
3438#define CURSOR_MODE 0x27
585fb111
JB
3439#define CURSOR_MODE_DISABLE 0x00
3440#define CURSOR_MODE_64_32B_AX 0x07
3441#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3442#define MCURSOR_PIPE_SELECT (1 << 28)
3443#define MCURSOR_PIPE_A 0x00
3444#define MCURSOR_PIPE_B (1 << 28)
585fb111 3445#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3446#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
9dc33f31
VS
3447#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3448#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3449#define CURSOR_POS_MASK 0x007FF
3450#define CURSOR_POS_SIGN 0x8000
3451#define CURSOR_X_SHIFT 0
3452#define CURSOR_Y_SHIFT 16
14b60391 3453#define CURSIZE 0x700a0
9dc33f31
VS
3454#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3455#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3456#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3457
65a21cd6
JB
3458#define _CURBCNTR_IVB 0x71080
3459#define _CURBBASE_IVB 0x71084
3460#define _CURBPOS_IVB 0x71088
3461
9db4a9c7
JB
3462#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3463#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3464#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3465
65a21cd6
JB
3466#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3467#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3468#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3469
585fb111 3470/* Display A control */
895abf0c 3471#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3472#define DISPLAY_PLANE_ENABLE (1<<31)
3473#define DISPLAY_PLANE_DISABLE 0
3474#define DISPPLANE_GAMMA_ENABLE (1<<30)
3475#define DISPPLANE_GAMMA_DISABLE 0
3476#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3477#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3478#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3479#define DISPPLANE_BGRA555 (0x3<<26)
3480#define DISPPLANE_BGRX555 (0x4<<26)
3481#define DISPPLANE_BGRX565 (0x5<<26)
3482#define DISPPLANE_BGRX888 (0x6<<26)
3483#define DISPPLANE_BGRA888 (0x7<<26)
3484#define DISPPLANE_RGBX101010 (0x8<<26)
3485#define DISPPLANE_RGBA101010 (0x9<<26)
3486#define DISPPLANE_BGRX101010 (0xa<<26)
3487#define DISPPLANE_RGBX161616 (0xc<<26)
3488#define DISPPLANE_RGBX888 (0xe<<26)
3489#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3490#define DISPPLANE_STEREO_ENABLE (1<<25)
3491#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3492#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3493#define DISPPLANE_SEL_PIPE_SHIFT 24
3494#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3495#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3496#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3497#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3498#define DISPPLANE_SRC_KEY_DISABLE 0
3499#define DISPPLANE_LINE_DOUBLE (1<<20)
3500#define DISPPLANE_NO_LINE_DOUBLE 0
3501#define DISPPLANE_STEREO_POLARITY_FIRST 0
3502#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3503#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3504#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3505#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3506#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3507#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3508#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3509#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3510#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3511#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3512#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3513
3514#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3515#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3516#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3517#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3518#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3519#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3520#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3521#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3522#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3523#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3524
446f2545
AR
3525/* Display/Sprite base address macros */
3526#define DISP_BASEADDR_MASK (0xfffff000)
3527#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3528#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3529#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3530 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3531
585fb111 3532/* VBIOS flags */
80a75f7c
VS
3533#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3534#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3535#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3536#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3537#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3538#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3539#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3540#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3541#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3542#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3543#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3544#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3545#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3546
3547/* Pipe B */
0c3870ee
VS
3548#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3549#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3550#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
25a2e2d0
VS
3551#define _PIPEBFRAMEHIGH 0x71040
3552#define _PIPEBFRAMEPIXEL 0x71044
3553#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3554#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
9880b7a5 3555
585fb111
JB
3556
3557/* Display B control */
895abf0c 3558#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3559#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3560#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3561#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3562#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3563#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3564#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3565#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3566#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3567#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3568#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3569#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3570#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3571
b840d907
JB
3572/* Sprite A control */
3573#define _DVSACNTR 0x72180
3574#define DVS_ENABLE (1<<31)
3575#define DVS_GAMMA_ENABLE (1<<30)
3576#define DVS_PIXFORMAT_MASK (3<<25)
3577#define DVS_FORMAT_YUV422 (0<<25)
3578#define DVS_FORMAT_RGBX101010 (1<<25)
3579#define DVS_FORMAT_RGBX888 (2<<25)
3580#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3581#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3582#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3583#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3584#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3585#define DVS_YUV_ORDER_YUYV (0<<16)
3586#define DVS_YUV_ORDER_UYVY (1<<16)
3587#define DVS_YUV_ORDER_YVYU (2<<16)
3588#define DVS_YUV_ORDER_VYUY (3<<16)
3589#define DVS_DEST_KEY (1<<2)
3590#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3591#define DVS_TILED (1<<10)
3592#define _DVSALINOFF 0x72184
3593#define _DVSASTRIDE 0x72188
3594#define _DVSAPOS 0x7218c
3595#define _DVSASIZE 0x72190
3596#define _DVSAKEYVAL 0x72194
3597#define _DVSAKEYMSK 0x72198
3598#define _DVSASURF 0x7219c
3599#define _DVSAKEYMAXVAL 0x721a0
3600#define _DVSATILEOFF 0x721a4
3601#define _DVSASURFLIVE 0x721ac
3602#define _DVSASCALE 0x72204
3603#define DVS_SCALE_ENABLE (1<<31)
3604#define DVS_FILTER_MASK (3<<29)
3605#define DVS_FILTER_MEDIUM (0<<29)
3606#define DVS_FILTER_ENHANCING (1<<29)
3607#define DVS_FILTER_SOFTENING (2<<29)
3608#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3609#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3610#define _DVSAGAMC 0x72300
3611
3612#define _DVSBCNTR 0x73180
3613#define _DVSBLINOFF 0x73184
3614#define _DVSBSTRIDE 0x73188
3615#define _DVSBPOS 0x7318c
3616#define _DVSBSIZE 0x73190
3617#define _DVSBKEYVAL 0x73194
3618#define _DVSBKEYMSK 0x73198
3619#define _DVSBSURF 0x7319c
3620#define _DVSBKEYMAXVAL 0x731a0
3621#define _DVSBTILEOFF 0x731a4
3622#define _DVSBSURFLIVE 0x731ac
3623#define _DVSBSCALE 0x73204
3624#define _DVSBGAMC 0x73300
3625
3626#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3627#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3628#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3629#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3630#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3631#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3632#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3633#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3634#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3635#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3636#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3637#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3638
3639#define _SPRA_CTL 0x70280
3640#define SPRITE_ENABLE (1<<31)
3641#define SPRITE_GAMMA_ENABLE (1<<30)
3642#define SPRITE_PIXFORMAT_MASK (7<<25)
3643#define SPRITE_FORMAT_YUV422 (0<<25)
3644#define SPRITE_FORMAT_RGBX101010 (1<<25)
3645#define SPRITE_FORMAT_RGBX888 (2<<25)
3646#define SPRITE_FORMAT_RGBX161616 (3<<25)
3647#define SPRITE_FORMAT_YUV444 (4<<25)
3648#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3649#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3650#define SPRITE_SOURCE_KEY (1<<22)
3651#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3652#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3653#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3654#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3655#define SPRITE_YUV_ORDER_YUYV (0<<16)
3656#define SPRITE_YUV_ORDER_UYVY (1<<16)
3657#define SPRITE_YUV_ORDER_YVYU (2<<16)
3658#define SPRITE_YUV_ORDER_VYUY (3<<16)
3659#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3660#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3661#define SPRITE_TILED (1<<10)
3662#define SPRITE_DEST_KEY (1<<2)
3663#define _SPRA_LINOFF 0x70284
3664#define _SPRA_STRIDE 0x70288
3665#define _SPRA_POS 0x7028c
3666#define _SPRA_SIZE 0x70290
3667#define _SPRA_KEYVAL 0x70294
3668#define _SPRA_KEYMSK 0x70298
3669#define _SPRA_SURF 0x7029c
3670#define _SPRA_KEYMAX 0x702a0
3671#define _SPRA_TILEOFF 0x702a4
c54173a8 3672#define _SPRA_OFFSET 0x702a4
32ae46bf 3673#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3674#define _SPRA_SCALE 0x70304
3675#define SPRITE_SCALE_ENABLE (1<<31)
3676#define SPRITE_FILTER_MASK (3<<29)
3677#define SPRITE_FILTER_MEDIUM (0<<29)
3678#define SPRITE_FILTER_ENHANCING (1<<29)
3679#define SPRITE_FILTER_SOFTENING (2<<29)
3680#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3681#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3682#define _SPRA_GAMC 0x70400
3683
3684#define _SPRB_CTL 0x71280
3685#define _SPRB_LINOFF 0x71284
3686#define _SPRB_STRIDE 0x71288
3687#define _SPRB_POS 0x7128c
3688#define _SPRB_SIZE 0x71290
3689#define _SPRB_KEYVAL 0x71294
3690#define _SPRB_KEYMSK 0x71298
3691#define _SPRB_SURF 0x7129c
3692#define _SPRB_KEYMAX 0x712a0
3693#define _SPRB_TILEOFF 0x712a4
c54173a8 3694#define _SPRB_OFFSET 0x712a4
32ae46bf 3695#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3696#define _SPRB_SCALE 0x71304
3697#define _SPRB_GAMC 0x71400
3698
3699#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3700#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3701#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3702#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3703#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3704#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3705#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3706#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3707#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3708#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3709#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3710#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3711#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3712#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3713
921c3b67 3714#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3715#define SP_ENABLE (1<<31)
3716#define SP_GEAMMA_ENABLE (1<<30)
3717#define SP_PIXFORMAT_MASK (0xf<<26)
3718#define SP_FORMAT_YUV422 (0<<26)
3719#define SP_FORMAT_BGR565 (5<<26)
3720#define SP_FORMAT_BGRX8888 (6<<26)
3721#define SP_FORMAT_BGRA8888 (7<<26)
3722#define SP_FORMAT_RGBX1010102 (8<<26)
3723#define SP_FORMAT_RGBA1010102 (9<<26)
3724#define SP_FORMAT_RGBX8888 (0xe<<26)
3725#define SP_FORMAT_RGBA8888 (0xf<<26)
3726#define SP_SOURCE_KEY (1<<22)
3727#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3728#define SP_YUV_ORDER_YUYV (0<<16)
3729#define SP_YUV_ORDER_UYVY (1<<16)
3730#define SP_YUV_ORDER_YVYU (2<<16)
3731#define SP_YUV_ORDER_VYUY (3<<16)
3732#define SP_TILED (1<<10)
921c3b67
VS
3733#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3734#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3735#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3736#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3737#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3738#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3739#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3740#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3741#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3742#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3743#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3744
3745#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3746#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3747#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3748#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3749#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3750#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3751#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3752#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3753#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3754#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3755#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3756#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3757
3758#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3759#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3760#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3761#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3762#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3763#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3764#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3765#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3766#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3767#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3768#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3769#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3770
585fb111
JB
3771/* VBIOS regs */
3772#define VGACNTRL 0x71400
3773# define VGA_DISP_DISABLE (1 << 31)
3774# define VGA_2X_MODE (1 << 30)
3775# define VGA_PIPE_B_SELECT (1 << 29)
3776
766aa1c4
VS
3777#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3778
f2b115e6 3779/* Ironlake */
b9055052
ZW
3780
3781#define CPU_VGACNTRL 0x41000
3782
3783#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3784#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3785#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3786#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3787#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3788#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3789#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3790#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3791#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3792
3793/* refresh rate hardware control */
3794#define RR_HW_CTL 0x45300
3795#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3796#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3797
3798#define FDI_PLL_BIOS_0 0x46000
021357ac 3799#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3800#define FDI_PLL_BIOS_1 0x46004
3801#define FDI_PLL_BIOS_2 0x46008
3802#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3803#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3804#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3805
8956c8bb
EA
3806#define PCH_3DCGDIS0 0x46020
3807# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3808# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3809
06f37751
EA
3810#define PCH_3DCGDIS1 0x46024
3811# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3812
b9055052
ZW
3813#define FDI_PLL_FREQ_CTL 0x46030
3814#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3815#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3816#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3817
3818
aab17139 3819#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3820#define PIPE_DATA_M1_OFFSET 0
aab17139 3821#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3822#define PIPE_DATA_N1_OFFSET 0
b9055052 3823
aab17139 3824#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3825#define PIPE_DATA_M2_OFFSET 0
aab17139 3826#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3827#define PIPE_DATA_N2_OFFSET 0
b9055052 3828
aab17139 3829#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3830#define PIPE_LINK_M1_OFFSET 0
aab17139 3831#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3832#define PIPE_LINK_N1_OFFSET 0
b9055052 3833
aab17139 3834#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3835#define PIPE_LINK_M2_OFFSET 0
aab17139 3836#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3837#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3838
3839/* PIPEB timing regs are same start from 0x61000 */
3840
aab17139
VS
3841#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3842#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3843
aab17139
VS
3844#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3845#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3846
aab17139
VS
3847#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3848#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3849
aab17139
VS
3850#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3851#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3852
afe2fcf5
PZ
3853#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3854#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3855#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3856#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3857#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3858#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3859#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3860#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3861
3862/* CPU panel fitter */
9db4a9c7
JB
3863/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3864#define _PFA_CTL_1 0x68080
3865#define _PFB_CTL_1 0x68880
b9055052 3866#define PF_ENABLE (1<<31)
13888d78
PZ
3867#define PF_PIPE_SEL_MASK_IVB (3<<29)
3868#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3869#define PF_FILTER_MASK (3<<23)
3870#define PF_FILTER_PROGRAMMED (0<<23)
3871#define PF_FILTER_MED_3x3 (1<<23)
3872#define PF_FILTER_EDGE_ENHANCE (2<<23)
3873#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3874#define _PFA_WIN_SZ 0x68074
3875#define _PFB_WIN_SZ 0x68874
3876#define _PFA_WIN_POS 0x68070
3877#define _PFB_WIN_POS 0x68870
3878#define _PFA_VSCALE 0x68084
3879#define _PFB_VSCALE 0x68884
3880#define _PFA_HSCALE 0x68090
3881#define _PFB_HSCALE 0x68890
3882
3883#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3884#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3885#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3886#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3887#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3888
3889/* legacy palette */
9db4a9c7
JB
3890#define _LGC_PALETTE_A 0x4a000
3891#define _LGC_PALETTE_B 0x4a800
3892#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3893
42db64ef
PZ
3894#define _GAMMA_MODE_A 0x4a480
3895#define _GAMMA_MODE_B 0x4ac80
3896#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3897#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3898#define GAMMA_MODE_MODE_8BIT (0 << 0)
3899#define GAMMA_MODE_MODE_10BIT (1 << 0)
3900#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3901#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3902
b9055052
ZW
3903/* interrupts */
3904#define DE_MASTER_IRQ_CONTROL (1 << 31)
3905#define DE_SPRITEB_FLIP_DONE (1 << 29)
3906#define DE_SPRITEA_FLIP_DONE (1 << 28)
3907#define DE_PLANEB_FLIP_DONE (1 << 27)
3908#define DE_PLANEA_FLIP_DONE (1 << 26)
3909#define DE_PCU_EVENT (1 << 25)
3910#define DE_GTT_FAULT (1 << 24)
3911#define DE_POISON (1 << 23)
3912#define DE_PERFORM_COUNTER (1 << 22)
3913#define DE_PCH_EVENT (1 << 21)
3914#define DE_AUX_CHANNEL_A (1 << 20)
3915#define DE_DP_A_HOTPLUG (1 << 19)
3916#define DE_GSE (1 << 18)
3917#define DE_PIPEB_VBLANK (1 << 15)
3918#define DE_PIPEB_EVEN_FIELD (1 << 14)
3919#define DE_PIPEB_ODD_FIELD (1 << 13)
3920#define DE_PIPEB_LINE_COMPARE (1 << 12)
3921#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 3922#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
3923#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3924#define DE_PIPEA_VBLANK (1 << 7)
3925#define DE_PIPEA_EVEN_FIELD (1 << 6)
3926#define DE_PIPEA_ODD_FIELD (1 << 5)
3927#define DE_PIPEA_LINE_COMPARE (1 << 4)
3928#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 3929#define DE_PIPEA_CRC_DONE (1 << 2)
b9055052
ZW
3930#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3931
b1f14ad0 3932/* More Ivybridge lolz */
8664281b 3933#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3934#define DE_GSE_IVB (1<<29)
3935#define DE_PCH_EVENT_IVB (1<<28)
3936#define DE_DP_A_HOTPLUG_IVB (1<<27)
3937#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3938#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3939#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3940#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3941#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3942#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3943#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3944#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3945#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3946#define DE_PIPEA_VBLANK_IVB (1<<0)
3947
b518421f
PZ
3948#define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
3949#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3950
7eea1ddf
JB
3951#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3952#define MASTER_INTERRUPT_ENABLE (1<<31)
3953
b9055052
ZW
3954#define DEISR 0x44000
3955#define DEIMR 0x44004
3956#define DEIIR 0x44008
3957#define DEIER 0x4400c
3958
b9055052
ZW
3959#define GTISR 0x44010
3960#define GTIMR 0x44014
3961#define GTIIR 0x44018
3962#define GTIER 0x4401c
3963
7f8a8569 3964#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3965/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3966#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3967#define ILK_DPARB_GATE (1<<22)
3968#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3969#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3970#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3971#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3972#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3973#define ILK_HDCP_DISABLE (1<<25)
3974#define ILK_eDP_A_DISABLE (1<<24)
3975#define ILK_DESKTOP (1<<23)
231e54f6
DL
3976
3977#define ILK_DSPCLK_GATE_D 0x42020
3978#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3979#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3980#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3981#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3982#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3983
116ac8d2
EA
3984#define IVB_CHICKEN3 0x4200c
3985# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3986# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3987
90a88643
PZ
3988#define CHICKEN_PAR1_1 0x42080
3989#define FORCE_ARB_IDLE_PLANES (1 << 14)
3990
553bd149
ZW
3991#define DISP_ARB_CTL 0x45000
3992#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3993#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3994#define GEN7_MSG_CTL 0x45010
3995#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3996#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3997
e4e0c058 3998/* GEN7 chicken */
d71de14d
KG
3999#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4000# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4001
e4e0c058
ED
4002#define GEN7_L3CNTLREG1 0xB01C
4003#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 4004#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4005
4006#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4007#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4008
61939d97
JB
4009#define GEN7_L3SQCREG4 0xb034
4010#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4011
db099c8f
ED
4012/* WaCatErrorRejectionIssue */
4013#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4014#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4015
79f689aa
PZ
4016#define HSW_FUSE_STRAP 0x42014
4017#define HSW_CDCLK_LIMIT (1 << 24)
4018
b9055052
ZW
4019/* PCH */
4020
23e81d69 4021/* south display engine interrupt: IBX */
776ad806
JB
4022#define SDE_AUDIO_POWER_D (1 << 27)
4023#define SDE_AUDIO_POWER_C (1 << 26)
4024#define SDE_AUDIO_POWER_B (1 << 25)
4025#define SDE_AUDIO_POWER_SHIFT (25)
4026#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4027#define SDE_GMBUS (1 << 24)
4028#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4029#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4030#define SDE_AUDIO_HDCP_MASK (3 << 22)
4031#define SDE_AUDIO_TRANSB (1 << 21)
4032#define SDE_AUDIO_TRANSA (1 << 20)
4033#define SDE_AUDIO_TRANS_MASK (3 << 20)
4034#define SDE_POISON (1 << 19)
4035/* 18 reserved */
4036#define SDE_FDI_RXB (1 << 17)
4037#define SDE_FDI_RXA (1 << 16)
4038#define SDE_FDI_MASK (3 << 16)
4039#define SDE_AUXD (1 << 15)
4040#define SDE_AUXC (1 << 14)
4041#define SDE_AUXB (1 << 13)
4042#define SDE_AUX_MASK (7 << 13)
4043/* 12 reserved */
b9055052
ZW
4044#define SDE_CRT_HOTPLUG (1 << 11)
4045#define SDE_PORTD_HOTPLUG (1 << 10)
4046#define SDE_PORTC_HOTPLUG (1 << 9)
4047#define SDE_PORTB_HOTPLUG (1 << 8)
4048#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4049#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4050 SDE_SDVOB_HOTPLUG | \
4051 SDE_PORTB_HOTPLUG | \
4052 SDE_PORTC_HOTPLUG | \
4053 SDE_PORTD_HOTPLUG)
776ad806
JB
4054#define SDE_TRANSB_CRC_DONE (1 << 5)
4055#define SDE_TRANSB_CRC_ERR (1 << 4)
4056#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4057#define SDE_TRANSA_CRC_DONE (1 << 2)
4058#define SDE_TRANSA_CRC_ERR (1 << 1)
4059#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4060#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4061
4062/* south display engine interrupt: CPT/PPT */
4063#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4064#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4065#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4066#define SDE_AUDIO_POWER_SHIFT_CPT 29
4067#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4068#define SDE_AUXD_CPT (1 << 27)
4069#define SDE_AUXC_CPT (1 << 26)
4070#define SDE_AUXB_CPT (1 << 25)
4071#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4072#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4073#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4074#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4075#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4076#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4077#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4078 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4079 SDE_PORTD_HOTPLUG_CPT | \
4080 SDE_PORTC_HOTPLUG_CPT | \
4081 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4082#define SDE_GMBUS_CPT (1 << 17)
8664281b 4083#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4084#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4085#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4086#define SDE_FDI_RXC_CPT (1 << 8)
4087#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4088#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4089#define SDE_FDI_RXB_CPT (1 << 4)
4090#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4091#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4092#define SDE_FDI_RXA_CPT (1 << 0)
4093#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4094 SDE_AUDIO_CP_REQ_B_CPT | \
4095 SDE_AUDIO_CP_REQ_A_CPT)
4096#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4097 SDE_AUDIO_CP_CHG_B_CPT | \
4098 SDE_AUDIO_CP_CHG_A_CPT)
4099#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4100 SDE_FDI_RXB_CPT | \
4101 SDE_FDI_RXA_CPT)
b9055052
ZW
4102
4103#define SDEISR 0xc4000
4104#define SDEIMR 0xc4004
4105#define SDEIIR 0xc4008
4106#define SDEIER 0xc400c
4107
8664281b 4108#define SERR_INT 0xc4040
de032bf4 4109#define SERR_INT_POISON (1<<31)
8664281b
PZ
4110#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4111#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4112#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4113#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4114
b9055052 4115/* digital port hotplug */
7fe0b973 4116#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4117#define PORTD_HOTPLUG_ENABLE (1 << 20)
4118#define PORTD_PULSE_DURATION_2ms (0)
4119#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4120#define PORTD_PULSE_DURATION_6ms (2 << 18)
4121#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4122#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4123#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4124#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4125#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4126#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4127#define PORTC_HOTPLUG_ENABLE (1 << 12)
4128#define PORTC_PULSE_DURATION_2ms (0)
4129#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4130#define PORTC_PULSE_DURATION_6ms (2 << 10)
4131#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4132#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4133#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4134#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4135#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4136#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4137#define PORTB_HOTPLUG_ENABLE (1 << 4)
4138#define PORTB_PULSE_DURATION_2ms (0)
4139#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4140#define PORTB_PULSE_DURATION_6ms (2 << 2)
4141#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4142#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4143#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4144#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4145#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4146#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4147
4148#define PCH_GPIOA 0xc5010
4149#define PCH_GPIOB 0xc5014
4150#define PCH_GPIOC 0xc5018
4151#define PCH_GPIOD 0xc501c
4152#define PCH_GPIOE 0xc5020
4153#define PCH_GPIOF 0xc5024
4154
f0217c42
EA
4155#define PCH_GMBUS0 0xc5100
4156#define PCH_GMBUS1 0xc5104
4157#define PCH_GMBUS2 0xc5108
4158#define PCH_GMBUS3 0xc510c
4159#define PCH_GMBUS4 0xc5110
4160#define PCH_GMBUS5 0xc5120
4161
9db4a9c7
JB
4162#define _PCH_DPLL_A 0xc6014
4163#define _PCH_DPLL_B 0xc6018
e9a632a5 4164#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4165
9db4a9c7 4166#define _PCH_FPA0 0xc6040
c1858123 4167#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4168#define _PCH_FPA1 0xc6044
4169#define _PCH_FPB0 0xc6048
4170#define _PCH_FPB1 0xc604c
e9a632a5
DV
4171#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4172#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4173
4174#define PCH_DPLL_TEST 0xc606c
4175
4176#define PCH_DREF_CONTROL 0xC6200
4177#define DREF_CONTROL_MASK 0x7fc3
4178#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4179#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4180#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4181#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4182#define DREF_SSC_SOURCE_DISABLE (0<<11)
4183#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4184#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4185#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4186#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4187#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4188#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4189#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4190#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4191#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4192#define DREF_SSC4_DOWNSPREAD (0<<6)
4193#define DREF_SSC4_CENTERSPREAD (1<<6)
4194#define DREF_SSC1_DISABLE (0<<1)
4195#define DREF_SSC1_ENABLE (1<<1)
4196#define DREF_SSC4_DISABLE (0)
4197#define DREF_SSC4_ENABLE (1)
4198
4199#define PCH_RAWCLK_FREQ 0xc6204
4200#define FDL_TP1_TIMER_SHIFT 12
4201#define FDL_TP1_TIMER_MASK (3<<12)
4202#define FDL_TP2_TIMER_SHIFT 10
4203#define FDL_TP2_TIMER_MASK (3<<10)
4204#define RAWCLK_FREQ_MASK 0x3ff
4205
4206#define PCH_DPLL_TMR_CFG 0xc6208
4207
4208#define PCH_SSC4_PARMS 0xc6210
4209#define PCH_SSC4_AUX_PARMS 0xc6214
4210
8db9d77b 4211#define PCH_DPLL_SEL 0xc7000
11887397
DV
4212#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4213#define TRANS_DPLLA_SEL(pipe) 0
4214#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4215
b9055052
ZW
4216/* transcoder */
4217
275f01b2
DV
4218#define _PCH_TRANS_HTOTAL_A 0xe0000
4219#define TRANS_HTOTAL_SHIFT 16
4220#define TRANS_HACTIVE_SHIFT 0
4221#define _PCH_TRANS_HBLANK_A 0xe0004
4222#define TRANS_HBLANK_END_SHIFT 16
4223#define TRANS_HBLANK_START_SHIFT 0
4224#define _PCH_TRANS_HSYNC_A 0xe0008
4225#define TRANS_HSYNC_END_SHIFT 16
4226#define TRANS_HSYNC_START_SHIFT 0
4227#define _PCH_TRANS_VTOTAL_A 0xe000c
4228#define TRANS_VTOTAL_SHIFT 16
4229#define TRANS_VACTIVE_SHIFT 0
4230#define _PCH_TRANS_VBLANK_A 0xe0010
4231#define TRANS_VBLANK_END_SHIFT 16
4232#define TRANS_VBLANK_START_SHIFT 0
4233#define _PCH_TRANS_VSYNC_A 0xe0014
4234#define TRANS_VSYNC_END_SHIFT 16
4235#define TRANS_VSYNC_START_SHIFT 0
4236#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4237
e3b95f1e
DV
4238#define _PCH_TRANSA_DATA_M1 0xe0030
4239#define _PCH_TRANSA_DATA_N1 0xe0034
4240#define _PCH_TRANSA_DATA_M2 0xe0038
4241#define _PCH_TRANSA_DATA_N2 0xe003c
4242#define _PCH_TRANSA_LINK_M1 0xe0040
4243#define _PCH_TRANSA_LINK_N1 0xe0044
4244#define _PCH_TRANSA_LINK_M2 0xe0048
4245#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4246
b055c8f3
JB
4247/* Per-transcoder DIP controls */
4248
4249#define _VIDEO_DIP_CTL_A 0xe0200
4250#define _VIDEO_DIP_DATA_A 0xe0208
4251#define _VIDEO_DIP_GCP_A 0xe0210
4252
4253#define _VIDEO_DIP_CTL_B 0xe1200
4254#define _VIDEO_DIP_DATA_B 0xe1208
4255#define _VIDEO_DIP_GCP_B 0xe1210
4256
4257#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4258#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4259#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4260
b906487c
VS
4261#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4262#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4263#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4264
b906487c
VS
4265#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4266#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4267#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4268
4269#define VLV_TVIDEO_DIP_CTL(pipe) \
4270 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4271#define VLV_TVIDEO_DIP_DATA(pipe) \
4272 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4273#define VLV_TVIDEO_DIP_GCP(pipe) \
4274 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4275
8c5f5f7c
ED
4276/* Haswell DIP controls */
4277#define HSW_VIDEO_DIP_CTL_A 0x60200
4278#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4279#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4280#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4281#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4282#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4283#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4284#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4285#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4286#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4287#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4288#define HSW_VIDEO_DIP_GCP_A 0x60210
4289
4290#define HSW_VIDEO_DIP_CTL_B 0x61200
4291#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4292#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4293#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4294#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4295#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4296#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4297#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4298#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4299#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4300#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4301#define HSW_VIDEO_DIP_GCP_B 0x61210
4302
7d9bcebe
RV
4303#define HSW_TVIDEO_DIP_CTL(trans) \
4304 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4305#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4306 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4307#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4308 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4309#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4310 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4311#define HSW_TVIDEO_DIP_GCP(trans) \
4312 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4313#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4314 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4315
3f51e471
RV
4316#define HSW_STEREO_3D_CTL_A 0x70020
4317#define S3D_ENABLE (1<<31)
4318#define HSW_STEREO_3D_CTL_B 0x71020
4319
4320#define HSW_STEREO_3D_CTL(trans) \
4321 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4322
275f01b2
DV
4323#define _PCH_TRANS_HTOTAL_B 0xe1000
4324#define _PCH_TRANS_HBLANK_B 0xe1004
4325#define _PCH_TRANS_HSYNC_B 0xe1008
4326#define _PCH_TRANS_VTOTAL_B 0xe100c
4327#define _PCH_TRANS_VBLANK_B 0xe1010
4328#define _PCH_TRANS_VSYNC_B 0xe1014
4329#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4330
4331#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4332#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4333#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4334#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4335#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4336#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4337#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4338 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4339
e3b95f1e
DV
4340#define _PCH_TRANSB_DATA_M1 0xe1030
4341#define _PCH_TRANSB_DATA_N1 0xe1034
4342#define _PCH_TRANSB_DATA_M2 0xe1038
4343#define _PCH_TRANSB_DATA_N2 0xe103c
4344#define _PCH_TRANSB_LINK_M1 0xe1040
4345#define _PCH_TRANSB_LINK_N1 0xe1044
4346#define _PCH_TRANSB_LINK_M2 0xe1048
4347#define _PCH_TRANSB_LINK_N2 0xe104c
4348
4349#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4350#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4351#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4352#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4353#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4354#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4355#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4356#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4357
ab9412ba
DV
4358#define _PCH_TRANSACONF 0xf0008
4359#define _PCH_TRANSBCONF 0xf1008
4360#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4361#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4362#define TRANS_DISABLE (0<<31)
4363#define TRANS_ENABLE (1<<31)
4364#define TRANS_STATE_MASK (1<<30)
4365#define TRANS_STATE_DISABLE (0<<30)
4366#define TRANS_STATE_ENABLE (1<<30)
4367#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4368#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4369#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4370#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4371#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4372#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4373#define TRANS_INTERLACED (3<<21)
7c26e5c6 4374#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4375#define TRANS_8BPC (0<<5)
4376#define TRANS_10BPC (1<<5)
4377#define TRANS_6BPC (2<<5)
4378#define TRANS_12BPC (3<<5)
4379
ce40141f
DV
4380#define _TRANSA_CHICKEN1 0xf0060
4381#define _TRANSB_CHICKEN1 0xf1060
4382#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4383#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4384#define _TRANSA_CHICKEN2 0xf0064
4385#define _TRANSB_CHICKEN2 0xf1064
4386#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4387#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4388#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4389#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4390#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4391#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4392
291427f5
JB
4393#define SOUTH_CHICKEN1 0xc2000
4394#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4395#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4396#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4397#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4398#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4399#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4400#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4401#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4402#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4403
9db4a9c7
JB
4404#define _FDI_RXA_CHICKEN 0xc200c
4405#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4406#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4407#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4408#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4409
382b0936
JB
4410#define SOUTH_DSPCLK_GATE_D 0xc2020
4411#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4412#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4413
b9055052 4414/* CPU: FDI_TX */
9db4a9c7
JB
4415#define _FDI_TXA_CTL 0x60100
4416#define _FDI_TXB_CTL 0x61100
4417#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4418#define FDI_TX_DISABLE (0<<31)
4419#define FDI_TX_ENABLE (1<<31)
4420#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4421#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4422#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4423#define FDI_LINK_TRAIN_NONE (3<<28)
4424#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4425#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4426#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4427#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4428#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4429#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4430#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4431#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4432/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4433 SNB has different settings. */
4434/* SNB A-stepping */
4435#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4436#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4437#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4438#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4439/* SNB B-stepping */
4440#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4441#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4442#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4443#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4444#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4445#define FDI_DP_PORT_WIDTH_SHIFT 19
4446#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4447#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4448#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4449/* Ironlake: hardwired to 1 */
b9055052 4450#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4451
4452/* Ivybridge has different bits for lolz */
4453#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4454#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4455#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4456#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4457
b9055052 4458/* both Tx and Rx */
c4f9c4c2 4459#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4460#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4461#define FDI_SCRAMBLING_ENABLE (0<<7)
4462#define FDI_SCRAMBLING_DISABLE (1<<7)
4463
4464/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4465#define _FDI_RXA_CTL 0xf000c
4466#define _FDI_RXB_CTL 0xf100c
4467#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4468#define FDI_RX_ENABLE (1<<31)
b9055052 4469/* train, dp width same as FDI_TX */
357555c0
JB
4470#define FDI_FS_ERRC_ENABLE (1<<27)
4471#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4472#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4473#define FDI_8BPC (0<<16)
4474#define FDI_10BPC (1<<16)
4475#define FDI_6BPC (2<<16)
4476#define FDI_12BPC (3<<16)
3e68320e 4477#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4478#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4479#define FDI_RX_PLL_ENABLE (1<<13)
4480#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4481#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4482#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4483#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4484#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4485#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4486/* CPT */
4487#define FDI_AUTO_TRAINING (1<<10)
4488#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4489#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4490#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4491#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4492#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4493
04945641
PZ
4494#define _FDI_RXA_MISC 0xf0010
4495#define _FDI_RXB_MISC 0xf1010
4496#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4497#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4498#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4499#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4500#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4501#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4502#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4503#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4504
9db4a9c7
JB
4505#define _FDI_RXA_TUSIZE1 0xf0030
4506#define _FDI_RXA_TUSIZE2 0xf0038
4507#define _FDI_RXB_TUSIZE1 0xf1030
4508#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4509#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4510#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4511
4512/* FDI_RX interrupt register format */
4513#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4514#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4515#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4516#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4517#define FDI_RX_FS_CODE_ERR (1<<6)
4518#define FDI_RX_FE_CODE_ERR (1<<5)
4519#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4520#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4521#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4522#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4523#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4524
9db4a9c7
JB
4525#define _FDI_RXA_IIR 0xf0014
4526#define _FDI_RXA_IMR 0xf0018
4527#define _FDI_RXB_IIR 0xf1014
4528#define _FDI_RXB_IMR 0xf1018
4529#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4530#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4531
4532#define FDI_PLL_CTL_1 0xfe000
4533#define FDI_PLL_CTL_2 0xfe004
4534
b9055052
ZW
4535#define PCH_LVDS 0xe1180
4536#define LVDS_DETECTED (1 << 1)
4537
98364379 4538/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4539#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4540#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4541#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4542#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4543#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4544#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4545#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4546
4547#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4548#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4549#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4550#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4551#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4552
453c5420
JB
4553#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4554#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4555#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4556 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4557#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4558 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4559#define VLV_PIPE_PP_DIVISOR(pipe) \
4560 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4561
b9055052
ZW
4562#define PCH_PP_STATUS 0xc7200
4563#define PCH_PP_CONTROL 0xc7204
4a655f04 4564#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4565#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4566#define EDP_FORCE_VDD (1 << 3)
4567#define EDP_BLC_ENABLE (1 << 2)
4568#define PANEL_POWER_RESET (1 << 1)
4569#define PANEL_POWER_OFF (0 << 0)
4570#define PANEL_POWER_ON (1 << 0)
4571#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4572#define PANEL_PORT_SELECT_MASK (3 << 30)
4573#define PANEL_PORT_SELECT_LVDS (0 << 30)
4574#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4575#define PANEL_PORT_SELECT_DPC (2 << 30)
4576#define PANEL_PORT_SELECT_DPD (3 << 30)
4577#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4578#define PANEL_POWER_UP_DELAY_SHIFT 16
4579#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4580#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4581
b9055052 4582#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4583#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4584#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4585#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4586#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4587
b9055052 4588#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4589#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4590#define PP_REFERENCE_DIVIDER_SHIFT 8
4591#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4592#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4593
5eb08b69
ZW
4594#define PCH_DP_B 0xe4100
4595#define PCH_DPB_AUX_CH_CTL 0xe4110
4596#define PCH_DPB_AUX_CH_DATA1 0xe4114
4597#define PCH_DPB_AUX_CH_DATA2 0xe4118
4598#define PCH_DPB_AUX_CH_DATA3 0xe411c
4599#define PCH_DPB_AUX_CH_DATA4 0xe4120
4600#define PCH_DPB_AUX_CH_DATA5 0xe4124
4601
4602#define PCH_DP_C 0xe4200
4603#define PCH_DPC_AUX_CH_CTL 0xe4210
4604#define PCH_DPC_AUX_CH_DATA1 0xe4214
4605#define PCH_DPC_AUX_CH_DATA2 0xe4218
4606#define PCH_DPC_AUX_CH_DATA3 0xe421c
4607#define PCH_DPC_AUX_CH_DATA4 0xe4220
4608#define PCH_DPC_AUX_CH_DATA5 0xe4224
4609
4610#define PCH_DP_D 0xe4300
4611#define PCH_DPD_AUX_CH_CTL 0xe4310
4612#define PCH_DPD_AUX_CH_DATA1 0xe4314
4613#define PCH_DPD_AUX_CH_DATA2 0xe4318
4614#define PCH_DPD_AUX_CH_DATA3 0xe431c
4615#define PCH_DPD_AUX_CH_DATA4 0xe4320
4616#define PCH_DPD_AUX_CH_DATA5 0xe4324
4617
8db9d77b
ZW
4618/* CPT */
4619#define PORT_TRANS_A_SEL_CPT 0
4620#define PORT_TRANS_B_SEL_CPT (1<<29)
4621#define PORT_TRANS_C_SEL_CPT (2<<29)
4622#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4623#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4624#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4625#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4626
4627#define TRANS_DP_CTL_A 0xe0300
4628#define TRANS_DP_CTL_B 0xe1300
4629#define TRANS_DP_CTL_C 0xe2300
23670b32 4630#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4631#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4632#define TRANS_DP_PORT_SEL_B (0<<29)
4633#define TRANS_DP_PORT_SEL_C (1<<29)
4634#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4635#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4636#define TRANS_DP_PORT_SEL_MASK (3<<29)
4637#define TRANS_DP_AUDIO_ONLY (1<<26)
4638#define TRANS_DP_ENH_FRAMING (1<<18)
4639#define TRANS_DP_8BPC (0<<9)
4640#define TRANS_DP_10BPC (1<<9)
4641#define TRANS_DP_6BPC (2<<9)
4642#define TRANS_DP_12BPC (3<<9)
220cad3c 4643#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4644#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4645#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4646#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4647#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4648#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4649
4650/* SNB eDP training params */
4651/* SNB A-stepping */
4652#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4653#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4654#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4655#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4656/* SNB B-stepping */
3c5a62b5
YL
4657#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4658#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4659#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4660#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4661#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4662#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4663
1a2eb460
KP
4664/* IVB */
4665#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4666#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4667#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4668#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4669#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4670#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4671#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4672
4673/* legacy values */
4674#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4675#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4676#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4677#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4678#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4679
4680#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4681
cae5852d 4682#define FORCEWAKE 0xA18C
575155a9
JB
4683#define FORCEWAKE_VLV 0x1300b0
4684#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4685#define FORCEWAKE_MEDIA_VLV 0x1300b8
4686#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4687#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4688#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4689#define VLV_GTLC_WAKE_CTRL 0x130090
4690#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4691#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4692#define FORCEWAKE_KERNEL 0x1
4693#define FORCEWAKE_USER 0x2
8d715f00
KP
4694#define FORCEWAKE_MT_ACK 0x130040
4695#define ECOBUS 0xa180
4696#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4697
dd202c6d
BW
4698#define GTFIFODBG 0x120000
4699#define GT_FIFO_CPU_ERROR_MASK 7
4700#define GT_FIFO_OVFERR (1<<2)
4701#define GT_FIFO_IAWRERR (1<<1)
4702#define GT_FIFO_IARDERR (1<<0)
4703
91355834 4704#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4705#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4706
05e21cc4
BW
4707#define HSW_IDICR 0x9008
4708#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4709#define HSW_EDRAM_PRESENT 0x120010
4710
80e829fa
DV
4711#define GEN6_UCGCTL1 0x9400
4712# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4713# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4714
406478dc 4715#define GEN6_UCGCTL2 0x9404
0f846f81 4716# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4717# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4718# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4719# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4720# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4721
e3f33d46
JB
4722#define GEN7_UCGCTL4 0x940c
4723#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4724
3b8d8d91 4725#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4726#define GEN6_TURBO_DISABLE (1<<31)
4727#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4728#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4729#define GEN6_OFFSET(x) ((x)<<19)
4730#define GEN6_AGGRESSIVE_TURBO (0<<15)
4731#define GEN6_RC_VIDEO_FREQ 0xA00C
4732#define GEN6_RC_CONTROL 0xA090
4733#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4734#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4735#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4736#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4737#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4738#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4739#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4740#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4741#define GEN6_RP_DOWN_TIMEOUT 0xA010
4742#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4743#define GEN6_RPSTAT1 0xA01C
ccab5c82 4744#define GEN6_CAGF_SHIFT 8
f82855d3 4745#define HSW_CAGF_SHIFT 7
ccab5c82 4746#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4747#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4748#define GEN6_RP_CONTROL 0xA024
4749#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4750#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4751#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4752#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4753#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4754#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4755#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4756#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4757#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4758#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4759#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 4760#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4761#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4762#define GEN6_RP_UP_THRESHOLD 0xA02C
4763#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4764#define GEN6_RP_CUR_UP_EI 0xA050
4765#define GEN6_CURICONT_MASK 0xffffff
4766#define GEN6_RP_CUR_UP 0xA054
4767#define GEN6_CURBSYTAVG_MASK 0xffffff
4768#define GEN6_RP_PREV_UP 0xA058
4769#define GEN6_RP_CUR_DOWN_EI 0xA05C
4770#define GEN6_CURIAVG_MASK 0xffffff
4771#define GEN6_RP_CUR_DOWN 0xA060
4772#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4773#define GEN6_RP_UP_EI 0xA068
4774#define GEN6_RP_DOWN_EI 0xA06C
4775#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4776#define GEN6_RC_STATE 0xA094
4777#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4778#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4779#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4780#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4781#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4782#define GEN6_RC_SLEEP 0xA0B0
4783#define GEN6_RC1e_THRESHOLD 0xA0B4
4784#define GEN6_RC6_THRESHOLD 0xA0B8
4785#define GEN6_RC6p_THRESHOLD 0xA0BC
4786#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4787#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4788
4789#define GEN6_PMISR 0x44020
4912d041 4790#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4791#define GEN6_PMIIR 0x44028
4792#define GEN6_PMIER 0x4402C
4793#define GEN6_PM_MBOX_EVENT (1<<25)
4794#define GEN6_PM_THERMAL_EVENT (1<<24)
4795#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4796#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4797#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4798#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4799#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4800#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4801 GEN6_PM_RP_DOWN_THRESHOLD | \
4802 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4803
cce66a28 4804#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
4805#define VLV_COUNTER_CONTROL 0x138104
4806#define VLV_COUNT_RANGE_HIGH (1<<15)
4807#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4808#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
4809#define GEN6_GT_GFX_RC6 0x138108
4810#define GEN6_GT_GFX_RC6p 0x13810C
4811#define GEN6_GT_GFX_RC6pp 0x138110
4812
8fd26859
CW
4813#define GEN6_PCODE_MAILBOX 0x138124
4814#define GEN6_PCODE_READY (1<<31)
a6044e23 4815#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4816#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4817#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4818#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4819#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
4820#define GEN6_PCODE_READ_D_COMP 0x10
4821#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
4822#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4823#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4824#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4825#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4826#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4827
4d85529d
BW
4828#define GEN6_GT_CORE_STATUS 0x138060
4829#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4830#define GEN6_RCn_MASK 7
4831#define GEN6_RC0 0
4832#define GEN6_RC3 2
4833#define GEN6_RC6 3
4834#define GEN6_RC7 4
4835
e3689190
BW
4836#define GEN7_MISCCPCTL (0x9424)
4837#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4838
4839/* IVYBRIDGE DPF */
4840#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 4841#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
4842#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4843#define GEN7_PARITY_ERROR_VALID (1<<13)
4844#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4845#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4846#define GEN7_PARITY_ERROR_ROW(reg) \
4847 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4848#define GEN7_PARITY_ERROR_BANK(reg) \
4849 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4850#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4851 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4852#define GEN7_L3CDERRST1_ENABLE (1<<7)
4853
b9524a1e 4854#define GEN7_L3LOG_BASE 0xB070
35a85ac6 4855#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
4856#define GEN7_L3LOG_SIZE 0x80
4857
12f3382b
JB
4858#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4859#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4860#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4861#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4862
8ab43976
JB
4863#define GEN7_ROW_CHICKEN2 0xe4f4
4864#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4865#define DOP_CLOCK_GATING_DISABLE (1<<0)
4866
f4ba9f81 4867#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4868#define INTEL_AUDIO_DEVCL 0x808629FB
4869#define INTEL_AUDIO_DEVBLC 0x80862801
4870#define INTEL_AUDIO_DEVCTG 0x80862802
4871
4872#define G4X_AUD_CNTL_ST 0x620B4
4873#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4874#define G4X_ELDV_DEVCTG (1 << 14)
4875#define G4X_ELD_ADDR (0xf << 5)
4876#define G4X_ELD_ACK (1 << 4)
4877#define G4X_HDMIW_HDMIEDID 0x6210C
4878
1202b4c6 4879#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4880#define IBX_HDMIW_HDMIEDID_B 0xE2150
4881#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4882 IBX_HDMIW_HDMIEDID_A, \
4883 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4884#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4885#define IBX_AUD_CNTL_ST_B 0xE21B4
4886#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4887 IBX_AUD_CNTL_ST_A, \
4888 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4889#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4890#define IBX_ELD_ADDRESS (0x1f << 5)
4891#define IBX_ELD_ACK (1 << 4)
4892#define IBX_AUD_CNTL_ST2 0xE20C0
4893#define IBX_ELD_VALIDB (1 << 0)
4894#define IBX_CP_READYB (1 << 1)
4895
4896#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4897#define CPT_HDMIW_HDMIEDID_B 0xE5150
4898#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4899 CPT_HDMIW_HDMIEDID_A, \
4900 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4901#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4902#define CPT_AUD_CNTL_ST_B 0xE51B4
4903#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4904 CPT_AUD_CNTL_ST_A, \
4905 CPT_AUD_CNTL_ST_B)
1202b4c6 4906#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4907
ae662d31
EA
4908/* These are the 4 32-bit write offset registers for each stream
4909 * output buffer. It determines the offset from the
4910 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4911 */
4912#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4913
b6daa025 4914#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4915#define IBX_AUD_CONFIG_B 0xe2100
4916#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4917 IBX_AUD_CONFIG_A, \
4918 IBX_AUD_CONFIG_B)
b6daa025 4919#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4920#define CPT_AUD_CONFIG_B 0xe5100
4921#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4922 CPT_AUD_CONFIG_A, \
4923 CPT_AUD_CONFIG_B)
b6daa025
WF
4924#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4925#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4926#define AUD_CONFIG_UPPER_N_SHIFT 20
4927#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4928#define AUD_CONFIG_LOWER_N_SHIFT 4
4929#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4930#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
4931#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
4932#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
4933#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
4934#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
4935#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
4936#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
4937#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
4938#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
4939#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
4940#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
4941#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
4942#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4943
9a78b6cc
WX
4944/* HSW Audio */
4945#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4946#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4947#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4948 HSW_AUD_CONFIG_A, \
4949 HSW_AUD_CONFIG_B)
4950
4951#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4952#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4953#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4954 HSW_AUD_MISC_CTRL_A, \
4955 HSW_AUD_MISC_CTRL_B)
4956
4957#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4958#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4959#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4960 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4961 HSW_AUD_DIP_ELD_CTRL_ST_B)
4962
4963/* Audio Digital Converter */
4964#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4965#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4966#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4967 HSW_AUD_DIG_CNVT_1, \
4968 HSW_AUD_DIG_CNVT_2)
9b138a83 4969#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4970
4971#define HSW_AUD_EDID_DATA_A 0x65050
4972#define HSW_AUD_EDID_DATA_B 0x65150
4973#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4974 HSW_AUD_EDID_DATA_A, \
4975 HSW_AUD_EDID_DATA_B)
4976
4977#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4978#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4979#define AUDIO_INACTIVE_C (1<<11)
4980#define AUDIO_INACTIVE_B (1<<7)
4981#define AUDIO_INACTIVE_A (1<<3)
4982#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4983#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4984#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4985#define AUDIO_ELD_VALID_A (1<<0)
4986#define AUDIO_ELD_VALID_B (1<<4)
4987#define AUDIO_ELD_VALID_C (1<<8)
4988#define AUDIO_CP_READY_A (1<<1)
4989#define AUDIO_CP_READY_B (1<<5)
4990#define AUDIO_CP_READY_C (1<<9)
4991
9eb3a752 4992/* HSW Power Wells */
fa42e23c
PZ
4993#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4994#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4995#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4996#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
4997#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
4998#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 4999#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5000#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5001#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5002#define HSW_PWR_WELL_FORCE_ON (1<<19)
5003#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5004
e7e104c3 5005/* Per-pipe DDI Function Control */
ad80a810
PZ
5006#define TRANS_DDI_FUNC_CTL_A 0x60400
5007#define TRANS_DDI_FUNC_CTL_B 0x61400
5008#define TRANS_DDI_FUNC_CTL_C 0x62400
5009#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5010#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5011 TRANS_DDI_FUNC_CTL_B)
5012#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5013/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5014#define TRANS_DDI_PORT_MASK (7<<28)
5015#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5016#define TRANS_DDI_PORT_NONE (0<<28)
5017#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5018#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5019#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5020#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5021#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5022#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5023#define TRANS_DDI_BPC_MASK (7<<20)
5024#define TRANS_DDI_BPC_8 (0<<20)
5025#define TRANS_DDI_BPC_10 (1<<20)
5026#define TRANS_DDI_BPC_6 (2<<20)
5027#define TRANS_DDI_BPC_12 (3<<20)
5028#define TRANS_DDI_PVSYNC (1<<17)
5029#define TRANS_DDI_PHSYNC (1<<16)
5030#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5031#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5032#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5033#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5034#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5035#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5036
0e87f667
ED
5037/* DisplayPort Transport Control */
5038#define DP_TP_CTL_A 0x64040
5039#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5040#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5041#define DP_TP_CTL_ENABLE (1<<31)
5042#define DP_TP_CTL_MODE_SST (0<<27)
5043#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5044#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5045#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5046#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5047#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5048#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5049#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5050#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5051#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5052#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5053
e411b2c1
ED
5054/* DisplayPort Transport Status */
5055#define DP_TP_STATUS_A 0x64044
5056#define DP_TP_STATUS_B 0x64144
5e49cea6 5057#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5058#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5059#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5060
03f896a1
ED
5061/* DDI Buffer Control */
5062#define DDI_BUF_CTL_A 0x64000
5063#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5064#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5065#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 5066#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5067#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5068#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5069#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5070#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5071#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5072#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5073#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5074#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5075#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5076#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5077#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5078#define DDI_A_4_LANES (1<<4)
17aa6be9 5079#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5080#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5081
bb879a44
ED
5082/* DDI Buffer Translations */
5083#define DDI_BUF_TRANS_A 0x64E00
5084#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5085#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5086
7501a4d8
ED
5087/* Sideband Interface (SBI) is programmed indirectly, via
5088 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5089 * which contains the payload */
5e49cea6
PZ
5090#define SBI_ADDR 0xC6000
5091#define SBI_DATA 0xC6004
7501a4d8 5092#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5093#define SBI_CTL_DEST_ICLK (0x0<<16)
5094#define SBI_CTL_DEST_MPHY (0x1<<16)
5095#define SBI_CTL_OP_IORD (0x2<<8)
5096#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5097#define SBI_CTL_OP_CRRD (0x6<<8)
5098#define SBI_CTL_OP_CRWR (0x7<<8)
5099#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5100#define SBI_RESPONSE_SUCCESS (0x0<<1)
5101#define SBI_BUSY (0x1<<0)
5102#define SBI_READY (0x0<<0)
52f025ef 5103
ccf1c867 5104/* SBI offsets */
5e49cea6 5105#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5106#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5107#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5108#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5109#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5110#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5111#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5112#define SBI_SSCCTL 0x020c
ccf1c867 5113#define SBI_SSCCTL6 0x060C
dde86e2d 5114#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5115#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5116#define SBI_SSCAUXDIV6 0x0610
5117#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5118#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5119#define SBI_GEN0 0x1f00
5120#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5121
52f025ef 5122/* LPT PIXCLK_GATE */
5e49cea6 5123#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5124#define PIXCLK_GATE_UNGATE (1<<0)
5125#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5126
e93ea06a 5127/* SPLL */
5e49cea6 5128#define SPLL_CTL 0x46020
e93ea06a 5129#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5130#define SPLL_PLL_SSC (1<<28)
5131#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5132#define SPLL_PLL_FREQ_810MHz (0<<26)
5133#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5134
4dffc404 5135/* WRPLL */
5e49cea6
PZ
5136#define WRPLL_CTL1 0x46040
5137#define WRPLL_CTL2 0x46060
5138#define WRPLL_PLL_ENABLE (1<<31)
5139#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5140#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5141#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5142/* WRPLL divider programming */
5e49cea6
PZ
5143#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5144#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5145#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5146
fec9181c
ED
5147/* Port clock selection */
5148#define PORT_CLK_SEL_A 0x46100
5149#define PORT_CLK_SEL_B 0x46104
5e49cea6 5150#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5151#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5152#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5153#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5154#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5155#define PORT_CLK_SEL_WRPLL1 (4<<29)
5156#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5157#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5158
bb523fc0
PZ
5159/* Transcoder clock selection */
5160#define TRANS_CLK_SEL_A 0x46140
5161#define TRANS_CLK_SEL_B 0x46144
5162#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5163/* For each transcoder, we need to select the corresponding port clock */
5164#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5165#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5166
c9809791
PZ
5167#define _TRANSA_MSA_MISC 0x60410
5168#define _TRANSB_MSA_MISC 0x61410
5169#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5170 _TRANSB_MSA_MISC)
5171#define TRANS_MSA_SYNC_CLK (1<<0)
5172#define TRANS_MSA_6_BPC (0<<5)
5173#define TRANS_MSA_8_BPC (1<<5)
5174#define TRANS_MSA_10_BPC (2<<5)
5175#define TRANS_MSA_12_BPC (3<<5)
5176#define TRANS_MSA_16_BPC (4<<5)
dae84799 5177
90e8d31c 5178/* LCPLL Control */
5e49cea6 5179#define LCPLL_CTL 0x130040
90e8d31c
ED
5180#define LCPLL_PLL_DISABLE (1<<31)
5181#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5182#define LCPLL_CLK_FREQ_MASK (3<<26)
5183#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 5184#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5185#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5186#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5187#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5188#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5189
5190#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5191#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5192#define D_COMP_COMP_FORCE (1<<8)
5193#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5194
69e94b7e
ED
5195/* Pipe WM_LINETIME - watermark line time */
5196#define PIPE_WM_LINETIME_A 0x45270
5197#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5198#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5199 PIPE_WM_LINETIME_B)
5200#define PIPE_WM_LINETIME_MASK (0x1ff)
5201#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5202#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5203#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5204
5205/* SFUSE_STRAP */
5e49cea6 5206#define SFUSE_STRAP 0xc2014
96d6e350
ED
5207#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5208#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5209#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5210
801bcfff
PZ
5211#define WM_MISC 0x45260
5212#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5213
1544d9d5
ED
5214#define WM_DBG 0x45280
5215#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5216#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5217#define WM_DBG_DISALLOW_SPRITE (1<<2)
5218
86d3efce
VS
5219/* pipe CSC */
5220#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5221#define _PIPE_A_CSC_COEFF_BY 0x49014
5222#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5223#define _PIPE_A_CSC_COEFF_BU 0x4901c
5224#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5225#define _PIPE_A_CSC_COEFF_BV 0x49024
5226#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5227#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5228#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5229#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5230#define _PIPE_A_CSC_PREOFF_HI 0x49030
5231#define _PIPE_A_CSC_PREOFF_ME 0x49034
5232#define _PIPE_A_CSC_PREOFF_LO 0x49038
5233#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5234#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5235#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5236
5237#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5238#define _PIPE_B_CSC_COEFF_BY 0x49114
5239#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5240#define _PIPE_B_CSC_COEFF_BU 0x4911c
5241#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5242#define _PIPE_B_CSC_COEFF_BV 0x49124
5243#define _PIPE_B_CSC_MODE 0x49128
5244#define _PIPE_B_CSC_PREOFF_HI 0x49130
5245#define _PIPE_B_CSC_PREOFF_ME 0x49134
5246#define _PIPE_B_CSC_PREOFF_LO 0x49138
5247#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5248#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5249#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5250
86d3efce
VS
5251#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5252#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5253#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5254#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5255#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5256#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5257#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5258#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5259#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5260#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5261#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5262#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5263#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5264
3230bf14
JN
5265/* VLV MIPI registers */
5266
5267#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5268#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5269#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5270#define DPI_ENABLE (1 << 31) /* A + B */
5271#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5272#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5273#define DUAL_LINK_MODE_MASK (1 << 26)
5274#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5275#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5276#define DITHERING_ENABLE (1 << 25) /* A + B */
5277#define FLOPPED_HSTX (1 << 23)
5278#define DE_INVERT (1 << 19) /* XXX */
5279#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5280#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5281#define AFE_LATCHOUT (1 << 17)
5282#define LP_OUTPUT_HOLD (1 << 16)
5283#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5284#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5285#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5286#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5287#define CSB_SHIFT 9
5288#define CSB_MASK (3 << 9)
5289#define CSB_20MHZ (0 << 9)
5290#define CSB_10MHZ (1 << 9)
5291#define CSB_40MHZ (2 << 9)
5292#define BANDGAP_MASK (1 << 8)
5293#define BANDGAP_PNW_CIRCUIT (0 << 8)
5294#define BANDGAP_LNC_CIRCUIT (1 << 8)
5295#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5296#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5297#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5298#define TEARING_EFFECT_SHIFT 2 /* A + B */
5299#define TEARING_EFFECT_MASK (3 << 2)
5300#define TEARING_EFFECT_OFF (0 << 2)
5301#define TEARING_EFFECT_DSI (1 << 2)
5302#define TEARING_EFFECT_GPIO (2 << 2)
5303#define LANE_CONFIGURATION_SHIFT 0
5304#define LANE_CONFIGURATION_MASK (3 << 0)
5305#define LANE_CONFIGURATION_4LANE (0 << 0)
5306#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5307#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5308
5309#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5310#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5311#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5312#define TEARING_EFFECT_DELAY_SHIFT 0
5313#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5314
5315/* XXX: all bits reserved */
5316#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5317
5318/* MIPI DSI Controller and D-PHY registers */
5319
5320#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5321#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5322#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5323#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5324#define ULPS_STATE_MASK (3 << 1)
5325#define ULPS_STATE_ENTER (2 << 1)
5326#define ULPS_STATE_EXIT (1 << 1)
5327#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5328#define DEVICE_READY (1 << 0)
5329
5330#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5331#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5332#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5333#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5334#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5335#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5336#define TEARING_EFFECT (1 << 31)
5337#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5338#define GEN_READ_DATA_AVAIL (1 << 29)
5339#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5340#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5341#define RX_PROT_VIOLATION (1 << 26)
5342#define RX_INVALID_TX_LENGTH (1 << 25)
5343#define ACK_WITH_NO_ERROR (1 << 24)
5344#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5345#define LP_RX_TIMEOUT (1 << 22)
5346#define HS_TX_TIMEOUT (1 << 21)
5347#define DPI_FIFO_UNDERRUN (1 << 20)
5348#define LOW_CONTENTION (1 << 19)
5349#define HIGH_CONTENTION (1 << 18)
5350#define TXDSI_VC_ID_INVALID (1 << 17)
5351#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5352#define TXCHECKSUM_ERROR (1 << 15)
5353#define TXECC_MULTIBIT_ERROR (1 << 14)
5354#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5355#define TXFALSE_CONTROL_ERROR (1 << 12)
5356#define RXDSI_VC_ID_INVALID (1 << 11)
5357#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5358#define RXCHECKSUM_ERROR (1 << 9)
5359#define RXECC_MULTIBIT_ERROR (1 << 8)
5360#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5361#define RXFALSE_CONTROL_ERROR (1 << 6)
5362#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5363#define RX_LP_TX_SYNC_ERROR (1 << 4)
5364#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5365#define RXEOT_SYNC_ERROR (1 << 2)
5366#define RXSOT_SYNC_ERROR (1 << 1)
5367#define RXSOT_ERROR (1 << 0)
5368
5369#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5370#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5371#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5372#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5373#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5374#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5375#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5376#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5377#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5378#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5379#define VID_MODE_FORMAT_MASK (0xf << 7)
5380#define VID_MODE_NOT_SUPPORTED (0 << 7)
5381#define VID_MODE_FORMAT_RGB565 (1 << 7)
5382#define VID_MODE_FORMAT_RGB666 (2 << 7)
5383#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5384#define VID_MODE_FORMAT_RGB888 (4 << 7)
5385#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5386#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5387#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5388#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5389#define DATA_LANES_PRG_REG_SHIFT 0
5390#define DATA_LANES_PRG_REG_MASK (7 << 0)
5391
5392#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5393#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5394#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5395#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5396
5397#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5398#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5399#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5400#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5401
5402#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5403#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5404#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5405#define TURN_AROUND_TIMEOUT_MASK 0x3f
5406
5407#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5408#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5409#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5410#define DEVICE_RESET_TIMER_MASK 0xffff
5411
5412#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5413#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5414#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5415#define VERTICAL_ADDRESS_SHIFT 16
5416#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5417#define HORIZONTAL_ADDRESS_SHIFT 0
5418#define HORIZONTAL_ADDRESS_MASK 0xffff
5419
5420#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5421#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5422#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5423#define DBI_FIFO_EMPTY_HALF (0 << 0)
5424#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5425#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5426
5427/* regs below are bits 15:0 */
5428#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5429#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5430#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5431
5432#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5433#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5434#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5435
5436#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5437#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5438#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5439
5440#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5441#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5442#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5443
5444#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5445#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5446#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5447
5448#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5449#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5450#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5451
5452#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5453#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5454#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5455
5456#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5457#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5458#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5459/* regs above are bits 15:0 */
5460
5461#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5462#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5463#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5464#define DPI_LP_MODE (1 << 6)
5465#define BACKLIGHT_OFF (1 << 5)
5466#define BACKLIGHT_ON (1 << 4)
5467#define COLOR_MODE_OFF (1 << 3)
5468#define COLOR_MODE_ON (1 << 2)
5469#define TURN_ON (1 << 1)
5470#define SHUTDOWN (1 << 0)
5471
5472#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5473#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5474#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5475#define COMMAND_BYTE_SHIFT 0
5476#define COMMAND_BYTE_MASK (0x3f << 0)
5477
5478#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5479#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5480#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5481#define MASTER_INIT_TIMER_SHIFT 0
5482#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5483
5484#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5485#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5486#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5487#define MAX_RETURN_PKT_SIZE_SHIFT 0
5488#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5489
5490#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5491#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5492#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5493#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5494#define DISABLE_VIDEO_BTA (1 << 3)
5495#define IP_TG_CONFIG (1 << 2)
5496#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5497#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5498#define VIDEO_MODE_BURST (3 << 0)
5499
5500#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5501#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5502#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5503#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5504#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5505#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5506#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5507#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5508#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5509#define CLOCKSTOP (1 << 1)
5510#define EOT_DISABLE (1 << 0)
5511
5512#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5513#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5514#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5515#define LP_BYTECLK_SHIFT 0
5516#define LP_BYTECLK_MASK (0xffff << 0)
5517
5518/* bits 31:0 */
5519#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5520#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5521#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5522
5523/* bits 31:0 */
5524#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5525#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5526#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5527
5528#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5529#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5530#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5531#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5532#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5533#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5534#define LONG_PACKET_WORD_COUNT_SHIFT 8
5535#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5536#define SHORT_PACKET_PARAM_SHIFT 8
5537#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5538#define VIRTUAL_CHANNEL_SHIFT 6
5539#define VIRTUAL_CHANNEL_MASK (3 << 6)
5540#define DATA_TYPE_SHIFT 0
5541#define DATA_TYPE_MASK (3f << 0)
5542/* data type values, see include/video/mipi_display.h */
5543
5544#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5545#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5546#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5547#define DPI_FIFO_EMPTY (1 << 28)
5548#define DBI_FIFO_EMPTY (1 << 27)
5549#define LP_CTRL_FIFO_EMPTY (1 << 26)
5550#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5551#define LP_CTRL_FIFO_FULL (1 << 24)
5552#define HS_CTRL_FIFO_EMPTY (1 << 18)
5553#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5554#define HS_CTRL_FIFO_FULL (1 << 16)
5555#define LP_DATA_FIFO_EMPTY (1 << 10)
5556#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5557#define LP_DATA_FIFO_FULL (1 << 8)
5558#define HS_DATA_FIFO_EMPTY (1 << 2)
5559#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5560#define HS_DATA_FIFO_FULL (1 << 0)
5561
5562#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5563#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5564#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5565#define DBI_HS_LP_MODE_MASK (1 << 0)
5566#define DBI_LP_MODE (1 << 0)
5567#define DBI_HS_MODE (0 << 0)
5568
5569#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5570#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5571#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5572#define EXIT_ZERO_COUNT_SHIFT 24
5573#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5574#define TRAIL_COUNT_SHIFT 16
5575#define TRAIL_COUNT_MASK (0x1f << 16)
5576#define CLK_ZERO_COUNT_SHIFT 8
5577#define CLK_ZERO_COUNT_MASK (0xff << 8)
5578#define PREPARE_COUNT_SHIFT 0
5579#define PREPARE_COUNT_MASK (0x3f << 0)
5580
5581/* bits 31:0 */
5582#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5583#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5584#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5585
5586#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5587#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5588#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5589#define LP_HS_SSW_CNT_SHIFT 16
5590#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5591#define HS_LP_PWR_SW_CNT_SHIFT 0
5592#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5593
5594#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5595#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5596#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5597#define STOP_STATE_STALL_COUNTER_SHIFT 0
5598#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5599
5600#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5601#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5602#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5603#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5604#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5605#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5606#define RX_CONTENTION_DETECTED (1 << 0)
5607
5608/* XXX: only pipe A ?!? */
5609#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5610#define DBI_TYPEC_ENABLE (1 << 31)
5611#define DBI_TYPEC_WIP (1 << 30)
5612#define DBI_TYPEC_OPTION_SHIFT 28
5613#define DBI_TYPEC_OPTION_MASK (3 << 28)
5614#define DBI_TYPEC_FREQ_SHIFT 24
5615#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5616#define DBI_TYPEC_OVERRIDE (1 << 8)
5617#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5618#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5619
5620
5621/* MIPI adapter registers */
5622
5623#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5624#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5625#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5626#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5627#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5628#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5629#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5630#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5631#define READ_REQUEST_PRIORITY_SHIFT 3
5632#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5633#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5634#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5635#define RGB_FLIP_TO_BGR (1 << 2)
5636
5637#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5638#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5639#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5640#define DATA_MEM_ADDRESS_SHIFT 5
5641#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5642#define DATA_VALID (1 << 0)
5643
5644#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5645#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5646#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5647#define DATA_LENGTH_SHIFT 0
5648#define DATA_LENGTH_MASK (0xfffff << 0)
5649
5650#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5651#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5652#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5653#define COMMAND_MEM_ADDRESS_SHIFT 5
5654#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5655#define AUTO_PWG_ENABLE (1 << 2)
5656#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5657#define COMMAND_VALID (1 << 0)
5658
5659#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5660#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5661#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5662#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5663#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5664
5665#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5666#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5667#define MIPI_READ_DATA_RETURN(pipe, n) \
5668 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5669
5670#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5671#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5672#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5673#define READ_DATA_VALID(n) (1 << (n))
5674
585fb111 5675#endif /* _I915_REG_H_ */