]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Remove CNL from WA 827
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
f0f59a00 161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
e67005e5 162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
f0f59a00 163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
e67005e5 164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
f0f59a00 165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
e67005e5 166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
f0f59a00 167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
e67005e5 170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
a927c927 171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 174
5ee4a7a6 175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
5ee4a7a6 184 __MASKED_FIELD(mask, value); })
98533251
DL
185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
237ae7c7 188/* Engine ID */
98533251 189
237ae7c7
MW
190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
022d3093
TU
195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
6b26c86d 198
0908180b
DCS
199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
b46a33e2
TU
206#define MAX_ENGINE_CLASS 4
207
d02b98b8 208#define OTHER_GTPM_INSTANCE 1
022d3093 209#define MAX_ENGINE_INSTANCE 3
0908180b 210
585fb111
JB
211/* PCI config space */
212
e10fa551
JL
213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
40006c43 220/* BSM in include/drm/i915_drm.h */
e10fa551 221
1b1d2716
VS
222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
e10fa551
JL
233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
8fdded82
VS
241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
e10fa551
JL
245#define GCDGMBUS 0xcc
246
f97108d1 247#define GCFGC2 0xda
585fb111
JB
248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 278
e10fa551
JL
279#define ASLE 0xe4
280#define ASLS 0xfc
281
282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 287
585fb111 288
f0f59a00 289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 295
f0f59a00 296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 297#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 303
f0f59a00
VS
304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 306
f0f59a00 307#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
f0f59a00 314#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 319#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 320#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 321#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 333
5ee8ee86
PZ
334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
337#define PP_DIR_DCLV_2G 0xffffffff
338
5ee8ee86
PZ
339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 341
f0f59a00 342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
347#define GEN11_RPCS_S_CNT_SHIFT 12
348#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
349#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
350#define GEN8_RPCS_SS_CNT_SHIFT 8
351#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
352#define GEN8_RPCS_EU_MAX_SHIFT 4
353#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
354#define GEN8_RPCS_EU_MIN_SHIFT 0
355#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
356
f89823c2
LL
357#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
358/* HSW only */
359#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
360#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
361#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
362#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
363/* HSW+ */
364#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
365#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
366#define HSW_RCS_INHIBIT (1 << 8)
367/* Gen8 */
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
371#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
372#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
373#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
374#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
376#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
377#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
378
f0f59a00 379#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
380#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
381#define ECOCHK_SNB_BIT (1 << 10)
382#define ECOCHK_DIS_TLB (1 << 8)
383#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
384#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
385#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
386#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
387#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
388#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
389#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
390#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 391
f0f59a00 392#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
393#define ECOBITS_SNB_BIT (1 << 13)
394#define ECOBITS_PPGTT_CACHE64B (3 << 8)
395#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 396
f0f59a00 397#define GAB_CTL _MMIO(0x24000)
5ee8ee86 398#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 399
f0f59a00 400#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
401#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
402#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
403#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
404#define GEN6_STOLEN_RESERVED_1M (0 << 4)
405#define GEN6_STOLEN_RESERVED_512K (1 << 4)
406#define GEN6_STOLEN_RESERVED_256K (2 << 4)
407#define GEN6_STOLEN_RESERVED_128K (3 << 4)
408#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
409#define GEN7_STOLEN_RESERVED_1M (0 << 5)
410#define GEN7_STOLEN_RESERVED_256K (1 << 5)
411#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
412#define GEN8_STOLEN_RESERVED_1M (0 << 7)
413#define GEN8_STOLEN_RESERVED_2M (1 << 7)
414#define GEN8_STOLEN_RESERVED_4M (2 << 7)
415#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 416#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 417#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 418
585fb111
JB
419/* VGA stuff */
420
421#define VGA_ST01_MDA 0x3ba
422#define VGA_ST01_CGA 0x3da
423
f0f59a00 424#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
425#define VGA_MSR_WRITE 0x3c2
426#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
427#define VGA_MSR_MEM_EN (1 << 1)
428#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 429
5434fd92 430#define VGA_SR_INDEX 0x3c4
f930ddd0 431#define SR01 1
5434fd92 432#define VGA_SR_DATA 0x3c5
585fb111
JB
433
434#define VGA_AR_INDEX 0x3c0
5ee8ee86 435#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
436#define VGA_AR_DATA_WRITE 0x3c0
437#define VGA_AR_DATA_READ 0x3c1
438
439#define VGA_GR_INDEX 0x3ce
440#define VGA_GR_DATA 0x3cf
441/* GR05 */
442#define VGA_GR_MEM_READ_MODE_SHIFT 3
443#define VGA_GR_MEM_READ_MODE_PLANE 1
444/* GR06 */
445#define VGA_GR_MEM_MODE_MASK 0xc
446#define VGA_GR_MEM_MODE_SHIFT 2
447#define VGA_GR_MEM_A0000_AFFFF 0
448#define VGA_GR_MEM_A0000_BFFFF 1
449#define VGA_GR_MEM_B0000_B7FFF 2
450#define VGA_GR_MEM_B0000_BFFFF 3
451
452#define VGA_DACMASK 0x3c6
453#define VGA_DACRX 0x3c7
454#define VGA_DACWX 0x3c8
455#define VGA_DACDATA 0x3c9
456
457#define VGA_CR_INDEX_MDA 0x3b4
458#define VGA_CR_DATA_MDA 0x3b5
459#define VGA_CR_INDEX_CGA 0x3d4
460#define VGA_CR_DATA_CGA 0x3d5
461
f0f59a00
VS
462#define MI_PREDICATE_SRC0 _MMIO(0x2400)
463#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
464#define MI_PREDICATE_SRC1 _MMIO(0x2408)
465#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 466
f0f59a00 467#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
468#define LOWER_SLICE_ENABLED (1 << 0)
469#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 470
5947de9b
BV
471/*
472 * Registers used only by the command parser
473 */
f0f59a00
VS
474#define BCS_SWCTRL _MMIO(0x22200)
475
476#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
477#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
478#define HS_INVOCATION_COUNT _MMIO(0x2300)
479#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
480#define DS_INVOCATION_COUNT _MMIO(0x2308)
481#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
482#define IA_VERTICES_COUNT _MMIO(0x2310)
483#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
484#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
485#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
486#define VS_INVOCATION_COUNT _MMIO(0x2320)
487#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
488#define GS_INVOCATION_COUNT _MMIO(0x2328)
489#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
490#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
491#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
492#define CL_INVOCATION_COUNT _MMIO(0x2338)
493#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
494#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
495#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
496#define PS_INVOCATION_COUNT _MMIO(0x2348)
497#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
498#define PS_DEPTH_COUNT _MMIO(0x2350)
499#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
500
501/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
502#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
503#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 504
f0f59a00
VS
505#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
506#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 507
f0f59a00
VS
508#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
509#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
510#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
511#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
512#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
513#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 514
f0f59a00
VS
515#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
516#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
517#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 518
1b85066b
JJ
519/* There are the 16 64-bit CS General Purpose Registers */
520#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
521#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
522
a941795a 523#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
524#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
525#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
526#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
527#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
528#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
529#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
530#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
531#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
533#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
534#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
535#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 536#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
537#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
538#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
539
540#define GEN8_OACTXID _MMIO(0x2364)
541
19f81df2 542#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
543#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
544#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
545#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
546#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 547
d7965152 548#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
549#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
550#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
551#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
552#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 553#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
554#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
555#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
556
557#define GEN8_OACTXCONTROL _MMIO(0x2360)
558#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
559#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
560#define GEN8_OA_TIMER_ENABLE (1 << 1)
561#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
562
563#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
564#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
565#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
566#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
567#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 568
19f81df2 569#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 570#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 571#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
cd956bfc 572#define GEN8_OABUFFER_BUFFER_SIZE_SHIFT 3
d7965152
RB
573
574#define GEN7_OASTATUS1 _MMIO(0x2364)
575#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
576#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
577#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
578#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
cd956bfc 579#define GEN7_OASTATUS1_BUFFER_SIZE_SHIFT 3
d7965152
RB
580
581#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
582#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
583#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
584
585#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
586#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
587#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
588#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
589#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
590
591#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 592#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 593#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 594#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 595
5ee8ee86
PZ
596#define OABUFFER_SIZE_128K (0 << 3)
597#define OABUFFER_SIZE_256K (1 << 3)
598#define OABUFFER_SIZE_512K (2 << 3)
599#define OABUFFER_SIZE_1M (3 << 3)
600#define OABUFFER_SIZE_2M (4 << 3)
601#define OABUFFER_SIZE_4M (5 << 3)
602#define OABUFFER_SIZE_8M (6 << 3)
603#define OABUFFER_SIZE_16M (7 << 3)
d7965152 604
19f81df2
RB
605/*
606 * Flexible, Aggregate EU Counter Registers.
607 * Note: these aren't contiguous
608 */
d7965152 609#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
610#define EU_PERF_CNTL1 _MMIO(0xe558)
611#define EU_PERF_CNTL2 _MMIO(0xe658)
612#define EU_PERF_CNTL3 _MMIO(0xe758)
613#define EU_PERF_CNTL4 _MMIO(0xe45c)
614#define EU_PERF_CNTL5 _MMIO(0xe55c)
615#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 616
d7965152
RB
617/*
618 * OA Boolean state
619 */
620
d7965152
RB
621#define OASTARTTRIG1 _MMIO(0x2710)
622#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
623#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
624
625#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
626#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
627#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
628#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
629#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
630#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
631#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
632#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
633#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
634#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
635#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
636#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
637#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
638#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
639#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
640#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
641#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
642#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
643#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
644#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
645#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
646#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
647#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
648#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
649#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
650#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
651#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
652#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
653#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
654#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
655
656#define OASTARTTRIG3 _MMIO(0x2718)
657#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
658#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
659#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
660#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
661#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
662#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
663#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
664#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
665#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
666
667#define OASTARTTRIG4 _MMIO(0x271c)
668#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
669#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
670#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
671#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
672#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
673#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
674#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
675#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
676#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
677
678#define OASTARTTRIG5 _MMIO(0x2720)
679#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
680#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
681
682#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
683#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
684#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
685#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
686#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
687#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
688#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
689#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
690#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
691#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
692#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
693#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
694#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
695#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
696#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
697#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
698#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
699#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
700#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
701#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
702#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
703#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
704#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
705#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
706#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
707#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
708#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
709#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
710#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
711#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
712
713#define OASTARTTRIG7 _MMIO(0x2728)
714#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
715#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
716#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
717#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
718#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
719#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
720#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
721#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
722#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
723
724#define OASTARTTRIG8 _MMIO(0x272c)
725#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
726#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
727#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
728#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
729#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
730#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
731#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
732#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
733#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
734
7853d92e
LL
735#define OAREPORTTRIG1 _MMIO(0x2740)
736#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
737#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
738
739#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
740#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
741#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
742#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
743#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
744#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
745#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
746#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
747#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
748#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
749#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
750#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
751#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
752#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
753#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
754#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
755#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
756#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
757#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
758#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
759#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
760#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
761#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
762#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
763#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
764#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
765
766#define OAREPORTTRIG3 _MMIO(0x2748)
767#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
768#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
769#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
770#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
771#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
772#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
773#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
774#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
775#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
776
777#define OAREPORTTRIG4 _MMIO(0x274c)
778#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
779#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
780#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
781#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
782#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
783#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
784#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
785#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
786#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
787
788#define OAREPORTTRIG5 _MMIO(0x2750)
789#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
790#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
791
792#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
793#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
794#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
795#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
796#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
797#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
798#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
799#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
800#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
801#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
802#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
803#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
804#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
805#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
806#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
807#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
808#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
809#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
810#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
811#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
812#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
813#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
814#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
815#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
816#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
817#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
818
819#define OAREPORTTRIG7 _MMIO(0x2758)
820#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
821#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
822#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
823#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
824#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
825#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
826#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
827#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
828#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
829
830#define OAREPORTTRIG8 _MMIO(0x275c)
831#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
832#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
833#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
834#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
835#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
836#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
837#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
838#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
839#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
840
d7965152
RB
841/* CECX_0 */
842#define OACEC_COMPARE_LESS_OR_EQUAL 6
843#define OACEC_COMPARE_NOT_EQUAL 5
844#define OACEC_COMPARE_LESS_THAN 4
845#define OACEC_COMPARE_GREATER_OR_EQUAL 3
846#define OACEC_COMPARE_EQUAL 2
847#define OACEC_COMPARE_GREATER_THAN 1
848#define OACEC_COMPARE_ANY_EQUAL 0
849
850#define OACEC_COMPARE_VALUE_MASK 0xffff
851#define OACEC_COMPARE_VALUE_SHIFT 3
852
5ee8ee86
PZ
853#define OACEC_SELECT_NOA (0 << 19)
854#define OACEC_SELECT_PREV (1 << 19)
855#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
856
857/* CECX_1 */
858#define OACEC_MASK_MASK 0xffff
859#define OACEC_CONSIDERATIONS_MASK 0xffff
860#define OACEC_CONSIDERATIONS_SHIFT 16
861
862#define OACEC0_0 _MMIO(0x2770)
863#define OACEC0_1 _MMIO(0x2774)
864#define OACEC1_0 _MMIO(0x2778)
865#define OACEC1_1 _MMIO(0x277c)
866#define OACEC2_0 _MMIO(0x2780)
867#define OACEC2_1 _MMIO(0x2784)
868#define OACEC3_0 _MMIO(0x2788)
869#define OACEC3_1 _MMIO(0x278c)
870#define OACEC4_0 _MMIO(0x2790)
871#define OACEC4_1 _MMIO(0x2794)
872#define OACEC5_0 _MMIO(0x2798)
873#define OACEC5_1 _MMIO(0x279c)
874#define OACEC6_0 _MMIO(0x27a0)
875#define OACEC6_1 _MMIO(0x27a4)
876#define OACEC7_0 _MMIO(0x27a8)
877#define OACEC7_1 _MMIO(0x27ac)
878
f89823c2
LL
879/* OA perf counters */
880#define OA_PERFCNT1_LO _MMIO(0x91B8)
881#define OA_PERFCNT1_HI _MMIO(0x91BC)
882#define OA_PERFCNT2_LO _MMIO(0x91C0)
883#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
884#define OA_PERFCNT3_LO _MMIO(0x91C8)
885#define OA_PERFCNT3_HI _MMIO(0x91CC)
886#define OA_PERFCNT4_LO _MMIO(0x91D8)
887#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
888
889#define OA_PERFMATRIX_LO _MMIO(0x91C8)
890#define OA_PERFMATRIX_HI _MMIO(0x91CC)
891
892/* RPM unit config (Gen8+) */
893#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
894#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
897#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
900#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
901#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
902#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
903#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
904#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
905#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
906
f89823c2 907#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 908#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 909
dab91783
LL
910/* GPM unit config (Gen9+) */
911#define CTC_MODE _MMIO(0xA26C)
912#define CTC_SOURCE_PARAMETER_MASK 1
913#define CTC_SOURCE_CRYSTAL_CLOCK 0
914#define CTC_SOURCE_DIVIDE_LOGIC 1
915#define CTC_SHIFT_PARAMETER_SHIFT 1
916#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
917
5888576b
LL
918/* RCP unit config (Gen8+) */
919#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 920
a54b19f1
LL
921/* NOA (HSW) */
922#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
923#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
924#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
925#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
926#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
927#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
928#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
929#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
930#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
931#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
932
933#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
934
f89823c2
LL
935/* NOA (Gen8+) */
936#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
937
938#define MICRO_BP0_0 _MMIO(0x9800)
939#define MICRO_BP0_2 _MMIO(0x9804)
940#define MICRO_BP0_1 _MMIO(0x9808)
941
942#define MICRO_BP1_0 _MMIO(0x980C)
943#define MICRO_BP1_2 _MMIO(0x9810)
944#define MICRO_BP1_1 _MMIO(0x9814)
945
946#define MICRO_BP2_0 _MMIO(0x9818)
947#define MICRO_BP2_2 _MMIO(0x981C)
948#define MICRO_BP2_1 _MMIO(0x9820)
949
950#define MICRO_BP3_0 _MMIO(0x9824)
951#define MICRO_BP3_2 _MMIO(0x9828)
952#define MICRO_BP3_1 _MMIO(0x982C)
953
954#define MICRO_BP_TRIGGER _MMIO(0x9830)
955#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
956#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
957#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
958
959#define GDT_CHICKEN_BITS _MMIO(0x9840)
960#define GT_NOA_ENABLE 0x00000080
961
962#define NOA_DATA _MMIO(0x986C)
963#define NOA_WRITE _MMIO(0x9888)
180b813c 964
220375aa
BV
965#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
966#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 967#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 968
dc96e9b8
CW
969/*
970 * Reset registers
971 */
f0f59a00 972#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
973#define DEBUG_RESET_FULL (1 << 7)
974#define DEBUG_RESET_RENDER (1 << 8)
975#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 976
57f350b6 977/*
5a09ae9f
JN
978 * IOSF sideband
979 */
f0f59a00 980#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
981#define IOSF_DEVFN_SHIFT 24
982#define IOSF_OPCODE_SHIFT 16
983#define IOSF_PORT_SHIFT 8
984#define IOSF_BYTE_ENABLES_SHIFT 4
985#define IOSF_BAR_SHIFT 1
5ee8ee86 986#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
987#define IOSF_PORT_BUNIT 0x03
988#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
989#define IOSF_PORT_NC 0x11
990#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
991#define IOSF_PORT_GPIO_NC 0x13
992#define IOSF_PORT_CCK 0x14
4688d45f
JN
993#define IOSF_PORT_DPIO_2 0x1a
994#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
995#define IOSF_PORT_GPIO_SC 0x48
996#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 997#define IOSF_PORT_CCU 0xa9
7071af97
JN
998#define CHV_IOSF_PORT_GPIO_N 0x13
999#define CHV_IOSF_PORT_GPIO_SE 0x48
1000#define CHV_IOSF_PORT_GPIO_E 0xa8
1001#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1002#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1003#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1004
30a970c6
JB
1005/* See configdb bunit SB addr map */
1006#define BUNIT_REG_BISOC 0x11
1007
30a970c6 1008#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1009#define DSPFREQSTAT_SHIFT_CHV 24
1010#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1011#define DSPFREQGUAR_SHIFT_CHV 8
1012#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1013#define DSPFREQSTAT_SHIFT 30
1014#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1015#define DSPFREQGUAR_SHIFT 14
1016#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1017#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1018#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1019#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1020#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1021#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1022#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1023#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1024#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1025#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1026#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1027#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1028#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1029#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1030#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1031#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1032
c3fdb9d8 1033/*
438b8dc4
ID
1034 * i915_power_well_id:
1035 *
4739a9d2
ID
1036 * IDs used to look up power wells. Power wells accessed directly bypassing
1037 * the power domains framework must be assigned a unique ID. The rest of power
1038 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1039 */
1040enum i915_power_well_id {
4739a9d2
ID
1041 DISP_PW_ID_NONE,
1042
2183b499
ID
1043 VLV_DISP_PW_DISP2D,
1044 BXT_DISP_PW_DPIO_CMN_A,
1045 VLV_DISP_PW_DPIO_CMN_BC,
1046 GLK_DISP_PW_DPIO_CMN_C,
1047 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1048 HSW_DISP_PW_GLOBAL,
1049 SKL_DISP_PW_MISC_IO,
1050 SKL_DISP_PW_1,
94dd5138
S
1051 SKL_DISP_PW_2,
1052};
1053
02f4c9e0
CML
1054#define PUNIT_REG_PWRGT_CTRL 0x60
1055#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1056#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1057#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1058#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1059#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1060#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1061
1062#define PUNIT_PWGT_IDX_RENDER 0
1063#define PUNIT_PWGT_IDX_MEDIA 1
1064#define PUNIT_PWGT_IDX_DISP2D 3
1065#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1066#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1067#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1068#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1069#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1070#define PUNIT_PWGT_IDX_DPIO_RX0 10
1071#define PUNIT_PWGT_IDX_DPIO_RX1 11
1072#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1073
5a09ae9f
JN
1074#define PUNIT_REG_GPU_LFM 0xd3
1075#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1076#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1077#define GPLLENABLE (1 << 4)
1078#define GENFREQSTATUS (1 << 0)
5a09ae9f 1079#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1080#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1081
1082#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1083#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1084
095acd5f
D
1085#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1086#define FB_GFX_FREQ_FUSE_MASK 0xff
1087#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1088#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1089#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1090
1091#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1092#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1093
fc1ac8de
VS
1094#define PUNIT_REG_DDR_SETUP2 0x139
1095#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1096#define FORCE_DDR_LOW_FREQ (1 << 1)
1097#define FORCE_DDR_HIGH_FREQ (1 << 0)
1098
2b6b3a09
D
1099#define PUNIT_GPU_STATUS_REG 0xdb
1100#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1101#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1102#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1103#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1104
1105#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1106#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1107#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1108
5a09ae9f
JN
1109#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1110#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1111#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1112#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1113#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1114#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1115#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1116#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1117#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1118#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1119
af7187b7
PZ
1120#define VLV_TURBO_SOC_OVERRIDE 0x04
1121#define VLV_OVERRIDE_EN 1
1122#define VLV_SOC_TDP_EN (1 << 1)
1123#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1124#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1125
be4fc046 1126/* vlv2 north clock has */
24eb2d59
CML
1127#define CCK_FUSE_REG 0x8
1128#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1129#define CCK_REG_DSI_PLL_FUSE 0x44
1130#define CCK_REG_DSI_PLL_CONTROL 0x48
1131#define DSI_PLL_VCO_EN (1 << 31)
1132#define DSI_PLL_LDO_GATE (1 << 30)
1133#define DSI_PLL_P1_POST_DIV_SHIFT 17
1134#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1135#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1136#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1137#define DSI_PLL_MUX_MASK (3 << 9)
1138#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1139#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1140#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1141#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1142#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1143#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1144#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1145#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1146#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1147#define DSI_PLL_LOCK (1 << 0)
1148#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1149#define DSI_PLL_LFSR (1 << 31)
1150#define DSI_PLL_FRACTION_EN (1 << 30)
1151#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1152#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1153#define DSI_PLL_USYNC_CNT_SHIFT 18
1154#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1155#define DSI_PLL_N1_DIV_SHIFT 16
1156#define DSI_PLL_N1_DIV_MASK (3 << 16)
1157#define DSI_PLL_M1_DIV_SHIFT 0
1158#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1159#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1160#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1161#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1162#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1163#define CCK_TRUNK_FORCE_ON (1 << 17)
1164#define CCK_TRUNK_FORCE_OFF (1 << 16)
1165#define CCK_FREQUENCY_STATUS (0x1f << 8)
1166#define CCK_FREQUENCY_STATUS_SHIFT 8
1167#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1168
f38861b8 1169/* DPIO registers */
5a09ae9f 1170#define DPIO_DEVFN 0
5a09ae9f 1171
f0f59a00 1172#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1173#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1174#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1175#define DPIO_SFR_BYPASS (1 << 1)
1176#define DPIO_CMNRST (1 << 0)
57f350b6 1177
e4607fcf
CML
1178#define DPIO_PHY(pipe) ((pipe) >> 1)
1179#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1180
598fac6b
DV
1181/*
1182 * Per pipe/PLL DPIO regs
1183 */
ab3c759a 1184#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1185#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1186#define DPIO_POST_DIV_DAC 0
1187#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1188#define DPIO_POST_DIV_LVDS1 2
1189#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1190#define DPIO_K_SHIFT (24) /* 4 bits */
1191#define DPIO_P1_SHIFT (21) /* 3 bits */
1192#define DPIO_P2_SHIFT (16) /* 5 bits */
1193#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1194#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1195#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1196#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1197#define _VLV_PLL_DW3_CH1 0x802c
1198#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1199
ab3c759a 1200#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1201#define DPIO_REFSEL_OVERRIDE 27
1202#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1203#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1204#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1205#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1206#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1207#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1208#define _VLV_PLL_DW5_CH1 0x8034
1209#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1210
ab3c759a
CML
1211#define _VLV_PLL_DW7_CH0 0x801c
1212#define _VLV_PLL_DW7_CH1 0x803c
1213#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1214
ab3c759a
CML
1215#define _VLV_PLL_DW8_CH0 0x8040
1216#define _VLV_PLL_DW8_CH1 0x8060
1217#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1218
ab3c759a
CML
1219#define VLV_PLL_DW9_BCAST 0xc044
1220#define _VLV_PLL_DW9_CH0 0x8044
1221#define _VLV_PLL_DW9_CH1 0x8064
1222#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1223
ab3c759a
CML
1224#define _VLV_PLL_DW10_CH0 0x8048
1225#define _VLV_PLL_DW10_CH1 0x8068
1226#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1227
ab3c759a
CML
1228#define _VLV_PLL_DW11_CH0 0x804c
1229#define _VLV_PLL_DW11_CH1 0x806c
1230#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1231
ab3c759a
CML
1232/* Spec for ref block start counts at DW10 */
1233#define VLV_REF_DW13 0x80ac
598fac6b 1234
ab3c759a 1235#define VLV_CMN_DW0 0x8100
dc96e9b8 1236
598fac6b
DV
1237/*
1238 * Per DDI channel DPIO regs
1239 */
1240
ab3c759a
CML
1241#define _VLV_PCS_DW0_CH0 0x8200
1242#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1243#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1244#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1245#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1246#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1247#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1248
97fd4d5c
VS
1249#define _VLV_PCS01_DW0_CH0 0x200
1250#define _VLV_PCS23_DW0_CH0 0x400
1251#define _VLV_PCS01_DW0_CH1 0x2600
1252#define _VLV_PCS23_DW0_CH1 0x2800
1253#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1254#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1255
ab3c759a
CML
1256#define _VLV_PCS_DW1_CH0 0x8204
1257#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1258#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1259#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1260#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1261#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1262#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1263#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1264
97fd4d5c
VS
1265#define _VLV_PCS01_DW1_CH0 0x204
1266#define _VLV_PCS23_DW1_CH0 0x404
1267#define _VLV_PCS01_DW1_CH1 0x2604
1268#define _VLV_PCS23_DW1_CH1 0x2804
1269#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1270#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1271
ab3c759a
CML
1272#define _VLV_PCS_DW8_CH0 0x8220
1273#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1274#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1275#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1276#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1277
1278#define _VLV_PCS01_DW8_CH0 0x0220
1279#define _VLV_PCS23_DW8_CH0 0x0420
1280#define _VLV_PCS01_DW8_CH1 0x2620
1281#define _VLV_PCS23_DW8_CH1 0x2820
1282#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1283#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1284
1285#define _VLV_PCS_DW9_CH0 0x8224
1286#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1287#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1288#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1289#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1290#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1291#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1292#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1293#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1294
a02ef3c7
VS
1295#define _VLV_PCS01_DW9_CH0 0x224
1296#define _VLV_PCS23_DW9_CH0 0x424
1297#define _VLV_PCS01_DW9_CH1 0x2624
1298#define _VLV_PCS23_DW9_CH1 0x2824
1299#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1300#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1301
9d556c99
CML
1302#define _CHV_PCS_DW10_CH0 0x8228
1303#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1304#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1305#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1306#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1307#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1308#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1309#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1310#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1311#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1312#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1313
1966e59e
VS
1314#define _VLV_PCS01_DW10_CH0 0x0228
1315#define _VLV_PCS23_DW10_CH0 0x0428
1316#define _VLV_PCS01_DW10_CH1 0x2628
1317#define _VLV_PCS23_DW10_CH1 0x2828
1318#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1319#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1320
ab3c759a
CML
1321#define _VLV_PCS_DW11_CH0 0x822c
1322#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1323#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1324#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1325#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1326#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1327#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1328
570e2a74
VS
1329#define _VLV_PCS01_DW11_CH0 0x022c
1330#define _VLV_PCS23_DW11_CH0 0x042c
1331#define _VLV_PCS01_DW11_CH1 0x262c
1332#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1333#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1334#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1335
2e523e98
VS
1336#define _VLV_PCS01_DW12_CH0 0x0230
1337#define _VLV_PCS23_DW12_CH0 0x0430
1338#define _VLV_PCS01_DW12_CH1 0x2630
1339#define _VLV_PCS23_DW12_CH1 0x2830
1340#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1341#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1342
ab3c759a
CML
1343#define _VLV_PCS_DW12_CH0 0x8230
1344#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1345#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1346#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1347#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1348#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1349#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1350#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1351
1352#define _VLV_PCS_DW14_CH0 0x8238
1353#define _VLV_PCS_DW14_CH1 0x8438
1354#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1355
1356#define _VLV_PCS_DW23_CH0 0x825c
1357#define _VLV_PCS_DW23_CH1 0x845c
1358#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1359
1360#define _VLV_TX_DW2_CH0 0x8288
1361#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1362#define DPIO_SWING_MARGIN000_SHIFT 16
1363#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1364#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1365#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1366
1367#define _VLV_TX_DW3_CH0 0x828c
1368#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1369/* The following bit for CHV phy */
5ee8ee86 1370#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1371#define DPIO_SWING_MARGIN101_SHIFT 16
1372#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1373#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1374
1375#define _VLV_TX_DW4_CH0 0x8290
1376#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1377#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1378#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1379#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1380#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1381#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1382
1383#define _VLV_TX3_DW4_CH0 0x690
1384#define _VLV_TX3_DW4_CH1 0x2a90
1385#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1386
1387#define _VLV_TX_DW5_CH0 0x8294
1388#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1389#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1390#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1391
1392#define _VLV_TX_DW11_CH0 0x82ac
1393#define _VLV_TX_DW11_CH1 0x84ac
1394#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1395
1396#define _VLV_TX_DW14_CH0 0x82b8
1397#define _VLV_TX_DW14_CH1 0x84b8
1398#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1399
9d556c99
CML
1400/* CHV dpPhy registers */
1401#define _CHV_PLL_DW0_CH0 0x8000
1402#define _CHV_PLL_DW0_CH1 0x8180
1403#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1404
1405#define _CHV_PLL_DW1_CH0 0x8004
1406#define _CHV_PLL_DW1_CH1 0x8184
1407#define DPIO_CHV_N_DIV_SHIFT 8
1408#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1409#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1410
1411#define _CHV_PLL_DW2_CH0 0x8008
1412#define _CHV_PLL_DW2_CH1 0x8188
1413#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1414
1415#define _CHV_PLL_DW3_CH0 0x800c
1416#define _CHV_PLL_DW3_CH1 0x818c
1417#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1418#define DPIO_CHV_FIRST_MOD (0 << 8)
1419#define DPIO_CHV_SECOND_MOD (1 << 8)
1420#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1421#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1422#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1423
1424#define _CHV_PLL_DW6_CH0 0x8018
1425#define _CHV_PLL_DW6_CH1 0x8198
1426#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1427#define DPIO_CHV_INT_COEFF_SHIFT 8
1428#define DPIO_CHV_PROP_COEFF_SHIFT 0
1429#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1430
d3eee4ba
VP
1431#define _CHV_PLL_DW8_CH0 0x8020
1432#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1433#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1434#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1435#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1436
1437#define _CHV_PLL_DW9_CH0 0x8024
1438#define _CHV_PLL_DW9_CH1 0x81A4
1439#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1440#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1441#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1442#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1443
6669e39f
VS
1444#define _CHV_CMN_DW0_CH0 0x8100
1445#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1446#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1447#define DPIO_ALLDL_POWERDOWN (1 << 1)
1448#define DPIO_ANYDL_POWERDOWN (1 << 0)
1449
b9e5ac3c
VS
1450#define _CHV_CMN_DW5_CH0 0x8114
1451#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1452#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1453#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1454#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1455#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1456#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1457#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1458#define CHV_BUFLEFTENA1_MASK (3 << 22)
1459
9d556c99
CML
1460#define _CHV_CMN_DW13_CH0 0x8134
1461#define _CHV_CMN_DW0_CH1 0x8080
1462#define DPIO_CHV_S1_DIV_SHIFT 21
1463#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1464#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1465#define DPIO_CHV_K_DIV_SHIFT 4
1466#define DPIO_PLL_FREQLOCK (1 << 1)
1467#define DPIO_PLL_LOCK (1 << 0)
1468#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1469
1470#define _CHV_CMN_DW14_CH0 0x8138
1471#define _CHV_CMN_DW1_CH1 0x8084
1472#define DPIO_AFC_RECAL (1 << 14)
1473#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1474#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1475#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1476#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1477#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1478#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1479#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1480#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1481#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1482#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1483
9197c88b
VS
1484#define _CHV_CMN_DW19_CH0 0x814c
1485#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1486#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1487#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1488#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1489#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1490
9197c88b
VS
1491#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1492
e0fce78f
VS
1493#define CHV_CMN_DW28 0x8170
1494#define DPIO_CL1POWERDOWNEN (1 << 23)
1495#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1496#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1497#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1498#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1499#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1500
9d556c99 1501#define CHV_CMN_DW30 0x8178
3e288786 1502#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1503#define DPIO_LRC_BYPASS (1 << 3)
1504
1505#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1506 (lane) * 0x200 + (offset))
1507
f72df8db
VS
1508#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1509#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1510#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1511#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1512#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1513#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1514#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1515#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1516#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1517#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1518#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1519#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1520#define DPIO_FRC_LATENCY_SHFIT 8
1521#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1522#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1523
1524/* BXT PHY registers */
ed37892e
ACO
1525#define _BXT_PHY0_BASE 0x6C000
1526#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1527#define _BXT_PHY2_BASE 0x163000
1528#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1529 _BXT_PHY1_BASE, \
1530 _BXT_PHY2_BASE)
ed37892e
ACO
1531
1532#define _BXT_PHY(phy, reg) \
1533 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1534
1535#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1536 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1537 (reg_ch1) - _BXT_PHY0_BASE))
1538#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1539 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1540
f0f59a00 1541#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1542#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1543
e93da0a0
ID
1544#define _BXT_PHY_CTL_DDI_A 0x64C00
1545#define _BXT_PHY_CTL_DDI_B 0x64C10
1546#define _BXT_PHY_CTL_DDI_C 0x64C20
1547#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1548#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1549#define BXT_PHY_LANE_ENABLED (1 << 8)
1550#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1551 _BXT_PHY_CTL_DDI_B)
1552
5c6706e5
VK
1553#define _PHY_CTL_FAMILY_EDP 0x64C80
1554#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1555#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1556#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1557#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1558 _PHY_CTL_FAMILY_EDP, \
1559 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1560
dfb82408
S
1561/* BXT PHY PLL registers */
1562#define _PORT_PLL_A 0x46074
1563#define _PORT_PLL_B 0x46078
1564#define _PORT_PLL_C 0x4607c
1565#define PORT_PLL_ENABLE (1 << 31)
1566#define PORT_PLL_LOCK (1 << 30)
1567#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1568#define PORT_PLL_POWER_ENABLE (1 << 26)
1569#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1570#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1571
1572#define _PORT_PLL_EBB_0_A 0x162034
1573#define _PORT_PLL_EBB_0_B 0x6C034
1574#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1575#define PORT_PLL_P1_SHIFT 13
1576#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1577#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1578#define PORT_PLL_P2_SHIFT 8
1579#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1580#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1581#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1582 _PORT_PLL_EBB_0_B, \
1583 _PORT_PLL_EBB_0_C)
dfb82408
S
1584
1585#define _PORT_PLL_EBB_4_A 0x162038
1586#define _PORT_PLL_EBB_4_B 0x6C038
1587#define _PORT_PLL_EBB_4_C 0x6C344
1588#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1589#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1590#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1591 _PORT_PLL_EBB_4_B, \
1592 _PORT_PLL_EBB_4_C)
dfb82408
S
1593
1594#define _PORT_PLL_0_A 0x162100
1595#define _PORT_PLL_0_B 0x6C100
1596#define _PORT_PLL_0_C 0x6C380
1597/* PORT_PLL_0_A */
1598#define PORT_PLL_M2_MASK 0xFF
1599/* PORT_PLL_1_A */
aa610dcb
ID
1600#define PORT_PLL_N_SHIFT 8
1601#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1602#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1603/* PORT_PLL_2_A */
1604#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1605/* PORT_PLL_3_A */
1606#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1607/* PORT_PLL_6_A */
1608#define PORT_PLL_PROP_COEFF_MASK 0xF
1609#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1610#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1611#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1612#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1613/* PORT_PLL_8_A */
1614#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1615/* PORT_PLL_9_A */
05712c15
ID
1616#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1617#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1618/* PORT_PLL_10_A */
5ee8ee86 1619#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1620#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1621#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1622#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1623#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1624 _PORT_PLL_0_B, \
1625 _PORT_PLL_0_C)
1626#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1627 (idx) * 4)
dfb82408 1628
5c6706e5
VK
1629/* BXT PHY common lane registers */
1630#define _PORT_CL1CM_DW0_A 0x162000
1631#define _PORT_CL1CM_DW0_BC 0x6C000
1632#define PHY_POWER_GOOD (1 << 16)
b61e7996 1633#define PHY_RESERVED (1 << 7)
ed37892e 1634#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1635
d72e84cc
MK
1636#define _PORT_CL1CM_DW9_A 0x162024
1637#define _PORT_CL1CM_DW9_BC 0x6C024
1638#define IREF0RC_OFFSET_SHIFT 8
1639#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1640#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1641
d72e84cc
MK
1642#define _PORT_CL1CM_DW10_A 0x162028
1643#define _PORT_CL1CM_DW10_BC 0x6C028
1644#define IREF1RC_OFFSET_SHIFT 8
1645#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1646#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1647
1648#define _PORT_CL1CM_DW28_A 0x162070
1649#define _PORT_CL1CM_DW28_BC 0x6C070
1650#define OCL1_POWER_DOWN_EN (1 << 23)
1651#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1652#define SUS_CLK_CONFIG 0x3
1653#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1654
1655#define _PORT_CL1CM_DW30_A 0x162078
1656#define _PORT_CL1CM_DW30_BC 0x6C078
1657#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1658#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1659
1660/*
1661 * CNL/ICL Port/COMBO-PHY Registers
1662 */
4e53840f
LDM
1663#define _ICL_COMBOPHY_A 0x162000
1664#define _ICL_COMBOPHY_B 0x6C000
1665#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1666 _ICL_COMBOPHY_B)
1667
d72e84cc 1668/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1669#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1670 4 * (dw))
1671
1672#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1673#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1674#define CL_POWER_DOWN_ENABLE (1 << 4)
1675#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1676
4e53840f 1677#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1678#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1679#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1680#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1681#define PWR_UP_ALL_LANES (0x0 << 4)
1682#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1683#define PWR_DOWN_LN_3_2 (0xc << 4)
1684#define PWR_DOWN_LN_3 (0x8 << 4)
1685#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1686#define PWR_DOWN_LN_1_0 (0x3 << 4)
1687#define PWR_DOWN_LN_1 (0x2 << 4)
1688#define PWR_DOWN_LN_3_1 (0xa << 4)
1689#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1690#define PWR_DOWN_LN_MASK (0xf << 4)
1691#define PWR_DOWN_LN_SHIFT 4
1692
4e53840f 1693#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1694#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1695
d72e84cc 1696/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1697#define _ICL_PORT_COMP 0x100
1698#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1699 _ICL_PORT_COMP + 4 * (dw))
1700
d72e84cc 1701#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1702#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1703#define COMP_INIT (1 << 31)
5c6706e5 1704
d72e84cc 1705#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1706#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1707
d72e84cc 1708#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1709#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1710#define PROCESS_INFO_DOT_0 (0 << 26)
1711#define PROCESS_INFO_DOT_1 (1 << 26)
1712#define PROCESS_INFO_DOT_4 (2 << 26)
1713#define PROCESS_INFO_MASK (7 << 26)
1714#define PROCESS_INFO_SHIFT 26
1715#define VOLTAGE_INFO_0_85V (0 << 24)
1716#define VOLTAGE_INFO_0_95V (1 << 24)
1717#define VOLTAGE_INFO_1_05V (2 << 24)
1718#define VOLTAGE_INFO_MASK (3 << 24)
1719#define VOLTAGE_INFO_SHIFT 24
1720
1721#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1722#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1723
1724#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1725#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1726
d72e84cc 1727/* CNL/ICL Port PCS registers */
04416108
RV
1728#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1729#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1730#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1731#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1732#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1733#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1734#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1735#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1736#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1737#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1738#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1739 _CNL_PORT_PCS_DW1_GRP_AE, \
1740 _CNL_PORT_PCS_DW1_GRP_B, \
1741 _CNL_PORT_PCS_DW1_GRP_C, \
1742 _CNL_PORT_PCS_DW1_GRP_D, \
1743 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1744 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1745#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1746 _CNL_PORT_PCS_DW1_LN0_AE, \
1747 _CNL_PORT_PCS_DW1_LN0_B, \
1748 _CNL_PORT_PCS_DW1_LN0_C, \
1749 _CNL_PORT_PCS_DW1_LN0_D, \
1750 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1751 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1752
4e53840f
LDM
1753#define _ICL_PORT_PCS_AUX 0x300
1754#define _ICL_PORT_PCS_GRP 0x600
1755#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1756#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1757 _ICL_PORT_PCS_AUX + 4 * (dw))
1758#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1759 _ICL_PORT_PCS_GRP + 4 * (dw))
1760#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1761 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1762#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1763#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1764#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1765#define COMMON_KEEPER_EN (1 << 26)
1766
d72e84cc 1767/* CNL/ICL Port TX registers */
4635b573
MK
1768#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1769#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1770#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1771#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1772#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1773#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1774#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1775#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1776#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1777#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1778#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1779 _CNL_PORT_TX_AE_GRP_OFFSET, \
1780 _CNL_PORT_TX_B_GRP_OFFSET, \
1781 _CNL_PORT_TX_B_GRP_OFFSET, \
1782 _CNL_PORT_TX_D_GRP_OFFSET, \
1783 _CNL_PORT_TX_AE_GRP_OFFSET, \
1784 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1785 4 * (dw))
4635b573
MK
1786#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1787 _CNL_PORT_TX_AE_LN0_OFFSET, \
1788 _CNL_PORT_TX_B_LN0_OFFSET, \
1789 _CNL_PORT_TX_B_LN0_OFFSET, \
1790 _CNL_PORT_TX_D_LN0_OFFSET, \
1791 _CNL_PORT_TX_AE_LN0_OFFSET, \
1792 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1793 4 * (dw))
4635b573 1794
4e53840f
LDM
1795#define _ICL_PORT_TX_AUX 0x380
1796#define _ICL_PORT_TX_GRP 0x680
1797#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1798
1799#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1800 _ICL_PORT_TX_AUX + 4 * (dw))
1801#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1802 _ICL_PORT_TX_GRP + 4 * (dw))
1803#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1804 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1805
1806#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1807#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1808#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1809#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1810#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1811#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1812#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1813#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1814#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1815#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1816#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1817#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1818#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1819
04416108
RV
1820#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1821#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1822#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1823#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1824#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1825 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1826 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1827#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1828#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1829#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1830#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1831#define LOADGEN_SELECT (1 << 31)
1832#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1833#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1834#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1835#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1836#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1837#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1838
4e53840f
LDM
1839#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1840#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1841#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1842#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1843#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1844#define TX_TRAINING_EN (1 << 31)
5bb975de 1845#define TAP2_DISABLE (1 << 30)
04416108
RV
1846#define TAP3_DISABLE (1 << 29)
1847#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1848#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1849#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1850#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1851
4635b573
MK
1852#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1853#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1854#define N_SCALAR(x) ((x) << 24)
1f588aeb 1855#define N_SCALAR_MASK (0x7F << 24)
04416108 1856
a38bb309 1857#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1858 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1859
a38bb309
MN
1860#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1861#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1862#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1863#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1864#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1865#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1866#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1867#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1868#define MG_TX1_LINK_PARAMS(port, ln) \
1869 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1870 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1871 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1872
1873#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1874#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1875#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1876#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1877#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1878#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1879#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1880#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1881#define MG_TX2_LINK_PARAMS(port, ln) \
1882 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1883 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1884 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1885#define CRI_USE_FS32 (1 << 5)
1886
1887#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1888#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1889#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1890#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1891#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1892#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1893#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1894#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1895#define MG_TX1_PISO_READLOAD(port, ln) \
1896 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1897 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1898 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1899
1900#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1901#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1902#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1903#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1904#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1905#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1906#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1907#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1908#define MG_TX2_PISO_READLOAD(port, ln) \
1909 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1910 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1911 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1912#define CRI_CALCINIT (1 << 1)
1913
1914#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1915#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1916#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1917#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1918#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1919#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1920#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1921#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1922#define MG_TX1_SWINGCTRL(port, ln) \
1923 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1924 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1925 MG_TX_SWINGCTRL_TX1LN1_PORT1)
1926
1927#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1928#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1929#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1930#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1931#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1932#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1933#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1934#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1935#define MG_TX2_SWINGCTRL(port, ln) \
1936 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1937 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1938 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1939#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1940#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1941
1942#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1943#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1944#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1945#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1946#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1947#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1948#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1949#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1950#define MG_TX1_DRVCTRL(port, ln) \
1951 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1952 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1953 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
1954
1955#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1956#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1957#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1958#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1959#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1960#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1961#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1962#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1963#define MG_TX2_DRVCTRL(port, ln) \
1964 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
1965 MG_TX_DRVCTRL_TX2LN0_PORT2, \
1966 MG_TX_DRVCTRL_TX2LN1_PORT1)
1967#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1968#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1969#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1970#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1971#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1972#define CRI_LOADGEN_SEL(x) ((x) << 12)
1973#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
1974
1975#define MG_CLKHUB_LN0_PORT1 0x16839C
1976#define MG_CLKHUB_LN1_PORT1 0x16879C
1977#define MG_CLKHUB_LN0_PORT2 0x16939C
1978#define MG_CLKHUB_LN1_PORT2 0x16979C
1979#define MG_CLKHUB_LN0_PORT3 0x16A39C
1980#define MG_CLKHUB_LN1_PORT3 0x16A79C
1981#define MG_CLKHUB_LN0_PORT4 0x16B39C
1982#define MG_CLKHUB_LN1_PORT4 0x16B79C
1983#define MG_CLKHUB(port, ln) \
1984 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
1985 MG_CLKHUB_LN0_PORT2, \
1986 MG_CLKHUB_LN1_PORT1)
1987#define CFG_LOW_RATE_LKREN_EN (1 << 11)
1988
1989#define MG_TX_DCC_TX1LN0_PORT1 0x168110
1990#define MG_TX_DCC_TX1LN1_PORT1 0x168510
1991#define MG_TX_DCC_TX1LN0_PORT2 0x169110
1992#define MG_TX_DCC_TX1LN1_PORT2 0x169510
1993#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
1994#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
1995#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
1996#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
1997#define MG_TX1_DCC(port, ln) \
1998 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
1999 MG_TX_DCC_TX1LN0_PORT2, \
2000 MG_TX_DCC_TX1LN1_PORT1)
2001#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2002#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2003#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2004#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2005#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2006#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2007#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2008#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2009#define MG_TX2_DCC(port, ln) \
2010 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2011 MG_TX_DCC_TX2LN0_PORT2, \
2012 MG_TX_DCC_TX2LN1_PORT1)
2013#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2014#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2015#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2016
340a44be
PZ
2017#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2018#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2019#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2020#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2021#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2022#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2023#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2024#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2025#define MG_DP_MODE(port, ln) \
2026 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2027 MG_DP_MODE_LN0_ACU_PORT2, \
2028 MG_DP_MODE_LN1_ACU_PORT1)
2029#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2030#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2031#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2032#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2033#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2034#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2035#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2036
2037#define MG_MISC_SUS0_PORT1 0x168814
2038#define MG_MISC_SUS0_PORT2 0x169814
2039#define MG_MISC_SUS0_PORT3 0x16A814
2040#define MG_MISC_SUS0_PORT4 0x16B814
2041#define MG_MISC_SUS0(tc_port) \
2042 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2043#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2044#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2045#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2046#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2047#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2048#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2049#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2050#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2051
842d4166
ACO
2052/* The spec defines this only for BXT PHY0, but lets assume that this
2053 * would exist for PHY1 too if it had a second channel.
2054 */
2055#define _PORT_CL2CM_DW6_A 0x162358
2056#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2057#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2058#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2059
a2bc69a1
MN
2060/* ICL PHY DFLEX registers */
2061#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
b4335ec0
MN
2062#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2063#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2064#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2065#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2066#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2067#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2068
5c6706e5
VK
2069/* BXT PHY Ref registers */
2070#define _PORT_REF_DW3_A 0x16218C
2071#define _PORT_REF_DW3_BC 0x6C18C
2072#define GRC_DONE (1 << 22)
ed37892e 2073#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2074
2075#define _PORT_REF_DW6_A 0x162198
2076#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2077#define GRC_CODE_SHIFT 24
2078#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2079#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2080#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2081#define GRC_CODE_SLOW_SHIFT 8
2082#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2083#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2084#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2085
2086#define _PORT_REF_DW8_A 0x1621A0
2087#define _PORT_REF_DW8_BC 0x6C1A0
2088#define GRC_DIS (1 << 15)
2089#define GRC_RDY_OVRD (1 << 1)
ed37892e 2090#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2091
dfb82408 2092/* BXT PHY PCS registers */
96fb9f9b
VK
2093#define _PORT_PCS_DW10_LN01_A 0x162428
2094#define _PORT_PCS_DW10_LN01_B 0x6C428
2095#define _PORT_PCS_DW10_LN01_C 0x6C828
2096#define _PORT_PCS_DW10_GRP_A 0x162C28
2097#define _PORT_PCS_DW10_GRP_B 0x6CC28
2098#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2099#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2100 _PORT_PCS_DW10_LN01_B, \
2101 _PORT_PCS_DW10_LN01_C)
2102#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2103 _PORT_PCS_DW10_GRP_B, \
2104 _PORT_PCS_DW10_GRP_C)
2105
96fb9f9b
VK
2106#define TX2_SWING_CALC_INIT (1 << 31)
2107#define TX1_SWING_CALC_INIT (1 << 30)
2108
dfb82408
S
2109#define _PORT_PCS_DW12_LN01_A 0x162430
2110#define _PORT_PCS_DW12_LN01_B 0x6C430
2111#define _PORT_PCS_DW12_LN01_C 0x6C830
2112#define _PORT_PCS_DW12_LN23_A 0x162630
2113#define _PORT_PCS_DW12_LN23_B 0x6C630
2114#define _PORT_PCS_DW12_LN23_C 0x6CA30
2115#define _PORT_PCS_DW12_GRP_A 0x162c30
2116#define _PORT_PCS_DW12_GRP_B 0x6CC30
2117#define _PORT_PCS_DW12_GRP_C 0x6CE30
2118#define LANESTAGGER_STRAP_OVRD (1 << 6)
2119#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2120#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2121 _PORT_PCS_DW12_LN01_B, \
2122 _PORT_PCS_DW12_LN01_C)
2123#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2124 _PORT_PCS_DW12_LN23_B, \
2125 _PORT_PCS_DW12_LN23_C)
2126#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2127 _PORT_PCS_DW12_GRP_B, \
2128 _PORT_PCS_DW12_GRP_C)
dfb82408 2129
5c6706e5
VK
2130/* BXT PHY TX registers */
2131#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2132 ((lane) & 1) * 0x80)
2133
96fb9f9b
VK
2134#define _PORT_TX_DW2_LN0_A 0x162508
2135#define _PORT_TX_DW2_LN0_B 0x6C508
2136#define _PORT_TX_DW2_LN0_C 0x6C908
2137#define _PORT_TX_DW2_GRP_A 0x162D08
2138#define _PORT_TX_DW2_GRP_B 0x6CD08
2139#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2140#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2141 _PORT_TX_DW2_LN0_B, \
2142 _PORT_TX_DW2_LN0_C)
2143#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2144 _PORT_TX_DW2_GRP_B, \
2145 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2146#define MARGIN_000_SHIFT 16
2147#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2148#define UNIQ_TRANS_SCALE_SHIFT 8
2149#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2150
2151#define _PORT_TX_DW3_LN0_A 0x16250C
2152#define _PORT_TX_DW3_LN0_B 0x6C50C
2153#define _PORT_TX_DW3_LN0_C 0x6C90C
2154#define _PORT_TX_DW3_GRP_A 0x162D0C
2155#define _PORT_TX_DW3_GRP_B 0x6CD0C
2156#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2157#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2158 _PORT_TX_DW3_LN0_B, \
2159 _PORT_TX_DW3_LN0_C)
2160#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2161 _PORT_TX_DW3_GRP_B, \
2162 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2163#define SCALE_DCOMP_METHOD (1 << 26)
2164#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2165
2166#define _PORT_TX_DW4_LN0_A 0x162510
2167#define _PORT_TX_DW4_LN0_B 0x6C510
2168#define _PORT_TX_DW4_LN0_C 0x6C910
2169#define _PORT_TX_DW4_GRP_A 0x162D10
2170#define _PORT_TX_DW4_GRP_B 0x6CD10
2171#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2172#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2173 _PORT_TX_DW4_LN0_B, \
2174 _PORT_TX_DW4_LN0_C)
2175#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2176 _PORT_TX_DW4_GRP_B, \
2177 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2178#define DEEMPH_SHIFT 24
2179#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2180
51b3ee35
ACO
2181#define _PORT_TX_DW5_LN0_A 0x162514
2182#define _PORT_TX_DW5_LN0_B 0x6C514
2183#define _PORT_TX_DW5_LN0_C 0x6C914
2184#define _PORT_TX_DW5_GRP_A 0x162D14
2185#define _PORT_TX_DW5_GRP_B 0x6CD14
2186#define _PORT_TX_DW5_GRP_C 0x6CF14
2187#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2188 _PORT_TX_DW5_LN0_B, \
2189 _PORT_TX_DW5_LN0_C)
2190#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2191 _PORT_TX_DW5_GRP_B, \
2192 _PORT_TX_DW5_GRP_C)
2193#define DCC_DELAY_RANGE_1 (1 << 9)
2194#define DCC_DELAY_RANGE_2 (1 << 8)
2195
5c6706e5
VK
2196#define _PORT_TX_DW14_LN0_A 0x162538
2197#define _PORT_TX_DW14_LN0_B 0x6C538
2198#define _PORT_TX_DW14_LN0_C 0x6C938
2199#define LATENCY_OPTIM_SHIFT 30
2200#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2201#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2202 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2203 _PORT_TX_DW14_LN0_C) + \
2204 _BXT_LANE_OFFSET(lane))
5c6706e5 2205
f8896f5d 2206/* UAIMI scratch pad register 1 */
f0f59a00 2207#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2208/* SKL VccIO mask */
2209#define SKL_VCCIO_MASK 0x1
2210/* SKL balance leg register */
f0f59a00 2211#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2212/* I_boost values */
5ee8ee86
PZ
2213#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2214#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2215/* Balance leg disable bits */
2216#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2217#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2218
585fb111 2219/*
de151cf6 2220 * Fence registers
eecf613a
VS
2221 * [0-7] @ 0x2000 gen2,gen3
2222 * [8-15] @ 0x3000 945,g33,pnv
2223 *
2224 * [0-15] @ 0x3000 gen4,gen5
2225 *
2226 * [0-15] @ 0x100000 gen6,vlv,chv
2227 * [0-31] @ 0x100000 gen7+
585fb111 2228 */
f0f59a00 2229#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2230#define I830_FENCE_START_MASK 0x07f80000
2231#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2232#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2233#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2234#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2235#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2236#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2237#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2238
2239#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2240#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2241
f0f59a00
VS
2242#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2243#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2244#define I965_FENCE_PITCH_SHIFT 2
2245#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2246#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2247#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2248
f0f59a00
VS
2249#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2250#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2251#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2252#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2253
2b6b3a09 2254
f691e2f4 2255/* control register for cpu gtt access */
f0f59a00 2256#define TILECTL _MMIO(0x101000)
f691e2f4 2257#define TILECTL_SWZCTL (1 << 0)
e3a29055 2258#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2259#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2260#define TILECTL_BACKSNOOP_DIS (1 << 3)
2261
de151cf6
JB
2262/*
2263 * Instruction and interrupt control regs
2264 */
f0f59a00 2265#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2266#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2267#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2268#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2269#define PRB0_BASE (0x2030 - 0x30)
2270#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2271#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2272#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2273#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2274#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2275#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2276#define RENDER_RING_BASE 0x02000
2277#define BSD_RING_BASE 0x04000
2278#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2279#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2280#define GEN11_BSD_RING_BASE 0x1c0000
2281#define GEN11_BSD2_RING_BASE 0x1c4000
2282#define GEN11_BSD3_RING_BASE 0x1d0000
2283#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2284#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2285#define GEN11_VEBOX_RING_BASE 0x1c8000
2286#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2287#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2288#define RING_TAIL(base) _MMIO((base) + 0x30)
2289#define RING_HEAD(base) _MMIO((base) + 0x34)
2290#define RING_START(base) _MMIO((base) + 0x38)
2291#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2292#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2293#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2294#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2295#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2296#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2297#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2298#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2299#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2300#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2301#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2302#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2303#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2304#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2305#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2306#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2307#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2308#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2309#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2310#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2311#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2312#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2313#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2314#define RESET_CTL_REQUEST_RESET (1 << 0)
2315#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2316#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2317
f0f59a00 2318#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2319#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2320#define GEN7_WR_WATERMARK _MMIO(0x4028)
2321#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2322#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2323#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2324#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2325#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2326#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2327/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2328#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2329#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2330#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2331#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2332
f0f59a00 2333#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2334#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2335#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2336#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2337#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2338#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2339#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2340#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2341#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2342#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2343#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2344#define DONE_REG _MMIO(0x40b0)
2345#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2346#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2347#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2348#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2349#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2350#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2351#define RING_ACTHD(base) _MMIO((base) + 0x74)
2352#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2353#define RING_NOPID(base) _MMIO((base) + 0x94)
2354#define RING_IMR(base) _MMIO((base) + 0xa8)
2355#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2356#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2357#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2358#define TAIL_ADDR 0x001FFFF8
2359#define HEAD_WRAP_COUNT 0xFFE00000
2360#define HEAD_WRAP_ONE 0x00200000
2361#define HEAD_ADDR 0x001FFFFC
2362#define RING_NR_PAGES 0x001FF000
2363#define RING_REPORT_MASK 0x00000006
2364#define RING_REPORT_64K 0x00000002
2365#define RING_REPORT_128K 0x00000004
2366#define RING_NO_REPORT 0x00000000
2367#define RING_VALID_MASK 0x00000001
2368#define RING_VALID 0x00000001
2369#define RING_INVALID 0x00000000
5ee8ee86
PZ
2370#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2371#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2372#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2373
5ee8ee86 2374#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2375#define RING_MAX_NONPRIV_SLOTS 12
2376
f0f59a00 2377#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2378
4ba9c1f7 2379#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2380#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2381
9a6330cf
MA
2382#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2383#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2384
c0b730d5 2385#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2386#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2387#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2388#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2389
8168bd48 2390#if 0
f0f59a00
VS
2391#define PRB0_TAIL _MMIO(0x2030)
2392#define PRB0_HEAD _MMIO(0x2034)
2393#define PRB0_START _MMIO(0x2038)
2394#define PRB0_CTL _MMIO(0x203c)
2395#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2396#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2397#define PRB1_START _MMIO(0x2048) /* 915+ only */
2398#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2399#endif
f0f59a00
VS
2400#define IPEIR_I965 _MMIO(0x2064)
2401#define IPEHR_I965 _MMIO(0x2068)
2402#define GEN7_SC_INSTDONE _MMIO(0x7100)
2403#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2404#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2405#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2406#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2407#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2408#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2409#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2410#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2411#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2412#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2413#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2414#define RING_IPEIR(base) _MMIO((base) + 0x64)
2415#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2416/*
2417 * On GEN4, only the render ring INSTDONE exists and has a different
2418 * layout than the GEN7+ version.
bd93a50e 2419 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2420 */
5ee8ee86
PZ
2421#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2422#define RING_INSTPS(base) _MMIO((base) + 0x70)
2423#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2424#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2425#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2426#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2427#define INSTPS _MMIO(0x2070) /* 965+ only */
2428#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2429#define ACTHD_I965 _MMIO(0x2074)
2430#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2431#define HWS_ADDRESS_MASK 0xfffff000
2432#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2433#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2434#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2435#define IPEIR _MMIO(0x2088)
2436#define IPEHR _MMIO(0x208c)
2437#define GEN2_INSTDONE _MMIO(0x2090)
2438#define NOPID _MMIO(0x2094)
2439#define HWSTAM _MMIO(0x2098)
2440#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2441#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2442#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2443#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2444#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2445#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2446#define RING_BBADDR(base) _MMIO((base) + 0x140)
2447#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2448#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2449#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2450#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2451#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2452
2453#define ERROR_GEN6 _MMIO(0x40a0)
2454#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2455#define ERR_INT_POISON (1 << 31)
2456#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2457#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2458#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2459#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2460#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2461#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2462#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2463#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2464#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2465
f0f59a00
VS
2466#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2467#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2468#define FAULT_VA_HIGH_BITS (0xf << 0)
2469#define FAULT_GTT_SEL (1 << 4)
6c826f34 2470
f0f59a00 2471#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2472#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2473
8ac3e1bb
MK
2474#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2475#define CLAIM_ER_CLR (1 << 31)
2476#define CLAIM_ER_OVERFLOW (1 << 16)
2477#define CLAIM_ER_CTR_MASK 0xffff
2478
f0f59a00 2479#define DERRMR _MMIO(0x44050)
4e0bbc31 2480/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2481#define DERRMR_PIPEA_SCANLINE (1 << 0)
2482#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2483#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2484#define DERRMR_PIPEA_VBLANK (1 << 3)
2485#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2486#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2487#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2488#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2489#define DERRMR_PIPEB_VBLANK (1 << 11)
2490#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2491/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2492#define DERRMR_PIPEC_SCANLINE (1 << 14)
2493#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2494#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2495#define DERRMR_PIPEC_VBLANK (1 << 21)
2496#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2497
0f3b6849 2498
de6e2eaf
EA
2499/* GM45+ chicken bits -- debug workaround bits that may be required
2500 * for various sorts of correct behavior. The top 16 bits of each are
2501 * the enables for writing to the corresponding low bit.
2502 */
f0f59a00 2503#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2504#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2505#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2506
2507#define FF_SLICE_CHICKEN _MMIO(0x2088)
2508#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2509
de6e2eaf
EA
2510/* Disables pipelining of read flushes past the SF-WIZ interface.
2511 * Required on all Ironlake steppings according to the B-Spec, but the
2512 * particular danger of not doing so is not specified.
2513 */
2514# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2515#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2516#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2517#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2518#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2519#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2520#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2521#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2522
f0f59a00 2523#define MI_MODE _MMIO(0x209c)
71cf39b1 2524# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2525# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2526# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2527# define MODE_IDLE (1 << 9)
9991ae78 2528# define STOP_RING (1 << 8)
71cf39b1 2529
f0f59a00
VS
2530#define GEN6_GT_MODE _MMIO(0x20d0)
2531#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2532#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2533#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2534#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2535#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2536#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2537#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2538#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2539#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2540
a8ab5ed5
TG
2541/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2542#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2543#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2544
b1e429fe
TG
2545/* WaClearTdlStateAckDirtyBits */
2546#define GEN8_STATE_ACK _MMIO(0x20F0)
2547#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2548#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2549#define GEN9_STATE_ACK_TDL0 (1 << 12)
2550#define GEN9_STATE_ACK_TDL1 (1 << 13)
2551#define GEN9_STATE_ACK_TDL2 (1 << 14)
2552#define GEN9_STATE_ACK_TDL3 (1 << 15)
2553#define GEN9_SUBSLICE_TDL_ACK_BITS \
2554 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2555 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2556
f0f59a00
VS
2557#define GFX_MODE _MMIO(0x2520)
2558#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2559#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2560#define GFX_RUN_LIST_ENABLE (1 << 15)
2561#define GFX_INTERRUPT_STEERING (1 << 14)
2562#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2563#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2564#define GFX_REPLAY_MODE (1 << 11)
2565#define GFX_PSMI_GRANULARITY (1 << 10)
2566#define GFX_PPGTT_ENABLE (1 << 9)
2567#define GEN8_GFX_PPGTT_48B (1 << 7)
2568
2569#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2570#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2571#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2572#define GFX_FORWARD_VBLANK_COND (2 << 5)
2573
2574#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2575
a7e806de 2576#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2577#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2578#define BXT_MIPI_BASE 0x60000
a7e806de 2579
f0f59a00
VS
2580#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2581#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2582#define SCPD0 _MMIO(0x209c) /* 915+ only */
2583#define IER _MMIO(0x20a0)
2584#define IIR _MMIO(0x20a4)
2585#define IMR _MMIO(0x20a8)
2586#define ISR _MMIO(0x20ac)
2587#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2588#define GINT_DIS (1 << 22)
2589#define GCFG_DIS (1 << 8)
f0f59a00
VS
2590#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2591#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2592#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2593#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2594#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2595#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2596#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2597#define VLV_PCBR_ADDR_SHIFT 12
2598
5ee8ee86 2599#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2600#define EIR _MMIO(0x20b0)
2601#define EMR _MMIO(0x20b4)
2602#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2603#define GM45_ERROR_PAGE_TABLE (1 << 5)
2604#define GM45_ERROR_MEM_PRIV (1 << 4)
2605#define I915_ERROR_PAGE_TABLE (1 << 4)
2606#define GM45_ERROR_CP_PRIV (1 << 3)
2607#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2608#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2609#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2610#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2611#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2612 will not assert AGPBUSY# and will only
2613 be delivered when out of C3. */
5ee8ee86
PZ
2614#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2615#define INSTPM_TLB_INVALIDATE (1 << 9)
2616#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2617#define ACTHD _MMIO(0x20c8)
2618#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2619#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2620#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2621#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2622#define FW_BLC _MMIO(0x20d8)
2623#define FW_BLC2 _MMIO(0x20dc)
2624#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2625#define FW_BLC_SELF_EN_MASK (1 << 31)
2626#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2627#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2628#define MM_BURST_LENGTH 0x00700000
2629#define MM_FIFO_WATERMARK 0x0001F000
2630#define LM_BURST_LENGTH 0x00000700
2631#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2632#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2633
78005497
MK
2634#define MBUS_ABOX_CTL _MMIO(0x45038)
2635#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2636#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2637#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2638#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2639#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2640#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2641#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2642#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2643
2644#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2645#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2646#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2647 _PIPEB_MBUS_DBOX_CTL)
2648#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2649#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2650#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2651#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2652#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2653#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2654
2655#define MBUS_UBOX_CTL _MMIO(0x4503C)
2656#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2657#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2658
45503ded
KP
2659/* Make render/texture TLB fetches lower priorty than associated data
2660 * fetches. This is not turned on by default
2661 */
2662#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2663
2664/* Isoch request wait on GTT enable (Display A/B/C streams).
2665 * Make isoch requests stall on the TLB update. May cause
2666 * display underruns (test mode only)
2667 */
2668#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2669
2670/* Block grant count for isoch requests when block count is
2671 * set to a finite value.
2672 */
2673#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2674#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2675#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2676#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2677#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2678
2679/* Enable render writes to complete in C2/C3/C4 power states.
2680 * If this isn't enabled, render writes are prevented in low
2681 * power states. That seems bad to me.
2682 */
2683#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2684
2685/* This acknowledges an async flip immediately instead
2686 * of waiting for 2TLB fetches.
2687 */
2688#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2689
2690/* Enables non-sequential data reads through arbiter
2691 */
0206e353 2692#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2693
2694/* Disable FSB snooping of cacheable write cycles from binner/render
2695 * command stream
2696 */
2697#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2698
2699/* Arbiter time slice for non-isoch streams */
2700#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2701#define MI_ARB_TIME_SLICE_1 (0 << 5)
2702#define MI_ARB_TIME_SLICE_2 (1 << 5)
2703#define MI_ARB_TIME_SLICE_4 (2 << 5)
2704#define MI_ARB_TIME_SLICE_6 (3 << 5)
2705#define MI_ARB_TIME_SLICE_8 (4 << 5)
2706#define MI_ARB_TIME_SLICE_10 (5 << 5)
2707#define MI_ARB_TIME_SLICE_14 (6 << 5)
2708#define MI_ARB_TIME_SLICE_16 (7 << 5)
2709
2710/* Low priority grace period page size */
2711#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2712#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2713
2714/* Disable display A/B trickle feed */
2715#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2716
2717/* Set display plane priority */
2718#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2719#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2720
f0f59a00 2721#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2722#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2723#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2724
f0f59a00 2725#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2726#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2727#define CM0_IZ_OPT_DISABLE (1 << 6)
2728#define CM0_ZR_OPT_DISABLE (1 << 5)
2729#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2730#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2731#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2732#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2733#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2734#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2735#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2736#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2737#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2738#define ECO_GATING_CX_ONLY (1 << 3)
2739#define ECO_FLIP_DONE (1 << 0)
585fb111 2740
f0f59a00 2741#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2742#define RC_OP_FLUSH_ENABLE (1 << 0)
2743#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2744#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2745#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2746#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2747#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2748
f0f59a00 2749#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2750#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2751#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2752
f0f59a00 2753#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2754#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2755#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2756#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2757
19f81df2
RB
2758#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2759#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2760
693d11c3 2761/* Fuse readout registers for GT */
b8ec759e
LL
2762#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2763#define HSW_F1_EU_DIS_SHIFT 16
2764#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2765#define HSW_F1_EU_DIS_10EUS 0
2766#define HSW_F1_EU_DIS_8EUS 1
2767#define HSW_F1_EU_DIS_6EUS 2
2768
f0f59a00 2769#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2770#define CHV_FGT_DISABLE_SS0 (1 << 10)
2771#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2772#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2773#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2774#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2775#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2776#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2777#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2778#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2779#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2780
f0f59a00 2781#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2782#define GEN8_F2_SS_DIS_SHIFT 21
2783#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2784#define GEN8_F2_S_ENA_SHIFT 25
2785#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2786
2787#define GEN9_F2_SS_DIS_SHIFT 20
2788#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2789
4e9767bc
BW
2790#define GEN10_F2_S_ENA_SHIFT 22
2791#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2792#define GEN10_F2_SS_DIS_SHIFT 18
2793#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2794
fe864b76
YZ
2795#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2796#define GEN10_L3BANK_PAIR_COUNT 4
2797#define GEN10_L3BANK_MASK 0x0F
2798
f0f59a00 2799#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2800#define GEN8_EU_DIS0_S0_MASK 0xffffff
2801#define GEN8_EU_DIS0_S1_SHIFT 24
2802#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2803
f0f59a00 2804#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2805#define GEN8_EU_DIS1_S1_MASK 0xffff
2806#define GEN8_EU_DIS1_S2_SHIFT 16
2807#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2808
f0f59a00 2809#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2810#define GEN8_EU_DIS2_S2_MASK 0xff
2811
5ee8ee86 2812#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2813
4e9767bc
BW
2814#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2815#define GEN10_EU_DIS_SS_MASK 0xff
2816
26376a7e
OM
2817#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2818#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2819#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2820#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2821
8b5eb5e2
KG
2822#define GEN11_EU_DISABLE _MMIO(0x9134)
2823#define GEN11_EU_DIS_MASK 0xFF
2824
2825#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2826#define GEN11_GT_S_ENA_MASK 0xFF
2827
2828#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2829
f0f59a00 2830#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2831#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2832#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2833#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2834#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2835
cc609d5d
BW
2836/* On modern GEN architectures interrupt control consists of two sets
2837 * of registers. The first set pertains to the ring generating the
2838 * interrupt. The second control is for the functional block generating the
2839 * interrupt. These are PM, GT, DE, etc.
2840 *
2841 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2842 * GT interrupt bits, so we don't need to duplicate the defines.
2843 *
2844 * These defines should cover us well from SNB->HSW with minor exceptions
2845 * it can also work on ILK.
2846 */
2847#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2848#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2849#define GT_BLT_USER_INTERRUPT (1 << 22)
2850#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2851#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2852#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2853#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2854#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2855#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2856#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2857#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2858#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2859#define GT_RENDER_USER_INTERRUPT (1 << 0)
2860
12638c57
BW
2861#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2862#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2863
772c2a51 2864#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2865 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2866 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2867
cc609d5d 2868/* These are all the "old" interrupts */
5ee8ee86
PZ
2869#define ILK_BSD_USER_INTERRUPT (1 << 5)
2870
2871#define I915_PM_INTERRUPT (1 << 31)
2872#define I915_ISP_INTERRUPT (1 << 22)
2873#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2874#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2875#define I915_MIPIC_INTERRUPT (1 << 19)
2876#define I915_MIPIA_INTERRUPT (1 << 18)
2877#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2878#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2879#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2880#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2881#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2882#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2883#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2884#define I915_HWB_OOM_INTERRUPT (1 << 13)
2885#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2886#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2887#define I915_MISC_INTERRUPT (1 << 11)
2888#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2889#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2890#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2891#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2892#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2893#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2894#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2895#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2896#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2897#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2898#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2899#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2900#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2901#define I915_DEBUG_INTERRUPT (1 << 2)
2902#define I915_WINVALID_INTERRUPT (1 << 1)
2903#define I915_USER_INTERRUPT (1 << 1)
2904#define I915_ASLE_INTERRUPT (1 << 0)
2905#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2906
eef57324
JA
2907#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2908#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2909
d5d8c3a1 2910/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2911#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2912#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2913
d5d8c3a1
PLB
2914#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2915#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2916#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2917#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2918 _VLV_AUD_PORT_EN_B_DBG, \
2919 _VLV_AUD_PORT_EN_C_DBG, \
2920 _VLV_AUD_PORT_EN_D_DBG)
2921#define VLV_AMP_MUTE (1 << 1)
2922
f0f59a00 2923#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2924
f0f59a00 2925#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2926#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2927#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2928#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2929#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2930#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2931#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2932#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2933#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2934#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2935#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2936#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2937#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2938#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2939#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2940#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2941
585fb111
JB
2942/*
2943 * Framebuffer compression (915+ only)
2944 */
2945
f0f59a00
VS
2946#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2947#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2948#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2949#define FBC_CTL_EN (1 << 31)
2950#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2951#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2952#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2953#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 2954#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2955#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2956#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 2957#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 2958#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
2959#define FBC_STAT_COMPRESSING (1 << 31)
2960#define FBC_STAT_COMPRESSED (1 << 30)
2961#define FBC_STAT_MODIFIED (1 << 29)
82f34496 2962#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2963#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
2964#define FBC_CTL_FENCE_DBL (0 << 4)
2965#define FBC_CTL_IDLE_IMM (0 << 2)
2966#define FBC_CTL_IDLE_FULL (1 << 2)
2967#define FBC_CTL_IDLE_LINE (2 << 2)
2968#define FBC_CTL_IDLE_DEBUG (3 << 2)
2969#define FBC_CTL_CPU_FENCE (1 << 1)
2970#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
2971#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2972#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2973
2974#define FBC_LL_SIZE (1536)
2975
44fff99f 2976#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 2977#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 2978
74dff282 2979/* Framebuffer compression for GM45+ */
f0f59a00
VS
2980#define DPFC_CB_BASE _MMIO(0x3200)
2981#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2982#define DPFC_CTL_EN (1 << 31)
2983#define DPFC_CTL_PLANE(plane) ((plane) << 30)
2984#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
2985#define DPFC_CTL_FENCE_EN (1 << 29)
2986#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
2987#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
2988#define DPFC_SR_EN (1 << 10)
2989#define DPFC_CTL_LIMIT_1X (0 << 6)
2990#define DPFC_CTL_LIMIT_2X (1 << 6)
2991#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 2992#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 2993#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
2994#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2995#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2996#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2997#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2998#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2999#define DPFC_INVAL_SEG_SHIFT (16)
3000#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3001#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3002#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3003#define DPFC_STATUS2 _MMIO(0x3214)
3004#define DPFC_FENCE_YOFF _MMIO(0x3218)
3005#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3006#define DPFC_HT_MODIFY (1 << 31)
74dff282 3007
b52eb4dc 3008/* Framebuffer compression for Ironlake */
f0f59a00
VS
3009#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3010#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3011#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3012/* The bit 28-8 is reserved */
3013#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3014#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3015#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3016#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3017#define IVB_FBC_STATUS2 _MMIO(0x43214)
3018#define IVB_FBC_COMP_SEG_MASK 0x7ff
3019#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3020#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3021#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3022#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3023#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3024#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3025#define ILK_FBC_RT_VALID (1 << 0)
3026#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3027
f0f59a00 3028#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3029#define ILK_FBCQ_DIS (1 << 22)
3030#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3031
b52eb4dc 3032
9c04f015
YL
3033/*
3034 * Framebuffer compression for Sandybridge
3035 *
3036 * The following two registers are of type GTTMMADR
3037 */
f0f59a00 3038#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3039#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3040#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3041
abe959c7 3042/* Framebuffer compression for Ivybridge */
f0f59a00 3043#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3044
f0f59a00 3045#define IPS_CTL _MMIO(0x43408)
42db64ef 3046#define IPS_ENABLE (1 << 31)
9c04f015 3047
f0f59a00 3048#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3049#define FBC_REND_NUKE (1 << 2)
3050#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3051
585fb111
JB
3052/*
3053 * GPIO regs
3054 */
dce88879
LDM
3055#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3056 4 * (gpio))
3057
585fb111
JB
3058# define GPIO_CLOCK_DIR_MASK (1 << 0)
3059# define GPIO_CLOCK_DIR_IN (0 << 1)
3060# define GPIO_CLOCK_DIR_OUT (1 << 1)
3061# define GPIO_CLOCK_VAL_MASK (1 << 2)
3062# define GPIO_CLOCK_VAL_OUT (1 << 3)
3063# define GPIO_CLOCK_VAL_IN (1 << 4)
3064# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3065# define GPIO_DATA_DIR_MASK (1 << 8)
3066# define GPIO_DATA_DIR_IN (0 << 9)
3067# define GPIO_DATA_DIR_OUT (1 << 9)
3068# define GPIO_DATA_VAL_MASK (1 << 10)
3069# define GPIO_DATA_VAL_OUT (1 << 11)
3070# define GPIO_DATA_VAL_IN (1 << 12)
3071# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3072
f0f59a00 3073#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3074#define GMBUS_AKSV_SELECT (1 << 11)
3075#define GMBUS_RATE_100KHZ (0 << 8)
3076#define GMBUS_RATE_50KHZ (1 << 8)
3077#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3078#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3079#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3080#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3081#define GMBUS_PIN_DISABLED 0
3082#define GMBUS_PIN_SSC 1
3083#define GMBUS_PIN_VGADDC 2
3084#define GMBUS_PIN_PANEL 3
3085#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3086#define GMBUS_PIN_DPC 4 /* HDMIC */
3087#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3088#define GMBUS_PIN_DPD 6 /* HDMID */
3089#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3090#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3091#define GMBUS_PIN_2_BXT 2
3092#define GMBUS_PIN_3_BXT 3
3d02352c 3093#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3094#define GMBUS_PIN_9_TC1_ICP 9
3095#define GMBUS_PIN_10_TC2_ICP 10
3096#define GMBUS_PIN_11_TC3_ICP 11
3097#define GMBUS_PIN_12_TC4_ICP 12
3098
3099#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3100#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3101#define GMBUS_SW_CLR_INT (1 << 31)
3102#define GMBUS_SW_RDY (1 << 30)
3103#define GMBUS_ENT (1 << 29) /* enable timeout */
3104#define GMBUS_CYCLE_NONE (0 << 25)
3105#define GMBUS_CYCLE_WAIT (1 << 25)
3106#define GMBUS_CYCLE_INDEX (2 << 25)
3107#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3108#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3109#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3110#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3111#define GMBUS_SLAVE_INDEX_SHIFT 8
3112#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3113#define GMBUS_SLAVE_READ (1 << 0)
3114#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3115#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3116#define GMBUS_INUSE (1 << 15)
3117#define GMBUS_HW_WAIT_PHASE (1 << 14)
3118#define GMBUS_STALL_TIMEOUT (1 << 13)
3119#define GMBUS_INT (1 << 12)
3120#define GMBUS_HW_RDY (1 << 11)
3121#define GMBUS_SATOER (1 << 10)
3122#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3123#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3124#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3125#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3126#define GMBUS_NAK_EN (1 << 3)
3127#define GMBUS_IDLE_EN (1 << 2)
3128#define GMBUS_HW_WAIT_EN (1 << 1)
3129#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3130#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3131#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3132
585fb111
JB
3133/*
3134 * Clock control & power management
3135 */
2d401b17
VS
3136#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3137#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3138#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3139#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3140
f0f59a00
VS
3141#define VGA0 _MMIO(0x6000)
3142#define VGA1 _MMIO(0x6004)
3143#define VGA_PD _MMIO(0x6010)
585fb111
JB
3144#define VGA0_PD_P2_DIV_4 (1 << 7)
3145#define VGA0_PD_P1_DIV_2 (1 << 5)
3146#define VGA0_PD_P1_SHIFT 0
3147#define VGA0_PD_P1_MASK (0x1f << 0)
3148#define VGA1_PD_P2_DIV_4 (1 << 15)
3149#define VGA1_PD_P1_DIV_2 (1 << 13)
3150#define VGA1_PD_P1_SHIFT 8
3151#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3152#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3153#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3154#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3155#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3156#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3157#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3158#define DPLL_VGA_MODE_DIS (1 << 28)
3159#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3160#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3161#define DPLL_MODE_MASK (3 << 26)
3162#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3163#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3164#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3165#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3166#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3167#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3168#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3169#define DPLL_LOCK_VLV (1 << 15)
3170#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3171#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3172#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3173#define DPLL_PORTC_READY_MASK (0xf << 4)
3174#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3175
585fb111 3176#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3177
3178/* Additional CHV pll/phy registers */
f0f59a00 3179#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3180#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3181#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3182#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3183#define PHY_LDO_DELAY_0NS 0x0
3184#define PHY_LDO_DELAY_200NS 0x1
3185#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3186#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3187#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3188#define PHY_CH_SU_PSR 0x1
3189#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3190#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3191#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3192#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3193#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3194#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3195#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3196
585fb111
JB
3197/*
3198 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3199 * this field (only one bit may be set).
3200 */
3201#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3202#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3203#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3204/* i830, required in DVO non-gang */
3205#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3206#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3207#define PLL_REF_INPUT_DREFCLK (0 << 13)
3208#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3209#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3210#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3211#define PLL_REF_INPUT_MASK (3 << 13)
3212#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3213/* Ironlake */
b9055052
ZW
3214# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3215# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3216# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3217# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3218# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3219
585fb111
JB
3220/*
3221 * Parallel to Serial Load Pulse phase selection.
3222 * Selects the phase for the 10X DPLL clock for the PCIe
3223 * digital display port. The range is 4 to 13; 10 or more
3224 * is just a flip delay. The default is 6
3225 */
3226#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3227#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3228/*
3229 * SDVO multiplier for 945G/GM. Not used on 965.
3230 */
3231#define SDVO_MULTIPLIER_MASK 0x000000ff
3232#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3233#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3234
2d401b17
VS
3235#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3236#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3237#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3238#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3239
585fb111
JB
3240/*
3241 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3242 *
3243 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3244 */
3245#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3246#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3247/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3248#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3249#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3250/*
3251 * SDVO/UDI pixel multiplier.
3252 *
3253 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3254 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3255 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3256 * dummy bytes in the datastream at an increased clock rate, with both sides of
3257 * the link knowing how many bytes are fill.
3258 *
3259 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3260 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3261 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3262 * through an SDVO command.
3263 *
3264 * This register field has values of multiplication factor minus 1, with
3265 * a maximum multiplier of 5 for SDVO.
3266 */
3267#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3268#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3269/*
3270 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3271 * This best be set to the default value (3) or the CRT won't work. No,
3272 * I don't entirely understand what this does...
3273 */
3274#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3275#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3276
19ab4ed3
VS
3277#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3278
f0f59a00
VS
3279#define _FPA0 0x6040
3280#define _FPA1 0x6044
3281#define _FPB0 0x6048
3282#define _FPB1 0x604c
3283#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3284#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3285#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3286#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3287#define FP_N_DIV_SHIFT 16
3288#define FP_M1_DIV_MASK 0x00003f00
3289#define FP_M1_DIV_SHIFT 8
3290#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3291#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3292#define FP_M2_DIV_SHIFT 0
f0f59a00 3293#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3294#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3295#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3296#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3297#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3298#define DPLLB_TEST_N_BYPASS (1 << 19)
3299#define DPLLB_TEST_M_BYPASS (1 << 18)
3300#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3301#define DPLLA_TEST_N_BYPASS (1 << 3)
3302#define DPLLA_TEST_M_BYPASS (1 << 2)
3303#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3304#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3305#define DSTATE_GFX_RESET_I830 (1 << 6)
3306#define DSTATE_PLL_D3_OFF (1 << 3)
3307#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3308#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3309#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3310# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3311# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3312# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3313# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3314# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3315# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3316# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3317# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3318# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3319# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3320# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3321# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3322# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3323# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3324# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3325# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3326# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3327# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3328# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3329# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3330# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3331# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3332# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3333# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3334# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3335# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3336# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3337# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3338# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3339/*
652c393a
JB
3340 * This bit must be set on the 830 to prevent hangs when turning off the
3341 * overlay scaler.
3342 */
3343# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3344# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3345# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3346# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3347# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3348
f0f59a00 3349#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3350# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3351# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3352# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3353# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3354# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3355# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3356# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3357# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3358# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3359/* This bit must be unset on 855,865 */
652c393a
JB
3360# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3361# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3362# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3363# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3364/* This bit must be set on 855,865. */
652c393a
JB
3365# define SV_CLOCK_GATE_DISABLE (1 << 0)
3366# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3367# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3368# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3369# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3370# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3371# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3372# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3373# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3374# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3375# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3376# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3377# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3378# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3379# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3380# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3381# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3382# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3383
3384# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3385/* This bit must always be set on 965G/965GM */
652c393a
JB
3386# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3387# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3388# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3389# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3390# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3391# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3392/* This bit must always be set on 965G */
652c393a
JB
3393# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3394# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3395# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3396# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3397# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3398# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3399# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3400# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3401# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3402# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3403# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3404# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3405# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3406# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3407# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3408# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3409# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3410# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3411# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3412
f0f59a00 3413#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3414#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3415#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3416#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3417
f0f59a00 3418#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3419#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3420
f0f59a00
VS
3421#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3422#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3423
f0f59a00 3424#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3425#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3426
f0f59a00 3427#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3428
f0f59a00 3429#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3430#define CDCLK_FREQ_SHIFT 4
3431#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3432#define CZCLK_FREQ_MASK 0xf
1e69cd74 3433
f0f59a00 3434#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3435#define PFI_CREDIT_63 (9 << 28) /* chv only */
3436#define PFI_CREDIT_31 (8 << 28) /* chv only */
3437#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3438#define PFI_CREDIT_RESEND (1 << 27)
3439#define VGA_FAST_MODE_DISABLE (1 << 14)
3440
f0f59a00 3441#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3442
585fb111
JB
3443/*
3444 * Palette regs
3445 */
a57c774a
AK
3446#define PALETTE_A_OFFSET 0xa000
3447#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3448#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3449#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3450 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3451
673a394b
EA
3452/* MCH MMIO space */
3453
3454/*
3455 * MCHBAR mirror.
3456 *
3457 * This mirrors the MCHBAR MMIO space whose location is determined by
3458 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3459 * every way. It is not accessible from the CP register read instructions.
3460 *
515b2392
PZ
3461 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3462 * just read.
673a394b
EA
3463 */
3464#define MCHBAR_MIRROR_BASE 0x10000
3465
1398261a
YL
3466#define MCHBAR_MIRROR_BASE_SNB 0x140000
3467
f0f59a00
VS
3468#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3469#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3470#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3471#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3472#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3473
3ebecd07 3474/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3475#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3476
646b4269 3477/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3478#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3479#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3480#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3481#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3482#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3483#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3484#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3485#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3486#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3487
646b4269 3488/* Pineview MCH register contains DDR3 setting */
f0f59a00 3489#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3490#define CSHRDDR3CTL_DDR3 (1 << 2)
3491
646b4269 3492/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3493#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3494#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3495
646b4269 3496/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3497#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3498#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3499#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3500#define MAD_DIMM_ECC_MASK (0x3 << 24)
3501#define MAD_DIMM_ECC_OFF (0x0 << 24)
3502#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3503#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3504#define MAD_DIMM_ECC_ON (0x3 << 24)
3505#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3506#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3507#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3508#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3509#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3510#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3511#define MAD_DIMM_A_SELECT (0x1 << 16)
3512/* DIMM sizes are in multiples of 256mb. */
3513#define MAD_DIMM_B_SIZE_SHIFT 8
3514#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3515#define MAD_DIMM_A_SIZE_SHIFT 0
3516#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3517
646b4269 3518/* snb MCH registers for priority tuning */
f0f59a00 3519#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3520#define MCH_SSKPD_WM0_MASK 0x3f
3521#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3522
f0f59a00 3523#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3524
b11248df 3525/* Clocking configuration register */
f0f59a00 3526#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3527#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3528#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3529#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3530#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3531#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3532#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3533#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3534/*
3535 * Note that on at least on ELK the below value is reported for both
3536 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3537 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3538 */
3539#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3540#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3541#define CLKCFG_MEM_533 (1 << 4)
3542#define CLKCFG_MEM_667 (2 << 4)
3543#define CLKCFG_MEM_800 (3 << 4)
3544#define CLKCFG_MEM_MASK (7 << 4)
3545
f0f59a00
VS
3546#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3547#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3548
f0f59a00 3549#define TSC1 _MMIO(0x11001)
5ee8ee86 3550#define TSE (1 << 0)
f0f59a00
VS
3551#define TR1 _MMIO(0x11006)
3552#define TSFS _MMIO(0x11020)
7648fa99
JB
3553#define TSFS_SLOPE_MASK 0x0000ff00
3554#define TSFS_SLOPE_SHIFT 8
3555#define TSFS_INTR_MASK 0x000000ff
3556
f0f59a00
VS
3557#define CRSTANDVID _MMIO(0x11100)
3558#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3559#define PXVFREQ_PX_MASK 0x7f000000
3560#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3561#define VIDFREQ_BASE _MMIO(0x11110)
3562#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3563#define VIDFREQ2 _MMIO(0x11114)
3564#define VIDFREQ3 _MMIO(0x11118)
3565#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3566#define VIDFREQ_P0_MASK 0x1f000000
3567#define VIDFREQ_P0_SHIFT 24
3568#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3569#define VIDFREQ_P0_CSCLK_SHIFT 20
3570#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3571#define VIDFREQ_P0_CRCLK_SHIFT 16
3572#define VIDFREQ_P1_MASK 0x00001f00
3573#define VIDFREQ_P1_SHIFT 8
3574#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3575#define VIDFREQ_P1_CSCLK_SHIFT 4
3576#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3577#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3578#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3579#define INTTOEXT_MAP3_SHIFT 24
3580#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3581#define INTTOEXT_MAP2_SHIFT 16
3582#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3583#define INTTOEXT_MAP1_SHIFT 8
3584#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3585#define INTTOEXT_MAP0_SHIFT 0
3586#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3587#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3588#define MEMCTL_CMD_MASK 0xe000
3589#define MEMCTL_CMD_SHIFT 13
3590#define MEMCTL_CMD_RCLK_OFF 0
3591#define MEMCTL_CMD_RCLK_ON 1
3592#define MEMCTL_CMD_CHFREQ 2
3593#define MEMCTL_CMD_CHVID 3
3594#define MEMCTL_CMD_VMMOFF 4
3595#define MEMCTL_CMD_VMMON 5
5ee8ee86 3596#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3597 when command complete */
3598#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3599#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3600#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3601#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3602#define MEMIHYST _MMIO(0x1117c)
3603#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3604#define MEMINT_RSEXIT_EN (1 << 8)
3605#define MEMINT_CX_SUPR_EN (1 << 7)
3606#define MEMINT_CONT_BUSY_EN (1 << 6)
3607#define MEMINT_AVG_BUSY_EN (1 << 5)
3608#define MEMINT_EVAL_CHG_EN (1 << 4)
3609#define MEMINT_MON_IDLE_EN (1 << 3)
3610#define MEMINT_UP_EVAL_EN (1 << 2)
3611#define MEMINT_DOWN_EVAL_EN (1 << 1)
3612#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3613#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3614#define MEM_RSEXIT_MASK 0xc000
3615#define MEM_RSEXIT_SHIFT 14
3616#define MEM_CONT_BUSY_MASK 0x3000
3617#define MEM_CONT_BUSY_SHIFT 12
3618#define MEM_AVG_BUSY_MASK 0x0c00
3619#define MEM_AVG_BUSY_SHIFT 10
3620#define MEM_EVAL_CHG_MASK 0x0300
3621#define MEM_EVAL_BUSY_SHIFT 8
3622#define MEM_MON_IDLE_MASK 0x00c0
3623#define MEM_MON_IDLE_SHIFT 6
3624#define MEM_UP_EVAL_MASK 0x0030
3625#define MEM_UP_EVAL_SHIFT 4
3626#define MEM_DOWN_EVAL_MASK 0x000c
3627#define MEM_DOWN_EVAL_SHIFT 2
3628#define MEM_SW_CMD_MASK 0x0003
3629#define MEM_INT_STEER_GFX 0
3630#define MEM_INT_STEER_CMR 1
3631#define MEM_INT_STEER_SMI 2
3632#define MEM_INT_STEER_SCI 3
f0f59a00 3633#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3634#define MEMINT_RSEXIT (1 << 7)
3635#define MEMINT_CONT_BUSY (1 << 6)
3636#define MEMINT_AVG_BUSY (1 << 5)
3637#define MEMINT_EVAL_CHG (1 << 4)
3638#define MEMINT_MON_IDLE (1 << 3)
3639#define MEMINT_UP_EVAL (1 << 2)
3640#define MEMINT_DOWN_EVAL (1 << 1)
3641#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3642#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3643#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3644#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3645#define MEMMODE_BOOST_FREQ_SHIFT 24
3646#define MEMMODE_IDLE_MODE_MASK 0x00030000
3647#define MEMMODE_IDLE_MODE_SHIFT 16
3648#define MEMMODE_IDLE_MODE_EVAL 0
3649#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3650#define MEMMODE_HWIDLE_EN (1 << 15)
3651#define MEMMODE_SWMODE_EN (1 << 14)
3652#define MEMMODE_RCLK_GATE (1 << 13)
3653#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3654#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3655#define MEMMODE_FSTART_SHIFT 8
3656#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3657#define MEMMODE_FMAX_SHIFT 4
3658#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3659#define RCBMAXAVG _MMIO(0x1119c)
3660#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3661#define SWMEMCMD_RENDER_OFF (0 << 13)
3662#define SWMEMCMD_RENDER_ON (1 << 13)
3663#define SWMEMCMD_SWFREQ (2 << 13)
3664#define SWMEMCMD_TARVID (3 << 13)
3665#define SWMEMCMD_VRM_OFF (4 << 13)
3666#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3667#define CMDSTS (1 << 12)
3668#define SFCAVM (1 << 11)
f97108d1
JB
3669#define SWFREQ_MASK 0x0380 /* P0-7 */
3670#define SWFREQ_SHIFT 7
3671#define TARVID_MASK 0x001f
f0f59a00
VS
3672#define MEMSTAT_CTG _MMIO(0x111a0)
3673#define RCBMINAVG _MMIO(0x111a0)
3674#define RCUPEI _MMIO(0x111b0)
3675#define RCDNEI _MMIO(0x111b4)
3676#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3677#define RS1EN (1 << 31)
3678#define RS2EN (1 << 30)
3679#define RS3EN (1 << 29)
3680#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3681#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3682#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3683#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3684#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3685#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3686#define RSX_STATUS_MASK (7 << 20)
3687#define RSX_STATUS_ON (0 << 20)
3688#define RSX_STATUS_RC1 (1 << 20)
3689#define RSX_STATUS_RC1E (2 << 20)
3690#define RSX_STATUS_RS1 (3 << 20)
3691#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3692#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3693#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3694#define RSX_STATUS_RSVD2 (7 << 20)
3695#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3696#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3697#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3698#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3699#define RS1CONTSAV_MASK (3 << 14)
3700#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3701#define RS1CONTSAV_RSVD (1 << 14)
3702#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3703#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3704#define NORMSLEXLAT_MASK (3 << 12)
3705#define SLOW_RS123 (0 << 12)
3706#define SLOW_RS23 (1 << 12)
3707#define SLOW_RS3 (2 << 12)
3708#define NORMAL_RS123 (3 << 12)
3709#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3710#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3711#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3712#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3713#define RS_CSTATE_MASK (3 << 4)
3714#define RS_CSTATE_C367_RS1 (0 << 4)
3715#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3716#define RS_CSTATE_RSVD (2 << 4)
3717#define RS_CSTATE_C367_RS2 (3 << 4)
3718#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3719#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3720#define VIDCTL _MMIO(0x111c0)
3721#define VIDSTS _MMIO(0x111c8)
3722#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3723#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3724#define MEMSTAT_VID_MASK 0x7f00
3725#define MEMSTAT_VID_SHIFT 8
3726#define MEMSTAT_PSTATE_MASK 0x00f8
3727#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3728#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3729#define MEMSTAT_SRC_CTL_MASK 0x0003
3730#define MEMSTAT_SRC_CTL_CORE 0
3731#define MEMSTAT_SRC_CTL_TRB 1
3732#define MEMSTAT_SRC_CTL_THM 2
3733#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3734#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3735#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3736#define PMMISC _MMIO(0x11214)
5ee8ee86 3737#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3738#define SDEW _MMIO(0x1124c)
3739#define CSIEW0 _MMIO(0x11250)
3740#define CSIEW1 _MMIO(0x11254)
3741#define CSIEW2 _MMIO(0x11258)
3742#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3743#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3744#define MCHAFE _MMIO(0x112c0)
3745#define CSIEC _MMIO(0x112e0)
3746#define DMIEC _MMIO(0x112e4)
3747#define DDREC _MMIO(0x112e8)
3748#define PEG0EC _MMIO(0x112ec)
3749#define PEG1EC _MMIO(0x112f0)
3750#define GFXEC _MMIO(0x112f4)
3751#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3752#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3753#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3754#define ECR_GPFE (1 << 31)
3755#define ECR_IMONE (1 << 30)
7648fa99 3756#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3757#define OGW0 _MMIO(0x11608)
3758#define OGW1 _MMIO(0x1160c)
3759#define EG0 _MMIO(0x11610)
3760#define EG1 _MMIO(0x11614)
3761#define EG2 _MMIO(0x11618)
3762#define EG3 _MMIO(0x1161c)
3763#define EG4 _MMIO(0x11620)
3764#define EG5 _MMIO(0x11624)
3765#define EG6 _MMIO(0x11628)
3766#define EG7 _MMIO(0x1162c)
3767#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3768#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3769#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3770#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3771#define CSIPLL0 _MMIO(0x12c10)
3772#define DDRMPLL1 _MMIO(0X12c20)
3773#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3774
f0f59a00 3775#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3776#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3777
f0f59a00
VS
3778#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3779#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3780#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3781#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3782#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3783
8a292d01
VS
3784/*
3785 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3786 * 8300) freezing up around GPU hangs. Looks as if even
3787 * scheduling/timer interrupts start misbehaving if the RPS
3788 * EI/thresholds are "bad", leading to a very sluggish or even
3789 * frozen machine.
3790 */
3791#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3792#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3793#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3794#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3795 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3796 INTERVAL_0_833_US(us) : \
3797 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3798 INTERVAL_1_28_US(us))
3799
52530cba
AG
3800#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3801#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3802#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3803#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3804 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3805 INTERVAL_0_833_TO_US(interval) : \
3806 INTERVAL_1_33_TO_US(interval)) : \
3807 INTERVAL_1_28_TO_US(interval))
3808
aa40d6bb
ZN
3809/*
3810 * Logical Context regs
3811 */
ec62ed3e
CW
3812#define CCID _MMIO(0x2180)
3813#define CCID_EN BIT(0)
3814#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3815#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3816/*
3817 * Notes on SNB/IVB/VLV context size:
3818 * - Power context is saved elsewhere (LLC or stolen)
3819 * - Ring/execlist context is saved on SNB, not on IVB
3820 * - Extended context size already includes render context size
3821 * - We always need to follow the extended context size.
3822 * SNB BSpec has comments indicating that we should use the
3823 * render context size instead if execlists are disabled, but
3824 * based on empirical testing that's just nonsense.
3825 * - Pipelined/VF state is saved on SNB/IVB respectively
3826 * - GT1 size just indicates how much of render context
3827 * doesn't need saving on GT1
3828 */
f0f59a00 3829#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3830#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3831#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3832#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3833#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3834#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3835#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3836 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3837 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3838#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3839#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3840#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3841#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3842#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3843#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3844#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3845#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3846 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3847
c01fc532
ZW
3848enum {
3849 INTEL_ADVANCED_CONTEXT = 0,
3850 INTEL_LEGACY_32B_CONTEXT,
3851 INTEL_ADVANCED_AD_CONTEXT,
3852 INTEL_LEGACY_64B_CONTEXT
3853};
3854
2355cf08
MK
3855enum {
3856 FAULT_AND_HANG = 0,
3857 FAULT_AND_HALT, /* Debug only */
3858 FAULT_AND_STREAM,
3859 FAULT_AND_CONTINUE /* Unsupported */
3860};
3861
5ee8ee86
PZ
3862#define GEN8_CTX_VALID (1 << 0)
3863#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3864#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3865#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3866#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3867#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3868
2355cf08
MK
3869#define GEN8_CTX_ID_SHIFT 32
3870#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3871#define GEN11_SW_CTX_ID_SHIFT 37
3872#define GEN11_SW_CTX_ID_WIDTH 11
3873#define GEN11_ENGINE_CLASS_SHIFT 61
3874#define GEN11_ENGINE_CLASS_WIDTH 3
3875#define GEN11_ENGINE_INSTANCE_SHIFT 48
3876#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3877
f0f59a00
VS
3878#define CHV_CLK_CTL1 _MMIO(0x101100)
3879#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3880#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3881
585fb111
JB
3882/*
3883 * Overlay regs
3884 */
3885
f0f59a00
VS
3886#define OVADD _MMIO(0x30000)
3887#define DOVSTA _MMIO(0x30008)
5ee8ee86 3888#define OC_BUF (0x3 << 20)
f0f59a00
VS
3889#define OGAMC5 _MMIO(0x30010)
3890#define OGAMC4 _MMIO(0x30014)
3891#define OGAMC3 _MMIO(0x30018)
3892#define OGAMC2 _MMIO(0x3001c)
3893#define OGAMC1 _MMIO(0x30020)
3894#define OGAMC0 _MMIO(0x30024)
585fb111 3895
d965e7ac
ID
3896/*
3897 * GEN9 clock gating regs
3898 */
3899#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3900#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3901#define PWM2_GATING_DIS (1 << 14)
3902#define PWM1_GATING_DIS (1 << 13)
3903
6481d5ed
VS
3904#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3905#define BXT_GMBUS_GATING_DIS (1 << 14)
3906
ed69cd40
ID
3907#define _CLKGATE_DIS_PSL_A 0x46520
3908#define _CLKGATE_DIS_PSL_B 0x46524
3909#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3910#define DUPS1_GATING_DIS (1 << 15)
3911#define DUPS2_GATING_DIS (1 << 19)
3912#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3913#define DPF_GATING_DIS (1 << 10)
3914#define DPF_RAM_GATING_DIS (1 << 9)
3915#define DPFR_GATING_DIS (1 << 8)
3916
3917#define CLKGATE_DIS_PSL(pipe) \
3918 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3919
90007bca
RV
3920/*
3921 * GEN10 clock gating regs
3922 */
3923#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3924#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3925#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3926#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3927
a4713c5a
RV
3928#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3929#define GWUNIT_CLKGATE_DIS (1 << 16)
3930
01ab0f92
RA
3931#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3932#define VFUNIT_CLKGATE_DIS (1 << 20)
3933
5ba700c7
OM
3934#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3935#define CGPSF_CLKGATE_DIS (1 << 3)
3936
585fb111
JB
3937/*
3938 * Display engine regs
3939 */
3940
8bf1e9f1 3941/* Pipe A CRC regs */
a57c774a 3942#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3943#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3944/* ivb+ source selection */
8bf1e9f1
SH
3945#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3946#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3947#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3948/* ilk+ source selection */
5a6b5c84
DV
3949#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3950#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3951#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3952/* embedded DP port on the north display block, reserved on ivb */
3953#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3954#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3955/* vlv source selection */
3956#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3957#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3958#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3959/* with DP port the pipe source is invalid */
3960#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3961#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3962#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3963/* gen3+ source selection */
3964#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3965#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3966#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3967/* with DP/TV port the pipe source is invalid */
3968#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3969#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3970#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3971#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3972#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3973/* gen2 doesn't have source selection bits */
52f843f6 3974#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3975
5a6b5c84
DV
3976#define _PIPE_CRC_RES_1_A_IVB 0x60064
3977#define _PIPE_CRC_RES_2_A_IVB 0x60068
3978#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3979#define _PIPE_CRC_RES_4_A_IVB 0x60070
3980#define _PIPE_CRC_RES_5_A_IVB 0x60074
3981
a57c774a
AK
3982#define _PIPE_CRC_RES_RED_A 0x60060
3983#define _PIPE_CRC_RES_GREEN_A 0x60064
3984#define _PIPE_CRC_RES_BLUE_A 0x60068
3985#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3986#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3987
3988/* Pipe B CRC regs */
5a6b5c84
DV
3989#define _PIPE_CRC_RES_1_B_IVB 0x61064
3990#define _PIPE_CRC_RES_2_B_IVB 0x61068
3991#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3992#define _PIPE_CRC_RES_4_B_IVB 0x61070
3993#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3994
f0f59a00
VS
3995#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3996#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3997#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3998#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3999#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4000#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4001
4002#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4003#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4004#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4005#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4006#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4007
585fb111 4008/* Pipe A timing regs */
a57c774a
AK
4009#define _HTOTAL_A 0x60000
4010#define _HBLANK_A 0x60004
4011#define _HSYNC_A 0x60008
4012#define _VTOTAL_A 0x6000c
4013#define _VBLANK_A 0x60010
4014#define _VSYNC_A 0x60014
4015#define _PIPEASRC 0x6001c
4016#define _BCLRPAT_A 0x60020
4017#define _VSYNCSHIFT_A 0x60028
ebb69c95 4018#define _PIPE_MULT_A 0x6002c
585fb111
JB
4019
4020/* Pipe B timing regs */
a57c774a
AK
4021#define _HTOTAL_B 0x61000
4022#define _HBLANK_B 0x61004
4023#define _HSYNC_B 0x61008
4024#define _VTOTAL_B 0x6100c
4025#define _VBLANK_B 0x61010
4026#define _VSYNC_B 0x61014
4027#define _PIPEBSRC 0x6101c
4028#define _BCLRPAT_B 0x61020
4029#define _VSYNCSHIFT_B 0x61028
ebb69c95 4030#define _PIPE_MULT_B 0x6102c
a57c774a 4031
7b56caf3
MC
4032/* DSI 0 timing regs */
4033#define _HTOTAL_DSI0 0x6b000
4034#define _HSYNC_DSI0 0x6b008
4035#define _VTOTAL_DSI0 0x6b00c
4036#define _VSYNC_DSI0 0x6b014
4037#define _VSYNCSHIFT_DSI0 0x6b028
4038
4039/* DSI 1 timing regs */
4040#define _HTOTAL_DSI1 0x6b800
4041#define _HSYNC_DSI1 0x6b808
4042#define _VTOTAL_DSI1 0x6b80c
4043#define _VSYNC_DSI1 0x6b814
4044#define _VSYNCSHIFT_DSI1 0x6b828
4045
a57c774a
AK
4046#define TRANSCODER_A_OFFSET 0x60000
4047#define TRANSCODER_B_OFFSET 0x61000
4048#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4049#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4050#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4051#define TRANSCODER_DSI0_OFFSET 0x6b000
4052#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4053
f0f59a00 4054#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
4055 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4056 dev_priv->info.display_mmio_offset)
a57c774a 4057
f0f59a00
VS
4058#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4059#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4060#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4061#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4062#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4063#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4064#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4065#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4066#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4067#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4068
c8f7df58
RV
4069/* VLV eDP PSR registers */
4070#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4071#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4072#define VLV_EDP_PSR_ENABLE (1 << 0)
4073#define VLV_EDP_PSR_RESET (1 << 1)
4074#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4075#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4076#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4077#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4078#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4079#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4080#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4081#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4082#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4083#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4084
4085#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4086#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4087#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4088#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4089#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4090#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4091
4092#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4093#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4094#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4095#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4096#define VLV_EDP_PSR_DISABLED (0 << 0)
4097#define VLV_EDP_PSR_INACTIVE (1 << 0)
4098#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4099#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4100#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4101#define VLV_EDP_PSR_EXIT (5 << 0)
4102#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4103#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4104
ed8546ac 4105/* HSW+ eDP PSR registers */
443a389f
VS
4106#define HSW_EDP_PSR_BASE 0x64800
4107#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4108#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4109#define EDP_PSR_ENABLE (1 << 31)
4110#define BDW_PSR_SINGLE_FRAME (1 << 30)
4111#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4112#define EDP_PSR_LINK_STANDBY (1 << 27)
4113#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4114#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4115#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4116#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4117#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4118#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4119#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4120#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4121#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4122#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4123#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4124#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4125#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4126#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4127#define EDP_PSR_TP1_TIME_500us (0 << 4)
4128#define EDP_PSR_TP1_TIME_100us (1 << 4)
4129#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4130#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4131#define EDP_PSR_IDLE_FRAME_SHIFT 0
4132
fc340442
DV
4133/* Bspec claims those aren't shifted but stay at 0x64800 */
4134#define EDP_PSR_IMR _MMIO(0x64834)
4135#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4136#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4137#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4138#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4139
f0f59a00 4140#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4141#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4142#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4143#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4144#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4145#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4146
f0f59a00 4147#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4148
861023e0 4149#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4150#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4151#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4152#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4153#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4154#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4155#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4156#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4157#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4158#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4159#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4160#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4161#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4162#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4163#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4164#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4165#define EDP_PSR_STATUS_COUNT_SHIFT 16
4166#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4167#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4168#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4169#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4170#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4171#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4172#define EDP_PSR_STATUS_IDLE_MASK 0xf
4173
f0f59a00 4174#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4175#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4176
62801bf6 4177#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4178#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4179#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4180#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4181#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4182#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4183#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4184
f0f59a00 4185#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4186#define EDP_PSR2_ENABLE (1 << 31)
4187#define EDP_SU_TRACK_ENABLE (1 << 30)
4188#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4189#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4190#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4191#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4192#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4193#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4194#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4195#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4196#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4197#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4198#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4199#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4200#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4201#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4202
bc18b4df
JRS
4203#define _PSR_EVENT_TRANS_A 0x60848
4204#define _PSR_EVENT_TRANS_B 0x61848
4205#define _PSR_EVENT_TRANS_C 0x62848
4206#define _PSR_EVENT_TRANS_D 0x63848
4207#define _PSR_EVENT_TRANS_EDP 0x6F848
4208#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4209#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4210#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4211#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4212#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4213#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4214#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4215#define PSR_EVENT_MEMORY_UP (1 << 10)
4216#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4217#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4218#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4219#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4220#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4221#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4222#define PSR_EVENT_VBI_ENABLE (1 << 2)
4223#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4224#define PSR_EVENT_PSR_DISABLE (1 << 0)
4225
861023e0 4226#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4227#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4228#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4229
585fb111 4230/* VGA port control */
f0f59a00
VS
4231#define ADPA _MMIO(0x61100)
4232#define PCH_ADPA _MMIO(0xe1100)
4233#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4234
5ee8ee86 4235#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4236#define ADPA_DAC_DISABLE 0
6102a8ee 4237#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4238#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4239#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4240#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4241#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4242#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4243#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4244#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4245#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4246#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4247#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4248#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4249#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4250#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4251#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4252#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4253#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4254#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4255#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4256#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4257#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4258#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4259#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4260#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4261#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4262#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4263#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4264#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4265#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4266#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4267#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4268#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4269#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4270#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4271#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4272#define ADPA_DPMS_MASK (~(3 << 10))
4273#define ADPA_DPMS_ON (0 << 10)
4274#define ADPA_DPMS_SUSPEND (1 << 10)
4275#define ADPA_DPMS_STANDBY (2 << 10)
4276#define ADPA_DPMS_OFF (3 << 10)
585fb111 4277
939fe4d7 4278
585fb111 4279/* Hotplug control (945+ only) */
f0f59a00 4280#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4281#define PORTB_HOTPLUG_INT_EN (1 << 29)
4282#define PORTC_HOTPLUG_INT_EN (1 << 28)
4283#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4284#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4285#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4286#define TV_HOTPLUG_INT_EN (1 << 18)
4287#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4288#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4289 PORTC_HOTPLUG_INT_EN | \
4290 PORTD_HOTPLUG_INT_EN | \
4291 SDVOC_HOTPLUG_INT_EN | \
4292 SDVOB_HOTPLUG_INT_EN | \
4293 CRT_HOTPLUG_INT_EN)
585fb111 4294#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4295#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4296/* must use period 64 on GM45 according to docs */
4297#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4298#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4299#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4300#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4301#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4302#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4303#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4304#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4305#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4306#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4307#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4308#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4309
f0f59a00 4310#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4311/*
0780cd36 4312 * HDMI/DP bits are g4x+
0ce99f74
DV
4313 *
4314 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4315 * Please check the detailed lore in the commit message for for experimental
4316 * evidence.
4317 */
0780cd36
VS
4318/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4319#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4320#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4321#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4322/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4323#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4324#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4325#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4326#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4327#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4328#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4329#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4330#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4331#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4332#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4333#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4334#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4335/* CRT/TV common between gen3+ */
585fb111
JB
4336#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4337#define TV_HOTPLUG_INT_STATUS (1 << 10)
4338#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4339#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4340#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4341#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4342#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4343#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4344#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4345#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4346
084b612e
CW
4347/* SDVO is different across gen3/4 */
4348#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4349#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4350/*
4351 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4352 * since reality corrobates that they're the same as on gen3. But keep these
4353 * bits here (and the comment!) to help any other lost wanderers back onto the
4354 * right tracks.
4355 */
084b612e
CW
4356#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4357#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4358#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4359#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4360#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4361 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4362 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4363 PORTB_HOTPLUG_INT_STATUS | \
4364 PORTC_HOTPLUG_INT_STATUS | \
4365 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4366
4367#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4368 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4369 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4370 PORTB_HOTPLUG_INT_STATUS | \
4371 PORTC_HOTPLUG_INT_STATUS | \
4372 PORTD_HOTPLUG_INT_STATUS)
585fb111 4373
c20cd312
PZ
4374/* SDVO and HDMI port control.
4375 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4376#define _GEN3_SDVOB 0x61140
4377#define _GEN3_SDVOC 0x61160
4378#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4379#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4380#define GEN4_HDMIB GEN3_SDVOB
4381#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4382#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4383#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4384#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4385#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4386#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4387#define PCH_HDMIC _MMIO(0xe1150)
4388#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4389
f0f59a00 4390#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4391#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4392#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4393#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4394#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4395#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4396#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4397#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4398
c20cd312
PZ
4399/* Gen 3 SDVO bits: */
4400#define SDVO_ENABLE (1 << 31)
76203467 4401#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4402#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4403#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4404#define SDVO_STALL_SELECT (1 << 29)
4405#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4406/*
585fb111 4407 * 915G/GM SDVO pixel multiplier.
585fb111 4408 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4409 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4410 */
c20cd312 4411#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4412#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4413#define SDVO_PHASE_SELECT_MASK (15 << 19)
4414#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4415#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4416#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4417#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4418#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4419#define SDVO_DETECTED (1 << 2)
585fb111 4420/* Bits to be preserved when writing */
c20cd312
PZ
4421#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4422 SDVO_INTERRUPT_ENABLE)
4423#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4424
4425/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4426#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4427#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4428#define SDVO_ENCODING_SDVO (0 << 10)
4429#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4430#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4431#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4432#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4433#define SDVO_AUDIO_ENABLE (1 << 6)
4434/* VSYNC/HSYNC bits new with 965, default is to be set */
4435#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4436#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4437
4438/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4439#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4440#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4441
4442/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4443#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4444#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4445#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4446
44f37d1f 4447/* CHV SDVO/HDMI bits: */
76203467 4448#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4449#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4450#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4451
585fb111
JB
4452
4453/* DVO port control */
f0f59a00
VS
4454#define _DVOA 0x61120
4455#define DVOA _MMIO(_DVOA)
4456#define _DVOB 0x61140
4457#define DVOB _MMIO(_DVOB)
4458#define _DVOC 0x61160
4459#define DVOC _MMIO(_DVOC)
585fb111 4460#define DVO_ENABLE (1 << 31)
b45a2588
VS
4461#define DVO_PIPE_SEL_SHIFT 30
4462#define DVO_PIPE_SEL_MASK (1 << 30)
4463#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4464#define DVO_PIPE_STALL_UNUSED (0 << 28)
4465#define DVO_PIPE_STALL (1 << 28)
4466#define DVO_PIPE_STALL_TV (2 << 28)
4467#define DVO_PIPE_STALL_MASK (3 << 28)
4468#define DVO_USE_VGA_SYNC (1 << 15)
4469#define DVO_DATA_ORDER_I740 (0 << 14)
4470#define DVO_DATA_ORDER_FP (1 << 14)
4471#define DVO_VSYNC_DISABLE (1 << 11)
4472#define DVO_HSYNC_DISABLE (1 << 10)
4473#define DVO_VSYNC_TRISTATE (1 << 9)
4474#define DVO_HSYNC_TRISTATE (1 << 8)
4475#define DVO_BORDER_ENABLE (1 << 7)
4476#define DVO_DATA_ORDER_GBRG (1 << 6)
4477#define DVO_DATA_ORDER_RGGB (0 << 6)
4478#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4479#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4480#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4481#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4482#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4483#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4484#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4485#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4486#define DVOA_SRCDIM _MMIO(0x61124)
4487#define DVOB_SRCDIM _MMIO(0x61144)
4488#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4489#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4490#define DVO_SRCDIM_VERTICAL_SHIFT 0
4491
4492/* LVDS port control */
f0f59a00 4493#define LVDS _MMIO(0x61180)
585fb111
JB
4494/*
4495 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4496 * the DPLL semantics change when the LVDS is assigned to that pipe.
4497 */
4498#define LVDS_PORT_EN (1 << 31)
4499/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4500#define LVDS_PIPE_SEL_SHIFT 30
4501#define LVDS_PIPE_SEL_MASK (1 << 30)
4502#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4503#define LVDS_PIPE_SEL_SHIFT_CPT 29
4504#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4505#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4506/* LVDS dithering flag on 965/g4x platform */
4507#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4508/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4509#define LVDS_VSYNC_POLARITY (1 << 21)
4510#define LVDS_HSYNC_POLARITY (1 << 20)
4511
a3e17eb8
ZY
4512/* Enable border for unscaled (or aspect-scaled) display */
4513#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4514/*
4515 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4516 * pixel.
4517 */
4518#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4519#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4520#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4521/*
4522 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4523 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4524 * on.
4525 */
4526#define LVDS_A3_POWER_MASK (3 << 6)
4527#define LVDS_A3_POWER_DOWN (0 << 6)
4528#define LVDS_A3_POWER_UP (3 << 6)
4529/*
4530 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4531 * is set.
4532 */
4533#define LVDS_CLKB_POWER_MASK (3 << 4)
4534#define LVDS_CLKB_POWER_DOWN (0 << 4)
4535#define LVDS_CLKB_POWER_UP (3 << 4)
4536/*
4537 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4538 * setting for whether we are in dual-channel mode. The B3 pair will
4539 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4540 */
4541#define LVDS_B0B3_POWER_MASK (3 << 2)
4542#define LVDS_B0B3_POWER_DOWN (0 << 2)
4543#define LVDS_B0B3_POWER_UP (3 << 2)
4544
3c17fe4b 4545/* Video Data Island Packet control */
f0f59a00 4546#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4547/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4548 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4549 * of the infoframe structure specified by CEA-861. */
4550#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4551#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4552#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4553/* Pre HSW: */
3c17fe4b 4554#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4555#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4556#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4557#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4558#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4559#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4560#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4561#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4562#define VIDEO_DIP_SELECT_AVI (0 << 19)
4563#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4564#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4565#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4566#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4567#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4568#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4569#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4570/* HSW and later: */
a670be33
DP
4571#define DRM_DIP_ENABLE (1 << 28)
4572#define PSR_VSC_BIT_7_SET (1 << 27)
4573#define VSC_SELECT_MASK (0x3 << 25)
4574#define VSC_SELECT_SHIFT 25
4575#define VSC_DIP_HW_HEA_DATA (0 << 25)
4576#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4577#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4578#define VSC_DIP_SW_HEA_DATA (3 << 25)
4579#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4580#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4581#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4582#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4583#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4584#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4585#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4586
585fb111 4587/* Panel power sequencing */
44cb734c
ID
4588#define PPS_BASE 0x61200
4589#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4590#define PCH_PPS_BASE 0xC7200
4591
4592#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4593 PPS_BASE + (reg) + \
4594 (pps_idx) * 0x100)
4595
4596#define _PP_STATUS 0x61200
4597#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4598#define PP_ON (1 << 31)
585fb111
JB
4599/*
4600 * Indicates that all dependencies of the panel are on:
4601 *
4602 * - PLL enabled
4603 * - pipe enabled
4604 * - LVDS/DVOB/DVOC on
4605 */
44cb734c
ID
4606#define PP_READY (1 << 30)
4607#define PP_SEQUENCE_NONE (0 << 28)
4608#define PP_SEQUENCE_POWER_UP (1 << 28)
4609#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4610#define PP_SEQUENCE_MASK (3 << 28)
4611#define PP_SEQUENCE_SHIFT 28
4612#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4613#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4614#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4615#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4616#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4617#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4618#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4619#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4620#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4621#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4622#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4623
4624#define _PP_CONTROL 0x61204
4625#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4626#define PANEL_UNLOCK_REGS (0xabcd << 16)
4627#define PANEL_UNLOCK_MASK (0xffff << 16)
4628#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4629#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4630#define EDP_FORCE_VDD (1 << 3)
4631#define EDP_BLC_ENABLE (1 << 2)
4632#define PANEL_POWER_RESET (1 << 1)
4633#define PANEL_POWER_OFF (0 << 0)
4634#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4635
4636#define _PP_ON_DELAYS 0x61208
4637#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4638#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4639#define PANEL_PORT_SELECT_MASK (3 << 30)
4640#define PANEL_PORT_SELECT_LVDS (0 << 30)
4641#define PANEL_PORT_SELECT_DPA (1 << 30)
4642#define PANEL_PORT_SELECT_DPC (2 << 30)
4643#define PANEL_PORT_SELECT_DPD (3 << 30)
4644#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4645#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4646#define PANEL_POWER_UP_DELAY_SHIFT 16
4647#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4648#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4649
4650#define _PP_OFF_DELAYS 0x6120C
4651#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4652#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4653#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4654#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4655#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4656
4657#define _PP_DIVISOR 0x61210
4658#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4659#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4660#define PP_REFERENCE_DIVIDER_SHIFT 8
4661#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4662#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4663
4664/* Panel fitting */
f0f59a00 4665#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4666#define PFIT_ENABLE (1 << 31)
4667#define PFIT_PIPE_MASK (3 << 29)
4668#define PFIT_PIPE_SHIFT 29
4669#define VERT_INTERP_DISABLE (0 << 10)
4670#define VERT_INTERP_BILINEAR (1 << 10)
4671#define VERT_INTERP_MASK (3 << 10)
4672#define VERT_AUTO_SCALE (1 << 9)
4673#define HORIZ_INTERP_DISABLE (0 << 6)
4674#define HORIZ_INTERP_BILINEAR (1 << 6)
4675#define HORIZ_INTERP_MASK (3 << 6)
4676#define HORIZ_AUTO_SCALE (1 << 5)
4677#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4678#define PFIT_FILTER_FUZZY (0 << 24)
4679#define PFIT_SCALING_AUTO (0 << 26)
4680#define PFIT_SCALING_PROGRAMMED (1 << 26)
4681#define PFIT_SCALING_PILLAR (2 << 26)
4682#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4683#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4684/* Pre-965 */
4685#define PFIT_VERT_SCALE_SHIFT 20
4686#define PFIT_VERT_SCALE_MASK 0xfff00000
4687#define PFIT_HORIZ_SCALE_SHIFT 4
4688#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4689/* 965+ */
4690#define PFIT_VERT_SCALE_SHIFT_965 16
4691#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4692#define PFIT_HORIZ_SCALE_SHIFT_965 0
4693#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4694
f0f59a00 4695#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4696
5c969aa7
DL
4697#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4698#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4699#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4700 _VLV_BLC_PWM_CTL2_B)
07bf139b 4701
5c969aa7
DL
4702#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4703#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4704#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4705 _VLV_BLC_PWM_CTL_B)
07bf139b 4706
5c969aa7
DL
4707#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4708#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4709#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4710 _VLV_BLC_HIST_CTL_B)
07bf139b 4711
585fb111 4712/* Backlight control */
f0f59a00 4713#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4714#define BLM_PWM_ENABLE (1 << 31)
4715#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4716#define BLM_PIPE_SELECT (1 << 29)
4717#define BLM_PIPE_SELECT_IVB (3 << 29)
4718#define BLM_PIPE_A (0 << 29)
4719#define BLM_PIPE_B (1 << 29)
4720#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4721#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4722#define BLM_TRANSCODER_B BLM_PIPE_B
4723#define BLM_TRANSCODER_C BLM_PIPE_C
4724#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4725#define BLM_PIPE(pipe) ((pipe) << 29)
4726#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4727#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4728#define BLM_PHASE_IN_ENABLE (1 << 25)
4729#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4730#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4731#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4732#define BLM_PHASE_IN_COUNT_SHIFT (8)
4733#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4734#define BLM_PHASE_IN_INCR_SHIFT (0)
4735#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4736#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4737/*
4738 * This is the most significant 15 bits of the number of backlight cycles in a
4739 * complete cycle of the modulated backlight control.
4740 *
4741 * The actual value is this field multiplied by two.
4742 */
7cf41601
DV
4743#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4744#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4745#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4746/*
4747 * This is the number of cycles out of the backlight modulation cycle for which
4748 * the backlight is on.
4749 *
4750 * This field must be no greater than the number of cycles in the complete
4751 * backlight modulation cycle.
4752 */
4753#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4754#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4755#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4756#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4757
f0f59a00 4758#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4759#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4760
7cf41601
DV
4761/* New registers for PCH-split platforms. Safe where new bits show up, the
4762 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4763#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4764#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4765
f0f59a00 4766#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4767
7cf41601
DV
4768/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4769 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4770#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4771#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4772#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4773#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4774#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4775
f0f59a00 4776#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4777#define UTIL_PIN_ENABLE (1 << 31)
4778
022e4e52
SK
4779#define UTIL_PIN_PIPE(x) ((x) << 29)
4780#define UTIL_PIN_PIPE_MASK (3 << 29)
4781#define UTIL_PIN_MODE_PWM (1 << 24)
4782#define UTIL_PIN_MODE_MASK (0xf << 24)
4783#define UTIL_PIN_POLARITY (1 << 22)
4784
0fb890c0 4785/* BXT backlight register definition. */
022e4e52 4786#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4787#define BXT_BLC_PWM_ENABLE (1 << 31)
4788#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4789#define _BXT_BLC_PWM_FREQ1 0xC8254
4790#define _BXT_BLC_PWM_DUTY1 0xC8258
4791
4792#define _BXT_BLC_PWM_CTL2 0xC8350
4793#define _BXT_BLC_PWM_FREQ2 0xC8354
4794#define _BXT_BLC_PWM_DUTY2 0xC8358
4795
f0f59a00 4796#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4797 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4798#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4799 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4800#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4801 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4802
f0f59a00 4803#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4804#define PCH_GTC_ENABLE (1 << 31)
4805
585fb111 4806/* TV port control */
f0f59a00 4807#define TV_CTL _MMIO(0x68000)
646b4269 4808/* Enables the TV encoder */
585fb111 4809# define TV_ENC_ENABLE (1 << 31)
646b4269 4810/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4811# define TV_ENC_PIPE_SEL_SHIFT 30
4812# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4813# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4814/* Outputs composite video (DAC A only) */
585fb111 4815# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4816/* Outputs SVideo video (DAC B/C) */
585fb111 4817# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4818/* Outputs Component video (DAC A/B/C) */
585fb111 4819# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4820/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4821# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4822# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4823/* Enables slow sync generation (945GM only) */
585fb111 4824# define TV_SLOW_SYNC (1 << 20)
646b4269 4825/* Selects 4x oversampling for 480i and 576p */
585fb111 4826# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4827/* Selects 2x oversampling for 720p and 1080i */
585fb111 4828# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4829/* Selects no oversampling for 1080p */
585fb111 4830# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4831/* Selects 8x oversampling */
585fb111 4832# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4833/* Selects progressive mode rather than interlaced */
585fb111 4834# define TV_PROGRESSIVE (1 << 17)
646b4269 4835/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4836# define TV_PAL_BURST (1 << 16)
646b4269 4837/* Field for setting delay of Y compared to C */
585fb111 4838# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4839/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4840# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4841/*
585fb111
JB
4842 * Enables a fix for the 915GM only.
4843 *
4844 * Not sure what it does.
4845 */
4846# define TV_ENC_C0_FIX (1 << 10)
646b4269 4847/* Bits that must be preserved by software */
d2d9f232 4848# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4849# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4850/* Read-only state that reports all features enabled */
585fb111 4851# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4852/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4853# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4854/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4855# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4856/* Normal operation */
585fb111 4857# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4858/* Encoder test pattern 1 - combo pattern */
585fb111 4859# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4860/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4861# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4862/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4863# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4864/* Encoder test pattern 4 - random noise */
585fb111 4865# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4866/* Encoder test pattern 5 - linear color ramps */
585fb111 4867# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4868/*
585fb111
JB
4869 * This test mode forces the DACs to 50% of full output.
4870 *
4871 * This is used for load detection in combination with TVDAC_SENSE_MASK
4872 */
4873# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4874# define TV_TEST_MODE_MASK (7 << 0)
4875
f0f59a00 4876#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4877# define TV_DAC_SAVE 0x00ffff00
646b4269 4878/*
585fb111
JB
4879 * Reports that DAC state change logic has reported change (RO).
4880 *
4881 * This gets cleared when TV_DAC_STATE_EN is cleared
4882*/
4883# define TVDAC_STATE_CHG (1 << 31)
4884# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4885/* Reports that DAC A voltage is above the detect threshold */
585fb111 4886# define TVDAC_A_SENSE (1 << 30)
646b4269 4887/* Reports that DAC B voltage is above the detect threshold */
585fb111 4888# define TVDAC_B_SENSE (1 << 29)
646b4269 4889/* Reports that DAC C voltage is above the detect threshold */
585fb111 4890# define TVDAC_C_SENSE (1 << 28)
646b4269 4891/*
585fb111
JB
4892 * Enables DAC state detection logic, for load-based TV detection.
4893 *
4894 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4895 * to off, for load detection to work.
4896 */
4897# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4898/* Sets the DAC A sense value to high */
585fb111 4899# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4900/* Sets the DAC B sense value to high */
585fb111 4901# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4902/* Sets the DAC C sense value to high */
585fb111 4903# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4904/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4905# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4906/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4907# define ENC_TVDAC_SLEW_FAST (1 << 6)
4908# define DAC_A_1_3_V (0 << 4)
4909# define DAC_A_1_1_V (1 << 4)
4910# define DAC_A_0_7_V (2 << 4)
cb66c692 4911# define DAC_A_MASK (3 << 4)
585fb111
JB
4912# define DAC_B_1_3_V (0 << 2)
4913# define DAC_B_1_1_V (1 << 2)
4914# define DAC_B_0_7_V (2 << 2)
cb66c692 4915# define DAC_B_MASK (3 << 2)
585fb111
JB
4916# define DAC_C_1_3_V (0 << 0)
4917# define DAC_C_1_1_V (1 << 0)
4918# define DAC_C_0_7_V (2 << 0)
cb66c692 4919# define DAC_C_MASK (3 << 0)
585fb111 4920
646b4269 4921/*
585fb111
JB
4922 * CSC coefficients are stored in a floating point format with 9 bits of
4923 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4924 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4925 * -1 (0x3) being the only legal negative value.
4926 */
f0f59a00 4927#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4928# define TV_RY_MASK 0x07ff0000
4929# define TV_RY_SHIFT 16
4930# define TV_GY_MASK 0x00000fff
4931# define TV_GY_SHIFT 0
4932
f0f59a00 4933#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4934# define TV_BY_MASK 0x07ff0000
4935# define TV_BY_SHIFT 16
646b4269 4936/*
585fb111
JB
4937 * Y attenuation for component video.
4938 *
4939 * Stored in 1.9 fixed point.
4940 */
4941# define TV_AY_MASK 0x000003ff
4942# define TV_AY_SHIFT 0
4943
f0f59a00 4944#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4945# define TV_RU_MASK 0x07ff0000
4946# define TV_RU_SHIFT 16
4947# define TV_GU_MASK 0x000007ff
4948# define TV_GU_SHIFT 0
4949
f0f59a00 4950#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4951# define TV_BU_MASK 0x07ff0000
4952# define TV_BU_SHIFT 16
646b4269 4953/*
585fb111
JB
4954 * U attenuation for component video.
4955 *
4956 * Stored in 1.9 fixed point.
4957 */
4958# define TV_AU_MASK 0x000003ff
4959# define TV_AU_SHIFT 0
4960
f0f59a00 4961#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4962# define TV_RV_MASK 0x0fff0000
4963# define TV_RV_SHIFT 16
4964# define TV_GV_MASK 0x000007ff
4965# define TV_GV_SHIFT 0
4966
f0f59a00 4967#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4968# define TV_BV_MASK 0x07ff0000
4969# define TV_BV_SHIFT 16
646b4269 4970/*
585fb111
JB
4971 * V attenuation for component video.
4972 *
4973 * Stored in 1.9 fixed point.
4974 */
4975# define TV_AV_MASK 0x000007ff
4976# define TV_AV_SHIFT 0
4977
f0f59a00 4978#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4979/* 2s-complement brightness adjustment */
585fb111
JB
4980# define TV_BRIGHTNESS_MASK 0xff000000
4981# define TV_BRIGHTNESS_SHIFT 24
646b4269 4982/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4983# define TV_CONTRAST_MASK 0x00ff0000
4984# define TV_CONTRAST_SHIFT 16
646b4269 4985/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4986# define TV_SATURATION_MASK 0x0000ff00
4987# define TV_SATURATION_SHIFT 8
646b4269 4988/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4989# define TV_HUE_MASK 0x000000ff
4990# define TV_HUE_SHIFT 0
4991
f0f59a00 4992#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4993/* Controls the DAC level for black */
585fb111
JB
4994# define TV_BLACK_LEVEL_MASK 0x01ff0000
4995# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4996/* Controls the DAC level for blanking */
585fb111
JB
4997# define TV_BLANK_LEVEL_MASK 0x000001ff
4998# define TV_BLANK_LEVEL_SHIFT 0
4999
f0f59a00 5000#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5001/* Number of pixels in the hsync. */
585fb111
JB
5002# define TV_HSYNC_END_MASK 0x1fff0000
5003# define TV_HSYNC_END_SHIFT 16
646b4269 5004/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5005# define TV_HTOTAL_MASK 0x00001fff
5006# define TV_HTOTAL_SHIFT 0
5007
f0f59a00 5008#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5009/* Enables the colorburst (needed for non-component color) */
585fb111 5010# define TV_BURST_ENA (1 << 31)
646b4269 5011/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5012# define TV_HBURST_START_SHIFT 16
5013# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5014/* Length of the colorburst */
585fb111
JB
5015# define TV_HBURST_LEN_SHIFT 0
5016# define TV_HBURST_LEN_MASK 0x0001fff
5017
f0f59a00 5018#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5019/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5020# define TV_HBLANK_END_SHIFT 16
5021# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5022/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5023# define TV_HBLANK_START_SHIFT 0
5024# define TV_HBLANK_START_MASK 0x0001fff
5025
f0f59a00 5026#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5027/* XXX */
585fb111
JB
5028# define TV_NBR_END_SHIFT 16
5029# define TV_NBR_END_MASK 0x07ff0000
646b4269 5030/* XXX */
585fb111
JB
5031# define TV_VI_END_F1_SHIFT 8
5032# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5033/* XXX */
585fb111
JB
5034# define TV_VI_END_F2_SHIFT 0
5035# define TV_VI_END_F2_MASK 0x0000003f
5036
f0f59a00 5037#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5038/* Length of vsync, in half lines */
585fb111
JB
5039# define TV_VSYNC_LEN_MASK 0x07ff0000
5040# define TV_VSYNC_LEN_SHIFT 16
646b4269 5041/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5042 * number of half lines.
5043 */
5044# define TV_VSYNC_START_F1_MASK 0x00007f00
5045# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5046/*
585fb111
JB
5047 * Offset of the start of vsync in field 2, measured in one less than the
5048 * number of half lines.
5049 */
5050# define TV_VSYNC_START_F2_MASK 0x0000007f
5051# define TV_VSYNC_START_F2_SHIFT 0
5052
f0f59a00 5053#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5054/* Enables generation of the equalization signal */
585fb111 5055# define TV_EQUAL_ENA (1 << 31)
646b4269 5056/* Length of vsync, in half lines */
585fb111
JB
5057# define TV_VEQ_LEN_MASK 0x007f0000
5058# define TV_VEQ_LEN_SHIFT 16
646b4269 5059/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5060 * the number of half lines.
5061 */
5062# define TV_VEQ_START_F1_MASK 0x0007f00
5063# define TV_VEQ_START_F1_SHIFT 8
646b4269 5064/*
585fb111
JB
5065 * Offset of the start of equalization in field 2, measured in one less than
5066 * the number of half lines.
5067 */
5068# define TV_VEQ_START_F2_MASK 0x000007f
5069# define TV_VEQ_START_F2_SHIFT 0
5070
f0f59a00 5071#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5072/*
585fb111
JB
5073 * Offset to start of vertical colorburst, measured in one less than the
5074 * number of lines from vertical start.
5075 */
5076# define TV_VBURST_START_F1_MASK 0x003f0000
5077# define TV_VBURST_START_F1_SHIFT 16
646b4269 5078/*
585fb111
JB
5079 * Offset to the end of vertical colorburst, measured in one less than the
5080 * number of lines from the start of NBR.
5081 */
5082# define TV_VBURST_END_F1_MASK 0x000000ff
5083# define TV_VBURST_END_F1_SHIFT 0
5084
f0f59a00 5085#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5086/*
585fb111
JB
5087 * Offset to start of vertical colorburst, measured in one less than the
5088 * number of lines from vertical start.
5089 */
5090# define TV_VBURST_START_F2_MASK 0x003f0000
5091# define TV_VBURST_START_F2_SHIFT 16
646b4269 5092/*
585fb111
JB
5093 * Offset to the end of vertical colorburst, measured in one less than the
5094 * number of lines from the start of NBR.
5095 */
5096# define TV_VBURST_END_F2_MASK 0x000000ff
5097# define TV_VBURST_END_F2_SHIFT 0
5098
f0f59a00 5099#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5100/*
585fb111
JB
5101 * Offset to start of vertical colorburst, measured in one less than the
5102 * number of lines from vertical start.
5103 */
5104# define TV_VBURST_START_F3_MASK 0x003f0000
5105# define TV_VBURST_START_F3_SHIFT 16
646b4269 5106/*
585fb111
JB
5107 * Offset to the end of vertical colorburst, measured in one less than the
5108 * number of lines from the start of NBR.
5109 */
5110# define TV_VBURST_END_F3_MASK 0x000000ff
5111# define TV_VBURST_END_F3_SHIFT 0
5112
f0f59a00 5113#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5114/*
585fb111
JB
5115 * Offset to start of vertical colorburst, measured in one less than the
5116 * number of lines from vertical start.
5117 */
5118# define TV_VBURST_START_F4_MASK 0x003f0000
5119# define TV_VBURST_START_F4_SHIFT 16
646b4269 5120/*
585fb111
JB
5121 * Offset to the end of vertical colorburst, measured in one less than the
5122 * number of lines from the start of NBR.
5123 */
5124# define TV_VBURST_END_F4_MASK 0x000000ff
5125# define TV_VBURST_END_F4_SHIFT 0
5126
f0f59a00 5127#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5128/* Turns on the first subcarrier phase generation DDA */
585fb111 5129# define TV_SC_DDA1_EN (1 << 31)
646b4269 5130/* Turns on the first subcarrier phase generation DDA */
585fb111 5131# define TV_SC_DDA2_EN (1 << 30)
646b4269 5132/* Turns on the first subcarrier phase generation DDA */
585fb111 5133# define TV_SC_DDA3_EN (1 << 29)
646b4269 5134/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5135# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5136/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5137# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5138/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5139# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5140/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5141# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5142/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5143# define TV_BURST_LEVEL_MASK 0x00ff0000
5144# define TV_BURST_LEVEL_SHIFT 16
646b4269 5145/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5146# define TV_SCDDA1_INC_MASK 0x00000fff
5147# define TV_SCDDA1_INC_SHIFT 0
5148
f0f59a00 5149#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5150/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5151# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5152# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5153/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5154# define TV_SCDDA2_INC_MASK 0x00007fff
5155# define TV_SCDDA2_INC_SHIFT 0
5156
f0f59a00 5157#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5158/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5159# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5160# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5161/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5162# define TV_SCDDA3_INC_MASK 0x00007fff
5163# define TV_SCDDA3_INC_SHIFT 0
5164
f0f59a00 5165#define TV_WIN_POS _MMIO(0x68070)
646b4269 5166/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5167# define TV_XPOS_MASK 0x1fff0000
5168# define TV_XPOS_SHIFT 16
646b4269 5169/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5170# define TV_YPOS_MASK 0x00000fff
5171# define TV_YPOS_SHIFT 0
5172
f0f59a00 5173#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5174/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5175# define TV_XSIZE_MASK 0x1fff0000
5176# define TV_XSIZE_SHIFT 16
646b4269 5177/*
585fb111
JB
5178 * Vertical size of the display window, measured in pixels.
5179 *
5180 * Must be even for interlaced modes.
5181 */
5182# define TV_YSIZE_MASK 0x00000fff
5183# define TV_YSIZE_SHIFT 0
5184
f0f59a00 5185#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5186/*
585fb111
JB
5187 * Enables automatic scaling calculation.
5188 *
5189 * If set, the rest of the registers are ignored, and the calculated values can
5190 * be read back from the register.
5191 */
5192# define TV_AUTO_SCALE (1 << 31)
646b4269 5193/*
585fb111
JB
5194 * Disables the vertical filter.
5195 *
5196 * This is required on modes more than 1024 pixels wide */
5197# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5198/* Enables adaptive vertical filtering */
585fb111
JB
5199# define TV_VADAPT (1 << 28)
5200# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5201/* Selects the least adaptive vertical filtering mode */
585fb111 5202# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5203/* Selects the moderately adaptive vertical filtering mode */
585fb111 5204# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5205/* Selects the most adaptive vertical filtering mode */
585fb111 5206# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5207/*
585fb111
JB
5208 * Sets the horizontal scaling factor.
5209 *
5210 * This should be the fractional part of the horizontal scaling factor divided
5211 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5212 *
5213 * (src width - 1) / ((oversample * dest width) - 1)
5214 */
5215# define TV_HSCALE_FRAC_MASK 0x00003fff
5216# define TV_HSCALE_FRAC_SHIFT 0
5217
f0f59a00 5218#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5219/*
585fb111
JB
5220 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5221 *
5222 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5223 */
5224# define TV_VSCALE_INT_MASK 0x00038000
5225# define TV_VSCALE_INT_SHIFT 15
646b4269 5226/*
585fb111
JB
5227 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5228 *
5229 * \sa TV_VSCALE_INT_MASK
5230 */
5231# define TV_VSCALE_FRAC_MASK 0x00007fff
5232# define TV_VSCALE_FRAC_SHIFT 0
5233
f0f59a00 5234#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5235/*
585fb111
JB
5236 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5237 *
5238 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5239 *
5240 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5241 */
5242# define TV_VSCALE_IP_INT_MASK 0x00038000
5243# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5244/*
585fb111
JB
5245 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5246 *
5247 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5248 *
5249 * \sa TV_VSCALE_IP_INT_MASK
5250 */
5251# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5252# define TV_VSCALE_IP_FRAC_SHIFT 0
5253
f0f59a00 5254#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5255# define TV_CC_ENABLE (1 << 31)
646b4269 5256/*
585fb111
JB
5257 * Specifies which field to send the CC data in.
5258 *
5259 * CC data is usually sent in field 0.
5260 */
5261# define TV_CC_FID_MASK (1 << 27)
5262# define TV_CC_FID_SHIFT 27
646b4269 5263/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5264# define TV_CC_HOFF_MASK 0x03ff0000
5265# define TV_CC_HOFF_SHIFT 16
646b4269 5266/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5267# define TV_CC_LINE_MASK 0x0000003f
5268# define TV_CC_LINE_SHIFT 0
5269
f0f59a00 5270#define TV_CC_DATA _MMIO(0x68094)
585fb111 5271# define TV_CC_RDY (1 << 31)
646b4269 5272/* Second word of CC data to be transmitted. */
585fb111
JB
5273# define TV_CC_DATA_2_MASK 0x007f0000
5274# define TV_CC_DATA_2_SHIFT 16
646b4269 5275/* First word of CC data to be transmitted. */
585fb111
JB
5276# define TV_CC_DATA_1_MASK 0x0000007f
5277# define TV_CC_DATA_1_SHIFT 0
5278
f0f59a00
VS
5279#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5280#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5281#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5282#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5283
040d87f1 5284/* Display Port */
f0f59a00
VS
5285#define DP_A _MMIO(0x64000) /* eDP */
5286#define DP_B _MMIO(0x64100)
5287#define DP_C _MMIO(0x64200)
5288#define DP_D _MMIO(0x64300)
040d87f1 5289
f0f59a00
VS
5290#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5291#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5292#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5293
040d87f1 5294#define DP_PORT_EN (1 << 31)
59b74c49
VS
5295#define DP_PIPE_SEL_SHIFT 30
5296#define DP_PIPE_SEL_MASK (1 << 30)
5297#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5298#define DP_PIPE_SEL_SHIFT_IVB 29
5299#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5300#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5301#define DP_PIPE_SEL_SHIFT_CHV 16
5302#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5303#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5304
040d87f1
KP
5305/* Link training mode - select a suitable mode for each stage */
5306#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5307#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5308#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5309#define DP_LINK_TRAIN_OFF (3 << 28)
5310#define DP_LINK_TRAIN_MASK (3 << 28)
5311#define DP_LINK_TRAIN_SHIFT 28
5312
8db9d77b
ZW
5313/* CPT Link training mode */
5314#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5315#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5316#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5317#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5318#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5319#define DP_LINK_TRAIN_SHIFT_CPT 8
5320
040d87f1
KP
5321/* Signal voltages. These are mostly controlled by the other end */
5322#define DP_VOLTAGE_0_4 (0 << 25)
5323#define DP_VOLTAGE_0_6 (1 << 25)
5324#define DP_VOLTAGE_0_8 (2 << 25)
5325#define DP_VOLTAGE_1_2 (3 << 25)
5326#define DP_VOLTAGE_MASK (7 << 25)
5327#define DP_VOLTAGE_SHIFT 25
5328
5329/* Signal pre-emphasis levels, like voltages, the other end tells us what
5330 * they want
5331 */
5332#define DP_PRE_EMPHASIS_0 (0 << 22)
5333#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5334#define DP_PRE_EMPHASIS_6 (2 << 22)
5335#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5336#define DP_PRE_EMPHASIS_MASK (7 << 22)
5337#define DP_PRE_EMPHASIS_SHIFT 22
5338
5339/* How many wires to use. I guess 3 was too hard */
17aa6be9 5340#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5341#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5342#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5343
5344/* Mystic DPCD version 1.1 special mode */
5345#define DP_ENHANCED_FRAMING (1 << 18)
5346
32f9d658
ZW
5347/* eDP */
5348#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5349#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5350#define DP_PLL_FREQ_MASK (3 << 16)
5351
646b4269 5352/* locked once port is enabled */
040d87f1
KP
5353#define DP_PORT_REVERSAL (1 << 15)
5354
32f9d658
ZW
5355/* eDP */
5356#define DP_PLL_ENABLE (1 << 14)
5357
646b4269 5358/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5359#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5360
5361#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5362#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5363
646b4269 5364/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5365#define DP_COLOR_RANGE_16_235 (1 << 8)
5366
646b4269 5367/* Turn on the audio link */
040d87f1
KP
5368#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5369
646b4269 5370/* vs and hs sync polarity */
040d87f1
KP
5371#define DP_SYNC_VS_HIGH (1 << 4)
5372#define DP_SYNC_HS_HIGH (1 << 3)
5373
646b4269 5374/* A fantasy */
040d87f1
KP
5375#define DP_DETECTED (1 << 2)
5376
646b4269 5377/* The aux channel provides a way to talk to the
040d87f1
KP
5378 * signal sink for DDC etc. Max packet size supported
5379 * is 20 bytes in each direction, hence the 5 fixed
5380 * data registers
5381 */
da00bdcf
VS
5382#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5383#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5384#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5385#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5386#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5387#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5388
5389#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5390#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5391#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5392#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5393#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5394#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5395
5396#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5397#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5398#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5399#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5400#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5401#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5402
5403#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5404#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5405#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5406#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5407#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5408#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5409
bb187e93
JA
5410#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5411#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5412#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5413#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5414#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5415#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5416
a324fcac
RV
5417#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5418#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5419#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5420#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5421#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5422#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5423
bdabdb63
VS
5424#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5425#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5426
5427#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5428#define DP_AUX_CH_CTL_DONE (1 << 30)
5429#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5430#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5431#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5432#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5433#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5434#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5435#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5436#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5437#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5438#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5439#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5440#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5441#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5442#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5443#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5444#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5445#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5446#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5447#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5448#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5449#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5450#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5451#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5452#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5453#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5454#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5455
5456/*
5457 * Computing GMCH M and N values for the Display Port link
5458 *
5459 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5460 *
5461 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5462 *
5463 * The GMCH value is used internally
5464 *
5465 * bytes_per_pixel is the number of bytes coming out of the plane,
5466 * which is after the LUTs, so we want the bytes for our color format.
5467 * For our current usage, this is always 3, one byte for R, G and B.
5468 */
e3b95f1e
DV
5469#define _PIPEA_DATA_M_G4X 0x70050
5470#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5471
5472/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5473#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5474#define TU_SIZE_SHIFT 25
a65851af 5475#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5476
a65851af
VS
5477#define DATA_LINK_M_N_MASK (0xffffff)
5478#define DATA_LINK_N_MAX (0x800000)
040d87f1 5479
e3b95f1e
DV
5480#define _PIPEA_DATA_N_G4X 0x70054
5481#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5482#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5483
5484/*
5485 * Computing Link M and N values for the Display Port link
5486 *
5487 * Link M / N = pixel_clock / ls_clk
5488 *
5489 * (the DP spec calls pixel_clock the 'strm_clk')
5490 *
5491 * The Link value is transmitted in the Main Stream
5492 * Attributes and VB-ID.
5493 */
5494
e3b95f1e
DV
5495#define _PIPEA_LINK_M_G4X 0x70060
5496#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5497#define PIPEA_DP_LINK_M_MASK (0xffffff)
5498
e3b95f1e
DV
5499#define _PIPEA_LINK_N_G4X 0x70064
5500#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5501#define PIPEA_DP_LINK_N_MASK (0xffffff)
5502
f0f59a00
VS
5503#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5504#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5505#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5506#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5507
585fb111
JB
5508/* Display & cursor control */
5509
5510/* Pipe A */
a57c774a 5511#define _PIPEADSL 0x70000
837ba00f
PZ
5512#define DSL_LINEMASK_GEN2 0x00000fff
5513#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5514#define _PIPEACONF 0x70008
5ee8ee86 5515#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5516#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5517#define PIPECONF_DOUBLE_WIDE (1 << 30)
5518#define I965_PIPECONF_ACTIVE (1 << 30)
5519#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5520#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5521#define PIPECONF_SINGLE_WIDE 0
5522#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5523#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5524#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5525#define PIPECONF_GAMMA (1 << 24)
5526#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5527#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5528#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5529/* Note that pre-gen3 does not support interlaced display directly. Panel
5530 * fitting must be disabled on pre-ilk for interlaced. */
5531#define PIPECONF_PROGRESSIVE (0 << 21)
5532#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5533#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5534#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5535#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5536/* Ironlake and later have a complete new set of values for interlaced. PFIT
5537 * means panel fitter required, PF means progressive fetch, DBL means power
5538 * saving pixel doubling. */
5539#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5540#define PIPECONF_INTERLACED_ILK (3 << 21)
5541#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5542#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5543#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5544#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5545#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5546#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5547#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5548#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5549#define PIPECONF_8BPC (0 << 5)
5550#define PIPECONF_10BPC (1 << 5)
5551#define PIPECONF_6BPC (2 << 5)
5552#define PIPECONF_12BPC (3 << 5)
5553#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5554#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5555#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5556#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5557#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5558#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5559#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5560#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5561#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5562#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5563#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5564#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5565#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5566#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5567#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5568#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5569#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5570#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5571#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5572#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5573#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5574#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5575#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5576#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5577#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5578#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5579#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5580#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5581#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5582#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5583#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5584#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5585#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5586#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5587#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5588#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5589#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5590#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5591#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5592#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5593#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5594#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5595#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5596#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5597#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5598#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5599#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5600#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5601#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5602#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5603#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5604#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5605#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5606
755e9019
ID
5607#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5608#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5609
84fd4f4e
RB
5610#define PIPE_A_OFFSET 0x70000
5611#define PIPE_B_OFFSET 0x71000
5612#define PIPE_C_OFFSET 0x72000
5613#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5614/*
5615 * There's actually no pipe EDP. Some pipe registers have
5616 * simply shifted from the pipe to the transcoder, while
5617 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5618 * to access such registers in transcoder EDP.
5619 */
5620#define PIPE_EDP_OFFSET 0x7f000
5621
372610f3
MC
5622/* ICL DSI 0 and 1 */
5623#define PIPE_DSI0_OFFSET 0x7b000
5624#define PIPE_DSI1_OFFSET 0x7b800
5625
f0f59a00 5626#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5627 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5628 dev_priv->info.display_mmio_offset)
a57c774a 5629
f0f59a00
VS
5630#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5631#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5632#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5633#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5634#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5635
756f85cf
PZ
5636#define _PIPE_MISC_A 0x70030
5637#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5638#define PIPEMISC_YUV420_ENABLE (1 << 27)
5639#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5640#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5641#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5642#define PIPEMISC_DITHER_8_BPC (0 << 5)
5643#define PIPEMISC_DITHER_10_BPC (1 << 5)
5644#define PIPEMISC_DITHER_6_BPC (2 << 5)
5645#define PIPEMISC_DITHER_12_BPC (3 << 5)
5646#define PIPEMISC_DITHER_ENABLE (1 << 4)
5647#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5648#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5649#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5650
f0f59a00 5651#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5652#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5653#define PIPEB_HLINE_INT_EN (1 << 28)
5654#define PIPEB_VBLANK_INT_EN (1 << 27)
5655#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5656#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5657#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5658#define PIPE_PSR_INT_EN (1 << 22)
5659#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5660#define PIPEA_HLINE_INT_EN (1 << 20)
5661#define PIPEA_VBLANK_INT_EN (1 << 19)
5662#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5663#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5664#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5665#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5666#define PIPEC_HLINE_INT_EN (1 << 12)
5667#define PIPEC_VBLANK_INT_EN (1 << 11)
5668#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5669#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5670#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5671
f0f59a00 5672#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5673#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5674#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5675#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5676#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5677#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5678#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5679#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5680#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5681#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5682#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5683#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5684#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5685#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5686#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5687#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5688#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5689#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5690#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5691#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5692#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5693#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5694#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5695#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5696#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5697#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5698#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5699#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5700#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5701
f0f59a00 5702#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5703#define DSPARB_CSTART_MASK (0x7f << 7)
5704#define DSPARB_CSTART_SHIFT 7
5705#define DSPARB_BSTART_MASK (0x7f)
5706#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5707#define DSPARB_BEND_SHIFT 9 /* on 855 */
5708#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5709#define DSPARB_SPRITEA_SHIFT_VLV 0
5710#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5711#define DSPARB_SPRITEB_SHIFT_VLV 8
5712#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5713#define DSPARB_SPRITEC_SHIFT_VLV 16
5714#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5715#define DSPARB_SPRITED_SHIFT_VLV 24
5716#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5717#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5718#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5719#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5720#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5721#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5722#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5723#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5724#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5725#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5726#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5727#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5728#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5729#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5730#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5731#define DSPARB_SPRITEE_SHIFT_VLV 0
5732#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5733#define DSPARB_SPRITEF_SHIFT_VLV 8
5734#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5735
0a560674 5736/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5737#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5738#define DSPFW_SR_SHIFT 23
5ee8ee86 5739#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5740#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5741#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5742#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5743#define DSPFW_PLANEB_MASK (0x7f << 8)
5744#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5745#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5746#define DSPFW_PLANEA_MASK (0x7f << 0)
5747#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5748#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5749#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5750#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5751#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5752#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5753#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5754#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5755#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5756#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5757#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5758#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5759#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5760#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5761#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5762#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5763#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5764#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5765#define DSPFW_HPLL_SR_EN (1 << 31)
5766#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5767#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5768#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5769#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5770#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5771#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5772#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5773
5774/* vlv/chv */
f0f59a00 5775#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5776#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5777#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5778#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5779#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5780#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5781#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5782#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5783#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5784#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5785#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5786#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5787#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5788#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5789#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5790#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5791#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5792#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5793#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5794#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5795#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5796#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5797#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5798#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5799#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5800#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5801#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5802#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5803#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5804#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5805#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5806#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5807#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5808#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5809#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5810#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5811#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5812#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5813#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5814#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5815#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5816#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5817#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5818#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5819#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5820#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5821#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5822
5823/* vlv/chv high order bits */
f0f59a00 5824#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5825#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5826#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5827#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5828#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5829#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5830#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5831#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5832#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5833#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5834#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5835#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5836#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5837#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5838#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5839#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5840#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5841#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5842#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5843#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5844#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5845#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5846#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5847#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5848#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5849#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5850#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5851#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5852#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5853#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5854#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5855#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5856#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5857#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5858#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5859#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5860#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5861#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5862#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5863#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5864#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5865#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5866
12a3c055 5867/* drain latency register values*/
f0f59a00 5868#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5869#define DDL_CURSOR_SHIFT 24
5ee8ee86 5870#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5871#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5872#define DDL_PRECISION_HIGH (1 << 7)
5873#define DDL_PRECISION_LOW (0 << 7)
0948c265 5874#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5875
f0f59a00 5876#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5877#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5878#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5879
c231775c 5880#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5881#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5882
7662c8bd 5883/* FIFO watermark sizes etc */
0e442c60 5884#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5885#define I915_FIFO_LINE_SIZE 64
5886#define I830_FIFO_LINE_SIZE 32
0e442c60 5887
ceb04246 5888#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5889#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5890#define I965_FIFO_SIZE 512
5891#define I945_FIFO_SIZE 127
7662c8bd 5892#define I915_FIFO_SIZE 95
dff33cfc 5893#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5894#define I830_FIFO_SIZE 95
0e442c60 5895
ceb04246 5896#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5897#define G4X_MAX_WM 0x3f
7662c8bd
SL
5898#define I915_MAX_WM 0x3f
5899
f2b115e6
AJ
5900#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5901#define PINEVIEW_FIFO_LINE_SIZE 64
5902#define PINEVIEW_MAX_WM 0x1ff
5903#define PINEVIEW_DFT_WM 0x3f
5904#define PINEVIEW_DFT_HPLLOFF_WM 0
5905#define PINEVIEW_GUARD_WM 10
5906#define PINEVIEW_CURSOR_FIFO 64
5907#define PINEVIEW_CURSOR_MAX_WM 0x3f
5908#define PINEVIEW_CURSOR_DFT_WM 0
5909#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5910
ceb04246 5911#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5912#define I965_CURSOR_FIFO 64
5913#define I965_CURSOR_MAX_WM 32
5914#define I965_CURSOR_DFT_WM 8
7f8a8569 5915
fae1267d 5916/* Watermark register definitions for SKL */
086f8e84
VS
5917#define _CUR_WM_A_0 0x70140
5918#define _CUR_WM_B_0 0x71140
5919#define _PLANE_WM_1_A_0 0x70240
5920#define _PLANE_WM_1_B_0 0x71240
5921#define _PLANE_WM_2_A_0 0x70340
5922#define _PLANE_WM_2_B_0 0x71340
5923#define _PLANE_WM_TRANS_1_A_0 0x70268
5924#define _PLANE_WM_TRANS_1_B_0 0x71268
5925#define _PLANE_WM_TRANS_2_A_0 0x70368
5926#define _PLANE_WM_TRANS_2_B_0 0x71368
5927#define _CUR_WM_TRANS_A_0 0x70168
5928#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5929#define PLANE_WM_EN (1 << 31)
5930#define PLANE_WM_LINES_SHIFT 14
5931#define PLANE_WM_LINES_MASK 0x1f
5932#define PLANE_WM_BLOCKS_MASK 0x3ff
5933
086f8e84 5934#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5935#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5936#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5937
086f8e84
VS
5938#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5939#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5940#define _PLANE_WM_BASE(pipe, plane) \
5941 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5942#define PLANE_WM(pipe, plane, level) \
f0f59a00 5943 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5944#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5945 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5946#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5947 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5948#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5949 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5950
7f8a8569 5951/* define the Watermark register on Ironlake */
f0f59a00 5952#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 5953#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 5954#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 5955#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 5956#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5957#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5958
f0f59a00
VS
5959#define WM0_PIPEB_ILK _MMIO(0x45104)
5960#define WM0_PIPEC_IVB _MMIO(0x45200)
5961#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 5962#define WM1_LP_SR_EN (1 << 31)
7f8a8569 5963#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
5964#define WM1_LP_LATENCY_MASK (0x7f << 24)
5965#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 5966#define WM1_LP_FBC_SHIFT 20
416f4727 5967#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 5968#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 5969#define WM1_LP_SR_SHIFT 8
1996d624 5970#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5971#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 5972#define WM2_LP_EN (1 << 31)
f0f59a00 5973#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 5974#define WM3_LP_EN (1 << 31)
f0f59a00
VS
5975#define WM1S_LP_ILK _MMIO(0x45120)
5976#define WM2S_LP_IVB _MMIO(0x45124)
5977#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 5978#define WM1S_LP_EN (1 << 31)
7f8a8569 5979
cca32e9a
PZ
5980#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5981 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5982 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5983
7f8a8569 5984/* Memory latency timer register */
f0f59a00 5985#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5986#define MLTR_WM1_SHIFT 0
5987#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5988/* the unit of memory self-refresh latency time is 0.5us */
5989#define ILK_SRLT_MASK 0x3f
5990
1398261a
YL
5991
5992/* the address where we get all kinds of latency value */
f0f59a00 5993#define SSKPD _MMIO(0x5d10)
1398261a
YL
5994#define SSKPD_WM_MASK 0x3f
5995#define SSKPD_WM0_SHIFT 0
5996#define SSKPD_WM1_SHIFT 8
5997#define SSKPD_WM2_SHIFT 16
5998#define SSKPD_WM3_SHIFT 24
5999
585fb111
JB
6000/*
6001 * The two pipe frame counter registers are not synchronized, so
6002 * reading a stable value is somewhat tricky. The following code
6003 * should work:
6004 *
6005 * do {
6006 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6007 * PIPE_FRAME_HIGH_SHIFT;
6008 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6009 * PIPE_FRAME_LOW_SHIFT);
6010 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6011 * PIPE_FRAME_HIGH_SHIFT);
6012 * } while (high1 != high2);
6013 * frame = (high1 << 8) | low1;
6014 */
25a2e2d0 6015#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6016#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6017#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6018#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6019#define PIPE_FRAME_LOW_MASK 0xff000000
6020#define PIPE_FRAME_LOW_SHIFT 24
6021#define PIPE_PIXEL_MASK 0x00ffffff
6022#define PIPE_PIXEL_SHIFT 0
9880b7a5 6023/* GM45+ just has to be different */
fd8f507c
VS
6024#define _PIPEA_FRMCOUNT_G4X 0x70040
6025#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6026#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6027#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6028
6029/* Cursor A & B regs */
5efb3e28 6030#define _CURACNTR 0x70080
14b60391
JB
6031/* Old style CUR*CNTR flags (desktop 8xx) */
6032#define CURSOR_ENABLE 0x80000000
6033#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6034#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6035#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6036#define CURSOR_FORMAT_SHIFT 24
6037#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6038#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6039#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6040#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6041#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6042#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6043/* New style CUR*CNTR flags */
b99b9ec1
VS
6044#define MCURSOR_MODE 0x27
6045#define MCURSOR_MODE_DISABLE 0x00
6046#define MCURSOR_MODE_128_32B_AX 0x02
6047#define MCURSOR_MODE_256_32B_AX 0x03
6048#define MCURSOR_MODE_64_32B_AX 0x07
6049#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6050#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6051#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6052#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6053#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6054#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6055#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6056#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6057#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6058#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6059#define _CURABASE 0x70084
6060#define _CURAPOS 0x70088
585fb111
JB
6061#define CURSOR_POS_MASK 0x007FF
6062#define CURSOR_POS_SIGN 0x8000
6063#define CURSOR_X_SHIFT 0
6064#define CURSOR_Y_SHIFT 16
024faac7
VS
6065#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6066#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6067#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6068#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6069#define _CURBCNTR 0x700c0
6070#define _CURBBASE 0x700c4
6071#define _CURBPOS 0x700c8
585fb111 6072
65a21cd6
JB
6073#define _CURBCNTR_IVB 0x71080
6074#define _CURBBASE_IVB 0x71084
6075#define _CURBPOS_IVB 0x71088
6076
f0f59a00 6077#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
6078 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6079 dev_priv->info.display_mmio_offset)
6080
6081#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6082#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6083#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6084#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6085#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6086
5efb3e28
VS
6087#define CURSOR_A_OFFSET 0x70080
6088#define CURSOR_B_OFFSET 0x700c0
6089#define CHV_CURSOR_C_OFFSET 0x700e0
6090#define IVB_CURSOR_B_OFFSET 0x71080
6091#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6092
585fb111 6093/* Display A control */
a57c774a 6094#define _DSPACNTR 0x70180
5ee8ee86 6095#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6096#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6097#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6098#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6099#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6100#define DISPPLANE_YUV422 (0x0 << 26)
6101#define DISPPLANE_8BPP (0x2 << 26)
6102#define DISPPLANE_BGRA555 (0x3 << 26)
6103#define DISPPLANE_BGRX555 (0x4 << 26)
6104#define DISPPLANE_BGRX565 (0x5 << 26)
6105#define DISPPLANE_BGRX888 (0x6 << 26)
6106#define DISPPLANE_BGRA888 (0x7 << 26)
6107#define DISPPLANE_RGBX101010 (0x8 << 26)
6108#define DISPPLANE_RGBA101010 (0x9 << 26)
6109#define DISPPLANE_BGRX101010 (0xa << 26)
6110#define DISPPLANE_RGBX161616 (0xc << 26)
6111#define DISPPLANE_RGBX888 (0xe << 26)
6112#define DISPPLANE_RGBA888 (0xf << 26)
6113#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6114#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6115#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6116#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6117#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6118#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6119#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6120#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6121#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6122#define DISPPLANE_NO_LINE_DOUBLE 0
6123#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6124#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6125#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6126#define DISPPLANE_ROTATE_180 (1 << 15)
6127#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6128#define DISPPLANE_TILED (1 << 10)
6129#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6130#define _DSPAADDR 0x70184
6131#define _DSPASTRIDE 0x70188
6132#define _DSPAPOS 0x7018C /* reserved */
6133#define _DSPASIZE 0x70190
6134#define _DSPASURF 0x7019C /* 965+ only */
6135#define _DSPATILEOFF 0x701A4 /* 965+ only */
6136#define _DSPAOFFSET 0x701A4 /* HSW */
6137#define _DSPASURFLIVE 0x701AC
6138
f0f59a00
VS
6139#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6140#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6141#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6142#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6143#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6144#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6145#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6146#define DSPLINOFF(plane) DSPADDR(plane)
6147#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6148#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6149
c14b0485
VS
6150/* CHV pipe B blender and primary plane */
6151#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6152#define CHV_BLEND_LEGACY (0 << 30)
6153#define CHV_BLEND_ANDROID (1 << 30)
6154#define CHV_BLEND_MPO (2 << 30)
6155#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6156#define _CHV_CANVAS_A 0x60a04
6157#define _PRIMPOS_A 0x60a08
6158#define _PRIMSIZE_A 0x60a0c
6159#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6160#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6161
f0f59a00
VS
6162#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6163#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6164#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6165#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6166#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6167
446f2545
AR
6168/* Display/Sprite base address macros */
6169#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6170#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6171#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6172
85fa792b
VS
6173/*
6174 * VBIOS flags
6175 * gen2:
6176 * [00:06] alm,mgm
6177 * [10:16] all
6178 * [30:32] alm,mgm
6179 * gen3+:
6180 * [00:0f] all
6181 * [10:1f] all
6182 * [30:32] all
6183 */
f0f59a00
VS
6184#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6185#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6186#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6187#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6188
6189/* Pipe B */
5c969aa7
DL
6190#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6191#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6192#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6193#define _PIPEBFRAMEHIGH 0x71040
6194#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6195#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6196#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6197
585fb111
JB
6198
6199/* Display B control */
5c969aa7 6200#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6201#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6202#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6203#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6204#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6205#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6206#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6207#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6208#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6209#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6210#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6211#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6212#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6213
372610f3
MC
6214/* ICL DSI 0 and 1 */
6215#define _PIPEDSI0CONF 0x7b008
6216#define _PIPEDSI1CONF 0x7b808
6217
b840d907
JB
6218/* Sprite A control */
6219#define _DVSACNTR 0x72180
5ee8ee86
PZ
6220#define DVS_ENABLE (1 << 31)
6221#define DVS_GAMMA_ENABLE (1 << 30)
6222#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6223#define DVS_PIXFORMAT_MASK (3 << 25)
6224#define DVS_FORMAT_YUV422 (0 << 25)
6225#define DVS_FORMAT_RGBX101010 (1 << 25)
6226#define DVS_FORMAT_RGBX888 (2 << 25)
6227#define DVS_FORMAT_RGBX161616 (3 << 25)
6228#define DVS_PIPE_CSC_ENABLE (1 << 24)
6229#define DVS_SOURCE_KEY (1 << 22)
6230#define DVS_RGB_ORDER_XBGR (1 << 20)
6231#define DVS_YUV_FORMAT_BT709 (1 << 18)
6232#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6233#define DVS_YUV_ORDER_YUYV (0 << 16)
6234#define DVS_YUV_ORDER_UYVY (1 << 16)
6235#define DVS_YUV_ORDER_YVYU (2 << 16)
6236#define DVS_YUV_ORDER_VYUY (3 << 16)
6237#define DVS_ROTATE_180 (1 << 15)
6238#define DVS_DEST_KEY (1 << 2)
6239#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6240#define DVS_TILED (1 << 10)
b840d907
JB
6241#define _DVSALINOFF 0x72184
6242#define _DVSASTRIDE 0x72188
6243#define _DVSAPOS 0x7218c
6244#define _DVSASIZE 0x72190
6245#define _DVSAKEYVAL 0x72194
6246#define _DVSAKEYMSK 0x72198
6247#define _DVSASURF 0x7219c
6248#define _DVSAKEYMAXVAL 0x721a0
6249#define _DVSATILEOFF 0x721a4
6250#define _DVSASURFLIVE 0x721ac
6251#define _DVSASCALE 0x72204
5ee8ee86
PZ
6252#define DVS_SCALE_ENABLE (1 << 31)
6253#define DVS_FILTER_MASK (3 << 29)
6254#define DVS_FILTER_MEDIUM (0 << 29)
6255#define DVS_FILTER_ENHANCING (1 << 29)
6256#define DVS_FILTER_SOFTENING (2 << 29)
6257#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6258#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6259#define _DVSAGAMC 0x72300
6260
6261#define _DVSBCNTR 0x73180
6262#define _DVSBLINOFF 0x73184
6263#define _DVSBSTRIDE 0x73188
6264#define _DVSBPOS 0x7318c
6265#define _DVSBSIZE 0x73190
6266#define _DVSBKEYVAL 0x73194
6267#define _DVSBKEYMSK 0x73198
6268#define _DVSBSURF 0x7319c
6269#define _DVSBKEYMAXVAL 0x731a0
6270#define _DVSBTILEOFF 0x731a4
6271#define _DVSBSURFLIVE 0x731ac
6272#define _DVSBSCALE 0x73204
6273#define _DVSBGAMC 0x73300
6274
f0f59a00
VS
6275#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6276#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6277#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6278#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6279#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6280#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6281#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6282#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6283#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6284#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6285#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6286#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6287
6288#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6289#define SPRITE_ENABLE (1 << 31)
6290#define SPRITE_GAMMA_ENABLE (1 << 30)
6291#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6292#define SPRITE_PIXFORMAT_MASK (7 << 25)
6293#define SPRITE_FORMAT_YUV422 (0 << 25)
6294#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6295#define SPRITE_FORMAT_RGBX888 (2 << 25)
6296#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6297#define SPRITE_FORMAT_YUV444 (4 << 25)
6298#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6299#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6300#define SPRITE_SOURCE_KEY (1 << 22)
6301#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6302#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6303#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6304#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6305#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6306#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6307#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6308#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6309#define SPRITE_ROTATE_180 (1 << 15)
6310#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6311#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6312#define SPRITE_TILED (1 << 10)
6313#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6314#define _SPRA_LINOFF 0x70284
6315#define _SPRA_STRIDE 0x70288
6316#define _SPRA_POS 0x7028c
6317#define _SPRA_SIZE 0x70290
6318#define _SPRA_KEYVAL 0x70294
6319#define _SPRA_KEYMSK 0x70298
6320#define _SPRA_SURF 0x7029c
6321#define _SPRA_KEYMAX 0x702a0
6322#define _SPRA_TILEOFF 0x702a4
c54173a8 6323#define _SPRA_OFFSET 0x702a4
32ae46bf 6324#define _SPRA_SURFLIVE 0x702ac
b840d907 6325#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6326#define SPRITE_SCALE_ENABLE (1 << 31)
6327#define SPRITE_FILTER_MASK (3 << 29)
6328#define SPRITE_FILTER_MEDIUM (0 << 29)
6329#define SPRITE_FILTER_ENHANCING (1 << 29)
6330#define SPRITE_FILTER_SOFTENING (2 << 29)
6331#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6332#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6333#define _SPRA_GAMC 0x70400
6334
6335#define _SPRB_CTL 0x71280
6336#define _SPRB_LINOFF 0x71284
6337#define _SPRB_STRIDE 0x71288
6338#define _SPRB_POS 0x7128c
6339#define _SPRB_SIZE 0x71290
6340#define _SPRB_KEYVAL 0x71294
6341#define _SPRB_KEYMSK 0x71298
6342#define _SPRB_SURF 0x7129c
6343#define _SPRB_KEYMAX 0x712a0
6344#define _SPRB_TILEOFF 0x712a4
c54173a8 6345#define _SPRB_OFFSET 0x712a4
32ae46bf 6346#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6347#define _SPRB_SCALE 0x71304
6348#define _SPRB_GAMC 0x71400
6349
f0f59a00
VS
6350#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6351#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6352#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6353#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6354#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6355#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6356#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6357#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6358#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6359#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6360#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6361#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6362#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6363#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6364
921c3b67 6365#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6366#define SP_ENABLE (1 << 31)
6367#define SP_GAMMA_ENABLE (1 << 30)
6368#define SP_PIXFORMAT_MASK (0xf << 26)
6369#define SP_FORMAT_YUV422 (0 << 26)
6370#define SP_FORMAT_BGR565 (5 << 26)
6371#define SP_FORMAT_BGRX8888 (6 << 26)
6372#define SP_FORMAT_BGRA8888 (7 << 26)
6373#define SP_FORMAT_RGBX1010102 (8 << 26)
6374#define SP_FORMAT_RGBA1010102 (9 << 26)
6375#define SP_FORMAT_RGBX8888 (0xe << 26)
6376#define SP_FORMAT_RGBA8888 (0xf << 26)
6377#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6378#define SP_SOURCE_KEY (1 << 22)
6379#define SP_YUV_FORMAT_BT709 (1 << 18)
6380#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6381#define SP_YUV_ORDER_YUYV (0 << 16)
6382#define SP_YUV_ORDER_UYVY (1 << 16)
6383#define SP_YUV_ORDER_YVYU (2 << 16)
6384#define SP_YUV_ORDER_VYUY (3 << 16)
6385#define SP_ROTATE_180 (1 << 15)
6386#define SP_TILED (1 << 10)
6387#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6388#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6389#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6390#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6391#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6392#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6393#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6394#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6395#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6396#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6397#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6398#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6399#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6400#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6401#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6402#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6403#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6404#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6405#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6406
6407#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6408#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6409#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6410#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6411#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6412#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6413#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6414#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6415#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6416#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6417#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6418#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6419#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6420#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6421
83c04a62
VS
6422#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6423 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6424
6425#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6426#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6427#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6428#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6429#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6430#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6431#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6432#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6433#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6434#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6435#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6436#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6437#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6438#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6439
6ca2aeb2
VS
6440/*
6441 * CHV pipe B sprite CSC
6442 *
6443 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6444 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6445 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6446 */
83c04a62
VS
6447#define _MMIO_CHV_SPCSC(plane_id, reg) \
6448 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6449
6450#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6451#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6452#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6453#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6454#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6455
83c04a62
VS
6456#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6457#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6458#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6459#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6460#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6461#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6462#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6463
83c04a62
VS
6464#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6465#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6466#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6467#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6468#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6469
83c04a62
VS
6470#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6471#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6472#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6473#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6474#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6475
70d21f0e
DL
6476/* Skylake plane registers */
6477
6478#define _PLANE_CTL_1_A 0x70180
6479#define _PLANE_CTL_2_A 0x70280
6480#define _PLANE_CTL_3_A 0x70380
6481#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6482#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6483#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6484/*
6485 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6486 * expanded to include bit 23 as well. However, the shift-24 based values
6487 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6488 */
70d21f0e 6489#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6490#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6491#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6492#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6493#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6494#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6495#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6496#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6497#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6498#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6499#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6500#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6501#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6502#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6503#define PLANE_CTL_ORDER_BGRX (0 << 20)
6504#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6505#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6506#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6507#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6508#define PLANE_CTL_YUV422_YUYV (0 << 16)
6509#define PLANE_CTL_YUV422_UYVY (1 << 16)
6510#define PLANE_CTL_YUV422_YVYU (2 << 16)
6511#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6512#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6513#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6514#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6515#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6516#define PLANE_CTL_TILED_LINEAR (0 << 10)
6517#define PLANE_CTL_TILED_X (1 << 10)
6518#define PLANE_CTL_TILED_Y (4 << 10)
6519#define PLANE_CTL_TILED_YF (5 << 10)
6520#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6521#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6522#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6523#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6524#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6525#define PLANE_CTL_ROTATE_MASK 0x3
6526#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6527#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6528#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6529#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6530#define _PLANE_STRIDE_1_A 0x70188
6531#define _PLANE_STRIDE_2_A 0x70288
6532#define _PLANE_STRIDE_3_A 0x70388
6533#define _PLANE_POS_1_A 0x7018c
6534#define _PLANE_POS_2_A 0x7028c
6535#define _PLANE_POS_3_A 0x7038c
6536#define _PLANE_SIZE_1_A 0x70190
6537#define _PLANE_SIZE_2_A 0x70290
6538#define _PLANE_SIZE_3_A 0x70390
6539#define _PLANE_SURF_1_A 0x7019c
6540#define _PLANE_SURF_2_A 0x7029c
6541#define _PLANE_SURF_3_A 0x7039c
6542#define _PLANE_OFFSET_1_A 0x701a4
6543#define _PLANE_OFFSET_2_A 0x702a4
6544#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6545#define _PLANE_KEYVAL_1_A 0x70194
6546#define _PLANE_KEYVAL_2_A 0x70294
6547#define _PLANE_KEYMSK_1_A 0x70198
6548#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6549#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6550#define _PLANE_KEYMAX_1_A 0x701a0
6551#define _PLANE_KEYMAX_2_A 0x702a0
b2081525 6552#define PLANE_KEYMAX_ALPHA_SHIFT 24
2e2adb05
VS
6553#define _PLANE_AUX_DIST_1_A 0x701c0
6554#define _PLANE_AUX_DIST_2_A 0x702c0
6555#define _PLANE_AUX_OFFSET_1_A 0x701c4
6556#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6557#define _PLANE_CUS_CTL_1_A 0x701c8
6558#define _PLANE_CUS_CTL_2_A 0x702c8
6559#define PLANE_CUS_ENABLE (1 << 31)
6560#define PLANE_CUS_PLANE_6 (0 << 30)
6561#define PLANE_CUS_PLANE_7 (1 << 30)
6562#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6563#define PLANE_CUS_HPHASE_0 (0 << 16)
6564#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6565#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6566#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6567#define PLANE_CUS_VPHASE_0 (0 << 12)
6568#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6569#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6570#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6571#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6572#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6573#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6574#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6575#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6576#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6577#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6578#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6579#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6580#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6581#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6582#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6583#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6584#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6585#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6586#define _PLANE_BUF_CFG_1_A 0x7027c
6587#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6588#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6589#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6590
47f9ea8b 6591
70d21f0e
DL
6592#define _PLANE_CTL_1_B 0x71180
6593#define _PLANE_CTL_2_B 0x71280
6594#define _PLANE_CTL_3_B 0x71380
6595#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6596#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6597#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6598#define PLANE_CTL(pipe, plane) \
f0f59a00 6599 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6600
6601#define _PLANE_STRIDE_1_B 0x71188
6602#define _PLANE_STRIDE_2_B 0x71288
6603#define _PLANE_STRIDE_3_B 0x71388
6604#define _PLANE_STRIDE_1(pipe) \
6605 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6606#define _PLANE_STRIDE_2(pipe) \
6607 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6608#define _PLANE_STRIDE_3(pipe) \
6609 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6610#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6611 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6612
6613#define _PLANE_POS_1_B 0x7118c
6614#define _PLANE_POS_2_B 0x7128c
6615#define _PLANE_POS_3_B 0x7138c
6616#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6617#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6618#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6619#define PLANE_POS(pipe, plane) \
f0f59a00 6620 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6621
6622#define _PLANE_SIZE_1_B 0x71190
6623#define _PLANE_SIZE_2_B 0x71290
6624#define _PLANE_SIZE_3_B 0x71390
6625#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6626#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6627#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6628#define PLANE_SIZE(pipe, plane) \
f0f59a00 6629 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6630
6631#define _PLANE_SURF_1_B 0x7119c
6632#define _PLANE_SURF_2_B 0x7129c
6633#define _PLANE_SURF_3_B 0x7139c
6634#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6635#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6636#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6637#define PLANE_SURF(pipe, plane) \
f0f59a00 6638 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6639
6640#define _PLANE_OFFSET_1_B 0x711a4
6641#define _PLANE_OFFSET_2_B 0x712a4
6642#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6643#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6644#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6645 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6646
dc2a41b4
DL
6647#define _PLANE_KEYVAL_1_B 0x71194
6648#define _PLANE_KEYVAL_2_B 0x71294
6649#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6650#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6651#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6652 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6653
6654#define _PLANE_KEYMSK_1_B 0x71198
6655#define _PLANE_KEYMSK_2_B 0x71298
6656#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6657#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6658#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6659 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6660
6661#define _PLANE_KEYMAX_1_B 0x711a0
6662#define _PLANE_KEYMAX_2_B 0x712a0
6663#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6664#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6665#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6666 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6667
8211bd5b
DL
6668#define _PLANE_BUF_CFG_1_B 0x7127c
6669#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6670#define SKL_DDB_ENTRY_MASK 0x3FF
6671#define ICL_DDB_ENTRY_MASK 0x7FF
6672#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6673#define _PLANE_BUF_CFG_1(pipe) \
6674 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6675#define _PLANE_BUF_CFG_2(pipe) \
6676 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6677#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6678 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6679
2cd601c6
CK
6680#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6681#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6682#define _PLANE_NV12_BUF_CFG_1(pipe) \
6683 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6684#define _PLANE_NV12_BUF_CFG_2(pipe) \
6685 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6686#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6687 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6688
2e2adb05
VS
6689#define _PLANE_AUX_DIST_1_B 0x711c0
6690#define _PLANE_AUX_DIST_2_B 0x712c0
6691#define _PLANE_AUX_DIST_1(pipe) \
6692 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6693#define _PLANE_AUX_DIST_2(pipe) \
6694 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6695#define PLANE_AUX_DIST(pipe, plane) \
6696 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6697
6698#define _PLANE_AUX_OFFSET_1_B 0x711c4
6699#define _PLANE_AUX_OFFSET_2_B 0x712c4
6700#define _PLANE_AUX_OFFSET_1(pipe) \
6701 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6702#define _PLANE_AUX_OFFSET_2(pipe) \
6703 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6704#define PLANE_AUX_OFFSET(pipe, plane) \
6705 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6706
cb2458ba
ML
6707#define _PLANE_CUS_CTL_1_B 0x711c8
6708#define _PLANE_CUS_CTL_2_B 0x712c8
6709#define _PLANE_CUS_CTL_1(pipe) \
6710 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6711#define _PLANE_CUS_CTL_2(pipe) \
6712 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6713#define PLANE_CUS_CTL(pipe, plane) \
6714 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6715
47f9ea8b
ACO
6716#define _PLANE_COLOR_CTL_1_B 0x711CC
6717#define _PLANE_COLOR_CTL_2_B 0x712CC
6718#define _PLANE_COLOR_CTL_3_B 0x713CC
6719#define _PLANE_COLOR_CTL_1(pipe) \
6720 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6721#define _PLANE_COLOR_CTL_2(pipe) \
6722 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6723#define PLANE_COLOR_CTL(pipe, plane) \
6724 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6725
6726#/* SKL new cursor registers */
8211bd5b
DL
6727#define _CUR_BUF_CFG_A 0x7017c
6728#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6729#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6730
585fb111 6731/* VBIOS regs */
f0f59a00 6732#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6733# define VGA_DISP_DISABLE (1 << 31)
6734# define VGA_2X_MODE (1 << 30)
6735# define VGA_PIPE_B_SELECT (1 << 29)
6736
f0f59a00 6737#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6738
f2b115e6 6739/* Ironlake */
b9055052 6740
f0f59a00 6741#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6742
f0f59a00 6743#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6744#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6745#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6746#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6747#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6748#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6749#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6750#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6751#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6752#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6753#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6754
6755/* refresh rate hardware control */
f0f59a00 6756#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6757#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6758#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6759
f0f59a00 6760#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6761#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6762#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6763#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6764#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6765#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6766#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6767
f0f59a00 6768#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6769# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6770# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6771
f0f59a00 6772#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6773# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6774
f0f59a00 6775#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6776#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6777#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6778#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6779
6780
a57c774a 6781#define _PIPEA_DATA_M1 0x60030
5eddb70b 6782#define PIPE_DATA_M1_OFFSET 0
a57c774a 6783#define _PIPEA_DATA_N1 0x60034
5eddb70b 6784#define PIPE_DATA_N1_OFFSET 0
b9055052 6785
a57c774a 6786#define _PIPEA_DATA_M2 0x60038
5eddb70b 6787#define PIPE_DATA_M2_OFFSET 0
a57c774a 6788#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6789#define PIPE_DATA_N2_OFFSET 0
b9055052 6790
a57c774a 6791#define _PIPEA_LINK_M1 0x60040
5eddb70b 6792#define PIPE_LINK_M1_OFFSET 0
a57c774a 6793#define _PIPEA_LINK_N1 0x60044
5eddb70b 6794#define PIPE_LINK_N1_OFFSET 0
b9055052 6795
a57c774a 6796#define _PIPEA_LINK_M2 0x60048
5eddb70b 6797#define PIPE_LINK_M2_OFFSET 0
a57c774a 6798#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6799#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6800
6801/* PIPEB timing regs are same start from 0x61000 */
6802
a57c774a
AK
6803#define _PIPEB_DATA_M1 0x61030
6804#define _PIPEB_DATA_N1 0x61034
6805#define _PIPEB_DATA_M2 0x61038
6806#define _PIPEB_DATA_N2 0x6103c
6807#define _PIPEB_LINK_M1 0x61040
6808#define _PIPEB_LINK_N1 0x61044
6809#define _PIPEB_LINK_M2 0x61048
6810#define _PIPEB_LINK_N2 0x6104c
6811
f0f59a00
VS
6812#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6813#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6814#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6815#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6816#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6817#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6818#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6819#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6820
6821/* CPU panel fitter */
9db4a9c7
JB
6822/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6823#define _PFA_CTL_1 0x68080
6824#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6825#define PF_ENABLE (1 << 31)
6826#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6827#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6828#define PF_FILTER_MASK (3 << 23)
6829#define PF_FILTER_PROGRAMMED (0 << 23)
6830#define PF_FILTER_MED_3x3 (1 << 23)
6831#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6832#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6833#define _PFA_WIN_SZ 0x68074
6834#define _PFB_WIN_SZ 0x68874
6835#define _PFA_WIN_POS 0x68070
6836#define _PFB_WIN_POS 0x68870
6837#define _PFA_VSCALE 0x68084
6838#define _PFB_VSCALE 0x68884
6839#define _PFA_HSCALE 0x68090
6840#define _PFB_HSCALE 0x68890
6841
f0f59a00
VS
6842#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6843#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6844#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6845#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6846#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6847
bd2e244f
JB
6848#define _PSA_CTL 0x68180
6849#define _PSB_CTL 0x68980
5ee8ee86 6850#define PS_ENABLE (1 << 31)
bd2e244f
JB
6851#define _PSA_WIN_SZ 0x68174
6852#define _PSB_WIN_SZ 0x68974
6853#define _PSA_WIN_POS 0x68170
6854#define _PSB_WIN_POS 0x68970
6855
f0f59a00
VS
6856#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6857#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6858#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6859
1c9a2d4a
CK
6860/*
6861 * Skylake scalers
6862 */
6863#define _PS_1A_CTRL 0x68180
6864#define _PS_2A_CTRL 0x68280
6865#define _PS_1B_CTRL 0x68980
6866#define _PS_2B_CTRL 0x68A80
6867#define _PS_1C_CTRL 0x69180
6868#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
6869#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6870#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6871#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6872#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6873#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 6874#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 6875#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6876#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6877#define PS_FILTER_MASK (3 << 23)
6878#define PS_FILTER_MEDIUM (0 << 23)
6879#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6880#define PS_FILTER_BILINEAR (3 << 23)
6881#define PS_VERT3TAP (1 << 21)
6882#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6883#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6884#define PS_PWRUP_PROGRESS (1 << 17)
6885#define PS_V_FILTER_BYPASS (1 << 8)
6886#define PS_VADAPT_EN (1 << 7)
6887#define PS_VADAPT_MODE_MASK (3 << 5)
6888#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6889#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6890#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
6891#define PS_PLANE_Y_SEL_MASK (7 << 5)
6892#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
6893
6894#define _PS_PWR_GATE_1A 0x68160
6895#define _PS_PWR_GATE_2A 0x68260
6896#define _PS_PWR_GATE_1B 0x68960
6897#define _PS_PWR_GATE_2B 0x68A60
6898#define _PS_PWR_GATE_1C 0x69160
6899#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6900#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6901#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6902#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6903#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6904#define PS_PWR_GATE_SLPEN_8 0
6905#define PS_PWR_GATE_SLPEN_16 1
6906#define PS_PWR_GATE_SLPEN_24 2
6907#define PS_PWR_GATE_SLPEN_32 3
6908
6909#define _PS_WIN_POS_1A 0x68170
6910#define _PS_WIN_POS_2A 0x68270
6911#define _PS_WIN_POS_1B 0x68970
6912#define _PS_WIN_POS_2B 0x68A70
6913#define _PS_WIN_POS_1C 0x69170
6914
6915#define _PS_WIN_SZ_1A 0x68174
6916#define _PS_WIN_SZ_2A 0x68274
6917#define _PS_WIN_SZ_1B 0x68974
6918#define _PS_WIN_SZ_2B 0x68A74
6919#define _PS_WIN_SZ_1C 0x69174
6920
6921#define _PS_VSCALE_1A 0x68184
6922#define _PS_VSCALE_2A 0x68284
6923#define _PS_VSCALE_1B 0x68984
6924#define _PS_VSCALE_2B 0x68A84
6925#define _PS_VSCALE_1C 0x69184
6926
6927#define _PS_HSCALE_1A 0x68190
6928#define _PS_HSCALE_2A 0x68290
6929#define _PS_HSCALE_1B 0x68990
6930#define _PS_HSCALE_2B 0x68A90
6931#define _PS_HSCALE_1C 0x69190
6932
6933#define _PS_VPHASE_1A 0x68188
6934#define _PS_VPHASE_2A 0x68288
6935#define _PS_VPHASE_1B 0x68988
6936#define _PS_VPHASE_2B 0x68A88
6937#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6938#define PS_Y_PHASE(x) ((x) << 16)
6939#define PS_UV_RGB_PHASE(x) ((x) << 0)
6940#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6941#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
6942
6943#define _PS_HPHASE_1A 0x68194
6944#define _PS_HPHASE_2A 0x68294
6945#define _PS_HPHASE_1B 0x68994
6946#define _PS_HPHASE_2B 0x68A94
6947#define _PS_HPHASE_1C 0x69194
6948
6949#define _PS_ECC_STAT_1A 0x681D0
6950#define _PS_ECC_STAT_2A 0x682D0
6951#define _PS_ECC_STAT_1B 0x689D0
6952#define _PS_ECC_STAT_2B 0x68AD0
6953#define _PS_ECC_STAT_1C 0x691D0
6954
e67005e5 6955#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 6956#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6957 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6958 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6959#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6960 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6961 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6962#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6963 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6964 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6965#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6966 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6967 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6968#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6969 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6970 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6971#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6972 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6973 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6974#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6975 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6976 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6977#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6978 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6979 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6980#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6981 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6982 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6983
b9055052 6984/* legacy palette */
9db4a9c7
JB
6985#define _LGC_PALETTE_A 0x4a000
6986#define _LGC_PALETTE_B 0x4a800
f0f59a00 6987#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6988
42db64ef
PZ
6989#define _GAMMA_MODE_A 0x4a480
6990#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6991#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6992#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6993#define GAMMA_MODE_MODE_8BIT (0 << 0)
6994#define GAMMA_MODE_MODE_10BIT (1 << 0)
6995#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6996#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6997
8337206d 6998/* DMC/CSR */
f0f59a00 6999#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7000#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7001#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7002#define CSR_SSP_BASE _MMIO(0x8F074)
7003#define CSR_HTP_SKL _MMIO(0x8F004)
7004#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7005#define CSR_LAST_WRITE_VALUE 0xc003b400
7006/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7007#define CSR_MMIO_START_RANGE 0x80000
7008#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7009#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7010#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7011#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7012
b9055052
ZW
7013/* interrupts */
7014#define DE_MASTER_IRQ_CONTROL (1 << 31)
7015#define DE_SPRITEB_FLIP_DONE (1 << 29)
7016#define DE_SPRITEA_FLIP_DONE (1 << 28)
7017#define DE_PLANEB_FLIP_DONE (1 << 27)
7018#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7019#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7020#define DE_PCU_EVENT (1 << 25)
7021#define DE_GTT_FAULT (1 << 24)
7022#define DE_POISON (1 << 23)
7023#define DE_PERFORM_COUNTER (1 << 22)
7024#define DE_PCH_EVENT (1 << 21)
7025#define DE_AUX_CHANNEL_A (1 << 20)
7026#define DE_DP_A_HOTPLUG (1 << 19)
7027#define DE_GSE (1 << 18)
7028#define DE_PIPEB_VBLANK (1 << 15)
7029#define DE_PIPEB_EVEN_FIELD (1 << 14)
7030#define DE_PIPEB_ODD_FIELD (1 << 13)
7031#define DE_PIPEB_LINE_COMPARE (1 << 12)
7032#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7033#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7034#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7035#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7036#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7037#define DE_PIPEA_EVEN_FIELD (1 << 6)
7038#define DE_PIPEA_ODD_FIELD (1 << 5)
7039#define DE_PIPEA_LINE_COMPARE (1 << 4)
7040#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7041#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7042#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7043#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7044#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7045
b1f14ad0 7046/* More Ivybridge lolz */
5ee8ee86
PZ
7047#define DE_ERR_INT_IVB (1 << 30)
7048#define DE_GSE_IVB (1 << 29)
7049#define DE_PCH_EVENT_IVB (1 << 28)
7050#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7051#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7052#define DE_EDP_PSR_INT_HSW (1 << 19)
7053#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7054#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7055#define DE_PIPEC_VBLANK_IVB (1 << 10)
7056#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7057#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7058#define DE_PIPEB_VBLANK_IVB (1 << 5)
7059#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7060#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7061#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7062#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7063#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7064
f0f59a00 7065#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7066#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7067
f0f59a00
VS
7068#define DEISR _MMIO(0x44000)
7069#define DEIMR _MMIO(0x44004)
7070#define DEIIR _MMIO(0x44008)
7071#define DEIER _MMIO(0x4400c)
b9055052 7072
f0f59a00
VS
7073#define GTISR _MMIO(0x44010)
7074#define GTIMR _MMIO(0x44014)
7075#define GTIIR _MMIO(0x44018)
7076#define GTIER _MMIO(0x4401c)
b9055052 7077
f0f59a00 7078#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7079#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7080#define GEN8_PCU_IRQ (1 << 30)
7081#define GEN8_DE_PCH_IRQ (1 << 23)
7082#define GEN8_DE_MISC_IRQ (1 << 22)
7083#define GEN8_DE_PORT_IRQ (1 << 20)
7084#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7085#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7086#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7087#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7088#define GEN8_GT_VECS_IRQ (1 << 6)
7089#define GEN8_GT_GUC_IRQ (1 << 5)
7090#define GEN8_GT_PM_IRQ (1 << 4)
7091#define GEN8_GT_VCS2_IRQ (1 << 3)
7092#define GEN8_GT_VCS1_IRQ (1 << 2)
7093#define GEN8_GT_BCS_IRQ (1 << 1)
7094#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7095
f0f59a00
VS
7096#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7097#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7098#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7099#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7100
5ee8ee86
PZ
7101#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7102#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7103#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7104#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7105#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7106#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7107#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7108#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7109#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7110
abd58f01 7111#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7112#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7113#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7114#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7115#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7116#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7117
f0f59a00
VS
7118#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7119#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7120#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7121#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7122#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7123#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7124#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7125#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7126#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7127#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7128#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7129#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7130#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7131#define GEN8_PIPE_VSYNC (1 << 1)
7132#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7133#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7134#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7135#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7136#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7137#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7138#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7139#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7140#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7141#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7142#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7143#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7144 (GEN8_PIPE_CURSOR_FAULT | \
7145 GEN8_PIPE_SPRITE_FAULT | \
7146 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7147#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7148 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7149 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7150 GEN9_PIPE_PLANE3_FAULT | \
7151 GEN9_PIPE_PLANE2_FAULT | \
7152 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7153
f0f59a00
VS
7154#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7155#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7156#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7157#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7158#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7159#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7160#define GEN9_AUX_CHANNEL_D (1 << 27)
7161#define GEN9_AUX_CHANNEL_C (1 << 26)
7162#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7163#define BXT_DE_PORT_HP_DDIC (1 << 5)
7164#define BXT_DE_PORT_HP_DDIB (1 << 4)
7165#define BXT_DE_PORT_HP_DDIA (1 << 3)
7166#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7167 BXT_DE_PORT_HP_DDIB | \
7168 BXT_DE_PORT_HP_DDIC)
7169#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7170#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7171#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7172
f0f59a00
VS
7173#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7174#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7175#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7176#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7177#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7178#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7179
f0f59a00
VS
7180#define GEN8_PCU_ISR _MMIO(0x444e0)
7181#define GEN8_PCU_IMR _MMIO(0x444e4)
7182#define GEN8_PCU_IIR _MMIO(0x444e8)
7183#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7184
df0d28c1
DP
7185#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7186#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7187#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7188#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7189#define GEN11_GU_MISC_GSE (1 << 27)
7190
a6358dda
TU
7191#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7192#define GEN11_MASTER_IRQ (1 << 31)
7193#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7194#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7195#define GEN11_DISPLAY_IRQ (1 << 16)
7196#define GEN11_GT_DW_IRQ(x) (1 << (x))
7197#define GEN11_GT_DW1_IRQ (1 << 1)
7198#define GEN11_GT_DW0_IRQ (1 << 0)
7199
7200#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7201#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7202#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7203#define GEN11_DE_PCH_IRQ (1 << 23)
7204#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7205#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7206#define GEN11_DE_PORT_IRQ (1 << 20)
7207#define GEN11_DE_PIPE_C (1 << 18)
7208#define GEN11_DE_PIPE_B (1 << 17)
7209#define GEN11_DE_PIPE_A (1 << 16)
7210
121e758e
DP
7211#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7212#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7213#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7214#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7215#define GEN11_TC4_HOTPLUG (1 << 19)
7216#define GEN11_TC3_HOTPLUG (1 << 18)
7217#define GEN11_TC2_HOTPLUG (1 << 17)
7218#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7219#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7220#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7221 GEN11_TC3_HOTPLUG | \
7222 GEN11_TC2_HOTPLUG | \
7223 GEN11_TC1_HOTPLUG)
b796b971
DP
7224#define GEN11_TBT4_HOTPLUG (1 << 3)
7225#define GEN11_TBT3_HOTPLUG (1 << 2)
7226#define GEN11_TBT2_HOTPLUG (1 << 1)
7227#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7228#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7229#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7230 GEN11_TBT3_HOTPLUG | \
7231 GEN11_TBT2_HOTPLUG | \
7232 GEN11_TBT1_HOTPLUG)
7233
7234#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7235#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7236#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7237#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7238#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7239#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7240
a6358dda
TU
7241#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7242#define GEN11_CSME (31)
7243#define GEN11_GUNIT (28)
7244#define GEN11_GUC (25)
7245#define GEN11_WDPERF (20)
7246#define GEN11_KCR (19)
7247#define GEN11_GTPM (16)
7248#define GEN11_BCS (15)
7249#define GEN11_RCS0 (0)
7250
7251#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7252#define GEN11_VECS(x) (31 - (x))
7253#define GEN11_VCS(x) (x)
7254
9e8789ec 7255#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7256
7257#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7258#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7259#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7260#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7261#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7262#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7263
9e8789ec 7264#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7265
7266#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7267#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7268
9e8789ec 7269#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7270
7271#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7272#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7273#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7274#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7275#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7276#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7277
7278#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7279#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7280#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7281#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7282#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7283#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7284#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7285#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7286#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7287
f0f59a00 7288#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7289/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7290#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7291#define ILK_DPARB_GATE (1 << 22)
7292#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7293#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7294#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7295#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7296#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7297#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7298#define ILK_HDCP_DISABLE (1 << 25)
7299#define ILK_eDP_A_DISABLE (1 << 24)
7300#define HSW_CDCLK_LIMIT (1 << 24)
7301#define ILK_DESKTOP (1 << 23)
231e54f6 7302
f0f59a00 7303#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7304#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7305#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7306#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7307#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7308#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7309
f0f59a00 7310#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7311# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7312# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7313
f0f59a00 7314#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7315#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7316#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7317#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7318#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7319
17e0adf0
MK
7320#define CHICKEN_PAR2_1 _MMIO(0x42090)
7321#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7322
f4f4b59b 7323#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7324#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7325#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7326#define GLK_CL1_PWR_DOWN (1 << 11)
7327#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7328
5654a162
PP
7329#define CHICKEN_MISC_4 _MMIO(0x4208c)
7330#define FBC_STRIDE_OVERRIDE (1 << 13)
7331#define FBC_STRIDE_MASK 0x1FFF
7332
fe4ab3ce
BW
7333#define _CHICKEN_PIPESL_1_A 0x420b0
7334#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7335#define HSW_FBCQ_DIS (1 << 22)
7336#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7337#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7338
d86f0482
NV
7339#define CHICKEN_TRANS_A 0x420c0
7340#define CHICKEN_TRANS_B 0x420c4
7341#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7342#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7343#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7344#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7345#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7346#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7347#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7348#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7349
f0f59a00 7350#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7351#define DISP_FBC_MEMORY_WAKE (1 << 31)
7352#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7353#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7354#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7355#define DISP_DATA_PARTITION_5_6 (1 << 6)
7356#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7357#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7358#define DBUF_CTL_S1 _MMIO(0x45008)
7359#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7360#define DBUF_POWER_REQUEST (1 << 31)
7361#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7362#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7363#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7364#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7365#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7366#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7367
590e8ff0 7368#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7369#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7370#define MASK_WAKEMEM (1 << 13)
7371#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7372
f0f59a00 7373#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7374#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7375#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7376#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7377#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7378#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7379#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7380#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7381#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7382
186a277e
PZ
7383#define SKL_DSSM _MMIO(0x51004)
7384#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7385#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7386#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7387#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7388#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7389
a78536e7 7390#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7391#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7392
f0f59a00 7393#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7394#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7395#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7396
2c8580e4 7397#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7398#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7399#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7400#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7401#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7402#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7403#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7404#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7405#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7406
e4e0c058 7407/* GEN7 chicken */
f0f59a00 7408#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7409 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7410 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7411
7412#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7413 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7414 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7415 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7416 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7417
7418#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7419 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7420
f0f59a00 7421#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7422# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7423# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7424
f0f59a00 7425#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7426#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7427
ab062639 7428#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7429#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7430
0c7d2aed
RS
7431#define GEN7_SARCHKMD _MMIO(0xB000)
7432#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7433#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7434
f0f59a00 7435#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7436#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7437
f0f59a00 7438#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7439/*
7440 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7441 * Using the formula in BSpec leads to a hang, while the formula here works
7442 * fine and matches the formulas for all other platforms. A BSpec change
7443 * request has been filed to clarify this.
7444 */
36579cb6
ID
7445#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7446#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7447#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7448
f0f59a00 7449#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7450#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7451#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7452#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7453#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7454
f0f59a00 7455#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7456#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7457#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7458#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7459
f0f59a00 7460#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7461#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7462
f0f59a00 7463#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7464#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7465#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7466#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7467
63801f21 7468/* GEN8 chicken */
f0f59a00 7469#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7470#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7471#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7472#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7473#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7474#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7475#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7476#define HDC_FORCE_NON_COHERENT (1 << 4)
7477#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7478
3669ab61
AS
7479#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7480
38a39a7b 7481/* GEN9 chicken */
f0f59a00 7482#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7483#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7484
0c79f9cb
MT
7485#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7486#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7487
db099c8f 7488/* WaCatErrorRejectionIssue */
f0f59a00 7489#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7490#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7491
f0f59a00 7492#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7493#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7494
f0f59a00 7495#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7496#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7497
e16a3750
VK
7498/*GEN11 chicken */
7499#define _PIPEA_CHICKEN 0x70038
7500#define _PIPEB_CHICKEN 0x71038
7501#define _PIPEC_CHICKEN 0x72038
7502#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7503#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7504 _PIPEB_CHICKEN)
7505
b9055052
ZW
7506/* PCH */
7507
dce88879
LDM
7508#define PCH_DISPLAY_BASE 0xc0000u
7509
23e81d69 7510/* south display engine interrupt: IBX */
776ad806
JB
7511#define SDE_AUDIO_POWER_D (1 << 27)
7512#define SDE_AUDIO_POWER_C (1 << 26)
7513#define SDE_AUDIO_POWER_B (1 << 25)
7514#define SDE_AUDIO_POWER_SHIFT (25)
7515#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7516#define SDE_GMBUS (1 << 24)
7517#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7518#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7519#define SDE_AUDIO_HDCP_MASK (3 << 22)
7520#define SDE_AUDIO_TRANSB (1 << 21)
7521#define SDE_AUDIO_TRANSA (1 << 20)
7522#define SDE_AUDIO_TRANS_MASK (3 << 20)
7523#define SDE_POISON (1 << 19)
7524/* 18 reserved */
7525#define SDE_FDI_RXB (1 << 17)
7526#define SDE_FDI_RXA (1 << 16)
7527#define SDE_FDI_MASK (3 << 16)
7528#define SDE_AUXD (1 << 15)
7529#define SDE_AUXC (1 << 14)
7530#define SDE_AUXB (1 << 13)
7531#define SDE_AUX_MASK (7 << 13)
7532/* 12 reserved */
b9055052
ZW
7533#define SDE_CRT_HOTPLUG (1 << 11)
7534#define SDE_PORTD_HOTPLUG (1 << 10)
7535#define SDE_PORTC_HOTPLUG (1 << 9)
7536#define SDE_PORTB_HOTPLUG (1 << 8)
7537#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7538#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7539 SDE_SDVOB_HOTPLUG | \
7540 SDE_PORTB_HOTPLUG | \
7541 SDE_PORTC_HOTPLUG | \
7542 SDE_PORTD_HOTPLUG)
776ad806
JB
7543#define SDE_TRANSB_CRC_DONE (1 << 5)
7544#define SDE_TRANSB_CRC_ERR (1 << 4)
7545#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7546#define SDE_TRANSA_CRC_DONE (1 << 2)
7547#define SDE_TRANSA_CRC_ERR (1 << 1)
7548#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7549#define SDE_TRANS_MASK (0x3f)
23e81d69 7550
31604222 7551/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7552#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7553#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7554#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7555#define SDE_AUDIO_POWER_SHIFT_CPT 29
7556#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7557#define SDE_AUXD_CPT (1 << 27)
7558#define SDE_AUXC_CPT (1 << 26)
7559#define SDE_AUXB_CPT (1 << 25)
7560#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7561#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7562#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7563#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7564#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7565#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7566#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7567#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7568#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7569 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7570 SDE_PORTD_HOTPLUG_CPT | \
7571 SDE_PORTC_HOTPLUG_CPT | \
7572 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7573#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7574 SDE_PORTD_HOTPLUG_CPT | \
7575 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7576 SDE_PORTB_HOTPLUG_CPT | \
7577 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7578#define SDE_GMBUS_CPT (1 << 17)
8664281b 7579#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7580#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7581#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7582#define SDE_FDI_RXC_CPT (1 << 8)
7583#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7584#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7585#define SDE_FDI_RXB_CPT (1 << 4)
7586#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7587#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7588#define SDE_FDI_RXA_CPT (1 << 0)
7589#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7590 SDE_AUDIO_CP_REQ_B_CPT | \
7591 SDE_AUDIO_CP_REQ_A_CPT)
7592#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7593 SDE_AUDIO_CP_CHG_B_CPT | \
7594 SDE_AUDIO_CP_CHG_A_CPT)
7595#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7596 SDE_FDI_RXB_CPT | \
7597 SDE_FDI_RXA_CPT)
b9055052 7598
31604222
AS
7599/* south display engine interrupt: ICP */
7600#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7601#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7602#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7603#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7604#define SDE_GMBUS_ICP (1 << 23)
7605#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7606#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7607#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7608#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7609#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7610 SDE_DDIA_HOTPLUG_ICP)
7611#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7612 SDE_TC3_HOTPLUG_ICP | \
7613 SDE_TC2_HOTPLUG_ICP | \
7614 SDE_TC1_HOTPLUG_ICP)
7615
f0f59a00
VS
7616#define SDEISR _MMIO(0xc4000)
7617#define SDEIMR _MMIO(0xc4004)
7618#define SDEIIR _MMIO(0xc4008)
7619#define SDEIER _MMIO(0xc400c)
b9055052 7620
f0f59a00 7621#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7622#define SERR_INT_POISON (1 << 31)
7623#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7624
b9055052 7625/* digital port hotplug */
f0f59a00 7626#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7627#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7628#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7629#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7630#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7631#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7632#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7633#define PORTD_HOTPLUG_ENABLE (1 << 20)
7634#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7635#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7636#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7637#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7638#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7639#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7640#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7641#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7642#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7643#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7644#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7645#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7646#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7647#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7648#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7649#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7650#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7651#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7652#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7653#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7654#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7655#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7656#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7657#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7658#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7659#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7660#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7661#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7662#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7663#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7664#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7665#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7666 BXT_DDIB_HPD_INVERT | \
7667 BXT_DDIC_HPD_INVERT)
b9055052 7668
f0f59a00 7669#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7670#define PORTE_HOTPLUG_ENABLE (1 << 4)
7671#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7672#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7673#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7674#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7675
31604222
AS
7676/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7677 * functionality covered in PCH_PORT_HOTPLUG is split into
7678 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7679 */
7680
7681#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7682#define ICP_DDIB_HPD_ENABLE (1 << 7)
7683#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7684#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7685#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7686#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7687#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7688#define ICP_DDIA_HPD_ENABLE (1 << 3)
7689#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7690#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7691#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7692#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7693#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7694
7695#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7696#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7697/* Icelake DSC Rate Control Range Parameter Registers */
7698#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7699#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7700#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7701#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7702#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7703#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7704#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7705#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7706#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7707#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7708#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7709#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7710#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7711 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7712 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7713#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7714 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7715 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7716#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7717 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7718 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7719#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7720 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7721 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7722#define RC_BPG_OFFSET_SHIFT 10
7723#define RC_MAX_QP_SHIFT 5
7724#define RC_MIN_QP_SHIFT 0
7725
7726#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7727#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7728#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7729#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7730#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7731#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7732#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7733#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7734#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7735#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7736#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7737#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7738#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7739 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7740 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7741#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7742 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7743 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7744#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7745 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7746 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7747#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7748 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7749 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7750
7751#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7752#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7753#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7754#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7755#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7756#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7757#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7758#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7759#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7760#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7761#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7762#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7763#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7764 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7765 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7766#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7767 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7768 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7769#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7770 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7771 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7772#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7773 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7774 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7775
7776#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7777#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7778#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7779#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7780#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7781#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7782#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7783#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7784#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7785#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7786#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7787#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7788#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7789 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7790 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7791#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7792 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7793 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7794#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7795 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7796 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7797#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7798 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7799 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7800
31604222
AS
7801#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7802#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7803
9db4a9c7
JB
7804#define _PCH_DPLL_A 0xc6014
7805#define _PCH_DPLL_B 0xc6018
9e8789ec 7806#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7807
9db4a9c7 7808#define _PCH_FPA0 0xc6040
5ee8ee86 7809#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7810#define _PCH_FPA1 0xc6044
7811#define _PCH_FPB0 0xc6048
7812#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7813#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7814#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7815
f0f59a00 7816#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7817
f0f59a00 7818#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7819#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7820#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7821#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7822#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7823#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7824#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7825#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7826#define DREF_SSC_SOURCE_MASK (3 << 11)
7827#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7828#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7829#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7830#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7831#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7832#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7833#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7834#define DREF_SSC4_DOWNSPREAD (0 << 6)
7835#define DREF_SSC4_CENTERSPREAD (1 << 6)
7836#define DREF_SSC1_DISABLE (0 << 1)
7837#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7838#define DREF_SSC4_DISABLE (0)
7839#define DREF_SSC4_ENABLE (1)
7840
f0f59a00 7841#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7842#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7843#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7844#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7845#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7846#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7847#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7848#define CNP_RAWCLK_DIV(div) ((div) << 16)
7849#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7850#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7851#define ICP_RAWCLK_DEN(den) ((den) << 26)
7852#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7853
f0f59a00 7854#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7855
f0f59a00
VS
7856#define PCH_SSC4_PARMS _MMIO(0xc6210)
7857#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7858
f0f59a00 7859#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7860#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7861#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7862#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7863
b9055052
ZW
7864/* transcoder */
7865
275f01b2
DV
7866#define _PCH_TRANS_HTOTAL_A 0xe0000
7867#define TRANS_HTOTAL_SHIFT 16
7868#define TRANS_HACTIVE_SHIFT 0
7869#define _PCH_TRANS_HBLANK_A 0xe0004
7870#define TRANS_HBLANK_END_SHIFT 16
7871#define TRANS_HBLANK_START_SHIFT 0
7872#define _PCH_TRANS_HSYNC_A 0xe0008
7873#define TRANS_HSYNC_END_SHIFT 16
7874#define TRANS_HSYNC_START_SHIFT 0
7875#define _PCH_TRANS_VTOTAL_A 0xe000c
7876#define TRANS_VTOTAL_SHIFT 16
7877#define TRANS_VACTIVE_SHIFT 0
7878#define _PCH_TRANS_VBLANK_A 0xe0010
7879#define TRANS_VBLANK_END_SHIFT 16
7880#define TRANS_VBLANK_START_SHIFT 0
7881#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7882#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7883#define TRANS_VSYNC_START_SHIFT 0
7884#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7885
e3b95f1e
DV
7886#define _PCH_TRANSA_DATA_M1 0xe0030
7887#define _PCH_TRANSA_DATA_N1 0xe0034
7888#define _PCH_TRANSA_DATA_M2 0xe0038
7889#define _PCH_TRANSA_DATA_N2 0xe003c
7890#define _PCH_TRANSA_LINK_M1 0xe0040
7891#define _PCH_TRANSA_LINK_N1 0xe0044
7892#define _PCH_TRANSA_LINK_M2 0xe0048
7893#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7894
2dcbc34d 7895/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7896#define _VIDEO_DIP_CTL_A 0xe0200
7897#define _VIDEO_DIP_DATA_A 0xe0208
7898#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7899#define GCP_COLOR_INDICATION (1 << 2)
7900#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7901#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7902
7903#define _VIDEO_DIP_CTL_B 0xe1200
7904#define _VIDEO_DIP_DATA_B 0xe1208
7905#define _VIDEO_DIP_GCP_B 0xe1210
7906
f0f59a00
VS
7907#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7908#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7909#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7910
2dcbc34d 7911/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7912#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7913#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7914#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7915
086f8e84
VS
7916#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7917#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7918#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7919
086f8e84
VS
7920#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7921#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7922#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7923
90b107c8 7924#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7925 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7926 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7927#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7928 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7929 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7930#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7931 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7932 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7933
8c5f5f7c 7934/* Haswell DIP controls */
f0f59a00 7935
086f8e84
VS
7936#define _HSW_VIDEO_DIP_CTL_A 0x60200
7937#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7938#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7939#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7940#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7941#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7942#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7943#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7944#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7945#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7946#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7947#define _HSW_VIDEO_DIP_GCP_A 0x60210
7948
7949#define _HSW_VIDEO_DIP_CTL_B 0x61200
7950#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7951#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7952#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7953#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7954#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7955#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7956#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7957#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7958#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7959#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7960#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7961
7af2be6d
AS
7962/* Icelake PPS_DATA and _ECC DIP Registers.
7963 * These are available for transcoders B,C and eDP.
7964 * Adding the _A so as to reuse the _MMIO_TRANS2
7965 * definition, with which it offsets to the right location.
7966 */
7967
7968#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
7969#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
7970#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
7971#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
7972
f0f59a00
VS
7973#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7974#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7975#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7976#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7977#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7978#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
7979#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
7980#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
7981
7982#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 7983#define S3D_ENABLE (1 << 31)
f0f59a00
VS
7984#define _HSW_STEREO_3D_CTL_B 0x71020
7985
7986#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7987
275f01b2
DV
7988#define _PCH_TRANS_HTOTAL_B 0xe1000
7989#define _PCH_TRANS_HBLANK_B 0xe1004
7990#define _PCH_TRANS_HSYNC_B 0xe1008
7991#define _PCH_TRANS_VTOTAL_B 0xe100c
7992#define _PCH_TRANS_VBLANK_B 0xe1010
7993#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7994#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7995
f0f59a00
VS
7996#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7997#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7998#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7999#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8000#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8001#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8002#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8003
e3b95f1e
DV
8004#define _PCH_TRANSB_DATA_M1 0xe1030
8005#define _PCH_TRANSB_DATA_N1 0xe1034
8006#define _PCH_TRANSB_DATA_M2 0xe1038
8007#define _PCH_TRANSB_DATA_N2 0xe103c
8008#define _PCH_TRANSB_LINK_M1 0xe1040
8009#define _PCH_TRANSB_LINK_N1 0xe1044
8010#define _PCH_TRANSB_LINK_M2 0xe1048
8011#define _PCH_TRANSB_LINK_N2 0xe104c
8012
f0f59a00
VS
8013#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8014#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8015#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8016#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8017#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8018#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8019#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8020#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8021
ab9412ba
DV
8022#define _PCH_TRANSACONF 0xf0008
8023#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8024#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8025#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8026#define TRANS_DISABLE (0 << 31)
8027#define TRANS_ENABLE (1 << 31)
8028#define TRANS_STATE_MASK (1 << 30)
8029#define TRANS_STATE_DISABLE (0 << 30)
8030#define TRANS_STATE_ENABLE (1 << 30)
8031#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8032#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8033#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8034#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8035#define TRANS_INTERLACE_MASK (7 << 21)
8036#define TRANS_PROGRESSIVE (0 << 21)
8037#define TRANS_INTERLACED (3 << 21)
8038#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8039#define TRANS_8BPC (0 << 5)
8040#define TRANS_10BPC (1 << 5)
8041#define TRANS_6BPC (2 << 5)
8042#define TRANS_12BPC (3 << 5)
b9055052 8043
ce40141f
DV
8044#define _TRANSA_CHICKEN1 0xf0060
8045#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8046#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8047#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8048#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8049#define _TRANSA_CHICKEN2 0xf0064
8050#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8051#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8052#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8053#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8054#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8055#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8056#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8057
f0f59a00 8058#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8059#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8060#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8061#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8062#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8063#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8064#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8065#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8066#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8067#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8068#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8069#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8070#define LPT_PWM_GRANULARITY (1 << 5)
8071#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8072
f0f59a00
VS
8073#define _FDI_RXA_CHICKEN 0xc200c
8074#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8075#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8076#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8077#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8078
f0f59a00 8079#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8080#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8081#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8082#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8083#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8084#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8085#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8086
b9055052 8087/* CPU: FDI_TX */
f0f59a00
VS
8088#define _FDI_TXA_CTL 0x60100
8089#define _FDI_TXB_CTL 0x61100
8090#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8091#define FDI_TX_DISABLE (0 << 31)
8092#define FDI_TX_ENABLE (1 << 31)
8093#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8094#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8095#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8096#define FDI_LINK_TRAIN_NONE (3 << 28)
8097#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8098#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8099#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8100#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8101#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8102#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8103#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8104#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8105/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8106 SNB has different settings. */
8107/* SNB A-stepping */
5ee8ee86
PZ
8108#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8109#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8110#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8111#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8112/* SNB B-stepping */
5ee8ee86
PZ
8113#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8114#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8115#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8116#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8117#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8118#define FDI_DP_PORT_WIDTH_SHIFT 19
8119#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8120#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8121#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8122/* Ironlake: hardwired to 1 */
5ee8ee86 8123#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8124
8125/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8126#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8127#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8128#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8129#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8130
b9055052 8131/* both Tx and Rx */
5ee8ee86
PZ
8132#define FDI_COMPOSITE_SYNC (1 << 11)
8133#define FDI_LINK_TRAIN_AUTO (1 << 10)
8134#define FDI_SCRAMBLING_ENABLE (0 << 7)
8135#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8136
8137/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8138#define _FDI_RXA_CTL 0xf000c
8139#define _FDI_RXB_CTL 0xf100c
f0f59a00 8140#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8141#define FDI_RX_ENABLE (1 << 31)
b9055052 8142/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8143#define FDI_FS_ERRC_ENABLE (1 << 27)
8144#define FDI_FE_ERRC_ENABLE (1 << 26)
8145#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8146#define FDI_8BPC (0 << 16)
8147#define FDI_10BPC (1 << 16)
8148#define FDI_6BPC (2 << 16)
8149#define FDI_12BPC (3 << 16)
8150#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8151#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8152#define FDI_RX_PLL_ENABLE (1 << 13)
8153#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8154#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8155#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8156#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8157#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8158#define FDI_PCDCLK (1 << 4)
8db9d77b 8159/* CPT */
5ee8ee86
PZ
8160#define FDI_AUTO_TRAINING (1 << 10)
8161#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8162#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8163#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8164#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8165#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8166
04945641
PZ
8167#define _FDI_RXA_MISC 0xf0010
8168#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8169#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8170#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8171#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8172#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8173#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8174#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8175#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8176#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8177
f0f59a00
VS
8178#define _FDI_RXA_TUSIZE1 0xf0030
8179#define _FDI_RXA_TUSIZE2 0xf0038
8180#define _FDI_RXB_TUSIZE1 0xf1030
8181#define _FDI_RXB_TUSIZE2 0xf1038
8182#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8183#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8184
8185/* FDI_RX interrupt register format */
5ee8ee86
PZ
8186#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8187#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8188#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8189#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8190#define FDI_RX_FS_CODE_ERR (1 << 6)
8191#define FDI_RX_FE_CODE_ERR (1 << 5)
8192#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8193#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8194#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8195#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8196#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8197
f0f59a00
VS
8198#define _FDI_RXA_IIR 0xf0014
8199#define _FDI_RXA_IMR 0xf0018
8200#define _FDI_RXB_IIR 0xf1014
8201#define _FDI_RXB_IMR 0xf1018
8202#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8203#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8204
f0f59a00
VS
8205#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8206#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8207
f0f59a00 8208#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8209#define LVDS_DETECTED (1 << 1)
8210
f0f59a00
VS
8211#define _PCH_DP_B 0xe4100
8212#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8213#define _PCH_DPB_AUX_CH_CTL 0xe4110
8214#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8215#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8216#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8217#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8218#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8219
f0f59a00
VS
8220#define _PCH_DP_C 0xe4200
8221#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8222#define _PCH_DPC_AUX_CH_CTL 0xe4210
8223#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8224#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8225#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8226#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8227#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8228
f0f59a00
VS
8229#define _PCH_DP_D 0xe4300
8230#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8231#define _PCH_DPD_AUX_CH_CTL 0xe4310
8232#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8233#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8234#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8235#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8236#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8237
bdabdb63
VS
8238#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8239#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8240
8db9d77b 8241/* CPT */
086f8e84
VS
8242#define _TRANS_DP_CTL_A 0xe0300
8243#define _TRANS_DP_CTL_B 0xe1300
8244#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8245#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8246#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8247#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8248#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8249#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8250#define TRANS_DP_AUDIO_ONLY (1 << 26)
8251#define TRANS_DP_ENH_FRAMING (1 << 18)
8252#define TRANS_DP_8BPC (0 << 9)
8253#define TRANS_DP_10BPC (1 << 9)
8254#define TRANS_DP_6BPC (2 << 9)
8255#define TRANS_DP_12BPC (3 << 9)
8256#define TRANS_DP_BPC_MASK (3 << 9)
8257#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8258#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8259#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8260#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8261#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8262
8263/* SNB eDP training params */
8264/* SNB A-stepping */
5ee8ee86
PZ
8265#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8266#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8267#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8268#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8269/* SNB B-stepping */
5ee8ee86
PZ
8270#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8271#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8272#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8273#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8274#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8275#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8276
1a2eb460 8277/* IVB */
5ee8ee86
PZ
8278#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8279#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8280#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8281#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8282#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8283#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8284#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8285
8286/* legacy values */
5ee8ee86
PZ
8287#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8288#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8289#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8290#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8291#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8292
5ee8ee86 8293#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8294
f0f59a00 8295#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8296
274008e8
SAK
8297#define RC6_LOCATION _MMIO(0xD40)
8298#define RC6_CTX_IN_DRAM (1 << 0)
8299#define RC6_CTX_BASE _MMIO(0xD48)
8300#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8301#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8302#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8303#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8304#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8305#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8306#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8307#define FORCEWAKE _MMIO(0xA18C)
8308#define FORCEWAKE_VLV _MMIO(0x1300b0)
8309#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8310#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8311#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8312#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8313#define FORCEWAKE_ACK _MMIO(0x130090)
8314#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8315#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8316#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8317#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8318
f0f59a00 8319#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8320#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8321#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8322#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8323#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8324#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8325#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8326#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8327#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8328#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8329#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8330#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8331#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8332#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8333#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8334#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8335#define FORCEWAKE_KERNEL BIT(0)
8336#define FORCEWAKE_USER BIT(1)
8337#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8338#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8339#define ECOBUS _MMIO(0xa180)
5ee8ee86 8340#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8341#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8342#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8343#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8344#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8345
f0f59a00 8346#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8347#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8348#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8349#define GT_FIFO_SBDROPERR (1 << 6)
8350#define GT_FIFO_BLOBDROPERR (1 << 5)
8351#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8352#define GT_FIFO_DROPERR (1 << 3)
8353#define GT_FIFO_OVFERR (1 << 2)
8354#define GT_FIFO_IAWRERR (1 << 1)
8355#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8356
f0f59a00 8357#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8358#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8359#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8360#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8361#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8362
f0f59a00 8363#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8364#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8365#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8366#define EDRAM_ENABLED 0x1
c02e85a0
MK
8367#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8368#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8369#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8370
f0f59a00 8371#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8372# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8373# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8374# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8375# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8376
f0f59a00 8377#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8378# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8379# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8380# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8381# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8382# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8383# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8384
f0f59a00 8385#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8386# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8387
f0f59a00 8388#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8389#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8390#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8391
f0f59a00
VS
8392#define GEN6_RCGCTL1 _MMIO(0x9410)
8393#define GEN6_RCGCTL2 _MMIO(0x9414)
8394#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8395
f0f59a00 8396#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8397#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8398#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8399#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8400
f0f59a00
VS
8401#define GEN6_GFXPAUSE _MMIO(0xA000)
8402#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8403#define GEN6_TURBO_DISABLE (1 << 31)
8404#define GEN6_FREQUENCY(x) ((x) << 25)
8405#define HSW_FREQUENCY(x) ((x) << 24)
8406#define GEN9_FREQUENCY(x) ((x) << 23)
8407#define GEN6_OFFSET(x) ((x) << 19)
8408#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8409#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8410#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8411#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8412#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8413#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8414#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8415#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8416#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8417#define GEN7_RC_CTL_TO_MODE (1 << 28)
8418#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8419#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8420#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8421#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8422#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8423#define GEN6_CAGF_SHIFT 8
f82855d3 8424#define HSW_CAGF_SHIFT 7
de43ae9d 8425#define GEN9_CAGF_SHIFT 23
ccab5c82 8426#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8427#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8428#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8429#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8430#define GEN6_RP_MEDIA_TURBO (1 << 11)
8431#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8432#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8433#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8434#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8435#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8436#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8437#define GEN6_RP_ENABLE (1 << 7)
8438#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8439#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8440#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8441#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8442#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8443#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8444#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8445#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8446#define GEN6_RP_EI_MASK 0xffffff
8447#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8448#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8449#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8450#define GEN6_RP_PREV_UP _MMIO(0xA058)
8451#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8452#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8453#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8454#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8455#define GEN6_RP_UP_EI _MMIO(0xA068)
8456#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8457#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8458#define GEN6_RPDEUHWTC _MMIO(0xA080)
8459#define GEN6_RPDEUC _MMIO(0xA084)
8460#define GEN6_RPDEUCSW _MMIO(0xA088)
8461#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8462#define RC_SW_TARGET_STATE_SHIFT 16
8463#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8464#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8465#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8466#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8467#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8468#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8469#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8470#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8471#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8472#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8473#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8474#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8475#define VLV_RCEDATA _MMIO(0xA0BC)
8476#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8477#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8478#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8479#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8480#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8481#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8482#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8483#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8484#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8485#define GEN9_RENDER_PG_ENABLE (1 << 0)
8486#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8487#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8488#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8489#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8490
f0f59a00 8491#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8492#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8493#define PIXEL_OVERLAP_CNT_SHIFT 30
8494
f0f59a00
VS
8495#define GEN6_PMISR _MMIO(0x44020)
8496#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8497#define GEN6_PMIIR _MMIO(0x44028)
8498#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8499#define GEN6_PM_MBOX_EVENT (1 << 25)
8500#define GEN6_PM_THERMAL_EVENT (1 << 24)
8501#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8502#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8503#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8504#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8505#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8506#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8507 GEN6_PM_RP_UP_THRESHOLD | \
8508 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8509 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8510 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8511
f0f59a00 8512#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8513#define GEN7_GT_SCRATCH_REG_NUM 8
8514
f0f59a00 8515#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8516#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8517#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8518
f0f59a00
VS
8519#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8520#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8521#define VLV_COUNT_RANGE_HIGH (1 << 15)
8522#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8523#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8524#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8525#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8526#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8527#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8528#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8529
f0f59a00
VS
8530#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8531#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8532#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8533#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8534
f0f59a00 8535#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8536#define GEN6_PCODE_READY (1 << 31)
87660502
L
8537#define GEN6_PCODE_ERROR_MASK 0xFF
8538#define GEN6_PCODE_SUCCESS 0x0
8539#define GEN6_PCODE_ILLEGAL_CMD 0x1
8540#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8541#define GEN6_PCODE_TIMEOUT 0x3
8542#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8543#define GEN7_PCODE_TIMEOUT 0x2
8544#define GEN7_PCODE_ILLEGAL_DATA 0x3
8545#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8546#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8547#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8548#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8549#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8550#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8551#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8552#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8553#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8554#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8555#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8556#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8557#define SKL_PCODE_CDCLK_CONTROL 0x7
8558#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8559#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8560#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8561#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8562#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8563#define GEN6_PCODE_READ_D_COMP 0x10
8564#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8565#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8566#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8567 /* See also IPS_CTL */
8568#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8569#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8570#define GEN9_PCODE_SAGV_CONTROL 0x21
8571#define GEN9_SAGV_DISABLE 0x0
8572#define GEN9_SAGV_IS_DISABLED 0x1
8573#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8574#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8575#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8576#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8577#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8578
f0f59a00 8579#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8580#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8581#define GEN6_RCn_MASK 7
8582#define GEN6_RC0 0
8583#define GEN6_RC3 2
8584#define GEN6_RC6 3
8585#define GEN6_RC7 4
8586
f0f59a00 8587#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8588#define GEN8_LSLICESTAT_MASK 0x7
8589
f0f59a00
VS
8590#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8591#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8592#define CHV_SS_PG_ENABLE (1 << 1)
8593#define CHV_EU08_PG_ENABLE (1 << 9)
8594#define CHV_EU19_PG_ENABLE (1 << 17)
8595#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8596
f0f59a00
VS
8597#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8598#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8599#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8600
5ee8ee86 8601#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8602#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8603 ((slice) % 3) * 0x4)
7f992aba 8604#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8605#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8606#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8607
5ee8ee86 8608#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8609#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8610 ((slice) % 3) * 0x8)
5ee8ee86 8611#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8612#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8613 ((slice) % 3) * 0x8)
7f992aba
JM
8614#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8615#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8616#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8617#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8618#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8619#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8620#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8621#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8622
f0f59a00 8623#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8624#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8625#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8626#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8627#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8628
5bcebe76
OM
8629#define GEN8_GARBCNTL _MMIO(0xB004)
8630#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8631#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8632#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8633#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8634
8635#define GEN11_GLBLINVL _MMIO(0xB404)
8636#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8637#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8638
d65dc3e4
OM
8639#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8640#define DFR_DISABLE (1 << 9)
8641
f4a35714
OM
8642#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8643#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8644#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8645#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8646
6b967dc3
OM
8647#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8648#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8649#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8650
908ae051
OM
8651#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8652#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8653
e3689190 8654/* IVYBRIDGE DPF */
f0f59a00 8655#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8656#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8657#define GEN7_PARITY_ERROR_VALID (1 << 13)
8658#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8659#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8660#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8661 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8662#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8663 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8664#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8665 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8666#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8667
f0f59a00 8668#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8669#define GEN7_L3LOG_SIZE 0x80
8670
f0f59a00
VS
8671#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8672#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8673#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8674#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8675#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8676#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8677
f0f59a00 8678#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8679#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8680#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8681
f0f59a00 8682#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8683#define FLOW_CONTROL_ENABLE (1 << 15)
8684#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8685#define STALL_DOP_GATING_DISABLE (1 << 5)
8686#define THROTTLE_12_5 (7 << 2)
8687#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8688
f0f59a00
VS
8689#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8690#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8691#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8692#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8693#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8694
f0f59a00 8695#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8696#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8697
f0f59a00 8698#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8699#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8700
f0f59a00 8701#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8702#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8703#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8704#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8705#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8706#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8707
f0f59a00 8708#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8709#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8710#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8711#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8712
c46f111f 8713/* Audio */
f0f59a00 8714#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8715#define INTEL_AUDIO_DEVCL 0x808629FB
8716#define INTEL_AUDIO_DEVBLC 0x80862801
8717#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8718
f0f59a00 8719#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8720#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8721#define G4X_ELDV_DEVCTG (1 << 14)
8722#define G4X_ELD_ADDR_MASK (0xf << 5)
8723#define G4X_ELD_ACK (1 << 4)
f0f59a00 8724#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8725
c46f111f
JN
8726#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8727#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8728#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8729 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8730#define _IBX_AUD_CNTL_ST_A 0xE20B4
8731#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8732#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8733 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8734#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8735#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8736#define IBX_ELD_ACK (1 << 4)
f0f59a00 8737#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8738#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8739#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8740
c46f111f
JN
8741#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8742#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8743#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8744#define _CPT_AUD_CNTL_ST_A 0xE50B4
8745#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8746#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8747#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8748
c46f111f
JN
8749#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8750#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8751#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8752#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8753#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8754#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8755#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8756
ae662d31
EA
8757/* These are the 4 32-bit write offset registers for each stream
8758 * output buffer. It determines the offset from the
8759 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8760 */
f0f59a00 8761#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8762
c46f111f
JN
8763#define _IBX_AUD_CONFIG_A 0xe2000
8764#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8765#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8766#define _CPT_AUD_CONFIG_A 0xe5000
8767#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8768#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8769#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8770#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8771#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8772
b6daa025
WF
8773#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8774#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8775#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8776#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8777#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8778#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8779#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8780#define AUD_CONFIG_N(n) \
8781 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8782 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8783#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8784#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8785#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8786#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8787#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8788#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8789#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8790#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8791#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8792#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8793#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8794#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8795#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8796
9a78b6cc 8797/* HSW Audio */
c46f111f
JN
8798#define _HSW_AUD_CONFIG_A 0x65000
8799#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8800#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8801
8802#define _HSW_AUD_MISC_CTRL_A 0x65010
8803#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8804#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8805
6014ac12
LY
8806#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8807#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8808#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8809#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8810#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8811#define AUD_CONFIG_M_MASK 0xfffff
8812
c46f111f
JN
8813#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8814#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8815#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8816
8817/* Audio Digital Converter */
c46f111f
JN
8818#define _HSW_AUD_DIG_CNVT_1 0x65080
8819#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8820#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8821#define DIP_PORT_SEL_MASK 0x3
8822
8823#define _HSW_AUD_EDID_DATA_A 0x65050
8824#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8825#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8826
f0f59a00
VS
8827#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8828#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8829#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8830#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8831#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8832#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8833
f0f59a00 8834#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8835#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8836
9c3a16c8 8837/*
75e39688
ID
8838 * HSW - ICL power wells
8839 *
8840 * Platforms have up to 3 power well control register sets, each set
8841 * controlling up to 16 power wells via a request/status HW flag tuple:
8842 * - main (HSW_PWR_WELL_CTL[1-4])
8843 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8844 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8845 * Each control register set consists of up to 4 registers used by different
8846 * sources that can request a power well to be enabled:
8847 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8848 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8849 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8850 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 8851 */
75e39688
ID
8852#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8853#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8854#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8855#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8856#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8857#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
8858
8859/* HSW/BDW power well */
8860#define HSW_PW_CTL_IDX_GLOBAL 15
8861
8862/* SKL/BXT/GLK/CNL power wells */
8863#define SKL_PW_CTL_IDX_PW_2 15
8864#define SKL_PW_CTL_IDX_PW_1 14
8865#define CNL_PW_CTL_IDX_AUX_F 12
8866#define CNL_PW_CTL_IDX_AUX_D 11
8867#define GLK_PW_CTL_IDX_AUX_C 10
8868#define GLK_PW_CTL_IDX_AUX_B 9
8869#define GLK_PW_CTL_IDX_AUX_A 8
8870#define CNL_PW_CTL_IDX_DDI_F 6
8871#define SKL_PW_CTL_IDX_DDI_D 4
8872#define SKL_PW_CTL_IDX_DDI_C 3
8873#define SKL_PW_CTL_IDX_DDI_B 2
8874#define SKL_PW_CTL_IDX_DDI_A_E 1
8875#define GLK_PW_CTL_IDX_DDI_A 1
8876#define SKL_PW_CTL_IDX_MISC_IO 0
8877
8878/* ICL - power wells */
8879#define ICL_PW_CTL_IDX_PW_4 3
8880#define ICL_PW_CTL_IDX_PW_3 2
8881#define ICL_PW_CTL_IDX_PW_2 1
8882#define ICL_PW_CTL_IDX_PW_1 0
8883
8884#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8885#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8886#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8887#define ICL_PW_CTL_IDX_AUX_TBT4 11
8888#define ICL_PW_CTL_IDX_AUX_TBT3 10
8889#define ICL_PW_CTL_IDX_AUX_TBT2 9
8890#define ICL_PW_CTL_IDX_AUX_TBT1 8
8891#define ICL_PW_CTL_IDX_AUX_F 5
8892#define ICL_PW_CTL_IDX_AUX_E 4
8893#define ICL_PW_CTL_IDX_AUX_D 3
8894#define ICL_PW_CTL_IDX_AUX_C 2
8895#define ICL_PW_CTL_IDX_AUX_B 1
8896#define ICL_PW_CTL_IDX_AUX_A 0
8897
8898#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8899#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8900#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8901#define ICL_PW_CTL_IDX_DDI_F 5
8902#define ICL_PW_CTL_IDX_DDI_E 4
8903#define ICL_PW_CTL_IDX_DDI_D 3
8904#define ICL_PW_CTL_IDX_DDI_C 2
8905#define ICL_PW_CTL_IDX_DDI_B 1
8906#define ICL_PW_CTL_IDX_DDI_A 0
8907
8908/* HSW - power well misc debug registers */
f0f59a00 8909#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8910#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8911#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8912#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8913#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8914
94dd5138 8915/* SKL Fuse Status */
b2891eb2
ID
8916enum skl_power_gate {
8917 SKL_PG0,
8918 SKL_PG1,
8919 SKL_PG2,
1a260e11
ID
8920 ICL_PG3,
8921 ICL_PG4,
b2891eb2
ID
8922};
8923
f0f59a00 8924#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8925#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
8926/*
8927 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8928 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
8929 */
8930#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
8931 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
8932/*
8933 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8934 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
8935 */
8936#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
8937 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 8938#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8939
75e39688 8940#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
8941#define _CNL_AUX_ANAOVRD1_B 0x162250
8942#define _CNL_AUX_ANAOVRD1_C 0x162210
8943#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8944#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 8945#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
8946 _CNL_AUX_ANAOVRD1_B, \
8947 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8948 _CNL_AUX_ANAOVRD1_D, \
8949 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
8950#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8951#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 8952
ffd7e32d
LDM
8953#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
8954#define _ICL_AUX_ANAOVRD1_A 0x162398
8955#define _ICL_AUX_ANAOVRD1_B 0x6C398
8956#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
8957 _ICL_AUX_ANAOVRD1_A, \
8958 _ICL_AUX_ANAOVRD1_B))
8959#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
8960#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
8961
ee5e5e7a 8962/* HDCP Key Registers */
2834d9df 8963#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8964#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8965#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8966#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8967#define HDCP_KEY_STATUS _MMIO(0x66c04)
8968#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8969#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8970#define HDCP_FUSE_DONE BIT(5)
8971#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8972#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8973#define HDCP_AKSV_LO _MMIO(0x66c10)
8974#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8975
8976/* HDCP Repeater Registers */
2834d9df
R
8977#define HDCP_REP_CTL _MMIO(0x66d00)
8978#define HDCP_DDIB_REP_PRESENT BIT(30)
8979#define HDCP_DDIA_REP_PRESENT BIT(29)
8980#define HDCP_DDIC_REP_PRESENT BIT(28)
8981#define HDCP_DDID_REP_PRESENT BIT(27)
8982#define HDCP_DDIF_REP_PRESENT BIT(26)
8983#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8984#define HDCP_DDIB_SHA1_M0 (1 << 20)
8985#define HDCP_DDIA_SHA1_M0 (2 << 20)
8986#define HDCP_DDIC_SHA1_M0 (3 << 20)
8987#define HDCP_DDID_SHA1_M0 (4 << 20)
8988#define HDCP_DDIF_SHA1_M0 (5 << 20)
8989#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8990#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8991#define HDCP_SHA1_READY BIT(17)
8992#define HDCP_SHA1_COMPLETE BIT(18)
8993#define HDCP_SHA1_V_MATCH BIT(19)
8994#define HDCP_SHA1_TEXT_32 (1 << 1)
8995#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8996#define HDCP_SHA1_TEXT_24 (4 << 1)
8997#define HDCP_SHA1_TEXT_16 (5 << 1)
8998#define HDCP_SHA1_TEXT_8 (6 << 1)
8999#define HDCP_SHA1_TEXT_0 (7 << 1)
9000#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9001#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9002#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9003#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9004#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9005#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9006#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9007
9008/* HDCP Auth Registers */
9009#define _PORTA_HDCP_AUTHENC 0x66800
9010#define _PORTB_HDCP_AUTHENC 0x66500
9011#define _PORTC_HDCP_AUTHENC 0x66600
9012#define _PORTD_HDCP_AUTHENC 0x66700
9013#define _PORTE_HDCP_AUTHENC 0x66A00
9014#define _PORTF_HDCP_AUTHENC 0x66900
9015#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9016 _PORTA_HDCP_AUTHENC, \
9017 _PORTB_HDCP_AUTHENC, \
9018 _PORTC_HDCP_AUTHENC, \
9019 _PORTD_HDCP_AUTHENC, \
9020 _PORTE_HDCP_AUTHENC, \
9e8789ec 9021 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9022#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9023#define HDCP_CONF_CAPTURE_AN BIT(0)
9024#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9025#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9026#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9027#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9028#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9029#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9030#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9031#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9032#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9033#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9034#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9035#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9036#define HDCP_STATUS_AUTH BIT(21)
9037#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9038#define HDCP_STATUS_RI_MATCH BIT(19)
9039#define HDCP_STATUS_R0_READY BIT(18)
9040#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9041#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9042#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9043
3ab0a6ed
R
9044/* HDCP2.2 Registers */
9045#define _PORTA_HDCP2_BASE 0x66800
9046#define _PORTB_HDCP2_BASE 0x66500
9047#define _PORTC_HDCP2_BASE 0x66600
9048#define _PORTD_HDCP2_BASE 0x66700
9049#define _PORTE_HDCP2_BASE 0x66A00
9050#define _PORTF_HDCP2_BASE 0x66900
9051#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9052 _PORTA_HDCP2_BASE, \
9053 _PORTB_HDCP2_BASE, \
9054 _PORTC_HDCP2_BASE, \
9055 _PORTD_HDCP2_BASE, \
9056 _PORTE_HDCP2_BASE, \
9057 _PORTF_HDCP2_BASE) + (x))
9058
9059#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9060#define AUTH_LINK_AUTHENTICATED BIT(31)
9061#define AUTH_LINK_TYPE BIT(30)
9062#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9063#define AUTH_CLR_KEYS BIT(18)
9064
9065#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9066#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9067
9068#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9069#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9070#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9071#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9072#define LINK_TYPE_STATUS BIT(22)
9073#define LINK_AUTH_STATUS BIT(21)
9074#define LINK_ENCRYPTION_STATUS BIT(20)
9075
e7e104c3 9076/* Per-pipe DDI Function Control */
086f8e84
VS
9077#define _TRANS_DDI_FUNC_CTL_A 0x60400
9078#define _TRANS_DDI_FUNC_CTL_B 0x61400
9079#define _TRANS_DDI_FUNC_CTL_C 0x62400
9080#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9081#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9082#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9083#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9084
5ee8ee86 9085#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9086/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9087#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9088#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9089#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9090#define TRANS_DDI_PORT_NONE (0 << 28)
9091#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9092#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9093#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9094#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9095#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9096#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9097#define TRANS_DDI_BPC_MASK (7 << 20)
9098#define TRANS_DDI_BPC_8 (0 << 20)
9099#define TRANS_DDI_BPC_10 (1 << 20)
9100#define TRANS_DDI_BPC_6 (2 << 20)
9101#define TRANS_DDI_BPC_12 (3 << 20)
9102#define TRANS_DDI_PVSYNC (1 << 17)
9103#define TRANS_DDI_PHSYNC (1 << 16)
9104#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9105#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9106#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9107#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9108#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9109#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9110#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9111#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9112#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9113#define TRANS_DDI_BFI_ENABLE (1 << 4)
9114#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9115#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9116#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9117 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9118 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9119
49edbd49
MC
9120#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9121#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9122#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9123#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9124#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9125#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9126#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9127 _TRANS_DDI_FUNC_CTL2_A)
9128#define PORT_SYNC_MODE_ENABLE (1 << 4)
9129#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9130#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9131#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9132
0e87f667 9133/* DisplayPort Transport Control */
086f8e84
VS
9134#define _DP_TP_CTL_A 0x64040
9135#define _DP_TP_CTL_B 0x64140
f0f59a00 9136#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
9137#define DP_TP_CTL_ENABLE (1 << 31)
9138#define DP_TP_CTL_MODE_SST (0 << 27)
9139#define DP_TP_CTL_MODE_MST (1 << 27)
9140#define DP_TP_CTL_FORCE_ACT (1 << 25)
9141#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9142#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9143#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9144#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9145#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9146#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9147#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9148#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9149#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9150#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9151
e411b2c1 9152/* DisplayPort Transport Status */
086f8e84
VS
9153#define _DP_TP_STATUS_A 0x64044
9154#define _DP_TP_STATUS_B 0x64144
f0f59a00 9155#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
9156#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9157#define DP_TP_STATUS_ACT_SENT (1 << 24)
9158#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9159#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9160#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9161#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9162#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9163
03f896a1 9164/* DDI Buffer Control */
086f8e84
VS
9165#define _DDI_BUF_CTL_A 0x64000
9166#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9167#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9168#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9169#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9170#define DDI_BUF_EMP_MASK (0xf << 24)
9171#define DDI_BUF_PORT_REVERSAL (1 << 16)
9172#define DDI_BUF_IS_IDLE (1 << 7)
9173#define DDI_A_4_LANES (1 << 4)
17aa6be9 9174#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9175#define DDI_PORT_WIDTH_MASK (7 << 1)
9176#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9177#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9178
bb879a44 9179/* DDI Buffer Translations */
086f8e84
VS
9180#define _DDI_BUF_TRANS_A 0x64E00
9181#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9182#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9183#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9184#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9185
7501a4d8
ED
9186/* Sideband Interface (SBI) is programmed indirectly, via
9187 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9188 * which contains the payload */
f0f59a00
VS
9189#define SBI_ADDR _MMIO(0xC6000)
9190#define SBI_DATA _MMIO(0xC6004)
9191#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9192#define SBI_CTL_DEST_ICLK (0x0 << 16)
9193#define SBI_CTL_DEST_MPHY (0x1 << 16)
9194#define SBI_CTL_OP_IORD (0x2 << 8)
9195#define SBI_CTL_OP_IOWR (0x3 << 8)
9196#define SBI_CTL_OP_CRRD (0x6 << 8)
9197#define SBI_CTL_OP_CRWR (0x7 << 8)
9198#define SBI_RESPONSE_FAIL (0x1 << 1)
9199#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9200#define SBI_BUSY (0x1 << 0)
9201#define SBI_READY (0x0 << 0)
52f025ef 9202
ccf1c867 9203/* SBI offsets */
f7be2c21 9204#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9205#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9206#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9207#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9208#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9209#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9210#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9211#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9212#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9213#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9214#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9215#define SBI_SSCCTL 0x020c
ccf1c867 9216#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9217#define SBI_SSCCTL_PATHALT (1 << 3)
9218#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9219#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9220#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9221#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9222#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9223#define SBI_DBUFF0 0x2a00
2fa86a1f 9224#define SBI_GEN0 0x1f00
5ee8ee86 9225#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9226
52f025ef 9227/* LPT PIXCLK_GATE */
f0f59a00 9228#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9229#define PIXCLK_GATE_UNGATE (1 << 0)
9230#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9231
e93ea06a 9232/* SPLL */
f0f59a00 9233#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9234#define SPLL_PLL_ENABLE (1 << 31)
9235#define SPLL_PLL_SSC (1 << 28)
9236#define SPLL_PLL_NON_SSC (2 << 28)
9237#define SPLL_PLL_LCPLL (3 << 28)
9238#define SPLL_PLL_REF_MASK (3 << 28)
9239#define SPLL_PLL_FREQ_810MHz (0 << 26)
9240#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9241#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9242#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9243
4dffc404 9244/* WRPLL */
086f8e84
VS
9245#define _WRPLL_CTL1 0x46040
9246#define _WRPLL_CTL2 0x46060
f0f59a00 9247#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9248#define WRPLL_PLL_ENABLE (1 << 31)
9249#define WRPLL_PLL_SSC (1 << 28)
9250#define WRPLL_PLL_NON_SSC (2 << 28)
9251#define WRPLL_PLL_LCPLL (3 << 28)
9252#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9253/* WRPLL divider programming */
5ee8ee86 9254#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9255#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9256#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9257#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9258#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9259#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9260#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9261#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9262
fec9181c 9263/* Port clock selection */
086f8e84
VS
9264#define _PORT_CLK_SEL_A 0x46100
9265#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9266#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9267#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9268#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9269#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9270#define PORT_CLK_SEL_SPLL (3 << 29)
9271#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9272#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9273#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9274#define PORT_CLK_SEL_NONE (7 << 29)
9275#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9276
78b60ce7
PZ
9277/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9278#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9279#define DDI_CLK_SEL_NONE (0x0 << 28)
9280#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9281#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9282#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9283#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9284#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9285#define DDI_CLK_SEL_MASK (0xF << 28)
9286
bb523fc0 9287/* Transcoder clock selection */
086f8e84
VS
9288#define _TRANS_CLK_SEL_A 0x46140
9289#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9290#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9291/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9292#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9293#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9294
7f1052a8
VS
9295#define CDCLK_FREQ _MMIO(0x46200)
9296
086f8e84
VS
9297#define _TRANSA_MSA_MISC 0x60410
9298#define _TRANSB_MSA_MISC 0x61410
9299#define _TRANSC_MSA_MISC 0x62410
9300#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9301#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9302
5ee8ee86 9303#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9304#define TRANS_MSA_SAMPLING_444 (2 << 1)
9305#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9306#define TRANS_MSA_6_BPC (0 << 5)
9307#define TRANS_MSA_8_BPC (1 << 5)
9308#define TRANS_MSA_10_BPC (2 << 5)
9309#define TRANS_MSA_12_BPC (3 << 5)
9310#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9311#define TRANS_MSA_CEA_RANGE (1 << 3)
dae84799 9312
90e8d31c 9313/* LCPLL Control */
f0f59a00 9314#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9315#define LCPLL_PLL_DISABLE (1 << 31)
9316#define LCPLL_PLL_LOCK (1 << 30)
9317#define LCPLL_CLK_FREQ_MASK (3 << 26)
9318#define LCPLL_CLK_FREQ_450 (0 << 26)
9319#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9320#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9321#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9322#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9323#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9324#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9325#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9326#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9327#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9328
326ac39b
S
9329/*
9330 * SKL Clocks
9331 */
9332
9333/* CDCLK_CTL */
f0f59a00 9334#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9335#define CDCLK_FREQ_SEL_MASK (3 << 26)
9336#define CDCLK_FREQ_450_432 (0 << 26)
9337#define CDCLK_FREQ_540 (1 << 26)
9338#define CDCLK_FREQ_337_308 (2 << 26)
9339#define CDCLK_FREQ_675_617 (3 << 26)
9340#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9341#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9342#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9343#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9344#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9345#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9346#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9347#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9348#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9349#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9350#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9351
326ac39b 9352/* LCPLL_CTL */
f0f59a00
VS
9353#define LCPLL1_CTL _MMIO(0x46010)
9354#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9355#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9356
9357/* DPLL control1 */
f0f59a00 9358#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9359#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9360#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9361#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9362#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9363#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9364#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9365#define DPLL_CTRL1_LINK_RATE_2700 0
9366#define DPLL_CTRL1_LINK_RATE_1350 1
9367#define DPLL_CTRL1_LINK_RATE_810 2
9368#define DPLL_CTRL1_LINK_RATE_1620 3
9369#define DPLL_CTRL1_LINK_RATE_1080 4
9370#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9371
9372/* DPLL control2 */
f0f59a00 9373#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9374#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9375#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9376#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9377#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9378#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9379
9380/* DPLL Status */
f0f59a00 9381#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9382#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9383
9384/* DPLL cfg */
086f8e84
VS
9385#define _DPLL1_CFGCR1 0x6C040
9386#define _DPLL2_CFGCR1 0x6C048
9387#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9388#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9389#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9390#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9391#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9392
086f8e84
VS
9393#define _DPLL1_CFGCR2 0x6C044
9394#define _DPLL2_CFGCR2 0x6C04C
9395#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9396#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9397#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9398#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9399#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9400#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9401#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9402#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9403#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9404#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9405#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9406#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9407#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9408#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9409#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9410#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9411#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9412
da3b891b 9413#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9414#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9415
555e38d2
RV
9416/*
9417 * CNL Clocks
9418 */
9419#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9420#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9421#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9422 (port) + 10))
bb1c7edc
MK
9423#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9424#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9425 21 : (tc_port) + 12))
376faf8a 9426#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9427 (port) * 2)
376faf8a
RV
9428#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9429#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9430
a927c927
RV
9431/* CNL PLL */
9432#define DPLL0_ENABLE 0x46010
9433#define DPLL1_ENABLE 0x46014
9434#define PLL_ENABLE (1 << 31)
9435#define PLL_LOCK (1 << 30)
9436#define PLL_POWER_ENABLE (1 << 27)
9437#define PLL_POWER_STATE (1 << 26)
9438#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9439
1fa11ee2
PZ
9440#define TBT_PLL_ENABLE _MMIO(0x46020)
9441
78b60ce7
PZ
9442#define _MG_PLL1_ENABLE 0x46030
9443#define _MG_PLL2_ENABLE 0x46034
9444#define _MG_PLL3_ENABLE 0x46038
9445#define _MG_PLL4_ENABLE 0x4603C
9446/* Bits are the same as DPLL0_ENABLE */
9447#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9448 _MG_PLL2_ENABLE)
9449
9450#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9451#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9452#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9453#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9454#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9455#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9456#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9457 _MG_REFCLKIN_CTL_PORT1, \
9458 _MG_REFCLKIN_CTL_PORT2)
9459
9460#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9461#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9462#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9463#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9464#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9465#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9466#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9467#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9468#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9469 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9470 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9471
9472#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9473#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9474#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9475#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9476#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9477#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9478#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9479#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9480#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9481#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9482#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9483#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9484#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9485#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9486#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9487#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9488#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9489 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9490 _MG_CLKTOP2_HSCLKCTL_PORT2)
9491
9492#define _MG_PLL_DIV0_PORT1 0x168A00
9493#define _MG_PLL_DIV0_PORT2 0x169A00
9494#define _MG_PLL_DIV0_PORT3 0x16AA00
9495#define _MG_PLL_DIV0_PORT4 0x16BA00
9496#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9497#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9498#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9499#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9500#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7
PZ
9501#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9502#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9503 _MG_PLL_DIV0_PORT2)
9504
9505#define _MG_PLL_DIV1_PORT1 0x168A04
9506#define _MG_PLL_DIV1_PORT2 0x169A04
9507#define _MG_PLL_DIV1_PORT3 0x16AA04
9508#define _MG_PLL_DIV1_PORT4 0x16BA04
9509#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9510#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9511#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9512#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9513#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9514#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9515#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7
PZ
9516#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9517#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9518 _MG_PLL_DIV1_PORT2)
9519
9520#define _MG_PLL_LF_PORT1 0x168A08
9521#define _MG_PLL_LF_PORT2 0x169A08
9522#define _MG_PLL_LF_PORT3 0x16AA08
9523#define _MG_PLL_LF_PORT4 0x16BA08
9524#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9525#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9526#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9527#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9528#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9529#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9530#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9531 _MG_PLL_LF_PORT2)
9532
9533#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9534#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9535#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9536#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9537#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9538#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9539#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9540#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9541#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9542#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9543#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9544 _MG_PLL_FRAC_LOCK_PORT1, \
9545 _MG_PLL_FRAC_LOCK_PORT2)
9546
9547#define _MG_PLL_SSC_PORT1 0x168A10
9548#define _MG_PLL_SSC_PORT2 0x169A10
9549#define _MG_PLL_SSC_PORT3 0x16AA10
9550#define _MG_PLL_SSC_PORT4 0x16BA10
9551#define MG_PLL_SSC_EN (1 << 28)
9552#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9553#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9554#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9555#define MG_PLL_SSC_FLLEN (1 << 9)
9556#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9557#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9558 _MG_PLL_SSC_PORT2)
9559
9560#define _MG_PLL_BIAS_PORT1 0x168A14
9561#define _MG_PLL_BIAS_PORT2 0x169A14
9562#define _MG_PLL_BIAS_PORT3 0x16AA14
9563#define _MG_PLL_BIAS_PORT4 0x16BA14
9564#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9565#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9566#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9567#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9568#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9569#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9570#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9571#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9572#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9573#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9574#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9575#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9576#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9577#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9578 _MG_PLL_BIAS_PORT2)
9579
9580#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9581#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9582#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9583#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9584#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9585#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9586#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9587#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9588#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9589#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9590 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9591 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9592
a927c927
RV
9593#define _CNL_DPLL0_CFGCR0 0x6C000
9594#define _CNL_DPLL1_CFGCR0 0x6C080
9595#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9596#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9597#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9598#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9599#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9600#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9601#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9602#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9603#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9604#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9605#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9606#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9607#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9608#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9609#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9610#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9611#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9612
9613#define _CNL_DPLL0_CFGCR1 0x6C004
9614#define _CNL_DPLL1_CFGCR1 0x6C084
9615#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9616#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9617#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9618#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9619#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9620#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9621#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9622#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9623#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9624#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9625#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9626#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9627#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9628#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9629#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9630#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9631#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9632#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9633#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9634#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9635#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9636
78b60ce7
PZ
9637#define _ICL_DPLL0_CFGCR0 0x164000
9638#define _ICL_DPLL1_CFGCR0 0x164080
9639#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9640 _ICL_DPLL1_CFGCR0)
9641
9642#define _ICL_DPLL0_CFGCR1 0x164004
9643#define _ICL_DPLL1_CFGCR1 0x164084
9644#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9645 _ICL_DPLL1_CFGCR1)
9646
f8437dd1 9647/* BXT display engine PLL */
f0f59a00 9648#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9649#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9650#define BXT_DE_PLL_RATIO_MASK 0xff
9651
f0f59a00 9652#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9653#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9654#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9655#define CNL_CDCLK_PLL_RATIO(x) (x)
9656#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9657
664326f8 9658/* GEN9 DC */
f0f59a00 9659#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9660#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9661#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9662#define DC_STATE_EN_DC9 (1 << 3)
9663#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9664#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9665
f0f59a00 9666#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9667#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9668#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9669
cbfa59d4
MK
9670#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9671#define BXT_REQ_DATA_MASK 0x3F
9672#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9673#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9674#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9675
9676#define BXT_D_CR_DRP0_DUNIT8 0x1000
9677#define BXT_D_CR_DRP0_DUNIT9 0x1200
9678#define BXT_D_CR_DRP0_DUNIT_START 8
9679#define BXT_D_CR_DRP0_DUNIT_END 11
9680#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9681 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9682 BXT_D_CR_DRP0_DUNIT9))
9683#define BXT_DRAM_RANK_MASK 0x3
9684#define BXT_DRAM_RANK_SINGLE 0x1
9685#define BXT_DRAM_RANK_DUAL 0x3
9686#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9687#define BXT_DRAM_WIDTH_SHIFT 4
9688#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9689#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9690#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9691#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9692#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9693#define BXT_DRAM_SIZE_SHIFT 6
9694#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9695#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9696#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9697#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9698#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9699
5771caf8
MK
9700#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9701#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9702#define SKL_REQ_DATA_MASK (0xF << 0)
9703
9704#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9705#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9706#define SKL_DRAM_S_SHIFT 16
9707#define SKL_DRAM_SIZE_MASK 0x3F
9708#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9709#define SKL_DRAM_WIDTH_SHIFT 8
9710#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9711#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9712#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9713#define SKL_DRAM_RANK_MASK (0x1 << 10)
9714#define SKL_DRAM_RANK_SHIFT 10
9715#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9716#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9717
9ccd5aeb
PZ
9718/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9719 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9720#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9721#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9722#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9723#define D_COMP_COMP_FORCE (1 << 8)
9724#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9725
69e94b7e 9726/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9727#define _PIPE_WM_LINETIME_A 0x45270
9728#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9729#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9730#define PIPE_WM_LINETIME_MASK (0x1ff)
9731#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9732#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9733#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9734
9735/* SFUSE_STRAP */
f0f59a00 9736#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9737#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9738#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9739#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9740#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9741#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9742#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9743#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9744#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9745
f0f59a00 9746#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9747#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9748
f0f59a00 9749#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9750#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9751#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9752#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9753
86d3efce
VS
9754/* pipe CSC */
9755#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9756#define _PIPE_A_CSC_COEFF_BY 0x49014
9757#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9758#define _PIPE_A_CSC_COEFF_BU 0x4901c
9759#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9760#define _PIPE_A_CSC_COEFF_BV 0x49024
9761#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9762#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9763#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9764#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9765#define _PIPE_A_CSC_PREOFF_HI 0x49030
9766#define _PIPE_A_CSC_PREOFF_ME 0x49034
9767#define _PIPE_A_CSC_PREOFF_LO 0x49038
9768#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9769#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9770#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9771
9772#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9773#define _PIPE_B_CSC_COEFF_BY 0x49114
9774#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9775#define _PIPE_B_CSC_COEFF_BU 0x4911c
9776#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9777#define _PIPE_B_CSC_COEFF_BV 0x49124
9778#define _PIPE_B_CSC_MODE 0x49128
9779#define _PIPE_B_CSC_PREOFF_HI 0x49130
9780#define _PIPE_B_CSC_PREOFF_ME 0x49134
9781#define _PIPE_B_CSC_PREOFF_LO 0x49138
9782#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9783#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9784#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9785
f0f59a00
VS
9786#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9787#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9788#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9789#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9790#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9791#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9792#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9793#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9794#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9795#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9796#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9797#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9798#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9799
82cf435b
LL
9800/* pipe degamma/gamma LUTs on IVB+ */
9801#define _PAL_PREC_INDEX_A 0x4A400
9802#define _PAL_PREC_INDEX_B 0x4AC00
9803#define _PAL_PREC_INDEX_C 0x4B400
9804#define PAL_PREC_10_12_BIT (0 << 31)
9805#define PAL_PREC_SPLIT_MODE (1 << 31)
9806#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9807#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9808#define _PAL_PREC_DATA_A 0x4A404
9809#define _PAL_PREC_DATA_B 0x4AC04
9810#define _PAL_PREC_DATA_C 0x4B404
9811#define _PAL_PREC_GC_MAX_A 0x4A410
9812#define _PAL_PREC_GC_MAX_B 0x4AC10
9813#define _PAL_PREC_GC_MAX_C 0x4B410
9814#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9815#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9816#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9817#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9818#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9819#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9820
9821#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9822#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9823#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9824#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9825
9751bafc
ACO
9826#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9827#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9828#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9829#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9830#define _PRE_CSC_GAMC_DATA_A 0x4A488
9831#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9832#define _PRE_CSC_GAMC_DATA_C 0x4B488
9833
9834#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9835#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9836
29dc3739
LL
9837/* pipe CSC & degamma/gamma LUTs on CHV */
9838#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9839#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9840#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9841#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9842#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9843#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9844#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9845#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9846#define CGM_PIPE_MODE_GAMMA (1 << 2)
9847#define CGM_PIPE_MODE_CSC (1 << 1)
9848#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9849
9850#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9851#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9852#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9853#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9854#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9855#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9856#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9857#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9858
9859#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9860#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9861#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9862#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9863#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9864#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9865#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9866#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9867
e7d7cad0
JN
9868/* MIPI DSI registers */
9869
0ad4dc88 9870#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9871#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9872
292272ee
MC
9873/* Gen11 DSI */
9874#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9875 dsi0, dsi1)
9876
bcc65700
D
9877#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9878#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9879#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9880#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9881
27efd256
MC
9882#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9883#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9884#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9885 _ICL_DSI_ESC_CLK_DIV0, \
9886 _ICL_DSI_ESC_CLK_DIV1)
9887#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9888#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9889#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9890 _ICL_DPHY_ESC_CLK_DIV0, \
9891 _ICL_DPHY_ESC_CLK_DIV1)
9892#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9893#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9894#define ICL_ESC_CLK_DIV_MASK 0x1ff
9895#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 9896#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 9897
aec0246f
US
9898/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9899#define GEN4_TIMESTAMP _MMIO(0x2358)
9900#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9901#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9902
dab91783
LL
9903#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9904#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9905#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9906#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9907#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9908
aec0246f
US
9909#define _PIPE_FRMTMSTMP_A 0x70048
9910#define PIPE_FRMTMSTMP(pipe) \
9911 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9912
11b8e4f5
SS
9913/* BXT MIPI clock controls */
9914#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9915
f0f59a00 9916#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9917#define BXT_MIPI1_DIV_SHIFT 26
9918#define BXT_MIPI2_DIV_SHIFT 10
9919#define BXT_MIPI_DIV_SHIFT(port) \
9920 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9921 BXT_MIPI2_DIV_SHIFT)
782d25ca 9922
11b8e4f5 9923/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9924#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9925#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9926#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9927 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9928 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9929#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9930#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9931#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9932 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9933 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9934#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9935 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9936/* RX upper control divider to select actual RX clock output from 8x */
9937#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9938#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9939#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9940 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9941 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9942#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9943#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9944#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9945 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9946 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9947#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 9948 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
9949/* 8/3X divider to select the actual 8/3X clock output from 8x */
9950#define BXT_MIPI1_8X_BY3_SHIFT 19
9951#define BXT_MIPI2_8X_BY3_SHIFT 3
9952#define BXT_MIPI_8X_BY3_SHIFT(port) \
9953 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9954 BXT_MIPI2_8X_BY3_SHIFT)
9955#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9956#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9957#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9958 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9959 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9960#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 9961 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
9962/* RX lower control divider to select actual RX clock output from 8x */
9963#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9964#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9965#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9966 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9967 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9968#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9969#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9970#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9971 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9972 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9973#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 9974 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
9975
9976#define RX_DIVIDER_BIT_1_2 0x3
9977#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9978
d2e08c0f
SS
9979/* BXT MIPI mode configure */
9980#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9981#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9982#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9983 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9984
9985#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9986#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9987#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9988 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9989
9990#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9991#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9992#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9993 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9994
f0f59a00 9995#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9996#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9997#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9998#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9999#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10000#define BXT_DSIC_16X_BY2 (1 << 10)
10001#define BXT_DSIC_16X_BY3 (2 << 10)
10002#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10003#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10004#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10005#define BXT_DSIA_16X_BY2 (1 << 8)
10006#define BXT_DSIA_16X_BY3 (2 << 8)
10007#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10008#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10009#define BXT_DSI_FREQ_SEL_SHIFT 8
10010#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10011
10012#define BXT_DSI_PLL_RATIO_MAX 0x7D
10013#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10014#define GLK_DSI_PLL_RATIO_MAX 0x6F
10015#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10016#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10017#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10018
f0f59a00 10019#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10020#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10021#define BXT_DSI_PLL_LOCKED (1 << 30)
10022
3230bf14 10023#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10024#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10025#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10026
10027 /* BXT port control */
10028#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10029#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10030#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10031
21652f3b
MC
10032/* ICL DSI MODE control */
10033#define _ICL_DSI_IO_MODECTL_0 0x6B094
10034#define _ICL_DSI_IO_MODECTL_1 0x6B894
10035#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10036 _ICL_DSI_IO_MODECTL_0, \
10037 _ICL_DSI_IO_MODECTL_1)
10038#define COMBO_PHY_MODE_DSI (1 << 0)
10039
8b1b558d
AS
10040/* Display Stream Splitter Control */
10041#define DSS_CTL1 _MMIO(0x67400)
10042#define SPLITTER_ENABLE (1 << 31)
10043#define JOINER_ENABLE (1 << 30)
10044#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10045#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10046#define OVERLAP_PIXELS_MASK (0xf << 16)
10047#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10048#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10049#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10050#define MAX_DL_BUFFER_TARGET_DEPTH 0x5A0
10051
10052#define DSS_CTL2 _MMIO(0x67404)
10053#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10054#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10055#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10056#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10057
10058#define _PIPE_DSS_CTL1_PB 0x78200
10059#define _PIPE_DSS_CTL1_PC 0x78400
10060#define PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10061 _PIPE_DSS_CTL1_PB, \
10062 _PIPE_DSS_CTL1_PC)
10063#define BIG_JOINER_ENABLE (1 << 29)
10064#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10065#define VGA_CENTERING_ENABLE (1 << 27)
10066
10067#define _PIPE_DSS_CTL2_PB 0x78204
10068#define _PIPE_DSS_CTL2_PC 0x78404
10069#define PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10070 _PIPE_DSS_CTL2_PB, \
10071 _PIPE_DSS_CTL2_PC)
10072
1881a423
US
10073#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10074#define STAP_SELECT (1 << 0)
10075
10076#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10077#define HS_IO_CTRL_SELECT (1 << 0)
10078
e7d7cad0 10079#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10080#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10081#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10082#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10083#define DUAL_LINK_MODE_MASK (1 << 26)
10084#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10085#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10086#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10087#define FLOPPED_HSTX (1 << 23)
10088#define DE_INVERT (1 << 19) /* XXX */
10089#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10090#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10091#define AFE_LATCHOUT (1 << 17)
10092#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10093#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10094#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10095#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10096#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10097#define CSB_SHIFT 9
10098#define CSB_MASK (3 << 9)
10099#define CSB_20MHZ (0 << 9)
10100#define CSB_10MHZ (1 << 9)
10101#define CSB_40MHZ (2 << 9)
10102#define BANDGAP_MASK (1 << 8)
10103#define BANDGAP_PNW_CIRCUIT (0 << 8)
10104#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10105#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10106#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10107#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10108#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10109#define TEARING_EFFECT_MASK (3 << 2)
10110#define TEARING_EFFECT_OFF (0 << 2)
10111#define TEARING_EFFECT_DSI (1 << 2)
10112#define TEARING_EFFECT_GPIO (2 << 2)
10113#define LANE_CONFIGURATION_SHIFT 0
10114#define LANE_CONFIGURATION_MASK (3 << 0)
10115#define LANE_CONFIGURATION_4LANE (0 << 0)
10116#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10117#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10118
10119#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10120#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10121#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10122#define TEARING_EFFECT_DELAY_SHIFT 0
10123#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10124
10125/* XXX: all bits reserved */
4ad83e94 10126#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10127
10128/* MIPI DSI Controller and D-PHY registers */
10129
4ad83e94 10130#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10131#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10132#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10133#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10134#define ULPS_STATE_MASK (3 << 1)
10135#define ULPS_STATE_ENTER (2 << 1)
10136#define ULPS_STATE_EXIT (1 << 1)
10137#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10138#define DEVICE_READY (1 << 0)
10139
4ad83e94 10140#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10141#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10142#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10143#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10144#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10145#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10146#define TEARING_EFFECT (1 << 31)
10147#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10148#define GEN_READ_DATA_AVAIL (1 << 29)
10149#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10150#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10151#define RX_PROT_VIOLATION (1 << 26)
10152#define RX_INVALID_TX_LENGTH (1 << 25)
10153#define ACK_WITH_NO_ERROR (1 << 24)
10154#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10155#define LP_RX_TIMEOUT (1 << 22)
10156#define HS_TX_TIMEOUT (1 << 21)
10157#define DPI_FIFO_UNDERRUN (1 << 20)
10158#define LOW_CONTENTION (1 << 19)
10159#define HIGH_CONTENTION (1 << 18)
10160#define TXDSI_VC_ID_INVALID (1 << 17)
10161#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10162#define TXCHECKSUM_ERROR (1 << 15)
10163#define TXECC_MULTIBIT_ERROR (1 << 14)
10164#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10165#define TXFALSE_CONTROL_ERROR (1 << 12)
10166#define RXDSI_VC_ID_INVALID (1 << 11)
10167#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10168#define RXCHECKSUM_ERROR (1 << 9)
10169#define RXECC_MULTIBIT_ERROR (1 << 8)
10170#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10171#define RXFALSE_CONTROL_ERROR (1 << 6)
10172#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10173#define RX_LP_TX_SYNC_ERROR (1 << 4)
10174#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10175#define RXEOT_SYNC_ERROR (1 << 2)
10176#define RXSOT_SYNC_ERROR (1 << 1)
10177#define RXSOT_ERROR (1 << 0)
10178
4ad83e94 10179#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10180#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10181#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10182#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10183#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10184#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10185#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10186#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10187#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10188#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10189#define VID_MODE_FORMAT_MASK (0xf << 7)
10190#define VID_MODE_NOT_SUPPORTED (0 << 7)
10191#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10192#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10193#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10194#define VID_MODE_FORMAT_RGB888 (4 << 7)
10195#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10196#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10197#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10198#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10199#define DATA_LANES_PRG_REG_SHIFT 0
10200#define DATA_LANES_PRG_REG_MASK (7 << 0)
10201
4ad83e94 10202#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10203#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10204#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10205#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10206
4ad83e94 10207#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10208#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10209#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10210#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10211
4ad83e94 10212#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10213#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10214#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10215#define TURN_AROUND_TIMEOUT_MASK 0x3f
10216
4ad83e94 10217#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10218#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10219#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10220#define DEVICE_RESET_TIMER_MASK 0xffff
10221
4ad83e94 10222#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10223#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10224#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10225#define VERTICAL_ADDRESS_SHIFT 16
10226#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10227#define HORIZONTAL_ADDRESS_SHIFT 0
10228#define HORIZONTAL_ADDRESS_MASK 0xffff
10229
4ad83e94 10230#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10231#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10232#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10233#define DBI_FIFO_EMPTY_HALF (0 << 0)
10234#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10235#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10236
10237/* regs below are bits 15:0 */
4ad83e94 10238#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10239#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10240#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10241
4ad83e94 10242#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10243#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10244#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10245
4ad83e94 10246#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10247#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10248#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10249
4ad83e94 10250#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10251#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10252#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10253
4ad83e94 10254#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10255#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10256#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10257
4ad83e94 10258#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10259#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10260#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10261
4ad83e94 10262#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10263#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10264#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10265
4ad83e94 10266#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10267#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10268#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10269
3230bf14
JN
10270/* regs above are bits 15:0 */
10271
4ad83e94 10272#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10273#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10274#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10275#define DPI_LP_MODE (1 << 6)
10276#define BACKLIGHT_OFF (1 << 5)
10277#define BACKLIGHT_ON (1 << 4)
10278#define COLOR_MODE_OFF (1 << 3)
10279#define COLOR_MODE_ON (1 << 2)
10280#define TURN_ON (1 << 1)
10281#define SHUTDOWN (1 << 0)
10282
4ad83e94 10283#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10284#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10285#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10286#define COMMAND_BYTE_SHIFT 0
10287#define COMMAND_BYTE_MASK (0x3f << 0)
10288
4ad83e94 10289#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10290#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10291#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10292#define MASTER_INIT_TIMER_SHIFT 0
10293#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10294
4ad83e94 10295#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10296#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10297#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10298 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10299#define MAX_RETURN_PKT_SIZE_SHIFT 0
10300#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10301
4ad83e94 10302#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10303#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10304#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10305#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10306#define DISABLE_VIDEO_BTA (1 << 3)
10307#define IP_TG_CONFIG (1 << 2)
10308#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10309#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10310#define VIDEO_MODE_BURST (3 << 0)
10311
4ad83e94 10312#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10313#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10314#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10315#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10316#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10317#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10318#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10319#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10320#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10321#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10322#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10323#define CLOCKSTOP (1 << 1)
10324#define EOT_DISABLE (1 << 0)
10325
4ad83e94 10326#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10327#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10328#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10329#define LP_BYTECLK_SHIFT 0
10330#define LP_BYTECLK_MASK (0xffff << 0)
10331
b426f985
D
10332#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10333#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10334#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10335
10336#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10337#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10338#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10339
3230bf14 10340/* bits 31:0 */
4ad83e94 10341#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10342#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10343#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10344
10345/* bits 31:0 */
4ad83e94 10346#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10347#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10348#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10349
4ad83e94 10350#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10351#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10352#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10353#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10354#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10355#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10356#define LONG_PACKET_WORD_COUNT_SHIFT 8
10357#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10358#define SHORT_PACKET_PARAM_SHIFT 8
10359#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10360#define VIRTUAL_CHANNEL_SHIFT 6
10361#define VIRTUAL_CHANNEL_MASK (3 << 6)
10362#define DATA_TYPE_SHIFT 0
395b2913 10363#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10364/* data type values, see include/video/mipi_display.h */
10365
4ad83e94 10366#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10367#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10368#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10369#define DPI_FIFO_EMPTY (1 << 28)
10370#define DBI_FIFO_EMPTY (1 << 27)
10371#define LP_CTRL_FIFO_EMPTY (1 << 26)
10372#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10373#define LP_CTRL_FIFO_FULL (1 << 24)
10374#define HS_CTRL_FIFO_EMPTY (1 << 18)
10375#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10376#define HS_CTRL_FIFO_FULL (1 << 16)
10377#define LP_DATA_FIFO_EMPTY (1 << 10)
10378#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10379#define LP_DATA_FIFO_FULL (1 << 8)
10380#define HS_DATA_FIFO_EMPTY (1 << 2)
10381#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10382#define HS_DATA_FIFO_FULL (1 << 0)
10383
4ad83e94 10384#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10385#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10386#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10387#define DBI_HS_LP_MODE_MASK (1 << 0)
10388#define DBI_LP_MODE (1 << 0)
10389#define DBI_HS_MODE (0 << 0)
10390
4ad83e94 10391#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10392#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10393#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10394#define EXIT_ZERO_COUNT_SHIFT 24
10395#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10396#define TRAIL_COUNT_SHIFT 16
10397#define TRAIL_COUNT_MASK (0x1f << 16)
10398#define CLK_ZERO_COUNT_SHIFT 8
10399#define CLK_ZERO_COUNT_MASK (0xff << 8)
10400#define PREPARE_COUNT_SHIFT 0
10401#define PREPARE_COUNT_MASK (0x3f << 0)
10402
146cdf3f
MC
10403#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10404#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10405#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10406 _ICL_DSI_T_INIT_MASTER_0,\
10407 _ICL_DSI_T_INIT_MASTER_1)
10408
33868a91
MC
10409#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10410#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10411#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10412 _DPHY_CLK_TIMING_PARAM_0,\
10413 _DPHY_CLK_TIMING_PARAM_1)
10414#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10415#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10416#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10417 _DSI_CLK_TIMING_PARAM_0,\
10418 _DSI_CLK_TIMING_PARAM_1)
10419#define CLK_PREPARE_OVERRIDE (1 << 31)
10420#define CLK_PREPARE(x) ((x) << 28)
10421#define CLK_PREPARE_MASK (0x7 << 28)
10422#define CLK_PREPARE_SHIFT 28
10423#define CLK_ZERO_OVERRIDE (1 << 27)
10424#define CLK_ZERO(x) ((x) << 20)
10425#define CLK_ZERO_MASK (0xf << 20)
10426#define CLK_ZERO_SHIFT 20
10427#define CLK_PRE_OVERRIDE (1 << 19)
10428#define CLK_PRE(x) ((x) << 16)
10429#define CLK_PRE_MASK (0x3 << 16)
10430#define CLK_PRE_SHIFT 16
10431#define CLK_POST_OVERRIDE (1 << 15)
10432#define CLK_POST(x) ((x) << 8)
10433#define CLK_POST_MASK (0x7 << 8)
10434#define CLK_POST_SHIFT 8
10435#define CLK_TRAIL_OVERRIDE (1 << 7)
10436#define CLK_TRAIL(x) ((x) << 0)
10437#define CLK_TRAIL_MASK (0xf << 0)
10438#define CLK_TRAIL_SHIFT 0
10439
10440#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10441#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10442#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10443 _DPHY_DATA_TIMING_PARAM_0,\
10444 _DPHY_DATA_TIMING_PARAM_1)
10445#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10446#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10447#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10448 _DSI_DATA_TIMING_PARAM_0,\
10449 _DSI_DATA_TIMING_PARAM_1)
10450#define HS_PREPARE_OVERRIDE (1 << 31)
10451#define HS_PREPARE(x) ((x) << 24)
10452#define HS_PREPARE_MASK (0x7 << 24)
10453#define HS_PREPARE_SHIFT 24
10454#define HS_ZERO_OVERRIDE (1 << 23)
10455#define HS_ZERO(x) ((x) << 16)
10456#define HS_ZERO_MASK (0xf << 16)
10457#define HS_ZERO_SHIFT 16
10458#define HS_TRAIL_OVERRIDE (1 << 15)
10459#define HS_TRAIL(x) ((x) << 8)
10460#define HS_TRAIL_MASK (0x7 << 8)
10461#define HS_TRAIL_SHIFT 8
10462#define HS_EXIT_OVERRIDE (1 << 7)
10463#define HS_EXIT(x) ((x) << 0)
10464#define HS_EXIT_MASK (0x7 << 0)
10465#define HS_EXIT_SHIFT 0
10466
35c37ade
MC
10467#define _DPHY_TA_TIMING_PARAM_0 0x162188
10468#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10469#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10470 _DPHY_TA_TIMING_PARAM_0,\
10471 _DPHY_TA_TIMING_PARAM_1)
10472#define _DSI_TA_TIMING_PARAM_0 0x6b098
10473#define _DSI_TA_TIMING_PARAM_1 0x6b898
10474#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10475 _DSI_TA_TIMING_PARAM_0,\
10476 _DSI_TA_TIMING_PARAM_1)
10477#define TA_SURE_OVERRIDE (1 << 31)
10478#define TA_SURE(x) ((x) << 16)
10479#define TA_SURE_MASK (0x1f << 16)
10480#define TA_SURE_SHIFT 16
10481#define TA_GO_OVERRIDE (1 << 15)
10482#define TA_GO(x) ((x) << 8)
10483#define TA_GO_MASK (0xf << 8)
10484#define TA_GO_SHIFT 8
10485#define TA_GET_OVERRIDE (1 << 7)
10486#define TA_GET(x) ((x) << 0)
10487#define TA_GET_MASK (0xf << 0)
10488#define TA_GET_SHIFT 0
10489
5ffce254
MC
10490/* DSI transcoder configuration */
10491#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10492#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10493#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10494 _DSI_TRANS_FUNC_CONF_0,\
10495 _DSI_TRANS_FUNC_CONF_1)
10496#define OP_MODE_MASK (0x3 << 28)
10497#define OP_MODE_SHIFT 28
10498#define CMD_MODE_NO_GATE (0x0 << 28)
10499#define CMD_MODE_TE_GATE (0x1 << 28)
10500#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10501#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10502#define LINK_READY (1 << 20)
10503#define PIX_FMT_MASK (0x3 << 16)
10504#define PIX_FMT_SHIFT 16
10505#define PIX_FMT_RGB565 (0x0 << 16)
10506#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10507#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10508#define PIX_FMT_RGB888 (0x3 << 16)
10509#define PIX_FMT_RGB101010 (0x4 << 16)
10510#define PIX_FMT_RGB121212 (0x5 << 16)
10511#define PIX_FMT_COMPRESSED (0x6 << 16)
10512#define BGR_TRANSMISSION (1 << 15)
10513#define PIX_VIRT_CHAN(x) ((x) << 12)
10514#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10515#define PIX_VIRT_CHAN_SHIFT 12
10516#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10517#define PIX_BUF_THRESHOLD_SHIFT 10
10518#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10519#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10520#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10521#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10522#define CONTINUOUS_CLK_MASK (0x3 << 8)
10523#define CONTINUOUS_CLK_SHIFT 8
10524#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10525#define CLK_HS_OR_LP (0x2 << 8)
10526#define CLK_HS_CONTINUOUS (0x3 << 8)
10527#define LINK_CALIBRATION_MASK (0x3 << 4)
10528#define LINK_CALIBRATION_SHIFT 4
10529#define CALIBRATION_DISABLED (0x0 << 4)
10530#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10531#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10532#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10533#define EOTP_DISABLED (1 << 0)
10534
60230aac
MC
10535#define _DSI_CMD_RXCTL_0 0x6b0d4
10536#define _DSI_CMD_RXCTL_1 0x6b8d4
10537#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10538 _DSI_CMD_RXCTL_0,\
10539 _DSI_CMD_RXCTL_1)
10540#define READ_UNLOADS_DW (1 << 16)
10541#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10542#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10543#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10544#define RECEIVED_RESET_TRIGGER (1 << 12)
10545#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10546#define RECEIVED_CRC_WAS_LOST (1 << 10)
10547#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10548#define NUMBER_RX_PLOAD_DW_SHIFT 0
10549
10550#define _DSI_CMD_TXCTL_0 0x6b0d0
10551#define _DSI_CMD_TXCTL_1 0x6b8d0
10552#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10553 _DSI_CMD_TXCTL_0,\
10554 _DSI_CMD_TXCTL_1)
10555#define KEEP_LINK_IN_HS (1 << 24)
10556#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10557#define FREE_HEADER_CREDIT_SHIFT 0x8
10558#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10559#define FREE_PLOAD_CREDIT_SHIFT 0
10560#define MAX_HEADER_CREDIT 0x10
10561#define MAX_PLOAD_CREDIT 0x40
10562
808517e2
MC
10563#define _DSI_CMD_TXHDR_0 0x6b100
10564#define _DSI_CMD_TXHDR_1 0x6b900
10565#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10566 _DSI_CMD_TXHDR_0,\
10567 _DSI_CMD_TXHDR_1)
10568#define PAYLOAD_PRESENT (1 << 31)
10569#define LP_DATA_TRANSFER (1 << 30)
10570#define VBLANK_FENCE (1 << 29)
10571#define PARAM_WC_MASK (0xffff << 8)
10572#define PARAM_WC_LOWER_SHIFT 8
10573#define PARAM_WC_UPPER_SHIFT 16
10574#define VC_MASK (0x3 << 6)
10575#define VC_SHIFT 6
10576#define DT_MASK (0x3f << 0)
10577#define DT_SHIFT 0
10578
10579#define _DSI_CMD_TXPYLD_0 0x6b104
10580#define _DSI_CMD_TXPYLD_1 0x6b904
10581#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10582 _DSI_CMD_TXPYLD_0,\
10583 _DSI_CMD_TXPYLD_1)
10584
60230aac
MC
10585#define _DSI_LP_MSG_0 0x6b0d8
10586#define _DSI_LP_MSG_1 0x6b8d8
10587#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10588 _DSI_LP_MSG_0,\
10589 _DSI_LP_MSG_1)
10590#define LPTX_IN_PROGRESS (1 << 17)
10591#define LINK_IN_ULPS (1 << 16)
10592#define LINK_ULPS_TYPE_LP11 (1 << 8)
10593#define LINK_ENTER_ULPS (1 << 0)
10594
8bffd204
MC
10595/* DSI timeout registers */
10596#define _DSI_HSTX_TO_0 0x6b044
10597#define _DSI_HSTX_TO_1 0x6b844
10598#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10599 _DSI_HSTX_TO_0,\
10600 _DSI_HSTX_TO_1)
10601#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10602#define HSTX_TIMEOUT_VALUE_SHIFT 16
10603#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10604#define HSTX_TIMED_OUT (1 << 0)
10605
10606#define _DSI_LPRX_HOST_TO_0 0x6b048
10607#define _DSI_LPRX_HOST_TO_1 0x6b848
10608#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10609 _DSI_LPRX_HOST_TO_0,\
10610 _DSI_LPRX_HOST_TO_1)
10611#define LPRX_TIMED_OUT (1 << 16)
10612#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10613#define LPRX_TIMEOUT_VALUE_SHIFT 0
10614#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10615
10616#define _DSI_PWAIT_TO_0 0x6b040
10617#define _DSI_PWAIT_TO_1 0x6b840
10618#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10619 _DSI_PWAIT_TO_0,\
10620 _DSI_PWAIT_TO_1)
10621#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10622#define PRESET_TIMEOUT_VALUE_SHIFT 16
10623#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10624#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10625#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10626#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10627
10628#define _DSI_TA_TO_0 0x6b04c
10629#define _DSI_TA_TO_1 0x6b84c
10630#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10631 _DSI_TA_TO_0,\
10632 _DSI_TA_TO_1)
10633#define TA_TIMED_OUT (1 << 16)
10634#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10635#define TA_TIMEOUT_VALUE_SHIFT 0
10636#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10637
3230bf14 10638/* bits 31:0 */
4ad83e94 10639#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10640#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10641#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10642
10643#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10644#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10645#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10646#define LP_HS_SSW_CNT_SHIFT 16
10647#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10648#define HS_LP_PWR_SW_CNT_SHIFT 0
10649#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10650
4ad83e94 10651#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10652#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10653#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10654#define STOP_STATE_STALL_COUNTER_SHIFT 0
10655#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10656
4ad83e94 10657#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10658#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10659#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10660#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10661#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10662#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10663#define RX_CONTENTION_DETECTED (1 << 0)
10664
10665/* XXX: only pipe A ?!? */
4ad83e94 10666#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10667#define DBI_TYPEC_ENABLE (1 << 31)
10668#define DBI_TYPEC_WIP (1 << 30)
10669#define DBI_TYPEC_OPTION_SHIFT 28
10670#define DBI_TYPEC_OPTION_MASK (3 << 28)
10671#define DBI_TYPEC_FREQ_SHIFT 24
10672#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10673#define DBI_TYPEC_OVERRIDE (1 << 8)
10674#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10675#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10676
10677
10678/* MIPI adapter registers */
10679
4ad83e94 10680#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10681#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10682#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10683#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10684#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10685#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10686#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10687#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10688#define READ_REQUEST_PRIORITY_SHIFT 3
10689#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10690#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10691#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10692#define RGB_FLIP_TO_BGR (1 << 2)
10693
6b93e9c8 10694#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10695#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10696#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10697#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10698#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10699#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10700#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10701#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10702#define GLK_LP_WAKE (1 << 22)
10703#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10704#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10705#define GLK_FIREWALL_ENABLE (1 << 16)
10706#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10707#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10708#define BXT_DSC_ENABLE (1 << 3)
10709#define BXT_RGB_FLIP (1 << 2)
10710#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10711#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10712
4ad83e94 10713#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10714#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10715#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10716#define DATA_MEM_ADDRESS_SHIFT 5
10717#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10718#define DATA_VALID (1 << 0)
10719
4ad83e94 10720#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10721#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10722#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10723#define DATA_LENGTH_SHIFT 0
10724#define DATA_LENGTH_MASK (0xfffff << 0)
10725
4ad83e94 10726#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10727#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10728#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10729#define COMMAND_MEM_ADDRESS_SHIFT 5
10730#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10731#define AUTO_PWG_ENABLE (1 << 2)
10732#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10733#define COMMAND_VALID (1 << 0)
10734
4ad83e94 10735#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10736#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10737#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10738#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10739#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10740
4ad83e94 10741#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10742#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10743#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10744
4ad83e94 10745#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10746#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10747#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10748#define READ_DATA_VALID(n) (1 << (n))
10749
a57c774a 10750/* For UMS only (deprecated): */
5c969aa7
DL
10751#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10752#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 10753
3bbaba0c 10754/* MOCS (Memory Object Control State) registers */
f0f59a00 10755#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10756
f0f59a00
VS
10757#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10758#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10759#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10760#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10761#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10762/* Media decoder 2 MOCS registers */
10763#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10764
73f4e8a3
OM
10765#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10766#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10767#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10768#define PMFLUSHDONE_LNEBLK (1 << 22)
10769
d5165ebd
TG
10770/* gamt regs */
10771#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10772#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10773#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10774#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10775#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10776
93564044
VS
10777#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10778#define MMCD_PCLA (1 << 31)
10779#define MMCD_HOTSPOT_EN (1 << 27)
10780
ad186f3f
PZ
10781#define _ICL_PHY_MISC_A 0x64C00
10782#define _ICL_PHY_MISC_B 0x64C04
10783#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10784 _ICL_PHY_MISC_B)
10785#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10786
2efbb2f0 10787/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10788#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10789#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10790#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10791#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10792#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10793#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10794#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10795 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10796 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10797#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10798 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10799 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10800#define DSC_VBR_ENABLE (1 << 19)
10801#define DSC_422_ENABLE (1 << 18)
10802#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10803#define DSC_BLOCK_PREDICTION (1 << 16)
10804#define DSC_LINE_BUF_DEPTH_SHIFT 12
10805#define DSC_BPC_SHIFT 8
10806#define DSC_VER_MIN_SHIFT 4
10807#define DSC_VER_MAJ (0x1 << 0)
10808
6f15a7de
AS
10809#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10810#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10811#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10812#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10813#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10814#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10815#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10816 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10817 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10818#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10819 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10820 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10821#define DSC_BPP(bpp) ((bpp) << 0)
10822
6f15a7de
AS
10823#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10824#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10825#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10826#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10827#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10828#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10829#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10830 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10831 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10832#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10833 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10834 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10835#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10836#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10837
6f15a7de
AS
10838#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10839#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10840#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10841#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10842#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10843#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10844#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10845 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10846 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10847#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10848 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10849 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10850#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10851#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10852
6f15a7de
AS
10853#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10854#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10855#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10856#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10857#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10858#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10859#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10860 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10861 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10862#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10863 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
10864 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10865#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10866#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10867
6f15a7de
AS
10868#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10869#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10870#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10871#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10872#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10873#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10874#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10875 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10876 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10877#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10878 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 10879 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 10880#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
10881#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10882
6f15a7de
AS
10883#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10884#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
10885#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10886#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10887#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10888#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10889#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10890 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10891 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10892#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10893 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10894 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
10895#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10896#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
10897#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10898#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10899
6f15a7de
AS
10900#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10901#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
10902#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10903#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10904#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10905#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10906#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10907 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10908 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10909#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10910 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10911 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10912#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10913#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10914
6f15a7de
AS
10915#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10916#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
10917#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10918#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10919#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10920#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10921#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10922 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10923 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10924#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10925 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10926 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10927#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10928#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10929
6f15a7de
AS
10930#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10931#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
10932#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10933#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10934#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10935#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10936#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10937 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10938 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10939#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10940 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10941 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10942#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10943#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10944
6f15a7de
AS
10945#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
10946#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
10947#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10948#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10949#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10950#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10951#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10952 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10953 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10954#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10955 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10956 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10957#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10958#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10959#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10960#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10961
6f15a7de
AS
10962#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
10963#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
10964#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10965#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10966#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10967#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10968#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10969 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10970 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10971#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10972 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10973 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10974
6f15a7de
AS
10975#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
10976#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
10977#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10978#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10979#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10980#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10981#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10982 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10983 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10984#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10985 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10986 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10987
6f15a7de
AS
10988#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
10989#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
10990#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10991#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10992#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10993#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10994#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10995 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10996 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10997#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10998 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10999 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11000
6f15a7de
AS
11001#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11002#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11003#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11004#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11005#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11006#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11007#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11008 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11009 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11010#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11011 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11012 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11013
6f15a7de
AS
11014#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11015#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11016#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11017#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11018#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11019#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11020#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11021 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11022 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11023#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11024 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11025 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11026
6f15a7de
AS
11027#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11028#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11029#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11030#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11031#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11032#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11033#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11034 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11035 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11036#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11037 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11038 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11039#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11040#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11041#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11042
dbda5111
AS
11043/* Icelake Rate Control Buffer Threshold Registers */
11044#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11045#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11046#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11047#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11048#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11049#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11050#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11051#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11052#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11053#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11054#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11055#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11056#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11057 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11058 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11059#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11060 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11061 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11062#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11063 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11064 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11065#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11066 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11067 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11068
11069#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11070#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11071#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11072#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11073#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11074#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11075#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11076#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11077#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11078#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11079#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11080#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11081#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11082 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11083 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11084#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11085 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11086 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11087#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11088 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11089 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11090#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11091 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11092 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11093
b9fcddab
PZ
11094#define PORT_TX_DFLEXDPSP _MMIO(0x1638A0)
11095#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11096#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11097#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11098#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11099#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11100
39d1e234
PZ
11101#define PORT_TX_DFLEXDPPMS _MMIO(0x163890)
11102#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11103
11104#define PORT_TX_DFLEXDPCSSS _MMIO(0x163894)
11105#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11106
585fb111 11107#endif /* _I915_REG_H_ */