]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drivers/gpu/drm/i915/dma: style fixes
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
7ec55f46
DL
279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 287#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 288#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 295#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 296#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 297#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 301
9435373e
RV
302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
585fb111
JB
307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 352#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 354#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 369
3a6fa984
BV
370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 421
5947de9b
BV
422/*
423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
113a0476
BV
442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
180b813c
KG
451#define OACONTROL 0x2360
452
220375aa
BV
453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
dc96e9b8
CW
459/*
460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
57f350b6 467/*
5a09ae9f
JN
468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
f3419158 477#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
a09caddd 481#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 486#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
30a970c6
JB
490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
30a970c6
JB
493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
02f4c9e0
CML
515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 522
5a09ae9f
JN
523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 526#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
2b6b3a09
D
532#define PUNIT_GPU_STATUS_REG 0xdb
533#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
534#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
535#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
536#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
537
538#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
539#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
540#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
541
5a09ae9f
JN
542#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
543#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
544#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
545#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
546#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
547#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
548#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
549#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
550#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
551#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
552
be4fc046 553/* vlv2 north clock has */
24eb2d59
CML
554#define CCK_FUSE_REG 0x8
555#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 556#define CCK_REG_DSI_PLL_FUSE 0x44
557#define CCK_REG_DSI_PLL_CONTROL 0x48
558#define DSI_PLL_VCO_EN (1 << 31)
559#define DSI_PLL_LDO_GATE (1 << 30)
560#define DSI_PLL_P1_POST_DIV_SHIFT 17
561#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
562#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
563#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
564#define DSI_PLL_MUX_MASK (3 << 9)
565#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
566#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
567#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
568#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
569#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
570#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
571#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
572#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
573#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
574#define DSI_PLL_LOCK (1 << 0)
575#define CCK_REG_DSI_PLL_DIVIDER 0x4c
576#define DSI_PLL_LFSR (1 << 31)
577#define DSI_PLL_FRACTION_EN (1 << 30)
578#define DSI_PLL_FRAC_COUNTER_SHIFT 27
579#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
580#define DSI_PLL_USYNC_CNT_SHIFT 18
581#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
582#define DSI_PLL_N1_DIV_SHIFT 16
583#define DSI_PLL_N1_DIV_MASK (3 << 16)
584#define DSI_PLL_M1_DIV_SHIFT 0
585#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 586#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 587
0e767189
VS
588/**
589 * DOC: DPIO
590 *
591 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
592 * ports. DPIO is the name given to such a display PHY. These PHYs
593 * don't follow the standard programming model using direct MMIO
594 * registers, and instead their registers must be accessed trough IOSF
595 * sideband. VLV has one such PHY for driving ports B and C, and CHV
596 * adds another PHY for driving port D. Each PHY responds to specific
597 * IOSF-SB port.
598 *
599 * Each display PHY is made up of one or two channels. Each channel
600 * houses a common lane part which contains the PLL and other common
601 * logic. CH0 common lane also contains the IOSF-SB logic for the
602 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
603 * must be running when any DPIO registers are accessed.
604 *
605 * In addition to having their own registers, the PHYs are also
606 * controlled through some dedicated signals from the display
607 * controller. These include PLL reference clock enable, PLL enable,
608 * and CRI clock selection, for example.
609 *
610 * Eeach channel also has two splines (also called data lanes), and
611 * each spline is made up of one Physical Access Coding Sub-Layer
612 * (PCS) block and two TX lanes. So each channel has two PCS blocks
613 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
614 * data/clock pairs depending on the output type.
615 *
616 * Additionally the PHY also contains an AUX lane with AUX blocks
617 * for each channel. This is used for DP AUX communication, but
618 * this fact isn't really relevant for the driver since AUX is
619 * controlled from the display controller side. No DPIO registers
620 * need to be accessed during AUX communication,
621 *
622 * Generally the common lane corresponds to the pipe and
623 * the spline (PCS/TX) correponds to the port.
624 *
625 * For dual channel PHY (VLV/CHV):
626 *
627 * pipe A == CMN/PLL/REF CH0
54d9d493 628 *
0e767189
VS
629 * pipe B == CMN/PLL/REF CH1
630 *
631 * port B == PCS/TX CH0
632 *
633 * port C == PCS/TX CH1
634 *
635 * This is especially important when we cross the streams
636 * ie. drive port B with pipe B, or port C with pipe A.
637 *
638 * For single channel PHY (CHV):
639 *
640 * pipe C == CMN/PLL/REF CH0
641 *
642 * port D == PCS/TX CH0
643 *
644 * Note: digital port B is DDI0, digital port C is DDI1,
645 * digital port D is DDI2
646 */
647/*
648 * Dual channel PHY (VLV/CHV)
649 * ---------------------------------
650 * | CH0 | CH1 |
651 * | CMN/PLL/REF | CMN/PLL/REF |
652 * |---------------|---------------| Display PHY
653 * | PCS01 | PCS23 | PCS01 | PCS23 |
654 * |-------|-------|-------|-------|
655 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
656 * ---------------------------------
657 * | DDI0 | DDI1 | DP/HDMI ports
658 * ---------------------------------
598fac6b 659 *
0e767189
VS
660 * Single channel PHY (CHV)
661 * -----------------
662 * | CH0 |
663 * | CMN/PLL/REF |
664 * |---------------| Display PHY
665 * | PCS01 | PCS23 |
666 * |-------|-------|
667 * |TX0|TX1|TX2|TX3|
668 * -----------------
669 * | DDI2 | DP/HDMI port
670 * -----------------
57f350b6 671 */
5a09ae9f 672#define DPIO_DEVFN 0
5a09ae9f 673
54d9d493 674#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
675#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
676#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
677#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 678#define DPIO_CMNRST (1<<0)
57f350b6 679
e4607fcf
CML
680#define DPIO_PHY(pipe) ((pipe) >> 1)
681#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
682
598fac6b
DV
683/*
684 * Per pipe/PLL DPIO regs
685 */
ab3c759a 686#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 687#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
688#define DPIO_POST_DIV_DAC 0
689#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
690#define DPIO_POST_DIV_LVDS1 2
691#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
692#define DPIO_K_SHIFT (24) /* 4 bits */
693#define DPIO_P1_SHIFT (21) /* 3 bits */
694#define DPIO_P2_SHIFT (16) /* 5 bits */
695#define DPIO_N_SHIFT (12) /* 4 bits */
696#define DPIO_ENABLE_CALIBRATION (1<<11)
697#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
698#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
699#define _VLV_PLL_DW3_CH1 0x802c
700#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 701
ab3c759a 702#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
703#define DPIO_REFSEL_OVERRIDE 27
704#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
705#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
706#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 707#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
708#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
709#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
710#define _VLV_PLL_DW5_CH1 0x8034
711#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 712
ab3c759a
CML
713#define _VLV_PLL_DW7_CH0 0x801c
714#define _VLV_PLL_DW7_CH1 0x803c
715#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 716
ab3c759a
CML
717#define _VLV_PLL_DW8_CH0 0x8040
718#define _VLV_PLL_DW8_CH1 0x8060
719#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 720
ab3c759a
CML
721#define VLV_PLL_DW9_BCAST 0xc044
722#define _VLV_PLL_DW9_CH0 0x8044
723#define _VLV_PLL_DW9_CH1 0x8064
724#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 725
ab3c759a
CML
726#define _VLV_PLL_DW10_CH0 0x8048
727#define _VLV_PLL_DW10_CH1 0x8068
728#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 729
ab3c759a
CML
730#define _VLV_PLL_DW11_CH0 0x804c
731#define _VLV_PLL_DW11_CH1 0x806c
732#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 733
ab3c759a
CML
734/* Spec for ref block start counts at DW10 */
735#define VLV_REF_DW13 0x80ac
598fac6b 736
ab3c759a 737#define VLV_CMN_DW0 0x8100
dc96e9b8 738
598fac6b
DV
739/*
740 * Per DDI channel DPIO regs
741 */
742
ab3c759a
CML
743#define _VLV_PCS_DW0_CH0 0x8200
744#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
745#define DPIO_PCS_TX_LANE2_RESET (1<<16)
746#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 747#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 748
97fd4d5c
VS
749#define _VLV_PCS01_DW0_CH0 0x200
750#define _VLV_PCS23_DW0_CH0 0x400
751#define _VLV_PCS01_DW0_CH1 0x2600
752#define _VLV_PCS23_DW0_CH1 0x2800
753#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
754#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
755
ab3c759a
CML
756#define _VLV_PCS_DW1_CH0 0x8204
757#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 758#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
759#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
760#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
761#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
762#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
763#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
764
97fd4d5c
VS
765#define _VLV_PCS01_DW1_CH0 0x204
766#define _VLV_PCS23_DW1_CH0 0x404
767#define _VLV_PCS01_DW1_CH1 0x2604
768#define _VLV_PCS23_DW1_CH1 0x2804
769#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
770#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
771
ab3c759a
CML
772#define _VLV_PCS_DW8_CH0 0x8220
773#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
774#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
775#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
776#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
777
778#define _VLV_PCS01_DW8_CH0 0x0220
779#define _VLV_PCS23_DW8_CH0 0x0420
780#define _VLV_PCS01_DW8_CH1 0x2620
781#define _VLV_PCS23_DW8_CH1 0x2820
782#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
783#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
784
785#define _VLV_PCS_DW9_CH0 0x8224
786#define _VLV_PCS_DW9_CH1 0x8424
787#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
788
9d556c99
CML
789#define _CHV_PCS_DW10_CH0 0x8228
790#define _CHV_PCS_DW10_CH1 0x8428
791#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
792#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
793#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
794
1966e59e
VS
795#define _VLV_PCS01_DW10_CH0 0x0228
796#define _VLV_PCS23_DW10_CH0 0x0428
797#define _VLV_PCS01_DW10_CH1 0x2628
798#define _VLV_PCS23_DW10_CH1 0x2828
799#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
800#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
801
ab3c759a
CML
802#define _VLV_PCS_DW11_CH0 0x822c
803#define _VLV_PCS_DW11_CH1 0x842c
804#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
805
806#define _VLV_PCS_DW12_CH0 0x8230
807#define _VLV_PCS_DW12_CH1 0x8430
808#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
809
810#define _VLV_PCS_DW14_CH0 0x8238
811#define _VLV_PCS_DW14_CH1 0x8438
812#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
813
814#define _VLV_PCS_DW23_CH0 0x825c
815#define _VLV_PCS_DW23_CH1 0x845c
816#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
817
818#define _VLV_TX_DW2_CH0 0x8288
819#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
820#define DPIO_SWING_MARGIN_SHIFT 16
821#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
822#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
823#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
824
825#define _VLV_TX_DW3_CH0 0x828c
826#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
827/* The following bit for CHV phy */
828#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
829#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
830
831#define _VLV_TX_DW4_CH0 0x8290
832#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
833#define DPIO_SWING_DEEMPH9P5_SHIFT 24
834#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
835#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
836
837#define _VLV_TX3_DW4_CH0 0x690
838#define _VLV_TX3_DW4_CH1 0x2a90
839#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
840
841#define _VLV_TX_DW5_CH0 0x8294
842#define _VLV_TX_DW5_CH1 0x8494
598fac6b 843#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
844#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
845
846#define _VLV_TX_DW11_CH0 0x82ac
847#define _VLV_TX_DW11_CH1 0x84ac
848#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
849
850#define _VLV_TX_DW14_CH0 0x82b8
851#define _VLV_TX_DW14_CH1 0x84b8
852#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 853
9d556c99
CML
854/* CHV dpPhy registers */
855#define _CHV_PLL_DW0_CH0 0x8000
856#define _CHV_PLL_DW0_CH1 0x8180
857#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
858
859#define _CHV_PLL_DW1_CH0 0x8004
860#define _CHV_PLL_DW1_CH1 0x8184
861#define DPIO_CHV_N_DIV_SHIFT 8
862#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
863#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
864
865#define _CHV_PLL_DW2_CH0 0x8008
866#define _CHV_PLL_DW2_CH1 0x8188
867#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
868
869#define _CHV_PLL_DW3_CH0 0x800c
870#define _CHV_PLL_DW3_CH1 0x818c
871#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
872#define DPIO_CHV_FIRST_MOD (0 << 8)
873#define DPIO_CHV_SECOND_MOD (1 << 8)
874#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
875#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
876
877#define _CHV_PLL_DW6_CH0 0x8018
878#define _CHV_PLL_DW6_CH1 0x8198
879#define DPIO_CHV_GAIN_CTRL_SHIFT 16
880#define DPIO_CHV_INT_COEFF_SHIFT 8
881#define DPIO_CHV_PROP_COEFF_SHIFT 0
882#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
883
b9e5ac3c
VS
884#define _CHV_CMN_DW5_CH0 0x8114
885#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
886#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
887#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
888#define CHV_BUFRIGHTENA1_MASK (3 << 20)
889#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
890#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
891#define CHV_BUFLEFTENA1_FORCE (3 << 22)
892#define CHV_BUFLEFTENA1_MASK (3 << 22)
893
9d556c99
CML
894#define _CHV_CMN_DW13_CH0 0x8134
895#define _CHV_CMN_DW0_CH1 0x8080
896#define DPIO_CHV_S1_DIV_SHIFT 21
897#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
898#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
899#define DPIO_CHV_K_DIV_SHIFT 4
900#define DPIO_PLL_FREQLOCK (1 << 1)
901#define DPIO_PLL_LOCK (1 << 0)
902#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
903
904#define _CHV_CMN_DW14_CH0 0x8138
905#define _CHV_CMN_DW1_CH1 0x8084
906#define DPIO_AFC_RECAL (1 << 14)
907#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
908#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
909#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
910#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
911#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
912#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
913#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
914#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
915#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
916#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
917
9197c88b
VS
918#define _CHV_CMN_DW19_CH0 0x814c
919#define _CHV_CMN_DW6_CH1 0x8098
920#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
921#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
922
9d556c99
CML
923#define CHV_CMN_DW30 0x8178
924#define DPIO_LRC_BYPASS (1 << 3)
925
926#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
927 (lane) * 0x200 + (offset))
928
f72df8db
VS
929#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
930#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
931#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
932#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
933#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
934#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
935#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
936#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
937#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
938#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
939#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
940#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
941#define DPIO_FRC_LATENCY_SHFIT 8
942#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
943#define DPIO_UPAR_SHIFT 30
585fb111 944/*
de151cf6 945 * Fence registers
585fb111 946 */
de151cf6 947#define FENCE_REG_830_0 0x2000
dc529a4f 948#define FENCE_REG_945_8 0x3000
de151cf6
JB
949#define I830_FENCE_START_MASK 0x07f80000
950#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 951#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
952#define I830_FENCE_PITCH_SHIFT 4
953#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 954#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 955#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 956#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
957
958#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 959#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 960
de151cf6
JB
961#define FENCE_REG_965_0 0x03000
962#define I965_FENCE_PITCH_SHIFT 2
963#define I965_FENCE_TILING_Y_SHIFT 1
964#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 965#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 966
4e901fdc
EA
967#define FENCE_REG_SANDYBRIDGE_0 0x100000
968#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 969#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 970
2b6b3a09 971
f691e2f4
DV
972/* control register for cpu gtt access */
973#define TILECTL 0x101000
974#define TILECTL_SWZCTL (1 << 0)
975#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
976#define TILECTL_BACKSNOOP_DIS (1 << 3)
977
de151cf6
JB
978/*
979 * Instruction and interrupt control regs
980 */
63eeaf38 981#define PGTBL_ER 0x02024
333e9fe9
DV
982#define RENDER_RING_BASE 0x02000
983#define BSD_RING_BASE 0x04000
984#define GEN6_BSD_RING_BASE 0x12000
845f74a7 985#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 986#define VEBOX_RING_BASE 0x1a000
549f7365 987#define BLT_RING_BASE 0x22000
3d281d8c
DV
988#define RING_TAIL(base) ((base)+0x30)
989#define RING_HEAD(base) ((base)+0x34)
990#define RING_START(base) ((base)+0x38)
991#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
992#define RING_SYNC_0(base) ((base)+0x40)
993#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
994#define RING_SYNC_2(base) ((base)+0x48)
995#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
996#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
997#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
998#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
999#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1000#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1001#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1002#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1003#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1004#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1005#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1006#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1007#define GEN6_NOSYNC 0
8fd26859 1008#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1009#define RING_HWS_PGA(base) ((base)+0x80)
1010#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1011
1012#define GEN7_WR_WATERMARK 0x4028
1013#define GEN7_GFX_PRIO_CTRL 0x402C
1014#define ARB_MODE 0x4030
f691e2f4
DV
1015#define ARB_MODE_SWIZZLE_SNB (1<<4)
1016#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1017#define GEN7_GFX_PEND_TLB0 0x4034
1018#define GEN7_GFX_PEND_TLB1 0x4038
1019/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1020#define GEN7_LRA_LIMITS_BASE 0x403C
1021#define GEN7_LRA_LIMITS_REG_NUM 13
1022#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1023#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1024
31a5336e 1025#define GAMTARBMODE 0x04a08
4afe8d33 1026#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1027#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1028#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1029#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1030#define RING_FAULT_GTTSEL_MASK (1<<11)
1031#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1032#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1033#define RING_FAULT_VALID (1<<0)
33f3f518 1034#define DONE_REG 0x40b0
fbe5d36e 1035#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1036#define BSD_HWS_PGA_GEN7 (0x04180)
1037#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1038#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1039#define RING_ACTHD(base) ((base)+0x74)
50877445 1040#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1041#define RING_NOPID(base) ((base)+0x94)
0f46832f 1042#define RING_IMR(base) ((base)+0xa8)
c0c7babc 1043#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1044#define TAIL_ADDR 0x001FFFF8
1045#define HEAD_WRAP_COUNT 0xFFE00000
1046#define HEAD_WRAP_ONE 0x00200000
1047#define HEAD_ADDR 0x001FFFFC
1048#define RING_NR_PAGES 0x001FF000
1049#define RING_REPORT_MASK 0x00000006
1050#define RING_REPORT_64K 0x00000002
1051#define RING_REPORT_128K 0x00000004
1052#define RING_NO_REPORT 0x00000000
1053#define RING_VALID_MASK 0x00000001
1054#define RING_VALID 0x00000001
1055#define RING_INVALID 0x00000000
4b60e5cb
CW
1056#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1057#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1058#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1059
1060#define GEN7_TLB_RD_ADDR 0x4700
1061
8168bd48
CW
1062#if 0
1063#define PRB0_TAIL 0x02030
1064#define PRB0_HEAD 0x02034
1065#define PRB0_START 0x02038
1066#define PRB0_CTL 0x0203c
585fb111
JB
1067#define PRB1_TAIL 0x02040 /* 915+ only */
1068#define PRB1_HEAD 0x02044 /* 915+ only */
1069#define PRB1_START 0x02048 /* 915+ only */
1070#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1071#endif
63eeaf38
JB
1072#define IPEIR_I965 0x02064
1073#define IPEHR_I965 0x02068
1074#define INSTDONE_I965 0x0206c
d53bd484
BW
1075#define GEN7_INSTDONE_1 0x0206c
1076#define GEN7_SC_INSTDONE 0x07100
1077#define GEN7_SAMPLER_INSTDONE 0x0e160
1078#define GEN7_ROW_INSTDONE 0x0e164
1079#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1080#define RING_IPEIR(base) ((base)+0x64)
1081#define RING_IPEHR(base) ((base)+0x68)
1082#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1083#define RING_INSTPS(base) ((base)+0x70)
1084#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1085#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1086#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1087#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1088#define INSTPS 0x02070 /* 965+ only */
1089#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1090#define ACTHD_I965 0x02074
1091#define HWS_PGA 0x02080
1092#define HWS_ADDRESS_MASK 0xfffff000
1093#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1094#define PWRCTXA 0x2088 /* 965GM+ only */
1095#define PWRCTX_EN (1<<0)
585fb111 1096#define IPEIR 0x02088
63eeaf38
JB
1097#define IPEHR 0x0208c
1098#define INSTDONE 0x02090
585fb111
JB
1099#define NOPID 0x02094
1100#define HWSTAM 0x02098
9d2f41fa 1101#define DMA_FADD_I8XX 0x020d0
94e39e28 1102#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1103#define RING_BBADDR(base) ((base)+0x140)
1104#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1105
f406839f 1106#define ERROR_GEN6 0x040a0
71e172e8 1107#define GEN7_ERR_INT 0x44040
de032bf4 1108#define ERR_INT_POISON (1<<31)
8664281b 1109#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1110#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1111#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1112#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1113#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1114#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1115#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1116#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1117#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1118
3f1e109a
PZ
1119#define FPGA_DBG 0x42300
1120#define FPGA_DBG_RM_NOCLAIM (1<<31)
1121
0f3b6849 1122#define DERRMR 0x44050
4e0bbc31 1123/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1124#define DERRMR_PIPEA_SCANLINE (1<<0)
1125#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1126#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1127#define DERRMR_PIPEA_VBLANK (1<<3)
1128#define DERRMR_PIPEA_HBLANK (1<<5)
1129#define DERRMR_PIPEB_SCANLINE (1<<8)
1130#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1131#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1132#define DERRMR_PIPEB_VBLANK (1<<11)
1133#define DERRMR_PIPEB_HBLANK (1<<13)
1134/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1135#define DERRMR_PIPEC_SCANLINE (1<<14)
1136#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1137#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1138#define DERRMR_PIPEC_VBLANK (1<<21)
1139#define DERRMR_PIPEC_HBLANK (1<<22)
1140
0f3b6849 1141
de6e2eaf
EA
1142/* GM45+ chicken bits -- debug workaround bits that may be required
1143 * for various sorts of correct behavior. The top 16 bits of each are
1144 * the enables for writing to the corresponding low bit.
1145 */
1146#define _3D_CHICKEN 0x02084
4283908e 1147#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1148#define _3D_CHICKEN2 0x0208c
1149/* Disables pipelining of read flushes past the SF-WIZ interface.
1150 * Required on all Ironlake steppings according to the B-Spec, but the
1151 * particular danger of not doing so is not specified.
1152 */
1153# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1154#define _3D_CHICKEN3 0x02090
87f8020e 1155#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1156#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1157#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1158#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1159
71cf39b1
EA
1160#define MI_MODE 0x0209c
1161# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1162# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1163# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1164# define MODE_IDLE (1 << 9)
9991ae78 1165# define STOP_RING (1 << 8)
71cf39b1 1166
f8f2ac9a 1167#define GEN6_GT_MODE 0x20d0
a607c1a4 1168#define GEN7_GT_MODE 0x7008
8d85d272
VS
1169#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1170#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1171#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1172#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1173#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1174#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1175
1ec14ad3 1176#define GFX_MODE 0x02520
b095cd0a 1177#define GFX_MODE_GEN7 0x0229c
5eb719cd 1178#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1179#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1180#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1181#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1182#define GFX_REPLAY_MODE (1<<11)
1183#define GFX_PSMI_GRANULARITY (1<<10)
1184#define GFX_PPGTT_ENABLE (1<<9)
1185
a7e806de 1186#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1187#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1188
9e72b46c
ID
1189#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1190#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1191#define SCPD0 0x0209c /* 915+ only */
1192#define IER 0x020a0
1193#define IIR 0x020a4
1194#define IMR 0x020a8
1195#define ISR 0x020ac
07ec7ec5 1196#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1197#define GINT_DIS (1<<22)
2d809570 1198#define GCFG_DIS (1<<8)
9e72b46c 1199#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1200#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1201#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1202#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1203#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1204#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1205#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1206#define VLV_PCBR_ADDR_SHIFT 12
1207
90a72f87 1208#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1209#define EIR 0x020b0
1210#define EMR 0x020b4
1211#define ESR 0x020b8
63eeaf38
JB
1212#define GM45_ERROR_PAGE_TABLE (1<<5)
1213#define GM45_ERROR_MEM_PRIV (1<<4)
1214#define I915_ERROR_PAGE_TABLE (1<<4)
1215#define GM45_ERROR_CP_PRIV (1<<3)
1216#define I915_ERROR_MEMORY_REFRESH (1<<1)
1217#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1218#define INSTPM 0x020c0
ee980b80 1219#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1220#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1221 will not assert AGPBUSY# and will only
1222 be delivered when out of C3. */
84f9f938 1223#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1224#define INSTPM_TLB_INVALIDATE (1<<9)
1225#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1226#define ACTHD 0x020c8
1227#define FW_BLC 0x020d8
8692d00e 1228#define FW_BLC2 0x020dc
585fb111 1229#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1230#define FW_BLC_SELF_EN_MASK (1<<31)
1231#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1232#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1233#define MM_BURST_LENGTH 0x00700000
1234#define MM_FIFO_WATERMARK 0x0001F000
1235#define LM_BURST_LENGTH 0x00000700
1236#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1237#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1238
1239/* Make render/texture TLB fetches lower priorty than associated data
1240 * fetches. This is not turned on by default
1241 */
1242#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1243
1244/* Isoch request wait on GTT enable (Display A/B/C streams).
1245 * Make isoch requests stall on the TLB update. May cause
1246 * display underruns (test mode only)
1247 */
1248#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1249
1250/* Block grant count for isoch requests when block count is
1251 * set to a finite value.
1252 */
1253#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1254#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1255#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1256#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1257#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1258
1259/* Enable render writes to complete in C2/C3/C4 power states.
1260 * If this isn't enabled, render writes are prevented in low
1261 * power states. That seems bad to me.
1262 */
1263#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1264
1265/* This acknowledges an async flip immediately instead
1266 * of waiting for 2TLB fetches.
1267 */
1268#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1269
1270/* Enables non-sequential data reads through arbiter
1271 */
0206e353 1272#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1273
1274/* Disable FSB snooping of cacheable write cycles from binner/render
1275 * command stream
1276 */
1277#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1278
1279/* Arbiter time slice for non-isoch streams */
1280#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1281#define MI_ARB_TIME_SLICE_1 (0 << 5)
1282#define MI_ARB_TIME_SLICE_2 (1 << 5)
1283#define MI_ARB_TIME_SLICE_4 (2 << 5)
1284#define MI_ARB_TIME_SLICE_6 (3 << 5)
1285#define MI_ARB_TIME_SLICE_8 (4 << 5)
1286#define MI_ARB_TIME_SLICE_10 (5 << 5)
1287#define MI_ARB_TIME_SLICE_14 (6 << 5)
1288#define MI_ARB_TIME_SLICE_16 (7 << 5)
1289
1290/* Low priority grace period page size */
1291#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1292#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1293
1294/* Disable display A/B trickle feed */
1295#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1296
1297/* Set display plane priority */
1298#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1299#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1300
54e472ae
VS
1301#define MI_STATE 0x020e4 /* gen2 only */
1302#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1303#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1304
585fb111 1305#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1306#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1307#define CM0_IZ_OPT_DISABLE (1<<6)
1308#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1309#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1310#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1311#define CM0_COLOR_EVICT_DISABLE (1<<3)
1312#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1313#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1314#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1315#define GFX_FLSH_CNTL_GEN6 0x101008
1316#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1317#define ECOSKPD 0x021d0
1318#define ECO_GATING_CX_ONLY (1<<3)
1319#define ECO_FLIP_DONE (1<<0)
585fb111 1320
fe27c606 1321#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1322#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1323#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1324#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1325#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1326#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1327
4efe0708
JB
1328#define GEN6_BLITTER_ECOSKPD 0x221d0
1329#define GEN6_BLITTER_LOCK_SHIFT 16
1330#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1331
295e8bb7
VS
1332#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1333#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1334#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1335
881f47b6 1336#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1337#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1338#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1339#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1340#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1341
cc609d5d
BW
1342/* On modern GEN architectures interrupt control consists of two sets
1343 * of registers. The first set pertains to the ring generating the
1344 * interrupt. The second control is for the functional block generating the
1345 * interrupt. These are PM, GT, DE, etc.
1346 *
1347 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1348 * GT interrupt bits, so we don't need to duplicate the defines.
1349 *
1350 * These defines should cover us well from SNB->HSW with minor exceptions
1351 * it can also work on ILK.
1352 */
1353#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1354#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1355#define GT_BLT_USER_INTERRUPT (1 << 22)
1356#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1357#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1358#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1359#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1360#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1361#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1362#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1363#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1364#define GT_RENDER_USER_INTERRUPT (1 << 0)
1365
12638c57
BW
1366#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1367#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1368
35a85ac6
BW
1369#define GT_PARITY_ERROR(dev) \
1370 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1371 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1372
cc609d5d
BW
1373/* These are all the "old" interrupts */
1374#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1375
1376#define I915_PM_INTERRUPT (1<<31)
1377#define I915_ISP_INTERRUPT (1<<22)
1378#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1379#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1380#define I915_MIPIB_INTERRUPT (1<<19)
1381#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1382#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1383#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1384#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1385#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1386#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1387#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1388#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1389#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1390#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1391#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1392#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1393#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1394#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1395#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1396#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1397#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1398#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1399#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1400#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1401#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1402#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1403#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1404#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1405#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1406#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1407#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1408#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1409#define I915_USER_INTERRUPT (1<<1)
1410#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1411#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1412
1413#define GEN6_BSD_RNCID 0x12198
1414
a1e969e0
BW
1415#define GEN7_FF_THREAD_MODE 0x20a0
1416#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1417#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1418#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1419#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1420#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1421#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1422#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1423#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1424#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1425#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1426#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1427#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1428#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1429#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1430#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1431
585fb111
JB
1432/*
1433 * Framebuffer compression (915+ only)
1434 */
1435
1436#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1437#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1438#define FBC_CONTROL 0x03208
1439#define FBC_CTL_EN (1<<31)
1440#define FBC_CTL_PERIODIC (1<<30)
1441#define FBC_CTL_INTERVAL_SHIFT (16)
1442#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1443#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1444#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1445#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1446#define FBC_COMMAND 0x0320c
1447#define FBC_CMD_COMPRESS (1<<0)
1448#define FBC_STATUS 0x03210
1449#define FBC_STAT_COMPRESSING (1<<31)
1450#define FBC_STAT_COMPRESSED (1<<30)
1451#define FBC_STAT_MODIFIED (1<<29)
82f34496 1452#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1453#define FBC_CONTROL2 0x03214
1454#define FBC_CTL_FENCE_DBL (0<<4)
1455#define FBC_CTL_IDLE_IMM (0<<2)
1456#define FBC_CTL_IDLE_FULL (1<<2)
1457#define FBC_CTL_IDLE_LINE (2<<2)
1458#define FBC_CTL_IDLE_DEBUG (3<<2)
1459#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1460#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1461#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1462#define FBC_TAG 0x03300
585fb111
JB
1463
1464#define FBC_LL_SIZE (1536)
1465
74dff282
JB
1466/* Framebuffer compression for GM45+ */
1467#define DPFC_CB_BASE 0x3200
1468#define DPFC_CONTROL 0x3208
1469#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1470#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1471#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1472#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1473#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1474#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1475#define DPFC_SR_EN (1<<10)
1476#define DPFC_CTL_LIMIT_1X (0<<6)
1477#define DPFC_CTL_LIMIT_2X (1<<6)
1478#define DPFC_CTL_LIMIT_4X (2<<6)
1479#define DPFC_RECOMP_CTL 0x320c
1480#define DPFC_RECOMP_STALL_EN (1<<27)
1481#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1482#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1483#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1484#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1485#define DPFC_STATUS 0x3210
1486#define DPFC_INVAL_SEG_SHIFT (16)
1487#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1488#define DPFC_COMP_SEG_SHIFT (0)
1489#define DPFC_COMP_SEG_MASK (0x000003ff)
1490#define DPFC_STATUS2 0x3214
1491#define DPFC_FENCE_YOFF 0x3218
1492#define DPFC_CHICKEN 0x3224
1493#define DPFC_HT_MODIFY (1<<31)
1494
b52eb4dc
ZY
1495/* Framebuffer compression for Ironlake */
1496#define ILK_DPFC_CB_BASE 0x43200
1497#define ILK_DPFC_CONTROL 0x43208
1498/* The bit 28-8 is reserved */
1499#define DPFC_RESERVED (0x1FFFFF00)
1500#define ILK_DPFC_RECOMP_CTL 0x4320c
1501#define ILK_DPFC_STATUS 0x43210
1502#define ILK_DPFC_FENCE_YOFF 0x43218
1503#define ILK_DPFC_CHICKEN 0x43224
1504#define ILK_FBC_RT_BASE 0x2128
1505#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1506#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1507
1508#define ILK_DISPLAY_CHICKEN1 0x42000
1509#define ILK_FBCQ_DIS (1<<22)
0206e353 1510#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1511
b52eb4dc 1512
9c04f015
YL
1513/*
1514 * Framebuffer compression for Sandybridge
1515 *
1516 * The following two registers are of type GTTMMADR
1517 */
1518#define SNB_DPFC_CTL_SA 0x100100
1519#define SNB_CPU_FENCE_ENABLE (1<<29)
1520#define DPFC_CPU_FENCE_OFFSET 0x100104
1521
abe959c7
RV
1522/* Framebuffer compression for Ivybridge */
1523#define IVB_FBC_RT_BASE 0x7020
1524
42db64ef
PZ
1525#define IPS_CTL 0x43408
1526#define IPS_ENABLE (1 << 31)
9c04f015 1527
fd3da6c9
RV
1528#define MSG_FBC_REND_STATE 0x50380
1529#define FBC_REND_NUKE (1<<2)
1530#define FBC_REND_CACHE_CLEAN (1<<1)
1531
585fb111
JB
1532/*
1533 * GPIO regs
1534 */
1535#define GPIOA 0x5010
1536#define GPIOB 0x5014
1537#define GPIOC 0x5018
1538#define GPIOD 0x501c
1539#define GPIOE 0x5020
1540#define GPIOF 0x5024
1541#define GPIOG 0x5028
1542#define GPIOH 0x502c
1543# define GPIO_CLOCK_DIR_MASK (1 << 0)
1544# define GPIO_CLOCK_DIR_IN (0 << 1)
1545# define GPIO_CLOCK_DIR_OUT (1 << 1)
1546# define GPIO_CLOCK_VAL_MASK (1 << 2)
1547# define GPIO_CLOCK_VAL_OUT (1 << 3)
1548# define GPIO_CLOCK_VAL_IN (1 << 4)
1549# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1550# define GPIO_DATA_DIR_MASK (1 << 8)
1551# define GPIO_DATA_DIR_IN (0 << 9)
1552# define GPIO_DATA_DIR_OUT (1 << 9)
1553# define GPIO_DATA_VAL_MASK (1 << 10)
1554# define GPIO_DATA_VAL_OUT (1 << 11)
1555# define GPIO_DATA_VAL_IN (1 << 12)
1556# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1557
f899fc64
CW
1558#define GMBUS0 0x5100 /* clock/port select */
1559#define GMBUS_RATE_100KHZ (0<<8)
1560#define GMBUS_RATE_50KHZ (1<<8)
1561#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1562#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1563#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1564#define GMBUS_PORT_DISABLED 0
1565#define GMBUS_PORT_SSC 1
1566#define GMBUS_PORT_VGADDC 2
1567#define GMBUS_PORT_PANEL 3
c0c35329 1568#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1569#define GMBUS_PORT_DPC 4 /* HDMIC */
1570#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1571#define GMBUS_PORT_DPD 6 /* HDMID */
1572#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1573#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1574#define GMBUS1 0x5104 /* command/status */
1575#define GMBUS_SW_CLR_INT (1<<31)
1576#define GMBUS_SW_RDY (1<<30)
1577#define GMBUS_ENT (1<<29) /* enable timeout */
1578#define GMBUS_CYCLE_NONE (0<<25)
1579#define GMBUS_CYCLE_WAIT (1<<25)
1580#define GMBUS_CYCLE_INDEX (2<<25)
1581#define GMBUS_CYCLE_STOP (4<<25)
1582#define GMBUS_BYTE_COUNT_SHIFT 16
1583#define GMBUS_SLAVE_INDEX_SHIFT 8
1584#define GMBUS_SLAVE_ADDR_SHIFT 1
1585#define GMBUS_SLAVE_READ (1<<0)
1586#define GMBUS_SLAVE_WRITE (0<<0)
1587#define GMBUS2 0x5108 /* status */
1588#define GMBUS_INUSE (1<<15)
1589#define GMBUS_HW_WAIT_PHASE (1<<14)
1590#define GMBUS_STALL_TIMEOUT (1<<13)
1591#define GMBUS_INT (1<<12)
1592#define GMBUS_HW_RDY (1<<11)
1593#define GMBUS_SATOER (1<<10)
1594#define GMBUS_ACTIVE (1<<9)
1595#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1596#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1597#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1598#define GMBUS_NAK_EN (1<<3)
1599#define GMBUS_IDLE_EN (1<<2)
1600#define GMBUS_HW_WAIT_EN (1<<1)
1601#define GMBUS_HW_RDY_EN (1<<0)
1602#define GMBUS5 0x5120 /* byte index */
1603#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1604
585fb111
JB
1605/*
1606 * Clock control & power management
1607 */
2d401b17
VS
1608#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1609#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1610#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1611#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1612
1613#define VGA0 0x6000
1614#define VGA1 0x6004
1615#define VGA_PD 0x6010
1616#define VGA0_PD_P2_DIV_4 (1 << 7)
1617#define VGA0_PD_P1_DIV_2 (1 << 5)
1618#define VGA0_PD_P1_SHIFT 0
1619#define VGA0_PD_P1_MASK (0x1f << 0)
1620#define VGA1_PD_P2_DIV_4 (1 << 15)
1621#define VGA1_PD_P1_DIV_2 (1 << 13)
1622#define VGA1_PD_P1_SHIFT 8
1623#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1624#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1625#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1626#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1627#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1628#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1629#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1630#define DPLL_VGA_MODE_DIS (1 << 28)
1631#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1632#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1633#define DPLL_MODE_MASK (3 << 26)
1634#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1635#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1636#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1637#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1638#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1639#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1640#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1641#define DPLL_LOCK_VLV (1<<15)
598fac6b 1642#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1643#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1644#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1645#define DPLL_PORTC_READY_MASK (0xf << 4)
1646#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1647
585fb111 1648#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1649
1650/* Additional CHV pll/phy registers */
1651#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1652#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1653#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1654#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1655 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1656#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1657 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1658#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1659#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1660
585fb111
JB
1661/*
1662 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1663 * this field (only one bit may be set).
1664 */
1665#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1666#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1667#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1668/* i830, required in DVO non-gang */
1669#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1670#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1671#define PLL_REF_INPUT_DREFCLK (0 << 13)
1672#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1673#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1674#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1675#define PLL_REF_INPUT_MASK (3 << 13)
1676#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1677/* Ironlake */
b9055052
ZW
1678# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1679# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1680# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1681# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1682# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1683
585fb111
JB
1684/*
1685 * Parallel to Serial Load Pulse phase selection.
1686 * Selects the phase for the 10X DPLL clock for the PCIe
1687 * digital display port. The range is 4 to 13; 10 or more
1688 * is just a flip delay. The default is 6
1689 */
1690#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1691#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1692/*
1693 * SDVO multiplier for 945G/GM. Not used on 965.
1694 */
1695#define SDVO_MULTIPLIER_MASK 0x000000ff
1696#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1697#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1698
2d401b17
VS
1699#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1700#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1701#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1702#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1703
585fb111
JB
1704/*
1705 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1706 *
1707 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1708 */
1709#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1710#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1711/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1712#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1713#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1714/*
1715 * SDVO/UDI pixel multiplier.
1716 *
1717 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1718 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1719 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1720 * dummy bytes in the datastream at an increased clock rate, with both sides of
1721 * the link knowing how many bytes are fill.
1722 *
1723 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1724 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1725 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1726 * through an SDVO command.
1727 *
1728 * This register field has values of multiplication factor minus 1, with
1729 * a maximum multiplier of 5 for SDVO.
1730 */
1731#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1732#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1733/*
1734 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1735 * This best be set to the default value (3) or the CRT won't work. No,
1736 * I don't entirely understand what this does...
1737 */
1738#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1739#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1740
9db4a9c7
JB
1741#define _FPA0 0x06040
1742#define _FPA1 0x06044
1743#define _FPB0 0x06048
1744#define _FPB1 0x0604c
1745#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1746#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1747#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1748#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1749#define FP_N_DIV_SHIFT 16
1750#define FP_M1_DIV_MASK 0x00003f00
1751#define FP_M1_DIV_SHIFT 8
1752#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1753#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1754#define FP_M2_DIV_SHIFT 0
1755#define DPLL_TEST 0x606c
1756#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1757#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1758#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1759#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1760#define DPLLB_TEST_N_BYPASS (1 << 19)
1761#define DPLLB_TEST_M_BYPASS (1 << 18)
1762#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1763#define DPLLA_TEST_N_BYPASS (1 << 3)
1764#define DPLLA_TEST_M_BYPASS (1 << 2)
1765#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1766#define D_STATE 0x6104
dc96e9b8 1767#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1768#define DSTATE_PLL_D3_OFF (1<<3)
1769#define DSTATE_GFX_CLOCK_GATING (1<<1)
1770#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1771#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1772# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1773# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1774# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1775# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1776# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1777# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1778# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1779# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1780# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1781# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1782# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1783# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1784# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1785# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1786# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1787# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1788# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1789# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1790# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1791# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1792# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1793# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1794# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1795# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1796# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1797# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1798# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1799# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1800/*
652c393a
JB
1801 * This bit must be set on the 830 to prevent hangs when turning off the
1802 * overlay scaler.
1803 */
1804# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1805# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1806# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1807# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1808# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1809
1810#define RENCLK_GATE_D1 0x6204
1811# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1812# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1813# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1814# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1815# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1816# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1817# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1818# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1819# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1820/* This bit must be unset on 855,865 */
652c393a
JB
1821# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1822# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1823# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1824# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1825/* This bit must be set on 855,865. */
652c393a
JB
1826# define SV_CLOCK_GATE_DISABLE (1 << 0)
1827# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1828# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1829# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1830# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1831# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1832# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1833# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1834# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1835# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1836# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1837# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1838# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1839# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1840# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1841# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1842# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1843# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1844
1845# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1846/* This bit must always be set on 965G/965GM */
652c393a
JB
1847# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1848# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1849# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1850# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1851# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1852# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1853/* This bit must always be set on 965G */
652c393a
JB
1854# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1855# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1856# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1857# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1858# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1859# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1860# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1861# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1862# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1863# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1864# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1865# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1866# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1867# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1868# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1869# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1870# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1871# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1872# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1873
1874#define RENCLK_GATE_D2 0x6208
1875#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1876#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1877#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1878
1879#define VDECCLK_GATE_D 0x620C /* g4x only */
1880#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1881
652c393a
JB
1882#define RAMCLK_GATE_D 0x6210 /* CRL only */
1883#define DEUC 0x6214 /* CRL only */
585fb111 1884
d88b2270 1885#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1886#define FW_CSPWRDWNEN (1<<15)
1887
e0d8d59b
VS
1888#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1889
24eb2d59
CML
1890#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1891#define CDCLK_FREQ_SHIFT 4
1892#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1893#define CZCLK_FREQ_MASK 0xf
1894#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1895
585fb111
JB
1896/*
1897 * Palette regs
1898 */
a57c774a
AK
1899#define PALETTE_A_OFFSET 0xa000
1900#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1901#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1902#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1903 dev_priv->info.display_mmio_offset)
585fb111 1904
673a394b
EA
1905/* MCH MMIO space */
1906
1907/*
1908 * MCHBAR mirror.
1909 *
1910 * This mirrors the MCHBAR MMIO space whose location is determined by
1911 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1912 * every way. It is not accessible from the CP register read instructions.
1913 *
515b2392
PZ
1914 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1915 * just read.
673a394b
EA
1916 */
1917#define MCHBAR_MIRROR_BASE 0x10000
1918
1398261a
YL
1919#define MCHBAR_MIRROR_BASE_SNB 0x140000
1920
3ebecd07 1921/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1922#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1923
646b4269 1924/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
1925#define DCC 0x10200
1926#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1927#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1928#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1929#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1930#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1931#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1932
646b4269 1933/* Pineview MCH register contains DDR3 setting */
95534263
LP
1934#define CSHRDDR3CTL 0x101a8
1935#define CSHRDDR3CTL_DDR3 (1 << 2)
1936
646b4269 1937/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
1938#define C0DRB3 0x10206
1939#define C1DRB3 0x10606
1940
646b4269 1941/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
1942#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1943#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1944#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1945#define MAD_DIMM_ECC_MASK (0x3 << 24)
1946#define MAD_DIMM_ECC_OFF (0x0 << 24)
1947#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1948#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1949#define MAD_DIMM_ECC_ON (0x3 << 24)
1950#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1951#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1952#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1953#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1954#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1955#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1956#define MAD_DIMM_A_SELECT (0x1 << 16)
1957/* DIMM sizes are in multiples of 256mb. */
1958#define MAD_DIMM_B_SIZE_SHIFT 8
1959#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1960#define MAD_DIMM_A_SIZE_SHIFT 0
1961#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1962
646b4269 1963/* snb MCH registers for priority tuning */
1d7aaa0c
DV
1964#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1965#define MCH_SSKPD_WM0_MASK 0x3f
1966#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1967
ec013e7f
JB
1968#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1969
b11248df
KP
1970/* Clocking configuration register */
1971#define CLKCFG 0x10c00
7662c8bd 1972#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1973#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1974#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1975#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1976#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1977#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1978/* Note, below two are guess */
b11248df 1979#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1980#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1981#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1982#define CLKCFG_MEM_533 (1 << 4)
1983#define CLKCFG_MEM_667 (2 << 4)
1984#define CLKCFG_MEM_800 (3 << 4)
1985#define CLKCFG_MEM_MASK (7 << 4)
1986
ea056c14
JB
1987#define TSC1 0x11001
1988#define TSE (1<<0)
7648fa99
JB
1989#define TR1 0x11006
1990#define TSFS 0x11020
1991#define TSFS_SLOPE_MASK 0x0000ff00
1992#define TSFS_SLOPE_SHIFT 8
1993#define TSFS_INTR_MASK 0x000000ff
1994
f97108d1
JB
1995#define CRSTANDVID 0x11100
1996#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1997#define PXVFREQ_PX_MASK 0x7f000000
1998#define PXVFREQ_PX_SHIFT 24
1999#define VIDFREQ_BASE 0x11110
2000#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2001#define VIDFREQ2 0x11114
2002#define VIDFREQ3 0x11118
2003#define VIDFREQ4 0x1111c
2004#define VIDFREQ_P0_MASK 0x1f000000
2005#define VIDFREQ_P0_SHIFT 24
2006#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2007#define VIDFREQ_P0_CSCLK_SHIFT 20
2008#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2009#define VIDFREQ_P0_CRCLK_SHIFT 16
2010#define VIDFREQ_P1_MASK 0x00001f00
2011#define VIDFREQ_P1_SHIFT 8
2012#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2013#define VIDFREQ_P1_CSCLK_SHIFT 4
2014#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2015#define INTTOEXT_BASE_ILK 0x11300
2016#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2017#define INTTOEXT_MAP3_SHIFT 24
2018#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2019#define INTTOEXT_MAP2_SHIFT 16
2020#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2021#define INTTOEXT_MAP1_SHIFT 8
2022#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2023#define INTTOEXT_MAP0_SHIFT 0
2024#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2025#define MEMSWCTL 0x11170 /* Ironlake only */
2026#define MEMCTL_CMD_MASK 0xe000
2027#define MEMCTL_CMD_SHIFT 13
2028#define MEMCTL_CMD_RCLK_OFF 0
2029#define MEMCTL_CMD_RCLK_ON 1
2030#define MEMCTL_CMD_CHFREQ 2
2031#define MEMCTL_CMD_CHVID 3
2032#define MEMCTL_CMD_VMMOFF 4
2033#define MEMCTL_CMD_VMMON 5
2034#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2035 when command complete */
2036#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2037#define MEMCTL_FREQ_SHIFT 8
2038#define MEMCTL_SFCAVM (1<<7)
2039#define MEMCTL_TGT_VID_MASK 0x007f
2040#define MEMIHYST 0x1117c
2041#define MEMINTREN 0x11180 /* 16 bits */
2042#define MEMINT_RSEXIT_EN (1<<8)
2043#define MEMINT_CX_SUPR_EN (1<<7)
2044#define MEMINT_CONT_BUSY_EN (1<<6)
2045#define MEMINT_AVG_BUSY_EN (1<<5)
2046#define MEMINT_EVAL_CHG_EN (1<<4)
2047#define MEMINT_MON_IDLE_EN (1<<3)
2048#define MEMINT_UP_EVAL_EN (1<<2)
2049#define MEMINT_DOWN_EVAL_EN (1<<1)
2050#define MEMINT_SW_CMD_EN (1<<0)
2051#define MEMINTRSTR 0x11182 /* 16 bits */
2052#define MEM_RSEXIT_MASK 0xc000
2053#define MEM_RSEXIT_SHIFT 14
2054#define MEM_CONT_BUSY_MASK 0x3000
2055#define MEM_CONT_BUSY_SHIFT 12
2056#define MEM_AVG_BUSY_MASK 0x0c00
2057#define MEM_AVG_BUSY_SHIFT 10
2058#define MEM_EVAL_CHG_MASK 0x0300
2059#define MEM_EVAL_BUSY_SHIFT 8
2060#define MEM_MON_IDLE_MASK 0x00c0
2061#define MEM_MON_IDLE_SHIFT 6
2062#define MEM_UP_EVAL_MASK 0x0030
2063#define MEM_UP_EVAL_SHIFT 4
2064#define MEM_DOWN_EVAL_MASK 0x000c
2065#define MEM_DOWN_EVAL_SHIFT 2
2066#define MEM_SW_CMD_MASK 0x0003
2067#define MEM_INT_STEER_GFX 0
2068#define MEM_INT_STEER_CMR 1
2069#define MEM_INT_STEER_SMI 2
2070#define MEM_INT_STEER_SCI 3
2071#define MEMINTRSTS 0x11184
2072#define MEMINT_RSEXIT (1<<7)
2073#define MEMINT_CONT_BUSY (1<<6)
2074#define MEMINT_AVG_BUSY (1<<5)
2075#define MEMINT_EVAL_CHG (1<<4)
2076#define MEMINT_MON_IDLE (1<<3)
2077#define MEMINT_UP_EVAL (1<<2)
2078#define MEMINT_DOWN_EVAL (1<<1)
2079#define MEMINT_SW_CMD (1<<0)
2080#define MEMMODECTL 0x11190
2081#define MEMMODE_BOOST_EN (1<<31)
2082#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2083#define MEMMODE_BOOST_FREQ_SHIFT 24
2084#define MEMMODE_IDLE_MODE_MASK 0x00030000
2085#define MEMMODE_IDLE_MODE_SHIFT 16
2086#define MEMMODE_IDLE_MODE_EVAL 0
2087#define MEMMODE_IDLE_MODE_CONT 1
2088#define MEMMODE_HWIDLE_EN (1<<15)
2089#define MEMMODE_SWMODE_EN (1<<14)
2090#define MEMMODE_RCLK_GATE (1<<13)
2091#define MEMMODE_HW_UPDATE (1<<12)
2092#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2093#define MEMMODE_FSTART_SHIFT 8
2094#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2095#define MEMMODE_FMAX_SHIFT 4
2096#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2097#define RCBMAXAVG 0x1119c
2098#define MEMSWCTL2 0x1119e /* Cantiga only */
2099#define SWMEMCMD_RENDER_OFF (0 << 13)
2100#define SWMEMCMD_RENDER_ON (1 << 13)
2101#define SWMEMCMD_SWFREQ (2 << 13)
2102#define SWMEMCMD_TARVID (3 << 13)
2103#define SWMEMCMD_VRM_OFF (4 << 13)
2104#define SWMEMCMD_VRM_ON (5 << 13)
2105#define CMDSTS (1<<12)
2106#define SFCAVM (1<<11)
2107#define SWFREQ_MASK 0x0380 /* P0-7 */
2108#define SWFREQ_SHIFT 7
2109#define TARVID_MASK 0x001f
2110#define MEMSTAT_CTG 0x111a0
2111#define RCBMINAVG 0x111a0
2112#define RCUPEI 0x111b0
2113#define RCDNEI 0x111b4
88271da3
JB
2114#define RSTDBYCTL 0x111b8
2115#define RS1EN (1<<31)
2116#define RS2EN (1<<30)
2117#define RS3EN (1<<29)
2118#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2119#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2120#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2121#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2122#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2123#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2124#define RSX_STATUS_MASK (7<<20)
2125#define RSX_STATUS_ON (0<<20)
2126#define RSX_STATUS_RC1 (1<<20)
2127#define RSX_STATUS_RC1E (2<<20)
2128#define RSX_STATUS_RS1 (3<<20)
2129#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2130#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2131#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2132#define RSX_STATUS_RSVD2 (7<<20)
2133#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2134#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2135#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2136#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2137#define RS1CONTSAV_MASK (3<<14)
2138#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2139#define RS1CONTSAV_RSVD (1<<14)
2140#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2141#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2142#define NORMSLEXLAT_MASK (3<<12)
2143#define SLOW_RS123 (0<<12)
2144#define SLOW_RS23 (1<<12)
2145#define SLOW_RS3 (2<<12)
2146#define NORMAL_RS123 (3<<12)
2147#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2148#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2149#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2150#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2151#define RS_CSTATE_MASK (3<<4)
2152#define RS_CSTATE_C367_RS1 (0<<4)
2153#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2154#define RS_CSTATE_RSVD (2<<4)
2155#define RS_CSTATE_C367_RS2 (3<<4)
2156#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2157#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2158#define VIDCTL 0x111c0
2159#define VIDSTS 0x111c8
2160#define VIDSTART 0x111cc /* 8 bits */
2161#define MEMSTAT_ILK 0x111f8
2162#define MEMSTAT_VID_MASK 0x7f00
2163#define MEMSTAT_VID_SHIFT 8
2164#define MEMSTAT_PSTATE_MASK 0x00f8
2165#define MEMSTAT_PSTATE_SHIFT 3
2166#define MEMSTAT_MON_ACTV (1<<2)
2167#define MEMSTAT_SRC_CTL_MASK 0x0003
2168#define MEMSTAT_SRC_CTL_CORE 0
2169#define MEMSTAT_SRC_CTL_TRB 1
2170#define MEMSTAT_SRC_CTL_THM 2
2171#define MEMSTAT_SRC_CTL_STDBY 3
2172#define RCPREVBSYTUPAVG 0x113b8
2173#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2174#define PMMISC 0x11214
2175#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2176#define SDEW 0x1124c
2177#define CSIEW0 0x11250
2178#define CSIEW1 0x11254
2179#define CSIEW2 0x11258
2180#define PEW 0x1125c
2181#define DEW 0x11270
2182#define MCHAFE 0x112c0
2183#define CSIEC 0x112e0
2184#define DMIEC 0x112e4
2185#define DDREC 0x112e8
2186#define PEG0EC 0x112ec
2187#define PEG1EC 0x112f0
2188#define GFXEC 0x112f4
2189#define RPPREVBSYTUPAVG 0x113b8
2190#define RPPREVBSYTDNAVG 0x113bc
2191#define ECR 0x11600
2192#define ECR_GPFE (1<<31)
2193#define ECR_IMONE (1<<30)
2194#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2195#define OGW0 0x11608
2196#define OGW1 0x1160c
2197#define EG0 0x11610
2198#define EG1 0x11614
2199#define EG2 0x11618
2200#define EG3 0x1161c
2201#define EG4 0x11620
2202#define EG5 0x11624
2203#define EG6 0x11628
2204#define EG7 0x1162c
2205#define PXW 0x11664
2206#define PXWL 0x11680
2207#define LCFUSE02 0x116c0
2208#define LCFUSE_HIV_MASK 0x000000ff
2209#define CSIPLL0 0x12c10
2210#define DDRMPLL1 0X12c20
7d57382e
EA
2211#define PEG_BAND_GAP_DATA 0x14d68
2212
c4de7b0f
CW
2213#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2214#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2215#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2216
153b4b95
BW
2217#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2218#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2219#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2220
aa40d6bb
ZN
2221/*
2222 * Logical Context regs
2223 */
2224#define CCID 0x2180
2225#define CCID_EN (1<<0)
e8016055
VS
2226/*
2227 * Notes on SNB/IVB/VLV context size:
2228 * - Power context is saved elsewhere (LLC or stolen)
2229 * - Ring/execlist context is saved on SNB, not on IVB
2230 * - Extended context size already includes render context size
2231 * - We always need to follow the extended context size.
2232 * SNB BSpec has comments indicating that we should use the
2233 * render context size instead if execlists are disabled, but
2234 * based on empirical testing that's just nonsense.
2235 * - Pipelined/VF state is saved on SNB/IVB respectively
2236 * - GT1 size just indicates how much of render context
2237 * doesn't need saving on GT1
2238 */
fe1cc68f
BW
2239#define CXT_SIZE 0x21a0
2240#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2241#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2242#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2243#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2244#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2245#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2246 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2247 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2248#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2249#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2250#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2251#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2252#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2253#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2254#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2255#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2256 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2257/* Haswell does have the CXT_SIZE register however it does not appear to be
2258 * valid. Now, docs explain in dwords what is in the context object. The full
2259 * size is 70720 bytes, however, the power context and execlist context will
2260 * never be saved (power context is stored elsewhere, and execlists don't work
2261 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2262 */
2263#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2264/* Same as Haswell, but 72064 bytes now. */
2265#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2266
fe1cc68f 2267
e454a05d
JB
2268#define VLV_CLK_CTL2 0x101104
2269#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2270
585fb111
JB
2271/*
2272 * Overlay regs
2273 */
2274
2275#define OVADD 0x30000
2276#define DOVSTA 0x30008
2277#define OC_BUF (0x3<<20)
2278#define OGAMC5 0x30010
2279#define OGAMC4 0x30014
2280#define OGAMC3 0x30018
2281#define OGAMC2 0x3001c
2282#define OGAMC1 0x30020
2283#define OGAMC0 0x30024
2284
2285/*
2286 * Display engine regs
2287 */
2288
8bf1e9f1 2289/* Pipe A CRC regs */
a57c774a 2290#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2291#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2292/* ivb+ source selection */
8bf1e9f1
SH
2293#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2294#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2295#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2296/* ilk+ source selection */
5a6b5c84
DV
2297#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2298#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2299#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2300/* embedded DP port on the north display block, reserved on ivb */
2301#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2302#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2303/* vlv source selection */
2304#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2305#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2306#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2307/* with DP port the pipe source is invalid */
2308#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2309#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2310#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2311/* gen3+ source selection */
2312#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2313#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2314#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2315/* with DP/TV port the pipe source is invalid */
2316#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2317#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2318#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2319#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2320#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2321/* gen2 doesn't have source selection bits */
52f843f6 2322#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2323
5a6b5c84
DV
2324#define _PIPE_CRC_RES_1_A_IVB 0x60064
2325#define _PIPE_CRC_RES_2_A_IVB 0x60068
2326#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2327#define _PIPE_CRC_RES_4_A_IVB 0x60070
2328#define _PIPE_CRC_RES_5_A_IVB 0x60074
2329
a57c774a
AK
2330#define _PIPE_CRC_RES_RED_A 0x60060
2331#define _PIPE_CRC_RES_GREEN_A 0x60064
2332#define _PIPE_CRC_RES_BLUE_A 0x60068
2333#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2334#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2335
2336/* Pipe B CRC regs */
5a6b5c84
DV
2337#define _PIPE_CRC_RES_1_B_IVB 0x61064
2338#define _PIPE_CRC_RES_2_B_IVB 0x61068
2339#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2340#define _PIPE_CRC_RES_4_B_IVB 0x61070
2341#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2342
a57c774a 2343#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2344#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2345 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2346#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2347 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2348#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2349 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2350#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2351 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2352#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2353 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2354
0b5c5ed0 2355#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2356 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2357#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2358 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2359#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2360 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2361#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2362 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2363#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2364 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2365
585fb111 2366/* Pipe A timing regs */
a57c774a
AK
2367#define _HTOTAL_A 0x60000
2368#define _HBLANK_A 0x60004
2369#define _HSYNC_A 0x60008
2370#define _VTOTAL_A 0x6000c
2371#define _VBLANK_A 0x60010
2372#define _VSYNC_A 0x60014
2373#define _PIPEASRC 0x6001c
2374#define _BCLRPAT_A 0x60020
2375#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2376
2377/* Pipe B timing regs */
a57c774a
AK
2378#define _HTOTAL_B 0x61000
2379#define _HBLANK_B 0x61004
2380#define _HSYNC_B 0x61008
2381#define _VTOTAL_B 0x6100c
2382#define _VBLANK_B 0x61010
2383#define _VSYNC_B 0x61014
2384#define _PIPEBSRC 0x6101c
2385#define _BCLRPAT_B 0x61020
2386#define _VSYNCSHIFT_B 0x61028
2387
2388#define TRANSCODER_A_OFFSET 0x60000
2389#define TRANSCODER_B_OFFSET 0x61000
2390#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2391#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2392#define TRANSCODER_EDP_OFFSET 0x6f000
2393
5c969aa7
DL
2394#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2395 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2396 dev_priv->info.display_mmio_offset)
a57c774a
AK
2397
2398#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2399#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2400#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2401#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2402#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2403#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2404#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2405#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2406#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2407
ed8546ac
BW
2408/* HSW+ eDP PSR registers */
2409#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2410#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
2411#define EDP_PSR_ENABLE (1<<31)
2412#define EDP_PSR_LINK_DISABLE (0<<27)
2413#define EDP_PSR_LINK_STANDBY (1<<27)
2414#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2415#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2416#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2417#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2418#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2419#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2420#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2421#define EDP_PSR_TP1_TP2_SEL (0<<11)
2422#define EDP_PSR_TP1_TP3_SEL (1<<11)
2423#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2424#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2425#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2426#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2427#define EDP_PSR_TP1_TIME_500us (0<<4)
2428#define EDP_PSR_TP1_TIME_100us (1<<4)
2429#define EDP_PSR_TP1_TIME_2500us (2<<4)
2430#define EDP_PSR_TP1_TIME_0us (3<<4)
2431#define EDP_PSR_IDLE_FRAME_SHIFT 0
2432
18b5992c
BW
2433#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2434#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2435#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2436#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2437#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2438#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2439#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2440#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2441
18b5992c 2442#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2443#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2444#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2445#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2446#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2447#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2448#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2449#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2450#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2451#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2452#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2453#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2454#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2455#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2456#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2457#define EDP_PSR_STATUS_COUNT_SHIFT 16
2458#define EDP_PSR_STATUS_COUNT_MASK 0xf
2459#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2460#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2461#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2462#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2463#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2464#define EDP_PSR_STATUS_IDLE_MASK 0xf
2465
18b5992c 2466#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2467#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2468
18b5992c 2469#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2470#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2471#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2472#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2473
585fb111
JB
2474/* VGA port control */
2475#define ADPA 0x61100
ebc0fd88 2476#define PCH_ADPA 0xe1100
540a8950 2477#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2478
585fb111
JB
2479#define ADPA_DAC_ENABLE (1<<31)
2480#define ADPA_DAC_DISABLE 0
2481#define ADPA_PIPE_SELECT_MASK (1<<30)
2482#define ADPA_PIPE_A_SELECT 0
2483#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2484#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2485/* CPT uses bits 29:30 for pch transcoder select */
2486#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2487#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2488#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2489#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2490#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2491#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2492#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2493#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2494#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2495#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2496#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2497#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2498#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2499#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2500#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2501#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2502#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2503#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2504#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2505#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2506#define ADPA_SETS_HVPOLARITY 0
60222c0c 2507#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2508#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2509#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2510#define ADPA_HSYNC_CNTL_ENABLE 0
2511#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2512#define ADPA_VSYNC_ACTIVE_LOW 0
2513#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2514#define ADPA_HSYNC_ACTIVE_LOW 0
2515#define ADPA_DPMS_MASK (~(3<<10))
2516#define ADPA_DPMS_ON (0<<10)
2517#define ADPA_DPMS_SUSPEND (1<<10)
2518#define ADPA_DPMS_STANDBY (2<<10)
2519#define ADPA_DPMS_OFF (3<<10)
2520
939fe4d7 2521
585fb111 2522/* Hotplug control (945+ only) */
5c969aa7 2523#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2524#define PORTB_HOTPLUG_INT_EN (1 << 29)
2525#define PORTC_HOTPLUG_INT_EN (1 << 28)
2526#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2527#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2528#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2529#define TV_HOTPLUG_INT_EN (1 << 18)
2530#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2531#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2532 PORTC_HOTPLUG_INT_EN | \
2533 PORTD_HOTPLUG_INT_EN | \
2534 SDVOC_HOTPLUG_INT_EN | \
2535 SDVOB_HOTPLUG_INT_EN | \
2536 CRT_HOTPLUG_INT_EN)
585fb111 2537#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2538#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2539/* must use period 64 on GM45 according to docs */
2540#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2541#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2542#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2543#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2544#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2545#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2546#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2547#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2548#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2549#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2550#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2551#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2552
5c969aa7 2553#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2554/*
2555 * HDMI/DP bits are gen4+
2556 *
2557 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2558 * Please check the detailed lore in the commit message for for experimental
2559 * evidence.
2560 */
232a6ee9
TP
2561#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2562#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2563#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2564/* VLV DP/HDMI bits again match Bspec */
2565#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2566#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2567#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12
DV
2568#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2569#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2570#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2571/* CRT/TV common between gen3+ */
585fb111
JB
2572#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2573#define TV_HOTPLUG_INT_STATUS (1 << 10)
2574#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2575#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2576#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2577#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2578#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2579#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2580#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2581#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2582
084b612e
CW
2583/* SDVO is different across gen3/4 */
2584#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2585#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2586/*
2587 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2588 * since reality corrobates that they're the same as on gen3. But keep these
2589 * bits here (and the comment!) to help any other lost wanderers back onto the
2590 * right tracks.
2591 */
084b612e
CW
2592#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2593#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2594#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2595#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2596#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2597 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2598 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2599 PORTB_HOTPLUG_INT_STATUS | \
2600 PORTC_HOTPLUG_INT_STATUS | \
2601 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2602
2603#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2604 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2605 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2606 PORTB_HOTPLUG_INT_STATUS | \
2607 PORTC_HOTPLUG_INT_STATUS | \
2608 PORTD_HOTPLUG_INT_STATUS)
585fb111 2609
c20cd312
PZ
2610/* SDVO and HDMI port control.
2611 * The same register may be used for SDVO or HDMI */
2612#define GEN3_SDVOB 0x61140
2613#define GEN3_SDVOC 0x61160
2614#define GEN4_HDMIB GEN3_SDVOB
2615#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2616#define CHV_HDMID 0x6116C
c20cd312
PZ
2617#define PCH_SDVOB 0xe1140
2618#define PCH_HDMIB PCH_SDVOB
2619#define PCH_HDMIC 0xe1150
2620#define PCH_HDMID 0xe1160
2621
84093603
DV
2622#define PORT_DFT_I9XX 0x61150
2623#define DC_BALANCE_RESET (1 << 25)
2624#define PORT_DFT2_G4X 0x61154
2625#define DC_BALANCE_RESET_VLV (1 << 31)
2626#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2627#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2628#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2629
c20cd312
PZ
2630/* Gen 3 SDVO bits: */
2631#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2632#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2633#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2634#define SDVO_PIPE_B_SELECT (1 << 30)
2635#define SDVO_STALL_SELECT (1 << 29)
2636#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2637/*
585fb111 2638 * 915G/GM SDVO pixel multiplier.
585fb111 2639 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2640 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2641 */
c20cd312 2642#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2643#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2644#define SDVO_PHASE_SELECT_MASK (15 << 19)
2645#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2646#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2647#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2648#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2649#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2650#define SDVO_DETECTED (1 << 2)
585fb111 2651/* Bits to be preserved when writing */
c20cd312
PZ
2652#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2653 SDVO_INTERRUPT_ENABLE)
2654#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2655
2656/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2657#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2658#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2659#define SDVO_ENCODING_SDVO (0 << 10)
2660#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2661#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2662#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2663#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2664#define SDVO_AUDIO_ENABLE (1 << 6)
2665/* VSYNC/HSYNC bits new with 965, default is to be set */
2666#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2667#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2668
2669/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2670#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2671#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2672
2673/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2674#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2675#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2676
44f37d1f
CML
2677/* CHV SDVO/HDMI bits: */
2678#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2679#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2680
585fb111
JB
2681
2682/* DVO port control */
2683#define DVOA 0x61120
2684#define DVOB 0x61140
2685#define DVOC 0x61160
2686#define DVO_ENABLE (1 << 31)
2687#define DVO_PIPE_B_SELECT (1 << 30)
2688#define DVO_PIPE_STALL_UNUSED (0 << 28)
2689#define DVO_PIPE_STALL (1 << 28)
2690#define DVO_PIPE_STALL_TV (2 << 28)
2691#define DVO_PIPE_STALL_MASK (3 << 28)
2692#define DVO_USE_VGA_SYNC (1 << 15)
2693#define DVO_DATA_ORDER_I740 (0 << 14)
2694#define DVO_DATA_ORDER_FP (1 << 14)
2695#define DVO_VSYNC_DISABLE (1 << 11)
2696#define DVO_HSYNC_DISABLE (1 << 10)
2697#define DVO_VSYNC_TRISTATE (1 << 9)
2698#define DVO_HSYNC_TRISTATE (1 << 8)
2699#define DVO_BORDER_ENABLE (1 << 7)
2700#define DVO_DATA_ORDER_GBRG (1 << 6)
2701#define DVO_DATA_ORDER_RGGB (0 << 6)
2702#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2703#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2704#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2705#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2706#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2707#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2708#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2709#define DVO_PRESERVE_MASK (0x7<<24)
2710#define DVOA_SRCDIM 0x61124
2711#define DVOB_SRCDIM 0x61144
2712#define DVOC_SRCDIM 0x61164
2713#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2714#define DVO_SRCDIM_VERTICAL_SHIFT 0
2715
2716/* LVDS port control */
2717#define LVDS 0x61180
2718/*
2719 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2720 * the DPLL semantics change when the LVDS is assigned to that pipe.
2721 */
2722#define LVDS_PORT_EN (1 << 31)
2723/* Selects pipe B for LVDS data. Must be set on pre-965. */
2724#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2725#define LVDS_PIPE_MASK (1 << 30)
1519b995 2726#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2727/* LVDS dithering flag on 965/g4x platform */
2728#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2729/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2730#define LVDS_VSYNC_POLARITY (1 << 21)
2731#define LVDS_HSYNC_POLARITY (1 << 20)
2732
a3e17eb8
ZY
2733/* Enable border for unscaled (or aspect-scaled) display */
2734#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2735/*
2736 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2737 * pixel.
2738 */
2739#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2740#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2741#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2742/*
2743 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2744 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2745 * on.
2746 */
2747#define LVDS_A3_POWER_MASK (3 << 6)
2748#define LVDS_A3_POWER_DOWN (0 << 6)
2749#define LVDS_A3_POWER_UP (3 << 6)
2750/*
2751 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2752 * is set.
2753 */
2754#define LVDS_CLKB_POWER_MASK (3 << 4)
2755#define LVDS_CLKB_POWER_DOWN (0 << 4)
2756#define LVDS_CLKB_POWER_UP (3 << 4)
2757/*
2758 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2759 * setting for whether we are in dual-channel mode. The B3 pair will
2760 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2761 */
2762#define LVDS_B0B3_POWER_MASK (3 << 2)
2763#define LVDS_B0B3_POWER_DOWN (0 << 2)
2764#define LVDS_B0B3_POWER_UP (3 << 2)
2765
3c17fe4b
DH
2766/* Video Data Island Packet control */
2767#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2768/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2769 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2770 * of the infoframe structure specified by CEA-861. */
2771#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2772#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2773#define VIDEO_DIP_CTL 0x61170
2da8af54 2774/* Pre HSW: */
3c17fe4b 2775#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2776#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2777#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2778#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2779#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2780#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2781#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2782#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2783#define VIDEO_DIP_SELECT_AVI (0 << 19)
2784#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2785#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2786#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2787#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2788#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2789#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2790#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2791/* HSW and later: */
0dd87d20
PZ
2792#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2793#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2794#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2795#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2796#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2797#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2798
585fb111
JB
2799/* Panel power sequencing */
2800#define PP_STATUS 0x61200
2801#define PP_ON (1 << 31)
2802/*
2803 * Indicates that all dependencies of the panel are on:
2804 *
2805 * - PLL enabled
2806 * - pipe enabled
2807 * - LVDS/DVOB/DVOC on
2808 */
2809#define PP_READY (1 << 30)
2810#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2811#define PP_SEQUENCE_POWER_UP (1 << 28)
2812#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2813#define PP_SEQUENCE_MASK (3 << 28)
2814#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2815#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2816#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2817#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2818#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2819#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2820#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2821#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2822#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2823#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2824#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2825#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2826#define PP_CONTROL 0x61204
2827#define POWER_TARGET_ON (1 << 0)
2828#define PP_ON_DELAYS 0x61208
2829#define PP_OFF_DELAYS 0x6120c
2830#define PP_DIVISOR 0x61210
2831
2832/* Panel fitting */
5c969aa7 2833#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2834#define PFIT_ENABLE (1 << 31)
2835#define PFIT_PIPE_MASK (3 << 29)
2836#define PFIT_PIPE_SHIFT 29
2837#define VERT_INTERP_DISABLE (0 << 10)
2838#define VERT_INTERP_BILINEAR (1 << 10)
2839#define VERT_INTERP_MASK (3 << 10)
2840#define VERT_AUTO_SCALE (1 << 9)
2841#define HORIZ_INTERP_DISABLE (0 << 6)
2842#define HORIZ_INTERP_BILINEAR (1 << 6)
2843#define HORIZ_INTERP_MASK (3 << 6)
2844#define HORIZ_AUTO_SCALE (1 << 5)
2845#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2846#define PFIT_FILTER_FUZZY (0 << 24)
2847#define PFIT_SCALING_AUTO (0 << 26)
2848#define PFIT_SCALING_PROGRAMMED (1 << 26)
2849#define PFIT_SCALING_PILLAR (2 << 26)
2850#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2851#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2852/* Pre-965 */
2853#define PFIT_VERT_SCALE_SHIFT 20
2854#define PFIT_VERT_SCALE_MASK 0xfff00000
2855#define PFIT_HORIZ_SCALE_SHIFT 4
2856#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2857/* 965+ */
2858#define PFIT_VERT_SCALE_SHIFT_965 16
2859#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2860#define PFIT_HORIZ_SCALE_SHIFT_965 0
2861#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2862
5c969aa7 2863#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2864
5c969aa7
DL
2865#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2866#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2867#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2868 _VLV_BLC_PWM_CTL2_B)
2869
5c969aa7
DL
2870#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2871#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2872#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2873 _VLV_BLC_PWM_CTL_B)
2874
5c969aa7
DL
2875#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2876#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2877#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2878 _VLV_BLC_HIST_CTL_B)
2879
585fb111 2880/* Backlight control */
5c969aa7 2881#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2882#define BLM_PWM_ENABLE (1 << 31)
2883#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2884#define BLM_PIPE_SELECT (1 << 29)
2885#define BLM_PIPE_SELECT_IVB (3 << 29)
2886#define BLM_PIPE_A (0 << 29)
2887#define BLM_PIPE_B (1 << 29)
2888#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2889#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2890#define BLM_TRANSCODER_B BLM_PIPE_B
2891#define BLM_TRANSCODER_C BLM_PIPE_C
2892#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2893#define BLM_PIPE(pipe) ((pipe) << 29)
2894#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2895#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2896#define BLM_PHASE_IN_ENABLE (1 << 25)
2897#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2898#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2899#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2900#define BLM_PHASE_IN_COUNT_SHIFT (8)
2901#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2902#define BLM_PHASE_IN_INCR_SHIFT (0)
2903#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2904#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2905/*
2906 * This is the most significant 15 bits of the number of backlight cycles in a
2907 * complete cycle of the modulated backlight control.
2908 *
2909 * The actual value is this field multiplied by two.
2910 */
7cf41601
DV
2911#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2912#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2913#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2914/*
2915 * This is the number of cycles out of the backlight modulation cycle for which
2916 * the backlight is on.
2917 *
2918 * This field must be no greater than the number of cycles in the complete
2919 * backlight modulation cycle.
2920 */
2921#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2922#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2923#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2924#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2925
5c969aa7 2926#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2927
7cf41601
DV
2928/* New registers for PCH-split platforms. Safe where new bits show up, the
2929 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2930#define BLC_PWM_CPU_CTL2 0x48250
2931#define BLC_PWM_CPU_CTL 0x48254
2932
be256dc7
PZ
2933#define HSW_BLC_PWM2_CTL 0x48350
2934
7cf41601
DV
2935/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2936 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2937#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2938#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2939#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2940#define BLM_PCH_POLARITY (1 << 29)
2941#define BLC_PWM_PCH_CTL2 0xc8254
2942
be256dc7
PZ
2943#define UTIL_PIN_CTL 0x48400
2944#define UTIL_PIN_ENABLE (1 << 31)
2945
2946#define PCH_GTC_CTL 0xe7000
2947#define PCH_GTC_ENABLE (1 << 31)
2948
585fb111
JB
2949/* TV port control */
2950#define TV_CTL 0x68000
646b4269 2951/* Enables the TV encoder */
585fb111 2952# define TV_ENC_ENABLE (1 << 31)
646b4269 2953/* Sources the TV encoder input from pipe B instead of A. */
585fb111 2954# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 2955/* Outputs composite video (DAC A only) */
585fb111 2956# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 2957/* Outputs SVideo video (DAC B/C) */
585fb111 2958# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 2959/* Outputs Component video (DAC A/B/C) */
585fb111 2960# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 2961/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
2962# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2963# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 2964/* Enables slow sync generation (945GM only) */
585fb111 2965# define TV_SLOW_SYNC (1 << 20)
646b4269 2966/* Selects 4x oversampling for 480i and 576p */
585fb111 2967# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 2968/* Selects 2x oversampling for 720p and 1080i */
585fb111 2969# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 2970/* Selects no oversampling for 1080p */
585fb111 2971# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 2972/* Selects 8x oversampling */
585fb111 2973# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 2974/* Selects progressive mode rather than interlaced */
585fb111 2975# define TV_PROGRESSIVE (1 << 17)
646b4269 2976/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 2977# define TV_PAL_BURST (1 << 16)
646b4269 2978/* Field for setting delay of Y compared to C */
585fb111 2979# define TV_YC_SKEW_MASK (7 << 12)
646b4269 2980/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 2981# define TV_ENC_SDP_FIX (1 << 11)
646b4269 2982/*
585fb111
JB
2983 * Enables a fix for the 915GM only.
2984 *
2985 * Not sure what it does.
2986 */
2987# define TV_ENC_C0_FIX (1 << 10)
646b4269 2988/* Bits that must be preserved by software */
d2d9f232 2989# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 2990# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 2991/* Read-only state that reports all features enabled */
585fb111 2992# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 2993/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 2994# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 2995/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 2996# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 2997/* Normal operation */
585fb111 2998# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 2999/* Encoder test pattern 1 - combo pattern */
585fb111 3000# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3001/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3002# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3003/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3004# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3005/* Encoder test pattern 4 - random noise */
585fb111 3006# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3007/* Encoder test pattern 5 - linear color ramps */
585fb111 3008# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3009/*
585fb111
JB
3010 * This test mode forces the DACs to 50% of full output.
3011 *
3012 * This is used for load detection in combination with TVDAC_SENSE_MASK
3013 */
3014# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3015# define TV_TEST_MODE_MASK (7 << 0)
3016
3017#define TV_DAC 0x68004
b8ed2a4f 3018# define TV_DAC_SAVE 0x00ffff00
646b4269 3019/*
585fb111
JB
3020 * Reports that DAC state change logic has reported change (RO).
3021 *
3022 * This gets cleared when TV_DAC_STATE_EN is cleared
3023*/
3024# define TVDAC_STATE_CHG (1 << 31)
3025# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3026/* Reports that DAC A voltage is above the detect threshold */
585fb111 3027# define TVDAC_A_SENSE (1 << 30)
646b4269 3028/* Reports that DAC B voltage is above the detect threshold */
585fb111 3029# define TVDAC_B_SENSE (1 << 29)
646b4269 3030/* Reports that DAC C voltage is above the detect threshold */
585fb111 3031# define TVDAC_C_SENSE (1 << 28)
646b4269 3032/*
585fb111
JB
3033 * Enables DAC state detection logic, for load-based TV detection.
3034 *
3035 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3036 * to off, for load detection to work.
3037 */
3038# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3039/* Sets the DAC A sense value to high */
585fb111 3040# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3041/* Sets the DAC B sense value to high */
585fb111 3042# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3043/* Sets the DAC C sense value to high */
585fb111 3044# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3045/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3046# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3047/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3048# define ENC_TVDAC_SLEW_FAST (1 << 6)
3049# define DAC_A_1_3_V (0 << 4)
3050# define DAC_A_1_1_V (1 << 4)
3051# define DAC_A_0_7_V (2 << 4)
cb66c692 3052# define DAC_A_MASK (3 << 4)
585fb111
JB
3053# define DAC_B_1_3_V (0 << 2)
3054# define DAC_B_1_1_V (1 << 2)
3055# define DAC_B_0_7_V (2 << 2)
cb66c692 3056# define DAC_B_MASK (3 << 2)
585fb111
JB
3057# define DAC_C_1_3_V (0 << 0)
3058# define DAC_C_1_1_V (1 << 0)
3059# define DAC_C_0_7_V (2 << 0)
cb66c692 3060# define DAC_C_MASK (3 << 0)
585fb111 3061
646b4269 3062/*
585fb111
JB
3063 * CSC coefficients are stored in a floating point format with 9 bits of
3064 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3065 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3066 * -1 (0x3) being the only legal negative value.
3067 */
3068#define TV_CSC_Y 0x68010
3069# define TV_RY_MASK 0x07ff0000
3070# define TV_RY_SHIFT 16
3071# define TV_GY_MASK 0x00000fff
3072# define TV_GY_SHIFT 0
3073
3074#define TV_CSC_Y2 0x68014
3075# define TV_BY_MASK 0x07ff0000
3076# define TV_BY_SHIFT 16
646b4269 3077/*
585fb111
JB
3078 * Y attenuation for component video.
3079 *
3080 * Stored in 1.9 fixed point.
3081 */
3082# define TV_AY_MASK 0x000003ff
3083# define TV_AY_SHIFT 0
3084
3085#define TV_CSC_U 0x68018
3086# define TV_RU_MASK 0x07ff0000
3087# define TV_RU_SHIFT 16
3088# define TV_GU_MASK 0x000007ff
3089# define TV_GU_SHIFT 0
3090
3091#define TV_CSC_U2 0x6801c
3092# define TV_BU_MASK 0x07ff0000
3093# define TV_BU_SHIFT 16
646b4269 3094/*
585fb111
JB
3095 * U attenuation for component video.
3096 *
3097 * Stored in 1.9 fixed point.
3098 */
3099# define TV_AU_MASK 0x000003ff
3100# define TV_AU_SHIFT 0
3101
3102#define TV_CSC_V 0x68020
3103# define TV_RV_MASK 0x0fff0000
3104# define TV_RV_SHIFT 16
3105# define TV_GV_MASK 0x000007ff
3106# define TV_GV_SHIFT 0
3107
3108#define TV_CSC_V2 0x68024
3109# define TV_BV_MASK 0x07ff0000
3110# define TV_BV_SHIFT 16
646b4269 3111/*
585fb111
JB
3112 * V attenuation for component video.
3113 *
3114 * Stored in 1.9 fixed point.
3115 */
3116# define TV_AV_MASK 0x000007ff
3117# define TV_AV_SHIFT 0
3118
3119#define TV_CLR_KNOBS 0x68028
646b4269 3120/* 2s-complement brightness adjustment */
585fb111
JB
3121# define TV_BRIGHTNESS_MASK 0xff000000
3122# define TV_BRIGHTNESS_SHIFT 24
646b4269 3123/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3124# define TV_CONTRAST_MASK 0x00ff0000
3125# define TV_CONTRAST_SHIFT 16
646b4269 3126/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3127# define TV_SATURATION_MASK 0x0000ff00
3128# define TV_SATURATION_SHIFT 8
646b4269 3129/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3130# define TV_HUE_MASK 0x000000ff
3131# define TV_HUE_SHIFT 0
3132
3133#define TV_CLR_LEVEL 0x6802c
646b4269 3134/* Controls the DAC level for black */
585fb111
JB
3135# define TV_BLACK_LEVEL_MASK 0x01ff0000
3136# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3137/* Controls the DAC level for blanking */
585fb111
JB
3138# define TV_BLANK_LEVEL_MASK 0x000001ff
3139# define TV_BLANK_LEVEL_SHIFT 0
3140
3141#define TV_H_CTL_1 0x68030
646b4269 3142/* Number of pixels in the hsync. */
585fb111
JB
3143# define TV_HSYNC_END_MASK 0x1fff0000
3144# define TV_HSYNC_END_SHIFT 16
646b4269 3145/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3146# define TV_HTOTAL_MASK 0x00001fff
3147# define TV_HTOTAL_SHIFT 0
3148
3149#define TV_H_CTL_2 0x68034
646b4269 3150/* Enables the colorburst (needed for non-component color) */
585fb111 3151# define TV_BURST_ENA (1 << 31)
646b4269 3152/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3153# define TV_HBURST_START_SHIFT 16
3154# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3155/* Length of the colorburst */
585fb111
JB
3156# define TV_HBURST_LEN_SHIFT 0
3157# define TV_HBURST_LEN_MASK 0x0001fff
3158
3159#define TV_H_CTL_3 0x68038
646b4269 3160/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3161# define TV_HBLANK_END_SHIFT 16
3162# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3163/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3164# define TV_HBLANK_START_SHIFT 0
3165# define TV_HBLANK_START_MASK 0x0001fff
3166
3167#define TV_V_CTL_1 0x6803c
646b4269 3168/* XXX */
585fb111
JB
3169# define TV_NBR_END_SHIFT 16
3170# define TV_NBR_END_MASK 0x07ff0000
646b4269 3171/* XXX */
585fb111
JB
3172# define TV_VI_END_F1_SHIFT 8
3173# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3174/* XXX */
585fb111
JB
3175# define TV_VI_END_F2_SHIFT 0
3176# define TV_VI_END_F2_MASK 0x0000003f
3177
3178#define TV_V_CTL_2 0x68040
646b4269 3179/* Length of vsync, in half lines */
585fb111
JB
3180# define TV_VSYNC_LEN_MASK 0x07ff0000
3181# define TV_VSYNC_LEN_SHIFT 16
646b4269 3182/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3183 * number of half lines.
3184 */
3185# define TV_VSYNC_START_F1_MASK 0x00007f00
3186# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3187/*
585fb111
JB
3188 * Offset of the start of vsync in field 2, measured in one less than the
3189 * number of half lines.
3190 */
3191# define TV_VSYNC_START_F2_MASK 0x0000007f
3192# define TV_VSYNC_START_F2_SHIFT 0
3193
3194#define TV_V_CTL_3 0x68044
646b4269 3195/* Enables generation of the equalization signal */
585fb111 3196# define TV_EQUAL_ENA (1 << 31)
646b4269 3197/* Length of vsync, in half lines */
585fb111
JB
3198# define TV_VEQ_LEN_MASK 0x007f0000
3199# define TV_VEQ_LEN_SHIFT 16
646b4269 3200/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3201 * the number of half lines.
3202 */
3203# define TV_VEQ_START_F1_MASK 0x0007f00
3204# define TV_VEQ_START_F1_SHIFT 8
646b4269 3205/*
585fb111
JB
3206 * Offset of the start of equalization in field 2, measured in one less than
3207 * the number of half lines.
3208 */
3209# define TV_VEQ_START_F2_MASK 0x000007f
3210# define TV_VEQ_START_F2_SHIFT 0
3211
3212#define TV_V_CTL_4 0x68048
646b4269 3213/*
585fb111
JB
3214 * Offset to start of vertical colorburst, measured in one less than the
3215 * number of lines from vertical start.
3216 */
3217# define TV_VBURST_START_F1_MASK 0x003f0000
3218# define TV_VBURST_START_F1_SHIFT 16
646b4269 3219/*
585fb111
JB
3220 * Offset to the end of vertical colorburst, measured in one less than the
3221 * number of lines from the start of NBR.
3222 */
3223# define TV_VBURST_END_F1_MASK 0x000000ff
3224# define TV_VBURST_END_F1_SHIFT 0
3225
3226#define TV_V_CTL_5 0x6804c
646b4269 3227/*
585fb111
JB
3228 * Offset to start of vertical colorburst, measured in one less than the
3229 * number of lines from vertical start.
3230 */
3231# define TV_VBURST_START_F2_MASK 0x003f0000
3232# define TV_VBURST_START_F2_SHIFT 16
646b4269 3233/*
585fb111
JB
3234 * Offset to the end of vertical colorburst, measured in one less than the
3235 * number of lines from the start of NBR.
3236 */
3237# define TV_VBURST_END_F2_MASK 0x000000ff
3238# define TV_VBURST_END_F2_SHIFT 0
3239
3240#define TV_V_CTL_6 0x68050
646b4269 3241/*
585fb111
JB
3242 * Offset to start of vertical colorburst, measured in one less than the
3243 * number of lines from vertical start.
3244 */
3245# define TV_VBURST_START_F3_MASK 0x003f0000
3246# define TV_VBURST_START_F3_SHIFT 16
646b4269 3247/*
585fb111
JB
3248 * Offset to the end of vertical colorburst, measured in one less than the
3249 * number of lines from the start of NBR.
3250 */
3251# define TV_VBURST_END_F3_MASK 0x000000ff
3252# define TV_VBURST_END_F3_SHIFT 0
3253
3254#define TV_V_CTL_7 0x68054
646b4269 3255/*
585fb111
JB
3256 * Offset to start of vertical colorburst, measured in one less than the
3257 * number of lines from vertical start.
3258 */
3259# define TV_VBURST_START_F4_MASK 0x003f0000
3260# define TV_VBURST_START_F4_SHIFT 16
646b4269 3261/*
585fb111
JB
3262 * Offset to the end of vertical colorburst, measured in one less than the
3263 * number of lines from the start of NBR.
3264 */
3265# define TV_VBURST_END_F4_MASK 0x000000ff
3266# define TV_VBURST_END_F4_SHIFT 0
3267
3268#define TV_SC_CTL_1 0x68060
646b4269 3269/* Turns on the first subcarrier phase generation DDA */
585fb111 3270# define TV_SC_DDA1_EN (1 << 31)
646b4269 3271/* Turns on the first subcarrier phase generation DDA */
585fb111 3272# define TV_SC_DDA2_EN (1 << 30)
646b4269 3273/* Turns on the first subcarrier phase generation DDA */
585fb111 3274# define TV_SC_DDA3_EN (1 << 29)
646b4269 3275/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3276# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3277/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3278# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3279/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3280# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3281/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3282# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3283/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3284# define TV_BURST_LEVEL_MASK 0x00ff0000
3285# define TV_BURST_LEVEL_SHIFT 16
646b4269 3286/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3287# define TV_SCDDA1_INC_MASK 0x00000fff
3288# define TV_SCDDA1_INC_SHIFT 0
3289
3290#define TV_SC_CTL_2 0x68064
646b4269 3291/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3292# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3293# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3294/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3295# define TV_SCDDA2_INC_MASK 0x00007fff
3296# define TV_SCDDA2_INC_SHIFT 0
3297
3298#define TV_SC_CTL_3 0x68068
646b4269 3299/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3300# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3301# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3302/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3303# define TV_SCDDA3_INC_MASK 0x00007fff
3304# define TV_SCDDA3_INC_SHIFT 0
3305
3306#define TV_WIN_POS 0x68070
646b4269 3307/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3308# define TV_XPOS_MASK 0x1fff0000
3309# define TV_XPOS_SHIFT 16
646b4269 3310/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3311# define TV_YPOS_MASK 0x00000fff
3312# define TV_YPOS_SHIFT 0
3313
3314#define TV_WIN_SIZE 0x68074
646b4269 3315/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3316# define TV_XSIZE_MASK 0x1fff0000
3317# define TV_XSIZE_SHIFT 16
646b4269 3318/*
585fb111
JB
3319 * Vertical size of the display window, measured in pixels.
3320 *
3321 * Must be even for interlaced modes.
3322 */
3323# define TV_YSIZE_MASK 0x00000fff
3324# define TV_YSIZE_SHIFT 0
3325
3326#define TV_FILTER_CTL_1 0x68080
646b4269 3327/*
585fb111
JB
3328 * Enables automatic scaling calculation.
3329 *
3330 * If set, the rest of the registers are ignored, and the calculated values can
3331 * be read back from the register.
3332 */
3333# define TV_AUTO_SCALE (1 << 31)
646b4269 3334/*
585fb111
JB
3335 * Disables the vertical filter.
3336 *
3337 * This is required on modes more than 1024 pixels wide */
3338# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3339/* Enables adaptive vertical filtering */
585fb111
JB
3340# define TV_VADAPT (1 << 28)
3341# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3342/* Selects the least adaptive vertical filtering mode */
585fb111 3343# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3344/* Selects the moderately adaptive vertical filtering mode */
585fb111 3345# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3346/* Selects the most adaptive vertical filtering mode */
585fb111 3347# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3348/*
585fb111
JB
3349 * Sets the horizontal scaling factor.
3350 *
3351 * This should be the fractional part of the horizontal scaling factor divided
3352 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3353 *
3354 * (src width - 1) / ((oversample * dest width) - 1)
3355 */
3356# define TV_HSCALE_FRAC_MASK 0x00003fff
3357# define TV_HSCALE_FRAC_SHIFT 0
3358
3359#define TV_FILTER_CTL_2 0x68084
646b4269 3360/*
585fb111
JB
3361 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3362 *
3363 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3364 */
3365# define TV_VSCALE_INT_MASK 0x00038000
3366# define TV_VSCALE_INT_SHIFT 15
646b4269 3367/*
585fb111
JB
3368 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3369 *
3370 * \sa TV_VSCALE_INT_MASK
3371 */
3372# define TV_VSCALE_FRAC_MASK 0x00007fff
3373# define TV_VSCALE_FRAC_SHIFT 0
3374
3375#define TV_FILTER_CTL_3 0x68088
646b4269 3376/*
585fb111
JB
3377 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3378 *
3379 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3380 *
3381 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3382 */
3383# define TV_VSCALE_IP_INT_MASK 0x00038000
3384# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3385/*
585fb111
JB
3386 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3387 *
3388 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3389 *
3390 * \sa TV_VSCALE_IP_INT_MASK
3391 */
3392# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3393# define TV_VSCALE_IP_FRAC_SHIFT 0
3394
3395#define TV_CC_CONTROL 0x68090
3396# define TV_CC_ENABLE (1 << 31)
646b4269 3397/*
585fb111
JB
3398 * Specifies which field to send the CC data in.
3399 *
3400 * CC data is usually sent in field 0.
3401 */
3402# define TV_CC_FID_MASK (1 << 27)
3403# define TV_CC_FID_SHIFT 27
646b4269 3404/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3405# define TV_CC_HOFF_MASK 0x03ff0000
3406# define TV_CC_HOFF_SHIFT 16
646b4269 3407/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3408# define TV_CC_LINE_MASK 0x0000003f
3409# define TV_CC_LINE_SHIFT 0
3410
3411#define TV_CC_DATA 0x68094
3412# define TV_CC_RDY (1 << 31)
646b4269 3413/* Second word of CC data to be transmitted. */
585fb111
JB
3414# define TV_CC_DATA_2_MASK 0x007f0000
3415# define TV_CC_DATA_2_SHIFT 16
646b4269 3416/* First word of CC data to be transmitted. */
585fb111
JB
3417# define TV_CC_DATA_1_MASK 0x0000007f
3418# define TV_CC_DATA_1_SHIFT 0
3419
3420#define TV_H_LUMA_0 0x68100
3421#define TV_H_LUMA_59 0x681ec
3422#define TV_H_CHROMA_0 0x68200
3423#define TV_H_CHROMA_59 0x682ec
3424#define TV_V_LUMA_0 0x68300
3425#define TV_V_LUMA_42 0x683a8
3426#define TV_V_CHROMA_0 0x68400
3427#define TV_V_CHROMA_42 0x684a8
3428
040d87f1 3429/* Display Port */
32f9d658 3430#define DP_A 0x64000 /* eDP */
040d87f1
KP
3431#define DP_B 0x64100
3432#define DP_C 0x64200
3433#define DP_D 0x64300
3434
3435#define DP_PORT_EN (1 << 31)
3436#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3437#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3438#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3439#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3440
040d87f1
KP
3441/* Link training mode - select a suitable mode for each stage */
3442#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3443#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3444#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3445#define DP_LINK_TRAIN_OFF (3 << 28)
3446#define DP_LINK_TRAIN_MASK (3 << 28)
3447#define DP_LINK_TRAIN_SHIFT 28
3448
8db9d77b
ZW
3449/* CPT Link training mode */
3450#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3451#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3452#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3453#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3454#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3455#define DP_LINK_TRAIN_SHIFT_CPT 8
3456
040d87f1
KP
3457/* Signal voltages. These are mostly controlled by the other end */
3458#define DP_VOLTAGE_0_4 (0 << 25)
3459#define DP_VOLTAGE_0_6 (1 << 25)
3460#define DP_VOLTAGE_0_8 (2 << 25)
3461#define DP_VOLTAGE_1_2 (3 << 25)
3462#define DP_VOLTAGE_MASK (7 << 25)
3463#define DP_VOLTAGE_SHIFT 25
3464
3465/* Signal pre-emphasis levels, like voltages, the other end tells us what
3466 * they want
3467 */
3468#define DP_PRE_EMPHASIS_0 (0 << 22)
3469#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3470#define DP_PRE_EMPHASIS_6 (2 << 22)
3471#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3472#define DP_PRE_EMPHASIS_MASK (7 << 22)
3473#define DP_PRE_EMPHASIS_SHIFT 22
3474
3475/* How many wires to use. I guess 3 was too hard */
17aa6be9 3476#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3477#define DP_PORT_WIDTH_MASK (7 << 19)
3478
3479/* Mystic DPCD version 1.1 special mode */
3480#define DP_ENHANCED_FRAMING (1 << 18)
3481
32f9d658
ZW
3482/* eDP */
3483#define DP_PLL_FREQ_270MHZ (0 << 16)
3484#define DP_PLL_FREQ_160MHZ (1 << 16)
3485#define DP_PLL_FREQ_MASK (3 << 16)
3486
646b4269 3487/* locked once port is enabled */
040d87f1
KP
3488#define DP_PORT_REVERSAL (1 << 15)
3489
32f9d658
ZW
3490/* eDP */
3491#define DP_PLL_ENABLE (1 << 14)
3492
646b4269 3493/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3494#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3495
3496#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3497#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3498
646b4269 3499/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3500#define DP_COLOR_RANGE_16_235 (1 << 8)
3501
646b4269 3502/* Turn on the audio link */
040d87f1
KP
3503#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3504
646b4269 3505/* vs and hs sync polarity */
040d87f1
KP
3506#define DP_SYNC_VS_HIGH (1 << 4)
3507#define DP_SYNC_HS_HIGH (1 << 3)
3508
646b4269 3509/* A fantasy */
040d87f1
KP
3510#define DP_DETECTED (1 << 2)
3511
646b4269 3512/* The aux channel provides a way to talk to the
040d87f1
KP
3513 * signal sink for DDC etc. Max packet size supported
3514 * is 20 bytes in each direction, hence the 5 fixed
3515 * data registers
3516 */
32f9d658
ZW
3517#define DPA_AUX_CH_CTL 0x64010
3518#define DPA_AUX_CH_DATA1 0x64014
3519#define DPA_AUX_CH_DATA2 0x64018
3520#define DPA_AUX_CH_DATA3 0x6401c
3521#define DPA_AUX_CH_DATA4 0x64020
3522#define DPA_AUX_CH_DATA5 0x64024
3523
040d87f1
KP
3524#define DPB_AUX_CH_CTL 0x64110
3525#define DPB_AUX_CH_DATA1 0x64114
3526#define DPB_AUX_CH_DATA2 0x64118
3527#define DPB_AUX_CH_DATA3 0x6411c
3528#define DPB_AUX_CH_DATA4 0x64120
3529#define DPB_AUX_CH_DATA5 0x64124
3530
3531#define DPC_AUX_CH_CTL 0x64210
3532#define DPC_AUX_CH_DATA1 0x64214
3533#define DPC_AUX_CH_DATA2 0x64218
3534#define DPC_AUX_CH_DATA3 0x6421c
3535#define DPC_AUX_CH_DATA4 0x64220
3536#define DPC_AUX_CH_DATA5 0x64224
3537
3538#define DPD_AUX_CH_CTL 0x64310
3539#define DPD_AUX_CH_DATA1 0x64314
3540#define DPD_AUX_CH_DATA2 0x64318
3541#define DPD_AUX_CH_DATA3 0x6431c
3542#define DPD_AUX_CH_DATA4 0x64320
3543#define DPD_AUX_CH_DATA5 0x64324
3544
3545#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3546#define DP_AUX_CH_CTL_DONE (1 << 30)
3547#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3548#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3549#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3550#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3551#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3552#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3553#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3554#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3555#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3556#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3557#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3558#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3559#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3560#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3561#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3562#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3563#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3564#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3565#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3566
3567/*
3568 * Computing GMCH M and N values for the Display Port link
3569 *
3570 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3571 *
3572 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3573 *
3574 * The GMCH value is used internally
3575 *
3576 * bytes_per_pixel is the number of bytes coming out of the plane,
3577 * which is after the LUTs, so we want the bytes for our color format.
3578 * For our current usage, this is always 3, one byte for R, G and B.
3579 */
e3b95f1e
DV
3580#define _PIPEA_DATA_M_G4X 0x70050
3581#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3582
3583/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3584#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3585#define TU_SIZE_SHIFT 25
a65851af 3586#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3587
a65851af
VS
3588#define DATA_LINK_M_N_MASK (0xffffff)
3589#define DATA_LINK_N_MAX (0x800000)
040d87f1 3590
e3b95f1e
DV
3591#define _PIPEA_DATA_N_G4X 0x70054
3592#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3593#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3594
3595/*
3596 * Computing Link M and N values for the Display Port link
3597 *
3598 * Link M / N = pixel_clock / ls_clk
3599 *
3600 * (the DP spec calls pixel_clock the 'strm_clk')
3601 *
3602 * The Link value is transmitted in the Main Stream
3603 * Attributes and VB-ID.
3604 */
3605
e3b95f1e
DV
3606#define _PIPEA_LINK_M_G4X 0x70060
3607#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3608#define PIPEA_DP_LINK_M_MASK (0xffffff)
3609
e3b95f1e
DV
3610#define _PIPEA_LINK_N_G4X 0x70064
3611#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3612#define PIPEA_DP_LINK_N_MASK (0xffffff)
3613
e3b95f1e
DV
3614#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3615#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3616#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3617#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3618
585fb111
JB
3619/* Display & cursor control */
3620
3621/* Pipe A */
a57c774a 3622#define _PIPEADSL 0x70000
837ba00f
PZ
3623#define DSL_LINEMASK_GEN2 0x00000fff
3624#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3625#define _PIPEACONF 0x70008
5eddb70b
CW
3626#define PIPECONF_ENABLE (1<<31)
3627#define PIPECONF_DISABLE 0
3628#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3629#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3630#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3631#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3632#define PIPECONF_SINGLE_WIDE 0
3633#define PIPECONF_PIPE_UNLOCKED 0
3634#define PIPECONF_PIPE_LOCKED (1<<25)
3635#define PIPECONF_PALETTE 0
3636#define PIPECONF_GAMMA (1<<24)
585fb111 3637#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3638#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3639#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3640/* Note that pre-gen3 does not support interlaced display directly. Panel
3641 * fitting must be disabled on pre-ilk for interlaced. */
3642#define PIPECONF_PROGRESSIVE (0 << 21)
3643#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3644#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3645#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3646#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3647/* Ironlake and later have a complete new set of values for interlaced. PFIT
3648 * means panel fitter required, PF means progressive fetch, DBL means power
3649 * saving pixel doubling. */
3650#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3651#define PIPECONF_INTERLACED_ILK (3 << 21)
3652#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3653#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3654#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3655#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3656#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3657#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3658#define PIPECONF_BPC_MASK (0x7 << 5)
3659#define PIPECONF_8BPC (0<<5)
3660#define PIPECONF_10BPC (1<<5)
3661#define PIPECONF_6BPC (2<<5)
3662#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3663#define PIPECONF_DITHER_EN (1<<4)
3664#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3665#define PIPECONF_DITHER_TYPE_SP (0<<2)
3666#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3667#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3668#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3669#define _PIPEASTAT 0x70024
585fb111 3670#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3671#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3672#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3673#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3674#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3675#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3676#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3677#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3678#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3679#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3680#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3681#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3682#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3683#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3684#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3685#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3686#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3687#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3688#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3689#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3690#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3691#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3692#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3693#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3694#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3695#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3696#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3697#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3698#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3699#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3700#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3701#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3702#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3703#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3704#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3705#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3706#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3707#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3708#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3709#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3710#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3711#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3712#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3713#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3714#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3715#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3716#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3717
755e9019
ID
3718#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3719#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3720
84fd4f4e
RB
3721#define PIPE_A_OFFSET 0x70000
3722#define PIPE_B_OFFSET 0x71000
3723#define PIPE_C_OFFSET 0x72000
3724#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3725/*
3726 * There's actually no pipe EDP. Some pipe registers have
3727 * simply shifted from the pipe to the transcoder, while
3728 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3729 * to access such registers in transcoder EDP.
3730 */
3731#define PIPE_EDP_OFFSET 0x7f000
3732
5c969aa7
DL
3733#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3734 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3735 dev_priv->info.display_mmio_offset)
a57c774a
AK
3736
3737#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3738#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3739#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3740#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3741#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3742
756f85cf
PZ
3743#define _PIPE_MISC_A 0x70030
3744#define _PIPE_MISC_B 0x71030
3745#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3746#define PIPEMISC_DITHER_8_BPC (0<<5)
3747#define PIPEMISC_DITHER_10_BPC (1<<5)
3748#define PIPEMISC_DITHER_6_BPC (2<<5)
3749#define PIPEMISC_DITHER_12_BPC (3<<5)
3750#define PIPEMISC_DITHER_ENABLE (1<<4)
3751#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3752#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3753#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3754
b41fbda1 3755#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3756#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3757#define PIPEB_HLINE_INT_EN (1<<28)
3758#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3759#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3760#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3761#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3762#define PIPE_PSR_INT_EN (1<<22)
7983117f 3763#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3764#define PIPEA_HLINE_INT_EN (1<<20)
3765#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3766#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3767#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3768#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3769#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3770#define PIPEC_HLINE_INT_EN (1<<12)
3771#define PIPEC_VBLANK_INT_EN (1<<11)
3772#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3773#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3774#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3775
bf67a6fd
VS
3776#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3777#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3778#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3779#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3780#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3781#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3782#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3783#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3784#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3785#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3786#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3787#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3788#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3789#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3790#define DPINVGTT_EN_MASK_CHV 0xfff0000
3791#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3792#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3793#define PLANEC_INVALID_GTT_STATUS (1<<9)
3794#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3795#define CURSORB_INVALID_GTT_STATUS (1<<7)
3796#define CURSORA_INVALID_GTT_STATUS (1<<6)
3797#define SPRITED_INVALID_GTT_STATUS (1<<5)
3798#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3799#define PLANEB_INVALID_GTT_STATUS (1<<3)
3800#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3801#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3802#define PLANEA_INVALID_GTT_STATUS (1<<0)
3803#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3804#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3805
585fb111
JB
3806#define DSPARB 0x70030
3807#define DSPARB_CSTART_MASK (0x7f << 7)
3808#define DSPARB_CSTART_SHIFT 7
3809#define DSPARB_BSTART_MASK (0x7f)
3810#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3811#define DSPARB_BEND_SHIFT 9 /* on 855 */
3812#define DSPARB_AEND_SHIFT 0
3813
5c969aa7 3814#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3815#define DSPFW_SR_SHIFT 23
0206e353 3816#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3817#define DSPFW_CURSORB_SHIFT 16
d4294342 3818#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3819#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3820#define DSPFW_PLANEB_MASK (0x7f<<8)
3821#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3822#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3823#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3824#define DSPFW_CURSORA_SHIFT 8
d4294342 3825#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3826#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3827#define DSPFW_HPLL_SR_EN (1<<31)
3828#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3829#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3830#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3831#define DSPFW_HPLL_CURSOR_SHIFT 16
3832#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3833#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3834#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3835#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3836
12a3c055
GB
3837/* drain latency register values*/
3838#define DRAIN_LATENCY_PRECISION_32 32
3839#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3840#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3841#define DDL_CURSORA_PRECISION_32 (1<<31)
3842#define DDL_CURSORA_PRECISION_16 (0<<31)
3843#define DDL_CURSORA_SHIFT 24
c294c545
VS
3844#define DDL_SPRITEB_PRECISION_32 (1<<23)
3845#define DDL_SPRITEB_PRECISION_16 (0<<23)
3846#define DDL_SPRITEB_SHIFT 16
3847#define DDL_SPRITEA_PRECISION_32 (1<<15)
3848#define DDL_SPRITEA_PRECISION_16 (0<<15)
3849#define DDL_SPRITEA_SHIFT 8
12a3c055
GB
3850#define DDL_PLANEA_PRECISION_32 (1<<7)
3851#define DDL_PLANEA_PRECISION_16 (0<<7)
c294c545
VS
3852#define DDL_PLANEA_SHIFT 0
3853
8f6d8ee9 3854#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3855#define DDL_CURSORB_PRECISION_32 (1<<31)
3856#define DDL_CURSORB_PRECISION_16 (0<<31)
3857#define DDL_CURSORB_SHIFT 24
c294c545
VS
3858#define DDL_SPRITED_PRECISION_32 (1<<23)
3859#define DDL_SPRITED_PRECISION_16 (0<<23)
3860#define DDL_SPRITED_SHIFT 16
3861#define DDL_SPRITEC_PRECISION_32 (1<<15)
3862#define DDL_SPRITEC_PRECISION_16 (0<<15)
3863#define DDL_SPRITEC_SHIFT 8
12a3c055
GB
3864#define DDL_PLANEB_PRECISION_32 (1<<7)
3865#define DDL_PLANEB_PRECISION_16 (0<<7)
c294c545
VS
3866#define DDL_PLANEB_SHIFT 0
3867
3868#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3869#define DDL_CURSORC_PRECISION_32 (1<<31)
3870#define DDL_CURSORC_PRECISION_16 (0<<31)
3871#define DDL_CURSORC_SHIFT 24
3872#define DDL_SPRITEF_PRECISION_32 (1<<23)
3873#define DDL_SPRITEF_PRECISION_16 (0<<23)
3874#define DDL_SPRITEF_SHIFT 16
3875#define DDL_SPRITEE_PRECISION_32 (1<<15)
3876#define DDL_SPRITEE_PRECISION_16 (0<<15)
3877#define DDL_SPRITEE_SHIFT 8
3878#define DDL_PLANEC_PRECISION_32 (1<<7)
3879#define DDL_PLANEC_PRECISION_16 (0<<7)
3880#define DDL_PLANEC_SHIFT 0
12a3c055 3881
7662c8bd 3882/* FIFO watermark sizes etc */
0e442c60 3883#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3884#define I915_FIFO_LINE_SIZE 64
3885#define I830_FIFO_LINE_SIZE 32
0e442c60 3886
ceb04246 3887#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3888#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3889#define I965_FIFO_SIZE 512
3890#define I945_FIFO_SIZE 127
7662c8bd 3891#define I915_FIFO_SIZE 95
dff33cfc 3892#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3893#define I830_FIFO_SIZE 95
0e442c60 3894
ceb04246 3895#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3896#define G4X_MAX_WM 0x3f
7662c8bd
SL
3897#define I915_MAX_WM 0x3f
3898
f2b115e6
AJ
3899#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3900#define PINEVIEW_FIFO_LINE_SIZE 64
3901#define PINEVIEW_MAX_WM 0x1ff
3902#define PINEVIEW_DFT_WM 0x3f
3903#define PINEVIEW_DFT_HPLLOFF_WM 0
3904#define PINEVIEW_GUARD_WM 10
3905#define PINEVIEW_CURSOR_FIFO 64
3906#define PINEVIEW_CURSOR_MAX_WM 0x3f
3907#define PINEVIEW_CURSOR_DFT_WM 0
3908#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3909
ceb04246 3910#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3911#define I965_CURSOR_FIFO 64
3912#define I965_CURSOR_MAX_WM 32
3913#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3914
3915/* define the Watermark register on Ironlake */
3916#define WM0_PIPEA_ILK 0x45100
1996d624 3917#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3918#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3919#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3920#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3921#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3922
3923#define WM0_PIPEB_ILK 0x45104
d6c892df 3924#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3925#define WM1_LP_ILK 0x45108
3926#define WM1_LP_SR_EN (1<<31)
3927#define WM1_LP_LATENCY_SHIFT 24
3928#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3929#define WM1_LP_FBC_MASK (0xf<<20)
3930#define WM1_LP_FBC_SHIFT 20
416f4727 3931#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3932#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3933#define WM1_LP_SR_SHIFT 8
1996d624 3934#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3935#define WM2_LP_ILK 0x4510c
3936#define WM2_LP_EN (1<<31)
3937#define WM3_LP_ILK 0x45110
3938#define WM3_LP_EN (1<<31)
3939#define WM1S_LP_ILK 0x45120
b840d907
JB
3940#define WM2S_LP_IVB 0x45124
3941#define WM3S_LP_IVB 0x45128
dd8849c8 3942#define WM1S_LP_EN (1<<31)
7f8a8569 3943
cca32e9a
PZ
3944#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3945 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3946 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3947
7f8a8569
ZW
3948/* Memory latency timer register */
3949#define MLTR_ILK 0x11222
b79d4990
JB
3950#define MLTR_WM1_SHIFT 0
3951#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3952/* the unit of memory self-refresh latency time is 0.5us */
3953#define ILK_SRLT_MASK 0x3f
3954
1398261a
YL
3955
3956/* the address where we get all kinds of latency value */
3957#define SSKPD 0x5d10
3958#define SSKPD_WM_MASK 0x3f
3959#define SSKPD_WM0_SHIFT 0
3960#define SSKPD_WM1_SHIFT 8
3961#define SSKPD_WM2_SHIFT 16
3962#define SSKPD_WM3_SHIFT 24
3963
585fb111
JB
3964/*
3965 * The two pipe frame counter registers are not synchronized, so
3966 * reading a stable value is somewhat tricky. The following code
3967 * should work:
3968 *
3969 * do {
3970 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3971 * PIPE_FRAME_HIGH_SHIFT;
3972 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3973 * PIPE_FRAME_LOW_SHIFT);
3974 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3975 * PIPE_FRAME_HIGH_SHIFT);
3976 * } while (high1 != high2);
3977 * frame = (high1 << 8) | low1;
3978 */
25a2e2d0 3979#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3980#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3981#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3982#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3983#define PIPE_FRAME_LOW_MASK 0xff000000
3984#define PIPE_FRAME_LOW_SHIFT 24
3985#define PIPE_PIXEL_MASK 0x00ffffff
3986#define PIPE_PIXEL_SHIFT 0
9880b7a5 3987/* GM45+ just has to be different */
eb6008ad
RB
3988#define _PIPEA_FRMCOUNT_GM45 0x70040
3989#define _PIPEA_FLIPCOUNT_GM45 0x70044
3990#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 3991#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
3992
3993/* Cursor A & B regs */
5efb3e28 3994#define _CURACNTR 0x70080
14b60391
JB
3995/* Old style CUR*CNTR flags (desktop 8xx) */
3996#define CURSOR_ENABLE 0x80000000
3997#define CURSOR_GAMMA_ENABLE 0x40000000
3998#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3999#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4000#define CURSOR_FORMAT_SHIFT 24
4001#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4002#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4003#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4004#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4005#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4006#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4007/* New style CUR*CNTR flags */
4008#define CURSOR_MODE 0x27
585fb111 4009#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4010#define CURSOR_MODE_128_32B_AX 0x02
4011#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4012#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4013#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4014#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4015#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4016#define MCURSOR_PIPE_SELECT (1 << 28)
4017#define MCURSOR_PIPE_A 0x00
4018#define MCURSOR_PIPE_B (1 << 28)
585fb111 4019#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 4020#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4021#define _CURABASE 0x70084
4022#define _CURAPOS 0x70088
585fb111
JB
4023#define CURSOR_POS_MASK 0x007FF
4024#define CURSOR_POS_SIGN 0x8000
4025#define CURSOR_X_SHIFT 0
4026#define CURSOR_Y_SHIFT 16
14b60391 4027#define CURSIZE 0x700a0
5efb3e28
VS
4028#define _CURBCNTR 0x700c0
4029#define _CURBBASE 0x700c4
4030#define _CURBPOS 0x700c8
585fb111 4031
65a21cd6
JB
4032#define _CURBCNTR_IVB 0x71080
4033#define _CURBBASE_IVB 0x71084
4034#define _CURBPOS_IVB 0x71088
4035
5efb3e28
VS
4036#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4037 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4038 dev_priv->info.display_mmio_offset)
4039
4040#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4041#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4042#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4043
5efb3e28
VS
4044#define CURSOR_A_OFFSET 0x70080
4045#define CURSOR_B_OFFSET 0x700c0
4046#define CHV_CURSOR_C_OFFSET 0x700e0
4047#define IVB_CURSOR_B_OFFSET 0x71080
4048#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4049
585fb111 4050/* Display A control */
a57c774a 4051#define _DSPACNTR 0x70180
585fb111
JB
4052#define DISPLAY_PLANE_ENABLE (1<<31)
4053#define DISPLAY_PLANE_DISABLE 0
4054#define DISPPLANE_GAMMA_ENABLE (1<<30)
4055#define DISPPLANE_GAMMA_DISABLE 0
4056#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4057#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4058#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4059#define DISPPLANE_BGRA555 (0x3<<26)
4060#define DISPPLANE_BGRX555 (0x4<<26)
4061#define DISPPLANE_BGRX565 (0x5<<26)
4062#define DISPPLANE_BGRX888 (0x6<<26)
4063#define DISPPLANE_BGRA888 (0x7<<26)
4064#define DISPPLANE_RGBX101010 (0x8<<26)
4065#define DISPPLANE_RGBA101010 (0x9<<26)
4066#define DISPPLANE_BGRX101010 (0xa<<26)
4067#define DISPPLANE_RGBX161616 (0xc<<26)
4068#define DISPPLANE_RGBX888 (0xe<<26)
4069#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4070#define DISPPLANE_STEREO_ENABLE (1<<25)
4071#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4072#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4073#define DISPPLANE_SEL_PIPE_SHIFT 24
4074#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4075#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4076#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4077#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4078#define DISPPLANE_SRC_KEY_DISABLE 0
4079#define DISPPLANE_LINE_DOUBLE (1<<20)
4080#define DISPPLANE_NO_LINE_DOUBLE 0
4081#define DISPPLANE_STEREO_POLARITY_FIRST 0
4082#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 4083#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4084#define DISPPLANE_TILED (1<<10)
a57c774a
AK
4085#define _DSPAADDR 0x70184
4086#define _DSPASTRIDE 0x70188
4087#define _DSPAPOS 0x7018C /* reserved */
4088#define _DSPASIZE 0x70190
4089#define _DSPASURF 0x7019C /* 965+ only */
4090#define _DSPATILEOFF 0x701A4 /* 965+ only */
4091#define _DSPAOFFSET 0x701A4 /* HSW */
4092#define _DSPASURFLIVE 0x701AC
4093
4094#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4095#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4096#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4097#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4098#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4099#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4100#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4101#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4102#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4103#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4104
446f2545
AR
4105/* Display/Sprite base address macros */
4106#define DISP_BASEADDR_MASK (0xfffff000)
4107#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4108#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4109
585fb111 4110/* VBIOS flags */
5c969aa7
DL
4111#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4112#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4113#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4114#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4115#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4116#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4117#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4118#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4119#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4120#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4121#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4122#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4123#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4124
4125/* Pipe B */
5c969aa7
DL
4126#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4127#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4128#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4129#define _PIPEBFRAMEHIGH 0x71040
4130#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4131#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4132#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4133
585fb111
JB
4134
4135/* Display B control */
5c969aa7 4136#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4137#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4138#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4139#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4140#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4141#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4142#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4143#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4144#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4145#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4146#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4147#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4148#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4149
b840d907
JB
4150/* Sprite A control */
4151#define _DVSACNTR 0x72180
4152#define DVS_ENABLE (1<<31)
4153#define DVS_GAMMA_ENABLE (1<<30)
4154#define DVS_PIXFORMAT_MASK (3<<25)
4155#define DVS_FORMAT_YUV422 (0<<25)
4156#define DVS_FORMAT_RGBX101010 (1<<25)
4157#define DVS_FORMAT_RGBX888 (2<<25)
4158#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4159#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4160#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4161#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4162#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4163#define DVS_YUV_ORDER_YUYV (0<<16)
4164#define DVS_YUV_ORDER_UYVY (1<<16)
4165#define DVS_YUV_ORDER_YVYU (2<<16)
4166#define DVS_YUV_ORDER_VYUY (3<<16)
4167#define DVS_DEST_KEY (1<<2)
4168#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4169#define DVS_TILED (1<<10)
4170#define _DVSALINOFF 0x72184
4171#define _DVSASTRIDE 0x72188
4172#define _DVSAPOS 0x7218c
4173#define _DVSASIZE 0x72190
4174#define _DVSAKEYVAL 0x72194
4175#define _DVSAKEYMSK 0x72198
4176#define _DVSASURF 0x7219c
4177#define _DVSAKEYMAXVAL 0x721a0
4178#define _DVSATILEOFF 0x721a4
4179#define _DVSASURFLIVE 0x721ac
4180#define _DVSASCALE 0x72204
4181#define DVS_SCALE_ENABLE (1<<31)
4182#define DVS_FILTER_MASK (3<<29)
4183#define DVS_FILTER_MEDIUM (0<<29)
4184#define DVS_FILTER_ENHANCING (1<<29)
4185#define DVS_FILTER_SOFTENING (2<<29)
4186#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4187#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4188#define _DVSAGAMC 0x72300
4189
4190#define _DVSBCNTR 0x73180
4191#define _DVSBLINOFF 0x73184
4192#define _DVSBSTRIDE 0x73188
4193#define _DVSBPOS 0x7318c
4194#define _DVSBSIZE 0x73190
4195#define _DVSBKEYVAL 0x73194
4196#define _DVSBKEYMSK 0x73198
4197#define _DVSBSURF 0x7319c
4198#define _DVSBKEYMAXVAL 0x731a0
4199#define _DVSBTILEOFF 0x731a4
4200#define _DVSBSURFLIVE 0x731ac
4201#define _DVSBSCALE 0x73204
4202#define _DVSBGAMC 0x73300
4203
4204#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4205#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4206#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4207#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4208#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4209#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4210#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4211#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4212#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4213#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4214#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4215#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4216
4217#define _SPRA_CTL 0x70280
4218#define SPRITE_ENABLE (1<<31)
4219#define SPRITE_GAMMA_ENABLE (1<<30)
4220#define SPRITE_PIXFORMAT_MASK (7<<25)
4221#define SPRITE_FORMAT_YUV422 (0<<25)
4222#define SPRITE_FORMAT_RGBX101010 (1<<25)
4223#define SPRITE_FORMAT_RGBX888 (2<<25)
4224#define SPRITE_FORMAT_RGBX161616 (3<<25)
4225#define SPRITE_FORMAT_YUV444 (4<<25)
4226#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4227#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4228#define SPRITE_SOURCE_KEY (1<<22)
4229#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4230#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4231#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4232#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4233#define SPRITE_YUV_ORDER_YUYV (0<<16)
4234#define SPRITE_YUV_ORDER_UYVY (1<<16)
4235#define SPRITE_YUV_ORDER_YVYU (2<<16)
4236#define SPRITE_YUV_ORDER_VYUY (3<<16)
4237#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4238#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4239#define SPRITE_TILED (1<<10)
4240#define SPRITE_DEST_KEY (1<<2)
4241#define _SPRA_LINOFF 0x70284
4242#define _SPRA_STRIDE 0x70288
4243#define _SPRA_POS 0x7028c
4244#define _SPRA_SIZE 0x70290
4245#define _SPRA_KEYVAL 0x70294
4246#define _SPRA_KEYMSK 0x70298
4247#define _SPRA_SURF 0x7029c
4248#define _SPRA_KEYMAX 0x702a0
4249#define _SPRA_TILEOFF 0x702a4
c54173a8 4250#define _SPRA_OFFSET 0x702a4
32ae46bf 4251#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4252#define _SPRA_SCALE 0x70304
4253#define SPRITE_SCALE_ENABLE (1<<31)
4254#define SPRITE_FILTER_MASK (3<<29)
4255#define SPRITE_FILTER_MEDIUM (0<<29)
4256#define SPRITE_FILTER_ENHANCING (1<<29)
4257#define SPRITE_FILTER_SOFTENING (2<<29)
4258#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4259#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4260#define _SPRA_GAMC 0x70400
4261
4262#define _SPRB_CTL 0x71280
4263#define _SPRB_LINOFF 0x71284
4264#define _SPRB_STRIDE 0x71288
4265#define _SPRB_POS 0x7128c
4266#define _SPRB_SIZE 0x71290
4267#define _SPRB_KEYVAL 0x71294
4268#define _SPRB_KEYMSK 0x71298
4269#define _SPRB_SURF 0x7129c
4270#define _SPRB_KEYMAX 0x712a0
4271#define _SPRB_TILEOFF 0x712a4
c54173a8 4272#define _SPRB_OFFSET 0x712a4
32ae46bf 4273#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4274#define _SPRB_SCALE 0x71304
4275#define _SPRB_GAMC 0x71400
4276
4277#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4278#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4279#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4280#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4281#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4282#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4283#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4284#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4285#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4286#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4287#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4288#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4289#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4290#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4291
921c3b67 4292#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4293#define SP_ENABLE (1<<31)
4ea67bc7 4294#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4295#define SP_PIXFORMAT_MASK (0xf<<26)
4296#define SP_FORMAT_YUV422 (0<<26)
4297#define SP_FORMAT_BGR565 (5<<26)
4298#define SP_FORMAT_BGRX8888 (6<<26)
4299#define SP_FORMAT_BGRA8888 (7<<26)
4300#define SP_FORMAT_RGBX1010102 (8<<26)
4301#define SP_FORMAT_RGBA1010102 (9<<26)
4302#define SP_FORMAT_RGBX8888 (0xe<<26)
4303#define SP_FORMAT_RGBA8888 (0xf<<26)
4304#define SP_SOURCE_KEY (1<<22)
4305#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4306#define SP_YUV_ORDER_YUYV (0<<16)
4307#define SP_YUV_ORDER_UYVY (1<<16)
4308#define SP_YUV_ORDER_YVYU (2<<16)
4309#define SP_YUV_ORDER_VYUY (3<<16)
4310#define SP_TILED (1<<10)
921c3b67
VS
4311#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4312#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4313#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4314#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4315#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4316#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4317#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4318#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4319#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4320#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4321#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4322
4323#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4324#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4325#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4326#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4327#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4328#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4329#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4330#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4331#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4332#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4333#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4334#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4335
4336#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4337#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4338#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4339#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4340#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4341#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4342#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4343#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4344#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4345#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4346#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4347#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4348
585fb111
JB
4349/* VBIOS regs */
4350#define VGACNTRL 0x71400
4351# define VGA_DISP_DISABLE (1 << 31)
4352# define VGA_2X_MODE (1 << 30)
4353# define VGA_PIPE_B_SELECT (1 << 29)
4354
766aa1c4
VS
4355#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4356
f2b115e6 4357/* Ironlake */
b9055052
ZW
4358
4359#define CPU_VGACNTRL 0x41000
4360
4361#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4362#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4363#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4364#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4365#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4366#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4367#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4368#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4369#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4370
4371/* refresh rate hardware control */
4372#define RR_HW_CTL 0x45300
4373#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4374#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4375
4376#define FDI_PLL_BIOS_0 0x46000
021357ac 4377#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4378#define FDI_PLL_BIOS_1 0x46004
4379#define FDI_PLL_BIOS_2 0x46008
4380#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4381#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4382#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4383
8956c8bb
EA
4384#define PCH_3DCGDIS0 0x46020
4385# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4386# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4387
06f37751
EA
4388#define PCH_3DCGDIS1 0x46024
4389# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4390
b9055052
ZW
4391#define FDI_PLL_FREQ_CTL 0x46030
4392#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4393#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4394#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4395
4396
a57c774a 4397#define _PIPEA_DATA_M1 0x60030
5eddb70b 4398#define PIPE_DATA_M1_OFFSET 0
a57c774a 4399#define _PIPEA_DATA_N1 0x60034
5eddb70b 4400#define PIPE_DATA_N1_OFFSET 0
b9055052 4401
a57c774a 4402#define _PIPEA_DATA_M2 0x60038
5eddb70b 4403#define PIPE_DATA_M2_OFFSET 0
a57c774a 4404#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4405#define PIPE_DATA_N2_OFFSET 0
b9055052 4406
a57c774a 4407#define _PIPEA_LINK_M1 0x60040
5eddb70b 4408#define PIPE_LINK_M1_OFFSET 0
a57c774a 4409#define _PIPEA_LINK_N1 0x60044
5eddb70b 4410#define PIPE_LINK_N1_OFFSET 0
b9055052 4411
a57c774a 4412#define _PIPEA_LINK_M2 0x60048
5eddb70b 4413#define PIPE_LINK_M2_OFFSET 0
a57c774a 4414#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4415#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4416
4417/* PIPEB timing regs are same start from 0x61000 */
4418
a57c774a
AK
4419#define _PIPEB_DATA_M1 0x61030
4420#define _PIPEB_DATA_N1 0x61034
4421#define _PIPEB_DATA_M2 0x61038
4422#define _PIPEB_DATA_N2 0x6103c
4423#define _PIPEB_LINK_M1 0x61040
4424#define _PIPEB_LINK_N1 0x61044
4425#define _PIPEB_LINK_M2 0x61048
4426#define _PIPEB_LINK_N2 0x6104c
4427
4428#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4429#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4430#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4431#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4432#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4433#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4434#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4435#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4436
4437/* CPU panel fitter */
9db4a9c7
JB
4438/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4439#define _PFA_CTL_1 0x68080
4440#define _PFB_CTL_1 0x68880
b9055052 4441#define PF_ENABLE (1<<31)
13888d78
PZ
4442#define PF_PIPE_SEL_MASK_IVB (3<<29)
4443#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4444#define PF_FILTER_MASK (3<<23)
4445#define PF_FILTER_PROGRAMMED (0<<23)
4446#define PF_FILTER_MED_3x3 (1<<23)
4447#define PF_FILTER_EDGE_ENHANCE (2<<23)
4448#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4449#define _PFA_WIN_SZ 0x68074
4450#define _PFB_WIN_SZ 0x68874
4451#define _PFA_WIN_POS 0x68070
4452#define _PFB_WIN_POS 0x68870
4453#define _PFA_VSCALE 0x68084
4454#define _PFB_VSCALE 0x68884
4455#define _PFA_HSCALE 0x68090
4456#define _PFB_HSCALE 0x68890
4457
4458#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4459#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4460#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4461#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4462#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4463
4464/* legacy palette */
9db4a9c7
JB
4465#define _LGC_PALETTE_A 0x4a000
4466#define _LGC_PALETTE_B 0x4a800
4467#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4468
42db64ef
PZ
4469#define _GAMMA_MODE_A 0x4a480
4470#define _GAMMA_MODE_B 0x4ac80
4471#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4472#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4473#define GAMMA_MODE_MODE_8BIT (0 << 0)
4474#define GAMMA_MODE_MODE_10BIT (1 << 0)
4475#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4476#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4477
b9055052
ZW
4478/* interrupts */
4479#define DE_MASTER_IRQ_CONTROL (1 << 31)
4480#define DE_SPRITEB_FLIP_DONE (1 << 29)
4481#define DE_SPRITEA_FLIP_DONE (1 << 28)
4482#define DE_PLANEB_FLIP_DONE (1 << 27)
4483#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4484#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4485#define DE_PCU_EVENT (1 << 25)
4486#define DE_GTT_FAULT (1 << 24)
4487#define DE_POISON (1 << 23)
4488#define DE_PERFORM_COUNTER (1 << 22)
4489#define DE_PCH_EVENT (1 << 21)
4490#define DE_AUX_CHANNEL_A (1 << 20)
4491#define DE_DP_A_HOTPLUG (1 << 19)
4492#define DE_GSE (1 << 18)
4493#define DE_PIPEB_VBLANK (1 << 15)
4494#define DE_PIPEB_EVEN_FIELD (1 << 14)
4495#define DE_PIPEB_ODD_FIELD (1 << 13)
4496#define DE_PIPEB_LINE_COMPARE (1 << 12)
4497#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4498#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4499#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4500#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4501#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4502#define DE_PIPEA_EVEN_FIELD (1 << 6)
4503#define DE_PIPEA_ODD_FIELD (1 << 5)
4504#define DE_PIPEA_LINE_COMPARE (1 << 4)
4505#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4506#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4507#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4508#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4509#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4510
b1f14ad0 4511/* More Ivybridge lolz */
8664281b 4512#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4513#define DE_GSE_IVB (1<<29)
4514#define DE_PCH_EVENT_IVB (1<<28)
4515#define DE_DP_A_HOTPLUG_IVB (1<<27)
4516#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4517#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4518#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4519#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4520#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4521#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4522#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4523#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4524#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4525#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4526#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4527#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4528
7eea1ddf
JB
4529#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4530#define MASTER_INTERRUPT_ENABLE (1<<31)
4531
b9055052
ZW
4532#define DEISR 0x44000
4533#define DEIMR 0x44004
4534#define DEIIR 0x44008
4535#define DEIER 0x4400c
4536
b9055052
ZW
4537#define GTISR 0x44010
4538#define GTIMR 0x44014
4539#define GTIIR 0x44018
4540#define GTIER 0x4401c
4541
abd58f01
BW
4542#define GEN8_MASTER_IRQ 0x44200
4543#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4544#define GEN8_PCU_IRQ (1<<30)
4545#define GEN8_DE_PCH_IRQ (1<<23)
4546#define GEN8_DE_MISC_IRQ (1<<22)
4547#define GEN8_DE_PORT_IRQ (1<<20)
4548#define GEN8_DE_PIPE_C_IRQ (1<<18)
4549#define GEN8_DE_PIPE_B_IRQ (1<<17)
4550#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4551#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4552#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4553#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4554#define GEN8_GT_VCS2_IRQ (1<<3)
4555#define GEN8_GT_VCS1_IRQ (1<<2)
4556#define GEN8_GT_BCS_IRQ (1<<1)
4557#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4558
4559#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4560#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4561#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4562#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4563
4564#define GEN8_BCS_IRQ_SHIFT 16
4565#define GEN8_RCS_IRQ_SHIFT 0
4566#define GEN8_VCS2_IRQ_SHIFT 16
4567#define GEN8_VCS1_IRQ_SHIFT 0
4568#define GEN8_VECS_IRQ_SHIFT 0
4569
4570#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4571#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4572#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4573#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4574#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4575#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4576#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4577#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4578#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4579#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4580#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4581#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4582#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4583#define GEN8_PIPE_VSYNC (1 << 1)
4584#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4585#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4586 (GEN8_PIPE_CURSOR_FAULT | \
4587 GEN8_PIPE_SPRITE_FAULT | \
4588 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4589
4590#define GEN8_DE_PORT_ISR 0x44440
4591#define GEN8_DE_PORT_IMR 0x44444
4592#define GEN8_DE_PORT_IIR 0x44448
4593#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4594#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4595#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4596
4597#define GEN8_DE_MISC_ISR 0x44460
4598#define GEN8_DE_MISC_IMR 0x44464
4599#define GEN8_DE_MISC_IIR 0x44468
4600#define GEN8_DE_MISC_IER 0x4446c
4601#define GEN8_DE_MISC_GSE (1 << 27)
4602
4603#define GEN8_PCU_ISR 0x444e0
4604#define GEN8_PCU_IMR 0x444e4
4605#define GEN8_PCU_IIR 0x444e8
4606#define GEN8_PCU_IER 0x444ec
4607
7f8a8569 4608#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4609/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4610#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4611#define ILK_DPARB_GATE (1<<22)
4612#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4613#define FUSE_STRAP 0x42014
4614#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4615#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4616#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4617#define ILK_HDCP_DISABLE (1 << 25)
4618#define ILK_eDP_A_DISABLE (1 << 24)
4619#define HSW_CDCLK_LIMIT (1 << 24)
4620#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4621
4622#define ILK_DSPCLK_GATE_D 0x42020
4623#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4624#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4625#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4626#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4627#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4628
116ac8d2
EA
4629#define IVB_CHICKEN3 0x4200c
4630# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4631# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4632
90a88643 4633#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4634#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4635#define FORCE_ARB_IDLE_PLANES (1 << 14)
4636
fe4ab3ce
BW
4637#define _CHICKEN_PIPESL_1_A 0x420b0
4638#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4639#define HSW_FBCQ_DIS (1 << 22)
4640#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4641#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4642
553bd149
ZW
4643#define DISP_ARB_CTL 0x45000
4644#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4645#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4646#define DISP_ARB_CTL2 0x45004
4647#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4648#define GEN7_MSG_CTL 0x45010
4649#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4650#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4651#define HSW_NDE_RSTWRN_OPT 0x46408
4652#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4653
e4e0c058 4654/* GEN7 chicken */
d71de14d
KG
4655#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4656# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4657#define COMMON_SLICE_CHICKEN2 0x7014
4658# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4659
031994ee
VS
4660#define GEN7_L3SQCREG1 0xB010
4661#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4662
e4e0c058 4663#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4664#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4665#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4666
4667#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4668#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4669
61939d97
JB
4670#define GEN7_L3SQCREG4 0xb034
4671#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4672
63801f21
BW
4673/* GEN8 chicken */
4674#define HDC_CHICKEN0 0x7300
4675#define HDC_FORCE_NON_COHERENT (1<<4)
4676
db099c8f
ED
4677/* WaCatErrorRejectionIssue */
4678#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4679#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4680
f3fc4884
FJ
4681#define HSW_SCRATCH1 0xb038
4682#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4683
b9055052
ZW
4684/* PCH */
4685
23e81d69 4686/* south display engine interrupt: IBX */
776ad806
JB
4687#define SDE_AUDIO_POWER_D (1 << 27)
4688#define SDE_AUDIO_POWER_C (1 << 26)
4689#define SDE_AUDIO_POWER_B (1 << 25)
4690#define SDE_AUDIO_POWER_SHIFT (25)
4691#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4692#define SDE_GMBUS (1 << 24)
4693#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4694#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4695#define SDE_AUDIO_HDCP_MASK (3 << 22)
4696#define SDE_AUDIO_TRANSB (1 << 21)
4697#define SDE_AUDIO_TRANSA (1 << 20)
4698#define SDE_AUDIO_TRANS_MASK (3 << 20)
4699#define SDE_POISON (1 << 19)
4700/* 18 reserved */
4701#define SDE_FDI_RXB (1 << 17)
4702#define SDE_FDI_RXA (1 << 16)
4703#define SDE_FDI_MASK (3 << 16)
4704#define SDE_AUXD (1 << 15)
4705#define SDE_AUXC (1 << 14)
4706#define SDE_AUXB (1 << 13)
4707#define SDE_AUX_MASK (7 << 13)
4708/* 12 reserved */
b9055052
ZW
4709#define SDE_CRT_HOTPLUG (1 << 11)
4710#define SDE_PORTD_HOTPLUG (1 << 10)
4711#define SDE_PORTC_HOTPLUG (1 << 9)
4712#define SDE_PORTB_HOTPLUG (1 << 8)
4713#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4714#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4715 SDE_SDVOB_HOTPLUG | \
4716 SDE_PORTB_HOTPLUG | \
4717 SDE_PORTC_HOTPLUG | \
4718 SDE_PORTD_HOTPLUG)
776ad806
JB
4719#define SDE_TRANSB_CRC_DONE (1 << 5)
4720#define SDE_TRANSB_CRC_ERR (1 << 4)
4721#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4722#define SDE_TRANSA_CRC_DONE (1 << 2)
4723#define SDE_TRANSA_CRC_ERR (1 << 1)
4724#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4725#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4726
4727/* south display engine interrupt: CPT/PPT */
4728#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4729#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4730#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4731#define SDE_AUDIO_POWER_SHIFT_CPT 29
4732#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4733#define SDE_AUXD_CPT (1 << 27)
4734#define SDE_AUXC_CPT (1 << 26)
4735#define SDE_AUXB_CPT (1 << 25)
4736#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4737#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4738#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4739#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4740#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4741#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4742#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4743 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4744 SDE_PORTD_HOTPLUG_CPT | \
4745 SDE_PORTC_HOTPLUG_CPT | \
4746 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4747#define SDE_GMBUS_CPT (1 << 17)
8664281b 4748#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4749#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4750#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4751#define SDE_FDI_RXC_CPT (1 << 8)
4752#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4753#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4754#define SDE_FDI_RXB_CPT (1 << 4)
4755#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4756#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4757#define SDE_FDI_RXA_CPT (1 << 0)
4758#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4759 SDE_AUDIO_CP_REQ_B_CPT | \
4760 SDE_AUDIO_CP_REQ_A_CPT)
4761#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4762 SDE_AUDIO_CP_CHG_B_CPT | \
4763 SDE_AUDIO_CP_CHG_A_CPT)
4764#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4765 SDE_FDI_RXB_CPT | \
4766 SDE_FDI_RXA_CPT)
b9055052
ZW
4767
4768#define SDEISR 0xc4000
4769#define SDEIMR 0xc4004
4770#define SDEIIR 0xc4008
4771#define SDEIER 0xc400c
4772
8664281b 4773#define SERR_INT 0xc4040
de032bf4 4774#define SERR_INT_POISON (1<<31)
8664281b
PZ
4775#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4776#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4777#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4778#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4779
b9055052 4780/* digital port hotplug */
7fe0b973 4781#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4782#define PORTD_HOTPLUG_ENABLE (1 << 20)
4783#define PORTD_PULSE_DURATION_2ms (0)
4784#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4785#define PORTD_PULSE_DURATION_6ms (2 << 18)
4786#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4787#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4788#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4789#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4790#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4791#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4792#define PORTC_HOTPLUG_ENABLE (1 << 12)
4793#define PORTC_PULSE_DURATION_2ms (0)
4794#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4795#define PORTC_PULSE_DURATION_6ms (2 << 10)
4796#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4797#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4798#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4799#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4800#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4801#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4802#define PORTB_HOTPLUG_ENABLE (1 << 4)
4803#define PORTB_PULSE_DURATION_2ms (0)
4804#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4805#define PORTB_PULSE_DURATION_6ms (2 << 2)
4806#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4807#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4808#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4809#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4810#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4811#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4812
4813#define PCH_GPIOA 0xc5010
4814#define PCH_GPIOB 0xc5014
4815#define PCH_GPIOC 0xc5018
4816#define PCH_GPIOD 0xc501c
4817#define PCH_GPIOE 0xc5020
4818#define PCH_GPIOF 0xc5024
4819
f0217c42
EA
4820#define PCH_GMBUS0 0xc5100
4821#define PCH_GMBUS1 0xc5104
4822#define PCH_GMBUS2 0xc5108
4823#define PCH_GMBUS3 0xc510c
4824#define PCH_GMBUS4 0xc5110
4825#define PCH_GMBUS5 0xc5120
4826
9db4a9c7
JB
4827#define _PCH_DPLL_A 0xc6014
4828#define _PCH_DPLL_B 0xc6018
e9a632a5 4829#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4830
9db4a9c7 4831#define _PCH_FPA0 0xc6040
c1858123 4832#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4833#define _PCH_FPA1 0xc6044
4834#define _PCH_FPB0 0xc6048
4835#define _PCH_FPB1 0xc604c
e9a632a5
DV
4836#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4837#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4838
4839#define PCH_DPLL_TEST 0xc606c
4840
4841#define PCH_DREF_CONTROL 0xC6200
4842#define DREF_CONTROL_MASK 0x7fc3
4843#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4844#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4845#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4846#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4847#define DREF_SSC_SOURCE_DISABLE (0<<11)
4848#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4849#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4850#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4851#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4852#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4853#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4854#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4855#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4856#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4857#define DREF_SSC4_DOWNSPREAD (0<<6)
4858#define DREF_SSC4_CENTERSPREAD (1<<6)
4859#define DREF_SSC1_DISABLE (0<<1)
4860#define DREF_SSC1_ENABLE (1<<1)
4861#define DREF_SSC4_DISABLE (0)
4862#define DREF_SSC4_ENABLE (1)
4863
4864#define PCH_RAWCLK_FREQ 0xc6204
4865#define FDL_TP1_TIMER_SHIFT 12
4866#define FDL_TP1_TIMER_MASK (3<<12)
4867#define FDL_TP2_TIMER_SHIFT 10
4868#define FDL_TP2_TIMER_MASK (3<<10)
4869#define RAWCLK_FREQ_MASK 0x3ff
4870
4871#define PCH_DPLL_TMR_CFG 0xc6208
4872
4873#define PCH_SSC4_PARMS 0xc6210
4874#define PCH_SSC4_AUX_PARMS 0xc6214
4875
8db9d77b 4876#define PCH_DPLL_SEL 0xc7000
11887397
DV
4877#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4878#define TRANS_DPLLA_SEL(pipe) 0
4879#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4880
b9055052
ZW
4881/* transcoder */
4882
275f01b2
DV
4883#define _PCH_TRANS_HTOTAL_A 0xe0000
4884#define TRANS_HTOTAL_SHIFT 16
4885#define TRANS_HACTIVE_SHIFT 0
4886#define _PCH_TRANS_HBLANK_A 0xe0004
4887#define TRANS_HBLANK_END_SHIFT 16
4888#define TRANS_HBLANK_START_SHIFT 0
4889#define _PCH_TRANS_HSYNC_A 0xe0008
4890#define TRANS_HSYNC_END_SHIFT 16
4891#define TRANS_HSYNC_START_SHIFT 0
4892#define _PCH_TRANS_VTOTAL_A 0xe000c
4893#define TRANS_VTOTAL_SHIFT 16
4894#define TRANS_VACTIVE_SHIFT 0
4895#define _PCH_TRANS_VBLANK_A 0xe0010
4896#define TRANS_VBLANK_END_SHIFT 16
4897#define TRANS_VBLANK_START_SHIFT 0
4898#define _PCH_TRANS_VSYNC_A 0xe0014
4899#define TRANS_VSYNC_END_SHIFT 16
4900#define TRANS_VSYNC_START_SHIFT 0
4901#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4902
e3b95f1e
DV
4903#define _PCH_TRANSA_DATA_M1 0xe0030
4904#define _PCH_TRANSA_DATA_N1 0xe0034
4905#define _PCH_TRANSA_DATA_M2 0xe0038
4906#define _PCH_TRANSA_DATA_N2 0xe003c
4907#define _PCH_TRANSA_LINK_M1 0xe0040
4908#define _PCH_TRANSA_LINK_N1 0xe0044
4909#define _PCH_TRANSA_LINK_M2 0xe0048
4910#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4911
2dcbc34d 4912/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
4913#define _VIDEO_DIP_CTL_A 0xe0200
4914#define _VIDEO_DIP_DATA_A 0xe0208
4915#define _VIDEO_DIP_GCP_A 0xe0210
4916
4917#define _VIDEO_DIP_CTL_B 0xe1200
4918#define _VIDEO_DIP_DATA_B 0xe1208
4919#define _VIDEO_DIP_GCP_B 0xe1210
4920
4921#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4922#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4923#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4924
2dcbc34d 4925/* Per-transcoder DIP controls (VLV) */
b906487c
VS
4926#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4927#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4928#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4929
b906487c
VS
4930#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4931#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4932#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 4933
2dcbc34d
VS
4934#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4935#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4936#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
4937
90b107c8 4938#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
4939 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4940 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 4941#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
4942 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4943 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 4944#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
4945 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4946 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 4947
8c5f5f7c
ED
4948/* Haswell DIP controls */
4949#define HSW_VIDEO_DIP_CTL_A 0x60200
4950#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4951#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4952#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4953#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4954#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4955#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4956#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4957#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4958#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4959#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4960#define HSW_VIDEO_DIP_GCP_A 0x60210
4961
4962#define HSW_VIDEO_DIP_CTL_B 0x61200
4963#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4964#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4965#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4966#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4967#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4968#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4969#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4970#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4971#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4972#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4973#define HSW_VIDEO_DIP_GCP_B 0x61210
4974
7d9bcebe 4975#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4976 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4977#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4978 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4979#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4980 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4981#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4982 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4983#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4984 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4985#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 4986 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 4987
3f51e471
RV
4988#define HSW_STEREO_3D_CTL_A 0x70020
4989#define S3D_ENABLE (1<<31)
4990#define HSW_STEREO_3D_CTL_B 0x71020
4991
4992#define HSW_STEREO_3D_CTL(trans) \
a57c774a 4993 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 4994
275f01b2
DV
4995#define _PCH_TRANS_HTOTAL_B 0xe1000
4996#define _PCH_TRANS_HBLANK_B 0xe1004
4997#define _PCH_TRANS_HSYNC_B 0xe1008
4998#define _PCH_TRANS_VTOTAL_B 0xe100c
4999#define _PCH_TRANS_VBLANK_B 0xe1010
5000#define _PCH_TRANS_VSYNC_B 0xe1014
5001#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5002
5003#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5004#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5005#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5006#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5007#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5008#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5009#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5010 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5011
e3b95f1e
DV
5012#define _PCH_TRANSB_DATA_M1 0xe1030
5013#define _PCH_TRANSB_DATA_N1 0xe1034
5014#define _PCH_TRANSB_DATA_M2 0xe1038
5015#define _PCH_TRANSB_DATA_N2 0xe103c
5016#define _PCH_TRANSB_LINK_M1 0xe1040
5017#define _PCH_TRANSB_LINK_N1 0xe1044
5018#define _PCH_TRANSB_LINK_M2 0xe1048
5019#define _PCH_TRANSB_LINK_N2 0xe104c
5020
5021#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5022#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5023#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5024#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5025#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5026#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5027#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5028#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5029
ab9412ba
DV
5030#define _PCH_TRANSACONF 0xf0008
5031#define _PCH_TRANSBCONF 0xf1008
5032#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5033#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5034#define TRANS_DISABLE (0<<31)
5035#define TRANS_ENABLE (1<<31)
5036#define TRANS_STATE_MASK (1<<30)
5037#define TRANS_STATE_DISABLE (0<<30)
5038#define TRANS_STATE_ENABLE (1<<30)
5039#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5040#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5041#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5042#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5043#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5044#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5045#define TRANS_INTERLACED (3<<21)
7c26e5c6 5046#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5047#define TRANS_8BPC (0<<5)
5048#define TRANS_10BPC (1<<5)
5049#define TRANS_6BPC (2<<5)
5050#define TRANS_12BPC (3<<5)
5051
ce40141f
DV
5052#define _TRANSA_CHICKEN1 0xf0060
5053#define _TRANSB_CHICKEN1 0xf1060
5054#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5055#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5056#define _TRANSA_CHICKEN2 0xf0064
5057#define _TRANSB_CHICKEN2 0xf1064
5058#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5059#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5060#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5061#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5062#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5063#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5064
291427f5
JB
5065#define SOUTH_CHICKEN1 0xc2000
5066#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5067#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5068#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5069#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5070#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5071#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5072#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5073#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5074#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5075
9db4a9c7
JB
5076#define _FDI_RXA_CHICKEN 0xc200c
5077#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5078#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5079#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5080#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5081
382b0936 5082#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5083#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5084#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5085#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5086#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5087
b9055052 5088/* CPU: FDI_TX */
9db4a9c7
JB
5089#define _FDI_TXA_CTL 0x60100
5090#define _FDI_TXB_CTL 0x61100
5091#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5092#define FDI_TX_DISABLE (0<<31)
5093#define FDI_TX_ENABLE (1<<31)
5094#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5095#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5096#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5097#define FDI_LINK_TRAIN_NONE (3<<28)
5098#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5099#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5100#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5101#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5102#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5103#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5104#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5105#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5106/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5107 SNB has different settings. */
5108/* SNB A-stepping */
5109#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5110#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5111#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5112#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5113/* SNB B-stepping */
5114#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5115#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5116#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5117#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5118#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5119#define FDI_DP_PORT_WIDTH_SHIFT 19
5120#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5121#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5122#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5123/* Ironlake: hardwired to 1 */
b9055052 5124#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5125
5126/* Ivybridge has different bits for lolz */
5127#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5128#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5129#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5130#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5131
b9055052 5132/* both Tx and Rx */
c4f9c4c2 5133#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5134#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5135#define FDI_SCRAMBLING_ENABLE (0<<7)
5136#define FDI_SCRAMBLING_DISABLE (1<<7)
5137
5138/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5139#define _FDI_RXA_CTL 0xf000c
5140#define _FDI_RXB_CTL 0xf100c
5141#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5142#define FDI_RX_ENABLE (1<<31)
b9055052 5143/* train, dp width same as FDI_TX */
357555c0
JB
5144#define FDI_FS_ERRC_ENABLE (1<<27)
5145#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5146#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5147#define FDI_8BPC (0<<16)
5148#define FDI_10BPC (1<<16)
5149#define FDI_6BPC (2<<16)
5150#define FDI_12BPC (3<<16)
3e68320e 5151#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5152#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5153#define FDI_RX_PLL_ENABLE (1<<13)
5154#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5155#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5156#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5157#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5158#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5159#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5160/* CPT */
5161#define FDI_AUTO_TRAINING (1<<10)
5162#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5163#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5164#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5165#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5166#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5167
04945641
PZ
5168#define _FDI_RXA_MISC 0xf0010
5169#define _FDI_RXB_MISC 0xf1010
5170#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5171#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5172#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5173#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5174#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5175#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5176#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5177#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5178
9db4a9c7
JB
5179#define _FDI_RXA_TUSIZE1 0xf0030
5180#define _FDI_RXA_TUSIZE2 0xf0038
5181#define _FDI_RXB_TUSIZE1 0xf1030
5182#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5183#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5184#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5185
5186/* FDI_RX interrupt register format */
5187#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5188#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5189#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5190#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5191#define FDI_RX_FS_CODE_ERR (1<<6)
5192#define FDI_RX_FE_CODE_ERR (1<<5)
5193#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5194#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5195#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5196#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5197#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5198
9db4a9c7
JB
5199#define _FDI_RXA_IIR 0xf0014
5200#define _FDI_RXA_IMR 0xf0018
5201#define _FDI_RXB_IIR 0xf1014
5202#define _FDI_RXB_IMR 0xf1018
5203#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5204#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5205
5206#define FDI_PLL_CTL_1 0xfe000
5207#define FDI_PLL_CTL_2 0xfe004
5208
b9055052
ZW
5209#define PCH_LVDS 0xe1180
5210#define LVDS_DETECTED (1 << 1)
5211
98364379 5212/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5213#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5214#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5215#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5216#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5217#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5218#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5219#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5220
5221#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5222#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5223#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5224#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5225#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5226
453c5420
JB
5227#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5228#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5229#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5230 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5231#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5232 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5233#define VLV_PIPE_PP_DIVISOR(pipe) \
5234 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5235
b9055052
ZW
5236#define PCH_PP_STATUS 0xc7200
5237#define PCH_PP_CONTROL 0xc7204
4a655f04 5238#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5239#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5240#define EDP_FORCE_VDD (1 << 3)
5241#define EDP_BLC_ENABLE (1 << 2)
5242#define PANEL_POWER_RESET (1 << 1)
5243#define PANEL_POWER_OFF (0 << 0)
5244#define PANEL_POWER_ON (1 << 0)
5245#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5246#define PANEL_PORT_SELECT_MASK (3 << 30)
5247#define PANEL_PORT_SELECT_LVDS (0 << 30)
5248#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5249#define PANEL_PORT_SELECT_DPC (2 << 30)
5250#define PANEL_PORT_SELECT_DPD (3 << 30)
5251#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5252#define PANEL_POWER_UP_DELAY_SHIFT 16
5253#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5254#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5255
b9055052 5256#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5257#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5258#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5259#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5260#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5261
b9055052 5262#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5263#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5264#define PP_REFERENCE_DIVIDER_SHIFT 8
5265#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5266#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5267
5eb08b69
ZW
5268#define PCH_DP_B 0xe4100
5269#define PCH_DPB_AUX_CH_CTL 0xe4110
5270#define PCH_DPB_AUX_CH_DATA1 0xe4114
5271#define PCH_DPB_AUX_CH_DATA2 0xe4118
5272#define PCH_DPB_AUX_CH_DATA3 0xe411c
5273#define PCH_DPB_AUX_CH_DATA4 0xe4120
5274#define PCH_DPB_AUX_CH_DATA5 0xe4124
5275
5276#define PCH_DP_C 0xe4200
5277#define PCH_DPC_AUX_CH_CTL 0xe4210
5278#define PCH_DPC_AUX_CH_DATA1 0xe4214
5279#define PCH_DPC_AUX_CH_DATA2 0xe4218
5280#define PCH_DPC_AUX_CH_DATA3 0xe421c
5281#define PCH_DPC_AUX_CH_DATA4 0xe4220
5282#define PCH_DPC_AUX_CH_DATA5 0xe4224
5283
5284#define PCH_DP_D 0xe4300
5285#define PCH_DPD_AUX_CH_CTL 0xe4310
5286#define PCH_DPD_AUX_CH_DATA1 0xe4314
5287#define PCH_DPD_AUX_CH_DATA2 0xe4318
5288#define PCH_DPD_AUX_CH_DATA3 0xe431c
5289#define PCH_DPD_AUX_CH_DATA4 0xe4320
5290#define PCH_DPD_AUX_CH_DATA5 0xe4324
5291
8db9d77b
ZW
5292/* CPT */
5293#define PORT_TRANS_A_SEL_CPT 0
5294#define PORT_TRANS_B_SEL_CPT (1<<29)
5295#define PORT_TRANS_C_SEL_CPT (2<<29)
5296#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5297#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5298#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5299#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5300#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5301#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5302
5303#define TRANS_DP_CTL_A 0xe0300
5304#define TRANS_DP_CTL_B 0xe1300
5305#define TRANS_DP_CTL_C 0xe2300
23670b32 5306#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5307#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5308#define TRANS_DP_PORT_SEL_B (0<<29)
5309#define TRANS_DP_PORT_SEL_C (1<<29)
5310#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5311#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5312#define TRANS_DP_PORT_SEL_MASK (3<<29)
5313#define TRANS_DP_AUDIO_ONLY (1<<26)
5314#define TRANS_DP_ENH_FRAMING (1<<18)
5315#define TRANS_DP_8BPC (0<<9)
5316#define TRANS_DP_10BPC (1<<9)
5317#define TRANS_DP_6BPC (2<<9)
5318#define TRANS_DP_12BPC (3<<9)
220cad3c 5319#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5320#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5321#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5322#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5323#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5324#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5325
5326/* SNB eDP training params */
5327/* SNB A-stepping */
5328#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5329#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5330#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5331#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5332/* SNB B-stepping */
3c5a62b5
YL
5333#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5334#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5335#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5336#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5337#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5338#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5339
1a2eb460
KP
5340/* IVB */
5341#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5342#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5343#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5344#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5345#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5346#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5347#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5348
5349/* legacy values */
5350#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5351#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5352#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5353#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5354#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5355
5356#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5357
9e72b46c
ID
5358#define VLV_PMWGICZ 0x1300a4
5359
cae5852d 5360#define FORCEWAKE 0xA18C
575155a9
JB
5361#define FORCEWAKE_VLV 0x1300b0
5362#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5363#define FORCEWAKE_MEDIA_VLV 0x1300b8
5364#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5365#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5366#define FORCEWAKE_ACK 0x130090
d62b4892 5367#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5368#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5369#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5370#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5371
d62b4892 5372#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5373#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5374#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5375#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5376#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5377#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5378#define FORCEWAKE_KERNEL 0x1
5379#define FORCEWAKE_USER 0x2
8d715f00
KP
5380#define FORCEWAKE_MT_ACK 0x130040
5381#define ECOBUS 0xa180
5382#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5383#define VLV_SPAREG2H 0xA194
8fd26859 5384
dd202c6d 5385#define GTFIFODBG 0x120000
90f256b5
VS
5386#define GT_FIFO_SBDROPERR (1<<6)
5387#define GT_FIFO_BLOBDROPERR (1<<5)
5388#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5389#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5390#define GT_FIFO_OVFERR (1<<2)
5391#define GT_FIFO_IAWRERR (1<<1)
5392#define GT_FIFO_IARDERR (1<<0)
5393
46520e2b
VS
5394#define GTFIFOCTL 0x120008
5395#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5396#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5397
05e21cc4
BW
5398#define HSW_IDICR 0x9008
5399#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5400#define HSW_EDRAM_PRESENT 0x120010
5401
80e829fa 5402#define GEN6_UCGCTL1 0x9400
e4443e45 5403# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5404# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5405# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5406
406478dc 5407#define GEN6_UCGCTL2 0x9404
0f846f81 5408# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5409# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5410# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5411# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5412# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5413
9e72b46c
ID
5414#define GEN6_UCGCTL3 0x9408
5415
e3f33d46
JB
5416#define GEN7_UCGCTL4 0x940c
5417#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5418
9e72b46c
ID
5419#define GEN6_RCGCTL1 0x9410
5420#define GEN6_RCGCTL2 0x9414
5421#define GEN6_RSTCTL 0x9420
5422
4f1ca9e9
VS
5423#define GEN8_UCGCTL6 0x9430
5424#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5425
9e72b46c 5426#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5427#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5428#define GEN6_TURBO_DISABLE (1<<31)
5429#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5430#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5431#define GEN6_OFFSET(x) ((x)<<19)
5432#define GEN6_AGGRESSIVE_TURBO (0<<15)
5433#define GEN6_RC_VIDEO_FREQ 0xA00C
5434#define GEN6_RC_CONTROL 0xA090
5435#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5436#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5437#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5438#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5439#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5440#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5441#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5442#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5443#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5444#define GEN6_RP_DOWN_TIMEOUT 0xA010
5445#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5446#define GEN6_RPSTAT1 0xA01C
ccab5c82 5447#define GEN6_CAGF_SHIFT 8
f82855d3 5448#define HSW_CAGF_SHIFT 7
ccab5c82 5449#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5450#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5451#define GEN6_RP_CONTROL 0xA024
5452#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5453#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5454#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5455#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5456#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5457#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5458#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5459#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5460#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5461#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5462#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5463#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5464#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5465#define GEN6_RP_UP_THRESHOLD 0xA02C
5466#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5467#define GEN6_RP_CUR_UP_EI 0xA050
5468#define GEN6_CURICONT_MASK 0xffffff
5469#define GEN6_RP_CUR_UP 0xA054
5470#define GEN6_CURBSYTAVG_MASK 0xffffff
5471#define GEN6_RP_PREV_UP 0xA058
5472#define GEN6_RP_CUR_DOWN_EI 0xA05C
5473#define GEN6_CURIAVG_MASK 0xffffff
5474#define GEN6_RP_CUR_DOWN 0xA060
5475#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5476#define GEN6_RP_UP_EI 0xA068
5477#define GEN6_RP_DOWN_EI 0xA06C
5478#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5479#define GEN6_RPDEUHWTC 0xA080
5480#define GEN6_RPDEUC 0xA084
5481#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5482#define GEN6_RC_STATE 0xA094
5483#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5484#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5485#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5486#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5487#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5488#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5489#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5490#define GEN6_RC1e_THRESHOLD 0xA0B4
5491#define GEN6_RC6_THRESHOLD 0xA0B8
5492#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5493#define VLV_RCEDATA 0xA0BC
8fd26859 5494#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5495#define GEN6_PMINTRMSK 0xA168
baccd458 5496#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5497#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5498
5499#define GEN6_PMISR 0x44020
4912d041 5500#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5501#define GEN6_PMIIR 0x44028
5502#define GEN6_PMIER 0x4402C
5503#define GEN6_PM_MBOX_EVENT (1<<25)
5504#define GEN6_PM_THERMAL_EVENT (1<<24)
5505#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5506#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5507#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5508#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5509#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5510#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5511 GEN6_PM_RP_DOWN_THRESHOLD | \
5512 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5513
9e72b46c
ID
5514#define GEN7_GT_SCRATCH_BASE 0x4F100
5515#define GEN7_GT_SCRATCH_REG_NUM 8
5516
76c3552f
D
5517#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5518#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5519#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5520
cce66a28 5521#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5522#define VLV_COUNTER_CONTROL 0x138104
5523#define VLV_COUNT_RANGE_HIGH (1<<15)
5524#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5525#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5526#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5527#define VLV_GT_RENDER_RC6 0x138108
5528#define VLV_GT_MEDIA_RC6 0x13810C
5529
cce66a28
BW
5530#define GEN6_GT_GFX_RC6p 0x13810C
5531#define GEN6_GT_GFX_RC6pp 0x138110
5532
8fd26859
CW
5533#define GEN6_PCODE_MAILBOX 0x138124
5534#define GEN6_PCODE_READY (1<<31)
a6044e23 5535#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5536#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5537#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5538#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5539#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5540#define GEN6_PCODE_READ_D_COMP 0x10
5541#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5542#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5543#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5544#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5545#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5546#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5547#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5548
4d85529d
BW
5549#define GEN6_GT_CORE_STATUS 0x138060
5550#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5551#define GEN6_RCn_MASK 7
5552#define GEN6_RC0 0
5553#define GEN6_RC3 2
5554#define GEN6_RC6 3
5555#define GEN6_RC7 4
5556
e3689190
BW
5557#define GEN7_MISCCPCTL (0x9424)
5558#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5559
5560/* IVYBRIDGE DPF */
5561#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5562#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5563#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5564#define GEN7_PARITY_ERROR_VALID (1<<13)
5565#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5566#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5567#define GEN7_PARITY_ERROR_ROW(reg) \
5568 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5569#define GEN7_PARITY_ERROR_BANK(reg) \
5570 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5571#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5572 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5573#define GEN7_L3CDERRST1_ENABLE (1<<7)
5574
b9524a1e 5575#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5576#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5577#define GEN7_L3LOG_SIZE 0x80
5578
12f3382b
JB
5579#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5580#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5581#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5582#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5583#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5584
c8966e10
KG
5585#define GEN8_ROW_CHICKEN 0xe4f0
5586#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5587#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5588
8ab43976
JB
5589#define GEN7_ROW_CHICKEN2 0xe4f4
5590#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5591#define DOP_CLOCK_GATING_DISABLE (1<<0)
5592
f3fc4884
FJ
5593#define HSW_ROW_CHICKEN3 0xe49c
5594#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5595
fd392b60
BW
5596#define HALF_SLICE_CHICKEN3 0xe184
5597#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5598#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5599
5c969aa7 5600#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5601#define INTEL_AUDIO_DEVCL 0x808629FB
5602#define INTEL_AUDIO_DEVBLC 0x80862801
5603#define INTEL_AUDIO_DEVCTG 0x80862802
5604
5605#define G4X_AUD_CNTL_ST 0x620B4
5606#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5607#define G4X_ELDV_DEVCTG (1 << 14)
5608#define G4X_ELD_ADDR (0xf << 5)
5609#define G4X_ELD_ACK (1 << 4)
5610#define G4X_HDMIW_HDMIEDID 0x6210C
5611
1202b4c6 5612#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5613#define IBX_HDMIW_HDMIEDID_B 0xE2150
5614#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5615 IBX_HDMIW_HDMIEDID_A, \
5616 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5617#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5618#define IBX_AUD_CNTL_ST_B 0xE21B4
5619#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5620 IBX_AUD_CNTL_ST_A, \
5621 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5622#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5623#define IBX_ELD_ADDRESS (0x1f << 5)
5624#define IBX_ELD_ACK (1 << 4)
5625#define IBX_AUD_CNTL_ST2 0xE20C0
5626#define IBX_ELD_VALIDB (1 << 0)
5627#define IBX_CP_READYB (1 << 1)
5628
5629#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5630#define CPT_HDMIW_HDMIEDID_B 0xE5150
5631#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5632 CPT_HDMIW_HDMIEDID_A, \
5633 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5634#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5635#define CPT_AUD_CNTL_ST_B 0xE51B4
5636#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5637 CPT_AUD_CNTL_ST_A, \
5638 CPT_AUD_CNTL_ST_B)
1202b4c6 5639#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5640
9ca2fe73
ML
5641#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5642#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5643#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5644 VLV_HDMIW_HDMIEDID_A, \
5645 VLV_HDMIW_HDMIEDID_B)
5646#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5647#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5648#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5649 VLV_AUD_CNTL_ST_A, \
5650 VLV_AUD_CNTL_ST_B)
5651#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5652
ae662d31
EA
5653/* These are the 4 32-bit write offset registers for each stream
5654 * output buffer. It determines the offset from the
5655 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5656 */
5657#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5658
b6daa025 5659#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5660#define IBX_AUD_CONFIG_B 0xe2100
5661#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5662 IBX_AUD_CONFIG_A, \
5663 IBX_AUD_CONFIG_B)
b6daa025 5664#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5665#define CPT_AUD_CONFIG_B 0xe5100
5666#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5667 CPT_AUD_CONFIG_A, \
5668 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5669#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5670#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5671#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5672 VLV_AUD_CONFIG_A, \
5673 VLV_AUD_CONFIG_B)
5674
b6daa025
WF
5675#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5676#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5677#define AUD_CONFIG_UPPER_N_SHIFT 20
5678#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5679#define AUD_CONFIG_LOWER_N_SHIFT 4
5680#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5681#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5682#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5683#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5684#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5685#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5686#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5687#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5688#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5689#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5690#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5691#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5692#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5693#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5694
9a78b6cc
WX
5695/* HSW Audio */
5696#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5697#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5698#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5699 HSW_AUD_CONFIG_A, \
5700 HSW_AUD_CONFIG_B)
5701
5702#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5703#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5704#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5705 HSW_AUD_MISC_CTRL_A, \
5706 HSW_AUD_MISC_CTRL_B)
5707
5708#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5709#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5710#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5711 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5712 HSW_AUD_DIP_ELD_CTRL_ST_B)
5713
5714/* Audio Digital Converter */
5715#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5716#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5717#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5718 HSW_AUD_DIG_CNVT_1, \
5719 HSW_AUD_DIG_CNVT_2)
9b138a83 5720#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5721
5722#define HSW_AUD_EDID_DATA_A 0x65050
5723#define HSW_AUD_EDID_DATA_B 0x65150
5724#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5725 HSW_AUD_EDID_DATA_A, \
5726 HSW_AUD_EDID_DATA_B)
5727
5728#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5729#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5730#define AUDIO_INACTIVE_C (1<<11)
5731#define AUDIO_INACTIVE_B (1<<7)
5732#define AUDIO_INACTIVE_A (1<<3)
5733#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5734#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5735#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5736#define AUDIO_ELD_VALID_A (1<<0)
5737#define AUDIO_ELD_VALID_B (1<<4)
5738#define AUDIO_ELD_VALID_C (1<<8)
5739#define AUDIO_CP_READY_A (1<<1)
5740#define AUDIO_CP_READY_B (1<<5)
5741#define AUDIO_CP_READY_C (1<<9)
5742
9eb3a752 5743/* HSW Power Wells */
fa42e23c
PZ
5744#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5745#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5746#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5747#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5748#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5749#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5750#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5751#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5752#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5753#define HSW_PWR_WELL_FORCE_ON (1<<19)
5754#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5755
e7e104c3 5756/* Per-pipe DDI Function Control */
ad80a810
PZ
5757#define TRANS_DDI_FUNC_CTL_A 0x60400
5758#define TRANS_DDI_FUNC_CTL_B 0x61400
5759#define TRANS_DDI_FUNC_CTL_C 0x62400
5760#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5761#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5762
ad80a810 5763#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5764/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5765#define TRANS_DDI_PORT_MASK (7<<28)
5766#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5767#define TRANS_DDI_PORT_NONE (0<<28)
5768#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5769#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5770#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5771#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5772#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5773#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5774#define TRANS_DDI_BPC_MASK (7<<20)
5775#define TRANS_DDI_BPC_8 (0<<20)
5776#define TRANS_DDI_BPC_10 (1<<20)
5777#define TRANS_DDI_BPC_6 (2<<20)
5778#define TRANS_DDI_BPC_12 (3<<20)
5779#define TRANS_DDI_PVSYNC (1<<17)
5780#define TRANS_DDI_PHSYNC (1<<16)
5781#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5782#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5783#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5784#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5785#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5786#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5787
0e87f667
ED
5788/* DisplayPort Transport Control */
5789#define DP_TP_CTL_A 0x64040
5790#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5791#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5792#define DP_TP_CTL_ENABLE (1<<31)
5793#define DP_TP_CTL_MODE_SST (0<<27)
5794#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5795#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5796#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5797#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5798#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5799#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5800#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5801#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5802#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5803#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5804
e411b2c1
ED
5805/* DisplayPort Transport Status */
5806#define DP_TP_STATUS_A 0x64044
5807#define DP_TP_STATUS_B 0x64144
5e49cea6 5808#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5809#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5810#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5811
03f896a1
ED
5812/* DDI Buffer Control */
5813#define DDI_BUF_CTL_A 0x64000
5814#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5815#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5816#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5817/* Haswell */
03f896a1 5818#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5819#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5820#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5821#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5822#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5823#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5824#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5825#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5826#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5827/* Broadwell */
5828#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5829#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5830#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5831#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5832#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5833#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5834#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5835#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5836#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5837#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5838#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5839#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5840#define DDI_A_4_LANES (1<<4)
17aa6be9 5841#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5842#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5843
bb879a44
ED
5844/* DDI Buffer Translations */
5845#define DDI_BUF_TRANS_A 0x64E00
5846#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5847#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5848
7501a4d8
ED
5849/* Sideband Interface (SBI) is programmed indirectly, via
5850 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5851 * which contains the payload */
5e49cea6
PZ
5852#define SBI_ADDR 0xC6000
5853#define SBI_DATA 0xC6004
7501a4d8 5854#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5855#define SBI_CTL_DEST_ICLK (0x0<<16)
5856#define SBI_CTL_DEST_MPHY (0x1<<16)
5857#define SBI_CTL_OP_IORD (0x2<<8)
5858#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5859#define SBI_CTL_OP_CRRD (0x6<<8)
5860#define SBI_CTL_OP_CRWR (0x7<<8)
5861#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5862#define SBI_RESPONSE_SUCCESS (0x0<<1)
5863#define SBI_BUSY (0x1<<0)
5864#define SBI_READY (0x0<<0)
52f025ef 5865
ccf1c867 5866/* SBI offsets */
5e49cea6 5867#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5868#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5869#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5870#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5871#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5872#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5873#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5874#define SBI_SSCCTL 0x020c
ccf1c867 5875#define SBI_SSCCTL6 0x060C
dde86e2d 5876#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5877#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5878#define SBI_SSCAUXDIV6 0x0610
5879#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5880#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5881#define SBI_GEN0 0x1f00
5882#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5883
52f025ef 5884/* LPT PIXCLK_GATE */
5e49cea6 5885#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5886#define PIXCLK_GATE_UNGATE (1<<0)
5887#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5888
e93ea06a 5889/* SPLL */
5e49cea6 5890#define SPLL_CTL 0x46020
e93ea06a 5891#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5892#define SPLL_PLL_SSC (1<<28)
5893#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5894#define SPLL_PLL_LCPLL (3<<28)
5895#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5896#define SPLL_PLL_FREQ_810MHz (0<<26)
5897#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5898#define SPLL_PLL_FREQ_2700MHz (2<<26)
5899#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5900
4dffc404 5901/* WRPLL */
5e49cea6
PZ
5902#define WRPLL_CTL1 0x46040
5903#define WRPLL_CTL2 0x46060
5904#define WRPLL_PLL_ENABLE (1<<31)
5905#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5906#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5907#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5908/* WRPLL divider programming */
5e49cea6 5909#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5910#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5911#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5912#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5913#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5914#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5915#define WRPLL_DIVIDER_FB_SHIFT 16
5916#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5917
fec9181c
ED
5918/* Port clock selection */
5919#define PORT_CLK_SEL_A 0x46100
5920#define PORT_CLK_SEL_B 0x46104
5e49cea6 5921#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5922#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5923#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5924#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5925#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5926#define PORT_CLK_SEL_WRPLL1 (4<<29)
5927#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5928#define PORT_CLK_SEL_NONE (7<<29)
11578553 5929#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5930
bb523fc0
PZ
5931/* Transcoder clock selection */
5932#define TRANS_CLK_SEL_A 0x46140
5933#define TRANS_CLK_SEL_B 0x46144
5934#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5935/* For each transcoder, we need to select the corresponding port clock */
5936#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5937#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5938
a57c774a
AK
5939#define TRANSA_MSA_MISC 0x60410
5940#define TRANSB_MSA_MISC 0x61410
5941#define TRANSC_MSA_MISC 0x62410
5942#define TRANS_EDP_MSA_MISC 0x6f410
5943#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5944
c9809791
PZ
5945#define TRANS_MSA_SYNC_CLK (1<<0)
5946#define TRANS_MSA_6_BPC (0<<5)
5947#define TRANS_MSA_8_BPC (1<<5)
5948#define TRANS_MSA_10_BPC (2<<5)
5949#define TRANS_MSA_12_BPC (3<<5)
5950#define TRANS_MSA_16_BPC (4<<5)
dae84799 5951
90e8d31c 5952/* LCPLL Control */
5e49cea6 5953#define LCPLL_CTL 0x130040
90e8d31c
ED
5954#define LCPLL_PLL_DISABLE (1<<31)
5955#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5956#define LCPLL_CLK_FREQ_MASK (3<<26)
5957#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5958#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5959#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5960#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5961#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5962#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5963#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5964#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5965#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5966
5967#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5968#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5969#define D_COMP_COMP_FORCE (1<<8)
5970#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5971
69e94b7e
ED
5972/* Pipe WM_LINETIME - watermark line time */
5973#define PIPE_WM_LINETIME_A 0x45270
5974#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5975#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5976 PIPE_WM_LINETIME_B)
5977#define PIPE_WM_LINETIME_MASK (0x1ff)
5978#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5979#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5980#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5981
5982/* SFUSE_STRAP */
5e49cea6 5983#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5984#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5985#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5986#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5987#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5988#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5989
801bcfff
PZ
5990#define WM_MISC 0x45260
5991#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5992
1544d9d5
ED
5993#define WM_DBG 0x45280
5994#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5995#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5996#define WM_DBG_DISALLOW_SPRITE (1<<2)
5997
86d3efce
VS
5998/* pipe CSC */
5999#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6000#define _PIPE_A_CSC_COEFF_BY 0x49014
6001#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6002#define _PIPE_A_CSC_COEFF_BU 0x4901c
6003#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6004#define _PIPE_A_CSC_COEFF_BV 0x49024
6005#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6006#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6007#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6008#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6009#define _PIPE_A_CSC_PREOFF_HI 0x49030
6010#define _PIPE_A_CSC_PREOFF_ME 0x49034
6011#define _PIPE_A_CSC_PREOFF_LO 0x49038
6012#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6013#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6014#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6015
6016#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6017#define _PIPE_B_CSC_COEFF_BY 0x49114
6018#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6019#define _PIPE_B_CSC_COEFF_BU 0x4911c
6020#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6021#define _PIPE_B_CSC_COEFF_BV 0x49124
6022#define _PIPE_B_CSC_MODE 0x49128
6023#define _PIPE_B_CSC_PREOFF_HI 0x49130
6024#define _PIPE_B_CSC_PREOFF_ME 0x49134
6025#define _PIPE_B_CSC_PREOFF_LO 0x49138
6026#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6027#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6028#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6029
86d3efce
VS
6030#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6031#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6032#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6033#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6034#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6035#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6036#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6037#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6038#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6039#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6040#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6041#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6042#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6043
3230bf14
JN
6044/* VLV MIPI registers */
6045
6046#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6047#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6048#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
6049#define DPI_ENABLE (1 << 31) /* A + B */
6050#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6051#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6052#define DUAL_LINK_MODE_MASK (1 << 26)
6053#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6054#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6055#define DITHERING_ENABLE (1 << 25) /* A + B */
6056#define FLOPPED_HSTX (1 << 23)
6057#define DE_INVERT (1 << 19) /* XXX */
6058#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6059#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6060#define AFE_LATCHOUT (1 << 17)
6061#define LP_OUTPUT_HOLD (1 << 16)
6062#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6063#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6064#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6065#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6066#define CSB_SHIFT 9
6067#define CSB_MASK (3 << 9)
6068#define CSB_20MHZ (0 << 9)
6069#define CSB_10MHZ (1 << 9)
6070#define CSB_40MHZ (2 << 9)
6071#define BANDGAP_MASK (1 << 8)
6072#define BANDGAP_PNW_CIRCUIT (0 << 8)
6073#define BANDGAP_LNC_CIRCUIT (1 << 8)
6074#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6075#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6076#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6077#define TEARING_EFFECT_SHIFT 2 /* A + B */
6078#define TEARING_EFFECT_MASK (3 << 2)
6079#define TEARING_EFFECT_OFF (0 << 2)
6080#define TEARING_EFFECT_DSI (1 << 2)
6081#define TEARING_EFFECT_GPIO (2 << 2)
6082#define LANE_CONFIGURATION_SHIFT 0
6083#define LANE_CONFIGURATION_MASK (3 << 0)
6084#define LANE_CONFIGURATION_4LANE (0 << 0)
6085#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6086#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6087
6088#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6089#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6090#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
6091#define TEARING_EFFECT_DELAY_SHIFT 0
6092#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6093
6094/* XXX: all bits reserved */
6095#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
6096
6097/* MIPI DSI Controller and D-PHY registers */
6098
6099#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
6100#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
6101#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
6102#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6103#define ULPS_STATE_MASK (3 << 1)
6104#define ULPS_STATE_ENTER (2 << 1)
6105#define ULPS_STATE_EXIT (1 << 1)
6106#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6107#define DEVICE_READY (1 << 0)
6108
6109#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
6110#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
6111#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
6112#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
6113#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
6114#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
6115#define TEARING_EFFECT (1 << 31)
6116#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6117#define GEN_READ_DATA_AVAIL (1 << 29)
6118#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6119#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6120#define RX_PROT_VIOLATION (1 << 26)
6121#define RX_INVALID_TX_LENGTH (1 << 25)
6122#define ACK_WITH_NO_ERROR (1 << 24)
6123#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6124#define LP_RX_TIMEOUT (1 << 22)
6125#define HS_TX_TIMEOUT (1 << 21)
6126#define DPI_FIFO_UNDERRUN (1 << 20)
6127#define LOW_CONTENTION (1 << 19)
6128#define HIGH_CONTENTION (1 << 18)
6129#define TXDSI_VC_ID_INVALID (1 << 17)
6130#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6131#define TXCHECKSUM_ERROR (1 << 15)
6132#define TXECC_MULTIBIT_ERROR (1 << 14)
6133#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6134#define TXFALSE_CONTROL_ERROR (1 << 12)
6135#define RXDSI_VC_ID_INVALID (1 << 11)
6136#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6137#define RXCHECKSUM_ERROR (1 << 9)
6138#define RXECC_MULTIBIT_ERROR (1 << 8)
6139#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6140#define RXFALSE_CONTROL_ERROR (1 << 6)
6141#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6142#define RX_LP_TX_SYNC_ERROR (1 << 4)
6143#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6144#define RXEOT_SYNC_ERROR (1 << 2)
6145#define RXSOT_SYNC_ERROR (1 << 1)
6146#define RXSOT_ERROR (1 << 0)
6147
6148#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
6149#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
6150#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
6151#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6152#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6153#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6154#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6155#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6156#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6157#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6158#define VID_MODE_FORMAT_MASK (0xf << 7)
6159#define VID_MODE_NOT_SUPPORTED (0 << 7)
6160#define VID_MODE_FORMAT_RGB565 (1 << 7)
6161#define VID_MODE_FORMAT_RGB666 (2 << 7)
6162#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6163#define VID_MODE_FORMAT_RGB888 (4 << 7)
6164#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6165#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6166#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6167#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6168#define DATA_LANES_PRG_REG_SHIFT 0
6169#define DATA_LANES_PRG_REG_MASK (7 << 0)
6170
6171#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
6172#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
6173#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
6174#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6175
6176#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
6177#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
6178#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
6179#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6180
6181#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
6182#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
6183#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6184#define TURN_AROUND_TIMEOUT_MASK 0x3f
6185
6186#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
6187#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
6188#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6189#define DEVICE_RESET_TIMER_MASK 0xffff
6190
6191#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
6192#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
6193#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
6194#define VERTICAL_ADDRESS_SHIFT 16
6195#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6196#define HORIZONTAL_ADDRESS_SHIFT 0
6197#define HORIZONTAL_ADDRESS_MASK 0xffff
6198
6199#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
6200#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
6201#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6202#define DBI_FIFO_EMPTY_HALF (0 << 0)
6203#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6204#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6205
6206/* regs below are bits 15:0 */
6207#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
6208#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
6209#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6210
6211#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
6212#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
6213#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
6214
6215#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
6216#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
6217#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
6218
6219#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
6220#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
6221#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6222
6223#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
6224#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
6225#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6226
6227#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
6228#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
6229#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
6230
6231#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
6232#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
6233#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
6234
6235#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
6236#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
6237#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6238/* regs above are bits 15:0 */
6239
6240#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
6241#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
6242#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
6243#define DPI_LP_MODE (1 << 6)
6244#define BACKLIGHT_OFF (1 << 5)
6245#define BACKLIGHT_ON (1 << 4)
6246#define COLOR_MODE_OFF (1 << 3)
6247#define COLOR_MODE_ON (1 << 2)
6248#define TURN_ON (1 << 1)
6249#define SHUTDOWN (1 << 0)
6250
6251#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
6252#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
6253#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
6254#define COMMAND_BYTE_SHIFT 0
6255#define COMMAND_BYTE_MASK (0x3f << 0)
6256
6257#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
6258#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
6259#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
6260#define MASTER_INIT_TIMER_SHIFT 0
6261#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6262
6263#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
6264#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
6265#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6266#define MAX_RETURN_PKT_SIZE_SHIFT 0
6267#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6268
6269#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6270#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6271#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6272#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6273#define DISABLE_VIDEO_BTA (1 << 3)
6274#define IP_TG_CONFIG (1 << 2)
6275#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6276#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6277#define VIDEO_MODE_BURST (3 << 0)
6278
6279#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6280#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6281#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6282#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6283#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6284#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6285#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6286#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6287#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6288#define CLOCKSTOP (1 << 1)
6289#define EOT_DISABLE (1 << 0)
6290
6291#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6292#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6293#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6294#define LP_BYTECLK_SHIFT 0
6295#define LP_BYTECLK_MASK (0xffff << 0)
6296
6297/* bits 31:0 */
6298#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6299#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6300#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6301
6302/* bits 31:0 */
6303#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6304#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6305#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6306
6307#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6308#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6309#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6310#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6311#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6312#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6313#define LONG_PACKET_WORD_COUNT_SHIFT 8
6314#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6315#define SHORT_PACKET_PARAM_SHIFT 8
6316#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6317#define VIRTUAL_CHANNEL_SHIFT 6
6318#define VIRTUAL_CHANNEL_MASK (3 << 6)
6319#define DATA_TYPE_SHIFT 0
6320#define DATA_TYPE_MASK (3f << 0)
6321/* data type values, see include/video/mipi_display.h */
6322
6323#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6324#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6325#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6326#define DPI_FIFO_EMPTY (1 << 28)
6327#define DBI_FIFO_EMPTY (1 << 27)
6328#define LP_CTRL_FIFO_EMPTY (1 << 26)
6329#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6330#define LP_CTRL_FIFO_FULL (1 << 24)
6331#define HS_CTRL_FIFO_EMPTY (1 << 18)
6332#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6333#define HS_CTRL_FIFO_FULL (1 << 16)
6334#define LP_DATA_FIFO_EMPTY (1 << 10)
6335#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6336#define LP_DATA_FIFO_FULL (1 << 8)
6337#define HS_DATA_FIFO_EMPTY (1 << 2)
6338#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6339#define HS_DATA_FIFO_FULL (1 << 0)
6340
6341#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6342#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6343#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6344#define DBI_HS_LP_MODE_MASK (1 << 0)
6345#define DBI_LP_MODE (1 << 0)
6346#define DBI_HS_MODE (0 << 0)
6347
6348#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6349#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6350#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6351#define EXIT_ZERO_COUNT_SHIFT 24
6352#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6353#define TRAIL_COUNT_SHIFT 16
6354#define TRAIL_COUNT_MASK (0x1f << 16)
6355#define CLK_ZERO_COUNT_SHIFT 8
6356#define CLK_ZERO_COUNT_MASK (0xff << 8)
6357#define PREPARE_COUNT_SHIFT 0
6358#define PREPARE_COUNT_MASK (0x3f << 0)
6359
6360/* bits 31:0 */
6361#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6362#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6363#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6364
6365#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6366#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6367#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6368#define LP_HS_SSW_CNT_SHIFT 16
6369#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6370#define HS_LP_PWR_SW_CNT_SHIFT 0
6371#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6372
6373#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6374#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6375#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6376#define STOP_STATE_STALL_COUNTER_SHIFT 0
6377#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6378
6379#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6380#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6381#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6382#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6383#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6384#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6385#define RX_CONTENTION_DETECTED (1 << 0)
6386
6387/* XXX: only pipe A ?!? */
6388#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6389#define DBI_TYPEC_ENABLE (1 << 31)
6390#define DBI_TYPEC_WIP (1 << 30)
6391#define DBI_TYPEC_OPTION_SHIFT 28
6392#define DBI_TYPEC_OPTION_MASK (3 << 28)
6393#define DBI_TYPEC_FREQ_SHIFT 24
6394#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6395#define DBI_TYPEC_OVERRIDE (1 << 8)
6396#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6397#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6398
6399
6400/* MIPI adapter registers */
6401
6402#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6403#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6404#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6405#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6406#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6407#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6408#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6409#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6410#define READ_REQUEST_PRIORITY_SHIFT 3
6411#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6412#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6413#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6414#define RGB_FLIP_TO_BGR (1 << 2)
6415
6416#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6417#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6418#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6419#define DATA_MEM_ADDRESS_SHIFT 5
6420#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6421#define DATA_VALID (1 << 0)
6422
6423#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6424#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6425#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6426#define DATA_LENGTH_SHIFT 0
6427#define DATA_LENGTH_MASK (0xfffff << 0)
6428
6429#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6430#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6431#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6432#define COMMAND_MEM_ADDRESS_SHIFT 5
6433#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6434#define AUTO_PWG_ENABLE (1 << 2)
6435#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6436#define COMMAND_VALID (1 << 0)
6437
6438#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6439#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6440#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6441#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6442#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6443
6444#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6445#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6446#define MIPI_READ_DATA_RETURN(pipe, n) \
6447 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6448
6449#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6450#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6451#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6452#define READ_DATA_VALID(n) (1 << (n))
6453
a57c774a 6454/* For UMS only (deprecated): */
5c969aa7
DL
6455#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6456#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 6457
585fb111 6458#endif /* _I915_REG_H_ */