]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/icl: Add TBT checks for PLL calculations
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
f0f59a00 161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
e67005e5 162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
f0f59a00 163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
e67005e5 164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
f0f59a00 165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
e67005e5 166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
f0f59a00 167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
e67005e5 170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
a927c927 171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 174
5ee4a7a6 175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
5ee4a7a6 184 __MASKED_FIELD(mask, value); })
98533251
DL
185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
237ae7c7 188/* Engine ID */
98533251 189
237ae7c7
MW
190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
022d3093
TU
195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
6b26c86d 198
0908180b
DCS
199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
b46a33e2
TU
206#define MAX_ENGINE_CLASS 4
207
d02b98b8 208#define OTHER_GTPM_INSTANCE 1
022d3093 209#define MAX_ENGINE_INSTANCE 3
0908180b 210
585fb111
JB
211/* PCI config space */
212
e10fa551
JL
213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
40006c43 220/* BSM in include/drm/i915_drm.h */
e10fa551 221
1b1d2716
VS
222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
e10fa551
JL
233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
8fdded82
VS
241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
e10fa551
JL
245#define GCDGMBUS 0xcc
246
f97108d1 247#define GCFGC2 0xda
585fb111
JB
248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 278
e10fa551
JL
279#define ASLE 0xe4
280#define ASLS 0xfc
281
282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 287
585fb111 288
f0f59a00 289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 295
f0f59a00 296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 297#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 303
f0f59a00
VS
304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 306
f0f59a00 307#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
f0f59a00 314#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 319#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 320#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 321#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 333
5ee8ee86
PZ
334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
337#define PP_DIR_DCLV_2G 0xffffffff
338
5ee8ee86
PZ
339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 341
f0f59a00 342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
f89823c2
LL
355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
f0f59a00 377#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 389
f0f59a00 390#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 394
f0f59a00 395#define GAB_CTL _MMIO(0x24000)
5ee8ee86 396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 397
f0f59a00 398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 415#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 416
585fb111
JB
417/* VGA stuff */
418
419#define VGA_ST01_MDA 0x3ba
420#define VGA_ST01_CGA 0x3da
421
f0f59a00 422#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
423#define VGA_MSR_WRITE 0x3c2
424#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
425#define VGA_MSR_MEM_EN (1 << 1)
426#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 427
5434fd92 428#define VGA_SR_INDEX 0x3c4
f930ddd0 429#define SR01 1
5434fd92 430#define VGA_SR_DATA 0x3c5
585fb111
JB
431
432#define VGA_AR_INDEX 0x3c0
5ee8ee86 433#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
434#define VGA_AR_DATA_WRITE 0x3c0
435#define VGA_AR_DATA_READ 0x3c1
436
437#define VGA_GR_INDEX 0x3ce
438#define VGA_GR_DATA 0x3cf
439/* GR05 */
440#define VGA_GR_MEM_READ_MODE_SHIFT 3
441#define VGA_GR_MEM_READ_MODE_PLANE 1
442/* GR06 */
443#define VGA_GR_MEM_MODE_MASK 0xc
444#define VGA_GR_MEM_MODE_SHIFT 2
445#define VGA_GR_MEM_A0000_AFFFF 0
446#define VGA_GR_MEM_A0000_BFFFF 1
447#define VGA_GR_MEM_B0000_B7FFF 2
448#define VGA_GR_MEM_B0000_BFFFF 3
449
450#define VGA_DACMASK 0x3c6
451#define VGA_DACRX 0x3c7
452#define VGA_DACWX 0x3c8
453#define VGA_DACDATA 0x3c9
454
455#define VGA_CR_INDEX_MDA 0x3b4
456#define VGA_CR_DATA_MDA 0x3b5
457#define VGA_CR_INDEX_CGA 0x3d4
458#define VGA_CR_DATA_CGA 0x3d5
459
f0f59a00
VS
460#define MI_PREDICATE_SRC0 _MMIO(0x2400)
461#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
462#define MI_PREDICATE_SRC1 _MMIO(0x2408)
463#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 464
f0f59a00 465#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
466#define LOWER_SLICE_ENABLED (1 << 0)
467#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 468
5947de9b
BV
469/*
470 * Registers used only by the command parser
471 */
f0f59a00
VS
472#define BCS_SWCTRL _MMIO(0x22200)
473
474#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
475#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
476#define HS_INVOCATION_COUNT _MMIO(0x2300)
477#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
478#define DS_INVOCATION_COUNT _MMIO(0x2308)
479#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
480#define IA_VERTICES_COUNT _MMIO(0x2310)
481#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
482#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
483#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
484#define VS_INVOCATION_COUNT _MMIO(0x2320)
485#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
486#define GS_INVOCATION_COUNT _MMIO(0x2328)
487#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
488#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
489#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
490#define CL_INVOCATION_COUNT _MMIO(0x2338)
491#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
492#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
493#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
494#define PS_INVOCATION_COUNT _MMIO(0x2348)
495#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
496#define PS_DEPTH_COUNT _MMIO(0x2350)
497#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
498
499/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
500#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
501#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 502
f0f59a00
VS
503#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
504#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 505
f0f59a00
VS
506#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
507#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
508#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
509#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
510#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
511#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 512
f0f59a00
VS
513#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
514#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
515#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 516
1b85066b
JJ
517/* There are the 16 64-bit CS General Purpose Registers */
518#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
519#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
520
a941795a 521#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
522#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
523#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
524#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
525#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
526#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
527#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
528#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
529#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
530#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
531#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
533#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 534#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
535#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
536#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
537
538#define GEN8_OACTXID _MMIO(0x2364)
539
19f81df2 540#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
541#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
542#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
543#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
544#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 545
d7965152 546#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
547#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
548#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
549#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
550#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 551#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
552#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
553#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
554
555#define GEN8_OACTXCONTROL _MMIO(0x2360)
556#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
557#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
558#define GEN8_OA_TIMER_ENABLE (1 << 1)
559#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
560
561#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
562#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
563#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
564#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
565#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 566
19f81df2 567#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 568#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 569#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
570
571#define GEN7_OASTATUS1 _MMIO(0x2364)
572#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
573#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
574#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
575#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
576
577#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
578#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
579#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
580
581#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
582#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
583#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
584#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
585#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
586
587#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 588#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 589#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 590#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 591
5ee8ee86
PZ
592#define OABUFFER_SIZE_128K (0 << 3)
593#define OABUFFER_SIZE_256K (1 << 3)
594#define OABUFFER_SIZE_512K (2 << 3)
595#define OABUFFER_SIZE_1M (3 << 3)
596#define OABUFFER_SIZE_2M (4 << 3)
597#define OABUFFER_SIZE_4M (5 << 3)
598#define OABUFFER_SIZE_8M (6 << 3)
599#define OABUFFER_SIZE_16M (7 << 3)
d7965152 600
19f81df2
RB
601/*
602 * Flexible, Aggregate EU Counter Registers.
603 * Note: these aren't contiguous
604 */
d7965152 605#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
606#define EU_PERF_CNTL1 _MMIO(0xe558)
607#define EU_PERF_CNTL2 _MMIO(0xe658)
608#define EU_PERF_CNTL3 _MMIO(0xe758)
609#define EU_PERF_CNTL4 _MMIO(0xe45c)
610#define EU_PERF_CNTL5 _MMIO(0xe55c)
611#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 612
d7965152
RB
613/*
614 * OA Boolean state
615 */
616
d7965152
RB
617#define OASTARTTRIG1 _MMIO(0x2710)
618#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
619#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
620
621#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
622#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
623#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
624#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
625#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
626#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
627#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
628#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
629#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
630#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
631#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
632#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
633#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
634#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
635#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
636#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
637#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
638#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
639#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
640#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
641#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
642#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
643#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
644#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
645#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
646#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
647#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
648#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
649#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
650#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
651
652#define OASTARTTRIG3 _MMIO(0x2718)
653#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
654#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
655#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
656#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
657#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
658#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
659#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
660#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
661#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
662
663#define OASTARTTRIG4 _MMIO(0x271c)
664#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
665#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
666#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
667#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
668#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
669#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
670#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
671#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
672#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
673
674#define OASTARTTRIG5 _MMIO(0x2720)
675#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
676#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
677
678#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
679#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
680#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
681#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
682#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
683#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
684#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
685#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
686#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
687#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
688#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
689#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
690#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
691#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
692#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
693#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
694#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
695#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
696#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
697#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
698#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
699#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
700#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
701#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
702#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
703#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
704#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
705#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
706#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
707#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
708
709#define OASTARTTRIG7 _MMIO(0x2728)
710#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
711#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
712#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
713#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
714#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
715#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
716#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
717#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
718#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
719
720#define OASTARTTRIG8 _MMIO(0x272c)
721#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
722#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
723#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
724#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
725#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
726#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
727#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
728#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
729#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
730
7853d92e
LL
731#define OAREPORTTRIG1 _MMIO(0x2740)
732#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
733#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
734
735#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
736#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
737#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
738#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
739#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
740#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
741#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
742#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
743#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
744#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
745#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
746#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
747#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
748#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
749#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
750#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
751#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
752#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
753#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
754#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
755#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
756#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
757#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
758#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
759#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
760#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
761
762#define OAREPORTTRIG3 _MMIO(0x2748)
763#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
764#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
765#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
766#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
767#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
768#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
769#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
770#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
771#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
772
773#define OAREPORTTRIG4 _MMIO(0x274c)
774#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
775#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
776#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
777#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
778#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
779#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
780#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
781#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
782#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
783
784#define OAREPORTTRIG5 _MMIO(0x2750)
785#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
786#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
787
788#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
789#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
790#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
791#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
792#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
793#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
794#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
795#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
796#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
797#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
798#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
799#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
800#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
801#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
802#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
803#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
804#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
805#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
806#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
807#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
808#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
809#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
810#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
811#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
812#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
813#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
814
815#define OAREPORTTRIG7 _MMIO(0x2758)
816#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
817#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OAREPORTTRIG8 _MMIO(0x275c)
827#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
828#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
836
d7965152
RB
837/* CECX_0 */
838#define OACEC_COMPARE_LESS_OR_EQUAL 6
839#define OACEC_COMPARE_NOT_EQUAL 5
840#define OACEC_COMPARE_LESS_THAN 4
841#define OACEC_COMPARE_GREATER_OR_EQUAL 3
842#define OACEC_COMPARE_EQUAL 2
843#define OACEC_COMPARE_GREATER_THAN 1
844#define OACEC_COMPARE_ANY_EQUAL 0
845
846#define OACEC_COMPARE_VALUE_MASK 0xffff
847#define OACEC_COMPARE_VALUE_SHIFT 3
848
5ee8ee86
PZ
849#define OACEC_SELECT_NOA (0 << 19)
850#define OACEC_SELECT_PREV (1 << 19)
851#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
852
853/* CECX_1 */
854#define OACEC_MASK_MASK 0xffff
855#define OACEC_CONSIDERATIONS_MASK 0xffff
856#define OACEC_CONSIDERATIONS_SHIFT 16
857
858#define OACEC0_0 _MMIO(0x2770)
859#define OACEC0_1 _MMIO(0x2774)
860#define OACEC1_0 _MMIO(0x2778)
861#define OACEC1_1 _MMIO(0x277c)
862#define OACEC2_0 _MMIO(0x2780)
863#define OACEC2_1 _MMIO(0x2784)
864#define OACEC3_0 _MMIO(0x2788)
865#define OACEC3_1 _MMIO(0x278c)
866#define OACEC4_0 _MMIO(0x2790)
867#define OACEC4_1 _MMIO(0x2794)
868#define OACEC5_0 _MMIO(0x2798)
869#define OACEC5_1 _MMIO(0x279c)
870#define OACEC6_0 _MMIO(0x27a0)
871#define OACEC6_1 _MMIO(0x27a4)
872#define OACEC7_0 _MMIO(0x27a8)
873#define OACEC7_1 _MMIO(0x27ac)
874
f89823c2
LL
875/* OA perf counters */
876#define OA_PERFCNT1_LO _MMIO(0x91B8)
877#define OA_PERFCNT1_HI _MMIO(0x91BC)
878#define OA_PERFCNT2_LO _MMIO(0x91C0)
879#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
880#define OA_PERFCNT3_LO _MMIO(0x91C8)
881#define OA_PERFCNT3_HI _MMIO(0x91CC)
882#define OA_PERFCNT4_LO _MMIO(0x91D8)
883#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
884
885#define OA_PERFMATRIX_LO _MMIO(0x91C8)
886#define OA_PERFMATRIX_HI _MMIO(0x91CC)
887
888/* RPM unit config (Gen8+) */
889#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
893#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
901#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
902
f89823c2 903#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 904#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 905
dab91783
LL
906/* GPM unit config (Gen9+) */
907#define CTC_MODE _MMIO(0xA26C)
908#define CTC_SOURCE_PARAMETER_MASK 1
909#define CTC_SOURCE_CRYSTAL_CLOCK 0
910#define CTC_SOURCE_DIVIDE_LOGIC 1
911#define CTC_SHIFT_PARAMETER_SHIFT 1
912#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
913
5888576b
LL
914/* RCP unit config (Gen8+) */
915#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 916
a54b19f1
LL
917/* NOA (HSW) */
918#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
919#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
920#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
921#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
922#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
923#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
924#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
925#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
926#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
927#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
928
929#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
930
f89823c2
LL
931/* NOA (Gen8+) */
932#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
933
934#define MICRO_BP0_0 _MMIO(0x9800)
935#define MICRO_BP0_2 _MMIO(0x9804)
936#define MICRO_BP0_1 _MMIO(0x9808)
937
938#define MICRO_BP1_0 _MMIO(0x980C)
939#define MICRO_BP1_2 _MMIO(0x9810)
940#define MICRO_BP1_1 _MMIO(0x9814)
941
942#define MICRO_BP2_0 _MMIO(0x9818)
943#define MICRO_BP2_2 _MMIO(0x981C)
944#define MICRO_BP2_1 _MMIO(0x9820)
945
946#define MICRO_BP3_0 _MMIO(0x9824)
947#define MICRO_BP3_2 _MMIO(0x9828)
948#define MICRO_BP3_1 _MMIO(0x982C)
949
950#define MICRO_BP_TRIGGER _MMIO(0x9830)
951#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
952#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
953#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
954
955#define GDT_CHICKEN_BITS _MMIO(0x9840)
956#define GT_NOA_ENABLE 0x00000080
957
958#define NOA_DATA _MMIO(0x986C)
959#define NOA_WRITE _MMIO(0x9888)
180b813c 960
220375aa
BV
961#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
962#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 963#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 964
dc96e9b8
CW
965/*
966 * Reset registers
967 */
f0f59a00 968#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
969#define DEBUG_RESET_FULL (1 << 7)
970#define DEBUG_RESET_RENDER (1 << 8)
971#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 972
57f350b6 973/*
5a09ae9f
JN
974 * IOSF sideband
975 */
f0f59a00 976#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
977#define IOSF_DEVFN_SHIFT 24
978#define IOSF_OPCODE_SHIFT 16
979#define IOSF_PORT_SHIFT 8
980#define IOSF_BYTE_ENABLES_SHIFT 4
981#define IOSF_BAR_SHIFT 1
5ee8ee86 982#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
983#define IOSF_PORT_BUNIT 0x03
984#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
985#define IOSF_PORT_NC 0x11
986#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
987#define IOSF_PORT_GPIO_NC 0x13
988#define IOSF_PORT_CCK 0x14
4688d45f
JN
989#define IOSF_PORT_DPIO_2 0x1a
990#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
991#define IOSF_PORT_GPIO_SC 0x48
992#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 993#define IOSF_PORT_CCU 0xa9
7071af97
JN
994#define CHV_IOSF_PORT_GPIO_N 0x13
995#define CHV_IOSF_PORT_GPIO_SE 0x48
996#define CHV_IOSF_PORT_GPIO_E 0xa8
997#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
998#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
999#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1000
30a970c6
JB
1001/* See configdb bunit SB addr map */
1002#define BUNIT_REG_BISOC 0x11
1003
30a970c6 1004#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1005#define DSPFREQSTAT_SHIFT_CHV 24
1006#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1007#define DSPFREQGUAR_SHIFT_CHV 8
1008#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1009#define DSPFREQSTAT_SHIFT 30
1010#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1011#define DSPFREQGUAR_SHIFT 14
1012#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1013#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1014#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1015#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1016#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1017#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1018#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1019#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1020#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1021#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1022#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1023#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1024#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1025#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1026#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1027#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1028
c3fdb9d8 1029/*
438b8dc4
ID
1030 * i915_power_well_id:
1031 *
1032 * Platform specific IDs used to look up power wells and - except for custom
1033 * power wells - to define request/status register flag bit positions. As such
1034 * the set of IDs on a given platform must be unique and except for custom
1035 * power wells their value must stay fixed.
1036 */
1037enum i915_power_well_id {
120b56a2
ID
1038 /*
1039 * I830
1040 * - custom power well
1041 */
1042 I830_DISP_PW_PIPES = 0,
1043
438b8dc4
ID
1044 /*
1045 * VLV/CHV
1046 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1047 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1048 */
a30180a5
ID
1049 PUNIT_POWER_WELL_RENDER = 0,
1050 PUNIT_POWER_WELL_MEDIA = 1,
1051 PUNIT_POWER_WELL_DISP2D = 3,
1052 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1054 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1056 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1057 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1058 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1059 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1060 /* - custom power well */
1061 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1062
fb9248e2
ID
1063 /*
1064 * HSW/BDW
67ca07e7 1065 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1066 */
1067 HSW_DISP_PW_GLOBAL = 15,
1068
438b8dc4
ID
1069 /*
1070 * GEN9+
67ca07e7 1071 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1072 */
1073 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1074 SKL_DISP_PW_DDI_A_E,
0d03926d 1075 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1076 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1077 SKL_DISP_PW_DDI_B,
1078 SKL_DISP_PW_DDI_C,
1079 SKL_DISP_PW_DDI_D,
9787e835 1080 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1081
1082 GLK_DISP_PW_AUX_A = 8,
1083 GLK_DISP_PW_AUX_B,
1084 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1085 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1086 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1087 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1088 CNL_DISP_PW_AUX_D,
a324fcac 1089 CNL_DISP_PW_AUX_F,
0d03926d 1090
94dd5138
S
1091 SKL_DISP_PW_1 = 14,
1092 SKL_DISP_PW_2,
56fcfd63 1093
438b8dc4 1094 /* - custom power wells */
9c8d0b8e
ID
1095 BXT_DPIO_CMN_A,
1096 BXT_DPIO_CMN_BC,
67ca07e7
ID
1097 GLK_DPIO_CMN_C, /* 18 */
1098
1099 /*
1100 * GEN11+
1101 * - _HSW_PWR_WELL_CTL1-4
1102 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1103 */
1104 ICL_DISP_PW_1 = 0,
1105 ICL_DISP_PW_2,
1106 ICL_DISP_PW_3,
1107 ICL_DISP_PW_4,
1108
1109 /*
1110 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1111 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1112 */
1113 ICL_DISP_PW_AUX_A = 16,
1114 ICL_DISP_PW_AUX_B,
1115 ICL_DISP_PW_AUX_C,
1116 ICL_DISP_PW_AUX_D,
1117 ICL_DISP_PW_AUX_E,
1118 ICL_DISP_PW_AUX_F,
1119
1120 ICL_DISP_PW_AUX_TBT1 = 24,
1121 ICL_DISP_PW_AUX_TBT2,
1122 ICL_DISP_PW_AUX_TBT3,
1123 ICL_DISP_PW_AUX_TBT4,
1124
1125 /*
1126 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1127 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1128 */
1129 ICL_DISP_PW_DDI_A = 32,
1130 ICL_DISP_PW_DDI_B,
1131 ICL_DISP_PW_DDI_C,
1132 ICL_DISP_PW_DDI_D,
1133 ICL_DISP_PW_DDI_E,
1134 ICL_DISP_PW_DDI_F, /* 37 */
438b8dc4
ID
1135
1136 /*
1137 * Multiple platforms.
1138 * Must start following the highest ID of any platform.
1139 * - custom power wells
1140 */
67ca07e7
ID
1141 SKL_DISP_PW_DC_OFF = 38,
1142 I915_DISP_PW_ALWAYS_ON,
94dd5138
S
1143};
1144
02f4c9e0
CML
1145#define PUNIT_REG_PWRGT_CTRL 0x60
1146#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1147#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1148#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1149#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1150#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1151#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1152
5a09ae9f
JN
1153#define PUNIT_REG_GPU_LFM 0xd3
1154#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1155#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1156#define GPLLENABLE (1 << 4)
1157#define GENFREQSTATUS (1 << 0)
5a09ae9f 1158#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1159#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1160
1161#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1162#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1163
095acd5f
D
1164#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1165#define FB_GFX_FREQ_FUSE_MASK 0xff
1166#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1167#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1168#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1169
1170#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1171#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1172
fc1ac8de
VS
1173#define PUNIT_REG_DDR_SETUP2 0x139
1174#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1175#define FORCE_DDR_LOW_FREQ (1 << 1)
1176#define FORCE_DDR_HIGH_FREQ (1 << 0)
1177
2b6b3a09
D
1178#define PUNIT_GPU_STATUS_REG 0xdb
1179#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1180#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1181#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1182#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1183
1184#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1185#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1186#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1187
5a09ae9f
JN
1188#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1189#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1190#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1191#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1192#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1193#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1194#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1195#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1196#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1197#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1198
af7187b7
PZ
1199#define VLV_TURBO_SOC_OVERRIDE 0x04
1200#define VLV_OVERRIDE_EN 1
1201#define VLV_SOC_TDP_EN (1 << 1)
1202#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1203#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1204
be4fc046 1205/* vlv2 north clock has */
24eb2d59
CML
1206#define CCK_FUSE_REG 0x8
1207#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1208#define CCK_REG_DSI_PLL_FUSE 0x44
1209#define CCK_REG_DSI_PLL_CONTROL 0x48
1210#define DSI_PLL_VCO_EN (1 << 31)
1211#define DSI_PLL_LDO_GATE (1 << 30)
1212#define DSI_PLL_P1_POST_DIV_SHIFT 17
1213#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1214#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1215#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1216#define DSI_PLL_MUX_MASK (3 << 9)
1217#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1218#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1219#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1220#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1221#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1222#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1223#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1224#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1225#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1226#define DSI_PLL_LOCK (1 << 0)
1227#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1228#define DSI_PLL_LFSR (1 << 31)
1229#define DSI_PLL_FRACTION_EN (1 << 30)
1230#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1231#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1232#define DSI_PLL_USYNC_CNT_SHIFT 18
1233#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1234#define DSI_PLL_N1_DIV_SHIFT 16
1235#define DSI_PLL_N1_DIV_MASK (3 << 16)
1236#define DSI_PLL_M1_DIV_SHIFT 0
1237#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1238#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1239#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1240#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1241#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1242#define CCK_TRUNK_FORCE_ON (1 << 17)
1243#define CCK_TRUNK_FORCE_OFF (1 << 16)
1244#define CCK_FREQUENCY_STATUS (0x1f << 8)
1245#define CCK_FREQUENCY_STATUS_SHIFT 8
1246#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1247
f38861b8 1248/* DPIO registers */
5a09ae9f 1249#define DPIO_DEVFN 0
5a09ae9f 1250
f0f59a00 1251#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1252#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1253#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1254#define DPIO_SFR_BYPASS (1 << 1)
1255#define DPIO_CMNRST (1 << 0)
57f350b6 1256
e4607fcf
CML
1257#define DPIO_PHY(pipe) ((pipe) >> 1)
1258#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1259
598fac6b
DV
1260/*
1261 * Per pipe/PLL DPIO regs
1262 */
ab3c759a 1263#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1264#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1265#define DPIO_POST_DIV_DAC 0
1266#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1267#define DPIO_POST_DIV_LVDS1 2
1268#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1269#define DPIO_K_SHIFT (24) /* 4 bits */
1270#define DPIO_P1_SHIFT (21) /* 3 bits */
1271#define DPIO_P2_SHIFT (16) /* 5 bits */
1272#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1273#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1274#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1275#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1276#define _VLV_PLL_DW3_CH1 0x802c
1277#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1278
ab3c759a 1279#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1280#define DPIO_REFSEL_OVERRIDE 27
1281#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1282#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1283#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1284#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1285#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1286#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1287#define _VLV_PLL_DW5_CH1 0x8034
1288#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1289
ab3c759a
CML
1290#define _VLV_PLL_DW7_CH0 0x801c
1291#define _VLV_PLL_DW7_CH1 0x803c
1292#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1293
ab3c759a
CML
1294#define _VLV_PLL_DW8_CH0 0x8040
1295#define _VLV_PLL_DW8_CH1 0x8060
1296#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1297
ab3c759a
CML
1298#define VLV_PLL_DW9_BCAST 0xc044
1299#define _VLV_PLL_DW9_CH0 0x8044
1300#define _VLV_PLL_DW9_CH1 0x8064
1301#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1302
ab3c759a
CML
1303#define _VLV_PLL_DW10_CH0 0x8048
1304#define _VLV_PLL_DW10_CH1 0x8068
1305#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1306
ab3c759a
CML
1307#define _VLV_PLL_DW11_CH0 0x804c
1308#define _VLV_PLL_DW11_CH1 0x806c
1309#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1310
ab3c759a
CML
1311/* Spec for ref block start counts at DW10 */
1312#define VLV_REF_DW13 0x80ac
598fac6b 1313
ab3c759a 1314#define VLV_CMN_DW0 0x8100
dc96e9b8 1315
598fac6b
DV
1316/*
1317 * Per DDI channel DPIO regs
1318 */
1319
ab3c759a
CML
1320#define _VLV_PCS_DW0_CH0 0x8200
1321#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1322#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1323#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1324#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1325#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1326#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1327
97fd4d5c
VS
1328#define _VLV_PCS01_DW0_CH0 0x200
1329#define _VLV_PCS23_DW0_CH0 0x400
1330#define _VLV_PCS01_DW0_CH1 0x2600
1331#define _VLV_PCS23_DW0_CH1 0x2800
1332#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1333#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1334
ab3c759a
CML
1335#define _VLV_PCS_DW1_CH0 0x8204
1336#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1337#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1338#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1339#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1340#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1341#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1342#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1343
97fd4d5c
VS
1344#define _VLV_PCS01_DW1_CH0 0x204
1345#define _VLV_PCS23_DW1_CH0 0x404
1346#define _VLV_PCS01_DW1_CH1 0x2604
1347#define _VLV_PCS23_DW1_CH1 0x2804
1348#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1349#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1350
ab3c759a
CML
1351#define _VLV_PCS_DW8_CH0 0x8220
1352#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1353#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1354#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1355#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1356
1357#define _VLV_PCS01_DW8_CH0 0x0220
1358#define _VLV_PCS23_DW8_CH0 0x0420
1359#define _VLV_PCS01_DW8_CH1 0x2620
1360#define _VLV_PCS23_DW8_CH1 0x2820
1361#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1362#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1363
1364#define _VLV_PCS_DW9_CH0 0x8224
1365#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1366#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1367#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1368#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1369#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1370#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1371#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1372#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1373
a02ef3c7
VS
1374#define _VLV_PCS01_DW9_CH0 0x224
1375#define _VLV_PCS23_DW9_CH0 0x424
1376#define _VLV_PCS01_DW9_CH1 0x2624
1377#define _VLV_PCS23_DW9_CH1 0x2824
1378#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1379#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1380
9d556c99
CML
1381#define _CHV_PCS_DW10_CH0 0x8228
1382#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1383#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1384#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1385#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1386#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1387#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1388#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1389#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1390#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1391#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1392
1966e59e
VS
1393#define _VLV_PCS01_DW10_CH0 0x0228
1394#define _VLV_PCS23_DW10_CH0 0x0428
1395#define _VLV_PCS01_DW10_CH1 0x2628
1396#define _VLV_PCS23_DW10_CH1 0x2828
1397#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1398#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1399
ab3c759a
CML
1400#define _VLV_PCS_DW11_CH0 0x822c
1401#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1402#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1403#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1404#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1405#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1406#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1407
570e2a74
VS
1408#define _VLV_PCS01_DW11_CH0 0x022c
1409#define _VLV_PCS23_DW11_CH0 0x042c
1410#define _VLV_PCS01_DW11_CH1 0x262c
1411#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1412#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1413#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1414
2e523e98
VS
1415#define _VLV_PCS01_DW12_CH0 0x0230
1416#define _VLV_PCS23_DW12_CH0 0x0430
1417#define _VLV_PCS01_DW12_CH1 0x2630
1418#define _VLV_PCS23_DW12_CH1 0x2830
1419#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1420#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1421
ab3c759a
CML
1422#define _VLV_PCS_DW12_CH0 0x8230
1423#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1424#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1425#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1426#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1427#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1428#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1429#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1430
1431#define _VLV_PCS_DW14_CH0 0x8238
1432#define _VLV_PCS_DW14_CH1 0x8438
1433#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1434
1435#define _VLV_PCS_DW23_CH0 0x825c
1436#define _VLV_PCS_DW23_CH1 0x845c
1437#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1438
1439#define _VLV_TX_DW2_CH0 0x8288
1440#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1441#define DPIO_SWING_MARGIN000_SHIFT 16
1442#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1443#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1444#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1445
1446#define _VLV_TX_DW3_CH0 0x828c
1447#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1448/* The following bit for CHV phy */
5ee8ee86 1449#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1450#define DPIO_SWING_MARGIN101_SHIFT 16
1451#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1452#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1453
1454#define _VLV_TX_DW4_CH0 0x8290
1455#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1456#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1457#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1458#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1459#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1460#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1461
1462#define _VLV_TX3_DW4_CH0 0x690
1463#define _VLV_TX3_DW4_CH1 0x2a90
1464#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1465
1466#define _VLV_TX_DW5_CH0 0x8294
1467#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1468#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1469#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1470
1471#define _VLV_TX_DW11_CH0 0x82ac
1472#define _VLV_TX_DW11_CH1 0x84ac
1473#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1474
1475#define _VLV_TX_DW14_CH0 0x82b8
1476#define _VLV_TX_DW14_CH1 0x84b8
1477#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1478
9d556c99
CML
1479/* CHV dpPhy registers */
1480#define _CHV_PLL_DW0_CH0 0x8000
1481#define _CHV_PLL_DW0_CH1 0x8180
1482#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1483
1484#define _CHV_PLL_DW1_CH0 0x8004
1485#define _CHV_PLL_DW1_CH1 0x8184
1486#define DPIO_CHV_N_DIV_SHIFT 8
1487#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1488#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1489
1490#define _CHV_PLL_DW2_CH0 0x8008
1491#define _CHV_PLL_DW2_CH1 0x8188
1492#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1493
1494#define _CHV_PLL_DW3_CH0 0x800c
1495#define _CHV_PLL_DW3_CH1 0x818c
1496#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1497#define DPIO_CHV_FIRST_MOD (0 << 8)
1498#define DPIO_CHV_SECOND_MOD (1 << 8)
1499#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1500#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1501#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1502
1503#define _CHV_PLL_DW6_CH0 0x8018
1504#define _CHV_PLL_DW6_CH1 0x8198
1505#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1506#define DPIO_CHV_INT_COEFF_SHIFT 8
1507#define DPIO_CHV_PROP_COEFF_SHIFT 0
1508#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1509
d3eee4ba
VP
1510#define _CHV_PLL_DW8_CH0 0x8020
1511#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1512#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1513#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1514#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1515
1516#define _CHV_PLL_DW9_CH0 0x8024
1517#define _CHV_PLL_DW9_CH1 0x81A4
1518#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1519#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1520#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1521#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1522
6669e39f
VS
1523#define _CHV_CMN_DW0_CH0 0x8100
1524#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1525#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1526#define DPIO_ALLDL_POWERDOWN (1 << 1)
1527#define DPIO_ANYDL_POWERDOWN (1 << 0)
1528
b9e5ac3c
VS
1529#define _CHV_CMN_DW5_CH0 0x8114
1530#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1531#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1532#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1533#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1534#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1535#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1536#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1537#define CHV_BUFLEFTENA1_MASK (3 << 22)
1538
9d556c99
CML
1539#define _CHV_CMN_DW13_CH0 0x8134
1540#define _CHV_CMN_DW0_CH1 0x8080
1541#define DPIO_CHV_S1_DIV_SHIFT 21
1542#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1543#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1544#define DPIO_CHV_K_DIV_SHIFT 4
1545#define DPIO_PLL_FREQLOCK (1 << 1)
1546#define DPIO_PLL_LOCK (1 << 0)
1547#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1548
1549#define _CHV_CMN_DW14_CH0 0x8138
1550#define _CHV_CMN_DW1_CH1 0x8084
1551#define DPIO_AFC_RECAL (1 << 14)
1552#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1553#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1555#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1556#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1559#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1560#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1561#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1562
9197c88b
VS
1563#define _CHV_CMN_DW19_CH0 0x814c
1564#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1565#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1566#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1567#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1568#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1569
9197c88b
VS
1570#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1571
e0fce78f
VS
1572#define CHV_CMN_DW28 0x8170
1573#define DPIO_CL1POWERDOWNEN (1 << 23)
1574#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1575#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1576#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1577#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1578#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1579
9d556c99 1580#define CHV_CMN_DW30 0x8178
3e288786 1581#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1582#define DPIO_LRC_BYPASS (1 << 3)
1583
1584#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1585 (lane) * 0x200 + (offset))
1586
f72df8db
VS
1587#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1588#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1589#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1590#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1591#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1592#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1593#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1594#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1595#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1596#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1597#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1598#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1599#define DPIO_FRC_LATENCY_SHFIT 8
1600#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1601#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1602
1603/* BXT PHY registers */
ed37892e
ACO
1604#define _BXT_PHY0_BASE 0x6C000
1605#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1606#define _BXT_PHY2_BASE 0x163000
1607#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1608 _BXT_PHY1_BASE, \
1609 _BXT_PHY2_BASE)
ed37892e
ACO
1610
1611#define _BXT_PHY(phy, reg) \
1612 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1613
1614#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1615 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1616 (reg_ch1) - _BXT_PHY0_BASE))
1617#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1618 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1619
f0f59a00 1620#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1621#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1622
e93da0a0
ID
1623#define _BXT_PHY_CTL_DDI_A 0x64C00
1624#define _BXT_PHY_CTL_DDI_B 0x64C10
1625#define _BXT_PHY_CTL_DDI_C 0x64C20
1626#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1627#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1628#define BXT_PHY_LANE_ENABLED (1 << 8)
1629#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1630 _BXT_PHY_CTL_DDI_B)
1631
5c6706e5
VK
1632#define _PHY_CTL_FAMILY_EDP 0x64C80
1633#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1634#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1635#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1636#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1637 _PHY_CTL_FAMILY_EDP, \
1638 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1639
dfb82408
S
1640/* BXT PHY PLL registers */
1641#define _PORT_PLL_A 0x46074
1642#define _PORT_PLL_B 0x46078
1643#define _PORT_PLL_C 0x4607c
1644#define PORT_PLL_ENABLE (1 << 31)
1645#define PORT_PLL_LOCK (1 << 30)
1646#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1647#define PORT_PLL_POWER_ENABLE (1 << 26)
1648#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1649#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1650
1651#define _PORT_PLL_EBB_0_A 0x162034
1652#define _PORT_PLL_EBB_0_B 0x6C034
1653#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1654#define PORT_PLL_P1_SHIFT 13
1655#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1656#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1657#define PORT_PLL_P2_SHIFT 8
1658#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1659#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1660#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1661 _PORT_PLL_EBB_0_B, \
1662 _PORT_PLL_EBB_0_C)
dfb82408
S
1663
1664#define _PORT_PLL_EBB_4_A 0x162038
1665#define _PORT_PLL_EBB_4_B 0x6C038
1666#define _PORT_PLL_EBB_4_C 0x6C344
1667#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1668#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1669#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1670 _PORT_PLL_EBB_4_B, \
1671 _PORT_PLL_EBB_4_C)
dfb82408
S
1672
1673#define _PORT_PLL_0_A 0x162100
1674#define _PORT_PLL_0_B 0x6C100
1675#define _PORT_PLL_0_C 0x6C380
1676/* PORT_PLL_0_A */
1677#define PORT_PLL_M2_MASK 0xFF
1678/* PORT_PLL_1_A */
aa610dcb
ID
1679#define PORT_PLL_N_SHIFT 8
1680#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1681#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1682/* PORT_PLL_2_A */
1683#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1684/* PORT_PLL_3_A */
1685#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1686/* PORT_PLL_6_A */
1687#define PORT_PLL_PROP_COEFF_MASK 0xF
1688#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1689#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1690#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1691#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1692/* PORT_PLL_8_A */
1693#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1694/* PORT_PLL_9_A */
05712c15
ID
1695#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1696#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1697/* PORT_PLL_10_A */
5ee8ee86 1698#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1699#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1700#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1701#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1702#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1703 _PORT_PLL_0_B, \
1704 _PORT_PLL_0_C)
1705#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1706 (idx) * 4)
dfb82408 1707
5c6706e5
VK
1708/* BXT PHY common lane registers */
1709#define _PORT_CL1CM_DW0_A 0x162000
1710#define _PORT_CL1CM_DW0_BC 0x6C000
1711#define PHY_POWER_GOOD (1 << 16)
b61e7996 1712#define PHY_RESERVED (1 << 7)
ed37892e 1713#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1714
d8d4a512
VS
1715#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1716#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1717#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1718
ad186f3f
PZ
1719#define _ICL_PORT_CL_DW5_A 0x162014
1720#define _ICL_PORT_CL_DW5_B 0x6C014
1721#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1722 _ICL_PORT_CL_DW5_B)
1723
166869b3
MC
1724#define _CNL_PORT_CL_DW10_A 0x162028
1725#define _ICL_PORT_CL_DW10_B 0x6c028
1726#define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1727 _CNL_PORT_CL_DW10_A, \
1728 _ICL_PORT_CL_DW10_B)
1729#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1730#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1731#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1732#define PWR_UP_ALL_LANES (0x0 << 4)
1733#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1734#define PWR_DOWN_LN_3_2 (0xc << 4)
1735#define PWR_DOWN_LN_3 (0x8 << 4)
1736#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1737#define PWR_DOWN_LN_1_0 (0x3 << 4)
1738#define PWR_DOWN_LN_1 (0x2 << 4)
1739#define PWR_DOWN_LN_3_1 (0xa << 4)
1740#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1741#define PWR_DOWN_LN_MASK (0xf << 4)
1742#define PWR_DOWN_LN_SHIFT 4
1743
5c6706e5
VK
1744#define _PORT_CL1CM_DW9_A 0x162024
1745#define _PORT_CL1CM_DW9_BC 0x6C024
1746#define IREF0RC_OFFSET_SHIFT 8
1747#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1748#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1749
1750#define _PORT_CL1CM_DW10_A 0x162028
1751#define _PORT_CL1CM_DW10_BC 0x6C028
1752#define IREF1RC_OFFSET_SHIFT 8
1753#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1754#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5 1755
67ca07e7
ID
1756#define _ICL_PORT_CL_DW12_A 0x162030
1757#define _ICL_PORT_CL_DW12_B 0x6C030
1758#define ICL_LANE_ENABLE_AUX (1 << 0)
1759#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1760 _ICL_PORT_CL_DW12_A, \
1761 _ICL_PORT_CL_DW12_B)
1762
5c6706e5
VK
1763#define _PORT_CL1CM_DW28_A 0x162070
1764#define _PORT_CL1CM_DW28_BC 0x6C070
1765#define OCL1_POWER_DOWN_EN (1 << 23)
1766#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1767#define SUS_CLK_CONFIG 0x3
ed37892e 1768#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1769
1770#define _PORT_CL1CM_DW30_A 0x162078
1771#define _PORT_CL1CM_DW30_BC 0x6C078
1772#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1773#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1774
04416108
RV
1775#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1776#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1777#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1778#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1779#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1780#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1781#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1782#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1783#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1784#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1785#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1786 _CNL_PORT_PCS_DW1_GRP_AE, \
1787 _CNL_PORT_PCS_DW1_GRP_B, \
1788 _CNL_PORT_PCS_DW1_GRP_C, \
1789 _CNL_PORT_PCS_DW1_GRP_D, \
1790 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1791 _CNL_PORT_PCS_DW1_GRP_F))
1792
1793#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1794 _CNL_PORT_PCS_DW1_LN0_AE, \
1795 _CNL_PORT_PCS_DW1_LN0_B, \
1796 _CNL_PORT_PCS_DW1_LN0_C, \
1797 _CNL_PORT_PCS_DW1_LN0_D, \
1798 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1799 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1800
5bb975de
MN
1801#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1802#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1803#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1804#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
d61d1b3b
MC
1805#define _ICL_PORT_PCS_DW1_AUX_A 0x162304
1806#define _ICL_PORT_PCS_DW1_AUX_B 0x6c304
5bb975de
MN
1807#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1808 _ICL_PORT_PCS_DW1_GRP_A, \
1809 _ICL_PORT_PCS_DW1_GRP_B)
1810#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1811 _ICL_PORT_PCS_DW1_LN0_A, \
1812 _ICL_PORT_PCS_DW1_LN0_B)
d61d1b3b
MC
1813#define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \
1814 _ICL_PORT_PCS_DW1_AUX_A, \
1815 _ICL_PORT_PCS_DW1_AUX_B)
04416108
RV
1816#define COMMON_KEEPER_EN (1 << 26)
1817
4635b573
MK
1818/* CNL Port TX registers */
1819#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1820#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1821#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1822#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1823#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1824#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1825#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1826#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1827#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1828#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1829#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1830 _CNL_PORT_TX_AE_GRP_OFFSET, \
1831 _CNL_PORT_TX_B_GRP_OFFSET, \
1832 _CNL_PORT_TX_B_GRP_OFFSET, \
1833 _CNL_PORT_TX_D_GRP_OFFSET, \
1834 _CNL_PORT_TX_AE_GRP_OFFSET, \
1835 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1836 4 * (dw))
4635b573
MK
1837#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1838 _CNL_PORT_TX_AE_LN0_OFFSET, \
1839 _CNL_PORT_TX_B_LN0_OFFSET, \
1840 _CNL_PORT_TX_B_LN0_OFFSET, \
1841 _CNL_PORT_TX_D_LN0_OFFSET, \
1842 _CNL_PORT_TX_AE_LN0_OFFSET, \
1843 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1844 4 * (dw))
4635b573
MK
1845
1846#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1847#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1848#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1849#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1850#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1851#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
d61d1b3b
MC
1852#define _ICL_PORT_TX_DW2_AUX_A 0x162388
1853#define _ICL_PORT_TX_DW2_AUX_B 0x6c388
5bb975de
MN
1854#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1855 _ICL_PORT_TX_DW2_GRP_A, \
1856 _ICL_PORT_TX_DW2_GRP_B)
1857#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1858 _ICL_PORT_TX_DW2_LN0_A, \
1859 _ICL_PORT_TX_DW2_LN0_B)
d61d1b3b
MC
1860#define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \
1861 _ICL_PORT_TX_DW2_AUX_A, \
1862 _ICL_PORT_TX_DW2_AUX_B)
7487508e 1863#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1864#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1865#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1866#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1867#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1868#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1869#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1870#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1871
04416108
RV
1872#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1873#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1874#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1875#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1876#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1877 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1878 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1879#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1880#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1881#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1882#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1883#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
d61d1b3b
MC
1884#define _ICL_PORT_TX_DW4_AUX_A 0x162390
1885#define _ICL_PORT_TX_DW4_AUX_B 0x6c390
5bb975de
MN
1886#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1887 _ICL_PORT_TX_DW4_GRP_A, \
1888 _ICL_PORT_TX_DW4_GRP_B)
1889#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1890 _ICL_PORT_TX_DW4_LN0_A, \
1891 _ICL_PORT_TX_DW4_LN0_B) + \
9e8789ec
PZ
1892 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1893 _ICL_PORT_TX_DW4_LN0_A)))
d61d1b3b
MC
1894#define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \
1895 _ICL_PORT_TX_DW4_AUX_A, \
1896 _ICL_PORT_TX_DW4_AUX_B)
04416108
RV
1897#define LOADGEN_SELECT (1 << 31)
1898#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1899#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1900#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1901#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1902#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1903#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1904
4635b573
MK
1905#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1906#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1907#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1908#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1909#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1910#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
d61d1b3b
MC
1911#define _ICL_PORT_TX_DW5_AUX_A 0x162394
1912#define _ICL_PORT_TX_DW5_AUX_B 0x6c394
5bb975de
MN
1913#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1914 _ICL_PORT_TX_DW5_GRP_A, \
1915 _ICL_PORT_TX_DW5_GRP_B)
1916#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1917 _ICL_PORT_TX_DW5_LN0_A, \
1918 _ICL_PORT_TX_DW5_LN0_B)
d61d1b3b
MC
1919#define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \
1920 _ICL_PORT_TX_DW5_AUX_A, \
1921 _ICL_PORT_TX_DW5_AUX_B)
04416108 1922#define TX_TRAINING_EN (1 << 31)
5bb975de 1923#define TAP2_DISABLE (1 << 30)
04416108
RV
1924#define TAP3_DISABLE (1 << 29)
1925#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1926#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1927#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1928#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1929
4635b573
MK
1930#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1931#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1932#define N_SCALAR(x) ((x) << 24)
1f588aeb 1933#define N_SCALAR_MASK (0x7F << 24)
04416108 1934
a38bb309 1935#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1936 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1937
a38bb309
MN
1938#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1939#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1940#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1941#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1942#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1943#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1944#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1945#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1946#define MG_TX1_LINK_PARAMS(port, ln) \
1947 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1948 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1949 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1950
1951#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1952#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1953#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1954#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1955#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1956#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1957#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1958#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1959#define MG_TX2_LINK_PARAMS(port, ln) \
1960 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1961 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1962 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1963#define CRI_USE_FS32 (1 << 5)
1964
1965#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1966#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1967#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1968#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1969#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1970#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1971#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1972#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1973#define MG_TX1_PISO_READLOAD(port, ln) \
1974 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1975 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1976 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1977
1978#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1979#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1980#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1981#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1982#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1983#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1984#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1985#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1986#define MG_TX2_PISO_READLOAD(port, ln) \
1987 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1988 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1989 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1990#define CRI_CALCINIT (1 << 1)
1991
1992#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1993#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1994#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1995#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1996#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1997#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1998#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1999#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2000#define MG_TX1_SWINGCTRL(port, ln) \
2001 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2002 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2003 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2004
2005#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2006#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2007#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2008#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2009#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2010#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2011#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2012#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2013#define MG_TX2_SWINGCTRL(port, ln) \
2014 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2015 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2016 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2017#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2018#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2019
2020#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2021#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2022#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2023#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2024#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2025#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2026#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2027#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2028#define MG_TX1_DRVCTRL(port, ln) \
2029 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2030 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2031 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2032
2033#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2034#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2035#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2036#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2037#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2038#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2039#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2040#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2041#define MG_TX2_DRVCTRL(port, ln) \
2042 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2043 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2044 MG_TX_DRVCTRL_TX2LN1_PORT1)
2045#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2046#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2047#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2048#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2049#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2050#define CRI_LOADGEN_SEL(x) ((x) << 12)
2051#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2052
2053#define MG_CLKHUB_LN0_PORT1 0x16839C
2054#define MG_CLKHUB_LN1_PORT1 0x16879C
2055#define MG_CLKHUB_LN0_PORT2 0x16939C
2056#define MG_CLKHUB_LN1_PORT2 0x16979C
2057#define MG_CLKHUB_LN0_PORT3 0x16A39C
2058#define MG_CLKHUB_LN1_PORT3 0x16A79C
2059#define MG_CLKHUB_LN0_PORT4 0x16B39C
2060#define MG_CLKHUB_LN1_PORT4 0x16B79C
2061#define MG_CLKHUB(port, ln) \
2062 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2063 MG_CLKHUB_LN0_PORT2, \
2064 MG_CLKHUB_LN1_PORT1)
2065#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2066
2067#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2068#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2069#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2070#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2071#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2072#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2073#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2074#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2075#define MG_TX1_DCC(port, ln) \
2076 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2077 MG_TX_DCC_TX1LN0_PORT2, \
2078 MG_TX_DCC_TX1LN1_PORT1)
2079#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2080#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2081#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2082#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2083#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2084#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2085#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2086#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2087#define MG_TX2_DCC(port, ln) \
2088 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2089 MG_TX_DCC_TX2LN0_PORT2, \
2090 MG_TX_DCC_TX2LN1_PORT1)
2091#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2092#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2093#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2094
340a44be
PZ
2095#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2096#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2097#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2098#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2099#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2100#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2101#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2102#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2103#define MG_DP_MODE(port, ln) \
2104 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2105 MG_DP_MODE_LN0_ACU_PORT2, \
2106 MG_DP_MODE_LN1_ACU_PORT1)
2107#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2108#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2109#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2110#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2111#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2112#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2113#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2114
2115#define MG_MISC_SUS0_PORT1 0x168814
2116#define MG_MISC_SUS0_PORT2 0x169814
2117#define MG_MISC_SUS0_PORT3 0x16A814
2118#define MG_MISC_SUS0_PORT4 0x16B814
2119#define MG_MISC_SUS0(tc_port) \
2120 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2121#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2122#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2123#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2124#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2125#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2126#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2127#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2128#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2129
842d4166
ACO
2130/* The spec defines this only for BXT PHY0, but lets assume that this
2131 * would exist for PHY1 too if it had a second channel.
2132 */
2133#define _PORT_CL2CM_DW6_A 0x162358
2134#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2135#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2136#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2137
d8d4a512
VS
2138#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2139#define COMP_INIT (1 << 31)
2140#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2141#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2142#define PROCESS_INFO_DOT_0 (0 << 26)
2143#define PROCESS_INFO_DOT_1 (1 << 26)
2144#define PROCESS_INFO_DOT_4 (2 << 26)
2145#define PROCESS_INFO_MASK (7 << 26)
2146#define PROCESS_INFO_SHIFT 26
2147#define VOLTAGE_INFO_0_85V (0 << 24)
2148#define VOLTAGE_INFO_0_95V (1 << 24)
2149#define VOLTAGE_INFO_1_05V (2 << 24)
2150#define VOLTAGE_INFO_MASK (3 << 24)
2151#define VOLTAGE_INFO_SHIFT 24
2152#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2153#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2154
62d4a5e1
PZ
2155#define _ICL_PORT_COMP_DW0_A 0x162100
2156#define _ICL_PORT_COMP_DW0_B 0x6C100
2157#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2158 _ICL_PORT_COMP_DW0_B)
2159#define _ICL_PORT_COMP_DW1_A 0x162104
2160#define _ICL_PORT_COMP_DW1_B 0x6C104
2161#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2162 _ICL_PORT_COMP_DW1_B)
2163#define _ICL_PORT_COMP_DW3_A 0x16210C
2164#define _ICL_PORT_COMP_DW3_B 0x6C10C
2165#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2166 _ICL_PORT_COMP_DW3_B)
2167#define _ICL_PORT_COMP_DW9_A 0x162124
2168#define _ICL_PORT_COMP_DW9_B 0x6C124
2169#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2170 _ICL_PORT_COMP_DW9_B)
2171#define _ICL_PORT_COMP_DW10_A 0x162128
2172#define _ICL_PORT_COMP_DW10_B 0x6C128
2173#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2174 _ICL_PORT_COMP_DW10_A, \
2175 _ICL_PORT_COMP_DW10_B)
2176
a2bc69a1
MN
2177/* ICL PHY DFLEX registers */
2178#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2179#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2180#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2181
5c6706e5
VK
2182/* BXT PHY Ref registers */
2183#define _PORT_REF_DW3_A 0x16218C
2184#define _PORT_REF_DW3_BC 0x6C18C
2185#define GRC_DONE (1 << 22)
ed37892e 2186#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2187
2188#define _PORT_REF_DW6_A 0x162198
2189#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2190#define GRC_CODE_SHIFT 24
2191#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2192#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2193#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2194#define GRC_CODE_SLOW_SHIFT 8
2195#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2196#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2197#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2198
2199#define _PORT_REF_DW8_A 0x1621A0
2200#define _PORT_REF_DW8_BC 0x6C1A0
2201#define GRC_DIS (1 << 15)
2202#define GRC_RDY_OVRD (1 << 1)
ed37892e 2203#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2204
dfb82408 2205/* BXT PHY PCS registers */
96fb9f9b
VK
2206#define _PORT_PCS_DW10_LN01_A 0x162428
2207#define _PORT_PCS_DW10_LN01_B 0x6C428
2208#define _PORT_PCS_DW10_LN01_C 0x6C828
2209#define _PORT_PCS_DW10_GRP_A 0x162C28
2210#define _PORT_PCS_DW10_GRP_B 0x6CC28
2211#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2212#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2213 _PORT_PCS_DW10_LN01_B, \
2214 _PORT_PCS_DW10_LN01_C)
2215#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2216 _PORT_PCS_DW10_GRP_B, \
2217 _PORT_PCS_DW10_GRP_C)
2218
96fb9f9b
VK
2219#define TX2_SWING_CALC_INIT (1 << 31)
2220#define TX1_SWING_CALC_INIT (1 << 30)
2221
dfb82408
S
2222#define _PORT_PCS_DW12_LN01_A 0x162430
2223#define _PORT_PCS_DW12_LN01_B 0x6C430
2224#define _PORT_PCS_DW12_LN01_C 0x6C830
2225#define _PORT_PCS_DW12_LN23_A 0x162630
2226#define _PORT_PCS_DW12_LN23_B 0x6C630
2227#define _PORT_PCS_DW12_LN23_C 0x6CA30
2228#define _PORT_PCS_DW12_GRP_A 0x162c30
2229#define _PORT_PCS_DW12_GRP_B 0x6CC30
2230#define _PORT_PCS_DW12_GRP_C 0x6CE30
2231#define LANESTAGGER_STRAP_OVRD (1 << 6)
2232#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2233#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2234 _PORT_PCS_DW12_LN01_B, \
2235 _PORT_PCS_DW12_LN01_C)
2236#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2237 _PORT_PCS_DW12_LN23_B, \
2238 _PORT_PCS_DW12_LN23_C)
2239#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2240 _PORT_PCS_DW12_GRP_B, \
2241 _PORT_PCS_DW12_GRP_C)
dfb82408 2242
5c6706e5
VK
2243/* BXT PHY TX registers */
2244#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2245 ((lane) & 1) * 0x80)
2246
96fb9f9b
VK
2247#define _PORT_TX_DW2_LN0_A 0x162508
2248#define _PORT_TX_DW2_LN0_B 0x6C508
2249#define _PORT_TX_DW2_LN0_C 0x6C908
2250#define _PORT_TX_DW2_GRP_A 0x162D08
2251#define _PORT_TX_DW2_GRP_B 0x6CD08
2252#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2253#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2254 _PORT_TX_DW2_LN0_B, \
2255 _PORT_TX_DW2_LN0_C)
2256#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2257 _PORT_TX_DW2_GRP_B, \
2258 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2259#define MARGIN_000_SHIFT 16
2260#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2261#define UNIQ_TRANS_SCALE_SHIFT 8
2262#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2263
2264#define _PORT_TX_DW3_LN0_A 0x16250C
2265#define _PORT_TX_DW3_LN0_B 0x6C50C
2266#define _PORT_TX_DW3_LN0_C 0x6C90C
2267#define _PORT_TX_DW3_GRP_A 0x162D0C
2268#define _PORT_TX_DW3_GRP_B 0x6CD0C
2269#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2270#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2271 _PORT_TX_DW3_LN0_B, \
2272 _PORT_TX_DW3_LN0_C)
2273#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2274 _PORT_TX_DW3_GRP_B, \
2275 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2276#define SCALE_DCOMP_METHOD (1 << 26)
2277#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2278
2279#define _PORT_TX_DW4_LN0_A 0x162510
2280#define _PORT_TX_DW4_LN0_B 0x6C510
2281#define _PORT_TX_DW4_LN0_C 0x6C910
2282#define _PORT_TX_DW4_GRP_A 0x162D10
2283#define _PORT_TX_DW4_GRP_B 0x6CD10
2284#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2285#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2286 _PORT_TX_DW4_LN0_B, \
2287 _PORT_TX_DW4_LN0_C)
2288#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2289 _PORT_TX_DW4_GRP_B, \
2290 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2291#define DEEMPH_SHIFT 24
2292#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2293
51b3ee35
ACO
2294#define _PORT_TX_DW5_LN0_A 0x162514
2295#define _PORT_TX_DW5_LN0_B 0x6C514
2296#define _PORT_TX_DW5_LN0_C 0x6C914
2297#define _PORT_TX_DW5_GRP_A 0x162D14
2298#define _PORT_TX_DW5_GRP_B 0x6CD14
2299#define _PORT_TX_DW5_GRP_C 0x6CF14
2300#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2301 _PORT_TX_DW5_LN0_B, \
2302 _PORT_TX_DW5_LN0_C)
2303#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2304 _PORT_TX_DW5_GRP_B, \
2305 _PORT_TX_DW5_GRP_C)
2306#define DCC_DELAY_RANGE_1 (1 << 9)
2307#define DCC_DELAY_RANGE_2 (1 << 8)
2308
5c6706e5
VK
2309#define _PORT_TX_DW14_LN0_A 0x162538
2310#define _PORT_TX_DW14_LN0_B 0x6C538
2311#define _PORT_TX_DW14_LN0_C 0x6C938
2312#define LATENCY_OPTIM_SHIFT 30
2313#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2314#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2315 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2316 _PORT_TX_DW14_LN0_C) + \
2317 _BXT_LANE_OFFSET(lane))
5c6706e5 2318
f8896f5d 2319/* UAIMI scratch pad register 1 */
f0f59a00 2320#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2321/* SKL VccIO mask */
2322#define SKL_VCCIO_MASK 0x1
2323/* SKL balance leg register */
f0f59a00 2324#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2325/* I_boost values */
5ee8ee86
PZ
2326#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2327#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2328/* Balance leg disable bits */
2329#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2330#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2331
585fb111 2332/*
de151cf6 2333 * Fence registers
eecf613a
VS
2334 * [0-7] @ 0x2000 gen2,gen3
2335 * [8-15] @ 0x3000 945,g33,pnv
2336 *
2337 * [0-15] @ 0x3000 gen4,gen5
2338 *
2339 * [0-15] @ 0x100000 gen6,vlv,chv
2340 * [0-31] @ 0x100000 gen7+
585fb111 2341 */
f0f59a00 2342#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2343#define I830_FENCE_START_MASK 0x07f80000
2344#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2345#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2346#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2347#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2348#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2349#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2350#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2351
2352#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2353#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2354
f0f59a00
VS
2355#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2356#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2357#define I965_FENCE_PITCH_SHIFT 2
2358#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2359#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2360#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2361
f0f59a00
VS
2362#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2363#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2364#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2365#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2366
2b6b3a09 2367
f691e2f4 2368/* control register for cpu gtt access */
f0f59a00 2369#define TILECTL _MMIO(0x101000)
f691e2f4 2370#define TILECTL_SWZCTL (1 << 0)
e3a29055 2371#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2372#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2373#define TILECTL_BACKSNOOP_DIS (1 << 3)
2374
de151cf6
JB
2375/*
2376 * Instruction and interrupt control regs
2377 */
f0f59a00 2378#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2379#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2380#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2381#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2382#define PRB0_BASE (0x2030 - 0x30)
2383#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2384#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2385#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2386#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2387#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2388#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2389#define RENDER_RING_BASE 0x02000
2390#define BSD_RING_BASE 0x04000
2391#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2392#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2393#define GEN11_BSD_RING_BASE 0x1c0000
2394#define GEN11_BSD2_RING_BASE 0x1c4000
2395#define GEN11_BSD3_RING_BASE 0x1d0000
2396#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2397#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2398#define GEN11_VEBOX_RING_BASE 0x1c8000
2399#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2400#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2401#define RING_TAIL(base) _MMIO((base) + 0x30)
2402#define RING_HEAD(base) _MMIO((base) + 0x34)
2403#define RING_START(base) _MMIO((base) + 0x38)
2404#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2405#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2406#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2407#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2408#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2409#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2410#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2411#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2412#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2413#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2414#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2415#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2416#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2417#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2418#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2419#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2420#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2421#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2422#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2423#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2424#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2425#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2426#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2427#define RESET_CTL_REQUEST_RESET (1 << 0)
2428#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2429#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2430
f0f59a00 2431#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2432#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2433#define GEN7_WR_WATERMARK _MMIO(0x4028)
2434#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2435#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2436#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2437#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2438#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2439#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2440/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2441#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2442#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2443#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2444#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2445
f0f59a00 2446#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2447#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2448#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2449#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2450#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2451#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2452#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2453#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2454#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2455#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2456#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2457#define DONE_REG _MMIO(0x40b0)
2458#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2459#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2460#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2461#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2462#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2463#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2464#define RING_ACTHD(base) _MMIO((base) + 0x74)
2465#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2466#define RING_NOPID(base) _MMIO((base) + 0x94)
2467#define RING_IMR(base) _MMIO((base) + 0xa8)
2468#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2469#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2470#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2471#define TAIL_ADDR 0x001FFFF8
2472#define HEAD_WRAP_COUNT 0xFFE00000
2473#define HEAD_WRAP_ONE 0x00200000
2474#define HEAD_ADDR 0x001FFFFC
2475#define RING_NR_PAGES 0x001FF000
2476#define RING_REPORT_MASK 0x00000006
2477#define RING_REPORT_64K 0x00000002
2478#define RING_REPORT_128K 0x00000004
2479#define RING_NO_REPORT 0x00000000
2480#define RING_VALID_MASK 0x00000001
2481#define RING_VALID 0x00000001
2482#define RING_INVALID 0x00000000
5ee8ee86
PZ
2483#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2484#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2485#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2486
5ee8ee86 2487#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2488#define RING_MAX_NONPRIV_SLOTS 12
2489
f0f59a00 2490#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2491
4ba9c1f7 2492#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2493#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2494
9a6330cf
MA
2495#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2496#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2497
c0b730d5 2498#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2499#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2500#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2501#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2502
8168bd48 2503#if 0
f0f59a00
VS
2504#define PRB0_TAIL _MMIO(0x2030)
2505#define PRB0_HEAD _MMIO(0x2034)
2506#define PRB0_START _MMIO(0x2038)
2507#define PRB0_CTL _MMIO(0x203c)
2508#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2509#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2510#define PRB1_START _MMIO(0x2048) /* 915+ only */
2511#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2512#endif
f0f59a00
VS
2513#define IPEIR_I965 _MMIO(0x2064)
2514#define IPEHR_I965 _MMIO(0x2068)
2515#define GEN7_SC_INSTDONE _MMIO(0x7100)
2516#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2517#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2518#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2519#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2520#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2521#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2522#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2523#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2524#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2525#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2526#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2527#define RING_IPEIR(base) _MMIO((base) + 0x64)
2528#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2529/*
2530 * On GEN4, only the render ring INSTDONE exists and has a different
2531 * layout than the GEN7+ version.
bd93a50e 2532 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2533 */
5ee8ee86
PZ
2534#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2535#define RING_INSTPS(base) _MMIO((base) + 0x70)
2536#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2537#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2538#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2539#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2540#define INSTPS _MMIO(0x2070) /* 965+ only */
2541#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2542#define ACTHD_I965 _MMIO(0x2074)
2543#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2544#define HWS_ADDRESS_MASK 0xfffff000
2545#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2546#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2547#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2548#define IPEIR _MMIO(0x2088)
2549#define IPEHR _MMIO(0x208c)
2550#define GEN2_INSTDONE _MMIO(0x2090)
2551#define NOPID _MMIO(0x2094)
2552#define HWSTAM _MMIO(0x2098)
2553#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2554#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2555#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2556#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2557#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2558#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2559#define RING_BBADDR(base) _MMIO((base) + 0x140)
2560#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2561#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2562#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2563#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2564#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2565
2566#define ERROR_GEN6 _MMIO(0x40a0)
2567#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2568#define ERR_INT_POISON (1 << 31)
2569#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2570#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2571#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2572#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2573#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2574#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2575#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2576#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2577#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2578
f0f59a00
VS
2579#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2580#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2581#define FAULT_VA_HIGH_BITS (0xf << 0)
2582#define FAULT_GTT_SEL (1 << 4)
6c826f34 2583
f0f59a00 2584#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2585#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2586
8ac3e1bb
MK
2587#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2588#define CLAIM_ER_CLR (1 << 31)
2589#define CLAIM_ER_OVERFLOW (1 << 16)
2590#define CLAIM_ER_CTR_MASK 0xffff
2591
f0f59a00 2592#define DERRMR _MMIO(0x44050)
4e0bbc31 2593/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2594#define DERRMR_PIPEA_SCANLINE (1 << 0)
2595#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2596#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2597#define DERRMR_PIPEA_VBLANK (1 << 3)
2598#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2599#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2600#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2601#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2602#define DERRMR_PIPEB_VBLANK (1 << 11)
2603#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2604/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2605#define DERRMR_PIPEC_SCANLINE (1 << 14)
2606#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2607#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2608#define DERRMR_PIPEC_VBLANK (1 << 21)
2609#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2610
0f3b6849 2611
de6e2eaf
EA
2612/* GM45+ chicken bits -- debug workaround bits that may be required
2613 * for various sorts of correct behavior. The top 16 bits of each are
2614 * the enables for writing to the corresponding low bit.
2615 */
f0f59a00 2616#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2617#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2618#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2619
2620#define FF_SLICE_CHICKEN _MMIO(0x2088)
2621#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2622
de6e2eaf
EA
2623/* Disables pipelining of read flushes past the SF-WIZ interface.
2624 * Required on all Ironlake steppings according to the B-Spec, but the
2625 * particular danger of not doing so is not specified.
2626 */
2627# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2628#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2629#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2630#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2631#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2632#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2633#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2634#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2635
f0f59a00 2636#define MI_MODE _MMIO(0x209c)
71cf39b1 2637# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2638# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2639# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2640# define MODE_IDLE (1 << 9)
9991ae78 2641# define STOP_RING (1 << 8)
71cf39b1 2642
f0f59a00
VS
2643#define GEN6_GT_MODE _MMIO(0x20d0)
2644#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2645#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2646#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2647#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2648#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2649#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2650#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2651#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2652#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2653
a8ab5ed5
TG
2654/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2655#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2656#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2657
b1e429fe
TG
2658/* WaClearTdlStateAckDirtyBits */
2659#define GEN8_STATE_ACK _MMIO(0x20F0)
2660#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2661#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2662#define GEN9_STATE_ACK_TDL0 (1 << 12)
2663#define GEN9_STATE_ACK_TDL1 (1 << 13)
2664#define GEN9_STATE_ACK_TDL2 (1 << 14)
2665#define GEN9_STATE_ACK_TDL3 (1 << 15)
2666#define GEN9_SUBSLICE_TDL_ACK_BITS \
2667 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2668 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2669
f0f59a00
VS
2670#define GFX_MODE _MMIO(0x2520)
2671#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2672#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2673#define GFX_RUN_LIST_ENABLE (1 << 15)
2674#define GFX_INTERRUPT_STEERING (1 << 14)
2675#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2676#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2677#define GFX_REPLAY_MODE (1 << 11)
2678#define GFX_PSMI_GRANULARITY (1 << 10)
2679#define GFX_PPGTT_ENABLE (1 << 9)
2680#define GEN8_GFX_PPGTT_48B (1 << 7)
2681
2682#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2683#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2684#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2685#define GFX_FORWARD_VBLANK_COND (2 << 5)
2686
2687#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2688
a7e806de 2689#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2690#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2691#define BXT_MIPI_BASE 0x60000
a7e806de 2692
f0f59a00
VS
2693#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2694#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2695#define SCPD0 _MMIO(0x209c) /* 915+ only */
2696#define IER _MMIO(0x20a0)
2697#define IIR _MMIO(0x20a4)
2698#define IMR _MMIO(0x20a8)
2699#define ISR _MMIO(0x20ac)
2700#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2701#define GINT_DIS (1 << 22)
2702#define GCFG_DIS (1 << 8)
f0f59a00
VS
2703#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2704#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2705#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2706#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2707#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2708#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2709#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2710#define VLV_PCBR_ADDR_SHIFT 12
2711
5ee8ee86 2712#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2713#define EIR _MMIO(0x20b0)
2714#define EMR _MMIO(0x20b4)
2715#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2716#define GM45_ERROR_PAGE_TABLE (1 << 5)
2717#define GM45_ERROR_MEM_PRIV (1 << 4)
2718#define I915_ERROR_PAGE_TABLE (1 << 4)
2719#define GM45_ERROR_CP_PRIV (1 << 3)
2720#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2721#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2722#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2723#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2724#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2725 will not assert AGPBUSY# and will only
2726 be delivered when out of C3. */
5ee8ee86
PZ
2727#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2728#define INSTPM_TLB_INVALIDATE (1 << 9)
2729#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2730#define ACTHD _MMIO(0x20c8)
2731#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2732#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2733#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2734#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2735#define FW_BLC _MMIO(0x20d8)
2736#define FW_BLC2 _MMIO(0x20dc)
2737#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2738#define FW_BLC_SELF_EN_MASK (1 << 31)
2739#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2740#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2741#define MM_BURST_LENGTH 0x00700000
2742#define MM_FIFO_WATERMARK 0x0001F000
2743#define LM_BURST_LENGTH 0x00000700
2744#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2745#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2746
78005497
MK
2747#define MBUS_ABOX_CTL _MMIO(0x45038)
2748#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2749#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2750#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2751#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2752#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2753#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2754#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2755#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2756
2757#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2758#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2759#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2760 _PIPEB_MBUS_DBOX_CTL)
2761#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2762#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2763#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2764#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2765#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2766#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2767
2768#define MBUS_UBOX_CTL _MMIO(0x4503C)
2769#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2770#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2771
45503ded
KP
2772/* Make render/texture TLB fetches lower priorty than associated data
2773 * fetches. This is not turned on by default
2774 */
2775#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2776
2777/* Isoch request wait on GTT enable (Display A/B/C streams).
2778 * Make isoch requests stall on the TLB update. May cause
2779 * display underruns (test mode only)
2780 */
2781#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2782
2783/* Block grant count for isoch requests when block count is
2784 * set to a finite value.
2785 */
2786#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2787#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2788#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2789#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2790#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2791
2792/* Enable render writes to complete in C2/C3/C4 power states.
2793 * If this isn't enabled, render writes are prevented in low
2794 * power states. That seems bad to me.
2795 */
2796#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2797
2798/* This acknowledges an async flip immediately instead
2799 * of waiting for 2TLB fetches.
2800 */
2801#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2802
2803/* Enables non-sequential data reads through arbiter
2804 */
0206e353 2805#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2806
2807/* Disable FSB snooping of cacheable write cycles from binner/render
2808 * command stream
2809 */
2810#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2811
2812/* Arbiter time slice for non-isoch streams */
2813#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2814#define MI_ARB_TIME_SLICE_1 (0 << 5)
2815#define MI_ARB_TIME_SLICE_2 (1 << 5)
2816#define MI_ARB_TIME_SLICE_4 (2 << 5)
2817#define MI_ARB_TIME_SLICE_6 (3 << 5)
2818#define MI_ARB_TIME_SLICE_8 (4 << 5)
2819#define MI_ARB_TIME_SLICE_10 (5 << 5)
2820#define MI_ARB_TIME_SLICE_14 (6 << 5)
2821#define MI_ARB_TIME_SLICE_16 (7 << 5)
2822
2823/* Low priority grace period page size */
2824#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2825#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2826
2827/* Disable display A/B trickle feed */
2828#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2829
2830/* Set display plane priority */
2831#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2832#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2833
f0f59a00 2834#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2835#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2836#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2837
f0f59a00 2838#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2839#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2840#define CM0_IZ_OPT_DISABLE (1 << 6)
2841#define CM0_ZR_OPT_DISABLE (1 << 5)
2842#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2843#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2844#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2845#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2846#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2847#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2848#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2849#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2850#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2851#define ECO_GATING_CX_ONLY (1 << 3)
2852#define ECO_FLIP_DONE (1 << 0)
585fb111 2853
f0f59a00 2854#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2855#define RC_OP_FLUSH_ENABLE (1 << 0)
2856#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2857#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2858#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2859#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2860#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2861
0bf059f3
OM
2862#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2863#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2864
f0f59a00 2865#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2866#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2867#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2868
f0f59a00 2869#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2870#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2871#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2872#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2873
19f81df2
RB
2874#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2875#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2876
693d11c3 2877/* Fuse readout registers for GT */
b8ec759e
LL
2878#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2879#define HSW_F1_EU_DIS_SHIFT 16
2880#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2881#define HSW_F1_EU_DIS_10EUS 0
2882#define HSW_F1_EU_DIS_8EUS 1
2883#define HSW_F1_EU_DIS_6EUS 2
2884
f0f59a00 2885#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2886#define CHV_FGT_DISABLE_SS0 (1 << 10)
2887#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2888#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2889#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2890#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2891#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2892#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2893#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2894#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2895#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2896
f0f59a00 2897#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2898#define GEN8_F2_SS_DIS_SHIFT 21
2899#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2900#define GEN8_F2_S_ENA_SHIFT 25
2901#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2902
2903#define GEN9_F2_SS_DIS_SHIFT 20
2904#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2905
4e9767bc
BW
2906#define GEN10_F2_S_ENA_SHIFT 22
2907#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2908#define GEN10_F2_SS_DIS_SHIFT 18
2909#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2910
fe864b76
YZ
2911#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2912#define GEN10_L3BANK_PAIR_COUNT 4
2913#define GEN10_L3BANK_MASK 0x0F
2914
f0f59a00 2915#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2916#define GEN8_EU_DIS0_S0_MASK 0xffffff
2917#define GEN8_EU_DIS0_S1_SHIFT 24
2918#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2919
f0f59a00 2920#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2921#define GEN8_EU_DIS1_S1_MASK 0xffff
2922#define GEN8_EU_DIS1_S2_SHIFT 16
2923#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2924
f0f59a00 2925#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2926#define GEN8_EU_DIS2_S2_MASK 0xff
2927
5ee8ee86 2928#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2929
4e9767bc
BW
2930#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2931#define GEN10_EU_DIS_SS_MASK 0xff
2932
26376a7e
OM
2933#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2934#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2935#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2936#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2937
8b5eb5e2
KG
2938#define GEN11_EU_DISABLE _MMIO(0x9134)
2939#define GEN11_EU_DIS_MASK 0xFF
2940
2941#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2942#define GEN11_GT_S_ENA_MASK 0xFF
2943
2944#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2945
f0f59a00 2946#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2947#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2948#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2949#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2950#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2951
cc609d5d
BW
2952/* On modern GEN architectures interrupt control consists of two sets
2953 * of registers. The first set pertains to the ring generating the
2954 * interrupt. The second control is for the functional block generating the
2955 * interrupt. These are PM, GT, DE, etc.
2956 *
2957 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2958 * GT interrupt bits, so we don't need to duplicate the defines.
2959 *
2960 * These defines should cover us well from SNB->HSW with minor exceptions
2961 * it can also work on ILK.
2962 */
2963#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2964#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2965#define GT_BLT_USER_INTERRUPT (1 << 22)
2966#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2967#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2968#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2969#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2970#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2971#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2972#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2973#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2974#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2975#define GT_RENDER_USER_INTERRUPT (1 << 0)
2976
12638c57
BW
2977#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2978#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2979
772c2a51 2980#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2981 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2982 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2983
cc609d5d 2984/* These are all the "old" interrupts */
5ee8ee86
PZ
2985#define ILK_BSD_USER_INTERRUPT (1 << 5)
2986
2987#define I915_PM_INTERRUPT (1 << 31)
2988#define I915_ISP_INTERRUPT (1 << 22)
2989#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2990#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2991#define I915_MIPIC_INTERRUPT (1 << 19)
2992#define I915_MIPIA_INTERRUPT (1 << 18)
2993#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2994#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2995#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2996#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2997#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2998#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2999#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3000#define I915_HWB_OOM_INTERRUPT (1 << 13)
3001#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3002#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3003#define I915_MISC_INTERRUPT (1 << 11)
3004#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3005#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3006#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3007#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3008#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3009#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3010#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3011#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3012#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3013#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3014#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3015#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3016#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3017#define I915_DEBUG_INTERRUPT (1 << 2)
3018#define I915_WINVALID_INTERRUPT (1 << 1)
3019#define I915_USER_INTERRUPT (1 << 1)
3020#define I915_ASLE_INTERRUPT (1 << 0)
3021#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 3022
eef57324
JA
3023#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3024#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3025
d5d8c3a1 3026/* DisplayPort Audio w/ LPE */
9db13e5f
TI
3027#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3028#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3029
d5d8c3a1
PLB
3030#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3031#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3032#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3033#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3034 _VLV_AUD_PORT_EN_B_DBG, \
3035 _VLV_AUD_PORT_EN_C_DBG, \
3036 _VLV_AUD_PORT_EN_D_DBG)
3037#define VLV_AMP_MUTE (1 << 1)
3038
f0f59a00 3039#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 3040
f0f59a00 3041#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 3042#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 3043#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
3044#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3045#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3046#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3047#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 3048#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
3049#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3050#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3051#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3052#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3053#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3054#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3055#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3056#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 3057
585fb111
JB
3058/*
3059 * Framebuffer compression (915+ only)
3060 */
3061
f0f59a00
VS
3062#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3063#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3064#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3065#define FBC_CTL_EN (1 << 31)
3066#define FBC_CTL_PERIODIC (1 << 30)
585fb111 3067#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
3068#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3069#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3070#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3071#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3072#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3073#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3074#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3075#define FBC_STAT_COMPRESSING (1 << 31)
3076#define FBC_STAT_COMPRESSED (1 << 30)
3077#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3078#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3079#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3080#define FBC_CTL_FENCE_DBL (0 << 4)
3081#define FBC_CTL_IDLE_IMM (0 << 2)
3082#define FBC_CTL_IDLE_FULL (1 << 2)
3083#define FBC_CTL_IDLE_LINE (2 << 2)
3084#define FBC_CTL_IDLE_DEBUG (3 << 2)
3085#define FBC_CTL_CPU_FENCE (1 << 1)
3086#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3087#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3088#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3089
3090#define FBC_LL_SIZE (1536)
3091
44fff99f 3092#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3093#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3094
74dff282 3095/* Framebuffer compression for GM45+ */
f0f59a00
VS
3096#define DPFC_CB_BASE _MMIO(0x3200)
3097#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3098#define DPFC_CTL_EN (1 << 31)
3099#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3100#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3101#define DPFC_CTL_FENCE_EN (1 << 29)
3102#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3103#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3104#define DPFC_SR_EN (1 << 10)
3105#define DPFC_CTL_LIMIT_1X (0 << 6)
3106#define DPFC_CTL_LIMIT_2X (1 << 6)
3107#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3108#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3109#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3110#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3111#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3112#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3113#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3114#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3115#define DPFC_INVAL_SEG_SHIFT (16)
3116#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3117#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3118#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3119#define DPFC_STATUS2 _MMIO(0x3214)
3120#define DPFC_FENCE_YOFF _MMIO(0x3218)
3121#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3122#define DPFC_HT_MODIFY (1 << 31)
74dff282 3123
b52eb4dc 3124/* Framebuffer compression for Ironlake */
f0f59a00
VS
3125#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3126#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3127#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3128/* The bit 28-8 is reserved */
3129#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3130#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3131#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3132#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3133#define IVB_FBC_STATUS2 _MMIO(0x43214)
3134#define IVB_FBC_COMP_SEG_MASK 0x7ff
3135#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3136#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3137#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3138#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3139#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3140#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3141#define ILK_FBC_RT_VALID (1 << 0)
3142#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3143
f0f59a00 3144#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3145#define ILK_FBCQ_DIS (1 << 22)
3146#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3147
b52eb4dc 3148
9c04f015
YL
3149/*
3150 * Framebuffer compression for Sandybridge
3151 *
3152 * The following two registers are of type GTTMMADR
3153 */
f0f59a00 3154#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3155#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3156#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3157
abe959c7 3158/* Framebuffer compression for Ivybridge */
f0f59a00 3159#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3160
f0f59a00 3161#define IPS_CTL _MMIO(0x43408)
42db64ef 3162#define IPS_ENABLE (1 << 31)
9c04f015 3163
f0f59a00 3164#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3165#define FBC_REND_NUKE (1 << 2)
3166#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3167
585fb111
JB
3168/*
3169 * GPIO regs
3170 */
f0f59a00
VS
3171#define GPIOA _MMIO(0x5010)
3172#define GPIOB _MMIO(0x5014)
3173#define GPIOC _MMIO(0x5018)
3174#define GPIOD _MMIO(0x501c)
3175#define GPIOE _MMIO(0x5020)
3176#define GPIOF _MMIO(0x5024)
3177#define GPIOG _MMIO(0x5028)
3178#define GPIOH _MMIO(0x502c)
af1f1b81
MK
3179#define GPIOJ _MMIO(0x5034)
3180#define GPIOK _MMIO(0x5038)
3181#define GPIOL _MMIO(0x503C)
3182#define GPIOM _MMIO(0x5040)
585fb111
JB
3183# define GPIO_CLOCK_DIR_MASK (1 << 0)
3184# define GPIO_CLOCK_DIR_IN (0 << 1)
3185# define GPIO_CLOCK_DIR_OUT (1 << 1)
3186# define GPIO_CLOCK_VAL_MASK (1 << 2)
3187# define GPIO_CLOCK_VAL_OUT (1 << 3)
3188# define GPIO_CLOCK_VAL_IN (1 << 4)
3189# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3190# define GPIO_DATA_DIR_MASK (1 << 8)
3191# define GPIO_DATA_DIR_IN (0 << 9)
3192# define GPIO_DATA_DIR_OUT (1 << 9)
3193# define GPIO_DATA_VAL_MASK (1 << 10)
3194# define GPIO_DATA_VAL_OUT (1 << 11)
3195# define GPIO_DATA_VAL_IN (1 << 12)
3196# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3197
f0f59a00 3198#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3199#define GMBUS_AKSV_SELECT (1 << 11)
3200#define GMBUS_RATE_100KHZ (0 << 8)
3201#define GMBUS_RATE_50KHZ (1 << 8)
3202#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3203#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3204#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3205#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3206#define GMBUS_PIN_DISABLED 0
3207#define GMBUS_PIN_SSC 1
3208#define GMBUS_PIN_VGADDC 2
3209#define GMBUS_PIN_PANEL 3
3210#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3211#define GMBUS_PIN_DPC 4 /* HDMIC */
3212#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3213#define GMBUS_PIN_DPD 6 /* HDMID */
3214#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3215#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3216#define GMBUS_PIN_2_BXT 2
3217#define GMBUS_PIN_3_BXT 3
3d02352c 3218#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3219#define GMBUS_PIN_9_TC1_ICP 9
3220#define GMBUS_PIN_10_TC2_ICP 10
3221#define GMBUS_PIN_11_TC3_ICP 11
3222#define GMBUS_PIN_12_TC4_ICP 12
3223
3224#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3225#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3226#define GMBUS_SW_CLR_INT (1 << 31)
3227#define GMBUS_SW_RDY (1 << 30)
3228#define GMBUS_ENT (1 << 29) /* enable timeout */
3229#define GMBUS_CYCLE_NONE (0 << 25)
3230#define GMBUS_CYCLE_WAIT (1 << 25)
3231#define GMBUS_CYCLE_INDEX (2 << 25)
3232#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3233#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3234#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3235#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3236#define GMBUS_SLAVE_INDEX_SHIFT 8
3237#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3238#define GMBUS_SLAVE_READ (1 << 0)
3239#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3240#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3241#define GMBUS_INUSE (1 << 15)
3242#define GMBUS_HW_WAIT_PHASE (1 << 14)
3243#define GMBUS_STALL_TIMEOUT (1 << 13)
3244#define GMBUS_INT (1 << 12)
3245#define GMBUS_HW_RDY (1 << 11)
3246#define GMBUS_SATOER (1 << 10)
3247#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3248#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3249#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3250#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3251#define GMBUS_NAK_EN (1 << 3)
3252#define GMBUS_IDLE_EN (1 << 2)
3253#define GMBUS_HW_WAIT_EN (1 << 1)
3254#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3255#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3256#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3257
585fb111
JB
3258/*
3259 * Clock control & power management
3260 */
2d401b17
VS
3261#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3262#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3263#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3264#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3265
f0f59a00
VS
3266#define VGA0 _MMIO(0x6000)
3267#define VGA1 _MMIO(0x6004)
3268#define VGA_PD _MMIO(0x6010)
585fb111
JB
3269#define VGA0_PD_P2_DIV_4 (1 << 7)
3270#define VGA0_PD_P1_DIV_2 (1 << 5)
3271#define VGA0_PD_P1_SHIFT 0
3272#define VGA0_PD_P1_MASK (0x1f << 0)
3273#define VGA1_PD_P2_DIV_4 (1 << 15)
3274#define VGA1_PD_P1_DIV_2 (1 << 13)
3275#define VGA1_PD_P1_SHIFT 8
3276#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3277#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3278#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3279#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3280#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3281#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3282#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3283#define DPLL_VGA_MODE_DIS (1 << 28)
3284#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3285#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3286#define DPLL_MODE_MASK (3 << 26)
3287#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3288#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3289#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3290#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3291#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3292#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3293#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3294#define DPLL_LOCK_VLV (1 << 15)
3295#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3296#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3297#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3298#define DPLL_PORTC_READY_MASK (0xf << 4)
3299#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3300
585fb111 3301#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3302
3303/* Additional CHV pll/phy registers */
f0f59a00 3304#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3305#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3306#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3307#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3308#define PHY_LDO_DELAY_0NS 0x0
3309#define PHY_LDO_DELAY_200NS 0x1
3310#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3311#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3312#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3313#define PHY_CH_SU_PSR 0x1
3314#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3315#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3316#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3317#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3318#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3319#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3320#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3321
585fb111
JB
3322/*
3323 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3324 * this field (only one bit may be set).
3325 */
3326#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3327#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3328#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3329/* i830, required in DVO non-gang */
3330#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3331#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3332#define PLL_REF_INPUT_DREFCLK (0 << 13)
3333#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3334#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3335#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3336#define PLL_REF_INPUT_MASK (3 << 13)
3337#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3338/* Ironlake */
b9055052
ZW
3339# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3340# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3341# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3342# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3343# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3344
585fb111
JB
3345/*
3346 * Parallel to Serial Load Pulse phase selection.
3347 * Selects the phase for the 10X DPLL clock for the PCIe
3348 * digital display port. The range is 4 to 13; 10 or more
3349 * is just a flip delay. The default is 6
3350 */
3351#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3352#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3353/*
3354 * SDVO multiplier for 945G/GM. Not used on 965.
3355 */
3356#define SDVO_MULTIPLIER_MASK 0x000000ff
3357#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3358#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3359
2d401b17
VS
3360#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3361#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3362#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3363#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3364
585fb111
JB
3365/*
3366 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3367 *
3368 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3369 */
3370#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3371#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3372/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3373#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3374#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3375/*
3376 * SDVO/UDI pixel multiplier.
3377 *
3378 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3379 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3380 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3381 * dummy bytes in the datastream at an increased clock rate, with both sides of
3382 * the link knowing how many bytes are fill.
3383 *
3384 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3385 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3386 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3387 * through an SDVO command.
3388 *
3389 * This register field has values of multiplication factor minus 1, with
3390 * a maximum multiplier of 5 for SDVO.
3391 */
3392#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3393#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3394/*
3395 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3396 * This best be set to the default value (3) or the CRT won't work. No,
3397 * I don't entirely understand what this does...
3398 */
3399#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3400#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3401
19ab4ed3
VS
3402#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3403
f0f59a00
VS
3404#define _FPA0 0x6040
3405#define _FPA1 0x6044
3406#define _FPB0 0x6048
3407#define _FPB1 0x604c
3408#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3409#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3410#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3411#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3412#define FP_N_DIV_SHIFT 16
3413#define FP_M1_DIV_MASK 0x00003f00
3414#define FP_M1_DIV_SHIFT 8
3415#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3416#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3417#define FP_M2_DIV_SHIFT 0
f0f59a00 3418#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3419#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3420#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3421#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3422#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3423#define DPLLB_TEST_N_BYPASS (1 << 19)
3424#define DPLLB_TEST_M_BYPASS (1 << 18)
3425#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3426#define DPLLA_TEST_N_BYPASS (1 << 3)
3427#define DPLLA_TEST_M_BYPASS (1 << 2)
3428#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3429#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3430#define DSTATE_GFX_RESET_I830 (1 << 6)
3431#define DSTATE_PLL_D3_OFF (1 << 3)
3432#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3433#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3434#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3435# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3436# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3437# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3438# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3439# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3440# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3441# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3442# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3443# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3444# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3445# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3446# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3447# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3448# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3449# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3450# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3451# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3452# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3453# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3454# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3455# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3456# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3457# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3458# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3459# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3460# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3461# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3462# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3463# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3464/*
652c393a
JB
3465 * This bit must be set on the 830 to prevent hangs when turning off the
3466 * overlay scaler.
3467 */
3468# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3469# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3470# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3471# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3472# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3473
f0f59a00 3474#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3475# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3476# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3477# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3478# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3479# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3480# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3481# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3482# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3483# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3484/* This bit must be unset on 855,865 */
652c393a
JB
3485# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3486# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3487# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3488# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3489/* This bit must be set on 855,865. */
652c393a
JB
3490# define SV_CLOCK_GATE_DISABLE (1 << 0)
3491# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3492# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3493# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3494# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3495# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3496# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3497# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3498# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3499# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3500# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3501# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3502# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3503# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3504# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3505# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3506# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3507# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3508
3509# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3510/* This bit must always be set on 965G/965GM */
652c393a
JB
3511# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3512# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3513# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3514# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3515# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3516# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3517/* This bit must always be set on 965G */
652c393a
JB
3518# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3519# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3520# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3521# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3522# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3523# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3524# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3525# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3526# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3527# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3528# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3529# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3530# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3531# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3532# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3533# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3534# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3535# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3536# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3537
f0f59a00 3538#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3539#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3540#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3541#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3542
f0f59a00 3543#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3544#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3545
f0f59a00
VS
3546#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3547#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3548
f0f59a00 3549#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3550#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3551
f0f59a00 3552#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3553
f0f59a00 3554#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3555#define CDCLK_FREQ_SHIFT 4
3556#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3557#define CZCLK_FREQ_MASK 0xf
1e69cd74 3558
f0f59a00 3559#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3560#define PFI_CREDIT_63 (9 << 28) /* chv only */
3561#define PFI_CREDIT_31 (8 << 28) /* chv only */
3562#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3563#define PFI_CREDIT_RESEND (1 << 27)
3564#define VGA_FAST_MODE_DISABLE (1 << 14)
3565
f0f59a00 3566#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3567
585fb111
JB
3568/*
3569 * Palette regs
3570 */
a57c774a
AK
3571#define PALETTE_A_OFFSET 0xa000
3572#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3573#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3574#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3575 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3576
673a394b
EA
3577/* MCH MMIO space */
3578
3579/*
3580 * MCHBAR mirror.
3581 *
3582 * This mirrors the MCHBAR MMIO space whose location is determined by
3583 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3584 * every way. It is not accessible from the CP register read instructions.
3585 *
515b2392
PZ
3586 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3587 * just read.
673a394b
EA
3588 */
3589#define MCHBAR_MIRROR_BASE 0x10000
3590
1398261a
YL
3591#define MCHBAR_MIRROR_BASE_SNB 0x140000
3592
f0f59a00
VS
3593#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3594#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3595#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3596#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3597#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3598
3ebecd07 3599/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3600#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3601
646b4269 3602/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3603#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3604#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3605#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3606#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3607#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3608#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3609#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3610#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3611#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3612
646b4269 3613/* Pineview MCH register contains DDR3 setting */
f0f59a00 3614#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3615#define CSHRDDR3CTL_DDR3 (1 << 2)
3616
646b4269 3617/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3618#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3619#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3620
646b4269 3621/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3622#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3623#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3624#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3625#define MAD_DIMM_ECC_MASK (0x3 << 24)
3626#define MAD_DIMM_ECC_OFF (0x0 << 24)
3627#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3628#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3629#define MAD_DIMM_ECC_ON (0x3 << 24)
3630#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3631#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3632#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3633#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3634#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3635#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3636#define MAD_DIMM_A_SELECT (0x1 << 16)
3637/* DIMM sizes are in multiples of 256mb. */
3638#define MAD_DIMM_B_SIZE_SHIFT 8
3639#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3640#define MAD_DIMM_A_SIZE_SHIFT 0
3641#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3642
646b4269 3643/* snb MCH registers for priority tuning */
f0f59a00 3644#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3645#define MCH_SSKPD_WM0_MASK 0x3f
3646#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3647
f0f59a00 3648#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3649
b11248df 3650/* Clocking configuration register */
f0f59a00 3651#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3652#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3653#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3654#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3655#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3656#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3657#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3658#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3659/*
3660 * Note that on at least on ELK the below value is reported for both
3661 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3662 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3663 */
3664#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3665#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3666#define CLKCFG_MEM_533 (1 << 4)
3667#define CLKCFG_MEM_667 (2 << 4)
3668#define CLKCFG_MEM_800 (3 << 4)
3669#define CLKCFG_MEM_MASK (7 << 4)
3670
f0f59a00
VS
3671#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3672#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3673
f0f59a00 3674#define TSC1 _MMIO(0x11001)
5ee8ee86 3675#define TSE (1 << 0)
f0f59a00
VS
3676#define TR1 _MMIO(0x11006)
3677#define TSFS _MMIO(0x11020)
7648fa99
JB
3678#define TSFS_SLOPE_MASK 0x0000ff00
3679#define TSFS_SLOPE_SHIFT 8
3680#define TSFS_INTR_MASK 0x000000ff
3681
f0f59a00
VS
3682#define CRSTANDVID _MMIO(0x11100)
3683#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3684#define PXVFREQ_PX_MASK 0x7f000000
3685#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3686#define VIDFREQ_BASE _MMIO(0x11110)
3687#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3688#define VIDFREQ2 _MMIO(0x11114)
3689#define VIDFREQ3 _MMIO(0x11118)
3690#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3691#define VIDFREQ_P0_MASK 0x1f000000
3692#define VIDFREQ_P0_SHIFT 24
3693#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3694#define VIDFREQ_P0_CSCLK_SHIFT 20
3695#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3696#define VIDFREQ_P0_CRCLK_SHIFT 16
3697#define VIDFREQ_P1_MASK 0x00001f00
3698#define VIDFREQ_P1_SHIFT 8
3699#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3700#define VIDFREQ_P1_CSCLK_SHIFT 4
3701#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3702#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3703#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3704#define INTTOEXT_MAP3_SHIFT 24
3705#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3706#define INTTOEXT_MAP2_SHIFT 16
3707#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3708#define INTTOEXT_MAP1_SHIFT 8
3709#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3710#define INTTOEXT_MAP0_SHIFT 0
3711#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3712#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3713#define MEMCTL_CMD_MASK 0xe000
3714#define MEMCTL_CMD_SHIFT 13
3715#define MEMCTL_CMD_RCLK_OFF 0
3716#define MEMCTL_CMD_RCLK_ON 1
3717#define MEMCTL_CMD_CHFREQ 2
3718#define MEMCTL_CMD_CHVID 3
3719#define MEMCTL_CMD_VMMOFF 4
3720#define MEMCTL_CMD_VMMON 5
5ee8ee86 3721#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3722 when command complete */
3723#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3724#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3725#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3726#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3727#define MEMIHYST _MMIO(0x1117c)
3728#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3729#define MEMINT_RSEXIT_EN (1 << 8)
3730#define MEMINT_CX_SUPR_EN (1 << 7)
3731#define MEMINT_CONT_BUSY_EN (1 << 6)
3732#define MEMINT_AVG_BUSY_EN (1 << 5)
3733#define MEMINT_EVAL_CHG_EN (1 << 4)
3734#define MEMINT_MON_IDLE_EN (1 << 3)
3735#define MEMINT_UP_EVAL_EN (1 << 2)
3736#define MEMINT_DOWN_EVAL_EN (1 << 1)
3737#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3738#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3739#define MEM_RSEXIT_MASK 0xc000
3740#define MEM_RSEXIT_SHIFT 14
3741#define MEM_CONT_BUSY_MASK 0x3000
3742#define MEM_CONT_BUSY_SHIFT 12
3743#define MEM_AVG_BUSY_MASK 0x0c00
3744#define MEM_AVG_BUSY_SHIFT 10
3745#define MEM_EVAL_CHG_MASK 0x0300
3746#define MEM_EVAL_BUSY_SHIFT 8
3747#define MEM_MON_IDLE_MASK 0x00c0
3748#define MEM_MON_IDLE_SHIFT 6
3749#define MEM_UP_EVAL_MASK 0x0030
3750#define MEM_UP_EVAL_SHIFT 4
3751#define MEM_DOWN_EVAL_MASK 0x000c
3752#define MEM_DOWN_EVAL_SHIFT 2
3753#define MEM_SW_CMD_MASK 0x0003
3754#define MEM_INT_STEER_GFX 0
3755#define MEM_INT_STEER_CMR 1
3756#define MEM_INT_STEER_SMI 2
3757#define MEM_INT_STEER_SCI 3
f0f59a00 3758#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3759#define MEMINT_RSEXIT (1 << 7)
3760#define MEMINT_CONT_BUSY (1 << 6)
3761#define MEMINT_AVG_BUSY (1 << 5)
3762#define MEMINT_EVAL_CHG (1 << 4)
3763#define MEMINT_MON_IDLE (1 << 3)
3764#define MEMINT_UP_EVAL (1 << 2)
3765#define MEMINT_DOWN_EVAL (1 << 1)
3766#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3767#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3768#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3769#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3770#define MEMMODE_BOOST_FREQ_SHIFT 24
3771#define MEMMODE_IDLE_MODE_MASK 0x00030000
3772#define MEMMODE_IDLE_MODE_SHIFT 16
3773#define MEMMODE_IDLE_MODE_EVAL 0
3774#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3775#define MEMMODE_HWIDLE_EN (1 << 15)
3776#define MEMMODE_SWMODE_EN (1 << 14)
3777#define MEMMODE_RCLK_GATE (1 << 13)
3778#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3779#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3780#define MEMMODE_FSTART_SHIFT 8
3781#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3782#define MEMMODE_FMAX_SHIFT 4
3783#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3784#define RCBMAXAVG _MMIO(0x1119c)
3785#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3786#define SWMEMCMD_RENDER_OFF (0 << 13)
3787#define SWMEMCMD_RENDER_ON (1 << 13)
3788#define SWMEMCMD_SWFREQ (2 << 13)
3789#define SWMEMCMD_TARVID (3 << 13)
3790#define SWMEMCMD_VRM_OFF (4 << 13)
3791#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3792#define CMDSTS (1 << 12)
3793#define SFCAVM (1 << 11)
f97108d1
JB
3794#define SWFREQ_MASK 0x0380 /* P0-7 */
3795#define SWFREQ_SHIFT 7
3796#define TARVID_MASK 0x001f
f0f59a00
VS
3797#define MEMSTAT_CTG _MMIO(0x111a0)
3798#define RCBMINAVG _MMIO(0x111a0)
3799#define RCUPEI _MMIO(0x111b0)
3800#define RCDNEI _MMIO(0x111b4)
3801#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3802#define RS1EN (1 << 31)
3803#define RS2EN (1 << 30)
3804#define RS3EN (1 << 29)
3805#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3806#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3807#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3808#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3809#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3810#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3811#define RSX_STATUS_MASK (7 << 20)
3812#define RSX_STATUS_ON (0 << 20)
3813#define RSX_STATUS_RC1 (1 << 20)
3814#define RSX_STATUS_RC1E (2 << 20)
3815#define RSX_STATUS_RS1 (3 << 20)
3816#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3817#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3818#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3819#define RSX_STATUS_RSVD2 (7 << 20)
3820#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3821#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3822#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3823#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3824#define RS1CONTSAV_MASK (3 << 14)
3825#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3826#define RS1CONTSAV_RSVD (1 << 14)
3827#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3828#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3829#define NORMSLEXLAT_MASK (3 << 12)
3830#define SLOW_RS123 (0 << 12)
3831#define SLOW_RS23 (1 << 12)
3832#define SLOW_RS3 (2 << 12)
3833#define NORMAL_RS123 (3 << 12)
3834#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3835#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3836#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3837#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3838#define RS_CSTATE_MASK (3 << 4)
3839#define RS_CSTATE_C367_RS1 (0 << 4)
3840#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3841#define RS_CSTATE_RSVD (2 << 4)
3842#define RS_CSTATE_C367_RS2 (3 << 4)
3843#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3844#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3845#define VIDCTL _MMIO(0x111c0)
3846#define VIDSTS _MMIO(0x111c8)
3847#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3848#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3849#define MEMSTAT_VID_MASK 0x7f00
3850#define MEMSTAT_VID_SHIFT 8
3851#define MEMSTAT_PSTATE_MASK 0x00f8
3852#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3853#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3854#define MEMSTAT_SRC_CTL_MASK 0x0003
3855#define MEMSTAT_SRC_CTL_CORE 0
3856#define MEMSTAT_SRC_CTL_TRB 1
3857#define MEMSTAT_SRC_CTL_THM 2
3858#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3859#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3860#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3861#define PMMISC _MMIO(0x11214)
5ee8ee86 3862#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3863#define SDEW _MMIO(0x1124c)
3864#define CSIEW0 _MMIO(0x11250)
3865#define CSIEW1 _MMIO(0x11254)
3866#define CSIEW2 _MMIO(0x11258)
3867#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3868#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3869#define MCHAFE _MMIO(0x112c0)
3870#define CSIEC _MMIO(0x112e0)
3871#define DMIEC _MMIO(0x112e4)
3872#define DDREC _MMIO(0x112e8)
3873#define PEG0EC _MMIO(0x112ec)
3874#define PEG1EC _MMIO(0x112f0)
3875#define GFXEC _MMIO(0x112f4)
3876#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3877#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3878#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3879#define ECR_GPFE (1 << 31)
3880#define ECR_IMONE (1 << 30)
7648fa99 3881#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3882#define OGW0 _MMIO(0x11608)
3883#define OGW1 _MMIO(0x1160c)
3884#define EG0 _MMIO(0x11610)
3885#define EG1 _MMIO(0x11614)
3886#define EG2 _MMIO(0x11618)
3887#define EG3 _MMIO(0x1161c)
3888#define EG4 _MMIO(0x11620)
3889#define EG5 _MMIO(0x11624)
3890#define EG6 _MMIO(0x11628)
3891#define EG7 _MMIO(0x1162c)
3892#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3893#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3894#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3895#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3896#define CSIPLL0 _MMIO(0x12c10)
3897#define DDRMPLL1 _MMIO(0X12c20)
3898#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3899
f0f59a00 3900#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3901#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3902
f0f59a00
VS
3903#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3904#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3905#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3906#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3907#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3908
8a292d01
VS
3909/*
3910 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3911 * 8300) freezing up around GPU hangs. Looks as if even
3912 * scheduling/timer interrupts start misbehaving if the RPS
3913 * EI/thresholds are "bad", leading to a very sluggish or even
3914 * frozen machine.
3915 */
3916#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3917#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3918#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3919#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3920 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3921 INTERVAL_0_833_US(us) : \
3922 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3923 INTERVAL_1_28_US(us))
3924
52530cba
AG
3925#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3926#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3927#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3928#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3929 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3930 INTERVAL_0_833_TO_US(interval) : \
3931 INTERVAL_1_33_TO_US(interval)) : \
3932 INTERVAL_1_28_TO_US(interval))
3933
aa40d6bb
ZN
3934/*
3935 * Logical Context regs
3936 */
ec62ed3e
CW
3937#define CCID _MMIO(0x2180)
3938#define CCID_EN BIT(0)
3939#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3940#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3941/*
3942 * Notes on SNB/IVB/VLV context size:
3943 * - Power context is saved elsewhere (LLC or stolen)
3944 * - Ring/execlist context is saved on SNB, not on IVB
3945 * - Extended context size already includes render context size
3946 * - We always need to follow the extended context size.
3947 * SNB BSpec has comments indicating that we should use the
3948 * render context size instead if execlists are disabled, but
3949 * based on empirical testing that's just nonsense.
3950 * - Pipelined/VF state is saved on SNB/IVB respectively
3951 * - GT1 size just indicates how much of render context
3952 * doesn't need saving on GT1
3953 */
f0f59a00 3954#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3955#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3956#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3957#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3958#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3959#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3960#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3961 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3962 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3963#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3964#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3965#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3966#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3967#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3968#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3969#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3970#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3971 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3972
c01fc532
ZW
3973enum {
3974 INTEL_ADVANCED_CONTEXT = 0,
3975 INTEL_LEGACY_32B_CONTEXT,
3976 INTEL_ADVANCED_AD_CONTEXT,
3977 INTEL_LEGACY_64B_CONTEXT
3978};
3979
2355cf08
MK
3980enum {
3981 FAULT_AND_HANG = 0,
3982 FAULT_AND_HALT, /* Debug only */
3983 FAULT_AND_STREAM,
3984 FAULT_AND_CONTINUE /* Unsupported */
3985};
3986
5ee8ee86
PZ
3987#define GEN8_CTX_VALID (1 << 0)
3988#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3989#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3990#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3991#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3992#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3993
2355cf08
MK
3994#define GEN8_CTX_ID_SHIFT 32
3995#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3996#define GEN11_SW_CTX_ID_SHIFT 37
3997#define GEN11_SW_CTX_ID_WIDTH 11
3998#define GEN11_ENGINE_CLASS_SHIFT 61
3999#define GEN11_ENGINE_CLASS_WIDTH 3
4000#define GEN11_ENGINE_INSTANCE_SHIFT 48
4001#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 4002
f0f59a00
VS
4003#define CHV_CLK_CTL1 _MMIO(0x101100)
4004#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
4005#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4006
585fb111
JB
4007/*
4008 * Overlay regs
4009 */
4010
f0f59a00
VS
4011#define OVADD _MMIO(0x30000)
4012#define DOVSTA _MMIO(0x30008)
5ee8ee86 4013#define OC_BUF (0x3 << 20)
f0f59a00
VS
4014#define OGAMC5 _MMIO(0x30010)
4015#define OGAMC4 _MMIO(0x30014)
4016#define OGAMC3 _MMIO(0x30018)
4017#define OGAMC2 _MMIO(0x3001c)
4018#define OGAMC1 _MMIO(0x30020)
4019#define OGAMC0 _MMIO(0x30024)
585fb111 4020
d965e7ac
ID
4021/*
4022 * GEN9 clock gating regs
4023 */
4024#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 4025#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
4026#define PWM2_GATING_DIS (1 << 14)
4027#define PWM1_GATING_DIS (1 << 13)
4028
6481d5ed
VS
4029#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4030#define BXT_GMBUS_GATING_DIS (1 << 14)
4031
ed69cd40
ID
4032#define _CLKGATE_DIS_PSL_A 0x46520
4033#define _CLKGATE_DIS_PSL_B 0x46524
4034#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
4035#define DUPS1_GATING_DIS (1 << 15)
4036#define DUPS2_GATING_DIS (1 << 19)
4037#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
4038#define DPF_GATING_DIS (1 << 10)
4039#define DPF_RAM_GATING_DIS (1 << 9)
4040#define DPFR_GATING_DIS (1 << 8)
4041
4042#define CLKGATE_DIS_PSL(pipe) \
4043 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4044
90007bca
RV
4045/*
4046 * GEN10 clock gating regs
4047 */
4048#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4049#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 4050#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 4051#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 4052
a4713c5a
RV
4053#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4054#define GWUNIT_CLKGATE_DIS (1 << 16)
4055
01ab0f92
RA
4056#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4057#define VFUNIT_CLKGATE_DIS (1 << 20)
4058
5ba700c7
OM
4059#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4060#define CGPSF_CLKGATE_DIS (1 << 3)
4061
585fb111
JB
4062/*
4063 * Display engine regs
4064 */
4065
8bf1e9f1 4066/* Pipe A CRC regs */
a57c774a 4067#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 4068#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 4069/* ivb+ source selection */
8bf1e9f1
SH
4070#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4071#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4072#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 4073/* ilk+ source selection */
5a6b5c84
DV
4074#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4075#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4076#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4077/* embedded DP port on the north display block, reserved on ivb */
4078#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4079#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4080/* vlv source selection */
4081#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4082#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4083#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4084/* with DP port the pipe source is invalid */
4085#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4086#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4087#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4088/* gen3+ source selection */
4089#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4090#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4091#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4092/* with DP/TV port the pipe source is invalid */
4093#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4094#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4095#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4096#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4097#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4098/* gen2 doesn't have source selection bits */
52f843f6 4099#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4100
5a6b5c84
DV
4101#define _PIPE_CRC_RES_1_A_IVB 0x60064
4102#define _PIPE_CRC_RES_2_A_IVB 0x60068
4103#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4104#define _PIPE_CRC_RES_4_A_IVB 0x60070
4105#define _PIPE_CRC_RES_5_A_IVB 0x60074
4106
a57c774a
AK
4107#define _PIPE_CRC_RES_RED_A 0x60060
4108#define _PIPE_CRC_RES_GREEN_A 0x60064
4109#define _PIPE_CRC_RES_BLUE_A 0x60068
4110#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4111#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4112
4113/* Pipe B CRC regs */
5a6b5c84
DV
4114#define _PIPE_CRC_RES_1_B_IVB 0x61064
4115#define _PIPE_CRC_RES_2_B_IVB 0x61068
4116#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4117#define _PIPE_CRC_RES_4_B_IVB 0x61070
4118#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4119
f0f59a00
VS
4120#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4121#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4122#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4123#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4124#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4125#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4126
4127#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4128#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4129#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4130#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4131#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4132
585fb111 4133/* Pipe A timing regs */
a57c774a
AK
4134#define _HTOTAL_A 0x60000
4135#define _HBLANK_A 0x60004
4136#define _HSYNC_A 0x60008
4137#define _VTOTAL_A 0x6000c
4138#define _VBLANK_A 0x60010
4139#define _VSYNC_A 0x60014
4140#define _PIPEASRC 0x6001c
4141#define _BCLRPAT_A 0x60020
4142#define _VSYNCSHIFT_A 0x60028
ebb69c95 4143#define _PIPE_MULT_A 0x6002c
585fb111
JB
4144
4145/* Pipe B timing regs */
a57c774a
AK
4146#define _HTOTAL_B 0x61000
4147#define _HBLANK_B 0x61004
4148#define _HSYNC_B 0x61008
4149#define _VTOTAL_B 0x6100c
4150#define _VBLANK_B 0x61010
4151#define _VSYNC_B 0x61014
4152#define _PIPEBSRC 0x6101c
4153#define _BCLRPAT_B 0x61020
4154#define _VSYNCSHIFT_B 0x61028
ebb69c95 4155#define _PIPE_MULT_B 0x6102c
a57c774a
AK
4156
4157#define TRANSCODER_A_OFFSET 0x60000
4158#define TRANSCODER_B_OFFSET 0x61000
4159#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4160#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
4161#define TRANSCODER_EDP_OFFSET 0x6f000
4162
f0f59a00 4163#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
4164 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4165 dev_priv->info.display_mmio_offset)
a57c774a 4166
f0f59a00
VS
4167#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4168#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4169#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4170#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4171#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4172#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4173#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4174#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4175#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4176#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4177
c8f7df58
RV
4178/* VLV eDP PSR registers */
4179#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4180#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4181#define VLV_EDP_PSR_ENABLE (1 << 0)
4182#define VLV_EDP_PSR_RESET (1 << 1)
4183#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4184#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4185#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4186#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4187#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4188#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4189#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4190#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4191#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4192#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4193
4194#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4195#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4196#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4197#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4198#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4199#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4200
4201#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4202#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4203#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4204#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4205#define VLV_EDP_PSR_DISABLED (0 << 0)
4206#define VLV_EDP_PSR_INACTIVE (1 << 0)
4207#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4208#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4209#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4210#define VLV_EDP_PSR_EXIT (5 << 0)
4211#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4212#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4213
ed8546ac 4214/* HSW+ eDP PSR registers */
443a389f
VS
4215#define HSW_EDP_PSR_BASE 0x64800
4216#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4217#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4218#define EDP_PSR_ENABLE (1 << 31)
4219#define BDW_PSR_SINGLE_FRAME (1 << 30)
4220#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4221#define EDP_PSR_LINK_STANDBY (1 << 27)
4222#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4223#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4224#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4225#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4226#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4227#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4228#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4229#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4230#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4231#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4232#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4233#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4234#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4235#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4236#define EDP_PSR_TP1_TIME_500us (0 << 4)
4237#define EDP_PSR_TP1_TIME_100us (1 << 4)
4238#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4239#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4240#define EDP_PSR_IDLE_FRAME_SHIFT 0
4241
fc340442
DV
4242/* Bspec claims those aren't shifted but stay at 0x64800 */
4243#define EDP_PSR_IMR _MMIO(0x64834)
4244#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4245#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4246#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4247#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4248
f0f59a00 4249#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4250#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4251#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4252#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4253#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4254#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4255
f0f59a00 4256#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4257
861023e0 4258#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4259#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4260#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4261#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4262#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4263#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4264#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4265#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4266#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4267#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4268#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4269#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4270#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4271#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4272#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4273#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4274#define EDP_PSR_STATUS_COUNT_SHIFT 16
4275#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4276#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4277#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4278#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4279#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4280#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4281#define EDP_PSR_STATUS_IDLE_MASK 0xf
4282
f0f59a00 4283#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4284#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4285
62801bf6 4286#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4287#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4288#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4289#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4290#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4291#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4292#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4293
f0f59a00 4294#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4295#define EDP_PSR2_ENABLE (1 << 31)
4296#define EDP_SU_TRACK_ENABLE (1 << 30)
4297#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4298#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4299#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4300#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4301#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4302#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4303#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4304#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4305#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4306#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4307#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4308#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4309#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4310#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4311
bc18b4df
JRS
4312#define _PSR_EVENT_TRANS_A 0x60848
4313#define _PSR_EVENT_TRANS_B 0x61848
4314#define _PSR_EVENT_TRANS_C 0x62848
4315#define _PSR_EVENT_TRANS_D 0x63848
4316#define _PSR_EVENT_TRANS_EDP 0x6F848
4317#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4318#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4319#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4320#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4321#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4322#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4323#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4324#define PSR_EVENT_MEMORY_UP (1 << 10)
4325#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4326#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4327#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4328#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4329#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4330#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4331#define PSR_EVENT_VBI_ENABLE (1 << 2)
4332#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4333#define PSR_EVENT_PSR_DISABLE (1 << 0)
4334
861023e0 4335#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4336#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4337#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4338
585fb111 4339/* VGA port control */
f0f59a00
VS
4340#define ADPA _MMIO(0x61100)
4341#define PCH_ADPA _MMIO(0xe1100)
4342#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4343
5ee8ee86 4344#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4345#define ADPA_DAC_DISABLE 0
6102a8ee 4346#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4347#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4348#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4349#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4350#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4351#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4352#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4353#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4354#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4355#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4356#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4357#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4358#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4359#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4360#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4361#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4362#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4363#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4364#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4365#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4366#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4367#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4368#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4369#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4370#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4371#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4372#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4373#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4374#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4375#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4376#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4377#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4378#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4379#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4380#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4381#define ADPA_DPMS_MASK (~(3 << 10))
4382#define ADPA_DPMS_ON (0 << 10)
4383#define ADPA_DPMS_SUSPEND (1 << 10)
4384#define ADPA_DPMS_STANDBY (2 << 10)
4385#define ADPA_DPMS_OFF (3 << 10)
585fb111 4386
939fe4d7 4387
585fb111 4388/* Hotplug control (945+ only) */
f0f59a00 4389#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4390#define PORTB_HOTPLUG_INT_EN (1 << 29)
4391#define PORTC_HOTPLUG_INT_EN (1 << 28)
4392#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4393#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4394#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4395#define TV_HOTPLUG_INT_EN (1 << 18)
4396#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4397#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4398 PORTC_HOTPLUG_INT_EN | \
4399 PORTD_HOTPLUG_INT_EN | \
4400 SDVOC_HOTPLUG_INT_EN | \
4401 SDVOB_HOTPLUG_INT_EN | \
4402 CRT_HOTPLUG_INT_EN)
585fb111 4403#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4404#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4405/* must use period 64 on GM45 according to docs */
4406#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4407#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4408#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4409#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4410#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4411#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4412#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4413#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4414#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4415#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4416#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4417#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4418
f0f59a00 4419#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4420/*
0780cd36 4421 * HDMI/DP bits are g4x+
0ce99f74
DV
4422 *
4423 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4424 * Please check the detailed lore in the commit message for for experimental
4425 * evidence.
4426 */
0780cd36
VS
4427/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4428#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4429#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4430#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4431/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4432#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4433#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4434#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4435#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4436#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4437#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4438#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4439#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4440#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4441#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4442#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4443#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4444/* CRT/TV common between gen3+ */
585fb111
JB
4445#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4446#define TV_HOTPLUG_INT_STATUS (1 << 10)
4447#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4448#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4449#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4450#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4451#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4452#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4453#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4454#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4455
084b612e
CW
4456/* SDVO is different across gen3/4 */
4457#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4458#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4459/*
4460 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4461 * since reality corrobates that they're the same as on gen3. But keep these
4462 * bits here (and the comment!) to help any other lost wanderers back onto the
4463 * right tracks.
4464 */
084b612e
CW
4465#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4466#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4467#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4468#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4469#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4470 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4471 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4472 PORTB_HOTPLUG_INT_STATUS | \
4473 PORTC_HOTPLUG_INT_STATUS | \
4474 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4475
4476#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4477 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4478 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4479 PORTB_HOTPLUG_INT_STATUS | \
4480 PORTC_HOTPLUG_INT_STATUS | \
4481 PORTD_HOTPLUG_INT_STATUS)
585fb111 4482
c20cd312
PZ
4483/* SDVO and HDMI port control.
4484 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4485#define _GEN3_SDVOB 0x61140
4486#define _GEN3_SDVOC 0x61160
4487#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4488#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4489#define GEN4_HDMIB GEN3_SDVOB
4490#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4491#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4492#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4493#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4494#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4495#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4496#define PCH_HDMIC _MMIO(0xe1150)
4497#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4498
f0f59a00 4499#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4500#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4501#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4502#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4503#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4504#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4505#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4506#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4507
c20cd312
PZ
4508/* Gen 3 SDVO bits: */
4509#define SDVO_ENABLE (1 << 31)
76203467 4510#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4511#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4512#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4513#define SDVO_STALL_SELECT (1 << 29)
4514#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4515/*
585fb111 4516 * 915G/GM SDVO pixel multiplier.
585fb111 4517 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4518 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4519 */
c20cd312 4520#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4521#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4522#define SDVO_PHASE_SELECT_MASK (15 << 19)
4523#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4524#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4525#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4526#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4527#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4528#define SDVO_DETECTED (1 << 2)
585fb111 4529/* Bits to be preserved when writing */
c20cd312
PZ
4530#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4531 SDVO_INTERRUPT_ENABLE)
4532#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4533
4534/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4535#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4536#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4537#define SDVO_ENCODING_SDVO (0 << 10)
4538#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4539#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4540#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4541#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4542#define SDVO_AUDIO_ENABLE (1 << 6)
4543/* VSYNC/HSYNC bits new with 965, default is to be set */
4544#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4545#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4546
4547/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4548#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4549#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4550
4551/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4552#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4553#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4554#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4555
44f37d1f 4556/* CHV SDVO/HDMI bits: */
76203467 4557#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4558#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4559#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4560
585fb111
JB
4561
4562/* DVO port control */
f0f59a00
VS
4563#define _DVOA 0x61120
4564#define DVOA _MMIO(_DVOA)
4565#define _DVOB 0x61140
4566#define DVOB _MMIO(_DVOB)
4567#define _DVOC 0x61160
4568#define DVOC _MMIO(_DVOC)
585fb111 4569#define DVO_ENABLE (1 << 31)
b45a2588
VS
4570#define DVO_PIPE_SEL_SHIFT 30
4571#define DVO_PIPE_SEL_MASK (1 << 30)
4572#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4573#define DVO_PIPE_STALL_UNUSED (0 << 28)
4574#define DVO_PIPE_STALL (1 << 28)
4575#define DVO_PIPE_STALL_TV (2 << 28)
4576#define DVO_PIPE_STALL_MASK (3 << 28)
4577#define DVO_USE_VGA_SYNC (1 << 15)
4578#define DVO_DATA_ORDER_I740 (0 << 14)
4579#define DVO_DATA_ORDER_FP (1 << 14)
4580#define DVO_VSYNC_DISABLE (1 << 11)
4581#define DVO_HSYNC_DISABLE (1 << 10)
4582#define DVO_VSYNC_TRISTATE (1 << 9)
4583#define DVO_HSYNC_TRISTATE (1 << 8)
4584#define DVO_BORDER_ENABLE (1 << 7)
4585#define DVO_DATA_ORDER_GBRG (1 << 6)
4586#define DVO_DATA_ORDER_RGGB (0 << 6)
4587#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4588#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4589#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4590#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4591#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4592#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4593#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4594#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4595#define DVOA_SRCDIM _MMIO(0x61124)
4596#define DVOB_SRCDIM _MMIO(0x61144)
4597#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4598#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4599#define DVO_SRCDIM_VERTICAL_SHIFT 0
4600
4601/* LVDS port control */
f0f59a00 4602#define LVDS _MMIO(0x61180)
585fb111
JB
4603/*
4604 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4605 * the DPLL semantics change when the LVDS is assigned to that pipe.
4606 */
4607#define LVDS_PORT_EN (1 << 31)
4608/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4609#define LVDS_PIPE_SEL_SHIFT 30
4610#define LVDS_PIPE_SEL_MASK (1 << 30)
4611#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4612#define LVDS_PIPE_SEL_SHIFT_CPT 29
4613#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4614#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4615/* LVDS dithering flag on 965/g4x platform */
4616#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4617/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4618#define LVDS_VSYNC_POLARITY (1 << 21)
4619#define LVDS_HSYNC_POLARITY (1 << 20)
4620
a3e17eb8
ZY
4621/* Enable border for unscaled (or aspect-scaled) display */
4622#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4623/*
4624 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4625 * pixel.
4626 */
4627#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4628#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4629#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4630/*
4631 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4632 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4633 * on.
4634 */
4635#define LVDS_A3_POWER_MASK (3 << 6)
4636#define LVDS_A3_POWER_DOWN (0 << 6)
4637#define LVDS_A3_POWER_UP (3 << 6)
4638/*
4639 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4640 * is set.
4641 */
4642#define LVDS_CLKB_POWER_MASK (3 << 4)
4643#define LVDS_CLKB_POWER_DOWN (0 << 4)
4644#define LVDS_CLKB_POWER_UP (3 << 4)
4645/*
4646 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4647 * setting for whether we are in dual-channel mode. The B3 pair will
4648 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4649 */
4650#define LVDS_B0B3_POWER_MASK (3 << 2)
4651#define LVDS_B0B3_POWER_DOWN (0 << 2)
4652#define LVDS_B0B3_POWER_UP (3 << 2)
4653
3c17fe4b 4654/* Video Data Island Packet control */
f0f59a00 4655#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4656/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4657 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4658 * of the infoframe structure specified by CEA-861. */
4659#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4660#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4661#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4662/* Pre HSW: */
3c17fe4b 4663#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4664#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4665#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4666#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4667#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4668#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4669#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4670#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4671#define VIDEO_DIP_SELECT_AVI (0 << 19)
4672#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4673#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4674#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4675#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4676#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4677#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4678#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4679/* HSW and later: */
0dd87d20
PZ
4680#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4681#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4682#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4683#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4684#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4685#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4686
7af2be6d
AS
4687#define DRM_DIP_ENABLE (1 << 28)
4688#define PSR_VSC_BIT_7_SET (1 << 27)
4689#define VSC_SELECT_MASK (0x3 << 26)
4690#define VSC_SELECT_SHIFT 26
4691#define VSC_DIP_HW_HEA_DATA (0 << 26)
4692#define VSC_DIP_HW_HEA_SW_DATA (1 << 26)
4693#define VSC_DIP_HW_DATA_SW_HEA (2 << 26)
4694#define VSC_DIP_SW_HEA_DATA (3 << 26)
4695#define VDIP_ENABLE_PPS (1 << 24)
4696
585fb111 4697/* Panel power sequencing */
44cb734c
ID
4698#define PPS_BASE 0x61200
4699#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4700#define PCH_PPS_BASE 0xC7200
4701
4702#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4703 PPS_BASE + (reg) + \
4704 (pps_idx) * 0x100)
4705
4706#define _PP_STATUS 0x61200
4707#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4708#define PP_ON (1 << 31)
585fb111
JB
4709/*
4710 * Indicates that all dependencies of the panel are on:
4711 *
4712 * - PLL enabled
4713 * - pipe enabled
4714 * - LVDS/DVOB/DVOC on
4715 */
44cb734c
ID
4716#define PP_READY (1 << 30)
4717#define PP_SEQUENCE_NONE (0 << 28)
4718#define PP_SEQUENCE_POWER_UP (1 << 28)
4719#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4720#define PP_SEQUENCE_MASK (3 << 28)
4721#define PP_SEQUENCE_SHIFT 28
4722#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4723#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4724#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4725#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4726#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4727#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4728#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4729#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4730#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4731#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4732#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4733
4734#define _PP_CONTROL 0x61204
4735#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4736#define PANEL_UNLOCK_REGS (0xabcd << 16)
4737#define PANEL_UNLOCK_MASK (0xffff << 16)
4738#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4739#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4740#define EDP_FORCE_VDD (1 << 3)
4741#define EDP_BLC_ENABLE (1 << 2)
4742#define PANEL_POWER_RESET (1 << 1)
4743#define PANEL_POWER_OFF (0 << 0)
4744#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4745
4746#define _PP_ON_DELAYS 0x61208
4747#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4748#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4749#define PANEL_PORT_SELECT_MASK (3 << 30)
4750#define PANEL_PORT_SELECT_LVDS (0 << 30)
4751#define PANEL_PORT_SELECT_DPA (1 << 30)
4752#define PANEL_PORT_SELECT_DPC (2 << 30)
4753#define PANEL_PORT_SELECT_DPD (3 << 30)
4754#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4755#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4756#define PANEL_POWER_UP_DELAY_SHIFT 16
4757#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4758#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4759
4760#define _PP_OFF_DELAYS 0x6120C
4761#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4762#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4763#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4764#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4765#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4766
4767#define _PP_DIVISOR 0x61210
4768#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4769#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4770#define PP_REFERENCE_DIVIDER_SHIFT 8
4771#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4772#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4773
4774/* Panel fitting */
f0f59a00 4775#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4776#define PFIT_ENABLE (1 << 31)
4777#define PFIT_PIPE_MASK (3 << 29)
4778#define PFIT_PIPE_SHIFT 29
4779#define VERT_INTERP_DISABLE (0 << 10)
4780#define VERT_INTERP_BILINEAR (1 << 10)
4781#define VERT_INTERP_MASK (3 << 10)
4782#define VERT_AUTO_SCALE (1 << 9)
4783#define HORIZ_INTERP_DISABLE (0 << 6)
4784#define HORIZ_INTERP_BILINEAR (1 << 6)
4785#define HORIZ_INTERP_MASK (3 << 6)
4786#define HORIZ_AUTO_SCALE (1 << 5)
4787#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4788#define PFIT_FILTER_FUZZY (0 << 24)
4789#define PFIT_SCALING_AUTO (0 << 26)
4790#define PFIT_SCALING_PROGRAMMED (1 << 26)
4791#define PFIT_SCALING_PILLAR (2 << 26)
4792#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4793#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4794/* Pre-965 */
4795#define PFIT_VERT_SCALE_SHIFT 20
4796#define PFIT_VERT_SCALE_MASK 0xfff00000
4797#define PFIT_HORIZ_SCALE_SHIFT 4
4798#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4799/* 965+ */
4800#define PFIT_VERT_SCALE_SHIFT_965 16
4801#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4802#define PFIT_HORIZ_SCALE_SHIFT_965 0
4803#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4804
f0f59a00 4805#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4806
5c969aa7
DL
4807#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4808#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4809#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4810 _VLV_BLC_PWM_CTL2_B)
07bf139b 4811
5c969aa7
DL
4812#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4813#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4814#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4815 _VLV_BLC_PWM_CTL_B)
07bf139b 4816
5c969aa7
DL
4817#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4818#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4819#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4820 _VLV_BLC_HIST_CTL_B)
07bf139b 4821
585fb111 4822/* Backlight control */
f0f59a00 4823#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4824#define BLM_PWM_ENABLE (1 << 31)
4825#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4826#define BLM_PIPE_SELECT (1 << 29)
4827#define BLM_PIPE_SELECT_IVB (3 << 29)
4828#define BLM_PIPE_A (0 << 29)
4829#define BLM_PIPE_B (1 << 29)
4830#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4831#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4832#define BLM_TRANSCODER_B BLM_PIPE_B
4833#define BLM_TRANSCODER_C BLM_PIPE_C
4834#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4835#define BLM_PIPE(pipe) ((pipe) << 29)
4836#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4837#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4838#define BLM_PHASE_IN_ENABLE (1 << 25)
4839#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4840#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4841#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4842#define BLM_PHASE_IN_COUNT_SHIFT (8)
4843#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4844#define BLM_PHASE_IN_INCR_SHIFT (0)
4845#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4846#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4847/*
4848 * This is the most significant 15 bits of the number of backlight cycles in a
4849 * complete cycle of the modulated backlight control.
4850 *
4851 * The actual value is this field multiplied by two.
4852 */
7cf41601
DV
4853#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4854#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4855#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4856/*
4857 * This is the number of cycles out of the backlight modulation cycle for which
4858 * the backlight is on.
4859 *
4860 * This field must be no greater than the number of cycles in the complete
4861 * backlight modulation cycle.
4862 */
4863#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4864#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4865#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4866#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4867
f0f59a00 4868#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4869#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4870
7cf41601
DV
4871/* New registers for PCH-split platforms. Safe where new bits show up, the
4872 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4873#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4874#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4875
f0f59a00 4876#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4877
7cf41601
DV
4878/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4879 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4880#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4881#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4882#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4883#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4884#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4885
f0f59a00 4886#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4887#define UTIL_PIN_ENABLE (1 << 31)
4888
022e4e52
SK
4889#define UTIL_PIN_PIPE(x) ((x) << 29)
4890#define UTIL_PIN_PIPE_MASK (3 << 29)
4891#define UTIL_PIN_MODE_PWM (1 << 24)
4892#define UTIL_PIN_MODE_MASK (0xf << 24)
4893#define UTIL_PIN_POLARITY (1 << 22)
4894
0fb890c0 4895/* BXT backlight register definition. */
022e4e52 4896#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4897#define BXT_BLC_PWM_ENABLE (1 << 31)
4898#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4899#define _BXT_BLC_PWM_FREQ1 0xC8254
4900#define _BXT_BLC_PWM_DUTY1 0xC8258
4901
4902#define _BXT_BLC_PWM_CTL2 0xC8350
4903#define _BXT_BLC_PWM_FREQ2 0xC8354
4904#define _BXT_BLC_PWM_DUTY2 0xC8358
4905
f0f59a00 4906#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4907 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4908#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4909 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4910#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4911 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4912
f0f59a00 4913#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4914#define PCH_GTC_ENABLE (1 << 31)
4915
585fb111 4916/* TV port control */
f0f59a00 4917#define TV_CTL _MMIO(0x68000)
646b4269 4918/* Enables the TV encoder */
585fb111 4919# define TV_ENC_ENABLE (1 << 31)
646b4269 4920/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4921# define TV_ENC_PIPE_SEL_SHIFT 30
4922# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4923# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4924/* Outputs composite video (DAC A only) */
585fb111 4925# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4926/* Outputs SVideo video (DAC B/C) */
585fb111 4927# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4928/* Outputs Component video (DAC A/B/C) */
585fb111 4929# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4930/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4931# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4932# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4933/* Enables slow sync generation (945GM only) */
585fb111 4934# define TV_SLOW_SYNC (1 << 20)
646b4269 4935/* Selects 4x oversampling for 480i and 576p */
585fb111 4936# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4937/* Selects 2x oversampling for 720p and 1080i */
585fb111 4938# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4939/* Selects no oversampling for 1080p */
585fb111 4940# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4941/* Selects 8x oversampling */
585fb111 4942# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4943/* Selects progressive mode rather than interlaced */
585fb111 4944# define TV_PROGRESSIVE (1 << 17)
646b4269 4945/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4946# define TV_PAL_BURST (1 << 16)
646b4269 4947/* Field for setting delay of Y compared to C */
585fb111 4948# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4949/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4950# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4951/*
585fb111
JB
4952 * Enables a fix for the 915GM only.
4953 *
4954 * Not sure what it does.
4955 */
4956# define TV_ENC_C0_FIX (1 << 10)
646b4269 4957/* Bits that must be preserved by software */
d2d9f232 4958# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4959# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4960/* Read-only state that reports all features enabled */
585fb111 4961# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4962/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4963# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4964/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4965# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4966/* Normal operation */
585fb111 4967# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4968/* Encoder test pattern 1 - combo pattern */
585fb111 4969# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4970/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4971# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4972/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4973# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4974/* Encoder test pattern 4 - random noise */
585fb111 4975# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4976/* Encoder test pattern 5 - linear color ramps */
585fb111 4977# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4978/*
585fb111
JB
4979 * This test mode forces the DACs to 50% of full output.
4980 *
4981 * This is used for load detection in combination with TVDAC_SENSE_MASK
4982 */
4983# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4984# define TV_TEST_MODE_MASK (7 << 0)
4985
f0f59a00 4986#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4987# define TV_DAC_SAVE 0x00ffff00
646b4269 4988/*
585fb111
JB
4989 * Reports that DAC state change logic has reported change (RO).
4990 *
4991 * This gets cleared when TV_DAC_STATE_EN is cleared
4992*/
4993# define TVDAC_STATE_CHG (1 << 31)
4994# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4995/* Reports that DAC A voltage is above the detect threshold */
585fb111 4996# define TVDAC_A_SENSE (1 << 30)
646b4269 4997/* Reports that DAC B voltage is above the detect threshold */
585fb111 4998# define TVDAC_B_SENSE (1 << 29)
646b4269 4999/* Reports that DAC C voltage is above the detect threshold */
585fb111 5000# define TVDAC_C_SENSE (1 << 28)
646b4269 5001/*
585fb111
JB
5002 * Enables DAC state detection logic, for load-based TV detection.
5003 *
5004 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5005 * to off, for load detection to work.
5006 */
5007# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 5008/* Sets the DAC A sense value to high */
585fb111 5009# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 5010/* Sets the DAC B sense value to high */
585fb111 5011# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 5012/* Sets the DAC C sense value to high */
585fb111 5013# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 5014/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 5015# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 5016/* Sets the slew rate. Must be preserved in software */
585fb111
JB
5017# define ENC_TVDAC_SLEW_FAST (1 << 6)
5018# define DAC_A_1_3_V (0 << 4)
5019# define DAC_A_1_1_V (1 << 4)
5020# define DAC_A_0_7_V (2 << 4)
cb66c692 5021# define DAC_A_MASK (3 << 4)
585fb111
JB
5022# define DAC_B_1_3_V (0 << 2)
5023# define DAC_B_1_1_V (1 << 2)
5024# define DAC_B_0_7_V (2 << 2)
cb66c692 5025# define DAC_B_MASK (3 << 2)
585fb111
JB
5026# define DAC_C_1_3_V (0 << 0)
5027# define DAC_C_1_1_V (1 << 0)
5028# define DAC_C_0_7_V (2 << 0)
cb66c692 5029# define DAC_C_MASK (3 << 0)
585fb111 5030
646b4269 5031/*
585fb111
JB
5032 * CSC coefficients are stored in a floating point format with 9 bits of
5033 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5034 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5035 * -1 (0x3) being the only legal negative value.
5036 */
f0f59a00 5037#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
5038# define TV_RY_MASK 0x07ff0000
5039# define TV_RY_SHIFT 16
5040# define TV_GY_MASK 0x00000fff
5041# define TV_GY_SHIFT 0
5042
f0f59a00 5043#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5044# define TV_BY_MASK 0x07ff0000
5045# define TV_BY_SHIFT 16
646b4269 5046/*
585fb111
JB
5047 * Y attenuation for component video.
5048 *
5049 * Stored in 1.9 fixed point.
5050 */
5051# define TV_AY_MASK 0x000003ff
5052# define TV_AY_SHIFT 0
5053
f0f59a00 5054#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5055# define TV_RU_MASK 0x07ff0000
5056# define TV_RU_SHIFT 16
5057# define TV_GU_MASK 0x000007ff
5058# define TV_GU_SHIFT 0
5059
f0f59a00 5060#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5061# define TV_BU_MASK 0x07ff0000
5062# define TV_BU_SHIFT 16
646b4269 5063/*
585fb111
JB
5064 * U attenuation for component video.
5065 *
5066 * Stored in 1.9 fixed point.
5067 */
5068# define TV_AU_MASK 0x000003ff
5069# define TV_AU_SHIFT 0
5070
f0f59a00 5071#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5072# define TV_RV_MASK 0x0fff0000
5073# define TV_RV_SHIFT 16
5074# define TV_GV_MASK 0x000007ff
5075# define TV_GV_SHIFT 0
5076
f0f59a00 5077#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5078# define TV_BV_MASK 0x07ff0000
5079# define TV_BV_SHIFT 16
646b4269 5080/*
585fb111
JB
5081 * V attenuation for component video.
5082 *
5083 * Stored in 1.9 fixed point.
5084 */
5085# define TV_AV_MASK 0x000007ff
5086# define TV_AV_SHIFT 0
5087
f0f59a00 5088#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5089/* 2s-complement brightness adjustment */
585fb111
JB
5090# define TV_BRIGHTNESS_MASK 0xff000000
5091# define TV_BRIGHTNESS_SHIFT 24
646b4269 5092/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5093# define TV_CONTRAST_MASK 0x00ff0000
5094# define TV_CONTRAST_SHIFT 16
646b4269 5095/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5096# define TV_SATURATION_MASK 0x0000ff00
5097# define TV_SATURATION_SHIFT 8
646b4269 5098/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5099# define TV_HUE_MASK 0x000000ff
5100# define TV_HUE_SHIFT 0
5101
f0f59a00 5102#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5103/* Controls the DAC level for black */
585fb111
JB
5104# define TV_BLACK_LEVEL_MASK 0x01ff0000
5105# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5106/* Controls the DAC level for blanking */
585fb111
JB
5107# define TV_BLANK_LEVEL_MASK 0x000001ff
5108# define TV_BLANK_LEVEL_SHIFT 0
5109
f0f59a00 5110#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5111/* Number of pixels in the hsync. */
585fb111
JB
5112# define TV_HSYNC_END_MASK 0x1fff0000
5113# define TV_HSYNC_END_SHIFT 16
646b4269 5114/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5115# define TV_HTOTAL_MASK 0x00001fff
5116# define TV_HTOTAL_SHIFT 0
5117
f0f59a00 5118#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5119/* Enables the colorburst (needed for non-component color) */
585fb111 5120# define TV_BURST_ENA (1 << 31)
646b4269 5121/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5122# define TV_HBURST_START_SHIFT 16
5123# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5124/* Length of the colorburst */
585fb111
JB
5125# define TV_HBURST_LEN_SHIFT 0
5126# define TV_HBURST_LEN_MASK 0x0001fff
5127
f0f59a00 5128#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5129/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5130# define TV_HBLANK_END_SHIFT 16
5131# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5132/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5133# define TV_HBLANK_START_SHIFT 0
5134# define TV_HBLANK_START_MASK 0x0001fff
5135
f0f59a00 5136#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5137/* XXX */
585fb111
JB
5138# define TV_NBR_END_SHIFT 16
5139# define TV_NBR_END_MASK 0x07ff0000
646b4269 5140/* XXX */
585fb111
JB
5141# define TV_VI_END_F1_SHIFT 8
5142# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5143/* XXX */
585fb111
JB
5144# define TV_VI_END_F2_SHIFT 0
5145# define TV_VI_END_F2_MASK 0x0000003f
5146
f0f59a00 5147#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5148/* Length of vsync, in half lines */
585fb111
JB
5149# define TV_VSYNC_LEN_MASK 0x07ff0000
5150# define TV_VSYNC_LEN_SHIFT 16
646b4269 5151/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5152 * number of half lines.
5153 */
5154# define TV_VSYNC_START_F1_MASK 0x00007f00
5155# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5156/*
585fb111
JB
5157 * Offset of the start of vsync in field 2, measured in one less than the
5158 * number of half lines.
5159 */
5160# define TV_VSYNC_START_F2_MASK 0x0000007f
5161# define TV_VSYNC_START_F2_SHIFT 0
5162
f0f59a00 5163#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5164/* Enables generation of the equalization signal */
585fb111 5165# define TV_EQUAL_ENA (1 << 31)
646b4269 5166/* Length of vsync, in half lines */
585fb111
JB
5167# define TV_VEQ_LEN_MASK 0x007f0000
5168# define TV_VEQ_LEN_SHIFT 16
646b4269 5169/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5170 * the number of half lines.
5171 */
5172# define TV_VEQ_START_F1_MASK 0x0007f00
5173# define TV_VEQ_START_F1_SHIFT 8
646b4269 5174/*
585fb111
JB
5175 * Offset of the start of equalization in field 2, measured in one less than
5176 * the number of half lines.
5177 */
5178# define TV_VEQ_START_F2_MASK 0x000007f
5179# define TV_VEQ_START_F2_SHIFT 0
5180
f0f59a00 5181#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5182/*
585fb111
JB
5183 * Offset to start of vertical colorburst, measured in one less than the
5184 * number of lines from vertical start.
5185 */
5186# define TV_VBURST_START_F1_MASK 0x003f0000
5187# define TV_VBURST_START_F1_SHIFT 16
646b4269 5188/*
585fb111
JB
5189 * Offset to the end of vertical colorburst, measured in one less than the
5190 * number of lines from the start of NBR.
5191 */
5192# define TV_VBURST_END_F1_MASK 0x000000ff
5193# define TV_VBURST_END_F1_SHIFT 0
5194
f0f59a00 5195#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5196/*
585fb111
JB
5197 * Offset to start of vertical colorburst, measured in one less than the
5198 * number of lines from vertical start.
5199 */
5200# define TV_VBURST_START_F2_MASK 0x003f0000
5201# define TV_VBURST_START_F2_SHIFT 16
646b4269 5202/*
585fb111
JB
5203 * Offset to the end of vertical colorburst, measured in one less than the
5204 * number of lines from the start of NBR.
5205 */
5206# define TV_VBURST_END_F2_MASK 0x000000ff
5207# define TV_VBURST_END_F2_SHIFT 0
5208
f0f59a00 5209#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5210/*
585fb111
JB
5211 * Offset to start of vertical colorburst, measured in one less than the
5212 * number of lines from vertical start.
5213 */
5214# define TV_VBURST_START_F3_MASK 0x003f0000
5215# define TV_VBURST_START_F3_SHIFT 16
646b4269 5216/*
585fb111
JB
5217 * Offset to the end of vertical colorburst, measured in one less than the
5218 * number of lines from the start of NBR.
5219 */
5220# define TV_VBURST_END_F3_MASK 0x000000ff
5221# define TV_VBURST_END_F3_SHIFT 0
5222
f0f59a00 5223#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5224/*
585fb111
JB
5225 * Offset to start of vertical colorburst, measured in one less than the
5226 * number of lines from vertical start.
5227 */
5228# define TV_VBURST_START_F4_MASK 0x003f0000
5229# define TV_VBURST_START_F4_SHIFT 16
646b4269 5230/*
585fb111
JB
5231 * Offset to the end of vertical colorburst, measured in one less than the
5232 * number of lines from the start of NBR.
5233 */
5234# define TV_VBURST_END_F4_MASK 0x000000ff
5235# define TV_VBURST_END_F4_SHIFT 0
5236
f0f59a00 5237#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5238/* Turns on the first subcarrier phase generation DDA */
585fb111 5239# define TV_SC_DDA1_EN (1 << 31)
646b4269 5240/* Turns on the first subcarrier phase generation DDA */
585fb111 5241# define TV_SC_DDA2_EN (1 << 30)
646b4269 5242/* Turns on the first subcarrier phase generation DDA */
585fb111 5243# define TV_SC_DDA3_EN (1 << 29)
646b4269 5244/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5245# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5246/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5247# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5248/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5249# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5250/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5251# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5252/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5253# define TV_BURST_LEVEL_MASK 0x00ff0000
5254# define TV_BURST_LEVEL_SHIFT 16
646b4269 5255/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5256# define TV_SCDDA1_INC_MASK 0x00000fff
5257# define TV_SCDDA1_INC_SHIFT 0
5258
f0f59a00 5259#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5260/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5261# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5262# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5263/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5264# define TV_SCDDA2_INC_MASK 0x00007fff
5265# define TV_SCDDA2_INC_SHIFT 0
5266
f0f59a00 5267#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5268/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5269# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5270# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5271/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5272# define TV_SCDDA3_INC_MASK 0x00007fff
5273# define TV_SCDDA3_INC_SHIFT 0
5274
f0f59a00 5275#define TV_WIN_POS _MMIO(0x68070)
646b4269 5276/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5277# define TV_XPOS_MASK 0x1fff0000
5278# define TV_XPOS_SHIFT 16
646b4269 5279/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5280# define TV_YPOS_MASK 0x00000fff
5281# define TV_YPOS_SHIFT 0
5282
f0f59a00 5283#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5284/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5285# define TV_XSIZE_MASK 0x1fff0000
5286# define TV_XSIZE_SHIFT 16
646b4269 5287/*
585fb111
JB
5288 * Vertical size of the display window, measured in pixels.
5289 *
5290 * Must be even for interlaced modes.
5291 */
5292# define TV_YSIZE_MASK 0x00000fff
5293# define TV_YSIZE_SHIFT 0
5294
f0f59a00 5295#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5296/*
585fb111
JB
5297 * Enables automatic scaling calculation.
5298 *
5299 * If set, the rest of the registers are ignored, and the calculated values can
5300 * be read back from the register.
5301 */
5302# define TV_AUTO_SCALE (1 << 31)
646b4269 5303/*
585fb111
JB
5304 * Disables the vertical filter.
5305 *
5306 * This is required on modes more than 1024 pixels wide */
5307# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5308/* Enables adaptive vertical filtering */
585fb111
JB
5309# define TV_VADAPT (1 << 28)
5310# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5311/* Selects the least adaptive vertical filtering mode */
585fb111 5312# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5313/* Selects the moderately adaptive vertical filtering mode */
585fb111 5314# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5315/* Selects the most adaptive vertical filtering mode */
585fb111 5316# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5317/*
585fb111
JB
5318 * Sets the horizontal scaling factor.
5319 *
5320 * This should be the fractional part of the horizontal scaling factor divided
5321 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5322 *
5323 * (src width - 1) / ((oversample * dest width) - 1)
5324 */
5325# define TV_HSCALE_FRAC_MASK 0x00003fff
5326# define TV_HSCALE_FRAC_SHIFT 0
5327
f0f59a00 5328#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5329/*
585fb111
JB
5330 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5331 *
5332 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5333 */
5334# define TV_VSCALE_INT_MASK 0x00038000
5335# define TV_VSCALE_INT_SHIFT 15
646b4269 5336/*
585fb111
JB
5337 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5338 *
5339 * \sa TV_VSCALE_INT_MASK
5340 */
5341# define TV_VSCALE_FRAC_MASK 0x00007fff
5342# define TV_VSCALE_FRAC_SHIFT 0
5343
f0f59a00 5344#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5345/*
585fb111
JB
5346 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5347 *
5348 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5349 *
5350 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5351 */
5352# define TV_VSCALE_IP_INT_MASK 0x00038000
5353# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5354/*
585fb111
JB
5355 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5356 *
5357 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5358 *
5359 * \sa TV_VSCALE_IP_INT_MASK
5360 */
5361# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5362# define TV_VSCALE_IP_FRAC_SHIFT 0
5363
f0f59a00 5364#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5365# define TV_CC_ENABLE (1 << 31)
646b4269 5366/*
585fb111
JB
5367 * Specifies which field to send the CC data in.
5368 *
5369 * CC data is usually sent in field 0.
5370 */
5371# define TV_CC_FID_MASK (1 << 27)
5372# define TV_CC_FID_SHIFT 27
646b4269 5373/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5374# define TV_CC_HOFF_MASK 0x03ff0000
5375# define TV_CC_HOFF_SHIFT 16
646b4269 5376/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5377# define TV_CC_LINE_MASK 0x0000003f
5378# define TV_CC_LINE_SHIFT 0
5379
f0f59a00 5380#define TV_CC_DATA _MMIO(0x68094)
585fb111 5381# define TV_CC_RDY (1 << 31)
646b4269 5382/* Second word of CC data to be transmitted. */
585fb111
JB
5383# define TV_CC_DATA_2_MASK 0x007f0000
5384# define TV_CC_DATA_2_SHIFT 16
646b4269 5385/* First word of CC data to be transmitted. */
585fb111
JB
5386# define TV_CC_DATA_1_MASK 0x0000007f
5387# define TV_CC_DATA_1_SHIFT 0
5388
f0f59a00
VS
5389#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5390#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5391#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5392#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5393
040d87f1 5394/* Display Port */
f0f59a00
VS
5395#define DP_A _MMIO(0x64000) /* eDP */
5396#define DP_B _MMIO(0x64100)
5397#define DP_C _MMIO(0x64200)
5398#define DP_D _MMIO(0x64300)
040d87f1 5399
f0f59a00
VS
5400#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5401#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5402#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5403
040d87f1 5404#define DP_PORT_EN (1 << 31)
59b74c49
VS
5405#define DP_PIPE_SEL_SHIFT 30
5406#define DP_PIPE_SEL_MASK (1 << 30)
5407#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5408#define DP_PIPE_SEL_SHIFT_IVB 29
5409#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5410#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5411#define DP_PIPE_SEL_SHIFT_CHV 16
5412#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5413#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5414
040d87f1
KP
5415/* Link training mode - select a suitable mode for each stage */
5416#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5417#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5418#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5419#define DP_LINK_TRAIN_OFF (3 << 28)
5420#define DP_LINK_TRAIN_MASK (3 << 28)
5421#define DP_LINK_TRAIN_SHIFT 28
5422
8db9d77b
ZW
5423/* CPT Link training mode */
5424#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5425#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5426#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5427#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5428#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5429#define DP_LINK_TRAIN_SHIFT_CPT 8
5430
040d87f1
KP
5431/* Signal voltages. These are mostly controlled by the other end */
5432#define DP_VOLTAGE_0_4 (0 << 25)
5433#define DP_VOLTAGE_0_6 (1 << 25)
5434#define DP_VOLTAGE_0_8 (2 << 25)
5435#define DP_VOLTAGE_1_2 (3 << 25)
5436#define DP_VOLTAGE_MASK (7 << 25)
5437#define DP_VOLTAGE_SHIFT 25
5438
5439/* Signal pre-emphasis levels, like voltages, the other end tells us what
5440 * they want
5441 */
5442#define DP_PRE_EMPHASIS_0 (0 << 22)
5443#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5444#define DP_PRE_EMPHASIS_6 (2 << 22)
5445#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5446#define DP_PRE_EMPHASIS_MASK (7 << 22)
5447#define DP_PRE_EMPHASIS_SHIFT 22
5448
5449/* How many wires to use. I guess 3 was too hard */
17aa6be9 5450#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5451#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5452#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5453
5454/* Mystic DPCD version 1.1 special mode */
5455#define DP_ENHANCED_FRAMING (1 << 18)
5456
32f9d658
ZW
5457/* eDP */
5458#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5459#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5460#define DP_PLL_FREQ_MASK (3 << 16)
5461
646b4269 5462/* locked once port is enabled */
040d87f1
KP
5463#define DP_PORT_REVERSAL (1 << 15)
5464
32f9d658
ZW
5465/* eDP */
5466#define DP_PLL_ENABLE (1 << 14)
5467
646b4269 5468/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5469#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5470
5471#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5472#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5473
646b4269 5474/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5475#define DP_COLOR_RANGE_16_235 (1 << 8)
5476
646b4269 5477/* Turn on the audio link */
040d87f1
KP
5478#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5479
646b4269 5480/* vs and hs sync polarity */
040d87f1
KP
5481#define DP_SYNC_VS_HIGH (1 << 4)
5482#define DP_SYNC_HS_HIGH (1 << 3)
5483
646b4269 5484/* A fantasy */
040d87f1
KP
5485#define DP_DETECTED (1 << 2)
5486
646b4269 5487/* The aux channel provides a way to talk to the
040d87f1
KP
5488 * signal sink for DDC etc. Max packet size supported
5489 * is 20 bytes in each direction, hence the 5 fixed
5490 * data registers
5491 */
da00bdcf
VS
5492#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5493#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5494#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5495#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5496#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5497#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5498
5499#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5500#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5501#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5502#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5503#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5504#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5505
5506#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5507#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5508#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5509#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5510#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5511#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5512
5513#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5514#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5515#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5516#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5517#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5518#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5519
bb187e93
JA
5520#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5521#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5522#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5523#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5524#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5525#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5526
a324fcac
RV
5527#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5528#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5529#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5530#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5531#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5532#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5533
bdabdb63
VS
5534#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5535#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5536
5537#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5538#define DP_AUX_CH_CTL_DONE (1 << 30)
5539#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5540#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5541#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5542#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5543#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5544#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5545#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5546#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5547#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5548#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5549#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5550#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5551#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5552#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5553#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5554#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5555#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5556#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5557#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5558#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5559#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5560#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5561#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5562#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5563#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5564
5565/*
5566 * Computing GMCH M and N values for the Display Port link
5567 *
5568 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5569 *
5570 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5571 *
5572 * The GMCH value is used internally
5573 *
5574 * bytes_per_pixel is the number of bytes coming out of the plane,
5575 * which is after the LUTs, so we want the bytes for our color format.
5576 * For our current usage, this is always 3, one byte for R, G and B.
5577 */
e3b95f1e
DV
5578#define _PIPEA_DATA_M_G4X 0x70050
5579#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5580
5581/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5582#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5583#define TU_SIZE_SHIFT 25
a65851af 5584#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5585
a65851af
VS
5586#define DATA_LINK_M_N_MASK (0xffffff)
5587#define DATA_LINK_N_MAX (0x800000)
040d87f1 5588
e3b95f1e
DV
5589#define _PIPEA_DATA_N_G4X 0x70054
5590#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5591#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5592
5593/*
5594 * Computing Link M and N values for the Display Port link
5595 *
5596 * Link M / N = pixel_clock / ls_clk
5597 *
5598 * (the DP spec calls pixel_clock the 'strm_clk')
5599 *
5600 * The Link value is transmitted in the Main Stream
5601 * Attributes and VB-ID.
5602 */
5603
e3b95f1e
DV
5604#define _PIPEA_LINK_M_G4X 0x70060
5605#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5606#define PIPEA_DP_LINK_M_MASK (0xffffff)
5607
e3b95f1e
DV
5608#define _PIPEA_LINK_N_G4X 0x70064
5609#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5610#define PIPEA_DP_LINK_N_MASK (0xffffff)
5611
f0f59a00
VS
5612#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5613#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5614#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5615#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5616
585fb111
JB
5617/* Display & cursor control */
5618
5619/* Pipe A */
a57c774a 5620#define _PIPEADSL 0x70000
837ba00f
PZ
5621#define DSL_LINEMASK_GEN2 0x00000fff
5622#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5623#define _PIPEACONF 0x70008
5ee8ee86 5624#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5625#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5626#define PIPECONF_DOUBLE_WIDE (1 << 30)
5627#define I965_PIPECONF_ACTIVE (1 << 30)
5628#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5629#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5630#define PIPECONF_SINGLE_WIDE 0
5631#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5632#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5633#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5634#define PIPECONF_GAMMA (1 << 24)
5635#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5636#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5637#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5638/* Note that pre-gen3 does not support interlaced display directly. Panel
5639 * fitting must be disabled on pre-ilk for interlaced. */
5640#define PIPECONF_PROGRESSIVE (0 << 21)
5641#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5642#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5643#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5644#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5645/* Ironlake and later have a complete new set of values for interlaced. PFIT
5646 * means panel fitter required, PF means progressive fetch, DBL means power
5647 * saving pixel doubling. */
5648#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5649#define PIPECONF_INTERLACED_ILK (3 << 21)
5650#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5651#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5652#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5653#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5654#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5655#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5656#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5657#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5658#define PIPECONF_8BPC (0 << 5)
5659#define PIPECONF_10BPC (1 << 5)
5660#define PIPECONF_6BPC (2 << 5)
5661#define PIPECONF_12BPC (3 << 5)
5662#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5663#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5664#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5665#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5666#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5667#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5668#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5669#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5670#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5671#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5672#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5673#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5674#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5675#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5676#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5677#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5678#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5679#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5680#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5681#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5682#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5683#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5684#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5685#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5686#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5687#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5688#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5689#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5690#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5691#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5692#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5693#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5694#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5695#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5696#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5697#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5698#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5699#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5700#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5701#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5702#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5703#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5704#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5705#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5706#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5707#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5708#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5709#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5710#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5711#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5712#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5713#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5714#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5715
755e9019
ID
5716#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5717#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5718
84fd4f4e
RB
5719#define PIPE_A_OFFSET 0x70000
5720#define PIPE_B_OFFSET 0x71000
5721#define PIPE_C_OFFSET 0x72000
5722#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5723/*
5724 * There's actually no pipe EDP. Some pipe registers have
5725 * simply shifted from the pipe to the transcoder, while
5726 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5727 * to access such registers in transcoder EDP.
5728 */
5729#define PIPE_EDP_OFFSET 0x7f000
5730
f0f59a00 5731#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5732 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5733 dev_priv->info.display_mmio_offset)
a57c774a 5734
f0f59a00
VS
5735#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5736#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5737#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5738#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5739#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5740
756f85cf
PZ
5741#define _PIPE_MISC_A 0x70030
5742#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5743#define PIPEMISC_YUV420_ENABLE (1 << 27)
5744#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5745#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5746#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5747#define PIPEMISC_DITHER_8_BPC (0 << 5)
5748#define PIPEMISC_DITHER_10_BPC (1 << 5)
5749#define PIPEMISC_DITHER_6_BPC (2 << 5)
5750#define PIPEMISC_DITHER_12_BPC (3 << 5)
5751#define PIPEMISC_DITHER_ENABLE (1 << 4)
5752#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5753#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5754#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5755
f0f59a00 5756#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5757#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5758#define PIPEB_HLINE_INT_EN (1 << 28)
5759#define PIPEB_VBLANK_INT_EN (1 << 27)
5760#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5761#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5762#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5763#define PIPE_PSR_INT_EN (1 << 22)
5764#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5765#define PIPEA_HLINE_INT_EN (1 << 20)
5766#define PIPEA_VBLANK_INT_EN (1 << 19)
5767#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5768#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5769#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5770#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5771#define PIPEC_HLINE_INT_EN (1 << 12)
5772#define PIPEC_VBLANK_INT_EN (1 << 11)
5773#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5774#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5775#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5776
f0f59a00 5777#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5778#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5779#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5780#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5781#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5782#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5783#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5784#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5785#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5786#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5787#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5788#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5789#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5790#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5791#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5792#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5793#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5794#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5795#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5796#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5797#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5798#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5799#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5800#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5801#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5802#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5803#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5804#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5805#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5806
f0f59a00 5807#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5808#define DSPARB_CSTART_MASK (0x7f << 7)
5809#define DSPARB_CSTART_SHIFT 7
5810#define DSPARB_BSTART_MASK (0x7f)
5811#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5812#define DSPARB_BEND_SHIFT 9 /* on 855 */
5813#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5814#define DSPARB_SPRITEA_SHIFT_VLV 0
5815#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5816#define DSPARB_SPRITEB_SHIFT_VLV 8
5817#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5818#define DSPARB_SPRITEC_SHIFT_VLV 16
5819#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5820#define DSPARB_SPRITED_SHIFT_VLV 24
5821#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5822#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5823#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5824#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5825#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5826#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5827#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5828#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5829#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5830#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5831#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5832#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5833#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5834#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5835#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5836#define DSPARB_SPRITEE_SHIFT_VLV 0
5837#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5838#define DSPARB_SPRITEF_SHIFT_VLV 8
5839#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5840
0a560674 5841/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5842#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5843#define DSPFW_SR_SHIFT 23
5ee8ee86 5844#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5845#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5846#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5847#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5848#define DSPFW_PLANEB_MASK (0x7f << 8)
5849#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5850#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5851#define DSPFW_PLANEA_MASK (0x7f << 0)
5852#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5853#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5854#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5855#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5856#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5857#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5858#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5859#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5860#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5861#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5862#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5863#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5864#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5865#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5866#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5867#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5868#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5869#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5870#define DSPFW_HPLL_SR_EN (1 << 31)
5871#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5872#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5873#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5874#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5875#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5876#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5877#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5878
5879/* vlv/chv */
f0f59a00 5880#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5881#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5882#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5883#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5884#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5885#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5886#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5887#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5888#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5889#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5890#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5891#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5892#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5893#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5894#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5895#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5896#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5897#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5898#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5899#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5900#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5901#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5902#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5903#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5904#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5905#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5906#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5907#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5908#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5909#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5910#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5911#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5912#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5913#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5914#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5915#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5916#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5917#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5918#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5919#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5920#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5921#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5922#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5923#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5924#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5925#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5926#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5927
5928/* vlv/chv high order bits */
f0f59a00 5929#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5930#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5931#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5932#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5933#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5934#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5935#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5936#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5937#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5938#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5939#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5940#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5941#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5942#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5943#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5944#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5945#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5946#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5947#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5948#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5949#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5950#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5951#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5952#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5953#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5954#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5955#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5956#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5957#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5958#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5959#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5960#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5961#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5962#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5963#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5964#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5965#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5966#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5967#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5968#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5969#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5970#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5971
12a3c055 5972/* drain latency register values*/
f0f59a00 5973#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5974#define DDL_CURSOR_SHIFT 24
5ee8ee86 5975#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5976#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5977#define DDL_PRECISION_HIGH (1 << 7)
5978#define DDL_PRECISION_LOW (0 << 7)
0948c265 5979#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5980
f0f59a00 5981#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5982#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5983#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5984
c231775c 5985#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5986#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5987
7662c8bd 5988/* FIFO watermark sizes etc */
0e442c60 5989#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5990#define I915_FIFO_LINE_SIZE 64
5991#define I830_FIFO_LINE_SIZE 32
0e442c60 5992
ceb04246 5993#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5994#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5995#define I965_FIFO_SIZE 512
5996#define I945_FIFO_SIZE 127
7662c8bd 5997#define I915_FIFO_SIZE 95
dff33cfc 5998#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5999#define I830_FIFO_SIZE 95
0e442c60 6000
ceb04246 6001#define VALLEYVIEW_MAX_WM 0xff
0e442c60 6002#define G4X_MAX_WM 0x3f
7662c8bd
SL
6003#define I915_MAX_WM 0x3f
6004
f2b115e6
AJ
6005#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6006#define PINEVIEW_FIFO_LINE_SIZE 64
6007#define PINEVIEW_MAX_WM 0x1ff
6008#define PINEVIEW_DFT_WM 0x3f
6009#define PINEVIEW_DFT_HPLLOFF_WM 0
6010#define PINEVIEW_GUARD_WM 10
6011#define PINEVIEW_CURSOR_FIFO 64
6012#define PINEVIEW_CURSOR_MAX_WM 0x3f
6013#define PINEVIEW_CURSOR_DFT_WM 0
6014#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 6015
ceb04246 6016#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
6017#define I965_CURSOR_FIFO 64
6018#define I965_CURSOR_MAX_WM 32
6019#define I965_CURSOR_DFT_WM 8
7f8a8569 6020
fae1267d 6021/* Watermark register definitions for SKL */
086f8e84
VS
6022#define _CUR_WM_A_0 0x70140
6023#define _CUR_WM_B_0 0x71140
6024#define _PLANE_WM_1_A_0 0x70240
6025#define _PLANE_WM_1_B_0 0x71240
6026#define _PLANE_WM_2_A_0 0x70340
6027#define _PLANE_WM_2_B_0 0x71340
6028#define _PLANE_WM_TRANS_1_A_0 0x70268
6029#define _PLANE_WM_TRANS_1_B_0 0x71268
6030#define _PLANE_WM_TRANS_2_A_0 0x70368
6031#define _PLANE_WM_TRANS_2_B_0 0x71368
6032#define _CUR_WM_TRANS_A_0 0x70168
6033#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
6034#define PLANE_WM_EN (1 << 31)
6035#define PLANE_WM_LINES_SHIFT 14
6036#define PLANE_WM_LINES_MASK 0x1f
6037#define PLANE_WM_BLOCKS_MASK 0x3ff
6038
086f8e84 6039#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6040#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6041#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6042
086f8e84
VS
6043#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6044#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6045#define _PLANE_WM_BASE(pipe, plane) \
6046 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6047#define PLANE_WM(pipe, plane, level) \
f0f59a00 6048 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6049#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6050 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6051#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6052 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6053#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6054 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6055
7f8a8569 6056/* define the Watermark register on Ironlake */
f0f59a00 6057#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6058#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6059#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6060#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6061#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6062#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6063
f0f59a00
VS
6064#define WM0_PIPEB_ILK _MMIO(0x45104)
6065#define WM0_PIPEC_IVB _MMIO(0x45200)
6066#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6067#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6068#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6069#define WM1_LP_LATENCY_MASK (0x7f << 24)
6070#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6071#define WM1_LP_FBC_SHIFT 20
416f4727 6072#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6073#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6074#define WM1_LP_SR_SHIFT 8
1996d624 6075#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6076#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6077#define WM2_LP_EN (1 << 31)
f0f59a00 6078#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6079#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6080#define WM1S_LP_ILK _MMIO(0x45120)
6081#define WM2S_LP_IVB _MMIO(0x45124)
6082#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6083#define WM1S_LP_EN (1 << 31)
7f8a8569 6084
cca32e9a
PZ
6085#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6086 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6087 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6088
7f8a8569 6089/* Memory latency timer register */
f0f59a00 6090#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6091#define MLTR_WM1_SHIFT 0
6092#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6093/* the unit of memory self-refresh latency time is 0.5us */
6094#define ILK_SRLT_MASK 0x3f
6095
1398261a
YL
6096
6097/* the address where we get all kinds of latency value */
f0f59a00 6098#define SSKPD _MMIO(0x5d10)
1398261a
YL
6099#define SSKPD_WM_MASK 0x3f
6100#define SSKPD_WM0_SHIFT 0
6101#define SSKPD_WM1_SHIFT 8
6102#define SSKPD_WM2_SHIFT 16
6103#define SSKPD_WM3_SHIFT 24
6104
585fb111
JB
6105/*
6106 * The two pipe frame counter registers are not synchronized, so
6107 * reading a stable value is somewhat tricky. The following code
6108 * should work:
6109 *
6110 * do {
6111 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6112 * PIPE_FRAME_HIGH_SHIFT;
6113 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6114 * PIPE_FRAME_LOW_SHIFT);
6115 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6116 * PIPE_FRAME_HIGH_SHIFT);
6117 * } while (high1 != high2);
6118 * frame = (high1 << 8) | low1;
6119 */
25a2e2d0 6120#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6121#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6122#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6123#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6124#define PIPE_FRAME_LOW_MASK 0xff000000
6125#define PIPE_FRAME_LOW_SHIFT 24
6126#define PIPE_PIXEL_MASK 0x00ffffff
6127#define PIPE_PIXEL_SHIFT 0
9880b7a5 6128/* GM45+ just has to be different */
fd8f507c
VS
6129#define _PIPEA_FRMCOUNT_G4X 0x70040
6130#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6131#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6132#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6133
6134/* Cursor A & B regs */
5efb3e28 6135#define _CURACNTR 0x70080
14b60391
JB
6136/* Old style CUR*CNTR flags (desktop 8xx) */
6137#define CURSOR_ENABLE 0x80000000
6138#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6139#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6140#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6141#define CURSOR_FORMAT_SHIFT 24
6142#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6143#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6144#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6145#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6146#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6147#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6148/* New style CUR*CNTR flags */
b99b9ec1
VS
6149#define MCURSOR_MODE 0x27
6150#define MCURSOR_MODE_DISABLE 0x00
6151#define MCURSOR_MODE_128_32B_AX 0x02
6152#define MCURSOR_MODE_256_32B_AX 0x03
6153#define MCURSOR_MODE_64_32B_AX 0x07
6154#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6155#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6156#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6157#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6158#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6159#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6160#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6161#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6162#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6163#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6164#define _CURABASE 0x70084
6165#define _CURAPOS 0x70088
585fb111
JB
6166#define CURSOR_POS_MASK 0x007FF
6167#define CURSOR_POS_SIGN 0x8000
6168#define CURSOR_X_SHIFT 0
6169#define CURSOR_Y_SHIFT 16
024faac7
VS
6170#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6171#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6172#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6173#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6174#define _CURBCNTR 0x700c0
6175#define _CURBBASE 0x700c4
6176#define _CURBPOS 0x700c8
585fb111 6177
65a21cd6
JB
6178#define _CURBCNTR_IVB 0x71080
6179#define _CURBBASE_IVB 0x71084
6180#define _CURBPOS_IVB 0x71088
6181
f0f59a00 6182#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
6183 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6184 dev_priv->info.display_mmio_offset)
6185
6186#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6187#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6188#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6189#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6190#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6191
5efb3e28
VS
6192#define CURSOR_A_OFFSET 0x70080
6193#define CURSOR_B_OFFSET 0x700c0
6194#define CHV_CURSOR_C_OFFSET 0x700e0
6195#define IVB_CURSOR_B_OFFSET 0x71080
6196#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6197
585fb111 6198/* Display A control */
a57c774a 6199#define _DSPACNTR 0x70180
5ee8ee86 6200#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6201#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6202#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6203#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6204#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6205#define DISPPLANE_YUV422 (0x0 << 26)
6206#define DISPPLANE_8BPP (0x2 << 26)
6207#define DISPPLANE_BGRA555 (0x3 << 26)
6208#define DISPPLANE_BGRX555 (0x4 << 26)
6209#define DISPPLANE_BGRX565 (0x5 << 26)
6210#define DISPPLANE_BGRX888 (0x6 << 26)
6211#define DISPPLANE_BGRA888 (0x7 << 26)
6212#define DISPPLANE_RGBX101010 (0x8 << 26)
6213#define DISPPLANE_RGBA101010 (0x9 << 26)
6214#define DISPPLANE_BGRX101010 (0xa << 26)
6215#define DISPPLANE_RGBX161616 (0xc << 26)
6216#define DISPPLANE_RGBX888 (0xe << 26)
6217#define DISPPLANE_RGBA888 (0xf << 26)
6218#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6219#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6220#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6221#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6222#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6223#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6224#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6225#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6226#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6227#define DISPPLANE_NO_LINE_DOUBLE 0
6228#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6229#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6230#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6231#define DISPPLANE_ROTATE_180 (1 << 15)
6232#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6233#define DISPPLANE_TILED (1 << 10)
6234#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6235#define _DSPAADDR 0x70184
6236#define _DSPASTRIDE 0x70188
6237#define _DSPAPOS 0x7018C /* reserved */
6238#define _DSPASIZE 0x70190
6239#define _DSPASURF 0x7019C /* 965+ only */
6240#define _DSPATILEOFF 0x701A4 /* 965+ only */
6241#define _DSPAOFFSET 0x701A4 /* HSW */
6242#define _DSPASURFLIVE 0x701AC
6243
f0f59a00
VS
6244#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6245#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6246#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6247#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6248#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6249#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6250#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6251#define DSPLINOFF(plane) DSPADDR(plane)
6252#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6253#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6254
c14b0485
VS
6255/* CHV pipe B blender and primary plane */
6256#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6257#define CHV_BLEND_LEGACY (0 << 30)
6258#define CHV_BLEND_ANDROID (1 << 30)
6259#define CHV_BLEND_MPO (2 << 30)
6260#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6261#define _CHV_CANVAS_A 0x60a04
6262#define _PRIMPOS_A 0x60a08
6263#define _PRIMSIZE_A 0x60a0c
6264#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6265#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6266
f0f59a00
VS
6267#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6268#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6269#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6270#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6271#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6272
446f2545
AR
6273/* Display/Sprite base address macros */
6274#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6275#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6276#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6277
85fa792b
VS
6278/*
6279 * VBIOS flags
6280 * gen2:
6281 * [00:06] alm,mgm
6282 * [10:16] all
6283 * [30:32] alm,mgm
6284 * gen3+:
6285 * [00:0f] all
6286 * [10:1f] all
6287 * [30:32] all
6288 */
f0f59a00
VS
6289#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6290#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6291#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6292#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6293
6294/* Pipe B */
5c969aa7
DL
6295#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6296#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6297#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6298#define _PIPEBFRAMEHIGH 0x71040
6299#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6300#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6301#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6302
585fb111
JB
6303
6304/* Display B control */
5c969aa7 6305#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6306#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6307#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6308#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6309#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6310#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6311#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6312#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6313#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6314#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6315#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6316#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6317#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6318
b840d907
JB
6319/* Sprite A control */
6320#define _DVSACNTR 0x72180
5ee8ee86
PZ
6321#define DVS_ENABLE (1 << 31)
6322#define DVS_GAMMA_ENABLE (1 << 30)
6323#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6324#define DVS_PIXFORMAT_MASK (3 << 25)
6325#define DVS_FORMAT_YUV422 (0 << 25)
6326#define DVS_FORMAT_RGBX101010 (1 << 25)
6327#define DVS_FORMAT_RGBX888 (2 << 25)
6328#define DVS_FORMAT_RGBX161616 (3 << 25)
6329#define DVS_PIPE_CSC_ENABLE (1 << 24)
6330#define DVS_SOURCE_KEY (1 << 22)
6331#define DVS_RGB_ORDER_XBGR (1 << 20)
6332#define DVS_YUV_FORMAT_BT709 (1 << 18)
6333#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6334#define DVS_YUV_ORDER_YUYV (0 << 16)
6335#define DVS_YUV_ORDER_UYVY (1 << 16)
6336#define DVS_YUV_ORDER_YVYU (2 << 16)
6337#define DVS_YUV_ORDER_VYUY (3 << 16)
6338#define DVS_ROTATE_180 (1 << 15)
6339#define DVS_DEST_KEY (1 << 2)
6340#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6341#define DVS_TILED (1 << 10)
b840d907
JB
6342#define _DVSALINOFF 0x72184
6343#define _DVSASTRIDE 0x72188
6344#define _DVSAPOS 0x7218c
6345#define _DVSASIZE 0x72190
6346#define _DVSAKEYVAL 0x72194
6347#define _DVSAKEYMSK 0x72198
6348#define _DVSASURF 0x7219c
6349#define _DVSAKEYMAXVAL 0x721a0
6350#define _DVSATILEOFF 0x721a4
6351#define _DVSASURFLIVE 0x721ac
6352#define _DVSASCALE 0x72204
5ee8ee86
PZ
6353#define DVS_SCALE_ENABLE (1 << 31)
6354#define DVS_FILTER_MASK (3 << 29)
6355#define DVS_FILTER_MEDIUM (0 << 29)
6356#define DVS_FILTER_ENHANCING (1 << 29)
6357#define DVS_FILTER_SOFTENING (2 << 29)
6358#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6359#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6360#define _DVSAGAMC 0x72300
6361
6362#define _DVSBCNTR 0x73180
6363#define _DVSBLINOFF 0x73184
6364#define _DVSBSTRIDE 0x73188
6365#define _DVSBPOS 0x7318c
6366#define _DVSBSIZE 0x73190
6367#define _DVSBKEYVAL 0x73194
6368#define _DVSBKEYMSK 0x73198
6369#define _DVSBSURF 0x7319c
6370#define _DVSBKEYMAXVAL 0x731a0
6371#define _DVSBTILEOFF 0x731a4
6372#define _DVSBSURFLIVE 0x731ac
6373#define _DVSBSCALE 0x73204
6374#define _DVSBGAMC 0x73300
6375
f0f59a00
VS
6376#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6377#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6378#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6379#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6380#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6381#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6382#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6383#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6384#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6385#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6386#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6387#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6388
6389#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6390#define SPRITE_ENABLE (1 << 31)
6391#define SPRITE_GAMMA_ENABLE (1 << 30)
6392#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6393#define SPRITE_PIXFORMAT_MASK (7 << 25)
6394#define SPRITE_FORMAT_YUV422 (0 << 25)
6395#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6396#define SPRITE_FORMAT_RGBX888 (2 << 25)
6397#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6398#define SPRITE_FORMAT_YUV444 (4 << 25)
6399#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6400#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6401#define SPRITE_SOURCE_KEY (1 << 22)
6402#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6403#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6404#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6405#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6406#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6407#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6408#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6409#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6410#define SPRITE_ROTATE_180 (1 << 15)
6411#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6412#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6413#define SPRITE_TILED (1 << 10)
6414#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6415#define _SPRA_LINOFF 0x70284
6416#define _SPRA_STRIDE 0x70288
6417#define _SPRA_POS 0x7028c
6418#define _SPRA_SIZE 0x70290
6419#define _SPRA_KEYVAL 0x70294
6420#define _SPRA_KEYMSK 0x70298
6421#define _SPRA_SURF 0x7029c
6422#define _SPRA_KEYMAX 0x702a0
6423#define _SPRA_TILEOFF 0x702a4
c54173a8 6424#define _SPRA_OFFSET 0x702a4
32ae46bf 6425#define _SPRA_SURFLIVE 0x702ac
b840d907 6426#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6427#define SPRITE_SCALE_ENABLE (1 << 31)
6428#define SPRITE_FILTER_MASK (3 << 29)
6429#define SPRITE_FILTER_MEDIUM (0 << 29)
6430#define SPRITE_FILTER_ENHANCING (1 << 29)
6431#define SPRITE_FILTER_SOFTENING (2 << 29)
6432#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6433#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6434#define _SPRA_GAMC 0x70400
6435
6436#define _SPRB_CTL 0x71280
6437#define _SPRB_LINOFF 0x71284
6438#define _SPRB_STRIDE 0x71288
6439#define _SPRB_POS 0x7128c
6440#define _SPRB_SIZE 0x71290
6441#define _SPRB_KEYVAL 0x71294
6442#define _SPRB_KEYMSK 0x71298
6443#define _SPRB_SURF 0x7129c
6444#define _SPRB_KEYMAX 0x712a0
6445#define _SPRB_TILEOFF 0x712a4
c54173a8 6446#define _SPRB_OFFSET 0x712a4
32ae46bf 6447#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6448#define _SPRB_SCALE 0x71304
6449#define _SPRB_GAMC 0x71400
6450
f0f59a00
VS
6451#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6452#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6453#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6454#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6455#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6456#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6457#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6458#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6459#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6460#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6461#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6462#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6463#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6464#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6465
921c3b67 6466#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6467#define SP_ENABLE (1 << 31)
6468#define SP_GAMMA_ENABLE (1 << 30)
6469#define SP_PIXFORMAT_MASK (0xf << 26)
6470#define SP_FORMAT_YUV422 (0 << 26)
6471#define SP_FORMAT_BGR565 (5 << 26)
6472#define SP_FORMAT_BGRX8888 (6 << 26)
6473#define SP_FORMAT_BGRA8888 (7 << 26)
6474#define SP_FORMAT_RGBX1010102 (8 << 26)
6475#define SP_FORMAT_RGBA1010102 (9 << 26)
6476#define SP_FORMAT_RGBX8888 (0xe << 26)
6477#define SP_FORMAT_RGBA8888 (0xf << 26)
6478#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6479#define SP_SOURCE_KEY (1 << 22)
6480#define SP_YUV_FORMAT_BT709 (1 << 18)
6481#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6482#define SP_YUV_ORDER_YUYV (0 << 16)
6483#define SP_YUV_ORDER_UYVY (1 << 16)
6484#define SP_YUV_ORDER_YVYU (2 << 16)
6485#define SP_YUV_ORDER_VYUY (3 << 16)
6486#define SP_ROTATE_180 (1 << 15)
6487#define SP_TILED (1 << 10)
6488#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6489#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6490#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6491#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6492#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6493#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6494#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6495#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6496#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6497#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6498#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6499#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6500#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6501#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6502#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6503#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6504#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6505#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6506#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6507
6508#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6509#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6510#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6511#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6512#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6513#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6514#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6515#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6516#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6517#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6518#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6519#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6520#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6521#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6522
83c04a62
VS
6523#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6524 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6525
6526#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6527#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6528#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6529#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6530#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6531#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6532#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6533#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6534#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6535#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6536#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6537#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6538#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6539#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6540
6ca2aeb2
VS
6541/*
6542 * CHV pipe B sprite CSC
6543 *
6544 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6545 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6546 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6547 */
83c04a62
VS
6548#define _MMIO_CHV_SPCSC(plane_id, reg) \
6549 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6550
6551#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6552#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6553#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6554#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6555#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6556
83c04a62
VS
6557#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6558#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6559#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6560#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6561#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6562#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6563#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6564
83c04a62
VS
6565#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6566#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6567#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6568#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6569#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6570
83c04a62
VS
6571#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6572#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6573#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6574#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6575#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6576
70d21f0e
DL
6577/* Skylake plane registers */
6578
6579#define _PLANE_CTL_1_A 0x70180
6580#define _PLANE_CTL_2_A 0x70280
6581#define _PLANE_CTL_3_A 0x70380
6582#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6583#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6584#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6585/*
6586 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6587 * expanded to include bit 23 as well. However, the shift-24 based values
6588 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6589 */
70d21f0e 6590#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6591#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6592#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6593#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6594#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6595#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6596#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6597#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6598#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6599#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6600#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6601#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6602#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6603#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6604#define PLANE_CTL_ORDER_BGRX (0 << 20)
6605#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6606#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6607#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6608#define PLANE_CTL_YUV422_YUYV (0 << 16)
6609#define PLANE_CTL_YUV422_UYVY (1 << 16)
6610#define PLANE_CTL_YUV422_YVYU (2 << 16)
6611#define PLANE_CTL_YUV422_VYUY (3 << 16)
70d21f0e
DL
6612#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6613#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6614#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6615#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6616#define PLANE_CTL_TILED_LINEAR (0 << 10)
6617#define PLANE_CTL_TILED_X (1 << 10)
6618#define PLANE_CTL_TILED_Y (4 << 10)
6619#define PLANE_CTL_TILED_YF (5 << 10)
6620#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6621#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6622#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6623#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6624#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6625#define PLANE_CTL_ROTATE_MASK 0x3
6626#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6627#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6628#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6629#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6630#define _PLANE_STRIDE_1_A 0x70188
6631#define _PLANE_STRIDE_2_A 0x70288
6632#define _PLANE_STRIDE_3_A 0x70388
6633#define _PLANE_POS_1_A 0x7018c
6634#define _PLANE_POS_2_A 0x7028c
6635#define _PLANE_POS_3_A 0x7038c
6636#define _PLANE_SIZE_1_A 0x70190
6637#define _PLANE_SIZE_2_A 0x70290
6638#define _PLANE_SIZE_3_A 0x70390
6639#define _PLANE_SURF_1_A 0x7019c
6640#define _PLANE_SURF_2_A 0x7029c
6641#define _PLANE_SURF_3_A 0x7039c
6642#define _PLANE_OFFSET_1_A 0x701a4
6643#define _PLANE_OFFSET_2_A 0x702a4
6644#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6645#define _PLANE_KEYVAL_1_A 0x70194
6646#define _PLANE_KEYVAL_2_A 0x70294
6647#define _PLANE_KEYMSK_1_A 0x70198
6648#define _PLANE_KEYMSK_2_A 0x70298
6649#define _PLANE_KEYMAX_1_A 0x701a0
6650#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6651#define _PLANE_AUX_DIST_1_A 0x701c0
6652#define _PLANE_AUX_DIST_2_A 0x702c0
6653#define _PLANE_AUX_OFFSET_1_A 0x701c4
6654#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6655#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6656#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6657#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6658#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6659#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6660#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6661#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6662#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6663#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6664#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6665#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6666#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6667#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6668#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6669#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6670#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6671#define _PLANE_BUF_CFG_1_A 0x7027c
6672#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6673#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6674#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6675
47f9ea8b 6676
70d21f0e
DL
6677#define _PLANE_CTL_1_B 0x71180
6678#define _PLANE_CTL_2_B 0x71280
6679#define _PLANE_CTL_3_B 0x71380
6680#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6681#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6682#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6683#define PLANE_CTL(pipe, plane) \
f0f59a00 6684 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6685
6686#define _PLANE_STRIDE_1_B 0x71188
6687#define _PLANE_STRIDE_2_B 0x71288
6688#define _PLANE_STRIDE_3_B 0x71388
6689#define _PLANE_STRIDE_1(pipe) \
6690 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6691#define _PLANE_STRIDE_2(pipe) \
6692 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6693#define _PLANE_STRIDE_3(pipe) \
6694 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6695#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6696 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6697
6698#define _PLANE_POS_1_B 0x7118c
6699#define _PLANE_POS_2_B 0x7128c
6700#define _PLANE_POS_3_B 0x7138c
6701#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6702#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6703#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6704#define PLANE_POS(pipe, plane) \
f0f59a00 6705 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6706
6707#define _PLANE_SIZE_1_B 0x71190
6708#define _PLANE_SIZE_2_B 0x71290
6709#define _PLANE_SIZE_3_B 0x71390
6710#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6711#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6712#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6713#define PLANE_SIZE(pipe, plane) \
f0f59a00 6714 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6715
6716#define _PLANE_SURF_1_B 0x7119c
6717#define _PLANE_SURF_2_B 0x7129c
6718#define _PLANE_SURF_3_B 0x7139c
6719#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6720#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6721#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6722#define PLANE_SURF(pipe, plane) \
f0f59a00 6723 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6724
6725#define _PLANE_OFFSET_1_B 0x711a4
6726#define _PLANE_OFFSET_2_B 0x712a4
6727#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6728#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6729#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6730 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6731
dc2a41b4
DL
6732#define _PLANE_KEYVAL_1_B 0x71194
6733#define _PLANE_KEYVAL_2_B 0x71294
6734#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6735#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6736#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6737 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6738
6739#define _PLANE_KEYMSK_1_B 0x71198
6740#define _PLANE_KEYMSK_2_B 0x71298
6741#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6742#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6743#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6744 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6745
6746#define _PLANE_KEYMAX_1_B 0x711a0
6747#define _PLANE_KEYMAX_2_B 0x712a0
6748#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6749#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6750#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6751 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6752
8211bd5b
DL
6753#define _PLANE_BUF_CFG_1_B 0x7127c
6754#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6755#define SKL_DDB_ENTRY_MASK 0x3FF
6756#define ICL_DDB_ENTRY_MASK 0x7FF
6757#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6758#define _PLANE_BUF_CFG_1(pipe) \
6759 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6760#define _PLANE_BUF_CFG_2(pipe) \
6761 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6762#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6763 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6764
2cd601c6
CK
6765#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6766#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6767#define _PLANE_NV12_BUF_CFG_1(pipe) \
6768 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6769#define _PLANE_NV12_BUF_CFG_2(pipe) \
6770 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6771#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6772 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6773
2e2adb05
VS
6774#define _PLANE_AUX_DIST_1_B 0x711c0
6775#define _PLANE_AUX_DIST_2_B 0x712c0
6776#define _PLANE_AUX_DIST_1(pipe) \
6777 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6778#define _PLANE_AUX_DIST_2(pipe) \
6779 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6780#define PLANE_AUX_DIST(pipe, plane) \
6781 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6782
6783#define _PLANE_AUX_OFFSET_1_B 0x711c4
6784#define _PLANE_AUX_OFFSET_2_B 0x712c4
6785#define _PLANE_AUX_OFFSET_1(pipe) \
6786 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6787#define _PLANE_AUX_OFFSET_2(pipe) \
6788 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6789#define PLANE_AUX_OFFSET(pipe, plane) \
6790 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6791
47f9ea8b
ACO
6792#define _PLANE_COLOR_CTL_1_B 0x711CC
6793#define _PLANE_COLOR_CTL_2_B 0x712CC
6794#define _PLANE_COLOR_CTL_3_B 0x713CC
6795#define _PLANE_COLOR_CTL_1(pipe) \
6796 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6797#define _PLANE_COLOR_CTL_2(pipe) \
6798 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6799#define PLANE_COLOR_CTL(pipe, plane) \
6800 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6801
6802#/* SKL new cursor registers */
8211bd5b
DL
6803#define _CUR_BUF_CFG_A 0x7017c
6804#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6805#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6806
585fb111 6807/* VBIOS regs */
f0f59a00 6808#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6809# define VGA_DISP_DISABLE (1 << 31)
6810# define VGA_2X_MODE (1 << 30)
6811# define VGA_PIPE_B_SELECT (1 << 29)
6812
f0f59a00 6813#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6814
f2b115e6 6815/* Ironlake */
b9055052 6816
f0f59a00 6817#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6818
f0f59a00 6819#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6820#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6821#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6822#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6823#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6824#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6825#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6826#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6827#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6828#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6829#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6830
6831/* refresh rate hardware control */
f0f59a00 6832#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6833#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6834#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6835
f0f59a00 6836#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6837#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6838#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6839#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6840#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6841#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6842#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6843
f0f59a00 6844#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6845# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6846# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6847
f0f59a00 6848#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6849# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6850
f0f59a00 6851#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6852#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6853#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6854#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6855
6856
a57c774a 6857#define _PIPEA_DATA_M1 0x60030
5eddb70b 6858#define PIPE_DATA_M1_OFFSET 0
a57c774a 6859#define _PIPEA_DATA_N1 0x60034
5eddb70b 6860#define PIPE_DATA_N1_OFFSET 0
b9055052 6861
a57c774a 6862#define _PIPEA_DATA_M2 0x60038
5eddb70b 6863#define PIPE_DATA_M2_OFFSET 0
a57c774a 6864#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6865#define PIPE_DATA_N2_OFFSET 0
b9055052 6866
a57c774a 6867#define _PIPEA_LINK_M1 0x60040
5eddb70b 6868#define PIPE_LINK_M1_OFFSET 0
a57c774a 6869#define _PIPEA_LINK_N1 0x60044
5eddb70b 6870#define PIPE_LINK_N1_OFFSET 0
b9055052 6871
a57c774a 6872#define _PIPEA_LINK_M2 0x60048
5eddb70b 6873#define PIPE_LINK_M2_OFFSET 0
a57c774a 6874#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6875#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6876
6877/* PIPEB timing regs are same start from 0x61000 */
6878
a57c774a
AK
6879#define _PIPEB_DATA_M1 0x61030
6880#define _PIPEB_DATA_N1 0x61034
6881#define _PIPEB_DATA_M2 0x61038
6882#define _PIPEB_DATA_N2 0x6103c
6883#define _PIPEB_LINK_M1 0x61040
6884#define _PIPEB_LINK_N1 0x61044
6885#define _PIPEB_LINK_M2 0x61048
6886#define _PIPEB_LINK_N2 0x6104c
6887
f0f59a00
VS
6888#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6889#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6890#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6891#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6892#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6893#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6894#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6895#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6896
6897/* CPU panel fitter */
9db4a9c7
JB
6898/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6899#define _PFA_CTL_1 0x68080
6900#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6901#define PF_ENABLE (1 << 31)
6902#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6903#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6904#define PF_FILTER_MASK (3 << 23)
6905#define PF_FILTER_PROGRAMMED (0 << 23)
6906#define PF_FILTER_MED_3x3 (1 << 23)
6907#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6908#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6909#define _PFA_WIN_SZ 0x68074
6910#define _PFB_WIN_SZ 0x68874
6911#define _PFA_WIN_POS 0x68070
6912#define _PFB_WIN_POS 0x68870
6913#define _PFA_VSCALE 0x68084
6914#define _PFB_VSCALE 0x68884
6915#define _PFA_HSCALE 0x68090
6916#define _PFB_HSCALE 0x68890
6917
f0f59a00
VS
6918#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6919#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6920#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6921#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6922#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6923
bd2e244f
JB
6924#define _PSA_CTL 0x68180
6925#define _PSB_CTL 0x68980
5ee8ee86 6926#define PS_ENABLE (1 << 31)
bd2e244f
JB
6927#define _PSA_WIN_SZ 0x68174
6928#define _PSB_WIN_SZ 0x68974
6929#define _PSA_WIN_POS 0x68170
6930#define _PSB_WIN_POS 0x68970
6931
f0f59a00
VS
6932#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6933#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6934#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6935
1c9a2d4a
CK
6936/*
6937 * Skylake scalers
6938 */
6939#define _PS_1A_CTRL 0x68180
6940#define _PS_2A_CTRL 0x68280
6941#define _PS_1B_CTRL 0x68980
6942#define _PS_2B_CTRL 0x68A80
6943#define _PS_1C_CTRL 0x69180
6944#define PS_SCALER_EN (1 << 31)
6945#define PS_SCALER_MODE_MASK (3 << 28)
6946#define PS_SCALER_MODE_DYN (0 << 28)
6947#define PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6948#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6949#define PS_SCALER_MODE_PLANAR (1 << 29)
1c9a2d4a 6950#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6951#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6952#define PS_FILTER_MASK (3 << 23)
6953#define PS_FILTER_MEDIUM (0 << 23)
6954#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6955#define PS_FILTER_BILINEAR (3 << 23)
6956#define PS_VERT3TAP (1 << 21)
6957#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6958#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6959#define PS_PWRUP_PROGRESS (1 << 17)
6960#define PS_V_FILTER_BYPASS (1 << 8)
6961#define PS_VADAPT_EN (1 << 7)
6962#define PS_VADAPT_MODE_MASK (3 << 5)
6963#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6964#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6965#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6966
6967#define _PS_PWR_GATE_1A 0x68160
6968#define _PS_PWR_GATE_2A 0x68260
6969#define _PS_PWR_GATE_1B 0x68960
6970#define _PS_PWR_GATE_2B 0x68A60
6971#define _PS_PWR_GATE_1C 0x69160
6972#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6973#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6974#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6975#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6976#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6977#define PS_PWR_GATE_SLPEN_8 0
6978#define PS_PWR_GATE_SLPEN_16 1
6979#define PS_PWR_GATE_SLPEN_24 2
6980#define PS_PWR_GATE_SLPEN_32 3
6981
6982#define _PS_WIN_POS_1A 0x68170
6983#define _PS_WIN_POS_2A 0x68270
6984#define _PS_WIN_POS_1B 0x68970
6985#define _PS_WIN_POS_2B 0x68A70
6986#define _PS_WIN_POS_1C 0x69170
6987
6988#define _PS_WIN_SZ_1A 0x68174
6989#define _PS_WIN_SZ_2A 0x68274
6990#define _PS_WIN_SZ_1B 0x68974
6991#define _PS_WIN_SZ_2B 0x68A74
6992#define _PS_WIN_SZ_1C 0x69174
6993
6994#define _PS_VSCALE_1A 0x68184
6995#define _PS_VSCALE_2A 0x68284
6996#define _PS_VSCALE_1B 0x68984
6997#define _PS_VSCALE_2B 0x68A84
6998#define _PS_VSCALE_1C 0x69184
6999
7000#define _PS_HSCALE_1A 0x68190
7001#define _PS_HSCALE_2A 0x68290
7002#define _PS_HSCALE_1B 0x68990
7003#define _PS_HSCALE_2B 0x68A90
7004#define _PS_HSCALE_1C 0x69190
7005
7006#define _PS_VPHASE_1A 0x68188
7007#define _PS_VPHASE_2A 0x68288
7008#define _PS_VPHASE_1B 0x68988
7009#define _PS_VPHASE_2B 0x68A88
7010#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7011#define PS_Y_PHASE(x) ((x) << 16)
7012#define PS_UV_RGB_PHASE(x) ((x) << 0)
7013#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7014#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7015
7016#define _PS_HPHASE_1A 0x68194
7017#define _PS_HPHASE_2A 0x68294
7018#define _PS_HPHASE_1B 0x68994
7019#define _PS_HPHASE_2B 0x68A94
7020#define _PS_HPHASE_1C 0x69194
7021
7022#define _PS_ECC_STAT_1A 0x681D0
7023#define _PS_ECC_STAT_2A 0x682D0
7024#define _PS_ECC_STAT_1B 0x689D0
7025#define _PS_ECC_STAT_2B 0x68AD0
7026#define _PS_ECC_STAT_1C 0x691D0
7027
e67005e5 7028#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7029#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7030 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7031 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7032#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7033 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7034 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7035#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7036 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7037 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7038#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7039 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7040 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7041#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7042 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7043 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7044#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7045 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7046 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7047#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7048 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7049 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7050#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7051 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7052 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7053#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7054 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7055 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7056
b9055052 7057/* legacy palette */
9db4a9c7
JB
7058#define _LGC_PALETTE_A 0x4a000
7059#define _LGC_PALETTE_B 0x4a800
f0f59a00 7060#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7061
42db64ef
PZ
7062#define _GAMMA_MODE_A 0x4a480
7063#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7064#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 7065#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
7066#define GAMMA_MODE_MODE_8BIT (0 << 0)
7067#define GAMMA_MODE_MODE_10BIT (1 << 0)
7068#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
7069#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7070
8337206d 7071/* DMC/CSR */
f0f59a00 7072#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7073#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7074#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7075#define CSR_SSP_BASE _MMIO(0x8F074)
7076#define CSR_HTP_SKL _MMIO(0x8F004)
7077#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7078#define CSR_LAST_WRITE_VALUE 0xc003b400
7079/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7080#define CSR_MMIO_START_RANGE 0x80000
7081#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7082#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7083#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7084#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7085
b9055052
ZW
7086/* interrupts */
7087#define DE_MASTER_IRQ_CONTROL (1 << 31)
7088#define DE_SPRITEB_FLIP_DONE (1 << 29)
7089#define DE_SPRITEA_FLIP_DONE (1 << 28)
7090#define DE_PLANEB_FLIP_DONE (1 << 27)
7091#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7092#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7093#define DE_PCU_EVENT (1 << 25)
7094#define DE_GTT_FAULT (1 << 24)
7095#define DE_POISON (1 << 23)
7096#define DE_PERFORM_COUNTER (1 << 22)
7097#define DE_PCH_EVENT (1 << 21)
7098#define DE_AUX_CHANNEL_A (1 << 20)
7099#define DE_DP_A_HOTPLUG (1 << 19)
7100#define DE_GSE (1 << 18)
7101#define DE_PIPEB_VBLANK (1 << 15)
7102#define DE_PIPEB_EVEN_FIELD (1 << 14)
7103#define DE_PIPEB_ODD_FIELD (1 << 13)
7104#define DE_PIPEB_LINE_COMPARE (1 << 12)
7105#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7106#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7107#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7108#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7109#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7110#define DE_PIPEA_EVEN_FIELD (1 << 6)
7111#define DE_PIPEA_ODD_FIELD (1 << 5)
7112#define DE_PIPEA_LINE_COMPARE (1 << 4)
7113#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7114#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7115#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7116#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7117#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7118
b1f14ad0 7119/* More Ivybridge lolz */
5ee8ee86
PZ
7120#define DE_ERR_INT_IVB (1 << 30)
7121#define DE_GSE_IVB (1 << 29)
7122#define DE_PCH_EVENT_IVB (1 << 28)
7123#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7124#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7125#define DE_EDP_PSR_INT_HSW (1 << 19)
7126#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7127#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7128#define DE_PIPEC_VBLANK_IVB (1 << 10)
7129#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7130#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7131#define DE_PIPEB_VBLANK_IVB (1 << 5)
7132#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7133#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7134#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7135#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7136#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7137
f0f59a00 7138#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7139#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7140
f0f59a00
VS
7141#define DEISR _MMIO(0x44000)
7142#define DEIMR _MMIO(0x44004)
7143#define DEIIR _MMIO(0x44008)
7144#define DEIER _MMIO(0x4400c)
b9055052 7145
f0f59a00
VS
7146#define GTISR _MMIO(0x44010)
7147#define GTIMR _MMIO(0x44014)
7148#define GTIIR _MMIO(0x44018)
7149#define GTIER _MMIO(0x4401c)
b9055052 7150
f0f59a00 7151#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7152#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7153#define GEN8_PCU_IRQ (1 << 30)
7154#define GEN8_DE_PCH_IRQ (1 << 23)
7155#define GEN8_DE_MISC_IRQ (1 << 22)
7156#define GEN8_DE_PORT_IRQ (1 << 20)
7157#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7158#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7159#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7160#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7161#define GEN8_GT_VECS_IRQ (1 << 6)
7162#define GEN8_GT_GUC_IRQ (1 << 5)
7163#define GEN8_GT_PM_IRQ (1 << 4)
7164#define GEN8_GT_VCS2_IRQ (1 << 3)
7165#define GEN8_GT_VCS1_IRQ (1 << 2)
7166#define GEN8_GT_BCS_IRQ (1 << 1)
7167#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7168
f0f59a00
VS
7169#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7170#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7171#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7172#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7173
5ee8ee86
PZ
7174#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7175#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7176#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7177#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7178#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7179#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7180#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7181#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7182#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7183
abd58f01 7184#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7185#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7186#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7187#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7188#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7189#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7190
f0f59a00
VS
7191#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7192#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7193#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7194#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7195#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7196#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7197#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7198#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7199#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7200#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7201#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7202#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7203#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7204#define GEN8_PIPE_VSYNC (1 << 1)
7205#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7206#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7207#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7208#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7209#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7210#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7211#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7212#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7213#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7214#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7215#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7216#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7217 (GEN8_PIPE_CURSOR_FAULT | \
7218 GEN8_PIPE_SPRITE_FAULT | \
7219 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7220#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7221 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7222 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7223 GEN9_PIPE_PLANE3_FAULT | \
7224 GEN9_PIPE_PLANE2_FAULT | \
7225 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7226
f0f59a00
VS
7227#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7228#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7229#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7230#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7231#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7232#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7233#define GEN9_AUX_CHANNEL_D (1 << 27)
7234#define GEN9_AUX_CHANNEL_C (1 << 26)
7235#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7236#define BXT_DE_PORT_HP_DDIC (1 << 5)
7237#define BXT_DE_PORT_HP_DDIB (1 << 4)
7238#define BXT_DE_PORT_HP_DDIA (1 << 3)
7239#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7240 BXT_DE_PORT_HP_DDIB | \
7241 BXT_DE_PORT_HP_DDIC)
7242#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7243#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7244#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7245
f0f59a00
VS
7246#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7247#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7248#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7249#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7250#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7251#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7252
f0f59a00
VS
7253#define GEN8_PCU_ISR _MMIO(0x444e0)
7254#define GEN8_PCU_IMR _MMIO(0x444e4)
7255#define GEN8_PCU_IIR _MMIO(0x444e8)
7256#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7257
df0d28c1
DP
7258#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7259#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7260#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7261#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7262#define GEN11_GU_MISC_GSE (1 << 27)
7263
a6358dda
TU
7264#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7265#define GEN11_MASTER_IRQ (1 << 31)
7266#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7267#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7268#define GEN11_DISPLAY_IRQ (1 << 16)
7269#define GEN11_GT_DW_IRQ(x) (1 << (x))
7270#define GEN11_GT_DW1_IRQ (1 << 1)
7271#define GEN11_GT_DW0_IRQ (1 << 0)
7272
7273#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7274#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7275#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7276#define GEN11_DE_PCH_IRQ (1 << 23)
7277#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7278#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7279#define GEN11_DE_PORT_IRQ (1 << 20)
7280#define GEN11_DE_PIPE_C (1 << 18)
7281#define GEN11_DE_PIPE_B (1 << 17)
7282#define GEN11_DE_PIPE_A (1 << 16)
7283
121e758e
DP
7284#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7285#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7286#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7287#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7288#define GEN11_TC4_HOTPLUG (1 << 19)
7289#define GEN11_TC3_HOTPLUG (1 << 18)
7290#define GEN11_TC2_HOTPLUG (1 << 17)
7291#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7292#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7293#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7294 GEN11_TC3_HOTPLUG | \
7295 GEN11_TC2_HOTPLUG | \
7296 GEN11_TC1_HOTPLUG)
b796b971
DP
7297#define GEN11_TBT4_HOTPLUG (1 << 3)
7298#define GEN11_TBT3_HOTPLUG (1 << 2)
7299#define GEN11_TBT2_HOTPLUG (1 << 1)
7300#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7301#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7302#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7303 GEN11_TBT3_HOTPLUG | \
7304 GEN11_TBT2_HOTPLUG | \
7305 GEN11_TBT1_HOTPLUG)
7306
7307#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7308#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7309#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7310#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7311#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7312#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7313
a6358dda
TU
7314#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7315#define GEN11_CSME (31)
7316#define GEN11_GUNIT (28)
7317#define GEN11_GUC (25)
7318#define GEN11_WDPERF (20)
7319#define GEN11_KCR (19)
7320#define GEN11_GTPM (16)
7321#define GEN11_BCS (15)
7322#define GEN11_RCS0 (0)
7323
7324#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7325#define GEN11_VECS(x) (31 - (x))
7326#define GEN11_VCS(x) (x)
7327
9e8789ec 7328#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7329
7330#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7331#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7332#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7333#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7334#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7335#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7336
9e8789ec 7337#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7338
7339#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7340#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7341
9e8789ec 7342#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7343
7344#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7345#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7346#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7347#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7348#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7349#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7350
7351#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7352#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7353#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7354#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7355#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7356#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7357#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7358#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7359#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7360
f0f59a00 7361#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7362/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7363#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7364#define ILK_DPARB_GATE (1 << 22)
7365#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7366#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7367#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7368#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7369#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7370#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7371#define ILK_HDCP_DISABLE (1 << 25)
7372#define ILK_eDP_A_DISABLE (1 << 24)
7373#define HSW_CDCLK_LIMIT (1 << 24)
7374#define ILK_DESKTOP (1 << 23)
231e54f6 7375
f0f59a00 7376#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7377#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7378#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7379#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7380#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7381#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7382
f0f59a00 7383#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7384# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7385# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7386
f0f59a00 7387#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7388#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7389#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7390#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7391#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7392
17e0adf0
MK
7393#define CHICKEN_PAR2_1 _MMIO(0x42090)
7394#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7395
f4f4b59b 7396#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7397#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7398#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7399#define GLK_CL1_PWR_DOWN (1 << 11)
7400#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7401
5654a162
PP
7402#define CHICKEN_MISC_4 _MMIO(0x4208c)
7403#define FBC_STRIDE_OVERRIDE (1 << 13)
7404#define FBC_STRIDE_MASK 0x1FFF
7405
fe4ab3ce
BW
7406#define _CHICKEN_PIPESL_1_A 0x420b0
7407#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7408#define HSW_FBCQ_DIS (1 << 22)
7409#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7410#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7411
d86f0482
NV
7412#define CHICKEN_TRANS_A 0x420c0
7413#define CHICKEN_TRANS_B 0x420c4
7414#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7415#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7416#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7417#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7418#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7419#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7420#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7421#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7422
f0f59a00 7423#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7424#define DISP_FBC_MEMORY_WAKE (1 << 31)
7425#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7426#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7427#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7428#define DISP_DATA_PARTITION_5_6 (1 << 6)
7429#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7430#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7431#define DBUF_CTL_S1 _MMIO(0x45008)
7432#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7433#define DBUF_POWER_REQUEST (1 << 31)
7434#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7435#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7436#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7437#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7438#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7439#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7440
590e8ff0 7441#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7442#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7443#define MASK_WAKEMEM (1 << 13)
7444#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7445
f0f59a00 7446#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7447#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7448#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7449#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7450#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7451#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7452#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7453#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7454#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7455
186a277e
PZ
7456#define SKL_DSSM _MMIO(0x51004)
7457#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7458#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7459#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7460#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7461#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7462
a78536e7 7463#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7464#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7465
f0f59a00 7466#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7467#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7468#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7469
2c8580e4 7470#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7471#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7472#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7473#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7474#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7475#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7476#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7477#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7478#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7479
e4e0c058 7480/* GEN7 chicken */
f0f59a00 7481#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7482 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7483 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7484
7485#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7486 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7487 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7488 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7489 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7490
7491#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7492 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7493
f0f59a00 7494#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7495# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7496# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7497
f0f59a00 7498#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7499#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7500
ab062639 7501#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7502#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7503
f0f59a00 7504#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7505#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7506
f0f59a00 7507#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7508/*
7509 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7510 * Using the formula in BSpec leads to a hang, while the formula here works
7511 * fine and matches the formulas for all other platforms. A BSpec change
7512 * request has been filed to clarify this.
7513 */
36579cb6
ID
7514#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7515#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7516#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7517
f0f59a00 7518#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7519#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7520#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7521#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7522#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7523
f0f59a00 7524#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7525#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7526#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7527#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7528
f0f59a00 7529#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7530#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7531
f0f59a00 7532#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7533#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7534#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7535#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7536
63801f21 7537/* GEN8 chicken */
f0f59a00 7538#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7539#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7540#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7541#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7542#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7543#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7544#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7545#define HDC_FORCE_NON_COHERENT (1 << 4)
7546#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7547
3669ab61
AS
7548#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7549
38a39a7b 7550/* GEN9 chicken */
f0f59a00 7551#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7552#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7553
0c79f9cb
MT
7554#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7555#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7556
db099c8f 7557/* WaCatErrorRejectionIssue */
f0f59a00 7558#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7559#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7560
f0f59a00 7561#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7562#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7563
f0f59a00 7564#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7565#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7566
e16a3750
VK
7567/*GEN11 chicken */
7568#define _PIPEA_CHICKEN 0x70038
7569#define _PIPEB_CHICKEN 0x71038
7570#define _PIPEC_CHICKEN 0x72038
7571#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7572#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7573 _PIPEB_CHICKEN)
7574
b9055052
ZW
7575/* PCH */
7576
23e81d69 7577/* south display engine interrupt: IBX */
776ad806
JB
7578#define SDE_AUDIO_POWER_D (1 << 27)
7579#define SDE_AUDIO_POWER_C (1 << 26)
7580#define SDE_AUDIO_POWER_B (1 << 25)
7581#define SDE_AUDIO_POWER_SHIFT (25)
7582#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7583#define SDE_GMBUS (1 << 24)
7584#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7585#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7586#define SDE_AUDIO_HDCP_MASK (3 << 22)
7587#define SDE_AUDIO_TRANSB (1 << 21)
7588#define SDE_AUDIO_TRANSA (1 << 20)
7589#define SDE_AUDIO_TRANS_MASK (3 << 20)
7590#define SDE_POISON (1 << 19)
7591/* 18 reserved */
7592#define SDE_FDI_RXB (1 << 17)
7593#define SDE_FDI_RXA (1 << 16)
7594#define SDE_FDI_MASK (3 << 16)
7595#define SDE_AUXD (1 << 15)
7596#define SDE_AUXC (1 << 14)
7597#define SDE_AUXB (1 << 13)
7598#define SDE_AUX_MASK (7 << 13)
7599/* 12 reserved */
b9055052
ZW
7600#define SDE_CRT_HOTPLUG (1 << 11)
7601#define SDE_PORTD_HOTPLUG (1 << 10)
7602#define SDE_PORTC_HOTPLUG (1 << 9)
7603#define SDE_PORTB_HOTPLUG (1 << 8)
7604#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7605#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7606 SDE_SDVOB_HOTPLUG | \
7607 SDE_PORTB_HOTPLUG | \
7608 SDE_PORTC_HOTPLUG | \
7609 SDE_PORTD_HOTPLUG)
776ad806
JB
7610#define SDE_TRANSB_CRC_DONE (1 << 5)
7611#define SDE_TRANSB_CRC_ERR (1 << 4)
7612#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7613#define SDE_TRANSA_CRC_DONE (1 << 2)
7614#define SDE_TRANSA_CRC_ERR (1 << 1)
7615#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7616#define SDE_TRANS_MASK (0x3f)
23e81d69 7617
31604222 7618/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7619#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7620#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7621#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7622#define SDE_AUDIO_POWER_SHIFT_CPT 29
7623#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7624#define SDE_AUXD_CPT (1 << 27)
7625#define SDE_AUXC_CPT (1 << 26)
7626#define SDE_AUXB_CPT (1 << 25)
7627#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7628#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7629#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7630#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7631#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7632#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7633#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7634#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7635#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7636 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7637 SDE_PORTD_HOTPLUG_CPT | \
7638 SDE_PORTC_HOTPLUG_CPT | \
7639 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7640#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7641 SDE_PORTD_HOTPLUG_CPT | \
7642 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7643 SDE_PORTB_HOTPLUG_CPT | \
7644 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7645#define SDE_GMBUS_CPT (1 << 17)
8664281b 7646#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7647#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7648#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7649#define SDE_FDI_RXC_CPT (1 << 8)
7650#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7651#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7652#define SDE_FDI_RXB_CPT (1 << 4)
7653#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7654#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7655#define SDE_FDI_RXA_CPT (1 << 0)
7656#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7657 SDE_AUDIO_CP_REQ_B_CPT | \
7658 SDE_AUDIO_CP_REQ_A_CPT)
7659#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7660 SDE_AUDIO_CP_CHG_B_CPT | \
7661 SDE_AUDIO_CP_CHG_A_CPT)
7662#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7663 SDE_FDI_RXB_CPT | \
7664 SDE_FDI_RXA_CPT)
b9055052 7665
31604222
AS
7666/* south display engine interrupt: ICP */
7667#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7668#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7669#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7670#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7671#define SDE_GMBUS_ICP (1 << 23)
7672#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7673#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7674#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7675#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7676#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7677 SDE_DDIA_HOTPLUG_ICP)
7678#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7679 SDE_TC3_HOTPLUG_ICP | \
7680 SDE_TC2_HOTPLUG_ICP | \
7681 SDE_TC1_HOTPLUG_ICP)
7682
f0f59a00
VS
7683#define SDEISR _MMIO(0xc4000)
7684#define SDEIMR _MMIO(0xc4004)
7685#define SDEIIR _MMIO(0xc4008)
7686#define SDEIER _MMIO(0xc400c)
b9055052 7687
f0f59a00 7688#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7689#define SERR_INT_POISON (1 << 31)
7690#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7691
b9055052 7692/* digital port hotplug */
f0f59a00 7693#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7694#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7695#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7696#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7697#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7698#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7699#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7700#define PORTD_HOTPLUG_ENABLE (1 << 20)
7701#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7702#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7703#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7704#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7705#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7706#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7707#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7708#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7709#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7710#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7711#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7712#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7713#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7714#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7715#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7716#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7717#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7718#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7719#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7720#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7721#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7722#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7723#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7724#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7725#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7726#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7727#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7728#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7729#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7730#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7731#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7732#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7733 BXT_DDIB_HPD_INVERT | \
7734 BXT_DDIC_HPD_INVERT)
b9055052 7735
f0f59a00 7736#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7737#define PORTE_HOTPLUG_ENABLE (1 << 4)
7738#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7739#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7740#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7741#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7742
31604222
AS
7743/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7744 * functionality covered in PCH_PORT_HOTPLUG is split into
7745 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7746 */
7747
7748#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7749#define ICP_DDIB_HPD_ENABLE (1 << 7)
7750#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7751#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7752#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7753#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7754#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7755#define ICP_DDIA_HPD_ENABLE (1 << 3)
7756#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7757#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7758#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7759#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7760#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7761
7762#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7763#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7764/* Icelake DSC Rate Control Range Parameter Registers */
7765#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7766#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7767#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7768#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7769#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7770#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7771#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7772#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7773#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7774#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7775#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7776#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7777#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7778 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7779 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7780#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7781 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7782 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7783#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7784 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7785 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7786#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7787 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7788 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7789#define RC_BPG_OFFSET_SHIFT 10
7790#define RC_MAX_QP_SHIFT 5
7791#define RC_MIN_QP_SHIFT 0
7792
7793#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7794#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7795#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7796#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7797#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7798#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7799#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7800#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7801#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7802#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7803#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7804#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7805#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7806 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7807 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7808#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7809 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7810 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7811#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7812 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7813 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7814#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7815 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7816 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7817
7818#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7819#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7820#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7821#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7822#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7823#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7824#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7825#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7826#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7827#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7828#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7829#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7830#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7831 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7832 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7833#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7834 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7835 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7836#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7837 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7838 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7839#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7840 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7841 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7842
7843#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7844#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7845#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7846#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7847#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7848#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7849#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7850#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7851#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7852#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7853#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7854#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7855#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7856 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7857 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7858#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7859 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7860 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7861#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7862 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7863 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7864#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7865 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7866 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7867
31604222
AS
7868#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7869#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7870
f0f59a00
VS
7871#define PCH_GPIOA _MMIO(0xc5010)
7872#define PCH_GPIOB _MMIO(0xc5014)
7873#define PCH_GPIOC _MMIO(0xc5018)
7874#define PCH_GPIOD _MMIO(0xc501c)
7875#define PCH_GPIOE _MMIO(0xc5020)
7876#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7877
f0f59a00
VS
7878#define PCH_GMBUS0 _MMIO(0xc5100)
7879#define PCH_GMBUS1 _MMIO(0xc5104)
7880#define PCH_GMBUS2 _MMIO(0xc5108)
7881#define PCH_GMBUS3 _MMIO(0xc510c)
7882#define PCH_GMBUS4 _MMIO(0xc5110)
7883#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7884
9db4a9c7
JB
7885#define _PCH_DPLL_A 0xc6014
7886#define _PCH_DPLL_B 0xc6018
9e8789ec 7887#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7888
9db4a9c7 7889#define _PCH_FPA0 0xc6040
5ee8ee86 7890#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7891#define _PCH_FPA1 0xc6044
7892#define _PCH_FPB0 0xc6048
7893#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7894#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7895#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7896
f0f59a00 7897#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7898
f0f59a00 7899#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7900#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7901#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7902#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7903#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7904#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7905#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7906#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7907#define DREF_SSC_SOURCE_MASK (3 << 11)
7908#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7909#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7910#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7911#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7912#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7913#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7914#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7915#define DREF_SSC4_DOWNSPREAD (0 << 6)
7916#define DREF_SSC4_CENTERSPREAD (1 << 6)
7917#define DREF_SSC1_DISABLE (0 << 1)
7918#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7919#define DREF_SSC4_DISABLE (0)
7920#define DREF_SSC4_ENABLE (1)
7921
f0f59a00 7922#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7923#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7924#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7925#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7926#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7927#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7928#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7929#define CNP_RAWCLK_DIV(div) ((div) << 16)
7930#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7931#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7932#define ICP_RAWCLK_DEN(den) ((den) << 26)
7933#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7934
f0f59a00 7935#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7936
f0f59a00
VS
7937#define PCH_SSC4_PARMS _MMIO(0xc6210)
7938#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7939
f0f59a00 7940#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7941#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7942#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7943#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7944
b9055052
ZW
7945/* transcoder */
7946
275f01b2
DV
7947#define _PCH_TRANS_HTOTAL_A 0xe0000
7948#define TRANS_HTOTAL_SHIFT 16
7949#define TRANS_HACTIVE_SHIFT 0
7950#define _PCH_TRANS_HBLANK_A 0xe0004
7951#define TRANS_HBLANK_END_SHIFT 16
7952#define TRANS_HBLANK_START_SHIFT 0
7953#define _PCH_TRANS_HSYNC_A 0xe0008
7954#define TRANS_HSYNC_END_SHIFT 16
7955#define TRANS_HSYNC_START_SHIFT 0
7956#define _PCH_TRANS_VTOTAL_A 0xe000c
7957#define TRANS_VTOTAL_SHIFT 16
7958#define TRANS_VACTIVE_SHIFT 0
7959#define _PCH_TRANS_VBLANK_A 0xe0010
7960#define TRANS_VBLANK_END_SHIFT 16
7961#define TRANS_VBLANK_START_SHIFT 0
7962#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7963#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7964#define TRANS_VSYNC_START_SHIFT 0
7965#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7966
e3b95f1e
DV
7967#define _PCH_TRANSA_DATA_M1 0xe0030
7968#define _PCH_TRANSA_DATA_N1 0xe0034
7969#define _PCH_TRANSA_DATA_M2 0xe0038
7970#define _PCH_TRANSA_DATA_N2 0xe003c
7971#define _PCH_TRANSA_LINK_M1 0xe0040
7972#define _PCH_TRANSA_LINK_N1 0xe0044
7973#define _PCH_TRANSA_LINK_M2 0xe0048
7974#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7975
2dcbc34d 7976/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7977#define _VIDEO_DIP_CTL_A 0xe0200
7978#define _VIDEO_DIP_DATA_A 0xe0208
7979#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7980#define GCP_COLOR_INDICATION (1 << 2)
7981#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7982#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7983
7984#define _VIDEO_DIP_CTL_B 0xe1200
7985#define _VIDEO_DIP_DATA_B 0xe1208
7986#define _VIDEO_DIP_GCP_B 0xe1210
7987
f0f59a00
VS
7988#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7989#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7990#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7991
2dcbc34d 7992/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7993#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7994#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7995#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7996
086f8e84
VS
7997#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7998#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7999#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8000
086f8e84
VS
8001#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8002#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8003#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8004
90b107c8 8005#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8006 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8007 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8008#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8009 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8010 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8011#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8012 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8013 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8014
8c5f5f7c 8015/* Haswell DIP controls */
f0f59a00 8016
086f8e84
VS
8017#define _HSW_VIDEO_DIP_CTL_A 0x60200
8018#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8019#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8020#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8021#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8022#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8023#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8024#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8025#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8026#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8027#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8028#define _HSW_VIDEO_DIP_GCP_A 0x60210
8029
8030#define _HSW_VIDEO_DIP_CTL_B 0x61200
8031#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8032#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8033#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8034#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8035#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8036#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8037#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8038#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8039#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8040#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8041#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8042
7af2be6d
AS
8043/* Icelake PPS_DATA and _ECC DIP Registers.
8044 * These are available for transcoders B,C and eDP.
8045 * Adding the _A so as to reuse the _MMIO_TRANS2
8046 * definition, with which it offsets to the right location.
8047 */
8048
8049#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8050#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8051#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8052#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8053
f0f59a00
VS
8054#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8055#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8056#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8057#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8058#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8059#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8060#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8061#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8062
8063#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8064#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8065#define _HSW_STEREO_3D_CTL_B 0x71020
8066
8067#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8068
275f01b2
DV
8069#define _PCH_TRANS_HTOTAL_B 0xe1000
8070#define _PCH_TRANS_HBLANK_B 0xe1004
8071#define _PCH_TRANS_HSYNC_B 0xe1008
8072#define _PCH_TRANS_VTOTAL_B 0xe100c
8073#define _PCH_TRANS_VBLANK_B 0xe1010
8074#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8075#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8076
f0f59a00
VS
8077#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8078#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8079#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8080#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8081#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8082#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8083#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8084
e3b95f1e
DV
8085#define _PCH_TRANSB_DATA_M1 0xe1030
8086#define _PCH_TRANSB_DATA_N1 0xe1034
8087#define _PCH_TRANSB_DATA_M2 0xe1038
8088#define _PCH_TRANSB_DATA_N2 0xe103c
8089#define _PCH_TRANSB_LINK_M1 0xe1040
8090#define _PCH_TRANSB_LINK_N1 0xe1044
8091#define _PCH_TRANSB_LINK_M2 0xe1048
8092#define _PCH_TRANSB_LINK_N2 0xe104c
8093
f0f59a00
VS
8094#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8095#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8096#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8097#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8098#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8099#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8100#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8101#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8102
ab9412ba
DV
8103#define _PCH_TRANSACONF 0xf0008
8104#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8105#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8106#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8107#define TRANS_DISABLE (0 << 31)
8108#define TRANS_ENABLE (1 << 31)
8109#define TRANS_STATE_MASK (1 << 30)
8110#define TRANS_STATE_DISABLE (0 << 30)
8111#define TRANS_STATE_ENABLE (1 << 30)
8112#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8113#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8114#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8115#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8116#define TRANS_INTERLACE_MASK (7 << 21)
8117#define TRANS_PROGRESSIVE (0 << 21)
8118#define TRANS_INTERLACED (3 << 21)
8119#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8120#define TRANS_8BPC (0 << 5)
8121#define TRANS_10BPC (1 << 5)
8122#define TRANS_6BPC (2 << 5)
8123#define TRANS_12BPC (3 << 5)
b9055052 8124
ce40141f
DV
8125#define _TRANSA_CHICKEN1 0xf0060
8126#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8127#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8128#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8129#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8130#define _TRANSA_CHICKEN2 0xf0064
8131#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8132#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8133#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8134#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8135#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8136#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8137#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8138
f0f59a00 8139#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8140#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8141#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8142#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8143#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8144#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8145#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8146#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8147#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8148#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8149#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8150#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8151#define LPT_PWM_GRANULARITY (1 << 5)
8152#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8153
f0f59a00
VS
8154#define _FDI_RXA_CHICKEN 0xc200c
8155#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8156#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8157#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8158#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8159
f0f59a00 8160#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8161#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8162#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8163#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8164#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8165#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8166#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8167
b9055052 8168/* CPU: FDI_TX */
f0f59a00
VS
8169#define _FDI_TXA_CTL 0x60100
8170#define _FDI_TXB_CTL 0x61100
8171#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8172#define FDI_TX_DISABLE (0 << 31)
8173#define FDI_TX_ENABLE (1 << 31)
8174#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8175#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8176#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8177#define FDI_LINK_TRAIN_NONE (3 << 28)
8178#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8179#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8180#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8181#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8182#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8183#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8184#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8185#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8186/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8187 SNB has different settings. */
8188/* SNB A-stepping */
5ee8ee86
PZ
8189#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8190#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8191#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8192#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8193/* SNB B-stepping */
5ee8ee86
PZ
8194#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8195#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8196#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8197#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8198#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8199#define FDI_DP_PORT_WIDTH_SHIFT 19
8200#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8201#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8202#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8203/* Ironlake: hardwired to 1 */
5ee8ee86 8204#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8205
8206/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8207#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8208#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8209#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8210#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8211
b9055052 8212/* both Tx and Rx */
5ee8ee86
PZ
8213#define FDI_COMPOSITE_SYNC (1 << 11)
8214#define FDI_LINK_TRAIN_AUTO (1 << 10)
8215#define FDI_SCRAMBLING_ENABLE (0 << 7)
8216#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8217
8218/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8219#define _FDI_RXA_CTL 0xf000c
8220#define _FDI_RXB_CTL 0xf100c
f0f59a00 8221#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8222#define FDI_RX_ENABLE (1 << 31)
b9055052 8223/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8224#define FDI_FS_ERRC_ENABLE (1 << 27)
8225#define FDI_FE_ERRC_ENABLE (1 << 26)
8226#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8227#define FDI_8BPC (0 << 16)
8228#define FDI_10BPC (1 << 16)
8229#define FDI_6BPC (2 << 16)
8230#define FDI_12BPC (3 << 16)
8231#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8232#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8233#define FDI_RX_PLL_ENABLE (1 << 13)
8234#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8235#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8236#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8237#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8238#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8239#define FDI_PCDCLK (1 << 4)
8db9d77b 8240/* CPT */
5ee8ee86
PZ
8241#define FDI_AUTO_TRAINING (1 << 10)
8242#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8243#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8244#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8245#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8246#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8247
04945641
PZ
8248#define _FDI_RXA_MISC 0xf0010
8249#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8250#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8251#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8252#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8253#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8254#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8255#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8256#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8257#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8258
f0f59a00
VS
8259#define _FDI_RXA_TUSIZE1 0xf0030
8260#define _FDI_RXA_TUSIZE2 0xf0038
8261#define _FDI_RXB_TUSIZE1 0xf1030
8262#define _FDI_RXB_TUSIZE2 0xf1038
8263#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8264#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8265
8266/* FDI_RX interrupt register format */
5ee8ee86
PZ
8267#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8268#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8269#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8270#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8271#define FDI_RX_FS_CODE_ERR (1 << 6)
8272#define FDI_RX_FE_CODE_ERR (1 << 5)
8273#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8274#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8275#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8276#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8277#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8278
f0f59a00
VS
8279#define _FDI_RXA_IIR 0xf0014
8280#define _FDI_RXA_IMR 0xf0018
8281#define _FDI_RXB_IIR 0xf1014
8282#define _FDI_RXB_IMR 0xf1018
8283#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8284#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8285
f0f59a00
VS
8286#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8287#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8288
f0f59a00 8289#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8290#define LVDS_DETECTED (1 << 1)
8291
f0f59a00
VS
8292#define _PCH_DP_B 0xe4100
8293#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8294#define _PCH_DPB_AUX_CH_CTL 0xe4110
8295#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8296#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8297#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8298#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8299#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8300
f0f59a00
VS
8301#define _PCH_DP_C 0xe4200
8302#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8303#define _PCH_DPC_AUX_CH_CTL 0xe4210
8304#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8305#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8306#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8307#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8308#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8309
f0f59a00
VS
8310#define _PCH_DP_D 0xe4300
8311#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8312#define _PCH_DPD_AUX_CH_CTL 0xe4310
8313#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8314#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8315#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8316#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8317#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8318
bdabdb63
VS
8319#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8320#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8321
8db9d77b 8322/* CPT */
086f8e84
VS
8323#define _TRANS_DP_CTL_A 0xe0300
8324#define _TRANS_DP_CTL_B 0xe1300
8325#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8326#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8327#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8328#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8329#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8330#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8331#define TRANS_DP_AUDIO_ONLY (1 << 26)
8332#define TRANS_DP_ENH_FRAMING (1 << 18)
8333#define TRANS_DP_8BPC (0 << 9)
8334#define TRANS_DP_10BPC (1 << 9)
8335#define TRANS_DP_6BPC (2 << 9)
8336#define TRANS_DP_12BPC (3 << 9)
8337#define TRANS_DP_BPC_MASK (3 << 9)
8338#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8339#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8340#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8341#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8342#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8343
8344/* SNB eDP training params */
8345/* SNB A-stepping */
5ee8ee86
PZ
8346#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8347#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8348#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8349#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8350/* SNB B-stepping */
5ee8ee86
PZ
8351#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8352#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8353#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8354#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8355#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8356#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8357
1a2eb460 8358/* IVB */
5ee8ee86
PZ
8359#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8360#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8361#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8362#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8363#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8364#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8365#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8366
8367/* legacy values */
5ee8ee86
PZ
8368#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8369#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8370#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8371#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8372#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8373
5ee8ee86 8374#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8375
f0f59a00 8376#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8377
274008e8
SAK
8378#define RC6_LOCATION _MMIO(0xD40)
8379#define RC6_CTX_IN_DRAM (1 << 0)
8380#define RC6_CTX_BASE _MMIO(0xD48)
8381#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8382#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8383#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8384#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8385#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8386#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8387#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8388#define FORCEWAKE _MMIO(0xA18C)
8389#define FORCEWAKE_VLV _MMIO(0x1300b0)
8390#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8391#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8392#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8393#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8394#define FORCEWAKE_ACK _MMIO(0x130090)
8395#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8396#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8397#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8398#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8399
f0f59a00 8400#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8401#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8402#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8403#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8404#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8405#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8406#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8407#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8408#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8409#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8410#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8411#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8412#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8413#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8414#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8415#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8416#define FORCEWAKE_KERNEL BIT(0)
8417#define FORCEWAKE_USER BIT(1)
8418#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8419#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8420#define ECOBUS _MMIO(0xa180)
5ee8ee86 8421#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8422#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8423#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8424#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8425#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8426
f0f59a00 8427#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8428#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8429#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8430#define GT_FIFO_SBDROPERR (1 << 6)
8431#define GT_FIFO_BLOBDROPERR (1 << 5)
8432#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8433#define GT_FIFO_DROPERR (1 << 3)
8434#define GT_FIFO_OVFERR (1 << 2)
8435#define GT_FIFO_IAWRERR (1 << 1)
8436#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8437
f0f59a00 8438#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8439#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8440#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8441#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8442#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8443
f0f59a00 8444#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8445#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8446#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8447#define EDRAM_ENABLED 0x1
c02e85a0
MK
8448#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8449#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8450#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8451
f0f59a00 8452#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8453# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8454# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8455# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8456# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8457
f0f59a00 8458#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8459# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8460# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8461# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8462# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8463# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8464# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8465
f0f59a00 8466#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8467# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8468
f0f59a00 8469#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8470#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8471#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8472
f0f59a00
VS
8473#define GEN6_RCGCTL1 _MMIO(0x9410)
8474#define GEN6_RCGCTL2 _MMIO(0x9414)
8475#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8476
f0f59a00 8477#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8478#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8479#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8480#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8481
f0f59a00
VS
8482#define GEN6_GFXPAUSE _MMIO(0xA000)
8483#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8484#define GEN6_TURBO_DISABLE (1 << 31)
8485#define GEN6_FREQUENCY(x) ((x) << 25)
8486#define HSW_FREQUENCY(x) ((x) << 24)
8487#define GEN9_FREQUENCY(x) ((x) << 23)
8488#define GEN6_OFFSET(x) ((x) << 19)
8489#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8490#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8491#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8492#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8493#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8494#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8495#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8496#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8497#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8498#define GEN7_RC_CTL_TO_MODE (1 << 28)
8499#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8500#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8501#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8502#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8503#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8504#define GEN6_CAGF_SHIFT 8
f82855d3 8505#define HSW_CAGF_SHIFT 7
de43ae9d 8506#define GEN9_CAGF_SHIFT 23
ccab5c82 8507#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8508#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8509#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8510#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8511#define GEN6_RP_MEDIA_TURBO (1 << 11)
8512#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8513#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8514#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8515#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8516#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8517#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8518#define GEN6_RP_ENABLE (1 << 7)
8519#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8520#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8521#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8522#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8523#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8524#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8525#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8526#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8527#define GEN6_RP_EI_MASK 0xffffff
8528#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8529#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8530#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8531#define GEN6_RP_PREV_UP _MMIO(0xA058)
8532#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8533#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8534#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8535#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8536#define GEN6_RP_UP_EI _MMIO(0xA068)
8537#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8538#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8539#define GEN6_RPDEUHWTC _MMIO(0xA080)
8540#define GEN6_RPDEUC _MMIO(0xA084)
8541#define GEN6_RPDEUCSW _MMIO(0xA088)
8542#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8543#define RC_SW_TARGET_STATE_SHIFT 16
8544#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8545#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8546#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8547#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8548#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8549#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8550#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8551#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8552#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8553#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8554#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8555#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8556#define VLV_RCEDATA _MMIO(0xA0BC)
8557#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8558#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8559#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8560#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8561#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8562#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8563#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8564#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8565#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8566#define GEN9_RENDER_PG_ENABLE (1 << 0)
8567#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8568#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8569#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8570#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8571
f0f59a00 8572#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8573#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8574#define PIXEL_OVERLAP_CNT_SHIFT 30
8575
f0f59a00
VS
8576#define GEN6_PMISR _MMIO(0x44020)
8577#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8578#define GEN6_PMIIR _MMIO(0x44028)
8579#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8580#define GEN6_PM_MBOX_EVENT (1 << 25)
8581#define GEN6_PM_THERMAL_EVENT (1 << 24)
8582#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8583#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8584#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8585#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8586#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4848405c 8587#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8588 GEN6_PM_RP_DOWN_THRESHOLD | \
8589 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8590
f0f59a00 8591#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8592#define GEN7_GT_SCRATCH_REG_NUM 8
8593
f0f59a00 8594#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8595#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8596#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8597
f0f59a00
VS
8598#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8599#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8600#define VLV_COUNT_RANGE_HIGH (1 << 15)
8601#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8602#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8603#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8604#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8605#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8606#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8607#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8608
f0f59a00
VS
8609#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8610#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8611#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8612#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8613
f0f59a00 8614#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8615#define GEN6_PCODE_READY (1 << 31)
87660502
L
8616#define GEN6_PCODE_ERROR_MASK 0xFF
8617#define GEN6_PCODE_SUCCESS 0x0
8618#define GEN6_PCODE_ILLEGAL_CMD 0x1
8619#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8620#define GEN6_PCODE_TIMEOUT 0x3
8621#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8622#define GEN7_PCODE_TIMEOUT 0x2
8623#define GEN7_PCODE_ILLEGAL_DATA 0x3
8624#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8625#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8626#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8627#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8628#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8629#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8630#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8631#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8632#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8633#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8634#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8635#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8636#define SKL_PCODE_CDCLK_CONTROL 0x7
8637#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8638#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8639#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8640#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8641#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8642#define GEN6_PCODE_READ_D_COMP 0x10
8643#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8644#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8645#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8646 /* See also IPS_CTL */
8647#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8648#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8649#define GEN9_PCODE_SAGV_CONTROL 0x21
8650#define GEN9_SAGV_DISABLE 0x0
8651#define GEN9_SAGV_IS_DISABLED 0x1
8652#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8653#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8654#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8655#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8656#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8657
f0f59a00 8658#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8659#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8660#define GEN6_RCn_MASK 7
8661#define GEN6_RC0 0
8662#define GEN6_RC3 2
8663#define GEN6_RC6 3
8664#define GEN6_RC7 4
8665
f0f59a00 8666#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8667#define GEN8_LSLICESTAT_MASK 0x7
8668
f0f59a00
VS
8669#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8670#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8671#define CHV_SS_PG_ENABLE (1 << 1)
8672#define CHV_EU08_PG_ENABLE (1 << 9)
8673#define CHV_EU19_PG_ENABLE (1 << 17)
8674#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8675
f0f59a00
VS
8676#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8677#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8678#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8679
5ee8ee86 8680#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8681#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8682 ((slice) % 3) * 0x4)
7f992aba 8683#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8684#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8685#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8686
5ee8ee86 8687#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8688#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8689 ((slice) % 3) * 0x8)
5ee8ee86 8690#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8691#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8692 ((slice) % 3) * 0x8)
7f992aba
JM
8693#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8694#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8695#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8696#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8697#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8698#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8699#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8700#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8701
f0f59a00 8702#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8703#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8704#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8705#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8706#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8707
5bcebe76
OM
8708#define GEN8_GARBCNTL _MMIO(0xB004)
8709#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8710#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8711#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8712#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8713
8714#define GEN11_GLBLINVL _MMIO(0xB404)
8715#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8716#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8717
d65dc3e4
OM
8718#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8719#define DFR_DISABLE (1 << 9)
8720
f4a35714
OM
8721#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8722#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8723#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8724#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8725
6b967dc3
OM
8726#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8727#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8728#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8729
908ae051
OM
8730#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8731#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8732
e3689190 8733/* IVYBRIDGE DPF */
f0f59a00 8734#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8735#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8736#define GEN7_PARITY_ERROR_VALID (1 << 13)
8737#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8738#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8739#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8740 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8741#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8742 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8743#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8744 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8745#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8746
f0f59a00 8747#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8748#define GEN7_L3LOG_SIZE 0x80
8749
f0f59a00
VS
8750#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8751#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8752#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8753#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8754#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8755#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8756
f0f59a00 8757#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8758#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8759#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8760
f0f59a00 8761#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8762#define FLOW_CONTROL_ENABLE (1 << 15)
8763#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8764#define STALL_DOP_GATING_DISABLE (1 << 5)
8765#define THROTTLE_12_5 (7 << 2)
8766#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8767
f0f59a00
VS
8768#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8769#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8770#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8771#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8772#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8773
f0f59a00 8774#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8775#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8776
f0f59a00 8777#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8778#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8779
f0f59a00 8780#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8781#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8782#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8783#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8784#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8785#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8786
f0f59a00 8787#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8788#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8789#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8790#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8791
c46f111f 8792/* Audio */
f0f59a00 8793#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8794#define INTEL_AUDIO_DEVCL 0x808629FB
8795#define INTEL_AUDIO_DEVBLC 0x80862801
8796#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8797
f0f59a00 8798#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8799#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8800#define G4X_ELDV_DEVCTG (1 << 14)
8801#define G4X_ELD_ADDR_MASK (0xf << 5)
8802#define G4X_ELD_ACK (1 << 4)
f0f59a00 8803#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8804
c46f111f
JN
8805#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8806#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8807#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8808 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8809#define _IBX_AUD_CNTL_ST_A 0xE20B4
8810#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8811#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8812 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8813#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8814#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8815#define IBX_ELD_ACK (1 << 4)
f0f59a00 8816#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8817#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8818#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8819
c46f111f
JN
8820#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8821#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8822#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8823#define _CPT_AUD_CNTL_ST_A 0xE50B4
8824#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8825#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8826#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8827
c46f111f
JN
8828#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8829#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8830#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8831#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8832#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8833#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8834#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8835
ae662d31
EA
8836/* These are the 4 32-bit write offset registers for each stream
8837 * output buffer. It determines the offset from the
8838 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8839 */
f0f59a00 8840#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8841
c46f111f
JN
8842#define _IBX_AUD_CONFIG_A 0xe2000
8843#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8844#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8845#define _CPT_AUD_CONFIG_A 0xe5000
8846#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8847#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8848#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8849#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8850#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8851
b6daa025
WF
8852#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8853#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8854#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8855#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8856#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8857#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8858#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8859#define AUD_CONFIG_N(n) \
8860 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8861 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8862#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8863#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8864#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8865#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8866#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8867#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8868#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8869#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8870#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8871#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8872#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8873#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8874#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8875
9a78b6cc 8876/* HSW Audio */
c46f111f
JN
8877#define _HSW_AUD_CONFIG_A 0x65000
8878#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8879#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8880
8881#define _HSW_AUD_MISC_CTRL_A 0x65010
8882#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8883#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8884
6014ac12
LY
8885#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8886#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8887#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8888#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8889#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8890#define AUD_CONFIG_M_MASK 0xfffff
8891
c46f111f
JN
8892#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8893#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8894#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8895
8896/* Audio Digital Converter */
c46f111f
JN
8897#define _HSW_AUD_DIG_CNVT_1 0x65080
8898#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8899#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8900#define DIP_PORT_SEL_MASK 0x3
8901
8902#define _HSW_AUD_EDID_DATA_A 0x65050
8903#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8904#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8905
f0f59a00
VS
8906#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8907#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8908#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8909#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8910#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8911#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8912
f0f59a00 8913#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8914#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8915
9eb3a752 8916/* HSW Power Wells */
9c3a16c8
ID
8917#define _HSW_PWR_WELL_CTL1 0x45400
8918#define _HSW_PWR_WELL_CTL2 0x45404
8919#define _HSW_PWR_WELL_CTL3 0x45408
8920#define _HSW_PWR_WELL_CTL4 0x4540C
8921
67ca07e7
ID
8922#define _ICL_PWR_WELL_CTL_AUX1 0x45440
8923#define _ICL_PWR_WELL_CTL_AUX2 0x45444
8924#define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8925
8926#define _ICL_PWR_WELL_CTL_DDI1 0x45450
8927#define _ICL_PWR_WELL_CTL_DDI2 0x45454
8928#define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8929
9c3a16c8
ID
8930/*
8931 * Each power well control register contains up to 16 (request, status) HW
8932 * flag tuples. The register index and HW flag shift is determined by the
8933 * power well ID (see i915_power_well_id). There are 4 possible sources of
8934 * power well requests each source having its own set of control registers:
8935 * BIOS, DRIVER, KVMR, DEBUG.
8936 */
8937#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8938#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
9c3a16c8 8939#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8940 _HSW_PWR_WELL_CTL1, \
8941 _ICL_PWR_WELL_CTL_AUX1, \
8942 _ICL_PWR_WELL_CTL_DDI1))
9c3a16c8 8943#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8944 _HSW_PWR_WELL_CTL2, \
8945 _ICL_PWR_WELL_CTL_AUX2, \
8946 _ICL_PWR_WELL_CTL_DDI2))
8947/* KVMR doesn't have a reg for AUX or DDI power well control */
9c3a16c8
ID
8948#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8949#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8950 _HSW_PWR_WELL_CTL4, \
8951 _ICL_PWR_WELL_CTL_AUX4, \
8952 _ICL_PWR_WELL_CTL_DDI4))
9c3a16c8 8953
1af474fe
ID
8954#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8955#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8956#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8957#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8958#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8959#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8960#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8961
94dd5138 8962/* SKL Fuse Status */
b2891eb2
ID
8963enum skl_power_gate {
8964 SKL_PG0,
8965 SKL_PG1,
8966 SKL_PG2,
8967};
8968
f0f59a00 8969#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8970#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
b2891eb2
ID
8971/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8972#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
67ca07e7
ID
8973/* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8974#define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
b2891eb2 8975#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8976
c559c2a0 8977#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8978#define _CNL_AUX_ANAOVRD1_B 0x162250
8979#define _CNL_AUX_ANAOVRD1_C 0x162210
8980#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8981#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8982#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8983 _CNL_AUX_ANAOVRD1_B, \
8984 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8985 _CNL_AUX_ANAOVRD1_D, \
8986 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
8987#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8988#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 8989
ee5e5e7a 8990/* HDCP Key Registers */
2834d9df 8991#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8992#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8993#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8994#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8995#define HDCP_KEY_STATUS _MMIO(0x66c04)
8996#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8997#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8998#define HDCP_FUSE_DONE BIT(5)
8999#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9000#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9001#define HDCP_AKSV_LO _MMIO(0x66c10)
9002#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9003
9004/* HDCP Repeater Registers */
2834d9df
R
9005#define HDCP_REP_CTL _MMIO(0x66d00)
9006#define HDCP_DDIB_REP_PRESENT BIT(30)
9007#define HDCP_DDIA_REP_PRESENT BIT(29)
9008#define HDCP_DDIC_REP_PRESENT BIT(28)
9009#define HDCP_DDID_REP_PRESENT BIT(27)
9010#define HDCP_DDIF_REP_PRESENT BIT(26)
9011#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9012#define HDCP_DDIB_SHA1_M0 (1 << 20)
9013#define HDCP_DDIA_SHA1_M0 (2 << 20)
9014#define HDCP_DDIC_SHA1_M0 (3 << 20)
9015#define HDCP_DDID_SHA1_M0 (4 << 20)
9016#define HDCP_DDIF_SHA1_M0 (5 << 20)
9017#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9018#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9019#define HDCP_SHA1_READY BIT(17)
9020#define HDCP_SHA1_COMPLETE BIT(18)
9021#define HDCP_SHA1_V_MATCH BIT(19)
9022#define HDCP_SHA1_TEXT_32 (1 << 1)
9023#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9024#define HDCP_SHA1_TEXT_24 (4 << 1)
9025#define HDCP_SHA1_TEXT_16 (5 << 1)
9026#define HDCP_SHA1_TEXT_8 (6 << 1)
9027#define HDCP_SHA1_TEXT_0 (7 << 1)
9028#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9029#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9030#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9031#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9032#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9033#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9034#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9035
9036/* HDCP Auth Registers */
9037#define _PORTA_HDCP_AUTHENC 0x66800
9038#define _PORTB_HDCP_AUTHENC 0x66500
9039#define _PORTC_HDCP_AUTHENC 0x66600
9040#define _PORTD_HDCP_AUTHENC 0x66700
9041#define _PORTE_HDCP_AUTHENC 0x66A00
9042#define _PORTF_HDCP_AUTHENC 0x66900
9043#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9044 _PORTA_HDCP_AUTHENC, \
9045 _PORTB_HDCP_AUTHENC, \
9046 _PORTC_HDCP_AUTHENC, \
9047 _PORTD_HDCP_AUTHENC, \
9048 _PORTE_HDCP_AUTHENC, \
9e8789ec 9049 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9050#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9051#define HDCP_CONF_CAPTURE_AN BIT(0)
9052#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9053#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9054#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9055#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9056#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9057#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9058#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9059#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9060#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9061#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9062#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9063#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9064#define HDCP_STATUS_AUTH BIT(21)
9065#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9066#define HDCP_STATUS_RI_MATCH BIT(19)
9067#define HDCP_STATUS_R0_READY BIT(18)
9068#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9069#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9070#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9071
e7e104c3 9072/* Per-pipe DDI Function Control */
086f8e84
VS
9073#define _TRANS_DDI_FUNC_CTL_A 0x60400
9074#define _TRANS_DDI_FUNC_CTL_B 0x61400
9075#define _TRANS_DDI_FUNC_CTL_C 0x62400
9076#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 9077#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9078
5ee8ee86 9079#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9080/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9081#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9082#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9083#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9084#define TRANS_DDI_PORT_NONE (0 << 28)
9085#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9086#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9087#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9088#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9089#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9090#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9091#define TRANS_DDI_BPC_MASK (7 << 20)
9092#define TRANS_DDI_BPC_8 (0 << 20)
9093#define TRANS_DDI_BPC_10 (1 << 20)
9094#define TRANS_DDI_BPC_6 (2 << 20)
9095#define TRANS_DDI_BPC_12 (3 << 20)
9096#define TRANS_DDI_PVSYNC (1 << 17)
9097#define TRANS_DDI_PHSYNC (1 << 16)
9098#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9099#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9100#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9101#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9102#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9103#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9104#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9105#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9106#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9107#define TRANS_DDI_BFI_ENABLE (1 << 4)
9108#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9109#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9110#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9111 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9112 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9113
0e87f667 9114/* DisplayPort Transport Control */
086f8e84
VS
9115#define _DP_TP_CTL_A 0x64040
9116#define _DP_TP_CTL_B 0x64140
f0f59a00 9117#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
9118#define DP_TP_CTL_ENABLE (1 << 31)
9119#define DP_TP_CTL_MODE_SST (0 << 27)
9120#define DP_TP_CTL_MODE_MST (1 << 27)
9121#define DP_TP_CTL_FORCE_ACT (1 << 25)
9122#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9123#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9124#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9125#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9126#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9127#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9128#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9129#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9130#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9131#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9132
e411b2c1 9133/* DisplayPort Transport Status */
086f8e84
VS
9134#define _DP_TP_STATUS_A 0x64044
9135#define _DP_TP_STATUS_B 0x64144
f0f59a00 9136#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
9137#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9138#define DP_TP_STATUS_ACT_SENT (1 << 24)
9139#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9140#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9141#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9142#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9143#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9144
03f896a1 9145/* DDI Buffer Control */
086f8e84
VS
9146#define _DDI_BUF_CTL_A 0x64000
9147#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9148#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9149#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9150#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9151#define DDI_BUF_EMP_MASK (0xf << 24)
9152#define DDI_BUF_PORT_REVERSAL (1 << 16)
9153#define DDI_BUF_IS_IDLE (1 << 7)
9154#define DDI_A_4_LANES (1 << 4)
17aa6be9 9155#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9156#define DDI_PORT_WIDTH_MASK (7 << 1)
9157#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9158#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9159
bb879a44 9160/* DDI Buffer Translations */
086f8e84
VS
9161#define _DDI_BUF_TRANS_A 0x64E00
9162#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9163#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9164#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9165#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9166
7501a4d8
ED
9167/* Sideband Interface (SBI) is programmed indirectly, via
9168 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9169 * which contains the payload */
f0f59a00
VS
9170#define SBI_ADDR _MMIO(0xC6000)
9171#define SBI_DATA _MMIO(0xC6004)
9172#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9173#define SBI_CTL_DEST_ICLK (0x0 << 16)
9174#define SBI_CTL_DEST_MPHY (0x1 << 16)
9175#define SBI_CTL_OP_IORD (0x2 << 8)
9176#define SBI_CTL_OP_IOWR (0x3 << 8)
9177#define SBI_CTL_OP_CRRD (0x6 << 8)
9178#define SBI_CTL_OP_CRWR (0x7 << 8)
9179#define SBI_RESPONSE_FAIL (0x1 << 1)
9180#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9181#define SBI_BUSY (0x1 << 0)
9182#define SBI_READY (0x0 << 0)
52f025ef 9183
ccf1c867 9184/* SBI offsets */
f7be2c21 9185#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9186#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9187#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9188#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9189#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9190#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9191#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9192#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9193#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9194#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9195#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9196#define SBI_SSCCTL 0x020c
ccf1c867 9197#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9198#define SBI_SSCCTL_PATHALT (1 << 3)
9199#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9200#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9201#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9202#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9203#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9204#define SBI_DBUFF0 0x2a00
2fa86a1f 9205#define SBI_GEN0 0x1f00
5ee8ee86 9206#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9207
52f025ef 9208/* LPT PIXCLK_GATE */
f0f59a00 9209#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9210#define PIXCLK_GATE_UNGATE (1 << 0)
9211#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9212
e93ea06a 9213/* SPLL */
f0f59a00 9214#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9215#define SPLL_PLL_ENABLE (1 << 31)
9216#define SPLL_PLL_SSC (1 << 28)
9217#define SPLL_PLL_NON_SSC (2 << 28)
9218#define SPLL_PLL_LCPLL (3 << 28)
9219#define SPLL_PLL_REF_MASK (3 << 28)
9220#define SPLL_PLL_FREQ_810MHz (0 << 26)
9221#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9222#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9223#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9224
4dffc404 9225/* WRPLL */
086f8e84
VS
9226#define _WRPLL_CTL1 0x46040
9227#define _WRPLL_CTL2 0x46060
f0f59a00 9228#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9229#define WRPLL_PLL_ENABLE (1 << 31)
9230#define WRPLL_PLL_SSC (1 << 28)
9231#define WRPLL_PLL_NON_SSC (2 << 28)
9232#define WRPLL_PLL_LCPLL (3 << 28)
9233#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9234/* WRPLL divider programming */
5ee8ee86 9235#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9236#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9237#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9238#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9239#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9240#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9241#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9242#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9243
fec9181c 9244/* Port clock selection */
086f8e84
VS
9245#define _PORT_CLK_SEL_A 0x46100
9246#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9247#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9248#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9249#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9250#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9251#define PORT_CLK_SEL_SPLL (3 << 29)
9252#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9253#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9254#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9255#define PORT_CLK_SEL_NONE (7 << 29)
9256#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9257
78b60ce7
PZ
9258/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9259#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9260#define DDI_CLK_SEL_NONE (0x0 << 28)
9261#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9262#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9263#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9264#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9265#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9266#define DDI_CLK_SEL_MASK (0xF << 28)
9267
bb523fc0 9268/* Transcoder clock selection */
086f8e84
VS
9269#define _TRANS_CLK_SEL_A 0x46140
9270#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9271#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9272/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9273#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9274#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9275
7f1052a8
VS
9276#define CDCLK_FREQ _MMIO(0x46200)
9277
086f8e84
VS
9278#define _TRANSA_MSA_MISC 0x60410
9279#define _TRANSB_MSA_MISC 0x61410
9280#define _TRANSC_MSA_MISC 0x62410
9281#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9282#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9283
5ee8ee86
PZ
9284#define TRANS_MSA_SYNC_CLK (1 << 0)
9285#define TRANS_MSA_6_BPC (0 << 5)
9286#define TRANS_MSA_8_BPC (1 << 5)
9287#define TRANS_MSA_10_BPC (2 << 5)
9288#define TRANS_MSA_12_BPC (3 << 5)
9289#define TRANS_MSA_16_BPC (4 << 5)
dae84799 9290
90e8d31c 9291/* LCPLL Control */
f0f59a00 9292#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9293#define LCPLL_PLL_DISABLE (1 << 31)
9294#define LCPLL_PLL_LOCK (1 << 30)
9295#define LCPLL_CLK_FREQ_MASK (3 << 26)
9296#define LCPLL_CLK_FREQ_450 (0 << 26)
9297#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9298#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9299#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9300#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9301#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9302#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9303#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9304#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9305#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9306
326ac39b
S
9307/*
9308 * SKL Clocks
9309 */
9310
9311/* CDCLK_CTL */
f0f59a00 9312#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9313#define CDCLK_FREQ_SEL_MASK (3 << 26)
9314#define CDCLK_FREQ_450_432 (0 << 26)
9315#define CDCLK_FREQ_540 (1 << 26)
9316#define CDCLK_FREQ_337_308 (2 << 26)
9317#define CDCLK_FREQ_675_617 (3 << 26)
9318#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9319#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9320#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9321#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9322#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9323#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9324#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9325#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9326#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9327#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9328#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9329
326ac39b 9330/* LCPLL_CTL */
f0f59a00
VS
9331#define LCPLL1_CTL _MMIO(0x46010)
9332#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9333#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9334
9335/* DPLL control1 */
f0f59a00 9336#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9337#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9338#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9339#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9340#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9341#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9342#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9343#define DPLL_CTRL1_LINK_RATE_2700 0
9344#define DPLL_CTRL1_LINK_RATE_1350 1
9345#define DPLL_CTRL1_LINK_RATE_810 2
9346#define DPLL_CTRL1_LINK_RATE_1620 3
9347#define DPLL_CTRL1_LINK_RATE_1080 4
9348#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9349
9350/* DPLL control2 */
f0f59a00 9351#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9352#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9353#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9354#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9355#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9356#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9357
9358/* DPLL Status */
f0f59a00 9359#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9360#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9361
9362/* DPLL cfg */
086f8e84
VS
9363#define _DPLL1_CFGCR1 0x6C040
9364#define _DPLL2_CFGCR1 0x6C048
9365#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9366#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9367#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9368#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9369#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9370
086f8e84
VS
9371#define _DPLL1_CFGCR2 0x6C044
9372#define _DPLL2_CFGCR2 0x6C04C
9373#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9374#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9375#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9376#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9377#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9378#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9379#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9380#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9381#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9382#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9383#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9384#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9385#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9386#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9387#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9388#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9389#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9390
da3b891b 9391#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9392#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9393
555e38d2
RV
9394/*
9395 * CNL Clocks
9396 */
9397#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9398#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9399#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9400 (port) + 10))
376faf8a 9401#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9402 (port) * 2)
376faf8a
RV
9403#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9404#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9405
a927c927
RV
9406/* CNL PLL */
9407#define DPLL0_ENABLE 0x46010
9408#define DPLL1_ENABLE 0x46014
9409#define PLL_ENABLE (1 << 31)
9410#define PLL_LOCK (1 << 30)
9411#define PLL_POWER_ENABLE (1 << 27)
9412#define PLL_POWER_STATE (1 << 26)
9413#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9414
1fa11ee2
PZ
9415#define TBT_PLL_ENABLE _MMIO(0x46020)
9416
78b60ce7
PZ
9417#define _MG_PLL1_ENABLE 0x46030
9418#define _MG_PLL2_ENABLE 0x46034
9419#define _MG_PLL3_ENABLE 0x46038
9420#define _MG_PLL4_ENABLE 0x4603C
9421/* Bits are the same as DPLL0_ENABLE */
9422#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9423 _MG_PLL2_ENABLE)
9424
9425#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9426#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9427#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9428#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9429#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9430#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9431#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9432 _MG_REFCLKIN_CTL_PORT1, \
9433 _MG_REFCLKIN_CTL_PORT2)
9434
9435#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9436#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9437#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9438#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9439#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9440#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9441#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9442#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9443#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9444 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9445 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9446
9447#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9448#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9449#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9450#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9451#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9452#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9453#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9454#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
78b60ce7 9455#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
bd99ce08 9456#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
78b60ce7 9457#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
bd99ce08 9458#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9459#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9460 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9461 _MG_CLKTOP2_HSCLKCTL_PORT2)
9462
9463#define _MG_PLL_DIV0_PORT1 0x168A00
9464#define _MG_PLL_DIV0_PORT2 0x169A00
9465#define _MG_PLL_DIV0_PORT3 0x16AA00
9466#define _MG_PLL_DIV0_PORT4 0x16BA00
9467#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9468#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9469#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9470#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9471 _MG_PLL_DIV0_PORT2)
9472
9473#define _MG_PLL_DIV1_PORT1 0x168A04
9474#define _MG_PLL_DIV1_PORT2 0x169A04
9475#define _MG_PLL_DIV1_PORT3 0x16AA04
9476#define _MG_PLL_DIV1_PORT4 0x16BA04
9477#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9478#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9479#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9480#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9481#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9482#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9483#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9484#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9485 _MG_PLL_DIV1_PORT2)
9486
9487#define _MG_PLL_LF_PORT1 0x168A08
9488#define _MG_PLL_LF_PORT2 0x169A08
9489#define _MG_PLL_LF_PORT3 0x16AA08
9490#define _MG_PLL_LF_PORT4 0x16BA08
9491#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9492#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9493#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9494#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9495#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9496#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9497#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9498 _MG_PLL_LF_PORT2)
9499
9500#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9501#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9502#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9503#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9504#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9505#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9506#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9507#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9508#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9509#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9510#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9511 _MG_PLL_FRAC_LOCK_PORT1, \
9512 _MG_PLL_FRAC_LOCK_PORT2)
9513
9514#define _MG_PLL_SSC_PORT1 0x168A10
9515#define _MG_PLL_SSC_PORT2 0x169A10
9516#define _MG_PLL_SSC_PORT3 0x16AA10
9517#define _MG_PLL_SSC_PORT4 0x16BA10
9518#define MG_PLL_SSC_EN (1 << 28)
9519#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9520#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9521#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9522#define MG_PLL_SSC_FLLEN (1 << 9)
9523#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9524#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9525 _MG_PLL_SSC_PORT2)
9526
9527#define _MG_PLL_BIAS_PORT1 0x168A14
9528#define _MG_PLL_BIAS_PORT2 0x169A14
9529#define _MG_PLL_BIAS_PORT3 0x16AA14
9530#define _MG_PLL_BIAS_PORT4 0x16BA14
9531#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9532#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9533#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9534#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9535#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9536#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9537#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9538#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9539#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9540#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9541#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9542#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9543#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9544#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9545 _MG_PLL_BIAS_PORT2)
9546
9547#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9548#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9549#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9550#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9551#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9552#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9553#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9554#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9555#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9556#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9557 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9558 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9559
a927c927
RV
9560#define _CNL_DPLL0_CFGCR0 0x6C000
9561#define _CNL_DPLL1_CFGCR0 0x6C080
9562#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9563#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9564#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9565#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9566#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9567#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9568#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9569#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9570#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9571#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9572#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9573#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9574#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9575#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9576#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9577#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9578#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9579
9580#define _CNL_DPLL0_CFGCR1 0x6C004
9581#define _CNL_DPLL1_CFGCR1 0x6C084
9582#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9583#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9584#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9585#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9586#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9587#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9588#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9589#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9590#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9591#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9592#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9593#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9594#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9595#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9596#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9597#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9598#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9599#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9600#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9601#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9602#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9603
78b60ce7
PZ
9604#define _ICL_DPLL0_CFGCR0 0x164000
9605#define _ICL_DPLL1_CFGCR0 0x164080
9606#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9607 _ICL_DPLL1_CFGCR0)
9608
9609#define _ICL_DPLL0_CFGCR1 0x164004
9610#define _ICL_DPLL1_CFGCR1 0x164084
9611#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9612 _ICL_DPLL1_CFGCR1)
9613
f8437dd1 9614/* BXT display engine PLL */
f0f59a00 9615#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9616#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9617#define BXT_DE_PLL_RATIO_MASK 0xff
9618
f0f59a00 9619#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9620#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9621#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9622#define CNL_CDCLK_PLL_RATIO(x) (x)
9623#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9624
664326f8 9625/* GEN9 DC */
f0f59a00 9626#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9627#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9628#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9629#define DC_STATE_EN_DC9 (1 << 3)
9630#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9631#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9632
f0f59a00 9633#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9634#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9635#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9636
9ccd5aeb
PZ
9637/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9638 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9639#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9640#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9641#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9642#define D_COMP_COMP_FORCE (1 << 8)
9643#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9644
69e94b7e 9645/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9646#define _PIPE_WM_LINETIME_A 0x45270
9647#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9648#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9649#define PIPE_WM_LINETIME_MASK (0x1ff)
9650#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9651#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9652#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9653
9654/* SFUSE_STRAP */
f0f59a00 9655#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9656#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9657#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9658#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9659#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9660#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9661#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9662#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9663#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9664
f0f59a00 9665#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9666#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9667
f0f59a00 9668#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9669#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9670#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9671#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9672
86d3efce
VS
9673/* pipe CSC */
9674#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9675#define _PIPE_A_CSC_COEFF_BY 0x49014
9676#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9677#define _PIPE_A_CSC_COEFF_BU 0x4901c
9678#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9679#define _PIPE_A_CSC_COEFF_BV 0x49024
9680#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9681#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9682#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9683#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9684#define _PIPE_A_CSC_PREOFF_HI 0x49030
9685#define _PIPE_A_CSC_PREOFF_ME 0x49034
9686#define _PIPE_A_CSC_PREOFF_LO 0x49038
9687#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9688#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9689#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9690
9691#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9692#define _PIPE_B_CSC_COEFF_BY 0x49114
9693#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9694#define _PIPE_B_CSC_COEFF_BU 0x4911c
9695#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9696#define _PIPE_B_CSC_COEFF_BV 0x49124
9697#define _PIPE_B_CSC_MODE 0x49128
9698#define _PIPE_B_CSC_PREOFF_HI 0x49130
9699#define _PIPE_B_CSC_PREOFF_ME 0x49134
9700#define _PIPE_B_CSC_PREOFF_LO 0x49138
9701#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9702#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9703#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9704
f0f59a00
VS
9705#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9706#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9707#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9708#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9709#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9710#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9711#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9712#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9713#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9714#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9715#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9716#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9717#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9718
82cf435b
LL
9719/* pipe degamma/gamma LUTs on IVB+ */
9720#define _PAL_PREC_INDEX_A 0x4A400
9721#define _PAL_PREC_INDEX_B 0x4AC00
9722#define _PAL_PREC_INDEX_C 0x4B400
9723#define PAL_PREC_10_12_BIT (0 << 31)
9724#define PAL_PREC_SPLIT_MODE (1 << 31)
9725#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9726#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9727#define _PAL_PREC_DATA_A 0x4A404
9728#define _PAL_PREC_DATA_B 0x4AC04
9729#define _PAL_PREC_DATA_C 0x4B404
9730#define _PAL_PREC_GC_MAX_A 0x4A410
9731#define _PAL_PREC_GC_MAX_B 0x4AC10
9732#define _PAL_PREC_GC_MAX_C 0x4B410
9733#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9734#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9735#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9736#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9737#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9738#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9739
9740#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9741#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9742#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9743#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9744
9751bafc
ACO
9745#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9746#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9747#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9748#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9749#define _PRE_CSC_GAMC_DATA_A 0x4A488
9750#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9751#define _PRE_CSC_GAMC_DATA_C 0x4B488
9752
9753#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9754#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9755
29dc3739
LL
9756/* pipe CSC & degamma/gamma LUTs on CHV */
9757#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9758#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9759#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9760#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9761#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9762#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9763#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9764#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9765#define CGM_PIPE_MODE_GAMMA (1 << 2)
9766#define CGM_PIPE_MODE_CSC (1 << 1)
9767#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9768
9769#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9770#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9771#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9772#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9773#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9774#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9775#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9776#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9777
9778#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9779#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9780#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9781#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9782#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9783#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9784#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9785#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9786
e7d7cad0
JN
9787/* MIPI DSI registers */
9788
0ad4dc88 9789#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9790#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9791
bcc65700
D
9792#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9793#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9794#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9795#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9796
27efd256
MC
9797#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9798#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9799#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9800 _ICL_DSI_ESC_CLK_DIV0, \
9801 _ICL_DSI_ESC_CLK_DIV1)
9802#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9803#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9804#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9805 _ICL_DPHY_ESC_CLK_DIV0, \
9806 _ICL_DPHY_ESC_CLK_DIV1)
9807#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9808#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9809#define ICL_ESC_CLK_DIV_MASK 0x1ff
9810#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 9811#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 9812
aec0246f
US
9813/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9814#define GEN4_TIMESTAMP _MMIO(0x2358)
9815#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9816#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9817
dab91783
LL
9818#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9819#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9820#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9821#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9822#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9823
aec0246f
US
9824#define _PIPE_FRMTMSTMP_A 0x70048
9825#define PIPE_FRMTMSTMP(pipe) \
9826 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9827
11b8e4f5
SS
9828/* BXT MIPI clock controls */
9829#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9830
f0f59a00 9831#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9832#define BXT_MIPI1_DIV_SHIFT 26
9833#define BXT_MIPI2_DIV_SHIFT 10
9834#define BXT_MIPI_DIV_SHIFT(port) \
9835 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9836 BXT_MIPI2_DIV_SHIFT)
782d25ca 9837
11b8e4f5 9838/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9839#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9840#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9841#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9842 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9843 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9844#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9845#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9846#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9847 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9848 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9849#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9850 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9851/* RX upper control divider to select actual RX clock output from 8x */
9852#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9853#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9854#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9855 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9856 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9857#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9858#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9859#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9860 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9861 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9862#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 9863 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
9864/* 8/3X divider to select the actual 8/3X clock output from 8x */
9865#define BXT_MIPI1_8X_BY3_SHIFT 19
9866#define BXT_MIPI2_8X_BY3_SHIFT 3
9867#define BXT_MIPI_8X_BY3_SHIFT(port) \
9868 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9869 BXT_MIPI2_8X_BY3_SHIFT)
9870#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9871#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9872#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9873 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9874 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9875#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 9876 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
9877/* RX lower control divider to select actual RX clock output from 8x */
9878#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9879#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9880#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9881 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9882 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9883#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9884#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9885#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9886 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9887 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9888#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 9889 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
9890
9891#define RX_DIVIDER_BIT_1_2 0x3
9892#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9893
d2e08c0f
SS
9894/* BXT MIPI mode configure */
9895#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9896#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9897#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9898 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9899
9900#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9901#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9902#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9903 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9904
9905#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9906#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9907#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9908 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9909
f0f59a00 9910#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9911#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9912#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9913#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9914#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9915#define BXT_DSIC_16X_BY2 (1 << 10)
9916#define BXT_DSIC_16X_BY3 (2 << 10)
9917#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9918#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9919#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9920#define BXT_DSIA_16X_BY2 (1 << 8)
9921#define BXT_DSIA_16X_BY3 (2 << 8)
9922#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9923#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9924#define BXT_DSI_FREQ_SEL_SHIFT 8
9925#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9926
9927#define BXT_DSI_PLL_RATIO_MAX 0x7D
9928#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9929#define GLK_DSI_PLL_RATIO_MAX 0x6F
9930#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9931#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9932#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9933
f0f59a00 9934#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9935#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9936#define BXT_DSI_PLL_LOCKED (1 << 30)
9937
3230bf14 9938#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9939#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9940#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9941
9942 /* BXT port control */
9943#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9944#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9945#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9946
21652f3b
MC
9947/* ICL DSI MODE control */
9948#define _ICL_DSI_IO_MODECTL_0 0x6B094
9949#define _ICL_DSI_IO_MODECTL_1 0x6B894
9950#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9951 _ICL_DSI_IO_MODECTL_0, \
9952 _ICL_DSI_IO_MODECTL_1)
9953#define COMBO_PHY_MODE_DSI (1 << 0)
9954
1881a423
US
9955#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9956#define STAP_SELECT (1 << 0)
9957
9958#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9959#define HS_IO_CTRL_SELECT (1 << 0)
9960
e7d7cad0 9961#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9962#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9963#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9964#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9965#define DUAL_LINK_MODE_MASK (1 << 26)
9966#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9967#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9968#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9969#define FLOPPED_HSTX (1 << 23)
9970#define DE_INVERT (1 << 19) /* XXX */
9971#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9972#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9973#define AFE_LATCHOUT (1 << 17)
9974#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9975#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9976#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9977#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9978#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9979#define CSB_SHIFT 9
9980#define CSB_MASK (3 << 9)
9981#define CSB_20MHZ (0 << 9)
9982#define CSB_10MHZ (1 << 9)
9983#define CSB_40MHZ (2 << 9)
9984#define BANDGAP_MASK (1 << 8)
9985#define BANDGAP_PNW_CIRCUIT (0 << 8)
9986#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9987#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9988#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9989#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9990#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9991#define TEARING_EFFECT_MASK (3 << 2)
9992#define TEARING_EFFECT_OFF (0 << 2)
9993#define TEARING_EFFECT_DSI (1 << 2)
9994#define TEARING_EFFECT_GPIO (2 << 2)
9995#define LANE_CONFIGURATION_SHIFT 0
9996#define LANE_CONFIGURATION_MASK (3 << 0)
9997#define LANE_CONFIGURATION_4LANE (0 << 0)
9998#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9999#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10000
10001#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10002#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10003#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10004#define TEARING_EFFECT_DELAY_SHIFT 0
10005#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10006
10007/* XXX: all bits reserved */
4ad83e94 10008#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10009
10010/* MIPI DSI Controller and D-PHY registers */
10011
4ad83e94 10012#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10013#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10014#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10015#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10016#define ULPS_STATE_MASK (3 << 1)
10017#define ULPS_STATE_ENTER (2 << 1)
10018#define ULPS_STATE_EXIT (1 << 1)
10019#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10020#define DEVICE_READY (1 << 0)
10021
4ad83e94 10022#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10023#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10024#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10025#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10026#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10027#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10028#define TEARING_EFFECT (1 << 31)
10029#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10030#define GEN_READ_DATA_AVAIL (1 << 29)
10031#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10032#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10033#define RX_PROT_VIOLATION (1 << 26)
10034#define RX_INVALID_TX_LENGTH (1 << 25)
10035#define ACK_WITH_NO_ERROR (1 << 24)
10036#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10037#define LP_RX_TIMEOUT (1 << 22)
10038#define HS_TX_TIMEOUT (1 << 21)
10039#define DPI_FIFO_UNDERRUN (1 << 20)
10040#define LOW_CONTENTION (1 << 19)
10041#define HIGH_CONTENTION (1 << 18)
10042#define TXDSI_VC_ID_INVALID (1 << 17)
10043#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10044#define TXCHECKSUM_ERROR (1 << 15)
10045#define TXECC_MULTIBIT_ERROR (1 << 14)
10046#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10047#define TXFALSE_CONTROL_ERROR (1 << 12)
10048#define RXDSI_VC_ID_INVALID (1 << 11)
10049#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10050#define RXCHECKSUM_ERROR (1 << 9)
10051#define RXECC_MULTIBIT_ERROR (1 << 8)
10052#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10053#define RXFALSE_CONTROL_ERROR (1 << 6)
10054#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10055#define RX_LP_TX_SYNC_ERROR (1 << 4)
10056#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10057#define RXEOT_SYNC_ERROR (1 << 2)
10058#define RXSOT_SYNC_ERROR (1 << 1)
10059#define RXSOT_ERROR (1 << 0)
10060
4ad83e94 10061#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10062#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10063#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10064#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10065#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10066#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10067#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10068#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10069#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10070#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10071#define VID_MODE_FORMAT_MASK (0xf << 7)
10072#define VID_MODE_NOT_SUPPORTED (0 << 7)
10073#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10074#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10075#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10076#define VID_MODE_FORMAT_RGB888 (4 << 7)
10077#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10078#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10079#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10080#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10081#define DATA_LANES_PRG_REG_SHIFT 0
10082#define DATA_LANES_PRG_REG_MASK (7 << 0)
10083
4ad83e94 10084#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10085#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10086#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10087#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10088
4ad83e94 10089#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10090#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10091#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10092#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10093
4ad83e94 10094#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10095#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10096#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10097#define TURN_AROUND_TIMEOUT_MASK 0x3f
10098
4ad83e94 10099#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10100#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10101#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10102#define DEVICE_RESET_TIMER_MASK 0xffff
10103
4ad83e94 10104#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10105#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10106#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10107#define VERTICAL_ADDRESS_SHIFT 16
10108#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10109#define HORIZONTAL_ADDRESS_SHIFT 0
10110#define HORIZONTAL_ADDRESS_MASK 0xffff
10111
4ad83e94 10112#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10113#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10114#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10115#define DBI_FIFO_EMPTY_HALF (0 << 0)
10116#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10117#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10118
10119/* regs below are bits 15:0 */
4ad83e94 10120#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10121#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10122#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10123
4ad83e94 10124#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10125#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10126#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10127
4ad83e94 10128#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10129#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10130#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10131
4ad83e94 10132#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10133#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10134#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10135
4ad83e94 10136#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10137#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10138#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10139
4ad83e94 10140#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10141#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10142#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10143
4ad83e94 10144#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10145#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10146#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10147
4ad83e94 10148#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10149#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10150#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10151
3230bf14
JN
10152/* regs above are bits 15:0 */
10153
4ad83e94 10154#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10155#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10156#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10157#define DPI_LP_MODE (1 << 6)
10158#define BACKLIGHT_OFF (1 << 5)
10159#define BACKLIGHT_ON (1 << 4)
10160#define COLOR_MODE_OFF (1 << 3)
10161#define COLOR_MODE_ON (1 << 2)
10162#define TURN_ON (1 << 1)
10163#define SHUTDOWN (1 << 0)
10164
4ad83e94 10165#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10166#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10167#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10168#define COMMAND_BYTE_SHIFT 0
10169#define COMMAND_BYTE_MASK (0x3f << 0)
10170
4ad83e94 10171#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10172#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10173#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10174#define MASTER_INIT_TIMER_SHIFT 0
10175#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10176
4ad83e94 10177#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10178#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10179#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10180 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10181#define MAX_RETURN_PKT_SIZE_SHIFT 0
10182#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10183
4ad83e94 10184#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10185#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10186#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10187#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10188#define DISABLE_VIDEO_BTA (1 << 3)
10189#define IP_TG_CONFIG (1 << 2)
10190#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10191#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10192#define VIDEO_MODE_BURST (3 << 0)
10193
4ad83e94 10194#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10195#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10196#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10197#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10198#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10199#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10200#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10201#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10202#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10203#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10204#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10205#define CLOCKSTOP (1 << 1)
10206#define EOT_DISABLE (1 << 0)
10207
4ad83e94 10208#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10209#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10210#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10211#define LP_BYTECLK_SHIFT 0
10212#define LP_BYTECLK_MASK (0xffff << 0)
10213
b426f985
D
10214#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10215#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10216#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10217
10218#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10219#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10220#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10221
3230bf14 10222/* bits 31:0 */
4ad83e94 10223#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10224#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10225#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10226
10227/* bits 31:0 */
4ad83e94 10228#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10229#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10230#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10231
4ad83e94 10232#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10233#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10234#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10235#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10236#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10237#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10238#define LONG_PACKET_WORD_COUNT_SHIFT 8
10239#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10240#define SHORT_PACKET_PARAM_SHIFT 8
10241#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10242#define VIRTUAL_CHANNEL_SHIFT 6
10243#define VIRTUAL_CHANNEL_MASK (3 << 6)
10244#define DATA_TYPE_SHIFT 0
395b2913 10245#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10246/* data type values, see include/video/mipi_display.h */
10247
4ad83e94 10248#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10249#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10250#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10251#define DPI_FIFO_EMPTY (1 << 28)
10252#define DBI_FIFO_EMPTY (1 << 27)
10253#define LP_CTRL_FIFO_EMPTY (1 << 26)
10254#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10255#define LP_CTRL_FIFO_FULL (1 << 24)
10256#define HS_CTRL_FIFO_EMPTY (1 << 18)
10257#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10258#define HS_CTRL_FIFO_FULL (1 << 16)
10259#define LP_DATA_FIFO_EMPTY (1 << 10)
10260#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10261#define LP_DATA_FIFO_FULL (1 << 8)
10262#define HS_DATA_FIFO_EMPTY (1 << 2)
10263#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10264#define HS_DATA_FIFO_FULL (1 << 0)
10265
4ad83e94 10266#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10267#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10268#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10269#define DBI_HS_LP_MODE_MASK (1 << 0)
10270#define DBI_LP_MODE (1 << 0)
10271#define DBI_HS_MODE (0 << 0)
10272
4ad83e94 10273#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10274#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10275#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10276#define EXIT_ZERO_COUNT_SHIFT 24
10277#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10278#define TRAIL_COUNT_SHIFT 16
10279#define TRAIL_COUNT_MASK (0x1f << 16)
10280#define CLK_ZERO_COUNT_SHIFT 8
10281#define CLK_ZERO_COUNT_MASK (0xff << 8)
10282#define PREPARE_COUNT_SHIFT 0
10283#define PREPARE_COUNT_MASK (0x3f << 0)
10284
10285/* bits 31:0 */
4ad83e94 10286#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10287#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10288#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10289
10290#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10291#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10292#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10293#define LP_HS_SSW_CNT_SHIFT 16
10294#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10295#define HS_LP_PWR_SW_CNT_SHIFT 0
10296#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10297
4ad83e94 10298#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10299#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10300#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10301#define STOP_STATE_STALL_COUNTER_SHIFT 0
10302#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10303
4ad83e94 10304#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10305#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10306#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10307#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10308#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10309#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10310#define RX_CONTENTION_DETECTED (1 << 0)
10311
10312/* XXX: only pipe A ?!? */
4ad83e94 10313#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10314#define DBI_TYPEC_ENABLE (1 << 31)
10315#define DBI_TYPEC_WIP (1 << 30)
10316#define DBI_TYPEC_OPTION_SHIFT 28
10317#define DBI_TYPEC_OPTION_MASK (3 << 28)
10318#define DBI_TYPEC_FREQ_SHIFT 24
10319#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10320#define DBI_TYPEC_OVERRIDE (1 << 8)
10321#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10322#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10323
10324
10325/* MIPI adapter registers */
10326
4ad83e94 10327#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10328#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10329#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10330#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10331#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10332#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10333#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10334#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10335#define READ_REQUEST_PRIORITY_SHIFT 3
10336#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10337#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10338#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10339#define RGB_FLIP_TO_BGR (1 << 2)
10340
6b93e9c8 10341#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10342#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10343#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10344#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10345#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10346#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10347#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10348#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10349#define GLK_LP_WAKE (1 << 22)
10350#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10351#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10352#define GLK_FIREWALL_ENABLE (1 << 16)
10353#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10354#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10355#define BXT_DSC_ENABLE (1 << 3)
10356#define BXT_RGB_FLIP (1 << 2)
10357#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10358#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10359
4ad83e94 10360#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10361#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10362#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10363#define DATA_MEM_ADDRESS_SHIFT 5
10364#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10365#define DATA_VALID (1 << 0)
10366
4ad83e94 10367#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10368#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10369#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10370#define DATA_LENGTH_SHIFT 0
10371#define DATA_LENGTH_MASK (0xfffff << 0)
10372
4ad83e94 10373#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10374#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10375#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10376#define COMMAND_MEM_ADDRESS_SHIFT 5
10377#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10378#define AUTO_PWG_ENABLE (1 << 2)
10379#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10380#define COMMAND_VALID (1 << 0)
10381
4ad83e94 10382#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10383#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10384#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10385#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10386#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10387
4ad83e94 10388#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10389#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10390#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10391
4ad83e94 10392#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10393#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10394#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10395#define READ_DATA_VALID(n) (1 << (n))
10396
a57c774a 10397/* For UMS only (deprecated): */
5c969aa7
DL
10398#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10399#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 10400
3bbaba0c 10401/* MOCS (Memory Object Control State) registers */
f0f59a00 10402#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10403
f0f59a00
VS
10404#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10405#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10406#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10407#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10408#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10409/* Media decoder 2 MOCS registers */
10410#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10411
73f4e8a3
OM
10412#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10413#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10414#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10415#define PMFLUSHDONE_LNEBLK (1 << 22)
10416
d5165ebd
TG
10417/* gamt regs */
10418#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10419#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10420#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10421#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10422#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10423
93564044
VS
10424#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10425#define MMCD_PCLA (1 << 31)
10426#define MMCD_HOTSPOT_EN (1 << 27)
10427
ad186f3f
PZ
10428#define _ICL_PHY_MISC_A 0x64C00
10429#define _ICL_PHY_MISC_B 0x64C04
10430#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10431 _ICL_PHY_MISC_B)
10432#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10433
2efbb2f0 10434/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10435#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10436#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10437#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10438#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10439#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10440#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10441#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10442 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10443 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10444#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10445 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10446 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10447#define DSC_VBR_ENABLE (1 << 19)
10448#define DSC_422_ENABLE (1 << 18)
10449#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10450#define DSC_BLOCK_PREDICTION (1 << 16)
10451#define DSC_LINE_BUF_DEPTH_SHIFT 12
10452#define DSC_BPC_SHIFT 8
10453#define DSC_VER_MIN_SHIFT 4
10454#define DSC_VER_MAJ (0x1 << 0)
10455
6f15a7de
AS
10456#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10457#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10458#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10459#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10460#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10461#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10462#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10463 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10464 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10465#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10466 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10467 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10468#define DSC_BPP(bpp) ((bpp) << 0)
10469
6f15a7de
AS
10470#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10471#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10472#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10473#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10474#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10475#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10476#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10477 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10478 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10479#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10480 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10481 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10482#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10483#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10484
6f15a7de
AS
10485#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10486#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10487#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10488#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10489#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10490#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10491#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10492 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10493 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10494#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10495 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10496 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10497#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10498#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10499
6f15a7de
AS
10500#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10501#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10502#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10503#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10504#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10505#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10506#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10507 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10508 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10509#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10510 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10511 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10512#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10513#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10514
6f15a7de
AS
10515#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10516#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10517#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10518#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10519#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10520#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10521#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10522 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10523 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10524#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10525 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC, \
10526 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 10527#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
10528#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10529
6f15a7de
AS
10530#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10531#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
10532#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10533#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10534#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10535#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10536#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10537 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10538 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10539#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10540 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10541 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
10542#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10543#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
10544#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10545#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10546
6f15a7de
AS
10547#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10548#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
10549#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10550#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10551#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10552#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10553#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10554 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10555 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10556#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10557 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10558 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10559#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10560#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10561
6f15a7de
AS
10562#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10563#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
10564#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10565#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10566#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10567#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10568#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10569 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10570 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10571#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10572 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10573 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10574#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10575#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10576
6f15a7de
AS
10577#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10578#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
10579#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10580#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10581#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10582#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10583#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10584 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10585 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10586#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10587 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10588 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10589#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10590#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10591
6f15a7de
AS
10592#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
10593#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
10594#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10595#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10596#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10597#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10598#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10599 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10600 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10601#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10602 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10603 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10604#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10605#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10606#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10607#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10608
6f15a7de
AS
10609#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
10610#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
10611#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10612#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10613#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10614#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10615#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10616 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10617 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10618#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10619 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10620 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10621
6f15a7de
AS
10622#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
10623#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
10624#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10625#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10626#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10627#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10628#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10629 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10630 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10631#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10632 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10633 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10634
6f15a7de
AS
10635#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
10636#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
10637#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10638#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10639#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10640#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10641#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10642 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10643 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10644#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10645 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10646 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10647
6f15a7de
AS
10648#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
10649#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
10650#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10651#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10652#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10653#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10654#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10655 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10656 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10657#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10658 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10659 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10660
6f15a7de
AS
10661#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
10662#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
10663#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10664#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10665#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10666#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10667#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10668 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10669 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10670#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10671 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10672 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10673
6f15a7de
AS
10674#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
10675#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
10676#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10677#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10678#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10679#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10680#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10681 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10682 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10683#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10684 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10685 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
10686#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 10687#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 10688
dbda5111
AS
10689/* Icelake Rate Control Buffer Threshold Registers */
10690#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
10691#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
10692#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
10693#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
10694#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
10695#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
10696#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
10697#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
10698#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
10699#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
10700#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
10701#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
10702#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10703 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
10704 _ICL_DSC0_RC_BUF_THRESH_0_PC)
10705#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10706 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
10707 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
10708#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10709 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
10710 _ICL_DSC1_RC_BUF_THRESH_0_PC)
10711#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10712 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
10713 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
10714
10715#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
10716#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
10717#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
10718#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
10719#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
10720#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
10721#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
10722#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
10723#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
10724#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
10725#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
10726#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
10727#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10728 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
10729 _ICL_DSC0_RC_BUF_THRESH_1_PC)
10730#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10731 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
10732 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
10733#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10734 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
10735 _ICL_DSC1_RC_BUF_THRESH_1_PC)
10736#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10737 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
10738 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
10739
b9fcddab
PZ
10740#define PORT_TX_DFLEXDPSP _MMIO(0x1638A0)
10741#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
10742#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
10743#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
10744#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
10745#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 10746
585fb111 10747#endif /* _I915_REG_H_ */