]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: move intel_crtc->fdi_lanes to pipe_config
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
39 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
585fb111
JB
41 */
42#define INTEL_GMCH_CTRL 0x52
28d52043 43#define INTEL_GMCH_VGA_DISABLE (1 << 1)
e76e9aeb
BW
44#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
03752f5b
BW
49#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
e76e9aeb 51
14bc490b 52
585fb111
JB
53/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
652c393a 56#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
57#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
f97108d1 61#define GCFGC2 0xda
585fb111
JB
62#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
67#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 86#define LBB 0xf4
eeccdcac
KG
87
88/* Graphics reset regs */
0573ed4a
KG
89#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
91#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
8a5c2ae7 94#define GRDOM_MASK (3<<2)
5ccce180 95#define GRDOM_RESET_ENABLE (1<<0)
585fb111 96
07b7ddd9
JB
97#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
98#define GEN6_MBC_SNPCR_SHIFT 21
99#define GEN6_MBC_SNPCR_MASK (3<<21)
100#define GEN6_MBC_SNPCR_MAX (0<<21)
101#define GEN6_MBC_SNPCR_MED (1<<21)
102#define GEN6_MBC_SNPCR_LOW (2<<21)
103#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
104
5eb719cd
DV
105#define GEN6_MBCTL 0x0907c
106#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
107#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
108#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
109#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
110#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
111
cff458c2
EA
112#define GEN6_GDRST 0x941c
113#define GEN6_GRDOM_FULL (1 << 0)
114#define GEN6_GRDOM_RENDER (1 << 1)
115#define GEN6_GRDOM_MEDIA (1 << 2)
116#define GEN6_GRDOM_BLT (1 << 3)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
e3dff585 125#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
126#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
127#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
128#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
129#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
130#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
131#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
132#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 133
48ecfa10 134#define GAC_ECO_BITS 0x14090
3b9d7888 135#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
136#define ECOBITS_PPGTT_CACHE64B (3<<8)
137#define ECOBITS_PPGTT_CACHE4B (0<<8)
138
be901a5a
DV
139#define GAB_CTL 0x24000
140#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
141
585fb111
JB
142/* VGA stuff */
143
144#define VGA_ST01_MDA 0x3ba
145#define VGA_ST01_CGA 0x3da
146
147#define VGA_MSR_WRITE 0x3c2
148#define VGA_MSR_READ 0x3cc
149#define VGA_MSR_MEM_EN (1<<1)
150#define VGA_MSR_CGA_MODE (1<<0)
151
56a12a50
VS
152/*
153 * SR01 is the only VGA register touched on non-UMS setups.
154 * VLV doesn't do UMS, so the sequencer index/data registers
155 * are the only VGA registers which need to include
156 * display_mmio_offset.
157 */
158#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
f930ddd0 159#define SR01 1
56a12a50 160#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
585fb111
JB
161
162#define VGA_AR_INDEX 0x3c0
163#define VGA_AR_VID_EN (1<<5)
164#define VGA_AR_DATA_WRITE 0x3c0
165#define VGA_AR_DATA_READ 0x3c1
166
167#define VGA_GR_INDEX 0x3ce
168#define VGA_GR_DATA 0x3cf
169/* GR05 */
170#define VGA_GR_MEM_READ_MODE_SHIFT 3
171#define VGA_GR_MEM_READ_MODE_PLANE 1
172/* GR06 */
173#define VGA_GR_MEM_MODE_MASK 0xc
174#define VGA_GR_MEM_MODE_SHIFT 2
175#define VGA_GR_MEM_A0000_AFFFF 0
176#define VGA_GR_MEM_A0000_BFFFF 1
177#define VGA_GR_MEM_B0000_B7FFF 2
178#define VGA_GR_MEM_B0000_BFFFF 3
179
180#define VGA_DACMASK 0x3c6
181#define VGA_DACRX 0x3c7
182#define VGA_DACWX 0x3c8
183#define VGA_DACDATA 0x3c9
184
185#define VGA_CR_INDEX_MDA 0x3b4
186#define VGA_CR_DATA_MDA 0x3b5
187#define VGA_CR_INDEX_CGA 0x3d4
188#define VGA_CR_DATA_CGA 0x3d5
189
190/*
191 * Memory interface instructions used by the kernel
192 */
193#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
194
195#define MI_NOOP MI_INSTR(0, 0)
196#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
197#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 198#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
199#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
200#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
201#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
202#define MI_FLUSH MI_INSTR(0x04, 0)
203#define MI_READ_FLUSH (1 << 0)
204#define MI_EXE_FLUSH (1 << 1)
205#define MI_NO_WRITE_FLUSH (1 << 2)
206#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
207#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 208#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 209#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
210#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
211#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 212#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 213#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
214#define MI_OVERLAY_CONTINUE (0x0<<21)
215#define MI_OVERLAY_ON (0x1<<21)
216#define MI_OVERLAY_OFF (0x2<<21)
585fb111 217#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 218#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 219#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 220#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
221/* IVB has funny definitions for which plane to flip. */
222#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
223#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
224#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
226#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
228#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
229#define MI_ARB_ENABLE (1<<0)
230#define MI_ARB_DISABLE (0<<0)
cb05d8de 231
aa40d6bb
ZN
232#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
233#define MI_MM_SPACE_GTT (1<<8)
234#define MI_MM_SPACE_PHYSICAL (0<<8)
235#define MI_SAVE_EXT_STATE_EN (1<<3)
236#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 237#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 238#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
239#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
240#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
241#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
242#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
243/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
244 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
245 * simply ignores the register load under certain conditions.
246 * - One can actually load arbitrary many arbitrary registers: Simply issue x
247 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
248 */
249#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07 250#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
251#define MI_FLUSH_DW_STORE_INDEX (1<<21)
252#define MI_INVALIDATE_TLB (1<<18)
253#define MI_FLUSH_DW_OP_STOREDW (1<<14)
254#define MI_INVALIDATE_BSD (1<<7)
255#define MI_FLUSH_DW_USE_GTT (1<<2)
256#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 257#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
258#define MI_BATCH_NON_SECURE (1)
259/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
260#define MI_BATCH_NON_SECURE_I965 (1<<8)
261#define MI_BATCH_PPGTT_HSW (1<<8)
262#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 263#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 264#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
265#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
266#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
267#define MI_SEMAPHORE_UPDATE (1<<21)
268#define MI_SEMAPHORE_COMPARE (1<<20)
269#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
270#define MI_SEMAPHORE_SYNC_RV (2<<16)
271#define MI_SEMAPHORE_SYNC_RB (0<<16)
272#define MI_SEMAPHORE_SYNC_VR (0<<16)
273#define MI_SEMAPHORE_SYNC_VB (2<<16)
274#define MI_SEMAPHORE_SYNC_BR (2<<16)
275#define MI_SEMAPHORE_SYNC_BV (0<<16)
276#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
277/*
278 * 3D instructions used by the kernel
279 */
280#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
281
282#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
283#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
284#define SC_UPDATE_SCISSOR (0x1<<1)
285#define SC_ENABLE_MASK (0x1<<0)
286#define SC_ENABLE (0x1<<0)
287#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
288#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
289#define SCI_YMIN_MASK (0xffff<<16)
290#define SCI_XMIN_MASK (0xffff<<0)
291#define SCI_YMAX_MASK (0xffff<<16)
292#define SCI_XMAX_MASK (0xffff<<0)
293#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
294#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
295#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
296#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
297#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
298#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
299#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
300#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
301#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
302#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
303#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
304#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
305#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
306#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
307#define BLT_DEPTH_8 (0<<24)
308#define BLT_DEPTH_16_565 (1<<24)
309#define BLT_DEPTH_16_1555 (2<<24)
310#define BLT_DEPTH_32 (3<<24)
311#define BLT_ROP_GXCOPY (0xcc<<16)
312#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
313#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
314#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
315#define ASYNC_FLIP (1<<22)
316#define DISPLAY_PLANE_A (0<<20)
317#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 318#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 319#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 320#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 321#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
322#define PIPE_CONTROL_QW_WRITE (1<<14)
323#define PIPE_CONTROL_DEPTH_STALL (1<<13)
324#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 325#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
326#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
327#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
328#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
329#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
330#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
331#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
332#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 333#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 334#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 335#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 336
dc96e9b8
CW
337
338/*
339 * Reset registers
340 */
341#define DEBUG_RESET_I830 0x6070
342#define DEBUG_RESET_FULL (1<<7)
343#define DEBUG_RESET_RENDER (1<<8)
344#define DEBUG_RESET_DISPLAY (1<<9)
345
57f350b6
JB
346/*
347 * DPIO - a special bus for various display related registers to hide behind:
348 * 0x800c: m1, m2, n, p1, p2, k dividers
349 * 0x8014: REF and SFR select
350 * 0x8014: N divider, VCO select
351 * 0x801c/3c: core clock bits
352 * 0x8048/68: low pass filter coefficients
353 * 0x8100: fast clock controls
54d9d493
VS
354 *
355 * DPIO is VLV only.
598fac6b
DV
356 *
357 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 358 */
54d9d493 359#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
57f350b6
JB
360#define DPIO_RID (0<<24)
361#define DPIO_OP_WRITE (1<<16)
362#define DPIO_OP_READ (0<<16)
363#define DPIO_PORTID (0x12<<8)
364#define DPIO_BYTE (0xf<<4)
365#define DPIO_BUSY (1<<0) /* status only */
54d9d493
VS
366#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
367#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
368#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
369#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
370#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
371#define DPIO_SFR_BYPASS (1<<1)
372#define DPIO_RESET (1<<0)
373
598fac6b
DV
374#define _DPIO_TX3_SWING_CTL4_A 0x690
375#define _DPIO_TX3_SWING_CTL4_B 0x2a90
376#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
377 _DPIO_TX3_SWING_CTL4_B)
378
379/*
380 * Per pipe/PLL DPIO regs
381 */
57f350b6
JB
382#define _DPIO_DIV_A 0x800c
383#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
384#define DPIO_POST_DIV_DAC 0
385#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
386#define DPIO_POST_DIV_LVDS1 2
387#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
388#define DPIO_K_SHIFT (24) /* 4 bits */
389#define DPIO_P1_SHIFT (21) /* 3 bits */
390#define DPIO_P2_SHIFT (16) /* 5 bits */
391#define DPIO_N_SHIFT (12) /* 4 bits */
392#define DPIO_ENABLE_CALIBRATION (1<<11)
393#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
394#define DPIO_M2DIV_MASK 0xff
395#define _DPIO_DIV_B 0x802c
396#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
397
398#define _DPIO_REFSFR_A 0x8014
399#define DPIO_REFSEL_OVERRIDE 27
400#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
401#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
402#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 403#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
404#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
405#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
406#define _DPIO_REFSFR_B 0x8034
407#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
408
409#define _DPIO_CORE_CLK_A 0x801c
410#define _DPIO_CORE_CLK_B 0x803c
411#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
412
598fac6b
DV
413#define _DPIO_IREF_CTL_A 0x8040
414#define _DPIO_IREF_CTL_B 0x8060
415#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
416
417#define DPIO_IREF_BCAST 0xc044
418#define _DPIO_IREF_A 0x8044
419#define _DPIO_IREF_B 0x8064
420#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
421
422#define _DPIO_PLL_CML_A 0x804c
423#define _DPIO_PLL_CML_B 0x806c
424#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
425
57f350b6
JB
426#define _DPIO_LFP_COEFF_A 0x8048
427#define _DPIO_LFP_COEFF_B 0x8068
428#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
429
598fac6b
DV
430#define DPIO_CALIBRATION 0x80ac
431
57f350b6 432#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 433
598fac6b
DV
434/*
435 * Per DDI channel DPIO regs
436 */
437
438#define _DPIO_PCS_TX_0 0x8200
439#define _DPIO_PCS_TX_1 0x8400
440#define DPIO_PCS_TX_LANE2_RESET (1<<16)
441#define DPIO_PCS_TX_LANE1_RESET (1<<7)
442#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
443
444#define _DPIO_PCS_CLK_0 0x8204
445#define _DPIO_PCS_CLK_1 0x8404
446#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
447#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
448#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
449#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
450#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
451
452#define _DPIO_PCS_CTL_OVR1_A 0x8224
453#define _DPIO_PCS_CTL_OVR1_B 0x8424
454#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
455 _DPIO_PCS_CTL_OVR1_B)
456
457#define _DPIO_PCS_STAGGER0_A 0x822c
458#define _DPIO_PCS_STAGGER0_B 0x842c
459#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
460 _DPIO_PCS_STAGGER0_B)
461
462#define _DPIO_PCS_STAGGER1_A 0x8230
463#define _DPIO_PCS_STAGGER1_B 0x8430
464#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
465 _DPIO_PCS_STAGGER1_B)
466
467#define _DPIO_PCS_CLOCKBUF0_A 0x8238
468#define _DPIO_PCS_CLOCKBUF0_B 0x8438
469#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
470 _DPIO_PCS_CLOCKBUF0_B)
471
472#define _DPIO_PCS_CLOCKBUF8_A 0x825c
473#define _DPIO_PCS_CLOCKBUF8_B 0x845c
474#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
475 _DPIO_PCS_CLOCKBUF8_B)
476
477#define _DPIO_TX_SWING_CTL2_A 0x8288
478#define _DPIO_TX_SWING_CTL2_B 0x8488
479#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
480 _DPIO_TX_SWING_CTL2_B)
481
482#define _DPIO_TX_SWING_CTL3_A 0x828c
483#define _DPIO_TX_SWING_CTL3_B 0x848c
484#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
485 _DPIO_TX_SWING_CTL3_B)
486
487#define _DPIO_TX_SWING_CTL4_A 0x8290
488#define _DPIO_TX_SWING_CTL4_B 0x8490
489#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
490 _DPIO_TX_SWING_CTL4_B)
491
492#define _DPIO_TX_OCALINIT_0 0x8294
493#define _DPIO_TX_OCALINIT_1 0x8494
494#define DPIO_TX_OCALINIT_EN (1<<31)
495#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
496 _DPIO_TX_OCALINIT_1)
497
498#define _DPIO_TX_CTL_0 0x82ac
499#define _DPIO_TX_CTL_1 0x84ac
500#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
501
502#define _DPIO_TX_LANE_0 0x82b8
503#define _DPIO_TX_LANE_1 0x84b8
504#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
505
506#define _DPIO_DATA_CHANNEL1 0x8220
507#define _DPIO_DATA_CHANNEL2 0x8420
508#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
509
510#define _DPIO_PORT0_PCS0 0x0220
511#define _DPIO_PORT0_PCS1 0x0420
512#define _DPIO_PORT1_PCS2 0x2620
513#define _DPIO_PORT1_PCS3 0x2820
514#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
515#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
516#define DPIO_DATA_CHANNEL1 0x8220
517#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 518
585fb111 519/*
de151cf6 520 * Fence registers
585fb111 521 */
de151cf6 522#define FENCE_REG_830_0 0x2000
dc529a4f 523#define FENCE_REG_945_8 0x3000
de151cf6
JB
524#define I830_FENCE_START_MASK 0x07f80000
525#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 526#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
527#define I830_FENCE_PITCH_SHIFT 4
528#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 529#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 530#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 531#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
532
533#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 534#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 535
de151cf6
JB
536#define FENCE_REG_965_0 0x03000
537#define I965_FENCE_PITCH_SHIFT 2
538#define I965_FENCE_TILING_Y_SHIFT 1
539#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 540#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 541
4e901fdc
EA
542#define FENCE_REG_SANDYBRIDGE_0 0x100000
543#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 544#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 545
f691e2f4
DV
546/* control register for cpu gtt access */
547#define TILECTL 0x101000
548#define TILECTL_SWZCTL (1 << 0)
549#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
550#define TILECTL_BACKSNOOP_DIS (1 << 3)
551
de151cf6
JB
552/*
553 * Instruction and interrupt control regs
554 */
63eeaf38 555#define PGTBL_ER 0x02024
333e9fe9
DV
556#define RENDER_RING_BASE 0x02000
557#define BSD_RING_BASE 0x04000
558#define GEN6_BSD_RING_BASE 0x12000
549f7365 559#define BLT_RING_BASE 0x22000
3d281d8c
DV
560#define RING_TAIL(base) ((base)+0x30)
561#define RING_HEAD(base) ((base)+0x34)
562#define RING_START(base) ((base)+0x38)
563#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
564#define RING_SYNC_0(base) ((base)+0x40)
565#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
566#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
567#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
568#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
569#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
570#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
571#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 572#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
573#define RING_HWS_PGA(base) ((base)+0x80)
574#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
575#define ARB_MODE 0x04030
576#define ARB_MODE_SWIZZLE_SNB (1<<4)
577#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 578#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
579#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
580#define DONE_REG 0x40b0
4593010b
EA
581#define BSD_HWS_PGA_GEN7 (0x04180)
582#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 583#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 584#define RING_NOPID(base) ((base)+0x94)
0f46832f 585#define RING_IMR(base) ((base)+0xa8)
c0c7babc 586#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
587#define TAIL_ADDR 0x001FFFF8
588#define HEAD_WRAP_COUNT 0xFFE00000
589#define HEAD_WRAP_ONE 0x00200000
590#define HEAD_ADDR 0x001FFFFC
591#define RING_NR_PAGES 0x001FF000
592#define RING_REPORT_MASK 0x00000006
593#define RING_REPORT_64K 0x00000002
594#define RING_REPORT_128K 0x00000004
595#define RING_NO_REPORT 0x00000000
596#define RING_VALID_MASK 0x00000001
597#define RING_VALID 0x00000001
598#define RING_INVALID 0x00000000
4b60e5cb
CW
599#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
600#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 601#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
602#if 0
603#define PRB0_TAIL 0x02030
604#define PRB0_HEAD 0x02034
605#define PRB0_START 0x02038
606#define PRB0_CTL 0x0203c
585fb111
JB
607#define PRB1_TAIL 0x02040 /* 915+ only */
608#define PRB1_HEAD 0x02044 /* 915+ only */
609#define PRB1_START 0x02048 /* 915+ only */
610#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 611#endif
63eeaf38
JB
612#define IPEIR_I965 0x02064
613#define IPEHR_I965 0x02068
614#define INSTDONE_I965 0x0206c
d53bd484
BW
615#define GEN7_INSTDONE_1 0x0206c
616#define GEN7_SC_INSTDONE 0x07100
617#define GEN7_SAMPLER_INSTDONE 0x0e160
618#define GEN7_ROW_INSTDONE 0x0e164
619#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
620#define RING_IPEIR(base) ((base)+0x64)
621#define RING_IPEHR(base) ((base)+0x68)
622#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
623#define RING_INSTPS(base) ((base)+0x70)
624#define RING_DMA_FADD(base) ((base)+0x78)
625#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
626#define INSTPS 0x02070 /* 965+ only */
627#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
628#define ACTHD_I965 0x02074
629#define HWS_PGA 0x02080
630#define HWS_ADDRESS_MASK 0xfffff000
631#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
632#define PWRCTXA 0x2088 /* 965GM+ only */
633#define PWRCTX_EN (1<<0)
585fb111 634#define IPEIR 0x02088
63eeaf38
JB
635#define IPEHR 0x0208c
636#define INSTDONE 0x02090
585fb111
JB
637#define NOPID 0x02094
638#define HWSTAM 0x02098
9d2f41fa 639#define DMA_FADD_I8XX 0x020d0
71cf39b1 640
f406839f 641#define ERROR_GEN6 0x040a0
71e172e8 642#define GEN7_ERR_INT 0x44040
de032bf4 643#define ERR_INT_POISON (1<<31)
8664281b
PZ
644#define ERR_INT_MMIO_UNCLAIMED (1<<13)
645#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
646#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
647#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
f406839f 648
3f1e109a
PZ
649#define FPGA_DBG 0x42300
650#define FPGA_DBG_RM_NOCLAIM (1<<31)
651
0f3b6849
CW
652#define DERRMR 0x44050
653
de6e2eaf
EA
654/* GM45+ chicken bits -- debug workaround bits that may be required
655 * for various sorts of correct behavior. The top 16 bits of each are
656 * the enables for writing to the corresponding low bit.
657 */
658#define _3D_CHICKEN 0x02084
4283908e 659#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
660#define _3D_CHICKEN2 0x0208c
661/* Disables pipelining of read flushes past the SF-WIZ interface.
662 * Required on all Ironlake steppings according to the B-Spec, but the
663 * particular danger of not doing so is not specified.
664 */
665# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
666#define _3D_CHICKEN3 0x02090
87f8020e 667#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 668#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 669
71cf39b1
EA
670#define MI_MODE 0x0209c
671# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 672# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 673# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 674
f8f2ac9a 675#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
676#define GEN6_GT_MODE_HI (1 << 9)
677#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 678
1ec14ad3 679#define GFX_MODE 0x02520
b095cd0a 680#define GFX_MODE_GEN7 0x0229c
5eb719cd 681#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
682#define GFX_RUN_LIST_ENABLE (1<<15)
683#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
684#define GFX_SURFACE_FAULT_ENABLE (1<<12)
685#define GFX_REPLAY_MODE (1<<11)
686#define GFX_PSMI_GRANULARITY (1<<10)
687#define GFX_PPGTT_ENABLE (1<<9)
688
a7e806de
DV
689#define VLV_DISPLAY_BASE 0x180000
690
585fb111
JB
691#define SCPD0 0x0209c /* 915+ only */
692#define IER 0x020a0
693#define IIR 0x020a4
694#define IMR 0x020a8
695#define ISR 0x020ac
07ec7ec5 696#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 697#define GCFG_DIS (1<<8)
ff763010
VS
698#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
699#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
700#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
701#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
702#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
585fb111
JB
703#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
704#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
705#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 706#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
707#define I915_HWB_OOM_INTERRUPT (1<<13)
708#define I915_SYNC_STATUS_INTERRUPT (1<<12)
709#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
710#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
711#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
712#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
713#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
714#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
715#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
716#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
717#define I915_DEBUG_INTERRUPT (1<<2)
718#define I915_USER_INTERRUPT (1<<1)
719#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 720#define I915_BSD_USER_INTERRUPT (1<<25)
90a72f87 721#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
722#define EIR 0x020b0
723#define EMR 0x020b4
724#define ESR 0x020b8
63eeaf38
JB
725#define GM45_ERROR_PAGE_TABLE (1<<5)
726#define GM45_ERROR_MEM_PRIV (1<<4)
727#define I915_ERROR_PAGE_TABLE (1<<4)
728#define GM45_ERROR_CP_PRIV (1<<3)
729#define I915_ERROR_MEMORY_REFRESH (1<<1)
730#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 731#define INSTPM 0x020c0
ee980b80 732#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
733#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
734 will not assert AGPBUSY# and will only
735 be delivered when out of C3. */
84f9f938 736#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
737#define ACTHD 0x020c8
738#define FW_BLC 0x020d8
8692d00e 739#define FW_BLC2 0x020dc
585fb111 740#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
741#define FW_BLC_SELF_EN_MASK (1<<31)
742#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
743#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
744#define MM_BURST_LENGTH 0x00700000
745#define MM_FIFO_WATERMARK 0x0001F000
746#define LM_BURST_LENGTH 0x00000700
747#define LM_FIFO_WATERMARK 0x0000001F
585fb111 748#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
749
750/* Make render/texture TLB fetches lower priorty than associated data
751 * fetches. This is not turned on by default
752 */
753#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
754
755/* Isoch request wait on GTT enable (Display A/B/C streams).
756 * Make isoch requests stall on the TLB update. May cause
757 * display underruns (test mode only)
758 */
759#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
760
761/* Block grant count for isoch requests when block count is
762 * set to a finite value.
763 */
764#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
765#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
766#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
767#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
768#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
769
770/* Enable render writes to complete in C2/C3/C4 power states.
771 * If this isn't enabled, render writes are prevented in low
772 * power states. That seems bad to me.
773 */
774#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
775
776/* This acknowledges an async flip immediately instead
777 * of waiting for 2TLB fetches.
778 */
779#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
780
781/* Enables non-sequential data reads through arbiter
782 */
0206e353 783#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
784
785/* Disable FSB snooping of cacheable write cycles from binner/render
786 * command stream
787 */
788#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
789
790/* Arbiter time slice for non-isoch streams */
791#define MI_ARB_TIME_SLICE_MASK (7 << 5)
792#define MI_ARB_TIME_SLICE_1 (0 << 5)
793#define MI_ARB_TIME_SLICE_2 (1 << 5)
794#define MI_ARB_TIME_SLICE_4 (2 << 5)
795#define MI_ARB_TIME_SLICE_6 (3 << 5)
796#define MI_ARB_TIME_SLICE_8 (4 << 5)
797#define MI_ARB_TIME_SLICE_10 (5 << 5)
798#define MI_ARB_TIME_SLICE_14 (6 << 5)
799#define MI_ARB_TIME_SLICE_16 (7 << 5)
800
801/* Low priority grace period page size */
802#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
803#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
804
805/* Disable display A/B trickle feed */
806#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
807
808/* Set display plane priority */
809#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
810#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
811
585fb111 812#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 813#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
814#define CM0_IZ_OPT_DISABLE (1<<6)
815#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 816#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
817#define CM0_DEPTH_EVICT_DISABLE (1<<4)
818#define CM0_COLOR_EVICT_DISABLE (1<<3)
819#define CM0_DEPTH_WRITE_DISABLE (1<<1)
820#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 821#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 822#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
823#define GFX_FLSH_CNTL_GEN6 0x101008
824#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
825#define ECOSKPD 0x021d0
826#define ECO_GATING_CX_ONLY (1<<3)
827#define ECO_FLIP_DONE (1<<0)
585fb111 828
fb046853
JB
829#define CACHE_MODE_1 0x7004 /* IVB+ */
830#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
831
e2a1e2f0
BW
832/* GEN6 interrupt control
833 * Note that the per-ring interrupt bits do alias with the global interrupt bits
834 * in GTIMR. */
a1786bd2
ZW
835#define GEN6_RENDER_HWSTAM 0x2098
836#define GEN6_RENDER_IMR 0x20a8
837#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
838#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 839#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
840#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
841#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
842#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
843#define GEN6_RENDER_SYNC_STATUS (1 << 2)
844#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
845#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
846
847#define GEN6_BLITTER_HWSTAM 0x22098
848#define GEN6_BLITTER_IMR 0x220a8
849#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
850#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
851#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
852#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 853
4efe0708
JB
854#define GEN6_BLITTER_ECOSKPD 0x221d0
855#define GEN6_BLITTER_LOCK_SHIFT 16
856#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
857
881f47b6 858#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
859#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
860#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
861#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
862#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 863
ec6a890d 864#define GEN6_BSD_HWSTAM 0x12098
881f47b6 865#define GEN6_BSD_IMR 0x120a8
1ec14ad3 866#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
867
868#define GEN6_BSD_RNCID 0x12198
869
a1e969e0
BW
870#define GEN7_FF_THREAD_MODE 0x20a0
871#define GEN7_FF_SCHED_MASK 0x0077070
872#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
873#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
874#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
875#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 876#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
877#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
878#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
879#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
880#define GEN7_FF_VS_SCHED_HW (0x0<<12)
881#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
882#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
883#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
884#define GEN7_FF_DS_SCHED_HW (0x0<<4)
885
585fb111
JB
886/*
887 * Framebuffer compression (915+ only)
888 */
889
890#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
891#define FBC_LL_BASE 0x03204 /* 4k page aligned */
892#define FBC_CONTROL 0x03208
893#define FBC_CTL_EN (1<<31)
894#define FBC_CTL_PERIODIC (1<<30)
895#define FBC_CTL_INTERVAL_SHIFT (16)
896#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 897#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
898#define FBC_CTL_STRIDE_SHIFT (5)
899#define FBC_CTL_FENCENO (1<<0)
900#define FBC_COMMAND 0x0320c
901#define FBC_CMD_COMPRESS (1<<0)
902#define FBC_STATUS 0x03210
903#define FBC_STAT_COMPRESSING (1<<31)
904#define FBC_STAT_COMPRESSED (1<<30)
905#define FBC_STAT_MODIFIED (1<<29)
906#define FBC_STAT_CURRENT_LINE (1<<0)
907#define FBC_CONTROL2 0x03214
908#define FBC_CTL_FENCE_DBL (0<<4)
909#define FBC_CTL_IDLE_IMM (0<<2)
910#define FBC_CTL_IDLE_FULL (1<<2)
911#define FBC_CTL_IDLE_LINE (2<<2)
912#define FBC_CTL_IDLE_DEBUG (3<<2)
913#define FBC_CTL_CPU_FENCE (1<<1)
914#define FBC_CTL_PLANEA (0<<0)
915#define FBC_CTL_PLANEB (1<<0)
916#define FBC_FENCE_OFF 0x0321b
80824003 917#define FBC_TAG 0x03300
585fb111
JB
918
919#define FBC_LL_SIZE (1536)
920
74dff282
JB
921/* Framebuffer compression for GM45+ */
922#define DPFC_CB_BASE 0x3200
923#define DPFC_CONTROL 0x3208
924#define DPFC_CTL_EN (1<<31)
925#define DPFC_CTL_PLANEA (0<<30)
926#define DPFC_CTL_PLANEB (1<<30)
927#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 928#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
929#define DPFC_SR_EN (1<<10)
930#define DPFC_CTL_LIMIT_1X (0<<6)
931#define DPFC_CTL_LIMIT_2X (1<<6)
932#define DPFC_CTL_LIMIT_4X (2<<6)
933#define DPFC_RECOMP_CTL 0x320c
934#define DPFC_RECOMP_STALL_EN (1<<27)
935#define DPFC_RECOMP_STALL_WM_SHIFT (16)
936#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
937#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
938#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
939#define DPFC_STATUS 0x3210
940#define DPFC_INVAL_SEG_SHIFT (16)
941#define DPFC_INVAL_SEG_MASK (0x07ff0000)
942#define DPFC_COMP_SEG_SHIFT (0)
943#define DPFC_COMP_SEG_MASK (0x000003ff)
944#define DPFC_STATUS2 0x3214
945#define DPFC_FENCE_YOFF 0x3218
946#define DPFC_CHICKEN 0x3224
947#define DPFC_HT_MODIFY (1<<31)
948
b52eb4dc
ZY
949/* Framebuffer compression for Ironlake */
950#define ILK_DPFC_CB_BASE 0x43200
951#define ILK_DPFC_CONTROL 0x43208
952/* The bit 28-8 is reserved */
953#define DPFC_RESERVED (0x1FFFFF00)
954#define ILK_DPFC_RECOMP_CTL 0x4320c
955#define ILK_DPFC_STATUS 0x43210
956#define ILK_DPFC_FENCE_YOFF 0x43218
957#define ILK_DPFC_CHICKEN 0x43224
958#define ILK_FBC_RT_BASE 0x2128
959#define ILK_FBC_RT_VALID (1<<0)
960
961#define ILK_DISPLAY_CHICKEN1 0x42000
962#define ILK_FBCQ_DIS (1<<22)
0206e353 963#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 964
b52eb4dc 965
9c04f015
YL
966/*
967 * Framebuffer compression for Sandybridge
968 *
969 * The following two registers are of type GTTMMADR
970 */
971#define SNB_DPFC_CTL_SA 0x100100
972#define SNB_CPU_FENCE_ENABLE (1<<29)
973#define DPFC_CPU_FENCE_OFFSET 0x100104
974
975
585fb111
JB
976/*
977 * GPIO regs
978 */
979#define GPIOA 0x5010
980#define GPIOB 0x5014
981#define GPIOC 0x5018
982#define GPIOD 0x501c
983#define GPIOE 0x5020
984#define GPIOF 0x5024
985#define GPIOG 0x5028
986#define GPIOH 0x502c
987# define GPIO_CLOCK_DIR_MASK (1 << 0)
988# define GPIO_CLOCK_DIR_IN (0 << 1)
989# define GPIO_CLOCK_DIR_OUT (1 << 1)
990# define GPIO_CLOCK_VAL_MASK (1 << 2)
991# define GPIO_CLOCK_VAL_OUT (1 << 3)
992# define GPIO_CLOCK_VAL_IN (1 << 4)
993# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
994# define GPIO_DATA_DIR_MASK (1 << 8)
995# define GPIO_DATA_DIR_IN (0 << 9)
996# define GPIO_DATA_DIR_OUT (1 << 9)
997# define GPIO_DATA_VAL_MASK (1 << 10)
998# define GPIO_DATA_VAL_OUT (1 << 11)
999# define GPIO_DATA_VAL_IN (1 << 12)
1000# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1001
f899fc64
CW
1002#define GMBUS0 0x5100 /* clock/port select */
1003#define GMBUS_RATE_100KHZ (0<<8)
1004#define GMBUS_RATE_50KHZ (1<<8)
1005#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1006#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1007#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1008#define GMBUS_PORT_DISABLED 0
1009#define GMBUS_PORT_SSC 1
1010#define GMBUS_PORT_VGADDC 2
1011#define GMBUS_PORT_PANEL 3
1012#define GMBUS_PORT_DPC 4 /* HDMIC */
1013#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1014#define GMBUS_PORT_DPD 6 /* HDMID */
1015#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1016#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1017#define GMBUS1 0x5104 /* command/status */
1018#define GMBUS_SW_CLR_INT (1<<31)
1019#define GMBUS_SW_RDY (1<<30)
1020#define GMBUS_ENT (1<<29) /* enable timeout */
1021#define GMBUS_CYCLE_NONE (0<<25)
1022#define GMBUS_CYCLE_WAIT (1<<25)
1023#define GMBUS_CYCLE_INDEX (2<<25)
1024#define GMBUS_CYCLE_STOP (4<<25)
1025#define GMBUS_BYTE_COUNT_SHIFT 16
1026#define GMBUS_SLAVE_INDEX_SHIFT 8
1027#define GMBUS_SLAVE_ADDR_SHIFT 1
1028#define GMBUS_SLAVE_READ (1<<0)
1029#define GMBUS_SLAVE_WRITE (0<<0)
1030#define GMBUS2 0x5108 /* status */
1031#define GMBUS_INUSE (1<<15)
1032#define GMBUS_HW_WAIT_PHASE (1<<14)
1033#define GMBUS_STALL_TIMEOUT (1<<13)
1034#define GMBUS_INT (1<<12)
1035#define GMBUS_HW_RDY (1<<11)
1036#define GMBUS_SATOER (1<<10)
1037#define GMBUS_ACTIVE (1<<9)
1038#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1039#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1040#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1041#define GMBUS_NAK_EN (1<<3)
1042#define GMBUS_IDLE_EN (1<<2)
1043#define GMBUS_HW_WAIT_EN (1<<1)
1044#define GMBUS_HW_RDY_EN (1<<0)
1045#define GMBUS5 0x5120 /* byte index */
1046#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1047
585fb111
JB
1048/*
1049 * Clock control & power management
1050 */
1051
1052#define VGA0 0x6000
1053#define VGA1 0x6004
1054#define VGA_PD 0x6010
1055#define VGA0_PD_P2_DIV_4 (1 << 7)
1056#define VGA0_PD_P1_DIV_2 (1 << 5)
1057#define VGA0_PD_P1_SHIFT 0
1058#define VGA0_PD_P1_MASK (0x1f << 0)
1059#define VGA1_PD_P2_DIV_4 (1 << 15)
1060#define VGA1_PD_P1_DIV_2 (1 << 13)
1061#define VGA1_PD_P1_SHIFT 8
1062#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1063#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1064#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1065#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
1066#define DPLL_VCO_ENABLE (1 << 31)
1067#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 1068#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1069#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1070#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1071#define DPLL_VGA_MODE_DIS (1 << 28)
1072#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1073#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1074#define DPLL_MODE_MASK (3 << 26)
1075#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1076#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1077#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1078#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1079#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1080#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1081#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1082#define DPLL_LOCK_VLV (1<<15)
598fac6b 1083#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1084#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1085#define DPLL_PORTC_READY_MASK (0xf << 4)
1086#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1087
585fb111
JB
1088#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1089/*
1090 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1091 * this field (only one bit may be set).
1092 */
1093#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1094#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1095#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1096/* i830, required in DVO non-gang */
1097#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1098#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1099#define PLL_REF_INPUT_DREFCLK (0 << 13)
1100#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1101#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1102#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1103#define PLL_REF_INPUT_MASK (3 << 13)
1104#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1105/* Ironlake */
b9055052
ZW
1106# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1107# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1108# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1109# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1110# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1111
585fb111
JB
1112/*
1113 * Parallel to Serial Load Pulse phase selection.
1114 * Selects the phase for the 10X DPLL clock for the PCIe
1115 * digital display port. The range is 4 to 13; 10 or more
1116 * is just a flip delay. The default is 6
1117 */
1118#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1119#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1120/*
1121 * SDVO multiplier for 945G/GM. Not used on 965.
1122 */
1123#define SDVO_MULTIPLIER_MASK 0x000000ff
1124#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1125#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1126#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1127/*
1128 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1129 *
1130 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1131 */
1132#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1133#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1134/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1135#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1136#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1137/*
1138 * SDVO/UDI pixel multiplier.
1139 *
1140 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1141 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1142 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1143 * dummy bytes in the datastream at an increased clock rate, with both sides of
1144 * the link knowing how many bytes are fill.
1145 *
1146 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1147 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1148 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1149 * through an SDVO command.
1150 *
1151 * This register field has values of multiplication factor minus 1, with
1152 * a maximum multiplier of 5 for SDVO.
1153 */
1154#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1155#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1156/*
1157 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1158 * This best be set to the default value (3) or the CRT won't work. No,
1159 * I don't entirely understand what this does...
1160 */
1161#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1162#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1163#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1164#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1165
9db4a9c7
JB
1166#define _FPA0 0x06040
1167#define _FPA1 0x06044
1168#define _FPB0 0x06048
1169#define _FPB1 0x0604c
1170#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1171#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1172#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1173#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1174#define FP_N_DIV_SHIFT 16
1175#define FP_M1_DIV_MASK 0x00003f00
1176#define FP_M1_DIV_SHIFT 8
1177#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1178#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1179#define FP_M2_DIV_SHIFT 0
1180#define DPLL_TEST 0x606c
1181#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1182#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1183#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1184#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1185#define DPLLB_TEST_N_BYPASS (1 << 19)
1186#define DPLLB_TEST_M_BYPASS (1 << 18)
1187#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1188#define DPLLA_TEST_N_BYPASS (1 << 3)
1189#define DPLLA_TEST_M_BYPASS (1 << 2)
1190#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1191#define D_STATE 0x6104
dc96e9b8 1192#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1193#define DSTATE_PLL_D3_OFF (1<<3)
1194#define DSTATE_GFX_CLOCK_GATING (1<<1)
1195#define DSTATE_DOT_CLOCK_GATING (1<<0)
1196#define DSPCLK_GATE_D 0x6200
1197# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1198# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1199# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1200# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1201# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1202# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1203# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1204# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1205# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1206# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1207# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1208# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1209# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1210# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1211# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1212# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1213# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1214# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1215# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1216# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1217# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1218# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1219# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1220# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1221# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1222# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1223# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1224# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1225/**
1226 * This bit must be set on the 830 to prevent hangs when turning off the
1227 * overlay scaler.
1228 */
1229# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1230# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1231# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1232# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1233# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1234
1235#define RENCLK_GATE_D1 0x6204
1236# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1237# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1238# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1239# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1240# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1241# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1242# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1243# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1244# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1245/** This bit must be unset on 855,865 */
1246# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1247# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1248# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1249# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1250/** This bit must be set on 855,865. */
1251# define SV_CLOCK_GATE_DISABLE (1 << 0)
1252# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1253# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1254# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1255# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1256# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1257# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1258# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1259# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1260# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1261# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1262# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1263# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1264# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1265# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1266# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1267# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1268# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1269
1270# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1271/** This bit must always be set on 965G/965GM */
1272# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1273# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1274# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1275# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1276# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1277# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1278/** This bit must always be set on 965G */
1279# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1280# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1281# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1282# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1283# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1284# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1285# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1286# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1287# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1288# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1289# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1290# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1291# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1292# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1293# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1294# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1295# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1296# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1297# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1298
1299#define RENCLK_GATE_D2 0x6208
1300#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1301#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1302#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1303#define RAMCLK_GATE_D 0x6210 /* CRL only */
1304#define DEUC 0x6214 /* CRL only */
585fb111 1305
d88b2270 1306#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1307#define FW_CSPWRDWNEN (1<<15)
1308
585fb111
JB
1309/*
1310 * Palette regs
1311 */
1312
4b059985
VS
1313#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1314#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1315#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1316
673a394b
EA
1317/* MCH MMIO space */
1318
1319/*
1320 * MCHBAR mirror.
1321 *
1322 * This mirrors the MCHBAR MMIO space whose location is determined by
1323 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1324 * every way. It is not accessible from the CP register read instructions.
1325 *
1326 */
1327#define MCHBAR_MIRROR_BASE 0x10000
1328
1398261a
YL
1329#define MCHBAR_MIRROR_BASE_SNB 0x140000
1330
3ebecd07
CW
1331/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1332#define DCLK 0x5e04
1333
673a394b
EA
1334/** 915-945 and GM965 MCH register controlling DRAM channel access */
1335#define DCC 0x10200
1336#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1337#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1338#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1339#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1340#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1341#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1342
95534263
LP
1343/** Pineview MCH register contains DDR3 setting */
1344#define CSHRDDR3CTL 0x101a8
1345#define CSHRDDR3CTL_DDR3 (1 << 2)
1346
673a394b
EA
1347/** 965 MCH register controlling DRAM channel configuration */
1348#define C0DRB3 0x10206
1349#define C1DRB3 0x10606
1350
f691e2f4
DV
1351/** snb MCH registers for reading the DRAM channel configuration */
1352#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1353#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1354#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1355#define MAD_DIMM_ECC_MASK (0x3 << 24)
1356#define MAD_DIMM_ECC_OFF (0x0 << 24)
1357#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1358#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1359#define MAD_DIMM_ECC_ON (0x3 << 24)
1360#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1361#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1362#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1363#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1364#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1365#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1366#define MAD_DIMM_A_SELECT (0x1 << 16)
1367/* DIMM sizes are in multiples of 256mb. */
1368#define MAD_DIMM_B_SIZE_SHIFT 8
1369#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1370#define MAD_DIMM_A_SIZE_SHIFT 0
1371#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1372
1d7aaa0c
DV
1373/** snb MCH registers for priority tuning */
1374#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1375#define MCH_SSKPD_WM0_MASK 0x3f
1376#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1377
b11248df
KP
1378/* Clocking configuration register */
1379#define CLKCFG 0x10c00
7662c8bd 1380#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1381#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1382#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1383#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1384#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1385#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1386/* Note, below two are guess */
b11248df 1387#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1388#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1389#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1390#define CLKCFG_MEM_533 (1 << 4)
1391#define CLKCFG_MEM_667 (2 << 4)
1392#define CLKCFG_MEM_800 (3 << 4)
1393#define CLKCFG_MEM_MASK (7 << 4)
1394
ea056c14
JB
1395#define TSC1 0x11001
1396#define TSE (1<<0)
7648fa99
JB
1397#define TR1 0x11006
1398#define TSFS 0x11020
1399#define TSFS_SLOPE_MASK 0x0000ff00
1400#define TSFS_SLOPE_SHIFT 8
1401#define TSFS_INTR_MASK 0x000000ff
1402
f97108d1
JB
1403#define CRSTANDVID 0x11100
1404#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1405#define PXVFREQ_PX_MASK 0x7f000000
1406#define PXVFREQ_PX_SHIFT 24
1407#define VIDFREQ_BASE 0x11110
1408#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1409#define VIDFREQ2 0x11114
1410#define VIDFREQ3 0x11118
1411#define VIDFREQ4 0x1111c
1412#define VIDFREQ_P0_MASK 0x1f000000
1413#define VIDFREQ_P0_SHIFT 24
1414#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1415#define VIDFREQ_P0_CSCLK_SHIFT 20
1416#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1417#define VIDFREQ_P0_CRCLK_SHIFT 16
1418#define VIDFREQ_P1_MASK 0x00001f00
1419#define VIDFREQ_P1_SHIFT 8
1420#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1421#define VIDFREQ_P1_CSCLK_SHIFT 4
1422#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1423#define INTTOEXT_BASE_ILK 0x11300
1424#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1425#define INTTOEXT_MAP3_SHIFT 24
1426#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1427#define INTTOEXT_MAP2_SHIFT 16
1428#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1429#define INTTOEXT_MAP1_SHIFT 8
1430#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1431#define INTTOEXT_MAP0_SHIFT 0
1432#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1433#define MEMSWCTL 0x11170 /* Ironlake only */
1434#define MEMCTL_CMD_MASK 0xe000
1435#define MEMCTL_CMD_SHIFT 13
1436#define MEMCTL_CMD_RCLK_OFF 0
1437#define MEMCTL_CMD_RCLK_ON 1
1438#define MEMCTL_CMD_CHFREQ 2
1439#define MEMCTL_CMD_CHVID 3
1440#define MEMCTL_CMD_VMMOFF 4
1441#define MEMCTL_CMD_VMMON 5
1442#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1443 when command complete */
1444#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1445#define MEMCTL_FREQ_SHIFT 8
1446#define MEMCTL_SFCAVM (1<<7)
1447#define MEMCTL_TGT_VID_MASK 0x007f
1448#define MEMIHYST 0x1117c
1449#define MEMINTREN 0x11180 /* 16 bits */
1450#define MEMINT_RSEXIT_EN (1<<8)
1451#define MEMINT_CX_SUPR_EN (1<<7)
1452#define MEMINT_CONT_BUSY_EN (1<<6)
1453#define MEMINT_AVG_BUSY_EN (1<<5)
1454#define MEMINT_EVAL_CHG_EN (1<<4)
1455#define MEMINT_MON_IDLE_EN (1<<3)
1456#define MEMINT_UP_EVAL_EN (1<<2)
1457#define MEMINT_DOWN_EVAL_EN (1<<1)
1458#define MEMINT_SW_CMD_EN (1<<0)
1459#define MEMINTRSTR 0x11182 /* 16 bits */
1460#define MEM_RSEXIT_MASK 0xc000
1461#define MEM_RSEXIT_SHIFT 14
1462#define MEM_CONT_BUSY_MASK 0x3000
1463#define MEM_CONT_BUSY_SHIFT 12
1464#define MEM_AVG_BUSY_MASK 0x0c00
1465#define MEM_AVG_BUSY_SHIFT 10
1466#define MEM_EVAL_CHG_MASK 0x0300
1467#define MEM_EVAL_BUSY_SHIFT 8
1468#define MEM_MON_IDLE_MASK 0x00c0
1469#define MEM_MON_IDLE_SHIFT 6
1470#define MEM_UP_EVAL_MASK 0x0030
1471#define MEM_UP_EVAL_SHIFT 4
1472#define MEM_DOWN_EVAL_MASK 0x000c
1473#define MEM_DOWN_EVAL_SHIFT 2
1474#define MEM_SW_CMD_MASK 0x0003
1475#define MEM_INT_STEER_GFX 0
1476#define MEM_INT_STEER_CMR 1
1477#define MEM_INT_STEER_SMI 2
1478#define MEM_INT_STEER_SCI 3
1479#define MEMINTRSTS 0x11184
1480#define MEMINT_RSEXIT (1<<7)
1481#define MEMINT_CONT_BUSY (1<<6)
1482#define MEMINT_AVG_BUSY (1<<5)
1483#define MEMINT_EVAL_CHG (1<<4)
1484#define MEMINT_MON_IDLE (1<<3)
1485#define MEMINT_UP_EVAL (1<<2)
1486#define MEMINT_DOWN_EVAL (1<<1)
1487#define MEMINT_SW_CMD (1<<0)
1488#define MEMMODECTL 0x11190
1489#define MEMMODE_BOOST_EN (1<<31)
1490#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1491#define MEMMODE_BOOST_FREQ_SHIFT 24
1492#define MEMMODE_IDLE_MODE_MASK 0x00030000
1493#define MEMMODE_IDLE_MODE_SHIFT 16
1494#define MEMMODE_IDLE_MODE_EVAL 0
1495#define MEMMODE_IDLE_MODE_CONT 1
1496#define MEMMODE_HWIDLE_EN (1<<15)
1497#define MEMMODE_SWMODE_EN (1<<14)
1498#define MEMMODE_RCLK_GATE (1<<13)
1499#define MEMMODE_HW_UPDATE (1<<12)
1500#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1501#define MEMMODE_FSTART_SHIFT 8
1502#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1503#define MEMMODE_FMAX_SHIFT 4
1504#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1505#define RCBMAXAVG 0x1119c
1506#define MEMSWCTL2 0x1119e /* Cantiga only */
1507#define SWMEMCMD_RENDER_OFF (0 << 13)
1508#define SWMEMCMD_RENDER_ON (1 << 13)
1509#define SWMEMCMD_SWFREQ (2 << 13)
1510#define SWMEMCMD_TARVID (3 << 13)
1511#define SWMEMCMD_VRM_OFF (4 << 13)
1512#define SWMEMCMD_VRM_ON (5 << 13)
1513#define CMDSTS (1<<12)
1514#define SFCAVM (1<<11)
1515#define SWFREQ_MASK 0x0380 /* P0-7 */
1516#define SWFREQ_SHIFT 7
1517#define TARVID_MASK 0x001f
1518#define MEMSTAT_CTG 0x111a0
1519#define RCBMINAVG 0x111a0
1520#define RCUPEI 0x111b0
1521#define RCDNEI 0x111b4
88271da3
JB
1522#define RSTDBYCTL 0x111b8
1523#define RS1EN (1<<31)
1524#define RS2EN (1<<30)
1525#define RS3EN (1<<29)
1526#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1527#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1528#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1529#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1530#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1531#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1532#define RSX_STATUS_MASK (7<<20)
1533#define RSX_STATUS_ON (0<<20)
1534#define RSX_STATUS_RC1 (1<<20)
1535#define RSX_STATUS_RC1E (2<<20)
1536#define RSX_STATUS_RS1 (3<<20)
1537#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1538#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1539#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1540#define RSX_STATUS_RSVD2 (7<<20)
1541#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1542#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1543#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1544#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1545#define RS1CONTSAV_MASK (3<<14)
1546#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1547#define RS1CONTSAV_RSVD (1<<14)
1548#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1549#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1550#define NORMSLEXLAT_MASK (3<<12)
1551#define SLOW_RS123 (0<<12)
1552#define SLOW_RS23 (1<<12)
1553#define SLOW_RS3 (2<<12)
1554#define NORMAL_RS123 (3<<12)
1555#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1556#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1557#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1558#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1559#define RS_CSTATE_MASK (3<<4)
1560#define RS_CSTATE_C367_RS1 (0<<4)
1561#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1562#define RS_CSTATE_RSVD (2<<4)
1563#define RS_CSTATE_C367_RS2 (3<<4)
1564#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1565#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1566#define VIDCTL 0x111c0
1567#define VIDSTS 0x111c8
1568#define VIDSTART 0x111cc /* 8 bits */
1569#define MEMSTAT_ILK 0x111f8
1570#define MEMSTAT_VID_MASK 0x7f00
1571#define MEMSTAT_VID_SHIFT 8
1572#define MEMSTAT_PSTATE_MASK 0x00f8
1573#define MEMSTAT_PSTATE_SHIFT 3
1574#define MEMSTAT_MON_ACTV (1<<2)
1575#define MEMSTAT_SRC_CTL_MASK 0x0003
1576#define MEMSTAT_SRC_CTL_CORE 0
1577#define MEMSTAT_SRC_CTL_TRB 1
1578#define MEMSTAT_SRC_CTL_THM 2
1579#define MEMSTAT_SRC_CTL_STDBY 3
1580#define RCPREVBSYTUPAVG 0x113b8
1581#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1582#define PMMISC 0x11214
1583#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1584#define SDEW 0x1124c
1585#define CSIEW0 0x11250
1586#define CSIEW1 0x11254
1587#define CSIEW2 0x11258
1588#define PEW 0x1125c
1589#define DEW 0x11270
1590#define MCHAFE 0x112c0
1591#define CSIEC 0x112e0
1592#define DMIEC 0x112e4
1593#define DDREC 0x112e8
1594#define PEG0EC 0x112ec
1595#define PEG1EC 0x112f0
1596#define GFXEC 0x112f4
1597#define RPPREVBSYTUPAVG 0x113b8
1598#define RPPREVBSYTDNAVG 0x113bc
1599#define ECR 0x11600
1600#define ECR_GPFE (1<<31)
1601#define ECR_IMONE (1<<30)
1602#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1603#define OGW0 0x11608
1604#define OGW1 0x1160c
1605#define EG0 0x11610
1606#define EG1 0x11614
1607#define EG2 0x11618
1608#define EG3 0x1161c
1609#define EG4 0x11620
1610#define EG5 0x11624
1611#define EG6 0x11628
1612#define EG7 0x1162c
1613#define PXW 0x11664
1614#define PXWL 0x11680
1615#define LCFUSE02 0x116c0
1616#define LCFUSE_HIV_MASK 0x000000ff
1617#define CSIPLL0 0x12c10
1618#define DDRMPLL1 0X12c20
7d57382e
EA
1619#define PEG_BAND_GAP_DATA 0x14d68
1620
c4de7b0f
CW
1621#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1622#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1623#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1624
3b8d8d91
JB
1625#define GEN6_GT_PERF_STATUS 0x145948
1626#define GEN6_RP_STATE_LIMITS 0x145994
1627#define GEN6_RP_STATE_CAP 0x145998
1628
aa40d6bb
ZN
1629/*
1630 * Logical Context regs
1631 */
1632#define CCID 0x2180
1633#define CCID_EN (1<<0)
fe1cc68f
BW
1634#define CXT_SIZE 0x21a0
1635#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1636#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1637#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1638#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1639#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1640#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1641 GEN6_CXT_RING_SIZE(cxt_reg) + \
1642 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1643 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1644 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1645#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1646#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1647#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1648#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1649#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1650#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1651#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1652#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1653 GEN7_CXT_RING_SIZE(ctx_reg) + \
1654 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1655 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1656 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1657 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2e4291e0
BW
1658#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1659#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1660#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1661#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1662 HSW_CXT_RING_SIZE(ctx_reg) + \
1663 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1664 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1665
fe1cc68f 1666
585fb111
JB
1667/*
1668 * Overlay regs
1669 */
1670
1671#define OVADD 0x30000
1672#define DOVSTA 0x30008
1673#define OC_BUF (0x3<<20)
1674#define OGAMC5 0x30010
1675#define OGAMC4 0x30014
1676#define OGAMC3 0x30018
1677#define OGAMC2 0x3001c
1678#define OGAMC1 0x30020
1679#define OGAMC0 0x30024
1680
1681/*
1682 * Display engine regs
1683 */
1684
1685/* Pipe A timing regs */
4e8e7eb7
VS
1686#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1687#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1688#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1689#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1690#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1691#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1692#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1693#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1694#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1695
1696/* Pipe B timing regs */
4e8e7eb7
VS
1697#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1698#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1699#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1700#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1701#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1702#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1703#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1704#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1705#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1706
9db4a9c7 1707
fe2b8f9d
PZ
1708#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1709#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1710#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1711#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1712#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1713#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1714#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1715#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1716
585fb111
JB
1717/* VGA port control */
1718#define ADPA 0x61100
ebc0fd88 1719#define PCH_ADPA 0xe1100
540a8950 1720#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1721
585fb111
JB
1722#define ADPA_DAC_ENABLE (1<<31)
1723#define ADPA_DAC_DISABLE 0
1724#define ADPA_PIPE_SELECT_MASK (1<<30)
1725#define ADPA_PIPE_A_SELECT 0
1726#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1727#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1728/* CPT uses bits 29:30 for pch transcoder select */
1729#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1730#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1731#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1732#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1733#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1734#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1735#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1736#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1737#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1738#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1739#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1740#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1741#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1742#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1743#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1744#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1745#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1746#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1747#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1748#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1749#define ADPA_SETS_HVPOLARITY 0
60222c0c 1750#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1751#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1752#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1753#define ADPA_HSYNC_CNTL_ENABLE 0
1754#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1755#define ADPA_VSYNC_ACTIVE_LOW 0
1756#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1757#define ADPA_HSYNC_ACTIVE_LOW 0
1758#define ADPA_DPMS_MASK (~(3<<10))
1759#define ADPA_DPMS_ON (0<<10)
1760#define ADPA_DPMS_SUSPEND (1<<10)
1761#define ADPA_DPMS_STANDBY (2<<10)
1762#define ADPA_DPMS_OFF (3<<10)
1763
939fe4d7 1764
585fb111 1765/* Hotplug control (945+ only) */
67d62c57 1766#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1767#define PORTB_HOTPLUG_INT_EN (1 << 29)
1768#define PORTC_HOTPLUG_INT_EN (1 << 28)
1769#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1770#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1771#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1772#define TV_HOTPLUG_INT_EN (1 << 18)
1773#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1774#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1775 PORTC_HOTPLUG_INT_EN | \
1776 PORTD_HOTPLUG_INT_EN | \
1777 SDVOC_HOTPLUG_INT_EN | \
1778 SDVOB_HOTPLUG_INT_EN | \
1779 CRT_HOTPLUG_INT_EN)
585fb111 1780#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1781#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1782/* must use period 64 on GM45 according to docs */
1783#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1784#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1785#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1786#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1787#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1788#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1789#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1790#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1791#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1792#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1793#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1794#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1795
67d62c57 1796#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
10f76a38 1797/* HDMI/DP bits are gen4+ */
26739f12
DV
1798#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1799#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1800#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1801#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1802#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1803#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1804/* CRT/TV common between gen3+ */
585fb111
JB
1805#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1806#define TV_HOTPLUG_INT_STATUS (1 << 10)
1807#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1808#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1809#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1810#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1811/* SDVO is different across gen3/4 */
1812#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1813#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1814#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1815#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1816#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1817#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
1818#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1819 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1820 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1821 PORTB_HOTPLUG_INT_STATUS | \
1822 PORTC_HOTPLUG_INT_STATUS | \
1823 PORTD_HOTPLUG_INT_STATUS)
1824
1825#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1826 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1827 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1828 PORTB_HOTPLUG_INT_STATUS | \
1829 PORTC_HOTPLUG_INT_STATUS | \
1830 PORTD_HOTPLUG_INT_STATUS)
1831
1832#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1833 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1834 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1835 PORTB_HOTPLUG_INT_STATUS | \
1836 PORTC_HOTPLUG_INT_STATUS | \
1837 PORTD_HOTPLUG_INT_STATUS)
585fb111 1838
c20cd312
PZ
1839/* SDVO and HDMI port control.
1840 * The same register may be used for SDVO or HDMI */
1841#define GEN3_SDVOB 0x61140
1842#define GEN3_SDVOC 0x61160
1843#define GEN4_HDMIB GEN3_SDVOB
1844#define GEN4_HDMIC GEN3_SDVOC
1845#define PCH_SDVOB 0xe1140
1846#define PCH_HDMIB PCH_SDVOB
1847#define PCH_HDMIC 0xe1150
1848#define PCH_HDMID 0xe1160
1849
1850/* Gen 3 SDVO bits: */
1851#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
1852#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1853#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
1854#define SDVO_PIPE_B_SELECT (1 << 30)
1855#define SDVO_STALL_SELECT (1 << 29)
1856#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
1857/**
1858 * 915G/GM SDVO pixel multiplier.
585fb111 1859 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
1860 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1861 */
c20cd312 1862#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 1863#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
1864#define SDVO_PHASE_SELECT_MASK (15 << 19)
1865#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1866#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1867#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1868#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1869#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1870#define SDVO_DETECTED (1 << 2)
585fb111 1871/* Bits to be preserved when writing */
c20cd312
PZ
1872#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1873 SDVO_INTERRUPT_ENABLE)
1874#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1875
1876/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 1877#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
1878#define SDVO_ENCODING_SDVO (0 << 10)
1879#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
1880#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1881#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 1882#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
1883#define SDVO_AUDIO_ENABLE (1 << 6)
1884/* VSYNC/HSYNC bits new with 965, default is to be set */
1885#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1886#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1887
1888/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 1889#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
1890#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1891
1892/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
1893#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1894#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 1895
585fb111
JB
1896
1897/* DVO port control */
1898#define DVOA 0x61120
1899#define DVOB 0x61140
1900#define DVOC 0x61160
1901#define DVO_ENABLE (1 << 31)
1902#define DVO_PIPE_B_SELECT (1 << 30)
1903#define DVO_PIPE_STALL_UNUSED (0 << 28)
1904#define DVO_PIPE_STALL (1 << 28)
1905#define DVO_PIPE_STALL_TV (2 << 28)
1906#define DVO_PIPE_STALL_MASK (3 << 28)
1907#define DVO_USE_VGA_SYNC (1 << 15)
1908#define DVO_DATA_ORDER_I740 (0 << 14)
1909#define DVO_DATA_ORDER_FP (1 << 14)
1910#define DVO_VSYNC_DISABLE (1 << 11)
1911#define DVO_HSYNC_DISABLE (1 << 10)
1912#define DVO_VSYNC_TRISTATE (1 << 9)
1913#define DVO_HSYNC_TRISTATE (1 << 8)
1914#define DVO_BORDER_ENABLE (1 << 7)
1915#define DVO_DATA_ORDER_GBRG (1 << 6)
1916#define DVO_DATA_ORDER_RGGB (0 << 6)
1917#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1918#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1919#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1920#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1921#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1922#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1923#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1924#define DVO_PRESERVE_MASK (0x7<<24)
1925#define DVOA_SRCDIM 0x61124
1926#define DVOB_SRCDIM 0x61144
1927#define DVOC_SRCDIM 0x61164
1928#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1929#define DVO_SRCDIM_VERTICAL_SHIFT 0
1930
1931/* LVDS port control */
1932#define LVDS 0x61180
1933/*
1934 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1935 * the DPLL semantics change when the LVDS is assigned to that pipe.
1936 */
1937#define LVDS_PORT_EN (1 << 31)
1938/* Selects pipe B for LVDS data. Must be set on pre-965. */
1939#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1940#define LVDS_PIPE_MASK (1 << 30)
1519b995 1941#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1942/* LVDS dithering flag on 965/g4x platform */
1943#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1944/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1945#define LVDS_VSYNC_POLARITY (1 << 21)
1946#define LVDS_HSYNC_POLARITY (1 << 20)
1947
a3e17eb8
ZY
1948/* Enable border for unscaled (or aspect-scaled) display */
1949#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1950/*
1951 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1952 * pixel.
1953 */
1954#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1955#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1956#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1957/*
1958 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1959 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1960 * on.
1961 */
1962#define LVDS_A3_POWER_MASK (3 << 6)
1963#define LVDS_A3_POWER_DOWN (0 << 6)
1964#define LVDS_A3_POWER_UP (3 << 6)
1965/*
1966 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1967 * is set.
1968 */
1969#define LVDS_CLKB_POWER_MASK (3 << 4)
1970#define LVDS_CLKB_POWER_DOWN (0 << 4)
1971#define LVDS_CLKB_POWER_UP (3 << 4)
1972/*
1973 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1974 * setting for whether we are in dual-channel mode. The B3 pair will
1975 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1976 */
1977#define LVDS_B0B3_POWER_MASK (3 << 2)
1978#define LVDS_B0B3_POWER_DOWN (0 << 2)
1979#define LVDS_B0B3_POWER_UP (3 << 2)
1980
3c17fe4b
DH
1981/* Video Data Island Packet control */
1982#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
1983/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1984 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1985 * of the infoframe structure specified by CEA-861. */
1986#define VIDEO_DIP_DATA_SIZE 32
3c17fe4b 1987#define VIDEO_DIP_CTL 0x61170
2da8af54 1988/* Pre HSW: */
3c17fe4b
DH
1989#define VIDEO_DIP_ENABLE (1 << 31)
1990#define VIDEO_DIP_PORT_B (1 << 29)
1991#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1992#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1993#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1994#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1995#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1996#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1997#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1998#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1999#define VIDEO_DIP_SELECT_AVI (0 << 19)
2000#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2001#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2002#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2003#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2004#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2005#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2006#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2007/* HSW and later: */
0dd87d20
PZ
2008#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2009#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2010#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2011#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2012#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2013#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2014
585fb111
JB
2015/* Panel power sequencing */
2016#define PP_STATUS 0x61200
2017#define PP_ON (1 << 31)
2018/*
2019 * Indicates that all dependencies of the panel are on:
2020 *
2021 * - PLL enabled
2022 * - pipe enabled
2023 * - LVDS/DVOB/DVOC on
2024 */
2025#define PP_READY (1 << 30)
2026#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2027#define PP_SEQUENCE_POWER_UP (1 << 28)
2028#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2029#define PP_SEQUENCE_MASK (3 << 28)
2030#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2031#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2032#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2033#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2034#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2035#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2036#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2037#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2038#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2039#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2040#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2041#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2042#define PP_CONTROL 0x61204
2043#define POWER_TARGET_ON (1 << 0)
2044#define PP_ON_DELAYS 0x61208
2045#define PP_OFF_DELAYS 0x6120c
2046#define PP_DIVISOR 0x61210
2047
2048/* Panel fitting */
7e470abf 2049#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2050#define PFIT_ENABLE (1 << 31)
2051#define PFIT_PIPE_MASK (3 << 29)
2052#define PFIT_PIPE_SHIFT 29
2053#define VERT_INTERP_DISABLE (0 << 10)
2054#define VERT_INTERP_BILINEAR (1 << 10)
2055#define VERT_INTERP_MASK (3 << 10)
2056#define VERT_AUTO_SCALE (1 << 9)
2057#define HORIZ_INTERP_DISABLE (0 << 6)
2058#define HORIZ_INTERP_BILINEAR (1 << 6)
2059#define HORIZ_INTERP_MASK (3 << 6)
2060#define HORIZ_AUTO_SCALE (1 << 5)
2061#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2062#define PFIT_FILTER_FUZZY (0 << 24)
2063#define PFIT_SCALING_AUTO (0 << 26)
2064#define PFIT_SCALING_PROGRAMMED (1 << 26)
2065#define PFIT_SCALING_PILLAR (2 << 26)
2066#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2067#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2068/* Pre-965 */
2069#define PFIT_VERT_SCALE_SHIFT 20
2070#define PFIT_VERT_SCALE_MASK 0xfff00000
2071#define PFIT_HORIZ_SCALE_SHIFT 4
2072#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2073/* 965+ */
2074#define PFIT_VERT_SCALE_SHIFT_965 16
2075#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2076#define PFIT_HORIZ_SCALE_SHIFT_965 0
2077#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2078
7e470abf 2079#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2080
2081/* Backlight control */
12569ad6 2082#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2083#define BLM_PWM_ENABLE (1 << 31)
2084#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2085#define BLM_PIPE_SELECT (1 << 29)
2086#define BLM_PIPE_SELECT_IVB (3 << 29)
2087#define BLM_PIPE_A (0 << 29)
2088#define BLM_PIPE_B (1 << 29)
2089#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2090#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2091#define BLM_TRANSCODER_B BLM_PIPE_B
2092#define BLM_TRANSCODER_C BLM_PIPE_C
2093#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2094#define BLM_PIPE(pipe) ((pipe) << 29)
2095#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2096#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2097#define BLM_PHASE_IN_ENABLE (1 << 25)
2098#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2099#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2100#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2101#define BLM_PHASE_IN_COUNT_SHIFT (8)
2102#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2103#define BLM_PHASE_IN_INCR_SHIFT (0)
2104#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2105#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2106/*
2107 * This is the most significant 15 bits of the number of backlight cycles in a
2108 * complete cycle of the modulated backlight control.
2109 *
2110 * The actual value is this field multiplied by two.
2111 */
7cf41601
DV
2112#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2113#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2114#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2115/*
2116 * This is the number of cycles out of the backlight modulation cycle for which
2117 * the backlight is on.
2118 *
2119 * This field must be no greater than the number of cycles in the complete
2120 * backlight modulation cycle.
2121 */
2122#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2123#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2124#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2125#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2126
12569ad6 2127#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2128
7cf41601
DV
2129/* New registers for PCH-split platforms. Safe where new bits show up, the
2130 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2131#define BLC_PWM_CPU_CTL2 0x48250
2132#define BLC_PWM_CPU_CTL 0x48254
2133
2134/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2135 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2136#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2137#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2138#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2139#define BLM_PCH_POLARITY (1 << 29)
2140#define BLC_PWM_PCH_CTL2 0xc8254
2141
585fb111
JB
2142/* TV port control */
2143#define TV_CTL 0x68000
2144/** Enables the TV encoder */
2145# define TV_ENC_ENABLE (1 << 31)
2146/** Sources the TV encoder input from pipe B instead of A. */
2147# define TV_ENC_PIPEB_SELECT (1 << 30)
2148/** Outputs composite video (DAC A only) */
2149# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2150/** Outputs SVideo video (DAC B/C) */
2151# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2152/** Outputs Component video (DAC A/B/C) */
2153# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2154/** Outputs Composite and SVideo (DAC A/B/C) */
2155# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2156# define TV_TRILEVEL_SYNC (1 << 21)
2157/** Enables slow sync generation (945GM only) */
2158# define TV_SLOW_SYNC (1 << 20)
2159/** Selects 4x oversampling for 480i and 576p */
2160# define TV_OVERSAMPLE_4X (0 << 18)
2161/** Selects 2x oversampling for 720p and 1080i */
2162# define TV_OVERSAMPLE_2X (1 << 18)
2163/** Selects no oversampling for 1080p */
2164# define TV_OVERSAMPLE_NONE (2 << 18)
2165/** Selects 8x oversampling */
2166# define TV_OVERSAMPLE_8X (3 << 18)
2167/** Selects progressive mode rather than interlaced */
2168# define TV_PROGRESSIVE (1 << 17)
2169/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2170# define TV_PAL_BURST (1 << 16)
2171/** Field for setting delay of Y compared to C */
2172# define TV_YC_SKEW_MASK (7 << 12)
2173/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2174# define TV_ENC_SDP_FIX (1 << 11)
2175/**
2176 * Enables a fix for the 915GM only.
2177 *
2178 * Not sure what it does.
2179 */
2180# define TV_ENC_C0_FIX (1 << 10)
2181/** Bits that must be preserved by software */
d2d9f232 2182# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2183# define TV_FUSE_STATE_MASK (3 << 4)
2184/** Read-only state that reports all features enabled */
2185# define TV_FUSE_STATE_ENABLED (0 << 4)
2186/** Read-only state that reports that Macrovision is disabled in hardware*/
2187# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2188/** Read-only state that reports that TV-out is disabled in hardware. */
2189# define TV_FUSE_STATE_DISABLED (2 << 4)
2190/** Normal operation */
2191# define TV_TEST_MODE_NORMAL (0 << 0)
2192/** Encoder test pattern 1 - combo pattern */
2193# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2194/** Encoder test pattern 2 - full screen vertical 75% color bars */
2195# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2196/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2197# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2198/** Encoder test pattern 4 - random noise */
2199# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2200/** Encoder test pattern 5 - linear color ramps */
2201# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2202/**
2203 * This test mode forces the DACs to 50% of full output.
2204 *
2205 * This is used for load detection in combination with TVDAC_SENSE_MASK
2206 */
2207# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2208# define TV_TEST_MODE_MASK (7 << 0)
2209
2210#define TV_DAC 0x68004
b8ed2a4f 2211# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2212/**
2213 * Reports that DAC state change logic has reported change (RO).
2214 *
2215 * This gets cleared when TV_DAC_STATE_EN is cleared
2216*/
2217# define TVDAC_STATE_CHG (1 << 31)
2218# define TVDAC_SENSE_MASK (7 << 28)
2219/** Reports that DAC A voltage is above the detect threshold */
2220# define TVDAC_A_SENSE (1 << 30)
2221/** Reports that DAC B voltage is above the detect threshold */
2222# define TVDAC_B_SENSE (1 << 29)
2223/** Reports that DAC C voltage is above the detect threshold */
2224# define TVDAC_C_SENSE (1 << 28)
2225/**
2226 * Enables DAC state detection logic, for load-based TV detection.
2227 *
2228 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2229 * to off, for load detection to work.
2230 */
2231# define TVDAC_STATE_CHG_EN (1 << 27)
2232/** Sets the DAC A sense value to high */
2233# define TVDAC_A_SENSE_CTL (1 << 26)
2234/** Sets the DAC B sense value to high */
2235# define TVDAC_B_SENSE_CTL (1 << 25)
2236/** Sets the DAC C sense value to high */
2237# define TVDAC_C_SENSE_CTL (1 << 24)
2238/** Overrides the ENC_ENABLE and DAC voltage levels */
2239# define DAC_CTL_OVERRIDE (1 << 7)
2240/** Sets the slew rate. Must be preserved in software */
2241# define ENC_TVDAC_SLEW_FAST (1 << 6)
2242# define DAC_A_1_3_V (0 << 4)
2243# define DAC_A_1_1_V (1 << 4)
2244# define DAC_A_0_7_V (2 << 4)
cb66c692 2245# define DAC_A_MASK (3 << 4)
585fb111
JB
2246# define DAC_B_1_3_V (0 << 2)
2247# define DAC_B_1_1_V (1 << 2)
2248# define DAC_B_0_7_V (2 << 2)
cb66c692 2249# define DAC_B_MASK (3 << 2)
585fb111
JB
2250# define DAC_C_1_3_V (0 << 0)
2251# define DAC_C_1_1_V (1 << 0)
2252# define DAC_C_0_7_V (2 << 0)
cb66c692 2253# define DAC_C_MASK (3 << 0)
585fb111
JB
2254
2255/**
2256 * CSC coefficients are stored in a floating point format with 9 bits of
2257 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2258 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2259 * -1 (0x3) being the only legal negative value.
2260 */
2261#define TV_CSC_Y 0x68010
2262# define TV_RY_MASK 0x07ff0000
2263# define TV_RY_SHIFT 16
2264# define TV_GY_MASK 0x00000fff
2265# define TV_GY_SHIFT 0
2266
2267#define TV_CSC_Y2 0x68014
2268# define TV_BY_MASK 0x07ff0000
2269# define TV_BY_SHIFT 16
2270/**
2271 * Y attenuation for component video.
2272 *
2273 * Stored in 1.9 fixed point.
2274 */
2275# define TV_AY_MASK 0x000003ff
2276# define TV_AY_SHIFT 0
2277
2278#define TV_CSC_U 0x68018
2279# define TV_RU_MASK 0x07ff0000
2280# define TV_RU_SHIFT 16
2281# define TV_GU_MASK 0x000007ff
2282# define TV_GU_SHIFT 0
2283
2284#define TV_CSC_U2 0x6801c
2285# define TV_BU_MASK 0x07ff0000
2286# define TV_BU_SHIFT 16
2287/**
2288 * U attenuation for component video.
2289 *
2290 * Stored in 1.9 fixed point.
2291 */
2292# define TV_AU_MASK 0x000003ff
2293# define TV_AU_SHIFT 0
2294
2295#define TV_CSC_V 0x68020
2296# define TV_RV_MASK 0x0fff0000
2297# define TV_RV_SHIFT 16
2298# define TV_GV_MASK 0x000007ff
2299# define TV_GV_SHIFT 0
2300
2301#define TV_CSC_V2 0x68024
2302# define TV_BV_MASK 0x07ff0000
2303# define TV_BV_SHIFT 16
2304/**
2305 * V attenuation for component video.
2306 *
2307 * Stored in 1.9 fixed point.
2308 */
2309# define TV_AV_MASK 0x000007ff
2310# define TV_AV_SHIFT 0
2311
2312#define TV_CLR_KNOBS 0x68028
2313/** 2s-complement brightness adjustment */
2314# define TV_BRIGHTNESS_MASK 0xff000000
2315# define TV_BRIGHTNESS_SHIFT 24
2316/** Contrast adjustment, as a 2.6 unsigned floating point number */
2317# define TV_CONTRAST_MASK 0x00ff0000
2318# define TV_CONTRAST_SHIFT 16
2319/** Saturation adjustment, as a 2.6 unsigned floating point number */
2320# define TV_SATURATION_MASK 0x0000ff00
2321# define TV_SATURATION_SHIFT 8
2322/** Hue adjustment, as an integer phase angle in degrees */
2323# define TV_HUE_MASK 0x000000ff
2324# define TV_HUE_SHIFT 0
2325
2326#define TV_CLR_LEVEL 0x6802c
2327/** Controls the DAC level for black */
2328# define TV_BLACK_LEVEL_MASK 0x01ff0000
2329# define TV_BLACK_LEVEL_SHIFT 16
2330/** Controls the DAC level for blanking */
2331# define TV_BLANK_LEVEL_MASK 0x000001ff
2332# define TV_BLANK_LEVEL_SHIFT 0
2333
2334#define TV_H_CTL_1 0x68030
2335/** Number of pixels in the hsync. */
2336# define TV_HSYNC_END_MASK 0x1fff0000
2337# define TV_HSYNC_END_SHIFT 16
2338/** Total number of pixels minus one in the line (display and blanking). */
2339# define TV_HTOTAL_MASK 0x00001fff
2340# define TV_HTOTAL_SHIFT 0
2341
2342#define TV_H_CTL_2 0x68034
2343/** Enables the colorburst (needed for non-component color) */
2344# define TV_BURST_ENA (1 << 31)
2345/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2346# define TV_HBURST_START_SHIFT 16
2347# define TV_HBURST_START_MASK 0x1fff0000
2348/** Length of the colorburst */
2349# define TV_HBURST_LEN_SHIFT 0
2350# define TV_HBURST_LEN_MASK 0x0001fff
2351
2352#define TV_H_CTL_3 0x68038
2353/** End of hblank, measured in pixels minus one from start of hsync */
2354# define TV_HBLANK_END_SHIFT 16
2355# define TV_HBLANK_END_MASK 0x1fff0000
2356/** Start of hblank, measured in pixels minus one from start of hsync */
2357# define TV_HBLANK_START_SHIFT 0
2358# define TV_HBLANK_START_MASK 0x0001fff
2359
2360#define TV_V_CTL_1 0x6803c
2361/** XXX */
2362# define TV_NBR_END_SHIFT 16
2363# define TV_NBR_END_MASK 0x07ff0000
2364/** XXX */
2365# define TV_VI_END_F1_SHIFT 8
2366# define TV_VI_END_F1_MASK 0x00003f00
2367/** XXX */
2368# define TV_VI_END_F2_SHIFT 0
2369# define TV_VI_END_F2_MASK 0x0000003f
2370
2371#define TV_V_CTL_2 0x68040
2372/** Length of vsync, in half lines */
2373# define TV_VSYNC_LEN_MASK 0x07ff0000
2374# define TV_VSYNC_LEN_SHIFT 16
2375/** Offset of the start of vsync in field 1, measured in one less than the
2376 * number of half lines.
2377 */
2378# define TV_VSYNC_START_F1_MASK 0x00007f00
2379# define TV_VSYNC_START_F1_SHIFT 8
2380/**
2381 * Offset of the start of vsync in field 2, measured in one less than the
2382 * number of half lines.
2383 */
2384# define TV_VSYNC_START_F2_MASK 0x0000007f
2385# define TV_VSYNC_START_F2_SHIFT 0
2386
2387#define TV_V_CTL_3 0x68044
2388/** Enables generation of the equalization signal */
2389# define TV_EQUAL_ENA (1 << 31)
2390/** Length of vsync, in half lines */
2391# define TV_VEQ_LEN_MASK 0x007f0000
2392# define TV_VEQ_LEN_SHIFT 16
2393/** Offset of the start of equalization in field 1, measured in one less than
2394 * the number of half lines.
2395 */
2396# define TV_VEQ_START_F1_MASK 0x0007f00
2397# define TV_VEQ_START_F1_SHIFT 8
2398/**
2399 * Offset of the start of equalization in field 2, measured in one less than
2400 * the number of half lines.
2401 */
2402# define TV_VEQ_START_F2_MASK 0x000007f
2403# define TV_VEQ_START_F2_SHIFT 0
2404
2405#define TV_V_CTL_4 0x68048
2406/**
2407 * Offset to start of vertical colorburst, measured in one less than the
2408 * number of lines from vertical start.
2409 */
2410# define TV_VBURST_START_F1_MASK 0x003f0000
2411# define TV_VBURST_START_F1_SHIFT 16
2412/**
2413 * Offset to the end of vertical colorburst, measured in one less than the
2414 * number of lines from the start of NBR.
2415 */
2416# define TV_VBURST_END_F1_MASK 0x000000ff
2417# define TV_VBURST_END_F1_SHIFT 0
2418
2419#define TV_V_CTL_5 0x6804c
2420/**
2421 * Offset to start of vertical colorburst, measured in one less than the
2422 * number of lines from vertical start.
2423 */
2424# define TV_VBURST_START_F2_MASK 0x003f0000
2425# define TV_VBURST_START_F2_SHIFT 16
2426/**
2427 * Offset to the end of vertical colorburst, measured in one less than the
2428 * number of lines from the start of NBR.
2429 */
2430# define TV_VBURST_END_F2_MASK 0x000000ff
2431# define TV_VBURST_END_F2_SHIFT 0
2432
2433#define TV_V_CTL_6 0x68050
2434/**
2435 * Offset to start of vertical colorburst, measured in one less than the
2436 * number of lines from vertical start.
2437 */
2438# define TV_VBURST_START_F3_MASK 0x003f0000
2439# define TV_VBURST_START_F3_SHIFT 16
2440/**
2441 * Offset to the end of vertical colorburst, measured in one less than the
2442 * number of lines from the start of NBR.
2443 */
2444# define TV_VBURST_END_F3_MASK 0x000000ff
2445# define TV_VBURST_END_F3_SHIFT 0
2446
2447#define TV_V_CTL_7 0x68054
2448/**
2449 * Offset to start of vertical colorburst, measured in one less than the
2450 * number of lines from vertical start.
2451 */
2452# define TV_VBURST_START_F4_MASK 0x003f0000
2453# define TV_VBURST_START_F4_SHIFT 16
2454/**
2455 * Offset to the end of vertical colorburst, measured in one less than the
2456 * number of lines from the start of NBR.
2457 */
2458# define TV_VBURST_END_F4_MASK 0x000000ff
2459# define TV_VBURST_END_F4_SHIFT 0
2460
2461#define TV_SC_CTL_1 0x68060
2462/** Turns on the first subcarrier phase generation DDA */
2463# define TV_SC_DDA1_EN (1 << 31)
2464/** Turns on the first subcarrier phase generation DDA */
2465# define TV_SC_DDA2_EN (1 << 30)
2466/** Turns on the first subcarrier phase generation DDA */
2467# define TV_SC_DDA3_EN (1 << 29)
2468/** Sets the subcarrier DDA to reset frequency every other field */
2469# define TV_SC_RESET_EVERY_2 (0 << 24)
2470/** Sets the subcarrier DDA to reset frequency every fourth field */
2471# define TV_SC_RESET_EVERY_4 (1 << 24)
2472/** Sets the subcarrier DDA to reset frequency every eighth field */
2473# define TV_SC_RESET_EVERY_8 (2 << 24)
2474/** Sets the subcarrier DDA to never reset the frequency */
2475# define TV_SC_RESET_NEVER (3 << 24)
2476/** Sets the peak amplitude of the colorburst.*/
2477# define TV_BURST_LEVEL_MASK 0x00ff0000
2478# define TV_BURST_LEVEL_SHIFT 16
2479/** Sets the increment of the first subcarrier phase generation DDA */
2480# define TV_SCDDA1_INC_MASK 0x00000fff
2481# define TV_SCDDA1_INC_SHIFT 0
2482
2483#define TV_SC_CTL_2 0x68064
2484/** Sets the rollover for the second subcarrier phase generation DDA */
2485# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2486# define TV_SCDDA2_SIZE_SHIFT 16
2487/** Sets the increent of the second subcarrier phase generation DDA */
2488# define TV_SCDDA2_INC_MASK 0x00007fff
2489# define TV_SCDDA2_INC_SHIFT 0
2490
2491#define TV_SC_CTL_3 0x68068
2492/** Sets the rollover for the third subcarrier phase generation DDA */
2493# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2494# define TV_SCDDA3_SIZE_SHIFT 16
2495/** Sets the increent of the third subcarrier phase generation DDA */
2496# define TV_SCDDA3_INC_MASK 0x00007fff
2497# define TV_SCDDA3_INC_SHIFT 0
2498
2499#define TV_WIN_POS 0x68070
2500/** X coordinate of the display from the start of horizontal active */
2501# define TV_XPOS_MASK 0x1fff0000
2502# define TV_XPOS_SHIFT 16
2503/** Y coordinate of the display from the start of vertical active (NBR) */
2504# define TV_YPOS_MASK 0x00000fff
2505# define TV_YPOS_SHIFT 0
2506
2507#define TV_WIN_SIZE 0x68074
2508/** Horizontal size of the display window, measured in pixels*/
2509# define TV_XSIZE_MASK 0x1fff0000
2510# define TV_XSIZE_SHIFT 16
2511/**
2512 * Vertical size of the display window, measured in pixels.
2513 *
2514 * Must be even for interlaced modes.
2515 */
2516# define TV_YSIZE_MASK 0x00000fff
2517# define TV_YSIZE_SHIFT 0
2518
2519#define TV_FILTER_CTL_1 0x68080
2520/**
2521 * Enables automatic scaling calculation.
2522 *
2523 * If set, the rest of the registers are ignored, and the calculated values can
2524 * be read back from the register.
2525 */
2526# define TV_AUTO_SCALE (1 << 31)
2527/**
2528 * Disables the vertical filter.
2529 *
2530 * This is required on modes more than 1024 pixels wide */
2531# define TV_V_FILTER_BYPASS (1 << 29)
2532/** Enables adaptive vertical filtering */
2533# define TV_VADAPT (1 << 28)
2534# define TV_VADAPT_MODE_MASK (3 << 26)
2535/** Selects the least adaptive vertical filtering mode */
2536# define TV_VADAPT_MODE_LEAST (0 << 26)
2537/** Selects the moderately adaptive vertical filtering mode */
2538# define TV_VADAPT_MODE_MODERATE (1 << 26)
2539/** Selects the most adaptive vertical filtering mode */
2540# define TV_VADAPT_MODE_MOST (3 << 26)
2541/**
2542 * Sets the horizontal scaling factor.
2543 *
2544 * This should be the fractional part of the horizontal scaling factor divided
2545 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2546 *
2547 * (src width - 1) / ((oversample * dest width) - 1)
2548 */
2549# define TV_HSCALE_FRAC_MASK 0x00003fff
2550# define TV_HSCALE_FRAC_SHIFT 0
2551
2552#define TV_FILTER_CTL_2 0x68084
2553/**
2554 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2555 *
2556 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2557 */
2558# define TV_VSCALE_INT_MASK 0x00038000
2559# define TV_VSCALE_INT_SHIFT 15
2560/**
2561 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2562 *
2563 * \sa TV_VSCALE_INT_MASK
2564 */
2565# define TV_VSCALE_FRAC_MASK 0x00007fff
2566# define TV_VSCALE_FRAC_SHIFT 0
2567
2568#define TV_FILTER_CTL_3 0x68088
2569/**
2570 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2571 *
2572 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2573 *
2574 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2575 */
2576# define TV_VSCALE_IP_INT_MASK 0x00038000
2577# define TV_VSCALE_IP_INT_SHIFT 15
2578/**
2579 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2580 *
2581 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2582 *
2583 * \sa TV_VSCALE_IP_INT_MASK
2584 */
2585# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2586# define TV_VSCALE_IP_FRAC_SHIFT 0
2587
2588#define TV_CC_CONTROL 0x68090
2589# define TV_CC_ENABLE (1 << 31)
2590/**
2591 * Specifies which field to send the CC data in.
2592 *
2593 * CC data is usually sent in field 0.
2594 */
2595# define TV_CC_FID_MASK (1 << 27)
2596# define TV_CC_FID_SHIFT 27
2597/** Sets the horizontal position of the CC data. Usually 135. */
2598# define TV_CC_HOFF_MASK 0x03ff0000
2599# define TV_CC_HOFF_SHIFT 16
2600/** Sets the vertical position of the CC data. Usually 21 */
2601# define TV_CC_LINE_MASK 0x0000003f
2602# define TV_CC_LINE_SHIFT 0
2603
2604#define TV_CC_DATA 0x68094
2605# define TV_CC_RDY (1 << 31)
2606/** Second word of CC data to be transmitted. */
2607# define TV_CC_DATA_2_MASK 0x007f0000
2608# define TV_CC_DATA_2_SHIFT 16
2609/** First word of CC data to be transmitted. */
2610# define TV_CC_DATA_1_MASK 0x0000007f
2611# define TV_CC_DATA_1_SHIFT 0
2612
2613#define TV_H_LUMA_0 0x68100
2614#define TV_H_LUMA_59 0x681ec
2615#define TV_H_CHROMA_0 0x68200
2616#define TV_H_CHROMA_59 0x682ec
2617#define TV_V_LUMA_0 0x68300
2618#define TV_V_LUMA_42 0x683a8
2619#define TV_V_CHROMA_0 0x68400
2620#define TV_V_CHROMA_42 0x684a8
2621
040d87f1 2622/* Display Port */
32f9d658 2623#define DP_A 0x64000 /* eDP */
040d87f1
KP
2624#define DP_B 0x64100
2625#define DP_C 0x64200
2626#define DP_D 0x64300
2627
2628#define DP_PORT_EN (1 << 31)
2629#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2630#define DP_PIPE_MASK (1 << 30)
2631
040d87f1
KP
2632/* Link training mode - select a suitable mode for each stage */
2633#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2634#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2635#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2636#define DP_LINK_TRAIN_OFF (3 << 28)
2637#define DP_LINK_TRAIN_MASK (3 << 28)
2638#define DP_LINK_TRAIN_SHIFT 28
2639
8db9d77b
ZW
2640/* CPT Link training mode */
2641#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2642#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2643#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2644#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2645#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2646#define DP_LINK_TRAIN_SHIFT_CPT 8
2647
040d87f1
KP
2648/* Signal voltages. These are mostly controlled by the other end */
2649#define DP_VOLTAGE_0_4 (0 << 25)
2650#define DP_VOLTAGE_0_6 (1 << 25)
2651#define DP_VOLTAGE_0_8 (2 << 25)
2652#define DP_VOLTAGE_1_2 (3 << 25)
2653#define DP_VOLTAGE_MASK (7 << 25)
2654#define DP_VOLTAGE_SHIFT 25
2655
2656/* Signal pre-emphasis levels, like voltages, the other end tells us what
2657 * they want
2658 */
2659#define DP_PRE_EMPHASIS_0 (0 << 22)
2660#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2661#define DP_PRE_EMPHASIS_6 (2 << 22)
2662#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2663#define DP_PRE_EMPHASIS_MASK (7 << 22)
2664#define DP_PRE_EMPHASIS_SHIFT 22
2665
2666/* How many wires to use. I guess 3 was too hard */
2667#define DP_PORT_WIDTH_1 (0 << 19)
2668#define DP_PORT_WIDTH_2 (1 << 19)
2669#define DP_PORT_WIDTH_4 (3 << 19)
2670#define DP_PORT_WIDTH_MASK (7 << 19)
2671
2672/* Mystic DPCD version 1.1 special mode */
2673#define DP_ENHANCED_FRAMING (1 << 18)
2674
32f9d658
ZW
2675/* eDP */
2676#define DP_PLL_FREQ_270MHZ (0 << 16)
2677#define DP_PLL_FREQ_160MHZ (1 << 16)
2678#define DP_PLL_FREQ_MASK (3 << 16)
2679
040d87f1
KP
2680/** locked once port is enabled */
2681#define DP_PORT_REVERSAL (1 << 15)
2682
32f9d658
ZW
2683/* eDP */
2684#define DP_PLL_ENABLE (1 << 14)
2685
040d87f1
KP
2686/** sends the clock on lane 15 of the PEG for debug */
2687#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2688
2689#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2690#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2691
2692/** limit RGB values to avoid confusing TVs */
2693#define DP_COLOR_RANGE_16_235 (1 << 8)
2694
2695/** Turn on the audio link */
2696#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2697
2698/** vs and hs sync polarity */
2699#define DP_SYNC_VS_HIGH (1 << 4)
2700#define DP_SYNC_HS_HIGH (1 << 3)
2701
2702/** A fantasy */
2703#define DP_DETECTED (1 << 2)
2704
2705/** The aux channel provides a way to talk to the
2706 * signal sink for DDC etc. Max packet size supported
2707 * is 20 bytes in each direction, hence the 5 fixed
2708 * data registers
2709 */
32f9d658
ZW
2710#define DPA_AUX_CH_CTL 0x64010
2711#define DPA_AUX_CH_DATA1 0x64014
2712#define DPA_AUX_CH_DATA2 0x64018
2713#define DPA_AUX_CH_DATA3 0x6401c
2714#define DPA_AUX_CH_DATA4 0x64020
2715#define DPA_AUX_CH_DATA5 0x64024
2716
040d87f1
KP
2717#define DPB_AUX_CH_CTL 0x64110
2718#define DPB_AUX_CH_DATA1 0x64114
2719#define DPB_AUX_CH_DATA2 0x64118
2720#define DPB_AUX_CH_DATA3 0x6411c
2721#define DPB_AUX_CH_DATA4 0x64120
2722#define DPB_AUX_CH_DATA5 0x64124
2723
2724#define DPC_AUX_CH_CTL 0x64210
2725#define DPC_AUX_CH_DATA1 0x64214
2726#define DPC_AUX_CH_DATA2 0x64218
2727#define DPC_AUX_CH_DATA3 0x6421c
2728#define DPC_AUX_CH_DATA4 0x64220
2729#define DPC_AUX_CH_DATA5 0x64224
2730
2731#define DPD_AUX_CH_CTL 0x64310
2732#define DPD_AUX_CH_DATA1 0x64314
2733#define DPD_AUX_CH_DATA2 0x64318
2734#define DPD_AUX_CH_DATA3 0x6431c
2735#define DPD_AUX_CH_DATA4 0x64320
2736#define DPD_AUX_CH_DATA5 0x64324
2737
2738#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2739#define DP_AUX_CH_CTL_DONE (1 << 30)
2740#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2741#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2742#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2743#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2744#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2745#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2746#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2747#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2748#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2749#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2750#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2751#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2752#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2753#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2754#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2755#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2756#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2757#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2758#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2759
2760/*
2761 * Computing GMCH M and N values for the Display Port link
2762 *
2763 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2764 *
2765 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2766 *
2767 * The GMCH value is used internally
2768 *
2769 * bytes_per_pixel is the number of bytes coming out of the plane,
2770 * which is after the LUTs, so we want the bytes for our color format.
2771 * For our current usage, this is always 3, one byte for R, G and B.
2772 */
9db4a9c7
JB
2773#define _PIPEA_GMCH_DATA_M 0x70050
2774#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2775
2776/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2777#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2778#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2779
2780#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2781
9db4a9c7
JB
2782#define _PIPEA_GMCH_DATA_N 0x70054
2783#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2784#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2785
2786/*
2787 * Computing Link M and N values for the Display Port link
2788 *
2789 * Link M / N = pixel_clock / ls_clk
2790 *
2791 * (the DP spec calls pixel_clock the 'strm_clk')
2792 *
2793 * The Link value is transmitted in the Main Stream
2794 * Attributes and VB-ID.
2795 */
2796
9db4a9c7
JB
2797#define _PIPEA_DP_LINK_M 0x70060
2798#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2799#define PIPEA_DP_LINK_M_MASK (0xffffff)
2800
9db4a9c7
JB
2801#define _PIPEA_DP_LINK_N 0x70064
2802#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2803#define PIPEA_DP_LINK_N_MASK (0xffffff)
2804
9db4a9c7
JB
2805#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2806#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2807#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2808#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2809
585fb111
JB
2810/* Display & cursor control */
2811
2812/* Pipe A */
0c3870ee 2813#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
2814#define DSL_LINEMASK_GEN2 0x00000fff
2815#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 2816#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
2817#define PIPECONF_ENABLE (1<<31)
2818#define PIPECONF_DISABLE 0
2819#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2820#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2821#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2822#define PIPECONF_SINGLE_WIDE 0
2823#define PIPECONF_PIPE_UNLOCKED 0
2824#define PIPECONF_PIPE_LOCKED (1<<25)
2825#define PIPECONF_PALETTE 0
2826#define PIPECONF_GAMMA (1<<24)
585fb111 2827#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2828#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 2829#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
2830/* Note that pre-gen3 does not support interlaced display directly. Panel
2831 * fitting must be disabled on pre-ilk for interlaced. */
2832#define PIPECONF_PROGRESSIVE (0 << 21)
2833#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2834#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2835#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2836#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2837/* Ironlake and later have a complete new set of values for interlaced. PFIT
2838 * means panel fitter required, PF means progressive fetch, DBL means power
2839 * saving pixel doubling. */
2840#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2841#define PIPECONF_INTERLACED_ILK (3 << 21)
2842#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2843#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2844#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 2845#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
2846#define PIPECONF_BPC_MASK (0x7 << 5)
2847#define PIPECONF_8BPC (0<<5)
2848#define PIPECONF_10BPC (1<<5)
2849#define PIPECONF_6BPC (2<<5)
2850#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
2851#define PIPECONF_DITHER_EN (1<<4)
2852#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2853#define PIPECONF_DITHER_TYPE_SP (0<<2)
2854#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2855#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2856#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 2857#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 2858#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2859#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2860#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2861#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2862#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2863#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2864#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2865#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2866#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2867#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 2868#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
2869#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2870#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2871#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2872#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2873#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2874#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2875#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2876#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 2877#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 2878#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
2879#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2880#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2881#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2882#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2883#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2884#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2885#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2886#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2887#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2888#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2889#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2890#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2891#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2892#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2893#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2894
9db4a9c7 2895#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 2896#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
2897#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2898#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2899#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2900#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2901
b41fbda1 2902#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 2903#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
2904#define PIPEB_HLINE_INT_EN (1<<28)
2905#define PIPEB_VBLANK_INT_EN (1<<27)
2906#define SPRITED_FLIPDONE_INT_EN (1<<26)
2907#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2908#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 2909#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
2910#define PIPEA_HLINE_INT_EN (1<<20)
2911#define PIPEA_VBLANK_INT_EN (1<<19)
2912#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2913#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2914#define PLANEA_FLIPDONE_INT_EN (1<<16)
2915
b41fbda1 2916#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
2917#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2918#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2919#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2920#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2921#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2922#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2923#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2924#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2925#define DPINVGTT_EN_MASK 0xff0000
2926#define CURSORB_INVALID_GTT_STATUS (1<<7)
2927#define CURSORA_INVALID_GTT_STATUS (1<<6)
2928#define SPRITED_INVALID_GTT_STATUS (1<<5)
2929#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2930#define PLANEB_INVALID_GTT_STATUS (1<<3)
2931#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2932#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2933#define PLANEA_INVALID_GTT_STATUS (1<<0)
2934#define DPINVGTT_STATUS_MASK 0xff
2935
585fb111
JB
2936#define DSPARB 0x70030
2937#define DSPARB_CSTART_MASK (0x7f << 7)
2938#define DSPARB_CSTART_SHIFT 7
2939#define DSPARB_BSTART_MASK (0x7f)
2940#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2941#define DSPARB_BEND_SHIFT 9 /* on 855 */
2942#define DSPARB_AEND_SHIFT 0
2943
90f7da3f 2944#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 2945#define DSPFW_SR_SHIFT 23
0206e353 2946#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2947#define DSPFW_CURSORB_SHIFT 16
d4294342 2948#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2949#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2950#define DSPFW_PLANEB_MASK (0x7f<<8)
2951#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 2952#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 2953#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2954#define DSPFW_CURSORA_SHIFT 8
d4294342 2955#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 2956#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
2957#define DSPFW_HPLL_SR_EN (1<<31)
2958#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2959#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2960#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2961#define DSPFW_HPLL_CURSOR_SHIFT 16
2962#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2963#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
2964#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2965#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 2966
12a3c055
GB
2967/* drain latency register values*/
2968#define DRAIN_LATENCY_PRECISION_32 32
2969#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 2970#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
2971#define DDL_CURSORA_PRECISION_32 (1<<31)
2972#define DDL_CURSORA_PRECISION_16 (0<<31)
2973#define DDL_CURSORA_SHIFT 24
2974#define DDL_PLANEA_PRECISION_32 (1<<7)
2975#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 2976#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
2977#define DDL_CURSORB_PRECISION_32 (1<<31)
2978#define DDL_CURSORB_PRECISION_16 (0<<31)
2979#define DDL_CURSORB_SHIFT 24
2980#define DDL_PLANEB_PRECISION_32 (1<<7)
2981#define DDL_PLANEB_PRECISION_16 (0<<7)
2982
7662c8bd 2983/* FIFO watermark sizes etc */
0e442c60 2984#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2985#define I915_FIFO_LINE_SIZE 64
2986#define I830_FIFO_LINE_SIZE 32
0e442c60 2987
ceb04246 2988#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2989#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2990#define I965_FIFO_SIZE 512
2991#define I945_FIFO_SIZE 127
7662c8bd 2992#define I915_FIFO_SIZE 95
dff33cfc 2993#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2994#define I830_FIFO_SIZE 95
0e442c60 2995
ceb04246 2996#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2997#define G4X_MAX_WM 0x3f
7662c8bd
SL
2998#define I915_MAX_WM 0x3f
2999
f2b115e6
AJ
3000#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3001#define PINEVIEW_FIFO_LINE_SIZE 64
3002#define PINEVIEW_MAX_WM 0x1ff
3003#define PINEVIEW_DFT_WM 0x3f
3004#define PINEVIEW_DFT_HPLLOFF_WM 0
3005#define PINEVIEW_GUARD_WM 10
3006#define PINEVIEW_CURSOR_FIFO 64
3007#define PINEVIEW_CURSOR_MAX_WM 0x3f
3008#define PINEVIEW_CURSOR_DFT_WM 0
3009#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3010
ceb04246 3011#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3012#define I965_CURSOR_FIFO 64
3013#define I965_CURSOR_MAX_WM 32
3014#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3015
3016/* define the Watermark register on Ironlake */
3017#define WM0_PIPEA_ILK 0x45100
3018#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3019#define WM0_PIPE_PLANE_SHIFT 16
3020#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3021#define WM0_PIPE_SPRITE_SHIFT 8
3022#define WM0_PIPE_CURSOR_MASK (0x1f)
3023
3024#define WM0_PIPEB_ILK 0x45104
d6c892df 3025#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3026#define WM1_LP_ILK 0x45108
3027#define WM1_LP_SR_EN (1<<31)
3028#define WM1_LP_LATENCY_SHIFT 24
3029#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3030#define WM1_LP_FBC_MASK (0xf<<20)
3031#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
3032#define WM1_LP_SR_MASK (0x1ff<<8)
3033#define WM1_LP_SR_SHIFT 8
3034#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
3035#define WM2_LP_ILK 0x4510c
3036#define WM2_LP_EN (1<<31)
3037#define WM3_LP_ILK 0x45110
3038#define WM3_LP_EN (1<<31)
3039#define WM1S_LP_ILK 0x45120
b840d907
JB
3040#define WM2S_LP_IVB 0x45124
3041#define WM3S_LP_IVB 0x45128
dd8849c8 3042#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
3043
3044/* Memory latency timer register */
3045#define MLTR_ILK 0x11222
b79d4990
JB
3046#define MLTR_WM1_SHIFT 0
3047#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3048/* the unit of memory self-refresh latency time is 0.5us */
3049#define ILK_SRLT_MASK 0x3f
b79d4990
JB
3050#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3051#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
3052#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
3053
3054/* define the fifo size on Ironlake */
3055#define ILK_DISPLAY_FIFO 128
3056#define ILK_DISPLAY_MAXWM 64
3057#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3058#define ILK_CURSOR_FIFO 32
3059#define ILK_CURSOR_MAXWM 16
3060#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3061
3062#define ILK_DISPLAY_SR_FIFO 512
3063#define ILK_DISPLAY_MAX_SRWM 0x1ff
3064#define ILK_DISPLAY_DFT_SRWM 0x3f
3065#define ILK_CURSOR_SR_FIFO 64
3066#define ILK_CURSOR_MAX_SRWM 0x3f
3067#define ILK_CURSOR_DFT_SRWM 8
3068
3069#define ILK_FIFO_LINE_SIZE 64
3070
1398261a
YL
3071/* define the WM info on Sandybridge */
3072#define SNB_DISPLAY_FIFO 128
3073#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3074#define SNB_DISPLAY_DFTWM 8
3075#define SNB_CURSOR_FIFO 32
3076#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3077#define SNB_CURSOR_DFTWM 8
3078
3079#define SNB_DISPLAY_SR_FIFO 512
3080#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3081#define SNB_DISPLAY_DFT_SRWM 0x3f
3082#define SNB_CURSOR_SR_FIFO 64
3083#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3084#define SNB_CURSOR_DFT_SRWM 8
3085
3086#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3087
3088#define SNB_FIFO_LINE_SIZE 64
3089
3090
3091/* the address where we get all kinds of latency value */
3092#define SSKPD 0x5d10
3093#define SSKPD_WM_MASK 0x3f
3094#define SSKPD_WM0_SHIFT 0
3095#define SSKPD_WM1_SHIFT 8
3096#define SSKPD_WM2_SHIFT 16
3097#define SSKPD_WM3_SHIFT 24
3098
3099#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3100#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
3101#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
3102#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
3103#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
3104
585fb111
JB
3105/*
3106 * The two pipe frame counter registers are not synchronized, so
3107 * reading a stable value is somewhat tricky. The following code
3108 * should work:
3109 *
3110 * do {
3111 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3112 * PIPE_FRAME_HIGH_SHIFT;
3113 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3114 * PIPE_FRAME_LOW_SHIFT);
3115 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3116 * PIPE_FRAME_HIGH_SHIFT);
3117 * } while (high1 != high2);
3118 * frame = (high1 << 8) | low1;
3119 */
0c3870ee 3120#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
3121#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3122#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3123#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3124#define PIPE_FRAME_LOW_MASK 0xff000000
3125#define PIPE_FRAME_LOW_SHIFT 24
3126#define PIPE_PIXEL_MASK 0x00ffffff
3127#define PIPE_PIXEL_SHIFT 0
9880b7a5 3128/* GM45+ just has to be different */
9db4a9c7
JB
3129#define _PIPEA_FRMCOUNT_GM45 0x70040
3130#define _PIPEA_FLIPCOUNT_GM45 0x70044
3131#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3132
3133/* Cursor A & B regs */
9dc33f31 3134#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3135/* Old style CUR*CNTR flags (desktop 8xx) */
3136#define CURSOR_ENABLE 0x80000000
3137#define CURSOR_GAMMA_ENABLE 0x40000000
3138#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3139#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3140#define CURSOR_FORMAT_SHIFT 24
3141#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3142#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3143#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3144#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3145#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3146#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3147/* New style CUR*CNTR flags */
3148#define CURSOR_MODE 0x27
585fb111
JB
3149#define CURSOR_MODE_DISABLE 0x00
3150#define CURSOR_MODE_64_32B_AX 0x07
3151#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3152#define MCURSOR_PIPE_SELECT (1 << 28)
3153#define MCURSOR_PIPE_A 0x00
3154#define MCURSOR_PIPE_B (1 << 28)
585fb111 3155#define MCURSOR_GAMMA_ENABLE (1 << 26)
9dc33f31
VS
3156#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3157#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3158#define CURSOR_POS_MASK 0x007FF
3159#define CURSOR_POS_SIGN 0x8000
3160#define CURSOR_X_SHIFT 0
3161#define CURSOR_Y_SHIFT 16
14b60391 3162#define CURSIZE 0x700a0
9dc33f31
VS
3163#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3164#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3165#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3166
65a21cd6
JB
3167#define _CURBCNTR_IVB 0x71080
3168#define _CURBBASE_IVB 0x71084
3169#define _CURBPOS_IVB 0x71088
3170
9db4a9c7
JB
3171#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3172#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3173#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3174
65a21cd6
JB
3175#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3176#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3177#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3178
585fb111 3179/* Display A control */
895abf0c 3180#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3181#define DISPLAY_PLANE_ENABLE (1<<31)
3182#define DISPLAY_PLANE_DISABLE 0
3183#define DISPPLANE_GAMMA_ENABLE (1<<30)
3184#define DISPPLANE_GAMMA_DISABLE 0
3185#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3186#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3187#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3188#define DISPPLANE_BGRA555 (0x3<<26)
3189#define DISPPLANE_BGRX555 (0x4<<26)
3190#define DISPPLANE_BGRX565 (0x5<<26)
3191#define DISPPLANE_BGRX888 (0x6<<26)
3192#define DISPPLANE_BGRA888 (0x7<<26)
3193#define DISPPLANE_RGBX101010 (0x8<<26)
3194#define DISPPLANE_RGBA101010 (0x9<<26)
3195#define DISPPLANE_BGRX101010 (0xa<<26)
3196#define DISPPLANE_RGBX161616 (0xc<<26)
3197#define DISPPLANE_RGBX888 (0xe<<26)
3198#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3199#define DISPPLANE_STEREO_ENABLE (1<<25)
3200#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3201#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3202#define DISPPLANE_SEL_PIPE_SHIFT 24
3203#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3204#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3205#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3206#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3207#define DISPPLANE_SRC_KEY_DISABLE 0
3208#define DISPPLANE_LINE_DOUBLE (1<<20)
3209#define DISPPLANE_NO_LINE_DOUBLE 0
3210#define DISPPLANE_STEREO_POLARITY_FIRST 0
3211#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3212#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3213#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3214#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3215#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3216#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3217#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3218#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3219#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3220#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3221#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3222
3223#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3224#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3225#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3226#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3227#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3228#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3229#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3230#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3231#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3232#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3233
446f2545
AR
3234/* Display/Sprite base address macros */
3235#define DISP_BASEADDR_MASK (0xfffff000)
3236#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3237#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3238#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3239 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3240
585fb111 3241/* VBIOS flags */
80a75f7c
VS
3242#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3243#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3244#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3245#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3246#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3247#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3248#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3249#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3250#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3251#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3252#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3253#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3254#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3255
3256/* Pipe B */
0c3870ee
VS
3257#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3258#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3259#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3260#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3261#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3262#define _PIPEB_FRMCOUNT_GM45 0x71040
3263#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3264
585fb111
JB
3265
3266/* Display B control */
895abf0c 3267#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3268#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3269#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3270#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3271#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3272#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3273#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3274#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3275#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3276#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3277#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3278#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3279#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3280
b840d907
JB
3281/* Sprite A control */
3282#define _DVSACNTR 0x72180
3283#define DVS_ENABLE (1<<31)
3284#define DVS_GAMMA_ENABLE (1<<30)
3285#define DVS_PIXFORMAT_MASK (3<<25)
3286#define DVS_FORMAT_YUV422 (0<<25)
3287#define DVS_FORMAT_RGBX101010 (1<<25)
3288#define DVS_FORMAT_RGBX888 (2<<25)
3289#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3290#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3291#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3292#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3293#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3294#define DVS_YUV_ORDER_YUYV (0<<16)
3295#define DVS_YUV_ORDER_UYVY (1<<16)
3296#define DVS_YUV_ORDER_YVYU (2<<16)
3297#define DVS_YUV_ORDER_VYUY (3<<16)
3298#define DVS_DEST_KEY (1<<2)
3299#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3300#define DVS_TILED (1<<10)
3301#define _DVSALINOFF 0x72184
3302#define _DVSASTRIDE 0x72188
3303#define _DVSAPOS 0x7218c
3304#define _DVSASIZE 0x72190
3305#define _DVSAKEYVAL 0x72194
3306#define _DVSAKEYMSK 0x72198
3307#define _DVSASURF 0x7219c
3308#define _DVSAKEYMAXVAL 0x721a0
3309#define _DVSATILEOFF 0x721a4
3310#define _DVSASURFLIVE 0x721ac
3311#define _DVSASCALE 0x72204
3312#define DVS_SCALE_ENABLE (1<<31)
3313#define DVS_FILTER_MASK (3<<29)
3314#define DVS_FILTER_MEDIUM (0<<29)
3315#define DVS_FILTER_ENHANCING (1<<29)
3316#define DVS_FILTER_SOFTENING (2<<29)
3317#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3318#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3319#define _DVSAGAMC 0x72300
3320
3321#define _DVSBCNTR 0x73180
3322#define _DVSBLINOFF 0x73184
3323#define _DVSBSTRIDE 0x73188
3324#define _DVSBPOS 0x7318c
3325#define _DVSBSIZE 0x73190
3326#define _DVSBKEYVAL 0x73194
3327#define _DVSBKEYMSK 0x73198
3328#define _DVSBSURF 0x7319c
3329#define _DVSBKEYMAXVAL 0x731a0
3330#define _DVSBTILEOFF 0x731a4
3331#define _DVSBSURFLIVE 0x731ac
3332#define _DVSBSCALE 0x73204
3333#define _DVSBGAMC 0x73300
3334
3335#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3336#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3337#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3338#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3339#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3340#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3341#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3342#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3343#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3344#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3345#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3346#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3347
3348#define _SPRA_CTL 0x70280
3349#define SPRITE_ENABLE (1<<31)
3350#define SPRITE_GAMMA_ENABLE (1<<30)
3351#define SPRITE_PIXFORMAT_MASK (7<<25)
3352#define SPRITE_FORMAT_YUV422 (0<<25)
3353#define SPRITE_FORMAT_RGBX101010 (1<<25)
3354#define SPRITE_FORMAT_RGBX888 (2<<25)
3355#define SPRITE_FORMAT_RGBX161616 (3<<25)
3356#define SPRITE_FORMAT_YUV444 (4<<25)
3357#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3358#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3359#define SPRITE_SOURCE_KEY (1<<22)
3360#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3361#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3362#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3363#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3364#define SPRITE_YUV_ORDER_YUYV (0<<16)
3365#define SPRITE_YUV_ORDER_UYVY (1<<16)
3366#define SPRITE_YUV_ORDER_YVYU (2<<16)
3367#define SPRITE_YUV_ORDER_VYUY (3<<16)
3368#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3369#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3370#define SPRITE_TILED (1<<10)
3371#define SPRITE_DEST_KEY (1<<2)
3372#define _SPRA_LINOFF 0x70284
3373#define _SPRA_STRIDE 0x70288
3374#define _SPRA_POS 0x7028c
3375#define _SPRA_SIZE 0x70290
3376#define _SPRA_KEYVAL 0x70294
3377#define _SPRA_KEYMSK 0x70298
3378#define _SPRA_SURF 0x7029c
3379#define _SPRA_KEYMAX 0x702a0
3380#define _SPRA_TILEOFF 0x702a4
c54173a8 3381#define _SPRA_OFFSET 0x702a4
32ae46bf 3382#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3383#define _SPRA_SCALE 0x70304
3384#define SPRITE_SCALE_ENABLE (1<<31)
3385#define SPRITE_FILTER_MASK (3<<29)
3386#define SPRITE_FILTER_MEDIUM (0<<29)
3387#define SPRITE_FILTER_ENHANCING (1<<29)
3388#define SPRITE_FILTER_SOFTENING (2<<29)
3389#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3390#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3391#define _SPRA_GAMC 0x70400
3392
3393#define _SPRB_CTL 0x71280
3394#define _SPRB_LINOFF 0x71284
3395#define _SPRB_STRIDE 0x71288
3396#define _SPRB_POS 0x7128c
3397#define _SPRB_SIZE 0x71290
3398#define _SPRB_KEYVAL 0x71294
3399#define _SPRB_KEYMSK 0x71298
3400#define _SPRB_SURF 0x7129c
3401#define _SPRB_KEYMAX 0x712a0
3402#define _SPRB_TILEOFF 0x712a4
c54173a8 3403#define _SPRB_OFFSET 0x712a4
32ae46bf 3404#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3405#define _SPRB_SCALE 0x71304
3406#define _SPRB_GAMC 0x71400
3407
3408#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3409#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3410#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3411#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3412#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3413#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3414#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3415#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3416#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3417#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3418#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3419#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3420#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3421#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3422
7f1f3851
JB
3423#define _SPACNTR 0x72180
3424#define SP_ENABLE (1<<31)
3425#define SP_GEAMMA_ENABLE (1<<30)
3426#define SP_PIXFORMAT_MASK (0xf<<26)
3427#define SP_FORMAT_YUV422 (0<<26)
3428#define SP_FORMAT_BGR565 (5<<26)
3429#define SP_FORMAT_BGRX8888 (6<<26)
3430#define SP_FORMAT_BGRA8888 (7<<26)
3431#define SP_FORMAT_RGBX1010102 (8<<26)
3432#define SP_FORMAT_RGBA1010102 (9<<26)
3433#define SP_FORMAT_RGBX8888 (0xe<<26)
3434#define SP_FORMAT_RGBA8888 (0xf<<26)
3435#define SP_SOURCE_KEY (1<<22)
3436#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3437#define SP_YUV_ORDER_YUYV (0<<16)
3438#define SP_YUV_ORDER_UYVY (1<<16)
3439#define SP_YUV_ORDER_YVYU (2<<16)
3440#define SP_YUV_ORDER_VYUY (3<<16)
3441#define SP_TILED (1<<10)
3442#define _SPALINOFF 0x72184
3443#define _SPASTRIDE 0x72188
3444#define _SPAPOS 0x7218c
3445#define _SPASIZE 0x72190
3446#define _SPAKEYMINVAL 0x72194
3447#define _SPAKEYMSK 0x72198
3448#define _SPASURF 0x7219c
3449#define _SPAKEYMAXVAL 0x721a0
3450#define _SPATILEOFF 0x721a4
3451#define _SPACONSTALPHA 0x721a8
3452#define _SPAGAMC 0x721f4
3453
3454#define _SPBCNTR 0x72280
3455#define _SPBLINOFF 0x72284
3456#define _SPBSTRIDE 0x72288
3457#define _SPBPOS 0x7228c
3458#define _SPBSIZE 0x72290
3459#define _SPBKEYMINVAL 0x72294
3460#define _SPBKEYMSK 0x72298
3461#define _SPBSURF 0x7229c
3462#define _SPBKEYMAXVAL 0x722a0
3463#define _SPBTILEOFF 0x722a4
3464#define _SPBCONSTALPHA 0x722a8
3465#define _SPBGAMC 0x722f4
3466
3467#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3468#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3469#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3470#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3471#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3472#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3473#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3474#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3475#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3476#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3477#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3478#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3479
585fb111
JB
3480/* VBIOS regs */
3481#define VGACNTRL 0x71400
3482# define VGA_DISP_DISABLE (1 << 31)
3483# define VGA_2X_MODE (1 << 30)
3484# define VGA_PIPE_B_SELECT (1 << 29)
3485
766aa1c4
VS
3486#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3487
f2b115e6 3488/* Ironlake */
b9055052
ZW
3489
3490#define CPU_VGACNTRL 0x41000
3491
3492#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3493#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3494#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3495#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3496#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3497#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3498#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3499#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3500#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3501
3502/* refresh rate hardware control */
3503#define RR_HW_CTL 0x45300
3504#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3505#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3506
3507#define FDI_PLL_BIOS_0 0x46000
021357ac 3508#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3509#define FDI_PLL_BIOS_1 0x46004
3510#define FDI_PLL_BIOS_2 0x46008
3511#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3512#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3513#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3514
8956c8bb
EA
3515#define PCH_3DCGDIS0 0x46020
3516# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3517# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3518
06f37751
EA
3519#define PCH_3DCGDIS1 0x46024
3520# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3521
b9055052
ZW
3522#define FDI_PLL_FREQ_CTL 0x46030
3523#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3524#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3525#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3526
3527
aab17139 3528#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
b9055052
ZW
3529#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3530#define TU_SIZE_MASK 0x7e000000
5eddb70b 3531#define PIPE_DATA_M1_OFFSET 0
aab17139 3532#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3533#define PIPE_DATA_N1_OFFSET 0
b9055052 3534
aab17139 3535#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3536#define PIPE_DATA_M2_OFFSET 0
aab17139 3537#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3538#define PIPE_DATA_N2_OFFSET 0
b9055052 3539
aab17139 3540#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3541#define PIPE_LINK_M1_OFFSET 0
aab17139 3542#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3543#define PIPE_LINK_N1_OFFSET 0
b9055052 3544
aab17139 3545#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3546#define PIPE_LINK_M2_OFFSET 0
aab17139 3547#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3548#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3549
3550/* PIPEB timing regs are same start from 0x61000 */
3551
aab17139
VS
3552#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3553#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3554
aab17139
VS
3555#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3556#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3557
aab17139
VS
3558#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3559#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3560
aab17139
VS
3561#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3562#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3563
afe2fcf5
PZ
3564#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3565#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3566#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3567#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3568#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3569#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3570#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3571#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3572
3573/* CPU panel fitter */
9db4a9c7
JB
3574/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3575#define _PFA_CTL_1 0x68080
3576#define _PFB_CTL_1 0x68880
b9055052 3577#define PF_ENABLE (1<<31)
13888d78
PZ
3578#define PF_PIPE_SEL_MASK_IVB (3<<29)
3579#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3580#define PF_FILTER_MASK (3<<23)
3581#define PF_FILTER_PROGRAMMED (0<<23)
3582#define PF_FILTER_MED_3x3 (1<<23)
3583#define PF_FILTER_EDGE_ENHANCE (2<<23)
3584#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3585#define _PFA_WIN_SZ 0x68074
3586#define _PFB_WIN_SZ 0x68874
3587#define _PFA_WIN_POS 0x68070
3588#define _PFB_WIN_POS 0x68870
3589#define _PFA_VSCALE 0x68084
3590#define _PFB_VSCALE 0x68884
3591#define _PFA_HSCALE 0x68090
3592#define _PFB_HSCALE 0x68890
3593
3594#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3595#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3596#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3597#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3598#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3599
3600/* legacy palette */
9db4a9c7
JB
3601#define _LGC_PALETTE_A 0x4a000
3602#define _LGC_PALETTE_B 0x4a800
3603#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3604
3605/* interrupts */
3606#define DE_MASTER_IRQ_CONTROL (1 << 31)
3607#define DE_SPRITEB_FLIP_DONE (1 << 29)
3608#define DE_SPRITEA_FLIP_DONE (1 << 28)
3609#define DE_PLANEB_FLIP_DONE (1 << 27)
3610#define DE_PLANEA_FLIP_DONE (1 << 26)
3611#define DE_PCU_EVENT (1 << 25)
3612#define DE_GTT_FAULT (1 << 24)
3613#define DE_POISON (1 << 23)
3614#define DE_PERFORM_COUNTER (1 << 22)
3615#define DE_PCH_EVENT (1 << 21)
3616#define DE_AUX_CHANNEL_A (1 << 20)
3617#define DE_DP_A_HOTPLUG (1 << 19)
3618#define DE_GSE (1 << 18)
3619#define DE_PIPEB_VBLANK (1 << 15)
3620#define DE_PIPEB_EVEN_FIELD (1 << 14)
3621#define DE_PIPEB_ODD_FIELD (1 << 13)
3622#define DE_PIPEB_LINE_COMPARE (1 << 12)
3623#define DE_PIPEB_VSYNC (1 << 11)
3624#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3625#define DE_PIPEA_VBLANK (1 << 7)
3626#define DE_PIPEA_EVEN_FIELD (1 << 6)
3627#define DE_PIPEA_ODD_FIELD (1 << 5)
3628#define DE_PIPEA_LINE_COMPARE (1 << 4)
3629#define DE_PIPEA_VSYNC (1 << 3)
3630#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3631
b1f14ad0 3632/* More Ivybridge lolz */
8664281b 3633#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3634#define DE_GSE_IVB (1<<29)
3635#define DE_PCH_EVENT_IVB (1<<28)
3636#define DE_DP_A_HOTPLUG_IVB (1<<27)
3637#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3638#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3639#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3640#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3641#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3642#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3643#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3644#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3645#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3646#define DE_PIPEA_VBLANK_IVB (1<<0)
3647
7eea1ddf
JB
3648#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3649#define MASTER_INTERRUPT_ENABLE (1<<31)
3650
b9055052
ZW
3651#define DEISR 0x44000
3652#define DEIMR 0x44004
3653#define DEIIR 0x44008
3654#define DEIER 0x4400c
3655
e2a1e2f0
BW
3656/* GT interrupt.
3657 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3658 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3659#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3660#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3661#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3662#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3663#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3664#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3665#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3666#define GT_PIPE_NOTIFY (1 << 4)
3667#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3668#define GT_SYNC_STATUS (1 << 2)
3669#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3670
3671#define GTISR 0x44010
3672#define GTIMR 0x44014
3673#define GTIIR 0x44018
3674#define GTIER 0x4401c
3675
7f8a8569 3676#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3677/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3678#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3679#define ILK_DPARB_GATE (1<<22)
3680#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3681#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3682#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3683#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3684#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3685#define ILK_HDCP_DISABLE (1<<25)
3686#define ILK_eDP_A_DISABLE (1<<24)
3687#define ILK_DESKTOP (1<<23)
231e54f6
DL
3688
3689#define ILK_DSPCLK_GATE_D 0x42020
3690#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3691#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3692#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3693#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3694#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3695
116ac8d2
EA
3696#define IVB_CHICKEN3 0x4200c
3697# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3698# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3699
553bd149
ZW
3700#define DISP_ARB_CTL 0x45000
3701#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3702#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3703#define GEN7_MSG_CTL 0x45010
3704#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3705#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3706
e4e0c058 3707/* GEN7 chicken */
d71de14d
KG
3708#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3709# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3710
e4e0c058
ED
3711#define GEN7_L3CNTLREG1 0xB01C
3712#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3713#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3714
3715#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3716#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3717
61939d97
JB
3718#define GEN7_L3SQCREG4 0xb034
3719#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3720
db099c8f
ED
3721/* WaCatErrorRejectionIssue */
3722#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3723#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3724
79f689aa
PZ
3725#define HSW_FUSE_STRAP 0x42014
3726#define HSW_CDCLK_LIMIT (1 << 24)
3727
b9055052
ZW
3728/* PCH */
3729
23e81d69 3730/* south display engine interrupt: IBX */
776ad806
JB
3731#define SDE_AUDIO_POWER_D (1 << 27)
3732#define SDE_AUDIO_POWER_C (1 << 26)
3733#define SDE_AUDIO_POWER_B (1 << 25)
3734#define SDE_AUDIO_POWER_SHIFT (25)
3735#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3736#define SDE_GMBUS (1 << 24)
3737#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3738#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3739#define SDE_AUDIO_HDCP_MASK (3 << 22)
3740#define SDE_AUDIO_TRANSB (1 << 21)
3741#define SDE_AUDIO_TRANSA (1 << 20)
3742#define SDE_AUDIO_TRANS_MASK (3 << 20)
3743#define SDE_POISON (1 << 19)
3744/* 18 reserved */
3745#define SDE_FDI_RXB (1 << 17)
3746#define SDE_FDI_RXA (1 << 16)
3747#define SDE_FDI_MASK (3 << 16)
3748#define SDE_AUXD (1 << 15)
3749#define SDE_AUXC (1 << 14)
3750#define SDE_AUXB (1 << 13)
3751#define SDE_AUX_MASK (7 << 13)
3752/* 12 reserved */
b9055052
ZW
3753#define SDE_CRT_HOTPLUG (1 << 11)
3754#define SDE_PORTD_HOTPLUG (1 << 10)
3755#define SDE_PORTC_HOTPLUG (1 << 9)
3756#define SDE_PORTB_HOTPLUG (1 << 8)
3757#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3758#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3759 SDE_SDVOB_HOTPLUG | \
3760 SDE_PORTB_HOTPLUG | \
3761 SDE_PORTC_HOTPLUG | \
3762 SDE_PORTD_HOTPLUG)
776ad806
JB
3763#define SDE_TRANSB_CRC_DONE (1 << 5)
3764#define SDE_TRANSB_CRC_ERR (1 << 4)
3765#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3766#define SDE_TRANSA_CRC_DONE (1 << 2)
3767#define SDE_TRANSA_CRC_ERR (1 << 1)
3768#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3769#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3770
3771/* south display engine interrupt: CPT/PPT */
3772#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3773#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3774#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3775#define SDE_AUDIO_POWER_SHIFT_CPT 29
3776#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3777#define SDE_AUXD_CPT (1 << 27)
3778#define SDE_AUXC_CPT (1 << 26)
3779#define SDE_AUXB_CPT (1 << 25)
3780#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3781#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3782#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3783#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3784#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3785#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3786#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3787 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3788 SDE_PORTD_HOTPLUG_CPT | \
3789 SDE_PORTC_HOTPLUG_CPT | \
3790 SDE_PORTB_HOTPLUG_CPT)
23e81d69 3791#define SDE_GMBUS_CPT (1 << 17)
8664281b 3792#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
3793#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3794#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3795#define SDE_FDI_RXC_CPT (1 << 8)
3796#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3797#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3798#define SDE_FDI_RXB_CPT (1 << 4)
3799#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3800#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3801#define SDE_FDI_RXA_CPT (1 << 0)
3802#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3803 SDE_AUDIO_CP_REQ_B_CPT | \
3804 SDE_AUDIO_CP_REQ_A_CPT)
3805#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3806 SDE_AUDIO_CP_CHG_B_CPT | \
3807 SDE_AUDIO_CP_CHG_A_CPT)
3808#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3809 SDE_FDI_RXB_CPT | \
3810 SDE_FDI_RXA_CPT)
b9055052
ZW
3811
3812#define SDEISR 0xc4000
3813#define SDEIMR 0xc4004
3814#define SDEIIR 0xc4008
3815#define SDEIER 0xc400c
3816
8664281b 3817#define SERR_INT 0xc4040
de032bf4 3818#define SERR_INT_POISON (1<<31)
8664281b
PZ
3819#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
3820#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
3821#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
3822
b9055052 3823/* digital port hotplug */
7fe0b973 3824#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3825#define PORTD_HOTPLUG_ENABLE (1 << 20)
3826#define PORTD_PULSE_DURATION_2ms (0)
3827#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3828#define PORTD_PULSE_DURATION_6ms (2 << 18)
3829#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3830#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
3831#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3832#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3833#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3834#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
3835#define PORTC_HOTPLUG_ENABLE (1 << 12)
3836#define PORTC_PULSE_DURATION_2ms (0)
3837#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3838#define PORTC_PULSE_DURATION_6ms (2 << 10)
3839#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3840#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
3841#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3842#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3843#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3844#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
3845#define PORTB_HOTPLUG_ENABLE (1 << 4)
3846#define PORTB_PULSE_DURATION_2ms (0)
3847#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3848#define PORTB_PULSE_DURATION_6ms (2 << 2)
3849#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3850#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
3851#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3852#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3853#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3854#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3855
3856#define PCH_GPIOA 0xc5010
3857#define PCH_GPIOB 0xc5014
3858#define PCH_GPIOC 0xc5018
3859#define PCH_GPIOD 0xc501c
3860#define PCH_GPIOE 0xc5020
3861#define PCH_GPIOF 0xc5024
3862
f0217c42
EA
3863#define PCH_GMBUS0 0xc5100
3864#define PCH_GMBUS1 0xc5104
3865#define PCH_GMBUS2 0xc5108
3866#define PCH_GMBUS3 0xc510c
3867#define PCH_GMBUS4 0xc5110
3868#define PCH_GMBUS5 0xc5120
3869
9db4a9c7
JB
3870#define _PCH_DPLL_A 0xc6014
3871#define _PCH_DPLL_B 0xc6018
ee7b9f93 3872#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3873
9db4a9c7 3874#define _PCH_FPA0 0xc6040
c1858123 3875#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3876#define _PCH_FPA1 0xc6044
3877#define _PCH_FPB0 0xc6048
3878#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3879#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3880#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3881
3882#define PCH_DPLL_TEST 0xc606c
3883
3884#define PCH_DREF_CONTROL 0xC6200
3885#define DREF_CONTROL_MASK 0x7fc3
3886#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3887#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3888#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3889#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3890#define DREF_SSC_SOURCE_DISABLE (0<<11)
3891#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3892#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3893#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3894#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3895#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3896#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3897#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3898#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3899#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3900#define DREF_SSC4_DOWNSPREAD (0<<6)
3901#define DREF_SSC4_CENTERSPREAD (1<<6)
3902#define DREF_SSC1_DISABLE (0<<1)
3903#define DREF_SSC1_ENABLE (1<<1)
3904#define DREF_SSC4_DISABLE (0)
3905#define DREF_SSC4_ENABLE (1)
3906
3907#define PCH_RAWCLK_FREQ 0xc6204
3908#define FDL_TP1_TIMER_SHIFT 12
3909#define FDL_TP1_TIMER_MASK (3<<12)
3910#define FDL_TP2_TIMER_SHIFT 10
3911#define FDL_TP2_TIMER_MASK (3<<10)
3912#define RAWCLK_FREQ_MASK 0x3ff
3913
3914#define PCH_DPLL_TMR_CFG 0xc6208
3915
3916#define PCH_SSC4_PARMS 0xc6210
3917#define PCH_SSC4_AUX_PARMS 0xc6214
3918
8db9d77b
ZW
3919#define PCH_DPLL_SEL 0xc7000
3920#define TRANSA_DPLL_ENABLE (1<<3)
3921#define TRANSA_DPLLB_SEL (1<<0)
3922#define TRANSA_DPLLA_SEL 0
3923#define TRANSB_DPLL_ENABLE (1<<7)
3924#define TRANSB_DPLLB_SEL (1<<4)
3925#define TRANSB_DPLLA_SEL (0)
3926#define TRANSC_DPLL_ENABLE (1<<11)
3927#define TRANSC_DPLLB_SEL (1<<8)
3928#define TRANSC_DPLLA_SEL (0)
3929
b9055052
ZW
3930/* transcoder */
3931
9db4a9c7 3932#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3933#define TRANS_HTOTAL_SHIFT 16
3934#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3935#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3936#define TRANS_HBLANK_END_SHIFT 16
3937#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3938#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3939#define TRANS_HSYNC_END_SHIFT 16
3940#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3941#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3942#define TRANS_VTOTAL_SHIFT 16
3943#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3944#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3945#define TRANS_VBLANK_END_SHIFT 16
3946#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3947#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3948#define TRANS_VSYNC_END_SHIFT 16
3949#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3950#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3951
9db4a9c7
JB
3952#define _TRANSA_DATA_M1 0xe0030
3953#define _TRANSA_DATA_N1 0xe0034
3954#define _TRANSA_DATA_M2 0xe0038
3955#define _TRANSA_DATA_N2 0xe003c
3956#define _TRANSA_DP_LINK_M1 0xe0040
3957#define _TRANSA_DP_LINK_N1 0xe0044
3958#define _TRANSA_DP_LINK_M2 0xe0048
3959#define _TRANSA_DP_LINK_N2 0xe004c
3960
b055c8f3
JB
3961/* Per-transcoder DIP controls */
3962
3963#define _VIDEO_DIP_CTL_A 0xe0200
3964#define _VIDEO_DIP_DATA_A 0xe0208
3965#define _VIDEO_DIP_GCP_A 0xe0210
3966
3967#define _VIDEO_DIP_CTL_B 0xe1200
3968#define _VIDEO_DIP_DATA_B 0xe1208
3969#define _VIDEO_DIP_GCP_B 0xe1210
3970
3971#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3972#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3973#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3974
b906487c
VS
3975#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3976#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3977#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 3978
b906487c
VS
3979#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3980#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3981#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
3982
3983#define VLV_TVIDEO_DIP_CTL(pipe) \
3984 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3985#define VLV_TVIDEO_DIP_DATA(pipe) \
3986 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3987#define VLV_TVIDEO_DIP_GCP(pipe) \
3988 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3989
8c5f5f7c
ED
3990/* Haswell DIP controls */
3991#define HSW_VIDEO_DIP_CTL_A 0x60200
3992#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3993#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3994#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3995#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3996#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3997#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3998#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3999#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4000#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4001#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4002#define HSW_VIDEO_DIP_GCP_A 0x60210
4003
4004#define HSW_VIDEO_DIP_CTL_B 0x61200
4005#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4006#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4007#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4008#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4009#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4010#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4011#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4012#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4013#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4014#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4015#define HSW_VIDEO_DIP_GCP_B 0x61210
4016
7d9bcebe
RV
4017#define HSW_TVIDEO_DIP_CTL(trans) \
4018 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4019#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4020 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4021#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4022 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4023#define HSW_TVIDEO_DIP_GCP(trans) \
4024 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4025#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4026 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4027
9db4a9c7
JB
4028#define _TRANS_HTOTAL_B 0xe1000
4029#define _TRANS_HBLANK_B 0xe1004
4030#define _TRANS_HSYNC_B 0xe1008
4031#define _TRANS_VTOTAL_B 0xe100c
4032#define _TRANS_VBLANK_B 0xe1010
4033#define _TRANS_VSYNC_B 0xe1014
0529a0d9 4034#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
4035
4036#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
4037#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
4038#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
4039#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
4040#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
4041#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
4042#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
4043 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
4044
4045#define _TRANSB_DATA_M1 0xe1030
4046#define _TRANSB_DATA_N1 0xe1034
4047#define _TRANSB_DATA_M2 0xe1038
4048#define _TRANSB_DATA_N2 0xe103c
4049#define _TRANSB_DP_LINK_M1 0xe1040
4050#define _TRANSB_DP_LINK_N1 0xe1044
4051#define _TRANSB_DP_LINK_M2 0xe1048
4052#define _TRANSB_DP_LINK_N2 0xe104c
4053
4054#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
4055#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
4056#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
4057#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
4058#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
4059#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
4060#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
4061#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
4062
4063#define _TRANSACONF 0xf0008
4064#define _TRANSBCONF 0xf1008
4065#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
4066#define TRANS_DISABLE (0<<31)
4067#define TRANS_ENABLE (1<<31)
4068#define TRANS_STATE_MASK (1<<30)
4069#define TRANS_STATE_DISABLE (0<<30)
4070#define TRANS_STATE_ENABLE (1<<30)
4071#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4072#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4073#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4074#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4075#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4076#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4077#define TRANS_INTERLACED (3<<21)
7c26e5c6 4078#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4079#define TRANS_8BPC (0<<5)
4080#define TRANS_10BPC (1<<5)
4081#define TRANS_6BPC (2<<5)
4082#define TRANS_12BPC (3<<5)
4083
ce40141f
DV
4084#define _TRANSA_CHICKEN1 0xf0060
4085#define _TRANSB_CHICKEN1 0xf1060
4086#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4087#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4088#define _TRANSA_CHICKEN2 0xf0064
4089#define _TRANSB_CHICKEN2 0xf1064
4090#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4091#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4092#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4093#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4094#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4095#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4096
291427f5
JB
4097#define SOUTH_CHICKEN1 0xc2000
4098#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4099#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4100#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4101#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4102#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4103#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4104#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4105#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4106#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4107
9db4a9c7
JB
4108#define _FDI_RXA_CHICKEN 0xc200c
4109#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4110#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4111#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4112#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4113
382b0936
JB
4114#define SOUTH_DSPCLK_GATE_D 0xc2020
4115#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4116#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4117
b9055052 4118/* CPU: FDI_TX */
9db4a9c7
JB
4119#define _FDI_TXA_CTL 0x60100
4120#define _FDI_TXB_CTL 0x61100
4121#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4122#define FDI_TX_DISABLE (0<<31)
4123#define FDI_TX_ENABLE (1<<31)
4124#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4125#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4126#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4127#define FDI_LINK_TRAIN_NONE (3<<28)
4128#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4129#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4130#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4131#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4132#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4133#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4134#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4135#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4136/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4137 SNB has different settings. */
4138/* SNB A-stepping */
4139#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4140#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4141#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4142#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4143/* SNB B-stepping */
4144#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4145#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4146#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4147#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4148#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
4149#define FDI_DP_PORT_WIDTH_X1 (0<<19)
4150#define FDI_DP_PORT_WIDTH_X2 (1<<19)
4151#define FDI_DP_PORT_WIDTH_X3 (2<<19)
4152#define FDI_DP_PORT_WIDTH_X4 (3<<19)
4153#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4154/* Ironlake: hardwired to 1 */
b9055052 4155#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4156
4157/* Ivybridge has different bits for lolz */
4158#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4159#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4160#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4161#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4162
b9055052 4163/* both Tx and Rx */
c4f9c4c2 4164#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4165#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4166#define FDI_SCRAMBLING_ENABLE (0<<7)
4167#define FDI_SCRAMBLING_DISABLE (1<<7)
4168
4169/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4170#define _FDI_RXA_CTL 0xf000c
4171#define _FDI_RXB_CTL 0xf100c
4172#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4173#define FDI_RX_ENABLE (1<<31)
b9055052 4174/* train, dp width same as FDI_TX */
357555c0
JB
4175#define FDI_FS_ERRC_ENABLE (1<<27)
4176#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052 4177#define FDI_DP_PORT_WIDTH_X8 (7<<19)
68d18ad7 4178#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4179#define FDI_8BPC (0<<16)
4180#define FDI_10BPC (1<<16)
4181#define FDI_6BPC (2<<16)
4182#define FDI_12BPC (3<<16)
3e68320e 4183#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4184#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4185#define FDI_RX_PLL_ENABLE (1<<13)
4186#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4187#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4188#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4189#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4190#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4191#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4192/* CPT */
4193#define FDI_AUTO_TRAINING (1<<10)
4194#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4195#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4196#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4197#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4198#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
4199/* LPT */
4200#define FDI_PORT_WIDTH_2X_LPT (1<<19)
4201#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 4202
04945641
PZ
4203#define _FDI_RXA_MISC 0xf0010
4204#define _FDI_RXB_MISC 0xf1010
4205#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4206#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4207#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4208#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4209#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4210#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4211#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4212#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4213
9db4a9c7
JB
4214#define _FDI_RXA_TUSIZE1 0xf0030
4215#define _FDI_RXA_TUSIZE2 0xf0038
4216#define _FDI_RXB_TUSIZE1 0xf1030
4217#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4218#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4219#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4220
4221/* FDI_RX interrupt register format */
4222#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4223#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4224#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4225#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4226#define FDI_RX_FS_CODE_ERR (1<<6)
4227#define FDI_RX_FE_CODE_ERR (1<<5)
4228#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4229#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4230#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4231#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4232#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4233
9db4a9c7
JB
4234#define _FDI_RXA_IIR 0xf0014
4235#define _FDI_RXA_IMR 0xf0018
4236#define _FDI_RXB_IIR 0xf1014
4237#define _FDI_RXB_IMR 0xf1018
4238#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4239#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4240
4241#define FDI_PLL_CTL_1 0xfe000
4242#define FDI_PLL_CTL_2 0xfe004
4243
b9055052
ZW
4244#define PCH_LVDS 0xe1180
4245#define LVDS_DETECTED (1 << 1)
4246
98364379 4247/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4248#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4249#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4250#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4251#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4252#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4253
4254#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4255#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4256#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4257#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4258#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4259
453c5420
JB
4260#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4261#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4262#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4263 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4264#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4265 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4266#define VLV_PIPE_PP_DIVISOR(pipe) \
4267 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4268
b9055052
ZW
4269#define PCH_PP_STATUS 0xc7200
4270#define PCH_PP_CONTROL 0xc7204
4a655f04 4271#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4272#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4273#define EDP_FORCE_VDD (1 << 3)
4274#define EDP_BLC_ENABLE (1 << 2)
4275#define PANEL_POWER_RESET (1 << 1)
4276#define PANEL_POWER_OFF (0 << 0)
4277#define PANEL_POWER_ON (1 << 0)
4278#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4279#define PANEL_PORT_SELECT_MASK (3 << 30)
4280#define PANEL_PORT_SELECT_LVDS (0 << 30)
4281#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4282#define EDP_PANEL (1 << 30)
f01eca2e
KP
4283#define PANEL_PORT_SELECT_DPC (2 << 30)
4284#define PANEL_PORT_SELECT_DPD (3 << 30)
4285#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4286#define PANEL_POWER_UP_DELAY_SHIFT 16
4287#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4288#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4289
b9055052 4290#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4291#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4292#define PANEL_POWER_PORT_LVDS (0 << 30)
4293#define PANEL_POWER_PORT_DP_A (1 << 30)
4294#define PANEL_POWER_PORT_DP_C (2 << 30)
4295#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4296#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4297#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4298#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4299#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4300
b9055052 4301#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4302#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4303#define PP_REFERENCE_DIVIDER_SHIFT 8
4304#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4305#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4306
5eb08b69
ZW
4307#define PCH_DP_B 0xe4100
4308#define PCH_DPB_AUX_CH_CTL 0xe4110
4309#define PCH_DPB_AUX_CH_DATA1 0xe4114
4310#define PCH_DPB_AUX_CH_DATA2 0xe4118
4311#define PCH_DPB_AUX_CH_DATA3 0xe411c
4312#define PCH_DPB_AUX_CH_DATA4 0xe4120
4313#define PCH_DPB_AUX_CH_DATA5 0xe4124
4314
4315#define PCH_DP_C 0xe4200
4316#define PCH_DPC_AUX_CH_CTL 0xe4210
4317#define PCH_DPC_AUX_CH_DATA1 0xe4214
4318#define PCH_DPC_AUX_CH_DATA2 0xe4218
4319#define PCH_DPC_AUX_CH_DATA3 0xe421c
4320#define PCH_DPC_AUX_CH_DATA4 0xe4220
4321#define PCH_DPC_AUX_CH_DATA5 0xe4224
4322
4323#define PCH_DP_D 0xe4300
4324#define PCH_DPD_AUX_CH_CTL 0xe4310
4325#define PCH_DPD_AUX_CH_DATA1 0xe4314
4326#define PCH_DPD_AUX_CH_DATA2 0xe4318
4327#define PCH_DPD_AUX_CH_DATA3 0xe431c
4328#define PCH_DPD_AUX_CH_DATA4 0xe4320
4329#define PCH_DPD_AUX_CH_DATA5 0xe4324
4330
8db9d77b
ZW
4331/* CPT */
4332#define PORT_TRANS_A_SEL_CPT 0
4333#define PORT_TRANS_B_SEL_CPT (1<<29)
4334#define PORT_TRANS_C_SEL_CPT (2<<29)
4335#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4336#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4337#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4338#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4339
4340#define TRANS_DP_CTL_A 0xe0300
4341#define TRANS_DP_CTL_B 0xe1300
4342#define TRANS_DP_CTL_C 0xe2300
23670b32 4343#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4344#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4345#define TRANS_DP_PORT_SEL_B (0<<29)
4346#define TRANS_DP_PORT_SEL_C (1<<29)
4347#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4348#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4349#define TRANS_DP_PORT_SEL_MASK (3<<29)
4350#define TRANS_DP_AUDIO_ONLY (1<<26)
4351#define TRANS_DP_ENH_FRAMING (1<<18)
4352#define TRANS_DP_8BPC (0<<9)
4353#define TRANS_DP_10BPC (1<<9)
4354#define TRANS_DP_6BPC (2<<9)
4355#define TRANS_DP_12BPC (3<<9)
220cad3c 4356#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4357#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4358#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4359#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4360#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4361#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4362
4363/* SNB eDP training params */
4364/* SNB A-stepping */
4365#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4366#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4367#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4368#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4369/* SNB B-stepping */
3c5a62b5
YL
4370#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4371#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4372#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4373#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4374#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4375#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4376
1a2eb460
KP
4377/* IVB */
4378#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4379#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4380#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4381#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4382#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4383#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4384#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4385
4386/* legacy values */
4387#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4388#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4389#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4390#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4391#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4392
4393#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4394
cae5852d 4395#define FORCEWAKE 0xA18C
575155a9
JB
4396#define FORCEWAKE_VLV 0x1300b0
4397#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4398#define FORCEWAKE_MEDIA_VLV 0x1300b8
4399#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4400#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4401#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4402#define VLV_GTLC_WAKE_CTRL 0x130090
4403#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4404#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4405#define FORCEWAKE_KERNEL 0x1
4406#define FORCEWAKE_USER 0x2
8d715f00
KP
4407#define FORCEWAKE_MT_ACK 0x130040
4408#define ECOBUS 0xa180
4409#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4410
dd202c6d
BW
4411#define GTFIFODBG 0x120000
4412#define GT_FIFO_CPU_ERROR_MASK 7
4413#define GT_FIFO_OVFERR (1<<2)
4414#define GT_FIFO_IAWRERR (1<<1)
4415#define GT_FIFO_IARDERR (1<<0)
4416
91355834 4417#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4418#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4419
80e829fa
DV
4420#define GEN6_UCGCTL1 0x9400
4421# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4422# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4423
406478dc 4424#define GEN6_UCGCTL2 0x9404
0f846f81 4425# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4426# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4427# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4428# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4429# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4430
e3f33d46
JB
4431#define GEN7_UCGCTL4 0x940c
4432#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4433
3b8d8d91 4434#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4435#define GEN6_TURBO_DISABLE (1<<31)
4436#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4437#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4438#define GEN6_OFFSET(x) ((x)<<19)
4439#define GEN6_AGGRESSIVE_TURBO (0<<15)
4440#define GEN6_RC_VIDEO_FREQ 0xA00C
4441#define GEN6_RC_CONTROL 0xA090
4442#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4443#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4444#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4445#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4446#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4447#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4448#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4449#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4450#define GEN6_RP_DOWN_TIMEOUT 0xA010
4451#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4452#define GEN6_RPSTAT1 0xA01C
ccab5c82 4453#define GEN6_CAGF_SHIFT 8
f82855d3 4454#define HSW_CAGF_SHIFT 7
ccab5c82 4455#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4456#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4457#define GEN6_RP_CONTROL 0xA024
4458#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4459#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4460#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4461#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4462#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4463#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4464#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4465#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4466#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4467#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4468#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4469#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4470#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4471#define GEN6_RP_UP_THRESHOLD 0xA02C
4472#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4473#define GEN6_RP_CUR_UP_EI 0xA050
4474#define GEN6_CURICONT_MASK 0xffffff
4475#define GEN6_RP_CUR_UP 0xA054
4476#define GEN6_CURBSYTAVG_MASK 0xffffff
4477#define GEN6_RP_PREV_UP 0xA058
4478#define GEN6_RP_CUR_DOWN_EI 0xA05C
4479#define GEN6_CURIAVG_MASK 0xffffff
4480#define GEN6_RP_CUR_DOWN 0xA060
4481#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4482#define GEN6_RP_UP_EI 0xA068
4483#define GEN6_RP_DOWN_EI 0xA06C
4484#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4485#define GEN6_RC_STATE 0xA094
4486#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4487#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4488#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4489#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4490#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4491#define GEN6_RC_SLEEP 0xA0B0
4492#define GEN6_RC1e_THRESHOLD 0xA0B4
4493#define GEN6_RC6_THRESHOLD 0xA0B8
4494#define GEN6_RC6p_THRESHOLD 0xA0BC
4495#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4496#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4497
4498#define GEN6_PMISR 0x44020
4912d041 4499#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4500#define GEN6_PMIIR 0x44028
4501#define GEN6_PMIER 0x4402C
4502#define GEN6_PM_MBOX_EVENT (1<<25)
4503#define GEN6_PM_THERMAL_EVENT (1<<24)
4504#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4505#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4506#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4507#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4508#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4509#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4510 GEN6_PM_RP_DOWN_THRESHOLD | \
4511 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4512
cce66a28
BW
4513#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4514#define GEN6_GT_GFX_RC6 0x138108
4515#define GEN6_GT_GFX_RC6p 0x13810C
4516#define GEN6_GT_GFX_RC6pp 0x138110
4517
8fd26859
CW
4518#define GEN6_PCODE_MAILBOX 0x138124
4519#define GEN6_PCODE_READY (1<<31)
a6044e23 4520#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4521#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4522#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4523#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4524#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4525#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4526#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4527#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4528#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4529#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4530
a0e4e199
JB
4531#define VLV_IOSF_DOORBELL_REQ 0x182100
4532#define IOSF_DEVFN_SHIFT 24
4533#define IOSF_OPCODE_SHIFT 16
4534#define IOSF_PORT_SHIFT 8
4535#define IOSF_BYTE_ENABLES_SHIFT 4
4536#define IOSF_BAR_SHIFT 1
4537#define IOSF_SB_BUSY (1<<0)
4538#define IOSF_PORT_PUNIT 0x4
0a073b84 4539#define IOSF_PORT_NC 0x11
a0e4e199
JB
4540#define VLV_IOSF_DATA 0x182104
4541#define VLV_IOSF_ADDR 0x182108
4542
4543#define PUNIT_OPCODE_REG_READ 6
4544#define PUNIT_OPCODE_REG_WRITE 7
4545
0a073b84
JB
4546#define PUNIT_REG_GPU_LFM 0xd3
4547#define PUNIT_REG_GPU_FREQ_REQ 0xd4
4548#define PUNIT_REG_GPU_FREQ_STS 0xd8
4549#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
4550
4551#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
4552#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
4553
4554#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
4555#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
4556#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
4557#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
4558#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
4559#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
4560#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
4561#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
4562#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
4563#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
4564
4d85529d
BW
4565#define GEN6_GT_CORE_STATUS 0x138060
4566#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4567#define GEN6_RCn_MASK 7
4568#define GEN6_RC0 0
4569#define GEN6_RC3 2
4570#define GEN6_RC6 3
4571#define GEN6_RC7 4
4572
e3689190
BW
4573#define GEN7_MISCCPCTL (0x9424)
4574#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4575
4576/* IVYBRIDGE DPF */
4577#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4578#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4579#define GEN7_PARITY_ERROR_VALID (1<<13)
4580#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4581#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4582#define GEN7_PARITY_ERROR_ROW(reg) \
4583 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4584#define GEN7_PARITY_ERROR_BANK(reg) \
4585 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4586#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4587 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4588#define GEN7_L3CDERRST1_ENABLE (1<<7)
4589
b9524a1e
BW
4590#define GEN7_L3LOG_BASE 0xB070
4591#define GEN7_L3LOG_SIZE 0x80
4592
12f3382b
JB
4593#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4594#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4595#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4596#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4597
8ab43976
JB
4598#define GEN7_ROW_CHICKEN2 0xe4f4
4599#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4600#define DOP_CLOCK_GATING_DISABLE (1<<0)
4601
f4ba9f81 4602#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4603#define INTEL_AUDIO_DEVCL 0x808629FB
4604#define INTEL_AUDIO_DEVBLC 0x80862801
4605#define INTEL_AUDIO_DEVCTG 0x80862802
4606
4607#define G4X_AUD_CNTL_ST 0x620B4
4608#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4609#define G4X_ELDV_DEVCTG (1 << 14)
4610#define G4X_ELD_ADDR (0xf << 5)
4611#define G4X_ELD_ACK (1 << 4)
4612#define G4X_HDMIW_HDMIEDID 0x6210C
4613
1202b4c6 4614#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4615#define IBX_HDMIW_HDMIEDID_B 0xE2150
4616#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4617 IBX_HDMIW_HDMIEDID_A, \
4618 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4619#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4620#define IBX_AUD_CNTL_ST_B 0xE21B4
4621#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4622 IBX_AUD_CNTL_ST_A, \
4623 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4624#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4625#define IBX_ELD_ADDRESS (0x1f << 5)
4626#define IBX_ELD_ACK (1 << 4)
4627#define IBX_AUD_CNTL_ST2 0xE20C0
4628#define IBX_ELD_VALIDB (1 << 0)
4629#define IBX_CP_READYB (1 << 1)
4630
4631#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4632#define CPT_HDMIW_HDMIEDID_B 0xE5150
4633#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4634 CPT_HDMIW_HDMIEDID_A, \
4635 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4636#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4637#define CPT_AUD_CNTL_ST_B 0xE51B4
4638#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4639 CPT_AUD_CNTL_ST_A, \
4640 CPT_AUD_CNTL_ST_B)
1202b4c6 4641#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4642
ae662d31
EA
4643/* These are the 4 32-bit write offset registers for each stream
4644 * output buffer. It determines the offset from the
4645 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4646 */
4647#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4648
b6daa025 4649#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4650#define IBX_AUD_CONFIG_B 0xe2100
4651#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4652 IBX_AUD_CONFIG_A, \
4653 IBX_AUD_CONFIG_B)
b6daa025 4654#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4655#define CPT_AUD_CONFIG_B 0xe5100
4656#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4657 CPT_AUD_CONFIG_A, \
4658 CPT_AUD_CONFIG_B)
b6daa025
WF
4659#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4660#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4661#define AUD_CONFIG_UPPER_N_SHIFT 20
4662#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4663#define AUD_CONFIG_LOWER_N_SHIFT 4
4664#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4665#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4666#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4667#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4668
9a78b6cc
WX
4669/* HSW Audio */
4670#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4671#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4672#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4673 HSW_AUD_CONFIG_A, \
4674 HSW_AUD_CONFIG_B)
4675
4676#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4677#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4678#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4679 HSW_AUD_MISC_CTRL_A, \
4680 HSW_AUD_MISC_CTRL_B)
4681
4682#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4683#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4684#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4685 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4686 HSW_AUD_DIP_ELD_CTRL_ST_B)
4687
4688/* Audio Digital Converter */
4689#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4690#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4691#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4692 HSW_AUD_DIG_CNVT_1, \
4693 HSW_AUD_DIG_CNVT_2)
9b138a83 4694#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4695
4696#define HSW_AUD_EDID_DATA_A 0x65050
4697#define HSW_AUD_EDID_DATA_B 0x65150
4698#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4699 HSW_AUD_EDID_DATA_A, \
4700 HSW_AUD_EDID_DATA_B)
4701
4702#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4703#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4704#define AUDIO_INACTIVE_C (1<<11)
4705#define AUDIO_INACTIVE_B (1<<7)
4706#define AUDIO_INACTIVE_A (1<<3)
4707#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4708#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4709#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4710#define AUDIO_ELD_VALID_A (1<<0)
4711#define AUDIO_ELD_VALID_B (1<<4)
4712#define AUDIO_ELD_VALID_C (1<<8)
4713#define AUDIO_CP_READY_A (1<<1)
4714#define AUDIO_CP_READY_B (1<<5)
4715#define AUDIO_CP_READY_C (1<<9)
4716
9eb3a752 4717/* HSW Power Wells */
fa42e23c
PZ
4718#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4719#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4720#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4721#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5e49cea6
PZ
4722#define HSW_PWR_WELL_ENABLE (1<<31)
4723#define HSW_PWR_WELL_STATE (1<<30)
4724#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4725#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4726#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4727#define HSW_PWR_WELL_FORCE_ON (1<<19)
4728#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4729
e7e104c3 4730/* Per-pipe DDI Function Control */
ad80a810
PZ
4731#define TRANS_DDI_FUNC_CTL_A 0x60400
4732#define TRANS_DDI_FUNC_CTL_B 0x61400
4733#define TRANS_DDI_FUNC_CTL_C 0x62400
4734#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4735#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4736 TRANS_DDI_FUNC_CTL_B)
4737#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4738/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4739#define TRANS_DDI_PORT_MASK (7<<28)
4740#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4741#define TRANS_DDI_PORT_NONE (0<<28)
4742#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4743#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4744#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4745#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4746#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4747#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4748#define TRANS_DDI_BPC_MASK (7<<20)
4749#define TRANS_DDI_BPC_8 (0<<20)
4750#define TRANS_DDI_BPC_10 (1<<20)
4751#define TRANS_DDI_BPC_6 (2<<20)
4752#define TRANS_DDI_BPC_12 (3<<20)
4753#define TRANS_DDI_PVSYNC (1<<17)
4754#define TRANS_DDI_PHSYNC (1<<16)
4755#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4756#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4757#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4758#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4759#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4760#define TRANS_DDI_BFI_ENABLE (1<<4)
4761#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4762#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4763#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
e7e104c3 4764
0e87f667
ED
4765/* DisplayPort Transport Control */
4766#define DP_TP_CTL_A 0x64040
4767#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4768#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4769#define DP_TP_CTL_ENABLE (1<<31)
4770#define DP_TP_CTL_MODE_SST (0<<27)
4771#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4772#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4773#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4774#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4775#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4776#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4777#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4778#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4779#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4780#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4781
e411b2c1
ED
4782/* DisplayPort Transport Status */
4783#define DP_TP_STATUS_A 0x64044
4784#define DP_TP_STATUS_B 0x64144
5e49cea6 4785#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4786#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4787#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4788
03f896a1
ED
4789/* DDI Buffer Control */
4790#define DDI_BUF_CTL_A 0x64000
4791#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4792#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4793#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4794#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4795#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4796#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4797#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4798#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4799#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4800#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4801#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4802#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4803#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4804#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4805#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4806#define DDI_A_4_LANES (1<<4)
5e49cea6
PZ
4807#define DDI_PORT_WIDTH_X1 (0<<1)
4808#define DDI_PORT_WIDTH_X2 (1<<1)
4809#define DDI_PORT_WIDTH_X4 (3<<1)
03f896a1
ED
4810#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4811
bb879a44
ED
4812/* DDI Buffer Translations */
4813#define DDI_BUF_TRANS_A 0x64E00
4814#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4815#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4816
7501a4d8
ED
4817/* Sideband Interface (SBI) is programmed indirectly, via
4818 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4819 * which contains the payload */
5e49cea6
PZ
4820#define SBI_ADDR 0xC6000
4821#define SBI_DATA 0xC6004
7501a4d8 4822#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4823#define SBI_CTL_DEST_ICLK (0x0<<16)
4824#define SBI_CTL_DEST_MPHY (0x1<<16)
4825#define SBI_CTL_OP_IORD (0x2<<8)
4826#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4827#define SBI_CTL_OP_CRRD (0x6<<8)
4828#define SBI_CTL_OP_CRWR (0x7<<8)
4829#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4830#define SBI_RESPONSE_SUCCESS (0x0<<1)
4831#define SBI_BUSY (0x1<<0)
4832#define SBI_READY (0x0<<0)
52f025ef 4833
ccf1c867 4834/* SBI offsets */
5e49cea6 4835#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4836#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4837#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4838#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4839#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4840#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4841#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4842#define SBI_SSCCTL 0x020c
ccf1c867 4843#define SBI_SSCCTL6 0x060C
dde86e2d 4844#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 4845#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4846#define SBI_SSCAUXDIV6 0x0610
4847#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4848#define SBI_DBUFF0 0x2a00
dde86e2d 4849#define SBI_DBUFF0_ENABLE (1<<0)
ccf1c867 4850
52f025ef 4851/* LPT PIXCLK_GATE */
5e49cea6 4852#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4853#define PIXCLK_GATE_UNGATE (1<<0)
4854#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4855
e93ea06a 4856/* SPLL */
5e49cea6 4857#define SPLL_CTL 0x46020
e93ea06a 4858#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4859#define SPLL_PLL_SSC (1<<28)
4860#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
4861#define SPLL_PLL_FREQ_810MHz (0<<26)
4862#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 4863
4dffc404 4864/* WRPLL */
5e49cea6
PZ
4865#define WRPLL_CTL1 0x46040
4866#define WRPLL_CTL2 0x46060
4867#define WRPLL_PLL_ENABLE (1<<31)
4868#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 4869#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 4870#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 4871/* WRPLL divider programming */
5e49cea6
PZ
4872#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4873#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4874#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4875
fec9181c
ED
4876/* Port clock selection */
4877#define PORT_CLK_SEL_A 0x46100
4878#define PORT_CLK_SEL_B 0x46104
5e49cea6 4879#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
4880#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4881#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4882#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 4883#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
4884#define PORT_CLK_SEL_WRPLL1 (4<<29)
4885#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 4886#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 4887
bb523fc0
PZ
4888/* Transcoder clock selection */
4889#define TRANS_CLK_SEL_A 0x46140
4890#define TRANS_CLK_SEL_B 0x46144
4891#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4892/* For each transcoder, we need to select the corresponding port clock */
4893#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4894#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 4895
c9809791
PZ
4896#define _TRANSA_MSA_MISC 0x60410
4897#define _TRANSB_MSA_MISC 0x61410
4898#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4899 _TRANSB_MSA_MISC)
4900#define TRANS_MSA_SYNC_CLK (1<<0)
4901#define TRANS_MSA_6_BPC (0<<5)
4902#define TRANS_MSA_8_BPC (1<<5)
4903#define TRANS_MSA_10_BPC (2<<5)
4904#define TRANS_MSA_12_BPC (3<<5)
4905#define TRANS_MSA_16_BPC (4<<5)
dae84799 4906
90e8d31c 4907/* LCPLL Control */
5e49cea6 4908#define LCPLL_CTL 0x130040
90e8d31c
ED
4909#define LCPLL_PLL_DISABLE (1<<31)
4910#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
4911#define LCPLL_CLK_FREQ_MASK (3<<26)
4912#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 4913#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 4914#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
79f689aa 4915#define LCPLL_CD_SOURCE_FCLK (1<<21)
90e8d31c 4916
69e94b7e
ED
4917/* Pipe WM_LINETIME - watermark line time */
4918#define PIPE_WM_LINETIME_A 0x45270
4919#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
4920#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4921 PIPE_WM_LINETIME_B)
4922#define PIPE_WM_LINETIME_MASK (0x1ff)
4923#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 4924#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 4925#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4926
4927/* SFUSE_STRAP */
5e49cea6 4928#define SFUSE_STRAP 0xc2014
96d6e350
ED
4929#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4930#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4931#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4932
1544d9d5
ED
4933#define WM_DBG 0x45280
4934#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4935#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4936#define WM_DBG_DISALLOW_SPRITE (1<<2)
4937
86d3efce
VS
4938/* pipe CSC */
4939#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4940#define _PIPE_A_CSC_COEFF_BY 0x49014
4941#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4942#define _PIPE_A_CSC_COEFF_BU 0x4901c
4943#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4944#define _PIPE_A_CSC_COEFF_BV 0x49024
4945#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
4946#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4947#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4948#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
4949#define _PIPE_A_CSC_PREOFF_HI 0x49030
4950#define _PIPE_A_CSC_PREOFF_ME 0x49034
4951#define _PIPE_A_CSC_PREOFF_LO 0x49038
4952#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4953#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4954#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4955
4956#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4957#define _PIPE_B_CSC_COEFF_BY 0x49114
4958#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4959#define _PIPE_B_CSC_COEFF_BU 0x4911c
4960#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4961#define _PIPE_B_CSC_COEFF_BV 0x49124
4962#define _PIPE_B_CSC_MODE 0x49128
4963#define _PIPE_B_CSC_PREOFF_HI 0x49130
4964#define _PIPE_B_CSC_PREOFF_ME 0x49134
4965#define _PIPE_B_CSC_PREOFF_LO 0x49138
4966#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4967#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4968#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4969
86d3efce
VS
4970#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4971#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4972#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4973#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4974#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4975#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4976#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4977#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4978#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4979#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4980#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4981#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4982#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4983
585fb111 4984#endif /* _I915_REG_H_ */