]>
Commit | Line | Data |
---|---|---|
585fb111 JB |
1 | /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
2 | * All Rights Reserved. | |
3 | * | |
4 | * Permission is hereby granted, free of charge, to any person obtaining a | |
5 | * copy of this software and associated documentation files (the | |
6 | * "Software"), to deal in the Software without restriction, including | |
7 | * without limitation the rights to use, copy, modify, merge, publish, | |
8 | * distribute, sub license, and/or sell copies of the Software, and to | |
9 | * permit persons to whom the Software is furnished to do so, subject to | |
10 | * the following conditions: | |
11 | * | |
12 | * The above copyright notice and this permission notice (including the | |
13 | * next paragraph) shall be included in all copies or substantial portions | |
14 | * of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | |
17 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | |
19 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | |
20 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | |
21 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | |
22 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
23 | */ | |
24 | ||
25 | #ifndef _I915_REG_H_ | |
26 | #define _I915_REG_H_ | |
27 | ||
f0f59a00 VS |
28 | typedef struct { |
29 | uint32_t reg; | |
30 | } i915_reg_t; | |
31 | ||
32 | #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) | |
33 | ||
34 | #define INVALID_MMIO_REG _MMIO(0) | |
35 | ||
36 | static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg) | |
37 | { | |
38 | return reg.reg; | |
39 | } | |
40 | ||
41 | static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) | |
42 | { | |
43 | return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); | |
44 | } | |
45 | ||
46 | static inline bool i915_mmio_reg_valid(i915_reg_t reg) | |
47 | { | |
48 | return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); | |
49 | } | |
50 | ||
ce64645d JN |
51 | #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) |
52 | ||
5eddb70b | 53 | #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) |
f0f59a00 | 54 | #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) |
70d21f0e | 55 | #define _PLANE(plane, a, b) _PIPE(plane, a, b) |
f0f59a00 VS |
56 | #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b) |
57 | #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a))) | |
58 | #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) | |
2b139522 | 59 | #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) |
f0f59a00 | 60 | #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) |
ce64645d | 61 | #define _PIPE3(pipe, ...) _PICK(pipe, __VA_ARGS__) |
f0f59a00 | 62 | #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c)) |
ce64645d | 63 | #define _PORT3(port, ...) _PICK(port, __VA_ARGS__) |
f0f59a00 | 64 | #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c)) |
ce64645d | 65 | #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) |
0a116ce8 | 66 | #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) |
2b139522 | 67 | |
98533251 DL |
68 | #define _MASKED_FIELD(mask, value) ({ \ |
69 | if (__builtin_constant_p(mask)) \ | |
70 | BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ | |
71 | if (__builtin_constant_p(value)) \ | |
72 | BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ | |
73 | if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ | |
74 | BUILD_BUG_ON_MSG((value) & ~(mask), \ | |
75 | "Incorrect value for mask"); \ | |
76 | (mask) << 16 | (value); }) | |
77 | #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) | |
78 | #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) | |
79 | ||
237ae7c7 | 80 | /* Engine ID */ |
98533251 | 81 | |
237ae7c7 MW |
82 | #define RCS_HW 0 |
83 | #define VCS_HW 1 | |
84 | #define BCS_HW 2 | |
85 | #define VECS_HW 3 | |
86 | #define VCS2_HW 4 | |
6b26c86d | 87 | |
0908180b DCS |
88 | /* Engine class */ |
89 | ||
90 | #define RENDER_CLASS 0 | |
91 | #define VIDEO_DECODE_CLASS 1 | |
92 | #define VIDEO_ENHANCEMENT_CLASS 2 | |
93 | #define COPY_ENGINE_CLASS 3 | |
94 | #define OTHER_CLASS 4 | |
95 | ||
585fb111 JB |
96 | /* PCI config space */ |
97 | ||
e10fa551 JL |
98 | #define MCHBAR_I915 0x44 |
99 | #define MCHBAR_I965 0x48 | |
100 | #define MCHBAR_SIZE (4 * 4096) | |
101 | ||
102 | #define DEVEN 0x54 | |
103 | #define DEVEN_MCHBAR_EN (1 << 28) | |
104 | ||
40006c43 | 105 | /* BSM in include/drm/i915_drm.h */ |
e10fa551 | 106 | |
1b1d2716 VS |
107 | #define HPLLCC 0xc0 /* 85x only */ |
108 | #define GC_CLOCK_CONTROL_MASK (0x7 << 0) | |
585fb111 JB |
109 | #define GC_CLOCK_133_200 (0 << 0) |
110 | #define GC_CLOCK_100_200 (1 << 0) | |
111 | #define GC_CLOCK_100_133 (2 << 0) | |
1b1d2716 VS |
112 | #define GC_CLOCK_133_266 (3 << 0) |
113 | #define GC_CLOCK_133_200_2 (4 << 0) | |
114 | #define GC_CLOCK_133_266_2 (5 << 0) | |
115 | #define GC_CLOCK_166_266 (6 << 0) | |
116 | #define GC_CLOCK_166_250 (7 << 0) | |
117 | ||
e10fa551 JL |
118 | #define I915_GDRST 0xc0 /* PCI config register */ |
119 | #define GRDOM_FULL (0 << 2) | |
120 | #define GRDOM_RENDER (1 << 2) | |
121 | #define GRDOM_MEDIA (3 << 2) | |
122 | #define GRDOM_MASK (3 << 2) | |
123 | #define GRDOM_RESET_STATUS (1 << 1) | |
124 | #define GRDOM_RESET_ENABLE (1 << 0) | |
125 | ||
8fdded82 VS |
126 | /* BSpec only has register offset, PCI device and bit found empirically */ |
127 | #define I830_CLOCK_GATE 0xc8 /* device 0 */ | |
128 | #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) | |
129 | ||
e10fa551 JL |
130 | #define GCDGMBUS 0xcc |
131 | ||
f97108d1 | 132 | #define GCFGC2 0xda |
585fb111 JB |
133 | #define GCFGC 0xf0 /* 915+ only */ |
134 | #define GC_LOW_FREQUENCY_ENABLE (1 << 7) | |
135 | #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) | |
6248017a | 136 | #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) |
257a7ffc DV |
137 | #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) |
138 | #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) | |
139 | #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) | |
140 | #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) | |
141 | #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) | |
142 | #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) | |
585fb111 | 143 | #define GC_DISPLAY_CLOCK_MASK (7 << 4) |
652c393a JB |
144 | #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) |
145 | #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) | |
146 | #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) | |
147 | #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) | |
148 | #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) | |
149 | #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) | |
150 | #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) | |
151 | #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) | |
152 | #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) | |
153 | #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) | |
154 | #define I945_GC_RENDER_CLOCK_MASK (7 << 0) | |
155 | #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) | |
156 | #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) | |
157 | #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) | |
158 | #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) | |
159 | #define I915_GC_RENDER_CLOCK_MASK (7 << 0) | |
160 | #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) | |
161 | #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) | |
162 | #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) | |
7f1bdbcb | 163 | |
e10fa551 JL |
164 | #define ASLE 0xe4 |
165 | #define ASLS 0xfc | |
166 | ||
167 | #define SWSCI 0xe8 | |
168 | #define SWSCI_SCISEL (1 << 15) | |
169 | #define SWSCI_GSSCIE (1 << 0) | |
170 | ||
171 | #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ | |
eeccdcac | 172 | |
585fb111 | 173 | |
f0f59a00 | 174 | #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) |
b3a3f03d VS |
175 | #define ILK_GRDOM_FULL (0<<1) |
176 | #define ILK_GRDOM_RENDER (1<<1) | |
177 | #define ILK_GRDOM_MEDIA (3<<1) | |
178 | #define ILK_GRDOM_MASK (3<<1) | |
179 | #define ILK_GRDOM_RESET_ENABLE (1<<0) | |
180 | ||
f0f59a00 | 181 | #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ |
07b7ddd9 JB |
182 | #define GEN6_MBC_SNPCR_SHIFT 21 |
183 | #define GEN6_MBC_SNPCR_MASK (3<<21) | |
184 | #define GEN6_MBC_SNPCR_MAX (0<<21) | |
185 | #define GEN6_MBC_SNPCR_MED (1<<21) | |
186 | #define GEN6_MBC_SNPCR_LOW (2<<21) | |
187 | #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ | |
188 | ||
f0f59a00 VS |
189 | #define VLV_G3DCTL _MMIO(0x9024) |
190 | #define VLV_GSCKGCTL _MMIO(0x9028) | |
9e72b46c | 191 | |
f0f59a00 | 192 | #define GEN6_MBCTL _MMIO(0x0907c) |
5eb719cd DV |
193 | #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) |
194 | #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) | |
195 | #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) | |
196 | #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) | |
197 | #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) | |
198 | ||
f0f59a00 | 199 | #define GEN6_GDRST _MMIO(0x941c) |
cff458c2 EA |
200 | #define GEN6_GRDOM_FULL (1 << 0) |
201 | #define GEN6_GRDOM_RENDER (1 << 1) | |
202 | #define GEN6_GRDOM_MEDIA (1 << 2) | |
203 | #define GEN6_GRDOM_BLT (1 << 3) | |
ee4b6faf | 204 | #define GEN6_GRDOM_VECS (1 << 4) |
6b332fa2 | 205 | #define GEN9_GRDOM_GUC (1 << 5) |
ee4b6faf | 206 | #define GEN8_GRDOM_MEDIA2 (1 << 7) |
cff458c2 | 207 | |
bbdc070a DG |
208 | #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228) |
209 | #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518) | |
210 | #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220) | |
5eb719cd DV |
211 | #define PP_DIR_DCLV_2G 0xffffffff |
212 | ||
bbdc070a DG |
213 | #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4) |
214 | #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8) | |
94e409c1 | 215 | |
f0f59a00 | 216 | #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) |
0cea6502 JM |
217 | #define GEN8_RPCS_ENABLE (1 << 31) |
218 | #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) | |
219 | #define GEN8_RPCS_S_CNT_SHIFT 15 | |
220 | #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) | |
221 | #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) | |
222 | #define GEN8_RPCS_SS_CNT_SHIFT 8 | |
223 | #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) | |
224 | #define GEN8_RPCS_EU_MAX_SHIFT 4 | |
225 | #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) | |
226 | #define GEN8_RPCS_EU_MIN_SHIFT 0 | |
227 | #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) | |
228 | ||
f0f59a00 | 229 | #define GAM_ECOCHK _MMIO(0x4090) |
81e231af | 230 | #define BDW_DISABLE_HDC_INVALIDATION (1<<25) |
5eb719cd | 231 | #define ECOCHK_SNB_BIT (1<<10) |
6381b550 | 232 | #define ECOCHK_DIS_TLB (1<<8) |
e3dff585 | 233 | #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) |
5eb719cd DV |
234 | #define ECOCHK_PPGTT_CACHE64B (0x3<<3) |
235 | #define ECOCHK_PPGTT_CACHE4B (0x0<<3) | |
a6f429a5 VS |
236 | #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) |
237 | #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) | |
238 | #define ECOCHK_PPGTT_UC_HSW (0x1<<3) | |
239 | #define ECOCHK_PPGTT_WT_HSW (0x2<<3) | |
240 | #define ECOCHK_PPGTT_WB_HSW (0x3<<3) | |
5eb719cd | 241 | |
b033bb6d MK |
242 | #define GEN8_CONFIG0 _MMIO(0xD00) |
243 | #define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1) | |
244 | ||
f0f59a00 | 245 | #define GAC_ECO_BITS _MMIO(0x14090) |
3b9d7888 | 246 | #define ECOBITS_SNB_BIT (1<<13) |
48ecfa10 DV |
247 | #define ECOBITS_PPGTT_CACHE64B (3<<8) |
248 | #define ECOBITS_PPGTT_CACHE4B (0<<8) | |
249 | ||
f0f59a00 | 250 | #define GAB_CTL _MMIO(0x24000) |
be901a5a DV |
251 | #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) |
252 | ||
f0f59a00 | 253 | #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) |
3774eb50 PZ |
254 | #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) |
255 | #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) | |
256 | #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) | |
257 | #define GEN6_STOLEN_RESERVED_1M (0 << 4) | |
258 | #define GEN6_STOLEN_RESERVED_512K (1 << 4) | |
259 | #define GEN6_STOLEN_RESERVED_256K (2 << 4) | |
260 | #define GEN6_STOLEN_RESERVED_128K (3 << 4) | |
261 | #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) | |
262 | #define GEN7_STOLEN_RESERVED_1M (0 << 5) | |
263 | #define GEN7_STOLEN_RESERVED_256K (1 << 5) | |
264 | #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) | |
265 | #define GEN8_STOLEN_RESERVED_1M (0 << 7) | |
266 | #define GEN8_STOLEN_RESERVED_2M (1 << 7) | |
267 | #define GEN8_STOLEN_RESERVED_4M (2 << 7) | |
268 | #define GEN8_STOLEN_RESERVED_8M (3 << 7) | |
40bae736 | 269 | |
585fb111 JB |
270 | /* VGA stuff */ |
271 | ||
272 | #define VGA_ST01_MDA 0x3ba | |
273 | #define VGA_ST01_CGA 0x3da | |
274 | ||
f0f59a00 | 275 | #define _VGA_MSR_WRITE _MMIO(0x3c2) |
585fb111 JB |
276 | #define VGA_MSR_WRITE 0x3c2 |
277 | #define VGA_MSR_READ 0x3cc | |
278 | #define VGA_MSR_MEM_EN (1<<1) | |
279 | #define VGA_MSR_CGA_MODE (1<<0) | |
280 | ||
5434fd92 | 281 | #define VGA_SR_INDEX 0x3c4 |
f930ddd0 | 282 | #define SR01 1 |
5434fd92 | 283 | #define VGA_SR_DATA 0x3c5 |
585fb111 JB |
284 | |
285 | #define VGA_AR_INDEX 0x3c0 | |
286 | #define VGA_AR_VID_EN (1<<5) | |
287 | #define VGA_AR_DATA_WRITE 0x3c0 | |
288 | #define VGA_AR_DATA_READ 0x3c1 | |
289 | ||
290 | #define VGA_GR_INDEX 0x3ce | |
291 | #define VGA_GR_DATA 0x3cf | |
292 | /* GR05 */ | |
293 | #define VGA_GR_MEM_READ_MODE_SHIFT 3 | |
294 | #define VGA_GR_MEM_READ_MODE_PLANE 1 | |
295 | /* GR06 */ | |
296 | #define VGA_GR_MEM_MODE_MASK 0xc | |
297 | #define VGA_GR_MEM_MODE_SHIFT 2 | |
298 | #define VGA_GR_MEM_A0000_AFFFF 0 | |
299 | #define VGA_GR_MEM_A0000_BFFFF 1 | |
300 | #define VGA_GR_MEM_B0000_B7FFF 2 | |
301 | #define VGA_GR_MEM_B0000_BFFFF 3 | |
302 | ||
303 | #define VGA_DACMASK 0x3c6 | |
304 | #define VGA_DACRX 0x3c7 | |
305 | #define VGA_DACWX 0x3c8 | |
306 | #define VGA_DACDATA 0x3c9 | |
307 | ||
308 | #define VGA_CR_INDEX_MDA 0x3b4 | |
309 | #define VGA_CR_DATA_MDA 0x3b5 | |
310 | #define VGA_CR_INDEX_CGA 0x3d4 | |
311 | #define VGA_CR_DATA_CGA 0x3d5 | |
312 | ||
351e3db2 BV |
313 | /* |
314 | * Instruction field definitions used by the command parser | |
315 | */ | |
316 | #define INSTR_CLIENT_SHIFT 29 | |
351e3db2 BV |
317 | #define INSTR_MI_CLIENT 0x0 |
318 | #define INSTR_BC_CLIENT 0x2 | |
319 | #define INSTR_RC_CLIENT 0x3 | |
320 | #define INSTR_SUBCLIENT_SHIFT 27 | |
321 | #define INSTR_SUBCLIENT_MASK 0x18000000 | |
322 | #define INSTR_MEDIA_SUBCLIENT 0x2 | |
86ef630d MN |
323 | #define INSTR_26_TO_24_MASK 0x7000000 |
324 | #define INSTR_26_TO_24_SHIFT 24 | |
351e3db2 | 325 | |
585fb111 JB |
326 | /* |
327 | * Memory interface instructions used by the kernel | |
328 | */ | |
329 | #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) | |
d4d48035 BV |
330 | /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ |
331 | #define MI_GLOBAL_GTT (1<<22) | |
585fb111 JB |
332 | |
333 | #define MI_NOOP MI_INSTR(0, 0) | |
334 | #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) | |
335 | #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) | |
02e792fb | 336 | #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) |
585fb111 JB |
337 | #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) |
338 | #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) | |
339 | #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) | |
340 | #define MI_FLUSH MI_INSTR(0x04, 0) | |
341 | #define MI_READ_FLUSH (1 << 0) | |
342 | #define MI_EXE_FLUSH (1 << 1) | |
343 | #define MI_NO_WRITE_FLUSH (1 << 2) | |
344 | #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ | |
345 | #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ | |
1cafd347 | 346 | #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ |
0e79284d BW |
347 | #define MI_REPORT_HEAD MI_INSTR(0x07, 0) |
348 | #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) | |
349 | #define MI_ARB_ENABLE (1<<0) | |
350 | #define MI_ARB_DISABLE (0<<0) | |
585fb111 | 351 | #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) |
88271da3 JB |
352 | #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) |
353 | #define MI_SUSPEND_FLUSH_EN (1<<0) | |
86ef630d | 354 | #define MI_SET_APPID MI_INSTR(0x0e, 0) |
0206e353 | 355 | #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) |
02e792fb DV |
356 | #define MI_OVERLAY_CONTINUE (0x0<<21) |
357 | #define MI_OVERLAY_ON (0x1<<21) | |
358 | #define MI_OVERLAY_OFF (0x2<<21) | |
585fb111 | 359 | #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) |
6b95a207 | 360 | #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) |
1afe3e9d | 361 | #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) |
6b95a207 | 362 | #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) |
cb05d8de DV |
363 | /* IVB has funny definitions for which plane to flip. */ |
364 | #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) | |
365 | #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) | |
366 | #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) | |
367 | #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) | |
368 | #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) | |
369 | #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) | |
830c81db DL |
370 | /* SKL ones */ |
371 | #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8) | |
372 | #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8) | |
373 | #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8) | |
374 | #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8) | |
375 | #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8) | |
376 | #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8) | |
377 | #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8) | |
378 | #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8) | |
379 | #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8) | |
3e78998a | 380 | #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */ |
0e79284d BW |
381 | #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) |
382 | #define MI_SEMAPHORE_UPDATE (1<<21) | |
383 | #define MI_SEMAPHORE_COMPARE (1<<20) | |
384 | #define MI_SEMAPHORE_REGISTER (1<<18) | |
385 | #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ | |
386 | #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ | |
387 | #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ | |
388 | #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ | |
389 | #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ | |
390 | #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ | |
391 | #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ | |
392 | #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ | |
393 | #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ | |
394 | #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ | |
395 | #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ | |
396 | #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ | |
a028c4b0 DV |
397 | #define MI_SEMAPHORE_SYNC_INVALID (3<<16) |
398 | #define MI_SEMAPHORE_SYNC_MASK (3<<16) | |
aa40d6bb ZN |
399 | #define MI_SET_CONTEXT MI_INSTR(0x18, 0) |
400 | #define MI_MM_SPACE_GTT (1<<8) | |
401 | #define MI_MM_SPACE_PHYSICAL (0<<8) | |
402 | #define MI_SAVE_EXT_STATE_EN (1<<3) | |
403 | #define MI_RESTORE_EXT_STATE_EN (1<<2) | |
88271da3 | 404 | #define MI_FORCE_RESTORE (1<<1) |
aa40d6bb | 405 | #define MI_RESTORE_INHIBIT (1<<0) |
4c436d55 AJ |
406 | #define HSW_MI_RS_SAVE_STATE_EN (1<<3) |
407 | #define HSW_MI_RS_RESTORE_STATE_EN (1<<2) | |
3e78998a BW |
408 | #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */ |
409 | #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15) | |
5ee426ca BW |
410 | #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */ |
411 | #define MI_SEMAPHORE_POLL (1<<15) | |
412 | #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12) | |
585fb111 | 413 | #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) |
8edfbb8b VS |
414 | #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2) |
415 | #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */ | |
416 | #define MI_USE_GGTT (1 << 22) /* g4x+ */ | |
585fb111 JB |
417 | #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) |
418 | #define MI_STORE_DWORD_INDEX_SHIFT 2 | |
c6642782 DV |
419 | /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: |
420 | * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw | |
421 | * simply ignores the register load under certain conditions. | |
422 | * - One can actually load arbitrary many arbitrary registers: Simply issue x | |
423 | * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! | |
424 | */ | |
7ec55f46 | 425 | #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) |
8670d6f9 | 426 | #define MI_LRI_FORCE_POSTED (1<<12) |
f1afe24f AS |
427 | #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1) |
428 | #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2) | |
0e79284d | 429 | #define MI_SRM_LRM_GLOBAL_GTT (1<<22) |
71a77e07 | 430 | #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ |
9a289771 JB |
431 | #define MI_FLUSH_DW_STORE_INDEX (1<<21) |
432 | #define MI_INVALIDATE_TLB (1<<18) | |
433 | #define MI_FLUSH_DW_OP_STOREDW (1<<14) | |
d4d48035 | 434 | #define MI_FLUSH_DW_OP_MASK (3<<14) |
b18b396b | 435 | #define MI_FLUSH_DW_NOTIFY (1<<8) |
9a289771 JB |
436 | #define MI_INVALIDATE_BSD (1<<7) |
437 | #define MI_FLUSH_DW_USE_GTT (1<<2) | |
438 | #define MI_FLUSH_DW_USE_PPGTT (0<<2) | |
f1afe24f AS |
439 | #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1) |
440 | #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2) | |
585fb111 | 441 | #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) |
d7d4eedd CW |
442 | #define MI_BATCH_NON_SECURE (1) |
443 | /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ | |
0e79284d | 444 | #define MI_BATCH_NON_SECURE_I965 (1<<8) |
d7d4eedd | 445 | #define MI_BATCH_PPGTT_HSW (1<<8) |
0e79284d | 446 | #define MI_BATCH_NON_SECURE_HSW (1<<13) |
585fb111 | 447 | #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) |
65f56876 | 448 | #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ |
1c7a0623 | 449 | #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) |
919032ec | 450 | #define MI_BATCH_RESOURCE_STREAMER (1<<10) |
0e79284d | 451 | |
f0f59a00 VS |
452 | #define MI_PREDICATE_SRC0 _MMIO(0x2400) |
453 | #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) | |
454 | #define MI_PREDICATE_SRC1 _MMIO(0x2408) | |
455 | #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) | |
9435373e | 456 | |
f0f59a00 | 457 | #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) |
9435373e RV |
458 | #define LOWER_SLICE_ENABLED (1<<0) |
459 | #define LOWER_SLICE_DISABLED (0<<0) | |
460 | ||
585fb111 JB |
461 | /* |
462 | * 3D instructions used by the kernel | |
463 | */ | |
464 | #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) | |
465 | ||
33e141ed | 466 | #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4) |
467 | #define GEN9_MEDIA_POOL_ENABLE (1 << 31) | |
585fb111 JB |
468 | #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) |
469 | #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) | |
470 | #define SC_UPDATE_SCISSOR (0x1<<1) | |
471 | #define SC_ENABLE_MASK (0x1<<0) | |
472 | #define SC_ENABLE (0x1<<0) | |
473 | #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) | |
474 | #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) | |
475 | #define SCI_YMIN_MASK (0xffff<<16) | |
476 | #define SCI_XMIN_MASK (0xffff<<0) | |
477 | #define SCI_YMAX_MASK (0xffff<<16) | |
478 | #define SCI_XMAX_MASK (0xffff<<0) | |
479 | #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) | |
480 | #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) | |
481 | #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) | |
482 | #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) | |
483 | #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) | |
484 | #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) | |
485 | #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) | |
486 | #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) | |
487 | #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) | |
c4d69da1 CW |
488 | |
489 | #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2)) | |
490 | #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) | |
585fb111 JB |
491 | #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) |
492 | #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) | |
c4d69da1 CW |
493 | #define BLT_WRITE_A (2<<20) |
494 | #define BLT_WRITE_RGB (1<<20) | |
495 | #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A) | |
585fb111 JB |
496 | #define BLT_DEPTH_8 (0<<24) |
497 | #define BLT_DEPTH_16_565 (1<<24) | |
498 | #define BLT_DEPTH_16_1555 (2<<24) | |
499 | #define BLT_DEPTH_32 (3<<24) | |
c4d69da1 CW |
500 | #define BLT_ROP_SRC_COPY (0xcc<<16) |
501 | #define BLT_ROP_COLOR_COPY (0xf0<<16) | |
585fb111 JB |
502 | #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ |
503 | #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ | |
504 | #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) | |
505 | #define ASYNC_FLIP (1<<22) | |
506 | #define DISPLAY_PLANE_A (0<<20) | |
507 | #define DISPLAY_PLANE_B (1<<20) | |
68d97538 | 508 | #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2)) |
0160f055 | 509 | #define PIPE_CONTROL_FLUSH_L3 (1<<27) |
b9e1faa7 | 510 | #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ |
f0a346bd | 511 | #define PIPE_CONTROL_MMIO_WRITE (1<<23) |
114d4f70 | 512 | #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) |
8d315287 | 513 | #define PIPE_CONTROL_CS_STALL (1<<20) |
cc0f6398 | 514 | #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) |
148b83d0 | 515 | #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16) |
9d971b37 | 516 | #define PIPE_CONTROL_QW_WRITE (1<<14) |
d4d48035 | 517 | #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) |
9d971b37 KG |
518 | #define PIPE_CONTROL_DEPTH_STALL (1<<13) |
519 | #define PIPE_CONTROL_WRITE_FLUSH (1<<12) | |
8d315287 | 520 | #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ |
9d971b37 KG |
521 | #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ |
522 | #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ | |
523 | #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) | |
524 | #define PIPE_CONTROL_NOTIFY (1<<8) | |
3e78998a | 525 | #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */ |
c82435bb | 526 | #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5) |
8d315287 JB |
527 | #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) |
528 | #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) | |
529 | #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) | |
9d971b37 | 530 | #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) |
8d315287 | 531 | #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) |
e552eb70 | 532 | #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ |
585fb111 | 533 | |
3a6fa984 BV |
534 | /* |
535 | * Commands used only by the command parser | |
536 | */ | |
537 | #define MI_SET_PREDICATE MI_INSTR(0x01, 0) | |
538 | #define MI_ARB_CHECK MI_INSTR(0x05, 0) | |
539 | #define MI_RS_CONTROL MI_INSTR(0x06, 0) | |
540 | #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) | |
541 | #define MI_PREDICATE MI_INSTR(0x0C, 0) | |
542 | #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) | |
543 | #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) | |
9c640d1d | 544 | #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) |
3a6fa984 BV |
545 | #define MI_URB_CLEAR MI_INSTR(0x19, 0) |
546 | #define MI_UPDATE_GTT MI_INSTR(0x23, 0) | |
547 | #define MI_CLFLUSH MI_INSTR(0x27, 0) | |
d4d48035 BV |
548 | #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) |
549 | #define MI_REPORT_PERF_COUNT_GGTT (1<<0) | |
3a6fa984 BV |
550 | #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) |
551 | #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) | |
552 | #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) | |
553 | #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) | |
554 | #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) | |
555 | ||
556 | #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) | |
557 | #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) | |
f0a346bd BV |
558 | #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) |
559 | #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) | |
3a6fa984 BV |
560 | #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) |
561 | #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) | |
562 | #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ | |
563 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) | |
564 | #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ | |
565 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) | |
566 | #define GFX_OP_3DSTATE_SO_DECL_LIST \ | |
567 | ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) | |
568 | ||
569 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ | |
570 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) | |
571 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ | |
572 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) | |
573 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ | |
574 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) | |
575 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ | |
576 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) | |
577 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ | |
578 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) | |
579 | ||
580 | #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) | |
581 | ||
582 | #define COLOR_BLT ((0x2<<29)|(0x40<<22)) | |
583 | #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) | |
dc96e9b8 | 584 | |
5947de9b BV |
585 | /* |
586 | * Registers used only by the command parser | |
587 | */ | |
f0f59a00 VS |
588 | #define BCS_SWCTRL _MMIO(0x22200) |
589 | ||
590 | #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) | |
591 | #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) | |
592 | #define HS_INVOCATION_COUNT _MMIO(0x2300) | |
593 | #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) | |
594 | #define DS_INVOCATION_COUNT _MMIO(0x2308) | |
595 | #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) | |
596 | #define IA_VERTICES_COUNT _MMIO(0x2310) | |
597 | #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) | |
598 | #define IA_PRIMITIVES_COUNT _MMIO(0x2318) | |
599 | #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) | |
600 | #define VS_INVOCATION_COUNT _MMIO(0x2320) | |
601 | #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) | |
602 | #define GS_INVOCATION_COUNT _MMIO(0x2328) | |
603 | #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) | |
604 | #define GS_PRIMITIVES_COUNT _MMIO(0x2330) | |
605 | #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) | |
606 | #define CL_INVOCATION_COUNT _MMIO(0x2338) | |
607 | #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) | |
608 | #define CL_PRIMITIVES_COUNT _MMIO(0x2340) | |
609 | #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) | |
610 | #define PS_INVOCATION_COUNT _MMIO(0x2348) | |
611 | #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) | |
612 | #define PS_DEPTH_COUNT _MMIO(0x2350) | |
613 | #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) | |
5947de9b BV |
614 | |
615 | /* There are the 4 64-bit counter registers, one for each stream output */ | |
f0f59a00 VS |
616 | #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) |
617 | #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) | |
5947de9b | 618 | |
f0f59a00 VS |
619 | #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) |
620 | #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) | |
113a0476 | 621 | |
f0f59a00 VS |
622 | #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) |
623 | #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) | |
624 | #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) | |
625 | #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) | |
626 | #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) | |
627 | #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) | |
113a0476 | 628 | |
f0f59a00 VS |
629 | #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) |
630 | #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) | |
631 | #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) | |
7b9748cb | 632 | |
1b85066b JJ |
633 | /* There are the 16 64-bit CS General Purpose Registers */ |
634 | #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) | |
635 | #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) | |
636 | ||
a941795a | 637 | #define GEN7_OACONTROL _MMIO(0x2360) |
d7965152 RB |
638 | #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 |
639 | #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F | |
640 | #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 | |
641 | #define GEN7_OACONTROL_TIMER_ENABLE (1<<5) | |
642 | #define GEN7_OACONTROL_FORMAT_A13 (0<<2) | |
643 | #define GEN7_OACONTROL_FORMAT_A29 (1<<2) | |
644 | #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2) | |
645 | #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2) | |
646 | #define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2) | |
647 | #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2) | |
648 | #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2) | |
649 | #define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2) | |
650 | #define GEN7_OACONTROL_FORMAT_SHIFT 2 | |
651 | #define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1) | |
652 | #define GEN7_OACONTROL_ENABLE (1<<0) | |
653 | ||
654 | #define GEN8_OACTXID _MMIO(0x2364) | |
655 | ||
656 | #define GEN8_OACONTROL _MMIO(0x2B00) | |
657 | #define GEN8_OA_REPORT_FORMAT_A12 (0<<2) | |
658 | #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2) | |
659 | #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2) | |
660 | #define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2) | |
661 | #define GEN8_OA_REPORT_FORMAT_SHIFT 2 | |
662 | #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1) | |
663 | #define GEN8_OA_COUNTER_ENABLE (1<<0) | |
664 | ||
665 | #define GEN8_OACTXCONTROL _MMIO(0x2360) | |
666 | #define GEN8_OA_TIMER_PERIOD_MASK 0x3F | |
667 | #define GEN8_OA_TIMER_PERIOD_SHIFT 2 | |
668 | #define GEN8_OA_TIMER_ENABLE (1<<1) | |
669 | #define GEN8_OA_COUNTER_RESUME (1<<0) | |
670 | ||
671 | #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ | |
672 | #define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3) | |
673 | #define GEN7_OABUFFER_EDGE_TRIGGER (1<<2) | |
674 | #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1) | |
675 | #define GEN7_OABUFFER_RESUME (1<<0) | |
676 | ||
677 | #define GEN8_OABUFFER _MMIO(0x2b14) | |
678 | ||
679 | #define GEN7_OASTATUS1 _MMIO(0x2364) | |
680 | #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 | |
681 | #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2) | |
682 | #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1) | |
683 | #define GEN7_OASTATUS1_REPORT_LOST (1<<0) | |
684 | ||
685 | #define GEN7_OASTATUS2 _MMIO(0x2368) | |
686 | #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 | |
687 | ||
688 | #define GEN8_OASTATUS _MMIO(0x2b08) | |
689 | #define GEN8_OASTATUS_OVERRUN_STATUS (1<<3) | |
690 | #define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2) | |
691 | #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1) | |
692 | #define GEN8_OASTATUS_REPORT_LOST (1<<0) | |
693 | ||
694 | #define GEN8_OAHEADPTR _MMIO(0x2B0C) | |
695 | #define GEN8_OATAILPTR _MMIO(0x2B10) | |
696 | ||
697 | #define OABUFFER_SIZE_128K (0<<3) | |
698 | #define OABUFFER_SIZE_256K (1<<3) | |
699 | #define OABUFFER_SIZE_512K (2<<3) | |
700 | #define OABUFFER_SIZE_1M (3<<3) | |
701 | #define OABUFFER_SIZE_2M (4<<3) | |
702 | #define OABUFFER_SIZE_4M (5<<3) | |
703 | #define OABUFFER_SIZE_8M (6<<3) | |
704 | #define OABUFFER_SIZE_16M (7<<3) | |
705 | ||
706 | #define OA_MEM_SELECT_GGTT (1<<0) | |
707 | ||
708 | #define EU_PERF_CNTL0 _MMIO(0xe458) | |
709 | ||
710 | #define GDT_CHICKEN_BITS _MMIO(0x9840) | |
711 | #define GT_NOA_ENABLE 0x00000080 | |
712 | ||
713 | /* | |
714 | * OA Boolean state | |
715 | */ | |
716 | ||
717 | #define OAREPORTTRIG1 _MMIO(0x2740) | |
718 | #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff | |
719 | #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ | |
720 | ||
721 | #define OAREPORTTRIG2 _MMIO(0x2744) | |
722 | #define OAREPORTTRIG2_INVERT_A_0 (1<<0) | |
723 | #define OAREPORTTRIG2_INVERT_A_1 (1<<1) | |
724 | #define OAREPORTTRIG2_INVERT_A_2 (1<<2) | |
725 | #define OAREPORTTRIG2_INVERT_A_3 (1<<3) | |
726 | #define OAREPORTTRIG2_INVERT_A_4 (1<<4) | |
727 | #define OAREPORTTRIG2_INVERT_A_5 (1<<5) | |
728 | #define OAREPORTTRIG2_INVERT_A_6 (1<<6) | |
729 | #define OAREPORTTRIG2_INVERT_A_7 (1<<7) | |
730 | #define OAREPORTTRIG2_INVERT_A_8 (1<<8) | |
731 | #define OAREPORTTRIG2_INVERT_A_9 (1<<9) | |
732 | #define OAREPORTTRIG2_INVERT_A_10 (1<<10) | |
733 | #define OAREPORTTRIG2_INVERT_A_11 (1<<11) | |
734 | #define OAREPORTTRIG2_INVERT_A_12 (1<<12) | |
735 | #define OAREPORTTRIG2_INVERT_A_13 (1<<13) | |
736 | #define OAREPORTTRIG2_INVERT_A_14 (1<<14) | |
737 | #define OAREPORTTRIG2_INVERT_A_15 (1<<15) | |
738 | #define OAREPORTTRIG2_INVERT_B_0 (1<<16) | |
739 | #define OAREPORTTRIG2_INVERT_B_1 (1<<17) | |
740 | #define OAREPORTTRIG2_INVERT_B_2 (1<<18) | |
741 | #define OAREPORTTRIG2_INVERT_B_3 (1<<19) | |
742 | #define OAREPORTTRIG2_INVERT_C_0 (1<<20) | |
743 | #define OAREPORTTRIG2_INVERT_C_1 (1<<21) | |
744 | #define OAREPORTTRIG2_INVERT_D_0 (1<<22) | |
745 | #define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23) | |
746 | #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31) | |
747 | ||
748 | #define OAREPORTTRIG3 _MMIO(0x2748) | |
749 | #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf | |
750 | #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 | |
751 | #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 | |
752 | #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 | |
753 | #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 | |
754 | #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 | |
755 | #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 | |
756 | #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 | |
757 | #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 | |
758 | ||
759 | #define OAREPORTTRIG4 _MMIO(0x274c) | |
760 | #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf | |
761 | #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 | |
762 | #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 | |
763 | #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 | |
764 | #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 | |
765 | #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 | |
766 | #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 | |
767 | #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 | |
768 | #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 | |
769 | ||
770 | #define OAREPORTTRIG5 _MMIO(0x2750) | |
771 | #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff | |
772 | #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ | |
773 | ||
774 | #define OAREPORTTRIG6 _MMIO(0x2754) | |
775 | #define OAREPORTTRIG6_INVERT_A_0 (1<<0) | |
776 | #define OAREPORTTRIG6_INVERT_A_1 (1<<1) | |
777 | #define OAREPORTTRIG6_INVERT_A_2 (1<<2) | |
778 | #define OAREPORTTRIG6_INVERT_A_3 (1<<3) | |
779 | #define OAREPORTTRIG6_INVERT_A_4 (1<<4) | |
780 | #define OAREPORTTRIG6_INVERT_A_5 (1<<5) | |
781 | #define OAREPORTTRIG6_INVERT_A_6 (1<<6) | |
782 | #define OAREPORTTRIG6_INVERT_A_7 (1<<7) | |
783 | #define OAREPORTTRIG6_INVERT_A_8 (1<<8) | |
784 | #define OAREPORTTRIG6_INVERT_A_9 (1<<9) | |
785 | #define OAREPORTTRIG6_INVERT_A_10 (1<<10) | |
786 | #define OAREPORTTRIG6_INVERT_A_11 (1<<11) | |
787 | #define OAREPORTTRIG6_INVERT_A_12 (1<<12) | |
788 | #define OAREPORTTRIG6_INVERT_A_13 (1<<13) | |
789 | #define OAREPORTTRIG6_INVERT_A_14 (1<<14) | |
790 | #define OAREPORTTRIG6_INVERT_A_15 (1<<15) | |
791 | #define OAREPORTTRIG6_INVERT_B_0 (1<<16) | |
792 | #define OAREPORTTRIG6_INVERT_B_1 (1<<17) | |
793 | #define OAREPORTTRIG6_INVERT_B_2 (1<<18) | |
794 | #define OAREPORTTRIG6_INVERT_B_3 (1<<19) | |
795 | #define OAREPORTTRIG6_INVERT_C_0 (1<<20) | |
796 | #define OAREPORTTRIG6_INVERT_C_1 (1<<21) | |
797 | #define OAREPORTTRIG6_INVERT_D_0 (1<<22) | |
798 | #define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23) | |
799 | #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31) | |
800 | ||
801 | #define OAREPORTTRIG7 _MMIO(0x2758) | |
802 | #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf | |
803 | #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 | |
804 | #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 | |
805 | #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 | |
806 | #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 | |
807 | #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 | |
808 | #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 | |
809 | #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 | |
810 | #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 | |
811 | ||
812 | #define OAREPORTTRIG8 _MMIO(0x275c) | |
813 | #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf | |
814 | #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 | |
815 | #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 | |
816 | #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 | |
817 | #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 | |
818 | #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 | |
819 | #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 | |
820 | #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 | |
821 | #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 | |
822 | ||
823 | #define OASTARTTRIG1 _MMIO(0x2710) | |
824 | #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 | |
825 | #define OASTARTTRIG1_THRESHOLD_MASK 0xffff | |
826 | ||
827 | #define OASTARTTRIG2 _MMIO(0x2714) | |
828 | #define OASTARTTRIG2_INVERT_A_0 (1<<0) | |
829 | #define OASTARTTRIG2_INVERT_A_1 (1<<1) | |
830 | #define OASTARTTRIG2_INVERT_A_2 (1<<2) | |
831 | #define OASTARTTRIG2_INVERT_A_3 (1<<3) | |
832 | #define OASTARTTRIG2_INVERT_A_4 (1<<4) | |
833 | #define OASTARTTRIG2_INVERT_A_5 (1<<5) | |
834 | #define OASTARTTRIG2_INVERT_A_6 (1<<6) | |
835 | #define OASTARTTRIG2_INVERT_A_7 (1<<7) | |
836 | #define OASTARTTRIG2_INVERT_A_8 (1<<8) | |
837 | #define OASTARTTRIG2_INVERT_A_9 (1<<9) | |
838 | #define OASTARTTRIG2_INVERT_A_10 (1<<10) | |
839 | #define OASTARTTRIG2_INVERT_A_11 (1<<11) | |
840 | #define OASTARTTRIG2_INVERT_A_12 (1<<12) | |
841 | #define OASTARTTRIG2_INVERT_A_13 (1<<13) | |
842 | #define OASTARTTRIG2_INVERT_A_14 (1<<14) | |
843 | #define OASTARTTRIG2_INVERT_A_15 (1<<15) | |
844 | #define OASTARTTRIG2_INVERT_B_0 (1<<16) | |
845 | #define OASTARTTRIG2_INVERT_B_1 (1<<17) | |
846 | #define OASTARTTRIG2_INVERT_B_2 (1<<18) | |
847 | #define OASTARTTRIG2_INVERT_B_3 (1<<19) | |
848 | #define OASTARTTRIG2_INVERT_C_0 (1<<20) | |
849 | #define OASTARTTRIG2_INVERT_C_1 (1<<21) | |
850 | #define OASTARTTRIG2_INVERT_D_0 (1<<22) | |
851 | #define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23) | |
852 | #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24) | |
853 | #define OASTARTTRIG2_EVENT_SELECT_0 (1<<28) | |
854 | #define OASTARTTRIG2_EVENT_SELECT_1 (1<<29) | |
855 | #define OASTARTTRIG2_EVENT_SELECT_2 (1<<30) | |
856 | #define OASTARTTRIG2_EVENT_SELECT_3 (1<<31) | |
857 | ||
858 | #define OASTARTTRIG3 _MMIO(0x2718) | |
859 | #define OASTARTTRIG3_NOA_SELECT_MASK 0xf | |
860 | #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 | |
861 | #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 | |
862 | #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 | |
863 | #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 | |
864 | #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 | |
865 | #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 | |
866 | #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 | |
867 | #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 | |
868 | ||
869 | #define OASTARTTRIG4 _MMIO(0x271c) | |
870 | #define OASTARTTRIG4_NOA_SELECT_MASK 0xf | |
871 | #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 | |
872 | #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 | |
873 | #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 | |
874 | #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 | |
875 | #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 | |
876 | #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 | |
877 | #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 | |
878 | #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 | |
879 | ||
880 | #define OASTARTTRIG5 _MMIO(0x2720) | |
881 | #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 | |
882 | #define OASTARTTRIG5_THRESHOLD_MASK 0xffff | |
883 | ||
884 | #define OASTARTTRIG6 _MMIO(0x2724) | |
885 | #define OASTARTTRIG6_INVERT_A_0 (1<<0) | |
886 | #define OASTARTTRIG6_INVERT_A_1 (1<<1) | |
887 | #define OASTARTTRIG6_INVERT_A_2 (1<<2) | |
888 | #define OASTARTTRIG6_INVERT_A_3 (1<<3) | |
889 | #define OASTARTTRIG6_INVERT_A_4 (1<<4) | |
890 | #define OASTARTTRIG6_INVERT_A_5 (1<<5) | |
891 | #define OASTARTTRIG6_INVERT_A_6 (1<<6) | |
892 | #define OASTARTTRIG6_INVERT_A_7 (1<<7) | |
893 | #define OASTARTTRIG6_INVERT_A_8 (1<<8) | |
894 | #define OASTARTTRIG6_INVERT_A_9 (1<<9) | |
895 | #define OASTARTTRIG6_INVERT_A_10 (1<<10) | |
896 | #define OASTARTTRIG6_INVERT_A_11 (1<<11) | |
897 | #define OASTARTTRIG6_INVERT_A_12 (1<<12) | |
898 | #define OASTARTTRIG6_INVERT_A_13 (1<<13) | |
899 | #define OASTARTTRIG6_INVERT_A_14 (1<<14) | |
900 | #define OASTARTTRIG6_INVERT_A_15 (1<<15) | |
901 | #define OASTARTTRIG6_INVERT_B_0 (1<<16) | |
902 | #define OASTARTTRIG6_INVERT_B_1 (1<<17) | |
903 | #define OASTARTTRIG6_INVERT_B_2 (1<<18) | |
904 | #define OASTARTTRIG6_INVERT_B_3 (1<<19) | |
905 | #define OASTARTTRIG6_INVERT_C_0 (1<<20) | |
906 | #define OASTARTTRIG6_INVERT_C_1 (1<<21) | |
907 | #define OASTARTTRIG6_INVERT_D_0 (1<<22) | |
908 | #define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23) | |
909 | #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24) | |
910 | #define OASTARTTRIG6_EVENT_SELECT_4 (1<<28) | |
911 | #define OASTARTTRIG6_EVENT_SELECT_5 (1<<29) | |
912 | #define OASTARTTRIG6_EVENT_SELECT_6 (1<<30) | |
913 | #define OASTARTTRIG6_EVENT_SELECT_7 (1<<31) | |
914 | ||
915 | #define OASTARTTRIG7 _MMIO(0x2728) | |
916 | #define OASTARTTRIG7_NOA_SELECT_MASK 0xf | |
917 | #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 | |
918 | #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 | |
919 | #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 | |
920 | #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 | |
921 | #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 | |
922 | #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 | |
923 | #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 | |
924 | #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 | |
925 | ||
926 | #define OASTARTTRIG8 _MMIO(0x272c) | |
927 | #define OASTARTTRIG8_NOA_SELECT_MASK 0xf | |
928 | #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 | |
929 | #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 | |
930 | #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 | |
931 | #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 | |
932 | #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 | |
933 | #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 | |
934 | #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 | |
935 | #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 | |
936 | ||
937 | /* CECX_0 */ | |
938 | #define OACEC_COMPARE_LESS_OR_EQUAL 6 | |
939 | #define OACEC_COMPARE_NOT_EQUAL 5 | |
940 | #define OACEC_COMPARE_LESS_THAN 4 | |
941 | #define OACEC_COMPARE_GREATER_OR_EQUAL 3 | |
942 | #define OACEC_COMPARE_EQUAL 2 | |
943 | #define OACEC_COMPARE_GREATER_THAN 1 | |
944 | #define OACEC_COMPARE_ANY_EQUAL 0 | |
945 | ||
946 | #define OACEC_COMPARE_VALUE_MASK 0xffff | |
947 | #define OACEC_COMPARE_VALUE_SHIFT 3 | |
948 | ||
949 | #define OACEC_SELECT_NOA (0<<19) | |
950 | #define OACEC_SELECT_PREV (1<<19) | |
951 | #define OACEC_SELECT_BOOLEAN (2<<19) | |
952 | ||
953 | /* CECX_1 */ | |
954 | #define OACEC_MASK_MASK 0xffff | |
955 | #define OACEC_CONSIDERATIONS_MASK 0xffff | |
956 | #define OACEC_CONSIDERATIONS_SHIFT 16 | |
957 | ||
958 | #define OACEC0_0 _MMIO(0x2770) | |
959 | #define OACEC0_1 _MMIO(0x2774) | |
960 | #define OACEC1_0 _MMIO(0x2778) | |
961 | #define OACEC1_1 _MMIO(0x277c) | |
962 | #define OACEC2_0 _MMIO(0x2780) | |
963 | #define OACEC2_1 _MMIO(0x2784) | |
964 | #define OACEC3_0 _MMIO(0x2788) | |
965 | #define OACEC3_1 _MMIO(0x278c) | |
966 | #define OACEC4_0 _MMIO(0x2790) | |
967 | #define OACEC4_1 _MMIO(0x2794) | |
968 | #define OACEC5_0 _MMIO(0x2798) | |
969 | #define OACEC5_1 _MMIO(0x279c) | |
970 | #define OACEC6_0 _MMIO(0x27a0) | |
971 | #define OACEC6_1 _MMIO(0x27a4) | |
972 | #define OACEC7_0 _MMIO(0x27a8) | |
973 | #define OACEC7_1 _MMIO(0x27ac) | |
974 | ||
180b813c | 975 | |
220375aa BV |
976 | #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 |
977 | #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 | |
f0f59a00 | 978 | #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) |
220375aa | 979 | |
dc96e9b8 CW |
980 | /* |
981 | * Reset registers | |
982 | */ | |
f0f59a00 | 983 | #define DEBUG_RESET_I830 _MMIO(0x6070) |
dc96e9b8 CW |
984 | #define DEBUG_RESET_FULL (1<<7) |
985 | #define DEBUG_RESET_RENDER (1<<8) | |
986 | #define DEBUG_RESET_DISPLAY (1<<9) | |
987 | ||
57f350b6 | 988 | /* |
5a09ae9f JN |
989 | * IOSF sideband |
990 | */ | |
f0f59a00 | 991 | #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) |
5a09ae9f JN |
992 | #define IOSF_DEVFN_SHIFT 24 |
993 | #define IOSF_OPCODE_SHIFT 16 | |
994 | #define IOSF_PORT_SHIFT 8 | |
995 | #define IOSF_BYTE_ENABLES_SHIFT 4 | |
996 | #define IOSF_BAR_SHIFT 1 | |
997 | #define IOSF_SB_BUSY (1<<0) | |
4688d45f JN |
998 | #define IOSF_PORT_BUNIT 0x03 |
999 | #define IOSF_PORT_PUNIT 0x04 | |
5a09ae9f JN |
1000 | #define IOSF_PORT_NC 0x11 |
1001 | #define IOSF_PORT_DPIO 0x12 | |
e9f882a3 JN |
1002 | #define IOSF_PORT_GPIO_NC 0x13 |
1003 | #define IOSF_PORT_CCK 0x14 | |
4688d45f JN |
1004 | #define IOSF_PORT_DPIO_2 0x1a |
1005 | #define IOSF_PORT_FLISDSI 0x1b | |
dfb19ed2 D |
1006 | #define IOSF_PORT_GPIO_SC 0x48 |
1007 | #define IOSF_PORT_GPIO_SUS 0xa8 | |
4688d45f | 1008 | #define IOSF_PORT_CCU 0xa9 |
7071af97 JN |
1009 | #define CHV_IOSF_PORT_GPIO_N 0x13 |
1010 | #define CHV_IOSF_PORT_GPIO_SE 0x48 | |
1011 | #define CHV_IOSF_PORT_GPIO_E 0xa8 | |
1012 | #define CHV_IOSF_PORT_GPIO_SW 0xb2 | |
f0f59a00 VS |
1013 | #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) |
1014 | #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) | |
5a09ae9f | 1015 | |
30a970c6 JB |
1016 | /* See configdb bunit SB addr map */ |
1017 | #define BUNIT_REG_BISOC 0x11 | |
1018 | ||
30a970c6 | 1019 | #define PUNIT_REG_DSPFREQ 0x36 |
383c5a6a VS |
1020 | #define DSPFREQSTAT_SHIFT_CHV 24 |
1021 | #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) | |
1022 | #define DSPFREQGUAR_SHIFT_CHV 8 | |
1023 | #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) | |
30a970c6 JB |
1024 | #define DSPFREQSTAT_SHIFT 30 |
1025 | #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) | |
1026 | #define DSPFREQGUAR_SHIFT 14 | |
1027 | #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) | |
cfb41411 VS |
1028 | #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ |
1029 | #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ | |
1030 | #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ | |
26972b0a VS |
1031 | #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) |
1032 | #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) | |
1033 | #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) | |
1034 | #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) | |
1035 | #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) | |
1036 | #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) | |
1037 | #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) | |
1038 | #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) | |
1039 | #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) | |
1040 | #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) | |
1041 | #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) | |
1042 | #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) | |
a30180a5 ID |
1043 | |
1044 | /* See the PUNIT HAS v0.8 for the below bits */ | |
1045 | enum punit_power_well { | |
cd02ac52 | 1046 | /* These numbers are fixed and must match the position of the pw bits */ |
a30180a5 ID |
1047 | PUNIT_POWER_WELL_RENDER = 0, |
1048 | PUNIT_POWER_WELL_MEDIA = 1, | |
1049 | PUNIT_POWER_WELL_DISP2D = 3, | |
1050 | PUNIT_POWER_WELL_DPIO_CMN_BC = 5, | |
1051 | PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, | |
1052 | PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, | |
1053 | PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, | |
1054 | PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, | |
1055 | PUNIT_POWER_WELL_DPIO_RX0 = 10, | |
1056 | PUNIT_POWER_WELL_DPIO_RX1 = 11, | |
5d6f7ea7 | 1057 | PUNIT_POWER_WELL_DPIO_CMN_D = 12, |
a30180a5 | 1058 | |
cd02ac52 | 1059 | /* Not actual bit groups. Used as IDs for lookup_power_well() */ |
56fcfd63 | 1060 | PUNIT_POWER_WELL_ALWAYS_ON, |
a30180a5 ID |
1061 | }; |
1062 | ||
94dd5138 | 1063 | enum skl_disp_power_wells { |
cd02ac52 | 1064 | /* These numbers are fixed and must match the position of the pw bits */ |
94dd5138 S |
1065 | SKL_DISP_PW_MISC_IO, |
1066 | SKL_DISP_PW_DDI_A_E, | |
0d03926d | 1067 | GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, |
94dd5138 S |
1068 | SKL_DISP_PW_DDI_B, |
1069 | SKL_DISP_PW_DDI_C, | |
1070 | SKL_DISP_PW_DDI_D, | |
0d03926d ACO |
1071 | |
1072 | GLK_DISP_PW_AUX_A = 8, | |
1073 | GLK_DISP_PW_AUX_B, | |
1074 | GLK_DISP_PW_AUX_C, | |
1075 | ||
94dd5138 S |
1076 | SKL_DISP_PW_1 = 14, |
1077 | SKL_DISP_PW_2, | |
56fcfd63 | 1078 | |
cd02ac52 | 1079 | /* Not actual bit groups. Used as IDs for lookup_power_well() */ |
56fcfd63 | 1080 | SKL_DISP_PW_ALWAYS_ON, |
9f836f90 | 1081 | SKL_DISP_PW_DC_OFF, |
9c8d0b8e ID |
1082 | |
1083 | BXT_DPIO_CMN_A, | |
1084 | BXT_DPIO_CMN_BC, | |
0a116ce8 | 1085 | GLK_DPIO_CMN_C, |
94dd5138 S |
1086 | }; |
1087 | ||
1088 | #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2)) | |
1089 | #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1)) | |
1090 | ||
02f4c9e0 CML |
1091 | #define PUNIT_REG_PWRGT_CTRL 0x60 |
1092 | #define PUNIT_REG_PWRGT_STATUS 0x61 | |
a30180a5 ID |
1093 | #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) |
1094 | #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) | |
1095 | #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) | |
1096 | #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) | |
1097 | #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) | |
02f4c9e0 | 1098 | |
5a09ae9f JN |
1099 | #define PUNIT_REG_GPU_LFM 0xd3 |
1100 | #define PUNIT_REG_GPU_FREQ_REQ 0xd4 | |
1101 | #define PUNIT_REG_GPU_FREQ_STS 0xd8 | |
c8e9627d | 1102 | #define GPLLENABLE (1<<4) |
e8474409 | 1103 | #define GENFREQSTATUS (1<<0) |
5a09ae9f | 1104 | #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc |
31685c25 | 1105 | #define PUNIT_REG_CZ_TIMESTAMP 0xce |
5a09ae9f JN |
1106 | |
1107 | #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ | |
1108 | #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ | |
1109 | ||
095acd5f D |
1110 | #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 |
1111 | #define FB_GFX_FREQ_FUSE_MASK 0xff | |
1112 | #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 | |
1113 | #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 | |
1114 | #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 | |
1115 | ||
1116 | #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 | |
1117 | #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 | |
1118 | ||
fc1ac8de VS |
1119 | #define PUNIT_REG_DDR_SETUP2 0x139 |
1120 | #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) | |
1121 | #define FORCE_DDR_LOW_FREQ (1 << 1) | |
1122 | #define FORCE_DDR_HIGH_FREQ (1 << 0) | |
1123 | ||
2b6b3a09 D |
1124 | #define PUNIT_GPU_STATUS_REG 0xdb |
1125 | #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 | |
1126 | #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff | |
1127 | #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 | |
1128 | #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff | |
1129 | ||
1130 | #define PUNIT_GPU_DUTYCYCLE_REG 0xdf | |
1131 | #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 | |
1132 | #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff | |
1133 | ||
5a09ae9f JN |
1134 | #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c |
1135 | #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 | |
1136 | #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 | |
1137 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 | |
1138 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 | |
1139 | #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 | |
1140 | #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 | |
1141 | #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 | |
1142 | #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 | |
1143 | #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 | |
1144 | ||
3ef62342 D |
1145 | #define VLV_TURBO_SOC_OVERRIDE 0x04 |
1146 | #define VLV_OVERRIDE_EN 1 | |
1147 | #define VLV_SOC_TDP_EN (1 << 1) | |
1148 | #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) | |
1149 | #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) | |
1150 | ||
be4fc046 | 1151 | /* vlv2 north clock has */ |
24eb2d59 CML |
1152 | #define CCK_FUSE_REG 0x8 |
1153 | #define CCK_FUSE_HPLL_FREQ_MASK 0x3 | |
be4fc046 | 1154 | #define CCK_REG_DSI_PLL_FUSE 0x44 |
1155 | #define CCK_REG_DSI_PLL_CONTROL 0x48 | |
1156 | #define DSI_PLL_VCO_EN (1 << 31) | |
1157 | #define DSI_PLL_LDO_GATE (1 << 30) | |
1158 | #define DSI_PLL_P1_POST_DIV_SHIFT 17 | |
1159 | #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) | |
1160 | #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) | |
1161 | #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) | |
1162 | #define DSI_PLL_MUX_MASK (3 << 9) | |
1163 | #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) | |
1164 | #define DSI_PLL_MUX_DSI0_CCK (1 << 10) | |
1165 | #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) | |
1166 | #define DSI_PLL_MUX_DSI1_CCK (1 << 9) | |
1167 | #define DSI_PLL_CLK_GATE_MASK (0xf << 5) | |
1168 | #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) | |
1169 | #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) | |
1170 | #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) | |
1171 | #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) | |
1172 | #define DSI_PLL_LOCK (1 << 0) | |
1173 | #define CCK_REG_DSI_PLL_DIVIDER 0x4c | |
1174 | #define DSI_PLL_LFSR (1 << 31) | |
1175 | #define DSI_PLL_FRACTION_EN (1 << 30) | |
1176 | #define DSI_PLL_FRAC_COUNTER_SHIFT 27 | |
1177 | #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) | |
1178 | #define DSI_PLL_USYNC_CNT_SHIFT 18 | |
1179 | #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) | |
1180 | #define DSI_PLL_N1_DIV_SHIFT 16 | |
1181 | #define DSI_PLL_N1_DIV_MASK (3 << 16) | |
1182 | #define DSI_PLL_M1_DIV_SHIFT 0 | |
1183 | #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) | |
bfa7df01 | 1184 | #define CCK_CZ_CLOCK_CONTROL 0x62 |
c30fec65 | 1185 | #define CCK_GPLL_CLOCK_CONTROL 0x67 |
30a970c6 | 1186 | #define CCK_DISPLAY_CLOCK_CONTROL 0x6b |
35d38d1f | 1187 | #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c |
87d5d259 VK |
1188 | #define CCK_TRUNK_FORCE_ON (1 << 17) |
1189 | #define CCK_TRUNK_FORCE_OFF (1 << 16) | |
1190 | #define CCK_FREQUENCY_STATUS (0x1f << 8) | |
1191 | #define CCK_FREQUENCY_STATUS_SHIFT 8 | |
1192 | #define CCK_FREQUENCY_VALUES (0x1f << 0) | |
be4fc046 | 1193 | |
f38861b8 | 1194 | /* DPIO registers */ |
5a09ae9f | 1195 | #define DPIO_DEVFN 0 |
5a09ae9f | 1196 | |
f0f59a00 | 1197 | #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) |
57f350b6 JB |
1198 | #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ |
1199 | #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ | |
1200 | #define DPIO_SFR_BYPASS (1<<1) | |
40e9cf64 | 1201 | #define DPIO_CMNRST (1<<0) |
57f350b6 | 1202 | |
e4607fcf CML |
1203 | #define DPIO_PHY(pipe) ((pipe) >> 1) |
1204 | #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) | |
1205 | ||
598fac6b DV |
1206 | /* |
1207 | * Per pipe/PLL DPIO regs | |
1208 | */ | |
ab3c759a | 1209 | #define _VLV_PLL_DW3_CH0 0x800c |
57f350b6 | 1210 | #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ |
598fac6b DV |
1211 | #define DPIO_POST_DIV_DAC 0 |
1212 | #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ | |
1213 | #define DPIO_POST_DIV_LVDS1 2 | |
1214 | #define DPIO_POST_DIV_LVDS2 3 | |
57f350b6 JB |
1215 | #define DPIO_K_SHIFT (24) /* 4 bits */ |
1216 | #define DPIO_P1_SHIFT (21) /* 3 bits */ | |
1217 | #define DPIO_P2_SHIFT (16) /* 5 bits */ | |
1218 | #define DPIO_N_SHIFT (12) /* 4 bits */ | |
1219 | #define DPIO_ENABLE_CALIBRATION (1<<11) | |
1220 | #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ | |
1221 | #define DPIO_M2DIV_MASK 0xff | |
ab3c759a CML |
1222 | #define _VLV_PLL_DW3_CH1 0x802c |
1223 | #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) | |
57f350b6 | 1224 | |
ab3c759a | 1225 | #define _VLV_PLL_DW5_CH0 0x8014 |
57f350b6 JB |
1226 | #define DPIO_REFSEL_OVERRIDE 27 |
1227 | #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ | |
1228 | #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ | |
1229 | #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ | |
b56747aa | 1230 | #define DPIO_PLL_REFCLK_SEL_MASK 3 |
57f350b6 JB |
1231 | #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ |
1232 | #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ | |
ab3c759a CML |
1233 | #define _VLV_PLL_DW5_CH1 0x8034 |
1234 | #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) | |
57f350b6 | 1235 | |
ab3c759a CML |
1236 | #define _VLV_PLL_DW7_CH0 0x801c |
1237 | #define _VLV_PLL_DW7_CH1 0x803c | |
1238 | #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) | |
57f350b6 | 1239 | |
ab3c759a CML |
1240 | #define _VLV_PLL_DW8_CH0 0x8040 |
1241 | #define _VLV_PLL_DW8_CH1 0x8060 | |
1242 | #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) | |
598fac6b | 1243 | |
ab3c759a CML |
1244 | #define VLV_PLL_DW9_BCAST 0xc044 |
1245 | #define _VLV_PLL_DW9_CH0 0x8044 | |
1246 | #define _VLV_PLL_DW9_CH1 0x8064 | |
1247 | #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) | |
598fac6b | 1248 | |
ab3c759a CML |
1249 | #define _VLV_PLL_DW10_CH0 0x8048 |
1250 | #define _VLV_PLL_DW10_CH1 0x8068 | |
1251 | #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) | |
598fac6b | 1252 | |
ab3c759a CML |
1253 | #define _VLV_PLL_DW11_CH0 0x804c |
1254 | #define _VLV_PLL_DW11_CH1 0x806c | |
1255 | #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) | |
57f350b6 | 1256 | |
ab3c759a CML |
1257 | /* Spec for ref block start counts at DW10 */ |
1258 | #define VLV_REF_DW13 0x80ac | |
598fac6b | 1259 | |
ab3c759a | 1260 | #define VLV_CMN_DW0 0x8100 |
dc96e9b8 | 1261 | |
598fac6b DV |
1262 | /* |
1263 | * Per DDI channel DPIO regs | |
1264 | */ | |
1265 | ||
ab3c759a CML |
1266 | #define _VLV_PCS_DW0_CH0 0x8200 |
1267 | #define _VLV_PCS_DW0_CH1 0x8400 | |
598fac6b DV |
1268 | #define DPIO_PCS_TX_LANE2_RESET (1<<16) |
1269 | #define DPIO_PCS_TX_LANE1_RESET (1<<7) | |
570e2a74 VS |
1270 | #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4) |
1271 | #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3) | |
ab3c759a | 1272 | #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) |
598fac6b | 1273 | |
97fd4d5c VS |
1274 | #define _VLV_PCS01_DW0_CH0 0x200 |
1275 | #define _VLV_PCS23_DW0_CH0 0x400 | |
1276 | #define _VLV_PCS01_DW0_CH1 0x2600 | |
1277 | #define _VLV_PCS23_DW0_CH1 0x2800 | |
1278 | #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) | |
1279 | #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) | |
1280 | ||
ab3c759a CML |
1281 | #define _VLV_PCS_DW1_CH0 0x8204 |
1282 | #define _VLV_PCS_DW1_CH1 0x8404 | |
d2152b25 | 1283 | #define CHV_PCS_REQ_SOFTRESET_EN (1<<23) |
598fac6b DV |
1284 | #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) |
1285 | #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) | |
1286 | #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) | |
1287 | #define DPIO_PCS_CLK_SOFT_RESET (1<<5) | |
ab3c759a CML |
1288 | #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) |
1289 | ||
97fd4d5c VS |
1290 | #define _VLV_PCS01_DW1_CH0 0x204 |
1291 | #define _VLV_PCS23_DW1_CH0 0x404 | |
1292 | #define _VLV_PCS01_DW1_CH1 0x2604 | |
1293 | #define _VLV_PCS23_DW1_CH1 0x2804 | |
1294 | #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) | |
1295 | #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) | |
1296 | ||
ab3c759a CML |
1297 | #define _VLV_PCS_DW8_CH0 0x8220 |
1298 | #define _VLV_PCS_DW8_CH1 0x8420 | |
9197c88b VS |
1299 | #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) |
1300 | #define CHV_PCS_USEDCLKCHANNEL (1 << 21) | |
ab3c759a CML |
1301 | #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) |
1302 | ||
1303 | #define _VLV_PCS01_DW8_CH0 0x0220 | |
1304 | #define _VLV_PCS23_DW8_CH0 0x0420 | |
1305 | #define _VLV_PCS01_DW8_CH1 0x2620 | |
1306 | #define _VLV_PCS23_DW8_CH1 0x2820 | |
1307 | #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) | |
1308 | #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) | |
1309 | ||
1310 | #define _VLV_PCS_DW9_CH0 0x8224 | |
1311 | #define _VLV_PCS_DW9_CH1 0x8424 | |
a02ef3c7 VS |
1312 | #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13) |
1313 | #define DPIO_PCS_TX2MARGIN_000 (0<<13) | |
1314 | #define DPIO_PCS_TX2MARGIN_101 (1<<13) | |
1315 | #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10) | |
1316 | #define DPIO_PCS_TX1MARGIN_000 (0<<10) | |
1317 | #define DPIO_PCS_TX1MARGIN_101 (1<<10) | |
ab3c759a CML |
1318 | #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) |
1319 | ||
a02ef3c7 VS |
1320 | #define _VLV_PCS01_DW9_CH0 0x224 |
1321 | #define _VLV_PCS23_DW9_CH0 0x424 | |
1322 | #define _VLV_PCS01_DW9_CH1 0x2624 | |
1323 | #define _VLV_PCS23_DW9_CH1 0x2824 | |
1324 | #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) | |
1325 | #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) | |
1326 | ||
9d556c99 CML |
1327 | #define _CHV_PCS_DW10_CH0 0x8228 |
1328 | #define _CHV_PCS_DW10_CH1 0x8428 | |
1329 | #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) | |
1330 | #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) | |
a02ef3c7 VS |
1331 | #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24) |
1332 | #define DPIO_PCS_TX2DEEMP_9P5 (0<<24) | |
1333 | #define DPIO_PCS_TX2DEEMP_6P0 (2<<24) | |
1334 | #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16) | |
1335 | #define DPIO_PCS_TX1DEEMP_9P5 (0<<16) | |
1336 | #define DPIO_PCS_TX1DEEMP_6P0 (2<<16) | |
9d556c99 CML |
1337 | #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) |
1338 | ||
1966e59e VS |
1339 | #define _VLV_PCS01_DW10_CH0 0x0228 |
1340 | #define _VLV_PCS23_DW10_CH0 0x0428 | |
1341 | #define _VLV_PCS01_DW10_CH1 0x2628 | |
1342 | #define _VLV_PCS23_DW10_CH1 0x2828 | |
1343 | #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) | |
1344 | #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) | |
1345 | ||
ab3c759a CML |
1346 | #define _VLV_PCS_DW11_CH0 0x822c |
1347 | #define _VLV_PCS_DW11_CH1 0x842c | |
2e523e98 | 1348 | #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24) |
570e2a74 VS |
1349 | #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3) |
1350 | #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1) | |
1351 | #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0) | |
ab3c759a CML |
1352 | #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) |
1353 | ||
570e2a74 VS |
1354 | #define _VLV_PCS01_DW11_CH0 0x022c |
1355 | #define _VLV_PCS23_DW11_CH0 0x042c | |
1356 | #define _VLV_PCS01_DW11_CH1 0x262c | |
1357 | #define _VLV_PCS23_DW11_CH1 0x282c | |
142d2eca VS |
1358 | #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) |
1359 | #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) | |
570e2a74 | 1360 | |
2e523e98 VS |
1361 | #define _VLV_PCS01_DW12_CH0 0x0230 |
1362 | #define _VLV_PCS23_DW12_CH0 0x0430 | |
1363 | #define _VLV_PCS01_DW12_CH1 0x2630 | |
1364 | #define _VLV_PCS23_DW12_CH1 0x2830 | |
1365 | #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) | |
1366 | #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) | |
1367 | ||
ab3c759a CML |
1368 | #define _VLV_PCS_DW12_CH0 0x8230 |
1369 | #define _VLV_PCS_DW12_CH1 0x8430 | |
2e523e98 VS |
1370 | #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20) |
1371 | #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16) | |
1372 | #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8) | |
1373 | #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6) | |
1374 | #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0) | |
ab3c759a CML |
1375 | #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) |
1376 | ||
1377 | #define _VLV_PCS_DW14_CH0 0x8238 | |
1378 | #define _VLV_PCS_DW14_CH1 0x8438 | |
1379 | #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) | |
1380 | ||
1381 | #define _VLV_PCS_DW23_CH0 0x825c | |
1382 | #define _VLV_PCS_DW23_CH1 0x845c | |
1383 | #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) | |
1384 | ||
1385 | #define _VLV_TX_DW2_CH0 0x8288 | |
1386 | #define _VLV_TX_DW2_CH1 0x8488 | |
1fb44505 VS |
1387 | #define DPIO_SWING_MARGIN000_SHIFT 16 |
1388 | #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) | |
9d556c99 | 1389 | #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 |
ab3c759a CML |
1390 | #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) |
1391 | ||
1392 | #define _VLV_TX_DW3_CH0 0x828c | |
1393 | #define _VLV_TX_DW3_CH1 0x848c | |
9d556c99 CML |
1394 | /* The following bit for CHV phy */ |
1395 | #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) | |
1fb44505 VS |
1396 | #define DPIO_SWING_MARGIN101_SHIFT 16 |
1397 | #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) | |
ab3c759a CML |
1398 | #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) |
1399 | ||
1400 | #define _VLV_TX_DW4_CH0 0x8290 | |
1401 | #define _VLV_TX_DW4_CH1 0x8490 | |
9d556c99 CML |
1402 | #define DPIO_SWING_DEEMPH9P5_SHIFT 24 |
1403 | #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) | |
1fb44505 VS |
1404 | #define DPIO_SWING_DEEMPH6P0_SHIFT 16 |
1405 | #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) | |
ab3c759a CML |
1406 | #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) |
1407 | ||
1408 | #define _VLV_TX3_DW4_CH0 0x690 | |
1409 | #define _VLV_TX3_DW4_CH1 0x2a90 | |
1410 | #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) | |
1411 | ||
1412 | #define _VLV_TX_DW5_CH0 0x8294 | |
1413 | #define _VLV_TX_DW5_CH1 0x8494 | |
598fac6b | 1414 | #define DPIO_TX_OCALINIT_EN (1<<31) |
ab3c759a CML |
1415 | #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) |
1416 | ||
1417 | #define _VLV_TX_DW11_CH0 0x82ac | |
1418 | #define _VLV_TX_DW11_CH1 0x84ac | |
1419 | #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) | |
1420 | ||
1421 | #define _VLV_TX_DW14_CH0 0x82b8 | |
1422 | #define _VLV_TX_DW14_CH1 0x84b8 | |
1423 | #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) | |
b56747aa | 1424 | |
9d556c99 CML |
1425 | /* CHV dpPhy registers */ |
1426 | #define _CHV_PLL_DW0_CH0 0x8000 | |
1427 | #define _CHV_PLL_DW0_CH1 0x8180 | |
1428 | #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) | |
1429 | ||
1430 | #define _CHV_PLL_DW1_CH0 0x8004 | |
1431 | #define _CHV_PLL_DW1_CH1 0x8184 | |
1432 | #define DPIO_CHV_N_DIV_SHIFT 8 | |
1433 | #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) | |
1434 | #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) | |
1435 | ||
1436 | #define _CHV_PLL_DW2_CH0 0x8008 | |
1437 | #define _CHV_PLL_DW2_CH1 0x8188 | |
1438 | #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) | |
1439 | ||
1440 | #define _CHV_PLL_DW3_CH0 0x800c | |
1441 | #define _CHV_PLL_DW3_CH1 0x818c | |
1442 | #define DPIO_CHV_FRAC_DIV_EN (1 << 16) | |
1443 | #define DPIO_CHV_FIRST_MOD (0 << 8) | |
1444 | #define DPIO_CHV_SECOND_MOD (1 << 8) | |
1445 | #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 | |
a945ce7e | 1446 | #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) |
9d556c99 CML |
1447 | #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) |
1448 | ||
1449 | #define _CHV_PLL_DW6_CH0 0x8018 | |
1450 | #define _CHV_PLL_DW6_CH1 0x8198 | |
1451 | #define DPIO_CHV_GAIN_CTRL_SHIFT 16 | |
1452 | #define DPIO_CHV_INT_COEFF_SHIFT 8 | |
1453 | #define DPIO_CHV_PROP_COEFF_SHIFT 0 | |
1454 | #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) | |
1455 | ||
d3eee4ba VP |
1456 | #define _CHV_PLL_DW8_CH0 0x8020 |
1457 | #define _CHV_PLL_DW8_CH1 0x81A0 | |
9cbe40c1 VP |
1458 | #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 |
1459 | #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) | |
d3eee4ba VP |
1460 | #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) |
1461 | ||
1462 | #define _CHV_PLL_DW9_CH0 0x8024 | |
1463 | #define _CHV_PLL_DW9_CH1 0x81A4 | |
1464 | #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ | |
de3a0fde | 1465 | #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) |
d3eee4ba VP |
1466 | #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ |
1467 | #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) | |
1468 | ||
6669e39f VS |
1469 | #define _CHV_CMN_DW0_CH0 0x8100 |
1470 | #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 | |
1471 | #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 | |
1472 | #define DPIO_ALLDL_POWERDOWN (1 << 1) | |
1473 | #define DPIO_ANYDL_POWERDOWN (1 << 0) | |
1474 | ||
b9e5ac3c VS |
1475 | #define _CHV_CMN_DW5_CH0 0x8114 |
1476 | #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) | |
1477 | #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) | |
1478 | #define CHV_BUFRIGHTENA1_FORCE (3 << 20) | |
1479 | #define CHV_BUFRIGHTENA1_MASK (3 << 20) | |
1480 | #define CHV_BUFLEFTENA1_DISABLE (0 << 22) | |
1481 | #define CHV_BUFLEFTENA1_NORMAL (1 << 22) | |
1482 | #define CHV_BUFLEFTENA1_FORCE (3 << 22) | |
1483 | #define CHV_BUFLEFTENA1_MASK (3 << 22) | |
1484 | ||
9d556c99 CML |
1485 | #define _CHV_CMN_DW13_CH0 0x8134 |
1486 | #define _CHV_CMN_DW0_CH1 0x8080 | |
1487 | #define DPIO_CHV_S1_DIV_SHIFT 21 | |
1488 | #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ | |
1489 | #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ | |
1490 | #define DPIO_CHV_K_DIV_SHIFT 4 | |
1491 | #define DPIO_PLL_FREQLOCK (1 << 1) | |
1492 | #define DPIO_PLL_LOCK (1 << 0) | |
1493 | #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) | |
1494 | ||
1495 | #define _CHV_CMN_DW14_CH0 0x8138 | |
1496 | #define _CHV_CMN_DW1_CH1 0x8084 | |
1497 | #define DPIO_AFC_RECAL (1 << 14) | |
1498 | #define DPIO_DCLKP_EN (1 << 13) | |
b9e5ac3c VS |
1499 | #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ |
1500 | #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ | |
1501 | #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ | |
1502 | #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ | |
1503 | #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ | |
1504 | #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ | |
1505 | #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ | |
1506 | #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ | |
9d556c99 CML |
1507 | #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) |
1508 | ||
9197c88b VS |
1509 | #define _CHV_CMN_DW19_CH0 0x814c |
1510 | #define _CHV_CMN_DW6_CH1 0x8098 | |
6669e39f VS |
1511 | #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ |
1512 | #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ | |
e0fce78f | 1513 | #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ |
9197c88b | 1514 | #define CHV_CMN_USEDCLKCHANNEL (1 << 13) |
e0fce78f | 1515 | |
9197c88b VS |
1516 | #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) |
1517 | ||
e0fce78f VS |
1518 | #define CHV_CMN_DW28 0x8170 |
1519 | #define DPIO_CL1POWERDOWNEN (1 << 23) | |
1520 | #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) | |
ee279218 VS |
1521 | #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) |
1522 | #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) | |
1523 | #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) | |
1524 | #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) | |
e0fce78f | 1525 | |
9d556c99 | 1526 | #define CHV_CMN_DW30 0x8178 |
3e288786 | 1527 | #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) |
9d556c99 CML |
1528 | #define DPIO_LRC_BYPASS (1 << 3) |
1529 | ||
1530 | #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ | |
1531 | (lane) * 0x200 + (offset)) | |
1532 | ||
f72df8db VS |
1533 | #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) |
1534 | #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) | |
1535 | #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) | |
1536 | #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) | |
1537 | #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) | |
1538 | #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) | |
1539 | #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) | |
1540 | #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) | |
1541 | #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) | |
1542 | #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) | |
1543 | #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) | |
9d556c99 CML |
1544 | #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) |
1545 | #define DPIO_FRC_LATENCY_SHFIT 8 | |
1546 | #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) | |
1547 | #define DPIO_UPAR_SHIFT 30 | |
5c6706e5 VK |
1548 | |
1549 | /* BXT PHY registers */ | |
ed37892e ACO |
1550 | #define _BXT_PHY0_BASE 0x6C000 |
1551 | #define _BXT_PHY1_BASE 0x162000 | |
0a116ce8 ACO |
1552 | #define _BXT_PHY2_BASE 0x163000 |
1553 | #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ | |
1554 | _BXT_PHY1_BASE, \ | |
1555 | _BXT_PHY2_BASE) | |
ed37892e ACO |
1556 | |
1557 | #define _BXT_PHY(phy, reg) \ | |
1558 | _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) | |
1559 | ||
1560 | #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ | |
1561 | (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ | |
1562 | (reg_ch1) - _BXT_PHY0_BASE)) | |
1563 | #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ | |
1564 | _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) | |
5c6706e5 | 1565 | |
f0f59a00 | 1566 | #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) |
1881a423 | 1567 | #define MIPIO_RST_CTRL (1 << 2) |
5c6706e5 | 1568 | |
e93da0a0 ID |
1569 | #define _BXT_PHY_CTL_DDI_A 0x64C00 |
1570 | #define _BXT_PHY_CTL_DDI_B 0x64C10 | |
1571 | #define _BXT_PHY_CTL_DDI_C 0x64C20 | |
1572 | #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) | |
1573 | #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) | |
1574 | #define BXT_PHY_LANE_ENABLED (1 << 8) | |
1575 | #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ | |
1576 | _BXT_PHY_CTL_DDI_B) | |
1577 | ||
5c6706e5 VK |
1578 | #define _PHY_CTL_FAMILY_EDP 0x64C80 |
1579 | #define _PHY_CTL_FAMILY_DDI 0x64C90 | |
0a116ce8 | 1580 | #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 |
5c6706e5 | 1581 | #define COMMON_RESET_DIS (1 << 31) |
0a116ce8 ACO |
1582 | #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ |
1583 | _PHY_CTL_FAMILY_EDP, \ | |
1584 | _PHY_CTL_FAMILY_DDI_C) | |
5c6706e5 | 1585 | |
dfb82408 S |
1586 | /* BXT PHY PLL registers */ |
1587 | #define _PORT_PLL_A 0x46074 | |
1588 | #define _PORT_PLL_B 0x46078 | |
1589 | #define _PORT_PLL_C 0x4607c | |
1590 | #define PORT_PLL_ENABLE (1 << 31) | |
1591 | #define PORT_PLL_LOCK (1 << 30) | |
1592 | #define PORT_PLL_REF_SEL (1 << 27) | |
f7044dd9 MC |
1593 | #define PORT_PLL_POWER_ENABLE (1 << 26) |
1594 | #define PORT_PLL_POWER_STATE (1 << 25) | |
f0f59a00 | 1595 | #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) |
dfb82408 S |
1596 | |
1597 | #define _PORT_PLL_EBB_0_A 0x162034 | |
1598 | #define _PORT_PLL_EBB_0_B 0x6C034 | |
1599 | #define _PORT_PLL_EBB_0_C 0x6C340 | |
aa610dcb ID |
1600 | #define PORT_PLL_P1_SHIFT 13 |
1601 | #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) | |
1602 | #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) | |
1603 | #define PORT_PLL_P2_SHIFT 8 | |
1604 | #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) | |
1605 | #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) | |
ed37892e ACO |
1606 | #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1607 | _PORT_PLL_EBB_0_B, \ | |
1608 | _PORT_PLL_EBB_0_C) | |
dfb82408 S |
1609 | |
1610 | #define _PORT_PLL_EBB_4_A 0x162038 | |
1611 | #define _PORT_PLL_EBB_4_B 0x6C038 | |
1612 | #define _PORT_PLL_EBB_4_C 0x6C344 | |
1613 | #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) | |
1614 | #define PORT_PLL_RECALIBRATE (1 << 14) | |
ed37892e ACO |
1615 | #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1616 | _PORT_PLL_EBB_4_B, \ | |
1617 | _PORT_PLL_EBB_4_C) | |
dfb82408 S |
1618 | |
1619 | #define _PORT_PLL_0_A 0x162100 | |
1620 | #define _PORT_PLL_0_B 0x6C100 | |
1621 | #define _PORT_PLL_0_C 0x6C380 | |
1622 | /* PORT_PLL_0_A */ | |
1623 | #define PORT_PLL_M2_MASK 0xFF | |
1624 | /* PORT_PLL_1_A */ | |
aa610dcb ID |
1625 | #define PORT_PLL_N_SHIFT 8 |
1626 | #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) | |
1627 | #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) | |
dfb82408 S |
1628 | /* PORT_PLL_2_A */ |
1629 | #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF | |
1630 | /* PORT_PLL_3_A */ | |
1631 | #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) | |
1632 | /* PORT_PLL_6_A */ | |
1633 | #define PORT_PLL_PROP_COEFF_MASK 0xF | |
1634 | #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) | |
1635 | #define PORT_PLL_INT_COEFF(x) ((x) << 8) | |
1636 | #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) | |
1637 | #define PORT_PLL_GAIN_CTL(x) ((x) << 16) | |
1638 | /* PORT_PLL_8_A */ | |
1639 | #define PORT_PLL_TARGET_CNT_MASK 0x3FF | |
b6dc71f3 | 1640 | /* PORT_PLL_9_A */ |
05712c15 ID |
1641 | #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 |
1642 | #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) | |
b6dc71f3 VK |
1643 | /* PORT_PLL_10_A */ |
1644 | #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27) | |
e6292556 | 1645 | #define PORT_PLL_DCO_AMP_DEFAULT 15 |
b6dc71f3 | 1646 | #define PORT_PLL_DCO_AMP_MASK 0x3c00 |
68d97538 | 1647 | #define PORT_PLL_DCO_AMP(x) ((x)<<10) |
ed37892e ACO |
1648 | #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ |
1649 | _PORT_PLL_0_B, \ | |
1650 | _PORT_PLL_0_C) | |
1651 | #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ | |
1652 | (idx) * 4) | |
dfb82408 | 1653 | |
5c6706e5 VK |
1654 | /* BXT PHY common lane registers */ |
1655 | #define _PORT_CL1CM_DW0_A 0x162000 | |
1656 | #define _PORT_CL1CM_DW0_BC 0x6C000 | |
1657 | #define PHY_POWER_GOOD (1 << 16) | |
b61e7996 | 1658 | #define PHY_RESERVED (1 << 7) |
ed37892e | 1659 | #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) |
5c6706e5 VK |
1660 | |
1661 | #define _PORT_CL1CM_DW9_A 0x162024 | |
1662 | #define _PORT_CL1CM_DW9_BC 0x6C024 | |
1663 | #define IREF0RC_OFFSET_SHIFT 8 | |
1664 | #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) | |
ed37892e | 1665 | #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) |
5c6706e5 VK |
1666 | |
1667 | #define _PORT_CL1CM_DW10_A 0x162028 | |
1668 | #define _PORT_CL1CM_DW10_BC 0x6C028 | |
1669 | #define IREF1RC_OFFSET_SHIFT 8 | |
1670 | #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) | |
ed37892e | 1671 | #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) |
5c6706e5 VK |
1672 | |
1673 | #define _PORT_CL1CM_DW28_A 0x162070 | |
1674 | #define _PORT_CL1CM_DW28_BC 0x6C070 | |
1675 | #define OCL1_POWER_DOWN_EN (1 << 23) | |
1676 | #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) | |
1677 | #define SUS_CLK_CONFIG 0x3 | |
ed37892e | 1678 | #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) |
5c6706e5 VK |
1679 | |
1680 | #define _PORT_CL1CM_DW30_A 0x162078 | |
1681 | #define _PORT_CL1CM_DW30_BC 0x6C078 | |
1682 | #define OCL2_LDOFUSE_PWR_DIS (1 << 6) | |
ed37892e | 1683 | #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) |
5c6706e5 | 1684 | |
842d4166 ACO |
1685 | /* The spec defines this only for BXT PHY0, but lets assume that this |
1686 | * would exist for PHY1 too if it had a second channel. | |
1687 | */ | |
1688 | #define _PORT_CL2CM_DW6_A 0x162358 | |
1689 | #define _PORT_CL2CM_DW6_BC 0x6C358 | |
ed37892e | 1690 | #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) |
5c6706e5 VK |
1691 | #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) |
1692 | ||
1693 | /* BXT PHY Ref registers */ | |
1694 | #define _PORT_REF_DW3_A 0x16218C | |
1695 | #define _PORT_REF_DW3_BC 0x6C18C | |
1696 | #define GRC_DONE (1 << 22) | |
ed37892e | 1697 | #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) |
5c6706e5 VK |
1698 | |
1699 | #define _PORT_REF_DW6_A 0x162198 | |
1700 | #define _PORT_REF_DW6_BC 0x6C198 | |
d1e082ff ID |
1701 | #define GRC_CODE_SHIFT 24 |
1702 | #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) | |
5c6706e5 | 1703 | #define GRC_CODE_FAST_SHIFT 16 |
d1e082ff | 1704 | #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) |
5c6706e5 VK |
1705 | #define GRC_CODE_SLOW_SHIFT 8 |
1706 | #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) | |
1707 | #define GRC_CODE_NOM_MASK 0xFF | |
ed37892e | 1708 | #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) |
5c6706e5 VK |
1709 | |
1710 | #define _PORT_REF_DW8_A 0x1621A0 | |
1711 | #define _PORT_REF_DW8_BC 0x6C1A0 | |
1712 | #define GRC_DIS (1 << 15) | |
1713 | #define GRC_RDY_OVRD (1 << 1) | |
ed37892e | 1714 | #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) |
5c6706e5 | 1715 | |
dfb82408 | 1716 | /* BXT PHY PCS registers */ |
96fb9f9b VK |
1717 | #define _PORT_PCS_DW10_LN01_A 0x162428 |
1718 | #define _PORT_PCS_DW10_LN01_B 0x6C428 | |
1719 | #define _PORT_PCS_DW10_LN01_C 0x6C828 | |
1720 | #define _PORT_PCS_DW10_GRP_A 0x162C28 | |
1721 | #define _PORT_PCS_DW10_GRP_B 0x6CC28 | |
1722 | #define _PORT_PCS_DW10_GRP_C 0x6CE28 | |
ed37892e ACO |
1723 | #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1724 | _PORT_PCS_DW10_LN01_B, \ | |
1725 | _PORT_PCS_DW10_LN01_C) | |
1726 | #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1727 | _PORT_PCS_DW10_GRP_B, \ | |
1728 | _PORT_PCS_DW10_GRP_C) | |
1729 | ||
96fb9f9b VK |
1730 | #define TX2_SWING_CALC_INIT (1 << 31) |
1731 | #define TX1_SWING_CALC_INIT (1 << 30) | |
1732 | ||
dfb82408 S |
1733 | #define _PORT_PCS_DW12_LN01_A 0x162430 |
1734 | #define _PORT_PCS_DW12_LN01_B 0x6C430 | |
1735 | #define _PORT_PCS_DW12_LN01_C 0x6C830 | |
1736 | #define _PORT_PCS_DW12_LN23_A 0x162630 | |
1737 | #define _PORT_PCS_DW12_LN23_B 0x6C630 | |
1738 | #define _PORT_PCS_DW12_LN23_C 0x6CA30 | |
1739 | #define _PORT_PCS_DW12_GRP_A 0x162c30 | |
1740 | #define _PORT_PCS_DW12_GRP_B 0x6CC30 | |
1741 | #define _PORT_PCS_DW12_GRP_C 0x6CE30 | |
1742 | #define LANESTAGGER_STRAP_OVRD (1 << 6) | |
1743 | #define LANE_STAGGER_MASK 0x1F | |
ed37892e ACO |
1744 | #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1745 | _PORT_PCS_DW12_LN01_B, \ | |
1746 | _PORT_PCS_DW12_LN01_C) | |
1747 | #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1748 | _PORT_PCS_DW12_LN23_B, \ | |
1749 | _PORT_PCS_DW12_LN23_C) | |
1750 | #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1751 | _PORT_PCS_DW12_GRP_B, \ | |
1752 | _PORT_PCS_DW12_GRP_C) | |
dfb82408 | 1753 | |
5c6706e5 VK |
1754 | /* BXT PHY TX registers */ |
1755 | #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ | |
1756 | ((lane) & 1) * 0x80) | |
1757 | ||
96fb9f9b VK |
1758 | #define _PORT_TX_DW2_LN0_A 0x162508 |
1759 | #define _PORT_TX_DW2_LN0_B 0x6C508 | |
1760 | #define _PORT_TX_DW2_LN0_C 0x6C908 | |
1761 | #define _PORT_TX_DW2_GRP_A 0x162D08 | |
1762 | #define _PORT_TX_DW2_GRP_B 0x6CD08 | |
1763 | #define _PORT_TX_DW2_GRP_C 0x6CF08 | |
ed37892e ACO |
1764 | #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1765 | _PORT_TX_DW2_LN0_B, \ | |
1766 | _PORT_TX_DW2_LN0_C) | |
1767 | #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1768 | _PORT_TX_DW2_GRP_B, \ | |
1769 | _PORT_TX_DW2_GRP_C) | |
96fb9f9b VK |
1770 | #define MARGIN_000_SHIFT 16 |
1771 | #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) | |
1772 | #define UNIQ_TRANS_SCALE_SHIFT 8 | |
1773 | #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) | |
1774 | ||
1775 | #define _PORT_TX_DW3_LN0_A 0x16250C | |
1776 | #define _PORT_TX_DW3_LN0_B 0x6C50C | |
1777 | #define _PORT_TX_DW3_LN0_C 0x6C90C | |
1778 | #define _PORT_TX_DW3_GRP_A 0x162D0C | |
1779 | #define _PORT_TX_DW3_GRP_B 0x6CD0C | |
1780 | #define _PORT_TX_DW3_GRP_C 0x6CF0C | |
ed37892e ACO |
1781 | #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1782 | _PORT_TX_DW3_LN0_B, \ | |
1783 | _PORT_TX_DW3_LN0_C) | |
1784 | #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1785 | _PORT_TX_DW3_GRP_B, \ | |
1786 | _PORT_TX_DW3_GRP_C) | |
9c58a049 SJ |
1787 | #define SCALE_DCOMP_METHOD (1 << 26) |
1788 | #define UNIQUE_TRANGE_EN_METHOD (1 << 27) | |
96fb9f9b VK |
1789 | |
1790 | #define _PORT_TX_DW4_LN0_A 0x162510 | |
1791 | #define _PORT_TX_DW4_LN0_B 0x6C510 | |
1792 | #define _PORT_TX_DW4_LN0_C 0x6C910 | |
1793 | #define _PORT_TX_DW4_GRP_A 0x162D10 | |
1794 | #define _PORT_TX_DW4_GRP_B 0x6CD10 | |
1795 | #define _PORT_TX_DW4_GRP_C 0x6CF10 | |
ed37892e ACO |
1796 | #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
1797 | _PORT_TX_DW4_LN0_B, \ | |
1798 | _PORT_TX_DW4_LN0_C) | |
1799 | #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1800 | _PORT_TX_DW4_GRP_B, \ | |
1801 | _PORT_TX_DW4_GRP_C) | |
96fb9f9b VK |
1802 | #define DEEMPH_SHIFT 24 |
1803 | #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) | |
1804 | ||
51b3ee35 ACO |
1805 | #define _PORT_TX_DW5_LN0_A 0x162514 |
1806 | #define _PORT_TX_DW5_LN0_B 0x6C514 | |
1807 | #define _PORT_TX_DW5_LN0_C 0x6C914 | |
1808 | #define _PORT_TX_DW5_GRP_A 0x162D14 | |
1809 | #define _PORT_TX_DW5_GRP_B 0x6CD14 | |
1810 | #define _PORT_TX_DW5_GRP_C 0x6CF14 | |
1811 | #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1812 | _PORT_TX_DW5_LN0_B, \ | |
1813 | _PORT_TX_DW5_LN0_C) | |
1814 | #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ | |
1815 | _PORT_TX_DW5_GRP_B, \ | |
1816 | _PORT_TX_DW5_GRP_C) | |
1817 | #define DCC_DELAY_RANGE_1 (1 << 9) | |
1818 | #define DCC_DELAY_RANGE_2 (1 << 8) | |
1819 | ||
5c6706e5 VK |
1820 | #define _PORT_TX_DW14_LN0_A 0x162538 |
1821 | #define _PORT_TX_DW14_LN0_B 0x6C538 | |
1822 | #define _PORT_TX_DW14_LN0_C 0x6C938 | |
1823 | #define LATENCY_OPTIM_SHIFT 30 | |
1824 | #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) | |
ed37892e ACO |
1825 | #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ |
1826 | _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ | |
1827 | _PORT_TX_DW14_LN0_C) + \ | |
1828 | _BXT_LANE_OFFSET(lane)) | |
5c6706e5 | 1829 | |
f8896f5d | 1830 | /* UAIMI scratch pad register 1 */ |
f0f59a00 | 1831 | #define UAIMI_SPR1 _MMIO(0x4F074) |
f8896f5d DW |
1832 | /* SKL VccIO mask */ |
1833 | #define SKL_VCCIO_MASK 0x1 | |
1834 | /* SKL balance leg register */ | |
f0f59a00 | 1835 | #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) |
f8896f5d DW |
1836 | /* I_boost values */ |
1837 | #define BALANCE_LEG_SHIFT(port) (8+3*(port)) | |
1838 | #define BALANCE_LEG_MASK(port) (7<<(8+3*(port))) | |
1839 | /* Balance leg disable bits */ | |
1840 | #define BALANCE_LEG_DISABLE_SHIFT 23 | |
a7d8dbc0 | 1841 | #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) |
f8896f5d | 1842 | |
585fb111 | 1843 | /* |
de151cf6 | 1844 | * Fence registers |
eecf613a VS |
1845 | * [0-7] @ 0x2000 gen2,gen3 |
1846 | * [8-15] @ 0x3000 945,g33,pnv | |
1847 | * | |
1848 | * [0-15] @ 0x3000 gen4,gen5 | |
1849 | * | |
1850 | * [0-15] @ 0x100000 gen6,vlv,chv | |
1851 | * [0-31] @ 0x100000 gen7+ | |
585fb111 | 1852 | */ |
f0f59a00 | 1853 | #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) |
de151cf6 JB |
1854 | #define I830_FENCE_START_MASK 0x07f80000 |
1855 | #define I830_FENCE_TILING_Y_SHIFT 12 | |
0f973f27 | 1856 | #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) |
de151cf6 JB |
1857 | #define I830_FENCE_PITCH_SHIFT 4 |
1858 | #define I830_FENCE_REG_VALID (1<<0) | |
c36a2a6d | 1859 | #define I915_FENCE_MAX_PITCH_VAL 4 |
e76a16de | 1860 | #define I830_FENCE_MAX_PITCH_VAL 6 |
8d7773a3 | 1861 | #define I830_FENCE_MAX_SIZE_VAL (1<<8) |
de151cf6 JB |
1862 | |
1863 | #define I915_FENCE_START_MASK 0x0ff00000 | |
0f973f27 | 1864 | #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) |
585fb111 | 1865 | |
f0f59a00 VS |
1866 | #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) |
1867 | #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) | |
de151cf6 JB |
1868 | #define I965_FENCE_PITCH_SHIFT 2 |
1869 | #define I965_FENCE_TILING_Y_SHIFT 1 | |
1870 | #define I965_FENCE_REG_VALID (1<<0) | |
8d7773a3 | 1871 | #define I965_FENCE_MAX_PITCH_VAL 0x0400 |
de151cf6 | 1872 | |
f0f59a00 VS |
1873 | #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) |
1874 | #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) | |
eecf613a | 1875 | #define GEN6_FENCE_PITCH_SHIFT 32 |
3a062478 | 1876 | #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 |
4e901fdc | 1877 | |
2b6b3a09 | 1878 | |
f691e2f4 | 1879 | /* control register for cpu gtt access */ |
f0f59a00 | 1880 | #define TILECTL _MMIO(0x101000) |
f691e2f4 | 1881 | #define TILECTL_SWZCTL (1 << 0) |
e3a29055 | 1882 | #define TILECTL_TLBPF (1 << 1) |
f691e2f4 DV |
1883 | #define TILECTL_TLB_PREFETCH_DIS (1 << 2) |
1884 | #define TILECTL_BACKSNOOP_DIS (1 << 3) | |
1885 | ||
de151cf6 JB |
1886 | /* |
1887 | * Instruction and interrupt control regs | |
1888 | */ | |
f0f59a00 | 1889 | #define PGTBL_CTL _MMIO(0x02020) |
f1e1c212 VS |
1890 | #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ |
1891 | #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ | |
f0f59a00 VS |
1892 | #define PGTBL_ER _MMIO(0x02024) |
1893 | #define PRB0_BASE (0x2030-0x30) | |
1894 | #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ | |
1895 | #define PRB2_BASE (0x2050-0x30) /* gen3 */ | |
1896 | #define SRB0_BASE (0x2100-0x30) /* gen2 */ | |
1897 | #define SRB1_BASE (0x2110-0x30) /* gen2 */ | |
1898 | #define SRB2_BASE (0x2120-0x30) /* 830 */ | |
1899 | #define SRB3_BASE (0x2130-0x30) /* 830 */ | |
333e9fe9 DV |
1900 | #define RENDER_RING_BASE 0x02000 |
1901 | #define BSD_RING_BASE 0x04000 | |
1902 | #define GEN6_BSD_RING_BASE 0x12000 | |
845f74a7 | 1903 | #define GEN8_BSD2_RING_BASE 0x1c000 |
1950de14 | 1904 | #define VEBOX_RING_BASE 0x1a000 |
549f7365 | 1905 | #define BLT_RING_BASE 0x22000 |
f0f59a00 VS |
1906 | #define RING_TAIL(base) _MMIO((base)+0x30) |
1907 | #define RING_HEAD(base) _MMIO((base)+0x34) | |
1908 | #define RING_START(base) _MMIO((base)+0x38) | |
1909 | #define RING_CTL(base) _MMIO((base)+0x3c) | |
62ae14b1 | 1910 | #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ |
f0f59a00 VS |
1911 | #define RING_SYNC_0(base) _MMIO((base)+0x40) |
1912 | #define RING_SYNC_1(base) _MMIO((base)+0x44) | |
1913 | #define RING_SYNC_2(base) _MMIO((base)+0x48) | |
1950de14 BW |
1914 | #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) |
1915 | #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) | |
1916 | #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) | |
1917 | #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) | |
1918 | #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) | |
1919 | #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) | |
1920 | #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) | |
1921 | #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) | |
1922 | #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) | |
1923 | #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) | |
1924 | #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) | |
1925 | #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) | |
f0f59a00 VS |
1926 | #define GEN6_NOSYNC INVALID_MMIO_REG |
1927 | #define RING_PSMI_CTL(base) _MMIO((base)+0x50) | |
1928 | #define RING_MAX_IDLE(base) _MMIO((base)+0x54) | |
1929 | #define RING_HWS_PGA(base) _MMIO((base)+0x80) | |
1930 | #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080) | |
1931 | #define RING_RESET_CTL(base) _MMIO((base)+0xd0) | |
7fd2d269 MK |
1932 | #define RESET_CTL_REQUEST_RESET (1 << 0) |
1933 | #define RESET_CTL_READY_TO_RESET (1 << 1) | |
9e72b46c | 1934 | |
f0f59a00 | 1935 | #define HSW_GTT_CACHE_EN _MMIO(0x4024) |
6d50b065 | 1936 | #define GTT_CACHE_EN_ALL 0xF0007FFF |
f0f59a00 VS |
1937 | #define GEN7_WR_WATERMARK _MMIO(0x4028) |
1938 | #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) | |
1939 | #define ARB_MODE _MMIO(0x4030) | |
f691e2f4 DV |
1940 | #define ARB_MODE_SWIZZLE_SNB (1<<4) |
1941 | #define ARB_MODE_SWIZZLE_IVB (1<<5) | |
f0f59a00 VS |
1942 | #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) |
1943 | #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) | |
9e72b46c | 1944 | /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ |
f0f59a00 | 1945 | #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) |
9e72b46c | 1946 | #define GEN7_LRA_LIMITS_REG_NUM 13 |
f0f59a00 VS |
1947 | #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) |
1948 | #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) | |
9e72b46c | 1949 | |
f0f59a00 | 1950 | #define GAMTARBMODE _MMIO(0x04a08) |
4afe8d33 | 1951 | #define ARB_MODE_BWGTLB_DISABLE (1<<9) |
31a5336e | 1952 | #define ARB_MODE_SWIZZLE_BDW (1<<1) |
f0f59a00 | 1953 | #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) |
5ac9793b | 1954 | #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id) |
828c7908 | 1955 | #define RING_FAULT_GTTSEL_MASK (1<<11) |
68d97538 VS |
1956 | #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) |
1957 | #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) | |
828c7908 | 1958 | #define RING_FAULT_VALID (1<<0) |
f0f59a00 VS |
1959 | #define DONE_REG _MMIO(0x40b0) |
1960 | #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) | |
1961 | #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) | |
1962 | #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) | |
1963 | #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) | |
1964 | #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) | |
1965 | #define RING_ACTHD(base) _MMIO((base)+0x74) | |
1966 | #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c) | |
1967 | #define RING_NOPID(base) _MMIO((base)+0x94) | |
1968 | #define RING_IMR(base) _MMIO((base)+0xa8) | |
1969 | #define RING_HWSTAM(base) _MMIO((base)+0x98) | |
1970 | #define RING_TIMESTAMP(base) _MMIO((base)+0x358) | |
1971 | #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4) | |
585fb111 JB |
1972 | #define TAIL_ADDR 0x001FFFF8 |
1973 | #define HEAD_WRAP_COUNT 0xFFE00000 | |
1974 | #define HEAD_WRAP_ONE 0x00200000 | |
1975 | #define HEAD_ADDR 0x001FFFFC | |
1976 | #define RING_NR_PAGES 0x001FF000 | |
1977 | #define RING_REPORT_MASK 0x00000006 | |
1978 | #define RING_REPORT_64K 0x00000002 | |
1979 | #define RING_REPORT_128K 0x00000004 | |
1980 | #define RING_NO_REPORT 0x00000000 | |
1981 | #define RING_VALID_MASK 0x00000001 | |
1982 | #define RING_VALID 0x00000001 | |
1983 | #define RING_INVALID 0x00000000 | |
4b60e5cb CW |
1984 | #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ |
1985 | #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ | |
1ec14ad3 | 1986 | #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ |
9e72b46c | 1987 | |
33136b06 AS |
1988 | #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4) |
1989 | #define RING_MAX_NONPRIV_SLOTS 12 | |
1990 | ||
f0f59a00 | 1991 | #define GEN7_TLB_RD_ADDR _MMIO(0x4700) |
9e72b46c | 1992 | |
4ba9c1f7 MK |
1993 | #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) |
1994 | #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18) | |
1995 | ||
c0b730d5 MK |
1996 | #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) |
1997 | #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28) | |
1998 | ||
8168bd48 | 1999 | #if 0 |
f0f59a00 VS |
2000 | #define PRB0_TAIL _MMIO(0x2030) |
2001 | #define PRB0_HEAD _MMIO(0x2034) | |
2002 | #define PRB0_START _MMIO(0x2038) | |
2003 | #define PRB0_CTL _MMIO(0x203c) | |
2004 | #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ | |
2005 | #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ | |
2006 | #define PRB1_START _MMIO(0x2048) /* 915+ only */ | |
2007 | #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ | |
8168bd48 | 2008 | #endif |
f0f59a00 VS |
2009 | #define IPEIR_I965 _MMIO(0x2064) |
2010 | #define IPEHR_I965 _MMIO(0x2068) | |
2011 | #define GEN7_SC_INSTDONE _MMIO(0x7100) | |
2012 | #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) | |
2013 | #define GEN7_ROW_INSTDONE _MMIO(0xe164) | |
f9e61372 BW |
2014 | #define GEN8_MCR_SELECTOR _MMIO(0xfdc) |
2015 | #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) | |
2016 | #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) | |
2017 | #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) | |
2018 | #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) | |
f0f59a00 VS |
2019 | #define RING_IPEIR(base) _MMIO((base)+0x64) |
2020 | #define RING_IPEHR(base) _MMIO((base)+0x68) | |
f1d54348 ID |
2021 | /* |
2022 | * On GEN4, only the render ring INSTDONE exists and has a different | |
2023 | * layout than the GEN7+ version. | |
bd93a50e | 2024 | * The GEN2 counterpart of this register is GEN2_INSTDONE. |
f1d54348 | 2025 | */ |
f0f59a00 VS |
2026 | #define RING_INSTDONE(base) _MMIO((base)+0x6c) |
2027 | #define RING_INSTPS(base) _MMIO((base)+0x70) | |
2028 | #define RING_DMA_FADD(base) _MMIO((base)+0x78) | |
2029 | #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */ | |
2030 | #define RING_INSTPM(base) _MMIO((base)+0xc0) | |
2031 | #define RING_MI_MODE(base) _MMIO((base)+0x9c) | |
2032 | #define INSTPS _MMIO(0x2070) /* 965+ only */ | |
2033 | #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ | |
2034 | #define ACTHD_I965 _MMIO(0x2074) | |
2035 | #define HWS_PGA _MMIO(0x2080) | |
585fb111 JB |
2036 | #define HWS_ADDRESS_MASK 0xfffff000 |
2037 | #define HWS_START_ADDRESS_SHIFT 4 | |
f0f59a00 | 2038 | #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ |
97f5ab66 | 2039 | #define PWRCTX_EN (1<<0) |
f0f59a00 VS |
2040 | #define IPEIR _MMIO(0x2088) |
2041 | #define IPEHR _MMIO(0x208c) | |
2042 | #define GEN2_INSTDONE _MMIO(0x2090) | |
2043 | #define NOPID _MMIO(0x2094) | |
2044 | #define HWSTAM _MMIO(0x2098) | |
2045 | #define DMA_FADD_I8XX _MMIO(0x20d0) | |
2046 | #define RING_BBSTATE(base) _MMIO((base)+0x110) | |
35dc3f97 | 2047 | #define RING_BB_PPGTT (1 << 5) |
f0f59a00 VS |
2048 | #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */ |
2049 | #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */ | |
2050 | #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */ | |
2051 | #define RING_BBADDR(base) _MMIO((base)+0x140) | |
2052 | #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */ | |
2053 | #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */ | |
2054 | #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */ | |
2055 | #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */ | |
2056 | #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */ | |
2057 | ||
2058 | #define ERROR_GEN6 _MMIO(0x40a0) | |
2059 | #define GEN7_ERR_INT _MMIO(0x44040) | |
de032bf4 | 2060 | #define ERR_INT_POISON (1<<31) |
8664281b | 2061 | #define ERR_INT_MMIO_UNCLAIMED (1<<13) |
8bf1e9f1 | 2062 | #define ERR_INT_PIPE_CRC_DONE_C (1<<8) |
8664281b | 2063 | #define ERR_INT_FIFO_UNDERRUN_C (1<<6) |
8bf1e9f1 | 2064 | #define ERR_INT_PIPE_CRC_DONE_B (1<<5) |
8664281b | 2065 | #define ERR_INT_FIFO_UNDERRUN_B (1<<3) |
8bf1e9f1 | 2066 | #define ERR_INT_PIPE_CRC_DONE_A (1<<2) |
68d97538 | 2067 | #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3)) |
8664281b | 2068 | #define ERR_INT_FIFO_UNDERRUN_A (1<<0) |
68d97538 | 2069 | #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) |
f406839f | 2070 | |
f0f59a00 VS |
2071 | #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) |
2072 | #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) | |
6c826f34 | 2073 | |
f0f59a00 | 2074 | #define FPGA_DBG _MMIO(0x42300) |
3f1e109a PZ |
2075 | #define FPGA_DBG_RM_NOCLAIM (1<<31) |
2076 | ||
8ac3e1bb MK |
2077 | #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) |
2078 | #define CLAIM_ER_CLR (1 << 31) | |
2079 | #define CLAIM_ER_OVERFLOW (1 << 16) | |
2080 | #define CLAIM_ER_CTR_MASK 0xffff | |
2081 | ||
f0f59a00 | 2082 | #define DERRMR _MMIO(0x44050) |
4e0bbc31 | 2083 | /* Note that HBLANK events are reserved on bdw+ */ |
ffe74d75 CW |
2084 | #define DERRMR_PIPEA_SCANLINE (1<<0) |
2085 | #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) | |
2086 | #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) | |
2087 | #define DERRMR_PIPEA_VBLANK (1<<3) | |
2088 | #define DERRMR_PIPEA_HBLANK (1<<5) | |
2089 | #define DERRMR_PIPEB_SCANLINE (1<<8) | |
2090 | #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) | |
2091 | #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) | |
2092 | #define DERRMR_PIPEB_VBLANK (1<<11) | |
2093 | #define DERRMR_PIPEB_HBLANK (1<<13) | |
2094 | /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ | |
2095 | #define DERRMR_PIPEC_SCANLINE (1<<14) | |
2096 | #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) | |
2097 | #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) | |
2098 | #define DERRMR_PIPEC_VBLANK (1<<21) | |
2099 | #define DERRMR_PIPEC_HBLANK (1<<22) | |
2100 | ||
0f3b6849 | 2101 | |
de6e2eaf EA |
2102 | /* GM45+ chicken bits -- debug workaround bits that may be required |
2103 | * for various sorts of correct behavior. The top 16 bits of each are | |
2104 | * the enables for writing to the corresponding low bit. | |
2105 | */ | |
f0f59a00 | 2106 | #define _3D_CHICKEN _MMIO(0x2084) |
4283908e | 2107 | #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) |
f0f59a00 | 2108 | #define _3D_CHICKEN2 _MMIO(0x208c) |
de6e2eaf EA |
2109 | /* Disables pipelining of read flushes past the SF-WIZ interface. |
2110 | * Required on all Ironlake steppings according to the B-Spec, but the | |
2111 | * particular danger of not doing so is not specified. | |
2112 | */ | |
2113 | # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) | |
f0f59a00 | 2114 | #define _3D_CHICKEN3 _MMIO(0x2090) |
87f8020e | 2115 | #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) |
26b6e44a | 2116 | #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) |
e927ecde VS |
2117 | #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ |
2118 | #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ | |
de6e2eaf | 2119 | |
f0f59a00 | 2120 | #define MI_MODE _MMIO(0x209c) |
71cf39b1 | 2121 | # define VS_TIMER_DISPATCH (1 << 6) |
fc74d8e0 | 2122 | # define MI_FLUSH_ENABLE (1 << 12) |
1c8c38c5 | 2123 | # define ASYNC_FLIP_PERF_DISABLE (1 << 14) |
e9fea574 | 2124 | # define MODE_IDLE (1 << 9) |
9991ae78 | 2125 | # define STOP_RING (1 << 8) |
71cf39b1 | 2126 | |
f0f59a00 VS |
2127 | #define GEN6_GT_MODE _MMIO(0x20d0) |
2128 | #define GEN7_GT_MODE _MMIO(0x7008) | |
8d85d272 VS |
2129 | #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) |
2130 | #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) | |
2131 | #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) | |
2132 | #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) | |
98533251 | 2133 | #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) |
6547fbdb | 2134 | #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) |
68d97538 VS |
2135 | #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) |
2136 | #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) | |
f8f2ac9a | 2137 | |
a8ab5ed5 TG |
2138 | /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ |
2139 | #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) | |
2140 | #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) | |
2141 | ||
b1e429fe TG |
2142 | /* WaClearTdlStateAckDirtyBits */ |
2143 | #define GEN8_STATE_ACK _MMIO(0x20F0) | |
2144 | #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) | |
2145 | #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) | |
2146 | #define GEN9_STATE_ACK_TDL0 (1 << 12) | |
2147 | #define GEN9_STATE_ACK_TDL1 (1 << 13) | |
2148 | #define GEN9_STATE_ACK_TDL2 (1 << 14) | |
2149 | #define GEN9_STATE_ACK_TDL3 (1 << 15) | |
2150 | #define GEN9_SUBSLICE_TDL_ACK_BITS \ | |
2151 | (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ | |
2152 | GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) | |
2153 | ||
f0f59a00 VS |
2154 | #define GFX_MODE _MMIO(0x2520) |
2155 | #define GFX_MODE_GEN7 _MMIO(0x229c) | |
bbdc070a | 2156 | #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c) |
1ec14ad3 | 2157 | #define GFX_RUN_LIST_ENABLE (1<<15) |
4df001d3 | 2158 | #define GFX_INTERRUPT_STEERING (1<<14) |
aa83e30d | 2159 | #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) |
1ec14ad3 CW |
2160 | #define GFX_SURFACE_FAULT_ENABLE (1<<12) |
2161 | #define GFX_REPLAY_MODE (1<<11) | |
2162 | #define GFX_PSMI_GRANULARITY (1<<10) | |
2163 | #define GFX_PPGTT_ENABLE (1<<9) | |
2dba3239 | 2164 | #define GEN8_GFX_PPGTT_48B (1<<7) |
1ec14ad3 | 2165 | |
4df001d3 DG |
2166 | #define GFX_FORWARD_VBLANK_MASK (3<<5) |
2167 | #define GFX_FORWARD_VBLANK_NEVER (0<<5) | |
2168 | #define GFX_FORWARD_VBLANK_ALWAYS (1<<5) | |
2169 | #define GFX_FORWARD_VBLANK_COND (2<<5) | |
2170 | ||
a7e806de | 2171 | #define VLV_DISPLAY_BASE 0x180000 |
b6fdd0f2 | 2172 | #define VLV_MIPI_BASE VLV_DISPLAY_BASE |
c6c794a2 | 2173 | #define BXT_MIPI_BASE 0x60000 |
a7e806de | 2174 | |
f0f59a00 VS |
2175 | #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) |
2176 | #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) | |
2177 | #define SCPD0 _MMIO(0x209c) /* 915+ only */ | |
2178 | #define IER _MMIO(0x20a0) | |
2179 | #define IIR _MMIO(0x20a4) | |
2180 | #define IMR _MMIO(0x20a8) | |
2181 | #define ISR _MMIO(0x20ac) | |
2182 | #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) | |
e4443e45 | 2183 | #define GINT_DIS (1<<22) |
2d809570 | 2184 | #define GCFG_DIS (1<<8) |
f0f59a00 VS |
2185 | #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) |
2186 | #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) | |
2187 | #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) | |
2188 | #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) | |
2189 | #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) | |
2190 | #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) | |
2191 | #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) | |
38807746 D |
2192 | #define VLV_PCBR_ADDR_SHIFT 12 |
2193 | ||
90a72f87 | 2194 | #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ |
f0f59a00 VS |
2195 | #define EIR _MMIO(0x20b0) |
2196 | #define EMR _MMIO(0x20b4) | |
2197 | #define ESR _MMIO(0x20b8) | |
63eeaf38 JB |
2198 | #define GM45_ERROR_PAGE_TABLE (1<<5) |
2199 | #define GM45_ERROR_MEM_PRIV (1<<4) | |
2200 | #define I915_ERROR_PAGE_TABLE (1<<4) | |
2201 | #define GM45_ERROR_CP_PRIV (1<<3) | |
2202 | #define I915_ERROR_MEMORY_REFRESH (1<<1) | |
2203 | #define I915_ERROR_INSTRUCTION (1<<0) | |
f0f59a00 | 2204 | #define INSTPM _MMIO(0x20c0) |
ee980b80 | 2205 | #define INSTPM_SELF_EN (1<<12) /* 915GM only */ |
3299254f | 2206 | #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts |
8692d00e CW |
2207 | will not assert AGPBUSY# and will only |
2208 | be delivered when out of C3. */ | |
84f9f938 | 2209 | #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ |
884020bf CW |
2210 | #define INSTPM_TLB_INVALIDATE (1<<9) |
2211 | #define INSTPM_SYNC_FLUSH (1<<5) | |
f0f59a00 VS |
2212 | #define ACTHD _MMIO(0x20c8) |
2213 | #define MEM_MODE _MMIO(0x20cc) | |
1038392b VS |
2214 | #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ |
2215 | #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ | |
2216 | #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ | |
f0f59a00 VS |
2217 | #define FW_BLC _MMIO(0x20d8) |
2218 | #define FW_BLC2 _MMIO(0x20dc) | |
2219 | #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ | |
ee980b80 LP |
2220 | #define FW_BLC_SELF_EN_MASK (1<<31) |
2221 | #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ | |
2222 | #define FW_BLC_SELF_EN (1<<15) /* 945 only */ | |
7662c8bd SL |
2223 | #define MM_BURST_LENGTH 0x00700000 |
2224 | #define MM_FIFO_WATERMARK 0x0001F000 | |
2225 | #define LM_BURST_LENGTH 0x00000700 | |
2226 | #define LM_FIFO_WATERMARK 0x0000001F | |
f0f59a00 | 2227 | #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ |
45503ded KP |
2228 | |
2229 | /* Make render/texture TLB fetches lower priorty than associated data | |
2230 | * fetches. This is not turned on by default | |
2231 | */ | |
2232 | #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) | |
2233 | ||
2234 | /* Isoch request wait on GTT enable (Display A/B/C streams). | |
2235 | * Make isoch requests stall on the TLB update. May cause | |
2236 | * display underruns (test mode only) | |
2237 | */ | |
2238 | #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) | |
2239 | ||
2240 | /* Block grant count for isoch requests when block count is | |
2241 | * set to a finite value. | |
2242 | */ | |
2243 | #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) | |
2244 | #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ | |
2245 | #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ | |
2246 | #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ | |
2247 | #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ | |
2248 | ||
2249 | /* Enable render writes to complete in C2/C3/C4 power states. | |
2250 | * If this isn't enabled, render writes are prevented in low | |
2251 | * power states. That seems bad to me. | |
2252 | */ | |
2253 | #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) | |
2254 | ||
2255 | /* This acknowledges an async flip immediately instead | |
2256 | * of waiting for 2TLB fetches. | |
2257 | */ | |
2258 | #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) | |
2259 | ||
2260 | /* Enables non-sequential data reads through arbiter | |
2261 | */ | |
0206e353 | 2262 | #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) |
45503ded KP |
2263 | |
2264 | /* Disable FSB snooping of cacheable write cycles from binner/render | |
2265 | * command stream | |
2266 | */ | |
2267 | #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) | |
2268 | ||
2269 | /* Arbiter time slice for non-isoch streams */ | |
2270 | #define MI_ARB_TIME_SLICE_MASK (7 << 5) | |
2271 | #define MI_ARB_TIME_SLICE_1 (0 << 5) | |
2272 | #define MI_ARB_TIME_SLICE_2 (1 << 5) | |
2273 | #define MI_ARB_TIME_SLICE_4 (2 << 5) | |
2274 | #define MI_ARB_TIME_SLICE_6 (3 << 5) | |
2275 | #define MI_ARB_TIME_SLICE_8 (4 << 5) | |
2276 | #define MI_ARB_TIME_SLICE_10 (5 << 5) | |
2277 | #define MI_ARB_TIME_SLICE_14 (6 << 5) | |
2278 | #define MI_ARB_TIME_SLICE_16 (7 << 5) | |
2279 | ||
2280 | /* Low priority grace period page size */ | |
2281 | #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ | |
2282 | #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) | |
2283 | ||
2284 | /* Disable display A/B trickle feed */ | |
2285 | #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) | |
2286 | ||
2287 | /* Set display plane priority */ | |
2288 | #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ | |
2289 | #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ | |
2290 | ||
f0f59a00 | 2291 | #define MI_STATE _MMIO(0x20e4) /* gen2 only */ |
54e472ae VS |
2292 | #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ |
2293 | #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ | |
2294 | ||
f0f59a00 | 2295 | #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ |
4358a374 | 2296 | #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) |
585fb111 JB |
2297 | #define CM0_IZ_OPT_DISABLE (1<<6) |
2298 | #define CM0_ZR_OPT_DISABLE (1<<5) | |
009be664 | 2299 | #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) |
585fb111 JB |
2300 | #define CM0_DEPTH_EVICT_DISABLE (1<<4) |
2301 | #define CM0_COLOR_EVICT_DISABLE (1<<3) | |
2302 | #define CM0_DEPTH_WRITE_DISABLE (1<<1) | |
2303 | #define CM0_RC_OP_FLUSH_DISABLE (1<<0) | |
f0f59a00 VS |
2304 | #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ |
2305 | #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) | |
0f9b91c7 | 2306 | #define GFX_FLSH_CNTL_EN (1<<0) |
f0f59a00 | 2307 | #define ECOSKPD _MMIO(0x21d0) |
1afe3e9d JB |
2308 | #define ECO_GATING_CX_ONLY (1<<3) |
2309 | #define ECO_FLIP_DONE (1<<0) | |
585fb111 | 2310 | |
f0f59a00 | 2311 | #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ |
4e04632e | 2312 | #define RC_OP_FLUSH_ENABLE (1<<0) |
fe27c606 | 2313 | #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) |
f0f59a00 | 2314 | #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ |
5d708680 DL |
2315 | #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) |
2316 | #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) | |
9370cd98 | 2317 | #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1) |
fb046853 | 2318 | |
f0f59a00 | 2319 | #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) |
4efe0708 JB |
2320 | #define GEN6_BLITTER_LOCK_SHIFT 16 |
2321 | #define GEN6_BLITTER_FBC_NOTIFY (1<<3) | |
2322 | ||
f0f59a00 | 2323 | #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) |
2c550183 | 2324 | #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) |
295e8bb7 | 2325 | #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) |
e4443e45 | 2326 | #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) |
295e8bb7 | 2327 | |
693d11c3 | 2328 | /* Fuse readout registers for GT */ |
f0f59a00 | 2329 | #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) |
c93043ae JM |
2330 | #define CHV_FGT_DISABLE_SS0 (1 << 10) |
2331 | #define CHV_FGT_DISABLE_SS1 (1 << 11) | |
693d11c3 D |
2332 | #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 |
2333 | #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) | |
2334 | #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 | |
2335 | #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) | |
2336 | #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 | |
2337 | #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) | |
2338 | #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 | |
2339 | #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) | |
2340 | ||
f0f59a00 | 2341 | #define GEN8_FUSE2 _MMIO(0x9120) |
91bedd34 ŁD |
2342 | #define GEN8_F2_SS_DIS_SHIFT 21 |
2343 | #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) | |
3873218f JM |
2344 | #define GEN8_F2_S_ENA_SHIFT 25 |
2345 | #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) | |
2346 | ||
2347 | #define GEN9_F2_SS_DIS_SHIFT 20 | |
2348 | #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) | |
2349 | ||
f0f59a00 | 2350 | #define GEN8_EU_DISABLE0 _MMIO(0x9134) |
91bedd34 ŁD |
2351 | #define GEN8_EU_DIS0_S0_MASK 0xffffff |
2352 | #define GEN8_EU_DIS0_S1_SHIFT 24 | |
2353 | #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) | |
2354 | ||
f0f59a00 | 2355 | #define GEN8_EU_DISABLE1 _MMIO(0x9138) |
91bedd34 ŁD |
2356 | #define GEN8_EU_DIS1_S1_MASK 0xffff |
2357 | #define GEN8_EU_DIS1_S2_SHIFT 16 | |
2358 | #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) | |
2359 | ||
f0f59a00 | 2360 | #define GEN8_EU_DISABLE2 _MMIO(0x913c) |
91bedd34 ŁD |
2361 | #define GEN8_EU_DIS2_S2_MASK 0xff |
2362 | ||
f0f59a00 | 2363 | #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4) |
3873218f | 2364 | |
f0f59a00 | 2365 | #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) |
12f55818 CW |
2366 | #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) |
2367 | #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) | |
2368 | #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) | |
2369 | #define GEN6_BSD_GO_INDICATOR (1 << 4) | |
881f47b6 | 2370 | |
cc609d5d BW |
2371 | /* On modern GEN architectures interrupt control consists of two sets |
2372 | * of registers. The first set pertains to the ring generating the | |
2373 | * interrupt. The second control is for the functional block generating the | |
2374 | * interrupt. These are PM, GT, DE, etc. | |
2375 | * | |
2376 | * Luckily *knocks on wood* all the ring interrupt bits match up with the | |
2377 | * GT interrupt bits, so we don't need to duplicate the defines. | |
2378 | * | |
2379 | * These defines should cover us well from SNB->HSW with minor exceptions | |
2380 | * it can also work on ILK. | |
2381 | */ | |
2382 | #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) | |
2383 | #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) | |
2384 | #define GT_BLT_USER_INTERRUPT (1 << 22) | |
2385 | #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) | |
2386 | #define GT_BSD_USER_INTERRUPT (1 << 12) | |
35a85ac6 | 2387 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ |
73d477f6 | 2388 | #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) |
cc609d5d BW |
2389 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ |
2390 | #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) | |
2391 | #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) | |
2392 | #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) | |
2393 | #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) | |
2394 | #define GT_RENDER_USER_INTERRUPT (1 << 0) | |
2395 | ||
12638c57 BW |
2396 | #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ |
2397 | #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ | |
2398 | ||
772c2a51 | 2399 | #define GT_PARITY_ERROR(dev_priv) \ |
35a85ac6 | 2400 | (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ |
772c2a51 | 2401 | (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) |
35a85ac6 | 2402 | |
cc609d5d BW |
2403 | /* These are all the "old" interrupts */ |
2404 | #define ILK_BSD_USER_INTERRUPT (1<<5) | |
fac12f6c VS |
2405 | |
2406 | #define I915_PM_INTERRUPT (1<<31) | |
2407 | #define I915_ISP_INTERRUPT (1<<22) | |
2408 | #define I915_LPE_PIPE_B_INTERRUPT (1<<21) | |
2409 | #define I915_LPE_PIPE_A_INTERRUPT (1<<20) | |
e7d7cad0 | 2410 | #define I915_MIPIC_INTERRUPT (1<<19) |
fac12f6c | 2411 | #define I915_MIPIA_INTERRUPT (1<<18) |
cc609d5d BW |
2412 | #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) |
2413 | #define I915_DISPLAY_PORT_INTERRUPT (1<<17) | |
fac12f6c VS |
2414 | #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) |
2415 | #define I915_MASTER_ERROR_INTERRUPT (1<<15) | |
cc609d5d | 2416 | #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) |
fac12f6c | 2417 | #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) |
cc609d5d | 2418 | #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ |
fac12f6c | 2419 | #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) |
cc609d5d | 2420 | #define I915_HWB_OOM_INTERRUPT (1<<13) |
fac12f6c | 2421 | #define I915_LPE_PIPE_C_INTERRUPT (1<<12) |
cc609d5d | 2422 | #define I915_SYNC_STATUS_INTERRUPT (1<<12) |
fac12f6c | 2423 | #define I915_MISC_INTERRUPT (1<<11) |
cc609d5d | 2424 | #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) |
fac12f6c | 2425 | #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) |
cc609d5d | 2426 | #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) |
fac12f6c | 2427 | #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) |
cc609d5d | 2428 | #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) |
fac12f6c | 2429 | #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) |
cc609d5d BW |
2430 | #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) |
2431 | #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) | |
2432 | #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) | |
2433 | #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) | |
2434 | #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) | |
fac12f6c VS |
2435 | #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) |
2436 | #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) | |
cc609d5d | 2437 | #define I915_DEBUG_INTERRUPT (1<<2) |
fac12f6c | 2438 | #define I915_WINVALID_INTERRUPT (1<<1) |
cc609d5d BW |
2439 | #define I915_USER_INTERRUPT (1<<1) |
2440 | #define I915_ASLE_INTERRUPT (1<<0) | |
fac12f6c | 2441 | #define I915_BSD_USER_INTERRUPT (1<<25) |
881f47b6 | 2442 | |
eef57324 JA |
2443 | #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) |
2444 | #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 | |
2445 | ||
d5d8c3a1 | 2446 | /* DisplayPort Audio w/ LPE */ |
9db13e5f TI |
2447 | #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) |
2448 | #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) | |
2449 | ||
d5d8c3a1 PLB |
2450 | #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) |
2451 | #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) | |
2452 | #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) | |
2453 | #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ | |
2454 | _VLV_AUD_PORT_EN_B_DBG, \ | |
2455 | _VLV_AUD_PORT_EN_C_DBG, \ | |
2456 | _VLV_AUD_PORT_EN_D_DBG) | |
2457 | #define VLV_AMP_MUTE (1 << 1) | |
2458 | ||
f0f59a00 | 2459 | #define GEN6_BSD_RNCID _MMIO(0x12198) |
881f47b6 | 2460 | |
f0f59a00 | 2461 | #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) |
a1e969e0 | 2462 | #define GEN7_FF_SCHED_MASK 0x0077070 |
ab57fff1 | 2463 | #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) |
a1e969e0 BW |
2464 | #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) |
2465 | #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) | |
2466 | #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) | |
2467 | #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ | |
41c0b3a8 | 2468 | #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) |
a1e969e0 BW |
2469 | #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) |
2470 | #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) | |
2471 | #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ | |
2472 | #define GEN7_FF_VS_SCHED_HW (0x0<<12) | |
2473 | #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) | |
2474 | #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) | |
2475 | #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ | |
2476 | #define GEN7_FF_DS_SCHED_HW (0x0<<4) | |
2477 | ||
585fb111 JB |
2478 | /* |
2479 | * Framebuffer compression (915+ only) | |
2480 | */ | |
2481 | ||
f0f59a00 VS |
2482 | #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ |
2483 | #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ | |
2484 | #define FBC_CONTROL _MMIO(0x3208) | |
585fb111 JB |
2485 | #define FBC_CTL_EN (1<<31) |
2486 | #define FBC_CTL_PERIODIC (1<<30) | |
2487 | #define FBC_CTL_INTERVAL_SHIFT (16) | |
2488 | #define FBC_CTL_UNCOMPRESSIBLE (1<<14) | |
49677901 | 2489 | #define FBC_CTL_C3_IDLE (1<<13) |
585fb111 | 2490 | #define FBC_CTL_STRIDE_SHIFT (5) |
82f34496 | 2491 | #define FBC_CTL_FENCENO_SHIFT (0) |
f0f59a00 | 2492 | #define FBC_COMMAND _MMIO(0x320c) |
585fb111 | 2493 | #define FBC_CMD_COMPRESS (1<<0) |
f0f59a00 | 2494 | #define FBC_STATUS _MMIO(0x3210) |
585fb111 JB |
2495 | #define FBC_STAT_COMPRESSING (1<<31) |
2496 | #define FBC_STAT_COMPRESSED (1<<30) | |
2497 | #define FBC_STAT_MODIFIED (1<<29) | |
82f34496 | 2498 | #define FBC_STAT_CURRENT_LINE_SHIFT (0) |
f0f59a00 | 2499 | #define FBC_CONTROL2 _MMIO(0x3214) |
585fb111 JB |
2500 | #define FBC_CTL_FENCE_DBL (0<<4) |
2501 | #define FBC_CTL_IDLE_IMM (0<<2) | |
2502 | #define FBC_CTL_IDLE_FULL (1<<2) | |
2503 | #define FBC_CTL_IDLE_LINE (2<<2) | |
2504 | #define FBC_CTL_IDLE_DEBUG (3<<2) | |
2505 | #define FBC_CTL_CPU_FENCE (1<<1) | |
7f2cf220 | 2506 | #define FBC_CTL_PLANE(plane) ((plane)<<0) |
f0f59a00 VS |
2507 | #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ |
2508 | #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) | |
585fb111 | 2509 | |
0fc6a9dc PZ |
2510 | #define FBC_STATUS2 _MMIO(0x43214) |
2511 | #define IVB_FBC_COMPRESSION_MASK 0x7ff | |
2512 | #define BDW_FBC_COMPRESSION_MASK 0xfff | |
31b9df10 | 2513 | |
585fb111 JB |
2514 | #define FBC_LL_SIZE (1536) |
2515 | ||
44fff99f MK |
2516 | #define FBC_LLC_READ_CTRL _MMIO(0x9044) |
2517 | #define FBC_LLC_FULLY_OPEN (1<<30) | |
2518 | ||
74dff282 | 2519 | /* Framebuffer compression for GM45+ */ |
f0f59a00 VS |
2520 | #define DPFC_CB_BASE _MMIO(0x3200) |
2521 | #define DPFC_CONTROL _MMIO(0x3208) | |
74dff282 | 2522 | #define DPFC_CTL_EN (1<<31) |
7f2cf220 VS |
2523 | #define DPFC_CTL_PLANE(plane) ((plane)<<30) |
2524 | #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) | |
74dff282 | 2525 | #define DPFC_CTL_FENCE_EN (1<<29) |
abe959c7 | 2526 | #define IVB_DPFC_CTL_FENCE_EN (1<<28) |
9ce9d069 | 2527 | #define DPFC_CTL_PERSISTENT_MODE (1<<25) |
74dff282 JB |
2528 | #define DPFC_SR_EN (1<<10) |
2529 | #define DPFC_CTL_LIMIT_1X (0<<6) | |
2530 | #define DPFC_CTL_LIMIT_2X (1<<6) | |
2531 | #define DPFC_CTL_LIMIT_4X (2<<6) | |
f0f59a00 | 2532 | #define DPFC_RECOMP_CTL _MMIO(0x320c) |
74dff282 JB |
2533 | #define DPFC_RECOMP_STALL_EN (1<<27) |
2534 | #define DPFC_RECOMP_STALL_WM_SHIFT (16) | |
2535 | #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) | |
2536 | #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) | |
2537 | #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) | |
f0f59a00 | 2538 | #define DPFC_STATUS _MMIO(0x3210) |
74dff282 JB |
2539 | #define DPFC_INVAL_SEG_SHIFT (16) |
2540 | #define DPFC_INVAL_SEG_MASK (0x07ff0000) | |
2541 | #define DPFC_COMP_SEG_SHIFT (0) | |
2542 | #define DPFC_COMP_SEG_MASK (0x000003ff) | |
f0f59a00 VS |
2543 | #define DPFC_STATUS2 _MMIO(0x3214) |
2544 | #define DPFC_FENCE_YOFF _MMIO(0x3218) | |
2545 | #define DPFC_CHICKEN _MMIO(0x3224) | |
74dff282 JB |
2546 | #define DPFC_HT_MODIFY (1<<31) |
2547 | ||
b52eb4dc | 2548 | /* Framebuffer compression for Ironlake */ |
f0f59a00 VS |
2549 | #define ILK_DPFC_CB_BASE _MMIO(0x43200) |
2550 | #define ILK_DPFC_CONTROL _MMIO(0x43208) | |
da46f936 | 2551 | #define FBC_CTL_FALSE_COLOR (1<<10) |
b52eb4dc ZY |
2552 | /* The bit 28-8 is reserved */ |
2553 | #define DPFC_RESERVED (0x1FFFFF00) | |
f0f59a00 VS |
2554 | #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) |
2555 | #define ILK_DPFC_STATUS _MMIO(0x43210) | |
2556 | #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) | |
2557 | #define ILK_DPFC_CHICKEN _MMIO(0x43224) | |
d1b4eefd | 2558 | #define ILK_DPFC_DISABLE_DUMMY0 (1<<8) |
031cd8c8 | 2559 | #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23) |
f0f59a00 | 2560 | #define ILK_FBC_RT_BASE _MMIO(0x2128) |
b52eb4dc | 2561 | #define ILK_FBC_RT_VALID (1<<0) |
abe959c7 | 2562 | #define SNB_FBC_FRONT_BUFFER (1<<1) |
b52eb4dc | 2563 | |
f0f59a00 | 2564 | #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) |
b52eb4dc | 2565 | #define ILK_FBCQ_DIS (1<<22) |
0206e353 | 2566 | #define ILK_PABSTRETCH_DIS (1<<21) |
1398261a | 2567 | |
b52eb4dc | 2568 | |
9c04f015 YL |
2569 | /* |
2570 | * Framebuffer compression for Sandybridge | |
2571 | * | |
2572 | * The following two registers are of type GTTMMADR | |
2573 | */ | |
f0f59a00 | 2574 | #define SNB_DPFC_CTL_SA _MMIO(0x100100) |
9c04f015 | 2575 | #define SNB_CPU_FENCE_ENABLE (1<<29) |
f0f59a00 | 2576 | #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) |
9c04f015 | 2577 | |
abe959c7 | 2578 | /* Framebuffer compression for Ivybridge */ |
f0f59a00 | 2579 | #define IVB_FBC_RT_BASE _MMIO(0x7020) |
abe959c7 | 2580 | |
f0f59a00 | 2581 | #define IPS_CTL _MMIO(0x43408) |
42db64ef | 2582 | #define IPS_ENABLE (1 << 31) |
9c04f015 | 2583 | |
f0f59a00 | 2584 | #define MSG_FBC_REND_STATE _MMIO(0x50380) |
fd3da6c9 RV |
2585 | #define FBC_REND_NUKE (1<<2) |
2586 | #define FBC_REND_CACHE_CLEAN (1<<1) | |
2587 | ||
585fb111 JB |
2588 | /* |
2589 | * GPIO regs | |
2590 | */ | |
f0f59a00 VS |
2591 | #define GPIOA _MMIO(0x5010) |
2592 | #define GPIOB _MMIO(0x5014) | |
2593 | #define GPIOC _MMIO(0x5018) | |
2594 | #define GPIOD _MMIO(0x501c) | |
2595 | #define GPIOE _MMIO(0x5020) | |
2596 | #define GPIOF _MMIO(0x5024) | |
2597 | #define GPIOG _MMIO(0x5028) | |
2598 | #define GPIOH _MMIO(0x502c) | |
585fb111 JB |
2599 | # define GPIO_CLOCK_DIR_MASK (1 << 0) |
2600 | # define GPIO_CLOCK_DIR_IN (0 << 1) | |
2601 | # define GPIO_CLOCK_DIR_OUT (1 << 1) | |
2602 | # define GPIO_CLOCK_VAL_MASK (1 << 2) | |
2603 | # define GPIO_CLOCK_VAL_OUT (1 << 3) | |
2604 | # define GPIO_CLOCK_VAL_IN (1 << 4) | |
2605 | # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) | |
2606 | # define GPIO_DATA_DIR_MASK (1 << 8) | |
2607 | # define GPIO_DATA_DIR_IN (0 << 9) | |
2608 | # define GPIO_DATA_DIR_OUT (1 << 9) | |
2609 | # define GPIO_DATA_VAL_MASK (1 << 10) | |
2610 | # define GPIO_DATA_VAL_OUT (1 << 11) | |
2611 | # define GPIO_DATA_VAL_IN (1 << 12) | |
2612 | # define GPIO_DATA_PULLUP_DISABLE (1 << 13) | |
2613 | ||
f0f59a00 | 2614 | #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ |
f899fc64 CW |
2615 | #define GMBUS_RATE_100KHZ (0<<8) |
2616 | #define GMBUS_RATE_50KHZ (1<<8) | |
2617 | #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ | |
2618 | #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ | |
2619 | #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ | |
988c7015 JN |
2620 | #define GMBUS_PIN_DISABLED 0 |
2621 | #define GMBUS_PIN_SSC 1 | |
2622 | #define GMBUS_PIN_VGADDC 2 | |
2623 | #define GMBUS_PIN_PANEL 3 | |
2624 | #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ | |
2625 | #define GMBUS_PIN_DPC 4 /* HDMIC */ | |
2626 | #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ | |
2627 | #define GMBUS_PIN_DPD 6 /* HDMID */ | |
2628 | #define GMBUS_PIN_RESERVED 7 /* 7 reserved */ | |
4c272834 JN |
2629 | #define GMBUS_PIN_1_BXT 1 |
2630 | #define GMBUS_PIN_2_BXT 2 | |
2631 | #define GMBUS_PIN_3_BXT 3 | |
5ea6e5e3 | 2632 | #define GMBUS_NUM_PINS 7 /* including 0 */ |
f0f59a00 | 2633 | #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ |
f899fc64 CW |
2634 | #define GMBUS_SW_CLR_INT (1<<31) |
2635 | #define GMBUS_SW_RDY (1<<30) | |
2636 | #define GMBUS_ENT (1<<29) /* enable timeout */ | |
2637 | #define GMBUS_CYCLE_NONE (0<<25) | |
2638 | #define GMBUS_CYCLE_WAIT (1<<25) | |
2639 | #define GMBUS_CYCLE_INDEX (2<<25) | |
2640 | #define GMBUS_CYCLE_STOP (4<<25) | |
2641 | #define GMBUS_BYTE_COUNT_SHIFT 16 | |
9535c475 | 2642 | #define GMBUS_BYTE_COUNT_MAX 256U |
f899fc64 CW |
2643 | #define GMBUS_SLAVE_INDEX_SHIFT 8 |
2644 | #define GMBUS_SLAVE_ADDR_SHIFT 1 | |
2645 | #define GMBUS_SLAVE_READ (1<<0) | |
2646 | #define GMBUS_SLAVE_WRITE (0<<0) | |
f0f59a00 | 2647 | #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ |
f899fc64 CW |
2648 | #define GMBUS_INUSE (1<<15) |
2649 | #define GMBUS_HW_WAIT_PHASE (1<<14) | |
2650 | #define GMBUS_STALL_TIMEOUT (1<<13) | |
2651 | #define GMBUS_INT (1<<12) | |
2652 | #define GMBUS_HW_RDY (1<<11) | |
2653 | #define GMBUS_SATOER (1<<10) | |
2654 | #define GMBUS_ACTIVE (1<<9) | |
f0f59a00 VS |
2655 | #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ |
2656 | #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ | |
f899fc64 CW |
2657 | #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) |
2658 | #define GMBUS_NAK_EN (1<<3) | |
2659 | #define GMBUS_IDLE_EN (1<<2) | |
2660 | #define GMBUS_HW_WAIT_EN (1<<1) | |
2661 | #define GMBUS_HW_RDY_EN (1<<0) | |
f0f59a00 | 2662 | #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ |
f899fc64 | 2663 | #define GMBUS_2BYTE_INDEX_EN (1<<31) |
f0217c42 | 2664 | |
585fb111 JB |
2665 | /* |
2666 | * Clock control & power management | |
2667 | */ | |
2d401b17 VS |
2668 | #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) |
2669 | #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) | |
2670 | #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) | |
f0f59a00 | 2671 | #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) |
585fb111 | 2672 | |
f0f59a00 VS |
2673 | #define VGA0 _MMIO(0x6000) |
2674 | #define VGA1 _MMIO(0x6004) | |
2675 | #define VGA_PD _MMIO(0x6010) | |
585fb111 JB |
2676 | #define VGA0_PD_P2_DIV_4 (1 << 7) |
2677 | #define VGA0_PD_P1_DIV_2 (1 << 5) | |
2678 | #define VGA0_PD_P1_SHIFT 0 | |
2679 | #define VGA0_PD_P1_MASK (0x1f << 0) | |
2680 | #define VGA1_PD_P2_DIV_4 (1 << 15) | |
2681 | #define VGA1_PD_P1_DIV_2 (1 << 13) | |
2682 | #define VGA1_PD_P1_SHIFT 8 | |
2683 | #define VGA1_PD_P1_MASK (0x1f << 8) | |
585fb111 | 2684 | #define DPLL_VCO_ENABLE (1 << 31) |
4a33e48d DV |
2685 | #define DPLL_SDVO_HIGH_SPEED (1 << 30) |
2686 | #define DPLL_DVO_2X_MODE (1 << 30) | |
25eb05fc | 2687 | #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) |
585fb111 | 2688 | #define DPLL_SYNCLOCK_ENABLE (1 << 29) |
60bfe44f | 2689 | #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) |
585fb111 JB |
2690 | #define DPLL_VGA_MODE_DIS (1 << 28) |
2691 | #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ | |
2692 | #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ | |
2693 | #define DPLL_MODE_MASK (3 << 26) | |
2694 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ | |
2695 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ | |
2696 | #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ | |
2697 | #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ | |
2698 | #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ | |
2699 | #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ | |
f2b115e6 | 2700 | #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ |
a0c4da24 | 2701 | #define DPLL_LOCK_VLV (1<<15) |
598fac6b | 2702 | #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) |
60bfe44f VS |
2703 | #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13) |
2704 | #define DPLL_SSC_REF_CLK_CHV (1<<13) | |
598fac6b DV |
2705 | #define DPLL_PORTC_READY_MASK (0xf << 4) |
2706 | #define DPLL_PORTB_READY_MASK (0xf) | |
585fb111 | 2707 | |
585fb111 | 2708 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 |
00fc31b7 CML |
2709 | |
2710 | /* Additional CHV pll/phy registers */ | |
f0f59a00 | 2711 | #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) |
00fc31b7 | 2712 | #define DPLL_PORTD_READY_MASK (0xf) |
f0f59a00 | 2713 | #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) |
e0fce78f | 2714 | #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27)) |
bc284542 VS |
2715 | #define PHY_LDO_DELAY_0NS 0x0 |
2716 | #define PHY_LDO_DELAY_200NS 0x1 | |
2717 | #define PHY_LDO_DELAY_600NS 0x2 | |
2718 | #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23)) | |
e0fce78f | 2719 | #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11)) |
70722468 VS |
2720 | #define PHY_CH_SU_PSR 0x1 |
2721 | #define PHY_CH_DEEP_PSR 0x7 | |
2722 | #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2)) | |
2723 | #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) | |
f0f59a00 | 2724 | #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) |
efd814b7 | 2725 | #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) |
30142273 VS |
2726 | #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch)))) |
2727 | #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline)))) | |
076ed3b2 | 2728 | |
585fb111 JB |
2729 | /* |
2730 | * The i830 generation, in LVDS mode, defines P1 as the bit number set within | |
2731 | * this field (only one bit may be set). | |
2732 | */ | |
2733 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 | |
2734 | #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 | |
f2b115e6 | 2735 | #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 |
585fb111 JB |
2736 | /* i830, required in DVO non-gang */ |
2737 | #define PLL_P2_DIVIDE_BY_4 (1 << 23) | |
2738 | #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ | |
2739 | #define PLL_REF_INPUT_DREFCLK (0 << 13) | |
2740 | #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ | |
2741 | #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ | |
2742 | #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) | |
2743 | #define PLL_REF_INPUT_MASK (3 << 13) | |
2744 | #define PLL_LOAD_PULSE_PHASE_SHIFT 9 | |
f2b115e6 | 2745 | /* Ironlake */ |
b9055052 ZW |
2746 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 |
2747 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) | |
2748 | # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) | |
2749 | # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 | |
2750 | # define DPLL_FPA1_P1_POST_DIV_MASK 0xff | |
2751 | ||
585fb111 JB |
2752 | /* |
2753 | * Parallel to Serial Load Pulse phase selection. | |
2754 | * Selects the phase for the 10X DPLL clock for the PCIe | |
2755 | * digital display port. The range is 4 to 13; 10 or more | |
2756 | * is just a flip delay. The default is 6 | |
2757 | */ | |
2758 | #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) | |
2759 | #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) | |
2760 | /* | |
2761 | * SDVO multiplier for 945G/GM. Not used on 965. | |
2762 | */ | |
2763 | #define SDVO_MULTIPLIER_MASK 0x000000ff | |
2764 | #define SDVO_MULTIPLIER_SHIFT_HIRES 4 | |
2765 | #define SDVO_MULTIPLIER_SHIFT_VGA 0 | |
a57c774a | 2766 | |
2d401b17 VS |
2767 | #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) |
2768 | #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) | |
2769 | #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) | |
f0f59a00 | 2770 | #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) |
a57c774a | 2771 | |
585fb111 JB |
2772 | /* |
2773 | * UDI pixel divider, controlling how many pixels are stuffed into a packet. | |
2774 | * | |
2775 | * Value is pixels minus 1. Must be set to 1 pixel for SDVO. | |
2776 | */ | |
2777 | #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 | |
2778 | #define DPLL_MD_UDI_DIVIDER_SHIFT 24 | |
2779 | /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ | |
2780 | #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 | |
2781 | #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 | |
2782 | /* | |
2783 | * SDVO/UDI pixel multiplier. | |
2784 | * | |
2785 | * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus | |
2786 | * clock rate is 10 times the DPLL clock. At low resolution/refresh rate | |
2787 | * modes, the bus rate would be below the limits, so SDVO allows for stuffing | |
2788 | * dummy bytes in the datastream at an increased clock rate, with both sides of | |
2789 | * the link knowing how many bytes are fill. | |
2790 | * | |
2791 | * So, for a mode with a dotclock of 65Mhz, we would want to double the clock | |
2792 | * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be | |
2793 | * set to 130Mhz, and the SDVO multiplier set to 2x in this register and | |
2794 | * through an SDVO command. | |
2795 | * | |
2796 | * This register field has values of multiplication factor minus 1, with | |
2797 | * a maximum multiplier of 5 for SDVO. | |
2798 | */ | |
2799 | #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 | |
2800 | #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 | |
2801 | /* | |
2802 | * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. | |
2803 | * This best be set to the default value (3) or the CRT won't work. No, | |
2804 | * I don't entirely understand what this does... | |
2805 | */ | |
2806 | #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f | |
2807 | #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 | |
25eb05fc | 2808 | |
19ab4ed3 VS |
2809 | #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) |
2810 | ||
f0f59a00 VS |
2811 | #define _FPA0 0x6040 |
2812 | #define _FPA1 0x6044 | |
2813 | #define _FPB0 0x6048 | |
2814 | #define _FPB1 0x604c | |
2815 | #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) | |
2816 | #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) | |
585fb111 | 2817 | #define FP_N_DIV_MASK 0x003f0000 |
f2b115e6 | 2818 | #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 |
585fb111 JB |
2819 | #define FP_N_DIV_SHIFT 16 |
2820 | #define FP_M1_DIV_MASK 0x00003f00 | |
2821 | #define FP_M1_DIV_SHIFT 8 | |
2822 | #define FP_M2_DIV_MASK 0x0000003f | |
f2b115e6 | 2823 | #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff |
585fb111 | 2824 | #define FP_M2_DIV_SHIFT 0 |
f0f59a00 | 2825 | #define DPLL_TEST _MMIO(0x606c) |
585fb111 JB |
2826 | #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) |
2827 | #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) | |
2828 | #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) | |
2829 | #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) | |
2830 | #define DPLLB_TEST_N_BYPASS (1 << 19) | |
2831 | #define DPLLB_TEST_M_BYPASS (1 << 18) | |
2832 | #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) | |
2833 | #define DPLLA_TEST_N_BYPASS (1 << 3) | |
2834 | #define DPLLA_TEST_M_BYPASS (1 << 2) | |
2835 | #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) | |
f0f59a00 | 2836 | #define D_STATE _MMIO(0x6104) |
dc96e9b8 | 2837 | #define DSTATE_GFX_RESET_I830 (1<<6) |
652c393a JB |
2838 | #define DSTATE_PLL_D3_OFF (1<<3) |
2839 | #define DSTATE_GFX_CLOCK_GATING (1<<1) | |
2840 | #define DSTATE_DOT_CLOCK_GATING (1<<0) | |
f0f59a00 | 2841 | #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200) |
652c393a JB |
2842 | # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ |
2843 | # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ | |
2844 | # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ | |
2845 | # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ | |
2846 | # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ | |
2847 | # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ | |
2848 | # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ | |
2849 | # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ | |
2850 | # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ | |
2851 | # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ | |
2852 | # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ | |
2853 | # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ | |
2854 | # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ | |
2855 | # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ | |
2856 | # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ | |
2857 | # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ | |
2858 | # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ | |
2859 | # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ | |
2860 | # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ | |
2861 | # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) | |
2862 | # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) | |
2863 | # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) | |
2864 | # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) | |
2865 | # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ | |
2866 | # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ | |
2867 | # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ | |
2868 | # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) | |
2869 | # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) | |
646b4269 | 2870 | /* |
652c393a JB |
2871 | * This bit must be set on the 830 to prevent hangs when turning off the |
2872 | * overlay scaler. | |
2873 | */ | |
2874 | # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) | |
2875 | # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) | |
2876 | # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) | |
2877 | # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ | |
2878 | # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ | |
2879 | ||
f0f59a00 | 2880 | #define RENCLK_GATE_D1 _MMIO(0x6204) |
652c393a JB |
2881 | # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ |
2882 | # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ | |
2883 | # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) | |
2884 | # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) | |
2885 | # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) | |
2886 | # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) | |
2887 | # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) | |
2888 | # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) | |
2889 | # define MAG_CLOCK_GATE_DISABLE (1 << 5) | |
646b4269 | 2890 | /* This bit must be unset on 855,865 */ |
652c393a JB |
2891 | # define MECI_CLOCK_GATE_DISABLE (1 << 4) |
2892 | # define DCMP_CLOCK_GATE_DISABLE (1 << 3) | |
2893 | # define MEC_CLOCK_GATE_DISABLE (1 << 2) | |
2894 | # define MECO_CLOCK_GATE_DISABLE (1 << 1) | |
646b4269 | 2895 | /* This bit must be set on 855,865. */ |
652c393a JB |
2896 | # define SV_CLOCK_GATE_DISABLE (1 << 0) |
2897 | # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) | |
2898 | # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) | |
2899 | # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) | |
2900 | # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) | |
2901 | # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) | |
2902 | # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) | |
2903 | # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) | |
2904 | # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) | |
2905 | # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) | |
2906 | # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) | |
2907 | # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) | |
2908 | # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) | |
2909 | # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) | |
2910 | # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) | |
2911 | # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) | |
2912 | # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) | |
2913 | # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) | |
2914 | ||
2915 | # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) | |
646b4269 | 2916 | /* This bit must always be set on 965G/965GM */ |
652c393a JB |
2917 | # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) |
2918 | # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) | |
2919 | # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) | |
2920 | # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) | |
2921 | # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) | |
2922 | # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) | |
646b4269 | 2923 | /* This bit must always be set on 965G */ |
652c393a JB |
2924 | # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) |
2925 | # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) | |
2926 | # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) | |
2927 | # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) | |
2928 | # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) | |
2929 | # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) | |
2930 | # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) | |
2931 | # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) | |
2932 | # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) | |
2933 | # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) | |
2934 | # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) | |
2935 | # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) | |
2936 | # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) | |
2937 | # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) | |
2938 | # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) | |
2939 | # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) | |
2940 | # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) | |
2941 | # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) | |
2942 | # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) | |
2943 | ||
f0f59a00 | 2944 | #define RENCLK_GATE_D2 _MMIO(0x6208) |
652c393a JB |
2945 | #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) |
2946 | #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) | |
2947 | #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) | |
fa4f53c4 | 2948 | |
f0f59a00 | 2949 | #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ |
fa4f53c4 VS |
2950 | #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) |
2951 | ||
f0f59a00 VS |
2952 | #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ |
2953 | #define DEUC _MMIO(0x6214) /* CRL only */ | |
585fb111 | 2954 | |
f0f59a00 | 2955 | #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) |
ceb04246 JB |
2956 | #define FW_CSPWRDWNEN (1<<15) |
2957 | ||
f0f59a00 | 2958 | #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) |
e0d8d59b | 2959 | |
f0f59a00 | 2960 | #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) |
24eb2d59 CML |
2961 | #define CDCLK_FREQ_SHIFT 4 |
2962 | #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) | |
2963 | #define CZCLK_FREQ_MASK 0xf | |
1e69cd74 | 2964 | |
f0f59a00 | 2965 | #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) |
1e69cd74 VS |
2966 | #define PFI_CREDIT_63 (9 << 28) /* chv only */ |
2967 | #define PFI_CREDIT_31 (8 << 28) /* chv only */ | |
2968 | #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ | |
2969 | #define PFI_CREDIT_RESEND (1 << 27) | |
2970 | #define VGA_FAST_MODE_DISABLE (1 << 14) | |
2971 | ||
f0f59a00 | 2972 | #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) |
24eb2d59 | 2973 | |
585fb111 JB |
2974 | /* |
2975 | * Palette regs | |
2976 | */ | |
a57c774a AK |
2977 | #define PALETTE_A_OFFSET 0xa000 |
2978 | #define PALETTE_B_OFFSET 0xa800 | |
84fd4f4e | 2979 | #define CHV_PALETTE_C_OFFSET 0xc000 |
f0f59a00 VS |
2980 | #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \ |
2981 | dev_priv->info.display_mmio_offset + (i) * 4) | |
585fb111 | 2982 | |
673a394b EA |
2983 | /* MCH MMIO space */ |
2984 | ||
2985 | /* | |
2986 | * MCHBAR mirror. | |
2987 | * | |
2988 | * This mirrors the MCHBAR MMIO space whose location is determined by | |
2989 | * device 0 function 0's pci config register 0x44 or 0x48 and matches it in | |
2990 | * every way. It is not accessible from the CP register read instructions. | |
2991 | * | |
515b2392 PZ |
2992 | * Starting from Haswell, you can't write registers using the MCHBAR mirror, |
2993 | * just read. | |
673a394b EA |
2994 | */ |
2995 | #define MCHBAR_MIRROR_BASE 0x10000 | |
2996 | ||
1398261a YL |
2997 | #define MCHBAR_MIRROR_BASE_SNB 0x140000 |
2998 | ||
f0f59a00 VS |
2999 | #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) |
3000 | #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) | |
7d316aec VS |
3001 | #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) |
3002 | #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) | |
3003 | ||
3ebecd07 | 3004 | /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ |
f0f59a00 | 3005 | #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) |
3ebecd07 | 3006 | |
646b4269 | 3007 | /* 915-945 and GM965 MCH register controlling DRAM channel access */ |
f0f59a00 | 3008 | #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) |
673a394b EA |
3009 | #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) |
3010 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) | |
3011 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) | |
3012 | #define DCC_ADDRESSING_MODE_MASK (3 << 0) | |
3013 | #define DCC_CHANNEL_XOR_DISABLE (1 << 10) | |
a7f014f2 | 3014 | #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) |
f0f59a00 | 3015 | #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) |
656bfa3a | 3016 | #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) |
673a394b | 3017 | |
646b4269 | 3018 | /* Pineview MCH register contains DDR3 setting */ |
f0f59a00 | 3019 | #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) |
95534263 LP |
3020 | #define CSHRDDR3CTL_DDR3 (1 << 2) |
3021 | ||
646b4269 | 3022 | /* 965 MCH register controlling DRAM channel configuration */ |
f0f59a00 VS |
3023 | #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) |
3024 | #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) | |
673a394b | 3025 | |
646b4269 | 3026 | /* snb MCH registers for reading the DRAM channel configuration */ |
f0f59a00 VS |
3027 | #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) |
3028 | #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) | |
3029 | #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) | |
f691e2f4 DV |
3030 | #define MAD_DIMM_ECC_MASK (0x3 << 24) |
3031 | #define MAD_DIMM_ECC_OFF (0x0 << 24) | |
3032 | #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) | |
3033 | #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) | |
3034 | #define MAD_DIMM_ECC_ON (0x3 << 24) | |
3035 | #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) | |
3036 | #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) | |
3037 | #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ | |
3038 | #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ | |
3039 | #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) | |
3040 | #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) | |
3041 | #define MAD_DIMM_A_SELECT (0x1 << 16) | |
3042 | /* DIMM sizes are in multiples of 256mb. */ | |
3043 | #define MAD_DIMM_B_SIZE_SHIFT 8 | |
3044 | #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) | |
3045 | #define MAD_DIMM_A_SIZE_SHIFT 0 | |
3046 | #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) | |
3047 | ||
646b4269 | 3048 | /* snb MCH registers for priority tuning */ |
f0f59a00 | 3049 | #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) |
1d7aaa0c DV |
3050 | #define MCH_SSKPD_WM0_MASK 0x3f |
3051 | #define MCH_SSKPD_WM0_VAL 0xc | |
f691e2f4 | 3052 | |
f0f59a00 | 3053 | #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) |
ec013e7f | 3054 | |
b11248df | 3055 | /* Clocking configuration register */ |
f0f59a00 | 3056 | #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) |
7662c8bd | 3057 | #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ |
b11248df KP |
3058 | #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ |
3059 | #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ | |
3060 | #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ | |
3061 | #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ | |
6f38123e | 3062 | #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ |
b11248df | 3063 | #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ |
6f38123e VS |
3064 | /* |
3065 | * Note that on at least on ELK the below value is reported for both | |
3066 | * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet | |
3067 | * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz. | |
3068 | */ | |
3069 | #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ | |
b11248df | 3070 | #define CLKCFG_FSB_MASK (7 << 0) |
7662c8bd SL |
3071 | #define CLKCFG_MEM_533 (1 << 4) |
3072 | #define CLKCFG_MEM_667 (2 << 4) | |
3073 | #define CLKCFG_MEM_800 (3 << 4) | |
3074 | #define CLKCFG_MEM_MASK (7 << 4) | |
3075 | ||
f0f59a00 VS |
3076 | #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) |
3077 | #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) | |
34edce2f | 3078 | |
f0f59a00 | 3079 | #define TSC1 _MMIO(0x11001) |
ea056c14 | 3080 | #define TSE (1<<0) |
f0f59a00 VS |
3081 | #define TR1 _MMIO(0x11006) |
3082 | #define TSFS _MMIO(0x11020) | |
7648fa99 JB |
3083 | #define TSFS_SLOPE_MASK 0x0000ff00 |
3084 | #define TSFS_SLOPE_SHIFT 8 | |
3085 | #define TSFS_INTR_MASK 0x000000ff | |
3086 | ||
f0f59a00 VS |
3087 | #define CRSTANDVID _MMIO(0x11100) |
3088 | #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ | |
f97108d1 JB |
3089 | #define PXVFREQ_PX_MASK 0x7f000000 |
3090 | #define PXVFREQ_PX_SHIFT 24 | |
f0f59a00 VS |
3091 | #define VIDFREQ_BASE _MMIO(0x11110) |
3092 | #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ | |
3093 | #define VIDFREQ2 _MMIO(0x11114) | |
3094 | #define VIDFREQ3 _MMIO(0x11118) | |
3095 | #define VIDFREQ4 _MMIO(0x1111c) | |
f97108d1 JB |
3096 | #define VIDFREQ_P0_MASK 0x1f000000 |
3097 | #define VIDFREQ_P0_SHIFT 24 | |
3098 | #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 | |
3099 | #define VIDFREQ_P0_CSCLK_SHIFT 20 | |
3100 | #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 | |
3101 | #define VIDFREQ_P0_CRCLK_SHIFT 16 | |
3102 | #define VIDFREQ_P1_MASK 0x00001f00 | |
3103 | #define VIDFREQ_P1_SHIFT 8 | |
3104 | #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 | |
3105 | #define VIDFREQ_P1_CSCLK_SHIFT 4 | |
3106 | #define VIDFREQ_P1_CRCLK_MASK 0x0000000f | |
f0f59a00 VS |
3107 | #define INTTOEXT_BASE_ILK _MMIO(0x11300) |
3108 | #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ | |
f97108d1 JB |
3109 | #define INTTOEXT_MAP3_SHIFT 24 |
3110 | #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) | |
3111 | #define INTTOEXT_MAP2_SHIFT 16 | |
3112 | #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) | |
3113 | #define INTTOEXT_MAP1_SHIFT 8 | |
3114 | #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) | |
3115 | #define INTTOEXT_MAP0_SHIFT 0 | |
3116 | #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) | |
f0f59a00 | 3117 | #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ |
f97108d1 JB |
3118 | #define MEMCTL_CMD_MASK 0xe000 |
3119 | #define MEMCTL_CMD_SHIFT 13 | |
3120 | #define MEMCTL_CMD_RCLK_OFF 0 | |
3121 | #define MEMCTL_CMD_RCLK_ON 1 | |
3122 | #define MEMCTL_CMD_CHFREQ 2 | |
3123 | #define MEMCTL_CMD_CHVID 3 | |
3124 | #define MEMCTL_CMD_VMMOFF 4 | |
3125 | #define MEMCTL_CMD_VMMON 5 | |
3126 | #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears | |
3127 | when command complete */ | |
3128 | #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ | |
3129 | #define MEMCTL_FREQ_SHIFT 8 | |
3130 | #define MEMCTL_SFCAVM (1<<7) | |
3131 | #define MEMCTL_TGT_VID_MASK 0x007f | |
f0f59a00 VS |
3132 | #define MEMIHYST _MMIO(0x1117c) |
3133 | #define MEMINTREN _MMIO(0x11180) /* 16 bits */ | |
f97108d1 JB |
3134 | #define MEMINT_RSEXIT_EN (1<<8) |
3135 | #define MEMINT_CX_SUPR_EN (1<<7) | |
3136 | #define MEMINT_CONT_BUSY_EN (1<<6) | |
3137 | #define MEMINT_AVG_BUSY_EN (1<<5) | |
3138 | #define MEMINT_EVAL_CHG_EN (1<<4) | |
3139 | #define MEMINT_MON_IDLE_EN (1<<3) | |
3140 | #define MEMINT_UP_EVAL_EN (1<<2) | |
3141 | #define MEMINT_DOWN_EVAL_EN (1<<1) | |
3142 | #define MEMINT_SW_CMD_EN (1<<0) | |
f0f59a00 | 3143 | #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ |
f97108d1 JB |
3144 | #define MEM_RSEXIT_MASK 0xc000 |
3145 | #define MEM_RSEXIT_SHIFT 14 | |
3146 | #define MEM_CONT_BUSY_MASK 0x3000 | |
3147 | #define MEM_CONT_BUSY_SHIFT 12 | |
3148 | #define MEM_AVG_BUSY_MASK 0x0c00 | |
3149 | #define MEM_AVG_BUSY_SHIFT 10 | |
3150 | #define MEM_EVAL_CHG_MASK 0x0300 | |
3151 | #define MEM_EVAL_BUSY_SHIFT 8 | |
3152 | #define MEM_MON_IDLE_MASK 0x00c0 | |
3153 | #define MEM_MON_IDLE_SHIFT 6 | |
3154 | #define MEM_UP_EVAL_MASK 0x0030 | |
3155 | #define MEM_UP_EVAL_SHIFT 4 | |
3156 | #define MEM_DOWN_EVAL_MASK 0x000c | |
3157 | #define MEM_DOWN_EVAL_SHIFT 2 | |
3158 | #define MEM_SW_CMD_MASK 0x0003 | |
3159 | #define MEM_INT_STEER_GFX 0 | |
3160 | #define MEM_INT_STEER_CMR 1 | |
3161 | #define MEM_INT_STEER_SMI 2 | |
3162 | #define MEM_INT_STEER_SCI 3 | |
f0f59a00 | 3163 | #define MEMINTRSTS _MMIO(0x11184) |
f97108d1 JB |
3164 | #define MEMINT_RSEXIT (1<<7) |
3165 | #define MEMINT_CONT_BUSY (1<<6) | |
3166 | #define MEMINT_AVG_BUSY (1<<5) | |
3167 | #define MEMINT_EVAL_CHG (1<<4) | |
3168 | #define MEMINT_MON_IDLE (1<<3) | |
3169 | #define MEMINT_UP_EVAL (1<<2) | |
3170 | #define MEMINT_DOWN_EVAL (1<<1) | |
3171 | #define MEMINT_SW_CMD (1<<0) | |
f0f59a00 | 3172 | #define MEMMODECTL _MMIO(0x11190) |
f97108d1 JB |
3173 | #define MEMMODE_BOOST_EN (1<<31) |
3174 | #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ | |
3175 | #define MEMMODE_BOOST_FREQ_SHIFT 24 | |
3176 | #define MEMMODE_IDLE_MODE_MASK 0x00030000 | |
3177 | #define MEMMODE_IDLE_MODE_SHIFT 16 | |
3178 | #define MEMMODE_IDLE_MODE_EVAL 0 | |
3179 | #define MEMMODE_IDLE_MODE_CONT 1 | |
3180 | #define MEMMODE_HWIDLE_EN (1<<15) | |
3181 | #define MEMMODE_SWMODE_EN (1<<14) | |
3182 | #define MEMMODE_RCLK_GATE (1<<13) | |
3183 | #define MEMMODE_HW_UPDATE (1<<12) | |
3184 | #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ | |
3185 | #define MEMMODE_FSTART_SHIFT 8 | |
3186 | #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ | |
3187 | #define MEMMODE_FMAX_SHIFT 4 | |
3188 | #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ | |
f0f59a00 VS |
3189 | #define RCBMAXAVG _MMIO(0x1119c) |
3190 | #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ | |
f97108d1 JB |
3191 | #define SWMEMCMD_RENDER_OFF (0 << 13) |
3192 | #define SWMEMCMD_RENDER_ON (1 << 13) | |
3193 | #define SWMEMCMD_SWFREQ (2 << 13) | |
3194 | #define SWMEMCMD_TARVID (3 << 13) | |
3195 | #define SWMEMCMD_VRM_OFF (4 << 13) | |
3196 | #define SWMEMCMD_VRM_ON (5 << 13) | |
3197 | #define CMDSTS (1<<12) | |
3198 | #define SFCAVM (1<<11) | |
3199 | #define SWFREQ_MASK 0x0380 /* P0-7 */ | |
3200 | #define SWFREQ_SHIFT 7 | |
3201 | #define TARVID_MASK 0x001f | |
f0f59a00 VS |
3202 | #define MEMSTAT_CTG _MMIO(0x111a0) |
3203 | #define RCBMINAVG _MMIO(0x111a0) | |
3204 | #define RCUPEI _MMIO(0x111b0) | |
3205 | #define RCDNEI _MMIO(0x111b4) | |
3206 | #define RSTDBYCTL _MMIO(0x111b8) | |
88271da3 JB |
3207 | #define RS1EN (1<<31) |
3208 | #define RS2EN (1<<30) | |
3209 | #define RS3EN (1<<29) | |
3210 | #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ | |
3211 | #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ | |
3212 | #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ | |
3213 | #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ | |
3214 | #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ | |
3215 | #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ | |
3216 | #define RSX_STATUS_MASK (7<<20) | |
3217 | #define RSX_STATUS_ON (0<<20) | |
3218 | #define RSX_STATUS_RC1 (1<<20) | |
3219 | #define RSX_STATUS_RC1E (2<<20) | |
3220 | #define RSX_STATUS_RS1 (3<<20) | |
3221 | #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ | |
3222 | #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ | |
3223 | #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ | |
3224 | #define RSX_STATUS_RSVD2 (7<<20) | |
3225 | #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ | |
3226 | #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ | |
3227 | #define JRSC (1<<17) /* rsx coupled to cpu c-state */ | |
3228 | #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ | |
3229 | #define RS1CONTSAV_MASK (3<<14) | |
3230 | #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ | |
3231 | #define RS1CONTSAV_RSVD (1<<14) | |
3232 | #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ | |
3233 | #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ | |
3234 | #define NORMSLEXLAT_MASK (3<<12) | |
3235 | #define SLOW_RS123 (0<<12) | |
3236 | #define SLOW_RS23 (1<<12) | |
3237 | #define SLOW_RS3 (2<<12) | |
3238 | #define NORMAL_RS123 (3<<12) | |
3239 | #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ | |
3240 | #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ | |
3241 | #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ | |
3242 | #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ | |
3243 | #define RS_CSTATE_MASK (3<<4) | |
3244 | #define RS_CSTATE_C367_RS1 (0<<4) | |
3245 | #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) | |
3246 | #define RS_CSTATE_RSVD (2<<4) | |
3247 | #define RS_CSTATE_C367_RS2 (3<<4) | |
3248 | #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ | |
3249 | #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ | |
f0f59a00 VS |
3250 | #define VIDCTL _MMIO(0x111c0) |
3251 | #define VIDSTS _MMIO(0x111c8) | |
3252 | #define VIDSTART _MMIO(0x111cc) /* 8 bits */ | |
3253 | #define MEMSTAT_ILK _MMIO(0x111f8) | |
f97108d1 JB |
3254 | #define MEMSTAT_VID_MASK 0x7f00 |
3255 | #define MEMSTAT_VID_SHIFT 8 | |
3256 | #define MEMSTAT_PSTATE_MASK 0x00f8 | |
3257 | #define MEMSTAT_PSTATE_SHIFT 3 | |
3258 | #define MEMSTAT_MON_ACTV (1<<2) | |
3259 | #define MEMSTAT_SRC_CTL_MASK 0x0003 | |
3260 | #define MEMSTAT_SRC_CTL_CORE 0 | |
3261 | #define MEMSTAT_SRC_CTL_TRB 1 | |
3262 | #define MEMSTAT_SRC_CTL_THM 2 | |
3263 | #define MEMSTAT_SRC_CTL_STDBY 3 | |
f0f59a00 VS |
3264 | #define RCPREVBSYTUPAVG _MMIO(0x113b8) |
3265 | #define RCPREVBSYTDNAVG _MMIO(0x113bc) | |
3266 | #define PMMISC _MMIO(0x11214) | |
ea056c14 | 3267 | #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ |
f0f59a00 VS |
3268 | #define SDEW _MMIO(0x1124c) |
3269 | #define CSIEW0 _MMIO(0x11250) | |
3270 | #define CSIEW1 _MMIO(0x11254) | |
3271 | #define CSIEW2 _MMIO(0x11258) | |
3272 | #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ | |
3273 | #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ | |
3274 | #define MCHAFE _MMIO(0x112c0) | |
3275 | #define CSIEC _MMIO(0x112e0) | |
3276 | #define DMIEC _MMIO(0x112e4) | |
3277 | #define DDREC _MMIO(0x112e8) | |
3278 | #define PEG0EC _MMIO(0x112ec) | |
3279 | #define PEG1EC _MMIO(0x112f0) | |
3280 | #define GFXEC _MMIO(0x112f4) | |
3281 | #define RPPREVBSYTUPAVG _MMIO(0x113b8) | |
3282 | #define RPPREVBSYTDNAVG _MMIO(0x113bc) | |
3283 | #define ECR _MMIO(0x11600) | |
7648fa99 JB |
3284 | #define ECR_GPFE (1<<31) |
3285 | #define ECR_IMONE (1<<30) | |
3286 | #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ | |
f0f59a00 VS |
3287 | #define OGW0 _MMIO(0x11608) |
3288 | #define OGW1 _MMIO(0x1160c) | |
3289 | #define EG0 _MMIO(0x11610) | |
3290 | #define EG1 _MMIO(0x11614) | |
3291 | #define EG2 _MMIO(0x11618) | |
3292 | #define EG3 _MMIO(0x1161c) | |
3293 | #define EG4 _MMIO(0x11620) | |
3294 | #define EG5 _MMIO(0x11624) | |
3295 | #define EG6 _MMIO(0x11628) | |
3296 | #define EG7 _MMIO(0x1162c) | |
3297 | #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ | |
3298 | #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ | |
3299 | #define LCFUSE02 _MMIO(0x116c0) | |
7648fa99 | 3300 | #define LCFUSE_HIV_MASK 0x000000ff |
f0f59a00 VS |
3301 | #define CSIPLL0 _MMIO(0x12c10) |
3302 | #define DDRMPLL1 _MMIO(0X12c20) | |
3303 | #define PEG_BAND_GAP_DATA _MMIO(0x14d68) | |
7d57382e | 3304 | |
f0f59a00 | 3305 | #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) |
c4de7b0f | 3306 | #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 |
c4de7b0f | 3307 | |
f0f59a00 VS |
3308 | #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) |
3309 | #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) | |
3310 | #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) | |
3311 | #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) | |
3312 | #define BXT_RP_STATE_CAP _MMIO(0x138170) | |
3b8d8d91 | 3313 | |
8a292d01 VS |
3314 | /* |
3315 | * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS | |
3316 | * 8300) freezing up around GPU hangs. Looks as if even | |
3317 | * scheduling/timer interrupts start misbehaving if the RPS | |
3318 | * EI/thresholds are "bad", leading to a very sluggish or even | |
3319 | * frozen machine. | |
3320 | */ | |
3321 | #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) | |
de43ae9d | 3322 | #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) |
26148bd3 | 3323 | #define INTERVAL_0_833_US(us) (((us) * 6) / 5) |
de43ae9d | 3324 | #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \ |
cc3f90f0 | 3325 | (IS_GEN9_LP(dev_priv) ? \ |
26148bd3 AG |
3326 | INTERVAL_0_833_US(us) : \ |
3327 | INTERVAL_1_33_US(us)) : \ | |
de43ae9d AG |
3328 | INTERVAL_1_28_US(us)) |
3329 | ||
52530cba AG |
3330 | #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) |
3331 | #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) | |
3332 | #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) | |
3333 | #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \ | |
cc3f90f0 | 3334 | (IS_GEN9_LP(dev_priv) ? \ |
52530cba AG |
3335 | INTERVAL_0_833_TO_US(interval) : \ |
3336 | INTERVAL_1_33_TO_US(interval)) : \ | |
3337 | INTERVAL_1_28_TO_US(interval)) | |
3338 | ||
aa40d6bb ZN |
3339 | /* |
3340 | * Logical Context regs | |
3341 | */ | |
ec62ed3e CW |
3342 | #define CCID _MMIO(0x2180) |
3343 | #define CCID_EN BIT(0) | |
3344 | #define CCID_EXTENDED_STATE_RESTORE BIT(2) | |
3345 | #define CCID_EXTENDED_STATE_SAVE BIT(3) | |
e8016055 VS |
3346 | /* |
3347 | * Notes on SNB/IVB/VLV context size: | |
3348 | * - Power context is saved elsewhere (LLC or stolen) | |
3349 | * - Ring/execlist context is saved on SNB, not on IVB | |
3350 | * - Extended context size already includes render context size | |
3351 | * - We always need to follow the extended context size. | |
3352 | * SNB BSpec has comments indicating that we should use the | |
3353 | * render context size instead if execlists are disabled, but | |
3354 | * based on empirical testing that's just nonsense. | |
3355 | * - Pipelined/VF state is saved on SNB/IVB respectively | |
3356 | * - GT1 size just indicates how much of render context | |
3357 | * doesn't need saving on GT1 | |
3358 | */ | |
f0f59a00 | 3359 | #define CXT_SIZE _MMIO(0x21a0) |
68d97538 VS |
3360 | #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) |
3361 | #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) | |
3362 | #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) | |
3363 | #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) | |
3364 | #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) | |
e8016055 | 3365 | #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ |
fe1cc68f BW |
3366 | GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ |
3367 | GEN6_CXT_PIPELINE_SIZE(cxt_reg)) | |
f0f59a00 | 3368 | #define GEN7_CXT_SIZE _MMIO(0x21a8) |
68d97538 VS |
3369 | #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) |
3370 | #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) | |
3371 | #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) | |
3372 | #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) | |
3373 | #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) | |
3374 | #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) | |
e8016055 | 3375 | #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ |
4f91dd6f | 3376 | GEN7_CXT_VFSTATE_SIZE(ctx_reg)) |
8897644a | 3377 | |
c01fc532 ZW |
3378 | enum { |
3379 | INTEL_ADVANCED_CONTEXT = 0, | |
3380 | INTEL_LEGACY_32B_CONTEXT, | |
3381 | INTEL_ADVANCED_AD_CONTEXT, | |
3382 | INTEL_LEGACY_64B_CONTEXT | |
3383 | }; | |
3384 | ||
2355cf08 MK |
3385 | enum { |
3386 | FAULT_AND_HANG = 0, | |
3387 | FAULT_AND_HALT, /* Debug only */ | |
3388 | FAULT_AND_STREAM, | |
3389 | FAULT_AND_CONTINUE /* Unsupported */ | |
3390 | }; | |
3391 | ||
3392 | #define GEN8_CTX_VALID (1<<0) | |
3393 | #define GEN8_CTX_FORCE_PD_RESTORE (1<<1) | |
3394 | #define GEN8_CTX_FORCE_RESTORE (1<<2) | |
3395 | #define GEN8_CTX_L3LLC_COHERENT (1<<5) | |
3396 | #define GEN8_CTX_PRIVILEGE (1<<8) | |
c01fc532 | 3397 | #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 |
c01fc532 | 3398 | |
2355cf08 MK |
3399 | #define GEN8_CTX_ID_SHIFT 32 |
3400 | #define GEN8_CTX_ID_WIDTH 21 | |
c01fc532 | 3401 | |
f0f59a00 VS |
3402 | #define CHV_CLK_CTL1 _MMIO(0x101100) |
3403 | #define VLV_CLK_CTL2 _MMIO(0x101104) | |
e454a05d JB |
3404 | #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 |
3405 | ||
585fb111 JB |
3406 | /* |
3407 | * Overlay regs | |
3408 | */ | |
3409 | ||
f0f59a00 VS |
3410 | #define OVADD _MMIO(0x30000) |
3411 | #define DOVSTA _MMIO(0x30008) | |
585fb111 | 3412 | #define OC_BUF (0x3<<20) |
f0f59a00 VS |
3413 | #define OGAMC5 _MMIO(0x30010) |
3414 | #define OGAMC4 _MMIO(0x30014) | |
3415 | #define OGAMC3 _MMIO(0x30018) | |
3416 | #define OGAMC2 _MMIO(0x3001c) | |
3417 | #define OGAMC1 _MMIO(0x30020) | |
3418 | #define OGAMC0 _MMIO(0x30024) | |
585fb111 | 3419 | |
d965e7ac ID |
3420 | /* |
3421 | * GEN9 clock gating regs | |
3422 | */ | |
3423 | #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) | |
3424 | #define PWM2_GATING_DIS (1 << 14) | |
3425 | #define PWM1_GATING_DIS (1 << 13) | |
3426 | ||
585fb111 JB |
3427 | /* |
3428 | * Display engine regs | |
3429 | */ | |
3430 | ||
8bf1e9f1 | 3431 | /* Pipe A CRC regs */ |
a57c774a | 3432 | #define _PIPE_CRC_CTL_A 0x60050 |
8bf1e9f1 | 3433 | #define PIPE_CRC_ENABLE (1 << 31) |
b4437a41 | 3434 | /* ivb+ source selection */ |
8bf1e9f1 SH |
3435 | #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) |
3436 | #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) | |
3437 | #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) | |
b4437a41 | 3438 | /* ilk+ source selection */ |
5a6b5c84 DV |
3439 | #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) |
3440 | #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) | |
3441 | #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) | |
3442 | /* embedded DP port on the north display block, reserved on ivb */ | |
3443 | #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) | |
3444 | #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ | |
b4437a41 DV |
3445 | /* vlv source selection */ |
3446 | #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) | |
3447 | #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) | |
3448 | #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) | |
3449 | /* with DP port the pipe source is invalid */ | |
3450 | #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) | |
3451 | #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) | |
3452 | #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) | |
3453 | /* gen3+ source selection */ | |
3454 | #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) | |
3455 | #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) | |
3456 | #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) | |
3457 | /* with DP/TV port the pipe source is invalid */ | |
3458 | #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) | |
3459 | #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) | |
3460 | #define PIPE_CRC_SOURCE_TV_POST (5 << 28) | |
3461 | #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) | |
3462 | #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) | |
3463 | /* gen2 doesn't have source selection bits */ | |
52f843f6 | 3464 | #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) |
b4437a41 | 3465 | |
5a6b5c84 DV |
3466 | #define _PIPE_CRC_RES_1_A_IVB 0x60064 |
3467 | #define _PIPE_CRC_RES_2_A_IVB 0x60068 | |
3468 | #define _PIPE_CRC_RES_3_A_IVB 0x6006c | |
3469 | #define _PIPE_CRC_RES_4_A_IVB 0x60070 | |
3470 | #define _PIPE_CRC_RES_5_A_IVB 0x60074 | |
3471 | ||
a57c774a AK |
3472 | #define _PIPE_CRC_RES_RED_A 0x60060 |
3473 | #define _PIPE_CRC_RES_GREEN_A 0x60064 | |
3474 | #define _PIPE_CRC_RES_BLUE_A 0x60068 | |
3475 | #define _PIPE_CRC_RES_RES1_A_I915 0x6006c | |
3476 | #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 | |
8bf1e9f1 SH |
3477 | |
3478 | /* Pipe B CRC regs */ | |
5a6b5c84 DV |
3479 | #define _PIPE_CRC_RES_1_B_IVB 0x61064 |
3480 | #define _PIPE_CRC_RES_2_B_IVB 0x61068 | |
3481 | #define _PIPE_CRC_RES_3_B_IVB 0x6106c | |
3482 | #define _PIPE_CRC_RES_4_B_IVB 0x61070 | |
3483 | #define _PIPE_CRC_RES_5_B_IVB 0x61074 | |
8bf1e9f1 | 3484 | |
f0f59a00 VS |
3485 | #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) |
3486 | #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) | |
3487 | #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) | |
3488 | #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) | |
3489 | #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) | |
3490 | #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) | |
3491 | ||
3492 | #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) | |
3493 | #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) | |
3494 | #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) | |
3495 | #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) | |
3496 | #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) | |
5a6b5c84 | 3497 | |
585fb111 | 3498 | /* Pipe A timing regs */ |
a57c774a AK |
3499 | #define _HTOTAL_A 0x60000 |
3500 | #define _HBLANK_A 0x60004 | |
3501 | #define _HSYNC_A 0x60008 | |
3502 | #define _VTOTAL_A 0x6000c | |
3503 | #define _VBLANK_A 0x60010 | |
3504 | #define _VSYNC_A 0x60014 | |
3505 | #define _PIPEASRC 0x6001c | |
3506 | #define _BCLRPAT_A 0x60020 | |
3507 | #define _VSYNCSHIFT_A 0x60028 | |
ebb69c95 | 3508 | #define _PIPE_MULT_A 0x6002c |
585fb111 JB |
3509 | |
3510 | /* Pipe B timing regs */ | |
a57c774a AK |
3511 | #define _HTOTAL_B 0x61000 |
3512 | #define _HBLANK_B 0x61004 | |
3513 | #define _HSYNC_B 0x61008 | |
3514 | #define _VTOTAL_B 0x6100c | |
3515 | #define _VBLANK_B 0x61010 | |
3516 | #define _VSYNC_B 0x61014 | |
3517 | #define _PIPEBSRC 0x6101c | |
3518 | #define _BCLRPAT_B 0x61020 | |
3519 | #define _VSYNCSHIFT_B 0x61028 | |
ebb69c95 | 3520 | #define _PIPE_MULT_B 0x6102c |
a57c774a AK |
3521 | |
3522 | #define TRANSCODER_A_OFFSET 0x60000 | |
3523 | #define TRANSCODER_B_OFFSET 0x61000 | |
3524 | #define TRANSCODER_C_OFFSET 0x62000 | |
84fd4f4e | 3525 | #define CHV_TRANSCODER_C_OFFSET 0x63000 |
a57c774a AK |
3526 | #define TRANSCODER_EDP_OFFSET 0x6f000 |
3527 | ||
f0f59a00 | 3528 | #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \ |
5c969aa7 DL |
3529 | dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ |
3530 | dev_priv->info.display_mmio_offset) | |
a57c774a | 3531 | |
f0f59a00 VS |
3532 | #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) |
3533 | #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) | |
3534 | #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) | |
3535 | #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) | |
3536 | #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) | |
3537 | #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) | |
3538 | #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) | |
3539 | #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) | |
3540 | #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) | |
3541 | #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) | |
5eddb70b | 3542 | |
c8f7df58 RV |
3543 | /* VLV eDP PSR registers */ |
3544 | #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) | |
3545 | #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) | |
3546 | #define VLV_EDP_PSR_ENABLE (1<<0) | |
3547 | #define VLV_EDP_PSR_RESET (1<<1) | |
3548 | #define VLV_EDP_PSR_MODE_MASK (7<<2) | |
3549 | #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3) | |
3550 | #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2) | |
3551 | #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7) | |
3552 | #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8) | |
3553 | #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9) | |
3554 | #define VLV_EDP_PSR_DBL_FRAME (1<<10) | |
3555 | #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16) | |
3556 | #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 | |
f0f59a00 | 3557 | #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB) |
c8f7df58 RV |
3558 | |
3559 | #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) | |
3560 | #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) | |
3561 | #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30) | |
3562 | #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31) | |
3563 | #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30) | |
f0f59a00 | 3564 | #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB) |
c8f7df58 RV |
3565 | |
3566 | #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) | |
3567 | #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) | |
3568 | #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3) | |
3569 | #define VLV_EDP_PSR_CURR_STATE_MASK 7 | |
3570 | #define VLV_EDP_PSR_DISABLED (0<<0) | |
3571 | #define VLV_EDP_PSR_INACTIVE (1<<0) | |
3572 | #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0) | |
3573 | #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0) | |
3574 | #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0) | |
3575 | #define VLV_EDP_PSR_EXIT (5<<0) | |
3576 | #define VLV_EDP_PSR_IN_TRANS (1<<7) | |
f0f59a00 | 3577 | #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB) |
c8f7df58 | 3578 | |
ed8546ac | 3579 | /* HSW+ eDP PSR registers */ |
443a389f VS |
3580 | #define HSW_EDP_PSR_BASE 0x64800 |
3581 | #define BDW_EDP_PSR_BASE 0x6f800 | |
f0f59a00 | 3582 | #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0) |
2b28bb1b | 3583 | #define EDP_PSR_ENABLE (1<<31) |
82c56254 | 3584 | #define BDW_PSR_SINGLE_FRAME (1<<30) |
2b28bb1b RV |
3585 | #define EDP_PSR_LINK_STANDBY (1<<27) |
3586 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) | |
3587 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) | |
3588 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) | |
3589 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) | |
3590 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) | |
3591 | #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 | |
3592 | #define EDP_PSR_SKIP_AUX_EXIT (1<<12) | |
3593 | #define EDP_PSR_TP1_TP2_SEL (0<<11) | |
3594 | #define EDP_PSR_TP1_TP3_SEL (1<<11) | |
3595 | #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) | |
3596 | #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) | |
3597 | #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) | |
3598 | #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) | |
3599 | #define EDP_PSR_TP1_TIME_500us (0<<4) | |
3600 | #define EDP_PSR_TP1_TIME_100us (1<<4) | |
3601 | #define EDP_PSR_TP1_TIME_2500us (2<<4) | |
3602 | #define EDP_PSR_TP1_TIME_0us (3<<4) | |
3603 | #define EDP_PSR_IDLE_FRAME_SHIFT 0 | |
3604 | ||
f0f59a00 VS |
3605 | #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10) |
3606 | #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */ | |
2b28bb1b | 3607 | |
f0f59a00 | 3608 | #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40) |
2b28bb1b | 3609 | #define EDP_PSR_STATUS_STATE_MASK (7<<29) |
e91fd8c6 RV |
3610 | #define EDP_PSR_STATUS_STATE_IDLE (0<<29) |
3611 | #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) | |
3612 | #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) | |
3613 | #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) | |
3614 | #define EDP_PSR_STATUS_STATE_BUFON (4<<29) | |
3615 | #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) | |
3616 | #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) | |
3617 | #define EDP_PSR_STATUS_LINK_MASK (3<<26) | |
3618 | #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) | |
3619 | #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) | |
3620 | #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) | |
3621 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 | |
3622 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f | |
3623 | #define EDP_PSR_STATUS_COUNT_SHIFT 16 | |
3624 | #define EDP_PSR_STATUS_COUNT_MASK 0xf | |
3625 | #define EDP_PSR_STATUS_AUX_ERROR (1<<15) | |
3626 | #define EDP_PSR_STATUS_AUX_SENDING (1<<12) | |
3627 | #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) | |
3628 | #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) | |
3629 | #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) | |
3630 | #define EDP_PSR_STATUS_IDLE_MASK 0xf | |
3631 | ||
f0f59a00 | 3632 | #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44) |
e91fd8c6 | 3633 | #define EDP_PSR_PERF_CNT_MASK 0xffffff |
2b28bb1b | 3634 | |
f0f59a00 | 3635 | #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60) |
6433226b NV |
3636 | #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28) |
3637 | #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) | |
3638 | #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) | |
3639 | #define EDP_PSR_DEBUG_MASK_HPD (1<<25) | |
3640 | #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16) | |
3641 | #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) | |
2b28bb1b | 3642 | |
f0f59a00 | 3643 | #define EDP_PSR2_CTL _MMIO(0x6f900) |
474d1ec4 SJ |
3644 | #define EDP_PSR2_ENABLE (1<<31) |
3645 | #define EDP_SU_TRACK_ENABLE (1<<30) | |
3646 | #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20) | |
3647 | #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20) | |
3648 | #define EDP_PSR2_TP2_TIME_500 (0<<8) | |
3649 | #define EDP_PSR2_TP2_TIME_100 (1<<8) | |
3650 | #define EDP_PSR2_TP2_TIME_2500 (2<<8) | |
3651 | #define EDP_PSR2_TP2_TIME_50 (3<<8) | |
3652 | #define EDP_PSR2_TP2_TIME_MASK (3<<8) | |
3653 | #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 | |
3654 | #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4) | |
3655 | #define EDP_PSR2_IDLE_MASK 0xf | |
6433226b | 3656 | #define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4) |
474d1ec4 | 3657 | |
3fcb0ca1 NV |
3658 | #define EDP_PSR2_STATUS_CTL _MMIO(0x6f940) |
3659 | #define EDP_PSR2_STATUS_STATE_MASK (0xf<<28) | |
6ba1f9e1 | 3660 | #define EDP_PSR2_STATUS_STATE_SHIFT 28 |
474d1ec4 | 3661 | |
585fb111 | 3662 | /* VGA port control */ |
f0f59a00 VS |
3663 | #define ADPA _MMIO(0x61100) |
3664 | #define PCH_ADPA _MMIO(0xe1100) | |
3665 | #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) | |
ebc0fd88 | 3666 | |
585fb111 JB |
3667 | #define ADPA_DAC_ENABLE (1<<31) |
3668 | #define ADPA_DAC_DISABLE 0 | |
3669 | #define ADPA_PIPE_SELECT_MASK (1<<30) | |
3670 | #define ADPA_PIPE_A_SELECT 0 | |
3671 | #define ADPA_PIPE_B_SELECT (1<<30) | |
1519b995 | 3672 | #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) |
ebc0fd88 DV |
3673 | /* CPT uses bits 29:30 for pch transcoder select */ |
3674 | #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ | |
3675 | #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) | |
3676 | #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) | |
3677 | #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) | |
3678 | #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) | |
3679 | #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) | |
3680 | #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) | |
3681 | #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) | |
3682 | #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) | |
3683 | #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) | |
3684 | #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) | |
3685 | #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) | |
3686 | #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) | |
3687 | #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) | |
3688 | #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) | |
3689 | #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) | |
3690 | #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) | |
3691 | #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) | |
3692 | #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) | |
585fb111 JB |
3693 | #define ADPA_USE_VGA_HVPOLARITY (1<<15) |
3694 | #define ADPA_SETS_HVPOLARITY 0 | |
60222c0c | 3695 | #define ADPA_VSYNC_CNTL_DISABLE (1<<10) |
585fb111 | 3696 | #define ADPA_VSYNC_CNTL_ENABLE 0 |
60222c0c | 3697 | #define ADPA_HSYNC_CNTL_DISABLE (1<<11) |
585fb111 JB |
3698 | #define ADPA_HSYNC_CNTL_ENABLE 0 |
3699 | #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) | |
3700 | #define ADPA_VSYNC_ACTIVE_LOW 0 | |
3701 | #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) | |
3702 | #define ADPA_HSYNC_ACTIVE_LOW 0 | |
3703 | #define ADPA_DPMS_MASK (~(3<<10)) | |
3704 | #define ADPA_DPMS_ON (0<<10) | |
3705 | #define ADPA_DPMS_SUSPEND (1<<10) | |
3706 | #define ADPA_DPMS_STANDBY (2<<10) | |
3707 | #define ADPA_DPMS_OFF (3<<10) | |
3708 | ||
939fe4d7 | 3709 | |
585fb111 | 3710 | /* Hotplug control (945+ only) */ |
f0f59a00 | 3711 | #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110) |
26739f12 DV |
3712 | #define PORTB_HOTPLUG_INT_EN (1 << 29) |
3713 | #define PORTC_HOTPLUG_INT_EN (1 << 28) | |
3714 | #define PORTD_HOTPLUG_INT_EN (1 << 27) | |
585fb111 JB |
3715 | #define SDVOB_HOTPLUG_INT_EN (1 << 26) |
3716 | #define SDVOC_HOTPLUG_INT_EN (1 << 25) | |
3717 | #define TV_HOTPLUG_INT_EN (1 << 18) | |
3718 | #define CRT_HOTPLUG_INT_EN (1 << 9) | |
e5868a31 EE |
3719 | #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ |
3720 | PORTC_HOTPLUG_INT_EN | \ | |
3721 | PORTD_HOTPLUG_INT_EN | \ | |
3722 | SDVOC_HOTPLUG_INT_EN | \ | |
3723 | SDVOB_HOTPLUG_INT_EN | \ | |
3724 | CRT_HOTPLUG_INT_EN) | |
585fb111 | 3725 | #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) |
771cb081 ZY |
3726 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) |
3727 | /* must use period 64 on GM45 according to docs */ | |
3728 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) | |
3729 | #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) | |
3730 | #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) | |
3731 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) | |
3732 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) | |
3733 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) | |
3734 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) | |
3735 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) | |
3736 | #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) | |
3737 | #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) | |
3738 | #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) | |
3739 | #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) | |
585fb111 | 3740 | |
f0f59a00 | 3741 | #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114) |
0ce99f74 | 3742 | /* |
0780cd36 | 3743 | * HDMI/DP bits are g4x+ |
0ce99f74 DV |
3744 | * |
3745 | * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. | |
3746 | * Please check the detailed lore in the commit message for for experimental | |
3747 | * evidence. | |
3748 | */ | |
0780cd36 VS |
3749 | /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ |
3750 | #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) | |
3751 | #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) | |
3752 | #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) | |
3753 | /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ | |
3754 | #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) | |
232a6ee9 | 3755 | #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) |
0780cd36 | 3756 | #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) |
26739f12 | 3757 | #define PORTD_HOTPLUG_INT_STATUS (3 << 21) |
a211b497 DV |
3758 | #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) |
3759 | #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) | |
26739f12 | 3760 | #define PORTC_HOTPLUG_INT_STATUS (3 << 19) |
a211b497 DV |
3761 | #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) |
3762 | #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) | |
26739f12 | 3763 | #define PORTB_HOTPLUG_INT_STATUS (3 << 17) |
a211b497 DV |
3764 | #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) |
3765 | #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) | |
084b612e | 3766 | /* CRT/TV common between gen3+ */ |
585fb111 JB |
3767 | #define CRT_HOTPLUG_INT_STATUS (1 << 11) |
3768 | #define TV_HOTPLUG_INT_STATUS (1 << 10) | |
3769 | #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) | |
3770 | #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) | |
3771 | #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) | |
3772 | #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) | |
4aeebd74 DV |
3773 | #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) |
3774 | #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) | |
3775 | #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) | |
bfbdb420 ID |
3776 | #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) |
3777 | ||
084b612e CW |
3778 | /* SDVO is different across gen3/4 */ |
3779 | #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) | |
3780 | #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) | |
4f7fd709 DV |
3781 | /* |
3782 | * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, | |
3783 | * since reality corrobates that they're the same as on gen3. But keep these | |
3784 | * bits here (and the comment!) to help any other lost wanderers back onto the | |
3785 | * right tracks. | |
3786 | */ | |
084b612e CW |
3787 | #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) |
3788 | #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) | |
3789 | #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) | |
3790 | #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) | |
e5868a31 EE |
3791 | #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ |
3792 | SDVOB_HOTPLUG_INT_STATUS_G4X | \ | |
3793 | SDVOC_HOTPLUG_INT_STATUS_G4X | \ | |
3794 | PORTB_HOTPLUG_INT_STATUS | \ | |
3795 | PORTC_HOTPLUG_INT_STATUS | \ | |
3796 | PORTD_HOTPLUG_INT_STATUS) | |
e5868a31 EE |
3797 | |
3798 | #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ | |
3799 | SDVOB_HOTPLUG_INT_STATUS_I915 | \ | |
3800 | SDVOC_HOTPLUG_INT_STATUS_I915 | \ | |
3801 | PORTB_HOTPLUG_INT_STATUS | \ | |
3802 | PORTC_HOTPLUG_INT_STATUS | \ | |
3803 | PORTD_HOTPLUG_INT_STATUS) | |
585fb111 | 3804 | |
c20cd312 PZ |
3805 | /* SDVO and HDMI port control. |
3806 | * The same register may be used for SDVO or HDMI */ | |
f0f59a00 VS |
3807 | #define _GEN3_SDVOB 0x61140 |
3808 | #define _GEN3_SDVOC 0x61160 | |
3809 | #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) | |
3810 | #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) | |
c20cd312 PZ |
3811 | #define GEN4_HDMIB GEN3_SDVOB |
3812 | #define GEN4_HDMIC GEN3_SDVOC | |
f0f59a00 VS |
3813 | #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) |
3814 | #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) | |
3815 | #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) | |
3816 | #define PCH_SDVOB _MMIO(0xe1140) | |
c20cd312 | 3817 | #define PCH_HDMIB PCH_SDVOB |
f0f59a00 VS |
3818 | #define PCH_HDMIC _MMIO(0xe1150) |
3819 | #define PCH_HDMID _MMIO(0xe1160) | |
c20cd312 | 3820 | |
f0f59a00 | 3821 | #define PORT_DFT_I9XX _MMIO(0x61150) |
84093603 | 3822 | #define DC_BALANCE_RESET (1 << 25) |
f0f59a00 | 3823 | #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154) |
84093603 | 3824 | #define DC_BALANCE_RESET_VLV (1 << 31) |
eb736679 VS |
3825 | #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) |
3826 | #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ | |
84093603 DV |
3827 | #define PIPE_B_SCRAMBLE_RESET (1 << 1) |
3828 | #define PIPE_A_SCRAMBLE_RESET (1 << 0) | |
3829 | ||
c20cd312 PZ |
3830 | /* Gen 3 SDVO bits: */ |
3831 | #define SDVO_ENABLE (1 << 31) | |
dc0fa718 PZ |
3832 | #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) |
3833 | #define SDVO_PIPE_SEL_MASK (1 << 30) | |
c20cd312 PZ |
3834 | #define SDVO_PIPE_B_SELECT (1 << 30) |
3835 | #define SDVO_STALL_SELECT (1 << 29) | |
3836 | #define SDVO_INTERRUPT_ENABLE (1 << 26) | |
646b4269 | 3837 | /* |
585fb111 | 3838 | * 915G/GM SDVO pixel multiplier. |
585fb111 | 3839 | * Programmed value is multiplier - 1, up to 5x. |
585fb111 JB |
3840 | * \sa DPLL_MD_UDI_MULTIPLIER_MASK |
3841 | */ | |
c20cd312 | 3842 | #define SDVO_PORT_MULTIPLY_MASK (7 << 23) |
585fb111 | 3843 | #define SDVO_PORT_MULTIPLY_SHIFT 23 |
c20cd312 PZ |
3844 | #define SDVO_PHASE_SELECT_MASK (15 << 19) |
3845 | #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) | |
3846 | #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) | |
3847 | #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ | |
3848 | #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ | |
3849 | #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ | |
3850 | #define SDVO_DETECTED (1 << 2) | |
585fb111 | 3851 | /* Bits to be preserved when writing */ |
c20cd312 PZ |
3852 | #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ |
3853 | SDVO_INTERRUPT_ENABLE) | |
3854 | #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) | |
3855 | ||
3856 | /* Gen 4 SDVO/HDMI bits: */ | |
4f3a8bc7 | 3857 | #define SDVO_COLOR_FORMAT_8bpc (0 << 26) |
18442d08 | 3858 | #define SDVO_COLOR_FORMAT_MASK (7 << 26) |
c20cd312 PZ |
3859 | #define SDVO_ENCODING_SDVO (0 << 10) |
3860 | #define SDVO_ENCODING_HDMI (2 << 10) | |
dc0fa718 PZ |
3861 | #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ |
3862 | #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ | |
4f3a8bc7 | 3863 | #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ |
c20cd312 PZ |
3864 | #define SDVO_AUDIO_ENABLE (1 << 6) |
3865 | /* VSYNC/HSYNC bits new with 965, default is to be set */ | |
3866 | #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) | |
3867 | #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) | |
3868 | ||
3869 | /* Gen 5 (IBX) SDVO/HDMI bits: */ | |
4f3a8bc7 | 3870 | #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ |
c20cd312 PZ |
3871 | #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ |
3872 | ||
3873 | /* Gen 6 (CPT) SDVO/HDMI bits: */ | |
dc0fa718 PZ |
3874 | #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
3875 | #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) | |
c20cd312 | 3876 | |
44f37d1f CML |
3877 | /* CHV SDVO/HDMI bits: */ |
3878 | #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) | |
3879 | #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) | |
3880 | ||
585fb111 JB |
3881 | |
3882 | /* DVO port control */ | |
f0f59a00 VS |
3883 | #define _DVOA 0x61120 |
3884 | #define DVOA _MMIO(_DVOA) | |
3885 | #define _DVOB 0x61140 | |
3886 | #define DVOB _MMIO(_DVOB) | |
3887 | #define _DVOC 0x61160 | |
3888 | #define DVOC _MMIO(_DVOC) | |
585fb111 JB |
3889 | #define DVO_ENABLE (1 << 31) |
3890 | #define DVO_PIPE_B_SELECT (1 << 30) | |
3891 | #define DVO_PIPE_STALL_UNUSED (0 << 28) | |
3892 | #define DVO_PIPE_STALL (1 << 28) | |
3893 | #define DVO_PIPE_STALL_TV (2 << 28) | |
3894 | #define DVO_PIPE_STALL_MASK (3 << 28) | |
3895 | #define DVO_USE_VGA_SYNC (1 << 15) | |
3896 | #define DVO_DATA_ORDER_I740 (0 << 14) | |
3897 | #define DVO_DATA_ORDER_FP (1 << 14) | |
3898 | #define DVO_VSYNC_DISABLE (1 << 11) | |
3899 | #define DVO_HSYNC_DISABLE (1 << 10) | |
3900 | #define DVO_VSYNC_TRISTATE (1 << 9) | |
3901 | #define DVO_HSYNC_TRISTATE (1 << 8) | |
3902 | #define DVO_BORDER_ENABLE (1 << 7) | |
3903 | #define DVO_DATA_ORDER_GBRG (1 << 6) | |
3904 | #define DVO_DATA_ORDER_RGGB (0 << 6) | |
3905 | #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) | |
3906 | #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) | |
3907 | #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) | |
3908 | #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) | |
3909 | #define DVO_BLANK_ACTIVE_HIGH (1 << 2) | |
3910 | #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ | |
3911 | #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ | |
3912 | #define DVO_PRESERVE_MASK (0x7<<24) | |
f0f59a00 VS |
3913 | #define DVOA_SRCDIM _MMIO(0x61124) |
3914 | #define DVOB_SRCDIM _MMIO(0x61144) | |
3915 | #define DVOC_SRCDIM _MMIO(0x61164) | |
585fb111 JB |
3916 | #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 |
3917 | #define DVO_SRCDIM_VERTICAL_SHIFT 0 | |
3918 | ||
3919 | /* LVDS port control */ | |
f0f59a00 | 3920 | #define LVDS _MMIO(0x61180) |
585fb111 JB |
3921 | /* |
3922 | * Enables the LVDS port. This bit must be set before DPLLs are enabled, as | |
3923 | * the DPLL semantics change when the LVDS is assigned to that pipe. | |
3924 | */ | |
3925 | #define LVDS_PORT_EN (1 << 31) | |
3926 | /* Selects pipe B for LVDS data. Must be set on pre-965. */ | |
3927 | #define LVDS_PIPEB_SELECT (1 << 30) | |
47a05eca | 3928 | #define LVDS_PIPE_MASK (1 << 30) |
1519b995 | 3929 | #define LVDS_PIPE(pipe) ((pipe) << 30) |
898822ce ZY |
3930 | /* LVDS dithering flag on 965/g4x platform */ |
3931 | #define LVDS_ENABLE_DITHER (1 << 25) | |
aa9b500d BF |
3932 | /* LVDS sync polarity flags. Set to invert (i.e. negative) */ |
3933 | #define LVDS_VSYNC_POLARITY (1 << 21) | |
3934 | #define LVDS_HSYNC_POLARITY (1 << 20) | |
3935 | ||
a3e17eb8 ZY |
3936 | /* Enable border for unscaled (or aspect-scaled) display */ |
3937 | #define LVDS_BORDER_ENABLE (1 << 15) | |
585fb111 JB |
3938 | /* |
3939 | * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per | |
3940 | * pixel. | |
3941 | */ | |
3942 | #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) | |
3943 | #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) | |
3944 | #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) | |
3945 | /* | |
3946 | * Controls the A3 data pair, which contains the additional LSBs for 24 bit | |
3947 | * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be | |
3948 | * on. | |
3949 | */ | |
3950 | #define LVDS_A3_POWER_MASK (3 << 6) | |
3951 | #define LVDS_A3_POWER_DOWN (0 << 6) | |
3952 | #define LVDS_A3_POWER_UP (3 << 6) | |
3953 | /* | |
3954 | * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP | |
3955 | * is set. | |
3956 | */ | |
3957 | #define LVDS_CLKB_POWER_MASK (3 << 4) | |
3958 | #define LVDS_CLKB_POWER_DOWN (0 << 4) | |
3959 | #define LVDS_CLKB_POWER_UP (3 << 4) | |
3960 | /* | |
3961 | * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 | |
3962 | * setting for whether we are in dual-channel mode. The B3 pair will | |
3963 | * additionally only be powered up when LVDS_A3_POWER_UP is set. | |
3964 | */ | |
3965 | #define LVDS_B0B3_POWER_MASK (3 << 2) | |
3966 | #define LVDS_B0B3_POWER_DOWN (0 << 2) | |
3967 | #define LVDS_B0B3_POWER_UP (3 << 2) | |
3968 | ||
3c17fe4b | 3969 | /* Video Data Island Packet control */ |
f0f59a00 | 3970 | #define VIDEO_DIP_DATA _MMIO(0x61178) |
fd0753cf | 3971 | /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC |
adf00b26 PZ |
3972 | * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte |
3973 | * of the infoframe structure specified by CEA-861. */ | |
3974 | #define VIDEO_DIP_DATA_SIZE 32 | |
2b28bb1b | 3975 | #define VIDEO_DIP_VSC_DATA_SIZE 36 |
f0f59a00 | 3976 | #define VIDEO_DIP_CTL _MMIO(0x61170) |
2da8af54 | 3977 | /* Pre HSW: */ |
3c17fe4b | 3978 | #define VIDEO_DIP_ENABLE (1 << 31) |
822cdc52 | 3979 | #define VIDEO_DIP_PORT(port) ((port) << 29) |
3e6e6395 | 3980 | #define VIDEO_DIP_PORT_MASK (3 << 29) |
0dd87d20 | 3981 | #define VIDEO_DIP_ENABLE_GCP (1 << 25) |
3c17fe4b DH |
3982 | #define VIDEO_DIP_ENABLE_AVI (1 << 21) |
3983 | #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) | |
0dd87d20 | 3984 | #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) |
3c17fe4b DH |
3985 | #define VIDEO_DIP_ENABLE_SPD (8 << 21) |
3986 | #define VIDEO_DIP_SELECT_AVI (0 << 19) | |
3987 | #define VIDEO_DIP_SELECT_VENDOR (1 << 19) | |
3988 | #define VIDEO_DIP_SELECT_SPD (3 << 19) | |
45187ace | 3989 | #define VIDEO_DIP_SELECT_MASK (3 << 19) |
3c17fe4b DH |
3990 | #define VIDEO_DIP_FREQ_ONCE (0 << 16) |
3991 | #define VIDEO_DIP_FREQ_VSYNC (1 << 16) | |
3992 | #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) | |
60c5ea2d | 3993 | #define VIDEO_DIP_FREQ_MASK (3 << 16) |
2da8af54 | 3994 | /* HSW and later: */ |
0dd87d20 PZ |
3995 | #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) |
3996 | #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) | |
2da8af54 | 3997 | #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) |
0dd87d20 PZ |
3998 | #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) |
3999 | #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) | |
2da8af54 | 4000 | #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) |
3c17fe4b | 4001 | |
585fb111 | 4002 | /* Panel power sequencing */ |
44cb734c ID |
4003 | #define PPS_BASE 0x61200 |
4004 | #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) | |
4005 | #define PCH_PPS_BASE 0xC7200 | |
4006 | ||
4007 | #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ | |
4008 | PPS_BASE + (reg) + \ | |
4009 | (pps_idx) * 0x100) | |
4010 | ||
4011 | #define _PP_STATUS 0x61200 | |
4012 | #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) | |
4013 | #define PP_ON (1 << 31) | |
585fb111 JB |
4014 | /* |
4015 | * Indicates that all dependencies of the panel are on: | |
4016 | * | |
4017 | * - PLL enabled | |
4018 | * - pipe enabled | |
4019 | * - LVDS/DVOB/DVOC on | |
4020 | */ | |
44cb734c ID |
4021 | #define PP_READY (1 << 30) |
4022 | #define PP_SEQUENCE_NONE (0 << 28) | |
4023 | #define PP_SEQUENCE_POWER_UP (1 << 28) | |
4024 | #define PP_SEQUENCE_POWER_DOWN (2 << 28) | |
4025 | #define PP_SEQUENCE_MASK (3 << 28) | |
4026 | #define PP_SEQUENCE_SHIFT 28 | |
4027 | #define PP_CYCLE_DELAY_ACTIVE (1 << 27) | |
4028 | #define PP_SEQUENCE_STATE_MASK 0x0000000f | |
99ea7127 KP |
4029 | #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) |
4030 | #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) | |
4031 | #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) | |
4032 | #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) | |
4033 | #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) | |
4034 | #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) | |
4035 | #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) | |
4036 | #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) | |
4037 | #define PP_SEQUENCE_STATE_RESET (0xf << 0) | |
44cb734c ID |
4038 | |
4039 | #define _PP_CONTROL 0x61204 | |
4040 | #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) | |
4041 | #define PANEL_UNLOCK_REGS (0xabcd << 16) | |
4042 | #define PANEL_UNLOCK_MASK (0xffff << 16) | |
4043 | #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0 | |
4044 | #define BXT_POWER_CYCLE_DELAY_SHIFT 4 | |
4045 | #define EDP_FORCE_VDD (1 << 3) | |
4046 | #define EDP_BLC_ENABLE (1 << 2) | |
4047 | #define PANEL_POWER_RESET (1 << 1) | |
4048 | #define PANEL_POWER_OFF (0 << 0) | |
4049 | #define PANEL_POWER_ON (1 << 0) | |
44cb734c ID |
4050 | |
4051 | #define _PP_ON_DELAYS 0x61208 | |
4052 | #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) | |
ed6143b8 | 4053 | #define PANEL_PORT_SELECT_SHIFT 30 |
44cb734c ID |
4054 | #define PANEL_PORT_SELECT_MASK (3 << 30) |
4055 | #define PANEL_PORT_SELECT_LVDS (0 << 30) | |
4056 | #define PANEL_PORT_SELECT_DPA (1 << 30) | |
4057 | #define PANEL_PORT_SELECT_DPC (2 << 30) | |
4058 | #define PANEL_PORT_SELECT_DPD (3 << 30) | |
4059 | #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) | |
4060 | #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000 | |
4061 | #define PANEL_POWER_UP_DELAY_SHIFT 16 | |
4062 | #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff | |
4063 | #define PANEL_LIGHT_ON_DELAY_SHIFT 0 | |
4064 | ||
4065 | #define _PP_OFF_DELAYS 0x6120C | |
4066 | #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) | |
4067 | #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000 | |
4068 | #define PANEL_POWER_DOWN_DELAY_SHIFT 16 | |
4069 | #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff | |
4070 | #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 | |
4071 | ||
4072 | #define _PP_DIVISOR 0x61210 | |
4073 | #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) | |
4074 | #define PP_REFERENCE_DIVIDER_MASK 0xffffff00 | |
4075 | #define PP_REFERENCE_DIVIDER_SHIFT 8 | |
4076 | #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f | |
4077 | #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 | |
585fb111 JB |
4078 | |
4079 | /* Panel fitting */ | |
f0f59a00 | 4080 | #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230) |
585fb111 JB |
4081 | #define PFIT_ENABLE (1 << 31) |
4082 | #define PFIT_PIPE_MASK (3 << 29) | |
4083 | #define PFIT_PIPE_SHIFT 29 | |
4084 | #define VERT_INTERP_DISABLE (0 << 10) | |
4085 | #define VERT_INTERP_BILINEAR (1 << 10) | |
4086 | #define VERT_INTERP_MASK (3 << 10) | |
4087 | #define VERT_AUTO_SCALE (1 << 9) | |
4088 | #define HORIZ_INTERP_DISABLE (0 << 6) | |
4089 | #define HORIZ_INTERP_BILINEAR (1 << 6) | |
4090 | #define HORIZ_INTERP_MASK (3 << 6) | |
4091 | #define HORIZ_AUTO_SCALE (1 << 5) | |
4092 | #define PANEL_8TO6_DITHER_ENABLE (1 << 3) | |
3fbe18d6 ZY |
4093 | #define PFIT_FILTER_FUZZY (0 << 24) |
4094 | #define PFIT_SCALING_AUTO (0 << 26) | |
4095 | #define PFIT_SCALING_PROGRAMMED (1 << 26) | |
4096 | #define PFIT_SCALING_PILLAR (2 << 26) | |
4097 | #define PFIT_SCALING_LETTER (3 << 26) | |
f0f59a00 | 4098 | #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234) |
3fbe18d6 ZY |
4099 | /* Pre-965 */ |
4100 | #define PFIT_VERT_SCALE_SHIFT 20 | |
4101 | #define PFIT_VERT_SCALE_MASK 0xfff00000 | |
4102 | #define PFIT_HORIZ_SCALE_SHIFT 4 | |
4103 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 | |
4104 | /* 965+ */ | |
4105 | #define PFIT_VERT_SCALE_SHIFT_965 16 | |
4106 | #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 | |
4107 | #define PFIT_HORIZ_SCALE_SHIFT_965 0 | |
4108 | #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff | |
4109 | ||
f0f59a00 | 4110 | #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238) |
585fb111 | 4111 | |
5c969aa7 DL |
4112 | #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) |
4113 | #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) | |
f0f59a00 VS |
4114 | #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ |
4115 | _VLV_BLC_PWM_CTL2_B) | |
07bf139b | 4116 | |
5c969aa7 DL |
4117 | #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) |
4118 | #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) | |
f0f59a00 VS |
4119 | #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ |
4120 | _VLV_BLC_PWM_CTL_B) | |
07bf139b | 4121 | |
5c969aa7 DL |
4122 | #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) |
4123 | #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) | |
f0f59a00 VS |
4124 | #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ |
4125 | _VLV_BLC_HIST_CTL_B) | |
07bf139b | 4126 | |
585fb111 | 4127 | /* Backlight control */ |
f0f59a00 | 4128 | #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ |
7cf41601 DV |
4129 | #define BLM_PWM_ENABLE (1 << 31) |
4130 | #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ | |
4131 | #define BLM_PIPE_SELECT (1 << 29) | |
4132 | #define BLM_PIPE_SELECT_IVB (3 << 29) | |
4133 | #define BLM_PIPE_A (0 << 29) | |
4134 | #define BLM_PIPE_B (1 << 29) | |
4135 | #define BLM_PIPE_C (2 << 29) /* ivb + */ | |
35ffda48 JN |
4136 | #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ |
4137 | #define BLM_TRANSCODER_B BLM_PIPE_B | |
4138 | #define BLM_TRANSCODER_C BLM_PIPE_C | |
4139 | #define BLM_TRANSCODER_EDP (3 << 29) | |
7cf41601 DV |
4140 | #define BLM_PIPE(pipe) ((pipe) << 29) |
4141 | #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ | |
4142 | #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) | |
4143 | #define BLM_PHASE_IN_ENABLE (1 << 25) | |
4144 | #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) | |
4145 | #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) | |
4146 | #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) | |
4147 | #define BLM_PHASE_IN_COUNT_SHIFT (8) | |
4148 | #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) | |
4149 | #define BLM_PHASE_IN_INCR_SHIFT (0) | |
4150 | #define BLM_PHASE_IN_INCR_MASK (0xff << 0) | |
f0f59a00 | 4151 | #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254) |
ba3820ad TI |
4152 | /* |
4153 | * This is the most significant 15 bits of the number of backlight cycles in a | |
4154 | * complete cycle of the modulated backlight control. | |
4155 | * | |
4156 | * The actual value is this field multiplied by two. | |
4157 | */ | |
7cf41601 DV |
4158 | #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) |
4159 | #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) | |
4160 | #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ | |
585fb111 JB |
4161 | /* |
4162 | * This is the number of cycles out of the backlight modulation cycle for which | |
4163 | * the backlight is on. | |
4164 | * | |
4165 | * This field must be no greater than the number of cycles in the complete | |
4166 | * backlight modulation cycle. | |
4167 | */ | |
4168 | #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) | |
4169 | #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) | |
534b5a53 DV |
4170 | #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) |
4171 | #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ | |
585fb111 | 4172 | |
f0f59a00 | 4173 | #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260) |
2059ac3b | 4174 | #define BLM_HISTOGRAM_ENABLE (1 << 31) |
0eb96d6e | 4175 | |
7cf41601 DV |
4176 | /* New registers for PCH-split platforms. Safe where new bits show up, the |
4177 | * register layout machtes with gen4 BLC_PWM_CTL[12]. */ | |
f0f59a00 VS |
4178 | #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) |
4179 | #define BLC_PWM_CPU_CTL _MMIO(0x48254) | |
7cf41601 | 4180 | |
f0f59a00 | 4181 | #define HSW_BLC_PWM2_CTL _MMIO(0x48350) |
be256dc7 | 4182 | |
7cf41601 DV |
4183 | /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is |
4184 | * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ | |
f0f59a00 | 4185 | #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) |
4b4147c3 | 4186 | #define BLM_PCH_PWM_ENABLE (1 << 31) |
7cf41601 DV |
4187 | #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) |
4188 | #define BLM_PCH_POLARITY (1 << 29) | |
f0f59a00 | 4189 | #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) |
7cf41601 | 4190 | |
f0f59a00 | 4191 | #define UTIL_PIN_CTL _MMIO(0x48400) |
be256dc7 PZ |
4192 | #define UTIL_PIN_ENABLE (1 << 31) |
4193 | ||
022e4e52 SK |
4194 | #define UTIL_PIN_PIPE(x) ((x) << 29) |
4195 | #define UTIL_PIN_PIPE_MASK (3 << 29) | |
4196 | #define UTIL_PIN_MODE_PWM (1 << 24) | |
4197 | #define UTIL_PIN_MODE_MASK (0xf << 24) | |
4198 | #define UTIL_PIN_POLARITY (1 << 22) | |
4199 | ||
0fb890c0 | 4200 | /* BXT backlight register definition. */ |
022e4e52 | 4201 | #define _BXT_BLC_PWM_CTL1 0xC8250 |
0fb890c0 VK |
4202 | #define BXT_BLC_PWM_ENABLE (1 << 31) |
4203 | #define BXT_BLC_PWM_POLARITY (1 << 29) | |
022e4e52 SK |
4204 | #define _BXT_BLC_PWM_FREQ1 0xC8254 |
4205 | #define _BXT_BLC_PWM_DUTY1 0xC8258 | |
4206 | ||
4207 | #define _BXT_BLC_PWM_CTL2 0xC8350 | |
4208 | #define _BXT_BLC_PWM_FREQ2 0xC8354 | |
4209 | #define _BXT_BLC_PWM_DUTY2 0xC8358 | |
4210 | ||
f0f59a00 | 4211 | #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ |
022e4e52 | 4212 | _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) |
f0f59a00 | 4213 | #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ |
022e4e52 | 4214 | _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) |
f0f59a00 | 4215 | #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ |
022e4e52 | 4216 | _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) |
0fb890c0 | 4217 | |
f0f59a00 | 4218 | #define PCH_GTC_CTL _MMIO(0xe7000) |
be256dc7 PZ |
4219 | #define PCH_GTC_ENABLE (1 << 31) |
4220 | ||
585fb111 | 4221 | /* TV port control */ |
f0f59a00 | 4222 | #define TV_CTL _MMIO(0x68000) |
646b4269 | 4223 | /* Enables the TV encoder */ |
585fb111 | 4224 | # define TV_ENC_ENABLE (1 << 31) |
646b4269 | 4225 | /* Sources the TV encoder input from pipe B instead of A. */ |
585fb111 | 4226 | # define TV_ENC_PIPEB_SELECT (1 << 30) |
646b4269 | 4227 | /* Outputs composite video (DAC A only) */ |
585fb111 | 4228 | # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) |
646b4269 | 4229 | /* Outputs SVideo video (DAC B/C) */ |
585fb111 | 4230 | # define TV_ENC_OUTPUT_SVIDEO (1 << 28) |
646b4269 | 4231 | /* Outputs Component video (DAC A/B/C) */ |
585fb111 | 4232 | # define TV_ENC_OUTPUT_COMPONENT (2 << 28) |
646b4269 | 4233 | /* Outputs Composite and SVideo (DAC A/B/C) */ |
585fb111 JB |
4234 | # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) |
4235 | # define TV_TRILEVEL_SYNC (1 << 21) | |
646b4269 | 4236 | /* Enables slow sync generation (945GM only) */ |
585fb111 | 4237 | # define TV_SLOW_SYNC (1 << 20) |
646b4269 | 4238 | /* Selects 4x oversampling for 480i and 576p */ |
585fb111 | 4239 | # define TV_OVERSAMPLE_4X (0 << 18) |
646b4269 | 4240 | /* Selects 2x oversampling for 720p and 1080i */ |
585fb111 | 4241 | # define TV_OVERSAMPLE_2X (1 << 18) |
646b4269 | 4242 | /* Selects no oversampling for 1080p */ |
585fb111 | 4243 | # define TV_OVERSAMPLE_NONE (2 << 18) |
646b4269 | 4244 | /* Selects 8x oversampling */ |
585fb111 | 4245 | # define TV_OVERSAMPLE_8X (3 << 18) |
646b4269 | 4246 | /* Selects progressive mode rather than interlaced */ |
585fb111 | 4247 | # define TV_PROGRESSIVE (1 << 17) |
646b4269 | 4248 | /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ |
585fb111 | 4249 | # define TV_PAL_BURST (1 << 16) |
646b4269 | 4250 | /* Field for setting delay of Y compared to C */ |
585fb111 | 4251 | # define TV_YC_SKEW_MASK (7 << 12) |
646b4269 | 4252 | /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ |
585fb111 | 4253 | # define TV_ENC_SDP_FIX (1 << 11) |
646b4269 | 4254 | /* |
585fb111 JB |
4255 | * Enables a fix for the 915GM only. |
4256 | * | |
4257 | * Not sure what it does. | |
4258 | */ | |
4259 | # define TV_ENC_C0_FIX (1 << 10) | |
646b4269 | 4260 | /* Bits that must be preserved by software */ |
d2d9f232 | 4261 | # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) |
585fb111 | 4262 | # define TV_FUSE_STATE_MASK (3 << 4) |
646b4269 | 4263 | /* Read-only state that reports all features enabled */ |
585fb111 | 4264 | # define TV_FUSE_STATE_ENABLED (0 << 4) |
646b4269 | 4265 | /* Read-only state that reports that Macrovision is disabled in hardware*/ |
585fb111 | 4266 | # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) |
646b4269 | 4267 | /* Read-only state that reports that TV-out is disabled in hardware. */ |
585fb111 | 4268 | # define TV_FUSE_STATE_DISABLED (2 << 4) |
646b4269 | 4269 | /* Normal operation */ |
585fb111 | 4270 | # define TV_TEST_MODE_NORMAL (0 << 0) |
646b4269 | 4271 | /* Encoder test pattern 1 - combo pattern */ |
585fb111 | 4272 | # define TV_TEST_MODE_PATTERN_1 (1 << 0) |
646b4269 | 4273 | /* Encoder test pattern 2 - full screen vertical 75% color bars */ |
585fb111 | 4274 | # define TV_TEST_MODE_PATTERN_2 (2 << 0) |
646b4269 | 4275 | /* Encoder test pattern 3 - full screen horizontal 75% color bars */ |
585fb111 | 4276 | # define TV_TEST_MODE_PATTERN_3 (3 << 0) |
646b4269 | 4277 | /* Encoder test pattern 4 - random noise */ |
585fb111 | 4278 | # define TV_TEST_MODE_PATTERN_4 (4 << 0) |
646b4269 | 4279 | /* Encoder test pattern 5 - linear color ramps */ |
585fb111 | 4280 | # define TV_TEST_MODE_PATTERN_5 (5 << 0) |
646b4269 | 4281 | /* |
585fb111 JB |
4282 | * This test mode forces the DACs to 50% of full output. |
4283 | * | |
4284 | * This is used for load detection in combination with TVDAC_SENSE_MASK | |
4285 | */ | |
4286 | # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) | |
4287 | # define TV_TEST_MODE_MASK (7 << 0) | |
4288 | ||
f0f59a00 | 4289 | #define TV_DAC _MMIO(0x68004) |
b8ed2a4f | 4290 | # define TV_DAC_SAVE 0x00ffff00 |
646b4269 | 4291 | /* |
585fb111 JB |
4292 | * Reports that DAC state change logic has reported change (RO). |
4293 | * | |
4294 | * This gets cleared when TV_DAC_STATE_EN is cleared | |
4295 | */ | |
4296 | # define TVDAC_STATE_CHG (1 << 31) | |
4297 | # define TVDAC_SENSE_MASK (7 << 28) | |
646b4269 | 4298 | /* Reports that DAC A voltage is above the detect threshold */ |
585fb111 | 4299 | # define TVDAC_A_SENSE (1 << 30) |
646b4269 | 4300 | /* Reports that DAC B voltage is above the detect threshold */ |
585fb111 | 4301 | # define TVDAC_B_SENSE (1 << 29) |
646b4269 | 4302 | /* Reports that DAC C voltage is above the detect threshold */ |
585fb111 | 4303 | # define TVDAC_C_SENSE (1 << 28) |
646b4269 | 4304 | /* |
585fb111 JB |
4305 | * Enables DAC state detection logic, for load-based TV detection. |
4306 | * | |
4307 | * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set | |
4308 | * to off, for load detection to work. | |
4309 | */ | |
4310 | # define TVDAC_STATE_CHG_EN (1 << 27) | |
646b4269 | 4311 | /* Sets the DAC A sense value to high */ |
585fb111 | 4312 | # define TVDAC_A_SENSE_CTL (1 << 26) |
646b4269 | 4313 | /* Sets the DAC B sense value to high */ |
585fb111 | 4314 | # define TVDAC_B_SENSE_CTL (1 << 25) |
646b4269 | 4315 | /* Sets the DAC C sense value to high */ |
585fb111 | 4316 | # define TVDAC_C_SENSE_CTL (1 << 24) |
646b4269 | 4317 | /* Overrides the ENC_ENABLE and DAC voltage levels */ |
585fb111 | 4318 | # define DAC_CTL_OVERRIDE (1 << 7) |
646b4269 | 4319 | /* Sets the slew rate. Must be preserved in software */ |
585fb111 JB |
4320 | # define ENC_TVDAC_SLEW_FAST (1 << 6) |
4321 | # define DAC_A_1_3_V (0 << 4) | |
4322 | # define DAC_A_1_1_V (1 << 4) | |
4323 | # define DAC_A_0_7_V (2 << 4) | |
cb66c692 | 4324 | # define DAC_A_MASK (3 << 4) |
585fb111 JB |
4325 | # define DAC_B_1_3_V (0 << 2) |
4326 | # define DAC_B_1_1_V (1 << 2) | |
4327 | # define DAC_B_0_7_V (2 << 2) | |
cb66c692 | 4328 | # define DAC_B_MASK (3 << 2) |
585fb111 JB |
4329 | # define DAC_C_1_3_V (0 << 0) |
4330 | # define DAC_C_1_1_V (1 << 0) | |
4331 | # define DAC_C_0_7_V (2 << 0) | |
cb66c692 | 4332 | # define DAC_C_MASK (3 << 0) |
585fb111 | 4333 | |
646b4269 | 4334 | /* |
585fb111 JB |
4335 | * CSC coefficients are stored in a floating point format with 9 bits of |
4336 | * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, | |
4337 | * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with | |
4338 | * -1 (0x3) being the only legal negative value. | |
4339 | */ | |
f0f59a00 | 4340 | #define TV_CSC_Y _MMIO(0x68010) |
585fb111 JB |
4341 | # define TV_RY_MASK 0x07ff0000 |
4342 | # define TV_RY_SHIFT 16 | |
4343 | # define TV_GY_MASK 0x00000fff | |
4344 | # define TV_GY_SHIFT 0 | |
4345 | ||
f0f59a00 | 4346 | #define TV_CSC_Y2 _MMIO(0x68014) |
585fb111 JB |
4347 | # define TV_BY_MASK 0x07ff0000 |
4348 | # define TV_BY_SHIFT 16 | |
646b4269 | 4349 | /* |
585fb111 JB |
4350 | * Y attenuation for component video. |
4351 | * | |
4352 | * Stored in 1.9 fixed point. | |
4353 | */ | |
4354 | # define TV_AY_MASK 0x000003ff | |
4355 | # define TV_AY_SHIFT 0 | |
4356 | ||
f0f59a00 | 4357 | #define TV_CSC_U _MMIO(0x68018) |
585fb111 JB |
4358 | # define TV_RU_MASK 0x07ff0000 |
4359 | # define TV_RU_SHIFT 16 | |
4360 | # define TV_GU_MASK 0x000007ff | |
4361 | # define TV_GU_SHIFT 0 | |
4362 | ||
f0f59a00 | 4363 | #define TV_CSC_U2 _MMIO(0x6801c) |
585fb111 JB |
4364 | # define TV_BU_MASK 0x07ff0000 |
4365 | # define TV_BU_SHIFT 16 | |
646b4269 | 4366 | /* |
585fb111 JB |
4367 | * U attenuation for component video. |
4368 | * | |
4369 | * Stored in 1.9 fixed point. | |
4370 | */ | |
4371 | # define TV_AU_MASK 0x000003ff | |
4372 | # define TV_AU_SHIFT 0 | |
4373 | ||
f0f59a00 | 4374 | #define TV_CSC_V _MMIO(0x68020) |
585fb111 JB |
4375 | # define TV_RV_MASK 0x0fff0000 |
4376 | # define TV_RV_SHIFT 16 | |
4377 | # define TV_GV_MASK 0x000007ff | |
4378 | # define TV_GV_SHIFT 0 | |
4379 | ||
f0f59a00 | 4380 | #define TV_CSC_V2 _MMIO(0x68024) |
585fb111 JB |
4381 | # define TV_BV_MASK 0x07ff0000 |
4382 | # define TV_BV_SHIFT 16 | |
646b4269 | 4383 | /* |
585fb111 JB |
4384 | * V attenuation for component video. |
4385 | * | |
4386 | * Stored in 1.9 fixed point. | |
4387 | */ | |
4388 | # define TV_AV_MASK 0x000007ff | |
4389 | # define TV_AV_SHIFT 0 | |
4390 | ||
f0f59a00 | 4391 | #define TV_CLR_KNOBS _MMIO(0x68028) |
646b4269 | 4392 | /* 2s-complement brightness adjustment */ |
585fb111 JB |
4393 | # define TV_BRIGHTNESS_MASK 0xff000000 |
4394 | # define TV_BRIGHTNESS_SHIFT 24 | |
646b4269 | 4395 | /* Contrast adjustment, as a 2.6 unsigned floating point number */ |
585fb111 JB |
4396 | # define TV_CONTRAST_MASK 0x00ff0000 |
4397 | # define TV_CONTRAST_SHIFT 16 | |
646b4269 | 4398 | /* Saturation adjustment, as a 2.6 unsigned floating point number */ |
585fb111 JB |
4399 | # define TV_SATURATION_MASK 0x0000ff00 |
4400 | # define TV_SATURATION_SHIFT 8 | |
646b4269 | 4401 | /* Hue adjustment, as an integer phase angle in degrees */ |
585fb111 JB |
4402 | # define TV_HUE_MASK 0x000000ff |
4403 | # define TV_HUE_SHIFT 0 | |
4404 | ||
f0f59a00 | 4405 | #define TV_CLR_LEVEL _MMIO(0x6802c) |
646b4269 | 4406 | /* Controls the DAC level for black */ |
585fb111 JB |
4407 | # define TV_BLACK_LEVEL_MASK 0x01ff0000 |
4408 | # define TV_BLACK_LEVEL_SHIFT 16 | |
646b4269 | 4409 | /* Controls the DAC level for blanking */ |
585fb111 JB |
4410 | # define TV_BLANK_LEVEL_MASK 0x000001ff |
4411 | # define TV_BLANK_LEVEL_SHIFT 0 | |
4412 | ||
f0f59a00 | 4413 | #define TV_H_CTL_1 _MMIO(0x68030) |
646b4269 | 4414 | /* Number of pixels in the hsync. */ |
585fb111 JB |
4415 | # define TV_HSYNC_END_MASK 0x1fff0000 |
4416 | # define TV_HSYNC_END_SHIFT 16 | |
646b4269 | 4417 | /* Total number of pixels minus one in the line (display and blanking). */ |
585fb111 JB |
4418 | # define TV_HTOTAL_MASK 0x00001fff |
4419 | # define TV_HTOTAL_SHIFT 0 | |
4420 | ||
f0f59a00 | 4421 | #define TV_H_CTL_2 _MMIO(0x68034) |
646b4269 | 4422 | /* Enables the colorburst (needed for non-component color) */ |
585fb111 | 4423 | # define TV_BURST_ENA (1 << 31) |
646b4269 | 4424 | /* Offset of the colorburst from the start of hsync, in pixels minus one. */ |
585fb111 JB |
4425 | # define TV_HBURST_START_SHIFT 16 |
4426 | # define TV_HBURST_START_MASK 0x1fff0000 | |
646b4269 | 4427 | /* Length of the colorburst */ |
585fb111 JB |
4428 | # define TV_HBURST_LEN_SHIFT 0 |
4429 | # define TV_HBURST_LEN_MASK 0x0001fff | |
4430 | ||
f0f59a00 | 4431 | #define TV_H_CTL_3 _MMIO(0x68038) |
646b4269 | 4432 | /* End of hblank, measured in pixels minus one from start of hsync */ |
585fb111 JB |
4433 | # define TV_HBLANK_END_SHIFT 16 |
4434 | # define TV_HBLANK_END_MASK 0x1fff0000 | |
646b4269 | 4435 | /* Start of hblank, measured in pixels minus one from start of hsync */ |
585fb111 JB |
4436 | # define TV_HBLANK_START_SHIFT 0 |
4437 | # define TV_HBLANK_START_MASK 0x0001fff | |
4438 | ||
f0f59a00 | 4439 | #define TV_V_CTL_1 _MMIO(0x6803c) |
646b4269 | 4440 | /* XXX */ |
585fb111 JB |
4441 | # define TV_NBR_END_SHIFT 16 |
4442 | # define TV_NBR_END_MASK 0x07ff0000 | |
646b4269 | 4443 | /* XXX */ |
585fb111 JB |
4444 | # define TV_VI_END_F1_SHIFT 8 |
4445 | # define TV_VI_END_F1_MASK 0x00003f00 | |
646b4269 | 4446 | /* XXX */ |
585fb111 JB |
4447 | # define TV_VI_END_F2_SHIFT 0 |
4448 | # define TV_VI_END_F2_MASK 0x0000003f | |
4449 | ||
f0f59a00 | 4450 | #define TV_V_CTL_2 _MMIO(0x68040) |
646b4269 | 4451 | /* Length of vsync, in half lines */ |
585fb111 JB |
4452 | # define TV_VSYNC_LEN_MASK 0x07ff0000 |
4453 | # define TV_VSYNC_LEN_SHIFT 16 | |
646b4269 | 4454 | /* Offset of the start of vsync in field 1, measured in one less than the |
585fb111 JB |
4455 | * number of half lines. |
4456 | */ | |
4457 | # define TV_VSYNC_START_F1_MASK 0x00007f00 | |
4458 | # define TV_VSYNC_START_F1_SHIFT 8 | |
646b4269 | 4459 | /* |
585fb111 JB |
4460 | * Offset of the start of vsync in field 2, measured in one less than the |
4461 | * number of half lines. | |
4462 | */ | |
4463 | # define TV_VSYNC_START_F2_MASK 0x0000007f | |
4464 | # define TV_VSYNC_START_F2_SHIFT 0 | |
4465 | ||
f0f59a00 | 4466 | #define TV_V_CTL_3 _MMIO(0x68044) |
646b4269 | 4467 | /* Enables generation of the equalization signal */ |
585fb111 | 4468 | # define TV_EQUAL_ENA (1 << 31) |
646b4269 | 4469 | /* Length of vsync, in half lines */ |
585fb111 JB |
4470 | # define TV_VEQ_LEN_MASK 0x007f0000 |
4471 | # define TV_VEQ_LEN_SHIFT 16 | |
646b4269 | 4472 | /* Offset of the start of equalization in field 1, measured in one less than |
585fb111 JB |
4473 | * the number of half lines. |
4474 | */ | |
4475 | # define TV_VEQ_START_F1_MASK 0x0007f00 | |
4476 | # define TV_VEQ_START_F1_SHIFT 8 | |
646b4269 | 4477 | /* |
585fb111 JB |
4478 | * Offset of the start of equalization in field 2, measured in one less than |
4479 | * the number of half lines. | |
4480 | */ | |
4481 | # define TV_VEQ_START_F2_MASK 0x000007f | |
4482 | # define TV_VEQ_START_F2_SHIFT 0 | |
4483 | ||
f0f59a00 | 4484 | #define TV_V_CTL_4 _MMIO(0x68048) |
646b4269 | 4485 | /* |
585fb111 JB |
4486 | * Offset to start of vertical colorburst, measured in one less than the |
4487 | * number of lines from vertical start. | |
4488 | */ | |
4489 | # define TV_VBURST_START_F1_MASK 0x003f0000 | |
4490 | # define TV_VBURST_START_F1_SHIFT 16 | |
646b4269 | 4491 | /* |
585fb111 JB |
4492 | * Offset to the end of vertical colorburst, measured in one less than the |
4493 | * number of lines from the start of NBR. | |
4494 | */ | |
4495 | # define TV_VBURST_END_F1_MASK 0x000000ff | |
4496 | # define TV_VBURST_END_F1_SHIFT 0 | |
4497 | ||
f0f59a00 | 4498 | #define TV_V_CTL_5 _MMIO(0x6804c) |
646b4269 | 4499 | /* |
585fb111 JB |
4500 | * Offset to start of vertical colorburst, measured in one less than the |
4501 | * number of lines from vertical start. | |
4502 | */ | |
4503 | # define TV_VBURST_START_F2_MASK 0x003f0000 | |
4504 | # define TV_VBURST_START_F2_SHIFT 16 | |
646b4269 | 4505 | /* |
585fb111 JB |
4506 | * Offset to the end of vertical colorburst, measured in one less than the |
4507 | * number of lines from the start of NBR. | |
4508 | */ | |
4509 | # define TV_VBURST_END_F2_MASK 0x000000ff | |
4510 | # define TV_VBURST_END_F2_SHIFT 0 | |
4511 | ||
f0f59a00 | 4512 | #define TV_V_CTL_6 _MMIO(0x68050) |
646b4269 | 4513 | /* |
585fb111 JB |
4514 | * Offset to start of vertical colorburst, measured in one less than the |
4515 | * number of lines from vertical start. | |
4516 | */ | |
4517 | # define TV_VBURST_START_F3_MASK 0x003f0000 | |
4518 | # define TV_VBURST_START_F3_SHIFT 16 | |
646b4269 | 4519 | /* |
585fb111 JB |
4520 | * Offset to the end of vertical colorburst, measured in one less than the |
4521 | * number of lines from the start of NBR. | |
4522 | */ | |
4523 | # define TV_VBURST_END_F3_MASK 0x000000ff | |
4524 | # define TV_VBURST_END_F3_SHIFT 0 | |
4525 | ||
f0f59a00 | 4526 | #define TV_V_CTL_7 _MMIO(0x68054) |
646b4269 | 4527 | /* |
585fb111 JB |
4528 | * Offset to start of vertical colorburst, measured in one less than the |
4529 | * number of lines from vertical start. | |
4530 | */ | |
4531 | # define TV_VBURST_START_F4_MASK 0x003f0000 | |
4532 | # define TV_VBURST_START_F4_SHIFT 16 | |
646b4269 | 4533 | /* |
585fb111 JB |
4534 | * Offset to the end of vertical colorburst, measured in one less than the |
4535 | * number of lines from the start of NBR. | |
4536 | */ | |
4537 | # define TV_VBURST_END_F4_MASK 0x000000ff | |
4538 | # define TV_VBURST_END_F4_SHIFT 0 | |
4539 | ||
f0f59a00 | 4540 | #define TV_SC_CTL_1 _MMIO(0x68060) |
646b4269 | 4541 | /* Turns on the first subcarrier phase generation DDA */ |
585fb111 | 4542 | # define TV_SC_DDA1_EN (1 << 31) |
646b4269 | 4543 | /* Turns on the first subcarrier phase generation DDA */ |
585fb111 | 4544 | # define TV_SC_DDA2_EN (1 << 30) |
646b4269 | 4545 | /* Turns on the first subcarrier phase generation DDA */ |
585fb111 | 4546 | # define TV_SC_DDA3_EN (1 << 29) |
646b4269 | 4547 | /* Sets the subcarrier DDA to reset frequency every other field */ |
585fb111 | 4548 | # define TV_SC_RESET_EVERY_2 (0 << 24) |
646b4269 | 4549 | /* Sets the subcarrier DDA to reset frequency every fourth field */ |
585fb111 | 4550 | # define TV_SC_RESET_EVERY_4 (1 << 24) |
646b4269 | 4551 | /* Sets the subcarrier DDA to reset frequency every eighth field */ |
585fb111 | 4552 | # define TV_SC_RESET_EVERY_8 (2 << 24) |
646b4269 | 4553 | /* Sets the subcarrier DDA to never reset the frequency */ |
585fb111 | 4554 | # define TV_SC_RESET_NEVER (3 << 24) |
646b4269 | 4555 | /* Sets the peak amplitude of the colorburst.*/ |
585fb111 JB |
4556 | # define TV_BURST_LEVEL_MASK 0x00ff0000 |
4557 | # define TV_BURST_LEVEL_SHIFT 16 | |
646b4269 | 4558 | /* Sets the increment of the first subcarrier phase generation DDA */ |
585fb111 JB |
4559 | # define TV_SCDDA1_INC_MASK 0x00000fff |
4560 | # define TV_SCDDA1_INC_SHIFT 0 | |
4561 | ||
f0f59a00 | 4562 | #define TV_SC_CTL_2 _MMIO(0x68064) |
646b4269 | 4563 | /* Sets the rollover for the second subcarrier phase generation DDA */ |
585fb111 JB |
4564 | # define TV_SCDDA2_SIZE_MASK 0x7fff0000 |
4565 | # define TV_SCDDA2_SIZE_SHIFT 16 | |
646b4269 | 4566 | /* Sets the increent of the second subcarrier phase generation DDA */ |
585fb111 JB |
4567 | # define TV_SCDDA2_INC_MASK 0x00007fff |
4568 | # define TV_SCDDA2_INC_SHIFT 0 | |
4569 | ||
f0f59a00 | 4570 | #define TV_SC_CTL_3 _MMIO(0x68068) |
646b4269 | 4571 | /* Sets the rollover for the third subcarrier phase generation DDA */ |
585fb111 JB |
4572 | # define TV_SCDDA3_SIZE_MASK 0x7fff0000 |
4573 | # define TV_SCDDA3_SIZE_SHIFT 16 | |
646b4269 | 4574 | /* Sets the increent of the third subcarrier phase generation DDA */ |
585fb111 JB |
4575 | # define TV_SCDDA3_INC_MASK 0x00007fff |
4576 | # define TV_SCDDA3_INC_SHIFT 0 | |
4577 | ||
f0f59a00 | 4578 | #define TV_WIN_POS _MMIO(0x68070) |
646b4269 | 4579 | /* X coordinate of the display from the start of horizontal active */ |
585fb111 JB |
4580 | # define TV_XPOS_MASK 0x1fff0000 |
4581 | # define TV_XPOS_SHIFT 16 | |
646b4269 | 4582 | /* Y coordinate of the display from the start of vertical active (NBR) */ |
585fb111 JB |
4583 | # define TV_YPOS_MASK 0x00000fff |
4584 | # define TV_YPOS_SHIFT 0 | |
4585 | ||
f0f59a00 | 4586 | #define TV_WIN_SIZE _MMIO(0x68074) |
646b4269 | 4587 | /* Horizontal size of the display window, measured in pixels*/ |
585fb111 JB |
4588 | # define TV_XSIZE_MASK 0x1fff0000 |
4589 | # define TV_XSIZE_SHIFT 16 | |
646b4269 | 4590 | /* |
585fb111 JB |
4591 | * Vertical size of the display window, measured in pixels. |
4592 | * | |
4593 | * Must be even for interlaced modes. | |
4594 | */ | |
4595 | # define TV_YSIZE_MASK 0x00000fff | |
4596 | # define TV_YSIZE_SHIFT 0 | |
4597 | ||
f0f59a00 | 4598 | #define TV_FILTER_CTL_1 _MMIO(0x68080) |
646b4269 | 4599 | /* |
585fb111 JB |
4600 | * Enables automatic scaling calculation. |
4601 | * | |
4602 | * If set, the rest of the registers are ignored, and the calculated values can | |
4603 | * be read back from the register. | |
4604 | */ | |
4605 | # define TV_AUTO_SCALE (1 << 31) | |
646b4269 | 4606 | /* |
585fb111 JB |
4607 | * Disables the vertical filter. |
4608 | * | |
4609 | * This is required on modes more than 1024 pixels wide */ | |
4610 | # define TV_V_FILTER_BYPASS (1 << 29) | |
646b4269 | 4611 | /* Enables adaptive vertical filtering */ |
585fb111 JB |
4612 | # define TV_VADAPT (1 << 28) |
4613 | # define TV_VADAPT_MODE_MASK (3 << 26) | |
646b4269 | 4614 | /* Selects the least adaptive vertical filtering mode */ |
585fb111 | 4615 | # define TV_VADAPT_MODE_LEAST (0 << 26) |
646b4269 | 4616 | /* Selects the moderately adaptive vertical filtering mode */ |
585fb111 | 4617 | # define TV_VADAPT_MODE_MODERATE (1 << 26) |
646b4269 | 4618 | /* Selects the most adaptive vertical filtering mode */ |
585fb111 | 4619 | # define TV_VADAPT_MODE_MOST (3 << 26) |
646b4269 | 4620 | /* |
585fb111 JB |
4621 | * Sets the horizontal scaling factor. |
4622 | * | |
4623 | * This should be the fractional part of the horizontal scaling factor divided | |
4624 | * by the oversampling rate. TV_HSCALE should be less than 1, and set to: | |
4625 | * | |
4626 | * (src width - 1) / ((oversample * dest width) - 1) | |
4627 | */ | |
4628 | # define TV_HSCALE_FRAC_MASK 0x00003fff | |
4629 | # define TV_HSCALE_FRAC_SHIFT 0 | |
4630 | ||
f0f59a00 | 4631 | #define TV_FILTER_CTL_2 _MMIO(0x68084) |
646b4269 | 4632 | /* |
585fb111 JB |
4633 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
4634 | * | |
4635 | * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) | |
4636 | */ | |
4637 | # define TV_VSCALE_INT_MASK 0x00038000 | |
4638 | # define TV_VSCALE_INT_SHIFT 15 | |
646b4269 | 4639 | /* |
585fb111 JB |
4640 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
4641 | * | |
4642 | * \sa TV_VSCALE_INT_MASK | |
4643 | */ | |
4644 | # define TV_VSCALE_FRAC_MASK 0x00007fff | |
4645 | # define TV_VSCALE_FRAC_SHIFT 0 | |
4646 | ||
f0f59a00 | 4647 | #define TV_FILTER_CTL_3 _MMIO(0x68088) |
646b4269 | 4648 | /* |
585fb111 JB |
4649 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
4650 | * | |
4651 | * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) | |
4652 | * | |
4653 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. | |
4654 | */ | |
4655 | # define TV_VSCALE_IP_INT_MASK 0x00038000 | |
4656 | # define TV_VSCALE_IP_INT_SHIFT 15 | |
646b4269 | 4657 | /* |
585fb111 JB |
4658 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
4659 | * | |
4660 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. | |
4661 | * | |
4662 | * \sa TV_VSCALE_IP_INT_MASK | |
4663 | */ | |
4664 | # define TV_VSCALE_IP_FRAC_MASK 0x00007fff | |
4665 | # define TV_VSCALE_IP_FRAC_SHIFT 0 | |
4666 | ||
f0f59a00 | 4667 | #define TV_CC_CONTROL _MMIO(0x68090) |
585fb111 | 4668 | # define TV_CC_ENABLE (1 << 31) |
646b4269 | 4669 | /* |
585fb111 JB |
4670 | * Specifies which field to send the CC data in. |
4671 | * | |
4672 | * CC data is usually sent in field 0. | |
4673 | */ | |
4674 | # define TV_CC_FID_MASK (1 << 27) | |
4675 | # define TV_CC_FID_SHIFT 27 | |
646b4269 | 4676 | /* Sets the horizontal position of the CC data. Usually 135. */ |
585fb111 JB |
4677 | # define TV_CC_HOFF_MASK 0x03ff0000 |
4678 | # define TV_CC_HOFF_SHIFT 16 | |
646b4269 | 4679 | /* Sets the vertical position of the CC data. Usually 21 */ |
585fb111 JB |
4680 | # define TV_CC_LINE_MASK 0x0000003f |
4681 | # define TV_CC_LINE_SHIFT 0 | |
4682 | ||
f0f59a00 | 4683 | #define TV_CC_DATA _MMIO(0x68094) |
585fb111 | 4684 | # define TV_CC_RDY (1 << 31) |
646b4269 | 4685 | /* Second word of CC data to be transmitted. */ |
585fb111 JB |
4686 | # define TV_CC_DATA_2_MASK 0x007f0000 |
4687 | # define TV_CC_DATA_2_SHIFT 16 | |
646b4269 | 4688 | /* First word of CC data to be transmitted. */ |
585fb111 JB |
4689 | # define TV_CC_DATA_1_MASK 0x0000007f |
4690 | # define TV_CC_DATA_1_SHIFT 0 | |
4691 | ||
f0f59a00 VS |
4692 | #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ |
4693 | #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ | |
4694 | #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ | |
4695 | #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ | |
585fb111 | 4696 | |
040d87f1 | 4697 | /* Display Port */ |
f0f59a00 VS |
4698 | #define DP_A _MMIO(0x64000) /* eDP */ |
4699 | #define DP_B _MMIO(0x64100) | |
4700 | #define DP_C _MMIO(0x64200) | |
4701 | #define DP_D _MMIO(0x64300) | |
040d87f1 | 4702 | |
f0f59a00 VS |
4703 | #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) |
4704 | #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) | |
4705 | #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) | |
e66eb81d | 4706 | |
040d87f1 KP |
4707 | #define DP_PORT_EN (1 << 31) |
4708 | #define DP_PIPEB_SELECT (1 << 30) | |
47a05eca | 4709 | #define DP_PIPE_MASK (1 << 30) |
44f37d1f CML |
4710 | #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) |
4711 | #define DP_PIPE_MASK_CHV (3 << 16) | |
47a05eca | 4712 | |
040d87f1 KP |
4713 | /* Link training mode - select a suitable mode for each stage */ |
4714 | #define DP_LINK_TRAIN_PAT_1 (0 << 28) | |
4715 | #define DP_LINK_TRAIN_PAT_2 (1 << 28) | |
4716 | #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) | |
4717 | #define DP_LINK_TRAIN_OFF (3 << 28) | |
4718 | #define DP_LINK_TRAIN_MASK (3 << 28) | |
4719 | #define DP_LINK_TRAIN_SHIFT 28 | |
aad3d14d VS |
4720 | #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14) |
4721 | #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14)) | |
040d87f1 | 4722 | |
8db9d77b ZW |
4723 | /* CPT Link training mode */ |
4724 | #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) | |
4725 | #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) | |
4726 | #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) | |
4727 | #define DP_LINK_TRAIN_OFF_CPT (3 << 8) | |
4728 | #define DP_LINK_TRAIN_MASK_CPT (7 << 8) | |
4729 | #define DP_LINK_TRAIN_SHIFT_CPT 8 | |
4730 | ||
040d87f1 KP |
4731 | /* Signal voltages. These are mostly controlled by the other end */ |
4732 | #define DP_VOLTAGE_0_4 (0 << 25) | |
4733 | #define DP_VOLTAGE_0_6 (1 << 25) | |
4734 | #define DP_VOLTAGE_0_8 (2 << 25) | |
4735 | #define DP_VOLTAGE_1_2 (3 << 25) | |
4736 | #define DP_VOLTAGE_MASK (7 << 25) | |
4737 | #define DP_VOLTAGE_SHIFT 25 | |
4738 | ||
4739 | /* Signal pre-emphasis levels, like voltages, the other end tells us what | |
4740 | * they want | |
4741 | */ | |
4742 | #define DP_PRE_EMPHASIS_0 (0 << 22) | |
4743 | #define DP_PRE_EMPHASIS_3_5 (1 << 22) | |
4744 | #define DP_PRE_EMPHASIS_6 (2 << 22) | |
4745 | #define DP_PRE_EMPHASIS_9_5 (3 << 22) | |
4746 | #define DP_PRE_EMPHASIS_MASK (7 << 22) | |
4747 | #define DP_PRE_EMPHASIS_SHIFT 22 | |
4748 | ||
4749 | /* How many wires to use. I guess 3 was too hard */ | |
17aa6be9 | 4750 | #define DP_PORT_WIDTH(width) (((width) - 1) << 19) |
040d87f1 | 4751 | #define DP_PORT_WIDTH_MASK (7 << 19) |
90a6b7b0 | 4752 | #define DP_PORT_WIDTH_SHIFT 19 |
040d87f1 KP |
4753 | |
4754 | /* Mystic DPCD version 1.1 special mode */ | |
4755 | #define DP_ENHANCED_FRAMING (1 << 18) | |
4756 | ||
32f9d658 ZW |
4757 | /* eDP */ |
4758 | #define DP_PLL_FREQ_270MHZ (0 << 16) | |
b377e0df | 4759 | #define DP_PLL_FREQ_162MHZ (1 << 16) |
32f9d658 ZW |
4760 | #define DP_PLL_FREQ_MASK (3 << 16) |
4761 | ||
646b4269 | 4762 | /* locked once port is enabled */ |
040d87f1 KP |
4763 | #define DP_PORT_REVERSAL (1 << 15) |
4764 | ||
32f9d658 ZW |
4765 | /* eDP */ |
4766 | #define DP_PLL_ENABLE (1 << 14) | |
4767 | ||
646b4269 | 4768 | /* sends the clock on lane 15 of the PEG for debug */ |
040d87f1 KP |
4769 | #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) |
4770 | ||
4771 | #define DP_SCRAMBLING_DISABLE (1 << 12) | |
f2b115e6 | 4772 | #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) |
040d87f1 | 4773 | |
646b4269 | 4774 | /* limit RGB values to avoid confusing TVs */ |
040d87f1 KP |
4775 | #define DP_COLOR_RANGE_16_235 (1 << 8) |
4776 | ||
646b4269 | 4777 | /* Turn on the audio link */ |
040d87f1 KP |
4778 | #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) |
4779 | ||
646b4269 | 4780 | /* vs and hs sync polarity */ |
040d87f1 KP |
4781 | #define DP_SYNC_VS_HIGH (1 << 4) |
4782 | #define DP_SYNC_HS_HIGH (1 << 3) | |
4783 | ||
646b4269 | 4784 | /* A fantasy */ |
040d87f1 KP |
4785 | #define DP_DETECTED (1 << 2) |
4786 | ||
646b4269 | 4787 | /* The aux channel provides a way to talk to the |
040d87f1 KP |
4788 | * signal sink for DDC etc. Max packet size supported |
4789 | * is 20 bytes in each direction, hence the 5 fixed | |
4790 | * data registers | |
4791 | */ | |
da00bdcf VS |
4792 | #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010) |
4793 | #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014) | |
4794 | #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018) | |
4795 | #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c) | |
4796 | #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020) | |
4797 | #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024) | |
4798 | ||
4799 | #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110) | |
4800 | #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114) | |
4801 | #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118) | |
4802 | #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c) | |
4803 | #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120) | |
4804 | #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124) | |
4805 | ||
4806 | #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210) | |
4807 | #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214) | |
4808 | #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218) | |
4809 | #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c) | |
4810 | #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220) | |
4811 | #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224) | |
4812 | ||
4813 | #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310) | |
4814 | #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314) | |
4815 | #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318) | |
4816 | #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c) | |
4817 | #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320) | |
4818 | #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324) | |
750a951f | 4819 | |
f0f59a00 VS |
4820 | #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) |
4821 | #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ | |
040d87f1 KP |
4822 | |
4823 | #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) | |
4824 | #define DP_AUX_CH_CTL_DONE (1 << 30) | |
4825 | #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) | |
4826 | #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) | |
4827 | #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) | |
4828 | #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) | |
4829 | #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) | |
4830 | #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) | |
4831 | #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) | |
4832 | #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) | |
4833 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) | |
4834 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 | |
4835 | #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) | |
4836 | #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 | |
4837 | #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) | |
4838 | #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) | |
4839 | #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) | |
4840 | #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) | |
4841 | #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) | |
4842 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) | |
4843 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 | |
e3d99845 SJ |
4844 | #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) |
4845 | #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) | |
4846 | #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) | |
395b2913 | 4847 | #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) |
e3d99845 | 4848 | #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) |
b9ca5fad | 4849 | #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) |
040d87f1 KP |
4850 | |
4851 | /* | |
4852 | * Computing GMCH M and N values for the Display Port link | |
4853 | * | |
4854 | * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes | |
4855 | * | |
4856 | * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) | |
4857 | * | |
4858 | * The GMCH value is used internally | |
4859 | * | |
4860 | * bytes_per_pixel is the number of bytes coming out of the plane, | |
4861 | * which is after the LUTs, so we want the bytes for our color format. | |
4862 | * For our current usage, this is always 3, one byte for R, G and B. | |
4863 | */ | |
e3b95f1e DV |
4864 | #define _PIPEA_DATA_M_G4X 0x70050 |
4865 | #define _PIPEB_DATA_M_G4X 0x71050 | |
040d87f1 KP |
4866 | |
4867 | /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ | |
a65851af | 4868 | #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ |
72419203 | 4869 | #define TU_SIZE_SHIFT 25 |
a65851af | 4870 | #define TU_SIZE_MASK (0x3f << 25) |
040d87f1 | 4871 | |
a65851af VS |
4872 | #define DATA_LINK_M_N_MASK (0xffffff) |
4873 | #define DATA_LINK_N_MAX (0x800000) | |
040d87f1 | 4874 | |
e3b95f1e DV |
4875 | #define _PIPEA_DATA_N_G4X 0x70054 |
4876 | #define _PIPEB_DATA_N_G4X 0x71054 | |
040d87f1 KP |
4877 | #define PIPE_GMCH_DATA_N_MASK (0xffffff) |
4878 | ||
4879 | /* | |
4880 | * Computing Link M and N values for the Display Port link | |
4881 | * | |
4882 | * Link M / N = pixel_clock / ls_clk | |
4883 | * | |
4884 | * (the DP spec calls pixel_clock the 'strm_clk') | |
4885 | * | |
4886 | * The Link value is transmitted in the Main Stream | |
4887 | * Attributes and VB-ID. | |
4888 | */ | |
4889 | ||
e3b95f1e DV |
4890 | #define _PIPEA_LINK_M_G4X 0x70060 |
4891 | #define _PIPEB_LINK_M_G4X 0x71060 | |
040d87f1 KP |
4892 | #define PIPEA_DP_LINK_M_MASK (0xffffff) |
4893 | ||
e3b95f1e DV |
4894 | #define _PIPEA_LINK_N_G4X 0x70064 |
4895 | #define _PIPEB_LINK_N_G4X 0x71064 | |
040d87f1 KP |
4896 | #define PIPEA_DP_LINK_N_MASK (0xffffff) |
4897 | ||
f0f59a00 VS |
4898 | #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) |
4899 | #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) | |
4900 | #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) | |
4901 | #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) | |
9db4a9c7 | 4902 | |
585fb111 JB |
4903 | /* Display & cursor control */ |
4904 | ||
4905 | /* Pipe A */ | |
a57c774a | 4906 | #define _PIPEADSL 0x70000 |
837ba00f PZ |
4907 | #define DSL_LINEMASK_GEN2 0x00000fff |
4908 | #define DSL_LINEMASK_GEN3 0x00001fff | |
a57c774a | 4909 | #define _PIPEACONF 0x70008 |
5eddb70b CW |
4910 | #define PIPECONF_ENABLE (1<<31) |
4911 | #define PIPECONF_DISABLE 0 | |
4912 | #define PIPECONF_DOUBLE_WIDE (1<<30) | |
585fb111 | 4913 | #define I965_PIPECONF_ACTIVE (1<<30) |
b6ec10b3 | 4914 | #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ |
f47166d2 | 4915 | #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) |
5eddb70b CW |
4916 | #define PIPECONF_SINGLE_WIDE 0 |
4917 | #define PIPECONF_PIPE_UNLOCKED 0 | |
4918 | #define PIPECONF_PIPE_LOCKED (1<<25) | |
4919 | #define PIPECONF_PALETTE 0 | |
4920 | #define PIPECONF_GAMMA (1<<24) | |
585fb111 | 4921 | #define PIPECONF_FORCE_BORDER (1<<25) |
59df7b17 | 4922 | #define PIPECONF_INTERLACE_MASK (7 << 21) |
ee2b0b38 | 4923 | #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) |
d442ae18 DV |
4924 | /* Note that pre-gen3 does not support interlaced display directly. Panel |
4925 | * fitting must be disabled on pre-ilk for interlaced. */ | |
4926 | #define PIPECONF_PROGRESSIVE (0 << 21) | |
4927 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ | |
4928 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ | |
4929 | #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) | |
4930 | #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ | |
4931 | /* Ironlake and later have a complete new set of values for interlaced. PFIT | |
4932 | * means panel fitter required, PF means progressive fetch, DBL means power | |
4933 | * saving pixel doubling. */ | |
4934 | #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) | |
4935 | #define PIPECONF_INTERLACED_ILK (3 << 21) | |
4936 | #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ | |
4937 | #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ | |
1bd1bd80 | 4938 | #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) |
439d7ac0 | 4939 | #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) |
652c393a | 4940 | #define PIPECONF_CXSR_DOWNCLOCK (1<<16) |
6fa7aec1 | 4941 | #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) |
3685a8f3 | 4942 | #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) |
dfd07d72 DV |
4943 | #define PIPECONF_BPC_MASK (0x7 << 5) |
4944 | #define PIPECONF_8BPC (0<<5) | |
4945 | #define PIPECONF_10BPC (1<<5) | |
4946 | #define PIPECONF_6BPC (2<<5) | |
4947 | #define PIPECONF_12BPC (3<<5) | |
4f0d1aff JB |
4948 | #define PIPECONF_DITHER_EN (1<<4) |
4949 | #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) | |
4950 | #define PIPECONF_DITHER_TYPE_SP (0<<2) | |
4951 | #define PIPECONF_DITHER_TYPE_ST1 (1<<2) | |
4952 | #define PIPECONF_DITHER_TYPE_ST2 (2<<2) | |
4953 | #define PIPECONF_DITHER_TYPE_TEMP (3<<2) | |
a57c774a | 4954 | #define _PIPEASTAT 0x70024 |
585fb111 | 4955 | #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) |
579a9b0e | 4956 | #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) |
585fb111 JB |
4957 | #define PIPE_CRC_ERROR_ENABLE (1UL<<29) |
4958 | #define PIPE_CRC_DONE_ENABLE (1UL<<28) | |
8cc96e7c | 4959 | #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) |
585fb111 | 4960 | #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) |
c46ce4d7 | 4961 | #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) |
585fb111 JB |
4962 | #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) |
4963 | #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) | |
4964 | #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) | |
4965 | #define PIPE_DPST_EVENT_ENABLE (1UL<<23) | |
c70af1e4 | 4966 | #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) |
585fb111 JB |
4967 | #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) |
4968 | #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) | |
4969 | #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) | |
10c59c51 | 4970 | #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) |
8cc96e7c | 4971 | #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) |
585fb111 JB |
4972 | #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ |
4973 | #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ | |
8cc96e7c | 4974 | #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) |
585fb111 | 4975 | #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) |
c46ce4d7 | 4976 | #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) |
585fb111 | 4977 | #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) |
579a9b0e ID |
4978 | #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) |
4979 | #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) | |
585fb111 JB |
4980 | #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) |
4981 | #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) | |
8cc96e7c | 4982 | #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) |
585fb111 | 4983 | #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) |
579a9b0e | 4984 | #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) |
585fb111 JB |
4985 | #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) |
4986 | #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) | |
4987 | #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) | |
4988 | #define PIPE_DPST_EVENT_STATUS (1UL<<7) | |
10c59c51 | 4989 | #define PIPE_A_PSR_STATUS_VLV (1UL<<6) |
8cc96e7c | 4990 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) |
585fb111 JB |
4991 | #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) |
4992 | #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) | |
10c59c51 | 4993 | #define PIPE_B_PSR_STATUS_VLV (1UL<<3) |
8cc96e7c | 4994 | #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) |
585fb111 JB |
4995 | #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ |
4996 | #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ | |
8cc96e7c | 4997 | #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) |
585fb111 | 4998 | #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) |
8cc96e7c | 4999 | #define PIPE_HBLANK_INT_STATUS (1UL<<0) |
585fb111 JB |
5000 | #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) |
5001 | ||
755e9019 ID |
5002 | #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 |
5003 | #define PIPESTAT_INT_STATUS_MASK 0x0000ffff | |
5004 | ||
84fd4f4e RB |
5005 | #define PIPE_A_OFFSET 0x70000 |
5006 | #define PIPE_B_OFFSET 0x71000 | |
5007 | #define PIPE_C_OFFSET 0x72000 | |
5008 | #define CHV_PIPE_C_OFFSET 0x74000 | |
a57c774a AK |
5009 | /* |
5010 | * There's actually no pipe EDP. Some pipe registers have | |
5011 | * simply shifted from the pipe to the transcoder, while | |
5012 | * keeping their original offset. Thus we need PIPE_EDP_OFFSET | |
5013 | * to access such registers in transcoder EDP. | |
5014 | */ | |
5015 | #define PIPE_EDP_OFFSET 0x7f000 | |
5016 | ||
f0f59a00 | 5017 | #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \ |
5c969aa7 DL |
5018 | dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ |
5019 | dev_priv->info.display_mmio_offset) | |
a57c774a | 5020 | |
f0f59a00 VS |
5021 | #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) |
5022 | #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) | |
5023 | #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) | |
5024 | #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) | |
5025 | #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) | |
5eddb70b | 5026 | |
756f85cf PZ |
5027 | #define _PIPE_MISC_A 0x70030 |
5028 | #define _PIPE_MISC_B 0x71030 | |
5029 | #define PIPEMISC_DITHER_BPC_MASK (7<<5) | |
5030 | #define PIPEMISC_DITHER_8_BPC (0<<5) | |
5031 | #define PIPEMISC_DITHER_10_BPC (1<<5) | |
5032 | #define PIPEMISC_DITHER_6_BPC (2<<5) | |
5033 | #define PIPEMISC_DITHER_12_BPC (3<<5) | |
5034 | #define PIPEMISC_DITHER_ENABLE (1<<4) | |
5035 | #define PIPEMISC_DITHER_TYPE_MASK (3<<2) | |
5036 | #define PIPEMISC_DITHER_TYPE_SP (0<<2) | |
f0f59a00 | 5037 | #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) |
756f85cf | 5038 | |
f0f59a00 | 5039 | #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) |
7983117f | 5040 | #define PIPEB_LINE_COMPARE_INT_EN (1<<29) |
c46ce4d7 JB |
5041 | #define PIPEB_HLINE_INT_EN (1<<28) |
5042 | #define PIPEB_VBLANK_INT_EN (1<<27) | |
579a9b0e ID |
5043 | #define SPRITED_FLIP_DONE_INT_EN (1<<26) |
5044 | #define SPRITEC_FLIP_DONE_INT_EN (1<<25) | |
5045 | #define PLANEB_FLIP_DONE_INT_EN (1<<24) | |
f3c67fdd | 5046 | #define PIPE_PSR_INT_EN (1<<22) |
7983117f | 5047 | #define PIPEA_LINE_COMPARE_INT_EN (1<<21) |
c46ce4d7 JB |
5048 | #define PIPEA_HLINE_INT_EN (1<<20) |
5049 | #define PIPEA_VBLANK_INT_EN (1<<19) | |
579a9b0e ID |
5050 | #define SPRITEB_FLIP_DONE_INT_EN (1<<18) |
5051 | #define SPRITEA_FLIP_DONE_INT_EN (1<<17) | |
c46ce4d7 | 5052 | #define PLANEA_FLIPDONE_INT_EN (1<<16) |
f3c67fdd VS |
5053 | #define PIPEC_LINE_COMPARE_INT_EN (1<<13) |
5054 | #define PIPEC_HLINE_INT_EN (1<<12) | |
5055 | #define PIPEC_VBLANK_INT_EN (1<<11) | |
5056 | #define SPRITEF_FLIPDONE_INT_EN (1<<10) | |
5057 | #define SPRITEE_FLIPDONE_INT_EN (1<<9) | |
5058 | #define PLANEC_FLIPDONE_INT_EN (1<<8) | |
c46ce4d7 | 5059 | |
f0f59a00 | 5060 | #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ |
bf67a6fd VS |
5061 | #define SPRITEF_INVALID_GTT_INT_EN (1<<27) |
5062 | #define SPRITEE_INVALID_GTT_INT_EN (1<<26) | |
5063 | #define PLANEC_INVALID_GTT_INT_EN (1<<25) | |
5064 | #define CURSORC_INVALID_GTT_INT_EN (1<<24) | |
c46ce4d7 JB |
5065 | #define CURSORB_INVALID_GTT_INT_EN (1<<23) |
5066 | #define CURSORA_INVALID_GTT_INT_EN (1<<22) | |
5067 | #define SPRITED_INVALID_GTT_INT_EN (1<<21) | |
5068 | #define SPRITEC_INVALID_GTT_INT_EN (1<<20) | |
5069 | #define PLANEB_INVALID_GTT_INT_EN (1<<19) | |
5070 | #define SPRITEB_INVALID_GTT_INT_EN (1<<18) | |
5071 | #define SPRITEA_INVALID_GTT_INT_EN (1<<17) | |
5072 | #define PLANEA_INVALID_GTT_INT_EN (1<<16) | |
5073 | #define DPINVGTT_EN_MASK 0xff0000 | |
bf67a6fd VS |
5074 | #define DPINVGTT_EN_MASK_CHV 0xfff0000 |
5075 | #define SPRITEF_INVALID_GTT_STATUS (1<<11) | |
5076 | #define SPRITEE_INVALID_GTT_STATUS (1<<10) | |
5077 | #define PLANEC_INVALID_GTT_STATUS (1<<9) | |
5078 | #define CURSORC_INVALID_GTT_STATUS (1<<8) | |
c46ce4d7 JB |
5079 | #define CURSORB_INVALID_GTT_STATUS (1<<7) |
5080 | #define CURSORA_INVALID_GTT_STATUS (1<<6) | |
5081 | #define SPRITED_INVALID_GTT_STATUS (1<<5) | |
5082 | #define SPRITEC_INVALID_GTT_STATUS (1<<4) | |
5083 | #define PLANEB_INVALID_GTT_STATUS (1<<3) | |
5084 | #define SPRITEB_INVALID_GTT_STATUS (1<<2) | |
5085 | #define SPRITEA_INVALID_GTT_STATUS (1<<1) | |
5086 | #define PLANEA_INVALID_GTT_STATUS (1<<0) | |
5087 | #define DPINVGTT_STATUS_MASK 0xff | |
bf67a6fd | 5088 | #define DPINVGTT_STATUS_MASK_CHV 0xfff |
c46ce4d7 | 5089 | |
f0f59a00 | 5090 | #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030) |
585fb111 JB |
5091 | #define DSPARB_CSTART_MASK (0x7f << 7) |
5092 | #define DSPARB_CSTART_SHIFT 7 | |
5093 | #define DSPARB_BSTART_MASK (0x7f) | |
5094 | #define DSPARB_BSTART_SHIFT 0 | |
7662c8bd SL |
5095 | #define DSPARB_BEND_SHIFT 9 /* on 855 */ |
5096 | #define DSPARB_AEND_SHIFT 0 | |
54f1b6e1 VS |
5097 | #define DSPARB_SPRITEA_SHIFT_VLV 0 |
5098 | #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) | |
5099 | #define DSPARB_SPRITEB_SHIFT_VLV 8 | |
5100 | #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) | |
5101 | #define DSPARB_SPRITEC_SHIFT_VLV 16 | |
5102 | #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) | |
5103 | #define DSPARB_SPRITED_SHIFT_VLV 24 | |
5104 | #define DSPARB_SPRITED_MASK_VLV (0xff << 24) | |
f0f59a00 | 5105 | #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ |
54f1b6e1 VS |
5106 | #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 |
5107 | #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) | |
5108 | #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 | |
5109 | #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) | |
5110 | #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 | |
5111 | #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) | |
5112 | #define DSPARB_SPRITED_HI_SHIFT_VLV 12 | |
5113 | #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) | |
5114 | #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 | |
5115 | #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) | |
5116 | #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 | |
5117 | #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) | |
f0f59a00 | 5118 | #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ |
54f1b6e1 VS |
5119 | #define DSPARB_SPRITEE_SHIFT_VLV 0 |
5120 | #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) | |
5121 | #define DSPARB_SPRITEF_SHIFT_VLV 8 | |
5122 | #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) | |
b5004720 | 5123 | |
0a560674 | 5124 | /* pnv/gen4/g4x/vlv/chv */ |
f0f59a00 | 5125 | #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034) |
0a560674 VS |
5126 | #define DSPFW_SR_SHIFT 23 |
5127 | #define DSPFW_SR_MASK (0x1ff<<23) | |
5128 | #define DSPFW_CURSORB_SHIFT 16 | |
5129 | #define DSPFW_CURSORB_MASK (0x3f<<16) | |
5130 | #define DSPFW_PLANEB_SHIFT 8 | |
5131 | #define DSPFW_PLANEB_MASK (0x7f<<8) | |
5132 | #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ | |
5133 | #define DSPFW_PLANEA_SHIFT 0 | |
5134 | #define DSPFW_PLANEA_MASK (0x7f<<0) | |
5135 | #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ | |
f0f59a00 | 5136 | #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038) |
0a560674 VS |
5137 | #define DSPFW_FBC_SR_EN (1<<31) /* g4x */ |
5138 | #define DSPFW_FBC_SR_SHIFT 28 | |
5139 | #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ | |
5140 | #define DSPFW_FBC_HPLL_SR_SHIFT 24 | |
5141 | #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ | |
5142 | #define DSPFW_SPRITEB_SHIFT (16) | |
5143 | #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ | |
5144 | #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ | |
5145 | #define DSPFW_CURSORA_SHIFT 8 | |
5146 | #define DSPFW_CURSORA_MASK (0x3f<<8) | |
f4998963 VS |
5147 | #define DSPFW_PLANEC_OLD_SHIFT 0 |
5148 | #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */ | |
0a560674 VS |
5149 | #define DSPFW_SPRITEA_SHIFT 0 |
5150 | #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ | |
5151 | #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ | |
f0f59a00 | 5152 | #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c) |
0a560674 | 5153 | #define DSPFW_HPLL_SR_EN (1<<31) |
f2b115e6 | 5154 | #define PINEVIEW_SELF_REFRESH_EN (1<<30) |
0a560674 | 5155 | #define DSPFW_CURSOR_SR_SHIFT 24 |
d4294342 ZY |
5156 | #define DSPFW_CURSOR_SR_MASK (0x3f<<24) |
5157 | #define DSPFW_HPLL_CURSOR_SHIFT 16 | |
5158 | #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) | |
0a560674 VS |
5159 | #define DSPFW_HPLL_SR_SHIFT 0 |
5160 | #define DSPFW_HPLL_SR_MASK (0x1ff<<0) | |
5161 | ||
5162 | /* vlv/chv */ | |
f0f59a00 | 5163 | #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) |
0a560674 VS |
5164 | #define DSPFW_SPRITEB_WM1_SHIFT 16 |
5165 | #define DSPFW_SPRITEB_WM1_MASK (0xff<<16) | |
5166 | #define DSPFW_CURSORA_WM1_SHIFT 8 | |
5167 | #define DSPFW_CURSORA_WM1_MASK (0x3f<<8) | |
5168 | #define DSPFW_SPRITEA_WM1_SHIFT 0 | |
5169 | #define DSPFW_SPRITEA_WM1_MASK (0xff<<0) | |
f0f59a00 | 5170 | #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) |
0a560674 VS |
5171 | #define DSPFW_PLANEB_WM1_SHIFT 24 |
5172 | #define DSPFW_PLANEB_WM1_MASK (0xff<<24) | |
5173 | #define DSPFW_PLANEA_WM1_SHIFT 16 | |
5174 | #define DSPFW_PLANEA_WM1_MASK (0xff<<16) | |
5175 | #define DSPFW_CURSORB_WM1_SHIFT 8 | |
5176 | #define DSPFW_CURSORB_WM1_MASK (0x3f<<8) | |
5177 | #define DSPFW_CURSOR_SR_WM1_SHIFT 0 | |
5178 | #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) | |
f0f59a00 | 5179 | #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) |
0a560674 VS |
5180 | #define DSPFW_SR_WM1_SHIFT 0 |
5181 | #define DSPFW_SR_WM1_MASK (0x1ff<<0) | |
f0f59a00 VS |
5182 | #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) |
5183 | #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ | |
0a560674 VS |
5184 | #define DSPFW_SPRITED_WM1_SHIFT 24 |
5185 | #define DSPFW_SPRITED_WM1_MASK (0xff<<24) | |
5186 | #define DSPFW_SPRITED_SHIFT 16 | |
15665979 | 5187 | #define DSPFW_SPRITED_MASK_VLV (0xff<<16) |
0a560674 VS |
5188 | #define DSPFW_SPRITEC_WM1_SHIFT 8 |
5189 | #define DSPFW_SPRITEC_WM1_MASK (0xff<<8) | |
5190 | #define DSPFW_SPRITEC_SHIFT 0 | |
15665979 | 5191 | #define DSPFW_SPRITEC_MASK_VLV (0xff<<0) |
f0f59a00 | 5192 | #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) |
0a560674 VS |
5193 | #define DSPFW_SPRITEF_WM1_SHIFT 24 |
5194 | #define DSPFW_SPRITEF_WM1_MASK (0xff<<24) | |
5195 | #define DSPFW_SPRITEF_SHIFT 16 | |
15665979 | 5196 | #define DSPFW_SPRITEF_MASK_VLV (0xff<<16) |
0a560674 VS |
5197 | #define DSPFW_SPRITEE_WM1_SHIFT 8 |
5198 | #define DSPFW_SPRITEE_WM1_MASK (0xff<<8) | |
5199 | #define DSPFW_SPRITEE_SHIFT 0 | |
15665979 | 5200 | #define DSPFW_SPRITEE_MASK_VLV (0xff<<0) |
f0f59a00 | 5201 | #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ |
0a560674 VS |
5202 | #define DSPFW_PLANEC_WM1_SHIFT 24 |
5203 | #define DSPFW_PLANEC_WM1_MASK (0xff<<24) | |
5204 | #define DSPFW_PLANEC_SHIFT 16 | |
15665979 | 5205 | #define DSPFW_PLANEC_MASK_VLV (0xff<<16) |
0a560674 VS |
5206 | #define DSPFW_CURSORC_WM1_SHIFT 8 |
5207 | #define DSPFW_CURSORC_WM1_MASK (0x3f<<16) | |
5208 | #define DSPFW_CURSORC_SHIFT 0 | |
5209 | #define DSPFW_CURSORC_MASK (0x3f<<0) | |
5210 | ||
5211 | /* vlv/chv high order bits */ | |
f0f59a00 | 5212 | #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) |
0a560674 | 5213 | #define DSPFW_SR_HI_SHIFT 24 |
ae80152d | 5214 | #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ |
0a560674 VS |
5215 | #define DSPFW_SPRITEF_HI_SHIFT 23 |
5216 | #define DSPFW_SPRITEF_HI_MASK (1<<23) | |
5217 | #define DSPFW_SPRITEE_HI_SHIFT 22 | |
5218 | #define DSPFW_SPRITEE_HI_MASK (1<<22) | |
5219 | #define DSPFW_PLANEC_HI_SHIFT 21 | |
5220 | #define DSPFW_PLANEC_HI_MASK (1<<21) | |
5221 | #define DSPFW_SPRITED_HI_SHIFT 20 | |
5222 | #define DSPFW_SPRITED_HI_MASK (1<<20) | |
5223 | #define DSPFW_SPRITEC_HI_SHIFT 16 | |
5224 | #define DSPFW_SPRITEC_HI_MASK (1<<16) | |
5225 | #define DSPFW_PLANEB_HI_SHIFT 12 | |
5226 | #define DSPFW_PLANEB_HI_MASK (1<<12) | |
5227 | #define DSPFW_SPRITEB_HI_SHIFT 8 | |
5228 | #define DSPFW_SPRITEB_HI_MASK (1<<8) | |
5229 | #define DSPFW_SPRITEA_HI_SHIFT 4 | |
5230 | #define DSPFW_SPRITEA_HI_MASK (1<<4) | |
5231 | #define DSPFW_PLANEA_HI_SHIFT 0 | |
5232 | #define DSPFW_PLANEA_HI_MASK (1<<0) | |
f0f59a00 | 5233 | #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) |
0a560674 | 5234 | #define DSPFW_SR_WM1_HI_SHIFT 24 |
ae80152d | 5235 | #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ |
0a560674 VS |
5236 | #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 |
5237 | #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) | |
5238 | #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 | |
5239 | #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) | |
5240 | #define DSPFW_PLANEC_WM1_HI_SHIFT 21 | |
5241 | #define DSPFW_PLANEC_WM1_HI_MASK (1<<21) | |
5242 | #define DSPFW_SPRITED_WM1_HI_SHIFT 20 | |
5243 | #define DSPFW_SPRITED_WM1_HI_MASK (1<<20) | |
5244 | #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 | |
5245 | #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) | |
5246 | #define DSPFW_PLANEB_WM1_HI_SHIFT 12 | |
5247 | #define DSPFW_PLANEB_WM1_HI_MASK (1<<12) | |
5248 | #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 | |
5249 | #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) | |
5250 | #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 | |
5251 | #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) | |
5252 | #define DSPFW_PLANEA_WM1_HI_SHIFT 0 | |
5253 | #define DSPFW_PLANEA_WM1_HI_MASK (1<<0) | |
7662c8bd | 5254 | |
12a3c055 | 5255 | /* drain latency register values*/ |
f0f59a00 | 5256 | #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) |
1abc4dc7 | 5257 | #define DDL_CURSOR_SHIFT 24 |
01e184cc | 5258 | #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) |
1abc4dc7 | 5259 | #define DDL_PLANE_SHIFT 0 |
341c526f VS |
5260 | #define DDL_PRECISION_HIGH (1<<7) |
5261 | #define DDL_PRECISION_LOW (0<<7) | |
0948c265 | 5262 | #define DRAIN_LATENCY_MASK 0x7f |
12a3c055 | 5263 | |
f0f59a00 | 5264 | #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) |
c6beb13e | 5265 | #define CBR_PND_DEADLINE_DISABLE (1<<31) |
aa17cdb4 | 5266 | #define CBR_PWM_CLOCK_MUX_SELECT (1<<30) |
c6beb13e | 5267 | |
c231775c VS |
5268 | #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) |
5269 | #define CBR_DPLLBMD_PIPE_C (1<<29) | |
5270 | #define CBR_DPLLBMD_PIPE_B (1<<18) | |
5271 | ||
7662c8bd | 5272 | /* FIFO watermark sizes etc */ |
0e442c60 | 5273 | #define G4X_FIFO_LINE_SIZE 64 |
7662c8bd SL |
5274 | #define I915_FIFO_LINE_SIZE 64 |
5275 | #define I830_FIFO_LINE_SIZE 32 | |
0e442c60 | 5276 | |
ceb04246 | 5277 | #define VALLEYVIEW_FIFO_SIZE 255 |
0e442c60 | 5278 | #define G4X_FIFO_SIZE 127 |
1b07e04e ZY |
5279 | #define I965_FIFO_SIZE 512 |
5280 | #define I945_FIFO_SIZE 127 | |
7662c8bd | 5281 | #define I915_FIFO_SIZE 95 |
dff33cfc | 5282 | #define I855GM_FIFO_SIZE 127 /* In cachelines */ |
7662c8bd | 5283 | #define I830_FIFO_SIZE 95 |
0e442c60 | 5284 | |
ceb04246 | 5285 | #define VALLEYVIEW_MAX_WM 0xff |
0e442c60 | 5286 | #define G4X_MAX_WM 0x3f |
7662c8bd SL |
5287 | #define I915_MAX_WM 0x3f |
5288 | ||
f2b115e6 AJ |
5289 | #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ |
5290 | #define PINEVIEW_FIFO_LINE_SIZE 64 | |
5291 | #define PINEVIEW_MAX_WM 0x1ff | |
5292 | #define PINEVIEW_DFT_WM 0x3f | |
5293 | #define PINEVIEW_DFT_HPLLOFF_WM 0 | |
5294 | #define PINEVIEW_GUARD_WM 10 | |
5295 | #define PINEVIEW_CURSOR_FIFO 64 | |
5296 | #define PINEVIEW_CURSOR_MAX_WM 0x3f | |
5297 | #define PINEVIEW_CURSOR_DFT_WM 0 | |
5298 | #define PINEVIEW_CURSOR_GUARD_WM 5 | |
7662c8bd | 5299 | |
ceb04246 | 5300 | #define VALLEYVIEW_CURSOR_MAX_WM 64 |
4fe5e611 ZY |
5301 | #define I965_CURSOR_FIFO 64 |
5302 | #define I965_CURSOR_MAX_WM 32 | |
5303 | #define I965_CURSOR_DFT_WM 8 | |
7f8a8569 | 5304 | |
fae1267d | 5305 | /* Watermark register definitions for SKL */ |
086f8e84 VS |
5306 | #define _CUR_WM_A_0 0x70140 |
5307 | #define _CUR_WM_B_0 0x71140 | |
5308 | #define _PLANE_WM_1_A_0 0x70240 | |
5309 | #define _PLANE_WM_1_B_0 0x71240 | |
5310 | #define _PLANE_WM_2_A_0 0x70340 | |
5311 | #define _PLANE_WM_2_B_0 0x71340 | |
5312 | #define _PLANE_WM_TRANS_1_A_0 0x70268 | |
5313 | #define _PLANE_WM_TRANS_1_B_0 0x71268 | |
5314 | #define _PLANE_WM_TRANS_2_A_0 0x70368 | |
5315 | #define _PLANE_WM_TRANS_2_B_0 0x71368 | |
5316 | #define _CUR_WM_TRANS_A_0 0x70168 | |
5317 | #define _CUR_WM_TRANS_B_0 0x71168 | |
fae1267d PB |
5318 | #define PLANE_WM_EN (1 << 31) |
5319 | #define PLANE_WM_LINES_SHIFT 14 | |
5320 | #define PLANE_WM_LINES_MASK 0x1f | |
5321 | #define PLANE_WM_BLOCKS_MASK 0x3ff | |
5322 | ||
086f8e84 | 5323 | #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) |
f0f59a00 VS |
5324 | #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) |
5325 | #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) | |
fae1267d | 5326 | |
086f8e84 VS |
5327 | #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) |
5328 | #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) | |
fae1267d PB |
5329 | #define _PLANE_WM_BASE(pipe, plane) \ |
5330 | _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) | |
5331 | #define PLANE_WM(pipe, plane, level) \ | |
f0f59a00 | 5332 | _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) |
fae1267d | 5333 | #define _PLANE_WM_TRANS_1(pipe) \ |
086f8e84 | 5334 | _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) |
fae1267d | 5335 | #define _PLANE_WM_TRANS_2(pipe) \ |
086f8e84 | 5336 | _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) |
fae1267d | 5337 | #define PLANE_WM_TRANS(pipe, plane) \ |
f0f59a00 | 5338 | _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) |
fae1267d | 5339 | |
7f8a8569 | 5340 | /* define the Watermark register on Ironlake */ |
f0f59a00 | 5341 | #define WM0_PIPEA_ILK _MMIO(0x45100) |
1996d624 | 5342 | #define WM0_PIPE_PLANE_MASK (0xffff<<16) |
7f8a8569 | 5343 | #define WM0_PIPE_PLANE_SHIFT 16 |
1996d624 | 5344 | #define WM0_PIPE_SPRITE_MASK (0xff<<8) |
7f8a8569 | 5345 | #define WM0_PIPE_SPRITE_SHIFT 8 |
1996d624 | 5346 | #define WM0_PIPE_CURSOR_MASK (0xff) |
7f8a8569 | 5347 | |
f0f59a00 VS |
5348 | #define WM0_PIPEB_ILK _MMIO(0x45104) |
5349 | #define WM0_PIPEC_IVB _MMIO(0x45200) | |
5350 | #define WM1_LP_ILK _MMIO(0x45108) | |
7f8a8569 ZW |
5351 | #define WM1_LP_SR_EN (1<<31) |
5352 | #define WM1_LP_LATENCY_SHIFT 24 | |
5353 | #define WM1_LP_LATENCY_MASK (0x7f<<24) | |
4ed765f9 CW |
5354 | #define WM1_LP_FBC_MASK (0xf<<20) |
5355 | #define WM1_LP_FBC_SHIFT 20 | |
416f4727 | 5356 | #define WM1_LP_FBC_SHIFT_BDW 19 |
1996d624 | 5357 | #define WM1_LP_SR_MASK (0x7ff<<8) |
7f8a8569 | 5358 | #define WM1_LP_SR_SHIFT 8 |
1996d624 | 5359 | #define WM1_LP_CURSOR_MASK (0xff) |
f0f59a00 | 5360 | #define WM2_LP_ILK _MMIO(0x4510c) |
dd8849c8 | 5361 | #define WM2_LP_EN (1<<31) |
f0f59a00 | 5362 | #define WM3_LP_ILK _MMIO(0x45110) |
dd8849c8 | 5363 | #define WM3_LP_EN (1<<31) |
f0f59a00 VS |
5364 | #define WM1S_LP_ILK _MMIO(0x45120) |
5365 | #define WM2S_LP_IVB _MMIO(0x45124) | |
5366 | #define WM3S_LP_IVB _MMIO(0x45128) | |
dd8849c8 | 5367 | #define WM1S_LP_EN (1<<31) |
7f8a8569 | 5368 | |
cca32e9a PZ |
5369 | #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ |
5370 | (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ | |
5371 | ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) | |
5372 | ||
7f8a8569 | 5373 | /* Memory latency timer register */ |
f0f59a00 | 5374 | #define MLTR_ILK _MMIO(0x11222) |
b79d4990 JB |
5375 | #define MLTR_WM1_SHIFT 0 |
5376 | #define MLTR_WM2_SHIFT 8 | |
7f8a8569 ZW |
5377 | /* the unit of memory self-refresh latency time is 0.5us */ |
5378 | #define ILK_SRLT_MASK 0x3f | |
5379 | ||
1398261a YL |
5380 | |
5381 | /* the address where we get all kinds of latency value */ | |
f0f59a00 | 5382 | #define SSKPD _MMIO(0x5d10) |
1398261a YL |
5383 | #define SSKPD_WM_MASK 0x3f |
5384 | #define SSKPD_WM0_SHIFT 0 | |
5385 | #define SSKPD_WM1_SHIFT 8 | |
5386 | #define SSKPD_WM2_SHIFT 16 | |
5387 | #define SSKPD_WM3_SHIFT 24 | |
5388 | ||
585fb111 JB |
5389 | /* |
5390 | * The two pipe frame counter registers are not synchronized, so | |
5391 | * reading a stable value is somewhat tricky. The following code | |
5392 | * should work: | |
5393 | * | |
5394 | * do { | |
5395 | * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> | |
5396 | * PIPE_FRAME_HIGH_SHIFT; | |
5397 | * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> | |
5398 | * PIPE_FRAME_LOW_SHIFT); | |
5399 | * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> | |
5400 | * PIPE_FRAME_HIGH_SHIFT); | |
5401 | * } while (high1 != high2); | |
5402 | * frame = (high1 << 8) | low1; | |
5403 | */ | |
25a2e2d0 | 5404 | #define _PIPEAFRAMEHIGH 0x70040 |
585fb111 JB |
5405 | #define PIPE_FRAME_HIGH_MASK 0x0000ffff |
5406 | #define PIPE_FRAME_HIGH_SHIFT 0 | |
25a2e2d0 | 5407 | #define _PIPEAFRAMEPIXEL 0x70044 |
585fb111 JB |
5408 | #define PIPE_FRAME_LOW_MASK 0xff000000 |
5409 | #define PIPE_FRAME_LOW_SHIFT 24 | |
5410 | #define PIPE_PIXEL_MASK 0x00ffffff | |
5411 | #define PIPE_PIXEL_SHIFT 0 | |
9880b7a5 | 5412 | /* GM45+ just has to be different */ |
fd8f507c VS |
5413 | #define _PIPEA_FRMCOUNT_G4X 0x70040 |
5414 | #define _PIPEA_FLIPCOUNT_G4X 0x70044 | |
f0f59a00 VS |
5415 | #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) |
5416 | #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) | |
585fb111 JB |
5417 | |
5418 | /* Cursor A & B regs */ | |
5efb3e28 | 5419 | #define _CURACNTR 0x70080 |
14b60391 JB |
5420 | /* Old style CUR*CNTR flags (desktop 8xx) */ |
5421 | #define CURSOR_ENABLE 0x80000000 | |
5422 | #define CURSOR_GAMMA_ENABLE 0x40000000 | |
dc41c154 VS |
5423 | #define CURSOR_STRIDE_SHIFT 28 |
5424 | #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ | |
86d3efce | 5425 | #define CURSOR_PIPE_CSC_ENABLE (1<<24) |
14b60391 JB |
5426 | #define CURSOR_FORMAT_SHIFT 24 |
5427 | #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) | |
5428 | #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) | |
5429 | #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) | |
5430 | #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) | |
5431 | #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) | |
5432 | #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) | |
5433 | /* New style CUR*CNTR flags */ | |
5434 | #define CURSOR_MODE 0x27 | |
585fb111 | 5435 | #define CURSOR_MODE_DISABLE 0x00 |
4726e0b0 SK |
5436 | #define CURSOR_MODE_128_32B_AX 0x02 |
5437 | #define CURSOR_MODE_256_32B_AX 0x03 | |
585fb111 | 5438 | #define CURSOR_MODE_64_32B_AX 0x07 |
4726e0b0 SK |
5439 | #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) |
5440 | #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) | |
585fb111 | 5441 | #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) |
d509e28b | 5442 | #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) |
585fb111 | 5443 | #define MCURSOR_GAMMA_ENABLE (1 << 26) |
4398ad45 | 5444 | #define CURSOR_ROTATE_180 (1<<15) |
1f5d76db | 5445 | #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) |
5efb3e28 VS |
5446 | #define _CURABASE 0x70084 |
5447 | #define _CURAPOS 0x70088 | |
585fb111 JB |
5448 | #define CURSOR_POS_MASK 0x007FF |
5449 | #define CURSOR_POS_SIGN 0x8000 | |
5450 | #define CURSOR_X_SHIFT 0 | |
5451 | #define CURSOR_Y_SHIFT 16 | |
024faac7 VS |
5452 | #define CURSIZE _MMIO(0x700a0) /* 845/865 */ |
5453 | #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ | |
5454 | #define CUR_FBC_CTL_EN (1 << 31) | |
5efb3e28 VS |
5455 | #define _CURBCNTR 0x700c0 |
5456 | #define _CURBBASE 0x700c4 | |
5457 | #define _CURBPOS 0x700c8 | |
585fb111 | 5458 | |
65a21cd6 JB |
5459 | #define _CURBCNTR_IVB 0x71080 |
5460 | #define _CURBBASE_IVB 0x71084 | |
5461 | #define _CURBPOS_IVB 0x71088 | |
5462 | ||
f0f59a00 | 5463 | #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \ |
5efb3e28 VS |
5464 | dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ |
5465 | dev_priv->info.display_mmio_offset) | |
5466 | ||
5467 | #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) | |
5468 | #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) | |
5469 | #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) | |
024faac7 | 5470 | #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) |
c4a1d9e4 | 5471 | |
5efb3e28 VS |
5472 | #define CURSOR_A_OFFSET 0x70080 |
5473 | #define CURSOR_B_OFFSET 0x700c0 | |
5474 | #define CHV_CURSOR_C_OFFSET 0x700e0 | |
5475 | #define IVB_CURSOR_B_OFFSET 0x71080 | |
5476 | #define IVB_CURSOR_C_OFFSET 0x72080 | |
65a21cd6 | 5477 | |
585fb111 | 5478 | /* Display A control */ |
a57c774a | 5479 | #define _DSPACNTR 0x70180 |
585fb111 JB |
5480 | #define DISPLAY_PLANE_ENABLE (1<<31) |
5481 | #define DISPLAY_PLANE_DISABLE 0 | |
5482 | #define DISPPLANE_GAMMA_ENABLE (1<<30) | |
5483 | #define DISPPLANE_GAMMA_DISABLE 0 | |
5484 | #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) | |
57779d06 | 5485 | #define DISPPLANE_YUV422 (0x0<<26) |
585fb111 | 5486 | #define DISPPLANE_8BPP (0x2<<26) |
57779d06 VS |
5487 | #define DISPPLANE_BGRA555 (0x3<<26) |
5488 | #define DISPPLANE_BGRX555 (0x4<<26) | |
5489 | #define DISPPLANE_BGRX565 (0x5<<26) | |
5490 | #define DISPPLANE_BGRX888 (0x6<<26) | |
5491 | #define DISPPLANE_BGRA888 (0x7<<26) | |
5492 | #define DISPPLANE_RGBX101010 (0x8<<26) | |
5493 | #define DISPPLANE_RGBA101010 (0x9<<26) | |
5494 | #define DISPPLANE_BGRX101010 (0xa<<26) | |
5495 | #define DISPPLANE_RGBX161616 (0xc<<26) | |
5496 | #define DISPPLANE_RGBX888 (0xe<<26) | |
5497 | #define DISPPLANE_RGBA888 (0xf<<26) | |
585fb111 JB |
5498 | #define DISPPLANE_STEREO_ENABLE (1<<25) |
5499 | #define DISPPLANE_STEREO_DISABLE 0 | |
86d3efce | 5500 | #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) |
b24e7179 JB |
5501 | #define DISPPLANE_SEL_PIPE_SHIFT 24 |
5502 | #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) | |
d509e28b | 5503 | #define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT) |
585fb111 JB |
5504 | #define DISPPLANE_SRC_KEY_ENABLE (1<<22) |
5505 | #define DISPPLANE_SRC_KEY_DISABLE 0 | |
5506 | #define DISPPLANE_LINE_DOUBLE (1<<20) | |
5507 | #define DISPPLANE_NO_LINE_DOUBLE 0 | |
5508 | #define DISPPLANE_STEREO_POLARITY_FIRST 0 | |
5509 | #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) | |
c14b0485 VS |
5510 | #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */ |
5511 | #define DISPPLANE_ROTATE_180 (1<<15) | |
f2b115e6 | 5512 | #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ |
f544847f | 5513 | #define DISPPLANE_TILED (1<<10) |
c14b0485 | 5514 | #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */ |
a57c774a AK |
5515 | #define _DSPAADDR 0x70184 |
5516 | #define _DSPASTRIDE 0x70188 | |
5517 | #define _DSPAPOS 0x7018C /* reserved */ | |
5518 | #define _DSPASIZE 0x70190 | |
5519 | #define _DSPASURF 0x7019C /* 965+ only */ | |
5520 | #define _DSPATILEOFF 0x701A4 /* 965+ only */ | |
5521 | #define _DSPAOFFSET 0x701A4 /* HSW */ | |
5522 | #define _DSPASURFLIVE 0x701AC | |
5523 | ||
f0f59a00 VS |
5524 | #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) |
5525 | #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) | |
5526 | #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) | |
5527 | #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) | |
5528 | #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) | |
5529 | #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) | |
5530 | #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) | |
5531 | #define DSPLINOFF(plane) DSPADDR(plane) | |
5532 | #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) | |
5533 | #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) | |
5eddb70b | 5534 | |
c14b0485 VS |
5535 | /* CHV pipe B blender and primary plane */ |
5536 | #define _CHV_BLEND_A 0x60a00 | |
5537 | #define CHV_BLEND_LEGACY (0<<30) | |
5538 | #define CHV_BLEND_ANDROID (1<<30) | |
5539 | #define CHV_BLEND_MPO (2<<30) | |
5540 | #define CHV_BLEND_MASK (3<<30) | |
5541 | #define _CHV_CANVAS_A 0x60a04 | |
5542 | #define _PRIMPOS_A 0x60a08 | |
5543 | #define _PRIMSIZE_A 0x60a0c | |
5544 | #define _PRIMCNSTALPHA_A 0x60a10 | |
5545 | #define PRIM_CONST_ALPHA_ENABLE (1<<31) | |
5546 | ||
f0f59a00 VS |
5547 | #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) |
5548 | #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) | |
5549 | #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) | |
5550 | #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) | |
5551 | #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) | |
c14b0485 | 5552 | |
446f2545 AR |
5553 | /* Display/Sprite base address macros */ |
5554 | #define DISP_BASEADDR_MASK (0xfffff000) | |
5555 | #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) | |
5556 | #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) | |
446f2545 | 5557 | |
85fa792b VS |
5558 | /* |
5559 | * VBIOS flags | |
5560 | * gen2: | |
5561 | * [00:06] alm,mgm | |
5562 | * [10:16] all | |
5563 | * [30:32] alm,mgm | |
5564 | * gen3+: | |
5565 | * [00:0f] all | |
5566 | * [10:1f] all | |
5567 | * [30:32] all | |
5568 | */ | |
f0f59a00 VS |
5569 | #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4) |
5570 | #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4) | |
5571 | #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4) | |
5572 | #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) | |
585fb111 JB |
5573 | |
5574 | /* Pipe B */ | |
5c969aa7 DL |
5575 | #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) |
5576 | #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) | |
5577 | #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) | |
25a2e2d0 VS |
5578 | #define _PIPEBFRAMEHIGH 0x71040 |
5579 | #define _PIPEBFRAMEPIXEL 0x71044 | |
fd8f507c VS |
5580 | #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040) |
5581 | #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044) | |
9880b7a5 | 5582 | |
585fb111 JB |
5583 | |
5584 | /* Display B control */ | |
5c969aa7 | 5585 | #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) |
585fb111 JB |
5586 | #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) |
5587 | #define DISPPLANE_ALPHA_TRANS_DISABLE 0 | |
5588 | #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 | |
5589 | #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) | |
5c969aa7 DL |
5590 | #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) |
5591 | #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) | |
5592 | #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) | |
5593 | #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) | |
5594 | #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) | |
5595 | #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) | |
5596 | #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) | |
5597 | #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) | |
585fb111 | 5598 | |
b840d907 JB |
5599 | /* Sprite A control */ |
5600 | #define _DVSACNTR 0x72180 | |
5601 | #define DVS_ENABLE (1<<31) | |
5602 | #define DVS_GAMMA_ENABLE (1<<30) | |
5603 | #define DVS_PIXFORMAT_MASK (3<<25) | |
5604 | #define DVS_FORMAT_YUV422 (0<<25) | |
5605 | #define DVS_FORMAT_RGBX101010 (1<<25) | |
5606 | #define DVS_FORMAT_RGBX888 (2<<25) | |
5607 | #define DVS_FORMAT_RGBX161616 (3<<25) | |
86d3efce | 5608 | #define DVS_PIPE_CSC_ENABLE (1<<24) |
b840d907 | 5609 | #define DVS_SOURCE_KEY (1<<22) |
ab2f9df1 | 5610 | #define DVS_RGB_ORDER_XBGR (1<<20) |
b840d907 JB |
5611 | #define DVS_YUV_BYTE_ORDER_MASK (3<<16) |
5612 | #define DVS_YUV_ORDER_YUYV (0<<16) | |
5613 | #define DVS_YUV_ORDER_UYVY (1<<16) | |
5614 | #define DVS_YUV_ORDER_YVYU (2<<16) | |
5615 | #define DVS_YUV_ORDER_VYUY (3<<16) | |
76eebda7 | 5616 | #define DVS_ROTATE_180 (1<<15) |
b840d907 JB |
5617 | #define DVS_DEST_KEY (1<<2) |
5618 | #define DVS_TRICKLE_FEED_DISABLE (1<<14) | |
5619 | #define DVS_TILED (1<<10) | |
5620 | #define _DVSALINOFF 0x72184 | |
5621 | #define _DVSASTRIDE 0x72188 | |
5622 | #define _DVSAPOS 0x7218c | |
5623 | #define _DVSASIZE 0x72190 | |
5624 | #define _DVSAKEYVAL 0x72194 | |
5625 | #define _DVSAKEYMSK 0x72198 | |
5626 | #define _DVSASURF 0x7219c | |
5627 | #define _DVSAKEYMAXVAL 0x721a0 | |
5628 | #define _DVSATILEOFF 0x721a4 | |
5629 | #define _DVSASURFLIVE 0x721ac | |
5630 | #define _DVSASCALE 0x72204 | |
5631 | #define DVS_SCALE_ENABLE (1<<31) | |
5632 | #define DVS_FILTER_MASK (3<<29) | |
5633 | #define DVS_FILTER_MEDIUM (0<<29) | |
5634 | #define DVS_FILTER_ENHANCING (1<<29) | |
5635 | #define DVS_FILTER_SOFTENING (2<<29) | |
5636 | #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ | |
5637 | #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) | |
5638 | #define _DVSAGAMC 0x72300 | |
5639 | ||
5640 | #define _DVSBCNTR 0x73180 | |
5641 | #define _DVSBLINOFF 0x73184 | |
5642 | #define _DVSBSTRIDE 0x73188 | |
5643 | #define _DVSBPOS 0x7318c | |
5644 | #define _DVSBSIZE 0x73190 | |
5645 | #define _DVSBKEYVAL 0x73194 | |
5646 | #define _DVSBKEYMSK 0x73198 | |
5647 | #define _DVSBSURF 0x7319c | |
5648 | #define _DVSBKEYMAXVAL 0x731a0 | |
5649 | #define _DVSBTILEOFF 0x731a4 | |
5650 | #define _DVSBSURFLIVE 0x731ac | |
5651 | #define _DVSBSCALE 0x73204 | |
5652 | #define _DVSBGAMC 0x73300 | |
5653 | ||
f0f59a00 VS |
5654 | #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) |
5655 | #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) | |
5656 | #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) | |
5657 | #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) | |
5658 | #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) | |
5659 | #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) | |
5660 | #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) | |
5661 | #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) | |
5662 | #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) | |
5663 | #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) | |
5664 | #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) | |
5665 | #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) | |
b840d907 JB |
5666 | |
5667 | #define _SPRA_CTL 0x70280 | |
5668 | #define SPRITE_ENABLE (1<<31) | |
5669 | #define SPRITE_GAMMA_ENABLE (1<<30) | |
5670 | #define SPRITE_PIXFORMAT_MASK (7<<25) | |
5671 | #define SPRITE_FORMAT_YUV422 (0<<25) | |
5672 | #define SPRITE_FORMAT_RGBX101010 (1<<25) | |
5673 | #define SPRITE_FORMAT_RGBX888 (2<<25) | |
5674 | #define SPRITE_FORMAT_RGBX161616 (3<<25) | |
5675 | #define SPRITE_FORMAT_YUV444 (4<<25) | |
5676 | #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ | |
86d3efce | 5677 | #define SPRITE_PIPE_CSC_ENABLE (1<<24) |
b840d907 JB |
5678 | #define SPRITE_SOURCE_KEY (1<<22) |
5679 | #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ | |
5680 | #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) | |
5681 | #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ | |
5682 | #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) | |
5683 | #define SPRITE_YUV_ORDER_YUYV (0<<16) | |
5684 | #define SPRITE_YUV_ORDER_UYVY (1<<16) | |
5685 | #define SPRITE_YUV_ORDER_YVYU (2<<16) | |
5686 | #define SPRITE_YUV_ORDER_VYUY (3<<16) | |
76eebda7 | 5687 | #define SPRITE_ROTATE_180 (1<<15) |
b840d907 JB |
5688 | #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) |
5689 | #define SPRITE_INT_GAMMA_ENABLE (1<<13) | |
5690 | #define SPRITE_TILED (1<<10) | |
5691 | #define SPRITE_DEST_KEY (1<<2) | |
5692 | #define _SPRA_LINOFF 0x70284 | |
5693 | #define _SPRA_STRIDE 0x70288 | |
5694 | #define _SPRA_POS 0x7028c | |
5695 | #define _SPRA_SIZE 0x70290 | |
5696 | #define _SPRA_KEYVAL 0x70294 | |
5697 | #define _SPRA_KEYMSK 0x70298 | |
5698 | #define _SPRA_SURF 0x7029c | |
5699 | #define _SPRA_KEYMAX 0x702a0 | |
5700 | #define _SPRA_TILEOFF 0x702a4 | |
c54173a8 | 5701 | #define _SPRA_OFFSET 0x702a4 |
32ae46bf | 5702 | #define _SPRA_SURFLIVE 0x702ac |
b840d907 JB |
5703 | #define _SPRA_SCALE 0x70304 |
5704 | #define SPRITE_SCALE_ENABLE (1<<31) | |
5705 | #define SPRITE_FILTER_MASK (3<<29) | |
5706 | #define SPRITE_FILTER_MEDIUM (0<<29) | |
5707 | #define SPRITE_FILTER_ENHANCING (1<<29) | |
5708 | #define SPRITE_FILTER_SOFTENING (2<<29) | |
5709 | #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ | |
5710 | #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) | |
5711 | #define _SPRA_GAMC 0x70400 | |
5712 | ||
5713 | #define _SPRB_CTL 0x71280 | |
5714 | #define _SPRB_LINOFF 0x71284 | |
5715 | #define _SPRB_STRIDE 0x71288 | |
5716 | #define _SPRB_POS 0x7128c | |
5717 | #define _SPRB_SIZE 0x71290 | |
5718 | #define _SPRB_KEYVAL 0x71294 | |
5719 | #define _SPRB_KEYMSK 0x71298 | |
5720 | #define _SPRB_SURF 0x7129c | |
5721 | #define _SPRB_KEYMAX 0x712a0 | |
5722 | #define _SPRB_TILEOFF 0x712a4 | |
c54173a8 | 5723 | #define _SPRB_OFFSET 0x712a4 |
32ae46bf | 5724 | #define _SPRB_SURFLIVE 0x712ac |
b840d907 JB |
5725 | #define _SPRB_SCALE 0x71304 |
5726 | #define _SPRB_GAMC 0x71400 | |
5727 | ||
f0f59a00 VS |
5728 | #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) |
5729 | #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) | |
5730 | #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) | |
5731 | #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) | |
5732 | #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) | |
5733 | #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) | |
5734 | #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) | |
5735 | #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) | |
5736 | #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) | |
5737 | #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) | |
5738 | #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) | |
5739 | #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) | |
5740 | #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) | |
5741 | #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) | |
b840d907 | 5742 | |
921c3b67 | 5743 | #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) |
7f1f3851 | 5744 | #define SP_ENABLE (1<<31) |
4ea67bc7 | 5745 | #define SP_GAMMA_ENABLE (1<<30) |
7f1f3851 JB |
5746 | #define SP_PIXFORMAT_MASK (0xf<<26) |
5747 | #define SP_FORMAT_YUV422 (0<<26) | |
5748 | #define SP_FORMAT_BGR565 (5<<26) | |
5749 | #define SP_FORMAT_BGRX8888 (6<<26) | |
5750 | #define SP_FORMAT_BGRA8888 (7<<26) | |
5751 | #define SP_FORMAT_RGBX1010102 (8<<26) | |
5752 | #define SP_FORMAT_RGBA1010102 (9<<26) | |
5753 | #define SP_FORMAT_RGBX8888 (0xe<<26) | |
5754 | #define SP_FORMAT_RGBA8888 (0xf<<26) | |
c14b0485 | 5755 | #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */ |
7f1f3851 JB |
5756 | #define SP_SOURCE_KEY (1<<22) |
5757 | #define SP_YUV_BYTE_ORDER_MASK (3<<16) | |
5758 | #define SP_YUV_ORDER_YUYV (0<<16) | |
5759 | #define SP_YUV_ORDER_UYVY (1<<16) | |
5760 | #define SP_YUV_ORDER_YVYU (2<<16) | |
5761 | #define SP_YUV_ORDER_VYUY (3<<16) | |
76eebda7 | 5762 | #define SP_ROTATE_180 (1<<15) |
7f1f3851 | 5763 | #define SP_TILED (1<<10) |
c14b0485 | 5764 | #define SP_MIRROR (1<<8) /* CHV pipe B */ |
921c3b67 VS |
5765 | #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) |
5766 | #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) | |
5767 | #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) | |
5768 | #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) | |
5769 | #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) | |
5770 | #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) | |
5771 | #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) | |
5772 | #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) | |
5773 | #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) | |
5774 | #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) | |
c14b0485 | 5775 | #define SP_CONST_ALPHA_ENABLE (1<<31) |
921c3b67 VS |
5776 | #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) |
5777 | ||
5778 | #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) | |
5779 | #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) | |
5780 | #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) | |
5781 | #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) | |
5782 | #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) | |
5783 | #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) | |
5784 | #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) | |
5785 | #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) | |
5786 | #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) | |
5787 | #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) | |
5788 | #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) | |
5789 | #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) | |
7f1f3851 | 5790 | |
83c04a62 VS |
5791 | #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ |
5792 | _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) | |
5793 | ||
5794 | #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) | |
5795 | #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) | |
5796 | #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) | |
5797 | #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) | |
5798 | #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) | |
5799 | #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) | |
5800 | #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) | |
5801 | #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) | |
5802 | #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) | |
5803 | #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) | |
5804 | #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) | |
5805 | #define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) | |
7f1f3851 | 5806 | |
6ca2aeb2 VS |
5807 | /* |
5808 | * CHV pipe B sprite CSC | |
5809 | * | |
5810 | * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| | |
5811 | * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| | |
5812 | * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| | |
5813 | */ | |
83c04a62 VS |
5814 | #define _MMIO_CHV_SPCSC(plane_id, reg) \ |
5815 | _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) | |
5816 | ||
5817 | #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) | |
5818 | #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) | |
5819 | #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) | |
6ca2aeb2 VS |
5820 | #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ |
5821 | #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ | |
5822 | ||
83c04a62 VS |
5823 | #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) |
5824 | #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) | |
5825 | #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) | |
5826 | #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) | |
5827 | #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) | |
6ca2aeb2 VS |
5828 | #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ |
5829 | #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ | |
5830 | ||
83c04a62 VS |
5831 | #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) |
5832 | #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) | |
5833 | #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) | |
6ca2aeb2 VS |
5834 | #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ |
5835 | #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ | |
5836 | ||
83c04a62 VS |
5837 | #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) |
5838 | #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) | |
5839 | #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) | |
6ca2aeb2 VS |
5840 | #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ |
5841 | #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ | |
5842 | ||
70d21f0e DL |
5843 | /* Skylake plane registers */ |
5844 | ||
5845 | #define _PLANE_CTL_1_A 0x70180 | |
5846 | #define _PLANE_CTL_2_A 0x70280 | |
5847 | #define _PLANE_CTL_3_A 0x70380 | |
5848 | #define PLANE_CTL_ENABLE (1 << 31) | |
5849 | #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) | |
5850 | #define PLANE_CTL_FORMAT_MASK (0xf << 24) | |
5851 | #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24) | |
5852 | #define PLANE_CTL_FORMAT_NV12 ( 1 << 24) | |
5853 | #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24) | |
5854 | #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24) | |
5855 | #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24) | |
5856 | #define PLANE_CTL_FORMAT_AYUV ( 8 << 24) | |
5857 | #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24) | |
5858 | #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24) | |
5859 | #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) | |
dc2a41b4 DL |
5860 | #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) |
5861 | #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21) | |
5862 | #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21) | |
70d21f0e DL |
5863 | #define PLANE_CTL_ORDER_BGRX (0 << 20) |
5864 | #define PLANE_CTL_ORDER_RGBX (1 << 20) | |
5865 | #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) | |
5866 | #define PLANE_CTL_YUV422_YUYV ( 0 << 16) | |
5867 | #define PLANE_CTL_YUV422_UYVY ( 1 << 16) | |
5868 | #define PLANE_CTL_YUV422_YVYU ( 2 << 16) | |
5869 | #define PLANE_CTL_YUV422_VYUY ( 3 << 16) | |
5870 | #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) | |
5871 | #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) | |
5872 | #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) | |
5873 | #define PLANE_CTL_TILED_MASK (0x7 << 10) | |
5874 | #define PLANE_CTL_TILED_LINEAR ( 0 << 10) | |
5875 | #define PLANE_CTL_TILED_X ( 1 << 10) | |
5876 | #define PLANE_CTL_TILED_Y ( 4 << 10) | |
5877 | #define PLANE_CTL_TILED_YF ( 5 << 10) | |
5878 | #define PLANE_CTL_ALPHA_MASK (0x3 << 4) | |
5879 | #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4) | |
5880 | #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4) | |
5881 | #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4) | |
1447dde0 SJ |
5882 | #define PLANE_CTL_ROTATE_MASK 0x3 |
5883 | #define PLANE_CTL_ROTATE_0 0x0 | |
3b7a5119 | 5884 | #define PLANE_CTL_ROTATE_90 0x1 |
1447dde0 | 5885 | #define PLANE_CTL_ROTATE_180 0x2 |
3b7a5119 | 5886 | #define PLANE_CTL_ROTATE_270 0x3 |
70d21f0e DL |
5887 | #define _PLANE_STRIDE_1_A 0x70188 |
5888 | #define _PLANE_STRIDE_2_A 0x70288 | |
5889 | #define _PLANE_STRIDE_3_A 0x70388 | |
5890 | #define _PLANE_POS_1_A 0x7018c | |
5891 | #define _PLANE_POS_2_A 0x7028c | |
5892 | #define _PLANE_POS_3_A 0x7038c | |
5893 | #define _PLANE_SIZE_1_A 0x70190 | |
5894 | #define _PLANE_SIZE_2_A 0x70290 | |
5895 | #define _PLANE_SIZE_3_A 0x70390 | |
5896 | #define _PLANE_SURF_1_A 0x7019c | |
5897 | #define _PLANE_SURF_2_A 0x7029c | |
5898 | #define _PLANE_SURF_3_A 0x7039c | |
5899 | #define _PLANE_OFFSET_1_A 0x701a4 | |
5900 | #define _PLANE_OFFSET_2_A 0x702a4 | |
5901 | #define _PLANE_OFFSET_3_A 0x703a4 | |
dc2a41b4 DL |
5902 | #define _PLANE_KEYVAL_1_A 0x70194 |
5903 | #define _PLANE_KEYVAL_2_A 0x70294 | |
5904 | #define _PLANE_KEYMSK_1_A 0x70198 | |
5905 | #define _PLANE_KEYMSK_2_A 0x70298 | |
5906 | #define _PLANE_KEYMAX_1_A 0x701a0 | |
5907 | #define _PLANE_KEYMAX_2_A 0x702a0 | |
47f9ea8b ACO |
5908 | #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ |
5909 | #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ | |
5910 | #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ | |
5911 | #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) | |
5912 | #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) | |
5913 | #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) | |
8211bd5b DL |
5914 | #define _PLANE_BUF_CFG_1_A 0x7027c |
5915 | #define _PLANE_BUF_CFG_2_A 0x7037c | |
2cd601c6 CK |
5916 | #define _PLANE_NV12_BUF_CFG_1_A 0x70278 |
5917 | #define _PLANE_NV12_BUF_CFG_2_A 0x70378 | |
70d21f0e | 5918 | |
47f9ea8b | 5919 | |
70d21f0e DL |
5920 | #define _PLANE_CTL_1_B 0x71180 |
5921 | #define _PLANE_CTL_2_B 0x71280 | |
5922 | #define _PLANE_CTL_3_B 0x71380 | |
5923 | #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) | |
5924 | #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) | |
5925 | #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) | |
5926 | #define PLANE_CTL(pipe, plane) \ | |
f0f59a00 | 5927 | _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) |
70d21f0e DL |
5928 | |
5929 | #define _PLANE_STRIDE_1_B 0x71188 | |
5930 | #define _PLANE_STRIDE_2_B 0x71288 | |
5931 | #define _PLANE_STRIDE_3_B 0x71388 | |
5932 | #define _PLANE_STRIDE_1(pipe) \ | |
5933 | _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) | |
5934 | #define _PLANE_STRIDE_2(pipe) \ | |
5935 | _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) | |
5936 | #define _PLANE_STRIDE_3(pipe) \ | |
5937 | _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) | |
5938 | #define PLANE_STRIDE(pipe, plane) \ | |
f0f59a00 | 5939 | _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) |
70d21f0e DL |
5940 | |
5941 | #define _PLANE_POS_1_B 0x7118c | |
5942 | #define _PLANE_POS_2_B 0x7128c | |
5943 | #define _PLANE_POS_3_B 0x7138c | |
5944 | #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) | |
5945 | #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) | |
5946 | #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) | |
5947 | #define PLANE_POS(pipe, plane) \ | |
f0f59a00 | 5948 | _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) |
70d21f0e DL |
5949 | |
5950 | #define _PLANE_SIZE_1_B 0x71190 | |
5951 | #define _PLANE_SIZE_2_B 0x71290 | |
5952 | #define _PLANE_SIZE_3_B 0x71390 | |
5953 | #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) | |
5954 | #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) | |
5955 | #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) | |
5956 | #define PLANE_SIZE(pipe, plane) \ | |
f0f59a00 | 5957 | _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) |
70d21f0e DL |
5958 | |
5959 | #define _PLANE_SURF_1_B 0x7119c | |
5960 | #define _PLANE_SURF_2_B 0x7129c | |
5961 | #define _PLANE_SURF_3_B 0x7139c | |
5962 | #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) | |
5963 | #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) | |
5964 | #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) | |
5965 | #define PLANE_SURF(pipe, plane) \ | |
f0f59a00 | 5966 | _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) |
70d21f0e DL |
5967 | |
5968 | #define _PLANE_OFFSET_1_B 0x711a4 | |
5969 | #define _PLANE_OFFSET_2_B 0x712a4 | |
5970 | #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) | |
5971 | #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) | |
5972 | #define PLANE_OFFSET(pipe, plane) \ | |
f0f59a00 | 5973 | _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) |
70d21f0e | 5974 | |
dc2a41b4 DL |
5975 | #define _PLANE_KEYVAL_1_B 0x71194 |
5976 | #define _PLANE_KEYVAL_2_B 0x71294 | |
5977 | #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) | |
5978 | #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) | |
5979 | #define PLANE_KEYVAL(pipe, plane) \ | |
f0f59a00 | 5980 | _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) |
dc2a41b4 DL |
5981 | |
5982 | #define _PLANE_KEYMSK_1_B 0x71198 | |
5983 | #define _PLANE_KEYMSK_2_B 0x71298 | |
5984 | #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) | |
5985 | #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) | |
5986 | #define PLANE_KEYMSK(pipe, plane) \ | |
f0f59a00 | 5987 | _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) |
dc2a41b4 DL |
5988 | |
5989 | #define _PLANE_KEYMAX_1_B 0x711a0 | |
5990 | #define _PLANE_KEYMAX_2_B 0x712a0 | |
5991 | #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) | |
5992 | #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) | |
5993 | #define PLANE_KEYMAX(pipe, plane) \ | |
f0f59a00 | 5994 | _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) |
dc2a41b4 | 5995 | |
8211bd5b DL |
5996 | #define _PLANE_BUF_CFG_1_B 0x7127c |
5997 | #define _PLANE_BUF_CFG_2_B 0x7137c | |
5998 | #define _PLANE_BUF_CFG_1(pipe) \ | |
5999 | _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) | |
6000 | #define _PLANE_BUF_CFG_2(pipe) \ | |
6001 | _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) | |
6002 | #define PLANE_BUF_CFG(pipe, plane) \ | |
f0f59a00 | 6003 | _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) |
8211bd5b | 6004 | |
2cd601c6 CK |
6005 | #define _PLANE_NV12_BUF_CFG_1_B 0x71278 |
6006 | #define _PLANE_NV12_BUF_CFG_2_B 0x71378 | |
6007 | #define _PLANE_NV12_BUF_CFG_1(pipe) \ | |
6008 | _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) | |
6009 | #define _PLANE_NV12_BUF_CFG_2(pipe) \ | |
6010 | _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) | |
6011 | #define PLANE_NV12_BUF_CFG(pipe, plane) \ | |
f0f59a00 | 6012 | _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) |
2cd601c6 | 6013 | |
47f9ea8b ACO |
6014 | #define _PLANE_COLOR_CTL_1_B 0x711CC |
6015 | #define _PLANE_COLOR_CTL_2_B 0x712CC | |
6016 | #define _PLANE_COLOR_CTL_3_B 0x713CC | |
6017 | #define _PLANE_COLOR_CTL_1(pipe) \ | |
6018 | _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) | |
6019 | #define _PLANE_COLOR_CTL_2(pipe) \ | |
6020 | _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) | |
6021 | #define PLANE_COLOR_CTL(pipe, plane) \ | |
6022 | _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) | |
6023 | ||
6024 | #/* SKL new cursor registers */ | |
8211bd5b DL |
6025 | #define _CUR_BUF_CFG_A 0x7017c |
6026 | #define _CUR_BUF_CFG_B 0x7117c | |
f0f59a00 | 6027 | #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) |
8211bd5b | 6028 | |
585fb111 | 6029 | /* VBIOS regs */ |
f0f59a00 | 6030 | #define VGACNTRL _MMIO(0x71400) |
585fb111 JB |
6031 | # define VGA_DISP_DISABLE (1 << 31) |
6032 | # define VGA_2X_MODE (1 << 30) | |
6033 | # define VGA_PIPE_B_SELECT (1 << 29) | |
6034 | ||
f0f59a00 | 6035 | #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) |
766aa1c4 | 6036 | |
f2b115e6 | 6037 | /* Ironlake */ |
b9055052 | 6038 | |
f0f59a00 | 6039 | #define CPU_VGACNTRL _MMIO(0x41000) |
b9055052 | 6040 | |
f0f59a00 | 6041 | #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) |
40bfd7a3 VS |
6042 | #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) |
6043 | #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ | |
6044 | #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ | |
6045 | #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ | |
6046 | #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ | |
6047 | #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ | |
6048 | #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) | |
6049 | #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) | |
6050 | #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) | |
6051 | #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) | |
b9055052 ZW |
6052 | |
6053 | /* refresh rate hardware control */ | |
f0f59a00 | 6054 | #define RR_HW_CTL _MMIO(0x45300) |
b9055052 ZW |
6055 | #define RR_HW_LOW_POWER_FRAMES_MASK 0xff |
6056 | #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 | |
6057 | ||
f0f59a00 | 6058 | #define FDI_PLL_BIOS_0 _MMIO(0x46000) |
021357ac | 6059 | #define FDI_PLL_FB_CLOCK_MASK 0xff |
f0f59a00 VS |
6060 | #define FDI_PLL_BIOS_1 _MMIO(0x46004) |
6061 | #define FDI_PLL_BIOS_2 _MMIO(0x46008) | |
6062 | #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) | |
6063 | #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) | |
6064 | #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) | |
b9055052 | 6065 | |
f0f59a00 | 6066 | #define PCH_3DCGDIS0 _MMIO(0x46020) |
8956c8bb EA |
6067 | # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) |
6068 | # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) | |
6069 | ||
f0f59a00 | 6070 | #define PCH_3DCGDIS1 _MMIO(0x46024) |
06f37751 EA |
6071 | # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) |
6072 | ||
f0f59a00 | 6073 | #define FDI_PLL_FREQ_CTL _MMIO(0x46030) |
b9055052 ZW |
6074 | #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) |
6075 | #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 | |
6076 | #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff | |
6077 | ||
6078 | ||
a57c774a | 6079 | #define _PIPEA_DATA_M1 0x60030 |
5eddb70b | 6080 | #define PIPE_DATA_M1_OFFSET 0 |
a57c774a | 6081 | #define _PIPEA_DATA_N1 0x60034 |
5eddb70b | 6082 | #define PIPE_DATA_N1_OFFSET 0 |
b9055052 | 6083 | |
a57c774a | 6084 | #define _PIPEA_DATA_M2 0x60038 |
5eddb70b | 6085 | #define PIPE_DATA_M2_OFFSET 0 |
a57c774a | 6086 | #define _PIPEA_DATA_N2 0x6003c |
5eddb70b | 6087 | #define PIPE_DATA_N2_OFFSET 0 |
b9055052 | 6088 | |
a57c774a | 6089 | #define _PIPEA_LINK_M1 0x60040 |
5eddb70b | 6090 | #define PIPE_LINK_M1_OFFSET 0 |
a57c774a | 6091 | #define _PIPEA_LINK_N1 0x60044 |
5eddb70b | 6092 | #define PIPE_LINK_N1_OFFSET 0 |
b9055052 | 6093 | |
a57c774a | 6094 | #define _PIPEA_LINK_M2 0x60048 |
5eddb70b | 6095 | #define PIPE_LINK_M2_OFFSET 0 |
a57c774a | 6096 | #define _PIPEA_LINK_N2 0x6004c |
5eddb70b | 6097 | #define PIPE_LINK_N2_OFFSET 0 |
b9055052 ZW |
6098 | |
6099 | /* PIPEB timing regs are same start from 0x61000 */ | |
6100 | ||
a57c774a AK |
6101 | #define _PIPEB_DATA_M1 0x61030 |
6102 | #define _PIPEB_DATA_N1 0x61034 | |
6103 | #define _PIPEB_DATA_M2 0x61038 | |
6104 | #define _PIPEB_DATA_N2 0x6103c | |
6105 | #define _PIPEB_LINK_M1 0x61040 | |
6106 | #define _PIPEB_LINK_N1 0x61044 | |
6107 | #define _PIPEB_LINK_M2 0x61048 | |
6108 | #define _PIPEB_LINK_N2 0x6104c | |
6109 | ||
f0f59a00 VS |
6110 | #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) |
6111 | #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) | |
6112 | #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) | |
6113 | #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) | |
6114 | #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) | |
6115 | #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) | |
6116 | #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) | |
6117 | #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) | |
b9055052 ZW |
6118 | |
6119 | /* CPU panel fitter */ | |
9db4a9c7 JB |
6120 | /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ |
6121 | #define _PFA_CTL_1 0x68080 | |
6122 | #define _PFB_CTL_1 0x68880 | |
b9055052 | 6123 | #define PF_ENABLE (1<<31) |
13888d78 PZ |
6124 | #define PF_PIPE_SEL_MASK_IVB (3<<29) |
6125 | #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) | |
b1f60b70 ZW |
6126 | #define PF_FILTER_MASK (3<<23) |
6127 | #define PF_FILTER_PROGRAMMED (0<<23) | |
6128 | #define PF_FILTER_MED_3x3 (1<<23) | |
6129 | #define PF_FILTER_EDGE_ENHANCE (2<<23) | |
6130 | #define PF_FILTER_EDGE_SOFTEN (3<<23) | |
9db4a9c7 JB |
6131 | #define _PFA_WIN_SZ 0x68074 |
6132 | #define _PFB_WIN_SZ 0x68874 | |
6133 | #define _PFA_WIN_POS 0x68070 | |
6134 | #define _PFB_WIN_POS 0x68870 | |
6135 | #define _PFA_VSCALE 0x68084 | |
6136 | #define _PFB_VSCALE 0x68884 | |
6137 | #define _PFA_HSCALE 0x68090 | |
6138 | #define _PFB_HSCALE 0x68890 | |
6139 | ||
f0f59a00 VS |
6140 | #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) |
6141 | #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) | |
6142 | #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) | |
6143 | #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) | |
6144 | #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) | |
b9055052 | 6145 | |
bd2e244f JB |
6146 | #define _PSA_CTL 0x68180 |
6147 | #define _PSB_CTL 0x68980 | |
6148 | #define PS_ENABLE (1<<31) | |
6149 | #define _PSA_WIN_SZ 0x68174 | |
6150 | #define _PSB_WIN_SZ 0x68974 | |
6151 | #define _PSA_WIN_POS 0x68170 | |
6152 | #define _PSB_WIN_POS 0x68970 | |
6153 | ||
f0f59a00 VS |
6154 | #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) |
6155 | #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) | |
6156 | #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) | |
bd2e244f | 6157 | |
1c9a2d4a CK |
6158 | /* |
6159 | * Skylake scalers | |
6160 | */ | |
6161 | #define _PS_1A_CTRL 0x68180 | |
6162 | #define _PS_2A_CTRL 0x68280 | |
6163 | #define _PS_1B_CTRL 0x68980 | |
6164 | #define _PS_2B_CTRL 0x68A80 | |
6165 | #define _PS_1C_CTRL 0x69180 | |
6166 | #define PS_SCALER_EN (1 << 31) | |
6167 | #define PS_SCALER_MODE_MASK (3 << 28) | |
6168 | #define PS_SCALER_MODE_DYN (0 << 28) | |
6169 | #define PS_SCALER_MODE_HQ (1 << 28) | |
6170 | #define PS_PLANE_SEL_MASK (7 << 25) | |
68d97538 | 6171 | #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) |
1c9a2d4a CK |
6172 | #define PS_FILTER_MASK (3 << 23) |
6173 | #define PS_FILTER_MEDIUM (0 << 23) | |
6174 | #define PS_FILTER_EDGE_ENHANCE (2 << 23) | |
6175 | #define PS_FILTER_BILINEAR (3 << 23) | |
6176 | #define PS_VERT3TAP (1 << 21) | |
6177 | #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) | |
6178 | #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) | |
6179 | #define PS_PWRUP_PROGRESS (1 << 17) | |
6180 | #define PS_V_FILTER_BYPASS (1 << 8) | |
6181 | #define PS_VADAPT_EN (1 << 7) | |
6182 | #define PS_VADAPT_MODE_MASK (3 << 5) | |
6183 | #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) | |
6184 | #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) | |
6185 | #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) | |
6186 | ||
6187 | #define _PS_PWR_GATE_1A 0x68160 | |
6188 | #define _PS_PWR_GATE_2A 0x68260 | |
6189 | #define _PS_PWR_GATE_1B 0x68960 | |
6190 | #define _PS_PWR_GATE_2B 0x68A60 | |
6191 | #define _PS_PWR_GATE_1C 0x69160 | |
6192 | #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) | |
6193 | #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) | |
6194 | #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) | |
6195 | #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) | |
6196 | #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) | |
6197 | #define PS_PWR_GATE_SLPEN_8 0 | |
6198 | #define PS_PWR_GATE_SLPEN_16 1 | |
6199 | #define PS_PWR_GATE_SLPEN_24 2 | |
6200 | #define PS_PWR_GATE_SLPEN_32 3 | |
6201 | ||
6202 | #define _PS_WIN_POS_1A 0x68170 | |
6203 | #define _PS_WIN_POS_2A 0x68270 | |
6204 | #define _PS_WIN_POS_1B 0x68970 | |
6205 | #define _PS_WIN_POS_2B 0x68A70 | |
6206 | #define _PS_WIN_POS_1C 0x69170 | |
6207 | ||
6208 | #define _PS_WIN_SZ_1A 0x68174 | |
6209 | #define _PS_WIN_SZ_2A 0x68274 | |
6210 | #define _PS_WIN_SZ_1B 0x68974 | |
6211 | #define _PS_WIN_SZ_2B 0x68A74 | |
6212 | #define _PS_WIN_SZ_1C 0x69174 | |
6213 | ||
6214 | #define _PS_VSCALE_1A 0x68184 | |
6215 | #define _PS_VSCALE_2A 0x68284 | |
6216 | #define _PS_VSCALE_1B 0x68984 | |
6217 | #define _PS_VSCALE_2B 0x68A84 | |
6218 | #define _PS_VSCALE_1C 0x69184 | |
6219 | ||
6220 | #define _PS_HSCALE_1A 0x68190 | |
6221 | #define _PS_HSCALE_2A 0x68290 | |
6222 | #define _PS_HSCALE_1B 0x68990 | |
6223 | #define _PS_HSCALE_2B 0x68A90 | |
6224 | #define _PS_HSCALE_1C 0x69190 | |
6225 | ||
6226 | #define _PS_VPHASE_1A 0x68188 | |
6227 | #define _PS_VPHASE_2A 0x68288 | |
6228 | #define _PS_VPHASE_1B 0x68988 | |
6229 | #define _PS_VPHASE_2B 0x68A88 | |
6230 | #define _PS_VPHASE_1C 0x69188 | |
6231 | ||
6232 | #define _PS_HPHASE_1A 0x68194 | |
6233 | #define _PS_HPHASE_2A 0x68294 | |
6234 | #define _PS_HPHASE_1B 0x68994 | |
6235 | #define _PS_HPHASE_2B 0x68A94 | |
6236 | #define _PS_HPHASE_1C 0x69194 | |
6237 | ||
6238 | #define _PS_ECC_STAT_1A 0x681D0 | |
6239 | #define _PS_ECC_STAT_2A 0x682D0 | |
6240 | #define _PS_ECC_STAT_1B 0x689D0 | |
6241 | #define _PS_ECC_STAT_2B 0x68AD0 | |
6242 | #define _PS_ECC_STAT_1C 0x691D0 | |
6243 | ||
6244 | #define _ID(id, a, b) ((a) + (id)*((b)-(a))) | |
f0f59a00 | 6245 | #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6246 | _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ |
6247 | _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) | |
f0f59a00 | 6248 | #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6249 | _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ |
6250 | _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) | |
f0f59a00 | 6251 | #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6252 | _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ |
6253 | _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) | |
f0f59a00 | 6254 | #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6255 | _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ |
6256 | _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) | |
f0f59a00 | 6257 | #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6258 | _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ |
6259 | _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) | |
f0f59a00 | 6260 | #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6261 | _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ |
6262 | _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) | |
f0f59a00 | 6263 | #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6264 | _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ |
6265 | _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) | |
f0f59a00 | 6266 | #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a CK |
6267 | _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ |
6268 | _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) | |
f0f59a00 | 6269 | #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ |
1c9a2d4a | 6270 | _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ |
9bca5d0c | 6271 | _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) |
1c9a2d4a | 6272 | |
b9055052 | 6273 | /* legacy palette */ |
9db4a9c7 JB |
6274 | #define _LGC_PALETTE_A 0x4a000 |
6275 | #define _LGC_PALETTE_B 0x4a800 | |
f0f59a00 | 6276 | #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) |
b9055052 | 6277 | |
42db64ef PZ |
6278 | #define _GAMMA_MODE_A 0x4a480 |
6279 | #define _GAMMA_MODE_B 0x4ac80 | |
f0f59a00 | 6280 | #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) |
42db64ef | 6281 | #define GAMMA_MODE_MODE_MASK (3 << 0) |
3eff4faa DV |
6282 | #define GAMMA_MODE_MODE_8BIT (0 << 0) |
6283 | #define GAMMA_MODE_MODE_10BIT (1 << 0) | |
6284 | #define GAMMA_MODE_MODE_12BIT (2 << 0) | |
42db64ef PZ |
6285 | #define GAMMA_MODE_MODE_SPLIT (3 << 0) |
6286 | ||
8337206d | 6287 | /* DMC/CSR */ |
f0f59a00 | 6288 | #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) |
6fb403de MK |
6289 | #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 |
6290 | #define CSR_HTP_ADDR_SKL 0x00500034 | |
f0f59a00 VS |
6291 | #define CSR_SSP_BASE _MMIO(0x8F074) |
6292 | #define CSR_HTP_SKL _MMIO(0x8F004) | |
6293 | #define CSR_LAST_WRITE _MMIO(0x8F034) | |
6fb403de MK |
6294 | #define CSR_LAST_WRITE_VALUE 0xc003b400 |
6295 | /* MMIO address range for CSR program (0x80000 - 0x82FFF) */ | |
6296 | #define CSR_MMIO_START_RANGE 0x80000 | |
6297 | #define CSR_MMIO_END_RANGE 0x8FFFF | |
f0f59a00 VS |
6298 | #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) |
6299 | #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) | |
6300 | #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) | |
8337206d | 6301 | |
b9055052 ZW |
6302 | /* interrupts */ |
6303 | #define DE_MASTER_IRQ_CONTROL (1 << 31) | |
6304 | #define DE_SPRITEB_FLIP_DONE (1 << 29) | |
6305 | #define DE_SPRITEA_FLIP_DONE (1 << 28) | |
6306 | #define DE_PLANEB_FLIP_DONE (1 << 27) | |
6307 | #define DE_PLANEA_FLIP_DONE (1 << 26) | |
40da17c2 | 6308 | #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) |
b9055052 ZW |
6309 | #define DE_PCU_EVENT (1 << 25) |
6310 | #define DE_GTT_FAULT (1 << 24) | |
6311 | #define DE_POISON (1 << 23) | |
6312 | #define DE_PERFORM_COUNTER (1 << 22) | |
6313 | #define DE_PCH_EVENT (1 << 21) | |
6314 | #define DE_AUX_CHANNEL_A (1 << 20) | |
6315 | #define DE_DP_A_HOTPLUG (1 << 19) | |
6316 | #define DE_GSE (1 << 18) | |
6317 | #define DE_PIPEB_VBLANK (1 << 15) | |
6318 | #define DE_PIPEB_EVEN_FIELD (1 << 14) | |
6319 | #define DE_PIPEB_ODD_FIELD (1 << 13) | |
6320 | #define DE_PIPEB_LINE_COMPARE (1 << 12) | |
6321 | #define DE_PIPEB_VSYNC (1 << 11) | |
5b3a856b | 6322 | #define DE_PIPEB_CRC_DONE (1 << 10) |
b9055052 ZW |
6323 | #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) |
6324 | #define DE_PIPEA_VBLANK (1 << 7) | |
40da17c2 | 6325 | #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) |
b9055052 ZW |
6326 | #define DE_PIPEA_EVEN_FIELD (1 << 6) |
6327 | #define DE_PIPEA_ODD_FIELD (1 << 5) | |
6328 | #define DE_PIPEA_LINE_COMPARE (1 << 4) | |
6329 | #define DE_PIPEA_VSYNC (1 << 3) | |
5b3a856b | 6330 | #define DE_PIPEA_CRC_DONE (1 << 2) |
40da17c2 | 6331 | #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) |
b9055052 | 6332 | #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) |
40da17c2 | 6333 | #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) |
b9055052 | 6334 | |
b1f14ad0 | 6335 | /* More Ivybridge lolz */ |
8664281b | 6336 | #define DE_ERR_INT_IVB (1<<30) |
b1f14ad0 JB |
6337 | #define DE_GSE_IVB (1<<29) |
6338 | #define DE_PCH_EVENT_IVB (1<<28) | |
6339 | #define DE_DP_A_HOTPLUG_IVB (1<<27) | |
6340 | #define DE_AUX_CHANNEL_A_IVB (1<<26) | |
b615b57a CW |
6341 | #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) |
6342 | #define DE_PLANEC_FLIP_DONE_IVB (1<<13) | |
6343 | #define DE_PIPEC_VBLANK_IVB (1<<10) | |
b1f14ad0 | 6344 | #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) |
b1f14ad0 | 6345 | #define DE_PLANEB_FLIP_DONE_IVB (1<<8) |
b1f14ad0 | 6346 | #define DE_PIPEB_VBLANK_IVB (1<<5) |
b615b57a CW |
6347 | #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) |
6348 | #define DE_PLANEA_FLIP_DONE_IVB (1<<3) | |
40da17c2 | 6349 | #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) |
b1f14ad0 | 6350 | #define DE_PIPEA_VBLANK_IVB (1<<0) |
68d97538 | 6351 | #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) |
b518421f | 6352 | |
f0f59a00 | 6353 | #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ |
7eea1ddf JB |
6354 | #define MASTER_INTERRUPT_ENABLE (1<<31) |
6355 | ||
f0f59a00 VS |
6356 | #define DEISR _MMIO(0x44000) |
6357 | #define DEIMR _MMIO(0x44004) | |
6358 | #define DEIIR _MMIO(0x44008) | |
6359 | #define DEIER _MMIO(0x4400c) | |
b9055052 | 6360 | |
f0f59a00 VS |
6361 | #define GTISR _MMIO(0x44010) |
6362 | #define GTIMR _MMIO(0x44014) | |
6363 | #define GTIIR _MMIO(0x44018) | |
6364 | #define GTIER _MMIO(0x4401c) | |
b9055052 | 6365 | |
f0f59a00 | 6366 | #define GEN8_MASTER_IRQ _MMIO(0x44200) |
abd58f01 BW |
6367 | #define GEN8_MASTER_IRQ_CONTROL (1<<31) |
6368 | #define GEN8_PCU_IRQ (1<<30) | |
6369 | #define GEN8_DE_PCH_IRQ (1<<23) | |
6370 | #define GEN8_DE_MISC_IRQ (1<<22) | |
6371 | #define GEN8_DE_PORT_IRQ (1<<20) | |
6372 | #define GEN8_DE_PIPE_C_IRQ (1<<18) | |
6373 | #define GEN8_DE_PIPE_B_IRQ (1<<17) | |
6374 | #define GEN8_DE_PIPE_A_IRQ (1<<16) | |
68d97538 | 6375 | #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe))) |
abd58f01 | 6376 | #define GEN8_GT_VECS_IRQ (1<<6) |
26705e20 | 6377 | #define GEN8_GT_GUC_IRQ (1<<5) |
0961021a | 6378 | #define GEN8_GT_PM_IRQ (1<<4) |
abd58f01 BW |
6379 | #define GEN8_GT_VCS2_IRQ (1<<3) |
6380 | #define GEN8_GT_VCS1_IRQ (1<<2) | |
6381 | #define GEN8_GT_BCS_IRQ (1<<1) | |
6382 | #define GEN8_GT_RCS_IRQ (1<<0) | |
abd58f01 | 6383 | |
f0f59a00 VS |
6384 | #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) |
6385 | #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) | |
6386 | #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) | |
6387 | #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) | |
abd58f01 | 6388 | |
26705e20 SAK |
6389 | #define GEN9_GUC_TO_HOST_INT_EVENT (1<<31) |
6390 | #define GEN9_GUC_EXEC_ERROR_EVENT (1<<30) | |
6391 | #define GEN9_GUC_DISPLAY_EVENT (1<<29) | |
6392 | #define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28) | |
6393 | #define GEN9_GUC_IOMMU_MSG_EVENT (1<<27) | |
6394 | #define GEN9_GUC_DB_RING_EVENT (1<<26) | |
6395 | #define GEN9_GUC_DMA_DONE_EVENT (1<<25) | |
6396 | #define GEN9_GUC_FATAL_ERROR_EVENT (1<<24) | |
6397 | #define GEN9_GUC_NOTIFICATION_EVENT (1<<23) | |
6398 | ||
abd58f01 | 6399 | #define GEN8_RCS_IRQ_SHIFT 0 |
4df001d3 | 6400 | #define GEN8_BCS_IRQ_SHIFT 16 |
abd58f01 | 6401 | #define GEN8_VCS1_IRQ_SHIFT 0 |
4df001d3 | 6402 | #define GEN8_VCS2_IRQ_SHIFT 16 |
abd58f01 | 6403 | #define GEN8_VECS_IRQ_SHIFT 0 |
4df001d3 | 6404 | #define GEN8_WD_IRQ_SHIFT 16 |
abd58f01 | 6405 | |
f0f59a00 VS |
6406 | #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) |
6407 | #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) | |
6408 | #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) | |
6409 | #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) | |
38d83c96 | 6410 | #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) |
abd58f01 BW |
6411 | #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) |
6412 | #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) | |
6413 | #define GEN8_PIPE_CURSOR_FAULT (1 << 10) | |
6414 | #define GEN8_PIPE_SPRITE_FAULT (1 << 9) | |
6415 | #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) | |
6416 | #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) | |
d0e1f1cb | 6417 | #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) |
abd58f01 BW |
6418 | #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) |
6419 | #define GEN8_PIPE_VSYNC (1 << 1) | |
6420 | #define GEN8_PIPE_VBLANK (1 << 0) | |
770de83d | 6421 | #define GEN9_PIPE_CURSOR_FAULT (1 << 11) |
b21249c9 | 6422 | #define GEN9_PIPE_PLANE4_FAULT (1 << 10) |
770de83d DL |
6423 | #define GEN9_PIPE_PLANE3_FAULT (1 << 9) |
6424 | #define GEN9_PIPE_PLANE2_FAULT (1 << 8) | |
6425 | #define GEN9_PIPE_PLANE1_FAULT (1 << 7) | |
b21249c9 | 6426 | #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) |
770de83d DL |
6427 | #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) |
6428 | #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) | |
6429 | #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) | |
68d97538 | 6430 | #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) |
30100f2b DV |
6431 | #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ |
6432 | (GEN8_PIPE_CURSOR_FAULT | \ | |
6433 | GEN8_PIPE_SPRITE_FAULT | \ | |
6434 | GEN8_PIPE_PRIMARY_FAULT) | |
770de83d DL |
6435 | #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ |
6436 | (GEN9_PIPE_CURSOR_FAULT | \ | |
b21249c9 | 6437 | GEN9_PIPE_PLANE4_FAULT | \ |
770de83d DL |
6438 | GEN9_PIPE_PLANE3_FAULT | \ |
6439 | GEN9_PIPE_PLANE2_FAULT | \ | |
6440 | GEN9_PIPE_PLANE1_FAULT) | |
abd58f01 | 6441 | |
f0f59a00 VS |
6442 | #define GEN8_DE_PORT_ISR _MMIO(0x44440) |
6443 | #define GEN8_DE_PORT_IMR _MMIO(0x44444) | |
6444 | #define GEN8_DE_PORT_IIR _MMIO(0x44448) | |
6445 | #define GEN8_DE_PORT_IER _MMIO(0x4444c) | |
88e04703 JB |
6446 | #define GEN9_AUX_CHANNEL_D (1 << 27) |
6447 | #define GEN9_AUX_CHANNEL_C (1 << 26) | |
6448 | #define GEN9_AUX_CHANNEL_B (1 << 25) | |
e0a20ad7 SS |
6449 | #define BXT_DE_PORT_HP_DDIC (1 << 5) |
6450 | #define BXT_DE_PORT_HP_DDIB (1 << 4) | |
6451 | #define BXT_DE_PORT_HP_DDIA (1 << 3) | |
6452 | #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ | |
6453 | BXT_DE_PORT_HP_DDIB | \ | |
6454 | BXT_DE_PORT_HP_DDIC) | |
6455 | #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) | |
9e63743e | 6456 | #define BXT_DE_PORT_GMBUS (1 << 1) |
6d766f02 | 6457 | #define GEN8_AUX_CHANNEL_A (1 << 0) |
abd58f01 | 6458 | |
f0f59a00 VS |
6459 | #define GEN8_DE_MISC_ISR _MMIO(0x44460) |
6460 | #define GEN8_DE_MISC_IMR _MMIO(0x44464) | |
6461 | #define GEN8_DE_MISC_IIR _MMIO(0x44468) | |
6462 | #define GEN8_DE_MISC_IER _MMIO(0x4446c) | |
abd58f01 BW |
6463 | #define GEN8_DE_MISC_GSE (1 << 27) |
6464 | ||
f0f59a00 VS |
6465 | #define GEN8_PCU_ISR _MMIO(0x444e0) |
6466 | #define GEN8_PCU_IMR _MMIO(0x444e4) | |
6467 | #define GEN8_PCU_IIR _MMIO(0x444e8) | |
6468 | #define GEN8_PCU_IER _MMIO(0x444ec) | |
abd58f01 | 6469 | |
f0f59a00 | 6470 | #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) |
67e92af0 EA |
6471 | /* Required on all Ironlake and Sandybridge according to the B-Spec. */ |
6472 | #define ILK_ELPIN_409_SELECT (1 << 25) | |
7f8a8569 ZW |
6473 | #define ILK_DPARB_GATE (1<<22) |
6474 | #define ILK_VSDPFD_FULL (1<<21) | |
f0f59a00 | 6475 | #define FUSE_STRAP _MMIO(0x42014) |
e3589908 DL |
6476 | #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) |
6477 | #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) | |
6478 | #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) | |
8c448cad | 6479 | #define IVB_PIPE_C_DISABLE (1 << 28) |
e3589908 DL |
6480 | #define ILK_HDCP_DISABLE (1 << 25) |
6481 | #define ILK_eDP_A_DISABLE (1 << 24) | |
6482 | #define HSW_CDCLK_LIMIT (1 << 24) | |
6483 | #define ILK_DESKTOP (1 << 23) | |
231e54f6 | 6484 | |
f0f59a00 | 6485 | #define ILK_DSPCLK_GATE_D _MMIO(0x42020) |
231e54f6 DL |
6486 | #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) |
6487 | #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) | |
6488 | #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) | |
6489 | #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) | |
6490 | #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) | |
7f8a8569 | 6491 | |
f0f59a00 | 6492 | #define IVB_CHICKEN3 _MMIO(0x4200c) |
116ac8d2 EA |
6493 | # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) |
6494 | # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) | |
6495 | ||
f0f59a00 | 6496 | #define CHICKEN_PAR1_1 _MMIO(0x42080) |
fe4ab3ce | 6497 | #define DPA_MASK_VBLANK_SRD (1 << 15) |
90a88643 | 6498 | #define FORCE_ARB_IDLE_PLANES (1 << 14) |
dc00b6a0 | 6499 | #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) |
90a88643 | 6500 | |
17e0adf0 MK |
6501 | #define CHICKEN_PAR2_1 _MMIO(0x42090) |
6502 | #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) | |
6503 | ||
f4f4b59b ACO |
6504 | #define CHICKEN_MISC_2 _MMIO(0x42084) |
6505 | #define GLK_CL0_PWR_DOWN (1 << 10) | |
6506 | #define GLK_CL1_PWR_DOWN (1 << 11) | |
6507 | #define GLK_CL2_PWR_DOWN (1 << 12) | |
6508 | ||
fe4ab3ce BW |
6509 | #define _CHICKEN_PIPESL_1_A 0x420b0 |
6510 | #define _CHICKEN_PIPESL_1_B 0x420b4 | |
8f670bb1 VS |
6511 | #define HSW_FBCQ_DIS (1 << 22) |
6512 | #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) | |
f0f59a00 | 6513 | #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) |
fe4ab3ce | 6514 | |
d86f0482 NV |
6515 | #define CHICKEN_TRANS_A 0x420c0 |
6516 | #define CHICKEN_TRANS_B 0x420c4 | |
6517 | #define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B) | |
6518 | #define PSR2_VSC_ENABLE_PROG_HEADER (1<<12) | |
6519 | #define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15) | |
6520 | ||
f0f59a00 | 6521 | #define DISP_ARB_CTL _MMIO(0x45000) |
303d4ea5 | 6522 | #define DISP_FBC_MEMORY_WAKE (1<<31) |
553bd149 | 6523 | #define DISP_TILE_SURFACE_SWIZZLING (1<<13) |
7f8a8569 | 6524 | #define DISP_FBC_WM_DIS (1<<15) |
f0f59a00 | 6525 | #define DISP_ARB_CTL2 _MMIO(0x45004) |
ac9545fd | 6526 | #define DISP_DATA_PARTITION_5_6 (1<<6) |
f0f59a00 | 6527 | #define DBUF_CTL _MMIO(0x45008) |
f8437dd1 VK |
6528 | #define DBUF_POWER_REQUEST (1<<31) |
6529 | #define DBUF_POWER_STATE (1<<30) | |
f0f59a00 | 6530 | #define GEN7_MSG_CTL _MMIO(0x45010) |
88a2b2a3 BW |
6531 | #define WAIT_FOR_PCH_RESET_ACK (1<<1) |
6532 | #define WAIT_FOR_PCH_FLR_ACK (1<<0) | |
f0f59a00 | 6533 | #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) |
6ba844b0 | 6534 | #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) |
553bd149 | 6535 | |
590e8ff0 MK |
6536 | #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) |
6537 | #define MASK_WAKEMEM (1<<13) | |
6538 | ||
f0f59a00 | 6539 | #define SKL_DFSM _MMIO(0x51000) |
a9419e84 DL |
6540 | #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) |
6541 | #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) | |
6542 | #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) | |
6543 | #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) | |
6544 | #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) | |
bf4f2fb0 PJ |
6545 | #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) |
6546 | #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) | |
6547 | #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) | |
a9419e84 | 6548 | |
a78536e7 AS |
6549 | #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) |
6550 | #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14) | |
6551 | ||
f0f59a00 | 6552 | #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) |
2caa3b26 | 6553 | #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8) |
780f0aeb | 6554 | #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10) |
2caa3b26 | 6555 | |
2c8580e4 | 6556 | #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) |
6bb62855 | 6557 | #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) |
e0f3fa09 AS |
6558 | #define GEN8_CS_CHICKEN1 _MMIO(0x2580) |
6559 | ||
e4e0c058 | 6560 | /* GEN7 chicken */ |
f0f59a00 | 6561 | #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) |
d71de14d | 6562 | # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) |
183c6dac | 6563 | # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14) |
f0f59a00 | 6564 | #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) |
873e8171 | 6565 | # define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12) |
ad2bdb44 | 6566 | # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8) |
a75f3628 | 6567 | # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) |
d71de14d | 6568 | |
f0f59a00 | 6569 | #define HIZ_CHICKEN _MMIO(0x7018) |
d0bbbc4f DL |
6570 | # define CHV_HZ_8X8_MODE_IN_1X (1<<15) |
6571 | # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3) | |
d60de81d | 6572 | |
f0f59a00 | 6573 | #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) |
183c6dac DL |
6574 | #define DISABLE_PIXEL_MASK_CAMMING (1<<14) |
6575 | ||
f0f59a00 | 6576 | #define GEN7_L3SQCREG1 _MMIO(0xB010) |
031994ee VS |
6577 | #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 |
6578 | ||
f0f59a00 | 6579 | #define GEN8_L3SQCREG1 _MMIO(0xB100) |
450174fe ID |
6580 | /* |
6581 | * Note that on CHV the following has an off-by-one error wrt. to BSpec. | |
6582 | * Using the formula in BSpec leads to a hang, while the formula here works | |
6583 | * fine and matches the formulas for all other platforms. A BSpec change | |
6584 | * request has been filed to clarify this. | |
6585 | */ | |
36579cb6 ID |
6586 | #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) |
6587 | #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) | |
51ce4db1 | 6588 | |
f0f59a00 | 6589 | #define GEN7_L3CNTLREG1 _MMIO(0xB01C) |
1af8452f | 6590 | #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C |
d0cf5ead | 6591 | #define GEN7_L3AGDIS (1<<19) |
f0f59a00 VS |
6592 | #define GEN7_L3CNTLREG2 _MMIO(0xB020) |
6593 | #define GEN7_L3CNTLREG3 _MMIO(0xB024) | |
e4e0c058 | 6594 | |
f0f59a00 | 6595 | #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) |
e4e0c058 ED |
6596 | #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 |
6597 | ||
f0f59a00 | 6598 | #define GEN7_L3SQCREG4 _MMIO(0xb034) |
61939d97 JB |
6599 | #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) |
6600 | ||
f0f59a00 | 6601 | #define GEN8_L3SQCREG4 _MMIO(0xb118) |
8bc0ccf6 | 6602 | #define GEN8_LQSC_RO_PERF_DIS (1<<27) |
c82435bb | 6603 | #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21) |
8bc0ccf6 | 6604 | |
63801f21 | 6605 | /* GEN8 chicken */ |
f0f59a00 | 6606 | #define HDC_CHICKEN0 _MMIO(0x7300) |
2a0ee94f | 6607 | #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15) |
da09654d | 6608 | #define HDC_FENCE_DEST_SLM_DISABLE (1<<14) |
35cb6f3b DL |
6609 | #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11) |
6610 | #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5) | |
6611 | #define HDC_FORCE_NON_COHERENT (1<<4) | |
65ca7514 | 6612 | #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10) |
63801f21 | 6613 | |
3669ab61 AS |
6614 | #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) |
6615 | ||
38a39a7b | 6616 | /* GEN9 chicken */ |
f0f59a00 | 6617 | #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) |
38a39a7b BW |
6618 | #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) |
6619 | ||
db099c8f | 6620 | /* WaCatErrorRejectionIssue */ |
f0f59a00 | 6621 | #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) |
db099c8f ED |
6622 | #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) |
6623 | ||
f0f59a00 | 6624 | #define HSW_SCRATCH1 _MMIO(0xb038) |
f3fc4884 FJ |
6625 | #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) |
6626 | ||
f0f59a00 | 6627 | #define BDW_SCRATCH1 _MMIO(0xb11c) |
77719d28 DL |
6628 | #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2) |
6629 | ||
b9055052 ZW |
6630 | /* PCH */ |
6631 | ||
23e81d69 | 6632 | /* south display engine interrupt: IBX */ |
776ad806 JB |
6633 | #define SDE_AUDIO_POWER_D (1 << 27) |
6634 | #define SDE_AUDIO_POWER_C (1 << 26) | |
6635 | #define SDE_AUDIO_POWER_B (1 << 25) | |
6636 | #define SDE_AUDIO_POWER_SHIFT (25) | |
6637 | #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) | |
6638 | #define SDE_GMBUS (1 << 24) | |
6639 | #define SDE_AUDIO_HDCP_TRANSB (1 << 23) | |
6640 | #define SDE_AUDIO_HDCP_TRANSA (1 << 22) | |
6641 | #define SDE_AUDIO_HDCP_MASK (3 << 22) | |
6642 | #define SDE_AUDIO_TRANSB (1 << 21) | |
6643 | #define SDE_AUDIO_TRANSA (1 << 20) | |
6644 | #define SDE_AUDIO_TRANS_MASK (3 << 20) | |
6645 | #define SDE_POISON (1 << 19) | |
6646 | /* 18 reserved */ | |
6647 | #define SDE_FDI_RXB (1 << 17) | |
6648 | #define SDE_FDI_RXA (1 << 16) | |
6649 | #define SDE_FDI_MASK (3 << 16) | |
6650 | #define SDE_AUXD (1 << 15) | |
6651 | #define SDE_AUXC (1 << 14) | |
6652 | #define SDE_AUXB (1 << 13) | |
6653 | #define SDE_AUX_MASK (7 << 13) | |
6654 | /* 12 reserved */ | |
b9055052 ZW |
6655 | #define SDE_CRT_HOTPLUG (1 << 11) |
6656 | #define SDE_PORTD_HOTPLUG (1 << 10) | |
6657 | #define SDE_PORTC_HOTPLUG (1 << 9) | |
6658 | #define SDE_PORTB_HOTPLUG (1 << 8) | |
6659 | #define SDE_SDVOB_HOTPLUG (1 << 6) | |
e5868a31 EE |
6660 | #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ |
6661 | SDE_SDVOB_HOTPLUG | \ | |
6662 | SDE_PORTB_HOTPLUG | \ | |
6663 | SDE_PORTC_HOTPLUG | \ | |
6664 | SDE_PORTD_HOTPLUG) | |
776ad806 JB |
6665 | #define SDE_TRANSB_CRC_DONE (1 << 5) |
6666 | #define SDE_TRANSB_CRC_ERR (1 << 4) | |
6667 | #define SDE_TRANSB_FIFO_UNDER (1 << 3) | |
6668 | #define SDE_TRANSA_CRC_DONE (1 << 2) | |
6669 | #define SDE_TRANSA_CRC_ERR (1 << 1) | |
6670 | #define SDE_TRANSA_FIFO_UNDER (1 << 0) | |
6671 | #define SDE_TRANS_MASK (0x3f) | |
23e81d69 AJ |
6672 | |
6673 | /* south display engine interrupt: CPT/PPT */ | |
6674 | #define SDE_AUDIO_POWER_D_CPT (1 << 31) | |
6675 | #define SDE_AUDIO_POWER_C_CPT (1 << 30) | |
6676 | #define SDE_AUDIO_POWER_B_CPT (1 << 29) | |
6677 | #define SDE_AUDIO_POWER_SHIFT_CPT 29 | |
6678 | #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) | |
6679 | #define SDE_AUXD_CPT (1 << 27) | |
6680 | #define SDE_AUXC_CPT (1 << 26) | |
6681 | #define SDE_AUXB_CPT (1 << 25) | |
6682 | #define SDE_AUX_MASK_CPT (7 << 25) | |
26951caf | 6683 | #define SDE_PORTE_HOTPLUG_SPT (1 << 25) |
74c0b395 | 6684 | #define SDE_PORTA_HOTPLUG_SPT (1 << 24) |
8db9d77b ZW |
6685 | #define SDE_PORTD_HOTPLUG_CPT (1 << 23) |
6686 | #define SDE_PORTC_HOTPLUG_CPT (1 << 22) | |
6687 | #define SDE_PORTB_HOTPLUG_CPT (1 << 21) | |
23e81d69 | 6688 | #define SDE_CRT_HOTPLUG_CPT (1 << 19) |
73c352a2 | 6689 | #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) |
2d7b8366 | 6690 | #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ |
73c352a2 | 6691 | SDE_SDVOB_HOTPLUG_CPT | \ |
2d7b8366 YL |
6692 | SDE_PORTD_HOTPLUG_CPT | \ |
6693 | SDE_PORTC_HOTPLUG_CPT | \ | |
6694 | SDE_PORTB_HOTPLUG_CPT) | |
26951caf XZ |
6695 | #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ |
6696 | SDE_PORTD_HOTPLUG_CPT | \ | |
6697 | SDE_PORTC_HOTPLUG_CPT | \ | |
74c0b395 VS |
6698 | SDE_PORTB_HOTPLUG_CPT | \ |
6699 | SDE_PORTA_HOTPLUG_SPT) | |
23e81d69 | 6700 | #define SDE_GMBUS_CPT (1 << 17) |
8664281b | 6701 | #define SDE_ERROR_CPT (1 << 16) |
23e81d69 AJ |
6702 | #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) |
6703 | #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) | |
6704 | #define SDE_FDI_RXC_CPT (1 << 8) | |
6705 | #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) | |
6706 | #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) | |
6707 | #define SDE_FDI_RXB_CPT (1 << 4) | |
6708 | #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) | |
6709 | #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) | |
6710 | #define SDE_FDI_RXA_CPT (1 << 0) | |
6711 | #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ | |
6712 | SDE_AUDIO_CP_REQ_B_CPT | \ | |
6713 | SDE_AUDIO_CP_REQ_A_CPT) | |
6714 | #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ | |
6715 | SDE_AUDIO_CP_CHG_B_CPT | \ | |
6716 | SDE_AUDIO_CP_CHG_A_CPT) | |
6717 | #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ | |
6718 | SDE_FDI_RXB_CPT | \ | |
6719 | SDE_FDI_RXA_CPT) | |
b9055052 | 6720 | |
f0f59a00 VS |
6721 | #define SDEISR _MMIO(0xc4000) |
6722 | #define SDEIMR _MMIO(0xc4004) | |
6723 | #define SDEIIR _MMIO(0xc4008) | |
6724 | #define SDEIER _MMIO(0xc400c) | |
b9055052 | 6725 | |
f0f59a00 | 6726 | #define SERR_INT _MMIO(0xc4040) |
de032bf4 | 6727 | #define SERR_INT_POISON (1<<31) |
8664281b PZ |
6728 | #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) |
6729 | #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) | |
6730 | #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) | |
68d97538 | 6731 | #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) |
8664281b | 6732 | |
b9055052 | 6733 | /* digital port hotplug */ |
f0f59a00 | 6734 | #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ |
195baa06 | 6735 | #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ |
d252bf68 | 6736 | #define BXT_DDIA_HPD_INVERT (1 << 27) |
195baa06 VS |
6737 | #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ |
6738 | #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ | |
6739 | #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ | |
6740 | #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ | |
40bfd7a3 VS |
6741 | #define PORTD_HOTPLUG_ENABLE (1 << 20) |
6742 | #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ | |
6743 | #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ | |
6744 | #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ | |
6745 | #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ | |
6746 | #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ | |
6747 | #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) | |
b696519e DL |
6748 | #define PORTD_HOTPLUG_NO_DETECT (0 << 16) |
6749 | #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) | |
6750 | #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) | |
40bfd7a3 | 6751 | #define PORTC_HOTPLUG_ENABLE (1 << 12) |
d252bf68 | 6752 | #define BXT_DDIC_HPD_INVERT (1 << 11) |
40bfd7a3 VS |
6753 | #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ |
6754 | #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ | |
6755 | #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ | |
6756 | #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ | |
6757 | #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ | |
6758 | #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) | |
b696519e DL |
6759 | #define PORTC_HOTPLUG_NO_DETECT (0 << 8) |
6760 | #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) | |
6761 | #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) | |
40bfd7a3 | 6762 | #define PORTB_HOTPLUG_ENABLE (1 << 4) |
d252bf68 | 6763 | #define BXT_DDIB_HPD_INVERT (1 << 3) |
40bfd7a3 VS |
6764 | #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ |
6765 | #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ | |
6766 | #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ | |
6767 | #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ | |
6768 | #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ | |
6769 | #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) | |
b696519e DL |
6770 | #define PORTB_HOTPLUG_NO_DETECT (0 << 0) |
6771 | #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) | |
6772 | #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) | |
d252bf68 SS |
6773 | #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ |
6774 | BXT_DDIB_HPD_INVERT | \ | |
6775 | BXT_DDIC_HPD_INVERT) | |
b9055052 | 6776 | |
f0f59a00 | 6777 | #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ |
40bfd7a3 VS |
6778 | #define PORTE_HOTPLUG_ENABLE (1 << 4) |
6779 | #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) | |
26951caf XZ |
6780 | #define PORTE_HOTPLUG_NO_DETECT (0 << 0) |
6781 | #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) | |
6782 | #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) | |
b9055052 | 6783 | |
f0f59a00 VS |
6784 | #define PCH_GPIOA _MMIO(0xc5010) |
6785 | #define PCH_GPIOB _MMIO(0xc5014) | |
6786 | #define PCH_GPIOC _MMIO(0xc5018) | |
6787 | #define PCH_GPIOD _MMIO(0xc501c) | |
6788 | #define PCH_GPIOE _MMIO(0xc5020) | |
6789 | #define PCH_GPIOF _MMIO(0xc5024) | |
b9055052 | 6790 | |
f0f59a00 VS |
6791 | #define PCH_GMBUS0 _MMIO(0xc5100) |
6792 | #define PCH_GMBUS1 _MMIO(0xc5104) | |
6793 | #define PCH_GMBUS2 _MMIO(0xc5108) | |
6794 | #define PCH_GMBUS3 _MMIO(0xc510c) | |
6795 | #define PCH_GMBUS4 _MMIO(0xc5110) | |
6796 | #define PCH_GMBUS5 _MMIO(0xc5120) | |
f0217c42 | 6797 | |
9db4a9c7 JB |
6798 | #define _PCH_DPLL_A 0xc6014 |
6799 | #define _PCH_DPLL_B 0xc6018 | |
f0f59a00 | 6800 | #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) |
b9055052 | 6801 | |
9db4a9c7 | 6802 | #define _PCH_FPA0 0xc6040 |
c1858123 | 6803 | #define FP_CB_TUNE (0x3<<22) |
9db4a9c7 JB |
6804 | #define _PCH_FPA1 0xc6044 |
6805 | #define _PCH_FPB0 0xc6048 | |
6806 | #define _PCH_FPB1 0xc604c | |
f0f59a00 VS |
6807 | #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0) |
6808 | #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1) | |
b9055052 | 6809 | |
f0f59a00 | 6810 | #define PCH_DPLL_TEST _MMIO(0xc606c) |
b9055052 | 6811 | |
f0f59a00 | 6812 | #define PCH_DREF_CONTROL _MMIO(0xC6200) |
b9055052 ZW |
6813 | #define DREF_CONTROL_MASK 0x7fc3 |
6814 | #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) | |
6815 | #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) | |
6816 | #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) | |
6817 | #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) | |
6818 | #define DREF_SSC_SOURCE_DISABLE (0<<11) | |
6819 | #define DREF_SSC_SOURCE_ENABLE (2<<11) | |
c038e51e | 6820 | #define DREF_SSC_SOURCE_MASK (3<<11) |
b9055052 ZW |
6821 | #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) |
6822 | #define DREF_NONSPREAD_CK505_ENABLE (1<<9) | |
6823 | #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) | |
c038e51e | 6824 | #define DREF_NONSPREAD_SOURCE_MASK (3<<9) |
b9055052 ZW |
6825 | #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) |
6826 | #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) | |
92f2584a | 6827 | #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) |
b9055052 ZW |
6828 | #define DREF_SSC4_DOWNSPREAD (0<<6) |
6829 | #define DREF_SSC4_CENTERSPREAD (1<<6) | |
6830 | #define DREF_SSC1_DISABLE (0<<1) | |
6831 | #define DREF_SSC1_ENABLE (1<<1) | |
6832 | #define DREF_SSC4_DISABLE (0) | |
6833 | #define DREF_SSC4_ENABLE (1) | |
6834 | ||
f0f59a00 | 6835 | #define PCH_RAWCLK_FREQ _MMIO(0xc6204) |
b9055052 ZW |
6836 | #define FDL_TP1_TIMER_SHIFT 12 |
6837 | #define FDL_TP1_TIMER_MASK (3<<12) | |
6838 | #define FDL_TP2_TIMER_SHIFT 10 | |
6839 | #define FDL_TP2_TIMER_MASK (3<<10) | |
6840 | #define RAWCLK_FREQ_MASK 0x3ff | |
9d81a997 RV |
6841 | #define CNP_RAWCLK_DIV_MASK (0x3ff << 16) |
6842 | #define CNP_RAWCLK_DIV(div) ((div) << 16) | |
6843 | #define CNP_RAWCLK_FRAC_MASK (0xf << 26) | |
6844 | #define CNP_RAWCLK_FRAC(frac) ((frac) << 26) | |
b9055052 | 6845 | |
f0f59a00 | 6846 | #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) |
b9055052 | 6847 | |
f0f59a00 VS |
6848 | #define PCH_SSC4_PARMS _MMIO(0xc6210) |
6849 | #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) | |
b9055052 | 6850 | |
f0f59a00 | 6851 | #define PCH_DPLL_SEL _MMIO(0xc7000) |
68d97538 | 6852 | #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) |
11887397 | 6853 | #define TRANS_DPLLA_SEL(pipe) 0 |
68d97538 | 6854 | #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) |
8db9d77b | 6855 | |
b9055052 ZW |
6856 | /* transcoder */ |
6857 | ||
275f01b2 DV |
6858 | #define _PCH_TRANS_HTOTAL_A 0xe0000 |
6859 | #define TRANS_HTOTAL_SHIFT 16 | |
6860 | #define TRANS_HACTIVE_SHIFT 0 | |
6861 | #define _PCH_TRANS_HBLANK_A 0xe0004 | |
6862 | #define TRANS_HBLANK_END_SHIFT 16 | |
6863 | #define TRANS_HBLANK_START_SHIFT 0 | |
6864 | #define _PCH_TRANS_HSYNC_A 0xe0008 | |
6865 | #define TRANS_HSYNC_END_SHIFT 16 | |
6866 | #define TRANS_HSYNC_START_SHIFT 0 | |
6867 | #define _PCH_TRANS_VTOTAL_A 0xe000c | |
6868 | #define TRANS_VTOTAL_SHIFT 16 | |
6869 | #define TRANS_VACTIVE_SHIFT 0 | |
6870 | #define _PCH_TRANS_VBLANK_A 0xe0010 | |
6871 | #define TRANS_VBLANK_END_SHIFT 16 | |
6872 | #define TRANS_VBLANK_START_SHIFT 0 | |
6873 | #define _PCH_TRANS_VSYNC_A 0xe0014 | |
6874 | #define TRANS_VSYNC_END_SHIFT 16 | |
6875 | #define TRANS_VSYNC_START_SHIFT 0 | |
6876 | #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 | |
b9055052 | 6877 | |
e3b95f1e DV |
6878 | #define _PCH_TRANSA_DATA_M1 0xe0030 |
6879 | #define _PCH_TRANSA_DATA_N1 0xe0034 | |
6880 | #define _PCH_TRANSA_DATA_M2 0xe0038 | |
6881 | #define _PCH_TRANSA_DATA_N2 0xe003c | |
6882 | #define _PCH_TRANSA_LINK_M1 0xe0040 | |
6883 | #define _PCH_TRANSA_LINK_N1 0xe0044 | |
6884 | #define _PCH_TRANSA_LINK_M2 0xe0048 | |
6885 | #define _PCH_TRANSA_LINK_N2 0xe004c | |
9db4a9c7 | 6886 | |
2dcbc34d | 6887 | /* Per-transcoder DIP controls (PCH) */ |
b055c8f3 JB |
6888 | #define _VIDEO_DIP_CTL_A 0xe0200 |
6889 | #define _VIDEO_DIP_DATA_A 0xe0208 | |
6890 | #define _VIDEO_DIP_GCP_A 0xe0210 | |
6d67415f VS |
6891 | #define GCP_COLOR_INDICATION (1 << 2) |
6892 | #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) | |
6893 | #define GCP_AV_MUTE (1 << 0) | |
b055c8f3 JB |
6894 | |
6895 | #define _VIDEO_DIP_CTL_B 0xe1200 | |
6896 | #define _VIDEO_DIP_DATA_B 0xe1208 | |
6897 | #define _VIDEO_DIP_GCP_B 0xe1210 | |
6898 | ||
f0f59a00 VS |
6899 | #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) |
6900 | #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) | |
6901 | #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) | |
b055c8f3 | 6902 | |
2dcbc34d | 6903 | /* Per-transcoder DIP controls (VLV) */ |
086f8e84 VS |
6904 | #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) |
6905 | #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) | |
6906 | #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) | |
90b107c8 | 6907 | |
086f8e84 VS |
6908 | #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) |
6909 | #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) | |
6910 | #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) | |
90b107c8 | 6911 | |
086f8e84 VS |
6912 | #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) |
6913 | #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) | |
6914 | #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) | |
2dcbc34d | 6915 | |
90b107c8 | 6916 | #define VLV_TVIDEO_DIP_CTL(pipe) \ |
f0f59a00 | 6917 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ |
086f8e84 | 6918 | _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) |
90b107c8 | 6919 | #define VLV_TVIDEO_DIP_DATA(pipe) \ |
f0f59a00 | 6920 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ |
086f8e84 | 6921 | _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) |
90b107c8 | 6922 | #define VLV_TVIDEO_DIP_GCP(pipe) \ |
f0f59a00 | 6923 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ |
086f8e84 | 6924 | _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) |
90b107c8 | 6925 | |
8c5f5f7c | 6926 | /* Haswell DIP controls */ |
f0f59a00 | 6927 | |
086f8e84 VS |
6928 | #define _HSW_VIDEO_DIP_CTL_A 0x60200 |
6929 | #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 | |
6930 | #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 | |
6931 | #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 | |
6932 | #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 | |
6933 | #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 | |
6934 | #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 | |
6935 | #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 | |
6936 | #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 | |
6937 | #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 | |
6938 | #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 | |
6939 | #define _HSW_VIDEO_DIP_GCP_A 0x60210 | |
6940 | ||
6941 | #define _HSW_VIDEO_DIP_CTL_B 0x61200 | |
6942 | #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 | |
6943 | #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 | |
6944 | #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 | |
6945 | #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 | |
6946 | #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 | |
6947 | #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 | |
6948 | #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 | |
6949 | #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 | |
6950 | #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 | |
6951 | #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 | |
6952 | #define _HSW_VIDEO_DIP_GCP_B 0x61210 | |
8c5f5f7c | 6953 | |
f0f59a00 VS |
6954 | #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) |
6955 | #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) | |
6956 | #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) | |
6957 | #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) | |
6958 | #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) | |
6959 | #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) | |
6960 | ||
6961 | #define _HSW_STEREO_3D_CTL_A 0x70020 | |
6962 | #define S3D_ENABLE (1<<31) | |
6963 | #define _HSW_STEREO_3D_CTL_B 0x71020 | |
6964 | ||
6965 | #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) | |
3f51e471 | 6966 | |
275f01b2 DV |
6967 | #define _PCH_TRANS_HTOTAL_B 0xe1000 |
6968 | #define _PCH_TRANS_HBLANK_B 0xe1004 | |
6969 | #define _PCH_TRANS_HSYNC_B 0xe1008 | |
6970 | #define _PCH_TRANS_VTOTAL_B 0xe100c | |
6971 | #define _PCH_TRANS_VBLANK_B 0xe1010 | |
6972 | #define _PCH_TRANS_VSYNC_B 0xe1014 | |
f0f59a00 | 6973 | #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 |
275f01b2 | 6974 | |
f0f59a00 VS |
6975 | #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) |
6976 | #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) | |
6977 | #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) | |
6978 | #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) | |
6979 | #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) | |
6980 | #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) | |
6981 | #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) | |
9db4a9c7 | 6982 | |
e3b95f1e DV |
6983 | #define _PCH_TRANSB_DATA_M1 0xe1030 |
6984 | #define _PCH_TRANSB_DATA_N1 0xe1034 | |
6985 | #define _PCH_TRANSB_DATA_M2 0xe1038 | |
6986 | #define _PCH_TRANSB_DATA_N2 0xe103c | |
6987 | #define _PCH_TRANSB_LINK_M1 0xe1040 | |
6988 | #define _PCH_TRANSB_LINK_N1 0xe1044 | |
6989 | #define _PCH_TRANSB_LINK_M2 0xe1048 | |
6990 | #define _PCH_TRANSB_LINK_N2 0xe104c | |
6991 | ||
f0f59a00 VS |
6992 | #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) |
6993 | #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) | |
6994 | #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) | |
6995 | #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) | |
6996 | #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) | |
6997 | #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) | |
6998 | #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) | |
6999 | #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) | |
9db4a9c7 | 7000 | |
ab9412ba DV |
7001 | #define _PCH_TRANSACONF 0xf0008 |
7002 | #define _PCH_TRANSBCONF 0xf1008 | |
f0f59a00 VS |
7003 | #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) |
7004 | #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ | |
b9055052 ZW |
7005 | #define TRANS_DISABLE (0<<31) |
7006 | #define TRANS_ENABLE (1<<31) | |
7007 | #define TRANS_STATE_MASK (1<<30) | |
7008 | #define TRANS_STATE_DISABLE (0<<30) | |
7009 | #define TRANS_STATE_ENABLE (1<<30) | |
7010 | #define TRANS_FSYNC_DELAY_HB1 (0<<27) | |
7011 | #define TRANS_FSYNC_DELAY_HB2 (1<<27) | |
7012 | #define TRANS_FSYNC_DELAY_HB3 (2<<27) | |
7013 | #define TRANS_FSYNC_DELAY_HB4 (3<<27) | |
5f7f726d | 7014 | #define TRANS_INTERLACE_MASK (7<<21) |
b9055052 | 7015 | #define TRANS_PROGRESSIVE (0<<21) |
5f7f726d | 7016 | #define TRANS_INTERLACED (3<<21) |
7c26e5c6 | 7017 | #define TRANS_LEGACY_INTERLACED_ILK (2<<21) |
b9055052 ZW |
7018 | #define TRANS_8BPC (0<<5) |
7019 | #define TRANS_10BPC (1<<5) | |
7020 | #define TRANS_6BPC (2<<5) | |
7021 | #define TRANS_12BPC (3<<5) | |
7022 | ||
ce40141f DV |
7023 | #define _TRANSA_CHICKEN1 0xf0060 |
7024 | #define _TRANSB_CHICKEN1 0xf1060 | |
f0f59a00 | 7025 | #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) |
d1b1589c | 7026 | #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10) |
ce40141f | 7027 | #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) |
3bcf603f JB |
7028 | #define _TRANSA_CHICKEN2 0xf0064 |
7029 | #define _TRANSB_CHICKEN2 0xf1064 | |
f0f59a00 | 7030 | #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) |
dc4bd2d1 PZ |
7031 | #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) |
7032 | #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) | |
7033 | #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) | |
7034 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) | |
7035 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) | |
3bcf603f | 7036 | |
f0f59a00 | 7037 | #define SOUTH_CHICKEN1 _MMIO(0xc2000) |
291427f5 JB |
7038 | #define FDIA_PHASE_SYNC_SHIFT_OVR 19 |
7039 | #define FDIA_PHASE_SYNC_SHIFT_EN 18 | |
01a415fd DV |
7040 | #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) |
7041 | #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) | |
7042 | #define FDI_BC_BIFURCATION_SELECT (1 << 12) | |
aa17cdb4 | 7043 | #define SPT_PWM_GRANULARITY (1<<0) |
f0f59a00 | 7044 | #define SOUTH_CHICKEN2 _MMIO(0xc2004) |
dde86e2d PZ |
7045 | #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) |
7046 | #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) | |
aa17cdb4 | 7047 | #define LPT_PWM_GRANULARITY (1<<5) |
dde86e2d | 7048 | #define DPLS_EDP_PPS_FIX_DIS (1<<0) |
645c62a5 | 7049 | |
f0f59a00 VS |
7050 | #define _FDI_RXA_CHICKEN 0xc200c |
7051 | #define _FDI_RXB_CHICKEN 0xc2010 | |
6f06ce18 JB |
7052 | #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) |
7053 | #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) | |
f0f59a00 | 7054 | #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) |
b9055052 | 7055 | |
f0f59a00 | 7056 | #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) |
cd664078 | 7057 | #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) |
382b0936 | 7058 | #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) |
cd664078 | 7059 | #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) |
17a303ec | 7060 | #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) |
382b0936 | 7061 | |
b9055052 | 7062 | /* CPU: FDI_TX */ |
f0f59a00 VS |
7063 | #define _FDI_TXA_CTL 0x60100 |
7064 | #define _FDI_TXB_CTL 0x61100 | |
7065 | #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) | |
b9055052 ZW |
7066 | #define FDI_TX_DISABLE (0<<31) |
7067 | #define FDI_TX_ENABLE (1<<31) | |
7068 | #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) | |
7069 | #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) | |
7070 | #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) | |
7071 | #define FDI_LINK_TRAIN_NONE (3<<28) | |
7072 | #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) | |
7073 | #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) | |
7074 | #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) | |
7075 | #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) | |
7076 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) | |
7077 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) | |
7078 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) | |
7079 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) | |
8db9d77b ZW |
7080 | /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. |
7081 | SNB has different settings. */ | |
7082 | /* SNB A-stepping */ | |
7083 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) | |
7084 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) | |
7085 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) | |
7086 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) | |
7087 | /* SNB B-stepping */ | |
7088 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) | |
7089 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) | |
7090 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) | |
7091 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) | |
7092 | #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) | |
627eb5a3 DV |
7093 | #define FDI_DP_PORT_WIDTH_SHIFT 19 |
7094 | #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) | |
7095 | #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) | |
b9055052 | 7096 | #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) |
f2b115e6 | 7097 | /* Ironlake: hardwired to 1 */ |
b9055052 | 7098 | #define FDI_TX_PLL_ENABLE (1<<14) |
357555c0 JB |
7099 | |
7100 | /* Ivybridge has different bits for lolz */ | |
7101 | #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) | |
7102 | #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) | |
7103 | #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) | |
7104 | #define FDI_LINK_TRAIN_NONE_IVB (3<<8) | |
7105 | ||
b9055052 | 7106 | /* both Tx and Rx */ |
c4f9c4c2 | 7107 | #define FDI_COMPOSITE_SYNC (1<<11) |
357555c0 | 7108 | #define FDI_LINK_TRAIN_AUTO (1<<10) |
b9055052 ZW |
7109 | #define FDI_SCRAMBLING_ENABLE (0<<7) |
7110 | #define FDI_SCRAMBLING_DISABLE (1<<7) | |
7111 | ||
7112 | /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ | |
9db4a9c7 JB |
7113 | #define _FDI_RXA_CTL 0xf000c |
7114 | #define _FDI_RXB_CTL 0xf100c | |
f0f59a00 | 7115 | #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) |
b9055052 | 7116 | #define FDI_RX_ENABLE (1<<31) |
b9055052 | 7117 | /* train, dp width same as FDI_TX */ |
357555c0 JB |
7118 | #define FDI_FS_ERRC_ENABLE (1<<27) |
7119 | #define FDI_FE_ERRC_ENABLE (1<<26) | |
68d18ad7 | 7120 | #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) |
b9055052 ZW |
7121 | #define FDI_8BPC (0<<16) |
7122 | #define FDI_10BPC (1<<16) | |
7123 | #define FDI_6BPC (2<<16) | |
7124 | #define FDI_12BPC (3<<16) | |
3e68320e | 7125 | #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) |
b9055052 ZW |
7126 | #define FDI_DMI_LINK_REVERSE_MASK (1<<14) |
7127 | #define FDI_RX_PLL_ENABLE (1<<13) | |
7128 | #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) | |
7129 | #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) | |
7130 | #define FDI_FS_ERR_REPORT_ENABLE (1<<9) | |
7131 | #define FDI_FE_ERR_REPORT_ENABLE (1<<8) | |
7132 | #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) | |
5eddb70b | 7133 | #define FDI_PCDCLK (1<<4) |
8db9d77b ZW |
7134 | /* CPT */ |
7135 | #define FDI_AUTO_TRAINING (1<<10) | |
7136 | #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) | |
7137 | #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) | |
7138 | #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) | |
7139 | #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) | |
7140 | #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) | |
b9055052 | 7141 | |
04945641 PZ |
7142 | #define _FDI_RXA_MISC 0xf0010 |
7143 | #define _FDI_RXB_MISC 0xf1010 | |
7144 | #define FDI_RX_PWRDN_LANE1_MASK (3<<26) | |
7145 | #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) | |
7146 | #define FDI_RX_PWRDN_LANE0_MASK (3<<24) | |
7147 | #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) | |
7148 | #define FDI_RX_TP1_TO_TP2_48 (2<<20) | |
7149 | #define FDI_RX_TP1_TO_TP2_64 (3<<20) | |
7150 | #define FDI_RX_FDI_DELAY_90 (0x90<<0) | |
f0f59a00 | 7151 | #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) |
04945641 | 7152 | |
f0f59a00 VS |
7153 | #define _FDI_RXA_TUSIZE1 0xf0030 |
7154 | #define _FDI_RXA_TUSIZE2 0xf0038 | |
7155 | #define _FDI_RXB_TUSIZE1 0xf1030 | |
7156 | #define _FDI_RXB_TUSIZE2 0xf1038 | |
7157 | #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) | |
7158 | #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) | |
b9055052 ZW |
7159 | |
7160 | /* FDI_RX interrupt register format */ | |
7161 | #define FDI_RX_INTER_LANE_ALIGN (1<<10) | |
7162 | #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ | |
7163 | #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ | |
7164 | #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) | |
7165 | #define FDI_RX_FS_CODE_ERR (1<<6) | |
7166 | #define FDI_RX_FE_CODE_ERR (1<<5) | |
7167 | #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) | |
7168 | #define FDI_RX_HDCP_LINK_FAIL (1<<3) | |
7169 | #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) | |
7170 | #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) | |
7171 | #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) | |
7172 | ||
f0f59a00 VS |
7173 | #define _FDI_RXA_IIR 0xf0014 |
7174 | #define _FDI_RXA_IMR 0xf0018 | |
7175 | #define _FDI_RXB_IIR 0xf1014 | |
7176 | #define _FDI_RXB_IMR 0xf1018 | |
7177 | #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) | |
7178 | #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) | |
b9055052 | 7179 | |
f0f59a00 VS |
7180 | #define FDI_PLL_CTL_1 _MMIO(0xfe000) |
7181 | #define FDI_PLL_CTL_2 _MMIO(0xfe004) | |
b9055052 | 7182 | |
f0f59a00 | 7183 | #define PCH_LVDS _MMIO(0xe1180) |
b9055052 ZW |
7184 | #define LVDS_DETECTED (1 << 1) |
7185 | ||
f0f59a00 VS |
7186 | #define _PCH_DP_B 0xe4100 |
7187 | #define PCH_DP_B _MMIO(_PCH_DP_B) | |
750a951f VS |
7188 | #define _PCH_DPB_AUX_CH_CTL 0xe4110 |
7189 | #define _PCH_DPB_AUX_CH_DATA1 0xe4114 | |
7190 | #define _PCH_DPB_AUX_CH_DATA2 0xe4118 | |
7191 | #define _PCH_DPB_AUX_CH_DATA3 0xe411c | |
7192 | #define _PCH_DPB_AUX_CH_DATA4 0xe4120 | |
7193 | #define _PCH_DPB_AUX_CH_DATA5 0xe4124 | |
5eb08b69 | 7194 | |
f0f59a00 VS |
7195 | #define _PCH_DP_C 0xe4200 |
7196 | #define PCH_DP_C _MMIO(_PCH_DP_C) | |
750a951f VS |
7197 | #define _PCH_DPC_AUX_CH_CTL 0xe4210 |
7198 | #define _PCH_DPC_AUX_CH_DATA1 0xe4214 | |
7199 | #define _PCH_DPC_AUX_CH_DATA2 0xe4218 | |
7200 | #define _PCH_DPC_AUX_CH_DATA3 0xe421c | |
7201 | #define _PCH_DPC_AUX_CH_DATA4 0xe4220 | |
7202 | #define _PCH_DPC_AUX_CH_DATA5 0xe4224 | |
5eb08b69 | 7203 | |
f0f59a00 VS |
7204 | #define _PCH_DP_D 0xe4300 |
7205 | #define PCH_DP_D _MMIO(_PCH_DP_D) | |
750a951f VS |
7206 | #define _PCH_DPD_AUX_CH_CTL 0xe4310 |
7207 | #define _PCH_DPD_AUX_CH_DATA1 0xe4314 | |
7208 | #define _PCH_DPD_AUX_CH_DATA2 0xe4318 | |
7209 | #define _PCH_DPD_AUX_CH_DATA3 0xe431c | |
7210 | #define _PCH_DPD_AUX_CH_DATA4 0xe4320 | |
7211 | #define _PCH_DPD_AUX_CH_DATA5 0xe4324 | |
7212 | ||
f0f59a00 VS |
7213 | #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) |
7214 | #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ | |
5eb08b69 | 7215 | |
8db9d77b ZW |
7216 | /* CPT */ |
7217 | #define PORT_TRANS_A_SEL_CPT 0 | |
7218 | #define PORT_TRANS_B_SEL_CPT (1<<29) | |
7219 | #define PORT_TRANS_C_SEL_CPT (2<<29) | |
7220 | #define PORT_TRANS_SEL_MASK (3<<29) | |
1519b995 | 7221 | #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) |
19d8fe15 DV |
7222 | #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) |
7223 | #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) | |
71485e0a VS |
7224 | #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) |
7225 | #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) | |
8db9d77b | 7226 | |
086f8e84 VS |
7227 | #define _TRANS_DP_CTL_A 0xe0300 |
7228 | #define _TRANS_DP_CTL_B 0xe1300 | |
7229 | #define _TRANS_DP_CTL_C 0xe2300 | |
f0f59a00 | 7230 | #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) |
8db9d77b ZW |
7231 | #define TRANS_DP_OUTPUT_ENABLE (1<<31) |
7232 | #define TRANS_DP_PORT_SEL_B (0<<29) | |
7233 | #define TRANS_DP_PORT_SEL_C (1<<29) | |
7234 | #define TRANS_DP_PORT_SEL_D (2<<29) | |
cb3543c6 | 7235 | #define TRANS_DP_PORT_SEL_NONE (3<<29) |
8db9d77b | 7236 | #define TRANS_DP_PORT_SEL_MASK (3<<29) |
adc289d7 | 7237 | #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B) |
8db9d77b ZW |
7238 | #define TRANS_DP_AUDIO_ONLY (1<<26) |
7239 | #define TRANS_DP_ENH_FRAMING (1<<18) | |
7240 | #define TRANS_DP_8BPC (0<<9) | |
7241 | #define TRANS_DP_10BPC (1<<9) | |
7242 | #define TRANS_DP_6BPC (2<<9) | |
7243 | #define TRANS_DP_12BPC (3<<9) | |
220cad3c | 7244 | #define TRANS_DP_BPC_MASK (3<<9) |
8db9d77b ZW |
7245 | #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) |
7246 | #define TRANS_DP_VSYNC_ACTIVE_LOW 0 | |
7247 | #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) | |
7248 | #define TRANS_DP_HSYNC_ACTIVE_LOW 0 | |
94113cec | 7249 | #define TRANS_DP_SYNC_MASK (3<<3) |
8db9d77b ZW |
7250 | |
7251 | /* SNB eDP training params */ | |
7252 | /* SNB A-stepping */ | |
7253 | #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) | |
7254 | #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) | |
7255 | #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) | |
7256 | #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) | |
7257 | /* SNB B-stepping */ | |
3c5a62b5 YL |
7258 | #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) |
7259 | #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) | |
7260 | #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) | |
7261 | #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) | |
7262 | #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) | |
8db9d77b ZW |
7263 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) |
7264 | ||
1a2eb460 KP |
7265 | /* IVB */ |
7266 | #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) | |
7267 | #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) | |
7268 | #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) | |
7269 | #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) | |
7270 | #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) | |
7271 | #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) | |
77fa4cbd | 7272 | #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) |
1a2eb460 KP |
7273 | |
7274 | /* legacy values */ | |
7275 | #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) | |
7276 | #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) | |
7277 | #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) | |
7278 | #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) | |
7279 | #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) | |
7280 | ||
7281 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) | |
7282 | ||
f0f59a00 | 7283 | #define VLV_PMWGICZ _MMIO(0x1300a4) |
9e72b46c | 7284 | |
274008e8 SAK |
7285 | #define RC6_LOCATION _MMIO(0xD40) |
7286 | #define RC6_CTX_IN_DRAM (1 << 0) | |
7287 | #define RC6_CTX_BASE _MMIO(0xD48) | |
7288 | #define RC6_CTX_BASE_MASK 0xFFFFFFF0 | |
7289 | #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) | |
7290 | #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) | |
7291 | #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) | |
7292 | #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) | |
7293 | #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) | |
7294 | #define IDLE_TIME_MASK 0xFFFFF | |
f0f59a00 VS |
7295 | #define FORCEWAKE _MMIO(0xA18C) |
7296 | #define FORCEWAKE_VLV _MMIO(0x1300b0) | |
7297 | #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) | |
7298 | #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) | |
7299 | #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) | |
7300 | #define FORCEWAKE_ACK_HSW _MMIO(0x130044) | |
7301 | #define FORCEWAKE_ACK _MMIO(0x130090) | |
7302 | #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) | |
981a5aea ID |
7303 | #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) |
7304 | #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) | |
7305 | #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) | |
7306 | ||
f0f59a00 | 7307 | #define VLV_GTLC_PW_STATUS _MMIO(0x130094) |
981a5aea ID |
7308 | #define VLV_GTLC_ALLOWWAKEACK (1 << 0) |
7309 | #define VLV_GTLC_ALLOWWAKEERR (1 << 1) | |
7310 | #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) | |
7311 | #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) | |
f0f59a00 VS |
7312 | #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ |
7313 | #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) | |
7314 | #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) | |
7315 | #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) | |
7316 | #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) | |
7317 | #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) | |
7318 | #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) | |
c5836c27 CW |
7319 | #define FORCEWAKE_KERNEL 0x1 |
7320 | #define FORCEWAKE_USER 0x2 | |
f0f59a00 VS |
7321 | #define FORCEWAKE_MT_ACK _MMIO(0x130040) |
7322 | #define ECOBUS _MMIO(0xa180) | |
8d715f00 | 7323 | #define FORCEWAKE_MT_ENABLE (1<<5) |
f0f59a00 | 7324 | #define VLV_SPAREG2H _MMIO(0xA194) |
f2dd7578 AG |
7325 | #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) |
7326 | #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) | |
7327 | #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) | |
8fd26859 | 7328 | |
f0f59a00 | 7329 | #define GTFIFODBG _MMIO(0x120000) |
297b32ec VS |
7330 | #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) |
7331 | #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) | |
90f256b5 VS |
7332 | #define GT_FIFO_SBDROPERR (1<<6) |
7333 | #define GT_FIFO_BLOBDROPERR (1<<5) | |
7334 | #define GT_FIFO_SB_READ_ABORTERR (1<<4) | |
7335 | #define GT_FIFO_DROPERR (1<<3) | |
dd202c6d BW |
7336 | #define GT_FIFO_OVFERR (1<<2) |
7337 | #define GT_FIFO_IAWRERR (1<<1) | |
7338 | #define GT_FIFO_IARDERR (1<<0) | |
7339 | ||
f0f59a00 | 7340 | #define GTFIFOCTL _MMIO(0x120008) |
46520e2b | 7341 | #define GT_FIFO_FREE_ENTRIES_MASK 0x7f |
95736720 | 7342 | #define GT_FIFO_NUM_RESERVED_ENTRIES 20 |
a04f90a3 D |
7343 | #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) |
7344 | #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) | |
91355834 | 7345 | |
f0f59a00 | 7346 | #define HSW_IDICR _MMIO(0x9008) |
05e21cc4 | 7347 | #define IDIHASHMSK(x) (((x) & 0x3f) << 16) |
3accaf7e | 7348 | #define HSW_EDRAM_CAP _MMIO(0x120010) |
2db59d53 | 7349 | #define EDRAM_ENABLED 0x1 |
c02e85a0 MK |
7350 | #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) |
7351 | #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) | |
7352 | #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) | |
05e21cc4 | 7353 | |
f0f59a00 | 7354 | #define GEN6_UCGCTL1 _MMIO(0x9400) |
8aeb7f62 | 7355 | # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) |
e4443e45 | 7356 | # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) |
80e829fa | 7357 | # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) |
de4a8bd1 | 7358 | # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) |
80e829fa | 7359 | |
f0f59a00 | 7360 | #define GEN6_UCGCTL2 _MMIO(0x9404) |
f9fc42f4 | 7361 | # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) |
0f846f81 | 7362 | # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) |
6edaa7fc | 7363 | # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) |
eae66b50 | 7364 | # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) |
406478dc | 7365 | # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) |
9ca1d10d | 7366 | # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) |
406478dc | 7367 | |
f0f59a00 | 7368 | #define GEN6_UCGCTL3 _MMIO(0x9408) |
d7965152 | 7369 | # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) |
9e72b46c | 7370 | |
f0f59a00 | 7371 | #define GEN7_UCGCTL4 _MMIO(0x940c) |
e3f33d46 | 7372 | #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) |
eee8efb0 | 7373 | #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14) |
e3f33d46 | 7374 | |
f0f59a00 VS |
7375 | #define GEN6_RCGCTL1 _MMIO(0x9410) |
7376 | #define GEN6_RCGCTL2 _MMIO(0x9414) | |
7377 | #define GEN6_RSTCTL _MMIO(0x9420) | |
9e72b46c | 7378 | |
f0f59a00 | 7379 | #define GEN8_UCGCTL6 _MMIO(0x9430) |
9253c2e5 | 7380 | #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24) |
4f1ca9e9 | 7381 | #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) |
868434c5 | 7382 | #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28) |
4f1ca9e9 | 7383 | |
f0f59a00 VS |
7384 | #define GEN6_GFXPAUSE _MMIO(0xA000) |
7385 | #define GEN6_RPNSWREQ _MMIO(0xA008) | |
8fd26859 CW |
7386 | #define GEN6_TURBO_DISABLE (1<<31) |
7387 | #define GEN6_FREQUENCY(x) ((x)<<25) | |
92bd1bf0 | 7388 | #define HSW_FREQUENCY(x) ((x)<<24) |
de43ae9d | 7389 | #define GEN9_FREQUENCY(x) ((x)<<23) |
8fd26859 CW |
7390 | #define GEN6_OFFSET(x) ((x)<<19) |
7391 | #define GEN6_AGGRESSIVE_TURBO (0<<15) | |
f0f59a00 VS |
7392 | #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) |
7393 | #define GEN6_RC_CONTROL _MMIO(0xA090) | |
8fd26859 CW |
7394 | #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) |
7395 | #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) | |
7396 | #define GEN6_RC_CTL_RC6_ENABLE (1<<18) | |
7397 | #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) | |
7398 | #define GEN6_RC_CTL_RC7_ENABLE (1<<22) | |
6b88f295 | 7399 | #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) |
0a073b84 | 7400 | #define GEN7_RC_CTL_TO_MODE (1<<28) |
8fd26859 CW |
7401 | #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) |
7402 | #define GEN6_RC_CTL_HW_ENABLE (1<<31) | |
f0f59a00 VS |
7403 | #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) |
7404 | #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) | |
7405 | #define GEN6_RPSTAT1 _MMIO(0xA01C) | |
ccab5c82 | 7406 | #define GEN6_CAGF_SHIFT 8 |
f82855d3 | 7407 | #define HSW_CAGF_SHIFT 7 |
de43ae9d | 7408 | #define GEN9_CAGF_SHIFT 23 |
ccab5c82 | 7409 | #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) |
f82855d3 | 7410 | #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) |
de43ae9d | 7411 | #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) |
f0f59a00 | 7412 | #define GEN6_RP_CONTROL _MMIO(0xA024) |
8fd26859 | 7413 | #define GEN6_RP_MEDIA_TURBO (1<<11) |
6ed55ee7 BW |
7414 | #define GEN6_RP_MEDIA_MODE_MASK (3<<9) |
7415 | #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) | |
7416 | #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) | |
7417 | #define GEN6_RP_MEDIA_HW_MODE (1<<9) | |
7418 | #define GEN6_RP_MEDIA_SW_MODE (0<<9) | |
8fd26859 CW |
7419 | #define GEN6_RP_MEDIA_IS_GFX (1<<8) |
7420 | #define GEN6_RP_ENABLE (1<<7) | |
ccab5c82 JB |
7421 | #define GEN6_RP_UP_IDLE_MIN (0x1<<3) |
7422 | #define GEN6_RP_UP_BUSY_AVG (0x2<<3) | |
7423 | #define GEN6_RP_UP_BUSY_CONT (0x4<<3) | |
dd75fdc8 | 7424 | #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) |
ccab5c82 | 7425 | #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) |
f0f59a00 VS |
7426 | #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) |
7427 | #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) | |
7428 | #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) | |
7466c291 CW |
7429 | #define GEN6_RP_EI_MASK 0xffffff |
7430 | #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK | |
f0f59a00 | 7431 | #define GEN6_RP_CUR_UP _MMIO(0xA054) |
7466c291 | 7432 | #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK |
f0f59a00 VS |
7433 | #define GEN6_RP_PREV_UP _MMIO(0xA058) |
7434 | #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) | |
7466c291 | 7435 | #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK |
f0f59a00 VS |
7436 | #define GEN6_RP_CUR_DOWN _MMIO(0xA060) |
7437 | #define GEN6_RP_PREV_DOWN _MMIO(0xA064) | |
7438 | #define GEN6_RP_UP_EI _MMIO(0xA068) | |
7439 | #define GEN6_RP_DOWN_EI _MMIO(0xA06C) | |
7440 | #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) | |
7441 | #define GEN6_RPDEUHWTC _MMIO(0xA080) | |
7442 | #define GEN6_RPDEUC _MMIO(0xA084) | |
7443 | #define GEN6_RPDEUCSW _MMIO(0xA088) | |
7444 | #define GEN6_RC_STATE _MMIO(0xA094) | |
fc619841 ID |
7445 | #define RC_SW_TARGET_STATE_SHIFT 16 |
7446 | #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) | |
f0f59a00 VS |
7447 | #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) |
7448 | #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) | |
7449 | #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) | |
7450 | #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) | |
7451 | #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) | |
7452 | #define GEN6_RC_SLEEP _MMIO(0xA0B0) | |
7453 | #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) | |
7454 | #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) | |
7455 | #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) | |
7456 | #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) | |
7457 | #define VLV_RCEDATA _MMIO(0xA0BC) | |
7458 | #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) | |
7459 | #define GEN6_PMINTRMSK _MMIO(0xA168) | |
655d49ef | 7460 | #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31) |
9735b04d | 7461 | #define ARAT_EXPIRED_INTRMSK (1<<9) |
fc619841 | 7462 | #define GEN8_MISC_CTRL0 _MMIO(0xA180) |
f0f59a00 VS |
7463 | #define VLV_PWRDWNUPCTL _MMIO(0xA294) |
7464 | #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) | |
7465 | #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) | |
7466 | #define GEN9_PG_ENABLE _MMIO(0xA210) | |
a4104c55 SK |
7467 | #define GEN9_RENDER_PG_ENABLE (1<<0) |
7468 | #define GEN9_MEDIA_PG_ENABLE (1<<1) | |
fc619841 ID |
7469 | #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) |
7470 | #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) | |
7471 | #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) | |
8fd26859 | 7472 | |
f0f59a00 | 7473 | #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) |
a9da9bce GS |
7474 | #define PIXEL_OVERLAP_CNT_MASK (3 << 30) |
7475 | #define PIXEL_OVERLAP_CNT_SHIFT 30 | |
7476 | ||
f0f59a00 VS |
7477 | #define GEN6_PMISR _MMIO(0x44020) |
7478 | #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ | |
7479 | #define GEN6_PMIIR _MMIO(0x44028) | |
7480 | #define GEN6_PMIER _MMIO(0x4402C) | |
8fd26859 CW |
7481 | #define GEN6_PM_MBOX_EVENT (1<<25) |
7482 | #define GEN6_PM_THERMAL_EVENT (1<<24) | |
7483 | #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) | |
7484 | #define GEN6_PM_RP_UP_THRESHOLD (1<<5) | |
7485 | #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) | |
7486 | #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) | |
7487 | #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) | |
4848405c | 7488 | #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ |
4912d041 BW |
7489 | GEN6_PM_RP_DOWN_THRESHOLD | \ |
7490 | GEN6_PM_RP_DOWN_TIMEOUT) | |
8fd26859 | 7491 | |
f0f59a00 | 7492 | #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) |
9e72b46c ID |
7493 | #define GEN7_GT_SCRATCH_REG_NUM 8 |
7494 | ||
f0f59a00 | 7495 | #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) |
76c3552f D |
7496 | #define VLV_GFX_CLK_STATUS_BIT (1<<3) |
7497 | #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) | |
7498 | ||
f0f59a00 VS |
7499 | #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) |
7500 | #define VLV_COUNTER_CONTROL _MMIO(0x138104) | |
49798eb2 | 7501 | #define VLV_COUNT_RANGE_HIGH (1<<15) |
31685c25 D |
7502 | #define VLV_MEDIA_RC0_COUNT_EN (1<<5) |
7503 | #define VLV_RENDER_RC0_COUNT_EN (1<<4) | |
49798eb2 JB |
7504 | #define VLV_MEDIA_RC6_COUNT_EN (1<<1) |
7505 | #define VLV_RENDER_RC6_COUNT_EN (1<<0) | |
f0f59a00 VS |
7506 | #define GEN6_GT_GFX_RC6 _MMIO(0x138108) |
7507 | #define VLV_GT_RENDER_RC6 _MMIO(0x138108) | |
7508 | #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) | |
9cc19be5 | 7509 | |
f0f59a00 VS |
7510 | #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) |
7511 | #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) | |
7512 | #define VLV_RENDER_C0_COUNT _MMIO(0x138118) | |
7513 | #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) | |
cce66a28 | 7514 | |
f0f59a00 | 7515 | #define GEN6_PCODE_MAILBOX _MMIO(0x138124) |
8fd26859 | 7516 | #define GEN6_PCODE_READY (1<<31) |
87660502 L |
7517 | #define GEN6_PCODE_ERROR_MASK 0xFF |
7518 | #define GEN6_PCODE_SUCCESS 0x0 | |
7519 | #define GEN6_PCODE_ILLEGAL_CMD 0x1 | |
7520 | #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 | |
7521 | #define GEN6_PCODE_TIMEOUT 0x3 | |
7522 | #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF | |
7523 | #define GEN7_PCODE_TIMEOUT 0x2 | |
7524 | #define GEN7_PCODE_ILLEGAL_DATA 0x3 | |
7525 | #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 | |
31643d54 BW |
7526 | #define GEN6_PCODE_WRITE_RC6VIDS 0x4 |
7527 | #define GEN6_PCODE_READ_RC6VIDS 0x5 | |
9043ae02 DL |
7528 | #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) |
7529 | #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) | |
b432e5cf | 7530 | #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 |
57520bc5 DL |
7531 | #define GEN9_PCODE_READ_MEM_LATENCY 0x6 |
7532 | #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF | |
7533 | #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 | |
7534 | #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 | |
7535 | #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 | |
5d96d8af DL |
7536 | #define SKL_PCODE_CDCLK_CONTROL 0x7 |
7537 | #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 | |
7538 | #define SKL_CDCLK_READY_FOR_CHANGE 0x1 | |
9043ae02 DL |
7539 | #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 |
7540 | #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 | |
7541 | #define GEN6_READ_OC_PARAMS 0xc | |
515b2392 PZ |
7542 | #define GEN6_PCODE_READ_D_COMP 0x10 |
7543 | #define GEN6_PCODE_WRITE_D_COMP 0x11 | |
f8437dd1 | 7544 | #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 |
2a114cc1 | 7545 | #define DISPLAY_IPS_CONTROL 0x19 |
93ee2920 | 7546 | #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A |
656d1b89 L |
7547 | #define GEN9_PCODE_SAGV_CONTROL 0x21 |
7548 | #define GEN9_SAGV_DISABLE 0x0 | |
7549 | #define GEN9_SAGV_IS_DISABLED 0x1 | |
7550 | #define GEN9_SAGV_ENABLE 0x3 | |
f0f59a00 | 7551 | #define GEN6_PCODE_DATA _MMIO(0x138128) |
23b2f8bb | 7552 | #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 |
3ebecd07 | 7553 | #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 |
f0f59a00 | 7554 | #define GEN6_PCODE_DATA1 _MMIO(0x13812C) |
8fd26859 | 7555 | |
f0f59a00 | 7556 | #define GEN6_GT_CORE_STATUS _MMIO(0x138060) |
4d85529d BW |
7557 | #define GEN6_CORE_CPD_STATE_MASK (7<<4) |
7558 | #define GEN6_RCn_MASK 7 | |
7559 | #define GEN6_RC0 0 | |
7560 | #define GEN6_RC3 2 | |
7561 | #define GEN6_RC6 3 | |
7562 | #define GEN6_RC7 4 | |
7563 | ||
f0f59a00 | 7564 | #define GEN8_GT_SLICE_INFO _MMIO(0x138064) |
91bedd34 ŁD |
7565 | #define GEN8_LSLICESTAT_MASK 0x7 |
7566 | ||
f0f59a00 VS |
7567 | #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) |
7568 | #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) | |
5575f03a JM |
7569 | #define CHV_SS_PG_ENABLE (1<<1) |
7570 | #define CHV_EU08_PG_ENABLE (1<<9) | |
7571 | #define CHV_EU19_PG_ENABLE (1<<17) | |
7572 | #define CHV_EU210_PG_ENABLE (1<<25) | |
7573 | ||
f0f59a00 VS |
7574 | #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) |
7575 | #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) | |
5575f03a JM |
7576 | #define CHV_EU311_PG_ENABLE (1<<1) |
7577 | ||
f0f59a00 | 7578 | #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4) |
7f992aba | 7579 | #define GEN9_PGCTL_SLICE_ACK (1 << 0) |
1c046bc1 | 7580 | #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2)) |
7f992aba | 7581 | |
f0f59a00 VS |
7582 | #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8) |
7583 | #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8) | |
7f992aba JM |
7584 | #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) |
7585 | #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) | |
7586 | #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) | |
7587 | #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) | |
7588 | #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) | |
7589 | #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) | |
7590 | #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) | |
7591 | #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) | |
7592 | ||
f0f59a00 | 7593 | #define GEN7_MISCCPCTL _MMIO(0x9424) |
33a732f4 AD |
7594 | #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) |
7595 | #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2) | |
7596 | #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4) | |
5b88abac | 7597 | #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6) |
e3689190 | 7598 | |
f0f59a00 | 7599 | #define GEN8_GARBCNTL _MMIO(0xB004) |
245d9667 AS |
7600 | #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7) |
7601 | ||
e3689190 | 7602 | /* IVYBRIDGE DPF */ |
f0f59a00 | 7603 | #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ |
e3689190 BW |
7604 | #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) |
7605 | #define GEN7_PARITY_ERROR_VALID (1<<13) | |
7606 | #define GEN7_L3CDERRST1_BANK_MASK (3<<11) | |
7607 | #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) | |
7608 | #define GEN7_PARITY_ERROR_ROW(reg) \ | |
7609 | ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) | |
7610 | #define GEN7_PARITY_ERROR_BANK(reg) \ | |
7611 | ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) | |
7612 | #define GEN7_PARITY_ERROR_SUBBANK(reg) \ | |
7613 | ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) | |
7614 | #define GEN7_L3CDERRST1_ENABLE (1<<7) | |
7615 | ||
f0f59a00 | 7616 | #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) |
b9524a1e BW |
7617 | #define GEN7_L3LOG_SIZE 0x80 |
7618 | ||
f0f59a00 VS |
7619 | #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ |
7620 | #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) | |
12f3382b | 7621 | #define GEN7_MAX_PS_THREAD_DEP (8<<12) |
4c2e7a5f | 7622 | #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) |
983b4b9d | 7623 | #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4) |
12f3382b JB |
7624 | #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) |
7625 | ||
f0f59a00 | 7626 | #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) |
3ca5da43 | 7627 | #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5) |
e2db7071 | 7628 | #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3) |
3ca5da43 | 7629 | |
f0f59a00 | 7630 | #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) |
950b2aae | 7631 | #define FLOW_CONTROL_ENABLE (1<<15) |
c8966e10 | 7632 | #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) |
1411e6a5 | 7633 | #define STALL_DOP_GATING_DISABLE (1<<5) |
c8966e10 | 7634 | |
f0f59a00 VS |
7635 | #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) |
7636 | #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) | |
8ab43976 JB |
7637 | #define DOP_CLOCK_GATING_DISABLE (1<<0) |
7638 | ||
f0f59a00 | 7639 | #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) |
f3fc4884 FJ |
7640 | #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) |
7641 | ||
f0f59a00 | 7642 | #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) |
6b6d5626 RB |
7643 | #define GEN8_ST_PO_DISABLE (1<<13) |
7644 | ||
f0f59a00 | 7645 | #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) |
94411593 | 7646 | #define HSW_SAMPLE_C_PERFORMANCE (1<<9) |
fd392b60 | 7647 | #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) |
8424171e | 7648 | #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5) |
bf66347c | 7649 | #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) |
fd392b60 | 7650 | |
f0f59a00 | 7651 | #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) |
cac23df4 | 7652 | #define GEN9_ENABLE_YV12_BUGFIX (1<<4) |
bfd8ad4e | 7653 | #define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2) |
cac23df4 | 7654 | |
c46f111f | 7655 | /* Audio */ |
f0f59a00 | 7656 | #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020) |
c46f111f JN |
7657 | #define INTEL_AUDIO_DEVCL 0x808629FB |
7658 | #define INTEL_AUDIO_DEVBLC 0x80862801 | |
7659 | #define INTEL_AUDIO_DEVCTG 0x80862802 | |
e0dac65e | 7660 | |
f0f59a00 | 7661 | #define G4X_AUD_CNTL_ST _MMIO(0x620B4) |
c46f111f JN |
7662 | #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) |
7663 | #define G4X_ELDV_DEVCTG (1 << 14) | |
7664 | #define G4X_ELD_ADDR_MASK (0xf << 5) | |
7665 | #define G4X_ELD_ACK (1 << 4) | |
f0f59a00 | 7666 | #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) |
e0dac65e | 7667 | |
c46f111f JN |
7668 | #define _IBX_HDMIW_HDMIEDID_A 0xE2050 |
7669 | #define _IBX_HDMIW_HDMIEDID_B 0xE2150 | |
f0f59a00 VS |
7670 | #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ |
7671 | _IBX_HDMIW_HDMIEDID_B) | |
c46f111f JN |
7672 | #define _IBX_AUD_CNTL_ST_A 0xE20B4 |
7673 | #define _IBX_AUD_CNTL_ST_B 0xE21B4 | |
f0f59a00 VS |
7674 | #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ |
7675 | _IBX_AUD_CNTL_ST_B) | |
c46f111f JN |
7676 | #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) |
7677 | #define IBX_ELD_ADDRESS_MASK (0x1f << 5) | |
7678 | #define IBX_ELD_ACK (1 << 4) | |
f0f59a00 | 7679 | #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) |
82910ac6 JN |
7680 | #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) |
7681 | #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) | |
1202b4c6 | 7682 | |
c46f111f JN |
7683 | #define _CPT_HDMIW_HDMIEDID_A 0xE5050 |
7684 | #define _CPT_HDMIW_HDMIEDID_B 0xE5150 | |
f0f59a00 | 7685 | #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) |
c46f111f JN |
7686 | #define _CPT_AUD_CNTL_ST_A 0xE50B4 |
7687 | #define _CPT_AUD_CNTL_ST_B 0xE51B4 | |
f0f59a00 VS |
7688 | #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) |
7689 | #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) | |
e0dac65e | 7690 | |
c46f111f JN |
7691 | #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) |
7692 | #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) | |
f0f59a00 | 7693 | #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) |
c46f111f JN |
7694 | #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) |
7695 | #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) | |
f0f59a00 VS |
7696 | #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) |
7697 | #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) | |
9ca2fe73 | 7698 | |
ae662d31 EA |
7699 | /* These are the 4 32-bit write offset registers for each stream |
7700 | * output buffer. It determines the offset from the | |
7701 | * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. | |
7702 | */ | |
f0f59a00 | 7703 | #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) |
ae662d31 | 7704 | |
c46f111f JN |
7705 | #define _IBX_AUD_CONFIG_A 0xe2000 |
7706 | #define _IBX_AUD_CONFIG_B 0xe2100 | |
f0f59a00 | 7707 | #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) |
c46f111f JN |
7708 | #define _CPT_AUD_CONFIG_A 0xe5000 |
7709 | #define _CPT_AUD_CONFIG_B 0xe5100 | |
f0f59a00 | 7710 | #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) |
c46f111f JN |
7711 | #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) |
7712 | #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) | |
f0f59a00 | 7713 | #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) |
9ca2fe73 | 7714 | |
b6daa025 WF |
7715 | #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) |
7716 | #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) | |
7717 | #define AUD_CONFIG_UPPER_N_SHIFT 20 | |
c46f111f | 7718 | #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) |
b6daa025 | 7719 | #define AUD_CONFIG_LOWER_N_SHIFT 4 |
c46f111f | 7720 | #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) |
2561389a JN |
7721 | #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) |
7722 | #define AUD_CONFIG_N(n) \ | |
7723 | (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ | |
7724 | (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) | |
b6daa025 | 7725 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 |
1a91510d JN |
7726 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) |
7727 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) | |
7728 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) | |
7729 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) | |
7730 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) | |
7731 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) | |
7732 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) | |
7733 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) | |
7734 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) | |
7735 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) | |
7736 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) | |
b6daa025 WF |
7737 | #define AUD_CONFIG_DISABLE_NCTS (1 << 3) |
7738 | ||
9a78b6cc | 7739 | /* HSW Audio */ |
c46f111f JN |
7740 | #define _HSW_AUD_CONFIG_A 0x65000 |
7741 | #define _HSW_AUD_CONFIG_B 0x65100 | |
f0f59a00 | 7742 | #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) |
c46f111f JN |
7743 | |
7744 | #define _HSW_AUD_MISC_CTRL_A 0x65010 | |
7745 | #define _HSW_AUD_MISC_CTRL_B 0x65110 | |
f0f59a00 | 7746 | #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) |
c46f111f | 7747 | |
6014ac12 LY |
7748 | #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 |
7749 | #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 | |
7750 | #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) | |
7751 | #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) | |
7752 | #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) | |
7753 | #define AUD_CONFIG_M_MASK 0xfffff | |
7754 | ||
c46f111f JN |
7755 | #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 |
7756 | #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 | |
f0f59a00 | 7757 | #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) |
9a78b6cc WX |
7758 | |
7759 | /* Audio Digital Converter */ | |
c46f111f JN |
7760 | #define _HSW_AUD_DIG_CNVT_1 0x65080 |
7761 | #define _HSW_AUD_DIG_CNVT_2 0x65180 | |
f0f59a00 | 7762 | #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) |
c46f111f JN |
7763 | #define DIP_PORT_SEL_MASK 0x3 |
7764 | ||
7765 | #define _HSW_AUD_EDID_DATA_A 0x65050 | |
7766 | #define _HSW_AUD_EDID_DATA_B 0x65150 | |
f0f59a00 | 7767 | #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) |
c46f111f | 7768 | |
f0f59a00 VS |
7769 | #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) |
7770 | #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) | |
82910ac6 JN |
7771 | #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) |
7772 | #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) | |
7773 | #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) | |
7774 | #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) | |
9a78b6cc | 7775 | |
f0f59a00 | 7776 | #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) |
632f3ab9 LH |
7777 | #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) |
7778 | ||
9eb3a752 | 7779 | /* HSW Power Wells */ |
f0f59a00 VS |
7780 | #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */ |
7781 | #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */ | |
7782 | #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */ | |
7783 | #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */ | |
6aedd1f5 PZ |
7784 | #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31) |
7785 | #define HSW_PWR_WELL_STATE_ENABLED (1<<30) | |
f0f59a00 | 7786 | #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) |
9eb3a752 ED |
7787 | #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) |
7788 | #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) | |
5e49cea6 | 7789 | #define HSW_PWR_WELL_FORCE_ON (1<<19) |
f0f59a00 | 7790 | #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) |
9eb3a752 | 7791 | |
94dd5138 | 7792 | /* SKL Fuse Status */ |
f0f59a00 | 7793 | #define SKL_FUSE_STATUS _MMIO(0x42000) |
94dd5138 S |
7794 | #define SKL_FUSE_DOWNLOAD_STATUS (1<<31) |
7795 | #define SKL_FUSE_PG0_DIST_STATUS (1<<27) | |
7796 | #define SKL_FUSE_PG1_DIST_STATUS (1<<26) | |
7797 | #define SKL_FUSE_PG2_DIST_STATUS (1<<25) | |
7798 | ||
e7e104c3 | 7799 | /* Per-pipe DDI Function Control */ |
086f8e84 VS |
7800 | #define _TRANS_DDI_FUNC_CTL_A 0x60400 |
7801 | #define _TRANS_DDI_FUNC_CTL_B 0x61400 | |
7802 | #define _TRANS_DDI_FUNC_CTL_C 0x62400 | |
7803 | #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 | |
f0f59a00 | 7804 | #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) |
a57c774a | 7805 | |
ad80a810 | 7806 | #define TRANS_DDI_FUNC_ENABLE (1<<31) |
e7e104c3 | 7807 | /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ |
ad80a810 | 7808 | #define TRANS_DDI_PORT_MASK (7<<28) |
26804afd | 7809 | #define TRANS_DDI_PORT_SHIFT 28 |
ad80a810 PZ |
7810 | #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) |
7811 | #define TRANS_DDI_PORT_NONE (0<<28) | |
7812 | #define TRANS_DDI_MODE_SELECT_MASK (7<<24) | |
7813 | #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) | |
7814 | #define TRANS_DDI_MODE_SELECT_DVI (1<<24) | |
7815 | #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) | |
7816 | #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) | |
7817 | #define TRANS_DDI_MODE_SELECT_FDI (4<<24) | |
7818 | #define TRANS_DDI_BPC_MASK (7<<20) | |
7819 | #define TRANS_DDI_BPC_8 (0<<20) | |
7820 | #define TRANS_DDI_BPC_10 (1<<20) | |
7821 | #define TRANS_DDI_BPC_6 (2<<20) | |
7822 | #define TRANS_DDI_BPC_12 (3<<20) | |
7823 | #define TRANS_DDI_PVSYNC (1<<17) | |
7824 | #define TRANS_DDI_PHSYNC (1<<16) | |
7825 | #define TRANS_DDI_EDP_INPUT_MASK (7<<12) | |
7826 | #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) | |
7827 | #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) | |
7828 | #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) | |
7829 | #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) | |
01b887c3 | 7830 | #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) |
15953637 SS |
7831 | #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7) |
7832 | #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6) | |
ad80a810 | 7833 | #define TRANS_DDI_BFI_ENABLE (1<<4) |
15953637 SS |
7834 | #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4) |
7835 | #define TRANS_DDI_HDMI_SCRAMBLING (1<<0) | |
7836 | #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ | |
7837 | | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ | |
7838 | | TRANS_DDI_HDMI_SCRAMBLING) | |
e7e104c3 | 7839 | |
0e87f667 | 7840 | /* DisplayPort Transport Control */ |
086f8e84 VS |
7841 | #define _DP_TP_CTL_A 0x64040 |
7842 | #define _DP_TP_CTL_B 0x64140 | |
f0f59a00 | 7843 | #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) |
5e49cea6 PZ |
7844 | #define DP_TP_CTL_ENABLE (1<<31) |
7845 | #define DP_TP_CTL_MODE_SST (0<<27) | |
7846 | #define DP_TP_CTL_MODE_MST (1<<27) | |
01b887c3 | 7847 | #define DP_TP_CTL_FORCE_ACT (1<<25) |
0e87f667 | 7848 | #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) |
5e49cea6 | 7849 | #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) |
0e87f667 ED |
7850 | #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) |
7851 | #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) | |
7852 | #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) | |
d6c0d722 PZ |
7853 | #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) |
7854 | #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) | |
5e49cea6 | 7855 | #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) |
d6c0d722 | 7856 | #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) |
0e87f667 | 7857 | |
e411b2c1 | 7858 | /* DisplayPort Transport Status */ |
086f8e84 VS |
7859 | #define _DP_TP_STATUS_A 0x64044 |
7860 | #define _DP_TP_STATUS_B 0x64144 | |
f0f59a00 | 7861 | #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) |
01b887c3 DA |
7862 | #define DP_TP_STATUS_IDLE_DONE (1<<25) |
7863 | #define DP_TP_STATUS_ACT_SENT (1<<24) | |
7864 | #define DP_TP_STATUS_MODE_STATUS_MST (1<<23) | |
7865 | #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) | |
7866 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) | |
7867 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) | |
7868 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) | |
e411b2c1 | 7869 | |
03f896a1 | 7870 | /* DDI Buffer Control */ |
086f8e84 VS |
7871 | #define _DDI_BUF_CTL_A 0x64000 |
7872 | #define _DDI_BUF_CTL_B 0x64100 | |
f0f59a00 | 7873 | #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) |
5e49cea6 | 7874 | #define DDI_BUF_CTL_ENABLE (1<<31) |
c5fe6a06 | 7875 | #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) |
5e49cea6 | 7876 | #define DDI_BUF_EMP_MASK (0xf<<24) |
876a8cdf | 7877 | #define DDI_BUF_PORT_REVERSAL (1<<16) |
5e49cea6 | 7878 | #define DDI_BUF_IS_IDLE (1<<7) |
79935fca | 7879 | #define DDI_A_4_LANES (1<<4) |
17aa6be9 | 7880 | #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) |
90a6b7b0 VS |
7881 | #define DDI_PORT_WIDTH_MASK (7 << 1) |
7882 | #define DDI_PORT_WIDTH_SHIFT 1 | |
03f896a1 ED |
7883 | #define DDI_INIT_DISPLAY_DETECTED (1<<0) |
7884 | ||
bb879a44 | 7885 | /* DDI Buffer Translations */ |
086f8e84 VS |
7886 | #define _DDI_BUF_TRANS_A 0x64E00 |
7887 | #define _DDI_BUF_TRANS_B 0x64E60 | |
f0f59a00 | 7888 | #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) |
c110ae6c | 7889 | #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) |
f0f59a00 | 7890 | #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) |
bb879a44 | 7891 | |
7501a4d8 ED |
7892 | /* Sideband Interface (SBI) is programmed indirectly, via |
7893 | * SBI_ADDR, which contains the register offset; and SBI_DATA, | |
7894 | * which contains the payload */ | |
f0f59a00 VS |
7895 | #define SBI_ADDR _MMIO(0xC6000) |
7896 | #define SBI_DATA _MMIO(0xC6004) | |
7897 | #define SBI_CTL_STAT _MMIO(0xC6008) | |
988d6ee8 PZ |
7898 | #define SBI_CTL_DEST_ICLK (0x0<<16) |
7899 | #define SBI_CTL_DEST_MPHY (0x1<<16) | |
7900 | #define SBI_CTL_OP_IORD (0x2<<8) | |
7901 | #define SBI_CTL_OP_IOWR (0x3<<8) | |
7501a4d8 ED |
7902 | #define SBI_CTL_OP_CRRD (0x6<<8) |
7903 | #define SBI_CTL_OP_CRWR (0x7<<8) | |
7904 | #define SBI_RESPONSE_FAIL (0x1<<1) | |
5e49cea6 PZ |
7905 | #define SBI_RESPONSE_SUCCESS (0x0<<1) |
7906 | #define SBI_BUSY (0x1<<0) | |
7907 | #define SBI_READY (0x0<<0) | |
52f025ef | 7908 | |
ccf1c867 | 7909 | /* SBI offsets */ |
f7be2c21 | 7910 | #define SBI_SSCDIVINTPHASE 0x0200 |
5e49cea6 | 7911 | #define SBI_SSCDIVINTPHASE6 0x0600 |
8802e5b6 VS |
7912 | #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 |
7913 | #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1) | |
ccf1c867 | 7914 | #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) |
8802e5b6 VS |
7915 | #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 |
7916 | #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8) | |
ccf1c867 | 7917 | #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) |
5e49cea6 | 7918 | #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) |
ccf1c867 | 7919 | #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) |
f7be2c21 | 7920 | #define SBI_SSCDITHPHASE 0x0204 |
5e49cea6 | 7921 | #define SBI_SSCCTL 0x020c |
ccf1c867 | 7922 | #define SBI_SSCCTL6 0x060C |
dde86e2d | 7923 | #define SBI_SSCCTL_PATHALT (1<<3) |
5e49cea6 | 7924 | #define SBI_SSCCTL_DISABLE (1<<0) |
ccf1c867 | 7925 | #define SBI_SSCAUXDIV6 0x0610 |
8802e5b6 VS |
7926 | #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 |
7927 | #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4) | |
ccf1c867 | 7928 | #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) |
5e49cea6 | 7929 | #define SBI_DBUFF0 0x2a00 |
2fa86a1f PZ |
7930 | #define SBI_GEN0 0x1f00 |
7931 | #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) | |
ccf1c867 | 7932 | |
52f025ef | 7933 | /* LPT PIXCLK_GATE */ |
f0f59a00 | 7934 | #define PIXCLK_GATE _MMIO(0xC6020) |
745ca3be PZ |
7935 | #define PIXCLK_GATE_UNGATE (1<<0) |
7936 | #define PIXCLK_GATE_GATE (0<<0) | |
52f025ef | 7937 | |
e93ea06a | 7938 | /* SPLL */ |
f0f59a00 | 7939 | #define SPLL_CTL _MMIO(0x46020) |
e93ea06a | 7940 | #define SPLL_PLL_ENABLE (1<<31) |
39bc66c9 DL |
7941 | #define SPLL_PLL_SSC (1<<28) |
7942 | #define SPLL_PLL_NON_SSC (2<<28) | |
11578553 JB |
7943 | #define SPLL_PLL_LCPLL (3<<28) |
7944 | #define SPLL_PLL_REF_MASK (3<<28) | |
5e49cea6 PZ |
7945 | #define SPLL_PLL_FREQ_810MHz (0<<26) |
7946 | #define SPLL_PLL_FREQ_1350MHz (1<<26) | |
11578553 JB |
7947 | #define SPLL_PLL_FREQ_2700MHz (2<<26) |
7948 | #define SPLL_PLL_FREQ_MASK (3<<26) | |
e93ea06a | 7949 | |
4dffc404 | 7950 | /* WRPLL */ |
086f8e84 VS |
7951 | #define _WRPLL_CTL1 0x46040 |
7952 | #define _WRPLL_CTL2 0x46060 | |
f0f59a00 | 7953 | #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) |
5e49cea6 | 7954 | #define WRPLL_PLL_ENABLE (1<<31) |
114fe488 DV |
7955 | #define WRPLL_PLL_SSC (1<<28) |
7956 | #define WRPLL_PLL_NON_SSC (2<<28) | |
7957 | #define WRPLL_PLL_LCPLL (3<<28) | |
7958 | #define WRPLL_PLL_REF_MASK (3<<28) | |
ef4d084f | 7959 | /* WRPLL divider programming */ |
5e49cea6 | 7960 | #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) |
11578553 | 7961 | #define WRPLL_DIVIDER_REF_MASK (0xff) |
5e49cea6 | 7962 | #define WRPLL_DIVIDER_POST(x) ((x)<<8) |
11578553 JB |
7963 | #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) |
7964 | #define WRPLL_DIVIDER_POST_SHIFT 8 | |
5e49cea6 | 7965 | #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) |
11578553 JB |
7966 | #define WRPLL_DIVIDER_FB_SHIFT 16 |
7967 | #define WRPLL_DIVIDER_FB_MASK (0xff<<16) | |
4dffc404 | 7968 | |
fec9181c | 7969 | /* Port clock selection */ |
086f8e84 VS |
7970 | #define _PORT_CLK_SEL_A 0x46100 |
7971 | #define _PORT_CLK_SEL_B 0x46104 | |
f0f59a00 | 7972 | #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) |
fec9181c ED |
7973 | #define PORT_CLK_SEL_LCPLL_2700 (0<<29) |
7974 | #define PORT_CLK_SEL_LCPLL_1350 (1<<29) | |
7975 | #define PORT_CLK_SEL_LCPLL_810 (2<<29) | |
5e49cea6 | 7976 | #define PORT_CLK_SEL_SPLL (3<<29) |
716c2e55 | 7977 | #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) |
fec9181c ED |
7978 | #define PORT_CLK_SEL_WRPLL1 (4<<29) |
7979 | #define PORT_CLK_SEL_WRPLL2 (5<<29) | |
6441ab5f | 7980 | #define PORT_CLK_SEL_NONE (7<<29) |
11578553 | 7981 | #define PORT_CLK_SEL_MASK (7<<29) |
fec9181c | 7982 | |
bb523fc0 | 7983 | /* Transcoder clock selection */ |
086f8e84 VS |
7984 | #define _TRANS_CLK_SEL_A 0x46140 |
7985 | #define _TRANS_CLK_SEL_B 0x46144 | |
f0f59a00 | 7986 | #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) |
bb523fc0 PZ |
7987 | /* For each transcoder, we need to select the corresponding port clock */ |
7988 | #define TRANS_CLK_SEL_DISABLED (0x0<<29) | |
68d97538 | 7989 | #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29) |
fec9181c | 7990 | |
7f1052a8 VS |
7991 | #define CDCLK_FREQ _MMIO(0x46200) |
7992 | ||
086f8e84 VS |
7993 | #define _TRANSA_MSA_MISC 0x60410 |
7994 | #define _TRANSB_MSA_MISC 0x61410 | |
7995 | #define _TRANSC_MSA_MISC 0x62410 | |
7996 | #define _TRANS_EDP_MSA_MISC 0x6f410 | |
f0f59a00 | 7997 | #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) |
a57c774a | 7998 | |
c9809791 PZ |
7999 | #define TRANS_MSA_SYNC_CLK (1<<0) |
8000 | #define TRANS_MSA_6_BPC (0<<5) | |
8001 | #define TRANS_MSA_8_BPC (1<<5) | |
8002 | #define TRANS_MSA_10_BPC (2<<5) | |
8003 | #define TRANS_MSA_12_BPC (3<<5) | |
8004 | #define TRANS_MSA_16_BPC (4<<5) | |
dae84799 | 8005 | |
90e8d31c | 8006 | /* LCPLL Control */ |
f0f59a00 | 8007 | #define LCPLL_CTL _MMIO(0x130040) |
90e8d31c ED |
8008 | #define LCPLL_PLL_DISABLE (1<<31) |
8009 | #define LCPLL_PLL_LOCK (1<<30) | |
79f689aa PZ |
8010 | #define LCPLL_CLK_FREQ_MASK (3<<26) |
8011 | #define LCPLL_CLK_FREQ_450 (0<<26) | |
e39bf98a PZ |
8012 | #define LCPLL_CLK_FREQ_54O_BDW (1<<26) |
8013 | #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) | |
8014 | #define LCPLL_CLK_FREQ_675_BDW (3<<26) | |
5e49cea6 | 8015 | #define LCPLL_CD_CLOCK_DISABLE (1<<25) |
b432e5cf | 8016 | #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24) |
90e8d31c | 8017 | #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) |
be256dc7 | 8018 | #define LCPLL_POWER_DOWN_ALLOW (1<<22) |
79f689aa | 8019 | #define LCPLL_CD_SOURCE_FCLK (1<<21) |
be256dc7 PZ |
8020 | #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) |
8021 | ||
326ac39b S |
8022 | /* |
8023 | * SKL Clocks | |
8024 | */ | |
8025 | ||
8026 | /* CDCLK_CTL */ | |
f0f59a00 | 8027 | #define CDCLK_CTL _MMIO(0x46000) |
326ac39b S |
8028 | #define CDCLK_FREQ_SEL_MASK (3<<26) |
8029 | #define CDCLK_FREQ_450_432 (0<<26) | |
8030 | #define CDCLK_FREQ_540 (1<<26) | |
8031 | #define CDCLK_FREQ_337_308 (2<<26) | |
8032 | #define CDCLK_FREQ_675_617 (3<<26) | |
f8437dd1 VK |
8033 | #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22) |
8034 | #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22) | |
8035 | #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22) | |
8036 | #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22) | |
8037 | #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22) | |
7fe62757 VS |
8038 | #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20) |
8039 | #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) | |
f8437dd1 | 8040 | #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16) |
7fe62757 | 8041 | #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) |
f8437dd1 | 8042 | |
326ac39b | 8043 | /* LCPLL_CTL */ |
f0f59a00 VS |
8044 | #define LCPLL1_CTL _MMIO(0x46010) |
8045 | #define LCPLL2_CTL _MMIO(0x46014) | |
326ac39b S |
8046 | #define LCPLL_PLL_ENABLE (1<<31) |
8047 | ||
8048 | /* DPLL control1 */ | |
f0f59a00 | 8049 | #define DPLL_CTRL1 _MMIO(0x6C058) |
326ac39b S |
8050 | #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5)) |
8051 | #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4)) | |
71cd8423 DL |
8052 | #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1)) |
8053 | #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1) | |
8054 | #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1)) | |
326ac39b | 8055 | #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6)) |
71cd8423 DL |
8056 | #define DPLL_CTRL1_LINK_RATE_2700 0 |
8057 | #define DPLL_CTRL1_LINK_RATE_1350 1 | |
8058 | #define DPLL_CTRL1_LINK_RATE_810 2 | |
8059 | #define DPLL_CTRL1_LINK_RATE_1620 3 | |
8060 | #define DPLL_CTRL1_LINK_RATE_1080 4 | |
8061 | #define DPLL_CTRL1_LINK_RATE_2160 5 | |
326ac39b S |
8062 | |
8063 | /* DPLL control2 */ | |
f0f59a00 | 8064 | #define DPLL_CTRL2 _MMIO(0x6C05C) |
68d97538 | 8065 | #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15)) |
326ac39b | 8066 | #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1)) |
540e732c | 8067 | #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1) |
68d97538 | 8068 | #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1)) |
326ac39b S |
8069 | #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3)) |
8070 | ||
8071 | /* DPLL Status */ | |
f0f59a00 | 8072 | #define DPLL_STATUS _MMIO(0x6C060) |
326ac39b S |
8073 | #define DPLL_LOCK(id) (1<<((id)*8)) |
8074 | ||
8075 | /* DPLL cfg */ | |
086f8e84 VS |
8076 | #define _DPLL1_CFGCR1 0x6C040 |
8077 | #define _DPLL2_CFGCR1 0x6C048 | |
8078 | #define _DPLL3_CFGCR1 0x6C050 | |
326ac39b S |
8079 | #define DPLL_CFGCR1_FREQ_ENABLE (1<<31) |
8080 | #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9) | |
68d97538 | 8081 | #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9) |
326ac39b S |
8082 | #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) |
8083 | ||
086f8e84 VS |
8084 | #define _DPLL1_CFGCR2 0x6C044 |
8085 | #define _DPLL2_CFGCR2 0x6C04C | |
8086 | #define _DPLL3_CFGCR2 0x6C054 | |
326ac39b | 8087 | #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8) |
68d97538 VS |
8088 | #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8) |
8089 | #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7) | |
326ac39b | 8090 | #define DPLL_CFGCR2_KDIV_MASK (3<<5) |
68d97538 | 8091 | #define DPLL_CFGCR2_KDIV(x) ((x)<<5) |
326ac39b S |
8092 | #define DPLL_CFGCR2_KDIV_5 (0<<5) |
8093 | #define DPLL_CFGCR2_KDIV_2 (1<<5) | |
8094 | #define DPLL_CFGCR2_KDIV_3 (2<<5) | |
8095 | #define DPLL_CFGCR2_KDIV_1 (3<<5) | |
8096 | #define DPLL_CFGCR2_PDIV_MASK (7<<2) | |
68d97538 | 8097 | #define DPLL_CFGCR2_PDIV(x) ((x)<<2) |
326ac39b S |
8098 | #define DPLL_CFGCR2_PDIV_1 (0<<2) |
8099 | #define DPLL_CFGCR2_PDIV_2 (1<<2) | |
8100 | #define DPLL_CFGCR2_PDIV_3 (2<<2) | |
8101 | #define DPLL_CFGCR2_PDIV_7 (4<<2) | |
8102 | #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) | |
8103 | ||
da3b891b | 8104 | #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) |
f0f59a00 | 8105 | #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) |
540e732c | 8106 | |
f8437dd1 | 8107 | /* BXT display engine PLL */ |
f0f59a00 | 8108 | #define BXT_DE_PLL_CTL _MMIO(0x6d000) |
f8437dd1 VK |
8109 | #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ |
8110 | #define BXT_DE_PLL_RATIO_MASK 0xff | |
8111 | ||
f0f59a00 | 8112 | #define BXT_DE_PLL_ENABLE _MMIO(0x46070) |
f8437dd1 VK |
8113 | #define BXT_DE_PLL_PLL_ENABLE (1 << 31) |
8114 | #define BXT_DE_PLL_LOCK (1 << 30) | |
8115 | ||
664326f8 | 8116 | /* GEN9 DC */ |
f0f59a00 | 8117 | #define DC_STATE_EN _MMIO(0x45504) |
13ae3a0d | 8118 | #define DC_STATE_DISABLE 0 |
664326f8 SK |
8119 | #define DC_STATE_EN_UPTO_DC5 (1<<0) |
8120 | #define DC_STATE_EN_DC9 (1<<3) | |
6b457d31 SK |
8121 | #define DC_STATE_EN_UPTO_DC6 (2<<0) |
8122 | #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 | |
8123 | ||
f0f59a00 | 8124 | #define DC_STATE_DEBUG _MMIO(0x45520) |
5b076889 | 8125 | #define DC_STATE_DEBUG_MASK_CORES (1<<0) |
6b457d31 SK |
8126 | #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1) |
8127 | ||
9ccd5aeb PZ |
8128 | /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, |
8129 | * since on HSW we can't write to it using I915_WRITE. */ | |
f0f59a00 VS |
8130 | #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) |
8131 | #define D_COMP_BDW _MMIO(0x138144) | |
be256dc7 PZ |
8132 | #define D_COMP_RCOMP_IN_PROGRESS (1<<9) |
8133 | #define D_COMP_COMP_FORCE (1<<8) | |
8134 | #define D_COMP_COMP_DISABLE (1<<0) | |
90e8d31c | 8135 | |
69e94b7e | 8136 | /* Pipe WM_LINETIME - watermark line time */ |
086f8e84 VS |
8137 | #define _PIPE_WM_LINETIME_A 0x45270 |
8138 | #define _PIPE_WM_LINETIME_B 0x45274 | |
f0f59a00 | 8139 | #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) |
5e49cea6 PZ |
8140 | #define PIPE_WM_LINETIME_MASK (0x1ff) |
8141 | #define PIPE_WM_LINETIME_TIME(x) ((x)) | |
69e94b7e | 8142 | #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) |
5e49cea6 | 8143 | #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) |
96d6e350 ED |
8144 | |
8145 | /* SFUSE_STRAP */ | |
f0f59a00 | 8146 | #define SFUSE_STRAP _MMIO(0xc2014) |
658ac4c6 | 8147 | #define SFUSE_STRAP_FUSE_LOCK (1<<13) |
9d81a997 | 8148 | #define SFUSE_STRAP_RAW_FREQUENCY (1<<8) |
658ac4c6 | 8149 | #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) |
65e472e4 | 8150 | #define SFUSE_STRAP_CRT_DISABLED (1<<6) |
96d6e350 ED |
8151 | #define SFUSE_STRAP_DDIB_DETECTED (1<<2) |
8152 | #define SFUSE_STRAP_DDIC_DETECTED (1<<1) | |
8153 | #define SFUSE_STRAP_DDID_DETECTED (1<<0) | |
8154 | ||
f0f59a00 | 8155 | #define WM_MISC _MMIO(0x45260) |
801bcfff PZ |
8156 | #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) |
8157 | ||
f0f59a00 | 8158 | #define WM_DBG _MMIO(0x45280) |
1544d9d5 ED |
8159 | #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) |
8160 | #define WM_DBG_DISALLOW_MAXFIFO (1<<1) | |
8161 | #define WM_DBG_DISALLOW_SPRITE (1<<2) | |
8162 | ||
86d3efce VS |
8163 | /* pipe CSC */ |
8164 | #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 | |
8165 | #define _PIPE_A_CSC_COEFF_BY 0x49014 | |
8166 | #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 | |
8167 | #define _PIPE_A_CSC_COEFF_BU 0x4901c | |
8168 | #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 | |
8169 | #define _PIPE_A_CSC_COEFF_BV 0x49024 | |
8170 | #define _PIPE_A_CSC_MODE 0x49028 | |
29a397ba VS |
8171 | #define CSC_BLACK_SCREEN_OFFSET (1 << 2) |
8172 | #define CSC_POSITION_BEFORE_GAMMA (1 << 1) | |
8173 | #define CSC_MODE_YUV_TO_RGB (1 << 0) | |
86d3efce VS |
8174 | #define _PIPE_A_CSC_PREOFF_HI 0x49030 |
8175 | #define _PIPE_A_CSC_PREOFF_ME 0x49034 | |
8176 | #define _PIPE_A_CSC_PREOFF_LO 0x49038 | |
8177 | #define _PIPE_A_CSC_POSTOFF_HI 0x49040 | |
8178 | #define _PIPE_A_CSC_POSTOFF_ME 0x49044 | |
8179 | #define _PIPE_A_CSC_POSTOFF_LO 0x49048 | |
8180 | ||
8181 | #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 | |
8182 | #define _PIPE_B_CSC_COEFF_BY 0x49114 | |
8183 | #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 | |
8184 | #define _PIPE_B_CSC_COEFF_BU 0x4911c | |
8185 | #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 | |
8186 | #define _PIPE_B_CSC_COEFF_BV 0x49124 | |
8187 | #define _PIPE_B_CSC_MODE 0x49128 | |
8188 | #define _PIPE_B_CSC_PREOFF_HI 0x49130 | |
8189 | #define _PIPE_B_CSC_PREOFF_ME 0x49134 | |
8190 | #define _PIPE_B_CSC_PREOFF_LO 0x49138 | |
8191 | #define _PIPE_B_CSC_POSTOFF_HI 0x49140 | |
8192 | #define _PIPE_B_CSC_POSTOFF_ME 0x49144 | |
8193 | #define _PIPE_B_CSC_POSTOFF_LO 0x49148 | |
8194 | ||
f0f59a00 VS |
8195 | #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) |
8196 | #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) | |
8197 | #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) | |
8198 | #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) | |
8199 | #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) | |
8200 | #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) | |
8201 | #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) | |
8202 | #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) | |
8203 | #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) | |
8204 | #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) | |
8205 | #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) | |
8206 | #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) | |
8207 | #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) | |
86d3efce | 8208 | |
82cf435b LL |
8209 | /* pipe degamma/gamma LUTs on IVB+ */ |
8210 | #define _PAL_PREC_INDEX_A 0x4A400 | |
8211 | #define _PAL_PREC_INDEX_B 0x4AC00 | |
8212 | #define _PAL_PREC_INDEX_C 0x4B400 | |
8213 | #define PAL_PREC_10_12_BIT (0 << 31) | |
8214 | #define PAL_PREC_SPLIT_MODE (1 << 31) | |
8215 | #define PAL_PREC_AUTO_INCREMENT (1 << 15) | |
2fcb2066 | 8216 | #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) |
82cf435b LL |
8217 | #define _PAL_PREC_DATA_A 0x4A404 |
8218 | #define _PAL_PREC_DATA_B 0x4AC04 | |
8219 | #define _PAL_PREC_DATA_C 0x4B404 | |
8220 | #define _PAL_PREC_GC_MAX_A 0x4A410 | |
8221 | #define _PAL_PREC_GC_MAX_B 0x4AC10 | |
8222 | #define _PAL_PREC_GC_MAX_C 0x4B410 | |
8223 | #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 | |
8224 | #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 | |
8225 | #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 | |
9751bafc ACO |
8226 | #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 |
8227 | #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 | |
8228 | #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 | |
82cf435b LL |
8229 | |
8230 | #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) | |
8231 | #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) | |
8232 | #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) | |
8233 | #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) | |
8234 | ||
9751bafc ACO |
8235 | #define _PRE_CSC_GAMC_INDEX_A 0x4A484 |
8236 | #define _PRE_CSC_GAMC_INDEX_B 0x4AC84 | |
8237 | #define _PRE_CSC_GAMC_INDEX_C 0x4B484 | |
8238 | #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) | |
8239 | #define _PRE_CSC_GAMC_DATA_A 0x4A488 | |
8240 | #define _PRE_CSC_GAMC_DATA_B 0x4AC88 | |
8241 | #define _PRE_CSC_GAMC_DATA_C 0x4B488 | |
8242 | ||
8243 | #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) | |
8244 | #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) | |
8245 | ||
29dc3739 LL |
8246 | /* pipe CSC & degamma/gamma LUTs on CHV */ |
8247 | #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) | |
8248 | #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) | |
8249 | #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) | |
8250 | #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) | |
8251 | #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) | |
8252 | #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) | |
8253 | #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) | |
8254 | #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) | |
8255 | #define CGM_PIPE_MODE_GAMMA (1 << 2) | |
8256 | #define CGM_PIPE_MODE_CSC (1 << 1) | |
8257 | #define CGM_PIPE_MODE_DEGAMMA (1 << 0) | |
8258 | ||
8259 | #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) | |
8260 | #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) | |
8261 | #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) | |
8262 | #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) | |
8263 | #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) | |
8264 | #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) | |
8265 | #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) | |
8266 | #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) | |
8267 | ||
8268 | #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) | |
8269 | #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) | |
8270 | #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) | |
8271 | #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) | |
8272 | #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) | |
8273 | #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) | |
8274 | #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) | |
8275 | #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) | |
8276 | ||
e7d7cad0 JN |
8277 | /* MIPI DSI registers */ |
8278 | ||
0ad4dc88 | 8279 | #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ |
f0f59a00 | 8280 | #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) |
3230bf14 | 8281 | |
bcc65700 D |
8282 | #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) |
8283 | #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF | |
8284 | #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) | |
8285 | #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF | |
8286 | ||
11b8e4f5 SS |
8287 | /* BXT MIPI clock controls */ |
8288 | #define BXT_MAX_VAR_OUTPUT_KHZ 39500 | |
8289 | ||
f0f59a00 | 8290 | #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) |
11b8e4f5 SS |
8291 | #define BXT_MIPI1_DIV_SHIFT 26 |
8292 | #define BXT_MIPI2_DIV_SHIFT 10 | |
8293 | #define BXT_MIPI_DIV_SHIFT(port) \ | |
8294 | _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ | |
8295 | BXT_MIPI2_DIV_SHIFT) | |
782d25ca | 8296 | |
11b8e4f5 | 8297 | /* TX control divider to select actual TX clock output from (8x/var) */ |
782d25ca D |
8298 | #define BXT_MIPI1_TX_ESCLK_SHIFT 26 |
8299 | #define BXT_MIPI2_TX_ESCLK_SHIFT 10 | |
11b8e4f5 SS |
8300 | #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ |
8301 | _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ | |
8302 | BXT_MIPI2_TX_ESCLK_SHIFT) | |
782d25ca D |
8303 | #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) |
8304 | #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) | |
11b8e4f5 SS |
8305 | #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ |
8306 | _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ | |
782d25ca D |
8307 | BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) |
8308 | #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ | |
8309 | ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) | |
8310 | /* RX upper control divider to select actual RX clock output from 8x */ | |
8311 | #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 | |
8312 | #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 | |
8313 | #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ | |
8314 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ | |
8315 | BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) | |
8316 | #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) | |
8317 | #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) | |
8318 | #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ | |
8319 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ | |
8320 | BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) | |
8321 | #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ | |
8322 | ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) | |
8323 | /* 8/3X divider to select the actual 8/3X clock output from 8x */ | |
8324 | #define BXT_MIPI1_8X_BY3_SHIFT 19 | |
8325 | #define BXT_MIPI2_8X_BY3_SHIFT 3 | |
8326 | #define BXT_MIPI_8X_BY3_SHIFT(port) \ | |
8327 | _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ | |
8328 | BXT_MIPI2_8X_BY3_SHIFT) | |
8329 | #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) | |
8330 | #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) | |
8331 | #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ | |
8332 | _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ | |
8333 | BXT_MIPI2_8X_BY3_DIVIDER_MASK) | |
8334 | #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ | |
8335 | ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) | |
8336 | /* RX lower control divider to select actual RX clock output from 8x */ | |
8337 | #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 | |
8338 | #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 | |
8339 | #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ | |
8340 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ | |
8341 | BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) | |
8342 | #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) | |
8343 | #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) | |
8344 | #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ | |
8345 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ | |
8346 | BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) | |
8347 | #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ | |
8348 | ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) | |
8349 | ||
8350 | #define RX_DIVIDER_BIT_1_2 0x3 | |
8351 | #define RX_DIVIDER_BIT_3_4 0xC | |
11b8e4f5 | 8352 | |
d2e08c0f SS |
8353 | /* BXT MIPI mode configure */ |
8354 | #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 | |
8355 | #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 | |
f0f59a00 | 8356 | #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ |
d2e08c0f SS |
8357 | _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) |
8358 | ||
8359 | #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC | |
8360 | #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC | |
f0f59a00 | 8361 | #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ |
d2e08c0f SS |
8362 | _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) |
8363 | ||
8364 | #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 | |
8365 | #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 | |
f0f59a00 | 8366 | #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ |
d2e08c0f SS |
8367 | _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) |
8368 | ||
f0f59a00 | 8369 | #define BXT_DSI_PLL_CTL _MMIO(0x161000) |
cfe01a5e SS |
8370 | #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 |
8371 | #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) | |
8372 | #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) | |
f340c2ff | 8373 | #define BXT_DSIC_16X_BY1 (0 << 10) |
cfe01a5e SS |
8374 | #define BXT_DSIC_16X_BY2 (1 << 10) |
8375 | #define BXT_DSIC_16X_BY3 (2 << 10) | |
8376 | #define BXT_DSIC_16X_BY4 (3 << 10) | |
db18b6a6 | 8377 | #define BXT_DSIC_16X_MASK (3 << 10) |
f340c2ff | 8378 | #define BXT_DSIA_16X_BY1 (0 << 8) |
cfe01a5e SS |
8379 | #define BXT_DSIA_16X_BY2 (1 << 8) |
8380 | #define BXT_DSIA_16X_BY3 (2 << 8) | |
8381 | #define BXT_DSIA_16X_BY4 (3 << 8) | |
db18b6a6 | 8382 | #define BXT_DSIA_16X_MASK (3 << 8) |
cfe01a5e SS |
8383 | #define BXT_DSI_FREQ_SEL_SHIFT 8 |
8384 | #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) | |
8385 | ||
8386 | #define BXT_DSI_PLL_RATIO_MAX 0x7D | |
8387 | #define BXT_DSI_PLL_RATIO_MIN 0x22 | |
f340c2ff D |
8388 | #define GLK_DSI_PLL_RATIO_MAX 0x6F |
8389 | #define GLK_DSI_PLL_RATIO_MIN 0x22 | |
cfe01a5e | 8390 | #define BXT_DSI_PLL_RATIO_MASK 0xFF |
61ad9928 | 8391 | #define BXT_REF_CLOCK_KHZ 19200 |
cfe01a5e | 8392 | |
f0f59a00 | 8393 | #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) |
cfe01a5e SS |
8394 | #define BXT_DSI_PLL_DO_ENABLE (1 << 31) |
8395 | #define BXT_DSI_PLL_LOCKED (1 << 30) | |
8396 | ||
3230bf14 | 8397 | #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) |
e7d7cad0 | 8398 | #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) |
f0f59a00 | 8399 | #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) |
37ab0810 SS |
8400 | |
8401 | /* BXT port control */ | |
8402 | #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 | |
8403 | #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 | |
f0f59a00 | 8404 | #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) |
37ab0810 | 8405 | |
1881a423 US |
8406 | #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) |
8407 | #define STAP_SELECT (1 << 0) | |
8408 | ||
8409 | #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) | |
8410 | #define HS_IO_CTRL_SELECT (1 << 0) | |
8411 | ||
e7d7cad0 | 8412 | #define DPI_ENABLE (1 << 31) /* A + C */ |
3230bf14 JN |
8413 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 |
8414 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) | |
369602d3 | 8415 | #define DUAL_LINK_MODE_SHIFT 26 |
3230bf14 JN |
8416 | #define DUAL_LINK_MODE_MASK (1 << 26) |
8417 | #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) | |
8418 | #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) | |
e7d7cad0 | 8419 | #define DITHERING_ENABLE (1 << 25) /* A + C */ |
3230bf14 JN |
8420 | #define FLOPPED_HSTX (1 << 23) |
8421 | #define DE_INVERT (1 << 19) /* XXX */ | |
8422 | #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 | |
8423 | #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) | |
8424 | #define AFE_LATCHOUT (1 << 17) | |
8425 | #define LP_OUTPUT_HOLD (1 << 16) | |
e7d7cad0 JN |
8426 | #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 |
8427 | #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) | |
8428 | #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 | |
8429 | #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) | |
3230bf14 JN |
8430 | #define CSB_SHIFT 9 |
8431 | #define CSB_MASK (3 << 9) | |
8432 | #define CSB_20MHZ (0 << 9) | |
8433 | #define CSB_10MHZ (1 << 9) | |
8434 | #define CSB_40MHZ (2 << 9) | |
8435 | #define BANDGAP_MASK (1 << 8) | |
8436 | #define BANDGAP_PNW_CIRCUIT (0 << 8) | |
8437 | #define BANDGAP_LNC_CIRCUIT (1 << 8) | |
e7d7cad0 JN |
8438 | #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 |
8439 | #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) | |
8440 | #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ | |
8441 | #define TEARING_EFFECT_SHIFT 2 /* A + C */ | |
3230bf14 JN |
8442 | #define TEARING_EFFECT_MASK (3 << 2) |
8443 | #define TEARING_EFFECT_OFF (0 << 2) | |
8444 | #define TEARING_EFFECT_DSI (1 << 2) | |
8445 | #define TEARING_EFFECT_GPIO (2 << 2) | |
8446 | #define LANE_CONFIGURATION_SHIFT 0 | |
8447 | #define LANE_CONFIGURATION_MASK (3 << 0) | |
8448 | #define LANE_CONFIGURATION_4LANE (0 << 0) | |
8449 | #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) | |
8450 | #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) | |
8451 | ||
8452 | #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) | |
e7d7cad0 | 8453 | #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) |
f0f59a00 | 8454 | #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) |
3230bf14 JN |
8455 | #define TEARING_EFFECT_DELAY_SHIFT 0 |
8456 | #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) | |
8457 | ||
8458 | /* XXX: all bits reserved */ | |
4ad83e94 | 8459 | #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) |
3230bf14 JN |
8460 | |
8461 | /* MIPI DSI Controller and D-PHY registers */ | |
8462 | ||
4ad83e94 | 8463 | #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) |
e7d7cad0 | 8464 | #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) |
f0f59a00 | 8465 | #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) |
3230bf14 JN |
8466 | #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ |
8467 | #define ULPS_STATE_MASK (3 << 1) | |
8468 | #define ULPS_STATE_ENTER (2 << 1) | |
8469 | #define ULPS_STATE_EXIT (1 << 1) | |
8470 | #define ULPS_STATE_NORMAL_OPERATION (0 << 1) | |
8471 | #define DEVICE_READY (1 << 0) | |
8472 | ||
4ad83e94 | 8473 | #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) |
e7d7cad0 | 8474 | #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) |
f0f59a00 | 8475 | #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) |
4ad83e94 | 8476 | #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) |
e7d7cad0 | 8477 | #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) |
f0f59a00 | 8478 | #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) |
3230bf14 JN |
8479 | #define TEARING_EFFECT (1 << 31) |
8480 | #define SPL_PKT_SENT_INTERRUPT (1 << 30) | |
8481 | #define GEN_READ_DATA_AVAIL (1 << 29) | |
8482 | #define LP_GENERIC_WR_FIFO_FULL (1 << 28) | |
8483 | #define HS_GENERIC_WR_FIFO_FULL (1 << 27) | |
8484 | #define RX_PROT_VIOLATION (1 << 26) | |
8485 | #define RX_INVALID_TX_LENGTH (1 << 25) | |
8486 | #define ACK_WITH_NO_ERROR (1 << 24) | |
8487 | #define TURN_AROUND_ACK_TIMEOUT (1 << 23) | |
8488 | #define LP_RX_TIMEOUT (1 << 22) | |
8489 | #define HS_TX_TIMEOUT (1 << 21) | |
8490 | #define DPI_FIFO_UNDERRUN (1 << 20) | |
8491 | #define LOW_CONTENTION (1 << 19) | |
8492 | #define HIGH_CONTENTION (1 << 18) | |
8493 | #define TXDSI_VC_ID_INVALID (1 << 17) | |
8494 | #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) | |
8495 | #define TXCHECKSUM_ERROR (1 << 15) | |
8496 | #define TXECC_MULTIBIT_ERROR (1 << 14) | |
8497 | #define TXECC_SINGLE_BIT_ERROR (1 << 13) | |
8498 | #define TXFALSE_CONTROL_ERROR (1 << 12) | |
8499 | #define RXDSI_VC_ID_INVALID (1 << 11) | |
8500 | #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) | |
8501 | #define RXCHECKSUM_ERROR (1 << 9) | |
8502 | #define RXECC_MULTIBIT_ERROR (1 << 8) | |
8503 | #define RXECC_SINGLE_BIT_ERROR (1 << 7) | |
8504 | #define RXFALSE_CONTROL_ERROR (1 << 6) | |
8505 | #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) | |
8506 | #define RX_LP_TX_SYNC_ERROR (1 << 4) | |
8507 | #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) | |
8508 | #define RXEOT_SYNC_ERROR (1 << 2) | |
8509 | #define RXSOT_SYNC_ERROR (1 << 1) | |
8510 | #define RXSOT_ERROR (1 << 0) | |
8511 | ||
4ad83e94 | 8512 | #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) |
e7d7cad0 | 8513 | #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) |
f0f59a00 | 8514 | #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) |
3230bf14 JN |
8515 | #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) |
8516 | #define CMD_MODE_NOT_SUPPORTED (0 << 13) | |
8517 | #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) | |
8518 | #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) | |
8519 | #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) | |
8520 | #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) | |
8521 | #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) | |
8522 | #define VID_MODE_FORMAT_MASK (0xf << 7) | |
8523 | #define VID_MODE_NOT_SUPPORTED (0 << 7) | |
8524 | #define VID_MODE_FORMAT_RGB565 (1 << 7) | |
42c151e6 JN |
8525 | #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) |
8526 | #define VID_MODE_FORMAT_RGB666 (3 << 7) | |
3230bf14 JN |
8527 | #define VID_MODE_FORMAT_RGB888 (4 << 7) |
8528 | #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 | |
8529 | #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) | |
8530 | #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 | |
8531 | #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) | |
8532 | #define DATA_LANES_PRG_REG_SHIFT 0 | |
8533 | #define DATA_LANES_PRG_REG_MASK (7 << 0) | |
8534 | ||
4ad83e94 | 8535 | #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) |
e7d7cad0 | 8536 | #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) |
f0f59a00 | 8537 | #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) |
3230bf14 JN |
8538 | #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff |
8539 | ||
4ad83e94 | 8540 | #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) |
e7d7cad0 | 8541 | #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) |
f0f59a00 | 8542 | #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) |
3230bf14 JN |
8543 | #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff |
8544 | ||
4ad83e94 | 8545 | #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) |
e7d7cad0 | 8546 | #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) |
f0f59a00 | 8547 | #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) |
3230bf14 JN |
8548 | #define TURN_AROUND_TIMEOUT_MASK 0x3f |
8549 | ||
4ad83e94 | 8550 | #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) |
e7d7cad0 | 8551 | #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) |
f0f59a00 | 8552 | #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) |
3230bf14 JN |
8553 | #define DEVICE_RESET_TIMER_MASK 0xffff |
8554 | ||
4ad83e94 | 8555 | #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) |
e7d7cad0 | 8556 | #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) |
f0f59a00 | 8557 | #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) |
3230bf14 JN |
8558 | #define VERTICAL_ADDRESS_SHIFT 16 |
8559 | #define VERTICAL_ADDRESS_MASK (0xffff << 16) | |
8560 | #define HORIZONTAL_ADDRESS_SHIFT 0 | |
8561 | #define HORIZONTAL_ADDRESS_MASK 0xffff | |
8562 | ||
4ad83e94 | 8563 | #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) |
e7d7cad0 | 8564 | #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) |
f0f59a00 | 8565 | #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) |
3230bf14 JN |
8566 | #define DBI_FIFO_EMPTY_HALF (0 << 0) |
8567 | #define DBI_FIFO_EMPTY_QUARTER (1 << 0) | |
8568 | #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) | |
8569 | ||
8570 | /* regs below are bits 15:0 */ | |
4ad83e94 | 8571 | #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) |
e7d7cad0 | 8572 | #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) |
f0f59a00 | 8573 | #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) |
3230bf14 | 8574 | |
4ad83e94 | 8575 | #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) |
e7d7cad0 | 8576 | #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) |
f0f59a00 | 8577 | #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) |
3230bf14 | 8578 | |
4ad83e94 | 8579 | #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) |
e7d7cad0 | 8580 | #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) |
f0f59a00 | 8581 | #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) |
3230bf14 | 8582 | |
4ad83e94 | 8583 | #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) |
e7d7cad0 | 8584 | #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) |
f0f59a00 | 8585 | #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) |
3230bf14 | 8586 | |
4ad83e94 | 8587 | #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) |
e7d7cad0 | 8588 | #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) |
f0f59a00 | 8589 | #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) |
3230bf14 | 8590 | |
4ad83e94 | 8591 | #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) |
e7d7cad0 | 8592 | #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) |
f0f59a00 | 8593 | #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) |
3230bf14 | 8594 | |
4ad83e94 | 8595 | #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) |
e7d7cad0 | 8596 | #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) |
f0f59a00 | 8597 | #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) |
3230bf14 | 8598 | |
4ad83e94 | 8599 | #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) |
e7d7cad0 | 8600 | #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) |
f0f59a00 | 8601 | #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) |
4ad83e94 | 8602 | |
3230bf14 JN |
8603 | /* regs above are bits 15:0 */ |
8604 | ||
4ad83e94 | 8605 | #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) |
e7d7cad0 | 8606 | #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) |
f0f59a00 | 8607 | #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) |
3230bf14 JN |
8608 | #define DPI_LP_MODE (1 << 6) |
8609 | #define BACKLIGHT_OFF (1 << 5) | |
8610 | #define BACKLIGHT_ON (1 << 4) | |
8611 | #define COLOR_MODE_OFF (1 << 3) | |
8612 | #define COLOR_MODE_ON (1 << 2) | |
8613 | #define TURN_ON (1 << 1) | |
8614 | #define SHUTDOWN (1 << 0) | |
8615 | ||
4ad83e94 | 8616 | #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) |
e7d7cad0 | 8617 | #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) |
f0f59a00 | 8618 | #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) |
3230bf14 JN |
8619 | #define COMMAND_BYTE_SHIFT 0 |
8620 | #define COMMAND_BYTE_MASK (0x3f << 0) | |
8621 | ||
4ad83e94 | 8622 | #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) |
e7d7cad0 | 8623 | #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) |
f0f59a00 | 8624 | #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) |
3230bf14 JN |
8625 | #define MASTER_INIT_TIMER_SHIFT 0 |
8626 | #define MASTER_INIT_TIMER_MASK (0xffff << 0) | |
8627 | ||
4ad83e94 | 8628 | #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) |
e7d7cad0 | 8629 | #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) |
f0f59a00 | 8630 | #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ |
e7d7cad0 | 8631 | _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) |
3230bf14 JN |
8632 | #define MAX_RETURN_PKT_SIZE_SHIFT 0 |
8633 | #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) | |
8634 | ||
4ad83e94 | 8635 | #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) |
e7d7cad0 | 8636 | #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) |
f0f59a00 | 8637 | #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) |
3230bf14 JN |
8638 | #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) |
8639 | #define DISABLE_VIDEO_BTA (1 << 3) | |
8640 | #define IP_TG_CONFIG (1 << 2) | |
8641 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) | |
8642 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) | |
8643 | #define VIDEO_MODE_BURST (3 << 0) | |
8644 | ||
4ad83e94 | 8645 | #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) |
e7d7cad0 | 8646 | #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) |
f0f59a00 | 8647 | #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) |
f90e8c36 JN |
8648 | #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) |
8649 | #define BXT_DPHY_DEFEATURE_EN (1 << 8) | |
3230bf14 JN |
8650 | #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) |
8651 | #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) | |
8652 | #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) | |
8653 | #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) | |
8654 | #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) | |
8655 | #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) | |
8656 | #define CLOCKSTOP (1 << 1) | |
8657 | #define EOT_DISABLE (1 << 0) | |
8658 | ||
4ad83e94 | 8659 | #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) |
e7d7cad0 | 8660 | #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) |
f0f59a00 | 8661 | #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) |
3230bf14 JN |
8662 | #define LP_BYTECLK_SHIFT 0 |
8663 | #define LP_BYTECLK_MASK (0xffff << 0) | |
8664 | ||
b426f985 D |
8665 | #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) |
8666 | #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) | |
8667 | #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) | |
8668 | ||
8669 | #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) | |
8670 | #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) | |
8671 | #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) | |
8672 | ||
3230bf14 | 8673 | /* bits 31:0 */ |
4ad83e94 | 8674 | #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) |
e7d7cad0 | 8675 | #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) |
f0f59a00 | 8676 | #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) |
3230bf14 JN |
8677 | |
8678 | /* bits 31:0 */ | |
4ad83e94 | 8679 | #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) |
e7d7cad0 | 8680 | #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) |
f0f59a00 | 8681 | #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) |
3230bf14 | 8682 | |
4ad83e94 | 8683 | #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) |
e7d7cad0 | 8684 | #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) |
f0f59a00 | 8685 | #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) |
4ad83e94 | 8686 | #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) |
e7d7cad0 | 8687 | #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) |
f0f59a00 | 8688 | #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) |
3230bf14 JN |
8689 | #define LONG_PACKET_WORD_COUNT_SHIFT 8 |
8690 | #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) | |
8691 | #define SHORT_PACKET_PARAM_SHIFT 8 | |
8692 | #define SHORT_PACKET_PARAM_MASK (0xffff << 8) | |
8693 | #define VIRTUAL_CHANNEL_SHIFT 6 | |
8694 | #define VIRTUAL_CHANNEL_MASK (3 << 6) | |
8695 | #define DATA_TYPE_SHIFT 0 | |
395b2913 | 8696 | #define DATA_TYPE_MASK (0x3f << 0) |
3230bf14 JN |
8697 | /* data type values, see include/video/mipi_display.h */ |
8698 | ||
4ad83e94 | 8699 | #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) |
e7d7cad0 | 8700 | #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) |
f0f59a00 | 8701 | #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) |
3230bf14 JN |
8702 | #define DPI_FIFO_EMPTY (1 << 28) |
8703 | #define DBI_FIFO_EMPTY (1 << 27) | |
8704 | #define LP_CTRL_FIFO_EMPTY (1 << 26) | |
8705 | #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) | |
8706 | #define LP_CTRL_FIFO_FULL (1 << 24) | |
8707 | #define HS_CTRL_FIFO_EMPTY (1 << 18) | |
8708 | #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) | |
8709 | #define HS_CTRL_FIFO_FULL (1 << 16) | |
8710 | #define LP_DATA_FIFO_EMPTY (1 << 10) | |
8711 | #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) | |
8712 | #define LP_DATA_FIFO_FULL (1 << 8) | |
8713 | #define HS_DATA_FIFO_EMPTY (1 << 2) | |
8714 | #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) | |
8715 | #define HS_DATA_FIFO_FULL (1 << 0) | |
8716 | ||
4ad83e94 | 8717 | #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) |
e7d7cad0 | 8718 | #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) |
f0f59a00 | 8719 | #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) |
3230bf14 JN |
8720 | #define DBI_HS_LP_MODE_MASK (1 << 0) |
8721 | #define DBI_LP_MODE (1 << 0) | |
8722 | #define DBI_HS_MODE (0 << 0) | |
8723 | ||
4ad83e94 | 8724 | #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) |
e7d7cad0 | 8725 | #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) |
f0f59a00 | 8726 | #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) |
3230bf14 JN |
8727 | #define EXIT_ZERO_COUNT_SHIFT 24 |
8728 | #define EXIT_ZERO_COUNT_MASK (0x3f << 24) | |
8729 | #define TRAIL_COUNT_SHIFT 16 | |
8730 | #define TRAIL_COUNT_MASK (0x1f << 16) | |
8731 | #define CLK_ZERO_COUNT_SHIFT 8 | |
8732 | #define CLK_ZERO_COUNT_MASK (0xff << 8) | |
8733 | #define PREPARE_COUNT_SHIFT 0 | |
8734 | #define PREPARE_COUNT_MASK (0x3f << 0) | |
8735 | ||
8736 | /* bits 31:0 */ | |
4ad83e94 | 8737 | #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) |
e7d7cad0 | 8738 | #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) |
f0f59a00 VS |
8739 | #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) |
8740 | ||
8741 | #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) | |
8742 | #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) | |
8743 | #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) | |
3230bf14 JN |
8744 | #define LP_HS_SSW_CNT_SHIFT 16 |
8745 | #define LP_HS_SSW_CNT_MASK (0xffff << 16) | |
8746 | #define HS_LP_PWR_SW_CNT_SHIFT 0 | |
8747 | #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) | |
8748 | ||
4ad83e94 | 8749 | #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) |
e7d7cad0 | 8750 | #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) |
f0f59a00 | 8751 | #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) |
3230bf14 JN |
8752 | #define STOP_STATE_STALL_COUNTER_SHIFT 0 |
8753 | #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) | |
8754 | ||
4ad83e94 | 8755 | #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) |
e7d7cad0 | 8756 | #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) |
f0f59a00 | 8757 | #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) |
4ad83e94 | 8758 | #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) |
e7d7cad0 | 8759 | #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) |
f0f59a00 | 8760 | #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) |
3230bf14 JN |
8761 | #define RX_CONTENTION_DETECTED (1 << 0) |
8762 | ||
8763 | /* XXX: only pipe A ?!? */ | |
4ad83e94 | 8764 | #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) |
3230bf14 JN |
8765 | #define DBI_TYPEC_ENABLE (1 << 31) |
8766 | #define DBI_TYPEC_WIP (1 << 30) | |
8767 | #define DBI_TYPEC_OPTION_SHIFT 28 | |
8768 | #define DBI_TYPEC_OPTION_MASK (3 << 28) | |
8769 | #define DBI_TYPEC_FREQ_SHIFT 24 | |
8770 | #define DBI_TYPEC_FREQ_MASK (0xf << 24) | |
8771 | #define DBI_TYPEC_OVERRIDE (1 << 8) | |
8772 | #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 | |
8773 | #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) | |
8774 | ||
8775 | ||
8776 | /* MIPI adapter registers */ | |
8777 | ||
4ad83e94 | 8778 | #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) |
e7d7cad0 | 8779 | #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) |
f0f59a00 | 8780 | #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) |
3230bf14 JN |
8781 | #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ |
8782 | #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) | |
8783 | #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) | |
8784 | #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) | |
8785 | #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) | |
8786 | #define READ_REQUEST_PRIORITY_SHIFT 3 | |
8787 | #define READ_REQUEST_PRIORITY_MASK (3 << 3) | |
8788 | #define READ_REQUEST_PRIORITY_LOW (0 << 3) | |
8789 | #define READ_REQUEST_PRIORITY_HIGH (3 << 3) | |
8790 | #define RGB_FLIP_TO_BGR (1 << 2) | |
8791 | ||
6b93e9c8 | 8792 | #define BXT_PIPE_SELECT_SHIFT 7 |
d2e08c0f | 8793 | #define BXT_PIPE_SELECT_MASK (7 << 7) |
56c48978 | 8794 | #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) |
093d680a D |
8795 | #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ |
8796 | #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ | |
8797 | #define GLK_MIPIIO_RESET_RELEASED (1 << 28) | |
8798 | #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ | |
8799 | #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ | |
8800 | #define GLK_LP_WAKE (1 << 22) | |
8801 | #define GLK_LP11_LOW_PWR_MODE (1 << 21) | |
8802 | #define GLK_LP00_LOW_PWR_MODE (1 << 20) | |
8803 | #define GLK_FIREWALL_ENABLE (1 << 16) | |
8804 | #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) | |
8805 | #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 | |
8806 | #define BXT_DSC_ENABLE (1 << 3) | |
8807 | #define BXT_RGB_FLIP (1 << 2) | |
8808 | #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ | |
8809 | #define GLK_MIPIIO_ENABLE (1 << 0) | |
d2e08c0f | 8810 | |
4ad83e94 | 8811 | #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) |
e7d7cad0 | 8812 | #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) |
f0f59a00 | 8813 | #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) |
3230bf14 JN |
8814 | #define DATA_MEM_ADDRESS_SHIFT 5 |
8815 | #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) | |
8816 | #define DATA_VALID (1 << 0) | |
8817 | ||
4ad83e94 | 8818 | #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) |
e7d7cad0 | 8819 | #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) |
f0f59a00 | 8820 | #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) |
3230bf14 JN |
8821 | #define DATA_LENGTH_SHIFT 0 |
8822 | #define DATA_LENGTH_MASK (0xfffff << 0) | |
8823 | ||
4ad83e94 | 8824 | #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) |
e7d7cad0 | 8825 | #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) |
f0f59a00 | 8826 | #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) |
3230bf14 JN |
8827 | #define COMMAND_MEM_ADDRESS_SHIFT 5 |
8828 | #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) | |
8829 | #define AUTO_PWG_ENABLE (1 << 2) | |
8830 | #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) | |
8831 | #define COMMAND_VALID (1 << 0) | |
8832 | ||
4ad83e94 | 8833 | #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) |
e7d7cad0 | 8834 | #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) |
f0f59a00 | 8835 | #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) |
3230bf14 JN |
8836 | #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ |
8837 | #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) | |
8838 | ||
4ad83e94 | 8839 | #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) |
e7d7cad0 | 8840 | #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) |
f0f59a00 | 8841 | #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ |
3230bf14 | 8842 | |
4ad83e94 | 8843 | #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) |
e7d7cad0 | 8844 | #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) |
f0f59a00 | 8845 | #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) |
3230bf14 JN |
8846 | #define READ_DATA_VALID(n) (1 << (n)) |
8847 | ||
a57c774a | 8848 | /* For UMS only (deprecated): */ |
5c969aa7 DL |
8849 | #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) |
8850 | #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) | |
a57c774a | 8851 | |
3bbaba0c | 8852 | /* MOCS (Memory Object Control State) registers */ |
f0f59a00 | 8853 | #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ |
3bbaba0c | 8854 | |
f0f59a00 VS |
8855 | #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ |
8856 | #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ | |
8857 | #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ | |
8858 | #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ | |
8859 | #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ | |
3bbaba0c | 8860 | |
d5165ebd TG |
8861 | /* gamt regs */ |
8862 | #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) | |
8863 | #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ | |
8864 | #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ | |
8865 | #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ | |
8866 | #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ | |
8867 | ||
585fb111 | 8868 | #endif /* _I915_REG_H_ */ |