]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/perf: remove empty line
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5eddb70b 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 158
98533251
DL
159#define _MASKED_FIELD(mask, value) ({ \
160 if (__builtin_constant_p(mask)) \
161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
162 if (__builtin_constant_p(value)) \
163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
165 BUILD_BUG_ON_MSG((value) & ~(mask), \
166 "Incorrect value for mask"); \
167 (mask) << 16 | (value); })
168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
170
237ae7c7 171/* Engine ID */
98533251 172
237ae7c7
MW
173#define RCS_HW 0
174#define VCS_HW 1
175#define BCS_HW 2
176#define VECS_HW 3
177#define VCS2_HW 4
022d3093
TU
178#define VCS3_HW 6
179#define VCS4_HW 7
180#define VECS2_HW 12
6b26c86d 181
0908180b
DCS
182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
b46a33e2
TU
189#define MAX_ENGINE_CLASS 4
190
022d3093 191#define MAX_ENGINE_INSTANCE 3
0908180b 192
585fb111
JB
193/* PCI config space */
194
e10fa551
JL
195#define MCHBAR_I915 0x44
196#define MCHBAR_I965 0x48
197#define MCHBAR_SIZE (4 * 4096)
198
199#define DEVEN 0x54
200#define DEVEN_MCHBAR_EN (1 << 28)
201
40006c43 202/* BSM in include/drm/i915_drm.h */
e10fa551 203
1b1d2716
VS
204#define HPLLCC 0xc0 /* 85x only */
205#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
206#define GC_CLOCK_133_200 (0 << 0)
207#define GC_CLOCK_100_200 (1 << 0)
208#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
209#define GC_CLOCK_133_266 (3 << 0)
210#define GC_CLOCK_133_200_2 (4 << 0)
211#define GC_CLOCK_133_266_2 (5 << 0)
212#define GC_CLOCK_166_266 (6 << 0)
213#define GC_CLOCK_166_250 (7 << 0)
214
e10fa551
JL
215#define I915_GDRST 0xc0 /* PCI config register */
216#define GRDOM_FULL (0 << 2)
217#define GRDOM_RENDER (1 << 2)
218#define GRDOM_MEDIA (3 << 2)
219#define GRDOM_MASK (3 << 2)
220#define GRDOM_RESET_STATUS (1 << 1)
221#define GRDOM_RESET_ENABLE (1 << 0)
222
8fdded82
VS
223/* BSpec only has register offset, PCI device and bit found empirically */
224#define I830_CLOCK_GATE 0xc8 /* device 0 */
225#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
226
e10fa551
JL
227#define GCDGMBUS 0xcc
228
f97108d1 229#define GCFGC2 0xda
585fb111
JB
230#define GCFGC 0xf0 /* 915+ only */
231#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
232#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 233#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
234#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
235#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
236#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
237#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
238#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
239#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 240#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
241#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
242#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
243#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
244#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
245#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
246#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
247#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
248#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
249#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
250#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
251#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
252#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
253#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
254#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
255#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
256#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
257#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
258#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
259#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 260
e10fa551
JL
261#define ASLE 0xe4
262#define ASLS 0xfc
263
264#define SWSCI 0xe8
265#define SWSCI_SCISEL (1 << 15)
266#define SWSCI_GSSCIE (1 << 0)
267
268#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 269
585fb111 270
f0f59a00 271#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
272#define ILK_GRDOM_FULL (0<<1)
273#define ILK_GRDOM_RENDER (1<<1)
274#define ILK_GRDOM_MEDIA (3<<1)
275#define ILK_GRDOM_MASK (3<<1)
276#define ILK_GRDOM_RESET_ENABLE (1<<0)
277
f0f59a00 278#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
279#define GEN6_MBC_SNPCR_SHIFT 21
280#define GEN6_MBC_SNPCR_MASK (3<<21)
281#define GEN6_MBC_SNPCR_MAX (0<<21)
282#define GEN6_MBC_SNPCR_MED (1<<21)
283#define GEN6_MBC_SNPCR_LOW (2<<21)
284#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
285
f0f59a00
VS
286#define VLV_G3DCTL _MMIO(0x9024)
287#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 288
f0f59a00 289#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
290#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
291#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
292#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
293#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
294#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
295
f0f59a00 296#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
297#define GEN6_GRDOM_FULL (1 << 0)
298#define GEN6_GRDOM_RENDER (1 << 1)
299#define GEN6_GRDOM_MEDIA (1 << 2)
300#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 301#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 302#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 303#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 304
bbdc070a
DG
305#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
306#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
307#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
308#define PP_DIR_DCLV_2G 0xffffffff
309
bbdc070a
DG
310#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
311#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 312
f0f59a00 313#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
314#define GEN8_RPCS_ENABLE (1 << 31)
315#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
316#define GEN8_RPCS_S_CNT_SHIFT 15
317#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
318#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
319#define GEN8_RPCS_SS_CNT_SHIFT 8
320#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
321#define GEN8_RPCS_EU_MAX_SHIFT 4
322#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
323#define GEN8_RPCS_EU_MIN_SHIFT 0
324#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
325
f89823c2
LL
326#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
327/* HSW only */
328#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
329#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
330#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
331#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
332/* HSW+ */
333#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
334#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
335#define HSW_RCS_INHIBIT (1 << 8)
336/* Gen8 */
337#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
338#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
339#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
340#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
341#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
342#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
343#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
344#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
345#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
346#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
347
f0f59a00 348#define GAM_ECOCHK _MMIO(0x4090)
81e231af 349#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 350#define ECOCHK_SNB_BIT (1<<10)
6381b550 351#define ECOCHK_DIS_TLB (1<<8)
e3dff585 352#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
353#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
354#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
355#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
356#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
357#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
358#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
359#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 360
f0f59a00 361#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 362#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
363#define ECOBITS_PPGTT_CACHE64B (3<<8)
364#define ECOBITS_PPGTT_CACHE4B (0<<8)
365
f0f59a00 366#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
367#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
368
f0f59a00 369#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
370#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
371#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
372#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
373#define GEN6_STOLEN_RESERVED_1M (0 << 4)
374#define GEN6_STOLEN_RESERVED_512K (1 << 4)
375#define GEN6_STOLEN_RESERVED_256K (2 << 4)
376#define GEN6_STOLEN_RESERVED_128K (3 << 4)
377#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
378#define GEN7_STOLEN_RESERVED_1M (0 << 5)
379#define GEN7_STOLEN_RESERVED_256K (1 << 5)
380#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
381#define GEN8_STOLEN_RESERVED_1M (0 << 7)
382#define GEN8_STOLEN_RESERVED_2M (1 << 7)
383#define GEN8_STOLEN_RESERVED_4M (2 << 7)
384#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 385#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 386
585fb111
JB
387/* VGA stuff */
388
389#define VGA_ST01_MDA 0x3ba
390#define VGA_ST01_CGA 0x3da
391
f0f59a00 392#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
393#define VGA_MSR_WRITE 0x3c2
394#define VGA_MSR_READ 0x3cc
395#define VGA_MSR_MEM_EN (1<<1)
396#define VGA_MSR_CGA_MODE (1<<0)
397
5434fd92 398#define VGA_SR_INDEX 0x3c4
f930ddd0 399#define SR01 1
5434fd92 400#define VGA_SR_DATA 0x3c5
585fb111
JB
401
402#define VGA_AR_INDEX 0x3c0
403#define VGA_AR_VID_EN (1<<5)
404#define VGA_AR_DATA_WRITE 0x3c0
405#define VGA_AR_DATA_READ 0x3c1
406
407#define VGA_GR_INDEX 0x3ce
408#define VGA_GR_DATA 0x3cf
409/* GR05 */
410#define VGA_GR_MEM_READ_MODE_SHIFT 3
411#define VGA_GR_MEM_READ_MODE_PLANE 1
412/* GR06 */
413#define VGA_GR_MEM_MODE_MASK 0xc
414#define VGA_GR_MEM_MODE_SHIFT 2
415#define VGA_GR_MEM_A0000_AFFFF 0
416#define VGA_GR_MEM_A0000_BFFFF 1
417#define VGA_GR_MEM_B0000_B7FFF 2
418#define VGA_GR_MEM_B0000_BFFFF 3
419
420#define VGA_DACMASK 0x3c6
421#define VGA_DACRX 0x3c7
422#define VGA_DACWX 0x3c8
423#define VGA_DACDATA 0x3c9
424
425#define VGA_CR_INDEX_MDA 0x3b4
426#define VGA_CR_DATA_MDA 0x3b5
427#define VGA_CR_INDEX_CGA 0x3d4
428#define VGA_CR_DATA_CGA 0x3d5
429
f0f59a00
VS
430#define MI_PREDICATE_SRC0 _MMIO(0x2400)
431#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
432#define MI_PREDICATE_SRC1 _MMIO(0x2408)
433#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 434
f0f59a00 435#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
436#define LOWER_SLICE_ENABLED (1<<0)
437#define LOWER_SLICE_DISABLED (0<<0)
438
5947de9b
BV
439/*
440 * Registers used only by the command parser
441 */
f0f59a00
VS
442#define BCS_SWCTRL _MMIO(0x22200)
443
444#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
445#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
446#define HS_INVOCATION_COUNT _MMIO(0x2300)
447#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
448#define DS_INVOCATION_COUNT _MMIO(0x2308)
449#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
450#define IA_VERTICES_COUNT _MMIO(0x2310)
451#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
452#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
453#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
454#define VS_INVOCATION_COUNT _MMIO(0x2320)
455#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
456#define GS_INVOCATION_COUNT _MMIO(0x2328)
457#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
458#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
459#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
460#define CL_INVOCATION_COUNT _MMIO(0x2338)
461#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
462#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
463#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
464#define PS_INVOCATION_COUNT _MMIO(0x2348)
465#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
466#define PS_DEPTH_COUNT _MMIO(0x2350)
467#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
468
469/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
470#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
471#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 472
f0f59a00
VS
473#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
474#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 475
f0f59a00
VS
476#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
477#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
478#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
479#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
480#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
481#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 482
f0f59a00
VS
483#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
484#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
485#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 486
1b85066b
JJ
487/* There are the 16 64-bit CS General Purpose Registers */
488#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
489#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
490
a941795a 491#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
492#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
493#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
494#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
495#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
496#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
497#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
498#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
499#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
500#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
501#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
502#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
503#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
504#define GEN7_OACONTROL_FORMAT_SHIFT 2
505#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
506#define GEN7_OACONTROL_ENABLE (1<<0)
507
508#define GEN8_OACTXID _MMIO(0x2364)
509
19f81df2
RB
510#define GEN8_OA_DEBUG _MMIO(0x2B04)
511#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
512#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
513#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
514#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
515
d7965152
RB
516#define GEN8_OACONTROL _MMIO(0x2B00)
517#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
518#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
519#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
520#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
521#define GEN8_OA_REPORT_FORMAT_SHIFT 2
522#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
523#define GEN8_OA_COUNTER_ENABLE (1<<0)
524
525#define GEN8_OACTXCONTROL _MMIO(0x2360)
526#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
527#define GEN8_OA_TIMER_PERIOD_SHIFT 2
528#define GEN8_OA_TIMER_ENABLE (1<<1)
529#define GEN8_OA_COUNTER_RESUME (1<<0)
530
531#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
532#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
533#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
534#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
535#define GEN7_OABUFFER_RESUME (1<<0)
536
19f81df2 537#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
538#define GEN8_OABUFFER _MMIO(0x2b14)
539
540#define GEN7_OASTATUS1 _MMIO(0x2364)
541#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
542#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
543#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
544#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
545
546#define GEN7_OASTATUS2 _MMIO(0x2368)
547#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
548
549#define GEN8_OASTATUS _MMIO(0x2b08)
550#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
551#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
552#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
553#define GEN8_OASTATUS_REPORT_LOST (1<<0)
554
555#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 556#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 557#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 558#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
559
560#define OABUFFER_SIZE_128K (0<<3)
561#define OABUFFER_SIZE_256K (1<<3)
562#define OABUFFER_SIZE_512K (2<<3)
563#define OABUFFER_SIZE_1M (3<<3)
564#define OABUFFER_SIZE_2M (4<<3)
565#define OABUFFER_SIZE_4M (5<<3)
566#define OABUFFER_SIZE_8M (6<<3)
567#define OABUFFER_SIZE_16M (7<<3)
568
569#define OA_MEM_SELECT_GGTT (1<<0)
570
19f81df2
RB
571/*
572 * Flexible, Aggregate EU Counter Registers.
573 * Note: these aren't contiguous
574 */
d7965152 575#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
576#define EU_PERF_CNTL1 _MMIO(0xe558)
577#define EU_PERF_CNTL2 _MMIO(0xe658)
578#define EU_PERF_CNTL3 _MMIO(0xe758)
579#define EU_PERF_CNTL4 _MMIO(0xe45c)
580#define EU_PERF_CNTL5 _MMIO(0xe55c)
581#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 582
d7965152
RB
583/*
584 * OA Boolean state
585 */
586
d7965152
RB
587#define OASTARTTRIG1 _MMIO(0x2710)
588#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
589#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
590
591#define OASTARTTRIG2 _MMIO(0x2714)
592#define OASTARTTRIG2_INVERT_A_0 (1<<0)
593#define OASTARTTRIG2_INVERT_A_1 (1<<1)
594#define OASTARTTRIG2_INVERT_A_2 (1<<2)
595#define OASTARTTRIG2_INVERT_A_3 (1<<3)
596#define OASTARTTRIG2_INVERT_A_4 (1<<4)
597#define OASTARTTRIG2_INVERT_A_5 (1<<5)
598#define OASTARTTRIG2_INVERT_A_6 (1<<6)
599#define OASTARTTRIG2_INVERT_A_7 (1<<7)
600#define OASTARTTRIG2_INVERT_A_8 (1<<8)
601#define OASTARTTRIG2_INVERT_A_9 (1<<9)
602#define OASTARTTRIG2_INVERT_A_10 (1<<10)
603#define OASTARTTRIG2_INVERT_A_11 (1<<11)
604#define OASTARTTRIG2_INVERT_A_12 (1<<12)
605#define OASTARTTRIG2_INVERT_A_13 (1<<13)
606#define OASTARTTRIG2_INVERT_A_14 (1<<14)
607#define OASTARTTRIG2_INVERT_A_15 (1<<15)
608#define OASTARTTRIG2_INVERT_B_0 (1<<16)
609#define OASTARTTRIG2_INVERT_B_1 (1<<17)
610#define OASTARTTRIG2_INVERT_B_2 (1<<18)
611#define OASTARTTRIG2_INVERT_B_3 (1<<19)
612#define OASTARTTRIG2_INVERT_C_0 (1<<20)
613#define OASTARTTRIG2_INVERT_C_1 (1<<21)
614#define OASTARTTRIG2_INVERT_D_0 (1<<22)
615#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
616#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
617#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
618#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
619#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
620#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
621
622#define OASTARTTRIG3 _MMIO(0x2718)
623#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
624#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
625#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
626#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
627#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
628#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
629#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
630#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
631#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
632
633#define OASTARTTRIG4 _MMIO(0x271c)
634#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
635#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
636#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
637#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
638#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
639#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
640#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
641#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
642#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
643
644#define OASTARTTRIG5 _MMIO(0x2720)
645#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
646#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
647
648#define OASTARTTRIG6 _MMIO(0x2724)
649#define OASTARTTRIG6_INVERT_A_0 (1<<0)
650#define OASTARTTRIG6_INVERT_A_1 (1<<1)
651#define OASTARTTRIG6_INVERT_A_2 (1<<2)
652#define OASTARTTRIG6_INVERT_A_3 (1<<3)
653#define OASTARTTRIG6_INVERT_A_4 (1<<4)
654#define OASTARTTRIG6_INVERT_A_5 (1<<5)
655#define OASTARTTRIG6_INVERT_A_6 (1<<6)
656#define OASTARTTRIG6_INVERT_A_7 (1<<7)
657#define OASTARTTRIG6_INVERT_A_8 (1<<8)
658#define OASTARTTRIG6_INVERT_A_9 (1<<9)
659#define OASTARTTRIG6_INVERT_A_10 (1<<10)
660#define OASTARTTRIG6_INVERT_A_11 (1<<11)
661#define OASTARTTRIG6_INVERT_A_12 (1<<12)
662#define OASTARTTRIG6_INVERT_A_13 (1<<13)
663#define OASTARTTRIG6_INVERT_A_14 (1<<14)
664#define OASTARTTRIG6_INVERT_A_15 (1<<15)
665#define OASTARTTRIG6_INVERT_B_0 (1<<16)
666#define OASTARTTRIG6_INVERT_B_1 (1<<17)
667#define OASTARTTRIG6_INVERT_B_2 (1<<18)
668#define OASTARTTRIG6_INVERT_B_3 (1<<19)
669#define OASTARTTRIG6_INVERT_C_0 (1<<20)
670#define OASTARTTRIG6_INVERT_C_1 (1<<21)
671#define OASTARTTRIG6_INVERT_D_0 (1<<22)
672#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
673#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
674#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
675#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
676#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
677#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
678
679#define OASTARTTRIG7 _MMIO(0x2728)
680#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
681#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
682#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
683#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
684#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
685#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
686#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
687#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
688#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
689
690#define OASTARTTRIG8 _MMIO(0x272c)
691#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
692#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
693#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
694#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
695#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
696#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
697#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
698#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
699#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
700
7853d92e
LL
701#define OAREPORTTRIG1 _MMIO(0x2740)
702#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
703#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
704
705#define OAREPORTTRIG2 _MMIO(0x2744)
706#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
707#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
708#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
709#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
710#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
711#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
712#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
713#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
714#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
715#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
716#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
717#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
718#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
719#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
720#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
721#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
722#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
723#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
724#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
725#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
726#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
727#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
728#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
729#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
730#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
731
732#define OAREPORTTRIG3 _MMIO(0x2748)
733#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
734#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
735#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
736#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
737#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
738#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
739#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
740#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
741#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
742
743#define OAREPORTTRIG4 _MMIO(0x274c)
744#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
745#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
746#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
747#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
748#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
749#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
750#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
751#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
752#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
753
754#define OAREPORTTRIG5 _MMIO(0x2750)
755#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
756#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
757
758#define OAREPORTTRIG6 _MMIO(0x2754)
759#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
760#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
761#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
762#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
763#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
764#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
765#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
766#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
767#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
768#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
769#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
770#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
771#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
772#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
773#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
774#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
775#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
776#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
777#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
778#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
779#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
780#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
781#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
782#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
783#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
784
785#define OAREPORTTRIG7 _MMIO(0x2758)
786#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
787#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
788#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
789#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
790#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
791#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
792#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
793#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
794#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
795
796#define OAREPORTTRIG8 _MMIO(0x275c)
797#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
798#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
799#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
800#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
801#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
802#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
803#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
804#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
805#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
806
d7965152
RB
807/* CECX_0 */
808#define OACEC_COMPARE_LESS_OR_EQUAL 6
809#define OACEC_COMPARE_NOT_EQUAL 5
810#define OACEC_COMPARE_LESS_THAN 4
811#define OACEC_COMPARE_GREATER_OR_EQUAL 3
812#define OACEC_COMPARE_EQUAL 2
813#define OACEC_COMPARE_GREATER_THAN 1
814#define OACEC_COMPARE_ANY_EQUAL 0
815
816#define OACEC_COMPARE_VALUE_MASK 0xffff
817#define OACEC_COMPARE_VALUE_SHIFT 3
818
819#define OACEC_SELECT_NOA (0<<19)
820#define OACEC_SELECT_PREV (1<<19)
821#define OACEC_SELECT_BOOLEAN (2<<19)
822
823/* CECX_1 */
824#define OACEC_MASK_MASK 0xffff
825#define OACEC_CONSIDERATIONS_MASK 0xffff
826#define OACEC_CONSIDERATIONS_SHIFT 16
827
828#define OACEC0_0 _MMIO(0x2770)
829#define OACEC0_1 _MMIO(0x2774)
830#define OACEC1_0 _MMIO(0x2778)
831#define OACEC1_1 _MMIO(0x277c)
832#define OACEC2_0 _MMIO(0x2780)
833#define OACEC2_1 _MMIO(0x2784)
834#define OACEC3_0 _MMIO(0x2788)
835#define OACEC3_1 _MMIO(0x278c)
836#define OACEC4_0 _MMIO(0x2790)
837#define OACEC4_1 _MMIO(0x2794)
838#define OACEC5_0 _MMIO(0x2798)
839#define OACEC5_1 _MMIO(0x279c)
840#define OACEC6_0 _MMIO(0x27a0)
841#define OACEC6_1 _MMIO(0x27a4)
842#define OACEC7_0 _MMIO(0x27a8)
843#define OACEC7_1 _MMIO(0x27ac)
844
f89823c2
LL
845/* OA perf counters */
846#define OA_PERFCNT1_LO _MMIO(0x91B8)
847#define OA_PERFCNT1_HI _MMIO(0x91BC)
848#define OA_PERFCNT2_LO _MMIO(0x91C0)
849#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
850#define OA_PERFCNT3_LO _MMIO(0x91C8)
851#define OA_PERFCNT3_HI _MMIO(0x91CC)
852#define OA_PERFCNT4_LO _MMIO(0x91D8)
853#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
854
855#define OA_PERFMATRIX_LO _MMIO(0x91C8)
856#define OA_PERFMATRIX_HI _MMIO(0x91CC)
857
858/* RPM unit config (Gen8+) */
859#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
860#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
861#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
862#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
863#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
864#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
865#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
866#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
867#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
868#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
869#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
870#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
871#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
872
f89823c2 873#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 874#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 875
dab91783
LL
876/* GPM unit config (Gen9+) */
877#define CTC_MODE _MMIO(0xA26C)
878#define CTC_SOURCE_PARAMETER_MASK 1
879#define CTC_SOURCE_CRYSTAL_CLOCK 0
880#define CTC_SOURCE_DIVIDE_LOGIC 1
881#define CTC_SHIFT_PARAMETER_SHIFT 1
882#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
883
5888576b
LL
884/* RCP unit config (Gen8+) */
885#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 886
a54b19f1
LL
887/* NOA (HSW) */
888#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
889#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
890#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
891#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
892#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
893#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
894#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
895#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
896#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
897#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
898
899#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
900
f89823c2
LL
901/* NOA (Gen8+) */
902#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
903
904#define MICRO_BP0_0 _MMIO(0x9800)
905#define MICRO_BP0_2 _MMIO(0x9804)
906#define MICRO_BP0_1 _MMIO(0x9808)
907
908#define MICRO_BP1_0 _MMIO(0x980C)
909#define MICRO_BP1_2 _MMIO(0x9810)
910#define MICRO_BP1_1 _MMIO(0x9814)
911
912#define MICRO_BP2_0 _MMIO(0x9818)
913#define MICRO_BP2_2 _MMIO(0x981C)
914#define MICRO_BP2_1 _MMIO(0x9820)
915
916#define MICRO_BP3_0 _MMIO(0x9824)
917#define MICRO_BP3_2 _MMIO(0x9828)
918#define MICRO_BP3_1 _MMIO(0x982C)
919
920#define MICRO_BP_TRIGGER _MMIO(0x9830)
921#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
922#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
923#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
924
925#define GDT_CHICKEN_BITS _MMIO(0x9840)
926#define GT_NOA_ENABLE 0x00000080
927
928#define NOA_DATA _MMIO(0x986C)
929#define NOA_WRITE _MMIO(0x9888)
180b813c 930
220375aa
BV
931#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
932#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 933#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 934
dc96e9b8
CW
935/*
936 * Reset registers
937 */
f0f59a00 938#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
939#define DEBUG_RESET_FULL (1<<7)
940#define DEBUG_RESET_RENDER (1<<8)
941#define DEBUG_RESET_DISPLAY (1<<9)
942
57f350b6 943/*
5a09ae9f
JN
944 * IOSF sideband
945 */
f0f59a00 946#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
947#define IOSF_DEVFN_SHIFT 24
948#define IOSF_OPCODE_SHIFT 16
949#define IOSF_PORT_SHIFT 8
950#define IOSF_BYTE_ENABLES_SHIFT 4
951#define IOSF_BAR_SHIFT 1
952#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
953#define IOSF_PORT_BUNIT 0x03
954#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
955#define IOSF_PORT_NC 0x11
956#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
957#define IOSF_PORT_GPIO_NC 0x13
958#define IOSF_PORT_CCK 0x14
4688d45f
JN
959#define IOSF_PORT_DPIO_2 0x1a
960#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
961#define IOSF_PORT_GPIO_SC 0x48
962#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 963#define IOSF_PORT_CCU 0xa9
7071af97
JN
964#define CHV_IOSF_PORT_GPIO_N 0x13
965#define CHV_IOSF_PORT_GPIO_SE 0x48
966#define CHV_IOSF_PORT_GPIO_E 0xa8
967#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
968#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
969#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 970
30a970c6
JB
971/* See configdb bunit SB addr map */
972#define BUNIT_REG_BISOC 0x11
973
30a970c6 974#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
975#define DSPFREQSTAT_SHIFT_CHV 24
976#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
977#define DSPFREQGUAR_SHIFT_CHV 8
978#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
979#define DSPFREQSTAT_SHIFT 30
980#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
981#define DSPFREQGUAR_SHIFT 14
982#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
983#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
984#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
985#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
986#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
987#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
988#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
989#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
990#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
991#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
992#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
993#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
994#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
995#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
996#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
997#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 998
c3fdb9d8 999/*
438b8dc4
ID
1000 * i915_power_well_id:
1001 *
1002 * Platform specific IDs used to look up power wells and - except for custom
1003 * power wells - to define request/status register flag bit positions. As such
1004 * the set of IDs on a given platform must be unique and except for custom
1005 * power wells their value must stay fixed.
1006 */
1007enum i915_power_well_id {
120b56a2
ID
1008 /*
1009 * I830
1010 * - custom power well
1011 */
1012 I830_DISP_PW_PIPES = 0,
1013
438b8dc4
ID
1014 /*
1015 * VLV/CHV
1016 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1017 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1018 */
a30180a5
ID
1019 PUNIT_POWER_WELL_RENDER = 0,
1020 PUNIT_POWER_WELL_MEDIA = 1,
1021 PUNIT_POWER_WELL_DISP2D = 3,
1022 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1023 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1024 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1025 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1026 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1027 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1028 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1029 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1030 /* - custom power well */
1031 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1032
fb9248e2
ID
1033 /*
1034 * HSW/BDW
9c3a16c8 1035 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1036 */
1037 HSW_DISP_PW_GLOBAL = 15,
1038
438b8dc4
ID
1039 /*
1040 * GEN9+
9c3a16c8 1041 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1042 */
1043 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1044 SKL_DISP_PW_DDI_A_E,
0d03926d 1045 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1046 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1047 SKL_DISP_PW_DDI_B,
1048 SKL_DISP_PW_DDI_C,
1049 SKL_DISP_PW_DDI_D,
9787e835 1050 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1051
1052 GLK_DISP_PW_AUX_A = 8,
1053 GLK_DISP_PW_AUX_B,
1054 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1055 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1056 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1057 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1058 CNL_DISP_PW_AUX_D,
a324fcac 1059 CNL_DISP_PW_AUX_F,
0d03926d 1060
94dd5138
S
1061 SKL_DISP_PW_1 = 14,
1062 SKL_DISP_PW_2,
56fcfd63 1063
438b8dc4 1064 /* - custom power wells */
9f836f90 1065 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1066 BXT_DPIO_CMN_A,
1067 BXT_DPIO_CMN_BC,
438b8dc4
ID
1068 GLK_DPIO_CMN_C, /* 19 */
1069
1070 /*
1071 * Multiple platforms.
1072 * Must start following the highest ID of any platform.
1073 * - custom power wells
1074 */
1075 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1076};
1077
02f4c9e0
CML
1078#define PUNIT_REG_PWRGT_CTRL 0x60
1079#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1080#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1081#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1082#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1083#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1084#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1085
5a09ae9f
JN
1086#define PUNIT_REG_GPU_LFM 0xd3
1087#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1088#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1089#define GPLLENABLE (1<<4)
e8474409 1090#define GENFREQSTATUS (1<<0)
5a09ae9f 1091#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1092#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1093
1094#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1095#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1096
095acd5f
D
1097#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1098#define FB_GFX_FREQ_FUSE_MASK 0xff
1099#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1100#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1101#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1102
1103#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1104#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1105
fc1ac8de
VS
1106#define PUNIT_REG_DDR_SETUP2 0x139
1107#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1108#define FORCE_DDR_LOW_FREQ (1 << 1)
1109#define FORCE_DDR_HIGH_FREQ (1 << 0)
1110
2b6b3a09
D
1111#define PUNIT_GPU_STATUS_REG 0xdb
1112#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1113#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1114#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1115#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1116
1117#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1118#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1119#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1120
5a09ae9f
JN
1121#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1122#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1123#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1124#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1125#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1126#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1127#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1128#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1129#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1130#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1131
3ef62342
D
1132#define VLV_TURBO_SOC_OVERRIDE 0x04
1133#define VLV_OVERRIDE_EN 1
1134#define VLV_SOC_TDP_EN (1 << 1)
1135#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1136#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1137
be4fc046 1138/* vlv2 north clock has */
24eb2d59
CML
1139#define CCK_FUSE_REG 0x8
1140#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1141#define CCK_REG_DSI_PLL_FUSE 0x44
1142#define CCK_REG_DSI_PLL_CONTROL 0x48
1143#define DSI_PLL_VCO_EN (1 << 31)
1144#define DSI_PLL_LDO_GATE (1 << 30)
1145#define DSI_PLL_P1_POST_DIV_SHIFT 17
1146#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1147#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1148#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1149#define DSI_PLL_MUX_MASK (3 << 9)
1150#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1151#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1152#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1153#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1154#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1155#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1156#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1157#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1158#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1159#define DSI_PLL_LOCK (1 << 0)
1160#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1161#define DSI_PLL_LFSR (1 << 31)
1162#define DSI_PLL_FRACTION_EN (1 << 30)
1163#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1164#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1165#define DSI_PLL_USYNC_CNT_SHIFT 18
1166#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1167#define DSI_PLL_N1_DIV_SHIFT 16
1168#define DSI_PLL_N1_DIV_MASK (3 << 16)
1169#define DSI_PLL_M1_DIV_SHIFT 0
1170#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1171#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1172#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1173#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1174#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1175#define CCK_TRUNK_FORCE_ON (1 << 17)
1176#define CCK_TRUNK_FORCE_OFF (1 << 16)
1177#define CCK_FREQUENCY_STATUS (0x1f << 8)
1178#define CCK_FREQUENCY_STATUS_SHIFT 8
1179#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1180
f38861b8 1181/* DPIO registers */
5a09ae9f 1182#define DPIO_DEVFN 0
5a09ae9f 1183
f0f59a00 1184#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1185#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1186#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1187#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1188#define DPIO_CMNRST (1<<0)
57f350b6 1189
e4607fcf
CML
1190#define DPIO_PHY(pipe) ((pipe) >> 1)
1191#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1192
598fac6b
DV
1193/*
1194 * Per pipe/PLL DPIO regs
1195 */
ab3c759a 1196#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1197#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1198#define DPIO_POST_DIV_DAC 0
1199#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1200#define DPIO_POST_DIV_LVDS1 2
1201#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1202#define DPIO_K_SHIFT (24) /* 4 bits */
1203#define DPIO_P1_SHIFT (21) /* 3 bits */
1204#define DPIO_P2_SHIFT (16) /* 5 bits */
1205#define DPIO_N_SHIFT (12) /* 4 bits */
1206#define DPIO_ENABLE_CALIBRATION (1<<11)
1207#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1208#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1209#define _VLV_PLL_DW3_CH1 0x802c
1210#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1211
ab3c759a 1212#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1213#define DPIO_REFSEL_OVERRIDE 27
1214#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1215#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1216#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1217#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1218#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1219#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1220#define _VLV_PLL_DW5_CH1 0x8034
1221#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1222
ab3c759a
CML
1223#define _VLV_PLL_DW7_CH0 0x801c
1224#define _VLV_PLL_DW7_CH1 0x803c
1225#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1226
ab3c759a
CML
1227#define _VLV_PLL_DW8_CH0 0x8040
1228#define _VLV_PLL_DW8_CH1 0x8060
1229#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1230
ab3c759a
CML
1231#define VLV_PLL_DW9_BCAST 0xc044
1232#define _VLV_PLL_DW9_CH0 0x8044
1233#define _VLV_PLL_DW9_CH1 0x8064
1234#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1235
ab3c759a
CML
1236#define _VLV_PLL_DW10_CH0 0x8048
1237#define _VLV_PLL_DW10_CH1 0x8068
1238#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1239
ab3c759a
CML
1240#define _VLV_PLL_DW11_CH0 0x804c
1241#define _VLV_PLL_DW11_CH1 0x806c
1242#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1243
ab3c759a
CML
1244/* Spec for ref block start counts at DW10 */
1245#define VLV_REF_DW13 0x80ac
598fac6b 1246
ab3c759a 1247#define VLV_CMN_DW0 0x8100
dc96e9b8 1248
598fac6b
DV
1249/*
1250 * Per DDI channel DPIO regs
1251 */
1252
ab3c759a
CML
1253#define _VLV_PCS_DW0_CH0 0x8200
1254#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1255#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1256#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1257#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1258#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1259#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1260
97fd4d5c
VS
1261#define _VLV_PCS01_DW0_CH0 0x200
1262#define _VLV_PCS23_DW0_CH0 0x400
1263#define _VLV_PCS01_DW0_CH1 0x2600
1264#define _VLV_PCS23_DW0_CH1 0x2800
1265#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1266#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1267
ab3c759a
CML
1268#define _VLV_PCS_DW1_CH0 0x8204
1269#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1270#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1271#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1272#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1273#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1274#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1275#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1276
97fd4d5c
VS
1277#define _VLV_PCS01_DW1_CH0 0x204
1278#define _VLV_PCS23_DW1_CH0 0x404
1279#define _VLV_PCS01_DW1_CH1 0x2604
1280#define _VLV_PCS23_DW1_CH1 0x2804
1281#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1282#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1283
ab3c759a
CML
1284#define _VLV_PCS_DW8_CH0 0x8220
1285#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1286#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1287#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1288#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1289
1290#define _VLV_PCS01_DW8_CH0 0x0220
1291#define _VLV_PCS23_DW8_CH0 0x0420
1292#define _VLV_PCS01_DW8_CH1 0x2620
1293#define _VLV_PCS23_DW8_CH1 0x2820
1294#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1295#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1296
1297#define _VLV_PCS_DW9_CH0 0x8224
1298#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1299#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1300#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1301#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1302#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1303#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1304#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1305#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1306
a02ef3c7
VS
1307#define _VLV_PCS01_DW9_CH0 0x224
1308#define _VLV_PCS23_DW9_CH0 0x424
1309#define _VLV_PCS01_DW9_CH1 0x2624
1310#define _VLV_PCS23_DW9_CH1 0x2824
1311#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1312#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1313
9d556c99
CML
1314#define _CHV_PCS_DW10_CH0 0x8228
1315#define _CHV_PCS_DW10_CH1 0x8428
1316#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1317#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1318#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1319#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1320#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1321#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1322#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1323#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1324#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1325
1966e59e
VS
1326#define _VLV_PCS01_DW10_CH0 0x0228
1327#define _VLV_PCS23_DW10_CH0 0x0428
1328#define _VLV_PCS01_DW10_CH1 0x2628
1329#define _VLV_PCS23_DW10_CH1 0x2828
1330#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1331#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1332
ab3c759a
CML
1333#define _VLV_PCS_DW11_CH0 0x822c
1334#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1335#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1336#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1337#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1338#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1339#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1340
570e2a74
VS
1341#define _VLV_PCS01_DW11_CH0 0x022c
1342#define _VLV_PCS23_DW11_CH0 0x042c
1343#define _VLV_PCS01_DW11_CH1 0x262c
1344#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1345#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1346#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1347
2e523e98
VS
1348#define _VLV_PCS01_DW12_CH0 0x0230
1349#define _VLV_PCS23_DW12_CH0 0x0430
1350#define _VLV_PCS01_DW12_CH1 0x2630
1351#define _VLV_PCS23_DW12_CH1 0x2830
1352#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1353#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1354
ab3c759a
CML
1355#define _VLV_PCS_DW12_CH0 0x8230
1356#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1357#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1358#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1359#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1360#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1361#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1362#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1363
1364#define _VLV_PCS_DW14_CH0 0x8238
1365#define _VLV_PCS_DW14_CH1 0x8438
1366#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1367
1368#define _VLV_PCS_DW23_CH0 0x825c
1369#define _VLV_PCS_DW23_CH1 0x845c
1370#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1371
1372#define _VLV_TX_DW2_CH0 0x8288
1373#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1374#define DPIO_SWING_MARGIN000_SHIFT 16
1375#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1376#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1377#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1378
1379#define _VLV_TX_DW3_CH0 0x828c
1380#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1381/* The following bit for CHV phy */
1382#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1383#define DPIO_SWING_MARGIN101_SHIFT 16
1384#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1385#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1386
1387#define _VLV_TX_DW4_CH0 0x8290
1388#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1389#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1390#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1391#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1392#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1393#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1394
1395#define _VLV_TX3_DW4_CH0 0x690
1396#define _VLV_TX3_DW4_CH1 0x2a90
1397#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1398
1399#define _VLV_TX_DW5_CH0 0x8294
1400#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1401#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1402#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1403
1404#define _VLV_TX_DW11_CH0 0x82ac
1405#define _VLV_TX_DW11_CH1 0x84ac
1406#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1407
1408#define _VLV_TX_DW14_CH0 0x82b8
1409#define _VLV_TX_DW14_CH1 0x84b8
1410#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1411
9d556c99
CML
1412/* CHV dpPhy registers */
1413#define _CHV_PLL_DW0_CH0 0x8000
1414#define _CHV_PLL_DW0_CH1 0x8180
1415#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1416
1417#define _CHV_PLL_DW1_CH0 0x8004
1418#define _CHV_PLL_DW1_CH1 0x8184
1419#define DPIO_CHV_N_DIV_SHIFT 8
1420#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1421#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1422
1423#define _CHV_PLL_DW2_CH0 0x8008
1424#define _CHV_PLL_DW2_CH1 0x8188
1425#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1426
1427#define _CHV_PLL_DW3_CH0 0x800c
1428#define _CHV_PLL_DW3_CH1 0x818c
1429#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1430#define DPIO_CHV_FIRST_MOD (0 << 8)
1431#define DPIO_CHV_SECOND_MOD (1 << 8)
1432#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1433#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1434#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1435
1436#define _CHV_PLL_DW6_CH0 0x8018
1437#define _CHV_PLL_DW6_CH1 0x8198
1438#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1439#define DPIO_CHV_INT_COEFF_SHIFT 8
1440#define DPIO_CHV_PROP_COEFF_SHIFT 0
1441#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1442
d3eee4ba
VP
1443#define _CHV_PLL_DW8_CH0 0x8020
1444#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1445#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1446#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1447#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1448
1449#define _CHV_PLL_DW9_CH0 0x8024
1450#define _CHV_PLL_DW9_CH1 0x81A4
1451#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1452#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1453#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1454#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1455
6669e39f
VS
1456#define _CHV_CMN_DW0_CH0 0x8100
1457#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1458#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1459#define DPIO_ALLDL_POWERDOWN (1 << 1)
1460#define DPIO_ANYDL_POWERDOWN (1 << 0)
1461
b9e5ac3c
VS
1462#define _CHV_CMN_DW5_CH0 0x8114
1463#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1464#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1465#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1466#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1467#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1468#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1469#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1470#define CHV_BUFLEFTENA1_MASK (3 << 22)
1471
9d556c99
CML
1472#define _CHV_CMN_DW13_CH0 0x8134
1473#define _CHV_CMN_DW0_CH1 0x8080
1474#define DPIO_CHV_S1_DIV_SHIFT 21
1475#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1476#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1477#define DPIO_CHV_K_DIV_SHIFT 4
1478#define DPIO_PLL_FREQLOCK (1 << 1)
1479#define DPIO_PLL_LOCK (1 << 0)
1480#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1481
1482#define _CHV_CMN_DW14_CH0 0x8138
1483#define _CHV_CMN_DW1_CH1 0x8084
1484#define DPIO_AFC_RECAL (1 << 14)
1485#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1486#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1487#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1488#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1489#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1490#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1491#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1492#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1493#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1494#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1495
9197c88b
VS
1496#define _CHV_CMN_DW19_CH0 0x814c
1497#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1498#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1499#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1500#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1501#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1502
9197c88b
VS
1503#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1504
e0fce78f
VS
1505#define CHV_CMN_DW28 0x8170
1506#define DPIO_CL1POWERDOWNEN (1 << 23)
1507#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1508#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1509#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1510#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1511#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1512
9d556c99 1513#define CHV_CMN_DW30 0x8178
3e288786 1514#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1515#define DPIO_LRC_BYPASS (1 << 3)
1516
1517#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1518 (lane) * 0x200 + (offset))
1519
f72df8db
VS
1520#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1521#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1522#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1523#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1524#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1525#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1526#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1527#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1528#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1529#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1530#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1531#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1532#define DPIO_FRC_LATENCY_SHFIT 8
1533#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1534#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1535
1536/* BXT PHY registers */
ed37892e
ACO
1537#define _BXT_PHY0_BASE 0x6C000
1538#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1539#define _BXT_PHY2_BASE 0x163000
1540#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1541 _BXT_PHY1_BASE, \
1542 _BXT_PHY2_BASE)
ed37892e
ACO
1543
1544#define _BXT_PHY(phy, reg) \
1545 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1546
1547#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1548 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1549 (reg_ch1) - _BXT_PHY0_BASE))
1550#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1551 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1552
f0f59a00 1553#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1554#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1555
e93da0a0
ID
1556#define _BXT_PHY_CTL_DDI_A 0x64C00
1557#define _BXT_PHY_CTL_DDI_B 0x64C10
1558#define _BXT_PHY_CTL_DDI_C 0x64C20
1559#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1560#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1561#define BXT_PHY_LANE_ENABLED (1 << 8)
1562#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1563 _BXT_PHY_CTL_DDI_B)
1564
5c6706e5
VK
1565#define _PHY_CTL_FAMILY_EDP 0x64C80
1566#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1567#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1568#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1569#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1570 _PHY_CTL_FAMILY_EDP, \
1571 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1572
dfb82408
S
1573/* BXT PHY PLL registers */
1574#define _PORT_PLL_A 0x46074
1575#define _PORT_PLL_B 0x46078
1576#define _PORT_PLL_C 0x4607c
1577#define PORT_PLL_ENABLE (1 << 31)
1578#define PORT_PLL_LOCK (1 << 30)
1579#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1580#define PORT_PLL_POWER_ENABLE (1 << 26)
1581#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1582#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1583
1584#define _PORT_PLL_EBB_0_A 0x162034
1585#define _PORT_PLL_EBB_0_B 0x6C034
1586#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1587#define PORT_PLL_P1_SHIFT 13
1588#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1589#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1590#define PORT_PLL_P2_SHIFT 8
1591#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1592#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1593#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1594 _PORT_PLL_EBB_0_B, \
1595 _PORT_PLL_EBB_0_C)
dfb82408
S
1596
1597#define _PORT_PLL_EBB_4_A 0x162038
1598#define _PORT_PLL_EBB_4_B 0x6C038
1599#define _PORT_PLL_EBB_4_C 0x6C344
1600#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1601#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1602#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1603 _PORT_PLL_EBB_4_B, \
1604 _PORT_PLL_EBB_4_C)
dfb82408
S
1605
1606#define _PORT_PLL_0_A 0x162100
1607#define _PORT_PLL_0_B 0x6C100
1608#define _PORT_PLL_0_C 0x6C380
1609/* PORT_PLL_0_A */
1610#define PORT_PLL_M2_MASK 0xFF
1611/* PORT_PLL_1_A */
aa610dcb
ID
1612#define PORT_PLL_N_SHIFT 8
1613#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1614#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1615/* PORT_PLL_2_A */
1616#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1617/* PORT_PLL_3_A */
1618#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1619/* PORT_PLL_6_A */
1620#define PORT_PLL_PROP_COEFF_MASK 0xF
1621#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1622#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1623#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1624#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1625/* PORT_PLL_8_A */
1626#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1627/* PORT_PLL_9_A */
05712c15
ID
1628#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1629#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1630/* PORT_PLL_10_A */
1631#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1632#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1633#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1634#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1635#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1636 _PORT_PLL_0_B, \
1637 _PORT_PLL_0_C)
1638#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1639 (idx) * 4)
dfb82408 1640
5c6706e5
VK
1641/* BXT PHY common lane registers */
1642#define _PORT_CL1CM_DW0_A 0x162000
1643#define _PORT_CL1CM_DW0_BC 0x6C000
1644#define PHY_POWER_GOOD (1 << 16)
b61e7996 1645#define PHY_RESERVED (1 << 7)
ed37892e 1646#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1647
d8d4a512
VS
1648#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1649#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1650#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1651
ad186f3f
PZ
1652#define _ICL_PORT_CL_DW5_A 0x162014
1653#define _ICL_PORT_CL_DW5_B 0x6C014
1654#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1655 _ICL_PORT_CL_DW5_B)
1656
5c6706e5
VK
1657#define _PORT_CL1CM_DW9_A 0x162024
1658#define _PORT_CL1CM_DW9_BC 0x6C024
1659#define IREF0RC_OFFSET_SHIFT 8
1660#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1661#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1662
1663#define _PORT_CL1CM_DW10_A 0x162028
1664#define _PORT_CL1CM_DW10_BC 0x6C028
1665#define IREF1RC_OFFSET_SHIFT 8
1666#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1667#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1668
1669#define _PORT_CL1CM_DW28_A 0x162070
1670#define _PORT_CL1CM_DW28_BC 0x6C070
1671#define OCL1_POWER_DOWN_EN (1 << 23)
1672#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1673#define SUS_CLK_CONFIG 0x3
ed37892e 1674#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1675
1676#define _PORT_CL1CM_DW30_A 0x162078
1677#define _PORT_CL1CM_DW30_BC 0x6C078
1678#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1679#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1680
04416108
RV
1681#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1682#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1683#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1684#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1685#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1686#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1687#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1688#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1689#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1690#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1691#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1692 _CNL_PORT_PCS_DW1_GRP_AE, \
1693 _CNL_PORT_PCS_DW1_GRP_B, \
1694 _CNL_PORT_PCS_DW1_GRP_C, \
1695 _CNL_PORT_PCS_DW1_GRP_D, \
1696 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1697 _CNL_PORT_PCS_DW1_GRP_F))
1698
1699#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1700 _CNL_PORT_PCS_DW1_LN0_AE, \
1701 _CNL_PORT_PCS_DW1_LN0_B, \
1702 _CNL_PORT_PCS_DW1_LN0_C, \
1703 _CNL_PORT_PCS_DW1_LN0_D, \
1704 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1705 _CNL_PORT_PCS_DW1_LN0_F))
5bb975de
MN
1706#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1707#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1708#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1709#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1710#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1711 _ICL_PORT_PCS_DW1_GRP_A, \
1712 _ICL_PORT_PCS_DW1_GRP_B)
1713#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1714 _ICL_PORT_PCS_DW1_LN0_A, \
1715 _ICL_PORT_PCS_DW1_LN0_B)
04416108
RV
1716#define COMMON_KEEPER_EN (1 << 26)
1717
4635b573
MK
1718/* CNL Port TX registers */
1719#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1720#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1721#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1722#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1723#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1724#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1725#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1726#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1727#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1728#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1729#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1730 _CNL_PORT_TX_AE_GRP_OFFSET, \
1731 _CNL_PORT_TX_B_GRP_OFFSET, \
1732 _CNL_PORT_TX_B_GRP_OFFSET, \
1733 _CNL_PORT_TX_D_GRP_OFFSET, \
1734 _CNL_PORT_TX_AE_GRP_OFFSET, \
1735 _CNL_PORT_TX_F_GRP_OFFSET) + \
1736 4*(dw))
1737#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1738 _CNL_PORT_TX_AE_LN0_OFFSET, \
1739 _CNL_PORT_TX_B_LN0_OFFSET, \
1740 _CNL_PORT_TX_B_LN0_OFFSET, \
1741 _CNL_PORT_TX_D_LN0_OFFSET, \
1742 _CNL_PORT_TX_AE_LN0_OFFSET, \
1743 _CNL_PORT_TX_F_LN0_OFFSET) + \
1744 4*(dw))
1745
1746#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1747#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1748#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1749#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1750#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1751#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1752#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1753 _ICL_PORT_TX_DW2_GRP_A, \
1754 _ICL_PORT_TX_DW2_GRP_B)
1755#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1756 _ICL_PORT_TX_DW2_LN0_A, \
1757 _ICL_PORT_TX_DW2_LN0_B)
7487508e 1758#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1759#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1760#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1761#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1762#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1763#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1764
04416108
RV
1765#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1766#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1767#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1768#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1769#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1770 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \
1771 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1772#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1773#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1774#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1775#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1776#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1777#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1778 _ICL_PORT_TX_DW4_GRP_A, \
1779 _ICL_PORT_TX_DW4_GRP_B)
1780#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1781 _ICL_PORT_TX_DW4_LN0_A, \
1782 _ICL_PORT_TX_DW4_LN0_B) + \
1783 (ln * (_ICL_PORT_TX_DW4_LN1_A - \
1784 _ICL_PORT_TX_DW4_LN0_A)))
04416108
RV
1785#define LOADGEN_SELECT (1 << 31)
1786#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1787#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1788#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1789#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1790#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1791#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1792
4635b573
MK
1793#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1794#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1795#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1796#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1797#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1798#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1799#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1800 _ICL_PORT_TX_DW5_GRP_A, \
1801 _ICL_PORT_TX_DW5_GRP_B)
1802#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1803 _ICL_PORT_TX_DW5_LN0_A, \
1804 _ICL_PORT_TX_DW5_LN0_B)
04416108 1805#define TX_TRAINING_EN (1 << 31)
5bb975de 1806#define TAP2_DISABLE (1 << 30)
04416108
RV
1807#define TAP3_DISABLE (1 << 29)
1808#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1809#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1810#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1811#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1812
4635b573
MK
1813#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1814#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1815#define N_SCALAR(x) ((x) << 24)
1f588aeb 1816#define N_SCALAR_MASK (0x7F << 24)
04416108 1817
c92f47b5
MN
1818#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1819 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1820
1821#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1822#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1823#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1824#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1825#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1826#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1827#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1828#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1829#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1830 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1831 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1832 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1833
1834#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1835#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1836#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1837#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1838#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1839#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1840#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1841#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1842#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1843 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1844 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1845 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1846#define CRI_USE_FS32 (1 << 5)
1847
1848#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1849#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1850#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1851#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1852#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1853#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1854#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1855#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1856#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1857 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1858 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1859 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1860
1861#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1862#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1863#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1864#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1865#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1866#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1867#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1868#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1869#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1870 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1871 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1872 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1873#define CRI_CALCINIT (1 << 1)
1874
1875#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1876#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1877#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1878#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1879#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1880#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1881#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1882#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1883#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1884 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1885 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1886 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1887
1888#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1889#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1890#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1891#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1892#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1893#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1894#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1895#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1896#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1897 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1898 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1899 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1900#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1901#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1902
1903#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1904#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1905#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1906#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
1907#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
1908#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
1909#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
1910#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
1911#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
1912 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
1913 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
1914 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
1915
1916#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1917#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1918#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1919#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1920#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1921#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1922#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1923#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1924#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
1925 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
1926 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
1927 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
1928#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1929#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1930#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1931#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1932#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1933
842d4166
ACO
1934/* The spec defines this only for BXT PHY0, but lets assume that this
1935 * would exist for PHY1 too if it had a second channel.
1936 */
1937#define _PORT_CL2CM_DW6_A 0x162358
1938#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1939#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1940#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1941
d8d4a512
VS
1942#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1943#define COMP_INIT (1 << 31)
1944#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1945#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1946#define PROCESS_INFO_DOT_0 (0 << 26)
1947#define PROCESS_INFO_DOT_1 (1 << 26)
1948#define PROCESS_INFO_DOT_4 (2 << 26)
1949#define PROCESS_INFO_MASK (7 << 26)
1950#define PROCESS_INFO_SHIFT 26
1951#define VOLTAGE_INFO_0_85V (0 << 24)
1952#define VOLTAGE_INFO_0_95V (1 << 24)
1953#define VOLTAGE_INFO_1_05V (2 << 24)
1954#define VOLTAGE_INFO_MASK (3 << 24)
1955#define VOLTAGE_INFO_SHIFT 24
1956#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1957#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1958
62d4a5e1
PZ
1959#define _ICL_PORT_COMP_DW0_A 0x162100
1960#define _ICL_PORT_COMP_DW0_B 0x6C100
1961#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1962 _ICL_PORT_COMP_DW0_B)
1963#define _ICL_PORT_COMP_DW1_A 0x162104
1964#define _ICL_PORT_COMP_DW1_B 0x6C104
1965#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1966 _ICL_PORT_COMP_DW1_B)
1967#define _ICL_PORT_COMP_DW3_A 0x16210C
1968#define _ICL_PORT_COMP_DW3_B 0x6C10C
1969#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1970 _ICL_PORT_COMP_DW3_B)
1971#define _ICL_PORT_COMP_DW9_A 0x162124
1972#define _ICL_PORT_COMP_DW9_B 0x6C124
1973#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1974 _ICL_PORT_COMP_DW9_B)
1975#define _ICL_PORT_COMP_DW10_A 0x162128
1976#define _ICL_PORT_COMP_DW10_B 0x6C128
1977#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1978 _ICL_PORT_COMP_DW10_A, \
1979 _ICL_PORT_COMP_DW10_B)
1980
5c6706e5
VK
1981/* BXT PHY Ref registers */
1982#define _PORT_REF_DW3_A 0x16218C
1983#define _PORT_REF_DW3_BC 0x6C18C
1984#define GRC_DONE (1 << 22)
ed37892e 1985#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1986
1987#define _PORT_REF_DW6_A 0x162198
1988#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1989#define GRC_CODE_SHIFT 24
1990#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1991#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1992#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1993#define GRC_CODE_SLOW_SHIFT 8
1994#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1995#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1996#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1997
1998#define _PORT_REF_DW8_A 0x1621A0
1999#define _PORT_REF_DW8_BC 0x6C1A0
2000#define GRC_DIS (1 << 15)
2001#define GRC_RDY_OVRD (1 << 1)
ed37892e 2002#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2003
dfb82408 2004/* BXT PHY PCS registers */
96fb9f9b
VK
2005#define _PORT_PCS_DW10_LN01_A 0x162428
2006#define _PORT_PCS_DW10_LN01_B 0x6C428
2007#define _PORT_PCS_DW10_LN01_C 0x6C828
2008#define _PORT_PCS_DW10_GRP_A 0x162C28
2009#define _PORT_PCS_DW10_GRP_B 0x6CC28
2010#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2011#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2012 _PORT_PCS_DW10_LN01_B, \
2013 _PORT_PCS_DW10_LN01_C)
2014#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2015 _PORT_PCS_DW10_GRP_B, \
2016 _PORT_PCS_DW10_GRP_C)
2017
96fb9f9b
VK
2018#define TX2_SWING_CALC_INIT (1 << 31)
2019#define TX1_SWING_CALC_INIT (1 << 30)
2020
dfb82408
S
2021#define _PORT_PCS_DW12_LN01_A 0x162430
2022#define _PORT_PCS_DW12_LN01_B 0x6C430
2023#define _PORT_PCS_DW12_LN01_C 0x6C830
2024#define _PORT_PCS_DW12_LN23_A 0x162630
2025#define _PORT_PCS_DW12_LN23_B 0x6C630
2026#define _PORT_PCS_DW12_LN23_C 0x6CA30
2027#define _PORT_PCS_DW12_GRP_A 0x162c30
2028#define _PORT_PCS_DW12_GRP_B 0x6CC30
2029#define _PORT_PCS_DW12_GRP_C 0x6CE30
2030#define LANESTAGGER_STRAP_OVRD (1 << 6)
2031#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2032#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2033 _PORT_PCS_DW12_LN01_B, \
2034 _PORT_PCS_DW12_LN01_C)
2035#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2036 _PORT_PCS_DW12_LN23_B, \
2037 _PORT_PCS_DW12_LN23_C)
2038#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2039 _PORT_PCS_DW12_GRP_B, \
2040 _PORT_PCS_DW12_GRP_C)
dfb82408 2041
5c6706e5
VK
2042/* BXT PHY TX registers */
2043#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2044 ((lane) & 1) * 0x80)
2045
96fb9f9b
VK
2046#define _PORT_TX_DW2_LN0_A 0x162508
2047#define _PORT_TX_DW2_LN0_B 0x6C508
2048#define _PORT_TX_DW2_LN0_C 0x6C908
2049#define _PORT_TX_DW2_GRP_A 0x162D08
2050#define _PORT_TX_DW2_GRP_B 0x6CD08
2051#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2052#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2053 _PORT_TX_DW2_LN0_B, \
2054 _PORT_TX_DW2_LN0_C)
2055#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2056 _PORT_TX_DW2_GRP_B, \
2057 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2058#define MARGIN_000_SHIFT 16
2059#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2060#define UNIQ_TRANS_SCALE_SHIFT 8
2061#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2062
2063#define _PORT_TX_DW3_LN0_A 0x16250C
2064#define _PORT_TX_DW3_LN0_B 0x6C50C
2065#define _PORT_TX_DW3_LN0_C 0x6C90C
2066#define _PORT_TX_DW3_GRP_A 0x162D0C
2067#define _PORT_TX_DW3_GRP_B 0x6CD0C
2068#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2069#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2070 _PORT_TX_DW3_LN0_B, \
2071 _PORT_TX_DW3_LN0_C)
2072#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2073 _PORT_TX_DW3_GRP_B, \
2074 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2075#define SCALE_DCOMP_METHOD (1 << 26)
2076#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2077
2078#define _PORT_TX_DW4_LN0_A 0x162510
2079#define _PORT_TX_DW4_LN0_B 0x6C510
2080#define _PORT_TX_DW4_LN0_C 0x6C910
2081#define _PORT_TX_DW4_GRP_A 0x162D10
2082#define _PORT_TX_DW4_GRP_B 0x6CD10
2083#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2084#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2085 _PORT_TX_DW4_LN0_B, \
2086 _PORT_TX_DW4_LN0_C)
2087#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2088 _PORT_TX_DW4_GRP_B, \
2089 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2090#define DEEMPH_SHIFT 24
2091#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2092
51b3ee35
ACO
2093#define _PORT_TX_DW5_LN0_A 0x162514
2094#define _PORT_TX_DW5_LN0_B 0x6C514
2095#define _PORT_TX_DW5_LN0_C 0x6C914
2096#define _PORT_TX_DW5_GRP_A 0x162D14
2097#define _PORT_TX_DW5_GRP_B 0x6CD14
2098#define _PORT_TX_DW5_GRP_C 0x6CF14
2099#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2100 _PORT_TX_DW5_LN0_B, \
2101 _PORT_TX_DW5_LN0_C)
2102#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2103 _PORT_TX_DW5_GRP_B, \
2104 _PORT_TX_DW5_GRP_C)
2105#define DCC_DELAY_RANGE_1 (1 << 9)
2106#define DCC_DELAY_RANGE_2 (1 << 8)
2107
5c6706e5
VK
2108#define _PORT_TX_DW14_LN0_A 0x162538
2109#define _PORT_TX_DW14_LN0_B 0x6C538
2110#define _PORT_TX_DW14_LN0_C 0x6C938
2111#define LATENCY_OPTIM_SHIFT 30
2112#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2113#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2114 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2115 _PORT_TX_DW14_LN0_C) + \
2116 _BXT_LANE_OFFSET(lane))
5c6706e5 2117
f8896f5d 2118/* UAIMI scratch pad register 1 */
f0f59a00 2119#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2120/* SKL VccIO mask */
2121#define SKL_VCCIO_MASK 0x1
2122/* SKL balance leg register */
f0f59a00 2123#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2124/* I_boost values */
2125#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2126#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2127/* Balance leg disable bits */
2128#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2129#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2130
585fb111 2131/*
de151cf6 2132 * Fence registers
eecf613a
VS
2133 * [0-7] @ 0x2000 gen2,gen3
2134 * [8-15] @ 0x3000 945,g33,pnv
2135 *
2136 * [0-15] @ 0x3000 gen4,gen5
2137 *
2138 * [0-15] @ 0x100000 gen6,vlv,chv
2139 * [0-31] @ 0x100000 gen7+
585fb111 2140 */
f0f59a00 2141#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2142#define I830_FENCE_START_MASK 0x07f80000
2143#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2144#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2145#define I830_FENCE_PITCH_SHIFT 4
2146#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2147#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2148#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2149#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2150
2151#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2152#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2153
f0f59a00
VS
2154#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2155#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2156#define I965_FENCE_PITCH_SHIFT 2
2157#define I965_FENCE_TILING_Y_SHIFT 1
2158#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2159#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2160
f0f59a00
VS
2161#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2162#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2163#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2164#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2165
2b6b3a09 2166
f691e2f4 2167/* control register for cpu gtt access */
f0f59a00 2168#define TILECTL _MMIO(0x101000)
f691e2f4 2169#define TILECTL_SWZCTL (1 << 0)
e3a29055 2170#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2171#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2172#define TILECTL_BACKSNOOP_DIS (1 << 3)
2173
de151cf6
JB
2174/*
2175 * Instruction and interrupt control regs
2176 */
f0f59a00 2177#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2178#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2179#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2180#define PGTBL_ER _MMIO(0x02024)
2181#define PRB0_BASE (0x2030-0x30)
2182#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2183#define PRB2_BASE (0x2050-0x30) /* gen3 */
2184#define SRB0_BASE (0x2100-0x30) /* gen2 */
2185#define SRB1_BASE (0x2110-0x30) /* gen2 */
2186#define SRB2_BASE (0x2120-0x30) /* 830 */
2187#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2188#define RENDER_RING_BASE 0x02000
2189#define BSD_RING_BASE 0x04000
2190#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2191#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2192#define GEN11_BSD_RING_BASE 0x1c0000
2193#define GEN11_BSD2_RING_BASE 0x1c4000
2194#define GEN11_BSD3_RING_BASE 0x1d0000
2195#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2196#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2197#define GEN11_VEBOX_RING_BASE 0x1c8000
2198#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2199#define BLT_RING_BASE 0x22000
f0f59a00
VS
2200#define RING_TAIL(base) _MMIO((base)+0x30)
2201#define RING_HEAD(base) _MMIO((base)+0x34)
2202#define RING_START(base) _MMIO((base)+0x38)
2203#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2204#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2205#define RING_SYNC_0(base) _MMIO((base)+0x40)
2206#define RING_SYNC_1(base) _MMIO((base)+0x44)
2207#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2208#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2209#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2210#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2211#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2212#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2213#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2214#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2215#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2216#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2217#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2218#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2219#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2220#define GEN6_NOSYNC INVALID_MMIO_REG
2221#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2222#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2223#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2224#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2225#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2226#define RESET_CTL_REQUEST_RESET (1 << 0)
2227#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2228
f0f59a00 2229#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2230#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2231#define GEN7_WR_WATERMARK _MMIO(0x4028)
2232#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2233#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2234#define ARB_MODE_SWIZZLE_SNB (1<<4)
2235#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2236#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2237#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2238/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2239#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2240#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2241#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2242#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2243
f0f59a00 2244#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2245#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2246#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2247#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2248#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
b03ec3d6
MT
2249#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2250#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
828c7908 2251#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2252#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2253#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2254#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2255#define DONE_REG _MMIO(0x40b0)
2256#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2257#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1790625b 2258#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
f0f59a00
VS
2259#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2260#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2261#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2262#define RING_ACTHD(base) _MMIO((base)+0x74)
2263#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2264#define RING_NOPID(base) _MMIO((base)+0x94)
2265#define RING_IMR(base) _MMIO((base)+0xa8)
2266#define RING_HWSTAM(base) _MMIO((base)+0x98)
2267#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2268#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2269#define TAIL_ADDR 0x001FFFF8
2270#define HEAD_WRAP_COUNT 0xFFE00000
2271#define HEAD_WRAP_ONE 0x00200000
2272#define HEAD_ADDR 0x001FFFFC
2273#define RING_NR_PAGES 0x001FF000
2274#define RING_REPORT_MASK 0x00000006
2275#define RING_REPORT_64K 0x00000002
2276#define RING_REPORT_128K 0x00000004
2277#define RING_NO_REPORT 0x00000000
2278#define RING_VALID_MASK 0x00000001
2279#define RING_VALID 0x00000001
2280#define RING_INVALID 0x00000000
4b60e5cb
CW
2281#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2282#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2283#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2284
33136b06
AS
2285#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2286#define RING_MAX_NONPRIV_SLOTS 12
2287
f0f59a00 2288#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2289
4ba9c1f7
MK
2290#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2291#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2292
9a6330cf
MA
2293#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2294#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2295
c0b730d5
MK
2296#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2297#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
86ebb015 2298#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
c0b730d5 2299
8168bd48 2300#if 0
f0f59a00
VS
2301#define PRB0_TAIL _MMIO(0x2030)
2302#define PRB0_HEAD _MMIO(0x2034)
2303#define PRB0_START _MMIO(0x2038)
2304#define PRB0_CTL _MMIO(0x203c)
2305#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2306#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2307#define PRB1_START _MMIO(0x2048) /* 915+ only */
2308#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2309#endif
f0f59a00
VS
2310#define IPEIR_I965 _MMIO(0x2064)
2311#define IPEHR_I965 _MMIO(0x2068)
2312#define GEN7_SC_INSTDONE _MMIO(0x7100)
2313#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2314#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2315#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2316#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2317#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2318#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2319#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2320#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2321#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2322#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2323#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
f0f59a00
VS
2324#define RING_IPEIR(base) _MMIO((base)+0x64)
2325#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2326/*
2327 * On GEN4, only the render ring INSTDONE exists and has a different
2328 * layout than the GEN7+ version.
bd93a50e 2329 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2330 */
f0f59a00
VS
2331#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2332#define RING_INSTPS(base) _MMIO((base)+0x70)
2333#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2334#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2335#define RING_INSTPM(base) _MMIO((base)+0xc0)
2336#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2337#define INSTPS _MMIO(0x2070) /* 965+ only */
2338#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2339#define ACTHD_I965 _MMIO(0x2074)
2340#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2341#define HWS_ADDRESS_MASK 0xfffff000
2342#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2343#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2344#define PWRCTX_EN (1<<0)
f0f59a00
VS
2345#define IPEIR _MMIO(0x2088)
2346#define IPEHR _MMIO(0x208c)
2347#define GEN2_INSTDONE _MMIO(0x2090)
2348#define NOPID _MMIO(0x2094)
2349#define HWSTAM _MMIO(0x2098)
2350#define DMA_FADD_I8XX _MMIO(0x20d0)
2351#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2352#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2353#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2354#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2355#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2356#define RING_BBADDR(base) _MMIO((base)+0x140)
2357#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2358#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2359#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2360#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2361#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2362
2363#define ERROR_GEN6 _MMIO(0x40a0)
2364#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2365#define ERR_INT_POISON (1<<31)
8664281b 2366#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2367#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2368#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2369#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2370#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2371#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2372#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2373#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2374#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2375
f0f59a00
VS
2376#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2377#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2378#define FAULT_VA_HIGH_BITS (0xf << 0)
2379#define FAULT_GTT_SEL (1 << 4)
6c826f34 2380
f0f59a00 2381#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2382#define FPGA_DBG_RM_NOCLAIM (1<<31)
2383
8ac3e1bb
MK
2384#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2385#define CLAIM_ER_CLR (1 << 31)
2386#define CLAIM_ER_OVERFLOW (1 << 16)
2387#define CLAIM_ER_CTR_MASK 0xffff
2388
f0f59a00 2389#define DERRMR _MMIO(0x44050)
4e0bbc31 2390/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2391#define DERRMR_PIPEA_SCANLINE (1<<0)
2392#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2393#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2394#define DERRMR_PIPEA_VBLANK (1<<3)
2395#define DERRMR_PIPEA_HBLANK (1<<5)
2396#define DERRMR_PIPEB_SCANLINE (1<<8)
2397#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2398#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2399#define DERRMR_PIPEB_VBLANK (1<<11)
2400#define DERRMR_PIPEB_HBLANK (1<<13)
2401/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2402#define DERRMR_PIPEC_SCANLINE (1<<14)
2403#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2404#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2405#define DERRMR_PIPEC_VBLANK (1<<21)
2406#define DERRMR_PIPEC_HBLANK (1<<22)
2407
0f3b6849 2408
de6e2eaf
EA
2409/* GM45+ chicken bits -- debug workaround bits that may be required
2410 * for various sorts of correct behavior. The top 16 bits of each are
2411 * the enables for writing to the corresponding low bit.
2412 */
f0f59a00 2413#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2414#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2415#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2416/* Disables pipelining of read flushes past the SF-WIZ interface.
2417 * Required on all Ironlake steppings according to the B-Spec, but the
2418 * particular danger of not doing so is not specified.
2419 */
2420# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2421#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2422#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2423#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2424#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2425#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2426#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2427
f0f59a00 2428#define MI_MODE _MMIO(0x209c)
71cf39b1 2429# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2430# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2431# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2432# define MODE_IDLE (1 << 9)
9991ae78 2433# define STOP_RING (1 << 8)
71cf39b1 2434
f0f59a00
VS
2435#define GEN6_GT_MODE _MMIO(0x20d0)
2436#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2437#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2438#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2439#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2440#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2441#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2442#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2443#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2444#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2445
a8ab5ed5
TG
2446/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2447#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2448#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2449
b1e429fe
TG
2450/* WaClearTdlStateAckDirtyBits */
2451#define GEN8_STATE_ACK _MMIO(0x20F0)
2452#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2453#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2454#define GEN9_STATE_ACK_TDL0 (1 << 12)
2455#define GEN9_STATE_ACK_TDL1 (1 << 13)
2456#define GEN9_STATE_ACK_TDL2 (1 << 14)
2457#define GEN9_STATE_ACK_TDL3 (1 << 15)
2458#define GEN9_SUBSLICE_TDL_ACK_BITS \
2459 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2460 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2461
f0f59a00
VS
2462#define GFX_MODE _MMIO(0x2520)
2463#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2464#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2465#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2466#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2467#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2468#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2469#define GFX_REPLAY_MODE (1<<11)
2470#define GFX_PSMI_GRANULARITY (1<<10)
2471#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2472#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2473
4df001d3
DG
2474#define GFX_FORWARD_VBLANK_MASK (3<<5)
2475#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2476#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2477#define GFX_FORWARD_VBLANK_COND (2<<5)
2478
225701fc
KG
2479#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2480
a7e806de 2481#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2482#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2483#define BXT_MIPI_BASE 0x60000
a7e806de 2484
f0f59a00
VS
2485#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2486#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2487#define SCPD0 _MMIO(0x209c) /* 915+ only */
2488#define IER _MMIO(0x20a0)
2489#define IIR _MMIO(0x20a4)
2490#define IMR _MMIO(0x20a8)
2491#define ISR _MMIO(0x20ac)
2492#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2493#define GINT_DIS (1<<22)
2d809570 2494#define GCFG_DIS (1<<8)
f0f59a00
VS
2495#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2496#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2497#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2498#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2499#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2500#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2501#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2502#define VLV_PCBR_ADDR_SHIFT 12
2503
90a72f87 2504#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2505#define EIR _MMIO(0x20b0)
2506#define EMR _MMIO(0x20b4)
2507#define ESR _MMIO(0x20b8)
63eeaf38
JB
2508#define GM45_ERROR_PAGE_TABLE (1<<5)
2509#define GM45_ERROR_MEM_PRIV (1<<4)
2510#define I915_ERROR_PAGE_TABLE (1<<4)
2511#define GM45_ERROR_CP_PRIV (1<<3)
2512#define I915_ERROR_MEMORY_REFRESH (1<<1)
2513#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2514#define INSTPM _MMIO(0x20c0)
ee980b80 2515#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2516#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2517 will not assert AGPBUSY# and will only
2518 be delivered when out of C3. */
84f9f938 2519#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2520#define INSTPM_TLB_INVALIDATE (1<<9)
2521#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2522#define ACTHD _MMIO(0x20c8)
2523#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2524#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2525#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2526#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2527#define FW_BLC _MMIO(0x20d8)
2528#define FW_BLC2 _MMIO(0x20dc)
2529#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2530#define FW_BLC_SELF_EN_MASK (1<<31)
2531#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2532#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2533#define MM_BURST_LENGTH 0x00700000
2534#define MM_FIFO_WATERMARK 0x0001F000
2535#define LM_BURST_LENGTH 0x00000700
2536#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2537#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2538
78005497
MK
2539#define MBUS_ABOX_CTL _MMIO(0x45038)
2540#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2541#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2542#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2543#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2544#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2545#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2546#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2547#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2548
2549#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2550#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2551#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2552 _PIPEB_MBUS_DBOX_CTL)
2553#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2554#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2555#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2556#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2557#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2558#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2559
2560#define MBUS_UBOX_CTL _MMIO(0x4503C)
2561#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2562#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2563
45503ded
KP
2564/* Make render/texture TLB fetches lower priorty than associated data
2565 * fetches. This is not turned on by default
2566 */
2567#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2568
2569/* Isoch request wait on GTT enable (Display A/B/C streams).
2570 * Make isoch requests stall on the TLB update. May cause
2571 * display underruns (test mode only)
2572 */
2573#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2574
2575/* Block grant count for isoch requests when block count is
2576 * set to a finite value.
2577 */
2578#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2579#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2580#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2581#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2582#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2583
2584/* Enable render writes to complete in C2/C3/C4 power states.
2585 * If this isn't enabled, render writes are prevented in low
2586 * power states. That seems bad to me.
2587 */
2588#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2589
2590/* This acknowledges an async flip immediately instead
2591 * of waiting for 2TLB fetches.
2592 */
2593#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2594
2595/* Enables non-sequential data reads through arbiter
2596 */
0206e353 2597#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2598
2599/* Disable FSB snooping of cacheable write cycles from binner/render
2600 * command stream
2601 */
2602#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2603
2604/* Arbiter time slice for non-isoch streams */
2605#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2606#define MI_ARB_TIME_SLICE_1 (0 << 5)
2607#define MI_ARB_TIME_SLICE_2 (1 << 5)
2608#define MI_ARB_TIME_SLICE_4 (2 << 5)
2609#define MI_ARB_TIME_SLICE_6 (3 << 5)
2610#define MI_ARB_TIME_SLICE_8 (4 << 5)
2611#define MI_ARB_TIME_SLICE_10 (5 << 5)
2612#define MI_ARB_TIME_SLICE_14 (6 << 5)
2613#define MI_ARB_TIME_SLICE_16 (7 << 5)
2614
2615/* Low priority grace period page size */
2616#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2617#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2618
2619/* Disable display A/B trickle feed */
2620#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2621
2622/* Set display plane priority */
2623#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2624#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2625
f0f59a00 2626#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2627#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2628#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2629
f0f59a00 2630#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2631#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2632#define CM0_IZ_OPT_DISABLE (1<<6)
2633#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2634#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2635#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2636#define CM0_COLOR_EVICT_DISABLE (1<<3)
2637#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2638#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2639#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2640#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2641#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2642#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2643#define ECO_GATING_CX_ONLY (1<<3)
2644#define ECO_FLIP_DONE (1<<0)
585fb111 2645
f0f59a00 2646#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2647#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2648#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2649#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2650#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2651#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2652#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2653
f0f59a00 2654#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2655#define GEN6_BLITTER_LOCK_SHIFT 16
2656#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2657
f0f59a00 2658#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2659#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2660#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2661#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2662
19f81df2
RB
2663#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2664#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2665
693d11c3 2666/* Fuse readout registers for GT */
b8ec759e
LL
2667#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2668#define HSW_F1_EU_DIS_SHIFT 16
2669#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2670#define HSW_F1_EU_DIS_10EUS 0
2671#define HSW_F1_EU_DIS_8EUS 1
2672#define HSW_F1_EU_DIS_6EUS 2
2673
f0f59a00 2674#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2675#define CHV_FGT_DISABLE_SS0 (1 << 10)
2676#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2677#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2678#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2679#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2680#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2681#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2682#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2683#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2684#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2685
f0f59a00 2686#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2687#define GEN8_F2_SS_DIS_SHIFT 21
2688#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2689#define GEN8_F2_S_ENA_SHIFT 25
2690#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2691
2692#define GEN9_F2_SS_DIS_SHIFT 20
2693#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2694
4e9767bc
BW
2695#define GEN10_F2_S_ENA_SHIFT 22
2696#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2697#define GEN10_F2_SS_DIS_SHIFT 18
2698#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2699
f0f59a00 2700#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2701#define GEN8_EU_DIS0_S0_MASK 0xffffff
2702#define GEN8_EU_DIS0_S1_SHIFT 24
2703#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2704
f0f59a00 2705#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2706#define GEN8_EU_DIS1_S1_MASK 0xffff
2707#define GEN8_EU_DIS1_S2_SHIFT 16
2708#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2709
f0f59a00 2710#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2711#define GEN8_EU_DIS2_S2_MASK 0xff
2712
f0f59a00 2713#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2714
4e9767bc
BW
2715#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2716#define GEN10_EU_DIS_SS_MASK 0xff
2717
26376a7e
OM
2718#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2719#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2720#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2721#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2722
8b5eb5e2
KG
2723#define GEN11_EU_DISABLE _MMIO(0x9134)
2724#define GEN11_EU_DIS_MASK 0xFF
2725
2726#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2727#define GEN11_GT_S_ENA_MASK 0xFF
2728
2729#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2730
f0f59a00 2731#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2732#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2733#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2734#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2735#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2736
cc609d5d
BW
2737/* On modern GEN architectures interrupt control consists of two sets
2738 * of registers. The first set pertains to the ring generating the
2739 * interrupt. The second control is for the functional block generating the
2740 * interrupt. These are PM, GT, DE, etc.
2741 *
2742 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2743 * GT interrupt bits, so we don't need to duplicate the defines.
2744 *
2745 * These defines should cover us well from SNB->HSW with minor exceptions
2746 * it can also work on ILK.
2747 */
2748#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2749#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2750#define GT_BLT_USER_INTERRUPT (1 << 22)
2751#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2752#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2753#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2754#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2755#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2756#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2757#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2758#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2759#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2760#define GT_RENDER_USER_INTERRUPT (1 << 0)
2761
12638c57
BW
2762#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2763#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2764
772c2a51 2765#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2766 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2767 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2768
cc609d5d
BW
2769/* These are all the "old" interrupts */
2770#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2771
2772#define I915_PM_INTERRUPT (1<<31)
2773#define I915_ISP_INTERRUPT (1<<22)
2774#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2775#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2776#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2777#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2778#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2779#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2780#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2781#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2782#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2783#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2784#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2785#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2786#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2787#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2788#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2789#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2790#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2791#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2792#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2793#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2794#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2795#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2796#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2797#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2798#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2799#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2800#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2801#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2802#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2803#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2804#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2805#define I915_USER_INTERRUPT (1<<1)
2806#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2807#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2808
eef57324
JA
2809#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2810#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2811
d5d8c3a1 2812/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2813#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2814#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2815
d5d8c3a1
PLB
2816#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2817#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2818#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2819#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2820 _VLV_AUD_PORT_EN_B_DBG, \
2821 _VLV_AUD_PORT_EN_C_DBG, \
2822 _VLV_AUD_PORT_EN_D_DBG)
2823#define VLV_AMP_MUTE (1 << 1)
2824
f0f59a00 2825#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2826
f0f59a00 2827#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2828#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2829#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2830#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2831#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2832#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2833#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2834#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2835#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2836#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2837#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2838#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2839#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2840#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2841#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2842#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2843
585fb111
JB
2844/*
2845 * Framebuffer compression (915+ only)
2846 */
2847
f0f59a00
VS
2848#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2849#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2850#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2851#define FBC_CTL_EN (1<<31)
2852#define FBC_CTL_PERIODIC (1<<30)
2853#define FBC_CTL_INTERVAL_SHIFT (16)
2854#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2855#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2856#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2857#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2858#define FBC_COMMAND _MMIO(0x320c)
585fb111 2859#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2860#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2861#define FBC_STAT_COMPRESSING (1<<31)
2862#define FBC_STAT_COMPRESSED (1<<30)
2863#define FBC_STAT_MODIFIED (1<<29)
82f34496 2864#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2865#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2866#define FBC_CTL_FENCE_DBL (0<<4)
2867#define FBC_CTL_IDLE_IMM (0<<2)
2868#define FBC_CTL_IDLE_FULL (1<<2)
2869#define FBC_CTL_IDLE_LINE (2<<2)
2870#define FBC_CTL_IDLE_DEBUG (3<<2)
2871#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2872#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2873#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2874#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2875
2876#define FBC_LL_SIZE (1536)
2877
44fff99f
MK
2878#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2879#define FBC_LLC_FULLY_OPEN (1<<30)
2880
74dff282 2881/* Framebuffer compression for GM45+ */
f0f59a00
VS
2882#define DPFC_CB_BASE _MMIO(0x3200)
2883#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2884#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2885#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2886#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2887#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2888#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2889#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2890#define DPFC_SR_EN (1<<10)
2891#define DPFC_CTL_LIMIT_1X (0<<6)
2892#define DPFC_CTL_LIMIT_2X (1<<6)
2893#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2894#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2895#define DPFC_RECOMP_STALL_EN (1<<27)
2896#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2897#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2898#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2899#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2900#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2901#define DPFC_INVAL_SEG_SHIFT (16)
2902#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2903#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2904#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2905#define DPFC_STATUS2 _MMIO(0x3214)
2906#define DPFC_FENCE_YOFF _MMIO(0x3218)
2907#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2908#define DPFC_HT_MODIFY (1<<31)
2909
b52eb4dc 2910/* Framebuffer compression for Ironlake */
f0f59a00
VS
2911#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2912#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2913#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2914/* The bit 28-8 is reserved */
2915#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2916#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2917#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2918#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2919#define IVB_FBC_STATUS2 _MMIO(0x43214)
2920#define IVB_FBC_COMP_SEG_MASK 0x7ff
2921#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2922#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2923#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2924#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2925#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2926#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2927#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2928#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2929
f0f59a00 2930#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2931#define ILK_FBCQ_DIS (1<<22)
0206e353 2932#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2933
b52eb4dc 2934
9c04f015
YL
2935/*
2936 * Framebuffer compression for Sandybridge
2937 *
2938 * The following two registers are of type GTTMMADR
2939 */
f0f59a00 2940#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2941#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2942#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2943
abe959c7 2944/* Framebuffer compression for Ivybridge */
f0f59a00 2945#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2946
f0f59a00 2947#define IPS_CTL _MMIO(0x43408)
42db64ef 2948#define IPS_ENABLE (1 << 31)
9c04f015 2949
f0f59a00 2950#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2951#define FBC_REND_NUKE (1<<2)
2952#define FBC_REND_CACHE_CLEAN (1<<1)
2953
585fb111
JB
2954/*
2955 * GPIO regs
2956 */
f0f59a00
VS
2957#define GPIOA _MMIO(0x5010)
2958#define GPIOB _MMIO(0x5014)
2959#define GPIOC _MMIO(0x5018)
2960#define GPIOD _MMIO(0x501c)
2961#define GPIOE _MMIO(0x5020)
2962#define GPIOF _MMIO(0x5024)
2963#define GPIOG _MMIO(0x5028)
2964#define GPIOH _MMIO(0x502c)
585fb111
JB
2965# define GPIO_CLOCK_DIR_MASK (1 << 0)
2966# define GPIO_CLOCK_DIR_IN (0 << 1)
2967# define GPIO_CLOCK_DIR_OUT (1 << 1)
2968# define GPIO_CLOCK_VAL_MASK (1 << 2)
2969# define GPIO_CLOCK_VAL_OUT (1 << 3)
2970# define GPIO_CLOCK_VAL_IN (1 << 4)
2971# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2972# define GPIO_DATA_DIR_MASK (1 << 8)
2973# define GPIO_DATA_DIR_IN (0 << 9)
2974# define GPIO_DATA_DIR_OUT (1 << 9)
2975# define GPIO_DATA_VAL_MASK (1 << 10)
2976# define GPIO_DATA_VAL_OUT (1 << 11)
2977# define GPIO_DATA_VAL_IN (1 << 12)
2978# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2979
f0f59a00 2980#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
07e17a75 2981#define GMBUS_AKSV_SELECT (1<<11)
f899fc64
CW
2982#define GMBUS_RATE_100KHZ (0<<8)
2983#define GMBUS_RATE_50KHZ (1<<8)
2984#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2985#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2986#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2987#define GMBUS_PIN_DISABLED 0
2988#define GMBUS_PIN_SSC 1
2989#define GMBUS_PIN_VGADDC 2
2990#define GMBUS_PIN_PANEL 3
2991#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2992#define GMBUS_PIN_DPC 4 /* HDMIC */
2993#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2994#define GMBUS_PIN_DPD 6 /* HDMID */
2995#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 2996#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
2997#define GMBUS_PIN_2_BXT 2
2998#define GMBUS_PIN_3_BXT 3
3d02352c 2999#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3000#define GMBUS_PIN_9_TC1_ICP 9
3001#define GMBUS_PIN_10_TC2_ICP 10
3002#define GMBUS_PIN_11_TC3_ICP 11
3003#define GMBUS_PIN_12_TC4_ICP 12
3004
3005#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3006#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
3007#define GMBUS_SW_CLR_INT (1<<31)
3008#define GMBUS_SW_RDY (1<<30)
3009#define GMBUS_ENT (1<<29) /* enable timeout */
3010#define GMBUS_CYCLE_NONE (0<<25)
3011#define GMBUS_CYCLE_WAIT (1<<25)
3012#define GMBUS_CYCLE_INDEX (2<<25)
3013#define GMBUS_CYCLE_STOP (4<<25)
3014#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3015#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3016#define GMBUS_SLAVE_INDEX_SHIFT 8
3017#define GMBUS_SLAVE_ADDR_SHIFT 1
3018#define GMBUS_SLAVE_READ (1<<0)
3019#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 3020#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
3021#define GMBUS_INUSE (1<<15)
3022#define GMBUS_HW_WAIT_PHASE (1<<14)
3023#define GMBUS_STALL_TIMEOUT (1<<13)
3024#define GMBUS_INT (1<<12)
3025#define GMBUS_HW_RDY (1<<11)
3026#define GMBUS_SATOER (1<<10)
3027#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
3028#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3029#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
3030#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3031#define GMBUS_NAK_EN (1<<3)
3032#define GMBUS_IDLE_EN (1<<2)
3033#define GMBUS_HW_WAIT_EN (1<<1)
3034#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 3035#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 3036#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 3037
585fb111
JB
3038/*
3039 * Clock control & power management
3040 */
2d401b17
VS
3041#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3042#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3043#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3044#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3045
f0f59a00
VS
3046#define VGA0 _MMIO(0x6000)
3047#define VGA1 _MMIO(0x6004)
3048#define VGA_PD _MMIO(0x6010)
585fb111
JB
3049#define VGA0_PD_P2_DIV_4 (1 << 7)
3050#define VGA0_PD_P1_DIV_2 (1 << 5)
3051#define VGA0_PD_P1_SHIFT 0
3052#define VGA0_PD_P1_MASK (0x1f << 0)
3053#define VGA1_PD_P2_DIV_4 (1 << 15)
3054#define VGA1_PD_P1_DIV_2 (1 << 13)
3055#define VGA1_PD_P1_SHIFT 8
3056#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3057#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3058#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3059#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3060#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3061#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3062#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3063#define DPLL_VGA_MODE_DIS (1 << 28)
3064#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3065#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3066#define DPLL_MODE_MASK (3 << 26)
3067#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3068#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3069#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3070#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3071#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3072#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3073#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 3074#define DPLL_LOCK_VLV (1<<15)
598fac6b 3075#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
3076#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3077#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
3078#define DPLL_PORTC_READY_MASK (0xf << 4)
3079#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3080
585fb111 3081#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3082
3083/* Additional CHV pll/phy registers */
f0f59a00 3084#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3085#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3086#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 3087#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
3088#define PHY_LDO_DELAY_0NS 0x0
3089#define PHY_LDO_DELAY_200NS 0x1
3090#define PHY_LDO_DELAY_600NS 0x2
3091#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 3092#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
3093#define PHY_CH_SU_PSR 0x1
3094#define PHY_CH_DEEP_PSR 0x7
3095#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3096#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3097#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 3098#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
3099#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3100#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 3101
585fb111
JB
3102/*
3103 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3104 * this field (only one bit may be set).
3105 */
3106#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3107#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3108#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3109/* i830, required in DVO non-gang */
3110#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3111#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3112#define PLL_REF_INPUT_DREFCLK (0 << 13)
3113#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3114#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3115#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3116#define PLL_REF_INPUT_MASK (3 << 13)
3117#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3118/* Ironlake */
b9055052
ZW
3119# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3120# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3121# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3122# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3123# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3124
585fb111
JB
3125/*
3126 * Parallel to Serial Load Pulse phase selection.
3127 * Selects the phase for the 10X DPLL clock for the PCIe
3128 * digital display port. The range is 4 to 13; 10 or more
3129 * is just a flip delay. The default is 6
3130 */
3131#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3132#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3133/*
3134 * SDVO multiplier for 945G/GM. Not used on 965.
3135 */
3136#define SDVO_MULTIPLIER_MASK 0x000000ff
3137#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3138#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3139
2d401b17
VS
3140#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3141#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3142#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3143#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3144
585fb111
JB
3145/*
3146 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3147 *
3148 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3149 */
3150#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3151#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3152/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3153#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3154#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3155/*
3156 * SDVO/UDI pixel multiplier.
3157 *
3158 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3159 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3160 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3161 * dummy bytes in the datastream at an increased clock rate, with both sides of
3162 * the link knowing how many bytes are fill.
3163 *
3164 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3165 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3166 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3167 * through an SDVO command.
3168 *
3169 * This register field has values of multiplication factor minus 1, with
3170 * a maximum multiplier of 5 for SDVO.
3171 */
3172#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3173#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3174/*
3175 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3176 * This best be set to the default value (3) or the CRT won't work. No,
3177 * I don't entirely understand what this does...
3178 */
3179#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3180#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3181
19ab4ed3
VS
3182#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3183
f0f59a00
VS
3184#define _FPA0 0x6040
3185#define _FPA1 0x6044
3186#define _FPB0 0x6048
3187#define _FPB1 0x604c
3188#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3189#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3190#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3191#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3192#define FP_N_DIV_SHIFT 16
3193#define FP_M1_DIV_MASK 0x00003f00
3194#define FP_M1_DIV_SHIFT 8
3195#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3196#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3197#define FP_M2_DIV_SHIFT 0
f0f59a00 3198#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3199#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3200#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3201#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3202#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3203#define DPLLB_TEST_N_BYPASS (1 << 19)
3204#define DPLLB_TEST_M_BYPASS (1 << 18)
3205#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3206#define DPLLA_TEST_N_BYPASS (1 << 3)
3207#define DPLLA_TEST_M_BYPASS (1 << 2)
3208#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3209#define D_STATE _MMIO(0x6104)
dc96e9b8 3210#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3211#define DSTATE_PLL_D3_OFF (1<<3)
3212#define DSTATE_GFX_CLOCK_GATING (1<<1)
3213#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3214#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3215# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3216# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3217# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3218# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3219# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3220# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3221# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3222# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3223# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3224# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3225# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3226# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3227# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3228# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3229# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3230# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3231# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3232# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3233# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3234# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3235# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3236# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3237# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3238# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3239# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3240# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3241# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3242# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3243# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3244/*
652c393a
JB
3245 * This bit must be set on the 830 to prevent hangs when turning off the
3246 * overlay scaler.
3247 */
3248# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3249# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3250# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3251# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3252# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3253
f0f59a00 3254#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3255# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3256# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3257# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3258# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3259# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3260# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3261# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3262# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3263# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3264/* This bit must be unset on 855,865 */
652c393a
JB
3265# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3266# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3267# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3268# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3269/* This bit must be set on 855,865. */
652c393a
JB
3270# define SV_CLOCK_GATE_DISABLE (1 << 0)
3271# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3272# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3273# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3274# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3275# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3276# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3277# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3278# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3279# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3280# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3281# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3282# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3283# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3284# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3285# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3286# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3287# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3288
3289# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3290/* This bit must always be set on 965G/965GM */
652c393a
JB
3291# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3292# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3293# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3294# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3295# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3296# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3297/* This bit must always be set on 965G */
652c393a
JB
3298# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3299# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3300# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3301# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3302# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3303# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3304# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3305# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3306# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3307# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3308# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3309# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3310# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3311# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3312# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3313# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3314# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3315# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3316# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3317
f0f59a00 3318#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3319#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3320#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3321#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3322
f0f59a00 3323#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3324#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3325
f0f59a00
VS
3326#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3327#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3328
f0f59a00 3329#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3330#define FW_CSPWRDWNEN (1<<15)
3331
f0f59a00 3332#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3333
f0f59a00 3334#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3335#define CDCLK_FREQ_SHIFT 4
3336#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3337#define CZCLK_FREQ_MASK 0xf
1e69cd74 3338
f0f59a00 3339#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3340#define PFI_CREDIT_63 (9 << 28) /* chv only */
3341#define PFI_CREDIT_31 (8 << 28) /* chv only */
3342#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3343#define PFI_CREDIT_RESEND (1 << 27)
3344#define VGA_FAST_MODE_DISABLE (1 << 14)
3345
f0f59a00 3346#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3347
585fb111
JB
3348/*
3349 * Palette regs
3350 */
a57c774a
AK
3351#define PALETTE_A_OFFSET 0xa000
3352#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3353#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3354#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3355 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3356
673a394b
EA
3357/* MCH MMIO space */
3358
3359/*
3360 * MCHBAR mirror.
3361 *
3362 * This mirrors the MCHBAR MMIO space whose location is determined by
3363 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3364 * every way. It is not accessible from the CP register read instructions.
3365 *
515b2392
PZ
3366 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3367 * just read.
673a394b
EA
3368 */
3369#define MCHBAR_MIRROR_BASE 0x10000
3370
1398261a
YL
3371#define MCHBAR_MIRROR_BASE_SNB 0x140000
3372
f0f59a00
VS
3373#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3374#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3375#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3376#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3377#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3378
3ebecd07 3379/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3380#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3381
646b4269 3382/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3383#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3384#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3385#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3386#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3387#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3388#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3389#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3390#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3391#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3392
646b4269 3393/* Pineview MCH register contains DDR3 setting */
f0f59a00 3394#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3395#define CSHRDDR3CTL_DDR3 (1 << 2)
3396
646b4269 3397/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3398#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3399#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3400
646b4269 3401/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3402#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3403#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3404#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3405#define MAD_DIMM_ECC_MASK (0x3 << 24)
3406#define MAD_DIMM_ECC_OFF (0x0 << 24)
3407#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3408#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3409#define MAD_DIMM_ECC_ON (0x3 << 24)
3410#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3411#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3412#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3413#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3414#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3415#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3416#define MAD_DIMM_A_SELECT (0x1 << 16)
3417/* DIMM sizes are in multiples of 256mb. */
3418#define MAD_DIMM_B_SIZE_SHIFT 8
3419#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3420#define MAD_DIMM_A_SIZE_SHIFT 0
3421#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3422
646b4269 3423/* snb MCH registers for priority tuning */
f0f59a00 3424#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3425#define MCH_SSKPD_WM0_MASK 0x3f
3426#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3427
f0f59a00 3428#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3429
b11248df 3430/* Clocking configuration register */
f0f59a00 3431#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3432#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3433#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3434#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3435#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3436#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3437#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3438#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3439/*
3440 * Note that on at least on ELK the below value is reported for both
3441 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3442 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3443 */
3444#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3445#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3446#define CLKCFG_MEM_533 (1 << 4)
3447#define CLKCFG_MEM_667 (2 << 4)
3448#define CLKCFG_MEM_800 (3 << 4)
3449#define CLKCFG_MEM_MASK (7 << 4)
3450
f0f59a00
VS
3451#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3452#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3453
f0f59a00 3454#define TSC1 _MMIO(0x11001)
ea056c14 3455#define TSE (1<<0)
f0f59a00
VS
3456#define TR1 _MMIO(0x11006)
3457#define TSFS _MMIO(0x11020)
7648fa99
JB
3458#define TSFS_SLOPE_MASK 0x0000ff00
3459#define TSFS_SLOPE_SHIFT 8
3460#define TSFS_INTR_MASK 0x000000ff
3461
f0f59a00
VS
3462#define CRSTANDVID _MMIO(0x11100)
3463#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3464#define PXVFREQ_PX_MASK 0x7f000000
3465#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3466#define VIDFREQ_BASE _MMIO(0x11110)
3467#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3468#define VIDFREQ2 _MMIO(0x11114)
3469#define VIDFREQ3 _MMIO(0x11118)
3470#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3471#define VIDFREQ_P0_MASK 0x1f000000
3472#define VIDFREQ_P0_SHIFT 24
3473#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3474#define VIDFREQ_P0_CSCLK_SHIFT 20
3475#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3476#define VIDFREQ_P0_CRCLK_SHIFT 16
3477#define VIDFREQ_P1_MASK 0x00001f00
3478#define VIDFREQ_P1_SHIFT 8
3479#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3480#define VIDFREQ_P1_CSCLK_SHIFT 4
3481#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3482#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3483#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3484#define INTTOEXT_MAP3_SHIFT 24
3485#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3486#define INTTOEXT_MAP2_SHIFT 16
3487#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3488#define INTTOEXT_MAP1_SHIFT 8
3489#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3490#define INTTOEXT_MAP0_SHIFT 0
3491#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3492#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3493#define MEMCTL_CMD_MASK 0xe000
3494#define MEMCTL_CMD_SHIFT 13
3495#define MEMCTL_CMD_RCLK_OFF 0
3496#define MEMCTL_CMD_RCLK_ON 1
3497#define MEMCTL_CMD_CHFREQ 2
3498#define MEMCTL_CMD_CHVID 3
3499#define MEMCTL_CMD_VMMOFF 4
3500#define MEMCTL_CMD_VMMON 5
3501#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3502 when command complete */
3503#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3504#define MEMCTL_FREQ_SHIFT 8
3505#define MEMCTL_SFCAVM (1<<7)
3506#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3507#define MEMIHYST _MMIO(0x1117c)
3508#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3509#define MEMINT_RSEXIT_EN (1<<8)
3510#define MEMINT_CX_SUPR_EN (1<<7)
3511#define MEMINT_CONT_BUSY_EN (1<<6)
3512#define MEMINT_AVG_BUSY_EN (1<<5)
3513#define MEMINT_EVAL_CHG_EN (1<<4)
3514#define MEMINT_MON_IDLE_EN (1<<3)
3515#define MEMINT_UP_EVAL_EN (1<<2)
3516#define MEMINT_DOWN_EVAL_EN (1<<1)
3517#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3518#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3519#define MEM_RSEXIT_MASK 0xc000
3520#define MEM_RSEXIT_SHIFT 14
3521#define MEM_CONT_BUSY_MASK 0x3000
3522#define MEM_CONT_BUSY_SHIFT 12
3523#define MEM_AVG_BUSY_MASK 0x0c00
3524#define MEM_AVG_BUSY_SHIFT 10
3525#define MEM_EVAL_CHG_MASK 0x0300
3526#define MEM_EVAL_BUSY_SHIFT 8
3527#define MEM_MON_IDLE_MASK 0x00c0
3528#define MEM_MON_IDLE_SHIFT 6
3529#define MEM_UP_EVAL_MASK 0x0030
3530#define MEM_UP_EVAL_SHIFT 4
3531#define MEM_DOWN_EVAL_MASK 0x000c
3532#define MEM_DOWN_EVAL_SHIFT 2
3533#define MEM_SW_CMD_MASK 0x0003
3534#define MEM_INT_STEER_GFX 0
3535#define MEM_INT_STEER_CMR 1
3536#define MEM_INT_STEER_SMI 2
3537#define MEM_INT_STEER_SCI 3
f0f59a00 3538#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3539#define MEMINT_RSEXIT (1<<7)
3540#define MEMINT_CONT_BUSY (1<<6)
3541#define MEMINT_AVG_BUSY (1<<5)
3542#define MEMINT_EVAL_CHG (1<<4)
3543#define MEMINT_MON_IDLE (1<<3)
3544#define MEMINT_UP_EVAL (1<<2)
3545#define MEMINT_DOWN_EVAL (1<<1)
3546#define MEMINT_SW_CMD (1<<0)
f0f59a00 3547#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3548#define MEMMODE_BOOST_EN (1<<31)
3549#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3550#define MEMMODE_BOOST_FREQ_SHIFT 24
3551#define MEMMODE_IDLE_MODE_MASK 0x00030000
3552#define MEMMODE_IDLE_MODE_SHIFT 16
3553#define MEMMODE_IDLE_MODE_EVAL 0
3554#define MEMMODE_IDLE_MODE_CONT 1
3555#define MEMMODE_HWIDLE_EN (1<<15)
3556#define MEMMODE_SWMODE_EN (1<<14)
3557#define MEMMODE_RCLK_GATE (1<<13)
3558#define MEMMODE_HW_UPDATE (1<<12)
3559#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3560#define MEMMODE_FSTART_SHIFT 8
3561#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3562#define MEMMODE_FMAX_SHIFT 4
3563#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3564#define RCBMAXAVG _MMIO(0x1119c)
3565#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3566#define SWMEMCMD_RENDER_OFF (0 << 13)
3567#define SWMEMCMD_RENDER_ON (1 << 13)
3568#define SWMEMCMD_SWFREQ (2 << 13)
3569#define SWMEMCMD_TARVID (3 << 13)
3570#define SWMEMCMD_VRM_OFF (4 << 13)
3571#define SWMEMCMD_VRM_ON (5 << 13)
3572#define CMDSTS (1<<12)
3573#define SFCAVM (1<<11)
3574#define SWFREQ_MASK 0x0380 /* P0-7 */
3575#define SWFREQ_SHIFT 7
3576#define TARVID_MASK 0x001f
f0f59a00
VS
3577#define MEMSTAT_CTG _MMIO(0x111a0)
3578#define RCBMINAVG _MMIO(0x111a0)
3579#define RCUPEI _MMIO(0x111b0)
3580#define RCDNEI _MMIO(0x111b4)
3581#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3582#define RS1EN (1<<31)
3583#define RS2EN (1<<30)
3584#define RS3EN (1<<29)
3585#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3586#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3587#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3588#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3589#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3590#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3591#define RSX_STATUS_MASK (7<<20)
3592#define RSX_STATUS_ON (0<<20)
3593#define RSX_STATUS_RC1 (1<<20)
3594#define RSX_STATUS_RC1E (2<<20)
3595#define RSX_STATUS_RS1 (3<<20)
3596#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3597#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3598#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3599#define RSX_STATUS_RSVD2 (7<<20)
3600#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3601#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3602#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3603#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3604#define RS1CONTSAV_MASK (3<<14)
3605#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3606#define RS1CONTSAV_RSVD (1<<14)
3607#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3608#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3609#define NORMSLEXLAT_MASK (3<<12)
3610#define SLOW_RS123 (0<<12)
3611#define SLOW_RS23 (1<<12)
3612#define SLOW_RS3 (2<<12)
3613#define NORMAL_RS123 (3<<12)
3614#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3615#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3616#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3617#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3618#define RS_CSTATE_MASK (3<<4)
3619#define RS_CSTATE_C367_RS1 (0<<4)
3620#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3621#define RS_CSTATE_RSVD (2<<4)
3622#define RS_CSTATE_C367_RS2 (3<<4)
3623#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3624#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3625#define VIDCTL _MMIO(0x111c0)
3626#define VIDSTS _MMIO(0x111c8)
3627#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3628#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3629#define MEMSTAT_VID_MASK 0x7f00
3630#define MEMSTAT_VID_SHIFT 8
3631#define MEMSTAT_PSTATE_MASK 0x00f8
3632#define MEMSTAT_PSTATE_SHIFT 3
3633#define MEMSTAT_MON_ACTV (1<<2)
3634#define MEMSTAT_SRC_CTL_MASK 0x0003
3635#define MEMSTAT_SRC_CTL_CORE 0
3636#define MEMSTAT_SRC_CTL_TRB 1
3637#define MEMSTAT_SRC_CTL_THM 2
3638#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3639#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3640#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3641#define PMMISC _MMIO(0x11214)
ea056c14 3642#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3643#define SDEW _MMIO(0x1124c)
3644#define CSIEW0 _MMIO(0x11250)
3645#define CSIEW1 _MMIO(0x11254)
3646#define CSIEW2 _MMIO(0x11258)
3647#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3648#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3649#define MCHAFE _MMIO(0x112c0)
3650#define CSIEC _MMIO(0x112e0)
3651#define DMIEC _MMIO(0x112e4)
3652#define DDREC _MMIO(0x112e8)
3653#define PEG0EC _MMIO(0x112ec)
3654#define PEG1EC _MMIO(0x112f0)
3655#define GFXEC _MMIO(0x112f4)
3656#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3657#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3658#define ECR _MMIO(0x11600)
7648fa99
JB
3659#define ECR_GPFE (1<<31)
3660#define ECR_IMONE (1<<30)
3661#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3662#define OGW0 _MMIO(0x11608)
3663#define OGW1 _MMIO(0x1160c)
3664#define EG0 _MMIO(0x11610)
3665#define EG1 _MMIO(0x11614)
3666#define EG2 _MMIO(0x11618)
3667#define EG3 _MMIO(0x1161c)
3668#define EG4 _MMIO(0x11620)
3669#define EG5 _MMIO(0x11624)
3670#define EG6 _MMIO(0x11628)
3671#define EG7 _MMIO(0x1162c)
3672#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3673#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3674#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3675#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3676#define CSIPLL0 _MMIO(0x12c10)
3677#define DDRMPLL1 _MMIO(0X12c20)
3678#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3679
f0f59a00 3680#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3681#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3682
f0f59a00
VS
3683#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3684#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3685#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3686#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3687#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3688
8a292d01
VS
3689/*
3690 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3691 * 8300) freezing up around GPU hangs. Looks as if even
3692 * scheduling/timer interrupts start misbehaving if the RPS
3693 * EI/thresholds are "bad", leading to a very sluggish or even
3694 * frozen machine.
3695 */
3696#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3697#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3698#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3699#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3700 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3701 INTERVAL_0_833_US(us) : \
3702 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3703 INTERVAL_1_28_US(us))
3704
52530cba
AG
3705#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3706#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3707#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3708#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3709 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3710 INTERVAL_0_833_TO_US(interval) : \
3711 INTERVAL_1_33_TO_US(interval)) : \
3712 INTERVAL_1_28_TO_US(interval))
3713
aa40d6bb
ZN
3714/*
3715 * Logical Context regs
3716 */
ec62ed3e
CW
3717#define CCID _MMIO(0x2180)
3718#define CCID_EN BIT(0)
3719#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3720#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3721/*
3722 * Notes on SNB/IVB/VLV context size:
3723 * - Power context is saved elsewhere (LLC or stolen)
3724 * - Ring/execlist context is saved on SNB, not on IVB
3725 * - Extended context size already includes render context size
3726 * - We always need to follow the extended context size.
3727 * SNB BSpec has comments indicating that we should use the
3728 * render context size instead if execlists are disabled, but
3729 * based on empirical testing that's just nonsense.
3730 * - Pipelined/VF state is saved on SNB/IVB respectively
3731 * - GT1 size just indicates how much of render context
3732 * doesn't need saving on GT1
3733 */
f0f59a00 3734#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3735#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3736#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3737#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3738#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3739#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3740#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3741 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3742 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3743#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3744#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3745#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3746#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3747#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3748#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3749#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3750#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3751 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3752
c01fc532
ZW
3753enum {
3754 INTEL_ADVANCED_CONTEXT = 0,
3755 INTEL_LEGACY_32B_CONTEXT,
3756 INTEL_ADVANCED_AD_CONTEXT,
3757 INTEL_LEGACY_64B_CONTEXT
3758};
3759
2355cf08
MK
3760enum {
3761 FAULT_AND_HANG = 0,
3762 FAULT_AND_HALT, /* Debug only */
3763 FAULT_AND_STREAM,
3764 FAULT_AND_CONTINUE /* Unsupported */
3765};
3766
3767#define GEN8_CTX_VALID (1<<0)
3768#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3769#define GEN8_CTX_FORCE_RESTORE (1<<2)
3770#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3771#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3772#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3773
2355cf08
MK
3774#define GEN8_CTX_ID_SHIFT 32
3775#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3776#define GEN11_SW_CTX_ID_SHIFT 37
3777#define GEN11_SW_CTX_ID_WIDTH 11
3778#define GEN11_ENGINE_CLASS_SHIFT 61
3779#define GEN11_ENGINE_CLASS_WIDTH 3
3780#define GEN11_ENGINE_INSTANCE_SHIFT 48
3781#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3782
f0f59a00
VS
3783#define CHV_CLK_CTL1 _MMIO(0x101100)
3784#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3785#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3786
585fb111
JB
3787/*
3788 * Overlay regs
3789 */
3790
f0f59a00
VS
3791#define OVADD _MMIO(0x30000)
3792#define DOVSTA _MMIO(0x30008)
585fb111 3793#define OC_BUF (0x3<<20)
f0f59a00
VS
3794#define OGAMC5 _MMIO(0x30010)
3795#define OGAMC4 _MMIO(0x30014)
3796#define OGAMC3 _MMIO(0x30018)
3797#define OGAMC2 _MMIO(0x3001c)
3798#define OGAMC1 _MMIO(0x30020)
3799#define OGAMC0 _MMIO(0x30024)
585fb111 3800
d965e7ac
ID
3801/*
3802 * GEN9 clock gating regs
3803 */
3804#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3805#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3806#define PWM2_GATING_DIS (1 << 14)
3807#define PWM1_GATING_DIS (1 << 13)
3808
6481d5ed
VS
3809#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3810#define BXT_GMBUS_GATING_DIS (1 << 14)
3811
ed69cd40
ID
3812#define _CLKGATE_DIS_PSL_A 0x46520
3813#define _CLKGATE_DIS_PSL_B 0x46524
3814#define _CLKGATE_DIS_PSL_C 0x46528
3815#define DPF_GATING_DIS (1 << 10)
3816#define DPF_RAM_GATING_DIS (1 << 9)
3817#define DPFR_GATING_DIS (1 << 8)
3818
3819#define CLKGATE_DIS_PSL(pipe) \
3820 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3821
90007bca
RV
3822/*
3823 * GEN10 clock gating regs
3824 */
3825#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3826#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3827#define RCCUNIT_CLKGATE_DIS (1 << 7)
90007bca 3828
a4713c5a
RV
3829#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3830#define GWUNIT_CLKGATE_DIS (1 << 16)
3831
01ab0f92
RA
3832#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3833#define VFUNIT_CLKGATE_DIS (1 << 20)
3834
585fb111
JB
3835/*
3836 * Display engine regs
3837 */
3838
8bf1e9f1 3839/* Pipe A CRC regs */
a57c774a 3840#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3841#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3842/* ivb+ source selection */
8bf1e9f1
SH
3843#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3844#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3845#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3846/* ilk+ source selection */
5a6b5c84
DV
3847#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3848#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3849#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3850/* embedded DP port on the north display block, reserved on ivb */
3851#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3852#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3853/* vlv source selection */
3854#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3855#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3856#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3857/* with DP port the pipe source is invalid */
3858#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3859#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3860#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3861/* gen3+ source selection */
3862#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3863#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3864#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3865/* with DP/TV port the pipe source is invalid */
3866#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3867#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3868#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3869#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3870#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3871/* gen2 doesn't have source selection bits */
52f843f6 3872#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3873
5a6b5c84
DV
3874#define _PIPE_CRC_RES_1_A_IVB 0x60064
3875#define _PIPE_CRC_RES_2_A_IVB 0x60068
3876#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3877#define _PIPE_CRC_RES_4_A_IVB 0x60070
3878#define _PIPE_CRC_RES_5_A_IVB 0x60074
3879
a57c774a
AK
3880#define _PIPE_CRC_RES_RED_A 0x60060
3881#define _PIPE_CRC_RES_GREEN_A 0x60064
3882#define _PIPE_CRC_RES_BLUE_A 0x60068
3883#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3884#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3885
3886/* Pipe B CRC regs */
5a6b5c84
DV
3887#define _PIPE_CRC_RES_1_B_IVB 0x61064
3888#define _PIPE_CRC_RES_2_B_IVB 0x61068
3889#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3890#define _PIPE_CRC_RES_4_B_IVB 0x61070
3891#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3892
f0f59a00
VS
3893#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3894#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3895#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3896#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3897#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3898#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3899
3900#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3901#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3902#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3903#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3904#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3905
585fb111 3906/* Pipe A timing regs */
a57c774a
AK
3907#define _HTOTAL_A 0x60000
3908#define _HBLANK_A 0x60004
3909#define _HSYNC_A 0x60008
3910#define _VTOTAL_A 0x6000c
3911#define _VBLANK_A 0x60010
3912#define _VSYNC_A 0x60014
3913#define _PIPEASRC 0x6001c
3914#define _BCLRPAT_A 0x60020
3915#define _VSYNCSHIFT_A 0x60028
ebb69c95 3916#define _PIPE_MULT_A 0x6002c
585fb111
JB
3917
3918/* Pipe B timing regs */
a57c774a
AK
3919#define _HTOTAL_B 0x61000
3920#define _HBLANK_B 0x61004
3921#define _HSYNC_B 0x61008
3922#define _VTOTAL_B 0x6100c
3923#define _VBLANK_B 0x61010
3924#define _VSYNC_B 0x61014
3925#define _PIPEBSRC 0x6101c
3926#define _BCLRPAT_B 0x61020
3927#define _VSYNCSHIFT_B 0x61028
ebb69c95 3928#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3929
3930#define TRANSCODER_A_OFFSET 0x60000
3931#define TRANSCODER_B_OFFSET 0x61000
3932#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3933#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3934#define TRANSCODER_EDP_OFFSET 0x6f000
3935
f0f59a00 3936#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3937 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3938 dev_priv->info.display_mmio_offset)
a57c774a 3939
f0f59a00
VS
3940#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3941#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3942#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3943#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3944#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3945#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3946#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3947#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3948#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3949#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3950
c8f7df58
RV
3951/* VLV eDP PSR registers */
3952#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3953#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3954#define VLV_EDP_PSR_ENABLE (1<<0)
3955#define VLV_EDP_PSR_RESET (1<<1)
3956#define VLV_EDP_PSR_MODE_MASK (7<<2)
3957#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3958#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3959#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3960#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3961#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3962#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3963#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3964#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3965#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3966
3967#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3968#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3969#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3970#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3971#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3972#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3973
3974#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3975#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3976#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3977#define VLV_EDP_PSR_CURR_STATE_MASK 7
3978#define VLV_EDP_PSR_DISABLED (0<<0)
3979#define VLV_EDP_PSR_INACTIVE (1<<0)
3980#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3981#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3982#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3983#define VLV_EDP_PSR_EXIT (5<<0)
3984#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3985#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3986
ed8546ac 3987/* HSW+ eDP PSR registers */
443a389f
VS
3988#define HSW_EDP_PSR_BASE 0x64800
3989#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3990#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3991#define EDP_PSR_ENABLE (1<<31)
82c56254 3992#define BDW_PSR_SINGLE_FRAME (1<<30)
912d6412 3993#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
2b28bb1b
RV
3994#define EDP_PSR_LINK_STANDBY (1<<27)
3995#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3996#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3997#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3998#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3999#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4000#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4001#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4002#define EDP_PSR_TP1_TP2_SEL (0<<11)
4003#define EDP_PSR_TP1_TP3_SEL (1<<11)
4004#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4005#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4006#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4007#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4008#define EDP_PSR_TP1_TIME_500us (0<<4)
4009#define EDP_PSR_TP1_TIME_100us (1<<4)
4010#define EDP_PSR_TP1_TIME_2500us (2<<4)
4011#define EDP_PSR_TP1_TIME_0us (3<<4)
4012#define EDP_PSR_IDLE_FRAME_SHIFT 0
4013
f0f59a00 4014#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4015#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4016#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4017#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4018#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4019#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4020
f0f59a00 4021#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4022
861023e0 4023#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 4024#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
4025#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4026#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4027#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4028#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4029#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4030#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4031#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4032#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4033#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4034#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4035#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4036#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4037#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4038#define EDP_PSR_STATUS_COUNT_SHIFT 16
4039#define EDP_PSR_STATUS_COUNT_MASK 0xf
4040#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4041#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4042#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4043#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4044#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4045#define EDP_PSR_STATUS_IDLE_MASK 0xf
4046
f0f59a00 4047#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4048#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4049
62801bf6 4050#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
6433226b
NV
4051#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4052#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4053#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4054#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4055#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
62801bf6 4056#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */
2b28bb1b 4057
f0f59a00 4058#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
4059#define EDP_PSR2_ENABLE (1<<31)
4060#define EDP_SU_TRACK_ENABLE (1<<30)
4061#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4062#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
4063#define EDP_PSR2_TP2_TIME_500 (0<<8)
4064#define EDP_PSR2_TP2_TIME_100 (1<<8)
4065#define EDP_PSR2_TP2_TIME_2500 (2<<8)
4066#define EDP_PSR2_TP2_TIME_50 (3<<8)
4067#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4068#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4069#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
4070#define EDP_PSR2_IDLE_MASK 0xf
977da084 4071#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
474d1ec4 4072
861023e0 4073#define EDP_PSR2_STATUS _MMIO(0x6f940)
3fcb0ca1 4074#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 4075#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4076
585fb111 4077/* VGA port control */
f0f59a00
VS
4078#define ADPA _MMIO(0x61100)
4079#define PCH_ADPA _MMIO(0xe1100)
4080#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4081
585fb111
JB
4082#define ADPA_DAC_ENABLE (1<<31)
4083#define ADPA_DAC_DISABLE 0
4084#define ADPA_PIPE_SELECT_MASK (1<<30)
4085#define ADPA_PIPE_A_SELECT 0
4086#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 4087#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
4088/* CPT uses bits 29:30 for pch transcoder select */
4089#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4090#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4091#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4092#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4093#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4094#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4095#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4096#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4097#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4098#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4099#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4100#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4101#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4102#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4103#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4104#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4105#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4106#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4107#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
4108#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4109#define ADPA_SETS_HVPOLARITY 0
60222c0c 4110#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 4111#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 4112#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
4113#define ADPA_HSYNC_CNTL_ENABLE 0
4114#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4115#define ADPA_VSYNC_ACTIVE_LOW 0
4116#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4117#define ADPA_HSYNC_ACTIVE_LOW 0
4118#define ADPA_DPMS_MASK (~(3<<10))
4119#define ADPA_DPMS_ON (0<<10)
4120#define ADPA_DPMS_SUSPEND (1<<10)
4121#define ADPA_DPMS_STANDBY (2<<10)
4122#define ADPA_DPMS_OFF (3<<10)
4123
939fe4d7 4124
585fb111 4125/* Hotplug control (945+ only) */
f0f59a00 4126#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4127#define PORTB_HOTPLUG_INT_EN (1 << 29)
4128#define PORTC_HOTPLUG_INT_EN (1 << 28)
4129#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4130#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4131#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4132#define TV_HOTPLUG_INT_EN (1 << 18)
4133#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4134#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4135 PORTC_HOTPLUG_INT_EN | \
4136 PORTD_HOTPLUG_INT_EN | \
4137 SDVOC_HOTPLUG_INT_EN | \
4138 SDVOB_HOTPLUG_INT_EN | \
4139 CRT_HOTPLUG_INT_EN)
585fb111 4140#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4141#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4142/* must use period 64 on GM45 according to docs */
4143#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4144#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4145#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4146#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4147#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4148#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4149#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4150#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4151#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4152#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4153#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4154#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4155
f0f59a00 4156#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4157/*
0780cd36 4158 * HDMI/DP bits are g4x+
0ce99f74
DV
4159 *
4160 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4161 * Please check the detailed lore in the commit message for for experimental
4162 * evidence.
4163 */
0780cd36
VS
4164/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4165#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4166#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4167#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4168/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4169#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4170#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4171#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4172#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4173#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4174#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4175#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4176#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4177#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4178#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4179#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4180#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4181/* CRT/TV common between gen3+ */
585fb111
JB
4182#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4183#define TV_HOTPLUG_INT_STATUS (1 << 10)
4184#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4185#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4186#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4187#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4188#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4189#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4190#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4191#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4192
084b612e
CW
4193/* SDVO is different across gen3/4 */
4194#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4195#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4196/*
4197 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4198 * since reality corrobates that they're the same as on gen3. But keep these
4199 * bits here (and the comment!) to help any other lost wanderers back onto the
4200 * right tracks.
4201 */
084b612e
CW
4202#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4203#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4204#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4205#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4206#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4207 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4208 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4209 PORTB_HOTPLUG_INT_STATUS | \
4210 PORTC_HOTPLUG_INT_STATUS | \
4211 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4212
4213#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4214 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4215 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4216 PORTB_HOTPLUG_INT_STATUS | \
4217 PORTC_HOTPLUG_INT_STATUS | \
4218 PORTD_HOTPLUG_INT_STATUS)
585fb111 4219
c20cd312
PZ
4220/* SDVO and HDMI port control.
4221 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4222#define _GEN3_SDVOB 0x61140
4223#define _GEN3_SDVOC 0x61160
4224#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4225#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4226#define GEN4_HDMIB GEN3_SDVOB
4227#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4228#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4229#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4230#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4231#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4232#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4233#define PCH_HDMIC _MMIO(0xe1150)
4234#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4235
f0f59a00 4236#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4237#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4238#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4239#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4240#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4241#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4242#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4243#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4244
c20cd312
PZ
4245/* Gen 3 SDVO bits: */
4246#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4247#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4248#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4249#define SDVO_PIPE_B_SELECT (1 << 30)
4250#define SDVO_STALL_SELECT (1 << 29)
4251#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4252/*
585fb111 4253 * 915G/GM SDVO pixel multiplier.
585fb111 4254 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4255 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4256 */
c20cd312 4257#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4258#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4259#define SDVO_PHASE_SELECT_MASK (15 << 19)
4260#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4261#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4262#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4263#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4264#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4265#define SDVO_DETECTED (1 << 2)
585fb111 4266/* Bits to be preserved when writing */
c20cd312
PZ
4267#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4268 SDVO_INTERRUPT_ENABLE)
4269#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4270
4271/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4272#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4273#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4274#define SDVO_ENCODING_SDVO (0 << 10)
4275#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4276#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4277#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4278#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4279#define SDVO_AUDIO_ENABLE (1 << 6)
4280/* VSYNC/HSYNC bits new with 965, default is to be set */
4281#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4282#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4283
4284/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4285#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4286#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4287
4288/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4289#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4290#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4291
44f37d1f
CML
4292/* CHV SDVO/HDMI bits: */
4293#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4294#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4295
585fb111
JB
4296
4297/* DVO port control */
f0f59a00
VS
4298#define _DVOA 0x61120
4299#define DVOA _MMIO(_DVOA)
4300#define _DVOB 0x61140
4301#define DVOB _MMIO(_DVOB)
4302#define _DVOC 0x61160
4303#define DVOC _MMIO(_DVOC)
585fb111
JB
4304#define DVO_ENABLE (1 << 31)
4305#define DVO_PIPE_B_SELECT (1 << 30)
4306#define DVO_PIPE_STALL_UNUSED (0 << 28)
4307#define DVO_PIPE_STALL (1 << 28)
4308#define DVO_PIPE_STALL_TV (2 << 28)
4309#define DVO_PIPE_STALL_MASK (3 << 28)
4310#define DVO_USE_VGA_SYNC (1 << 15)
4311#define DVO_DATA_ORDER_I740 (0 << 14)
4312#define DVO_DATA_ORDER_FP (1 << 14)
4313#define DVO_VSYNC_DISABLE (1 << 11)
4314#define DVO_HSYNC_DISABLE (1 << 10)
4315#define DVO_VSYNC_TRISTATE (1 << 9)
4316#define DVO_HSYNC_TRISTATE (1 << 8)
4317#define DVO_BORDER_ENABLE (1 << 7)
4318#define DVO_DATA_ORDER_GBRG (1 << 6)
4319#define DVO_DATA_ORDER_RGGB (0 << 6)
4320#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4321#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4322#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4323#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4324#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4325#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4326#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4327#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4328#define DVOA_SRCDIM _MMIO(0x61124)
4329#define DVOB_SRCDIM _MMIO(0x61144)
4330#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4331#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4332#define DVO_SRCDIM_VERTICAL_SHIFT 0
4333
4334/* LVDS port control */
f0f59a00 4335#define LVDS _MMIO(0x61180)
585fb111
JB
4336/*
4337 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4338 * the DPLL semantics change when the LVDS is assigned to that pipe.
4339 */
4340#define LVDS_PORT_EN (1 << 31)
4341/* Selects pipe B for LVDS data. Must be set on pre-965. */
4342#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4343#define LVDS_PIPE_MASK (1 << 30)
1519b995 4344#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4345/* LVDS dithering flag on 965/g4x platform */
4346#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4347/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4348#define LVDS_VSYNC_POLARITY (1 << 21)
4349#define LVDS_HSYNC_POLARITY (1 << 20)
4350
a3e17eb8
ZY
4351/* Enable border for unscaled (or aspect-scaled) display */
4352#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4353/*
4354 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4355 * pixel.
4356 */
4357#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4358#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4359#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4360/*
4361 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4362 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4363 * on.
4364 */
4365#define LVDS_A3_POWER_MASK (3 << 6)
4366#define LVDS_A3_POWER_DOWN (0 << 6)
4367#define LVDS_A3_POWER_UP (3 << 6)
4368/*
4369 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4370 * is set.
4371 */
4372#define LVDS_CLKB_POWER_MASK (3 << 4)
4373#define LVDS_CLKB_POWER_DOWN (0 << 4)
4374#define LVDS_CLKB_POWER_UP (3 << 4)
4375/*
4376 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4377 * setting for whether we are in dual-channel mode. The B3 pair will
4378 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4379 */
4380#define LVDS_B0B3_POWER_MASK (3 << 2)
4381#define LVDS_B0B3_POWER_DOWN (0 << 2)
4382#define LVDS_B0B3_POWER_UP (3 << 2)
4383
3c17fe4b 4384/* Video Data Island Packet control */
f0f59a00 4385#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4386/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4387 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4388 * of the infoframe structure specified by CEA-861. */
4389#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4390#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4391#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4392/* Pre HSW: */
3c17fe4b 4393#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4394#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4395#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4396#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4397#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4398#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4399#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4400#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4401#define VIDEO_DIP_SELECT_AVI (0 << 19)
4402#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4403#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4404#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4405#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4406#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4407#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4408#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4409/* HSW and later: */
0dd87d20
PZ
4410#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4411#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4412#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4413#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4414#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4415#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4416
585fb111 4417/* Panel power sequencing */
44cb734c
ID
4418#define PPS_BASE 0x61200
4419#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4420#define PCH_PPS_BASE 0xC7200
4421
4422#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4423 PPS_BASE + (reg) + \
4424 (pps_idx) * 0x100)
4425
4426#define _PP_STATUS 0x61200
4427#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4428#define PP_ON (1 << 31)
585fb111
JB
4429/*
4430 * Indicates that all dependencies of the panel are on:
4431 *
4432 * - PLL enabled
4433 * - pipe enabled
4434 * - LVDS/DVOB/DVOC on
4435 */
44cb734c
ID
4436#define PP_READY (1 << 30)
4437#define PP_SEQUENCE_NONE (0 << 28)
4438#define PP_SEQUENCE_POWER_UP (1 << 28)
4439#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4440#define PP_SEQUENCE_MASK (3 << 28)
4441#define PP_SEQUENCE_SHIFT 28
4442#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4443#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4444#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4445#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4446#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4447#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4448#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4449#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4450#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4451#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4452#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4453
4454#define _PP_CONTROL 0x61204
4455#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4456#define PANEL_UNLOCK_REGS (0xabcd << 16)
4457#define PANEL_UNLOCK_MASK (0xffff << 16)
4458#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4459#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4460#define EDP_FORCE_VDD (1 << 3)
4461#define EDP_BLC_ENABLE (1 << 2)
4462#define PANEL_POWER_RESET (1 << 1)
4463#define PANEL_POWER_OFF (0 << 0)
4464#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4465
4466#define _PP_ON_DELAYS 0x61208
4467#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4468#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4469#define PANEL_PORT_SELECT_MASK (3 << 30)
4470#define PANEL_PORT_SELECT_LVDS (0 << 30)
4471#define PANEL_PORT_SELECT_DPA (1 << 30)
4472#define PANEL_PORT_SELECT_DPC (2 << 30)
4473#define PANEL_PORT_SELECT_DPD (3 << 30)
4474#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4475#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4476#define PANEL_POWER_UP_DELAY_SHIFT 16
4477#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4478#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4479
4480#define _PP_OFF_DELAYS 0x6120C
4481#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4482#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4483#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4484#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4485#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4486
4487#define _PP_DIVISOR 0x61210
4488#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4489#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4490#define PP_REFERENCE_DIVIDER_SHIFT 8
4491#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4492#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4493
4494/* Panel fitting */
f0f59a00 4495#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4496#define PFIT_ENABLE (1 << 31)
4497#define PFIT_PIPE_MASK (3 << 29)
4498#define PFIT_PIPE_SHIFT 29
4499#define VERT_INTERP_DISABLE (0 << 10)
4500#define VERT_INTERP_BILINEAR (1 << 10)
4501#define VERT_INTERP_MASK (3 << 10)
4502#define VERT_AUTO_SCALE (1 << 9)
4503#define HORIZ_INTERP_DISABLE (0 << 6)
4504#define HORIZ_INTERP_BILINEAR (1 << 6)
4505#define HORIZ_INTERP_MASK (3 << 6)
4506#define HORIZ_AUTO_SCALE (1 << 5)
4507#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4508#define PFIT_FILTER_FUZZY (0 << 24)
4509#define PFIT_SCALING_AUTO (0 << 26)
4510#define PFIT_SCALING_PROGRAMMED (1 << 26)
4511#define PFIT_SCALING_PILLAR (2 << 26)
4512#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4513#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4514/* Pre-965 */
4515#define PFIT_VERT_SCALE_SHIFT 20
4516#define PFIT_VERT_SCALE_MASK 0xfff00000
4517#define PFIT_HORIZ_SCALE_SHIFT 4
4518#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4519/* 965+ */
4520#define PFIT_VERT_SCALE_SHIFT_965 16
4521#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4522#define PFIT_HORIZ_SCALE_SHIFT_965 0
4523#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4524
f0f59a00 4525#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4526
5c969aa7
DL
4527#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4528#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4529#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4530 _VLV_BLC_PWM_CTL2_B)
07bf139b 4531
5c969aa7
DL
4532#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4533#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4534#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4535 _VLV_BLC_PWM_CTL_B)
07bf139b 4536
5c969aa7
DL
4537#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4538#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4539#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4540 _VLV_BLC_HIST_CTL_B)
07bf139b 4541
585fb111 4542/* Backlight control */
f0f59a00 4543#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4544#define BLM_PWM_ENABLE (1 << 31)
4545#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4546#define BLM_PIPE_SELECT (1 << 29)
4547#define BLM_PIPE_SELECT_IVB (3 << 29)
4548#define BLM_PIPE_A (0 << 29)
4549#define BLM_PIPE_B (1 << 29)
4550#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4551#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4552#define BLM_TRANSCODER_B BLM_PIPE_B
4553#define BLM_TRANSCODER_C BLM_PIPE_C
4554#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4555#define BLM_PIPE(pipe) ((pipe) << 29)
4556#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4557#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4558#define BLM_PHASE_IN_ENABLE (1 << 25)
4559#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4560#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4561#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4562#define BLM_PHASE_IN_COUNT_SHIFT (8)
4563#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4564#define BLM_PHASE_IN_INCR_SHIFT (0)
4565#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4566#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4567/*
4568 * This is the most significant 15 bits of the number of backlight cycles in a
4569 * complete cycle of the modulated backlight control.
4570 *
4571 * The actual value is this field multiplied by two.
4572 */
7cf41601
DV
4573#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4574#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4575#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4576/*
4577 * This is the number of cycles out of the backlight modulation cycle for which
4578 * the backlight is on.
4579 *
4580 * This field must be no greater than the number of cycles in the complete
4581 * backlight modulation cycle.
4582 */
4583#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4584#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4585#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4586#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4587
f0f59a00 4588#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4589#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4590
7cf41601
DV
4591/* New registers for PCH-split platforms. Safe where new bits show up, the
4592 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4593#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4594#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4595
f0f59a00 4596#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4597
7cf41601
DV
4598/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4599 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4600#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4601#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4602#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4603#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4604#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4605
f0f59a00 4606#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4607#define UTIL_PIN_ENABLE (1 << 31)
4608
022e4e52
SK
4609#define UTIL_PIN_PIPE(x) ((x) << 29)
4610#define UTIL_PIN_PIPE_MASK (3 << 29)
4611#define UTIL_PIN_MODE_PWM (1 << 24)
4612#define UTIL_PIN_MODE_MASK (0xf << 24)
4613#define UTIL_PIN_POLARITY (1 << 22)
4614
0fb890c0 4615/* BXT backlight register definition. */
022e4e52 4616#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4617#define BXT_BLC_PWM_ENABLE (1 << 31)
4618#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4619#define _BXT_BLC_PWM_FREQ1 0xC8254
4620#define _BXT_BLC_PWM_DUTY1 0xC8258
4621
4622#define _BXT_BLC_PWM_CTL2 0xC8350
4623#define _BXT_BLC_PWM_FREQ2 0xC8354
4624#define _BXT_BLC_PWM_DUTY2 0xC8358
4625
f0f59a00 4626#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4627 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4628#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4629 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4630#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4631 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4632
f0f59a00 4633#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4634#define PCH_GTC_ENABLE (1 << 31)
4635
585fb111 4636/* TV port control */
f0f59a00 4637#define TV_CTL _MMIO(0x68000)
646b4269 4638/* Enables the TV encoder */
585fb111 4639# define TV_ENC_ENABLE (1 << 31)
646b4269 4640/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4641# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4642/* Outputs composite video (DAC A only) */
585fb111 4643# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4644/* Outputs SVideo video (DAC B/C) */
585fb111 4645# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4646/* Outputs Component video (DAC A/B/C) */
585fb111 4647# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4648/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4649# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4650# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4651/* Enables slow sync generation (945GM only) */
585fb111 4652# define TV_SLOW_SYNC (1 << 20)
646b4269 4653/* Selects 4x oversampling for 480i and 576p */
585fb111 4654# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4655/* Selects 2x oversampling for 720p and 1080i */
585fb111 4656# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4657/* Selects no oversampling for 1080p */
585fb111 4658# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4659/* Selects 8x oversampling */
585fb111 4660# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4661/* Selects progressive mode rather than interlaced */
585fb111 4662# define TV_PROGRESSIVE (1 << 17)
646b4269 4663/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4664# define TV_PAL_BURST (1 << 16)
646b4269 4665/* Field for setting delay of Y compared to C */
585fb111 4666# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4667/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4668# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4669/*
585fb111
JB
4670 * Enables a fix for the 915GM only.
4671 *
4672 * Not sure what it does.
4673 */
4674# define TV_ENC_C0_FIX (1 << 10)
646b4269 4675/* Bits that must be preserved by software */
d2d9f232 4676# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4677# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4678/* Read-only state that reports all features enabled */
585fb111 4679# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4680/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4681# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4682/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4683# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4684/* Normal operation */
585fb111 4685# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4686/* Encoder test pattern 1 - combo pattern */
585fb111 4687# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4688/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4689# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4690/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4691# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4692/* Encoder test pattern 4 - random noise */
585fb111 4693# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4694/* Encoder test pattern 5 - linear color ramps */
585fb111 4695# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4696/*
585fb111
JB
4697 * This test mode forces the DACs to 50% of full output.
4698 *
4699 * This is used for load detection in combination with TVDAC_SENSE_MASK
4700 */
4701# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4702# define TV_TEST_MODE_MASK (7 << 0)
4703
f0f59a00 4704#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4705# define TV_DAC_SAVE 0x00ffff00
646b4269 4706/*
585fb111
JB
4707 * Reports that DAC state change logic has reported change (RO).
4708 *
4709 * This gets cleared when TV_DAC_STATE_EN is cleared
4710*/
4711# define TVDAC_STATE_CHG (1 << 31)
4712# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4713/* Reports that DAC A voltage is above the detect threshold */
585fb111 4714# define TVDAC_A_SENSE (1 << 30)
646b4269 4715/* Reports that DAC B voltage is above the detect threshold */
585fb111 4716# define TVDAC_B_SENSE (1 << 29)
646b4269 4717/* Reports that DAC C voltage is above the detect threshold */
585fb111 4718# define TVDAC_C_SENSE (1 << 28)
646b4269 4719/*
585fb111
JB
4720 * Enables DAC state detection logic, for load-based TV detection.
4721 *
4722 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4723 * to off, for load detection to work.
4724 */
4725# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4726/* Sets the DAC A sense value to high */
585fb111 4727# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4728/* Sets the DAC B sense value to high */
585fb111 4729# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4730/* Sets the DAC C sense value to high */
585fb111 4731# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4732/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4733# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4734/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4735# define ENC_TVDAC_SLEW_FAST (1 << 6)
4736# define DAC_A_1_3_V (0 << 4)
4737# define DAC_A_1_1_V (1 << 4)
4738# define DAC_A_0_7_V (2 << 4)
cb66c692 4739# define DAC_A_MASK (3 << 4)
585fb111
JB
4740# define DAC_B_1_3_V (0 << 2)
4741# define DAC_B_1_1_V (1 << 2)
4742# define DAC_B_0_7_V (2 << 2)
cb66c692 4743# define DAC_B_MASK (3 << 2)
585fb111
JB
4744# define DAC_C_1_3_V (0 << 0)
4745# define DAC_C_1_1_V (1 << 0)
4746# define DAC_C_0_7_V (2 << 0)
cb66c692 4747# define DAC_C_MASK (3 << 0)
585fb111 4748
646b4269 4749/*
585fb111
JB
4750 * CSC coefficients are stored in a floating point format with 9 bits of
4751 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4752 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4753 * -1 (0x3) being the only legal negative value.
4754 */
f0f59a00 4755#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4756# define TV_RY_MASK 0x07ff0000
4757# define TV_RY_SHIFT 16
4758# define TV_GY_MASK 0x00000fff
4759# define TV_GY_SHIFT 0
4760
f0f59a00 4761#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4762# define TV_BY_MASK 0x07ff0000
4763# define TV_BY_SHIFT 16
646b4269 4764/*
585fb111
JB
4765 * Y attenuation for component video.
4766 *
4767 * Stored in 1.9 fixed point.
4768 */
4769# define TV_AY_MASK 0x000003ff
4770# define TV_AY_SHIFT 0
4771
f0f59a00 4772#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4773# define TV_RU_MASK 0x07ff0000
4774# define TV_RU_SHIFT 16
4775# define TV_GU_MASK 0x000007ff
4776# define TV_GU_SHIFT 0
4777
f0f59a00 4778#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4779# define TV_BU_MASK 0x07ff0000
4780# define TV_BU_SHIFT 16
646b4269 4781/*
585fb111
JB
4782 * U attenuation for component video.
4783 *
4784 * Stored in 1.9 fixed point.
4785 */
4786# define TV_AU_MASK 0x000003ff
4787# define TV_AU_SHIFT 0
4788
f0f59a00 4789#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4790# define TV_RV_MASK 0x0fff0000
4791# define TV_RV_SHIFT 16
4792# define TV_GV_MASK 0x000007ff
4793# define TV_GV_SHIFT 0
4794
f0f59a00 4795#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4796# define TV_BV_MASK 0x07ff0000
4797# define TV_BV_SHIFT 16
646b4269 4798/*
585fb111
JB
4799 * V attenuation for component video.
4800 *
4801 * Stored in 1.9 fixed point.
4802 */
4803# define TV_AV_MASK 0x000007ff
4804# define TV_AV_SHIFT 0
4805
f0f59a00 4806#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4807/* 2s-complement brightness adjustment */
585fb111
JB
4808# define TV_BRIGHTNESS_MASK 0xff000000
4809# define TV_BRIGHTNESS_SHIFT 24
646b4269 4810/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4811# define TV_CONTRAST_MASK 0x00ff0000
4812# define TV_CONTRAST_SHIFT 16
646b4269 4813/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4814# define TV_SATURATION_MASK 0x0000ff00
4815# define TV_SATURATION_SHIFT 8
646b4269 4816/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4817# define TV_HUE_MASK 0x000000ff
4818# define TV_HUE_SHIFT 0
4819
f0f59a00 4820#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4821/* Controls the DAC level for black */
585fb111
JB
4822# define TV_BLACK_LEVEL_MASK 0x01ff0000
4823# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4824/* Controls the DAC level for blanking */
585fb111
JB
4825# define TV_BLANK_LEVEL_MASK 0x000001ff
4826# define TV_BLANK_LEVEL_SHIFT 0
4827
f0f59a00 4828#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4829/* Number of pixels in the hsync. */
585fb111
JB
4830# define TV_HSYNC_END_MASK 0x1fff0000
4831# define TV_HSYNC_END_SHIFT 16
646b4269 4832/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4833# define TV_HTOTAL_MASK 0x00001fff
4834# define TV_HTOTAL_SHIFT 0
4835
f0f59a00 4836#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4837/* Enables the colorburst (needed for non-component color) */
585fb111 4838# define TV_BURST_ENA (1 << 31)
646b4269 4839/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4840# define TV_HBURST_START_SHIFT 16
4841# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4842/* Length of the colorburst */
585fb111
JB
4843# define TV_HBURST_LEN_SHIFT 0
4844# define TV_HBURST_LEN_MASK 0x0001fff
4845
f0f59a00 4846#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4847/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4848# define TV_HBLANK_END_SHIFT 16
4849# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4850/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4851# define TV_HBLANK_START_SHIFT 0
4852# define TV_HBLANK_START_MASK 0x0001fff
4853
f0f59a00 4854#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4855/* XXX */
585fb111
JB
4856# define TV_NBR_END_SHIFT 16
4857# define TV_NBR_END_MASK 0x07ff0000
646b4269 4858/* XXX */
585fb111
JB
4859# define TV_VI_END_F1_SHIFT 8
4860# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4861/* XXX */
585fb111
JB
4862# define TV_VI_END_F2_SHIFT 0
4863# define TV_VI_END_F2_MASK 0x0000003f
4864
f0f59a00 4865#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4866/* Length of vsync, in half lines */
585fb111
JB
4867# define TV_VSYNC_LEN_MASK 0x07ff0000
4868# define TV_VSYNC_LEN_SHIFT 16
646b4269 4869/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4870 * number of half lines.
4871 */
4872# define TV_VSYNC_START_F1_MASK 0x00007f00
4873# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4874/*
585fb111
JB
4875 * Offset of the start of vsync in field 2, measured in one less than the
4876 * number of half lines.
4877 */
4878# define TV_VSYNC_START_F2_MASK 0x0000007f
4879# define TV_VSYNC_START_F2_SHIFT 0
4880
f0f59a00 4881#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4882/* Enables generation of the equalization signal */
585fb111 4883# define TV_EQUAL_ENA (1 << 31)
646b4269 4884/* Length of vsync, in half lines */
585fb111
JB
4885# define TV_VEQ_LEN_MASK 0x007f0000
4886# define TV_VEQ_LEN_SHIFT 16
646b4269 4887/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4888 * the number of half lines.
4889 */
4890# define TV_VEQ_START_F1_MASK 0x0007f00
4891# define TV_VEQ_START_F1_SHIFT 8
646b4269 4892/*
585fb111
JB
4893 * Offset of the start of equalization in field 2, measured in one less than
4894 * the number of half lines.
4895 */
4896# define TV_VEQ_START_F2_MASK 0x000007f
4897# define TV_VEQ_START_F2_SHIFT 0
4898
f0f59a00 4899#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4900/*
585fb111
JB
4901 * Offset to start of vertical colorburst, measured in one less than the
4902 * number of lines from vertical start.
4903 */
4904# define TV_VBURST_START_F1_MASK 0x003f0000
4905# define TV_VBURST_START_F1_SHIFT 16
646b4269 4906/*
585fb111
JB
4907 * Offset to the end of vertical colorburst, measured in one less than the
4908 * number of lines from the start of NBR.
4909 */
4910# define TV_VBURST_END_F1_MASK 0x000000ff
4911# define TV_VBURST_END_F1_SHIFT 0
4912
f0f59a00 4913#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4914/*
585fb111
JB
4915 * Offset to start of vertical colorburst, measured in one less than the
4916 * number of lines from vertical start.
4917 */
4918# define TV_VBURST_START_F2_MASK 0x003f0000
4919# define TV_VBURST_START_F2_SHIFT 16
646b4269 4920/*
585fb111
JB
4921 * Offset to the end of vertical colorburst, measured in one less than the
4922 * number of lines from the start of NBR.
4923 */
4924# define TV_VBURST_END_F2_MASK 0x000000ff
4925# define TV_VBURST_END_F2_SHIFT 0
4926
f0f59a00 4927#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4928/*
585fb111
JB
4929 * Offset to start of vertical colorburst, measured in one less than the
4930 * number of lines from vertical start.
4931 */
4932# define TV_VBURST_START_F3_MASK 0x003f0000
4933# define TV_VBURST_START_F3_SHIFT 16
646b4269 4934/*
585fb111
JB
4935 * Offset to the end of vertical colorburst, measured in one less than the
4936 * number of lines from the start of NBR.
4937 */
4938# define TV_VBURST_END_F3_MASK 0x000000ff
4939# define TV_VBURST_END_F3_SHIFT 0
4940
f0f59a00 4941#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4942/*
585fb111
JB
4943 * Offset to start of vertical colorburst, measured in one less than the
4944 * number of lines from vertical start.
4945 */
4946# define TV_VBURST_START_F4_MASK 0x003f0000
4947# define TV_VBURST_START_F4_SHIFT 16
646b4269 4948/*
585fb111
JB
4949 * Offset to the end of vertical colorburst, measured in one less than the
4950 * number of lines from the start of NBR.
4951 */
4952# define TV_VBURST_END_F4_MASK 0x000000ff
4953# define TV_VBURST_END_F4_SHIFT 0
4954
f0f59a00 4955#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4956/* Turns on the first subcarrier phase generation DDA */
585fb111 4957# define TV_SC_DDA1_EN (1 << 31)
646b4269 4958/* Turns on the first subcarrier phase generation DDA */
585fb111 4959# define TV_SC_DDA2_EN (1 << 30)
646b4269 4960/* Turns on the first subcarrier phase generation DDA */
585fb111 4961# define TV_SC_DDA3_EN (1 << 29)
646b4269 4962/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4963# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4964/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4965# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4966/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4967# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4968/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4969# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4970/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4971# define TV_BURST_LEVEL_MASK 0x00ff0000
4972# define TV_BURST_LEVEL_SHIFT 16
646b4269 4973/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4974# define TV_SCDDA1_INC_MASK 0x00000fff
4975# define TV_SCDDA1_INC_SHIFT 0
4976
f0f59a00 4977#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4978/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4979# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4980# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4981/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4982# define TV_SCDDA2_INC_MASK 0x00007fff
4983# define TV_SCDDA2_INC_SHIFT 0
4984
f0f59a00 4985#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4986/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4987# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4988# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4989/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4990# define TV_SCDDA3_INC_MASK 0x00007fff
4991# define TV_SCDDA3_INC_SHIFT 0
4992
f0f59a00 4993#define TV_WIN_POS _MMIO(0x68070)
646b4269 4994/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4995# define TV_XPOS_MASK 0x1fff0000
4996# define TV_XPOS_SHIFT 16
646b4269 4997/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4998# define TV_YPOS_MASK 0x00000fff
4999# define TV_YPOS_SHIFT 0
5000
f0f59a00 5001#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5002/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5003# define TV_XSIZE_MASK 0x1fff0000
5004# define TV_XSIZE_SHIFT 16
646b4269 5005/*
585fb111
JB
5006 * Vertical size of the display window, measured in pixels.
5007 *
5008 * Must be even for interlaced modes.
5009 */
5010# define TV_YSIZE_MASK 0x00000fff
5011# define TV_YSIZE_SHIFT 0
5012
f0f59a00 5013#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5014/*
585fb111
JB
5015 * Enables automatic scaling calculation.
5016 *
5017 * If set, the rest of the registers are ignored, and the calculated values can
5018 * be read back from the register.
5019 */
5020# define TV_AUTO_SCALE (1 << 31)
646b4269 5021/*
585fb111
JB
5022 * Disables the vertical filter.
5023 *
5024 * This is required on modes more than 1024 pixels wide */
5025# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5026/* Enables adaptive vertical filtering */
585fb111
JB
5027# define TV_VADAPT (1 << 28)
5028# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5029/* Selects the least adaptive vertical filtering mode */
585fb111 5030# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5031/* Selects the moderately adaptive vertical filtering mode */
585fb111 5032# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5033/* Selects the most adaptive vertical filtering mode */
585fb111 5034# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5035/*
585fb111
JB
5036 * Sets the horizontal scaling factor.
5037 *
5038 * This should be the fractional part of the horizontal scaling factor divided
5039 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5040 *
5041 * (src width - 1) / ((oversample * dest width) - 1)
5042 */
5043# define TV_HSCALE_FRAC_MASK 0x00003fff
5044# define TV_HSCALE_FRAC_SHIFT 0
5045
f0f59a00 5046#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5047/*
585fb111
JB
5048 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5049 *
5050 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5051 */
5052# define TV_VSCALE_INT_MASK 0x00038000
5053# define TV_VSCALE_INT_SHIFT 15
646b4269 5054/*
585fb111
JB
5055 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5056 *
5057 * \sa TV_VSCALE_INT_MASK
5058 */
5059# define TV_VSCALE_FRAC_MASK 0x00007fff
5060# define TV_VSCALE_FRAC_SHIFT 0
5061
f0f59a00 5062#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5063/*
585fb111
JB
5064 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5065 *
5066 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5067 *
5068 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5069 */
5070# define TV_VSCALE_IP_INT_MASK 0x00038000
5071# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5072/*
585fb111
JB
5073 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5074 *
5075 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5076 *
5077 * \sa TV_VSCALE_IP_INT_MASK
5078 */
5079# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5080# define TV_VSCALE_IP_FRAC_SHIFT 0
5081
f0f59a00 5082#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5083# define TV_CC_ENABLE (1 << 31)
646b4269 5084/*
585fb111
JB
5085 * Specifies which field to send the CC data in.
5086 *
5087 * CC data is usually sent in field 0.
5088 */
5089# define TV_CC_FID_MASK (1 << 27)
5090# define TV_CC_FID_SHIFT 27
646b4269 5091/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5092# define TV_CC_HOFF_MASK 0x03ff0000
5093# define TV_CC_HOFF_SHIFT 16
646b4269 5094/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5095# define TV_CC_LINE_MASK 0x0000003f
5096# define TV_CC_LINE_SHIFT 0
5097
f0f59a00 5098#define TV_CC_DATA _MMIO(0x68094)
585fb111 5099# define TV_CC_RDY (1 << 31)
646b4269 5100/* Second word of CC data to be transmitted. */
585fb111
JB
5101# define TV_CC_DATA_2_MASK 0x007f0000
5102# define TV_CC_DATA_2_SHIFT 16
646b4269 5103/* First word of CC data to be transmitted. */
585fb111
JB
5104# define TV_CC_DATA_1_MASK 0x0000007f
5105# define TV_CC_DATA_1_SHIFT 0
5106
f0f59a00
VS
5107#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5108#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5109#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5110#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5111
040d87f1 5112/* Display Port */
f0f59a00
VS
5113#define DP_A _MMIO(0x64000) /* eDP */
5114#define DP_B _MMIO(0x64100)
5115#define DP_C _MMIO(0x64200)
5116#define DP_D _MMIO(0x64300)
040d87f1 5117
f0f59a00
VS
5118#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5119#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5120#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5121
040d87f1
KP
5122#define DP_PORT_EN (1 << 31)
5123#define DP_PIPEB_SELECT (1 << 30)
47a05eca 5124#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
5125#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5126#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 5127
040d87f1
KP
5128/* Link training mode - select a suitable mode for each stage */
5129#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5130#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5131#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5132#define DP_LINK_TRAIN_OFF (3 << 28)
5133#define DP_LINK_TRAIN_MASK (3 << 28)
5134#define DP_LINK_TRAIN_SHIFT 28
5135
8db9d77b
ZW
5136/* CPT Link training mode */
5137#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5138#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5139#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5140#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5141#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5142#define DP_LINK_TRAIN_SHIFT_CPT 8
5143
040d87f1
KP
5144/* Signal voltages. These are mostly controlled by the other end */
5145#define DP_VOLTAGE_0_4 (0 << 25)
5146#define DP_VOLTAGE_0_6 (1 << 25)
5147#define DP_VOLTAGE_0_8 (2 << 25)
5148#define DP_VOLTAGE_1_2 (3 << 25)
5149#define DP_VOLTAGE_MASK (7 << 25)
5150#define DP_VOLTAGE_SHIFT 25
5151
5152/* Signal pre-emphasis levels, like voltages, the other end tells us what
5153 * they want
5154 */
5155#define DP_PRE_EMPHASIS_0 (0 << 22)
5156#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5157#define DP_PRE_EMPHASIS_6 (2 << 22)
5158#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5159#define DP_PRE_EMPHASIS_MASK (7 << 22)
5160#define DP_PRE_EMPHASIS_SHIFT 22
5161
5162/* How many wires to use. I guess 3 was too hard */
17aa6be9 5163#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5164#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5165#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5166
5167/* Mystic DPCD version 1.1 special mode */
5168#define DP_ENHANCED_FRAMING (1 << 18)
5169
32f9d658
ZW
5170/* eDP */
5171#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5172#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5173#define DP_PLL_FREQ_MASK (3 << 16)
5174
646b4269 5175/* locked once port is enabled */
040d87f1
KP
5176#define DP_PORT_REVERSAL (1 << 15)
5177
32f9d658
ZW
5178/* eDP */
5179#define DP_PLL_ENABLE (1 << 14)
5180
646b4269 5181/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5182#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5183
5184#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5185#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5186
646b4269 5187/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5188#define DP_COLOR_RANGE_16_235 (1 << 8)
5189
646b4269 5190/* Turn on the audio link */
040d87f1
KP
5191#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5192
646b4269 5193/* vs and hs sync polarity */
040d87f1
KP
5194#define DP_SYNC_VS_HIGH (1 << 4)
5195#define DP_SYNC_HS_HIGH (1 << 3)
5196
646b4269 5197/* A fantasy */
040d87f1
KP
5198#define DP_DETECTED (1 << 2)
5199
646b4269 5200/* The aux channel provides a way to talk to the
040d87f1
KP
5201 * signal sink for DDC etc. Max packet size supported
5202 * is 20 bytes in each direction, hence the 5 fixed
5203 * data registers
5204 */
da00bdcf
VS
5205#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5206#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5207#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5208#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5209#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5210#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5211
5212#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5213#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5214#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5215#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5216#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5217#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5218
5219#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5220#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5221#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5222#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5223#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5224#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5225
5226#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5227#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5228#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5229#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5230#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5231#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5232
a324fcac
RV
5233#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5234#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5235#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5236#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5237#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5238#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5239
bdabdb63
VS
5240#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5241#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5242
5243#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5244#define DP_AUX_CH_CTL_DONE (1 << 30)
5245#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5246#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5247#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5248#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5249#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5250#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5251#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5252#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5253#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5254#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5255#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5256#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5257#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5258#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5259#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5260#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5261#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5262#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5263#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5264#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5265#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5266#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5267#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5268#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5269#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5270
5271/*
5272 * Computing GMCH M and N values for the Display Port link
5273 *
5274 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5275 *
5276 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5277 *
5278 * The GMCH value is used internally
5279 *
5280 * bytes_per_pixel is the number of bytes coming out of the plane,
5281 * which is after the LUTs, so we want the bytes for our color format.
5282 * For our current usage, this is always 3, one byte for R, G and B.
5283 */
e3b95f1e
DV
5284#define _PIPEA_DATA_M_G4X 0x70050
5285#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5286
5287/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5288#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5289#define TU_SIZE_SHIFT 25
a65851af 5290#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5291
a65851af
VS
5292#define DATA_LINK_M_N_MASK (0xffffff)
5293#define DATA_LINK_N_MAX (0x800000)
040d87f1 5294
e3b95f1e
DV
5295#define _PIPEA_DATA_N_G4X 0x70054
5296#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5297#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5298
5299/*
5300 * Computing Link M and N values for the Display Port link
5301 *
5302 * Link M / N = pixel_clock / ls_clk
5303 *
5304 * (the DP spec calls pixel_clock the 'strm_clk')
5305 *
5306 * The Link value is transmitted in the Main Stream
5307 * Attributes and VB-ID.
5308 */
5309
e3b95f1e
DV
5310#define _PIPEA_LINK_M_G4X 0x70060
5311#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5312#define PIPEA_DP_LINK_M_MASK (0xffffff)
5313
e3b95f1e
DV
5314#define _PIPEA_LINK_N_G4X 0x70064
5315#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5316#define PIPEA_DP_LINK_N_MASK (0xffffff)
5317
f0f59a00
VS
5318#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5319#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5320#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5321#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5322
585fb111
JB
5323/* Display & cursor control */
5324
5325/* Pipe A */
a57c774a 5326#define _PIPEADSL 0x70000
837ba00f
PZ
5327#define DSL_LINEMASK_GEN2 0x00000fff
5328#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5329#define _PIPEACONF 0x70008
5eddb70b
CW
5330#define PIPECONF_ENABLE (1<<31)
5331#define PIPECONF_DISABLE 0
5332#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5333#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5334#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5335#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5336#define PIPECONF_SINGLE_WIDE 0
5337#define PIPECONF_PIPE_UNLOCKED 0
5338#define PIPECONF_PIPE_LOCKED (1<<25)
5339#define PIPECONF_PALETTE 0
5340#define PIPECONF_GAMMA (1<<24)
585fb111 5341#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5342#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5343#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5344/* Note that pre-gen3 does not support interlaced display directly. Panel
5345 * fitting must be disabled on pre-ilk for interlaced. */
5346#define PIPECONF_PROGRESSIVE (0 << 21)
5347#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5348#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5349#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5350#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5351/* Ironlake and later have a complete new set of values for interlaced. PFIT
5352 * means panel fitter required, PF means progressive fetch, DBL means power
5353 * saving pixel doubling. */
5354#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5355#define PIPECONF_INTERLACED_ILK (3 << 21)
5356#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5357#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5358#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5359#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5360#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5361#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5362#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5363#define PIPECONF_BPC_MASK (0x7 << 5)
5364#define PIPECONF_8BPC (0<<5)
5365#define PIPECONF_10BPC (1<<5)
5366#define PIPECONF_6BPC (2<<5)
5367#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5368#define PIPECONF_DITHER_EN (1<<4)
5369#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5370#define PIPECONF_DITHER_TYPE_SP (0<<2)
5371#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5372#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5373#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5374#define _PIPEASTAT 0x70024
585fb111 5375#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5376#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5377#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5378#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5379#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5380#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5381#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5382#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5383#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5384#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5385#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5386#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5387#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5388#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5389#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5390#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5391#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5392#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5393#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5394#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5395#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5396#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5397#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5398#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5399#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5400#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5401#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5402#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5403#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5404#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5405#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5406#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5407#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5408#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5409#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5410#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5411#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5412#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5413#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5414#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5415#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5416#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5417#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5418#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5419#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5420#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5421
755e9019
ID
5422#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5423#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5424
84fd4f4e
RB
5425#define PIPE_A_OFFSET 0x70000
5426#define PIPE_B_OFFSET 0x71000
5427#define PIPE_C_OFFSET 0x72000
5428#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5429/*
5430 * There's actually no pipe EDP. Some pipe registers have
5431 * simply shifted from the pipe to the transcoder, while
5432 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5433 * to access such registers in transcoder EDP.
5434 */
5435#define PIPE_EDP_OFFSET 0x7f000
5436
f0f59a00 5437#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5438 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5439 dev_priv->info.display_mmio_offset)
a57c774a 5440
f0f59a00
VS
5441#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5442#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5443#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5444#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5445#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5446
756f85cf
PZ
5447#define _PIPE_MISC_A 0x70030
5448#define _PIPE_MISC_B 0x71030
b22ca995
SS
5449#define PIPEMISC_YUV420_ENABLE (1<<27)
5450#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5451#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5452#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5453#define PIPEMISC_DITHER_8_BPC (0<<5)
5454#define PIPEMISC_DITHER_10_BPC (1<<5)
5455#define PIPEMISC_DITHER_6_BPC (2<<5)
5456#define PIPEMISC_DITHER_12_BPC (3<<5)
5457#define PIPEMISC_DITHER_ENABLE (1<<4)
5458#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5459#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5460#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5461
f0f59a00 5462#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5463#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5464#define PIPEB_HLINE_INT_EN (1<<28)
5465#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5466#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5467#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5468#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5469#define PIPE_PSR_INT_EN (1<<22)
7983117f 5470#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5471#define PIPEA_HLINE_INT_EN (1<<20)
5472#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5473#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5474#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5475#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5476#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5477#define PIPEC_HLINE_INT_EN (1<<12)
5478#define PIPEC_VBLANK_INT_EN (1<<11)
5479#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5480#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5481#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5482
f0f59a00 5483#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5484#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5485#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5486#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5487#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5488#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5489#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5490#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5491#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5492#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5493#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5494#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5495#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5496#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5497#define DPINVGTT_EN_MASK_CHV 0xfff0000
5498#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5499#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5500#define PLANEC_INVALID_GTT_STATUS (1<<9)
5501#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5502#define CURSORB_INVALID_GTT_STATUS (1<<7)
5503#define CURSORA_INVALID_GTT_STATUS (1<<6)
5504#define SPRITED_INVALID_GTT_STATUS (1<<5)
5505#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5506#define PLANEB_INVALID_GTT_STATUS (1<<3)
5507#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5508#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5509#define PLANEA_INVALID_GTT_STATUS (1<<0)
5510#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5511#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5512
f0f59a00 5513#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5514#define DSPARB_CSTART_MASK (0x7f << 7)
5515#define DSPARB_CSTART_SHIFT 7
5516#define DSPARB_BSTART_MASK (0x7f)
5517#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5518#define DSPARB_BEND_SHIFT 9 /* on 855 */
5519#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5520#define DSPARB_SPRITEA_SHIFT_VLV 0
5521#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5522#define DSPARB_SPRITEB_SHIFT_VLV 8
5523#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5524#define DSPARB_SPRITEC_SHIFT_VLV 16
5525#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5526#define DSPARB_SPRITED_SHIFT_VLV 24
5527#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5528#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5529#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5530#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5531#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5532#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5533#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5534#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5535#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5536#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5537#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5538#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5539#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5540#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5541#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5542#define DSPARB_SPRITEE_SHIFT_VLV 0
5543#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5544#define DSPARB_SPRITEF_SHIFT_VLV 8
5545#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5546
0a560674 5547/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5548#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5549#define DSPFW_SR_SHIFT 23
5550#define DSPFW_SR_MASK (0x1ff<<23)
5551#define DSPFW_CURSORB_SHIFT 16
5552#define DSPFW_CURSORB_MASK (0x3f<<16)
5553#define DSPFW_PLANEB_SHIFT 8
5554#define DSPFW_PLANEB_MASK (0x7f<<8)
5555#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5556#define DSPFW_PLANEA_SHIFT 0
5557#define DSPFW_PLANEA_MASK (0x7f<<0)
5558#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5559#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5560#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5561#define DSPFW_FBC_SR_SHIFT 28
5562#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5563#define DSPFW_FBC_HPLL_SR_SHIFT 24
5564#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5565#define DSPFW_SPRITEB_SHIFT (16)
5566#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5567#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5568#define DSPFW_CURSORA_SHIFT 8
5569#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5570#define DSPFW_PLANEC_OLD_SHIFT 0
5571#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5572#define DSPFW_SPRITEA_SHIFT 0
5573#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5574#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5575#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5576#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5577#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5578#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5579#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5580#define DSPFW_HPLL_CURSOR_SHIFT 16
5581#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5582#define DSPFW_HPLL_SR_SHIFT 0
5583#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5584
5585/* vlv/chv */
f0f59a00 5586#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5587#define DSPFW_SPRITEB_WM1_SHIFT 16
5588#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5589#define DSPFW_CURSORA_WM1_SHIFT 8
5590#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5591#define DSPFW_SPRITEA_WM1_SHIFT 0
5592#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5593#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5594#define DSPFW_PLANEB_WM1_SHIFT 24
5595#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5596#define DSPFW_PLANEA_WM1_SHIFT 16
5597#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5598#define DSPFW_CURSORB_WM1_SHIFT 8
5599#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5600#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5601#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5602#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5603#define DSPFW_SR_WM1_SHIFT 0
5604#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5605#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5606#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5607#define DSPFW_SPRITED_WM1_SHIFT 24
5608#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5609#define DSPFW_SPRITED_SHIFT 16
15665979 5610#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5611#define DSPFW_SPRITEC_WM1_SHIFT 8
5612#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5613#define DSPFW_SPRITEC_SHIFT 0
15665979 5614#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5615#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5616#define DSPFW_SPRITEF_WM1_SHIFT 24
5617#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5618#define DSPFW_SPRITEF_SHIFT 16
15665979 5619#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5620#define DSPFW_SPRITEE_WM1_SHIFT 8
5621#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5622#define DSPFW_SPRITEE_SHIFT 0
15665979 5623#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5624#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5625#define DSPFW_PLANEC_WM1_SHIFT 24
5626#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5627#define DSPFW_PLANEC_SHIFT 16
15665979 5628#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5629#define DSPFW_CURSORC_WM1_SHIFT 8
5630#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5631#define DSPFW_CURSORC_SHIFT 0
5632#define DSPFW_CURSORC_MASK (0x3f<<0)
5633
5634/* vlv/chv high order bits */
f0f59a00 5635#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5636#define DSPFW_SR_HI_SHIFT 24
ae80152d 5637#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5638#define DSPFW_SPRITEF_HI_SHIFT 23
5639#define DSPFW_SPRITEF_HI_MASK (1<<23)
5640#define DSPFW_SPRITEE_HI_SHIFT 22
5641#define DSPFW_SPRITEE_HI_MASK (1<<22)
5642#define DSPFW_PLANEC_HI_SHIFT 21
5643#define DSPFW_PLANEC_HI_MASK (1<<21)
5644#define DSPFW_SPRITED_HI_SHIFT 20
5645#define DSPFW_SPRITED_HI_MASK (1<<20)
5646#define DSPFW_SPRITEC_HI_SHIFT 16
5647#define DSPFW_SPRITEC_HI_MASK (1<<16)
5648#define DSPFW_PLANEB_HI_SHIFT 12
5649#define DSPFW_PLANEB_HI_MASK (1<<12)
5650#define DSPFW_SPRITEB_HI_SHIFT 8
5651#define DSPFW_SPRITEB_HI_MASK (1<<8)
5652#define DSPFW_SPRITEA_HI_SHIFT 4
5653#define DSPFW_SPRITEA_HI_MASK (1<<4)
5654#define DSPFW_PLANEA_HI_SHIFT 0
5655#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5656#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5657#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5658#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5659#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5660#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5661#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5662#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5663#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5664#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5665#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5666#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5667#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5668#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5669#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5670#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5671#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5672#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5673#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5674#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5675#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5676#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5677
12a3c055 5678/* drain latency register values*/
f0f59a00 5679#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5680#define DDL_CURSOR_SHIFT 24
01e184cc 5681#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5682#define DDL_PLANE_SHIFT 0
341c526f
VS
5683#define DDL_PRECISION_HIGH (1<<7)
5684#define DDL_PRECISION_LOW (0<<7)
0948c265 5685#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5686
f0f59a00 5687#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5688#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5689#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5690
c231775c 5691#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
dfa311f0 5692#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
c231775c 5693
7662c8bd 5694/* FIFO watermark sizes etc */
0e442c60 5695#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5696#define I915_FIFO_LINE_SIZE 64
5697#define I830_FIFO_LINE_SIZE 32
0e442c60 5698
ceb04246 5699#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5700#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5701#define I965_FIFO_SIZE 512
5702#define I945_FIFO_SIZE 127
7662c8bd 5703#define I915_FIFO_SIZE 95
dff33cfc 5704#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5705#define I830_FIFO_SIZE 95
0e442c60 5706
ceb04246 5707#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5708#define G4X_MAX_WM 0x3f
7662c8bd
SL
5709#define I915_MAX_WM 0x3f
5710
f2b115e6
AJ
5711#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5712#define PINEVIEW_FIFO_LINE_SIZE 64
5713#define PINEVIEW_MAX_WM 0x1ff
5714#define PINEVIEW_DFT_WM 0x3f
5715#define PINEVIEW_DFT_HPLLOFF_WM 0
5716#define PINEVIEW_GUARD_WM 10
5717#define PINEVIEW_CURSOR_FIFO 64
5718#define PINEVIEW_CURSOR_MAX_WM 0x3f
5719#define PINEVIEW_CURSOR_DFT_WM 0
5720#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5721
ceb04246 5722#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5723#define I965_CURSOR_FIFO 64
5724#define I965_CURSOR_MAX_WM 32
5725#define I965_CURSOR_DFT_WM 8
7f8a8569 5726
fae1267d 5727/* Watermark register definitions for SKL */
086f8e84
VS
5728#define _CUR_WM_A_0 0x70140
5729#define _CUR_WM_B_0 0x71140
5730#define _PLANE_WM_1_A_0 0x70240
5731#define _PLANE_WM_1_B_0 0x71240
5732#define _PLANE_WM_2_A_0 0x70340
5733#define _PLANE_WM_2_B_0 0x71340
5734#define _PLANE_WM_TRANS_1_A_0 0x70268
5735#define _PLANE_WM_TRANS_1_B_0 0x71268
5736#define _PLANE_WM_TRANS_2_A_0 0x70368
5737#define _PLANE_WM_TRANS_2_B_0 0x71368
5738#define _CUR_WM_TRANS_A_0 0x70168
5739#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5740#define PLANE_WM_EN (1 << 31)
5741#define PLANE_WM_LINES_SHIFT 14
5742#define PLANE_WM_LINES_MASK 0x1f
5743#define PLANE_WM_BLOCKS_MASK 0x3ff
5744
086f8e84 5745#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5746#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5747#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5748
086f8e84
VS
5749#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5750#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5751#define _PLANE_WM_BASE(pipe, plane) \
5752 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5753#define PLANE_WM(pipe, plane, level) \
f0f59a00 5754 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5755#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5756 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5757#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5758 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5759#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5760 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5761
7f8a8569 5762/* define the Watermark register on Ironlake */
f0f59a00 5763#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5764#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5765#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5766#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5767#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5768#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5769
f0f59a00
VS
5770#define WM0_PIPEB_ILK _MMIO(0x45104)
5771#define WM0_PIPEC_IVB _MMIO(0x45200)
5772#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5773#define WM1_LP_SR_EN (1<<31)
5774#define WM1_LP_LATENCY_SHIFT 24
5775#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5776#define WM1_LP_FBC_MASK (0xf<<20)
5777#define WM1_LP_FBC_SHIFT 20
416f4727 5778#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5779#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5780#define WM1_LP_SR_SHIFT 8
1996d624 5781#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5782#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5783#define WM2_LP_EN (1<<31)
f0f59a00 5784#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5785#define WM3_LP_EN (1<<31)
f0f59a00
VS
5786#define WM1S_LP_ILK _MMIO(0x45120)
5787#define WM2S_LP_IVB _MMIO(0x45124)
5788#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5789#define WM1S_LP_EN (1<<31)
7f8a8569 5790
cca32e9a
PZ
5791#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5792 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5793 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5794
7f8a8569 5795/* Memory latency timer register */
f0f59a00 5796#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5797#define MLTR_WM1_SHIFT 0
5798#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5799/* the unit of memory self-refresh latency time is 0.5us */
5800#define ILK_SRLT_MASK 0x3f
5801
1398261a
YL
5802
5803/* the address where we get all kinds of latency value */
f0f59a00 5804#define SSKPD _MMIO(0x5d10)
1398261a
YL
5805#define SSKPD_WM_MASK 0x3f
5806#define SSKPD_WM0_SHIFT 0
5807#define SSKPD_WM1_SHIFT 8
5808#define SSKPD_WM2_SHIFT 16
5809#define SSKPD_WM3_SHIFT 24
5810
585fb111
JB
5811/*
5812 * The two pipe frame counter registers are not synchronized, so
5813 * reading a stable value is somewhat tricky. The following code
5814 * should work:
5815 *
5816 * do {
5817 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5818 * PIPE_FRAME_HIGH_SHIFT;
5819 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5820 * PIPE_FRAME_LOW_SHIFT);
5821 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5822 * PIPE_FRAME_HIGH_SHIFT);
5823 * } while (high1 != high2);
5824 * frame = (high1 << 8) | low1;
5825 */
25a2e2d0 5826#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5827#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5828#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5829#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5830#define PIPE_FRAME_LOW_MASK 0xff000000
5831#define PIPE_FRAME_LOW_SHIFT 24
5832#define PIPE_PIXEL_MASK 0x00ffffff
5833#define PIPE_PIXEL_SHIFT 0
9880b7a5 5834/* GM45+ just has to be different */
fd8f507c
VS
5835#define _PIPEA_FRMCOUNT_G4X 0x70040
5836#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5837#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5838#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5839
5840/* Cursor A & B regs */
5efb3e28 5841#define _CURACNTR 0x70080
14b60391
JB
5842/* Old style CUR*CNTR flags (desktop 8xx) */
5843#define CURSOR_ENABLE 0x80000000
5844#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5845#define CURSOR_STRIDE_SHIFT 28
5846#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5847#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5848#define CURSOR_FORMAT_SHIFT 24
5849#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5850#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5851#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5852#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5853#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5854#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5855/* New style CUR*CNTR flags */
5856#define CURSOR_MODE 0x27
585fb111 5857#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5858#define CURSOR_MODE_128_32B_AX 0x02
5859#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5860#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5861#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5862#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5863#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5864#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5865#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5866#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5867#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5868#define _CURABASE 0x70084
5869#define _CURAPOS 0x70088
585fb111
JB
5870#define CURSOR_POS_MASK 0x007FF
5871#define CURSOR_POS_SIGN 0x8000
5872#define CURSOR_X_SHIFT 0
5873#define CURSOR_Y_SHIFT 16
024faac7
VS
5874#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5875#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5876#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 5877#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
5878#define _CURBCNTR 0x700c0
5879#define _CURBBASE 0x700c4
5880#define _CURBPOS 0x700c8
585fb111 5881
65a21cd6
JB
5882#define _CURBCNTR_IVB 0x71080
5883#define _CURBBASE_IVB 0x71084
5884#define _CURBPOS_IVB 0x71088
5885
f0f59a00 5886#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5887 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5888 dev_priv->info.display_mmio_offset)
5889
5890#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5891#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5892#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5893#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 5894#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 5895
5efb3e28
VS
5896#define CURSOR_A_OFFSET 0x70080
5897#define CURSOR_B_OFFSET 0x700c0
5898#define CHV_CURSOR_C_OFFSET 0x700e0
5899#define IVB_CURSOR_B_OFFSET 0x71080
5900#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5901
585fb111 5902/* Display A control */
a57c774a 5903#define _DSPACNTR 0x70180
585fb111
JB
5904#define DISPLAY_PLANE_ENABLE (1<<31)
5905#define DISPLAY_PLANE_DISABLE 0
5906#define DISPPLANE_GAMMA_ENABLE (1<<30)
5907#define DISPPLANE_GAMMA_DISABLE 0
5908#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5909#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5910#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5911#define DISPPLANE_BGRA555 (0x3<<26)
5912#define DISPPLANE_BGRX555 (0x4<<26)
5913#define DISPPLANE_BGRX565 (0x5<<26)
5914#define DISPPLANE_BGRX888 (0x6<<26)
5915#define DISPPLANE_BGRA888 (0x7<<26)
5916#define DISPPLANE_RGBX101010 (0x8<<26)
5917#define DISPPLANE_RGBA101010 (0x9<<26)
5918#define DISPPLANE_BGRX101010 (0xa<<26)
5919#define DISPPLANE_RGBX161616 (0xc<<26)
5920#define DISPPLANE_RGBX888 (0xe<<26)
5921#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5922#define DISPPLANE_STEREO_ENABLE (1<<25)
5923#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5924#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5925#define DISPPLANE_SEL_PIPE_SHIFT 24
5926#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 5927#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5928#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5929#define DISPPLANE_SRC_KEY_DISABLE 0
5930#define DISPPLANE_LINE_DOUBLE (1<<20)
5931#define DISPPLANE_NO_LINE_DOUBLE 0
5932#define DISPPLANE_STEREO_POLARITY_FIRST 0
5933#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5934#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5935#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5936#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5937#define DISPPLANE_TILED (1<<10)
c14b0485 5938#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5939#define _DSPAADDR 0x70184
5940#define _DSPASTRIDE 0x70188
5941#define _DSPAPOS 0x7018C /* reserved */
5942#define _DSPASIZE 0x70190
5943#define _DSPASURF 0x7019C /* 965+ only */
5944#define _DSPATILEOFF 0x701A4 /* 965+ only */
5945#define _DSPAOFFSET 0x701A4 /* HSW */
5946#define _DSPASURFLIVE 0x701AC
5947
f0f59a00
VS
5948#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5949#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5950#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5951#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5952#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5953#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5954#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5955#define DSPLINOFF(plane) DSPADDR(plane)
5956#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5957#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5958
c14b0485
VS
5959/* CHV pipe B blender and primary plane */
5960#define _CHV_BLEND_A 0x60a00
5961#define CHV_BLEND_LEGACY (0<<30)
5962#define CHV_BLEND_ANDROID (1<<30)
5963#define CHV_BLEND_MPO (2<<30)
5964#define CHV_BLEND_MASK (3<<30)
5965#define _CHV_CANVAS_A 0x60a04
5966#define _PRIMPOS_A 0x60a08
5967#define _PRIMSIZE_A 0x60a0c
5968#define _PRIMCNSTALPHA_A 0x60a10
5969#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5970
f0f59a00
VS
5971#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5972#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5973#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5974#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5975#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5976
446f2545
AR
5977/* Display/Sprite base address macros */
5978#define DISP_BASEADDR_MASK (0xfffff000)
5979#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5980#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5981
85fa792b
VS
5982/*
5983 * VBIOS flags
5984 * gen2:
5985 * [00:06] alm,mgm
5986 * [10:16] all
5987 * [30:32] alm,mgm
5988 * gen3+:
5989 * [00:0f] all
5990 * [10:1f] all
5991 * [30:32] all
5992 */
f0f59a00
VS
5993#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5994#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5995#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5996#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5997
5998/* Pipe B */
5c969aa7
DL
5999#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6000#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6001#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6002#define _PIPEBFRAMEHIGH 0x71040
6003#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6004#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6005#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6006
585fb111
JB
6007
6008/* Display B control */
5c969aa7 6009#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
6010#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6011#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6012#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6013#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6014#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6015#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6016#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6017#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6018#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6019#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6020#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6021#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6022
b840d907
JB
6023/* Sprite A control */
6024#define _DVSACNTR 0x72180
6025#define DVS_ENABLE (1<<31)
6026#define DVS_GAMMA_ENABLE (1<<30)
6027#define DVS_PIXFORMAT_MASK (3<<25)
6028#define DVS_FORMAT_YUV422 (0<<25)
6029#define DVS_FORMAT_RGBX101010 (1<<25)
6030#define DVS_FORMAT_RGBX888 (2<<25)
6031#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 6032#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 6033#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 6034#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
6035#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6036#define DVS_YUV_ORDER_YUYV (0<<16)
6037#define DVS_YUV_ORDER_UYVY (1<<16)
6038#define DVS_YUV_ORDER_YVYU (2<<16)
6039#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 6040#define DVS_ROTATE_180 (1<<15)
b840d907
JB
6041#define DVS_DEST_KEY (1<<2)
6042#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6043#define DVS_TILED (1<<10)
6044#define _DVSALINOFF 0x72184
6045#define _DVSASTRIDE 0x72188
6046#define _DVSAPOS 0x7218c
6047#define _DVSASIZE 0x72190
6048#define _DVSAKEYVAL 0x72194
6049#define _DVSAKEYMSK 0x72198
6050#define _DVSASURF 0x7219c
6051#define _DVSAKEYMAXVAL 0x721a0
6052#define _DVSATILEOFF 0x721a4
6053#define _DVSASURFLIVE 0x721ac
6054#define _DVSASCALE 0x72204
6055#define DVS_SCALE_ENABLE (1<<31)
6056#define DVS_FILTER_MASK (3<<29)
6057#define DVS_FILTER_MEDIUM (0<<29)
6058#define DVS_FILTER_ENHANCING (1<<29)
6059#define DVS_FILTER_SOFTENING (2<<29)
6060#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6061#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6062#define _DVSAGAMC 0x72300
6063
6064#define _DVSBCNTR 0x73180
6065#define _DVSBLINOFF 0x73184
6066#define _DVSBSTRIDE 0x73188
6067#define _DVSBPOS 0x7318c
6068#define _DVSBSIZE 0x73190
6069#define _DVSBKEYVAL 0x73194
6070#define _DVSBKEYMSK 0x73198
6071#define _DVSBSURF 0x7319c
6072#define _DVSBKEYMAXVAL 0x731a0
6073#define _DVSBTILEOFF 0x731a4
6074#define _DVSBSURFLIVE 0x731ac
6075#define _DVSBSCALE 0x73204
6076#define _DVSBGAMC 0x73300
6077
f0f59a00
VS
6078#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6079#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6080#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6081#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6082#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6083#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6084#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6085#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6086#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6087#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6088#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6089#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6090
6091#define _SPRA_CTL 0x70280
6092#define SPRITE_ENABLE (1<<31)
6093#define SPRITE_GAMMA_ENABLE (1<<30)
6094#define SPRITE_PIXFORMAT_MASK (7<<25)
6095#define SPRITE_FORMAT_YUV422 (0<<25)
6096#define SPRITE_FORMAT_RGBX101010 (1<<25)
6097#define SPRITE_FORMAT_RGBX888 (2<<25)
6098#define SPRITE_FORMAT_RGBX161616 (3<<25)
6099#define SPRITE_FORMAT_YUV444 (4<<25)
6100#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 6101#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
6102#define SPRITE_SOURCE_KEY (1<<22)
6103#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6104#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
6105#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
6106#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6107#define SPRITE_YUV_ORDER_YUYV (0<<16)
6108#define SPRITE_YUV_ORDER_UYVY (1<<16)
6109#define SPRITE_YUV_ORDER_YVYU (2<<16)
6110#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 6111#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
6112#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6113#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6114#define SPRITE_TILED (1<<10)
6115#define SPRITE_DEST_KEY (1<<2)
6116#define _SPRA_LINOFF 0x70284
6117#define _SPRA_STRIDE 0x70288
6118#define _SPRA_POS 0x7028c
6119#define _SPRA_SIZE 0x70290
6120#define _SPRA_KEYVAL 0x70294
6121#define _SPRA_KEYMSK 0x70298
6122#define _SPRA_SURF 0x7029c
6123#define _SPRA_KEYMAX 0x702a0
6124#define _SPRA_TILEOFF 0x702a4
c54173a8 6125#define _SPRA_OFFSET 0x702a4
32ae46bf 6126#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
6127#define _SPRA_SCALE 0x70304
6128#define SPRITE_SCALE_ENABLE (1<<31)
6129#define SPRITE_FILTER_MASK (3<<29)
6130#define SPRITE_FILTER_MEDIUM (0<<29)
6131#define SPRITE_FILTER_ENHANCING (1<<29)
6132#define SPRITE_FILTER_SOFTENING (2<<29)
6133#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6134#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6135#define _SPRA_GAMC 0x70400
6136
6137#define _SPRB_CTL 0x71280
6138#define _SPRB_LINOFF 0x71284
6139#define _SPRB_STRIDE 0x71288
6140#define _SPRB_POS 0x7128c
6141#define _SPRB_SIZE 0x71290
6142#define _SPRB_KEYVAL 0x71294
6143#define _SPRB_KEYMSK 0x71298
6144#define _SPRB_SURF 0x7129c
6145#define _SPRB_KEYMAX 0x712a0
6146#define _SPRB_TILEOFF 0x712a4
c54173a8 6147#define _SPRB_OFFSET 0x712a4
32ae46bf 6148#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6149#define _SPRB_SCALE 0x71304
6150#define _SPRB_GAMC 0x71400
6151
f0f59a00
VS
6152#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6153#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6154#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6155#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6156#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6157#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6158#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6159#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6160#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6161#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6162#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6163#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6164#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6165#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6166
921c3b67 6167#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6168#define SP_ENABLE (1<<31)
4ea67bc7 6169#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6170#define SP_PIXFORMAT_MASK (0xf<<26)
6171#define SP_FORMAT_YUV422 (0<<26)
6172#define SP_FORMAT_BGR565 (5<<26)
6173#define SP_FORMAT_BGRX8888 (6<<26)
6174#define SP_FORMAT_BGRA8888 (7<<26)
6175#define SP_FORMAT_RGBX1010102 (8<<26)
6176#define SP_FORMAT_RGBA1010102 (9<<26)
6177#define SP_FORMAT_RGBX8888 (0xe<<26)
6178#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6179#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
6180#define SP_SOURCE_KEY (1<<22)
6181#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6182#define SP_YUV_ORDER_YUYV (0<<16)
6183#define SP_YUV_ORDER_UYVY (1<<16)
6184#define SP_YUV_ORDER_YVYU (2<<16)
6185#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6186#define SP_ROTATE_180 (1<<15)
7f1f3851 6187#define SP_TILED (1<<10)
c14b0485 6188#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6189#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6190#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6191#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6192#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6193#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6194#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6195#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6196#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6197#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6198#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6199#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
6200#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6201
6202#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6203#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6204#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6205#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6206#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6207#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6208#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6209#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6210#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6211#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6212#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6213#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6214
83c04a62
VS
6215#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6216 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6217
6218#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6219#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6220#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6221#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6222#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6223#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6224#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6225#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6226#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6227#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6228#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6229#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6230
6ca2aeb2
VS
6231/*
6232 * CHV pipe B sprite CSC
6233 *
6234 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6235 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6236 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6237 */
83c04a62
VS
6238#define _MMIO_CHV_SPCSC(plane_id, reg) \
6239 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6240
6241#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6242#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6243#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6244#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6245#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6246
83c04a62
VS
6247#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6248#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6249#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6250#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6251#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6252#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6253#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6254
83c04a62
VS
6255#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6256#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6257#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6258#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6259#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6260
83c04a62
VS
6261#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6262#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6263#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6264#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6265#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6266
70d21f0e
DL
6267/* Skylake plane registers */
6268
6269#define _PLANE_CTL_1_A 0x70180
6270#define _PLANE_CTL_2_A 0x70280
6271#define _PLANE_CTL_3_A 0x70380
6272#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6273#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
b5972776
JA
6274/*
6275 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6276 * expanded to include bit 23 as well. However, the shift-24 based values
6277 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6278 */
70d21f0e
DL
6279#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6280#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6281#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6282#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6283#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6284#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6285#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6286#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6287#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
b5972776 6288#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6289#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4
DL
6290#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6291#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6292#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6293#define PLANE_CTL_ORDER_BGRX (0 << 20)
6294#define PLANE_CTL_ORDER_RGBX (1 << 20)
6295#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6296#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6297#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6298#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6299#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6300#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6301#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6302#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e
DL
6303#define PLANE_CTL_TILED_MASK (0x7 << 10)
6304#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6305#define PLANE_CTL_TILED_X ( 1 << 10)
6306#define PLANE_CTL_TILED_Y ( 4 << 10)
6307#define PLANE_CTL_TILED_YF ( 5 << 10)
5f8e3f57 6308#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
4036c78c 6309#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
70d21f0e
DL
6310#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6311#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6312#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6313#define PLANE_CTL_ROTATE_MASK 0x3
6314#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6315#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6316#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6317#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6318#define _PLANE_STRIDE_1_A 0x70188
6319#define _PLANE_STRIDE_2_A 0x70288
6320#define _PLANE_STRIDE_3_A 0x70388
6321#define _PLANE_POS_1_A 0x7018c
6322#define _PLANE_POS_2_A 0x7028c
6323#define _PLANE_POS_3_A 0x7038c
6324#define _PLANE_SIZE_1_A 0x70190
6325#define _PLANE_SIZE_2_A 0x70290
6326#define _PLANE_SIZE_3_A 0x70390
6327#define _PLANE_SURF_1_A 0x7019c
6328#define _PLANE_SURF_2_A 0x7029c
6329#define _PLANE_SURF_3_A 0x7039c
6330#define _PLANE_OFFSET_1_A 0x701a4
6331#define _PLANE_OFFSET_2_A 0x702a4
6332#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6333#define _PLANE_KEYVAL_1_A 0x70194
6334#define _PLANE_KEYVAL_2_A 0x70294
6335#define _PLANE_KEYMSK_1_A 0x70198
6336#define _PLANE_KEYMSK_2_A 0x70298
6337#define _PLANE_KEYMAX_1_A 0x701a0
6338#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6339#define _PLANE_AUX_DIST_1_A 0x701c0
6340#define _PLANE_AUX_DIST_2_A 0x702c0
6341#define _PLANE_AUX_OFFSET_1_A 0x701c4
6342#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6343#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6344#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6345#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6346#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6347#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6348#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6349#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6350#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6351#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6352#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6353#define _PLANE_BUF_CFG_1_A 0x7027c
6354#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6355#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6356#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6357
47f9ea8b 6358
70d21f0e
DL
6359#define _PLANE_CTL_1_B 0x71180
6360#define _PLANE_CTL_2_B 0x71280
6361#define _PLANE_CTL_3_B 0x71380
6362#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6363#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6364#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6365#define PLANE_CTL(pipe, plane) \
f0f59a00 6366 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6367
6368#define _PLANE_STRIDE_1_B 0x71188
6369#define _PLANE_STRIDE_2_B 0x71288
6370#define _PLANE_STRIDE_3_B 0x71388
6371#define _PLANE_STRIDE_1(pipe) \
6372 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6373#define _PLANE_STRIDE_2(pipe) \
6374 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6375#define _PLANE_STRIDE_3(pipe) \
6376 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6377#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6378 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6379
6380#define _PLANE_POS_1_B 0x7118c
6381#define _PLANE_POS_2_B 0x7128c
6382#define _PLANE_POS_3_B 0x7138c
6383#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6384#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6385#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6386#define PLANE_POS(pipe, plane) \
f0f59a00 6387 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6388
6389#define _PLANE_SIZE_1_B 0x71190
6390#define _PLANE_SIZE_2_B 0x71290
6391#define _PLANE_SIZE_3_B 0x71390
6392#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6393#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6394#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6395#define PLANE_SIZE(pipe, plane) \
f0f59a00 6396 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6397
6398#define _PLANE_SURF_1_B 0x7119c
6399#define _PLANE_SURF_2_B 0x7129c
6400#define _PLANE_SURF_3_B 0x7139c
6401#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6402#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6403#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6404#define PLANE_SURF(pipe, plane) \
f0f59a00 6405 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6406
6407#define _PLANE_OFFSET_1_B 0x711a4
6408#define _PLANE_OFFSET_2_B 0x712a4
6409#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6410#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6411#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6412 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6413
dc2a41b4
DL
6414#define _PLANE_KEYVAL_1_B 0x71194
6415#define _PLANE_KEYVAL_2_B 0x71294
6416#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6417#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6418#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6419 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6420
6421#define _PLANE_KEYMSK_1_B 0x71198
6422#define _PLANE_KEYMSK_2_B 0x71298
6423#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6424#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6425#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6426 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6427
6428#define _PLANE_KEYMAX_1_B 0x711a0
6429#define _PLANE_KEYMAX_2_B 0x712a0
6430#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6431#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6432#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6433 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6434
8211bd5b
DL
6435#define _PLANE_BUF_CFG_1_B 0x7127c
6436#define _PLANE_BUF_CFG_2_B 0x7137c
6437#define _PLANE_BUF_CFG_1(pipe) \
6438 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6439#define _PLANE_BUF_CFG_2(pipe) \
6440 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6441#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6442 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6443
2cd601c6
CK
6444#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6445#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6446#define _PLANE_NV12_BUF_CFG_1(pipe) \
6447 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6448#define _PLANE_NV12_BUF_CFG_2(pipe) \
6449 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6450#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6451 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6452
2e2adb05
VS
6453#define _PLANE_AUX_DIST_1_B 0x711c0
6454#define _PLANE_AUX_DIST_2_B 0x712c0
6455#define _PLANE_AUX_DIST_1(pipe) \
6456 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6457#define _PLANE_AUX_DIST_2(pipe) \
6458 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6459#define PLANE_AUX_DIST(pipe, plane) \
6460 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6461
6462#define _PLANE_AUX_OFFSET_1_B 0x711c4
6463#define _PLANE_AUX_OFFSET_2_B 0x712c4
6464#define _PLANE_AUX_OFFSET_1(pipe) \
6465 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6466#define _PLANE_AUX_OFFSET_2(pipe) \
6467 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6468#define PLANE_AUX_OFFSET(pipe, plane) \
6469 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6470
47f9ea8b
ACO
6471#define _PLANE_COLOR_CTL_1_B 0x711CC
6472#define _PLANE_COLOR_CTL_2_B 0x712CC
6473#define _PLANE_COLOR_CTL_3_B 0x713CC
6474#define _PLANE_COLOR_CTL_1(pipe) \
6475 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6476#define _PLANE_COLOR_CTL_2(pipe) \
6477 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6478#define PLANE_COLOR_CTL(pipe, plane) \
6479 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6480
6481#/* SKL new cursor registers */
8211bd5b
DL
6482#define _CUR_BUF_CFG_A 0x7017c
6483#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6484#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6485
585fb111 6486/* VBIOS regs */
f0f59a00 6487#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6488# define VGA_DISP_DISABLE (1 << 31)
6489# define VGA_2X_MODE (1 << 30)
6490# define VGA_PIPE_B_SELECT (1 << 29)
6491
f0f59a00 6492#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6493
f2b115e6 6494/* Ironlake */
b9055052 6495
f0f59a00 6496#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6497
f0f59a00 6498#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6499#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6500#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6501#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6502#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6503#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6504#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6505#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6506#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6507#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6508#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6509
6510/* refresh rate hardware control */
f0f59a00 6511#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6512#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6513#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6514
f0f59a00 6515#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6516#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6517#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6518#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6519#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6520#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6521#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6522
f0f59a00 6523#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6524# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6525# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6526
f0f59a00 6527#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6528# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6529
f0f59a00 6530#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6531#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6532#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6533#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6534
6535
a57c774a 6536#define _PIPEA_DATA_M1 0x60030
5eddb70b 6537#define PIPE_DATA_M1_OFFSET 0
a57c774a 6538#define _PIPEA_DATA_N1 0x60034
5eddb70b 6539#define PIPE_DATA_N1_OFFSET 0
b9055052 6540
a57c774a 6541#define _PIPEA_DATA_M2 0x60038
5eddb70b 6542#define PIPE_DATA_M2_OFFSET 0
a57c774a 6543#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6544#define PIPE_DATA_N2_OFFSET 0
b9055052 6545
a57c774a 6546#define _PIPEA_LINK_M1 0x60040
5eddb70b 6547#define PIPE_LINK_M1_OFFSET 0
a57c774a 6548#define _PIPEA_LINK_N1 0x60044
5eddb70b 6549#define PIPE_LINK_N1_OFFSET 0
b9055052 6550
a57c774a 6551#define _PIPEA_LINK_M2 0x60048
5eddb70b 6552#define PIPE_LINK_M2_OFFSET 0
a57c774a 6553#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6554#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6555
6556/* PIPEB timing regs are same start from 0x61000 */
6557
a57c774a
AK
6558#define _PIPEB_DATA_M1 0x61030
6559#define _PIPEB_DATA_N1 0x61034
6560#define _PIPEB_DATA_M2 0x61038
6561#define _PIPEB_DATA_N2 0x6103c
6562#define _PIPEB_LINK_M1 0x61040
6563#define _PIPEB_LINK_N1 0x61044
6564#define _PIPEB_LINK_M2 0x61048
6565#define _PIPEB_LINK_N2 0x6104c
6566
f0f59a00
VS
6567#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6568#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6569#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6570#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6571#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6572#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6573#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6574#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6575
6576/* CPU panel fitter */
9db4a9c7
JB
6577/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6578#define _PFA_CTL_1 0x68080
6579#define _PFB_CTL_1 0x68880
b9055052 6580#define PF_ENABLE (1<<31)
13888d78
PZ
6581#define PF_PIPE_SEL_MASK_IVB (3<<29)
6582#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6583#define PF_FILTER_MASK (3<<23)
6584#define PF_FILTER_PROGRAMMED (0<<23)
6585#define PF_FILTER_MED_3x3 (1<<23)
6586#define PF_FILTER_EDGE_ENHANCE (2<<23)
6587#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6588#define _PFA_WIN_SZ 0x68074
6589#define _PFB_WIN_SZ 0x68874
6590#define _PFA_WIN_POS 0x68070
6591#define _PFB_WIN_POS 0x68870
6592#define _PFA_VSCALE 0x68084
6593#define _PFB_VSCALE 0x68884
6594#define _PFA_HSCALE 0x68090
6595#define _PFB_HSCALE 0x68890
6596
f0f59a00
VS
6597#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6598#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6599#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6600#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6601#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6602
bd2e244f
JB
6603#define _PSA_CTL 0x68180
6604#define _PSB_CTL 0x68980
6605#define PS_ENABLE (1<<31)
6606#define _PSA_WIN_SZ 0x68174
6607#define _PSB_WIN_SZ 0x68974
6608#define _PSA_WIN_POS 0x68170
6609#define _PSB_WIN_POS 0x68970
6610
f0f59a00
VS
6611#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6612#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6613#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6614
1c9a2d4a
CK
6615/*
6616 * Skylake scalers
6617 */
6618#define _PS_1A_CTRL 0x68180
6619#define _PS_2A_CTRL 0x68280
6620#define _PS_1B_CTRL 0x68980
6621#define _PS_2B_CTRL 0x68A80
6622#define _PS_1C_CTRL 0x69180
6623#define PS_SCALER_EN (1 << 31)
6624#define PS_SCALER_MODE_MASK (3 << 28)
6625#define PS_SCALER_MODE_DYN (0 << 28)
6626#define PS_SCALER_MODE_HQ (1 << 28)
6627#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6628#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6629#define PS_FILTER_MASK (3 << 23)
6630#define PS_FILTER_MEDIUM (0 << 23)
6631#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6632#define PS_FILTER_BILINEAR (3 << 23)
6633#define PS_VERT3TAP (1 << 21)
6634#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6635#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6636#define PS_PWRUP_PROGRESS (1 << 17)
6637#define PS_V_FILTER_BYPASS (1 << 8)
6638#define PS_VADAPT_EN (1 << 7)
6639#define PS_VADAPT_MODE_MASK (3 << 5)
6640#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6641#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6642#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6643
6644#define _PS_PWR_GATE_1A 0x68160
6645#define _PS_PWR_GATE_2A 0x68260
6646#define _PS_PWR_GATE_1B 0x68960
6647#define _PS_PWR_GATE_2B 0x68A60
6648#define _PS_PWR_GATE_1C 0x69160
6649#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6650#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6651#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6652#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6653#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6654#define PS_PWR_GATE_SLPEN_8 0
6655#define PS_PWR_GATE_SLPEN_16 1
6656#define PS_PWR_GATE_SLPEN_24 2
6657#define PS_PWR_GATE_SLPEN_32 3
6658
6659#define _PS_WIN_POS_1A 0x68170
6660#define _PS_WIN_POS_2A 0x68270
6661#define _PS_WIN_POS_1B 0x68970
6662#define _PS_WIN_POS_2B 0x68A70
6663#define _PS_WIN_POS_1C 0x69170
6664
6665#define _PS_WIN_SZ_1A 0x68174
6666#define _PS_WIN_SZ_2A 0x68274
6667#define _PS_WIN_SZ_1B 0x68974
6668#define _PS_WIN_SZ_2B 0x68A74
6669#define _PS_WIN_SZ_1C 0x69174
6670
6671#define _PS_VSCALE_1A 0x68184
6672#define _PS_VSCALE_2A 0x68284
6673#define _PS_VSCALE_1B 0x68984
6674#define _PS_VSCALE_2B 0x68A84
6675#define _PS_VSCALE_1C 0x69184
6676
6677#define _PS_HSCALE_1A 0x68190
6678#define _PS_HSCALE_2A 0x68290
6679#define _PS_HSCALE_1B 0x68990
6680#define _PS_HSCALE_2B 0x68A90
6681#define _PS_HSCALE_1C 0x69190
6682
6683#define _PS_VPHASE_1A 0x68188
6684#define _PS_VPHASE_2A 0x68288
6685#define _PS_VPHASE_1B 0x68988
6686#define _PS_VPHASE_2B 0x68A88
6687#define _PS_VPHASE_1C 0x69188
6688
6689#define _PS_HPHASE_1A 0x68194
6690#define _PS_HPHASE_2A 0x68294
6691#define _PS_HPHASE_1B 0x68994
6692#define _PS_HPHASE_2B 0x68A94
6693#define _PS_HPHASE_1C 0x69194
6694
6695#define _PS_ECC_STAT_1A 0x681D0
6696#define _PS_ECC_STAT_2A 0x682D0
6697#define _PS_ECC_STAT_1B 0x689D0
6698#define _PS_ECC_STAT_2B 0x68AD0
6699#define _PS_ECC_STAT_1C 0x691D0
6700
6701#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6702#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6703 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6704 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6705#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6706 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6707 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6708#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6709 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6710 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6711#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6712 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6713 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6714#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6715 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6716 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6717#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6718 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6719 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6720#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6721 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6722 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6723#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6724 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6725 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6726#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6727 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6728 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6729
b9055052 6730/* legacy palette */
9db4a9c7
JB
6731#define _LGC_PALETTE_A 0x4a000
6732#define _LGC_PALETTE_B 0x4a800
f0f59a00 6733#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6734
42db64ef
PZ
6735#define _GAMMA_MODE_A 0x4a480
6736#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6737#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6738#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6739#define GAMMA_MODE_MODE_8BIT (0 << 0)
6740#define GAMMA_MODE_MODE_10BIT (1 << 0)
6741#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6742#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6743
8337206d 6744/* DMC/CSR */
f0f59a00 6745#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6746#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6747#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6748#define CSR_SSP_BASE _MMIO(0x8F074)
6749#define CSR_HTP_SKL _MMIO(0x8F004)
6750#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6751#define CSR_LAST_WRITE_VALUE 0xc003b400
6752/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6753#define CSR_MMIO_START_RANGE 0x80000
6754#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6755#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6756#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6757#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6758
b9055052
ZW
6759/* interrupts */
6760#define DE_MASTER_IRQ_CONTROL (1 << 31)
6761#define DE_SPRITEB_FLIP_DONE (1 << 29)
6762#define DE_SPRITEA_FLIP_DONE (1 << 28)
6763#define DE_PLANEB_FLIP_DONE (1 << 27)
6764#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6765#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6766#define DE_PCU_EVENT (1 << 25)
6767#define DE_GTT_FAULT (1 << 24)
6768#define DE_POISON (1 << 23)
6769#define DE_PERFORM_COUNTER (1 << 22)
6770#define DE_PCH_EVENT (1 << 21)
6771#define DE_AUX_CHANNEL_A (1 << 20)
6772#define DE_DP_A_HOTPLUG (1 << 19)
6773#define DE_GSE (1 << 18)
6774#define DE_PIPEB_VBLANK (1 << 15)
6775#define DE_PIPEB_EVEN_FIELD (1 << 14)
6776#define DE_PIPEB_ODD_FIELD (1 << 13)
6777#define DE_PIPEB_LINE_COMPARE (1 << 12)
6778#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6779#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6780#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6781#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6782#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6783#define DE_PIPEA_EVEN_FIELD (1 << 6)
6784#define DE_PIPEA_ODD_FIELD (1 << 5)
6785#define DE_PIPEA_LINE_COMPARE (1 << 4)
6786#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6787#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6788#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6789#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6790#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6791
b1f14ad0 6792/* More Ivybridge lolz */
8664281b 6793#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6794#define DE_GSE_IVB (1<<29)
6795#define DE_PCH_EVENT_IVB (1<<28)
6796#define DE_DP_A_HOTPLUG_IVB (1<<27)
6797#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6798#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6799#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6800#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6801#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6802#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6803#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6804#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6805#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6806#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6807#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6808#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6809
f0f59a00 6810#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6811#define MASTER_INTERRUPT_ENABLE (1<<31)
6812
f0f59a00
VS
6813#define DEISR _MMIO(0x44000)
6814#define DEIMR _MMIO(0x44004)
6815#define DEIIR _MMIO(0x44008)
6816#define DEIER _MMIO(0x4400c)
b9055052 6817
f0f59a00
VS
6818#define GTISR _MMIO(0x44010)
6819#define GTIMR _MMIO(0x44014)
6820#define GTIIR _MMIO(0x44018)
6821#define GTIER _MMIO(0x4401c)
b9055052 6822
f0f59a00 6823#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6824#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6825#define GEN8_PCU_IRQ (1<<30)
6826#define GEN8_DE_PCH_IRQ (1<<23)
6827#define GEN8_DE_MISC_IRQ (1<<22)
6828#define GEN8_DE_PORT_IRQ (1<<20)
6829#define GEN8_DE_PIPE_C_IRQ (1<<18)
6830#define GEN8_DE_PIPE_B_IRQ (1<<17)
6831#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6832#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6833#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6834#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6835#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6836#define GEN8_GT_VCS2_IRQ (1<<3)
6837#define GEN8_GT_VCS1_IRQ (1<<2)
6838#define GEN8_GT_BCS_IRQ (1<<1)
6839#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6840
f0f59a00
VS
6841#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6842#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6843#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6844#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6845
26705e20
SAK
6846#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6847#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6848#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6849#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6850#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6851#define GEN9_GUC_DB_RING_EVENT (1<<26)
6852#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6853#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6854#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6855
abd58f01 6856#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6857#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6858#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6859#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6860#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6861#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6862
f0f59a00
VS
6863#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6864#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6865#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6866#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6867#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6868#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6869#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6870#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6871#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6872#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6873#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6874#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6875#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6876#define GEN8_PIPE_VSYNC (1 << 1)
6877#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6878#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6879#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6880#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6881#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6882#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6883#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6884#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6885#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6886#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6887#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6888#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6889 (GEN8_PIPE_CURSOR_FAULT | \
6890 GEN8_PIPE_SPRITE_FAULT | \
6891 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6892#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6893 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6894 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6895 GEN9_PIPE_PLANE3_FAULT | \
6896 GEN9_PIPE_PLANE2_FAULT | \
6897 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6898
f0f59a00
VS
6899#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6900#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6901#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6902#define GEN8_DE_PORT_IER _MMIO(0x4444c)
a324fcac 6903#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
6904#define GEN9_AUX_CHANNEL_D (1 << 27)
6905#define GEN9_AUX_CHANNEL_C (1 << 26)
6906#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6907#define BXT_DE_PORT_HP_DDIC (1 << 5)
6908#define BXT_DE_PORT_HP_DDIB (1 << 4)
6909#define BXT_DE_PORT_HP_DDIA (1 << 3)
6910#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6911 BXT_DE_PORT_HP_DDIB | \
6912 BXT_DE_PORT_HP_DDIC)
6913#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6914#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6915#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6916
f0f59a00
VS
6917#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6918#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6919#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6920#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6921#define GEN8_DE_MISC_GSE (1 << 27)
6922
f0f59a00
VS
6923#define GEN8_PCU_ISR _MMIO(0x444e0)
6924#define GEN8_PCU_IMR _MMIO(0x444e4)
6925#define GEN8_PCU_IIR _MMIO(0x444e8)
6926#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6927
a6358dda
TU
6928#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
6929#define GEN11_MASTER_IRQ (1 << 31)
6930#define GEN11_PCU_IRQ (1 << 30)
6931#define GEN11_DISPLAY_IRQ (1 << 16)
6932#define GEN11_GT_DW_IRQ(x) (1 << (x))
6933#define GEN11_GT_DW1_IRQ (1 << 1)
6934#define GEN11_GT_DW0_IRQ (1 << 0)
6935
6936#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
6937#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
6938#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
6939#define GEN11_DE_PCH_IRQ (1 << 23)
6940#define GEN11_DE_MISC_IRQ (1 << 22)
6941#define GEN11_DE_PORT_IRQ (1 << 20)
6942#define GEN11_DE_PIPE_C (1 << 18)
6943#define GEN11_DE_PIPE_B (1 << 17)
6944#define GEN11_DE_PIPE_A (1 << 16)
6945
6946#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
6947#define GEN11_CSME (31)
6948#define GEN11_GUNIT (28)
6949#define GEN11_GUC (25)
6950#define GEN11_WDPERF (20)
6951#define GEN11_KCR (19)
6952#define GEN11_GTPM (16)
6953#define GEN11_BCS (15)
6954#define GEN11_RCS0 (0)
6955
6956#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
6957#define GEN11_VECS(x) (31 - (x))
6958#define GEN11_VCS(x) (x)
6959
6960#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
6961
6962#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
6963#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
6964#define GEN11_INTR_DATA_VALID (1 << 31)
6965#define GEN11_INTR_ENGINE_MASK (0xffff)
6966
6967#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
6968
6969#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
6970#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
6971
6972#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
6973
6974#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
6975#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
6976#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
6977#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
6978#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
6979#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
6980
6981#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
6982#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
6983#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
6984#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
6985#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
6986#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
6987#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
6988#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
6989#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
6990
f0f59a00 6991#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6992/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6993#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6994#define ILK_DPARB_GATE (1<<22)
6995#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6996#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6997#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6998#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6999#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7000#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7001#define ILK_HDCP_DISABLE (1 << 25)
7002#define ILK_eDP_A_DISABLE (1 << 24)
7003#define HSW_CDCLK_LIMIT (1 << 24)
7004#define ILK_DESKTOP (1 << 23)
231e54f6 7005
f0f59a00 7006#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7007#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7008#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7009#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7010#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7011#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7012
f0f59a00 7013#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7014# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7015# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7016
f0f59a00 7017#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7018#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7019#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7020#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7021#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7022
17e0adf0
MK
7023#define CHICKEN_PAR2_1 _MMIO(0x42090)
7024#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7025
f4f4b59b 7026#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7027#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7028#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7029#define GLK_CL1_PWR_DOWN (1 << 11)
7030#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7031
5654a162
PP
7032#define CHICKEN_MISC_4 _MMIO(0x4208c)
7033#define FBC_STRIDE_OVERRIDE (1 << 13)
7034#define FBC_STRIDE_MASK 0x1FFF
7035
fe4ab3ce
BW
7036#define _CHICKEN_PIPESL_1_A 0x420b0
7037#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7038#define HSW_FBCQ_DIS (1 << 22)
7039#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7040#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7041
d86f0482
NV
7042#define CHICKEN_TRANS_A 0x420c0
7043#define CHICKEN_TRANS_B 0x420c4
7044#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
0519c102
VS
7045#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
7046#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
7047#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
7048#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
7049#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
7050#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
d86f0482 7051
f0f59a00 7052#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 7053#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 7054#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 7055#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 7056#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 7057#define DISP_DATA_PARTITION_5_6 (1<<6)
2503a0fe 7058#define DISP_IPC_ENABLE (1<<3)
f0f59a00 7059#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7060#define DBUF_CTL_S1 _MMIO(0x45008)
7061#define DBUF_CTL_S2 _MMIO(0x44FE8)
f8437dd1
VK
7062#define DBUF_POWER_REQUEST (1<<31)
7063#define DBUF_POWER_STATE (1<<30)
f0f59a00 7064#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
7065#define WAIT_FOR_PCH_RESET_ACK (1<<1)
7066#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 7067#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 7068#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 7069
590e8ff0 7070#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7071#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7072#define MASK_WAKEMEM (1 << 13)
7073#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7074
f0f59a00 7075#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7076#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7077#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7078#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7079#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7080#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7081#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7082#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7083#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7084
186a277e
PZ
7085#define SKL_DSSM _MMIO(0x51004)
7086#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7087#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7088#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7089#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7090#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7091
a78536e7
AS
7092#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7093#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7094
f0f59a00 7095#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 7096#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 7097#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 7098
2c8580e4 7099#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7100#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7101#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5152defe
MW
7102#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7103#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7104#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7105#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7106#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7107#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7108
e4e0c058 7109/* GEN7 chicken */
f0f59a00 7110#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 7111# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 7112# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 7113#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
93564044 7114# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
873e8171 7115# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 7116# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 7117# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 7118
f0f59a00 7119#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
7120# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7121# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 7122
f0f59a00 7123#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
7124#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7125
ab062639
KG
7126#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7127
f0f59a00 7128#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7129#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7130
f0f59a00 7131#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7132/*
7133 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7134 * Using the formula in BSpec leads to a hang, while the formula here works
7135 * fine and matches the formulas for all other platforms. A BSpec change
7136 * request has been filed to clarify this.
7137 */
36579cb6
ID
7138#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7139#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7140#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7141
f0f59a00 7142#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7143#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 7144#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
7145#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7146#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7147
f0f59a00 7148#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
7149#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7150
f0f59a00 7151#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
7152#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7153
f0f59a00 7154#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 7155#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 7156#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 7157
63801f21 7158/* GEN8 chicken */
f0f59a00 7159#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7160#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
2a0ee94f 7161#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 7162#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
7163#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7164#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7165#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 7166#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 7167
3669ab61
AS
7168#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7169
38a39a7b 7170/* GEN9 chicken */
f0f59a00 7171#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7172#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7173
db099c8f 7174/* WaCatErrorRejectionIssue */
f0f59a00 7175#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
7176#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7177
f0f59a00 7178#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
7179#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7180
f0f59a00 7181#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
7182#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7183
b9055052
ZW
7184/* PCH */
7185
23e81d69 7186/* south display engine interrupt: IBX */
776ad806
JB
7187#define SDE_AUDIO_POWER_D (1 << 27)
7188#define SDE_AUDIO_POWER_C (1 << 26)
7189#define SDE_AUDIO_POWER_B (1 << 25)
7190#define SDE_AUDIO_POWER_SHIFT (25)
7191#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7192#define SDE_GMBUS (1 << 24)
7193#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7194#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7195#define SDE_AUDIO_HDCP_MASK (3 << 22)
7196#define SDE_AUDIO_TRANSB (1 << 21)
7197#define SDE_AUDIO_TRANSA (1 << 20)
7198#define SDE_AUDIO_TRANS_MASK (3 << 20)
7199#define SDE_POISON (1 << 19)
7200/* 18 reserved */
7201#define SDE_FDI_RXB (1 << 17)
7202#define SDE_FDI_RXA (1 << 16)
7203#define SDE_FDI_MASK (3 << 16)
7204#define SDE_AUXD (1 << 15)
7205#define SDE_AUXC (1 << 14)
7206#define SDE_AUXB (1 << 13)
7207#define SDE_AUX_MASK (7 << 13)
7208/* 12 reserved */
b9055052
ZW
7209#define SDE_CRT_HOTPLUG (1 << 11)
7210#define SDE_PORTD_HOTPLUG (1 << 10)
7211#define SDE_PORTC_HOTPLUG (1 << 9)
7212#define SDE_PORTB_HOTPLUG (1 << 8)
7213#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7214#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7215 SDE_SDVOB_HOTPLUG | \
7216 SDE_PORTB_HOTPLUG | \
7217 SDE_PORTC_HOTPLUG | \
7218 SDE_PORTD_HOTPLUG)
776ad806
JB
7219#define SDE_TRANSB_CRC_DONE (1 << 5)
7220#define SDE_TRANSB_CRC_ERR (1 << 4)
7221#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7222#define SDE_TRANSA_CRC_DONE (1 << 2)
7223#define SDE_TRANSA_CRC_ERR (1 << 1)
7224#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7225#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7226
7227/* south display engine interrupt: CPT/PPT */
7228#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7229#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7230#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7231#define SDE_AUDIO_POWER_SHIFT_CPT 29
7232#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7233#define SDE_AUXD_CPT (1 << 27)
7234#define SDE_AUXC_CPT (1 << 26)
7235#define SDE_AUXB_CPT (1 << 25)
7236#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7237#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7238#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7239#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7240#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7241#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7242#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7243#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7244#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7245 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7246 SDE_PORTD_HOTPLUG_CPT | \
7247 SDE_PORTC_HOTPLUG_CPT | \
7248 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7249#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7250 SDE_PORTD_HOTPLUG_CPT | \
7251 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7252 SDE_PORTB_HOTPLUG_CPT | \
7253 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7254#define SDE_GMBUS_CPT (1 << 17)
8664281b 7255#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7256#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7257#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7258#define SDE_FDI_RXC_CPT (1 << 8)
7259#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7260#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7261#define SDE_FDI_RXB_CPT (1 << 4)
7262#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7263#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7264#define SDE_FDI_RXA_CPT (1 << 0)
7265#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7266 SDE_AUDIO_CP_REQ_B_CPT | \
7267 SDE_AUDIO_CP_REQ_A_CPT)
7268#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7269 SDE_AUDIO_CP_CHG_B_CPT | \
7270 SDE_AUDIO_CP_CHG_A_CPT)
7271#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7272 SDE_FDI_RXB_CPT | \
7273 SDE_FDI_RXA_CPT)
b9055052 7274
f0f59a00
VS
7275#define SDEISR _MMIO(0xc4000)
7276#define SDEIMR _MMIO(0xc4004)
7277#define SDEIIR _MMIO(0xc4008)
7278#define SDEIER _MMIO(0xc400c)
b9055052 7279
f0f59a00 7280#define SERR_INT _MMIO(0xc4040)
de032bf4 7281#define SERR_INT_POISON (1<<31)
68d97538 7282#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7283
b9055052 7284/* digital port hotplug */
f0f59a00 7285#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7286#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7287#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7288#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7289#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7290#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7291#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7292#define PORTD_HOTPLUG_ENABLE (1 << 20)
7293#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7294#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7295#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7296#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7297#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7298#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7299#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7300#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7301#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7302#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7303#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7304#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7305#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7306#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7307#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7308#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7309#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7310#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7311#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7312#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7313#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7314#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7315#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7316#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7317#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7318#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7319#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7320#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7321#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7322#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7323#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7324#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7325 BXT_DDIB_HPD_INVERT | \
7326 BXT_DDIC_HPD_INVERT)
b9055052 7327
f0f59a00 7328#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7329#define PORTE_HOTPLUG_ENABLE (1 << 4)
7330#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7331#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7332#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7333#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7334
f0f59a00
VS
7335#define PCH_GPIOA _MMIO(0xc5010)
7336#define PCH_GPIOB _MMIO(0xc5014)
7337#define PCH_GPIOC _MMIO(0xc5018)
7338#define PCH_GPIOD _MMIO(0xc501c)
7339#define PCH_GPIOE _MMIO(0xc5020)
7340#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7341
f0f59a00
VS
7342#define PCH_GMBUS0 _MMIO(0xc5100)
7343#define PCH_GMBUS1 _MMIO(0xc5104)
7344#define PCH_GMBUS2 _MMIO(0xc5108)
7345#define PCH_GMBUS3 _MMIO(0xc510c)
7346#define PCH_GMBUS4 _MMIO(0xc5110)
7347#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7348
9db4a9c7
JB
7349#define _PCH_DPLL_A 0xc6014
7350#define _PCH_DPLL_B 0xc6018
f0f59a00 7351#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7352
9db4a9c7 7353#define _PCH_FPA0 0xc6040
c1858123 7354#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7355#define _PCH_FPA1 0xc6044
7356#define _PCH_FPB0 0xc6048
7357#define _PCH_FPB1 0xc604c
f0f59a00
VS
7358#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7359#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7360
f0f59a00 7361#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7362
f0f59a00 7363#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7364#define DREF_CONTROL_MASK 0x7fc3
7365#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7366#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7367#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7368#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7369#define DREF_SSC_SOURCE_DISABLE (0<<11)
7370#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7371#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7372#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7373#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7374#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7375#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7376#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7377#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7378#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7379#define DREF_SSC4_DOWNSPREAD (0<<6)
7380#define DREF_SSC4_CENTERSPREAD (1<<6)
7381#define DREF_SSC1_DISABLE (0<<1)
7382#define DREF_SSC1_ENABLE (1<<1)
7383#define DREF_SSC4_DISABLE (0)
7384#define DREF_SSC4_ENABLE (1)
7385
f0f59a00 7386#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7387#define FDL_TP1_TIMER_SHIFT 12
7388#define FDL_TP1_TIMER_MASK (3<<12)
7389#define FDL_TP2_TIMER_SHIFT 10
7390#define FDL_TP2_TIMER_MASK (3<<10)
7391#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7392#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7393#define CNP_RAWCLK_DIV(div) ((div) << 16)
7394#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7395#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7396#define ICP_RAWCLK_DEN(den) ((den) << 26)
7397#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7398
f0f59a00 7399#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7400
f0f59a00
VS
7401#define PCH_SSC4_PARMS _MMIO(0xc6210)
7402#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7403
f0f59a00 7404#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7405#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7406#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7407#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7408
b9055052
ZW
7409/* transcoder */
7410
275f01b2
DV
7411#define _PCH_TRANS_HTOTAL_A 0xe0000
7412#define TRANS_HTOTAL_SHIFT 16
7413#define TRANS_HACTIVE_SHIFT 0
7414#define _PCH_TRANS_HBLANK_A 0xe0004
7415#define TRANS_HBLANK_END_SHIFT 16
7416#define TRANS_HBLANK_START_SHIFT 0
7417#define _PCH_TRANS_HSYNC_A 0xe0008
7418#define TRANS_HSYNC_END_SHIFT 16
7419#define TRANS_HSYNC_START_SHIFT 0
7420#define _PCH_TRANS_VTOTAL_A 0xe000c
7421#define TRANS_VTOTAL_SHIFT 16
7422#define TRANS_VACTIVE_SHIFT 0
7423#define _PCH_TRANS_VBLANK_A 0xe0010
7424#define TRANS_VBLANK_END_SHIFT 16
7425#define TRANS_VBLANK_START_SHIFT 0
7426#define _PCH_TRANS_VSYNC_A 0xe0014
7427#define TRANS_VSYNC_END_SHIFT 16
7428#define TRANS_VSYNC_START_SHIFT 0
7429#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7430
e3b95f1e
DV
7431#define _PCH_TRANSA_DATA_M1 0xe0030
7432#define _PCH_TRANSA_DATA_N1 0xe0034
7433#define _PCH_TRANSA_DATA_M2 0xe0038
7434#define _PCH_TRANSA_DATA_N2 0xe003c
7435#define _PCH_TRANSA_LINK_M1 0xe0040
7436#define _PCH_TRANSA_LINK_N1 0xe0044
7437#define _PCH_TRANSA_LINK_M2 0xe0048
7438#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7439
2dcbc34d 7440/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7441#define _VIDEO_DIP_CTL_A 0xe0200
7442#define _VIDEO_DIP_DATA_A 0xe0208
7443#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7444#define GCP_COLOR_INDICATION (1 << 2)
7445#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7446#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7447
7448#define _VIDEO_DIP_CTL_B 0xe1200
7449#define _VIDEO_DIP_DATA_B 0xe1208
7450#define _VIDEO_DIP_GCP_B 0xe1210
7451
f0f59a00
VS
7452#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7453#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7454#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7455
2dcbc34d 7456/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7457#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7458#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7459#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7460
086f8e84
VS
7461#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7462#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7463#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7464
086f8e84
VS
7465#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7466#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7467#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7468
90b107c8 7469#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7470 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7471 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7472#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7473 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7474 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7475#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7476 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7477 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7478
8c5f5f7c 7479/* Haswell DIP controls */
f0f59a00 7480
086f8e84
VS
7481#define _HSW_VIDEO_DIP_CTL_A 0x60200
7482#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7483#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7484#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7485#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7486#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7487#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7488#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7489#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7490#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7491#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7492#define _HSW_VIDEO_DIP_GCP_A 0x60210
7493
7494#define _HSW_VIDEO_DIP_CTL_B 0x61200
7495#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7496#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7497#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7498#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7499#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7500#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7501#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7502#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7503#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7504#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7505#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7506
f0f59a00
VS
7507#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7508#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7509#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7510#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7511#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7512#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7513
7514#define _HSW_STEREO_3D_CTL_A 0x70020
7515#define S3D_ENABLE (1<<31)
7516#define _HSW_STEREO_3D_CTL_B 0x71020
7517
7518#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7519
275f01b2
DV
7520#define _PCH_TRANS_HTOTAL_B 0xe1000
7521#define _PCH_TRANS_HBLANK_B 0xe1004
7522#define _PCH_TRANS_HSYNC_B 0xe1008
7523#define _PCH_TRANS_VTOTAL_B 0xe100c
7524#define _PCH_TRANS_VBLANK_B 0xe1010
7525#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7526#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7527
f0f59a00
VS
7528#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7529#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7530#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7531#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7532#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7533#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7534#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7535
e3b95f1e
DV
7536#define _PCH_TRANSB_DATA_M1 0xe1030
7537#define _PCH_TRANSB_DATA_N1 0xe1034
7538#define _PCH_TRANSB_DATA_M2 0xe1038
7539#define _PCH_TRANSB_DATA_N2 0xe103c
7540#define _PCH_TRANSB_LINK_M1 0xe1040
7541#define _PCH_TRANSB_LINK_N1 0xe1044
7542#define _PCH_TRANSB_LINK_M2 0xe1048
7543#define _PCH_TRANSB_LINK_N2 0xe104c
7544
f0f59a00
VS
7545#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7546#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7547#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7548#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7549#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7550#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7551#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7552#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7553
ab9412ba
DV
7554#define _PCH_TRANSACONF 0xf0008
7555#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7556#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7557#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7558#define TRANS_DISABLE (0<<31)
7559#define TRANS_ENABLE (1<<31)
7560#define TRANS_STATE_MASK (1<<30)
7561#define TRANS_STATE_DISABLE (0<<30)
7562#define TRANS_STATE_ENABLE (1<<30)
7563#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7564#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7565#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7566#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7567#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7568#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7569#define TRANS_INTERLACED (3<<21)
7c26e5c6 7570#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7571#define TRANS_8BPC (0<<5)
7572#define TRANS_10BPC (1<<5)
7573#define TRANS_6BPC (2<<5)
7574#define TRANS_12BPC (3<<5)
7575
ce40141f
DV
7576#define _TRANSA_CHICKEN1 0xf0060
7577#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7578#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7579#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7580#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7581#define _TRANSA_CHICKEN2 0xf0064
7582#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7583#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7584#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7585#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7586#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7587#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7588#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7589
f0f59a00 7590#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7591#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7592#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7593#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7594#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7595#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7596#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7597#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
aa17cdb4 7598#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7599#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7600#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7601#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7602#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7603#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7604
f0f59a00
VS
7605#define _FDI_RXA_CHICKEN 0xc200c
7606#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7607#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7608#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7609#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7610
f0f59a00 7611#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6481d5ed 7612#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
cd664078 7613#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7614#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7615#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
0a46ddd5 7616#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
17a303ec 7617#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7618
b9055052 7619/* CPU: FDI_TX */
f0f59a00
VS
7620#define _FDI_TXA_CTL 0x60100
7621#define _FDI_TXB_CTL 0x61100
7622#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7623#define FDI_TX_DISABLE (0<<31)
7624#define FDI_TX_ENABLE (1<<31)
7625#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7626#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7627#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7628#define FDI_LINK_TRAIN_NONE (3<<28)
7629#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7630#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7631#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7632#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7633#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7634#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7635#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7636#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7637/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7638 SNB has different settings. */
7639/* SNB A-stepping */
7640#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7641#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7642#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7643#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7644/* SNB B-stepping */
7645#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7646#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7647#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7648#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7649#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7650#define FDI_DP_PORT_WIDTH_SHIFT 19
7651#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7652#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7653#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7654/* Ironlake: hardwired to 1 */
b9055052 7655#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7656
7657/* Ivybridge has different bits for lolz */
7658#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7659#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7660#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7661#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7662
b9055052 7663/* both Tx and Rx */
c4f9c4c2 7664#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7665#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7666#define FDI_SCRAMBLING_ENABLE (0<<7)
7667#define FDI_SCRAMBLING_DISABLE (1<<7)
7668
7669/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7670#define _FDI_RXA_CTL 0xf000c
7671#define _FDI_RXB_CTL 0xf100c
f0f59a00 7672#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7673#define FDI_RX_ENABLE (1<<31)
b9055052 7674/* train, dp width same as FDI_TX */
357555c0
JB
7675#define FDI_FS_ERRC_ENABLE (1<<27)
7676#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7677#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7678#define FDI_8BPC (0<<16)
7679#define FDI_10BPC (1<<16)
7680#define FDI_6BPC (2<<16)
7681#define FDI_12BPC (3<<16)
3e68320e 7682#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7683#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7684#define FDI_RX_PLL_ENABLE (1<<13)
7685#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7686#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7687#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7688#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7689#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7690#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7691/* CPT */
7692#define FDI_AUTO_TRAINING (1<<10)
7693#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7694#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7695#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7696#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7697#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7698
04945641
PZ
7699#define _FDI_RXA_MISC 0xf0010
7700#define _FDI_RXB_MISC 0xf1010
7701#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7702#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7703#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7704#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7705#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7706#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7707#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7708#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7709
f0f59a00
VS
7710#define _FDI_RXA_TUSIZE1 0xf0030
7711#define _FDI_RXA_TUSIZE2 0xf0038
7712#define _FDI_RXB_TUSIZE1 0xf1030
7713#define _FDI_RXB_TUSIZE2 0xf1038
7714#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7715#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7716
7717/* FDI_RX interrupt register format */
7718#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7719#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7720#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7721#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7722#define FDI_RX_FS_CODE_ERR (1<<6)
7723#define FDI_RX_FE_CODE_ERR (1<<5)
7724#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7725#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7726#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7727#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7728#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7729
f0f59a00
VS
7730#define _FDI_RXA_IIR 0xf0014
7731#define _FDI_RXA_IMR 0xf0018
7732#define _FDI_RXB_IIR 0xf1014
7733#define _FDI_RXB_IMR 0xf1018
7734#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7735#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7736
f0f59a00
VS
7737#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7738#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7739
f0f59a00 7740#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7741#define LVDS_DETECTED (1 << 1)
7742
f0f59a00
VS
7743#define _PCH_DP_B 0xe4100
7744#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7745#define _PCH_DPB_AUX_CH_CTL 0xe4110
7746#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7747#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7748#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7749#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7750#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7751
f0f59a00
VS
7752#define _PCH_DP_C 0xe4200
7753#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7754#define _PCH_DPC_AUX_CH_CTL 0xe4210
7755#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7756#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7757#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7758#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7759#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7760
f0f59a00
VS
7761#define _PCH_DP_D 0xe4300
7762#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7763#define _PCH_DPD_AUX_CH_CTL 0xe4310
7764#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7765#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7766#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7767#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7768#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7769
bdabdb63
VS
7770#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7771#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7772
8db9d77b
ZW
7773/* CPT */
7774#define PORT_TRANS_A_SEL_CPT 0
7775#define PORT_TRANS_B_SEL_CPT (1<<29)
7776#define PORT_TRANS_C_SEL_CPT (2<<29)
7777#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7778#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7779#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7780#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7781#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7782#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7783
086f8e84
VS
7784#define _TRANS_DP_CTL_A 0xe0300
7785#define _TRANS_DP_CTL_B 0xe1300
7786#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7787#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7788#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7789#define TRANS_DP_PORT_SEL_B (0<<29)
7790#define TRANS_DP_PORT_SEL_C (1<<29)
7791#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7792#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7793#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7794#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7795#define TRANS_DP_AUDIO_ONLY (1<<26)
7796#define TRANS_DP_ENH_FRAMING (1<<18)
7797#define TRANS_DP_8BPC (0<<9)
7798#define TRANS_DP_10BPC (1<<9)
7799#define TRANS_DP_6BPC (2<<9)
7800#define TRANS_DP_12BPC (3<<9)
220cad3c 7801#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7802#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7803#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7804#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7805#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7806#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7807
7808/* SNB eDP training params */
7809/* SNB A-stepping */
7810#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7811#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7812#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7813#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7814/* SNB B-stepping */
3c5a62b5
YL
7815#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7816#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7817#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7818#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7819#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7820#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7821
1a2eb460
KP
7822/* IVB */
7823#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7824#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7825#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7826#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7827#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7828#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7829#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7830
7831/* legacy values */
7832#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7833#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7834#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7835#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7836#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7837
7838#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7839
f0f59a00 7840#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7841
274008e8
SAK
7842#define RC6_LOCATION _MMIO(0xD40)
7843#define RC6_CTX_IN_DRAM (1 << 0)
7844#define RC6_CTX_BASE _MMIO(0xD48)
7845#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7846#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7847#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7848#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7849#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7850#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7851#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7852#define FORCEWAKE _MMIO(0xA18C)
7853#define FORCEWAKE_VLV _MMIO(0x1300b0)
7854#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7855#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7856#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7857#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7858#define FORCEWAKE_ACK _MMIO(0x130090)
7859#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7860#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7861#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7862#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7863
f0f59a00 7864#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7865#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7866#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7867#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7868#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7869#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7870#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
7871#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
7872#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
7873#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7874#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7875#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
7876#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
7877#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
7878#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7879#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
7880#define FORCEWAKE_KERNEL BIT(0)
7881#define FORCEWAKE_USER BIT(1)
7882#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
7883#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7884#define ECOBUS _MMIO(0xa180)
8d715f00 7885#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7886#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7887#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7888#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7889#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7890
f0f59a00 7891#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7892#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7893#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7894#define GT_FIFO_SBDROPERR (1<<6)
7895#define GT_FIFO_BLOBDROPERR (1<<5)
7896#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7897#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7898#define GT_FIFO_OVFERR (1<<2)
7899#define GT_FIFO_IAWRERR (1<<1)
7900#define GT_FIFO_IARDERR (1<<0)
7901
f0f59a00 7902#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7903#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7904#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7905#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7906#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7907
f0f59a00 7908#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7909#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7910#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7911#define EDRAM_ENABLED 0x1
c02e85a0
MK
7912#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7913#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7914#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7915
f0f59a00 7916#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7917# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7918# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7919# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7920# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7921
f0f59a00 7922#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7923# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7924# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7925# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7926# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7927# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7928# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7929
f0f59a00 7930#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7931# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7932
f0f59a00 7933#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7934#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7935#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7936
f0f59a00
VS
7937#define GEN6_RCGCTL1 _MMIO(0x9410)
7938#define GEN6_RCGCTL2 _MMIO(0x9414)
7939#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7940
f0f59a00 7941#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7942#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7943#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7944#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7945
f0f59a00
VS
7946#define GEN6_GFXPAUSE _MMIO(0xA000)
7947#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7948#define GEN6_TURBO_DISABLE (1<<31)
7949#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7950#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7951#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7952#define GEN6_OFFSET(x) ((x)<<19)
7953#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7954#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7955#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7956#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7957#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7958#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7959#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7960#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7961#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7962#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7963#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7964#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7965#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7966#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7967#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7968#define GEN6_CAGF_SHIFT 8
f82855d3 7969#define HSW_CAGF_SHIFT 7
de43ae9d 7970#define GEN9_CAGF_SHIFT 23
ccab5c82 7971#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7972#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7973#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7974#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7975#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7976#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7977#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7978#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7979#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7980#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7981#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7982#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7983#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7984#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7985#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7986#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7987#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7988#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7989#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7990#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7991#define GEN6_RP_EI_MASK 0xffffff
7992#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7993#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7994#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7995#define GEN6_RP_PREV_UP _MMIO(0xA058)
7996#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7997#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7998#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7999#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8000#define GEN6_RP_UP_EI _MMIO(0xA068)
8001#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8002#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8003#define GEN6_RPDEUHWTC _MMIO(0xA080)
8004#define GEN6_RPDEUC _MMIO(0xA084)
8005#define GEN6_RPDEUCSW _MMIO(0xA088)
8006#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8007#define RC_SW_TARGET_STATE_SHIFT 16
8008#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8009#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8010#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8011#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8012#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8013#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8014#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8015#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8016#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8017#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8018#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8019#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8020#define VLV_RCEDATA _MMIO(0xA0BC)
8021#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8022#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 8023#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 8024#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 8025#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8026#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8027#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8028#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8029#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
8030#define GEN9_RENDER_PG_ENABLE (1<<0)
8031#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
8032#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8033#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8034#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8035
f0f59a00 8036#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8037#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8038#define PIXEL_OVERLAP_CNT_SHIFT 30
8039
f0f59a00
VS
8040#define GEN6_PMISR _MMIO(0x44020)
8041#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8042#define GEN6_PMIIR _MMIO(0x44028)
8043#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
8044#define GEN6_PM_MBOX_EVENT (1<<25)
8045#define GEN6_PM_THERMAL_EVENT (1<<24)
8046#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
8047#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
8048#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
8049#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
8050#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 8051#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8052 GEN6_PM_RP_DOWN_THRESHOLD | \
8053 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8054
f0f59a00 8055#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8056#define GEN7_GT_SCRATCH_REG_NUM 8
8057
f0f59a00 8058#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
8059#define VLV_GFX_CLK_STATUS_BIT (1<<3)
8060#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
8061
f0f59a00
VS
8062#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8063#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 8064#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
8065#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
8066#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
8067#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
8068#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
8069#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8070#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8071#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8072
f0f59a00
VS
8073#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8074#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8075#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8076#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8077
f0f59a00 8078#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 8079#define GEN6_PCODE_READY (1<<31)
87660502
L
8080#define GEN6_PCODE_ERROR_MASK 0xFF
8081#define GEN6_PCODE_SUCCESS 0x0
8082#define GEN6_PCODE_ILLEGAL_CMD 0x1
8083#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8084#define GEN6_PCODE_TIMEOUT 0x3
8085#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8086#define GEN7_PCODE_TIMEOUT 0x2
8087#define GEN7_PCODE_ILLEGAL_DATA 0x3
8088#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8089#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8090#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8091#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8092#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8093#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8094#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8095#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8096#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8097#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8098#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8099#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8100#define SKL_PCODE_CDCLK_CONTROL 0x7
8101#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8102#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8103#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8104#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8105#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8106#define GEN6_PCODE_READ_D_COMP 0x10
8107#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8108#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8109#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8110 /* See also IPS_CTL */
8111#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8112#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8113#define GEN9_PCODE_SAGV_CONTROL 0x21
8114#define GEN9_SAGV_DISABLE 0x0
8115#define GEN9_SAGV_IS_DISABLED 0x1
8116#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8117#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8118#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8119#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8120#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8121
f0f59a00 8122#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
8123#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8124#define GEN6_RCn_MASK 7
8125#define GEN6_RC0 0
8126#define GEN6_RC3 2
8127#define GEN6_RC6 3
8128#define GEN6_RC7 4
8129
f0f59a00 8130#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8131#define GEN8_LSLICESTAT_MASK 0x7
8132
f0f59a00
VS
8133#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8134#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
8135#define CHV_SS_PG_ENABLE (1<<1)
8136#define CHV_EU08_PG_ENABLE (1<<9)
8137#define CHV_EU19_PG_ENABLE (1<<17)
8138#define CHV_EU210_PG_ENABLE (1<<25)
8139
f0f59a00
VS
8140#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8141#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
8142#define CHV_EU311_PG_ENABLE (1<<1)
8143
f0f59a00 8144#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
f8c3dcf9
RV
8145#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8146 ((slice) % 3) * 0x4)
7f992aba 8147#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 8148#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
f8c3dcf9 8149#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8150
f0f59a00 8151#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
f8c3dcf9
RV
8152#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8153 ((slice) % 3) * 0x8)
f0f59a00 8154#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
f8c3dcf9
RV
8155#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8156 ((slice) % 3) * 0x8)
7f992aba
JM
8157#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8158#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8159#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8160#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8161#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8162#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8163#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8164#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8165
f0f59a00 8166#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
8167#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8168#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8169#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 8170#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 8171
f0f59a00 8172#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
8173#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8174
e3689190 8175/* IVYBRIDGE DPF */
f0f59a00 8176#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
8177#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8178#define GEN7_PARITY_ERROR_VALID (1<<13)
8179#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8180#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8181#define GEN7_PARITY_ERROR_ROW(reg) \
8182 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8183#define GEN7_PARITY_ERROR_BANK(reg) \
8184 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8185#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8186 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8187#define GEN7_L3CDERRST1_ENABLE (1<<7)
8188
f0f59a00 8189#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8190#define GEN7_L3LOG_SIZE 0x80
8191
f0f59a00
VS
8192#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8193#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 8194#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 8195#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 8196#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
8197#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8198
f0f59a00 8199#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 8200#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 8201#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 8202
f0f59a00 8203#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 8204#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 8205#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 8206#define STALL_DOP_GATING_DISABLE (1<<5)
aa9f4c4f 8207#define THROTTLE_12_5 (7<<2)
a2b16588 8208#define DISABLE_EARLY_EOT (1<<1)
c8966e10 8209
f0f59a00
VS
8210#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8211#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976 8212#define DOP_CLOCK_GATING_DISABLE (1<<0)
2cbecff4 8213#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
8ab43976 8214
f0f59a00 8215#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8216#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8217
f0f59a00 8218#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
8219#define GEN8_ST_PO_DISABLE (1<<13)
8220
f0f59a00 8221#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 8222#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 8223#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 8224#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
392572fe 8225#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
bf66347c 8226#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 8227
f0f59a00 8228#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
93564044 8229#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
cac23df4 8230#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 8231#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 8232
c46f111f 8233/* Audio */
f0f59a00 8234#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8235#define INTEL_AUDIO_DEVCL 0x808629FB
8236#define INTEL_AUDIO_DEVBLC 0x80862801
8237#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8238
f0f59a00 8239#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8240#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8241#define G4X_ELDV_DEVCTG (1 << 14)
8242#define G4X_ELD_ADDR_MASK (0xf << 5)
8243#define G4X_ELD_ACK (1 << 4)
f0f59a00 8244#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8245
c46f111f
JN
8246#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8247#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8248#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8249 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8250#define _IBX_AUD_CNTL_ST_A 0xE20B4
8251#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8252#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8253 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8254#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8255#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8256#define IBX_ELD_ACK (1 << 4)
f0f59a00 8257#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8258#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8259#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8260
c46f111f
JN
8261#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8262#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8263#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8264#define _CPT_AUD_CNTL_ST_A 0xE50B4
8265#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8266#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8267#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8268
c46f111f
JN
8269#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8270#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8271#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8272#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8273#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8274#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8275#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8276
ae662d31
EA
8277/* These are the 4 32-bit write offset registers for each stream
8278 * output buffer. It determines the offset from the
8279 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8280 */
f0f59a00 8281#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8282
c46f111f
JN
8283#define _IBX_AUD_CONFIG_A 0xe2000
8284#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8285#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8286#define _CPT_AUD_CONFIG_A 0xe5000
8287#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8288#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8289#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8290#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8291#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8292
b6daa025
WF
8293#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8294#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8295#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8296#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8297#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8298#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8299#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8300#define AUD_CONFIG_N(n) \
8301 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8302 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8303#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8304#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8305#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8306#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8307#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8308#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8309#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8310#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8311#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8312#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8313#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8314#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8315#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8316
9a78b6cc 8317/* HSW Audio */
c46f111f
JN
8318#define _HSW_AUD_CONFIG_A 0x65000
8319#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8320#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8321
8322#define _HSW_AUD_MISC_CTRL_A 0x65010
8323#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8324#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8325
6014ac12
LY
8326#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8327#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8328#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8329#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8330#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8331#define AUD_CONFIG_M_MASK 0xfffff
8332
c46f111f
JN
8333#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8334#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8335#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8336
8337/* Audio Digital Converter */
c46f111f
JN
8338#define _HSW_AUD_DIG_CNVT_1 0x65080
8339#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8340#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8341#define DIP_PORT_SEL_MASK 0x3
8342
8343#define _HSW_AUD_EDID_DATA_A 0x65050
8344#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8345#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8346
f0f59a00
VS
8347#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8348#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8349#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8350#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8351#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8352#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8353
f0f59a00 8354#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8355#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8356
9eb3a752 8357/* HSW Power Wells */
9c3a16c8
ID
8358#define _HSW_PWR_WELL_CTL1 0x45400
8359#define _HSW_PWR_WELL_CTL2 0x45404
8360#define _HSW_PWR_WELL_CTL3 0x45408
8361#define _HSW_PWR_WELL_CTL4 0x4540C
8362
8363/*
8364 * Each power well control register contains up to 16 (request, status) HW
8365 * flag tuples. The register index and HW flag shift is determined by the
8366 * power well ID (see i915_power_well_id). There are 4 possible sources of
8367 * power well requests each source having its own set of control registers:
8368 * BIOS, DRIVER, KVMR, DEBUG.
8369 */
8370#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8371#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8372/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8373#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8374 _HSW_PWR_WELL_CTL1))
8375#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8376 _HSW_PWR_WELL_CTL2))
8377#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8378#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8379 _HSW_PWR_WELL_CTL4))
8380
1af474fe
ID
8381#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8382#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8383#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8384#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8385#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8386#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8387#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8388
94dd5138 8389/* SKL Fuse Status */
b2891eb2
ID
8390enum skl_power_gate {
8391 SKL_PG0,
8392 SKL_PG1,
8393 SKL_PG2,
8394};
8395
f0f59a00 8396#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8397#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8398/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8399#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8400#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8401
c559c2a0 8402#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8403#define _CNL_AUX_ANAOVRD1_B 0x162250
8404#define _CNL_AUX_ANAOVRD1_C 0x162210
8405#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8406#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8407#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8408 _CNL_AUX_ANAOVRD1_B, \
8409 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8410 _CNL_AUX_ANAOVRD1_D, \
8411 _CNL_AUX_ANAOVRD1_F))
ddd39e4b
LDM
8412#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8413#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8414
ee5e5e7a 8415/* HDCP Key Registers */
2834d9df 8416#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8417#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8418#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8419#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8420#define HDCP_KEY_STATUS _MMIO(0x66c04)
8421#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8422#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8423#define HDCP_FUSE_DONE BIT(5)
8424#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8425#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8426#define HDCP_AKSV_LO _MMIO(0x66c10)
8427#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8428
8429/* HDCP Repeater Registers */
2834d9df
R
8430#define HDCP_REP_CTL _MMIO(0x66d00)
8431#define HDCP_DDIB_REP_PRESENT BIT(30)
8432#define HDCP_DDIA_REP_PRESENT BIT(29)
8433#define HDCP_DDIC_REP_PRESENT BIT(28)
8434#define HDCP_DDID_REP_PRESENT BIT(27)
8435#define HDCP_DDIF_REP_PRESENT BIT(26)
8436#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8437#define HDCP_DDIB_SHA1_M0 (1 << 20)
8438#define HDCP_DDIA_SHA1_M0 (2 << 20)
8439#define HDCP_DDIC_SHA1_M0 (3 << 20)
8440#define HDCP_DDID_SHA1_M0 (4 << 20)
8441#define HDCP_DDIF_SHA1_M0 (5 << 20)
8442#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8443#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8444#define HDCP_SHA1_READY BIT(17)
8445#define HDCP_SHA1_COMPLETE BIT(18)
8446#define HDCP_SHA1_V_MATCH BIT(19)
8447#define HDCP_SHA1_TEXT_32 (1 << 1)
8448#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8449#define HDCP_SHA1_TEXT_24 (4 << 1)
8450#define HDCP_SHA1_TEXT_16 (5 << 1)
8451#define HDCP_SHA1_TEXT_8 (6 << 1)
8452#define HDCP_SHA1_TEXT_0 (7 << 1)
8453#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8454#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8455#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8456#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8457#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8458#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
2834d9df 8459#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8460
8461/* HDCP Auth Registers */
8462#define _PORTA_HDCP_AUTHENC 0x66800
8463#define _PORTB_HDCP_AUTHENC 0x66500
8464#define _PORTC_HDCP_AUTHENC 0x66600
8465#define _PORTD_HDCP_AUTHENC 0x66700
8466#define _PORTE_HDCP_AUTHENC 0x66A00
8467#define _PORTF_HDCP_AUTHENC 0x66900
8468#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8469 _PORTA_HDCP_AUTHENC, \
8470 _PORTB_HDCP_AUTHENC, \
8471 _PORTC_HDCP_AUTHENC, \
8472 _PORTD_HDCP_AUTHENC, \
8473 _PORTE_HDCP_AUTHENC, \
8474 _PORTF_HDCP_AUTHENC) + x)
2834d9df
R
8475#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8476#define HDCP_CONF_CAPTURE_AN BIT(0)
8477#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8478#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8479#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8480#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8481#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8482#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8483#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8484#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8485#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8486#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8487#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8488#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8489#define HDCP_STATUS_AUTH BIT(21)
8490#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8491#define HDCP_STATUS_RI_MATCH BIT(19)
8492#define HDCP_STATUS_R0_READY BIT(18)
8493#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a
SP
8494#define HDCP_STATUS_CIPHER BIT(16)
8495#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8496
e7e104c3 8497/* Per-pipe DDI Function Control */
086f8e84
VS
8498#define _TRANS_DDI_FUNC_CTL_A 0x60400
8499#define _TRANS_DDI_FUNC_CTL_B 0x61400
8500#define _TRANS_DDI_FUNC_CTL_C 0x62400
8501#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8502#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8503
ad80a810 8504#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8505/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8506#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8507#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8508#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8509#define TRANS_DDI_PORT_NONE (0<<28)
8510#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8511#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8512#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8513#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8514#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8515#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8516#define TRANS_DDI_BPC_MASK (7<<20)
8517#define TRANS_DDI_BPC_8 (0<<20)
8518#define TRANS_DDI_BPC_10 (1<<20)
8519#define TRANS_DDI_BPC_6 (2<<20)
8520#define TRANS_DDI_BPC_12 (3<<20)
8521#define TRANS_DDI_PVSYNC (1<<17)
8522#define TRANS_DDI_PHSYNC (1<<16)
8523#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8524#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8525#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8526#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8527#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
2320175f 8528#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
01b887c3 8529#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8530#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8531#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8532#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8533#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8534#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8535#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8536 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8537 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8538
0e87f667 8539/* DisplayPort Transport Control */
086f8e84
VS
8540#define _DP_TP_CTL_A 0x64040
8541#define _DP_TP_CTL_B 0x64140
f0f59a00 8542#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8543#define DP_TP_CTL_ENABLE (1<<31)
8544#define DP_TP_CTL_MODE_SST (0<<27)
8545#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8546#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8547#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8548#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8549#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8550#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8551#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8552#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8553#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8554#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8555#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8556
e411b2c1 8557/* DisplayPort Transport Status */
086f8e84
VS
8558#define _DP_TP_STATUS_A 0x64044
8559#define _DP_TP_STATUS_B 0x64144
f0f59a00 8560#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8561#define DP_TP_STATUS_IDLE_DONE (1<<25)
8562#define DP_TP_STATUS_ACT_SENT (1<<24)
8563#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8564#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8565#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8566#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8567#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8568
03f896a1 8569/* DDI Buffer Control */
086f8e84
VS
8570#define _DDI_BUF_CTL_A 0x64000
8571#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8572#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8573#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8574#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8575#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8576#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8577#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8578#define DDI_A_4_LANES (1<<4)
17aa6be9 8579#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8580#define DDI_PORT_WIDTH_MASK (7 << 1)
8581#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8582#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8583
bb879a44 8584/* DDI Buffer Translations */
086f8e84
VS
8585#define _DDI_BUF_TRANS_A 0x64E00
8586#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8587#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8588#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8589#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8590
7501a4d8
ED
8591/* Sideband Interface (SBI) is programmed indirectly, via
8592 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8593 * which contains the payload */
f0f59a00
VS
8594#define SBI_ADDR _MMIO(0xC6000)
8595#define SBI_DATA _MMIO(0xC6004)
8596#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8597#define SBI_CTL_DEST_ICLK (0x0<<16)
8598#define SBI_CTL_DEST_MPHY (0x1<<16)
8599#define SBI_CTL_OP_IORD (0x2<<8)
8600#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8601#define SBI_CTL_OP_CRRD (0x6<<8)
8602#define SBI_CTL_OP_CRWR (0x7<<8)
8603#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8604#define SBI_RESPONSE_SUCCESS (0x0<<1)
8605#define SBI_BUSY (0x1<<0)
8606#define SBI_READY (0x0<<0)
52f025ef 8607
ccf1c867 8608/* SBI offsets */
f7be2c21 8609#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8610#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8611#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8612#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8613#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8614#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8615#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8616#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8617#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8618#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8619#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8620#define SBI_SSCCTL 0x020c
ccf1c867 8621#define SBI_SSCCTL6 0x060C
dde86e2d 8622#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8623#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8624#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8625#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8626#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8627#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8628#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8629#define SBI_GEN0 0x1f00
8630#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8631
52f025ef 8632/* LPT PIXCLK_GATE */
f0f59a00 8633#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8634#define PIXCLK_GATE_UNGATE (1<<0)
8635#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8636
e93ea06a 8637/* SPLL */
f0f59a00 8638#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8639#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8640#define SPLL_PLL_SSC (1<<28)
8641#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8642#define SPLL_PLL_LCPLL (3<<28)
8643#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8644#define SPLL_PLL_FREQ_810MHz (0<<26)
8645#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8646#define SPLL_PLL_FREQ_2700MHz (2<<26)
8647#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8648
4dffc404 8649/* WRPLL */
086f8e84
VS
8650#define _WRPLL_CTL1 0x46040
8651#define _WRPLL_CTL2 0x46060
f0f59a00 8652#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8653#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8654#define WRPLL_PLL_SSC (1<<28)
8655#define WRPLL_PLL_NON_SSC (2<<28)
8656#define WRPLL_PLL_LCPLL (3<<28)
8657#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8658/* WRPLL divider programming */
5e49cea6 8659#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8660#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8661#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8662#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8663#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8664#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8665#define WRPLL_DIVIDER_FB_SHIFT 16
8666#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8667
fec9181c 8668/* Port clock selection */
086f8e84
VS
8669#define _PORT_CLK_SEL_A 0x46100
8670#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8671#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8672#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8673#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8674#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8675#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8676#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8677#define PORT_CLK_SEL_WRPLL1 (4<<29)
8678#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8679#define PORT_CLK_SEL_NONE (7<<29)
11578553 8680#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8681
bb523fc0 8682/* Transcoder clock selection */
086f8e84
VS
8683#define _TRANS_CLK_SEL_A 0x46140
8684#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8685#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8686/* For each transcoder, we need to select the corresponding port clock */
8687#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8688#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8689
7f1052a8
VS
8690#define CDCLK_FREQ _MMIO(0x46200)
8691
086f8e84
VS
8692#define _TRANSA_MSA_MISC 0x60410
8693#define _TRANSB_MSA_MISC 0x61410
8694#define _TRANSC_MSA_MISC 0x62410
8695#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8696#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8697
c9809791
PZ
8698#define TRANS_MSA_SYNC_CLK (1<<0)
8699#define TRANS_MSA_6_BPC (0<<5)
8700#define TRANS_MSA_8_BPC (1<<5)
8701#define TRANS_MSA_10_BPC (2<<5)
8702#define TRANS_MSA_12_BPC (3<<5)
8703#define TRANS_MSA_16_BPC (4<<5)
dae84799 8704
90e8d31c 8705/* LCPLL Control */
f0f59a00 8706#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8707#define LCPLL_PLL_DISABLE (1<<31)
8708#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8709#define LCPLL_CLK_FREQ_MASK (3<<26)
8710#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8711#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8712#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8713#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8714#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8715#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8716#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8717#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8718#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8719#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8720
326ac39b
S
8721/*
8722 * SKL Clocks
8723 */
8724
8725/* CDCLK_CTL */
f0f59a00 8726#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
8727#define CDCLK_FREQ_SEL_MASK (3 << 26)
8728#define CDCLK_FREQ_450_432 (0 << 26)
8729#define CDCLK_FREQ_540 (1 << 26)
8730#define CDCLK_FREQ_337_308 (2 << 26)
8731#define CDCLK_FREQ_675_617 (3 << 26)
8732#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8733#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8734#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8735#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8736#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8737#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8738#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 8739#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
8740#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8741#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 8742#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8743
326ac39b 8744/* LCPLL_CTL */
f0f59a00
VS
8745#define LCPLL1_CTL _MMIO(0x46010)
8746#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8747#define LCPLL_PLL_ENABLE (1<<31)
8748
8749/* DPLL control1 */
f0f59a00 8750#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8751#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8752#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8753#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8754#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8755#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8756#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8757#define DPLL_CTRL1_LINK_RATE_2700 0
8758#define DPLL_CTRL1_LINK_RATE_1350 1
8759#define DPLL_CTRL1_LINK_RATE_810 2
8760#define DPLL_CTRL1_LINK_RATE_1620 3
8761#define DPLL_CTRL1_LINK_RATE_1080 4
8762#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8763
8764/* DPLL control2 */
f0f59a00 8765#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8766#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8767#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8768#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8769#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8770#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8771
8772/* DPLL Status */
f0f59a00 8773#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8774#define DPLL_LOCK(id) (1<<((id)*8))
8775
8776/* DPLL cfg */
086f8e84
VS
8777#define _DPLL1_CFGCR1 0x6C040
8778#define _DPLL2_CFGCR1 0x6C048
8779#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8780#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8781#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8782#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8783#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8784
086f8e84
VS
8785#define _DPLL1_CFGCR2 0x6C044
8786#define _DPLL2_CFGCR2 0x6C04C
8787#define _DPLL3_CFGCR2 0x6C054
326ac39b 8788#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8789#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8790#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8791#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8792#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8793#define DPLL_CFGCR2_KDIV_5 (0<<5)
8794#define DPLL_CFGCR2_KDIV_2 (1<<5)
8795#define DPLL_CFGCR2_KDIV_3 (2<<5)
8796#define DPLL_CFGCR2_KDIV_1 (3<<5)
8797#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8798#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8799#define DPLL_CFGCR2_PDIV_1 (0<<2)
8800#define DPLL_CFGCR2_PDIV_2 (1<<2)
8801#define DPLL_CFGCR2_PDIV_3 (2<<2)
8802#define DPLL_CFGCR2_PDIV_7 (4<<2)
8803#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8804
da3b891b 8805#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8806#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8807
555e38d2
RV
8808/*
8809 * CNL Clocks
8810 */
8811#define DPCLKA_CFGCR0 _MMIO(0x6C200)
376faf8a
RV
8812#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8813 (port)+10))
8814#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8815 (port)*2)
8816#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8817#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 8818
a927c927
RV
8819/* CNL PLL */
8820#define DPLL0_ENABLE 0x46010
8821#define DPLL1_ENABLE 0x46014
8822#define PLL_ENABLE (1 << 31)
8823#define PLL_LOCK (1 << 30)
8824#define PLL_POWER_ENABLE (1 << 27)
8825#define PLL_POWER_STATE (1 << 26)
8826#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8827
8828#define _CNL_DPLL0_CFGCR0 0x6C000
8829#define _CNL_DPLL1_CFGCR0 0x6C080
8830#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8831#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8832#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8833#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8834#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8835#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8836#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8837#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8838#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8839#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8840#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8841#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 8842#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
8843#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8844#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8845#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8846
8847#define _CNL_DPLL0_CFGCR1 0x6C004
8848#define _CNL_DPLL1_CFGCR1 0x6C084
8849#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8850#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8851#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8852#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8853#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8854#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8855#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8856#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8857#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8858#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8859#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8860#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8861#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8862#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8863#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8864#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8865#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8866
f8437dd1 8867/* BXT display engine PLL */
f0f59a00 8868#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8869#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8870#define BXT_DE_PLL_RATIO_MASK 0xff
8871
f0f59a00 8872#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8873#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8874#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8875#define CNL_CDCLK_PLL_RATIO(x) (x)
8876#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8877
664326f8 8878/* GEN9 DC */
f0f59a00 8879#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8880#define DC_STATE_DISABLE 0
664326f8
SK
8881#define DC_STATE_EN_UPTO_DC5 (1<<0)
8882#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8883#define DC_STATE_EN_UPTO_DC6 (2<<0)
8884#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8885
f0f59a00 8886#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8887#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8888#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8889
9ccd5aeb
PZ
8890/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8891 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8892#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8893#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8894#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8895#define D_COMP_COMP_FORCE (1<<8)
8896#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8897
69e94b7e 8898/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8899#define _PIPE_WM_LINETIME_A 0x45270
8900#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8901#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8902#define PIPE_WM_LINETIME_MASK (0x1ff)
8903#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8904#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8905#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8906
8907/* SFUSE_STRAP */
f0f59a00 8908#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8909#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8910#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8911#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8912#define SFUSE_STRAP_CRT_DISABLED (1<<6)
9787e835 8913#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
96d6e350
ED
8914#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8915#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8916#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8917
f0f59a00 8918#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8919#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8920
f0f59a00 8921#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8922#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8923#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8924#define WM_DBG_DISALLOW_SPRITE (1<<2)
8925
86d3efce
VS
8926/* pipe CSC */
8927#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8928#define _PIPE_A_CSC_COEFF_BY 0x49014
8929#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8930#define _PIPE_A_CSC_COEFF_BU 0x4901c
8931#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8932#define _PIPE_A_CSC_COEFF_BV 0x49024
8933#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8934#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8935#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8936#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8937#define _PIPE_A_CSC_PREOFF_HI 0x49030
8938#define _PIPE_A_CSC_PREOFF_ME 0x49034
8939#define _PIPE_A_CSC_PREOFF_LO 0x49038
8940#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8941#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8942#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8943
8944#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8945#define _PIPE_B_CSC_COEFF_BY 0x49114
8946#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8947#define _PIPE_B_CSC_COEFF_BU 0x4911c
8948#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8949#define _PIPE_B_CSC_COEFF_BV 0x49124
8950#define _PIPE_B_CSC_MODE 0x49128
8951#define _PIPE_B_CSC_PREOFF_HI 0x49130
8952#define _PIPE_B_CSC_PREOFF_ME 0x49134
8953#define _PIPE_B_CSC_PREOFF_LO 0x49138
8954#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8955#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8956#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8957
f0f59a00
VS
8958#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8959#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8960#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8961#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8962#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8963#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8964#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8965#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8966#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8967#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8968#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8969#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8970#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8971
82cf435b
LL
8972/* pipe degamma/gamma LUTs on IVB+ */
8973#define _PAL_PREC_INDEX_A 0x4A400
8974#define _PAL_PREC_INDEX_B 0x4AC00
8975#define _PAL_PREC_INDEX_C 0x4B400
8976#define PAL_PREC_10_12_BIT (0 << 31)
8977#define PAL_PREC_SPLIT_MODE (1 << 31)
8978#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 8979#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
8980#define _PAL_PREC_DATA_A 0x4A404
8981#define _PAL_PREC_DATA_B 0x4AC04
8982#define _PAL_PREC_DATA_C 0x4B404
8983#define _PAL_PREC_GC_MAX_A 0x4A410
8984#define _PAL_PREC_GC_MAX_B 0x4AC10
8985#define _PAL_PREC_GC_MAX_C 0x4B410
8986#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8987#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8988#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
8989#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8990#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8991#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
8992
8993#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8994#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8995#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8996#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8997
9751bafc
ACO
8998#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8999#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9000#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9001#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9002#define _PRE_CSC_GAMC_DATA_A 0x4A488
9003#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9004#define _PRE_CSC_GAMC_DATA_C 0x4B488
9005
9006#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9007#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9008
29dc3739
LL
9009/* pipe CSC & degamma/gamma LUTs on CHV */
9010#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9011#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9012#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9013#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9014#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9015#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9016#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9017#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9018#define CGM_PIPE_MODE_GAMMA (1 << 2)
9019#define CGM_PIPE_MODE_CSC (1 << 1)
9020#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9021
9022#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9023#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9024#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9025#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9026#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9027#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9028#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9029#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9030
9031#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9032#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9033#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9034#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9035#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9036#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9037#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9038#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9039
e7d7cad0
JN
9040/* MIPI DSI registers */
9041
0ad4dc88 9042#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9043#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9044
bcc65700
D
9045#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9046#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9047#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9048#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9049
aec0246f
US
9050/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9051#define GEN4_TIMESTAMP _MMIO(0x2358)
9052#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9053#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9054
dab91783
LL
9055#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9056#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9057#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9058#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9059#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9060
aec0246f
US
9061#define _PIPE_FRMTMSTMP_A 0x70048
9062#define PIPE_FRMTMSTMP(pipe) \
9063 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9064
11b8e4f5
SS
9065/* BXT MIPI clock controls */
9066#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9067
f0f59a00 9068#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9069#define BXT_MIPI1_DIV_SHIFT 26
9070#define BXT_MIPI2_DIV_SHIFT 10
9071#define BXT_MIPI_DIV_SHIFT(port) \
9072 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9073 BXT_MIPI2_DIV_SHIFT)
782d25ca 9074
11b8e4f5 9075/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9076#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9077#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9078#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9079 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9080 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9081#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9082#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9083#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9084 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9085 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9086#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9087 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9088/* RX upper control divider to select actual RX clock output from 8x */
9089#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9090#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9091#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9092 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9093 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9094#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9095#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9096#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9097 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9098 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9099#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9100 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9101/* 8/3X divider to select the actual 8/3X clock output from 8x */
9102#define BXT_MIPI1_8X_BY3_SHIFT 19
9103#define BXT_MIPI2_8X_BY3_SHIFT 3
9104#define BXT_MIPI_8X_BY3_SHIFT(port) \
9105 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9106 BXT_MIPI2_8X_BY3_SHIFT)
9107#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9108#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9109#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9110 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9111 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9112#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9113 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9114/* RX lower control divider to select actual RX clock output from 8x */
9115#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9116#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9117#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9118 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9119 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9120#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9121#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9122#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9123 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9124 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9125#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9126 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9127
9128#define RX_DIVIDER_BIT_1_2 0x3
9129#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9130
d2e08c0f
SS
9131/* BXT MIPI mode configure */
9132#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9133#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9134#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9135 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9136
9137#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9138#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9139#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9140 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9141
9142#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9143#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9144#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9145 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9146
f0f59a00 9147#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9148#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9149#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9150#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9151#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9152#define BXT_DSIC_16X_BY2 (1 << 10)
9153#define BXT_DSIC_16X_BY3 (2 << 10)
9154#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9155#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9156#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9157#define BXT_DSIA_16X_BY2 (1 << 8)
9158#define BXT_DSIA_16X_BY3 (2 << 8)
9159#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9160#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9161#define BXT_DSI_FREQ_SEL_SHIFT 8
9162#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9163
9164#define BXT_DSI_PLL_RATIO_MAX 0x7D
9165#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9166#define GLK_DSI_PLL_RATIO_MAX 0x6F
9167#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9168#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9169#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9170
f0f59a00 9171#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9172#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9173#define BXT_DSI_PLL_LOCKED (1 << 30)
9174
3230bf14 9175#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9176#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9177#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9178
9179 /* BXT port control */
9180#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9181#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9182#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9183
1881a423
US
9184#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9185#define STAP_SELECT (1 << 0)
9186
9187#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9188#define HS_IO_CTRL_SELECT (1 << 0)
9189
e7d7cad0 9190#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9191#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9192#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9193#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9194#define DUAL_LINK_MODE_MASK (1 << 26)
9195#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9196#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9197#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9198#define FLOPPED_HSTX (1 << 23)
9199#define DE_INVERT (1 << 19) /* XXX */
9200#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9201#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9202#define AFE_LATCHOUT (1 << 17)
9203#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9204#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9205#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9206#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9207#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9208#define CSB_SHIFT 9
9209#define CSB_MASK (3 << 9)
9210#define CSB_20MHZ (0 << 9)
9211#define CSB_10MHZ (1 << 9)
9212#define CSB_40MHZ (2 << 9)
9213#define BANDGAP_MASK (1 << 8)
9214#define BANDGAP_PNW_CIRCUIT (0 << 8)
9215#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9216#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9217#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9218#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9219#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9220#define TEARING_EFFECT_MASK (3 << 2)
9221#define TEARING_EFFECT_OFF (0 << 2)
9222#define TEARING_EFFECT_DSI (1 << 2)
9223#define TEARING_EFFECT_GPIO (2 << 2)
9224#define LANE_CONFIGURATION_SHIFT 0
9225#define LANE_CONFIGURATION_MASK (3 << 0)
9226#define LANE_CONFIGURATION_4LANE (0 << 0)
9227#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9228#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9229
9230#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9231#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9232#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9233#define TEARING_EFFECT_DELAY_SHIFT 0
9234#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9235
9236/* XXX: all bits reserved */
4ad83e94 9237#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9238
9239/* MIPI DSI Controller and D-PHY registers */
9240
4ad83e94 9241#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9242#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9243#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9244#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9245#define ULPS_STATE_MASK (3 << 1)
9246#define ULPS_STATE_ENTER (2 << 1)
9247#define ULPS_STATE_EXIT (1 << 1)
9248#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9249#define DEVICE_READY (1 << 0)
9250
4ad83e94 9251#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9252#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9253#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9254#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9255#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9256#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9257#define TEARING_EFFECT (1 << 31)
9258#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9259#define GEN_READ_DATA_AVAIL (1 << 29)
9260#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9261#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9262#define RX_PROT_VIOLATION (1 << 26)
9263#define RX_INVALID_TX_LENGTH (1 << 25)
9264#define ACK_WITH_NO_ERROR (1 << 24)
9265#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9266#define LP_RX_TIMEOUT (1 << 22)
9267#define HS_TX_TIMEOUT (1 << 21)
9268#define DPI_FIFO_UNDERRUN (1 << 20)
9269#define LOW_CONTENTION (1 << 19)
9270#define HIGH_CONTENTION (1 << 18)
9271#define TXDSI_VC_ID_INVALID (1 << 17)
9272#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9273#define TXCHECKSUM_ERROR (1 << 15)
9274#define TXECC_MULTIBIT_ERROR (1 << 14)
9275#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9276#define TXFALSE_CONTROL_ERROR (1 << 12)
9277#define RXDSI_VC_ID_INVALID (1 << 11)
9278#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9279#define RXCHECKSUM_ERROR (1 << 9)
9280#define RXECC_MULTIBIT_ERROR (1 << 8)
9281#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9282#define RXFALSE_CONTROL_ERROR (1 << 6)
9283#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9284#define RX_LP_TX_SYNC_ERROR (1 << 4)
9285#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9286#define RXEOT_SYNC_ERROR (1 << 2)
9287#define RXSOT_SYNC_ERROR (1 << 1)
9288#define RXSOT_ERROR (1 << 0)
9289
4ad83e94 9290#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9291#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9292#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9293#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9294#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9295#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9296#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9297#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9298#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9299#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9300#define VID_MODE_FORMAT_MASK (0xf << 7)
9301#define VID_MODE_NOT_SUPPORTED (0 << 7)
9302#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9303#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9304#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9305#define VID_MODE_FORMAT_RGB888 (4 << 7)
9306#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9307#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9308#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9309#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9310#define DATA_LANES_PRG_REG_SHIFT 0
9311#define DATA_LANES_PRG_REG_MASK (7 << 0)
9312
4ad83e94 9313#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9314#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9315#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9316#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9317
4ad83e94 9318#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9319#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9320#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9321#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9322
4ad83e94 9323#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9324#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9325#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9326#define TURN_AROUND_TIMEOUT_MASK 0x3f
9327
4ad83e94 9328#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9329#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9330#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9331#define DEVICE_RESET_TIMER_MASK 0xffff
9332
4ad83e94 9333#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9334#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9335#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9336#define VERTICAL_ADDRESS_SHIFT 16
9337#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9338#define HORIZONTAL_ADDRESS_SHIFT 0
9339#define HORIZONTAL_ADDRESS_MASK 0xffff
9340
4ad83e94 9341#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9342#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9343#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9344#define DBI_FIFO_EMPTY_HALF (0 << 0)
9345#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9346#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9347
9348/* regs below are bits 15:0 */
4ad83e94 9349#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9350#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9351#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9352
4ad83e94 9353#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9354#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9355#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9356
4ad83e94 9357#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9358#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9359#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9360
4ad83e94 9361#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9362#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9363#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9364
4ad83e94 9365#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9366#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9367#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9368
4ad83e94 9369#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9370#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9371#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9372
4ad83e94 9373#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9374#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9375#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9376
4ad83e94 9377#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9378#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9379#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9380
3230bf14
JN
9381/* regs above are bits 15:0 */
9382
4ad83e94 9383#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9384#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9385#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9386#define DPI_LP_MODE (1 << 6)
9387#define BACKLIGHT_OFF (1 << 5)
9388#define BACKLIGHT_ON (1 << 4)
9389#define COLOR_MODE_OFF (1 << 3)
9390#define COLOR_MODE_ON (1 << 2)
9391#define TURN_ON (1 << 1)
9392#define SHUTDOWN (1 << 0)
9393
4ad83e94 9394#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9395#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9396#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9397#define COMMAND_BYTE_SHIFT 0
9398#define COMMAND_BYTE_MASK (0x3f << 0)
9399
4ad83e94 9400#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9401#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9402#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9403#define MASTER_INIT_TIMER_SHIFT 0
9404#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9405
4ad83e94 9406#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9407#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9408#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9409 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9410#define MAX_RETURN_PKT_SIZE_SHIFT 0
9411#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9412
4ad83e94 9413#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9414#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9415#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9416#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9417#define DISABLE_VIDEO_BTA (1 << 3)
9418#define IP_TG_CONFIG (1 << 2)
9419#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9420#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9421#define VIDEO_MODE_BURST (3 << 0)
9422
4ad83e94 9423#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9424#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9425#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9426#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9427#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9428#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9429#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9430#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9431#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9432#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9433#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9434#define CLOCKSTOP (1 << 1)
9435#define EOT_DISABLE (1 << 0)
9436
4ad83e94 9437#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9438#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9439#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9440#define LP_BYTECLK_SHIFT 0
9441#define LP_BYTECLK_MASK (0xffff << 0)
9442
b426f985
D
9443#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9444#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9445#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9446
9447#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9448#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9449#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9450
3230bf14 9451/* bits 31:0 */
4ad83e94 9452#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9453#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9454#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9455
9456/* bits 31:0 */
4ad83e94 9457#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9458#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9459#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9460
4ad83e94 9461#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9462#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9463#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9464#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9465#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9466#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9467#define LONG_PACKET_WORD_COUNT_SHIFT 8
9468#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9469#define SHORT_PACKET_PARAM_SHIFT 8
9470#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9471#define VIRTUAL_CHANNEL_SHIFT 6
9472#define VIRTUAL_CHANNEL_MASK (3 << 6)
9473#define DATA_TYPE_SHIFT 0
395b2913 9474#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9475/* data type values, see include/video/mipi_display.h */
9476
4ad83e94 9477#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9478#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9479#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9480#define DPI_FIFO_EMPTY (1 << 28)
9481#define DBI_FIFO_EMPTY (1 << 27)
9482#define LP_CTRL_FIFO_EMPTY (1 << 26)
9483#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9484#define LP_CTRL_FIFO_FULL (1 << 24)
9485#define HS_CTRL_FIFO_EMPTY (1 << 18)
9486#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9487#define HS_CTRL_FIFO_FULL (1 << 16)
9488#define LP_DATA_FIFO_EMPTY (1 << 10)
9489#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9490#define LP_DATA_FIFO_FULL (1 << 8)
9491#define HS_DATA_FIFO_EMPTY (1 << 2)
9492#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9493#define HS_DATA_FIFO_FULL (1 << 0)
9494
4ad83e94 9495#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9496#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9497#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9498#define DBI_HS_LP_MODE_MASK (1 << 0)
9499#define DBI_LP_MODE (1 << 0)
9500#define DBI_HS_MODE (0 << 0)
9501
4ad83e94 9502#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9503#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9504#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9505#define EXIT_ZERO_COUNT_SHIFT 24
9506#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9507#define TRAIL_COUNT_SHIFT 16
9508#define TRAIL_COUNT_MASK (0x1f << 16)
9509#define CLK_ZERO_COUNT_SHIFT 8
9510#define CLK_ZERO_COUNT_MASK (0xff << 8)
9511#define PREPARE_COUNT_SHIFT 0
9512#define PREPARE_COUNT_MASK (0x3f << 0)
9513
9514/* bits 31:0 */
4ad83e94 9515#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9516#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9517#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9518
9519#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9520#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9521#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9522#define LP_HS_SSW_CNT_SHIFT 16
9523#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9524#define HS_LP_PWR_SW_CNT_SHIFT 0
9525#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9526
4ad83e94 9527#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9528#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9529#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9530#define STOP_STATE_STALL_COUNTER_SHIFT 0
9531#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9532
4ad83e94 9533#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9534#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9535#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9536#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9537#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9538#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9539#define RX_CONTENTION_DETECTED (1 << 0)
9540
9541/* XXX: only pipe A ?!? */
4ad83e94 9542#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9543#define DBI_TYPEC_ENABLE (1 << 31)
9544#define DBI_TYPEC_WIP (1 << 30)
9545#define DBI_TYPEC_OPTION_SHIFT 28
9546#define DBI_TYPEC_OPTION_MASK (3 << 28)
9547#define DBI_TYPEC_FREQ_SHIFT 24
9548#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9549#define DBI_TYPEC_OVERRIDE (1 << 8)
9550#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9551#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9552
9553
9554/* MIPI adapter registers */
9555
4ad83e94 9556#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9557#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9558#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9559#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9560#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9561#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9562#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9563#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9564#define READ_REQUEST_PRIORITY_SHIFT 3
9565#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9566#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9567#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9568#define RGB_FLIP_TO_BGR (1 << 2)
9569
6b93e9c8 9570#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9571#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9572#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9573#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9574#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9575#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9576#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9577#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9578#define GLK_LP_WAKE (1 << 22)
9579#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9580#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9581#define GLK_FIREWALL_ENABLE (1 << 16)
9582#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9583#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9584#define BXT_DSC_ENABLE (1 << 3)
9585#define BXT_RGB_FLIP (1 << 2)
9586#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9587#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9588
4ad83e94 9589#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9590#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9591#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9592#define DATA_MEM_ADDRESS_SHIFT 5
9593#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9594#define DATA_VALID (1 << 0)
9595
4ad83e94 9596#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9597#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9598#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9599#define DATA_LENGTH_SHIFT 0
9600#define DATA_LENGTH_MASK (0xfffff << 0)
9601
4ad83e94 9602#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9603#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9604#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9605#define COMMAND_MEM_ADDRESS_SHIFT 5
9606#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9607#define AUTO_PWG_ENABLE (1 << 2)
9608#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9609#define COMMAND_VALID (1 << 0)
9610
4ad83e94 9611#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9612#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9613#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9614#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9615#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9616
4ad83e94 9617#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9618#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9619#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9620
4ad83e94 9621#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9622#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9623#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9624#define READ_DATA_VALID(n) (1 << (n))
9625
a57c774a 9626/* For UMS only (deprecated): */
5c969aa7
DL
9627#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9628#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9629
3bbaba0c 9630/* MOCS (Memory Object Control State) registers */
f0f59a00 9631#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9632
f0f59a00
VS
9633#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9634#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9635#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9636#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9637#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9638
d5165ebd
TG
9639/* gamt regs */
9640#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9641#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9642#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9643#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9644#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9645
93564044
VS
9646#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9647#define MMCD_PCLA (1 << 31)
9648#define MMCD_HOTSPOT_EN (1 << 27)
9649
ad186f3f
PZ
9650#define _ICL_PHY_MISC_A 0x64C00
9651#define _ICL_PHY_MISC_B 0x64C04
9652#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9653 _ICL_PHY_MISC_B)
9654#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9655
585fb111 9656#endif /* _I915_REG_H_ */