]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: fix register naming
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5eddb70b 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
4557c607
RV
156#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
157#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
158 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
ce64645d 159#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 160#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 161
98533251
DL
162#define _MASKED_FIELD(mask, value) ({ \
163 if (__builtin_constant_p(mask)) \
164 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
165 if (__builtin_constant_p(value)) \
166 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
167 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
168 BUILD_BUG_ON_MSG((value) & ~(mask), \
169 "Incorrect value for mask"); \
170 (mask) << 16 | (value); })
171#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
172#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
173
237ae7c7 174/* Engine ID */
98533251 175
237ae7c7
MW
176#define RCS_HW 0
177#define VCS_HW 1
178#define BCS_HW 2
179#define VECS_HW 3
180#define VCS2_HW 4
6b26c86d 181
0908180b
DCS
182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
189
585fb111
JB
190/* PCI config space */
191
e10fa551
JL
192#define MCHBAR_I915 0x44
193#define MCHBAR_I965 0x48
194#define MCHBAR_SIZE (4 * 4096)
195
196#define DEVEN 0x54
197#define DEVEN_MCHBAR_EN (1 << 28)
198
40006c43 199/* BSM in include/drm/i915_drm.h */
e10fa551 200
1b1d2716
VS
201#define HPLLCC 0xc0 /* 85x only */
202#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
203#define GC_CLOCK_133_200 (0 << 0)
204#define GC_CLOCK_100_200 (1 << 0)
205#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
206#define GC_CLOCK_133_266 (3 << 0)
207#define GC_CLOCK_133_200_2 (4 << 0)
208#define GC_CLOCK_133_266_2 (5 << 0)
209#define GC_CLOCK_166_266 (6 << 0)
210#define GC_CLOCK_166_250 (7 << 0)
211
e10fa551
JL
212#define I915_GDRST 0xc0 /* PCI config register */
213#define GRDOM_FULL (0 << 2)
214#define GRDOM_RENDER (1 << 2)
215#define GRDOM_MEDIA (3 << 2)
216#define GRDOM_MASK (3 << 2)
217#define GRDOM_RESET_STATUS (1 << 1)
218#define GRDOM_RESET_ENABLE (1 << 0)
219
8fdded82
VS
220/* BSpec only has register offset, PCI device and bit found empirically */
221#define I830_CLOCK_GATE 0xc8 /* device 0 */
222#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
223
e10fa551
JL
224#define GCDGMBUS 0xcc
225
f97108d1 226#define GCFGC2 0xda
585fb111
JB
227#define GCFGC 0xf0 /* 915+ only */
228#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
229#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 230#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
231#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
232#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
233#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
234#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
235#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
236#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 237#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
238#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
239#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
240#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
241#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
242#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
243#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
244#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
245#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
246#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
247#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
248#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
249#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
250#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
251#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
252#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
253#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
254#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
255#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
256#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 257
e10fa551
JL
258#define ASLE 0xe4
259#define ASLS 0xfc
260
261#define SWSCI 0xe8
262#define SWSCI_SCISEL (1 << 15)
263#define SWSCI_GSSCIE (1 << 0)
264
265#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 266
585fb111 267
f0f59a00 268#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
269#define ILK_GRDOM_FULL (0<<1)
270#define ILK_GRDOM_RENDER (1<<1)
271#define ILK_GRDOM_MEDIA (3<<1)
272#define ILK_GRDOM_MASK (3<<1)
273#define ILK_GRDOM_RESET_ENABLE (1<<0)
274
f0f59a00 275#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
276#define GEN6_MBC_SNPCR_SHIFT 21
277#define GEN6_MBC_SNPCR_MASK (3<<21)
278#define GEN6_MBC_SNPCR_MAX (0<<21)
279#define GEN6_MBC_SNPCR_MED (1<<21)
280#define GEN6_MBC_SNPCR_LOW (2<<21)
281#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
282
f0f59a00
VS
283#define VLV_G3DCTL _MMIO(0x9024)
284#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 285
f0f59a00 286#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
287#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
288#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
289#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
290#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
291#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
292
f0f59a00 293#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
294#define GEN6_GRDOM_FULL (1 << 0)
295#define GEN6_GRDOM_RENDER (1 << 1)
296#define GEN6_GRDOM_MEDIA (1 << 2)
297#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 298#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 299#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 300#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 301
bbdc070a
DG
302#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
303#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
304#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
305#define PP_DIR_DCLV_2G 0xffffffff
306
bbdc070a
DG
307#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
308#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 309
f0f59a00 310#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
311#define GEN8_RPCS_ENABLE (1 << 31)
312#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
313#define GEN8_RPCS_S_CNT_SHIFT 15
314#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
315#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
316#define GEN8_RPCS_SS_CNT_SHIFT 8
317#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
318#define GEN8_RPCS_EU_MAX_SHIFT 4
319#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
320#define GEN8_RPCS_EU_MIN_SHIFT 0
321#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
322
f89823c2
LL
323#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
324/* HSW only */
325#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
326#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
327#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
328#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
329/* HSW+ */
330#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
331#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
332#define HSW_RCS_INHIBIT (1 << 8)
333/* Gen8 */
334#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
335#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
336#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
337#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
338#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
339#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
340#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
341#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
342#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
343#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
344
f0f59a00 345#define GAM_ECOCHK _MMIO(0x4090)
81e231af 346#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 347#define ECOCHK_SNB_BIT (1<<10)
6381b550 348#define ECOCHK_DIS_TLB (1<<8)
e3dff585 349#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
350#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
351#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
352#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
353#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
354#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
355#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
356#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 357
f0f59a00 358#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 359#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
360#define ECOBITS_PPGTT_CACHE64B (3<<8)
361#define ECOBITS_PPGTT_CACHE4B (0<<8)
362
f0f59a00 363#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
364#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
365
f0f59a00 366#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
367#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
368#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
369#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
370#define GEN6_STOLEN_RESERVED_1M (0 << 4)
371#define GEN6_STOLEN_RESERVED_512K (1 << 4)
372#define GEN6_STOLEN_RESERVED_256K (2 << 4)
373#define GEN6_STOLEN_RESERVED_128K (3 << 4)
374#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
375#define GEN7_STOLEN_RESERVED_1M (0 << 5)
376#define GEN7_STOLEN_RESERVED_256K (1 << 5)
377#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
378#define GEN8_STOLEN_RESERVED_1M (0 << 7)
379#define GEN8_STOLEN_RESERVED_2M (1 << 7)
380#define GEN8_STOLEN_RESERVED_4M (2 << 7)
381#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 382
585fb111
JB
383/* VGA stuff */
384
385#define VGA_ST01_MDA 0x3ba
386#define VGA_ST01_CGA 0x3da
387
f0f59a00 388#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
389#define VGA_MSR_WRITE 0x3c2
390#define VGA_MSR_READ 0x3cc
391#define VGA_MSR_MEM_EN (1<<1)
392#define VGA_MSR_CGA_MODE (1<<0)
393
5434fd92 394#define VGA_SR_INDEX 0x3c4
f930ddd0 395#define SR01 1
5434fd92 396#define VGA_SR_DATA 0x3c5
585fb111
JB
397
398#define VGA_AR_INDEX 0x3c0
399#define VGA_AR_VID_EN (1<<5)
400#define VGA_AR_DATA_WRITE 0x3c0
401#define VGA_AR_DATA_READ 0x3c1
402
403#define VGA_GR_INDEX 0x3ce
404#define VGA_GR_DATA 0x3cf
405/* GR05 */
406#define VGA_GR_MEM_READ_MODE_SHIFT 3
407#define VGA_GR_MEM_READ_MODE_PLANE 1
408/* GR06 */
409#define VGA_GR_MEM_MODE_MASK 0xc
410#define VGA_GR_MEM_MODE_SHIFT 2
411#define VGA_GR_MEM_A0000_AFFFF 0
412#define VGA_GR_MEM_A0000_BFFFF 1
413#define VGA_GR_MEM_B0000_B7FFF 2
414#define VGA_GR_MEM_B0000_BFFFF 3
415
416#define VGA_DACMASK 0x3c6
417#define VGA_DACRX 0x3c7
418#define VGA_DACWX 0x3c8
419#define VGA_DACDATA 0x3c9
420
421#define VGA_CR_INDEX_MDA 0x3b4
422#define VGA_CR_DATA_MDA 0x3b5
423#define VGA_CR_INDEX_CGA 0x3d4
424#define VGA_CR_DATA_CGA 0x3d5
425
351e3db2
BV
426/*
427 * Instruction field definitions used by the command parser
428 */
429#define INSTR_CLIENT_SHIFT 29
351e3db2
BV
430#define INSTR_MI_CLIENT 0x0
431#define INSTR_BC_CLIENT 0x2
432#define INSTR_RC_CLIENT 0x3
433#define INSTR_SUBCLIENT_SHIFT 27
434#define INSTR_SUBCLIENT_MASK 0x18000000
435#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
436#define INSTR_26_TO_24_MASK 0x7000000
437#define INSTR_26_TO_24_SHIFT 24
351e3db2 438
585fb111
JB
439/*
440 * Memory interface instructions used by the kernel
441 */
442#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
443/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
444#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
445
446#define MI_NOOP MI_INSTR(0, 0)
447#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
448#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 449#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
450#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
451#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
452#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
453#define MI_FLUSH MI_INSTR(0x04, 0)
454#define MI_READ_FLUSH (1 << 0)
455#define MI_EXE_FLUSH (1 << 1)
456#define MI_NO_WRITE_FLUSH (1 << 2)
457#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
458#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 459#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
460#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
461#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
462#define MI_ARB_ENABLE (1<<0)
463#define MI_ARB_DISABLE (0<<0)
585fb111 464#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
465#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
466#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 467#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 468#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
469#define MI_OVERLAY_CONTINUE (0x0<<21)
470#define MI_OVERLAY_ON (0x1<<21)
471#define MI_OVERLAY_OFF (0x2<<21)
585fb111 472#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 473#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 474#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 475#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
476/* IVB has funny definitions for which plane to flip. */
477#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
478#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
479#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
480#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
481#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
482#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
483/* SKL ones */
484#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
485#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
486#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
487#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
488#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
489#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
490#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
491#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
492#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 493#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
494#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
495#define MI_SEMAPHORE_UPDATE (1<<21)
496#define MI_SEMAPHORE_COMPARE (1<<20)
497#define MI_SEMAPHORE_REGISTER (1<<18)
498#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
499#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
500#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
501#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
502#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
503#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
504#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
505#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
506#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
507#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
508#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
509#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
510#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
511#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
512#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
513#define MI_MM_SPACE_GTT (1<<8)
514#define MI_MM_SPACE_PHYSICAL (0<<8)
515#define MI_SAVE_EXT_STATE_EN (1<<3)
516#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 517#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 518#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
519#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
520#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
521#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
522#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
523#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
524#define MI_SEMAPHORE_POLL (1<<15)
525#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 526#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
527#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
528#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
529#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
530#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
531#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
532/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
533 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
534 * simply ignores the register load under certain conditions.
535 * - One can actually load arbitrary many arbitrary registers: Simply issue x
536 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
537 */
7ec55f46 538#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 539#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
540#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
541#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 542#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 543#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
544#define MI_FLUSH_DW_STORE_INDEX (1<<21)
545#define MI_INVALIDATE_TLB (1<<18)
546#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 547#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 548#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
549#define MI_INVALIDATE_BSD (1<<7)
550#define MI_FLUSH_DW_USE_GTT (1<<2)
551#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
552#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
553#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 554#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
555#define MI_BATCH_NON_SECURE (1)
556/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 557#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 558#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 559#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 560#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 561#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 562#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 563#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 564
f0f59a00
VS
565#define MI_PREDICATE_SRC0 _MMIO(0x2400)
566#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
567#define MI_PREDICATE_SRC1 _MMIO(0x2408)
568#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 569
f0f59a00 570#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
571#define LOWER_SLICE_ENABLED (1<<0)
572#define LOWER_SLICE_DISABLED (0<<0)
573
585fb111
JB
574/*
575 * 3D instructions used by the kernel
576 */
577#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
578
33e141ed 579#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
580#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
581#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
582#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
583#define SC_UPDATE_SCISSOR (0x1<<1)
584#define SC_ENABLE_MASK (0x1<<0)
585#define SC_ENABLE (0x1<<0)
586#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
587#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
588#define SCI_YMIN_MASK (0xffff<<16)
589#define SCI_XMIN_MASK (0xffff<<0)
590#define SCI_YMAX_MASK (0xffff<<16)
591#define SCI_XMAX_MASK (0xffff<<0)
592#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
593#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
594#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
595#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
596#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
597#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
598#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
599#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
600#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
601
602#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
603#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
604#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
605#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
606#define BLT_WRITE_A (2<<20)
607#define BLT_WRITE_RGB (1<<20)
608#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
609#define BLT_DEPTH_8 (0<<24)
610#define BLT_DEPTH_16_565 (1<<24)
611#define BLT_DEPTH_16_1555 (2<<24)
612#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
613#define BLT_ROP_SRC_COPY (0xcc<<16)
614#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
615#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
616#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
617#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
618#define ASYNC_FLIP (1<<22)
619#define DISPLAY_PLANE_A (0<<20)
620#define DISPLAY_PLANE_B (1<<20)
68d97538 621#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 622#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 623#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 624#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 625#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 626#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 627#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 628#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 629#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 630#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
631#define PIPE_CONTROL_DEPTH_STALL (1<<13)
632#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 633#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
634#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
635#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
636#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
637#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 638#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 639#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
640#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
641#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
642#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 643#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 644#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 645#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 646
3a6fa984
BV
647/*
648 * Commands used only by the command parser
649 */
650#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
651#define MI_ARB_CHECK MI_INSTR(0x05, 0)
652#define MI_RS_CONTROL MI_INSTR(0x06, 0)
653#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
654#define MI_PREDICATE MI_INSTR(0x0C, 0)
655#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
656#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 657#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
658#define MI_URB_CLEAR MI_INSTR(0x19, 0)
659#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
660#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
661#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
662#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
663#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
664#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
665#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
666#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
667#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
668
669#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
670#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
671#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
672#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
673#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
674#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
675#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
676 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
677#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
678 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
679#define GFX_OP_3DSTATE_SO_DECL_LIST \
680 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
681
682#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
683 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
684#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
685 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
686#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
687 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
688#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
689 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
690#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
691 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
692
693#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
694
695#define COLOR_BLT ((0x2<<29)|(0x40<<22))
696#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 697
5947de9b
BV
698/*
699 * Registers used only by the command parser
700 */
f0f59a00
VS
701#define BCS_SWCTRL _MMIO(0x22200)
702
703#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
704#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
705#define HS_INVOCATION_COUNT _MMIO(0x2300)
706#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
707#define DS_INVOCATION_COUNT _MMIO(0x2308)
708#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
709#define IA_VERTICES_COUNT _MMIO(0x2310)
710#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
711#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
712#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
713#define VS_INVOCATION_COUNT _MMIO(0x2320)
714#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
715#define GS_INVOCATION_COUNT _MMIO(0x2328)
716#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
717#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
718#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
719#define CL_INVOCATION_COUNT _MMIO(0x2338)
720#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
721#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
722#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
723#define PS_INVOCATION_COUNT _MMIO(0x2348)
724#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
725#define PS_DEPTH_COUNT _MMIO(0x2350)
726#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
727
728/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
729#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
730#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 731
f0f59a00
VS
732#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
733#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 734
f0f59a00
VS
735#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
736#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
737#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
738#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
739#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
740#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 741
f0f59a00
VS
742#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
743#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
744#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 745
1b85066b
JJ
746/* There are the 16 64-bit CS General Purpose Registers */
747#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
748#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
749
a941795a 750#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
751#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
752#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
753#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
754#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
755#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
756#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
757#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
758#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
759#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
760#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
761#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
762#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
763#define GEN7_OACONTROL_FORMAT_SHIFT 2
764#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
765#define GEN7_OACONTROL_ENABLE (1<<0)
766
767#define GEN8_OACTXID _MMIO(0x2364)
768
19f81df2
RB
769#define GEN8_OA_DEBUG _MMIO(0x2B04)
770#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
771#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
772#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
773#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
774
d7965152
RB
775#define GEN8_OACONTROL _MMIO(0x2B00)
776#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
777#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
778#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
779#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
780#define GEN8_OA_REPORT_FORMAT_SHIFT 2
781#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
782#define GEN8_OA_COUNTER_ENABLE (1<<0)
783
784#define GEN8_OACTXCONTROL _MMIO(0x2360)
785#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
786#define GEN8_OA_TIMER_PERIOD_SHIFT 2
787#define GEN8_OA_TIMER_ENABLE (1<<1)
788#define GEN8_OA_COUNTER_RESUME (1<<0)
789
790#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
791#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
792#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
793#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
794#define GEN7_OABUFFER_RESUME (1<<0)
795
19f81df2 796#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
797#define GEN8_OABUFFER _MMIO(0x2b14)
798
799#define GEN7_OASTATUS1 _MMIO(0x2364)
800#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
801#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
802#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
803#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
804
805#define GEN7_OASTATUS2 _MMIO(0x2368)
806#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
807
808#define GEN8_OASTATUS _MMIO(0x2b08)
809#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
810#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
811#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
812#define GEN8_OASTATUS_REPORT_LOST (1<<0)
813
814#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 815#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 816#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 817#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
818
819#define OABUFFER_SIZE_128K (0<<3)
820#define OABUFFER_SIZE_256K (1<<3)
821#define OABUFFER_SIZE_512K (2<<3)
822#define OABUFFER_SIZE_1M (3<<3)
823#define OABUFFER_SIZE_2M (4<<3)
824#define OABUFFER_SIZE_4M (5<<3)
825#define OABUFFER_SIZE_8M (6<<3)
826#define OABUFFER_SIZE_16M (7<<3)
827
828#define OA_MEM_SELECT_GGTT (1<<0)
829
19f81df2
RB
830/*
831 * Flexible, Aggregate EU Counter Registers.
832 * Note: these aren't contiguous
833 */
d7965152 834#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
835#define EU_PERF_CNTL1 _MMIO(0xe558)
836#define EU_PERF_CNTL2 _MMIO(0xe658)
837#define EU_PERF_CNTL3 _MMIO(0xe758)
838#define EU_PERF_CNTL4 _MMIO(0xe45c)
839#define EU_PERF_CNTL5 _MMIO(0xe55c)
840#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 841
d7965152
RB
842/*
843 * OA Boolean state
844 */
845
d7965152
RB
846#define OASTARTTRIG1 _MMIO(0x2710)
847#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
848#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
849
850#define OASTARTTRIG2 _MMIO(0x2714)
851#define OASTARTTRIG2_INVERT_A_0 (1<<0)
852#define OASTARTTRIG2_INVERT_A_1 (1<<1)
853#define OASTARTTRIG2_INVERT_A_2 (1<<2)
854#define OASTARTTRIG2_INVERT_A_3 (1<<3)
855#define OASTARTTRIG2_INVERT_A_4 (1<<4)
856#define OASTARTTRIG2_INVERT_A_5 (1<<5)
857#define OASTARTTRIG2_INVERT_A_6 (1<<6)
858#define OASTARTTRIG2_INVERT_A_7 (1<<7)
859#define OASTARTTRIG2_INVERT_A_8 (1<<8)
860#define OASTARTTRIG2_INVERT_A_9 (1<<9)
861#define OASTARTTRIG2_INVERT_A_10 (1<<10)
862#define OASTARTTRIG2_INVERT_A_11 (1<<11)
863#define OASTARTTRIG2_INVERT_A_12 (1<<12)
864#define OASTARTTRIG2_INVERT_A_13 (1<<13)
865#define OASTARTTRIG2_INVERT_A_14 (1<<14)
866#define OASTARTTRIG2_INVERT_A_15 (1<<15)
867#define OASTARTTRIG2_INVERT_B_0 (1<<16)
868#define OASTARTTRIG2_INVERT_B_1 (1<<17)
869#define OASTARTTRIG2_INVERT_B_2 (1<<18)
870#define OASTARTTRIG2_INVERT_B_3 (1<<19)
871#define OASTARTTRIG2_INVERT_C_0 (1<<20)
872#define OASTARTTRIG2_INVERT_C_1 (1<<21)
873#define OASTARTTRIG2_INVERT_D_0 (1<<22)
874#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
875#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
876#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
877#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
878#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
879#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
880
881#define OASTARTTRIG3 _MMIO(0x2718)
882#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
883#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
884#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
885#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
886#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
887#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
888#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
889#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
890#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
891
892#define OASTARTTRIG4 _MMIO(0x271c)
893#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
894#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
895#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
896#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
897#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
898#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
899#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
900#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
901#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
902
903#define OASTARTTRIG5 _MMIO(0x2720)
904#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
905#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
906
907#define OASTARTTRIG6 _MMIO(0x2724)
908#define OASTARTTRIG6_INVERT_A_0 (1<<0)
909#define OASTARTTRIG6_INVERT_A_1 (1<<1)
910#define OASTARTTRIG6_INVERT_A_2 (1<<2)
911#define OASTARTTRIG6_INVERT_A_3 (1<<3)
912#define OASTARTTRIG6_INVERT_A_4 (1<<4)
913#define OASTARTTRIG6_INVERT_A_5 (1<<5)
914#define OASTARTTRIG6_INVERT_A_6 (1<<6)
915#define OASTARTTRIG6_INVERT_A_7 (1<<7)
916#define OASTARTTRIG6_INVERT_A_8 (1<<8)
917#define OASTARTTRIG6_INVERT_A_9 (1<<9)
918#define OASTARTTRIG6_INVERT_A_10 (1<<10)
919#define OASTARTTRIG6_INVERT_A_11 (1<<11)
920#define OASTARTTRIG6_INVERT_A_12 (1<<12)
921#define OASTARTTRIG6_INVERT_A_13 (1<<13)
922#define OASTARTTRIG6_INVERT_A_14 (1<<14)
923#define OASTARTTRIG6_INVERT_A_15 (1<<15)
924#define OASTARTTRIG6_INVERT_B_0 (1<<16)
925#define OASTARTTRIG6_INVERT_B_1 (1<<17)
926#define OASTARTTRIG6_INVERT_B_2 (1<<18)
927#define OASTARTTRIG6_INVERT_B_3 (1<<19)
928#define OASTARTTRIG6_INVERT_C_0 (1<<20)
929#define OASTARTTRIG6_INVERT_C_1 (1<<21)
930#define OASTARTTRIG6_INVERT_D_0 (1<<22)
931#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
932#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
933#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
934#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
935#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
936#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
937
938#define OASTARTTRIG7 _MMIO(0x2728)
939#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
940#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
941#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
942#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
943#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
944#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
945#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
946#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
947#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
948
949#define OASTARTTRIG8 _MMIO(0x272c)
950#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
951#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
952#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
953#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
954#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
955#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
956#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
957#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
958#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
959
7853d92e
LL
960#define OAREPORTTRIG1 _MMIO(0x2740)
961#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
962#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
963
964#define OAREPORTTRIG2 _MMIO(0x2744)
965#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
966#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
967#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
968#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
969#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
970#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
971#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
972#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
973#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
974#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
975#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
976#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
977#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
978#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
979#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
980#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
981#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
982#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
983#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
984#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
985#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
986#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
987#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
988#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
989#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
990
991#define OAREPORTTRIG3 _MMIO(0x2748)
992#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
993#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
994#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
995#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
996#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
997#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
998#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
999#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
1000#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
1001
1002#define OAREPORTTRIG4 _MMIO(0x274c)
1003#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
1004#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
1005#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
1006#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
1007#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
1008#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
1009#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
1010#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
1011#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
1012
1013#define OAREPORTTRIG5 _MMIO(0x2750)
1014#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
1015#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
1016
1017#define OAREPORTTRIG6 _MMIO(0x2754)
1018#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
1019#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
1020#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
1021#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
1022#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
1023#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
1024#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
1025#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
1026#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
1027#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
1028#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
1029#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
1030#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
1031#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
1032#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
1033#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
1034#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
1035#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
1036#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
1037#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
1038#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
1039#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
1040#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
1041#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
1042#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
1043
1044#define OAREPORTTRIG7 _MMIO(0x2758)
1045#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
1046#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
1047#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
1048#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
1049#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
1050#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
1051#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
1052#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
1053#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
1054
1055#define OAREPORTTRIG8 _MMIO(0x275c)
1056#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
1057#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
1058#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
1059#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
1060#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
1061#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
1062#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
1063#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
1064#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
1065
d7965152
RB
1066/* CECX_0 */
1067#define OACEC_COMPARE_LESS_OR_EQUAL 6
1068#define OACEC_COMPARE_NOT_EQUAL 5
1069#define OACEC_COMPARE_LESS_THAN 4
1070#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1071#define OACEC_COMPARE_EQUAL 2
1072#define OACEC_COMPARE_GREATER_THAN 1
1073#define OACEC_COMPARE_ANY_EQUAL 0
1074
1075#define OACEC_COMPARE_VALUE_MASK 0xffff
1076#define OACEC_COMPARE_VALUE_SHIFT 3
1077
1078#define OACEC_SELECT_NOA (0<<19)
1079#define OACEC_SELECT_PREV (1<<19)
1080#define OACEC_SELECT_BOOLEAN (2<<19)
1081
1082/* CECX_1 */
1083#define OACEC_MASK_MASK 0xffff
1084#define OACEC_CONSIDERATIONS_MASK 0xffff
1085#define OACEC_CONSIDERATIONS_SHIFT 16
1086
1087#define OACEC0_0 _MMIO(0x2770)
1088#define OACEC0_1 _MMIO(0x2774)
1089#define OACEC1_0 _MMIO(0x2778)
1090#define OACEC1_1 _MMIO(0x277c)
1091#define OACEC2_0 _MMIO(0x2780)
1092#define OACEC2_1 _MMIO(0x2784)
1093#define OACEC3_0 _MMIO(0x2788)
1094#define OACEC3_1 _MMIO(0x278c)
1095#define OACEC4_0 _MMIO(0x2790)
1096#define OACEC4_1 _MMIO(0x2794)
1097#define OACEC5_0 _MMIO(0x2798)
1098#define OACEC5_1 _MMIO(0x279c)
1099#define OACEC6_0 _MMIO(0x27a0)
1100#define OACEC6_1 _MMIO(0x27a4)
1101#define OACEC7_0 _MMIO(0x27a8)
1102#define OACEC7_1 _MMIO(0x27ac)
1103
f89823c2
LL
1104/* OA perf counters */
1105#define OA_PERFCNT1_LO _MMIO(0x91B8)
1106#define OA_PERFCNT1_HI _MMIO(0x91BC)
1107#define OA_PERFCNT2_LO _MMIO(0x91C0)
1108#define OA_PERFCNT2_HI _MMIO(0x91C4)
1109
1110#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1111#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1112
1113/* RPM unit config (Gen8+) */
1114#define RPM_CONFIG0 _MMIO(0x0D00)
1115#define RPM_CONFIG1 _MMIO(0x0D04)
1116
5888576b
LL
1117/* RCP unit config (Gen8+) */
1118#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 1119
a54b19f1
LL
1120/* NOA (HSW) */
1121#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1122#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1123#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1124#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1125#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1126#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1127#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1128#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1129#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1130#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1131
1132#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1133
f89823c2
LL
1134/* NOA (Gen8+) */
1135#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1136
1137#define MICRO_BP0_0 _MMIO(0x9800)
1138#define MICRO_BP0_2 _MMIO(0x9804)
1139#define MICRO_BP0_1 _MMIO(0x9808)
1140
1141#define MICRO_BP1_0 _MMIO(0x980C)
1142#define MICRO_BP1_2 _MMIO(0x9810)
1143#define MICRO_BP1_1 _MMIO(0x9814)
1144
1145#define MICRO_BP2_0 _MMIO(0x9818)
1146#define MICRO_BP2_2 _MMIO(0x981C)
1147#define MICRO_BP2_1 _MMIO(0x9820)
1148
1149#define MICRO_BP3_0 _MMIO(0x9824)
1150#define MICRO_BP3_2 _MMIO(0x9828)
1151#define MICRO_BP3_1 _MMIO(0x982C)
1152
1153#define MICRO_BP_TRIGGER _MMIO(0x9830)
1154#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1155#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1156#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1157
1158#define GDT_CHICKEN_BITS _MMIO(0x9840)
1159#define GT_NOA_ENABLE 0x00000080
1160
1161#define NOA_DATA _MMIO(0x986C)
1162#define NOA_WRITE _MMIO(0x9888)
180b813c 1163
220375aa
BV
1164#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1165#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1166#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1167
dc96e9b8
CW
1168/*
1169 * Reset registers
1170 */
f0f59a00 1171#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
1172#define DEBUG_RESET_FULL (1<<7)
1173#define DEBUG_RESET_RENDER (1<<8)
1174#define DEBUG_RESET_DISPLAY (1<<9)
1175
57f350b6 1176/*
5a09ae9f
JN
1177 * IOSF sideband
1178 */
f0f59a00 1179#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1180#define IOSF_DEVFN_SHIFT 24
1181#define IOSF_OPCODE_SHIFT 16
1182#define IOSF_PORT_SHIFT 8
1183#define IOSF_BYTE_ENABLES_SHIFT 4
1184#define IOSF_BAR_SHIFT 1
1185#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
1186#define IOSF_PORT_BUNIT 0x03
1187#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1188#define IOSF_PORT_NC 0x11
1189#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1190#define IOSF_PORT_GPIO_NC 0x13
1191#define IOSF_PORT_CCK 0x14
4688d45f
JN
1192#define IOSF_PORT_DPIO_2 0x1a
1193#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1194#define IOSF_PORT_GPIO_SC 0x48
1195#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1196#define IOSF_PORT_CCU 0xa9
7071af97
JN
1197#define CHV_IOSF_PORT_GPIO_N 0x13
1198#define CHV_IOSF_PORT_GPIO_SE 0x48
1199#define CHV_IOSF_PORT_GPIO_E 0xa8
1200#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1201#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1202#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1203
30a970c6
JB
1204/* See configdb bunit SB addr map */
1205#define BUNIT_REG_BISOC 0x11
1206
30a970c6 1207#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1208#define DSPFREQSTAT_SHIFT_CHV 24
1209#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1210#define DSPFREQGUAR_SHIFT_CHV 8
1211#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1212#define DSPFREQSTAT_SHIFT 30
1213#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1214#define DSPFREQGUAR_SHIFT 14
1215#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1216#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1217#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1218#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1219#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1220#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1221#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1222#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1223#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1224#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1225#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1226#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1227#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1228#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1229#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1230#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1231
c3fdb9d8 1232/*
438b8dc4
ID
1233 * i915_power_well_id:
1234 *
1235 * Platform specific IDs used to look up power wells and - except for custom
1236 * power wells - to define request/status register flag bit positions. As such
1237 * the set of IDs on a given platform must be unique and except for custom
1238 * power wells their value must stay fixed.
1239 */
1240enum i915_power_well_id {
120b56a2
ID
1241 /*
1242 * I830
1243 * - custom power well
1244 */
1245 I830_DISP_PW_PIPES = 0,
1246
438b8dc4
ID
1247 /*
1248 * VLV/CHV
1249 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1250 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1251 */
a30180a5
ID
1252 PUNIT_POWER_WELL_RENDER = 0,
1253 PUNIT_POWER_WELL_MEDIA = 1,
1254 PUNIT_POWER_WELL_DISP2D = 3,
1255 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1256 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1257 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1258 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1259 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1260 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1261 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1262 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1263 /* - custom power well */
1264 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1265
fb9248e2
ID
1266 /*
1267 * HSW/BDW
9c3a16c8 1268 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1269 */
1270 HSW_DISP_PW_GLOBAL = 15,
1271
438b8dc4
ID
1272 /*
1273 * GEN9+
9c3a16c8 1274 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1275 */
1276 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1277 SKL_DISP_PW_DDI_A_E,
0d03926d 1278 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1279 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1280 SKL_DISP_PW_DDI_B,
1281 SKL_DISP_PW_DDI_C,
1282 SKL_DISP_PW_DDI_D,
0d03926d
ACO
1283
1284 GLK_DISP_PW_AUX_A = 8,
1285 GLK_DISP_PW_AUX_B,
1286 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1287 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1288 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1289 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1290 CNL_DISP_PW_AUX_D,
0d03926d 1291
94dd5138
S
1292 SKL_DISP_PW_1 = 14,
1293 SKL_DISP_PW_2,
56fcfd63 1294
438b8dc4 1295 /* - custom power wells */
9f836f90 1296 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1297 BXT_DPIO_CMN_A,
1298 BXT_DPIO_CMN_BC,
438b8dc4
ID
1299 GLK_DPIO_CMN_C, /* 19 */
1300
1301 /*
1302 * Multiple platforms.
1303 * Must start following the highest ID of any platform.
1304 * - custom power wells
1305 */
1306 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1307};
1308
02f4c9e0
CML
1309#define PUNIT_REG_PWRGT_CTRL 0x60
1310#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1311#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1312#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1313#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1314#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1315#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1316
5a09ae9f
JN
1317#define PUNIT_REG_GPU_LFM 0xd3
1318#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1319#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1320#define GPLLENABLE (1<<4)
e8474409 1321#define GENFREQSTATUS (1<<0)
5a09ae9f 1322#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1323#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1324
1325#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1326#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1327
095acd5f
D
1328#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1329#define FB_GFX_FREQ_FUSE_MASK 0xff
1330#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1331#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1332#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1333
1334#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1335#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1336
fc1ac8de
VS
1337#define PUNIT_REG_DDR_SETUP2 0x139
1338#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1339#define FORCE_DDR_LOW_FREQ (1 << 1)
1340#define FORCE_DDR_HIGH_FREQ (1 << 0)
1341
2b6b3a09
D
1342#define PUNIT_GPU_STATUS_REG 0xdb
1343#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1344#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1345#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1346#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1347
1348#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1349#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1350#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1351
5a09ae9f
JN
1352#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1353#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1354#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1355#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1356#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1357#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1358#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1359#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1360#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1361#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1362
3ef62342
D
1363#define VLV_TURBO_SOC_OVERRIDE 0x04
1364#define VLV_OVERRIDE_EN 1
1365#define VLV_SOC_TDP_EN (1 << 1)
1366#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1367#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1368
be4fc046 1369/* vlv2 north clock has */
24eb2d59
CML
1370#define CCK_FUSE_REG 0x8
1371#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1372#define CCK_REG_DSI_PLL_FUSE 0x44
1373#define CCK_REG_DSI_PLL_CONTROL 0x48
1374#define DSI_PLL_VCO_EN (1 << 31)
1375#define DSI_PLL_LDO_GATE (1 << 30)
1376#define DSI_PLL_P1_POST_DIV_SHIFT 17
1377#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1378#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1379#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1380#define DSI_PLL_MUX_MASK (3 << 9)
1381#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1382#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1383#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1384#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1385#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1386#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1387#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1388#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1389#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1390#define DSI_PLL_LOCK (1 << 0)
1391#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1392#define DSI_PLL_LFSR (1 << 31)
1393#define DSI_PLL_FRACTION_EN (1 << 30)
1394#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1395#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1396#define DSI_PLL_USYNC_CNT_SHIFT 18
1397#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1398#define DSI_PLL_N1_DIV_SHIFT 16
1399#define DSI_PLL_N1_DIV_MASK (3 << 16)
1400#define DSI_PLL_M1_DIV_SHIFT 0
1401#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1402#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1403#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1404#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1405#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1406#define CCK_TRUNK_FORCE_ON (1 << 17)
1407#define CCK_TRUNK_FORCE_OFF (1 << 16)
1408#define CCK_FREQUENCY_STATUS (0x1f << 8)
1409#define CCK_FREQUENCY_STATUS_SHIFT 8
1410#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1411
f38861b8 1412/* DPIO registers */
5a09ae9f 1413#define DPIO_DEVFN 0
5a09ae9f 1414
f0f59a00 1415#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1416#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1417#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1418#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1419#define DPIO_CMNRST (1<<0)
57f350b6 1420
e4607fcf
CML
1421#define DPIO_PHY(pipe) ((pipe) >> 1)
1422#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1423
598fac6b
DV
1424/*
1425 * Per pipe/PLL DPIO regs
1426 */
ab3c759a 1427#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1428#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1429#define DPIO_POST_DIV_DAC 0
1430#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1431#define DPIO_POST_DIV_LVDS1 2
1432#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1433#define DPIO_K_SHIFT (24) /* 4 bits */
1434#define DPIO_P1_SHIFT (21) /* 3 bits */
1435#define DPIO_P2_SHIFT (16) /* 5 bits */
1436#define DPIO_N_SHIFT (12) /* 4 bits */
1437#define DPIO_ENABLE_CALIBRATION (1<<11)
1438#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1439#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1440#define _VLV_PLL_DW3_CH1 0x802c
1441#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1442
ab3c759a 1443#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1444#define DPIO_REFSEL_OVERRIDE 27
1445#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1446#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1447#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1448#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1449#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1450#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1451#define _VLV_PLL_DW5_CH1 0x8034
1452#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1453
ab3c759a
CML
1454#define _VLV_PLL_DW7_CH0 0x801c
1455#define _VLV_PLL_DW7_CH1 0x803c
1456#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1457
ab3c759a
CML
1458#define _VLV_PLL_DW8_CH0 0x8040
1459#define _VLV_PLL_DW8_CH1 0x8060
1460#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1461
ab3c759a
CML
1462#define VLV_PLL_DW9_BCAST 0xc044
1463#define _VLV_PLL_DW9_CH0 0x8044
1464#define _VLV_PLL_DW9_CH1 0x8064
1465#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1466
ab3c759a
CML
1467#define _VLV_PLL_DW10_CH0 0x8048
1468#define _VLV_PLL_DW10_CH1 0x8068
1469#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1470
ab3c759a
CML
1471#define _VLV_PLL_DW11_CH0 0x804c
1472#define _VLV_PLL_DW11_CH1 0x806c
1473#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1474
ab3c759a
CML
1475/* Spec for ref block start counts at DW10 */
1476#define VLV_REF_DW13 0x80ac
598fac6b 1477
ab3c759a 1478#define VLV_CMN_DW0 0x8100
dc96e9b8 1479
598fac6b
DV
1480/*
1481 * Per DDI channel DPIO regs
1482 */
1483
ab3c759a
CML
1484#define _VLV_PCS_DW0_CH0 0x8200
1485#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1486#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1487#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1488#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1489#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1490#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1491
97fd4d5c
VS
1492#define _VLV_PCS01_DW0_CH0 0x200
1493#define _VLV_PCS23_DW0_CH0 0x400
1494#define _VLV_PCS01_DW0_CH1 0x2600
1495#define _VLV_PCS23_DW0_CH1 0x2800
1496#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1497#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1498
ab3c759a
CML
1499#define _VLV_PCS_DW1_CH0 0x8204
1500#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1501#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1502#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1503#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1504#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1505#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1506#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1507
97fd4d5c
VS
1508#define _VLV_PCS01_DW1_CH0 0x204
1509#define _VLV_PCS23_DW1_CH0 0x404
1510#define _VLV_PCS01_DW1_CH1 0x2604
1511#define _VLV_PCS23_DW1_CH1 0x2804
1512#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1513#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1514
ab3c759a
CML
1515#define _VLV_PCS_DW8_CH0 0x8220
1516#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1517#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1518#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1519#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1520
1521#define _VLV_PCS01_DW8_CH0 0x0220
1522#define _VLV_PCS23_DW8_CH0 0x0420
1523#define _VLV_PCS01_DW8_CH1 0x2620
1524#define _VLV_PCS23_DW8_CH1 0x2820
1525#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1526#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1527
1528#define _VLV_PCS_DW9_CH0 0x8224
1529#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1530#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1531#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1532#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1533#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1534#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1535#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1536#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1537
a02ef3c7
VS
1538#define _VLV_PCS01_DW9_CH0 0x224
1539#define _VLV_PCS23_DW9_CH0 0x424
1540#define _VLV_PCS01_DW9_CH1 0x2624
1541#define _VLV_PCS23_DW9_CH1 0x2824
1542#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1543#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1544
9d556c99
CML
1545#define _CHV_PCS_DW10_CH0 0x8228
1546#define _CHV_PCS_DW10_CH1 0x8428
1547#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1548#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1549#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1550#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1551#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1552#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1553#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1554#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1555#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1556
1966e59e
VS
1557#define _VLV_PCS01_DW10_CH0 0x0228
1558#define _VLV_PCS23_DW10_CH0 0x0428
1559#define _VLV_PCS01_DW10_CH1 0x2628
1560#define _VLV_PCS23_DW10_CH1 0x2828
1561#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1562#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1563
ab3c759a
CML
1564#define _VLV_PCS_DW11_CH0 0x822c
1565#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1566#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1567#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1568#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1569#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1570#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1571
570e2a74
VS
1572#define _VLV_PCS01_DW11_CH0 0x022c
1573#define _VLV_PCS23_DW11_CH0 0x042c
1574#define _VLV_PCS01_DW11_CH1 0x262c
1575#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1576#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1577#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1578
2e523e98
VS
1579#define _VLV_PCS01_DW12_CH0 0x0230
1580#define _VLV_PCS23_DW12_CH0 0x0430
1581#define _VLV_PCS01_DW12_CH1 0x2630
1582#define _VLV_PCS23_DW12_CH1 0x2830
1583#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1584#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1585
ab3c759a
CML
1586#define _VLV_PCS_DW12_CH0 0x8230
1587#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1588#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1589#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1590#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1591#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1592#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1593#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1594
1595#define _VLV_PCS_DW14_CH0 0x8238
1596#define _VLV_PCS_DW14_CH1 0x8438
1597#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1598
1599#define _VLV_PCS_DW23_CH0 0x825c
1600#define _VLV_PCS_DW23_CH1 0x845c
1601#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1602
1603#define _VLV_TX_DW2_CH0 0x8288
1604#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1605#define DPIO_SWING_MARGIN000_SHIFT 16
1606#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1607#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1608#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1609
1610#define _VLV_TX_DW3_CH0 0x828c
1611#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1612/* The following bit for CHV phy */
1613#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1614#define DPIO_SWING_MARGIN101_SHIFT 16
1615#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1616#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1617
1618#define _VLV_TX_DW4_CH0 0x8290
1619#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1620#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1621#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1622#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1623#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1624#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1625
1626#define _VLV_TX3_DW4_CH0 0x690
1627#define _VLV_TX3_DW4_CH1 0x2a90
1628#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1629
1630#define _VLV_TX_DW5_CH0 0x8294
1631#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1632#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1633#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1634
1635#define _VLV_TX_DW11_CH0 0x82ac
1636#define _VLV_TX_DW11_CH1 0x84ac
1637#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1638
1639#define _VLV_TX_DW14_CH0 0x82b8
1640#define _VLV_TX_DW14_CH1 0x84b8
1641#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1642
9d556c99
CML
1643/* CHV dpPhy registers */
1644#define _CHV_PLL_DW0_CH0 0x8000
1645#define _CHV_PLL_DW0_CH1 0x8180
1646#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1647
1648#define _CHV_PLL_DW1_CH0 0x8004
1649#define _CHV_PLL_DW1_CH1 0x8184
1650#define DPIO_CHV_N_DIV_SHIFT 8
1651#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1652#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1653
1654#define _CHV_PLL_DW2_CH0 0x8008
1655#define _CHV_PLL_DW2_CH1 0x8188
1656#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1657
1658#define _CHV_PLL_DW3_CH0 0x800c
1659#define _CHV_PLL_DW3_CH1 0x818c
1660#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1661#define DPIO_CHV_FIRST_MOD (0 << 8)
1662#define DPIO_CHV_SECOND_MOD (1 << 8)
1663#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1664#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1665#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1666
1667#define _CHV_PLL_DW6_CH0 0x8018
1668#define _CHV_PLL_DW6_CH1 0x8198
1669#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1670#define DPIO_CHV_INT_COEFF_SHIFT 8
1671#define DPIO_CHV_PROP_COEFF_SHIFT 0
1672#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1673
d3eee4ba
VP
1674#define _CHV_PLL_DW8_CH0 0x8020
1675#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1676#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1677#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1678#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1679
1680#define _CHV_PLL_DW9_CH0 0x8024
1681#define _CHV_PLL_DW9_CH1 0x81A4
1682#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1683#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1684#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1685#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1686
6669e39f
VS
1687#define _CHV_CMN_DW0_CH0 0x8100
1688#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1689#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1690#define DPIO_ALLDL_POWERDOWN (1 << 1)
1691#define DPIO_ANYDL_POWERDOWN (1 << 0)
1692
b9e5ac3c
VS
1693#define _CHV_CMN_DW5_CH0 0x8114
1694#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1695#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1696#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1697#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1698#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1699#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1700#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1701#define CHV_BUFLEFTENA1_MASK (3 << 22)
1702
9d556c99
CML
1703#define _CHV_CMN_DW13_CH0 0x8134
1704#define _CHV_CMN_DW0_CH1 0x8080
1705#define DPIO_CHV_S1_DIV_SHIFT 21
1706#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1707#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1708#define DPIO_CHV_K_DIV_SHIFT 4
1709#define DPIO_PLL_FREQLOCK (1 << 1)
1710#define DPIO_PLL_LOCK (1 << 0)
1711#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1712
1713#define _CHV_CMN_DW14_CH0 0x8138
1714#define _CHV_CMN_DW1_CH1 0x8084
1715#define DPIO_AFC_RECAL (1 << 14)
1716#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1717#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1718#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1719#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1720#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1721#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1722#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1723#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1724#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1725#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1726
9197c88b
VS
1727#define _CHV_CMN_DW19_CH0 0x814c
1728#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1729#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1730#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1731#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1732#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1733
9197c88b
VS
1734#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1735
e0fce78f
VS
1736#define CHV_CMN_DW28 0x8170
1737#define DPIO_CL1POWERDOWNEN (1 << 23)
1738#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1739#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1740#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1741#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1742#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1743
9d556c99 1744#define CHV_CMN_DW30 0x8178
3e288786 1745#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1746#define DPIO_LRC_BYPASS (1 << 3)
1747
1748#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1749 (lane) * 0x200 + (offset))
1750
f72df8db
VS
1751#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1752#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1753#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1754#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1755#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1756#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1757#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1758#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1759#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1760#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1761#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1762#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1763#define DPIO_FRC_LATENCY_SHFIT 8
1764#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1765#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1766
1767/* BXT PHY registers */
ed37892e
ACO
1768#define _BXT_PHY0_BASE 0x6C000
1769#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1770#define _BXT_PHY2_BASE 0x163000
1771#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1772 _BXT_PHY1_BASE, \
1773 _BXT_PHY2_BASE)
ed37892e
ACO
1774
1775#define _BXT_PHY(phy, reg) \
1776 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1777
1778#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1779 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1780 (reg_ch1) - _BXT_PHY0_BASE))
1781#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1782 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1783
f0f59a00 1784#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1785#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1786
e93da0a0
ID
1787#define _BXT_PHY_CTL_DDI_A 0x64C00
1788#define _BXT_PHY_CTL_DDI_B 0x64C10
1789#define _BXT_PHY_CTL_DDI_C 0x64C20
1790#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1791#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1792#define BXT_PHY_LANE_ENABLED (1 << 8)
1793#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1794 _BXT_PHY_CTL_DDI_B)
1795
5c6706e5
VK
1796#define _PHY_CTL_FAMILY_EDP 0x64C80
1797#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1798#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1799#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1800#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1801 _PHY_CTL_FAMILY_EDP, \
1802 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1803
dfb82408
S
1804/* BXT PHY PLL registers */
1805#define _PORT_PLL_A 0x46074
1806#define _PORT_PLL_B 0x46078
1807#define _PORT_PLL_C 0x4607c
1808#define PORT_PLL_ENABLE (1 << 31)
1809#define PORT_PLL_LOCK (1 << 30)
1810#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1811#define PORT_PLL_POWER_ENABLE (1 << 26)
1812#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1813#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1814
1815#define _PORT_PLL_EBB_0_A 0x162034
1816#define _PORT_PLL_EBB_0_B 0x6C034
1817#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1818#define PORT_PLL_P1_SHIFT 13
1819#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1820#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1821#define PORT_PLL_P2_SHIFT 8
1822#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1823#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1824#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1825 _PORT_PLL_EBB_0_B, \
1826 _PORT_PLL_EBB_0_C)
dfb82408
S
1827
1828#define _PORT_PLL_EBB_4_A 0x162038
1829#define _PORT_PLL_EBB_4_B 0x6C038
1830#define _PORT_PLL_EBB_4_C 0x6C344
1831#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1832#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1833#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1834 _PORT_PLL_EBB_4_B, \
1835 _PORT_PLL_EBB_4_C)
dfb82408
S
1836
1837#define _PORT_PLL_0_A 0x162100
1838#define _PORT_PLL_0_B 0x6C100
1839#define _PORT_PLL_0_C 0x6C380
1840/* PORT_PLL_0_A */
1841#define PORT_PLL_M2_MASK 0xFF
1842/* PORT_PLL_1_A */
aa610dcb
ID
1843#define PORT_PLL_N_SHIFT 8
1844#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1845#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1846/* PORT_PLL_2_A */
1847#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1848/* PORT_PLL_3_A */
1849#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1850/* PORT_PLL_6_A */
1851#define PORT_PLL_PROP_COEFF_MASK 0xF
1852#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1853#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1854#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1855#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1856/* PORT_PLL_8_A */
1857#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1858/* PORT_PLL_9_A */
05712c15
ID
1859#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1860#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1861/* PORT_PLL_10_A */
1862#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1863#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1864#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1865#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1866#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1867 _PORT_PLL_0_B, \
1868 _PORT_PLL_0_C)
1869#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1870 (idx) * 4)
dfb82408 1871
5c6706e5
VK
1872/* BXT PHY common lane registers */
1873#define _PORT_CL1CM_DW0_A 0x162000
1874#define _PORT_CL1CM_DW0_BC 0x6C000
1875#define PHY_POWER_GOOD (1 << 16)
b61e7996 1876#define PHY_RESERVED (1 << 7)
ed37892e 1877#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1878
d8d4a512
VS
1879#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1880#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1881#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1882
5c6706e5
VK
1883#define _PORT_CL1CM_DW9_A 0x162024
1884#define _PORT_CL1CM_DW9_BC 0x6C024
1885#define IREF0RC_OFFSET_SHIFT 8
1886#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1887#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1888
1889#define _PORT_CL1CM_DW10_A 0x162028
1890#define _PORT_CL1CM_DW10_BC 0x6C028
1891#define IREF1RC_OFFSET_SHIFT 8
1892#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1893#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1894
1895#define _PORT_CL1CM_DW28_A 0x162070
1896#define _PORT_CL1CM_DW28_BC 0x6C070
1897#define OCL1_POWER_DOWN_EN (1 << 23)
1898#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1899#define SUS_CLK_CONFIG 0x3
ed37892e 1900#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1901
1902#define _PORT_CL1CM_DW30_A 0x162078
1903#define _PORT_CL1CM_DW30_BC 0x6C078
1904#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1905#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1906
04416108
RV
1907#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1908#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1909#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1910#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1911#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1912#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1913#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1914#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1915#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1916#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1917#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1918 _CNL_PORT_PCS_DW1_GRP_AE, \
1919 _CNL_PORT_PCS_DW1_GRP_B, \
1920 _CNL_PORT_PCS_DW1_GRP_C, \
1921 _CNL_PORT_PCS_DW1_GRP_D, \
1922 _CNL_PORT_PCS_DW1_GRP_AE, \
1923 _CNL_PORT_PCS_DW1_GRP_F)
1924#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1925 _CNL_PORT_PCS_DW1_LN0_AE, \
1926 _CNL_PORT_PCS_DW1_LN0_B, \
1927 _CNL_PORT_PCS_DW1_LN0_C, \
1928 _CNL_PORT_PCS_DW1_LN0_D, \
1929 _CNL_PORT_PCS_DW1_LN0_AE, \
1930 _CNL_PORT_PCS_DW1_LN0_F)
1931#define COMMON_KEEPER_EN (1 << 26)
1932
1933#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1934#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1935#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1936#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1937#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1938#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1939#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1940#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1941#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
1942#define _CNL_PORT_TX_DW2_LN0_F 0x162A48
1943#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1944 _CNL_PORT_TX_DW2_GRP_AE, \
1945 _CNL_PORT_TX_DW2_GRP_B, \
1946 _CNL_PORT_TX_DW2_GRP_C, \
1947 _CNL_PORT_TX_DW2_GRP_D, \
1948 _CNL_PORT_TX_DW2_GRP_AE, \
1949 _CNL_PORT_TX_DW2_GRP_F)
1950#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1951 _CNL_PORT_TX_DW2_LN0_AE, \
1952 _CNL_PORT_TX_DW2_LN0_B, \
1953 _CNL_PORT_TX_DW2_LN0_C, \
1954 _CNL_PORT_TX_DW2_LN0_D, \
1955 _CNL_PORT_TX_DW2_LN0_AE, \
1956 _CNL_PORT_TX_DW2_LN0_F)
1957#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1f588aeb 1958#define SWING_SEL_UPPER_MASK (1 << 15)
04416108 1959#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1f588aeb 1960#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1961#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1962#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108
RV
1963
1964#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1965#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1966#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1967#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1968#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1969#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1970#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1971#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1972#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1973#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
1974#define _CNL_PORT_TX_DW4_LN0_F 0x162850
1975#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
1976 _CNL_PORT_TX_DW4_GRP_AE, \
1977 _CNL_PORT_TX_DW4_GRP_B, \
1978 _CNL_PORT_TX_DW4_GRP_C, \
1979 _CNL_PORT_TX_DW4_GRP_D, \
1980 _CNL_PORT_TX_DW4_GRP_AE, \
1981 _CNL_PORT_TX_DW4_GRP_F)
1982#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
1983 _CNL_PORT_TX_DW4_LN0_AE, \
1984 _CNL_PORT_TX_DW4_LN1_AE, \
1985 _CNL_PORT_TX_DW4_LN0_B, \
1986 _CNL_PORT_TX_DW4_LN0_C, \
1987 _CNL_PORT_TX_DW4_LN0_D, \
1988 _CNL_PORT_TX_DW4_LN0_AE, \
1989 _CNL_PORT_TX_DW4_LN0_F)
1990#define LOADGEN_SELECT (1 << 31)
1991#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1992#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1993#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1994#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1995#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1996#define CURSOR_COEFF_MASK (0x3F << 0)
04416108
RV
1997
1998#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
1999#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
2000#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
2001#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
2002#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
2003#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
2004#define _CNL_PORT_TX_DW5_LN0_B 0x162654
2005#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
2006#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
2007#define _CNL_PORT_TX_DW5_LN0_F 0x162854
2008#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
2009 _CNL_PORT_TX_DW5_GRP_AE, \
2010 _CNL_PORT_TX_DW5_GRP_B, \
2011 _CNL_PORT_TX_DW5_GRP_C, \
2012 _CNL_PORT_TX_DW5_GRP_D, \
2013 _CNL_PORT_TX_DW5_GRP_AE, \
2014 _CNL_PORT_TX_DW5_GRP_F)
2015#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
2016 _CNL_PORT_TX_DW5_LN0_AE, \
2017 _CNL_PORT_TX_DW5_LN0_B, \
2018 _CNL_PORT_TX_DW5_LN0_C, \
2019 _CNL_PORT_TX_DW5_LN0_D, \
2020 _CNL_PORT_TX_DW5_LN0_AE, \
2021 _CNL_PORT_TX_DW5_LN0_F)
2022#define TX_TRAINING_EN (1 << 31)
2023#define TAP3_DISABLE (1 << 29)
2024#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 2025#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 2026#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 2027#define RTERM_SELECT_MASK (0x7 << 3)
04416108
RV
2028
2029#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
2030#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
2031#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
2032#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
2033#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
2034#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
2035#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
2036#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
2037#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
2038#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
2039#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
2040 _CNL_PORT_TX_DW7_GRP_AE, \
2041 _CNL_PORT_TX_DW7_GRP_B, \
2042 _CNL_PORT_TX_DW7_GRP_C, \
2043 _CNL_PORT_TX_DW7_GRP_D, \
2044 _CNL_PORT_TX_DW7_GRP_AE, \
2045 _CNL_PORT_TX_DW7_GRP_F)
2046#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
2047 _CNL_PORT_TX_DW7_LN0_AE, \
2048 _CNL_PORT_TX_DW7_LN0_B, \
2049 _CNL_PORT_TX_DW7_LN0_C, \
2050 _CNL_PORT_TX_DW7_LN0_D, \
2051 _CNL_PORT_TX_DW7_LN0_AE, \
2052 _CNL_PORT_TX_DW7_LN0_F)
2053#define N_SCALAR(x) ((x) << 24)
1f588aeb 2054#define N_SCALAR_MASK (0x7F << 24)
04416108 2055
842d4166
ACO
2056/* The spec defines this only for BXT PHY0, but lets assume that this
2057 * would exist for PHY1 too if it had a second channel.
2058 */
2059#define _PORT_CL2CM_DW6_A 0x162358
2060#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2061#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2062#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2063
d8d4a512
VS
2064#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2065#define COMP_INIT (1 << 31)
2066#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2067#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2068#define PROCESS_INFO_DOT_0 (0 << 26)
2069#define PROCESS_INFO_DOT_1 (1 << 26)
2070#define PROCESS_INFO_DOT_4 (2 << 26)
2071#define PROCESS_INFO_MASK (7 << 26)
2072#define PROCESS_INFO_SHIFT 26
2073#define VOLTAGE_INFO_0_85V (0 << 24)
2074#define VOLTAGE_INFO_0_95V (1 << 24)
2075#define VOLTAGE_INFO_1_05V (2 << 24)
2076#define VOLTAGE_INFO_MASK (3 << 24)
2077#define VOLTAGE_INFO_SHIFT 24
2078#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2079#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2080
5c6706e5
VK
2081/* BXT PHY Ref registers */
2082#define _PORT_REF_DW3_A 0x16218C
2083#define _PORT_REF_DW3_BC 0x6C18C
2084#define GRC_DONE (1 << 22)
ed37892e 2085#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2086
2087#define _PORT_REF_DW6_A 0x162198
2088#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2089#define GRC_CODE_SHIFT 24
2090#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2091#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2092#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2093#define GRC_CODE_SLOW_SHIFT 8
2094#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2095#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2096#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2097
2098#define _PORT_REF_DW8_A 0x1621A0
2099#define _PORT_REF_DW8_BC 0x6C1A0
2100#define GRC_DIS (1 << 15)
2101#define GRC_RDY_OVRD (1 << 1)
ed37892e 2102#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2103
dfb82408 2104/* BXT PHY PCS registers */
96fb9f9b
VK
2105#define _PORT_PCS_DW10_LN01_A 0x162428
2106#define _PORT_PCS_DW10_LN01_B 0x6C428
2107#define _PORT_PCS_DW10_LN01_C 0x6C828
2108#define _PORT_PCS_DW10_GRP_A 0x162C28
2109#define _PORT_PCS_DW10_GRP_B 0x6CC28
2110#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2111#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2112 _PORT_PCS_DW10_LN01_B, \
2113 _PORT_PCS_DW10_LN01_C)
2114#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2115 _PORT_PCS_DW10_GRP_B, \
2116 _PORT_PCS_DW10_GRP_C)
2117
96fb9f9b
VK
2118#define TX2_SWING_CALC_INIT (1 << 31)
2119#define TX1_SWING_CALC_INIT (1 << 30)
2120
dfb82408
S
2121#define _PORT_PCS_DW12_LN01_A 0x162430
2122#define _PORT_PCS_DW12_LN01_B 0x6C430
2123#define _PORT_PCS_DW12_LN01_C 0x6C830
2124#define _PORT_PCS_DW12_LN23_A 0x162630
2125#define _PORT_PCS_DW12_LN23_B 0x6C630
2126#define _PORT_PCS_DW12_LN23_C 0x6CA30
2127#define _PORT_PCS_DW12_GRP_A 0x162c30
2128#define _PORT_PCS_DW12_GRP_B 0x6CC30
2129#define _PORT_PCS_DW12_GRP_C 0x6CE30
2130#define LANESTAGGER_STRAP_OVRD (1 << 6)
2131#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2132#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2133 _PORT_PCS_DW12_LN01_B, \
2134 _PORT_PCS_DW12_LN01_C)
2135#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2136 _PORT_PCS_DW12_LN23_B, \
2137 _PORT_PCS_DW12_LN23_C)
2138#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2139 _PORT_PCS_DW12_GRP_B, \
2140 _PORT_PCS_DW12_GRP_C)
dfb82408 2141
5c6706e5
VK
2142/* BXT PHY TX registers */
2143#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2144 ((lane) & 1) * 0x80)
2145
96fb9f9b
VK
2146#define _PORT_TX_DW2_LN0_A 0x162508
2147#define _PORT_TX_DW2_LN0_B 0x6C508
2148#define _PORT_TX_DW2_LN0_C 0x6C908
2149#define _PORT_TX_DW2_GRP_A 0x162D08
2150#define _PORT_TX_DW2_GRP_B 0x6CD08
2151#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2152#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2153 _PORT_TX_DW2_LN0_B, \
2154 _PORT_TX_DW2_LN0_C)
2155#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2156 _PORT_TX_DW2_GRP_B, \
2157 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2158#define MARGIN_000_SHIFT 16
2159#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2160#define UNIQ_TRANS_SCALE_SHIFT 8
2161#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2162
2163#define _PORT_TX_DW3_LN0_A 0x16250C
2164#define _PORT_TX_DW3_LN0_B 0x6C50C
2165#define _PORT_TX_DW3_LN0_C 0x6C90C
2166#define _PORT_TX_DW3_GRP_A 0x162D0C
2167#define _PORT_TX_DW3_GRP_B 0x6CD0C
2168#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2169#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2170 _PORT_TX_DW3_LN0_B, \
2171 _PORT_TX_DW3_LN0_C)
2172#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2173 _PORT_TX_DW3_GRP_B, \
2174 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2175#define SCALE_DCOMP_METHOD (1 << 26)
2176#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2177
2178#define _PORT_TX_DW4_LN0_A 0x162510
2179#define _PORT_TX_DW4_LN0_B 0x6C510
2180#define _PORT_TX_DW4_LN0_C 0x6C910
2181#define _PORT_TX_DW4_GRP_A 0x162D10
2182#define _PORT_TX_DW4_GRP_B 0x6CD10
2183#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2184#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2185 _PORT_TX_DW4_LN0_B, \
2186 _PORT_TX_DW4_LN0_C)
2187#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2188 _PORT_TX_DW4_GRP_B, \
2189 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2190#define DEEMPH_SHIFT 24
2191#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2192
51b3ee35
ACO
2193#define _PORT_TX_DW5_LN0_A 0x162514
2194#define _PORT_TX_DW5_LN0_B 0x6C514
2195#define _PORT_TX_DW5_LN0_C 0x6C914
2196#define _PORT_TX_DW5_GRP_A 0x162D14
2197#define _PORT_TX_DW5_GRP_B 0x6CD14
2198#define _PORT_TX_DW5_GRP_C 0x6CF14
2199#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2200 _PORT_TX_DW5_LN0_B, \
2201 _PORT_TX_DW5_LN0_C)
2202#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2203 _PORT_TX_DW5_GRP_B, \
2204 _PORT_TX_DW5_GRP_C)
2205#define DCC_DELAY_RANGE_1 (1 << 9)
2206#define DCC_DELAY_RANGE_2 (1 << 8)
2207
5c6706e5
VK
2208#define _PORT_TX_DW14_LN0_A 0x162538
2209#define _PORT_TX_DW14_LN0_B 0x6C538
2210#define _PORT_TX_DW14_LN0_C 0x6C938
2211#define LATENCY_OPTIM_SHIFT 30
2212#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2213#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2214 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2215 _PORT_TX_DW14_LN0_C) + \
2216 _BXT_LANE_OFFSET(lane))
5c6706e5 2217
f8896f5d 2218/* UAIMI scratch pad register 1 */
f0f59a00 2219#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2220/* SKL VccIO mask */
2221#define SKL_VCCIO_MASK 0x1
2222/* SKL balance leg register */
f0f59a00 2223#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2224/* I_boost values */
2225#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2226#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2227/* Balance leg disable bits */
2228#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2229#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2230
585fb111 2231/*
de151cf6 2232 * Fence registers
eecf613a
VS
2233 * [0-7] @ 0x2000 gen2,gen3
2234 * [8-15] @ 0x3000 945,g33,pnv
2235 *
2236 * [0-15] @ 0x3000 gen4,gen5
2237 *
2238 * [0-15] @ 0x100000 gen6,vlv,chv
2239 * [0-31] @ 0x100000 gen7+
585fb111 2240 */
f0f59a00 2241#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2242#define I830_FENCE_START_MASK 0x07f80000
2243#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2244#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2245#define I830_FENCE_PITCH_SHIFT 4
2246#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2247#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2248#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2249#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2250
2251#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2252#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2253
f0f59a00
VS
2254#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2255#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2256#define I965_FENCE_PITCH_SHIFT 2
2257#define I965_FENCE_TILING_Y_SHIFT 1
2258#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2259#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2260
f0f59a00
VS
2261#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2262#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2263#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2264#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2265
2b6b3a09 2266
f691e2f4 2267/* control register for cpu gtt access */
f0f59a00 2268#define TILECTL _MMIO(0x101000)
f691e2f4 2269#define TILECTL_SWZCTL (1 << 0)
e3a29055 2270#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2271#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2272#define TILECTL_BACKSNOOP_DIS (1 << 3)
2273
de151cf6
JB
2274/*
2275 * Instruction and interrupt control regs
2276 */
f0f59a00 2277#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2278#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2279#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2280#define PGTBL_ER _MMIO(0x02024)
2281#define PRB0_BASE (0x2030-0x30)
2282#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2283#define PRB2_BASE (0x2050-0x30) /* gen3 */
2284#define SRB0_BASE (0x2100-0x30) /* gen2 */
2285#define SRB1_BASE (0x2110-0x30) /* gen2 */
2286#define SRB2_BASE (0x2120-0x30) /* 830 */
2287#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2288#define RENDER_RING_BASE 0x02000
2289#define BSD_RING_BASE 0x04000
2290#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2291#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 2292#define VEBOX_RING_BASE 0x1a000
549f7365 2293#define BLT_RING_BASE 0x22000
f0f59a00
VS
2294#define RING_TAIL(base) _MMIO((base)+0x30)
2295#define RING_HEAD(base) _MMIO((base)+0x34)
2296#define RING_START(base) _MMIO((base)+0x38)
2297#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2298#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2299#define RING_SYNC_0(base) _MMIO((base)+0x40)
2300#define RING_SYNC_1(base) _MMIO((base)+0x44)
2301#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2302#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2303#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2304#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2305#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2306#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2307#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2308#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2309#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2310#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2311#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2312#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2313#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2314#define GEN6_NOSYNC INVALID_MMIO_REG
2315#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2316#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2317#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2318#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2319#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2320#define RESET_CTL_REQUEST_RESET (1 << 0)
2321#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2322
f0f59a00 2323#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2324#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2325#define GEN7_WR_WATERMARK _MMIO(0x4028)
2326#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2327#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2328#define ARB_MODE_SWIZZLE_SNB (1<<4)
2329#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2330#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2331#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2332/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2333#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2334#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2335#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2336#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2337
f0f59a00 2338#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2339#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2340#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2341#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2342#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
828c7908 2343#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2344#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2345#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2346#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2347#define DONE_REG _MMIO(0x40b0)
2348#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2349#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1790625b 2350#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
f0f59a00
VS
2351#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2352#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2353#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2354#define RING_ACTHD(base) _MMIO((base)+0x74)
2355#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2356#define RING_NOPID(base) _MMIO((base)+0x94)
2357#define RING_IMR(base) _MMIO((base)+0xa8)
2358#define RING_HWSTAM(base) _MMIO((base)+0x98)
2359#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2360#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2361#define TAIL_ADDR 0x001FFFF8
2362#define HEAD_WRAP_COUNT 0xFFE00000
2363#define HEAD_WRAP_ONE 0x00200000
2364#define HEAD_ADDR 0x001FFFFC
2365#define RING_NR_PAGES 0x001FF000
2366#define RING_REPORT_MASK 0x00000006
2367#define RING_REPORT_64K 0x00000002
2368#define RING_REPORT_128K 0x00000004
2369#define RING_NO_REPORT 0x00000000
2370#define RING_VALID_MASK 0x00000001
2371#define RING_VALID 0x00000001
2372#define RING_INVALID 0x00000000
4b60e5cb
CW
2373#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2374#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2375#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2376
33136b06
AS
2377#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2378#define RING_MAX_NONPRIV_SLOTS 12
2379
f0f59a00 2380#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2381
4ba9c1f7
MK
2382#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2383#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2384
9a6330cf
MA
2385#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2386#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2387
c0b730d5
MK
2388#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2389#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
86ebb015 2390#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
c0b730d5 2391
8168bd48 2392#if 0
f0f59a00
VS
2393#define PRB0_TAIL _MMIO(0x2030)
2394#define PRB0_HEAD _MMIO(0x2034)
2395#define PRB0_START _MMIO(0x2038)
2396#define PRB0_CTL _MMIO(0x203c)
2397#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2398#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2399#define PRB1_START _MMIO(0x2048) /* 915+ only */
2400#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2401#endif
f0f59a00
VS
2402#define IPEIR_I965 _MMIO(0x2064)
2403#define IPEHR_I965 _MMIO(0x2068)
2404#define GEN7_SC_INSTDONE _MMIO(0x7100)
2405#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2406#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2407#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2408#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2409#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2410#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2411#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
f0f59a00
VS
2412#define RING_IPEIR(base) _MMIO((base)+0x64)
2413#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2414/*
2415 * On GEN4, only the render ring INSTDONE exists and has a different
2416 * layout than the GEN7+ version.
bd93a50e 2417 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2418 */
f0f59a00
VS
2419#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2420#define RING_INSTPS(base) _MMIO((base)+0x70)
2421#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2422#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2423#define RING_INSTPM(base) _MMIO((base)+0xc0)
2424#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2425#define INSTPS _MMIO(0x2070) /* 965+ only */
2426#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2427#define ACTHD_I965 _MMIO(0x2074)
2428#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2429#define HWS_ADDRESS_MASK 0xfffff000
2430#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2431#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2432#define PWRCTX_EN (1<<0)
f0f59a00
VS
2433#define IPEIR _MMIO(0x2088)
2434#define IPEHR _MMIO(0x208c)
2435#define GEN2_INSTDONE _MMIO(0x2090)
2436#define NOPID _MMIO(0x2094)
2437#define HWSTAM _MMIO(0x2098)
2438#define DMA_FADD_I8XX _MMIO(0x20d0)
2439#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2440#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2441#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2442#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2443#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2444#define RING_BBADDR(base) _MMIO((base)+0x140)
2445#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2446#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2447#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2448#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2449#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2450
2451#define ERROR_GEN6 _MMIO(0x40a0)
2452#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2453#define ERR_INT_POISON (1<<31)
8664281b 2454#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2455#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2456#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2457#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2458#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2459#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2460#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2461#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2462#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2463
f0f59a00
VS
2464#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2465#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 2466
f0f59a00 2467#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2468#define FPGA_DBG_RM_NOCLAIM (1<<31)
2469
8ac3e1bb
MK
2470#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2471#define CLAIM_ER_CLR (1 << 31)
2472#define CLAIM_ER_OVERFLOW (1 << 16)
2473#define CLAIM_ER_CTR_MASK 0xffff
2474
f0f59a00 2475#define DERRMR _MMIO(0x44050)
4e0bbc31 2476/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2477#define DERRMR_PIPEA_SCANLINE (1<<0)
2478#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2479#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2480#define DERRMR_PIPEA_VBLANK (1<<3)
2481#define DERRMR_PIPEA_HBLANK (1<<5)
2482#define DERRMR_PIPEB_SCANLINE (1<<8)
2483#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2484#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2485#define DERRMR_PIPEB_VBLANK (1<<11)
2486#define DERRMR_PIPEB_HBLANK (1<<13)
2487/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2488#define DERRMR_PIPEC_SCANLINE (1<<14)
2489#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2490#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2491#define DERRMR_PIPEC_VBLANK (1<<21)
2492#define DERRMR_PIPEC_HBLANK (1<<22)
2493
0f3b6849 2494
de6e2eaf
EA
2495/* GM45+ chicken bits -- debug workaround bits that may be required
2496 * for various sorts of correct behavior. The top 16 bits of each are
2497 * the enables for writing to the corresponding low bit.
2498 */
f0f59a00 2499#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2500#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2501#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2502/* Disables pipelining of read flushes past the SF-WIZ interface.
2503 * Required on all Ironlake steppings according to the B-Spec, but the
2504 * particular danger of not doing so is not specified.
2505 */
2506# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2507#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2508#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2509#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2510#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2511#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2512#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2513
f0f59a00 2514#define MI_MODE _MMIO(0x209c)
71cf39b1 2515# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2516# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2517# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2518# define MODE_IDLE (1 << 9)
9991ae78 2519# define STOP_RING (1 << 8)
71cf39b1 2520
f0f59a00
VS
2521#define GEN6_GT_MODE _MMIO(0x20d0)
2522#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2523#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2524#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2525#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2526#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2527#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2528#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2529#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2530#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2531
a8ab5ed5
TG
2532/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2533#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2534#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2535
b1e429fe
TG
2536/* WaClearTdlStateAckDirtyBits */
2537#define GEN8_STATE_ACK _MMIO(0x20F0)
2538#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2539#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2540#define GEN9_STATE_ACK_TDL0 (1 << 12)
2541#define GEN9_STATE_ACK_TDL1 (1 << 13)
2542#define GEN9_STATE_ACK_TDL2 (1 << 14)
2543#define GEN9_STATE_ACK_TDL3 (1 << 15)
2544#define GEN9_SUBSLICE_TDL_ACK_BITS \
2545 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2546 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2547
f0f59a00
VS
2548#define GFX_MODE _MMIO(0x2520)
2549#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2550#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2551#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2552#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2553#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2554#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2555#define GFX_REPLAY_MODE (1<<11)
2556#define GFX_PSMI_GRANULARITY (1<<10)
2557#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2558#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2559
4df001d3
DG
2560#define GFX_FORWARD_VBLANK_MASK (3<<5)
2561#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2562#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2563#define GFX_FORWARD_VBLANK_COND (2<<5)
2564
a7e806de 2565#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2566#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2567#define BXT_MIPI_BASE 0x60000
a7e806de 2568
f0f59a00
VS
2569#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2570#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2571#define SCPD0 _MMIO(0x209c) /* 915+ only */
2572#define IER _MMIO(0x20a0)
2573#define IIR _MMIO(0x20a4)
2574#define IMR _MMIO(0x20a8)
2575#define ISR _MMIO(0x20ac)
2576#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2577#define GINT_DIS (1<<22)
2d809570 2578#define GCFG_DIS (1<<8)
f0f59a00
VS
2579#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2580#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2581#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2582#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2583#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2584#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2585#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2586#define VLV_PCBR_ADDR_SHIFT 12
2587
90a72f87 2588#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2589#define EIR _MMIO(0x20b0)
2590#define EMR _MMIO(0x20b4)
2591#define ESR _MMIO(0x20b8)
63eeaf38
JB
2592#define GM45_ERROR_PAGE_TABLE (1<<5)
2593#define GM45_ERROR_MEM_PRIV (1<<4)
2594#define I915_ERROR_PAGE_TABLE (1<<4)
2595#define GM45_ERROR_CP_PRIV (1<<3)
2596#define I915_ERROR_MEMORY_REFRESH (1<<1)
2597#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2598#define INSTPM _MMIO(0x20c0)
ee980b80 2599#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2600#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2601 will not assert AGPBUSY# and will only
2602 be delivered when out of C3. */
84f9f938 2603#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2604#define INSTPM_TLB_INVALIDATE (1<<9)
2605#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2606#define ACTHD _MMIO(0x20c8)
2607#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2608#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2609#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2610#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2611#define FW_BLC _MMIO(0x20d8)
2612#define FW_BLC2 _MMIO(0x20dc)
2613#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2614#define FW_BLC_SELF_EN_MASK (1<<31)
2615#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2616#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2617#define MM_BURST_LENGTH 0x00700000
2618#define MM_FIFO_WATERMARK 0x0001F000
2619#define LM_BURST_LENGTH 0x00000700
2620#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2621#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
2622
2623/* Make render/texture TLB fetches lower priorty than associated data
2624 * fetches. This is not turned on by default
2625 */
2626#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2627
2628/* Isoch request wait on GTT enable (Display A/B/C streams).
2629 * Make isoch requests stall on the TLB update. May cause
2630 * display underruns (test mode only)
2631 */
2632#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2633
2634/* Block grant count for isoch requests when block count is
2635 * set to a finite value.
2636 */
2637#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2638#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2639#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2640#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2641#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2642
2643/* Enable render writes to complete in C2/C3/C4 power states.
2644 * If this isn't enabled, render writes are prevented in low
2645 * power states. That seems bad to me.
2646 */
2647#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2648
2649/* This acknowledges an async flip immediately instead
2650 * of waiting for 2TLB fetches.
2651 */
2652#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2653
2654/* Enables non-sequential data reads through arbiter
2655 */
0206e353 2656#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2657
2658/* Disable FSB snooping of cacheable write cycles from binner/render
2659 * command stream
2660 */
2661#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2662
2663/* Arbiter time slice for non-isoch streams */
2664#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2665#define MI_ARB_TIME_SLICE_1 (0 << 5)
2666#define MI_ARB_TIME_SLICE_2 (1 << 5)
2667#define MI_ARB_TIME_SLICE_4 (2 << 5)
2668#define MI_ARB_TIME_SLICE_6 (3 << 5)
2669#define MI_ARB_TIME_SLICE_8 (4 << 5)
2670#define MI_ARB_TIME_SLICE_10 (5 << 5)
2671#define MI_ARB_TIME_SLICE_14 (6 << 5)
2672#define MI_ARB_TIME_SLICE_16 (7 << 5)
2673
2674/* Low priority grace period page size */
2675#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2676#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2677
2678/* Disable display A/B trickle feed */
2679#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2680
2681/* Set display plane priority */
2682#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2683#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2684
f0f59a00 2685#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2686#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2687#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2688
f0f59a00 2689#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2690#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2691#define CM0_IZ_OPT_DISABLE (1<<6)
2692#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2693#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2694#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2695#define CM0_COLOR_EVICT_DISABLE (1<<3)
2696#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2697#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2698#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2699#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2700#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2701#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2702#define ECO_GATING_CX_ONLY (1<<3)
2703#define ECO_FLIP_DONE (1<<0)
585fb111 2704
f0f59a00 2705#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2706#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2707#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2708#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2709#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2710#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2711#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2712
f0f59a00 2713#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2714#define GEN6_BLITTER_LOCK_SHIFT 16
2715#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2716
f0f59a00 2717#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2718#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2719#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2720#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2721
19f81df2
RB
2722#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2723#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2724
693d11c3 2725/* Fuse readout registers for GT */
f0f59a00 2726#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2727#define CHV_FGT_DISABLE_SS0 (1 << 10)
2728#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2729#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2730#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2731#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2732#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2733#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2734#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2735#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2736#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2737
f0f59a00 2738#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2739#define GEN8_F2_SS_DIS_SHIFT 21
2740#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2741#define GEN8_F2_S_ENA_SHIFT 25
2742#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2743
2744#define GEN9_F2_SS_DIS_SHIFT 20
2745#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2746
4e9767bc
BW
2747#define GEN10_F2_S_ENA_SHIFT 22
2748#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2749#define GEN10_F2_SS_DIS_SHIFT 18
2750#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2751
f0f59a00 2752#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2753#define GEN8_EU_DIS0_S0_MASK 0xffffff
2754#define GEN8_EU_DIS0_S1_SHIFT 24
2755#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2756
f0f59a00 2757#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2758#define GEN8_EU_DIS1_S1_MASK 0xffff
2759#define GEN8_EU_DIS1_S2_SHIFT 16
2760#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2761
f0f59a00 2762#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2763#define GEN8_EU_DIS2_S2_MASK 0xff
2764
f0f59a00 2765#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2766
4e9767bc
BW
2767#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2768#define GEN10_EU_DIS_SS_MASK 0xff
2769
f0f59a00 2770#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2771#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2772#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2773#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2774#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2775
cc609d5d
BW
2776/* On modern GEN architectures interrupt control consists of two sets
2777 * of registers. The first set pertains to the ring generating the
2778 * interrupt. The second control is for the functional block generating the
2779 * interrupt. These are PM, GT, DE, etc.
2780 *
2781 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2782 * GT interrupt bits, so we don't need to duplicate the defines.
2783 *
2784 * These defines should cover us well from SNB->HSW with minor exceptions
2785 * it can also work on ILK.
2786 */
2787#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2788#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2789#define GT_BLT_USER_INTERRUPT (1 << 22)
2790#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2791#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2792#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2793#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2794#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2795#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2796#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2797#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2798#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2799#define GT_RENDER_USER_INTERRUPT (1 << 0)
2800
12638c57
BW
2801#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2802#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2803
772c2a51 2804#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2805 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2806 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2807
cc609d5d
BW
2808/* These are all the "old" interrupts */
2809#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2810
2811#define I915_PM_INTERRUPT (1<<31)
2812#define I915_ISP_INTERRUPT (1<<22)
2813#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2814#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2815#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2816#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2817#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2818#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2819#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2820#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2821#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2822#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2823#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2824#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2825#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2826#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2827#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2828#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2829#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2830#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2831#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2832#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2833#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2834#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2835#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2836#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2837#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2838#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2839#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2840#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2841#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2842#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2843#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2844#define I915_USER_INTERRUPT (1<<1)
2845#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2846#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2847
eef57324
JA
2848#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2849#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2850
d5d8c3a1 2851/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2852#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2853#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2854
d5d8c3a1
PLB
2855#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2856#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2857#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2858#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2859 _VLV_AUD_PORT_EN_B_DBG, \
2860 _VLV_AUD_PORT_EN_C_DBG, \
2861 _VLV_AUD_PORT_EN_D_DBG)
2862#define VLV_AMP_MUTE (1 << 1)
2863
f0f59a00 2864#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2865
f0f59a00 2866#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2867#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2868#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2869#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2870#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2871#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2872#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2873#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2874#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2875#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2876#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2877#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2878#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2879#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2880#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2881#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2882
585fb111
JB
2883/*
2884 * Framebuffer compression (915+ only)
2885 */
2886
f0f59a00
VS
2887#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2888#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2889#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2890#define FBC_CTL_EN (1<<31)
2891#define FBC_CTL_PERIODIC (1<<30)
2892#define FBC_CTL_INTERVAL_SHIFT (16)
2893#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2894#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2895#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2896#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2897#define FBC_COMMAND _MMIO(0x320c)
585fb111 2898#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2899#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2900#define FBC_STAT_COMPRESSING (1<<31)
2901#define FBC_STAT_COMPRESSED (1<<30)
2902#define FBC_STAT_MODIFIED (1<<29)
82f34496 2903#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2904#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2905#define FBC_CTL_FENCE_DBL (0<<4)
2906#define FBC_CTL_IDLE_IMM (0<<2)
2907#define FBC_CTL_IDLE_FULL (1<<2)
2908#define FBC_CTL_IDLE_LINE (2<<2)
2909#define FBC_CTL_IDLE_DEBUG (3<<2)
2910#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2911#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2912#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2913#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2914
2915#define FBC_LL_SIZE (1536)
2916
44fff99f
MK
2917#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2918#define FBC_LLC_FULLY_OPEN (1<<30)
2919
74dff282 2920/* Framebuffer compression for GM45+ */
f0f59a00
VS
2921#define DPFC_CB_BASE _MMIO(0x3200)
2922#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2923#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2924#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2925#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2926#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2927#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2928#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2929#define DPFC_SR_EN (1<<10)
2930#define DPFC_CTL_LIMIT_1X (0<<6)
2931#define DPFC_CTL_LIMIT_2X (1<<6)
2932#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2933#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2934#define DPFC_RECOMP_STALL_EN (1<<27)
2935#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2936#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2937#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2938#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2939#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2940#define DPFC_INVAL_SEG_SHIFT (16)
2941#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2942#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2943#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2944#define DPFC_STATUS2 _MMIO(0x3214)
2945#define DPFC_FENCE_YOFF _MMIO(0x3218)
2946#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2947#define DPFC_HT_MODIFY (1<<31)
2948
b52eb4dc 2949/* Framebuffer compression for Ironlake */
f0f59a00
VS
2950#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2951#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2952#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2953/* The bit 28-8 is reserved */
2954#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2955#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2956#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2957#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2958#define IVB_FBC_STATUS2 _MMIO(0x43214)
2959#define IVB_FBC_COMP_SEG_MASK 0x7ff
2960#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2961#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2962#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2963#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2964#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
8f067837
RV
2965#define GLK_SKIP_SEG_EN (1<<12)
2966#define GLK_SKIP_SEG_COUNT_MASK (3<<10)
2967#define GLK_SKIP_SEG_COUNT(x) ((x)<<10)
f0f59a00 2968#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2969#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2970#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2971
f0f59a00 2972#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2973#define ILK_FBCQ_DIS (1<<22)
0206e353 2974#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2975
b52eb4dc 2976
9c04f015
YL
2977/*
2978 * Framebuffer compression for Sandybridge
2979 *
2980 * The following two registers are of type GTTMMADR
2981 */
f0f59a00 2982#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2983#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2984#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2985
abe959c7 2986/* Framebuffer compression for Ivybridge */
f0f59a00 2987#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2988
f0f59a00 2989#define IPS_CTL _MMIO(0x43408)
42db64ef 2990#define IPS_ENABLE (1 << 31)
9c04f015 2991
f0f59a00 2992#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2993#define FBC_REND_NUKE (1<<2)
2994#define FBC_REND_CACHE_CLEAN (1<<1)
2995
585fb111
JB
2996/*
2997 * GPIO regs
2998 */
f0f59a00
VS
2999#define GPIOA _MMIO(0x5010)
3000#define GPIOB _MMIO(0x5014)
3001#define GPIOC _MMIO(0x5018)
3002#define GPIOD _MMIO(0x501c)
3003#define GPIOE _MMIO(0x5020)
3004#define GPIOF _MMIO(0x5024)
3005#define GPIOG _MMIO(0x5028)
3006#define GPIOH _MMIO(0x502c)
585fb111
JB
3007# define GPIO_CLOCK_DIR_MASK (1 << 0)
3008# define GPIO_CLOCK_DIR_IN (0 << 1)
3009# define GPIO_CLOCK_DIR_OUT (1 << 1)
3010# define GPIO_CLOCK_VAL_MASK (1 << 2)
3011# define GPIO_CLOCK_VAL_OUT (1 << 3)
3012# define GPIO_CLOCK_VAL_IN (1 << 4)
3013# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3014# define GPIO_DATA_DIR_MASK (1 << 8)
3015# define GPIO_DATA_DIR_IN (0 << 9)
3016# define GPIO_DATA_DIR_OUT (1 << 9)
3017# define GPIO_DATA_VAL_MASK (1 << 10)
3018# define GPIO_DATA_VAL_OUT (1 << 11)
3019# define GPIO_DATA_VAL_IN (1 << 12)
3020# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3021
f0f59a00 3022#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
3023#define GMBUS_RATE_100KHZ (0<<8)
3024#define GMBUS_RATE_50KHZ (1<<8)
3025#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3026#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3027#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
3028#define GMBUS_PIN_DISABLED 0
3029#define GMBUS_PIN_SSC 1
3030#define GMBUS_PIN_VGADDC 2
3031#define GMBUS_PIN_PANEL 3
3032#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3033#define GMBUS_PIN_DPC 4 /* HDMIC */
3034#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3035#define GMBUS_PIN_DPD 6 /* HDMID */
3036#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3037#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3038#define GMBUS_PIN_2_BXT 2
3039#define GMBUS_PIN_3_BXT 3
3d02352c 3040#define GMBUS_PIN_4_CNP 4
5ea6e5e3 3041#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 3042#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
3043#define GMBUS_SW_CLR_INT (1<<31)
3044#define GMBUS_SW_RDY (1<<30)
3045#define GMBUS_ENT (1<<29) /* enable timeout */
3046#define GMBUS_CYCLE_NONE (0<<25)
3047#define GMBUS_CYCLE_WAIT (1<<25)
3048#define GMBUS_CYCLE_INDEX (2<<25)
3049#define GMBUS_CYCLE_STOP (4<<25)
3050#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3051#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3052#define GMBUS_SLAVE_INDEX_SHIFT 8
3053#define GMBUS_SLAVE_ADDR_SHIFT 1
3054#define GMBUS_SLAVE_READ (1<<0)
3055#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 3056#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
3057#define GMBUS_INUSE (1<<15)
3058#define GMBUS_HW_WAIT_PHASE (1<<14)
3059#define GMBUS_STALL_TIMEOUT (1<<13)
3060#define GMBUS_INT (1<<12)
3061#define GMBUS_HW_RDY (1<<11)
3062#define GMBUS_SATOER (1<<10)
3063#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
3064#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3065#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
3066#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3067#define GMBUS_NAK_EN (1<<3)
3068#define GMBUS_IDLE_EN (1<<2)
3069#define GMBUS_HW_WAIT_EN (1<<1)
3070#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 3071#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 3072#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 3073
585fb111
JB
3074/*
3075 * Clock control & power management
3076 */
2d401b17
VS
3077#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3078#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3079#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3080#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3081
f0f59a00
VS
3082#define VGA0 _MMIO(0x6000)
3083#define VGA1 _MMIO(0x6004)
3084#define VGA_PD _MMIO(0x6010)
585fb111
JB
3085#define VGA0_PD_P2_DIV_4 (1 << 7)
3086#define VGA0_PD_P1_DIV_2 (1 << 5)
3087#define VGA0_PD_P1_SHIFT 0
3088#define VGA0_PD_P1_MASK (0x1f << 0)
3089#define VGA1_PD_P2_DIV_4 (1 << 15)
3090#define VGA1_PD_P1_DIV_2 (1 << 13)
3091#define VGA1_PD_P1_SHIFT 8
3092#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3093#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3094#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3095#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3096#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3097#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3098#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3099#define DPLL_VGA_MODE_DIS (1 << 28)
3100#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3101#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3102#define DPLL_MODE_MASK (3 << 26)
3103#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3104#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3105#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3106#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3107#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3108#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3109#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 3110#define DPLL_LOCK_VLV (1<<15)
598fac6b 3111#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
3112#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3113#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
3114#define DPLL_PORTC_READY_MASK (0xf << 4)
3115#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3116
585fb111 3117#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3118
3119/* Additional CHV pll/phy registers */
f0f59a00 3120#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3121#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3122#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 3123#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
3124#define PHY_LDO_DELAY_0NS 0x0
3125#define PHY_LDO_DELAY_200NS 0x1
3126#define PHY_LDO_DELAY_600NS 0x2
3127#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 3128#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
3129#define PHY_CH_SU_PSR 0x1
3130#define PHY_CH_DEEP_PSR 0x7
3131#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3132#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3133#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 3134#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
3135#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3136#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 3137
585fb111
JB
3138/*
3139 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3140 * this field (only one bit may be set).
3141 */
3142#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3143#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3144#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3145/* i830, required in DVO non-gang */
3146#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3147#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3148#define PLL_REF_INPUT_DREFCLK (0 << 13)
3149#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3150#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3151#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3152#define PLL_REF_INPUT_MASK (3 << 13)
3153#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3154/* Ironlake */
b9055052
ZW
3155# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3156# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3157# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3158# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3159# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3160
585fb111
JB
3161/*
3162 * Parallel to Serial Load Pulse phase selection.
3163 * Selects the phase for the 10X DPLL clock for the PCIe
3164 * digital display port. The range is 4 to 13; 10 or more
3165 * is just a flip delay. The default is 6
3166 */
3167#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3168#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3169/*
3170 * SDVO multiplier for 945G/GM. Not used on 965.
3171 */
3172#define SDVO_MULTIPLIER_MASK 0x000000ff
3173#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3174#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3175
2d401b17
VS
3176#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3177#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3178#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3179#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3180
585fb111
JB
3181/*
3182 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3183 *
3184 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3185 */
3186#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3187#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3188/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3189#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3190#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3191/*
3192 * SDVO/UDI pixel multiplier.
3193 *
3194 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3195 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3196 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3197 * dummy bytes in the datastream at an increased clock rate, with both sides of
3198 * the link knowing how many bytes are fill.
3199 *
3200 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3201 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3202 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3203 * through an SDVO command.
3204 *
3205 * This register field has values of multiplication factor minus 1, with
3206 * a maximum multiplier of 5 for SDVO.
3207 */
3208#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3209#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3210/*
3211 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3212 * This best be set to the default value (3) or the CRT won't work. No,
3213 * I don't entirely understand what this does...
3214 */
3215#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3216#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3217
19ab4ed3
VS
3218#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3219
f0f59a00
VS
3220#define _FPA0 0x6040
3221#define _FPA1 0x6044
3222#define _FPB0 0x6048
3223#define _FPB1 0x604c
3224#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3225#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3226#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3227#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3228#define FP_N_DIV_SHIFT 16
3229#define FP_M1_DIV_MASK 0x00003f00
3230#define FP_M1_DIV_SHIFT 8
3231#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3232#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3233#define FP_M2_DIV_SHIFT 0
f0f59a00 3234#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3235#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3236#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3237#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3238#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3239#define DPLLB_TEST_N_BYPASS (1 << 19)
3240#define DPLLB_TEST_M_BYPASS (1 << 18)
3241#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3242#define DPLLA_TEST_N_BYPASS (1 << 3)
3243#define DPLLA_TEST_M_BYPASS (1 << 2)
3244#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3245#define D_STATE _MMIO(0x6104)
dc96e9b8 3246#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3247#define DSTATE_PLL_D3_OFF (1<<3)
3248#define DSTATE_GFX_CLOCK_GATING (1<<1)
3249#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3250#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3251# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3252# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3253# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3254# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3255# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3256# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3257# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3258# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3259# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3260# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3261# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3262# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3263# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3264# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3265# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3266# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3267# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3268# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3269# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3270# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3271# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3272# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3273# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3274# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3275# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3276# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3277# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3278# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3279/*
652c393a
JB
3280 * This bit must be set on the 830 to prevent hangs when turning off the
3281 * overlay scaler.
3282 */
3283# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3284# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3285# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3286# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3287# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3288
f0f59a00 3289#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3290# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3291# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3292# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3293# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3294# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3295# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3296# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3297# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3298# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3299/* This bit must be unset on 855,865 */
652c393a
JB
3300# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3301# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3302# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3303# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3304/* This bit must be set on 855,865. */
652c393a
JB
3305# define SV_CLOCK_GATE_DISABLE (1 << 0)
3306# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3307# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3308# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3309# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3310# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3311# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3312# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3313# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3314# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3315# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3316# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3317# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3318# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3319# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3320# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3321# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3322# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3323
3324# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3325/* This bit must always be set on 965G/965GM */
652c393a
JB
3326# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3327# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3328# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3329# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3330# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3331# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3332/* This bit must always be set on 965G */
652c393a
JB
3333# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3334# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3335# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3336# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3337# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3338# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3339# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3340# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3341# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3342# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3343# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3344# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3345# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3346# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3347# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3348# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3349# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3350# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3351# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3352
f0f59a00 3353#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3354#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3355#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3356#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3357
f0f59a00 3358#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3359#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3360
f0f59a00
VS
3361#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3362#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3363
f0f59a00 3364#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3365#define FW_CSPWRDWNEN (1<<15)
3366
f0f59a00 3367#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3368
f0f59a00 3369#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3370#define CDCLK_FREQ_SHIFT 4
3371#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3372#define CZCLK_FREQ_MASK 0xf
1e69cd74 3373
f0f59a00 3374#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3375#define PFI_CREDIT_63 (9 << 28) /* chv only */
3376#define PFI_CREDIT_31 (8 << 28) /* chv only */
3377#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3378#define PFI_CREDIT_RESEND (1 << 27)
3379#define VGA_FAST_MODE_DISABLE (1 << 14)
3380
f0f59a00 3381#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3382
585fb111
JB
3383/*
3384 * Palette regs
3385 */
a57c774a
AK
3386#define PALETTE_A_OFFSET 0xa000
3387#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3388#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3389#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3390 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3391
673a394b
EA
3392/* MCH MMIO space */
3393
3394/*
3395 * MCHBAR mirror.
3396 *
3397 * This mirrors the MCHBAR MMIO space whose location is determined by
3398 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3399 * every way. It is not accessible from the CP register read instructions.
3400 *
515b2392
PZ
3401 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3402 * just read.
673a394b
EA
3403 */
3404#define MCHBAR_MIRROR_BASE 0x10000
3405
1398261a
YL
3406#define MCHBAR_MIRROR_BASE_SNB 0x140000
3407
f0f59a00
VS
3408#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3409#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3410#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3411#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3412
3ebecd07 3413/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3414#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3415
646b4269 3416/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3417#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3418#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3419#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3420#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3421#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3422#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3423#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3424#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3425#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3426
646b4269 3427/* Pineview MCH register contains DDR3 setting */
f0f59a00 3428#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3429#define CSHRDDR3CTL_DDR3 (1 << 2)
3430
646b4269 3431/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3432#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3433#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3434
646b4269 3435/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3436#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3437#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3438#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3439#define MAD_DIMM_ECC_MASK (0x3 << 24)
3440#define MAD_DIMM_ECC_OFF (0x0 << 24)
3441#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3442#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3443#define MAD_DIMM_ECC_ON (0x3 << 24)
3444#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3445#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3446#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3447#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3448#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3449#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3450#define MAD_DIMM_A_SELECT (0x1 << 16)
3451/* DIMM sizes are in multiples of 256mb. */
3452#define MAD_DIMM_B_SIZE_SHIFT 8
3453#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3454#define MAD_DIMM_A_SIZE_SHIFT 0
3455#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3456
646b4269 3457/* snb MCH registers for priority tuning */
f0f59a00 3458#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3459#define MCH_SSKPD_WM0_MASK 0x3f
3460#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3461
f0f59a00 3462#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3463
b11248df 3464/* Clocking configuration register */
f0f59a00 3465#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3466#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3467#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3468#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3469#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3470#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3471#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3472#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3473/*
3474 * Note that on at least on ELK the below value is reported for both
3475 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3476 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3477 */
3478#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3479#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3480#define CLKCFG_MEM_533 (1 << 4)
3481#define CLKCFG_MEM_667 (2 << 4)
3482#define CLKCFG_MEM_800 (3 << 4)
3483#define CLKCFG_MEM_MASK (7 << 4)
3484
f0f59a00
VS
3485#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3486#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3487
f0f59a00 3488#define TSC1 _MMIO(0x11001)
ea056c14 3489#define TSE (1<<0)
f0f59a00
VS
3490#define TR1 _MMIO(0x11006)
3491#define TSFS _MMIO(0x11020)
7648fa99
JB
3492#define TSFS_SLOPE_MASK 0x0000ff00
3493#define TSFS_SLOPE_SHIFT 8
3494#define TSFS_INTR_MASK 0x000000ff
3495
f0f59a00
VS
3496#define CRSTANDVID _MMIO(0x11100)
3497#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3498#define PXVFREQ_PX_MASK 0x7f000000
3499#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3500#define VIDFREQ_BASE _MMIO(0x11110)
3501#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3502#define VIDFREQ2 _MMIO(0x11114)
3503#define VIDFREQ3 _MMIO(0x11118)
3504#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3505#define VIDFREQ_P0_MASK 0x1f000000
3506#define VIDFREQ_P0_SHIFT 24
3507#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3508#define VIDFREQ_P0_CSCLK_SHIFT 20
3509#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3510#define VIDFREQ_P0_CRCLK_SHIFT 16
3511#define VIDFREQ_P1_MASK 0x00001f00
3512#define VIDFREQ_P1_SHIFT 8
3513#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3514#define VIDFREQ_P1_CSCLK_SHIFT 4
3515#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3516#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3517#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3518#define INTTOEXT_MAP3_SHIFT 24
3519#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3520#define INTTOEXT_MAP2_SHIFT 16
3521#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3522#define INTTOEXT_MAP1_SHIFT 8
3523#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3524#define INTTOEXT_MAP0_SHIFT 0
3525#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3526#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3527#define MEMCTL_CMD_MASK 0xe000
3528#define MEMCTL_CMD_SHIFT 13
3529#define MEMCTL_CMD_RCLK_OFF 0
3530#define MEMCTL_CMD_RCLK_ON 1
3531#define MEMCTL_CMD_CHFREQ 2
3532#define MEMCTL_CMD_CHVID 3
3533#define MEMCTL_CMD_VMMOFF 4
3534#define MEMCTL_CMD_VMMON 5
3535#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3536 when command complete */
3537#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3538#define MEMCTL_FREQ_SHIFT 8
3539#define MEMCTL_SFCAVM (1<<7)
3540#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3541#define MEMIHYST _MMIO(0x1117c)
3542#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3543#define MEMINT_RSEXIT_EN (1<<8)
3544#define MEMINT_CX_SUPR_EN (1<<7)
3545#define MEMINT_CONT_BUSY_EN (1<<6)
3546#define MEMINT_AVG_BUSY_EN (1<<5)
3547#define MEMINT_EVAL_CHG_EN (1<<4)
3548#define MEMINT_MON_IDLE_EN (1<<3)
3549#define MEMINT_UP_EVAL_EN (1<<2)
3550#define MEMINT_DOWN_EVAL_EN (1<<1)
3551#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3552#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3553#define MEM_RSEXIT_MASK 0xc000
3554#define MEM_RSEXIT_SHIFT 14
3555#define MEM_CONT_BUSY_MASK 0x3000
3556#define MEM_CONT_BUSY_SHIFT 12
3557#define MEM_AVG_BUSY_MASK 0x0c00
3558#define MEM_AVG_BUSY_SHIFT 10
3559#define MEM_EVAL_CHG_MASK 0x0300
3560#define MEM_EVAL_BUSY_SHIFT 8
3561#define MEM_MON_IDLE_MASK 0x00c0
3562#define MEM_MON_IDLE_SHIFT 6
3563#define MEM_UP_EVAL_MASK 0x0030
3564#define MEM_UP_EVAL_SHIFT 4
3565#define MEM_DOWN_EVAL_MASK 0x000c
3566#define MEM_DOWN_EVAL_SHIFT 2
3567#define MEM_SW_CMD_MASK 0x0003
3568#define MEM_INT_STEER_GFX 0
3569#define MEM_INT_STEER_CMR 1
3570#define MEM_INT_STEER_SMI 2
3571#define MEM_INT_STEER_SCI 3
f0f59a00 3572#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3573#define MEMINT_RSEXIT (1<<7)
3574#define MEMINT_CONT_BUSY (1<<6)
3575#define MEMINT_AVG_BUSY (1<<5)
3576#define MEMINT_EVAL_CHG (1<<4)
3577#define MEMINT_MON_IDLE (1<<3)
3578#define MEMINT_UP_EVAL (1<<2)
3579#define MEMINT_DOWN_EVAL (1<<1)
3580#define MEMINT_SW_CMD (1<<0)
f0f59a00 3581#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3582#define MEMMODE_BOOST_EN (1<<31)
3583#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3584#define MEMMODE_BOOST_FREQ_SHIFT 24
3585#define MEMMODE_IDLE_MODE_MASK 0x00030000
3586#define MEMMODE_IDLE_MODE_SHIFT 16
3587#define MEMMODE_IDLE_MODE_EVAL 0
3588#define MEMMODE_IDLE_MODE_CONT 1
3589#define MEMMODE_HWIDLE_EN (1<<15)
3590#define MEMMODE_SWMODE_EN (1<<14)
3591#define MEMMODE_RCLK_GATE (1<<13)
3592#define MEMMODE_HW_UPDATE (1<<12)
3593#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3594#define MEMMODE_FSTART_SHIFT 8
3595#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3596#define MEMMODE_FMAX_SHIFT 4
3597#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3598#define RCBMAXAVG _MMIO(0x1119c)
3599#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3600#define SWMEMCMD_RENDER_OFF (0 << 13)
3601#define SWMEMCMD_RENDER_ON (1 << 13)
3602#define SWMEMCMD_SWFREQ (2 << 13)
3603#define SWMEMCMD_TARVID (3 << 13)
3604#define SWMEMCMD_VRM_OFF (4 << 13)
3605#define SWMEMCMD_VRM_ON (5 << 13)
3606#define CMDSTS (1<<12)
3607#define SFCAVM (1<<11)
3608#define SWFREQ_MASK 0x0380 /* P0-7 */
3609#define SWFREQ_SHIFT 7
3610#define TARVID_MASK 0x001f
f0f59a00
VS
3611#define MEMSTAT_CTG _MMIO(0x111a0)
3612#define RCBMINAVG _MMIO(0x111a0)
3613#define RCUPEI _MMIO(0x111b0)
3614#define RCDNEI _MMIO(0x111b4)
3615#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3616#define RS1EN (1<<31)
3617#define RS2EN (1<<30)
3618#define RS3EN (1<<29)
3619#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3620#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3621#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3622#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3623#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3624#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3625#define RSX_STATUS_MASK (7<<20)
3626#define RSX_STATUS_ON (0<<20)
3627#define RSX_STATUS_RC1 (1<<20)
3628#define RSX_STATUS_RC1E (2<<20)
3629#define RSX_STATUS_RS1 (3<<20)
3630#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3631#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3632#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3633#define RSX_STATUS_RSVD2 (7<<20)
3634#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3635#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3636#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3637#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3638#define RS1CONTSAV_MASK (3<<14)
3639#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3640#define RS1CONTSAV_RSVD (1<<14)
3641#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3642#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3643#define NORMSLEXLAT_MASK (3<<12)
3644#define SLOW_RS123 (0<<12)
3645#define SLOW_RS23 (1<<12)
3646#define SLOW_RS3 (2<<12)
3647#define NORMAL_RS123 (3<<12)
3648#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3649#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3650#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3651#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3652#define RS_CSTATE_MASK (3<<4)
3653#define RS_CSTATE_C367_RS1 (0<<4)
3654#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3655#define RS_CSTATE_RSVD (2<<4)
3656#define RS_CSTATE_C367_RS2 (3<<4)
3657#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3658#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3659#define VIDCTL _MMIO(0x111c0)
3660#define VIDSTS _MMIO(0x111c8)
3661#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3662#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3663#define MEMSTAT_VID_MASK 0x7f00
3664#define MEMSTAT_VID_SHIFT 8
3665#define MEMSTAT_PSTATE_MASK 0x00f8
3666#define MEMSTAT_PSTATE_SHIFT 3
3667#define MEMSTAT_MON_ACTV (1<<2)
3668#define MEMSTAT_SRC_CTL_MASK 0x0003
3669#define MEMSTAT_SRC_CTL_CORE 0
3670#define MEMSTAT_SRC_CTL_TRB 1
3671#define MEMSTAT_SRC_CTL_THM 2
3672#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3673#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3674#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3675#define PMMISC _MMIO(0x11214)
ea056c14 3676#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3677#define SDEW _MMIO(0x1124c)
3678#define CSIEW0 _MMIO(0x11250)
3679#define CSIEW1 _MMIO(0x11254)
3680#define CSIEW2 _MMIO(0x11258)
3681#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3682#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3683#define MCHAFE _MMIO(0x112c0)
3684#define CSIEC _MMIO(0x112e0)
3685#define DMIEC _MMIO(0x112e4)
3686#define DDREC _MMIO(0x112e8)
3687#define PEG0EC _MMIO(0x112ec)
3688#define PEG1EC _MMIO(0x112f0)
3689#define GFXEC _MMIO(0x112f4)
3690#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3691#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3692#define ECR _MMIO(0x11600)
7648fa99
JB
3693#define ECR_GPFE (1<<31)
3694#define ECR_IMONE (1<<30)
3695#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3696#define OGW0 _MMIO(0x11608)
3697#define OGW1 _MMIO(0x1160c)
3698#define EG0 _MMIO(0x11610)
3699#define EG1 _MMIO(0x11614)
3700#define EG2 _MMIO(0x11618)
3701#define EG3 _MMIO(0x1161c)
3702#define EG4 _MMIO(0x11620)
3703#define EG5 _MMIO(0x11624)
3704#define EG6 _MMIO(0x11628)
3705#define EG7 _MMIO(0x1162c)
3706#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3707#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3708#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3709#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3710#define CSIPLL0 _MMIO(0x12c10)
3711#define DDRMPLL1 _MMIO(0X12c20)
3712#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3713
f0f59a00 3714#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3715#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3716
f0f59a00
VS
3717#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3718#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3719#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3720#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3721#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3722
8a292d01
VS
3723/*
3724 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3725 * 8300) freezing up around GPU hangs. Looks as if even
3726 * scheduling/timer interrupts start misbehaving if the RPS
3727 * EI/thresholds are "bad", leading to a very sluggish or even
3728 * frozen machine.
3729 */
3730#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3731#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3732#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3733#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3734 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3735 INTERVAL_0_833_US(us) : \
3736 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3737 INTERVAL_1_28_US(us))
3738
52530cba
AG
3739#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3740#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3741#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3742#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3743 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3744 INTERVAL_0_833_TO_US(interval) : \
3745 INTERVAL_1_33_TO_US(interval)) : \
3746 INTERVAL_1_28_TO_US(interval))
3747
aa40d6bb
ZN
3748/*
3749 * Logical Context regs
3750 */
ec62ed3e
CW
3751#define CCID _MMIO(0x2180)
3752#define CCID_EN BIT(0)
3753#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3754#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3755/*
3756 * Notes on SNB/IVB/VLV context size:
3757 * - Power context is saved elsewhere (LLC or stolen)
3758 * - Ring/execlist context is saved on SNB, not on IVB
3759 * - Extended context size already includes render context size
3760 * - We always need to follow the extended context size.
3761 * SNB BSpec has comments indicating that we should use the
3762 * render context size instead if execlists are disabled, but
3763 * based on empirical testing that's just nonsense.
3764 * - Pipelined/VF state is saved on SNB/IVB respectively
3765 * - GT1 size just indicates how much of render context
3766 * doesn't need saving on GT1
3767 */
f0f59a00 3768#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3769#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3770#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3771#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3772#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3773#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3774#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3775 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3776 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3777#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3778#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3779#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3780#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3781#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3782#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3783#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3784#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3785 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3786
c01fc532
ZW
3787enum {
3788 INTEL_ADVANCED_CONTEXT = 0,
3789 INTEL_LEGACY_32B_CONTEXT,
3790 INTEL_ADVANCED_AD_CONTEXT,
3791 INTEL_LEGACY_64B_CONTEXT
3792};
3793
2355cf08
MK
3794enum {
3795 FAULT_AND_HANG = 0,
3796 FAULT_AND_HALT, /* Debug only */
3797 FAULT_AND_STREAM,
3798 FAULT_AND_CONTINUE /* Unsupported */
3799};
3800
3801#define GEN8_CTX_VALID (1<<0)
3802#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3803#define GEN8_CTX_FORCE_RESTORE (1<<2)
3804#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3805#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3806#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3807
2355cf08
MK
3808#define GEN8_CTX_ID_SHIFT 32
3809#define GEN8_CTX_ID_WIDTH 21
c01fc532 3810
f0f59a00
VS
3811#define CHV_CLK_CTL1 _MMIO(0x101100)
3812#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3813#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3814
585fb111
JB
3815/*
3816 * Overlay regs
3817 */
3818
f0f59a00
VS
3819#define OVADD _MMIO(0x30000)
3820#define DOVSTA _MMIO(0x30008)
585fb111 3821#define OC_BUF (0x3<<20)
f0f59a00
VS
3822#define OGAMC5 _MMIO(0x30010)
3823#define OGAMC4 _MMIO(0x30014)
3824#define OGAMC3 _MMIO(0x30018)
3825#define OGAMC2 _MMIO(0x3001c)
3826#define OGAMC1 _MMIO(0x30020)
3827#define OGAMC0 _MMIO(0x30024)
585fb111 3828
d965e7ac
ID
3829/*
3830 * GEN9 clock gating regs
3831 */
3832#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3833#define PWM2_GATING_DIS (1 << 14)
3834#define PWM1_GATING_DIS (1 << 13)
3835
ed69cd40
ID
3836#define _CLKGATE_DIS_PSL_A 0x46520
3837#define _CLKGATE_DIS_PSL_B 0x46524
3838#define _CLKGATE_DIS_PSL_C 0x46528
3839#define DPF_GATING_DIS (1 << 10)
3840#define DPF_RAM_GATING_DIS (1 << 9)
3841#define DPFR_GATING_DIS (1 << 8)
3842
3843#define CLKGATE_DIS_PSL(pipe) \
3844 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3845
90007bca
RV
3846/*
3847 * GEN10 clock gating regs
3848 */
3849#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3850#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3851#define RCCUNIT_CLKGATE_DIS (1 << 7)
90007bca 3852
585fb111
JB
3853/*
3854 * Display engine regs
3855 */
3856
8bf1e9f1 3857/* Pipe A CRC regs */
a57c774a 3858#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3859#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3860/* ivb+ source selection */
8bf1e9f1
SH
3861#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3862#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3863#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3864/* ilk+ source selection */
5a6b5c84
DV
3865#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3866#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3867#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3868/* embedded DP port on the north display block, reserved on ivb */
3869#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3870#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3871/* vlv source selection */
3872#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3873#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3874#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3875/* with DP port the pipe source is invalid */
3876#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3877#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3878#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3879/* gen3+ source selection */
3880#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3881#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3882#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3883/* with DP/TV port the pipe source is invalid */
3884#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3885#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3886#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3887#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3888#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3889/* gen2 doesn't have source selection bits */
52f843f6 3890#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3891
5a6b5c84
DV
3892#define _PIPE_CRC_RES_1_A_IVB 0x60064
3893#define _PIPE_CRC_RES_2_A_IVB 0x60068
3894#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3895#define _PIPE_CRC_RES_4_A_IVB 0x60070
3896#define _PIPE_CRC_RES_5_A_IVB 0x60074
3897
a57c774a
AK
3898#define _PIPE_CRC_RES_RED_A 0x60060
3899#define _PIPE_CRC_RES_GREEN_A 0x60064
3900#define _PIPE_CRC_RES_BLUE_A 0x60068
3901#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3902#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3903
3904/* Pipe B CRC regs */
5a6b5c84
DV
3905#define _PIPE_CRC_RES_1_B_IVB 0x61064
3906#define _PIPE_CRC_RES_2_B_IVB 0x61068
3907#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3908#define _PIPE_CRC_RES_4_B_IVB 0x61070
3909#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3910
f0f59a00
VS
3911#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3912#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3913#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3914#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3915#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3916#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3917
3918#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3919#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3920#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3921#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3922#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3923
585fb111 3924/* Pipe A timing regs */
a57c774a
AK
3925#define _HTOTAL_A 0x60000
3926#define _HBLANK_A 0x60004
3927#define _HSYNC_A 0x60008
3928#define _VTOTAL_A 0x6000c
3929#define _VBLANK_A 0x60010
3930#define _VSYNC_A 0x60014
3931#define _PIPEASRC 0x6001c
3932#define _BCLRPAT_A 0x60020
3933#define _VSYNCSHIFT_A 0x60028
ebb69c95 3934#define _PIPE_MULT_A 0x6002c
585fb111
JB
3935
3936/* Pipe B timing regs */
a57c774a
AK
3937#define _HTOTAL_B 0x61000
3938#define _HBLANK_B 0x61004
3939#define _HSYNC_B 0x61008
3940#define _VTOTAL_B 0x6100c
3941#define _VBLANK_B 0x61010
3942#define _VSYNC_B 0x61014
3943#define _PIPEBSRC 0x6101c
3944#define _BCLRPAT_B 0x61020
3945#define _VSYNCSHIFT_B 0x61028
ebb69c95 3946#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3947
3948#define TRANSCODER_A_OFFSET 0x60000
3949#define TRANSCODER_B_OFFSET 0x61000
3950#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3951#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3952#define TRANSCODER_EDP_OFFSET 0x6f000
3953
f0f59a00 3954#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3955 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3956 dev_priv->info.display_mmio_offset)
a57c774a 3957
f0f59a00
VS
3958#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3959#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3960#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3961#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3962#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3963#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3964#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3965#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3966#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3967#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3968
c8f7df58
RV
3969/* VLV eDP PSR registers */
3970#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3971#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3972#define VLV_EDP_PSR_ENABLE (1<<0)
3973#define VLV_EDP_PSR_RESET (1<<1)
3974#define VLV_EDP_PSR_MODE_MASK (7<<2)
3975#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3976#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3977#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3978#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3979#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3980#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3981#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3982#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3983#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3984
3985#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3986#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3987#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3988#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3989#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3990#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3991
3992#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3993#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3994#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3995#define VLV_EDP_PSR_CURR_STATE_MASK 7
3996#define VLV_EDP_PSR_DISABLED (0<<0)
3997#define VLV_EDP_PSR_INACTIVE (1<<0)
3998#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3999#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
4000#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
4001#define VLV_EDP_PSR_EXIT (5<<0)
4002#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 4003#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4004
ed8546ac 4005/* HSW+ eDP PSR registers */
443a389f
VS
4006#define HSW_EDP_PSR_BASE 0x64800
4007#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4008#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 4009#define EDP_PSR_ENABLE (1<<31)
82c56254 4010#define BDW_PSR_SINGLE_FRAME (1<<30)
912d6412 4011#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
2b28bb1b
RV
4012#define EDP_PSR_LINK_STANDBY (1<<27)
4013#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
4014#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
4015#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
4016#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
4017#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4018#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4019#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4020#define EDP_PSR_TP1_TP2_SEL (0<<11)
4021#define EDP_PSR_TP1_TP3_SEL (1<<11)
4022#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4023#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4024#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4025#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4026#define EDP_PSR_TP1_TIME_500us (0<<4)
4027#define EDP_PSR_TP1_TIME_100us (1<<4)
4028#define EDP_PSR_TP1_TIME_2500us (2<<4)
4029#define EDP_PSR_TP1_TIME_0us (3<<4)
4030#define EDP_PSR_IDLE_FRAME_SHIFT 0
4031
f0f59a00
VS
4032#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
4033#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4034
f0f59a00 4035#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 4036#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
4037#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4038#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4039#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4040#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4041#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4042#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4043#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4044#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4045#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4046#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4047#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4048#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4049#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4050#define EDP_PSR_STATUS_COUNT_SHIFT 16
4051#define EDP_PSR_STATUS_COUNT_MASK 0xf
4052#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4053#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4054#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4055#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4056#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4057#define EDP_PSR_STATUS_IDLE_MASK 0xf
4058
f0f59a00 4059#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4060#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4061
f0f59a00 4062#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
6433226b
NV
4063#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4064#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4065#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4066#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4067#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
4068#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
2b28bb1b 4069
f0f59a00 4070#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
4071#define EDP_PSR2_ENABLE (1<<31)
4072#define EDP_SU_TRACK_ENABLE (1<<30)
4073#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4074#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
4075#define EDP_PSR2_TP2_TIME_500 (0<<8)
4076#define EDP_PSR2_TP2_TIME_100 (1<<8)
4077#define EDP_PSR2_TP2_TIME_2500 (2<<8)
4078#define EDP_PSR2_TP2_TIME_50 (3<<8)
4079#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4080#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4081#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
4082#define EDP_PSR2_IDLE_MASK 0xf
977da084 4083#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
474d1ec4 4084
3fcb0ca1
NV
4085#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
4086#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 4087#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4088
585fb111 4089/* VGA port control */
f0f59a00
VS
4090#define ADPA _MMIO(0x61100)
4091#define PCH_ADPA _MMIO(0xe1100)
4092#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4093
585fb111
JB
4094#define ADPA_DAC_ENABLE (1<<31)
4095#define ADPA_DAC_DISABLE 0
4096#define ADPA_PIPE_SELECT_MASK (1<<30)
4097#define ADPA_PIPE_A_SELECT 0
4098#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 4099#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
4100/* CPT uses bits 29:30 for pch transcoder select */
4101#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4102#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4103#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4104#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4105#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4106#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4107#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4108#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4109#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4110#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4111#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4112#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4113#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4114#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4115#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4116#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4117#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4118#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4119#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
4120#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4121#define ADPA_SETS_HVPOLARITY 0
60222c0c 4122#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 4123#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 4124#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
4125#define ADPA_HSYNC_CNTL_ENABLE 0
4126#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4127#define ADPA_VSYNC_ACTIVE_LOW 0
4128#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4129#define ADPA_HSYNC_ACTIVE_LOW 0
4130#define ADPA_DPMS_MASK (~(3<<10))
4131#define ADPA_DPMS_ON (0<<10)
4132#define ADPA_DPMS_SUSPEND (1<<10)
4133#define ADPA_DPMS_STANDBY (2<<10)
4134#define ADPA_DPMS_OFF (3<<10)
4135
939fe4d7 4136
585fb111 4137/* Hotplug control (945+ only) */
f0f59a00 4138#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4139#define PORTB_HOTPLUG_INT_EN (1 << 29)
4140#define PORTC_HOTPLUG_INT_EN (1 << 28)
4141#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4142#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4143#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4144#define TV_HOTPLUG_INT_EN (1 << 18)
4145#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4146#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4147 PORTC_HOTPLUG_INT_EN | \
4148 PORTD_HOTPLUG_INT_EN | \
4149 SDVOC_HOTPLUG_INT_EN | \
4150 SDVOB_HOTPLUG_INT_EN | \
4151 CRT_HOTPLUG_INT_EN)
585fb111 4152#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4153#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4154/* must use period 64 on GM45 according to docs */
4155#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4156#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4157#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4158#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4159#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4160#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4161#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4162#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4163#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4164#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4165#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4166#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4167
f0f59a00 4168#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4169/*
0780cd36 4170 * HDMI/DP bits are g4x+
0ce99f74
DV
4171 *
4172 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4173 * Please check the detailed lore in the commit message for for experimental
4174 * evidence.
4175 */
0780cd36
VS
4176/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4177#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4178#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4179#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4180/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4181#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4182#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4183#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4184#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4185#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4186#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4187#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4188#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4189#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4190#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4191#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4192#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4193/* CRT/TV common between gen3+ */
585fb111
JB
4194#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4195#define TV_HOTPLUG_INT_STATUS (1 << 10)
4196#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4197#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4198#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4199#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4200#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4201#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4202#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4203#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4204
084b612e
CW
4205/* SDVO is different across gen3/4 */
4206#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4207#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4208/*
4209 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4210 * since reality corrobates that they're the same as on gen3. But keep these
4211 * bits here (and the comment!) to help any other lost wanderers back onto the
4212 * right tracks.
4213 */
084b612e
CW
4214#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4215#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4216#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4217#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4218#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4219 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4220 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4221 PORTB_HOTPLUG_INT_STATUS | \
4222 PORTC_HOTPLUG_INT_STATUS | \
4223 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4224
4225#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4226 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4227 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4228 PORTB_HOTPLUG_INT_STATUS | \
4229 PORTC_HOTPLUG_INT_STATUS | \
4230 PORTD_HOTPLUG_INT_STATUS)
585fb111 4231
c20cd312
PZ
4232/* SDVO and HDMI port control.
4233 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4234#define _GEN3_SDVOB 0x61140
4235#define _GEN3_SDVOC 0x61160
4236#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4237#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4238#define GEN4_HDMIB GEN3_SDVOB
4239#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4240#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4241#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4242#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4243#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4244#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4245#define PCH_HDMIC _MMIO(0xe1150)
4246#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4247
f0f59a00 4248#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4249#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4250#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4251#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4252#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4253#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4254#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4255#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4256
c20cd312
PZ
4257/* Gen 3 SDVO bits: */
4258#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4259#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4260#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4261#define SDVO_PIPE_B_SELECT (1 << 30)
4262#define SDVO_STALL_SELECT (1 << 29)
4263#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4264/*
585fb111 4265 * 915G/GM SDVO pixel multiplier.
585fb111 4266 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4267 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4268 */
c20cd312 4269#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4270#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4271#define SDVO_PHASE_SELECT_MASK (15 << 19)
4272#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4273#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4274#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4275#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4276#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4277#define SDVO_DETECTED (1 << 2)
585fb111 4278/* Bits to be preserved when writing */
c20cd312
PZ
4279#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4280 SDVO_INTERRUPT_ENABLE)
4281#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4282
4283/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4284#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4285#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4286#define SDVO_ENCODING_SDVO (0 << 10)
4287#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4288#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4289#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4290#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4291#define SDVO_AUDIO_ENABLE (1 << 6)
4292/* VSYNC/HSYNC bits new with 965, default is to be set */
4293#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4294#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4295
4296/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4297#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4298#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4299
4300/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4301#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4302#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4303
44f37d1f
CML
4304/* CHV SDVO/HDMI bits: */
4305#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4306#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4307
585fb111
JB
4308
4309/* DVO port control */
f0f59a00
VS
4310#define _DVOA 0x61120
4311#define DVOA _MMIO(_DVOA)
4312#define _DVOB 0x61140
4313#define DVOB _MMIO(_DVOB)
4314#define _DVOC 0x61160
4315#define DVOC _MMIO(_DVOC)
585fb111
JB
4316#define DVO_ENABLE (1 << 31)
4317#define DVO_PIPE_B_SELECT (1 << 30)
4318#define DVO_PIPE_STALL_UNUSED (0 << 28)
4319#define DVO_PIPE_STALL (1 << 28)
4320#define DVO_PIPE_STALL_TV (2 << 28)
4321#define DVO_PIPE_STALL_MASK (3 << 28)
4322#define DVO_USE_VGA_SYNC (1 << 15)
4323#define DVO_DATA_ORDER_I740 (0 << 14)
4324#define DVO_DATA_ORDER_FP (1 << 14)
4325#define DVO_VSYNC_DISABLE (1 << 11)
4326#define DVO_HSYNC_DISABLE (1 << 10)
4327#define DVO_VSYNC_TRISTATE (1 << 9)
4328#define DVO_HSYNC_TRISTATE (1 << 8)
4329#define DVO_BORDER_ENABLE (1 << 7)
4330#define DVO_DATA_ORDER_GBRG (1 << 6)
4331#define DVO_DATA_ORDER_RGGB (0 << 6)
4332#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4333#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4334#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4335#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4336#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4337#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4338#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4339#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4340#define DVOA_SRCDIM _MMIO(0x61124)
4341#define DVOB_SRCDIM _MMIO(0x61144)
4342#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4343#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4344#define DVO_SRCDIM_VERTICAL_SHIFT 0
4345
4346/* LVDS port control */
f0f59a00 4347#define LVDS _MMIO(0x61180)
585fb111
JB
4348/*
4349 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4350 * the DPLL semantics change when the LVDS is assigned to that pipe.
4351 */
4352#define LVDS_PORT_EN (1 << 31)
4353/* Selects pipe B for LVDS data. Must be set on pre-965. */
4354#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4355#define LVDS_PIPE_MASK (1 << 30)
1519b995 4356#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4357/* LVDS dithering flag on 965/g4x platform */
4358#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4359/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4360#define LVDS_VSYNC_POLARITY (1 << 21)
4361#define LVDS_HSYNC_POLARITY (1 << 20)
4362
a3e17eb8
ZY
4363/* Enable border for unscaled (or aspect-scaled) display */
4364#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4365/*
4366 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4367 * pixel.
4368 */
4369#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4370#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4371#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4372/*
4373 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4374 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4375 * on.
4376 */
4377#define LVDS_A3_POWER_MASK (3 << 6)
4378#define LVDS_A3_POWER_DOWN (0 << 6)
4379#define LVDS_A3_POWER_UP (3 << 6)
4380/*
4381 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4382 * is set.
4383 */
4384#define LVDS_CLKB_POWER_MASK (3 << 4)
4385#define LVDS_CLKB_POWER_DOWN (0 << 4)
4386#define LVDS_CLKB_POWER_UP (3 << 4)
4387/*
4388 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4389 * setting for whether we are in dual-channel mode. The B3 pair will
4390 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4391 */
4392#define LVDS_B0B3_POWER_MASK (3 << 2)
4393#define LVDS_B0B3_POWER_DOWN (0 << 2)
4394#define LVDS_B0B3_POWER_UP (3 << 2)
4395
3c17fe4b 4396/* Video Data Island Packet control */
f0f59a00 4397#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4398/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4399 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4400 * of the infoframe structure specified by CEA-861. */
4401#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4402#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4403#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4404/* Pre HSW: */
3c17fe4b 4405#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4406#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4407#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4408#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4409#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4410#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4411#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4412#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4413#define VIDEO_DIP_SELECT_AVI (0 << 19)
4414#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4415#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4416#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4417#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4418#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4419#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4420#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4421/* HSW and later: */
0dd87d20
PZ
4422#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4423#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4424#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4425#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4426#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4427#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4428
585fb111 4429/* Panel power sequencing */
44cb734c
ID
4430#define PPS_BASE 0x61200
4431#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4432#define PCH_PPS_BASE 0xC7200
4433
4434#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4435 PPS_BASE + (reg) + \
4436 (pps_idx) * 0x100)
4437
4438#define _PP_STATUS 0x61200
4439#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4440#define PP_ON (1 << 31)
585fb111
JB
4441/*
4442 * Indicates that all dependencies of the panel are on:
4443 *
4444 * - PLL enabled
4445 * - pipe enabled
4446 * - LVDS/DVOB/DVOC on
4447 */
44cb734c
ID
4448#define PP_READY (1 << 30)
4449#define PP_SEQUENCE_NONE (0 << 28)
4450#define PP_SEQUENCE_POWER_UP (1 << 28)
4451#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4452#define PP_SEQUENCE_MASK (3 << 28)
4453#define PP_SEQUENCE_SHIFT 28
4454#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4455#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4456#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4457#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4458#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4459#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4460#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4461#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4462#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4463#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4464#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4465
4466#define _PP_CONTROL 0x61204
4467#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4468#define PANEL_UNLOCK_REGS (0xabcd << 16)
4469#define PANEL_UNLOCK_MASK (0xffff << 16)
4470#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4471#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4472#define EDP_FORCE_VDD (1 << 3)
4473#define EDP_BLC_ENABLE (1 << 2)
4474#define PANEL_POWER_RESET (1 << 1)
4475#define PANEL_POWER_OFF (0 << 0)
4476#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4477
4478#define _PP_ON_DELAYS 0x61208
4479#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4480#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4481#define PANEL_PORT_SELECT_MASK (3 << 30)
4482#define PANEL_PORT_SELECT_LVDS (0 << 30)
4483#define PANEL_PORT_SELECT_DPA (1 << 30)
4484#define PANEL_PORT_SELECT_DPC (2 << 30)
4485#define PANEL_PORT_SELECT_DPD (3 << 30)
4486#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4487#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4488#define PANEL_POWER_UP_DELAY_SHIFT 16
4489#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4490#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4491
4492#define _PP_OFF_DELAYS 0x6120C
4493#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4494#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4495#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4496#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4497#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4498
4499#define _PP_DIVISOR 0x61210
4500#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4501#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4502#define PP_REFERENCE_DIVIDER_SHIFT 8
4503#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4504#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4505
4506/* Panel fitting */
f0f59a00 4507#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4508#define PFIT_ENABLE (1 << 31)
4509#define PFIT_PIPE_MASK (3 << 29)
4510#define PFIT_PIPE_SHIFT 29
4511#define VERT_INTERP_DISABLE (0 << 10)
4512#define VERT_INTERP_BILINEAR (1 << 10)
4513#define VERT_INTERP_MASK (3 << 10)
4514#define VERT_AUTO_SCALE (1 << 9)
4515#define HORIZ_INTERP_DISABLE (0 << 6)
4516#define HORIZ_INTERP_BILINEAR (1 << 6)
4517#define HORIZ_INTERP_MASK (3 << 6)
4518#define HORIZ_AUTO_SCALE (1 << 5)
4519#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4520#define PFIT_FILTER_FUZZY (0 << 24)
4521#define PFIT_SCALING_AUTO (0 << 26)
4522#define PFIT_SCALING_PROGRAMMED (1 << 26)
4523#define PFIT_SCALING_PILLAR (2 << 26)
4524#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4525#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4526/* Pre-965 */
4527#define PFIT_VERT_SCALE_SHIFT 20
4528#define PFIT_VERT_SCALE_MASK 0xfff00000
4529#define PFIT_HORIZ_SCALE_SHIFT 4
4530#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4531/* 965+ */
4532#define PFIT_VERT_SCALE_SHIFT_965 16
4533#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4534#define PFIT_HORIZ_SCALE_SHIFT_965 0
4535#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4536
f0f59a00 4537#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4538
5c969aa7
DL
4539#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4540#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4541#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4542 _VLV_BLC_PWM_CTL2_B)
07bf139b 4543
5c969aa7
DL
4544#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4545#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4546#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4547 _VLV_BLC_PWM_CTL_B)
07bf139b 4548
5c969aa7
DL
4549#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4550#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4551#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4552 _VLV_BLC_HIST_CTL_B)
07bf139b 4553
585fb111 4554/* Backlight control */
f0f59a00 4555#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4556#define BLM_PWM_ENABLE (1 << 31)
4557#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4558#define BLM_PIPE_SELECT (1 << 29)
4559#define BLM_PIPE_SELECT_IVB (3 << 29)
4560#define BLM_PIPE_A (0 << 29)
4561#define BLM_PIPE_B (1 << 29)
4562#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4563#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4564#define BLM_TRANSCODER_B BLM_PIPE_B
4565#define BLM_TRANSCODER_C BLM_PIPE_C
4566#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4567#define BLM_PIPE(pipe) ((pipe) << 29)
4568#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4569#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4570#define BLM_PHASE_IN_ENABLE (1 << 25)
4571#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4572#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4573#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4574#define BLM_PHASE_IN_COUNT_SHIFT (8)
4575#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4576#define BLM_PHASE_IN_INCR_SHIFT (0)
4577#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4578#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4579/*
4580 * This is the most significant 15 bits of the number of backlight cycles in a
4581 * complete cycle of the modulated backlight control.
4582 *
4583 * The actual value is this field multiplied by two.
4584 */
7cf41601
DV
4585#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4586#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4587#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4588/*
4589 * This is the number of cycles out of the backlight modulation cycle for which
4590 * the backlight is on.
4591 *
4592 * This field must be no greater than the number of cycles in the complete
4593 * backlight modulation cycle.
4594 */
4595#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4596#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4597#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4598#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4599
f0f59a00 4600#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4601#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4602
7cf41601
DV
4603/* New registers for PCH-split platforms. Safe where new bits show up, the
4604 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4605#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4606#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4607
f0f59a00 4608#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4609
7cf41601
DV
4610/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4611 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4612#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4613#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4614#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4615#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4616#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4617
f0f59a00 4618#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4619#define UTIL_PIN_ENABLE (1 << 31)
4620
022e4e52
SK
4621#define UTIL_PIN_PIPE(x) ((x) << 29)
4622#define UTIL_PIN_PIPE_MASK (3 << 29)
4623#define UTIL_PIN_MODE_PWM (1 << 24)
4624#define UTIL_PIN_MODE_MASK (0xf << 24)
4625#define UTIL_PIN_POLARITY (1 << 22)
4626
0fb890c0 4627/* BXT backlight register definition. */
022e4e52 4628#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4629#define BXT_BLC_PWM_ENABLE (1 << 31)
4630#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4631#define _BXT_BLC_PWM_FREQ1 0xC8254
4632#define _BXT_BLC_PWM_DUTY1 0xC8258
4633
4634#define _BXT_BLC_PWM_CTL2 0xC8350
4635#define _BXT_BLC_PWM_FREQ2 0xC8354
4636#define _BXT_BLC_PWM_DUTY2 0xC8358
4637
f0f59a00 4638#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4639 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4640#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4641 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4642#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4643 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4644
f0f59a00 4645#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4646#define PCH_GTC_ENABLE (1 << 31)
4647
585fb111 4648/* TV port control */
f0f59a00 4649#define TV_CTL _MMIO(0x68000)
646b4269 4650/* Enables the TV encoder */
585fb111 4651# define TV_ENC_ENABLE (1 << 31)
646b4269 4652/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4653# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4654/* Outputs composite video (DAC A only) */
585fb111 4655# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4656/* Outputs SVideo video (DAC B/C) */
585fb111 4657# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4658/* Outputs Component video (DAC A/B/C) */
585fb111 4659# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4660/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4661# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4662# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4663/* Enables slow sync generation (945GM only) */
585fb111 4664# define TV_SLOW_SYNC (1 << 20)
646b4269 4665/* Selects 4x oversampling for 480i and 576p */
585fb111 4666# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4667/* Selects 2x oversampling for 720p and 1080i */
585fb111 4668# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4669/* Selects no oversampling for 1080p */
585fb111 4670# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4671/* Selects 8x oversampling */
585fb111 4672# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4673/* Selects progressive mode rather than interlaced */
585fb111 4674# define TV_PROGRESSIVE (1 << 17)
646b4269 4675/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4676# define TV_PAL_BURST (1 << 16)
646b4269 4677/* Field for setting delay of Y compared to C */
585fb111 4678# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4679/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4680# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4681/*
585fb111
JB
4682 * Enables a fix for the 915GM only.
4683 *
4684 * Not sure what it does.
4685 */
4686# define TV_ENC_C0_FIX (1 << 10)
646b4269 4687/* Bits that must be preserved by software */
d2d9f232 4688# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4689# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4690/* Read-only state that reports all features enabled */
585fb111 4691# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4692/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4693# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4694/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4695# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4696/* Normal operation */
585fb111 4697# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4698/* Encoder test pattern 1 - combo pattern */
585fb111 4699# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4700/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4701# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4702/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4703# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4704/* Encoder test pattern 4 - random noise */
585fb111 4705# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4706/* Encoder test pattern 5 - linear color ramps */
585fb111 4707# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4708/*
585fb111
JB
4709 * This test mode forces the DACs to 50% of full output.
4710 *
4711 * This is used for load detection in combination with TVDAC_SENSE_MASK
4712 */
4713# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4714# define TV_TEST_MODE_MASK (7 << 0)
4715
f0f59a00 4716#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4717# define TV_DAC_SAVE 0x00ffff00
646b4269 4718/*
585fb111
JB
4719 * Reports that DAC state change logic has reported change (RO).
4720 *
4721 * This gets cleared when TV_DAC_STATE_EN is cleared
4722*/
4723# define TVDAC_STATE_CHG (1 << 31)
4724# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4725/* Reports that DAC A voltage is above the detect threshold */
585fb111 4726# define TVDAC_A_SENSE (1 << 30)
646b4269 4727/* Reports that DAC B voltage is above the detect threshold */
585fb111 4728# define TVDAC_B_SENSE (1 << 29)
646b4269 4729/* Reports that DAC C voltage is above the detect threshold */
585fb111 4730# define TVDAC_C_SENSE (1 << 28)
646b4269 4731/*
585fb111
JB
4732 * Enables DAC state detection logic, for load-based TV detection.
4733 *
4734 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4735 * to off, for load detection to work.
4736 */
4737# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4738/* Sets the DAC A sense value to high */
585fb111 4739# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4740/* Sets the DAC B sense value to high */
585fb111 4741# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4742/* Sets the DAC C sense value to high */
585fb111 4743# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4744/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4745# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4746/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4747# define ENC_TVDAC_SLEW_FAST (1 << 6)
4748# define DAC_A_1_3_V (0 << 4)
4749# define DAC_A_1_1_V (1 << 4)
4750# define DAC_A_0_7_V (2 << 4)
cb66c692 4751# define DAC_A_MASK (3 << 4)
585fb111
JB
4752# define DAC_B_1_3_V (0 << 2)
4753# define DAC_B_1_1_V (1 << 2)
4754# define DAC_B_0_7_V (2 << 2)
cb66c692 4755# define DAC_B_MASK (3 << 2)
585fb111
JB
4756# define DAC_C_1_3_V (0 << 0)
4757# define DAC_C_1_1_V (1 << 0)
4758# define DAC_C_0_7_V (2 << 0)
cb66c692 4759# define DAC_C_MASK (3 << 0)
585fb111 4760
646b4269 4761/*
585fb111
JB
4762 * CSC coefficients are stored in a floating point format with 9 bits of
4763 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4764 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4765 * -1 (0x3) being the only legal negative value.
4766 */
f0f59a00 4767#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4768# define TV_RY_MASK 0x07ff0000
4769# define TV_RY_SHIFT 16
4770# define TV_GY_MASK 0x00000fff
4771# define TV_GY_SHIFT 0
4772
f0f59a00 4773#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4774# define TV_BY_MASK 0x07ff0000
4775# define TV_BY_SHIFT 16
646b4269 4776/*
585fb111
JB
4777 * Y attenuation for component video.
4778 *
4779 * Stored in 1.9 fixed point.
4780 */
4781# define TV_AY_MASK 0x000003ff
4782# define TV_AY_SHIFT 0
4783
f0f59a00 4784#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4785# define TV_RU_MASK 0x07ff0000
4786# define TV_RU_SHIFT 16
4787# define TV_GU_MASK 0x000007ff
4788# define TV_GU_SHIFT 0
4789
f0f59a00 4790#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4791# define TV_BU_MASK 0x07ff0000
4792# define TV_BU_SHIFT 16
646b4269 4793/*
585fb111
JB
4794 * U attenuation for component video.
4795 *
4796 * Stored in 1.9 fixed point.
4797 */
4798# define TV_AU_MASK 0x000003ff
4799# define TV_AU_SHIFT 0
4800
f0f59a00 4801#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4802# define TV_RV_MASK 0x0fff0000
4803# define TV_RV_SHIFT 16
4804# define TV_GV_MASK 0x000007ff
4805# define TV_GV_SHIFT 0
4806
f0f59a00 4807#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4808# define TV_BV_MASK 0x07ff0000
4809# define TV_BV_SHIFT 16
646b4269 4810/*
585fb111
JB
4811 * V attenuation for component video.
4812 *
4813 * Stored in 1.9 fixed point.
4814 */
4815# define TV_AV_MASK 0x000007ff
4816# define TV_AV_SHIFT 0
4817
f0f59a00 4818#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4819/* 2s-complement brightness adjustment */
585fb111
JB
4820# define TV_BRIGHTNESS_MASK 0xff000000
4821# define TV_BRIGHTNESS_SHIFT 24
646b4269 4822/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4823# define TV_CONTRAST_MASK 0x00ff0000
4824# define TV_CONTRAST_SHIFT 16
646b4269 4825/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4826# define TV_SATURATION_MASK 0x0000ff00
4827# define TV_SATURATION_SHIFT 8
646b4269 4828/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4829# define TV_HUE_MASK 0x000000ff
4830# define TV_HUE_SHIFT 0
4831
f0f59a00 4832#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4833/* Controls the DAC level for black */
585fb111
JB
4834# define TV_BLACK_LEVEL_MASK 0x01ff0000
4835# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4836/* Controls the DAC level for blanking */
585fb111
JB
4837# define TV_BLANK_LEVEL_MASK 0x000001ff
4838# define TV_BLANK_LEVEL_SHIFT 0
4839
f0f59a00 4840#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4841/* Number of pixels in the hsync. */
585fb111
JB
4842# define TV_HSYNC_END_MASK 0x1fff0000
4843# define TV_HSYNC_END_SHIFT 16
646b4269 4844/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4845# define TV_HTOTAL_MASK 0x00001fff
4846# define TV_HTOTAL_SHIFT 0
4847
f0f59a00 4848#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4849/* Enables the colorburst (needed for non-component color) */
585fb111 4850# define TV_BURST_ENA (1 << 31)
646b4269 4851/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4852# define TV_HBURST_START_SHIFT 16
4853# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4854/* Length of the colorburst */
585fb111
JB
4855# define TV_HBURST_LEN_SHIFT 0
4856# define TV_HBURST_LEN_MASK 0x0001fff
4857
f0f59a00 4858#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4859/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4860# define TV_HBLANK_END_SHIFT 16
4861# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4862/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4863# define TV_HBLANK_START_SHIFT 0
4864# define TV_HBLANK_START_MASK 0x0001fff
4865
f0f59a00 4866#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4867/* XXX */
585fb111
JB
4868# define TV_NBR_END_SHIFT 16
4869# define TV_NBR_END_MASK 0x07ff0000
646b4269 4870/* XXX */
585fb111
JB
4871# define TV_VI_END_F1_SHIFT 8
4872# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4873/* XXX */
585fb111
JB
4874# define TV_VI_END_F2_SHIFT 0
4875# define TV_VI_END_F2_MASK 0x0000003f
4876
f0f59a00 4877#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4878/* Length of vsync, in half lines */
585fb111
JB
4879# define TV_VSYNC_LEN_MASK 0x07ff0000
4880# define TV_VSYNC_LEN_SHIFT 16
646b4269 4881/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4882 * number of half lines.
4883 */
4884# define TV_VSYNC_START_F1_MASK 0x00007f00
4885# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4886/*
585fb111
JB
4887 * Offset of the start of vsync in field 2, measured in one less than the
4888 * number of half lines.
4889 */
4890# define TV_VSYNC_START_F2_MASK 0x0000007f
4891# define TV_VSYNC_START_F2_SHIFT 0
4892
f0f59a00 4893#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4894/* Enables generation of the equalization signal */
585fb111 4895# define TV_EQUAL_ENA (1 << 31)
646b4269 4896/* Length of vsync, in half lines */
585fb111
JB
4897# define TV_VEQ_LEN_MASK 0x007f0000
4898# define TV_VEQ_LEN_SHIFT 16
646b4269 4899/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4900 * the number of half lines.
4901 */
4902# define TV_VEQ_START_F1_MASK 0x0007f00
4903# define TV_VEQ_START_F1_SHIFT 8
646b4269 4904/*
585fb111
JB
4905 * Offset of the start of equalization in field 2, measured in one less than
4906 * the number of half lines.
4907 */
4908# define TV_VEQ_START_F2_MASK 0x000007f
4909# define TV_VEQ_START_F2_SHIFT 0
4910
f0f59a00 4911#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4912/*
585fb111
JB
4913 * Offset to start of vertical colorburst, measured in one less than the
4914 * number of lines from vertical start.
4915 */
4916# define TV_VBURST_START_F1_MASK 0x003f0000
4917# define TV_VBURST_START_F1_SHIFT 16
646b4269 4918/*
585fb111
JB
4919 * Offset to the end of vertical colorburst, measured in one less than the
4920 * number of lines from the start of NBR.
4921 */
4922# define TV_VBURST_END_F1_MASK 0x000000ff
4923# define TV_VBURST_END_F1_SHIFT 0
4924
f0f59a00 4925#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4926/*
585fb111
JB
4927 * Offset to start of vertical colorburst, measured in one less than the
4928 * number of lines from vertical start.
4929 */
4930# define TV_VBURST_START_F2_MASK 0x003f0000
4931# define TV_VBURST_START_F2_SHIFT 16
646b4269 4932/*
585fb111
JB
4933 * Offset to the end of vertical colorburst, measured in one less than the
4934 * number of lines from the start of NBR.
4935 */
4936# define TV_VBURST_END_F2_MASK 0x000000ff
4937# define TV_VBURST_END_F2_SHIFT 0
4938
f0f59a00 4939#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4940/*
585fb111
JB
4941 * Offset to start of vertical colorburst, measured in one less than the
4942 * number of lines from vertical start.
4943 */
4944# define TV_VBURST_START_F3_MASK 0x003f0000
4945# define TV_VBURST_START_F3_SHIFT 16
646b4269 4946/*
585fb111
JB
4947 * Offset to the end of vertical colorburst, measured in one less than the
4948 * number of lines from the start of NBR.
4949 */
4950# define TV_VBURST_END_F3_MASK 0x000000ff
4951# define TV_VBURST_END_F3_SHIFT 0
4952
f0f59a00 4953#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4954/*
585fb111
JB
4955 * Offset to start of vertical colorburst, measured in one less than the
4956 * number of lines from vertical start.
4957 */
4958# define TV_VBURST_START_F4_MASK 0x003f0000
4959# define TV_VBURST_START_F4_SHIFT 16
646b4269 4960/*
585fb111
JB
4961 * Offset to the end of vertical colorburst, measured in one less than the
4962 * number of lines from the start of NBR.
4963 */
4964# define TV_VBURST_END_F4_MASK 0x000000ff
4965# define TV_VBURST_END_F4_SHIFT 0
4966
f0f59a00 4967#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4968/* Turns on the first subcarrier phase generation DDA */
585fb111 4969# define TV_SC_DDA1_EN (1 << 31)
646b4269 4970/* Turns on the first subcarrier phase generation DDA */
585fb111 4971# define TV_SC_DDA2_EN (1 << 30)
646b4269 4972/* Turns on the first subcarrier phase generation DDA */
585fb111 4973# define TV_SC_DDA3_EN (1 << 29)
646b4269 4974/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4975# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4976/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4977# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4978/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4979# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4980/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4981# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4982/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4983# define TV_BURST_LEVEL_MASK 0x00ff0000
4984# define TV_BURST_LEVEL_SHIFT 16
646b4269 4985/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4986# define TV_SCDDA1_INC_MASK 0x00000fff
4987# define TV_SCDDA1_INC_SHIFT 0
4988
f0f59a00 4989#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4990/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4991# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4992# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4993/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4994# define TV_SCDDA2_INC_MASK 0x00007fff
4995# define TV_SCDDA2_INC_SHIFT 0
4996
f0f59a00 4997#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4998/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4999# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5000# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5001/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5002# define TV_SCDDA3_INC_MASK 0x00007fff
5003# define TV_SCDDA3_INC_SHIFT 0
5004
f0f59a00 5005#define TV_WIN_POS _MMIO(0x68070)
646b4269 5006/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5007# define TV_XPOS_MASK 0x1fff0000
5008# define TV_XPOS_SHIFT 16
646b4269 5009/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5010# define TV_YPOS_MASK 0x00000fff
5011# define TV_YPOS_SHIFT 0
5012
f0f59a00 5013#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5014/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5015# define TV_XSIZE_MASK 0x1fff0000
5016# define TV_XSIZE_SHIFT 16
646b4269 5017/*
585fb111
JB
5018 * Vertical size of the display window, measured in pixels.
5019 *
5020 * Must be even for interlaced modes.
5021 */
5022# define TV_YSIZE_MASK 0x00000fff
5023# define TV_YSIZE_SHIFT 0
5024
f0f59a00 5025#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5026/*
585fb111
JB
5027 * Enables automatic scaling calculation.
5028 *
5029 * If set, the rest of the registers are ignored, and the calculated values can
5030 * be read back from the register.
5031 */
5032# define TV_AUTO_SCALE (1 << 31)
646b4269 5033/*
585fb111
JB
5034 * Disables the vertical filter.
5035 *
5036 * This is required on modes more than 1024 pixels wide */
5037# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5038/* Enables adaptive vertical filtering */
585fb111
JB
5039# define TV_VADAPT (1 << 28)
5040# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5041/* Selects the least adaptive vertical filtering mode */
585fb111 5042# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5043/* Selects the moderately adaptive vertical filtering mode */
585fb111 5044# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5045/* Selects the most adaptive vertical filtering mode */
585fb111 5046# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5047/*
585fb111
JB
5048 * Sets the horizontal scaling factor.
5049 *
5050 * This should be the fractional part of the horizontal scaling factor divided
5051 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5052 *
5053 * (src width - 1) / ((oversample * dest width) - 1)
5054 */
5055# define TV_HSCALE_FRAC_MASK 0x00003fff
5056# define TV_HSCALE_FRAC_SHIFT 0
5057
f0f59a00 5058#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5059/*
585fb111
JB
5060 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5061 *
5062 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5063 */
5064# define TV_VSCALE_INT_MASK 0x00038000
5065# define TV_VSCALE_INT_SHIFT 15
646b4269 5066/*
585fb111
JB
5067 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5068 *
5069 * \sa TV_VSCALE_INT_MASK
5070 */
5071# define TV_VSCALE_FRAC_MASK 0x00007fff
5072# define TV_VSCALE_FRAC_SHIFT 0
5073
f0f59a00 5074#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5075/*
585fb111
JB
5076 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5077 *
5078 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5079 *
5080 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5081 */
5082# define TV_VSCALE_IP_INT_MASK 0x00038000
5083# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5084/*
585fb111
JB
5085 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5086 *
5087 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5088 *
5089 * \sa TV_VSCALE_IP_INT_MASK
5090 */
5091# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5092# define TV_VSCALE_IP_FRAC_SHIFT 0
5093
f0f59a00 5094#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5095# define TV_CC_ENABLE (1 << 31)
646b4269 5096/*
585fb111
JB
5097 * Specifies which field to send the CC data in.
5098 *
5099 * CC data is usually sent in field 0.
5100 */
5101# define TV_CC_FID_MASK (1 << 27)
5102# define TV_CC_FID_SHIFT 27
646b4269 5103/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5104# define TV_CC_HOFF_MASK 0x03ff0000
5105# define TV_CC_HOFF_SHIFT 16
646b4269 5106/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5107# define TV_CC_LINE_MASK 0x0000003f
5108# define TV_CC_LINE_SHIFT 0
5109
f0f59a00 5110#define TV_CC_DATA _MMIO(0x68094)
585fb111 5111# define TV_CC_RDY (1 << 31)
646b4269 5112/* Second word of CC data to be transmitted. */
585fb111
JB
5113# define TV_CC_DATA_2_MASK 0x007f0000
5114# define TV_CC_DATA_2_SHIFT 16
646b4269 5115/* First word of CC data to be transmitted. */
585fb111
JB
5116# define TV_CC_DATA_1_MASK 0x0000007f
5117# define TV_CC_DATA_1_SHIFT 0
5118
f0f59a00
VS
5119#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5120#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5121#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5122#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5123
040d87f1 5124/* Display Port */
f0f59a00
VS
5125#define DP_A _MMIO(0x64000) /* eDP */
5126#define DP_B _MMIO(0x64100)
5127#define DP_C _MMIO(0x64200)
5128#define DP_D _MMIO(0x64300)
040d87f1 5129
f0f59a00
VS
5130#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5131#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5132#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5133
040d87f1
KP
5134#define DP_PORT_EN (1 << 31)
5135#define DP_PIPEB_SELECT (1 << 30)
47a05eca 5136#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
5137#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5138#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 5139
040d87f1
KP
5140/* Link training mode - select a suitable mode for each stage */
5141#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5142#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5143#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5144#define DP_LINK_TRAIN_OFF (3 << 28)
5145#define DP_LINK_TRAIN_MASK (3 << 28)
5146#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
5147#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
5148#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 5149
8db9d77b
ZW
5150/* CPT Link training mode */
5151#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5152#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5153#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5154#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5155#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5156#define DP_LINK_TRAIN_SHIFT_CPT 8
5157
040d87f1
KP
5158/* Signal voltages. These are mostly controlled by the other end */
5159#define DP_VOLTAGE_0_4 (0 << 25)
5160#define DP_VOLTAGE_0_6 (1 << 25)
5161#define DP_VOLTAGE_0_8 (2 << 25)
5162#define DP_VOLTAGE_1_2 (3 << 25)
5163#define DP_VOLTAGE_MASK (7 << 25)
5164#define DP_VOLTAGE_SHIFT 25
5165
5166/* Signal pre-emphasis levels, like voltages, the other end tells us what
5167 * they want
5168 */
5169#define DP_PRE_EMPHASIS_0 (0 << 22)
5170#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5171#define DP_PRE_EMPHASIS_6 (2 << 22)
5172#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5173#define DP_PRE_EMPHASIS_MASK (7 << 22)
5174#define DP_PRE_EMPHASIS_SHIFT 22
5175
5176/* How many wires to use. I guess 3 was too hard */
17aa6be9 5177#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5178#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5179#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5180
5181/* Mystic DPCD version 1.1 special mode */
5182#define DP_ENHANCED_FRAMING (1 << 18)
5183
32f9d658
ZW
5184/* eDP */
5185#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5186#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5187#define DP_PLL_FREQ_MASK (3 << 16)
5188
646b4269 5189/* locked once port is enabled */
040d87f1
KP
5190#define DP_PORT_REVERSAL (1 << 15)
5191
32f9d658
ZW
5192/* eDP */
5193#define DP_PLL_ENABLE (1 << 14)
5194
646b4269 5195/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5196#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5197
5198#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5199#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5200
646b4269 5201/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5202#define DP_COLOR_RANGE_16_235 (1 << 8)
5203
646b4269 5204/* Turn on the audio link */
040d87f1
KP
5205#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5206
646b4269 5207/* vs and hs sync polarity */
040d87f1
KP
5208#define DP_SYNC_VS_HIGH (1 << 4)
5209#define DP_SYNC_HS_HIGH (1 << 3)
5210
646b4269 5211/* A fantasy */
040d87f1
KP
5212#define DP_DETECTED (1 << 2)
5213
646b4269 5214/* The aux channel provides a way to talk to the
040d87f1
KP
5215 * signal sink for DDC etc. Max packet size supported
5216 * is 20 bytes in each direction, hence the 5 fixed
5217 * data registers
5218 */
da00bdcf
VS
5219#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5220#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5221#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5222#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5223#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5224#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5225
5226#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5227#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5228#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5229#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5230#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5231#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5232
5233#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5234#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5235#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5236#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5237#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5238#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5239
5240#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5241#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5242#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5243#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5244#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5245#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5246
f0f59a00
VS
5247#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5248#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5249
5250#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5251#define DP_AUX_CH_CTL_DONE (1 << 30)
5252#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5253#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5254#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5255#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5256#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5257#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5258#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5259#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5260#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5261#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5262#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5263#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5264#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5265#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5266#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5267#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5268#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5269#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5270#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5271#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5272#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5273#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5274#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5275#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5276#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5277
5278/*
5279 * Computing GMCH M and N values for the Display Port link
5280 *
5281 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5282 *
5283 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5284 *
5285 * The GMCH value is used internally
5286 *
5287 * bytes_per_pixel is the number of bytes coming out of the plane,
5288 * which is after the LUTs, so we want the bytes for our color format.
5289 * For our current usage, this is always 3, one byte for R, G and B.
5290 */
e3b95f1e
DV
5291#define _PIPEA_DATA_M_G4X 0x70050
5292#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5293
5294/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5295#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5296#define TU_SIZE_SHIFT 25
a65851af 5297#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5298
a65851af
VS
5299#define DATA_LINK_M_N_MASK (0xffffff)
5300#define DATA_LINK_N_MAX (0x800000)
040d87f1 5301
e3b95f1e
DV
5302#define _PIPEA_DATA_N_G4X 0x70054
5303#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5304#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5305
5306/*
5307 * Computing Link M and N values for the Display Port link
5308 *
5309 * Link M / N = pixel_clock / ls_clk
5310 *
5311 * (the DP spec calls pixel_clock the 'strm_clk')
5312 *
5313 * The Link value is transmitted in the Main Stream
5314 * Attributes and VB-ID.
5315 */
5316
e3b95f1e
DV
5317#define _PIPEA_LINK_M_G4X 0x70060
5318#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5319#define PIPEA_DP_LINK_M_MASK (0xffffff)
5320
e3b95f1e
DV
5321#define _PIPEA_LINK_N_G4X 0x70064
5322#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5323#define PIPEA_DP_LINK_N_MASK (0xffffff)
5324
f0f59a00
VS
5325#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5326#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5327#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5328#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5329
585fb111
JB
5330/* Display & cursor control */
5331
5332/* Pipe A */
a57c774a 5333#define _PIPEADSL 0x70000
837ba00f
PZ
5334#define DSL_LINEMASK_GEN2 0x00000fff
5335#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5336#define _PIPEACONF 0x70008
5eddb70b
CW
5337#define PIPECONF_ENABLE (1<<31)
5338#define PIPECONF_DISABLE 0
5339#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5340#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5341#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5342#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5343#define PIPECONF_SINGLE_WIDE 0
5344#define PIPECONF_PIPE_UNLOCKED 0
5345#define PIPECONF_PIPE_LOCKED (1<<25)
5346#define PIPECONF_PALETTE 0
5347#define PIPECONF_GAMMA (1<<24)
585fb111 5348#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5349#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5350#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5351/* Note that pre-gen3 does not support interlaced display directly. Panel
5352 * fitting must be disabled on pre-ilk for interlaced. */
5353#define PIPECONF_PROGRESSIVE (0 << 21)
5354#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5355#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5356#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5357#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5358/* Ironlake and later have a complete new set of values for interlaced. PFIT
5359 * means panel fitter required, PF means progressive fetch, DBL means power
5360 * saving pixel doubling. */
5361#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5362#define PIPECONF_INTERLACED_ILK (3 << 21)
5363#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5364#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5365#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5366#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5367#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5368#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5369#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5370#define PIPECONF_BPC_MASK (0x7 << 5)
5371#define PIPECONF_8BPC (0<<5)
5372#define PIPECONF_10BPC (1<<5)
5373#define PIPECONF_6BPC (2<<5)
5374#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5375#define PIPECONF_DITHER_EN (1<<4)
5376#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5377#define PIPECONF_DITHER_TYPE_SP (0<<2)
5378#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5379#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5380#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5381#define _PIPEASTAT 0x70024
585fb111 5382#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5383#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5384#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5385#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5386#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5387#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5388#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5389#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5390#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5391#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5392#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5393#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5394#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5395#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5396#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5397#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5398#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5399#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5400#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5401#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5402#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5403#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5404#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5405#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5406#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5407#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5408#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5409#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5410#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5411#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5412#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5413#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5414#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5415#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5416#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5417#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5418#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5419#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5420#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5421#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5422#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5423#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5424#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5425#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5426#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5427#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5428
755e9019
ID
5429#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5430#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5431
84fd4f4e
RB
5432#define PIPE_A_OFFSET 0x70000
5433#define PIPE_B_OFFSET 0x71000
5434#define PIPE_C_OFFSET 0x72000
5435#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5436/*
5437 * There's actually no pipe EDP. Some pipe registers have
5438 * simply shifted from the pipe to the transcoder, while
5439 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5440 * to access such registers in transcoder EDP.
5441 */
5442#define PIPE_EDP_OFFSET 0x7f000
5443
f0f59a00 5444#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5445 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5446 dev_priv->info.display_mmio_offset)
a57c774a 5447
f0f59a00
VS
5448#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5449#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5450#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5451#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5452#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5453
756f85cf
PZ
5454#define _PIPE_MISC_A 0x70030
5455#define _PIPE_MISC_B 0x71030
b22ca995
SS
5456#define PIPEMISC_YUV420_ENABLE (1<<27)
5457#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5458#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5459#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5460#define PIPEMISC_DITHER_8_BPC (0<<5)
5461#define PIPEMISC_DITHER_10_BPC (1<<5)
5462#define PIPEMISC_DITHER_6_BPC (2<<5)
5463#define PIPEMISC_DITHER_12_BPC (3<<5)
5464#define PIPEMISC_DITHER_ENABLE (1<<4)
5465#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5466#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5467#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5468
f0f59a00 5469#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5470#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5471#define PIPEB_HLINE_INT_EN (1<<28)
5472#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5473#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5474#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5475#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5476#define PIPE_PSR_INT_EN (1<<22)
7983117f 5477#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5478#define PIPEA_HLINE_INT_EN (1<<20)
5479#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5480#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5481#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5482#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5483#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5484#define PIPEC_HLINE_INT_EN (1<<12)
5485#define PIPEC_VBLANK_INT_EN (1<<11)
5486#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5487#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5488#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5489
f0f59a00 5490#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5491#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5492#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5493#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5494#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5495#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5496#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5497#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5498#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5499#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5500#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5501#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5502#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5503#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5504#define DPINVGTT_EN_MASK_CHV 0xfff0000
5505#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5506#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5507#define PLANEC_INVALID_GTT_STATUS (1<<9)
5508#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5509#define CURSORB_INVALID_GTT_STATUS (1<<7)
5510#define CURSORA_INVALID_GTT_STATUS (1<<6)
5511#define SPRITED_INVALID_GTT_STATUS (1<<5)
5512#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5513#define PLANEB_INVALID_GTT_STATUS (1<<3)
5514#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5515#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5516#define PLANEA_INVALID_GTT_STATUS (1<<0)
5517#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5518#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5519
f0f59a00 5520#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5521#define DSPARB_CSTART_MASK (0x7f << 7)
5522#define DSPARB_CSTART_SHIFT 7
5523#define DSPARB_BSTART_MASK (0x7f)
5524#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5525#define DSPARB_BEND_SHIFT 9 /* on 855 */
5526#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5527#define DSPARB_SPRITEA_SHIFT_VLV 0
5528#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5529#define DSPARB_SPRITEB_SHIFT_VLV 8
5530#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5531#define DSPARB_SPRITEC_SHIFT_VLV 16
5532#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5533#define DSPARB_SPRITED_SHIFT_VLV 24
5534#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5535#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5536#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5537#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5538#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5539#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5540#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5541#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5542#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5543#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5544#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5545#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5546#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5547#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5548#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5549#define DSPARB_SPRITEE_SHIFT_VLV 0
5550#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5551#define DSPARB_SPRITEF_SHIFT_VLV 8
5552#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5553
0a560674 5554/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5555#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5556#define DSPFW_SR_SHIFT 23
5557#define DSPFW_SR_MASK (0x1ff<<23)
5558#define DSPFW_CURSORB_SHIFT 16
5559#define DSPFW_CURSORB_MASK (0x3f<<16)
5560#define DSPFW_PLANEB_SHIFT 8
5561#define DSPFW_PLANEB_MASK (0x7f<<8)
5562#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5563#define DSPFW_PLANEA_SHIFT 0
5564#define DSPFW_PLANEA_MASK (0x7f<<0)
5565#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5566#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5567#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5568#define DSPFW_FBC_SR_SHIFT 28
5569#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5570#define DSPFW_FBC_HPLL_SR_SHIFT 24
5571#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5572#define DSPFW_SPRITEB_SHIFT (16)
5573#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5574#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5575#define DSPFW_CURSORA_SHIFT 8
5576#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5577#define DSPFW_PLANEC_OLD_SHIFT 0
5578#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5579#define DSPFW_SPRITEA_SHIFT 0
5580#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5581#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5582#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5583#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5584#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5585#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5586#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5587#define DSPFW_HPLL_CURSOR_SHIFT 16
5588#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5589#define DSPFW_HPLL_SR_SHIFT 0
5590#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5591
5592/* vlv/chv */
f0f59a00 5593#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5594#define DSPFW_SPRITEB_WM1_SHIFT 16
5595#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5596#define DSPFW_CURSORA_WM1_SHIFT 8
5597#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5598#define DSPFW_SPRITEA_WM1_SHIFT 0
5599#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5600#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5601#define DSPFW_PLANEB_WM1_SHIFT 24
5602#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5603#define DSPFW_PLANEA_WM1_SHIFT 16
5604#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5605#define DSPFW_CURSORB_WM1_SHIFT 8
5606#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5607#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5608#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5609#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5610#define DSPFW_SR_WM1_SHIFT 0
5611#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5612#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5613#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5614#define DSPFW_SPRITED_WM1_SHIFT 24
5615#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5616#define DSPFW_SPRITED_SHIFT 16
15665979 5617#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5618#define DSPFW_SPRITEC_WM1_SHIFT 8
5619#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5620#define DSPFW_SPRITEC_SHIFT 0
15665979 5621#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5622#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5623#define DSPFW_SPRITEF_WM1_SHIFT 24
5624#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5625#define DSPFW_SPRITEF_SHIFT 16
15665979 5626#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5627#define DSPFW_SPRITEE_WM1_SHIFT 8
5628#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5629#define DSPFW_SPRITEE_SHIFT 0
15665979 5630#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5631#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5632#define DSPFW_PLANEC_WM1_SHIFT 24
5633#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5634#define DSPFW_PLANEC_SHIFT 16
15665979 5635#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5636#define DSPFW_CURSORC_WM1_SHIFT 8
5637#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5638#define DSPFW_CURSORC_SHIFT 0
5639#define DSPFW_CURSORC_MASK (0x3f<<0)
5640
5641/* vlv/chv high order bits */
f0f59a00 5642#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5643#define DSPFW_SR_HI_SHIFT 24
ae80152d 5644#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5645#define DSPFW_SPRITEF_HI_SHIFT 23
5646#define DSPFW_SPRITEF_HI_MASK (1<<23)
5647#define DSPFW_SPRITEE_HI_SHIFT 22
5648#define DSPFW_SPRITEE_HI_MASK (1<<22)
5649#define DSPFW_PLANEC_HI_SHIFT 21
5650#define DSPFW_PLANEC_HI_MASK (1<<21)
5651#define DSPFW_SPRITED_HI_SHIFT 20
5652#define DSPFW_SPRITED_HI_MASK (1<<20)
5653#define DSPFW_SPRITEC_HI_SHIFT 16
5654#define DSPFW_SPRITEC_HI_MASK (1<<16)
5655#define DSPFW_PLANEB_HI_SHIFT 12
5656#define DSPFW_PLANEB_HI_MASK (1<<12)
5657#define DSPFW_SPRITEB_HI_SHIFT 8
5658#define DSPFW_SPRITEB_HI_MASK (1<<8)
5659#define DSPFW_SPRITEA_HI_SHIFT 4
5660#define DSPFW_SPRITEA_HI_MASK (1<<4)
5661#define DSPFW_PLANEA_HI_SHIFT 0
5662#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5663#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5664#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5665#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5666#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5667#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5668#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5669#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5670#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5671#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5672#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5673#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5674#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5675#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5676#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5677#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5678#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5679#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5680#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5681#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5682#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5683#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5684
12a3c055 5685/* drain latency register values*/
f0f59a00 5686#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5687#define DDL_CURSOR_SHIFT 24
01e184cc 5688#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5689#define DDL_PLANE_SHIFT 0
341c526f
VS
5690#define DDL_PRECISION_HIGH (1<<7)
5691#define DDL_PRECISION_LOW (0<<7)
0948c265 5692#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5693
f0f59a00 5694#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5695#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5696#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5697
c231775c 5698#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
dfa311f0 5699#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
c231775c 5700
7662c8bd 5701/* FIFO watermark sizes etc */
0e442c60 5702#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5703#define I915_FIFO_LINE_SIZE 64
5704#define I830_FIFO_LINE_SIZE 32
0e442c60 5705
ceb04246 5706#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5707#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5708#define I965_FIFO_SIZE 512
5709#define I945_FIFO_SIZE 127
7662c8bd 5710#define I915_FIFO_SIZE 95
dff33cfc 5711#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5712#define I830_FIFO_SIZE 95
0e442c60 5713
ceb04246 5714#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5715#define G4X_MAX_WM 0x3f
7662c8bd
SL
5716#define I915_MAX_WM 0x3f
5717
f2b115e6
AJ
5718#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5719#define PINEVIEW_FIFO_LINE_SIZE 64
5720#define PINEVIEW_MAX_WM 0x1ff
5721#define PINEVIEW_DFT_WM 0x3f
5722#define PINEVIEW_DFT_HPLLOFF_WM 0
5723#define PINEVIEW_GUARD_WM 10
5724#define PINEVIEW_CURSOR_FIFO 64
5725#define PINEVIEW_CURSOR_MAX_WM 0x3f
5726#define PINEVIEW_CURSOR_DFT_WM 0
5727#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5728
ceb04246 5729#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5730#define I965_CURSOR_FIFO 64
5731#define I965_CURSOR_MAX_WM 32
5732#define I965_CURSOR_DFT_WM 8
7f8a8569 5733
fae1267d 5734/* Watermark register definitions for SKL */
086f8e84
VS
5735#define _CUR_WM_A_0 0x70140
5736#define _CUR_WM_B_0 0x71140
5737#define _PLANE_WM_1_A_0 0x70240
5738#define _PLANE_WM_1_B_0 0x71240
5739#define _PLANE_WM_2_A_0 0x70340
5740#define _PLANE_WM_2_B_0 0x71340
5741#define _PLANE_WM_TRANS_1_A_0 0x70268
5742#define _PLANE_WM_TRANS_1_B_0 0x71268
5743#define _PLANE_WM_TRANS_2_A_0 0x70368
5744#define _PLANE_WM_TRANS_2_B_0 0x71368
5745#define _CUR_WM_TRANS_A_0 0x70168
5746#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5747#define PLANE_WM_EN (1 << 31)
5748#define PLANE_WM_LINES_SHIFT 14
5749#define PLANE_WM_LINES_MASK 0x1f
5750#define PLANE_WM_BLOCKS_MASK 0x3ff
5751
086f8e84 5752#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5753#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5754#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5755
086f8e84
VS
5756#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5757#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5758#define _PLANE_WM_BASE(pipe, plane) \
5759 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5760#define PLANE_WM(pipe, plane, level) \
f0f59a00 5761 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5762#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5763 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5764#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5765 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5766#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5767 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5768
7f8a8569 5769/* define the Watermark register on Ironlake */
f0f59a00 5770#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5771#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5772#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5773#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5774#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5775#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5776
f0f59a00
VS
5777#define WM0_PIPEB_ILK _MMIO(0x45104)
5778#define WM0_PIPEC_IVB _MMIO(0x45200)
5779#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5780#define WM1_LP_SR_EN (1<<31)
5781#define WM1_LP_LATENCY_SHIFT 24
5782#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5783#define WM1_LP_FBC_MASK (0xf<<20)
5784#define WM1_LP_FBC_SHIFT 20
416f4727 5785#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5786#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5787#define WM1_LP_SR_SHIFT 8
1996d624 5788#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5789#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5790#define WM2_LP_EN (1<<31)
f0f59a00 5791#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5792#define WM3_LP_EN (1<<31)
f0f59a00
VS
5793#define WM1S_LP_ILK _MMIO(0x45120)
5794#define WM2S_LP_IVB _MMIO(0x45124)
5795#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5796#define WM1S_LP_EN (1<<31)
7f8a8569 5797
cca32e9a
PZ
5798#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5799 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5800 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5801
7f8a8569 5802/* Memory latency timer register */
f0f59a00 5803#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5804#define MLTR_WM1_SHIFT 0
5805#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5806/* the unit of memory self-refresh latency time is 0.5us */
5807#define ILK_SRLT_MASK 0x3f
5808
1398261a
YL
5809
5810/* the address where we get all kinds of latency value */
f0f59a00 5811#define SSKPD _MMIO(0x5d10)
1398261a
YL
5812#define SSKPD_WM_MASK 0x3f
5813#define SSKPD_WM0_SHIFT 0
5814#define SSKPD_WM1_SHIFT 8
5815#define SSKPD_WM2_SHIFT 16
5816#define SSKPD_WM3_SHIFT 24
5817
585fb111
JB
5818/*
5819 * The two pipe frame counter registers are not synchronized, so
5820 * reading a stable value is somewhat tricky. The following code
5821 * should work:
5822 *
5823 * do {
5824 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5825 * PIPE_FRAME_HIGH_SHIFT;
5826 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5827 * PIPE_FRAME_LOW_SHIFT);
5828 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5829 * PIPE_FRAME_HIGH_SHIFT);
5830 * } while (high1 != high2);
5831 * frame = (high1 << 8) | low1;
5832 */
25a2e2d0 5833#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5834#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5835#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5836#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5837#define PIPE_FRAME_LOW_MASK 0xff000000
5838#define PIPE_FRAME_LOW_SHIFT 24
5839#define PIPE_PIXEL_MASK 0x00ffffff
5840#define PIPE_PIXEL_SHIFT 0
9880b7a5 5841/* GM45+ just has to be different */
fd8f507c
VS
5842#define _PIPEA_FRMCOUNT_G4X 0x70040
5843#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5844#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5845#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5846
5847/* Cursor A & B regs */
5efb3e28 5848#define _CURACNTR 0x70080
14b60391
JB
5849/* Old style CUR*CNTR flags (desktop 8xx) */
5850#define CURSOR_ENABLE 0x80000000
5851#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5852#define CURSOR_STRIDE_SHIFT 28
5853#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5854#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5855#define CURSOR_FORMAT_SHIFT 24
5856#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5857#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5858#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5859#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5860#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5861#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5862/* New style CUR*CNTR flags */
5863#define CURSOR_MODE 0x27
585fb111 5864#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5865#define CURSOR_MODE_128_32B_AX 0x02
5866#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5867#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5868#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5869#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5870#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5871#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5872#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5873#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5874#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5875#define _CURABASE 0x70084
5876#define _CURAPOS 0x70088
585fb111
JB
5877#define CURSOR_POS_MASK 0x007FF
5878#define CURSOR_POS_SIGN 0x8000
5879#define CURSOR_X_SHIFT 0
5880#define CURSOR_Y_SHIFT 16
024faac7
VS
5881#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5882#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5883#define CUR_FBC_CTL_EN (1 << 31)
5efb3e28
VS
5884#define _CURBCNTR 0x700c0
5885#define _CURBBASE 0x700c4
5886#define _CURBPOS 0x700c8
585fb111 5887
65a21cd6
JB
5888#define _CURBCNTR_IVB 0x71080
5889#define _CURBBASE_IVB 0x71084
5890#define _CURBPOS_IVB 0x71088
5891
f0f59a00 5892#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5893 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5894 dev_priv->info.display_mmio_offset)
5895
5896#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5897#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5898#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5899#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
c4a1d9e4 5900
5efb3e28
VS
5901#define CURSOR_A_OFFSET 0x70080
5902#define CURSOR_B_OFFSET 0x700c0
5903#define CHV_CURSOR_C_OFFSET 0x700e0
5904#define IVB_CURSOR_B_OFFSET 0x71080
5905#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5906
585fb111 5907/* Display A control */
a57c774a 5908#define _DSPACNTR 0x70180
585fb111
JB
5909#define DISPLAY_PLANE_ENABLE (1<<31)
5910#define DISPLAY_PLANE_DISABLE 0
5911#define DISPPLANE_GAMMA_ENABLE (1<<30)
5912#define DISPPLANE_GAMMA_DISABLE 0
5913#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5914#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5915#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5916#define DISPPLANE_BGRA555 (0x3<<26)
5917#define DISPPLANE_BGRX555 (0x4<<26)
5918#define DISPPLANE_BGRX565 (0x5<<26)
5919#define DISPPLANE_BGRX888 (0x6<<26)
5920#define DISPPLANE_BGRA888 (0x7<<26)
5921#define DISPPLANE_RGBX101010 (0x8<<26)
5922#define DISPPLANE_RGBA101010 (0x9<<26)
5923#define DISPPLANE_BGRX101010 (0xa<<26)
5924#define DISPPLANE_RGBX161616 (0xc<<26)
5925#define DISPPLANE_RGBX888 (0xe<<26)
5926#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5927#define DISPPLANE_STEREO_ENABLE (1<<25)
5928#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5929#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5930#define DISPPLANE_SEL_PIPE_SHIFT 24
5931#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 5932#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5933#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5934#define DISPPLANE_SRC_KEY_DISABLE 0
5935#define DISPPLANE_LINE_DOUBLE (1<<20)
5936#define DISPPLANE_NO_LINE_DOUBLE 0
5937#define DISPPLANE_STEREO_POLARITY_FIRST 0
5938#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5939#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5940#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5941#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5942#define DISPPLANE_TILED (1<<10)
c14b0485 5943#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5944#define _DSPAADDR 0x70184
5945#define _DSPASTRIDE 0x70188
5946#define _DSPAPOS 0x7018C /* reserved */
5947#define _DSPASIZE 0x70190
5948#define _DSPASURF 0x7019C /* 965+ only */
5949#define _DSPATILEOFF 0x701A4 /* 965+ only */
5950#define _DSPAOFFSET 0x701A4 /* HSW */
5951#define _DSPASURFLIVE 0x701AC
5952
f0f59a00
VS
5953#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5954#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5955#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5956#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5957#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5958#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5959#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5960#define DSPLINOFF(plane) DSPADDR(plane)
5961#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5962#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5963
c14b0485
VS
5964/* CHV pipe B blender and primary plane */
5965#define _CHV_BLEND_A 0x60a00
5966#define CHV_BLEND_LEGACY (0<<30)
5967#define CHV_BLEND_ANDROID (1<<30)
5968#define CHV_BLEND_MPO (2<<30)
5969#define CHV_BLEND_MASK (3<<30)
5970#define _CHV_CANVAS_A 0x60a04
5971#define _PRIMPOS_A 0x60a08
5972#define _PRIMSIZE_A 0x60a0c
5973#define _PRIMCNSTALPHA_A 0x60a10
5974#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5975
f0f59a00
VS
5976#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5977#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5978#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5979#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5980#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5981
446f2545
AR
5982/* Display/Sprite base address macros */
5983#define DISP_BASEADDR_MASK (0xfffff000)
5984#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5985#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5986
85fa792b
VS
5987/*
5988 * VBIOS flags
5989 * gen2:
5990 * [00:06] alm,mgm
5991 * [10:16] all
5992 * [30:32] alm,mgm
5993 * gen3+:
5994 * [00:0f] all
5995 * [10:1f] all
5996 * [30:32] all
5997 */
f0f59a00
VS
5998#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5999#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6000#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6001#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6002
6003/* Pipe B */
5c969aa7
DL
6004#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6005#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6006#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6007#define _PIPEBFRAMEHIGH 0x71040
6008#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6009#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6010#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6011
585fb111
JB
6012
6013/* Display B control */
5c969aa7 6014#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
6015#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6016#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6017#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6018#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6019#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6020#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6021#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6022#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6023#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6024#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6025#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6026#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6027
b840d907
JB
6028/* Sprite A control */
6029#define _DVSACNTR 0x72180
6030#define DVS_ENABLE (1<<31)
6031#define DVS_GAMMA_ENABLE (1<<30)
6032#define DVS_PIXFORMAT_MASK (3<<25)
6033#define DVS_FORMAT_YUV422 (0<<25)
6034#define DVS_FORMAT_RGBX101010 (1<<25)
6035#define DVS_FORMAT_RGBX888 (2<<25)
6036#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 6037#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 6038#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 6039#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
6040#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6041#define DVS_YUV_ORDER_YUYV (0<<16)
6042#define DVS_YUV_ORDER_UYVY (1<<16)
6043#define DVS_YUV_ORDER_YVYU (2<<16)
6044#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 6045#define DVS_ROTATE_180 (1<<15)
b840d907
JB
6046#define DVS_DEST_KEY (1<<2)
6047#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6048#define DVS_TILED (1<<10)
6049#define _DVSALINOFF 0x72184
6050#define _DVSASTRIDE 0x72188
6051#define _DVSAPOS 0x7218c
6052#define _DVSASIZE 0x72190
6053#define _DVSAKEYVAL 0x72194
6054#define _DVSAKEYMSK 0x72198
6055#define _DVSASURF 0x7219c
6056#define _DVSAKEYMAXVAL 0x721a0
6057#define _DVSATILEOFF 0x721a4
6058#define _DVSASURFLIVE 0x721ac
6059#define _DVSASCALE 0x72204
6060#define DVS_SCALE_ENABLE (1<<31)
6061#define DVS_FILTER_MASK (3<<29)
6062#define DVS_FILTER_MEDIUM (0<<29)
6063#define DVS_FILTER_ENHANCING (1<<29)
6064#define DVS_FILTER_SOFTENING (2<<29)
6065#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6066#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6067#define _DVSAGAMC 0x72300
6068
6069#define _DVSBCNTR 0x73180
6070#define _DVSBLINOFF 0x73184
6071#define _DVSBSTRIDE 0x73188
6072#define _DVSBPOS 0x7318c
6073#define _DVSBSIZE 0x73190
6074#define _DVSBKEYVAL 0x73194
6075#define _DVSBKEYMSK 0x73198
6076#define _DVSBSURF 0x7319c
6077#define _DVSBKEYMAXVAL 0x731a0
6078#define _DVSBTILEOFF 0x731a4
6079#define _DVSBSURFLIVE 0x731ac
6080#define _DVSBSCALE 0x73204
6081#define _DVSBGAMC 0x73300
6082
f0f59a00
VS
6083#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6084#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6085#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6086#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6087#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6088#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6089#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6090#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6091#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6092#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6093#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6094#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6095
6096#define _SPRA_CTL 0x70280
6097#define SPRITE_ENABLE (1<<31)
6098#define SPRITE_GAMMA_ENABLE (1<<30)
6099#define SPRITE_PIXFORMAT_MASK (7<<25)
6100#define SPRITE_FORMAT_YUV422 (0<<25)
6101#define SPRITE_FORMAT_RGBX101010 (1<<25)
6102#define SPRITE_FORMAT_RGBX888 (2<<25)
6103#define SPRITE_FORMAT_RGBX161616 (3<<25)
6104#define SPRITE_FORMAT_YUV444 (4<<25)
6105#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 6106#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
6107#define SPRITE_SOURCE_KEY (1<<22)
6108#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6109#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
6110#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
6111#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6112#define SPRITE_YUV_ORDER_YUYV (0<<16)
6113#define SPRITE_YUV_ORDER_UYVY (1<<16)
6114#define SPRITE_YUV_ORDER_YVYU (2<<16)
6115#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 6116#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
6117#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6118#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6119#define SPRITE_TILED (1<<10)
6120#define SPRITE_DEST_KEY (1<<2)
6121#define _SPRA_LINOFF 0x70284
6122#define _SPRA_STRIDE 0x70288
6123#define _SPRA_POS 0x7028c
6124#define _SPRA_SIZE 0x70290
6125#define _SPRA_KEYVAL 0x70294
6126#define _SPRA_KEYMSK 0x70298
6127#define _SPRA_SURF 0x7029c
6128#define _SPRA_KEYMAX 0x702a0
6129#define _SPRA_TILEOFF 0x702a4
c54173a8 6130#define _SPRA_OFFSET 0x702a4
32ae46bf 6131#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
6132#define _SPRA_SCALE 0x70304
6133#define SPRITE_SCALE_ENABLE (1<<31)
6134#define SPRITE_FILTER_MASK (3<<29)
6135#define SPRITE_FILTER_MEDIUM (0<<29)
6136#define SPRITE_FILTER_ENHANCING (1<<29)
6137#define SPRITE_FILTER_SOFTENING (2<<29)
6138#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6139#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6140#define _SPRA_GAMC 0x70400
6141
6142#define _SPRB_CTL 0x71280
6143#define _SPRB_LINOFF 0x71284
6144#define _SPRB_STRIDE 0x71288
6145#define _SPRB_POS 0x7128c
6146#define _SPRB_SIZE 0x71290
6147#define _SPRB_KEYVAL 0x71294
6148#define _SPRB_KEYMSK 0x71298
6149#define _SPRB_SURF 0x7129c
6150#define _SPRB_KEYMAX 0x712a0
6151#define _SPRB_TILEOFF 0x712a4
c54173a8 6152#define _SPRB_OFFSET 0x712a4
32ae46bf 6153#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6154#define _SPRB_SCALE 0x71304
6155#define _SPRB_GAMC 0x71400
6156
f0f59a00
VS
6157#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6158#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6159#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6160#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6161#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6162#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6163#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6164#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6165#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6166#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6167#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6168#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6169#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6170#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6171
921c3b67 6172#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6173#define SP_ENABLE (1<<31)
4ea67bc7 6174#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6175#define SP_PIXFORMAT_MASK (0xf<<26)
6176#define SP_FORMAT_YUV422 (0<<26)
6177#define SP_FORMAT_BGR565 (5<<26)
6178#define SP_FORMAT_BGRX8888 (6<<26)
6179#define SP_FORMAT_BGRA8888 (7<<26)
6180#define SP_FORMAT_RGBX1010102 (8<<26)
6181#define SP_FORMAT_RGBA1010102 (9<<26)
6182#define SP_FORMAT_RGBX8888 (0xe<<26)
6183#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6184#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
6185#define SP_SOURCE_KEY (1<<22)
6186#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6187#define SP_YUV_ORDER_YUYV (0<<16)
6188#define SP_YUV_ORDER_UYVY (1<<16)
6189#define SP_YUV_ORDER_YVYU (2<<16)
6190#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6191#define SP_ROTATE_180 (1<<15)
7f1f3851 6192#define SP_TILED (1<<10)
c14b0485 6193#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6194#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6195#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6196#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6197#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6198#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6199#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6200#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6201#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6202#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6203#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6204#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
6205#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6206
6207#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6208#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6209#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6210#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6211#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6212#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6213#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6214#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6215#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6216#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6217#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6218#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6219
83c04a62
VS
6220#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6221 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6222
6223#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6224#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6225#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6226#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6227#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6228#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6229#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6230#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6231#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6232#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6233#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6234#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6235
6ca2aeb2
VS
6236/*
6237 * CHV pipe B sprite CSC
6238 *
6239 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6240 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6241 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6242 */
83c04a62
VS
6243#define _MMIO_CHV_SPCSC(plane_id, reg) \
6244 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6245
6246#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6247#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6248#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6249#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6250#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6251
83c04a62
VS
6252#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6253#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6254#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6255#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6256#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6257#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6258#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6259
83c04a62
VS
6260#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6261#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6262#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6263#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6264#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6265
83c04a62
VS
6266#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6267#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6268#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6269#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6270#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6271
70d21f0e
DL
6272/* Skylake plane registers */
6273
6274#define _PLANE_CTL_1_A 0x70180
6275#define _PLANE_CTL_2_A 0x70280
6276#define _PLANE_CTL_3_A 0x70380
6277#define PLANE_CTL_ENABLE (1 << 31)
6278#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
6279#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6280#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6281#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6282#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6283#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6284#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6285#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6286#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6287#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
6288#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
6289#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6290#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6291#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6292#define PLANE_CTL_ORDER_BGRX (0 << 20)
6293#define PLANE_CTL_ORDER_RGBX (1 << 20)
6294#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6295#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6296#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6297#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6298#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6299#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6300#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6301#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
6302#define PLANE_CTL_TILED_MASK (0x7 << 10)
6303#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6304#define PLANE_CTL_TILED_X ( 1 << 10)
6305#define PLANE_CTL_TILED_Y ( 4 << 10)
6306#define PLANE_CTL_TILED_YF ( 5 << 10)
6307#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
6308#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6309#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6310#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6311#define PLANE_CTL_ROTATE_MASK 0x3
6312#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6313#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6314#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6315#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6316#define _PLANE_STRIDE_1_A 0x70188
6317#define _PLANE_STRIDE_2_A 0x70288
6318#define _PLANE_STRIDE_3_A 0x70388
6319#define _PLANE_POS_1_A 0x7018c
6320#define _PLANE_POS_2_A 0x7028c
6321#define _PLANE_POS_3_A 0x7038c
6322#define _PLANE_SIZE_1_A 0x70190
6323#define _PLANE_SIZE_2_A 0x70290
6324#define _PLANE_SIZE_3_A 0x70390
6325#define _PLANE_SURF_1_A 0x7019c
6326#define _PLANE_SURF_2_A 0x7029c
6327#define _PLANE_SURF_3_A 0x7039c
6328#define _PLANE_OFFSET_1_A 0x701a4
6329#define _PLANE_OFFSET_2_A 0x702a4
6330#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6331#define _PLANE_KEYVAL_1_A 0x70194
6332#define _PLANE_KEYVAL_2_A 0x70294
6333#define _PLANE_KEYMSK_1_A 0x70198
6334#define _PLANE_KEYMSK_2_A 0x70298
6335#define _PLANE_KEYMAX_1_A 0x701a0
6336#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6337#define _PLANE_AUX_DIST_1_A 0x701c0
6338#define _PLANE_AUX_DIST_2_A 0x702c0
6339#define _PLANE_AUX_OFFSET_1_A 0x701c4
6340#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6341#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6342#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6343#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6344#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6345#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6346#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
8211bd5b
DL
6347#define _PLANE_BUF_CFG_1_A 0x7027c
6348#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6349#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6350#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6351
47f9ea8b 6352
70d21f0e
DL
6353#define _PLANE_CTL_1_B 0x71180
6354#define _PLANE_CTL_2_B 0x71280
6355#define _PLANE_CTL_3_B 0x71380
6356#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6357#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6358#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6359#define PLANE_CTL(pipe, plane) \
f0f59a00 6360 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6361
6362#define _PLANE_STRIDE_1_B 0x71188
6363#define _PLANE_STRIDE_2_B 0x71288
6364#define _PLANE_STRIDE_3_B 0x71388
6365#define _PLANE_STRIDE_1(pipe) \
6366 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6367#define _PLANE_STRIDE_2(pipe) \
6368 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6369#define _PLANE_STRIDE_3(pipe) \
6370 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6371#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6372 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6373
6374#define _PLANE_POS_1_B 0x7118c
6375#define _PLANE_POS_2_B 0x7128c
6376#define _PLANE_POS_3_B 0x7138c
6377#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6378#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6379#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6380#define PLANE_POS(pipe, plane) \
f0f59a00 6381 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6382
6383#define _PLANE_SIZE_1_B 0x71190
6384#define _PLANE_SIZE_2_B 0x71290
6385#define _PLANE_SIZE_3_B 0x71390
6386#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6387#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6388#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6389#define PLANE_SIZE(pipe, plane) \
f0f59a00 6390 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6391
6392#define _PLANE_SURF_1_B 0x7119c
6393#define _PLANE_SURF_2_B 0x7129c
6394#define _PLANE_SURF_3_B 0x7139c
6395#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6396#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6397#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6398#define PLANE_SURF(pipe, plane) \
f0f59a00 6399 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6400
6401#define _PLANE_OFFSET_1_B 0x711a4
6402#define _PLANE_OFFSET_2_B 0x712a4
6403#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6404#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6405#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6406 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6407
dc2a41b4
DL
6408#define _PLANE_KEYVAL_1_B 0x71194
6409#define _PLANE_KEYVAL_2_B 0x71294
6410#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6411#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6412#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6413 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6414
6415#define _PLANE_KEYMSK_1_B 0x71198
6416#define _PLANE_KEYMSK_2_B 0x71298
6417#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6418#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6419#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6420 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6421
6422#define _PLANE_KEYMAX_1_B 0x711a0
6423#define _PLANE_KEYMAX_2_B 0x712a0
6424#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6425#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6426#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6427 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6428
8211bd5b
DL
6429#define _PLANE_BUF_CFG_1_B 0x7127c
6430#define _PLANE_BUF_CFG_2_B 0x7137c
6431#define _PLANE_BUF_CFG_1(pipe) \
6432 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6433#define _PLANE_BUF_CFG_2(pipe) \
6434 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6435#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6436 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6437
2cd601c6
CK
6438#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6439#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6440#define _PLANE_NV12_BUF_CFG_1(pipe) \
6441 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6442#define _PLANE_NV12_BUF_CFG_2(pipe) \
6443 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6444#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6445 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6446
2e2adb05
VS
6447#define _PLANE_AUX_DIST_1_B 0x711c0
6448#define _PLANE_AUX_DIST_2_B 0x712c0
6449#define _PLANE_AUX_DIST_1(pipe) \
6450 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6451#define _PLANE_AUX_DIST_2(pipe) \
6452 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6453#define PLANE_AUX_DIST(pipe, plane) \
6454 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6455
6456#define _PLANE_AUX_OFFSET_1_B 0x711c4
6457#define _PLANE_AUX_OFFSET_2_B 0x712c4
6458#define _PLANE_AUX_OFFSET_1(pipe) \
6459 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6460#define _PLANE_AUX_OFFSET_2(pipe) \
6461 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6462#define PLANE_AUX_OFFSET(pipe, plane) \
6463 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6464
47f9ea8b
ACO
6465#define _PLANE_COLOR_CTL_1_B 0x711CC
6466#define _PLANE_COLOR_CTL_2_B 0x712CC
6467#define _PLANE_COLOR_CTL_3_B 0x713CC
6468#define _PLANE_COLOR_CTL_1(pipe) \
6469 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6470#define _PLANE_COLOR_CTL_2(pipe) \
6471 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6472#define PLANE_COLOR_CTL(pipe, plane) \
6473 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6474
6475#/* SKL new cursor registers */
8211bd5b
DL
6476#define _CUR_BUF_CFG_A 0x7017c
6477#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6478#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6479
585fb111 6480/* VBIOS regs */
f0f59a00 6481#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6482# define VGA_DISP_DISABLE (1 << 31)
6483# define VGA_2X_MODE (1 << 30)
6484# define VGA_PIPE_B_SELECT (1 << 29)
6485
f0f59a00 6486#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6487
f2b115e6 6488/* Ironlake */
b9055052 6489
f0f59a00 6490#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6491
f0f59a00 6492#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6493#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6494#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6495#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6496#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6497#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6498#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6499#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6500#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6501#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6502#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6503
6504/* refresh rate hardware control */
f0f59a00 6505#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6506#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6507#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6508
f0f59a00 6509#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6510#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6511#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6512#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6513#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6514#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6515#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6516
f0f59a00 6517#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6518# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6519# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6520
f0f59a00 6521#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6522# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6523
f0f59a00 6524#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6525#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6526#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6527#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6528
6529
a57c774a 6530#define _PIPEA_DATA_M1 0x60030
5eddb70b 6531#define PIPE_DATA_M1_OFFSET 0
a57c774a 6532#define _PIPEA_DATA_N1 0x60034
5eddb70b 6533#define PIPE_DATA_N1_OFFSET 0
b9055052 6534
a57c774a 6535#define _PIPEA_DATA_M2 0x60038
5eddb70b 6536#define PIPE_DATA_M2_OFFSET 0
a57c774a 6537#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6538#define PIPE_DATA_N2_OFFSET 0
b9055052 6539
a57c774a 6540#define _PIPEA_LINK_M1 0x60040
5eddb70b 6541#define PIPE_LINK_M1_OFFSET 0
a57c774a 6542#define _PIPEA_LINK_N1 0x60044
5eddb70b 6543#define PIPE_LINK_N1_OFFSET 0
b9055052 6544
a57c774a 6545#define _PIPEA_LINK_M2 0x60048
5eddb70b 6546#define PIPE_LINK_M2_OFFSET 0
a57c774a 6547#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6548#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6549
6550/* PIPEB timing regs are same start from 0x61000 */
6551
a57c774a
AK
6552#define _PIPEB_DATA_M1 0x61030
6553#define _PIPEB_DATA_N1 0x61034
6554#define _PIPEB_DATA_M2 0x61038
6555#define _PIPEB_DATA_N2 0x6103c
6556#define _PIPEB_LINK_M1 0x61040
6557#define _PIPEB_LINK_N1 0x61044
6558#define _PIPEB_LINK_M2 0x61048
6559#define _PIPEB_LINK_N2 0x6104c
6560
f0f59a00
VS
6561#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6562#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6563#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6564#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6565#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6566#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6567#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6568#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6569
6570/* CPU panel fitter */
9db4a9c7
JB
6571/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6572#define _PFA_CTL_1 0x68080
6573#define _PFB_CTL_1 0x68880
b9055052 6574#define PF_ENABLE (1<<31)
13888d78
PZ
6575#define PF_PIPE_SEL_MASK_IVB (3<<29)
6576#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6577#define PF_FILTER_MASK (3<<23)
6578#define PF_FILTER_PROGRAMMED (0<<23)
6579#define PF_FILTER_MED_3x3 (1<<23)
6580#define PF_FILTER_EDGE_ENHANCE (2<<23)
6581#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6582#define _PFA_WIN_SZ 0x68074
6583#define _PFB_WIN_SZ 0x68874
6584#define _PFA_WIN_POS 0x68070
6585#define _PFB_WIN_POS 0x68870
6586#define _PFA_VSCALE 0x68084
6587#define _PFB_VSCALE 0x68884
6588#define _PFA_HSCALE 0x68090
6589#define _PFB_HSCALE 0x68890
6590
f0f59a00
VS
6591#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6592#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6593#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6594#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6595#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6596
bd2e244f
JB
6597#define _PSA_CTL 0x68180
6598#define _PSB_CTL 0x68980
6599#define PS_ENABLE (1<<31)
6600#define _PSA_WIN_SZ 0x68174
6601#define _PSB_WIN_SZ 0x68974
6602#define _PSA_WIN_POS 0x68170
6603#define _PSB_WIN_POS 0x68970
6604
f0f59a00
VS
6605#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6606#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6607#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6608
1c9a2d4a
CK
6609/*
6610 * Skylake scalers
6611 */
6612#define _PS_1A_CTRL 0x68180
6613#define _PS_2A_CTRL 0x68280
6614#define _PS_1B_CTRL 0x68980
6615#define _PS_2B_CTRL 0x68A80
6616#define _PS_1C_CTRL 0x69180
6617#define PS_SCALER_EN (1 << 31)
6618#define PS_SCALER_MODE_MASK (3 << 28)
6619#define PS_SCALER_MODE_DYN (0 << 28)
6620#define PS_SCALER_MODE_HQ (1 << 28)
6621#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6622#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6623#define PS_FILTER_MASK (3 << 23)
6624#define PS_FILTER_MEDIUM (0 << 23)
6625#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6626#define PS_FILTER_BILINEAR (3 << 23)
6627#define PS_VERT3TAP (1 << 21)
6628#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6629#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6630#define PS_PWRUP_PROGRESS (1 << 17)
6631#define PS_V_FILTER_BYPASS (1 << 8)
6632#define PS_VADAPT_EN (1 << 7)
6633#define PS_VADAPT_MODE_MASK (3 << 5)
6634#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6635#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6636#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6637
6638#define _PS_PWR_GATE_1A 0x68160
6639#define _PS_PWR_GATE_2A 0x68260
6640#define _PS_PWR_GATE_1B 0x68960
6641#define _PS_PWR_GATE_2B 0x68A60
6642#define _PS_PWR_GATE_1C 0x69160
6643#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6644#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6645#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6646#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6647#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6648#define PS_PWR_GATE_SLPEN_8 0
6649#define PS_PWR_GATE_SLPEN_16 1
6650#define PS_PWR_GATE_SLPEN_24 2
6651#define PS_PWR_GATE_SLPEN_32 3
6652
6653#define _PS_WIN_POS_1A 0x68170
6654#define _PS_WIN_POS_2A 0x68270
6655#define _PS_WIN_POS_1B 0x68970
6656#define _PS_WIN_POS_2B 0x68A70
6657#define _PS_WIN_POS_1C 0x69170
6658
6659#define _PS_WIN_SZ_1A 0x68174
6660#define _PS_WIN_SZ_2A 0x68274
6661#define _PS_WIN_SZ_1B 0x68974
6662#define _PS_WIN_SZ_2B 0x68A74
6663#define _PS_WIN_SZ_1C 0x69174
6664
6665#define _PS_VSCALE_1A 0x68184
6666#define _PS_VSCALE_2A 0x68284
6667#define _PS_VSCALE_1B 0x68984
6668#define _PS_VSCALE_2B 0x68A84
6669#define _PS_VSCALE_1C 0x69184
6670
6671#define _PS_HSCALE_1A 0x68190
6672#define _PS_HSCALE_2A 0x68290
6673#define _PS_HSCALE_1B 0x68990
6674#define _PS_HSCALE_2B 0x68A90
6675#define _PS_HSCALE_1C 0x69190
6676
6677#define _PS_VPHASE_1A 0x68188
6678#define _PS_VPHASE_2A 0x68288
6679#define _PS_VPHASE_1B 0x68988
6680#define _PS_VPHASE_2B 0x68A88
6681#define _PS_VPHASE_1C 0x69188
6682
6683#define _PS_HPHASE_1A 0x68194
6684#define _PS_HPHASE_2A 0x68294
6685#define _PS_HPHASE_1B 0x68994
6686#define _PS_HPHASE_2B 0x68A94
6687#define _PS_HPHASE_1C 0x69194
6688
6689#define _PS_ECC_STAT_1A 0x681D0
6690#define _PS_ECC_STAT_2A 0x682D0
6691#define _PS_ECC_STAT_1B 0x689D0
6692#define _PS_ECC_STAT_2B 0x68AD0
6693#define _PS_ECC_STAT_1C 0x691D0
6694
6695#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6696#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6697 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6698 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6699#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6700 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6701 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6702#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6703 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6704 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6705#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6706 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6707 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6708#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6709 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6710 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6711#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6712 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6713 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6714#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6715 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6716 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6717#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6718 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6719 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6720#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6721 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6722 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6723
b9055052 6724/* legacy palette */
9db4a9c7
JB
6725#define _LGC_PALETTE_A 0x4a000
6726#define _LGC_PALETTE_B 0x4a800
f0f59a00 6727#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6728
42db64ef
PZ
6729#define _GAMMA_MODE_A 0x4a480
6730#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6731#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6732#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6733#define GAMMA_MODE_MODE_8BIT (0 << 0)
6734#define GAMMA_MODE_MODE_10BIT (1 << 0)
6735#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6736#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6737
8337206d 6738/* DMC/CSR */
f0f59a00 6739#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6740#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6741#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6742#define CSR_SSP_BASE _MMIO(0x8F074)
6743#define CSR_HTP_SKL _MMIO(0x8F004)
6744#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6745#define CSR_LAST_WRITE_VALUE 0xc003b400
6746/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6747#define CSR_MMIO_START_RANGE 0x80000
6748#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6749#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6750#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6751#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6752
b9055052
ZW
6753/* interrupts */
6754#define DE_MASTER_IRQ_CONTROL (1 << 31)
6755#define DE_SPRITEB_FLIP_DONE (1 << 29)
6756#define DE_SPRITEA_FLIP_DONE (1 << 28)
6757#define DE_PLANEB_FLIP_DONE (1 << 27)
6758#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6759#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6760#define DE_PCU_EVENT (1 << 25)
6761#define DE_GTT_FAULT (1 << 24)
6762#define DE_POISON (1 << 23)
6763#define DE_PERFORM_COUNTER (1 << 22)
6764#define DE_PCH_EVENT (1 << 21)
6765#define DE_AUX_CHANNEL_A (1 << 20)
6766#define DE_DP_A_HOTPLUG (1 << 19)
6767#define DE_GSE (1 << 18)
6768#define DE_PIPEB_VBLANK (1 << 15)
6769#define DE_PIPEB_EVEN_FIELD (1 << 14)
6770#define DE_PIPEB_ODD_FIELD (1 << 13)
6771#define DE_PIPEB_LINE_COMPARE (1 << 12)
6772#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6773#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6774#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6775#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6776#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6777#define DE_PIPEA_EVEN_FIELD (1 << 6)
6778#define DE_PIPEA_ODD_FIELD (1 << 5)
6779#define DE_PIPEA_LINE_COMPARE (1 << 4)
6780#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6781#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6782#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6783#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6784#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6785
b1f14ad0 6786/* More Ivybridge lolz */
8664281b 6787#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6788#define DE_GSE_IVB (1<<29)
6789#define DE_PCH_EVENT_IVB (1<<28)
6790#define DE_DP_A_HOTPLUG_IVB (1<<27)
6791#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6792#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6793#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6794#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6795#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6796#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6797#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6798#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6799#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6800#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6801#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6802#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6803
f0f59a00 6804#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6805#define MASTER_INTERRUPT_ENABLE (1<<31)
6806
f0f59a00
VS
6807#define DEISR _MMIO(0x44000)
6808#define DEIMR _MMIO(0x44004)
6809#define DEIIR _MMIO(0x44008)
6810#define DEIER _MMIO(0x4400c)
b9055052 6811
f0f59a00
VS
6812#define GTISR _MMIO(0x44010)
6813#define GTIMR _MMIO(0x44014)
6814#define GTIIR _MMIO(0x44018)
6815#define GTIER _MMIO(0x4401c)
b9055052 6816
f0f59a00 6817#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6818#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6819#define GEN8_PCU_IRQ (1<<30)
6820#define GEN8_DE_PCH_IRQ (1<<23)
6821#define GEN8_DE_MISC_IRQ (1<<22)
6822#define GEN8_DE_PORT_IRQ (1<<20)
6823#define GEN8_DE_PIPE_C_IRQ (1<<18)
6824#define GEN8_DE_PIPE_B_IRQ (1<<17)
6825#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6826#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6827#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6828#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6829#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6830#define GEN8_GT_VCS2_IRQ (1<<3)
6831#define GEN8_GT_VCS1_IRQ (1<<2)
6832#define GEN8_GT_BCS_IRQ (1<<1)
6833#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6834
f0f59a00
VS
6835#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6836#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6837#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6838#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6839
26705e20
SAK
6840#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6841#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6842#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6843#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6844#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6845#define GEN9_GUC_DB_RING_EVENT (1<<26)
6846#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6847#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6848#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6849
abd58f01 6850#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6851#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6852#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6853#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6854#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6855#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6856
f0f59a00
VS
6857#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6858#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6859#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6860#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6861#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6862#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6863#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6864#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6865#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6866#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6867#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6868#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6869#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6870#define GEN8_PIPE_VSYNC (1 << 1)
6871#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6872#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6873#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6874#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6875#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6876#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6877#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6878#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6879#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6880#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6881#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6882#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6883 (GEN8_PIPE_CURSOR_FAULT | \
6884 GEN8_PIPE_SPRITE_FAULT | \
6885 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6886#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6887 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6888 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6889 GEN9_PIPE_PLANE3_FAULT | \
6890 GEN9_PIPE_PLANE2_FAULT | \
6891 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6892
f0f59a00
VS
6893#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6894#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6895#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6896#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
6897#define GEN9_AUX_CHANNEL_D (1 << 27)
6898#define GEN9_AUX_CHANNEL_C (1 << 26)
6899#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6900#define BXT_DE_PORT_HP_DDIC (1 << 5)
6901#define BXT_DE_PORT_HP_DDIB (1 << 4)
6902#define BXT_DE_PORT_HP_DDIA (1 << 3)
6903#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6904 BXT_DE_PORT_HP_DDIB | \
6905 BXT_DE_PORT_HP_DDIC)
6906#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6907#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6908#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6909
f0f59a00
VS
6910#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6911#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6912#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6913#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6914#define GEN8_DE_MISC_GSE (1 << 27)
6915
f0f59a00
VS
6916#define GEN8_PCU_ISR _MMIO(0x444e0)
6917#define GEN8_PCU_IMR _MMIO(0x444e4)
6918#define GEN8_PCU_IIR _MMIO(0x444e8)
6919#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6920
f0f59a00 6921#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6922/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6923#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6924#define ILK_DPARB_GATE (1<<22)
6925#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6926#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6927#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6928#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6929#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6930#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6931#define ILK_HDCP_DISABLE (1 << 25)
6932#define ILK_eDP_A_DISABLE (1 << 24)
6933#define HSW_CDCLK_LIMIT (1 << 24)
6934#define ILK_DESKTOP (1 << 23)
231e54f6 6935
f0f59a00 6936#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6937#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6938#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6939#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6940#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6941#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6942
f0f59a00 6943#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6944# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6945# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6946
f0f59a00 6947#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 6948#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 6949#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6950#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6951#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6952
17e0adf0
MK
6953#define CHICKEN_PAR2_1 _MMIO(0x42090)
6954#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6955
f4f4b59b 6956#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 6957#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 6958#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
6959#define GLK_CL1_PWR_DOWN (1 << 11)
6960#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 6961
5654a162
PP
6962#define CHICKEN_MISC_4 _MMIO(0x4208c)
6963#define FBC_STRIDE_OVERRIDE (1 << 13)
6964#define FBC_STRIDE_MASK 0x1FFF
6965
fe4ab3ce
BW
6966#define _CHICKEN_PIPESL_1_A 0x420b0
6967#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6968#define HSW_FBCQ_DIS (1 << 22)
6969#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6970#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6971
d86f0482
NV
6972#define CHICKEN_TRANS_A 0x420c0
6973#define CHICKEN_TRANS_B 0x420c4
6974#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6975#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6976#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6977
f0f59a00 6978#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6979#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6980#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6981#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6982#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6983#define DISP_DATA_PARTITION_5_6 (1<<6)
2503a0fe 6984#define DISP_IPC_ENABLE (1<<3)
f0f59a00 6985#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6986#define DBUF_POWER_REQUEST (1<<31)
6987#define DBUF_POWER_STATE (1<<30)
f0f59a00 6988#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6989#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6990#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6991#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6992#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6993
590e8ff0
MK
6994#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6995#define MASK_WAKEMEM (1<<13)
6996
f0f59a00 6997#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6998#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6999#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7000#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7001#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7002#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7003#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7004#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7005#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7006
945f2672
VS
7007#define SKL_DSSM _MMIO(0x51004)
7008#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7009
a78536e7
AS
7010#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7011#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7012
f0f59a00 7013#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 7014#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 7015#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 7016
2c8580e4 7017#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7018#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7019#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5152defe
MW
7020#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7021#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7022#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7023#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7024#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7025#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7026
e4e0c058 7027/* GEN7 chicken */
f0f59a00 7028#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 7029# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 7030# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 7031#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
93564044 7032# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
873e8171 7033# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 7034# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 7035# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 7036
f0f59a00 7037#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
7038# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7039# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 7040
f0f59a00 7041#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
7042#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7043
f0f59a00 7044#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7045#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7046
f0f59a00 7047#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7048/*
7049 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7050 * Using the formula in BSpec leads to a hang, while the formula here works
7051 * fine and matches the formulas for all other platforms. A BSpec change
7052 * request has been filed to clarify this.
7053 */
36579cb6
ID
7054#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7055#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7056#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7057
f0f59a00 7058#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7059#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 7060#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
7061#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7062#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7063
f0f59a00 7064#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
7065#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7066
f0f59a00 7067#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
7068#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7069
f0f59a00 7070#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 7071#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 7072#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 7073
63801f21 7074/* GEN8 chicken */
f0f59a00 7075#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7076#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
2a0ee94f 7077#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 7078#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
7079#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7080#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7081#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 7082#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 7083
3669ab61
AS
7084#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7085
38a39a7b 7086/* GEN9 chicken */
f0f59a00 7087#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7088#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7089
db099c8f 7090/* WaCatErrorRejectionIssue */
f0f59a00 7091#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
7092#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7093
f0f59a00 7094#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
7095#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7096
f0f59a00 7097#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
7098#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7099
b9055052
ZW
7100/* PCH */
7101
23e81d69 7102/* south display engine interrupt: IBX */
776ad806
JB
7103#define SDE_AUDIO_POWER_D (1 << 27)
7104#define SDE_AUDIO_POWER_C (1 << 26)
7105#define SDE_AUDIO_POWER_B (1 << 25)
7106#define SDE_AUDIO_POWER_SHIFT (25)
7107#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7108#define SDE_GMBUS (1 << 24)
7109#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7110#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7111#define SDE_AUDIO_HDCP_MASK (3 << 22)
7112#define SDE_AUDIO_TRANSB (1 << 21)
7113#define SDE_AUDIO_TRANSA (1 << 20)
7114#define SDE_AUDIO_TRANS_MASK (3 << 20)
7115#define SDE_POISON (1 << 19)
7116/* 18 reserved */
7117#define SDE_FDI_RXB (1 << 17)
7118#define SDE_FDI_RXA (1 << 16)
7119#define SDE_FDI_MASK (3 << 16)
7120#define SDE_AUXD (1 << 15)
7121#define SDE_AUXC (1 << 14)
7122#define SDE_AUXB (1 << 13)
7123#define SDE_AUX_MASK (7 << 13)
7124/* 12 reserved */
b9055052
ZW
7125#define SDE_CRT_HOTPLUG (1 << 11)
7126#define SDE_PORTD_HOTPLUG (1 << 10)
7127#define SDE_PORTC_HOTPLUG (1 << 9)
7128#define SDE_PORTB_HOTPLUG (1 << 8)
7129#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7130#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7131 SDE_SDVOB_HOTPLUG | \
7132 SDE_PORTB_HOTPLUG | \
7133 SDE_PORTC_HOTPLUG | \
7134 SDE_PORTD_HOTPLUG)
776ad806
JB
7135#define SDE_TRANSB_CRC_DONE (1 << 5)
7136#define SDE_TRANSB_CRC_ERR (1 << 4)
7137#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7138#define SDE_TRANSA_CRC_DONE (1 << 2)
7139#define SDE_TRANSA_CRC_ERR (1 << 1)
7140#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7141#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7142
7143/* south display engine interrupt: CPT/PPT */
7144#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7145#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7146#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7147#define SDE_AUDIO_POWER_SHIFT_CPT 29
7148#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7149#define SDE_AUXD_CPT (1 << 27)
7150#define SDE_AUXC_CPT (1 << 26)
7151#define SDE_AUXB_CPT (1 << 25)
7152#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7153#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7154#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7155#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7156#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7157#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7158#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7159#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7160#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7161 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7162 SDE_PORTD_HOTPLUG_CPT | \
7163 SDE_PORTC_HOTPLUG_CPT | \
7164 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7165#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7166 SDE_PORTD_HOTPLUG_CPT | \
7167 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7168 SDE_PORTB_HOTPLUG_CPT | \
7169 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7170#define SDE_GMBUS_CPT (1 << 17)
8664281b 7171#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7172#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7173#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7174#define SDE_FDI_RXC_CPT (1 << 8)
7175#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7176#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7177#define SDE_FDI_RXB_CPT (1 << 4)
7178#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7179#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7180#define SDE_FDI_RXA_CPT (1 << 0)
7181#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7182 SDE_AUDIO_CP_REQ_B_CPT | \
7183 SDE_AUDIO_CP_REQ_A_CPT)
7184#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7185 SDE_AUDIO_CP_CHG_B_CPT | \
7186 SDE_AUDIO_CP_CHG_A_CPT)
7187#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7188 SDE_FDI_RXB_CPT | \
7189 SDE_FDI_RXA_CPT)
b9055052 7190
f0f59a00
VS
7191#define SDEISR _MMIO(0xc4000)
7192#define SDEIMR _MMIO(0xc4004)
7193#define SDEIIR _MMIO(0xc4008)
7194#define SDEIER _MMIO(0xc400c)
b9055052 7195
f0f59a00 7196#define SERR_INT _MMIO(0xc4040)
de032bf4 7197#define SERR_INT_POISON (1<<31)
68d97538 7198#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7199
b9055052 7200/* digital port hotplug */
f0f59a00 7201#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7202#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7203#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7204#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7205#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7206#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7207#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7208#define PORTD_HOTPLUG_ENABLE (1 << 20)
7209#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7210#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7211#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7212#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7213#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7214#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7215#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7216#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7217#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7218#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7219#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7220#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7221#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7222#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7223#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7224#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7225#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7226#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7227#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7228#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7229#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7230#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7231#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7232#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7233#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7234#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7235#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7236#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7237#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7238#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7239#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7240#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7241 BXT_DDIB_HPD_INVERT | \
7242 BXT_DDIC_HPD_INVERT)
b9055052 7243
f0f59a00 7244#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7245#define PORTE_HOTPLUG_ENABLE (1 << 4)
7246#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7247#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7248#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7249#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7250
f0f59a00
VS
7251#define PCH_GPIOA _MMIO(0xc5010)
7252#define PCH_GPIOB _MMIO(0xc5014)
7253#define PCH_GPIOC _MMIO(0xc5018)
7254#define PCH_GPIOD _MMIO(0xc501c)
7255#define PCH_GPIOE _MMIO(0xc5020)
7256#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7257
f0f59a00
VS
7258#define PCH_GMBUS0 _MMIO(0xc5100)
7259#define PCH_GMBUS1 _MMIO(0xc5104)
7260#define PCH_GMBUS2 _MMIO(0xc5108)
7261#define PCH_GMBUS3 _MMIO(0xc510c)
7262#define PCH_GMBUS4 _MMIO(0xc5110)
7263#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7264
9db4a9c7
JB
7265#define _PCH_DPLL_A 0xc6014
7266#define _PCH_DPLL_B 0xc6018
f0f59a00 7267#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7268
9db4a9c7 7269#define _PCH_FPA0 0xc6040
c1858123 7270#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7271#define _PCH_FPA1 0xc6044
7272#define _PCH_FPB0 0xc6048
7273#define _PCH_FPB1 0xc604c
f0f59a00
VS
7274#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7275#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7276
f0f59a00 7277#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7278
f0f59a00 7279#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7280#define DREF_CONTROL_MASK 0x7fc3
7281#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7282#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7283#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7284#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7285#define DREF_SSC_SOURCE_DISABLE (0<<11)
7286#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7287#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7288#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7289#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7290#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7291#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7292#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7293#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7294#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7295#define DREF_SSC4_DOWNSPREAD (0<<6)
7296#define DREF_SSC4_CENTERSPREAD (1<<6)
7297#define DREF_SSC1_DISABLE (0<<1)
7298#define DREF_SSC1_ENABLE (1<<1)
7299#define DREF_SSC4_DISABLE (0)
7300#define DREF_SSC4_ENABLE (1)
7301
f0f59a00 7302#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7303#define FDL_TP1_TIMER_SHIFT 12
7304#define FDL_TP1_TIMER_MASK (3<<12)
7305#define FDL_TP2_TIMER_SHIFT 10
7306#define FDL_TP2_TIMER_MASK (3<<10)
7307#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7308#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7309#define CNP_RAWCLK_DIV(div) ((div) << 16)
7310#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7311#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
b9055052 7312
f0f59a00 7313#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7314
f0f59a00
VS
7315#define PCH_SSC4_PARMS _MMIO(0xc6210)
7316#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7317
f0f59a00 7318#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7319#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7320#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7321#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7322
b9055052
ZW
7323/* transcoder */
7324
275f01b2
DV
7325#define _PCH_TRANS_HTOTAL_A 0xe0000
7326#define TRANS_HTOTAL_SHIFT 16
7327#define TRANS_HACTIVE_SHIFT 0
7328#define _PCH_TRANS_HBLANK_A 0xe0004
7329#define TRANS_HBLANK_END_SHIFT 16
7330#define TRANS_HBLANK_START_SHIFT 0
7331#define _PCH_TRANS_HSYNC_A 0xe0008
7332#define TRANS_HSYNC_END_SHIFT 16
7333#define TRANS_HSYNC_START_SHIFT 0
7334#define _PCH_TRANS_VTOTAL_A 0xe000c
7335#define TRANS_VTOTAL_SHIFT 16
7336#define TRANS_VACTIVE_SHIFT 0
7337#define _PCH_TRANS_VBLANK_A 0xe0010
7338#define TRANS_VBLANK_END_SHIFT 16
7339#define TRANS_VBLANK_START_SHIFT 0
7340#define _PCH_TRANS_VSYNC_A 0xe0014
7341#define TRANS_VSYNC_END_SHIFT 16
7342#define TRANS_VSYNC_START_SHIFT 0
7343#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7344
e3b95f1e
DV
7345#define _PCH_TRANSA_DATA_M1 0xe0030
7346#define _PCH_TRANSA_DATA_N1 0xe0034
7347#define _PCH_TRANSA_DATA_M2 0xe0038
7348#define _PCH_TRANSA_DATA_N2 0xe003c
7349#define _PCH_TRANSA_LINK_M1 0xe0040
7350#define _PCH_TRANSA_LINK_N1 0xe0044
7351#define _PCH_TRANSA_LINK_M2 0xe0048
7352#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7353
2dcbc34d 7354/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7355#define _VIDEO_DIP_CTL_A 0xe0200
7356#define _VIDEO_DIP_DATA_A 0xe0208
7357#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7358#define GCP_COLOR_INDICATION (1 << 2)
7359#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7360#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7361
7362#define _VIDEO_DIP_CTL_B 0xe1200
7363#define _VIDEO_DIP_DATA_B 0xe1208
7364#define _VIDEO_DIP_GCP_B 0xe1210
7365
f0f59a00
VS
7366#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7367#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7368#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7369
2dcbc34d 7370/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7371#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7372#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7373#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7374
086f8e84
VS
7375#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7376#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7377#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7378
086f8e84
VS
7379#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7380#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7381#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7382
90b107c8 7383#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7384 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7385 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7386#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7387 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7388 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7389#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7390 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7391 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7392
8c5f5f7c 7393/* Haswell DIP controls */
f0f59a00 7394
086f8e84
VS
7395#define _HSW_VIDEO_DIP_CTL_A 0x60200
7396#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7397#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7398#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7399#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7400#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7401#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7402#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7403#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7404#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7405#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7406#define _HSW_VIDEO_DIP_GCP_A 0x60210
7407
7408#define _HSW_VIDEO_DIP_CTL_B 0x61200
7409#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7410#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7411#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7412#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7413#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7414#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7415#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7416#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7417#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7418#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7419#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7420
f0f59a00
VS
7421#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7422#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7423#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7424#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7425#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7426#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7427
7428#define _HSW_STEREO_3D_CTL_A 0x70020
7429#define S3D_ENABLE (1<<31)
7430#define _HSW_STEREO_3D_CTL_B 0x71020
7431
7432#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7433
275f01b2
DV
7434#define _PCH_TRANS_HTOTAL_B 0xe1000
7435#define _PCH_TRANS_HBLANK_B 0xe1004
7436#define _PCH_TRANS_HSYNC_B 0xe1008
7437#define _PCH_TRANS_VTOTAL_B 0xe100c
7438#define _PCH_TRANS_VBLANK_B 0xe1010
7439#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7440#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7441
f0f59a00
VS
7442#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7443#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7444#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7445#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7446#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7447#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7448#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7449
e3b95f1e
DV
7450#define _PCH_TRANSB_DATA_M1 0xe1030
7451#define _PCH_TRANSB_DATA_N1 0xe1034
7452#define _PCH_TRANSB_DATA_M2 0xe1038
7453#define _PCH_TRANSB_DATA_N2 0xe103c
7454#define _PCH_TRANSB_LINK_M1 0xe1040
7455#define _PCH_TRANSB_LINK_N1 0xe1044
7456#define _PCH_TRANSB_LINK_M2 0xe1048
7457#define _PCH_TRANSB_LINK_N2 0xe104c
7458
f0f59a00
VS
7459#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7460#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7461#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7462#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7463#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7464#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7465#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7466#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7467
ab9412ba
DV
7468#define _PCH_TRANSACONF 0xf0008
7469#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7470#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7471#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7472#define TRANS_DISABLE (0<<31)
7473#define TRANS_ENABLE (1<<31)
7474#define TRANS_STATE_MASK (1<<30)
7475#define TRANS_STATE_DISABLE (0<<30)
7476#define TRANS_STATE_ENABLE (1<<30)
7477#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7478#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7479#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7480#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7481#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7482#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7483#define TRANS_INTERLACED (3<<21)
7c26e5c6 7484#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7485#define TRANS_8BPC (0<<5)
7486#define TRANS_10BPC (1<<5)
7487#define TRANS_6BPC (2<<5)
7488#define TRANS_12BPC (3<<5)
7489
ce40141f
DV
7490#define _TRANSA_CHICKEN1 0xf0060
7491#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7492#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7493#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7494#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7495#define _TRANSA_CHICKEN2 0xf0064
7496#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7497#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7498#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7499#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7500#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7501#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7502#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7503
f0f59a00 7504#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7505#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7506#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7507#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7508#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7509#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7510#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7511#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
aa17cdb4 7512#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7513#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7514#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7515#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7516#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7517#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7518
f0f59a00
VS
7519#define _FDI_RXA_CHICKEN 0xc200c
7520#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7521#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7522#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7523#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7524
f0f59a00 7525#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 7526#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7527#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7528#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
0a46ddd5 7529#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
17a303ec 7530#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7531
b9055052 7532/* CPU: FDI_TX */
f0f59a00
VS
7533#define _FDI_TXA_CTL 0x60100
7534#define _FDI_TXB_CTL 0x61100
7535#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7536#define FDI_TX_DISABLE (0<<31)
7537#define FDI_TX_ENABLE (1<<31)
7538#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7539#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7540#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7541#define FDI_LINK_TRAIN_NONE (3<<28)
7542#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7543#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7544#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7545#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7546#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7547#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7548#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7549#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7550/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7551 SNB has different settings. */
7552/* SNB A-stepping */
7553#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7554#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7555#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7556#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7557/* SNB B-stepping */
7558#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7559#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7560#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7561#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7562#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7563#define FDI_DP_PORT_WIDTH_SHIFT 19
7564#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7565#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7566#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7567/* Ironlake: hardwired to 1 */
b9055052 7568#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7569
7570/* Ivybridge has different bits for lolz */
7571#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7572#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7573#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7574#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7575
b9055052 7576/* both Tx and Rx */
c4f9c4c2 7577#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7578#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7579#define FDI_SCRAMBLING_ENABLE (0<<7)
7580#define FDI_SCRAMBLING_DISABLE (1<<7)
7581
7582/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7583#define _FDI_RXA_CTL 0xf000c
7584#define _FDI_RXB_CTL 0xf100c
f0f59a00 7585#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7586#define FDI_RX_ENABLE (1<<31)
b9055052 7587/* train, dp width same as FDI_TX */
357555c0
JB
7588#define FDI_FS_ERRC_ENABLE (1<<27)
7589#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7590#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7591#define FDI_8BPC (0<<16)
7592#define FDI_10BPC (1<<16)
7593#define FDI_6BPC (2<<16)
7594#define FDI_12BPC (3<<16)
3e68320e 7595#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7596#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7597#define FDI_RX_PLL_ENABLE (1<<13)
7598#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7599#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7600#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7601#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7602#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7603#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7604/* CPT */
7605#define FDI_AUTO_TRAINING (1<<10)
7606#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7607#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7608#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7609#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7610#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7611
04945641
PZ
7612#define _FDI_RXA_MISC 0xf0010
7613#define _FDI_RXB_MISC 0xf1010
7614#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7615#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7616#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7617#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7618#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7619#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7620#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7621#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7622
f0f59a00
VS
7623#define _FDI_RXA_TUSIZE1 0xf0030
7624#define _FDI_RXA_TUSIZE2 0xf0038
7625#define _FDI_RXB_TUSIZE1 0xf1030
7626#define _FDI_RXB_TUSIZE2 0xf1038
7627#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7628#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7629
7630/* FDI_RX interrupt register format */
7631#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7632#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7633#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7634#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7635#define FDI_RX_FS_CODE_ERR (1<<6)
7636#define FDI_RX_FE_CODE_ERR (1<<5)
7637#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7638#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7639#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7640#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7641#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7642
f0f59a00
VS
7643#define _FDI_RXA_IIR 0xf0014
7644#define _FDI_RXA_IMR 0xf0018
7645#define _FDI_RXB_IIR 0xf1014
7646#define _FDI_RXB_IMR 0xf1018
7647#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7648#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7649
f0f59a00
VS
7650#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7651#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7652
f0f59a00 7653#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7654#define LVDS_DETECTED (1 << 1)
7655
f0f59a00
VS
7656#define _PCH_DP_B 0xe4100
7657#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7658#define _PCH_DPB_AUX_CH_CTL 0xe4110
7659#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7660#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7661#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7662#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7663#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7664
f0f59a00
VS
7665#define _PCH_DP_C 0xe4200
7666#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7667#define _PCH_DPC_AUX_CH_CTL 0xe4210
7668#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7669#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7670#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7671#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7672#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7673
f0f59a00
VS
7674#define _PCH_DP_D 0xe4300
7675#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7676#define _PCH_DPD_AUX_CH_CTL 0xe4310
7677#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7678#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7679#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7680#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7681#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7682
f0f59a00
VS
7683#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7684#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7685
8db9d77b
ZW
7686/* CPT */
7687#define PORT_TRANS_A_SEL_CPT 0
7688#define PORT_TRANS_B_SEL_CPT (1<<29)
7689#define PORT_TRANS_C_SEL_CPT (2<<29)
7690#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7691#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7692#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7693#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7694#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7695#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7696
086f8e84
VS
7697#define _TRANS_DP_CTL_A 0xe0300
7698#define _TRANS_DP_CTL_B 0xe1300
7699#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7700#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7701#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7702#define TRANS_DP_PORT_SEL_B (0<<29)
7703#define TRANS_DP_PORT_SEL_C (1<<29)
7704#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7705#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7706#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7707#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7708#define TRANS_DP_AUDIO_ONLY (1<<26)
7709#define TRANS_DP_ENH_FRAMING (1<<18)
7710#define TRANS_DP_8BPC (0<<9)
7711#define TRANS_DP_10BPC (1<<9)
7712#define TRANS_DP_6BPC (2<<9)
7713#define TRANS_DP_12BPC (3<<9)
220cad3c 7714#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7715#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7716#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7717#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7718#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7719#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7720
7721/* SNB eDP training params */
7722/* SNB A-stepping */
7723#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7724#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7725#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7726#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7727/* SNB B-stepping */
3c5a62b5
YL
7728#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7729#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7730#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7731#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7732#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7733#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7734
1a2eb460
KP
7735/* IVB */
7736#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7737#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7738#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7739#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7740#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7741#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7742#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7743
7744/* legacy values */
7745#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7746#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7747#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7748#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7749#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7750
7751#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7752
f0f59a00 7753#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7754
274008e8
SAK
7755#define RC6_LOCATION _MMIO(0xD40)
7756#define RC6_CTX_IN_DRAM (1 << 0)
7757#define RC6_CTX_BASE _MMIO(0xD48)
7758#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7759#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7760#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7761#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7762#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7763#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7764#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7765#define FORCEWAKE _MMIO(0xA18C)
7766#define FORCEWAKE_VLV _MMIO(0x1300b0)
7767#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7768#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7769#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7770#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7771#define FORCEWAKE_ACK _MMIO(0x130090)
7772#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7773#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7774#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7775#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7776
f0f59a00 7777#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7778#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7779#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7780#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7781#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7782#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7783#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7784#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7785#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7786#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7787#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7788#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
7789#define FORCEWAKE_KERNEL BIT(0)
7790#define FORCEWAKE_USER BIT(1)
7791#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
7792#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7793#define ECOBUS _MMIO(0xa180)
8d715f00 7794#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7795#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7796#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7797#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7798#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7799
f0f59a00 7800#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7801#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7802#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7803#define GT_FIFO_SBDROPERR (1<<6)
7804#define GT_FIFO_BLOBDROPERR (1<<5)
7805#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7806#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7807#define GT_FIFO_OVFERR (1<<2)
7808#define GT_FIFO_IAWRERR (1<<1)
7809#define GT_FIFO_IARDERR (1<<0)
7810
f0f59a00 7811#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7812#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7813#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7814#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7815#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7816
f0f59a00 7817#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7818#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7819#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7820#define EDRAM_ENABLED 0x1
c02e85a0
MK
7821#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7822#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7823#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7824
f0f59a00 7825#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7826# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7827# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7828# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7829# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7830
f0f59a00 7831#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7832# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7833# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7834# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7835# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7836# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7837# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7838
f0f59a00 7839#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7840# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7841
f0f59a00 7842#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7843#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7844#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7845
f0f59a00
VS
7846#define GEN6_RCGCTL1 _MMIO(0x9410)
7847#define GEN6_RCGCTL2 _MMIO(0x9414)
7848#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7849
f0f59a00 7850#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7851#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7852#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7853#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7854
f0f59a00
VS
7855#define GEN6_GFXPAUSE _MMIO(0xA000)
7856#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7857#define GEN6_TURBO_DISABLE (1<<31)
7858#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7859#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7860#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7861#define GEN6_OFFSET(x) ((x)<<19)
7862#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7863#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7864#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7865#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7866#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7867#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7868#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7869#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7870#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7871#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7872#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7873#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7874#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7875#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7876#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7877#define GEN6_CAGF_SHIFT 8
f82855d3 7878#define HSW_CAGF_SHIFT 7
de43ae9d 7879#define GEN9_CAGF_SHIFT 23
ccab5c82 7880#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7881#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7882#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7883#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7884#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7885#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7886#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7887#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7888#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7889#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7890#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7891#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7892#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7893#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7894#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7895#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7896#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7897#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7898#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7899#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7900#define GEN6_RP_EI_MASK 0xffffff
7901#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7902#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7903#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7904#define GEN6_RP_PREV_UP _MMIO(0xA058)
7905#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7906#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7907#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7908#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7909#define GEN6_RP_UP_EI _MMIO(0xA068)
7910#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7911#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7912#define GEN6_RPDEUHWTC _MMIO(0xA080)
7913#define GEN6_RPDEUC _MMIO(0xA084)
7914#define GEN6_RPDEUCSW _MMIO(0xA088)
7915#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7916#define RC_SW_TARGET_STATE_SHIFT 16
7917#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7918#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7919#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7920#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 7921#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
7922#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7923#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7924#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7925#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7926#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7927#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7928#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7929#define VLV_RCEDATA _MMIO(0xA0BC)
7930#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7931#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 7932#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 7933#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 7934#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7935#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7936#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7937#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7938#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7939#define GEN9_RENDER_PG_ENABLE (1<<0)
7940#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7941#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7942#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7943#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7944
f0f59a00 7945#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7946#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7947#define PIXEL_OVERLAP_CNT_SHIFT 30
7948
f0f59a00
VS
7949#define GEN6_PMISR _MMIO(0x44020)
7950#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7951#define GEN6_PMIIR _MMIO(0x44028)
7952#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7953#define GEN6_PM_MBOX_EVENT (1<<25)
7954#define GEN6_PM_THERMAL_EVENT (1<<24)
7955#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7956#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7957#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7958#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7959#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7960#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7961 GEN6_PM_RP_DOWN_THRESHOLD | \
7962 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7963
f0f59a00 7964#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7965#define GEN7_GT_SCRATCH_REG_NUM 8
7966
f0f59a00 7967#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7968#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7969#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7970
f0f59a00
VS
7971#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7972#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7973#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7974#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7975#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7976#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7977#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7978#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7979#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7980#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7981
f0f59a00
VS
7982#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7983#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7984#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7985#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7986
f0f59a00 7987#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7988#define GEN6_PCODE_READY (1<<31)
87660502
L
7989#define GEN6_PCODE_ERROR_MASK 0xFF
7990#define GEN6_PCODE_SUCCESS 0x0
7991#define GEN6_PCODE_ILLEGAL_CMD 0x1
7992#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7993#define GEN6_PCODE_TIMEOUT 0x3
7994#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7995#define GEN7_PCODE_TIMEOUT 0x2
7996#define GEN7_PCODE_ILLEGAL_DATA 0x3
7997#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
7998#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7999#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8000#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8001#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8002#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8003#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8004#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8005#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8006#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8007#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
8008#define SKL_PCODE_CDCLK_CONTROL 0x7
8009#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8010#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8011#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8012#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8013#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8014#define GEN6_PCODE_READ_D_COMP 0x10
8015#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8016#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8017#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8018 /* See also IPS_CTL */
8019#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8020#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8021#define GEN9_PCODE_SAGV_CONTROL 0x21
8022#define GEN9_SAGV_DISABLE 0x0
8023#define GEN9_SAGV_IS_DISABLED 0x1
8024#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8025#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8026#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8027#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8028#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8029
f0f59a00 8030#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
8031#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8032#define GEN6_RCn_MASK 7
8033#define GEN6_RC0 0
8034#define GEN6_RC3 2
8035#define GEN6_RC6 3
8036#define GEN6_RC7 4
8037
f0f59a00 8038#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8039#define GEN8_LSLICESTAT_MASK 0x7
8040
f0f59a00
VS
8041#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8042#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
8043#define CHV_SS_PG_ENABLE (1<<1)
8044#define CHV_EU08_PG_ENABLE (1<<9)
8045#define CHV_EU19_PG_ENABLE (1<<17)
8046#define CHV_EU210_PG_ENABLE (1<<25)
8047
f0f59a00
VS
8048#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8049#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
8050#define CHV_EU311_PG_ENABLE (1<<1)
8051
f0f59a00 8052#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
f8c3dcf9
RV
8053#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8054 ((slice) % 3) * 0x4)
7f992aba 8055#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 8056#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
f8c3dcf9 8057#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8058
f0f59a00 8059#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
f8c3dcf9
RV
8060#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8061 ((slice) % 3) * 0x8)
f0f59a00 8062#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
f8c3dcf9
RV
8063#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8064 ((slice) % 3) * 0x8)
7f992aba
JM
8065#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8066#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8067#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8068#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8069#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8070#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8071#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8072#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8073
f0f59a00 8074#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
8075#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8076#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8077#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 8078#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 8079
f0f59a00 8080#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
8081#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8082
e3689190 8083/* IVYBRIDGE DPF */
f0f59a00 8084#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
8085#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8086#define GEN7_PARITY_ERROR_VALID (1<<13)
8087#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8088#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8089#define GEN7_PARITY_ERROR_ROW(reg) \
8090 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8091#define GEN7_PARITY_ERROR_BANK(reg) \
8092 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8093#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8094 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8095#define GEN7_L3CDERRST1_ENABLE (1<<7)
8096
f0f59a00 8097#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8098#define GEN7_L3LOG_SIZE 0x80
8099
f0f59a00
VS
8100#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8101#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 8102#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 8103#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 8104#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
8105#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8106
f0f59a00 8107#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 8108#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 8109#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 8110
f0f59a00 8111#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 8112#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 8113#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 8114#define STALL_DOP_GATING_DISABLE (1<<5)
aa9f4c4f 8115#define THROTTLE_12_5 (7<<2)
c8966e10 8116
f0f59a00
VS
8117#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8118#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976 8119#define DOP_CLOCK_GATING_DISABLE (1<<0)
2cbecff4 8120#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
8ab43976 8121
f0f59a00 8122#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8123#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8124
f0f59a00 8125#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
8126#define GEN8_ST_PO_DISABLE (1<<13)
8127
f0f59a00 8128#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 8129#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 8130#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 8131#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
392572fe 8132#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
bf66347c 8133#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 8134
f0f59a00 8135#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
93564044 8136#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
cac23df4 8137#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 8138#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 8139
c46f111f 8140/* Audio */
f0f59a00 8141#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8142#define INTEL_AUDIO_DEVCL 0x808629FB
8143#define INTEL_AUDIO_DEVBLC 0x80862801
8144#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8145
f0f59a00 8146#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8147#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8148#define G4X_ELDV_DEVCTG (1 << 14)
8149#define G4X_ELD_ADDR_MASK (0xf << 5)
8150#define G4X_ELD_ACK (1 << 4)
f0f59a00 8151#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8152
c46f111f
JN
8153#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8154#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8155#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8156 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8157#define _IBX_AUD_CNTL_ST_A 0xE20B4
8158#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8159#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8160 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8161#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8162#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8163#define IBX_ELD_ACK (1 << 4)
f0f59a00 8164#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8165#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8166#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8167
c46f111f
JN
8168#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8169#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8170#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8171#define _CPT_AUD_CNTL_ST_A 0xE50B4
8172#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8173#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8174#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8175
c46f111f
JN
8176#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8177#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8178#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8179#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8180#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8181#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8182#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8183
ae662d31
EA
8184/* These are the 4 32-bit write offset registers for each stream
8185 * output buffer. It determines the offset from the
8186 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8187 */
f0f59a00 8188#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8189
c46f111f
JN
8190#define _IBX_AUD_CONFIG_A 0xe2000
8191#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8192#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8193#define _CPT_AUD_CONFIG_A 0xe5000
8194#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8195#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8196#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8197#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8198#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8199
b6daa025
WF
8200#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8201#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8202#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8203#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8204#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8205#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8206#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8207#define AUD_CONFIG_N(n) \
8208 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8209 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8210#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8211#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8212#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8213#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8214#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8215#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8216#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8217#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8218#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8219#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8220#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8221#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8222#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8223
9a78b6cc 8224/* HSW Audio */
c46f111f
JN
8225#define _HSW_AUD_CONFIG_A 0x65000
8226#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8227#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8228
8229#define _HSW_AUD_MISC_CTRL_A 0x65010
8230#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8231#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8232
6014ac12
LY
8233#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8234#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8235#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8236#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8237#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8238#define AUD_CONFIG_M_MASK 0xfffff
8239
c46f111f
JN
8240#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8241#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8242#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8243
8244/* Audio Digital Converter */
c46f111f
JN
8245#define _HSW_AUD_DIG_CNVT_1 0x65080
8246#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8247#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8248#define DIP_PORT_SEL_MASK 0x3
8249
8250#define _HSW_AUD_EDID_DATA_A 0x65050
8251#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8252#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8253
f0f59a00
VS
8254#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8255#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8256#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8257#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8258#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8259#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8260
f0f59a00 8261#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8262#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8263
9eb3a752 8264/* HSW Power Wells */
9c3a16c8
ID
8265#define _HSW_PWR_WELL_CTL1 0x45400
8266#define _HSW_PWR_WELL_CTL2 0x45404
8267#define _HSW_PWR_WELL_CTL3 0x45408
8268#define _HSW_PWR_WELL_CTL4 0x4540C
8269
8270/*
8271 * Each power well control register contains up to 16 (request, status) HW
8272 * flag tuples. The register index and HW flag shift is determined by the
8273 * power well ID (see i915_power_well_id). There are 4 possible sources of
8274 * power well requests each source having its own set of control registers:
8275 * BIOS, DRIVER, KVMR, DEBUG.
8276 */
8277#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8278#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8279/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8280#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8281 _HSW_PWR_WELL_CTL1))
8282#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8283 _HSW_PWR_WELL_CTL2))
8284#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8285#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8286 _HSW_PWR_WELL_CTL4))
8287
1af474fe
ID
8288#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8289#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8290#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8291#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8292#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8293#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8294#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8295
94dd5138 8296/* SKL Fuse Status */
b2891eb2
ID
8297enum skl_power_gate {
8298 SKL_PG0,
8299 SKL_PG1,
8300 SKL_PG2,
8301};
8302
f0f59a00 8303#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8304#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8305/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8306#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8307#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8308
e7e104c3 8309/* Per-pipe DDI Function Control */
086f8e84
VS
8310#define _TRANS_DDI_FUNC_CTL_A 0x60400
8311#define _TRANS_DDI_FUNC_CTL_B 0x61400
8312#define _TRANS_DDI_FUNC_CTL_C 0x62400
8313#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8314#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8315
ad80a810 8316#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8317/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8318#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8319#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8320#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8321#define TRANS_DDI_PORT_NONE (0<<28)
8322#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8323#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8324#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8325#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8326#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8327#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8328#define TRANS_DDI_BPC_MASK (7<<20)
8329#define TRANS_DDI_BPC_8 (0<<20)
8330#define TRANS_DDI_BPC_10 (1<<20)
8331#define TRANS_DDI_BPC_6 (2<<20)
8332#define TRANS_DDI_BPC_12 (3<<20)
8333#define TRANS_DDI_PVSYNC (1<<17)
8334#define TRANS_DDI_PHSYNC (1<<16)
8335#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8336#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8337#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8338#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8339#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 8340#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8341#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8342#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8343#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8344#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8345#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8346#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8347 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8348 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8349
0e87f667 8350/* DisplayPort Transport Control */
086f8e84
VS
8351#define _DP_TP_CTL_A 0x64040
8352#define _DP_TP_CTL_B 0x64140
f0f59a00 8353#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8354#define DP_TP_CTL_ENABLE (1<<31)
8355#define DP_TP_CTL_MODE_SST (0<<27)
8356#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8357#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8358#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8359#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8360#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8361#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8362#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8363#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8364#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8365#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8366#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8367
e411b2c1 8368/* DisplayPort Transport Status */
086f8e84
VS
8369#define _DP_TP_STATUS_A 0x64044
8370#define _DP_TP_STATUS_B 0x64144
f0f59a00 8371#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8372#define DP_TP_STATUS_IDLE_DONE (1<<25)
8373#define DP_TP_STATUS_ACT_SENT (1<<24)
8374#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8375#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8376#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8377#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8378#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8379
03f896a1 8380/* DDI Buffer Control */
086f8e84
VS
8381#define _DDI_BUF_CTL_A 0x64000
8382#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8383#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8384#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8385#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8386#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8387#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8388#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8389#define DDI_A_4_LANES (1<<4)
17aa6be9 8390#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8391#define DDI_PORT_WIDTH_MASK (7 << 1)
8392#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8393#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8394
bb879a44 8395/* DDI Buffer Translations */
086f8e84
VS
8396#define _DDI_BUF_TRANS_A 0x64E00
8397#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8398#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8399#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8400#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8401
7501a4d8
ED
8402/* Sideband Interface (SBI) is programmed indirectly, via
8403 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8404 * which contains the payload */
f0f59a00
VS
8405#define SBI_ADDR _MMIO(0xC6000)
8406#define SBI_DATA _MMIO(0xC6004)
8407#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8408#define SBI_CTL_DEST_ICLK (0x0<<16)
8409#define SBI_CTL_DEST_MPHY (0x1<<16)
8410#define SBI_CTL_OP_IORD (0x2<<8)
8411#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8412#define SBI_CTL_OP_CRRD (0x6<<8)
8413#define SBI_CTL_OP_CRWR (0x7<<8)
8414#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8415#define SBI_RESPONSE_SUCCESS (0x0<<1)
8416#define SBI_BUSY (0x1<<0)
8417#define SBI_READY (0x0<<0)
52f025ef 8418
ccf1c867 8419/* SBI offsets */
f7be2c21 8420#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8421#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8422#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8423#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8424#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8425#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8426#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8427#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8428#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8429#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8430#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8431#define SBI_SSCCTL 0x020c
ccf1c867 8432#define SBI_SSCCTL6 0x060C
dde86e2d 8433#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8434#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8435#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8436#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8437#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8438#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8439#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8440#define SBI_GEN0 0x1f00
8441#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8442
52f025ef 8443/* LPT PIXCLK_GATE */
f0f59a00 8444#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8445#define PIXCLK_GATE_UNGATE (1<<0)
8446#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8447
e93ea06a 8448/* SPLL */
f0f59a00 8449#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8450#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8451#define SPLL_PLL_SSC (1<<28)
8452#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8453#define SPLL_PLL_LCPLL (3<<28)
8454#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8455#define SPLL_PLL_FREQ_810MHz (0<<26)
8456#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8457#define SPLL_PLL_FREQ_2700MHz (2<<26)
8458#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8459
4dffc404 8460/* WRPLL */
086f8e84
VS
8461#define _WRPLL_CTL1 0x46040
8462#define _WRPLL_CTL2 0x46060
f0f59a00 8463#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8464#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8465#define WRPLL_PLL_SSC (1<<28)
8466#define WRPLL_PLL_NON_SSC (2<<28)
8467#define WRPLL_PLL_LCPLL (3<<28)
8468#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8469/* WRPLL divider programming */
5e49cea6 8470#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8471#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8472#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8473#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8474#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8475#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8476#define WRPLL_DIVIDER_FB_SHIFT 16
8477#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8478
fec9181c 8479/* Port clock selection */
086f8e84
VS
8480#define _PORT_CLK_SEL_A 0x46100
8481#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8482#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8483#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8484#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8485#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8486#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8487#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8488#define PORT_CLK_SEL_WRPLL1 (4<<29)
8489#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8490#define PORT_CLK_SEL_NONE (7<<29)
11578553 8491#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8492
bb523fc0 8493/* Transcoder clock selection */
086f8e84
VS
8494#define _TRANS_CLK_SEL_A 0x46140
8495#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8496#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8497/* For each transcoder, we need to select the corresponding port clock */
8498#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8499#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8500
7f1052a8
VS
8501#define CDCLK_FREQ _MMIO(0x46200)
8502
086f8e84
VS
8503#define _TRANSA_MSA_MISC 0x60410
8504#define _TRANSB_MSA_MISC 0x61410
8505#define _TRANSC_MSA_MISC 0x62410
8506#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8507#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8508
c9809791
PZ
8509#define TRANS_MSA_SYNC_CLK (1<<0)
8510#define TRANS_MSA_6_BPC (0<<5)
8511#define TRANS_MSA_8_BPC (1<<5)
8512#define TRANS_MSA_10_BPC (2<<5)
8513#define TRANS_MSA_12_BPC (3<<5)
8514#define TRANS_MSA_16_BPC (4<<5)
dae84799 8515
90e8d31c 8516/* LCPLL Control */
f0f59a00 8517#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8518#define LCPLL_PLL_DISABLE (1<<31)
8519#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8520#define LCPLL_CLK_FREQ_MASK (3<<26)
8521#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8522#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8523#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8524#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8525#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8526#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8527#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8528#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8529#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8530#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8531
326ac39b
S
8532/*
8533 * SKL Clocks
8534 */
8535
8536/* CDCLK_CTL */
f0f59a00 8537#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
8538#define CDCLK_FREQ_SEL_MASK (3<<26)
8539#define CDCLK_FREQ_450_432 (0<<26)
8540#define CDCLK_FREQ_540 (1<<26)
8541#define CDCLK_FREQ_337_308 (2<<26)
8542#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
8543#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8544#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8545#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8546#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8547#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
8548#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8549#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 8550#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 8551#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8552
326ac39b 8553/* LCPLL_CTL */
f0f59a00
VS
8554#define LCPLL1_CTL _MMIO(0x46010)
8555#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8556#define LCPLL_PLL_ENABLE (1<<31)
8557
8558/* DPLL control1 */
f0f59a00 8559#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8560#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8561#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8562#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8563#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8564#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8565#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8566#define DPLL_CTRL1_LINK_RATE_2700 0
8567#define DPLL_CTRL1_LINK_RATE_1350 1
8568#define DPLL_CTRL1_LINK_RATE_810 2
8569#define DPLL_CTRL1_LINK_RATE_1620 3
8570#define DPLL_CTRL1_LINK_RATE_1080 4
8571#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8572
8573/* DPLL control2 */
f0f59a00 8574#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8575#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8576#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8577#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8578#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8579#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8580
8581/* DPLL Status */
f0f59a00 8582#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8583#define DPLL_LOCK(id) (1<<((id)*8))
8584
8585/* DPLL cfg */
086f8e84
VS
8586#define _DPLL1_CFGCR1 0x6C040
8587#define _DPLL2_CFGCR1 0x6C048
8588#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8589#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8590#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8591#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8592#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8593
086f8e84
VS
8594#define _DPLL1_CFGCR2 0x6C044
8595#define _DPLL2_CFGCR2 0x6C04C
8596#define _DPLL3_CFGCR2 0x6C054
326ac39b 8597#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8598#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8599#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8600#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8601#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8602#define DPLL_CFGCR2_KDIV_5 (0<<5)
8603#define DPLL_CFGCR2_KDIV_2 (1<<5)
8604#define DPLL_CFGCR2_KDIV_3 (2<<5)
8605#define DPLL_CFGCR2_KDIV_1 (3<<5)
8606#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8607#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8608#define DPLL_CFGCR2_PDIV_1 (0<<2)
8609#define DPLL_CFGCR2_PDIV_2 (1<<2)
8610#define DPLL_CFGCR2_PDIV_3 (2<<2)
8611#define DPLL_CFGCR2_PDIV_7 (4<<2)
8612#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8613
da3b891b 8614#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8615#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8616
555e38d2
RV
8617/*
8618 * CNL Clocks
8619 */
8620#define DPCLKA_CFGCR0 _MMIO(0x6C200)
8621#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10))
8622#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2))
8623#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2)
8624#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2))
8625
a927c927
RV
8626/* CNL PLL */
8627#define DPLL0_ENABLE 0x46010
8628#define DPLL1_ENABLE 0x46014
8629#define PLL_ENABLE (1 << 31)
8630#define PLL_LOCK (1 << 30)
8631#define PLL_POWER_ENABLE (1 << 27)
8632#define PLL_POWER_STATE (1 << 26)
8633#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8634
8635#define _CNL_DPLL0_CFGCR0 0x6C000
8636#define _CNL_DPLL1_CFGCR0 0x6C080
8637#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8638#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8639#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8640#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8641#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8642#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8643#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8644#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8645#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8646#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8647#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8648#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 8649#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
8650#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8651#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8652#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8653
8654#define _CNL_DPLL0_CFGCR1 0x6C004
8655#define _CNL_DPLL1_CFGCR1 0x6C084
8656#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8657#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8658#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8659#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8660#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8661#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8662#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8663#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8664#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8665#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8666#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8667#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8668#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8669#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8670#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8671#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8672#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8673
f8437dd1 8674/* BXT display engine PLL */
f0f59a00 8675#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8676#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8677#define BXT_DE_PLL_RATIO_MASK 0xff
8678
f0f59a00 8679#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8680#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8681#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8682#define CNL_CDCLK_PLL_RATIO(x) (x)
8683#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8684
664326f8 8685/* GEN9 DC */
f0f59a00 8686#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8687#define DC_STATE_DISABLE 0
664326f8
SK
8688#define DC_STATE_EN_UPTO_DC5 (1<<0)
8689#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8690#define DC_STATE_EN_UPTO_DC6 (2<<0)
8691#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8692
f0f59a00 8693#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8694#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8695#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8696
9ccd5aeb
PZ
8697/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8698 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8699#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8700#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8701#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8702#define D_COMP_COMP_FORCE (1<<8)
8703#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8704
69e94b7e 8705/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8706#define _PIPE_WM_LINETIME_A 0x45270
8707#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8708#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8709#define PIPE_WM_LINETIME_MASK (0x1ff)
8710#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8711#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8712#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8713
8714/* SFUSE_STRAP */
f0f59a00 8715#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8716#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8717#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8718#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8719#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
8720#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8721#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8722#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8723
f0f59a00 8724#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8725#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8726
f0f59a00 8727#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8728#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8729#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8730#define WM_DBG_DISALLOW_SPRITE (1<<2)
8731
86d3efce
VS
8732/* pipe CSC */
8733#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8734#define _PIPE_A_CSC_COEFF_BY 0x49014
8735#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8736#define _PIPE_A_CSC_COEFF_BU 0x4901c
8737#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8738#define _PIPE_A_CSC_COEFF_BV 0x49024
8739#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8740#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8741#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8742#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8743#define _PIPE_A_CSC_PREOFF_HI 0x49030
8744#define _PIPE_A_CSC_PREOFF_ME 0x49034
8745#define _PIPE_A_CSC_PREOFF_LO 0x49038
8746#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8747#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8748#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8749
8750#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8751#define _PIPE_B_CSC_COEFF_BY 0x49114
8752#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8753#define _PIPE_B_CSC_COEFF_BU 0x4911c
8754#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8755#define _PIPE_B_CSC_COEFF_BV 0x49124
8756#define _PIPE_B_CSC_MODE 0x49128
8757#define _PIPE_B_CSC_PREOFF_HI 0x49130
8758#define _PIPE_B_CSC_PREOFF_ME 0x49134
8759#define _PIPE_B_CSC_PREOFF_LO 0x49138
8760#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8761#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8762#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8763
f0f59a00
VS
8764#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8765#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8766#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8767#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8768#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8769#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8770#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8771#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8772#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8773#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8774#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8775#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8776#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8777
82cf435b
LL
8778/* pipe degamma/gamma LUTs on IVB+ */
8779#define _PAL_PREC_INDEX_A 0x4A400
8780#define _PAL_PREC_INDEX_B 0x4AC00
8781#define _PAL_PREC_INDEX_C 0x4B400
8782#define PAL_PREC_10_12_BIT (0 << 31)
8783#define PAL_PREC_SPLIT_MODE (1 << 31)
8784#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 8785#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
8786#define _PAL_PREC_DATA_A 0x4A404
8787#define _PAL_PREC_DATA_B 0x4AC04
8788#define _PAL_PREC_DATA_C 0x4B404
8789#define _PAL_PREC_GC_MAX_A 0x4A410
8790#define _PAL_PREC_GC_MAX_B 0x4AC10
8791#define _PAL_PREC_GC_MAX_C 0x4B410
8792#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8793#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8794#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
8795#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8796#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8797#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
8798
8799#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8800#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8801#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8802#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8803
9751bafc
ACO
8804#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8805#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8806#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8807#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8808#define _PRE_CSC_GAMC_DATA_A 0x4A488
8809#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8810#define _PRE_CSC_GAMC_DATA_C 0x4B488
8811
8812#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8813#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8814
29dc3739
LL
8815/* pipe CSC & degamma/gamma LUTs on CHV */
8816#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8817#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8818#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8819#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8820#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8821#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8822#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8823#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8824#define CGM_PIPE_MODE_GAMMA (1 << 2)
8825#define CGM_PIPE_MODE_CSC (1 << 1)
8826#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8827
8828#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8829#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8830#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8831#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8832#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8833#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8834#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8835#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8836
8837#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8838#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8839#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8840#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8841#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8842#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8843#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8844#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8845
e7d7cad0
JN
8846/* MIPI DSI registers */
8847
0ad4dc88 8848#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 8849#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 8850
bcc65700
D
8851#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8852#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8853#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8854#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8855
aec0246f
US
8856/* Gen4+ Timestamp and Pipe Frame time stamp registers */
8857#define GEN4_TIMESTAMP _MMIO(0x2358)
8858#define ILK_TIMESTAMP_HI _MMIO(0x70070)
8859#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
8860
8861#define _PIPE_FRMTMSTMP_A 0x70048
8862#define PIPE_FRMTMSTMP(pipe) \
8863 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
8864
11b8e4f5
SS
8865/* BXT MIPI clock controls */
8866#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8867
f0f59a00 8868#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
8869#define BXT_MIPI1_DIV_SHIFT 26
8870#define BXT_MIPI2_DIV_SHIFT 10
8871#define BXT_MIPI_DIV_SHIFT(port) \
8872 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8873 BXT_MIPI2_DIV_SHIFT)
782d25ca 8874
11b8e4f5 8875/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
8876#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8877#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
8878#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8879 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8880 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
8881#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8882#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
8883#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8884 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
8885 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8886#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8887 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8888/* RX upper control divider to select actual RX clock output from 8x */
8889#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8890#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8891#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8892 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8893 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8894#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8895#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8896#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8897 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8898 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8899#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8900 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8901/* 8/3X divider to select the actual 8/3X clock output from 8x */
8902#define BXT_MIPI1_8X_BY3_SHIFT 19
8903#define BXT_MIPI2_8X_BY3_SHIFT 3
8904#define BXT_MIPI_8X_BY3_SHIFT(port) \
8905 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8906 BXT_MIPI2_8X_BY3_SHIFT)
8907#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8908#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8909#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8910 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8911 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8912#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8913 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8914/* RX lower control divider to select actual RX clock output from 8x */
8915#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8916#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8917#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8918 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8919 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8920#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8921#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8922#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8923 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8924 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8925#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8926 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8927
8928#define RX_DIVIDER_BIT_1_2 0x3
8929#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 8930
d2e08c0f
SS
8931/* BXT MIPI mode configure */
8932#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8933#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 8934#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8935 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8936
8937#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8938#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 8939#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8940 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8941
8942#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8943#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 8944#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8945 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8946
f0f59a00 8947#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
8948#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8949#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8950#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 8951#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
8952#define BXT_DSIC_16X_BY2 (1 << 10)
8953#define BXT_DSIC_16X_BY3 (2 << 10)
8954#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 8955#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 8956#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
8957#define BXT_DSIA_16X_BY2 (1 << 8)
8958#define BXT_DSIA_16X_BY3 (2 << 8)
8959#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 8960#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
8961#define BXT_DSI_FREQ_SEL_SHIFT 8
8962#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8963
8964#define BXT_DSI_PLL_RATIO_MAX 0x7D
8965#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
8966#define GLK_DSI_PLL_RATIO_MAX 0x6F
8967#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 8968#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 8969#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 8970
f0f59a00 8971#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
8972#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8973#define BXT_DSI_PLL_LOCKED (1 << 30)
8974
3230bf14 8975#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 8976#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 8977#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
8978
8979 /* BXT port control */
8980#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8981#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 8982#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 8983
1881a423
US
8984#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8985#define STAP_SELECT (1 << 0)
8986
8987#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8988#define HS_IO_CTRL_SELECT (1 << 0)
8989
e7d7cad0 8990#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
8991#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8992#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 8993#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
8994#define DUAL_LINK_MODE_MASK (1 << 26)
8995#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8996#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 8997#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
8998#define FLOPPED_HSTX (1 << 23)
8999#define DE_INVERT (1 << 19) /* XXX */
9000#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9001#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9002#define AFE_LATCHOUT (1 << 17)
9003#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9004#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9005#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9006#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9007#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9008#define CSB_SHIFT 9
9009#define CSB_MASK (3 << 9)
9010#define CSB_20MHZ (0 << 9)
9011#define CSB_10MHZ (1 << 9)
9012#define CSB_40MHZ (2 << 9)
9013#define BANDGAP_MASK (1 << 8)
9014#define BANDGAP_PNW_CIRCUIT (0 << 8)
9015#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9016#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9017#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9018#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9019#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9020#define TEARING_EFFECT_MASK (3 << 2)
9021#define TEARING_EFFECT_OFF (0 << 2)
9022#define TEARING_EFFECT_DSI (1 << 2)
9023#define TEARING_EFFECT_GPIO (2 << 2)
9024#define LANE_CONFIGURATION_SHIFT 0
9025#define LANE_CONFIGURATION_MASK (3 << 0)
9026#define LANE_CONFIGURATION_4LANE (0 << 0)
9027#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9028#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9029
9030#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9031#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9032#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9033#define TEARING_EFFECT_DELAY_SHIFT 0
9034#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9035
9036/* XXX: all bits reserved */
4ad83e94 9037#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9038
9039/* MIPI DSI Controller and D-PHY registers */
9040
4ad83e94 9041#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9042#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9043#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9044#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9045#define ULPS_STATE_MASK (3 << 1)
9046#define ULPS_STATE_ENTER (2 << 1)
9047#define ULPS_STATE_EXIT (1 << 1)
9048#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9049#define DEVICE_READY (1 << 0)
9050
4ad83e94 9051#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9052#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9053#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9054#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9055#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9056#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9057#define TEARING_EFFECT (1 << 31)
9058#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9059#define GEN_READ_DATA_AVAIL (1 << 29)
9060#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9061#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9062#define RX_PROT_VIOLATION (1 << 26)
9063#define RX_INVALID_TX_LENGTH (1 << 25)
9064#define ACK_WITH_NO_ERROR (1 << 24)
9065#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9066#define LP_RX_TIMEOUT (1 << 22)
9067#define HS_TX_TIMEOUT (1 << 21)
9068#define DPI_FIFO_UNDERRUN (1 << 20)
9069#define LOW_CONTENTION (1 << 19)
9070#define HIGH_CONTENTION (1 << 18)
9071#define TXDSI_VC_ID_INVALID (1 << 17)
9072#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9073#define TXCHECKSUM_ERROR (1 << 15)
9074#define TXECC_MULTIBIT_ERROR (1 << 14)
9075#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9076#define TXFALSE_CONTROL_ERROR (1 << 12)
9077#define RXDSI_VC_ID_INVALID (1 << 11)
9078#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9079#define RXCHECKSUM_ERROR (1 << 9)
9080#define RXECC_MULTIBIT_ERROR (1 << 8)
9081#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9082#define RXFALSE_CONTROL_ERROR (1 << 6)
9083#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9084#define RX_LP_TX_SYNC_ERROR (1 << 4)
9085#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9086#define RXEOT_SYNC_ERROR (1 << 2)
9087#define RXSOT_SYNC_ERROR (1 << 1)
9088#define RXSOT_ERROR (1 << 0)
9089
4ad83e94 9090#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9091#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9092#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9093#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9094#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9095#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9096#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9097#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9098#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9099#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9100#define VID_MODE_FORMAT_MASK (0xf << 7)
9101#define VID_MODE_NOT_SUPPORTED (0 << 7)
9102#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9103#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9104#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9105#define VID_MODE_FORMAT_RGB888 (4 << 7)
9106#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9107#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9108#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9109#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9110#define DATA_LANES_PRG_REG_SHIFT 0
9111#define DATA_LANES_PRG_REG_MASK (7 << 0)
9112
4ad83e94 9113#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9114#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9115#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9116#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9117
4ad83e94 9118#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9119#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9120#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9121#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9122
4ad83e94 9123#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9124#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9125#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9126#define TURN_AROUND_TIMEOUT_MASK 0x3f
9127
4ad83e94 9128#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9129#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9130#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9131#define DEVICE_RESET_TIMER_MASK 0xffff
9132
4ad83e94 9133#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9134#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9135#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9136#define VERTICAL_ADDRESS_SHIFT 16
9137#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9138#define HORIZONTAL_ADDRESS_SHIFT 0
9139#define HORIZONTAL_ADDRESS_MASK 0xffff
9140
4ad83e94 9141#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9142#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9143#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9144#define DBI_FIFO_EMPTY_HALF (0 << 0)
9145#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9146#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9147
9148/* regs below are bits 15:0 */
4ad83e94 9149#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9150#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9151#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9152
4ad83e94 9153#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9154#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9155#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9156
4ad83e94 9157#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9158#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9159#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9160
4ad83e94 9161#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9162#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9163#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9164
4ad83e94 9165#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9166#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9167#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9168
4ad83e94 9169#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9170#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9171#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9172
4ad83e94 9173#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9174#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9175#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9176
4ad83e94 9177#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9178#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9179#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9180
3230bf14
JN
9181/* regs above are bits 15:0 */
9182
4ad83e94 9183#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9184#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9185#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9186#define DPI_LP_MODE (1 << 6)
9187#define BACKLIGHT_OFF (1 << 5)
9188#define BACKLIGHT_ON (1 << 4)
9189#define COLOR_MODE_OFF (1 << 3)
9190#define COLOR_MODE_ON (1 << 2)
9191#define TURN_ON (1 << 1)
9192#define SHUTDOWN (1 << 0)
9193
4ad83e94 9194#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9195#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9196#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9197#define COMMAND_BYTE_SHIFT 0
9198#define COMMAND_BYTE_MASK (0x3f << 0)
9199
4ad83e94 9200#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9201#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9202#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9203#define MASTER_INIT_TIMER_SHIFT 0
9204#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9205
4ad83e94 9206#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9207#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9208#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9209 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9210#define MAX_RETURN_PKT_SIZE_SHIFT 0
9211#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9212
4ad83e94 9213#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9214#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9215#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9216#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9217#define DISABLE_VIDEO_BTA (1 << 3)
9218#define IP_TG_CONFIG (1 << 2)
9219#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9220#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9221#define VIDEO_MODE_BURST (3 << 0)
9222
4ad83e94 9223#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9224#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9225#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9226#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9227#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9228#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9229#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9230#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9231#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9232#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9233#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9234#define CLOCKSTOP (1 << 1)
9235#define EOT_DISABLE (1 << 0)
9236
4ad83e94 9237#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9238#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9239#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9240#define LP_BYTECLK_SHIFT 0
9241#define LP_BYTECLK_MASK (0xffff << 0)
9242
b426f985
D
9243#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9244#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9245#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9246
9247#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9248#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9249#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9250
3230bf14 9251/* bits 31:0 */
4ad83e94 9252#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9253#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9254#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9255
9256/* bits 31:0 */
4ad83e94 9257#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9258#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9259#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9260
4ad83e94 9261#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9262#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9263#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9264#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9265#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9266#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9267#define LONG_PACKET_WORD_COUNT_SHIFT 8
9268#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9269#define SHORT_PACKET_PARAM_SHIFT 8
9270#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9271#define VIRTUAL_CHANNEL_SHIFT 6
9272#define VIRTUAL_CHANNEL_MASK (3 << 6)
9273#define DATA_TYPE_SHIFT 0
395b2913 9274#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9275/* data type values, see include/video/mipi_display.h */
9276
4ad83e94 9277#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9278#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9279#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9280#define DPI_FIFO_EMPTY (1 << 28)
9281#define DBI_FIFO_EMPTY (1 << 27)
9282#define LP_CTRL_FIFO_EMPTY (1 << 26)
9283#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9284#define LP_CTRL_FIFO_FULL (1 << 24)
9285#define HS_CTRL_FIFO_EMPTY (1 << 18)
9286#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9287#define HS_CTRL_FIFO_FULL (1 << 16)
9288#define LP_DATA_FIFO_EMPTY (1 << 10)
9289#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9290#define LP_DATA_FIFO_FULL (1 << 8)
9291#define HS_DATA_FIFO_EMPTY (1 << 2)
9292#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9293#define HS_DATA_FIFO_FULL (1 << 0)
9294
4ad83e94 9295#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9296#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9297#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9298#define DBI_HS_LP_MODE_MASK (1 << 0)
9299#define DBI_LP_MODE (1 << 0)
9300#define DBI_HS_MODE (0 << 0)
9301
4ad83e94 9302#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9303#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9304#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9305#define EXIT_ZERO_COUNT_SHIFT 24
9306#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9307#define TRAIL_COUNT_SHIFT 16
9308#define TRAIL_COUNT_MASK (0x1f << 16)
9309#define CLK_ZERO_COUNT_SHIFT 8
9310#define CLK_ZERO_COUNT_MASK (0xff << 8)
9311#define PREPARE_COUNT_SHIFT 0
9312#define PREPARE_COUNT_MASK (0x3f << 0)
9313
9314/* bits 31:0 */
4ad83e94 9315#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9316#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9317#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9318
9319#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9320#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9321#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9322#define LP_HS_SSW_CNT_SHIFT 16
9323#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9324#define HS_LP_PWR_SW_CNT_SHIFT 0
9325#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9326
4ad83e94 9327#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9328#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9329#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9330#define STOP_STATE_STALL_COUNTER_SHIFT 0
9331#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9332
4ad83e94 9333#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9334#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9335#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9336#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9337#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9338#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9339#define RX_CONTENTION_DETECTED (1 << 0)
9340
9341/* XXX: only pipe A ?!? */
4ad83e94 9342#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9343#define DBI_TYPEC_ENABLE (1 << 31)
9344#define DBI_TYPEC_WIP (1 << 30)
9345#define DBI_TYPEC_OPTION_SHIFT 28
9346#define DBI_TYPEC_OPTION_MASK (3 << 28)
9347#define DBI_TYPEC_FREQ_SHIFT 24
9348#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9349#define DBI_TYPEC_OVERRIDE (1 << 8)
9350#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9351#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9352
9353
9354/* MIPI adapter registers */
9355
4ad83e94 9356#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9357#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9358#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9359#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9360#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9361#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9362#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9363#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9364#define READ_REQUEST_PRIORITY_SHIFT 3
9365#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9366#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9367#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9368#define RGB_FLIP_TO_BGR (1 << 2)
9369
6b93e9c8 9370#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9371#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9372#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9373#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9374#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9375#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9376#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9377#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9378#define GLK_LP_WAKE (1 << 22)
9379#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9380#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9381#define GLK_FIREWALL_ENABLE (1 << 16)
9382#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9383#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9384#define BXT_DSC_ENABLE (1 << 3)
9385#define BXT_RGB_FLIP (1 << 2)
9386#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9387#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9388
4ad83e94 9389#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9390#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9391#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9392#define DATA_MEM_ADDRESS_SHIFT 5
9393#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9394#define DATA_VALID (1 << 0)
9395
4ad83e94 9396#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9397#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9398#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9399#define DATA_LENGTH_SHIFT 0
9400#define DATA_LENGTH_MASK (0xfffff << 0)
9401
4ad83e94 9402#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9403#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9404#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9405#define COMMAND_MEM_ADDRESS_SHIFT 5
9406#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9407#define AUTO_PWG_ENABLE (1 << 2)
9408#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9409#define COMMAND_VALID (1 << 0)
9410
4ad83e94 9411#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9412#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9413#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9414#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9415#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9416
4ad83e94 9417#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9418#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9419#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9420
4ad83e94 9421#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9422#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9423#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9424#define READ_DATA_VALID(n) (1 << (n))
9425
a57c774a 9426/* For UMS only (deprecated): */
5c969aa7
DL
9427#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9428#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9429
3bbaba0c 9430/* MOCS (Memory Object Control State) registers */
f0f59a00 9431#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9432
f0f59a00
VS
9433#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9434#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9435#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9436#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9437#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9438
d5165ebd
TG
9439/* gamt regs */
9440#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9441#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9442#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9443#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9444#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9445
93564044
VS
9446#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9447#define MMCD_PCLA (1 << 31)
9448#define MMCD_HOTSPOT_EN (1 << 27)
9449
585fb111 9450#endif /* _I915_REG_H_ */