]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Add register whitelists for mesa
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
652c393a 39#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
40#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
f97108d1 44#define GCFGC2 0xda
585fb111
JB
45#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
49#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 55#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
56#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
75#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
eeccdcac
KG
77
78/* Graphics reset regs */
0573ed4a
KG
79#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
81#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
8a5c2ae7 84#define GRDOM_MASK (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
5eb719cd
DV
108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
94e409c1
BW
113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
5eb719cd
DV
116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
e3dff585 118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 126
48ecfa10 127#define GAC_ECO_BITS 0x14090
3b9d7888 128#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
be901a5a
DV
132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
585fb111
JB
135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
5434fd92 145#define VGA_SR_INDEX 0x3c4
f930ddd0 146#define SR01 1
5434fd92 147#define VGA_SR_DATA 0x3c5
585fb111
JB
148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
351e3db2
BV
177/*
178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
585fb111
JB
189/*
190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
585fb111 212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
585fb111 219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
248#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
249#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
250#define MI_MM_SPACE_GTT (1<<8)
251#define MI_MM_SPACE_PHYSICAL (0<<8)
252#define MI_SAVE_EXT_STATE_EN (1<<3)
253#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 254#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 255#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
256#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
257#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
258#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
259#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
260/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
261 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
262 * simply ignores the register load under certain conditions.
263 * - One can actually load arbitrary many arbitrary registers: Simply issue x
264 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
265 */
266#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 267#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
0e79284d 268#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 269#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
270#define MI_FLUSH_DW_STORE_INDEX (1<<21)
271#define MI_INVALIDATE_TLB (1<<18)
272#define MI_FLUSH_DW_OP_STOREDW (1<<14)
273#define MI_INVALIDATE_BSD (1<<7)
274#define MI_FLUSH_DW_USE_GTT (1<<2)
275#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 276#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
277#define MI_BATCH_NON_SECURE (1)
278/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 279#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 280#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 281#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 282#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 283#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 284#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 285
9435373e
RV
286
287#define MI_PREDICATE_RESULT_2 (0x2214)
288#define LOWER_SLICE_ENABLED (1<<0)
289#define LOWER_SLICE_DISABLED (0<<0)
290
585fb111
JB
291/*
292 * 3D instructions used by the kernel
293 */
294#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
295
296#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
297#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define SC_UPDATE_SCISSOR (0x1<<1)
299#define SC_ENABLE_MASK (0x1<<0)
300#define SC_ENABLE (0x1<<0)
301#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
302#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
303#define SCI_YMIN_MASK (0xffff<<16)
304#define SCI_XMIN_MASK (0xffff<<0)
305#define SCI_YMAX_MASK (0xffff<<16)
306#define SCI_XMAX_MASK (0xffff<<0)
307#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
309#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
310#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
311#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
312#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
313#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
314#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
315#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
316#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
317#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
318#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
319#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
320#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
321#define BLT_DEPTH_8 (0<<24)
322#define BLT_DEPTH_16_565 (1<<24)
323#define BLT_DEPTH_16_1555 (2<<24)
324#define BLT_DEPTH_32 (3<<24)
325#define BLT_ROP_GXCOPY (0xcc<<16)
326#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
327#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
328#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
329#define ASYNC_FLIP (1<<22)
330#define DISPLAY_PLANE_A (0<<20)
331#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 332#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 333#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 334#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 335#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
336#define PIPE_CONTROL_QW_WRITE (1<<14)
337#define PIPE_CONTROL_DEPTH_STALL (1<<13)
338#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 339#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
340#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
341#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
342#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
343#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
344#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
345#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
346#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 347#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 348#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 349#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 350
3a6fa984
BV
351/*
352 * Commands used only by the command parser
353 */
354#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
355#define MI_ARB_CHECK MI_INSTR(0x05, 0)
356#define MI_RS_CONTROL MI_INSTR(0x06, 0)
357#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
358#define MI_PREDICATE MI_INSTR(0x0C, 0)
359#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
360#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 361#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
362#define MI_URB_CLEAR MI_INSTR(0x19, 0)
363#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
364#define MI_CLFLUSH MI_INSTR(0x27, 0)
365#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
366#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
367#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
368#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
369#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
370#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
371
372#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
373#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
374#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
375#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
376#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
377 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
378#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
379 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
380#define GFX_OP_3DSTATE_SO_DECL_LIST \
381 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
382
383#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
384 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
385#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
386 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
387#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
388 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
389#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
390 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
391#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
392 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
393
394#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
395
396#define COLOR_BLT ((0x2<<29)|(0x40<<22))
397#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 398
5947de9b
BV
399/*
400 * Registers used only by the command parser
401 */
402#define BCS_SWCTRL 0x22200
403
404#define HS_INVOCATION_COUNT 0x2300
405#define DS_INVOCATION_COUNT 0x2308
406#define IA_VERTICES_COUNT 0x2310
407#define IA_PRIMITIVES_COUNT 0x2318
408#define VS_INVOCATION_COUNT 0x2320
409#define GS_INVOCATION_COUNT 0x2328
410#define GS_PRIMITIVES_COUNT 0x2330
411#define CL_INVOCATION_COUNT 0x2338
412#define CL_PRIMITIVES_COUNT 0x2340
413#define PS_INVOCATION_COUNT 0x2348
414#define PS_DEPTH_COUNT 0x2350
415
416/* There are the 4 64-bit counter registers, one for each stream output */
417#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
418
dc96e9b8
CW
419/*
420 * Reset registers
421 */
422#define DEBUG_RESET_I830 0x6070
423#define DEBUG_RESET_FULL (1<<7)
424#define DEBUG_RESET_RENDER (1<<8)
425#define DEBUG_RESET_DISPLAY (1<<9)
426
57f350b6 427/*
5a09ae9f
JN
428 * IOSF sideband
429 */
430#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
431#define IOSF_DEVFN_SHIFT 24
432#define IOSF_OPCODE_SHIFT 16
433#define IOSF_PORT_SHIFT 8
434#define IOSF_BYTE_ENABLES_SHIFT 4
435#define IOSF_BAR_SHIFT 1
436#define IOSF_SB_BUSY (1<<0)
f3419158 437#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
438#define IOSF_PORT_PUNIT 0x4
439#define IOSF_PORT_NC 0x11
440#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
441#define IOSF_PORT_GPIO_NC 0x13
442#define IOSF_PORT_CCK 0x14
443#define IOSF_PORT_CCU 0xA9
444#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 445#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
446#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
447#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
448
30a970c6
JB
449/* See configdb bunit SB addr map */
450#define BUNIT_REG_BISOC 0x11
451
5a09ae9f
JN
452#define PUNIT_OPCODE_REG_READ 6
453#define PUNIT_OPCODE_REG_WRITE 7
454
30a970c6
JB
455#define PUNIT_REG_DSPFREQ 0x36
456#define DSPFREQSTAT_SHIFT 30
457#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
458#define DSPFREQGUAR_SHIFT 14
459#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
460
461/* See the PUNIT HAS v0.8 for the below bits */
462enum punit_power_well {
463 PUNIT_POWER_WELL_RENDER = 0,
464 PUNIT_POWER_WELL_MEDIA = 1,
465 PUNIT_POWER_WELL_DISP2D = 3,
466 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
467 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
468 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
469 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
470 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
471 PUNIT_POWER_WELL_DPIO_RX0 = 10,
472 PUNIT_POWER_WELL_DPIO_RX1 = 11,
473
474 PUNIT_POWER_WELL_NUM,
475};
476
02f4c9e0
CML
477#define PUNIT_REG_PWRGT_CTRL 0x60
478#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
479#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
480#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
481#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
482#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
483#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 484
5a09ae9f
JN
485#define PUNIT_REG_GPU_LFM 0xd3
486#define PUNIT_REG_GPU_FREQ_REQ 0xd4
487#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 488#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
489#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
490
491#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
492#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
493
494#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
495#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
496#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
497#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
498#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
499#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
500#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
501#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
502#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
503#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
504
be4fc046 505/* vlv2 north clock has */
24eb2d59
CML
506#define CCK_FUSE_REG 0x8
507#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 508#define CCK_REG_DSI_PLL_FUSE 0x44
509#define CCK_REG_DSI_PLL_CONTROL 0x48
510#define DSI_PLL_VCO_EN (1 << 31)
511#define DSI_PLL_LDO_GATE (1 << 30)
512#define DSI_PLL_P1_POST_DIV_SHIFT 17
513#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
514#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
515#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
516#define DSI_PLL_MUX_MASK (3 << 9)
517#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
518#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
519#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
520#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
521#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
522#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
523#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
524#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
525#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
526#define DSI_PLL_LOCK (1 << 0)
527#define CCK_REG_DSI_PLL_DIVIDER 0x4c
528#define DSI_PLL_LFSR (1 << 31)
529#define DSI_PLL_FRACTION_EN (1 << 30)
530#define DSI_PLL_FRAC_COUNTER_SHIFT 27
531#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
532#define DSI_PLL_USYNC_CNT_SHIFT 18
533#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
534#define DSI_PLL_N1_DIV_SHIFT 16
535#define DSI_PLL_N1_DIV_MASK (3 << 16)
536#define DSI_PLL_M1_DIV_SHIFT 0
537#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 538#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 539
5a09ae9f
JN
540/*
541 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
542 *
543 * DPIO is VLV only.
598fac6b
DV
544 *
545 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 546 */
5a09ae9f
JN
547#define DPIO_DEVFN 0
548#define DPIO_OPCODE_REG_WRITE 1
549#define DPIO_OPCODE_REG_READ 0
550
54d9d493 551#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
552#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
553#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
554#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 555#define DPIO_CMNRST (1<<0)
57f350b6 556
e4607fcf
CML
557#define DPIO_PHY(pipe) ((pipe) >> 1)
558#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
559
598fac6b
DV
560/*
561 * Per pipe/PLL DPIO regs
562 */
ab3c759a 563#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 564#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
565#define DPIO_POST_DIV_DAC 0
566#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
567#define DPIO_POST_DIV_LVDS1 2
568#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
569#define DPIO_K_SHIFT (24) /* 4 bits */
570#define DPIO_P1_SHIFT (21) /* 3 bits */
571#define DPIO_P2_SHIFT (16) /* 5 bits */
572#define DPIO_N_SHIFT (12) /* 4 bits */
573#define DPIO_ENABLE_CALIBRATION (1<<11)
574#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
575#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
576#define _VLV_PLL_DW3_CH1 0x802c
577#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 578
ab3c759a 579#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
580#define DPIO_REFSEL_OVERRIDE 27
581#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
582#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
583#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 584#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
585#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
586#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
587#define _VLV_PLL_DW5_CH1 0x8034
588#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 589
ab3c759a
CML
590#define _VLV_PLL_DW7_CH0 0x801c
591#define _VLV_PLL_DW7_CH1 0x803c
592#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 593
ab3c759a
CML
594#define _VLV_PLL_DW8_CH0 0x8040
595#define _VLV_PLL_DW8_CH1 0x8060
596#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 597
ab3c759a
CML
598#define VLV_PLL_DW9_BCAST 0xc044
599#define _VLV_PLL_DW9_CH0 0x8044
600#define _VLV_PLL_DW9_CH1 0x8064
601#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 602
ab3c759a
CML
603#define _VLV_PLL_DW10_CH0 0x8048
604#define _VLV_PLL_DW10_CH1 0x8068
605#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 606
ab3c759a
CML
607#define _VLV_PLL_DW11_CH0 0x804c
608#define _VLV_PLL_DW11_CH1 0x806c
609#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 610
ab3c759a
CML
611/* Spec for ref block start counts at DW10 */
612#define VLV_REF_DW13 0x80ac
598fac6b 613
ab3c759a 614#define VLV_CMN_DW0 0x8100
dc96e9b8 615
598fac6b
DV
616/*
617 * Per DDI channel DPIO regs
618 */
619
ab3c759a
CML
620#define _VLV_PCS_DW0_CH0 0x8200
621#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
622#define DPIO_PCS_TX_LANE2_RESET (1<<16)
623#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 624#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 625
ab3c759a
CML
626#define _VLV_PCS_DW1_CH0 0x8204
627#define _VLV_PCS_DW1_CH1 0x8404
598fac6b
DV
628#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
629#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
630#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
631#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
632#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
633
634#define _VLV_PCS_DW8_CH0 0x8220
635#define _VLV_PCS_DW8_CH1 0x8420
636#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
637
638#define _VLV_PCS01_DW8_CH0 0x0220
639#define _VLV_PCS23_DW8_CH0 0x0420
640#define _VLV_PCS01_DW8_CH1 0x2620
641#define _VLV_PCS23_DW8_CH1 0x2820
642#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
643#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
644
645#define _VLV_PCS_DW9_CH0 0x8224
646#define _VLV_PCS_DW9_CH1 0x8424
647#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
648
649#define _VLV_PCS_DW11_CH0 0x822c
650#define _VLV_PCS_DW11_CH1 0x842c
651#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
652
653#define _VLV_PCS_DW12_CH0 0x8230
654#define _VLV_PCS_DW12_CH1 0x8430
655#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
656
657#define _VLV_PCS_DW14_CH0 0x8238
658#define _VLV_PCS_DW14_CH1 0x8438
659#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
660
661#define _VLV_PCS_DW23_CH0 0x825c
662#define _VLV_PCS_DW23_CH1 0x845c
663#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
664
665#define _VLV_TX_DW2_CH0 0x8288
666#define _VLV_TX_DW2_CH1 0x8488
667#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
668
669#define _VLV_TX_DW3_CH0 0x828c
670#define _VLV_TX_DW3_CH1 0x848c
671#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
672
673#define _VLV_TX_DW4_CH0 0x8290
674#define _VLV_TX_DW4_CH1 0x8490
675#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
676
677#define _VLV_TX3_DW4_CH0 0x690
678#define _VLV_TX3_DW4_CH1 0x2a90
679#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
680
681#define _VLV_TX_DW5_CH0 0x8294
682#define _VLV_TX_DW5_CH1 0x8494
598fac6b 683#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
684#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
685
686#define _VLV_TX_DW11_CH0 0x82ac
687#define _VLV_TX_DW11_CH1 0x84ac
688#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
689
690#define _VLV_TX_DW14_CH0 0x82b8
691#define _VLV_TX_DW14_CH1 0x84b8
692#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 693
585fb111 694/*
de151cf6 695 * Fence registers
585fb111 696 */
de151cf6 697#define FENCE_REG_830_0 0x2000
dc529a4f 698#define FENCE_REG_945_8 0x3000
de151cf6
JB
699#define I830_FENCE_START_MASK 0x07f80000
700#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 701#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
702#define I830_FENCE_PITCH_SHIFT 4
703#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 704#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 705#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 706#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
707
708#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 709#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 710
de151cf6
JB
711#define FENCE_REG_965_0 0x03000
712#define I965_FENCE_PITCH_SHIFT 2
713#define I965_FENCE_TILING_Y_SHIFT 1
714#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 715#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 716
4e901fdc
EA
717#define FENCE_REG_SANDYBRIDGE_0 0x100000
718#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 719#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 720
f691e2f4
DV
721/* control register for cpu gtt access */
722#define TILECTL 0x101000
723#define TILECTL_SWZCTL (1 << 0)
724#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
725#define TILECTL_BACKSNOOP_DIS (1 << 3)
726
de151cf6
JB
727/*
728 * Instruction and interrupt control regs
729 */
63eeaf38 730#define PGTBL_ER 0x02024
333e9fe9
DV
731#define RENDER_RING_BASE 0x02000
732#define BSD_RING_BASE 0x04000
733#define GEN6_BSD_RING_BASE 0x12000
1950de14 734#define VEBOX_RING_BASE 0x1a000
549f7365 735#define BLT_RING_BASE 0x22000
3d281d8c
DV
736#define RING_TAIL(base) ((base)+0x30)
737#define RING_HEAD(base) ((base)+0x34)
738#define RING_START(base) ((base)+0x38)
739#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
740#define RING_SYNC_0(base) ((base)+0x40)
741#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
742#define RING_SYNC_2(base) ((base)+0x48)
743#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
744#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
745#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
746#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
747#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
748#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
749#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
750#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
751#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
752#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
753#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
754#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 755#define GEN6_NOSYNC 0
8fd26859 756#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
757#define RING_HWS_PGA(base) ((base)+0x80)
758#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
759#define ARB_MODE 0x04030
760#define ARB_MODE_SWIZZLE_SNB (1<<4)
761#define ARB_MODE_SWIZZLE_IVB (1<<5)
31a5336e 762#define GAMTARBMODE 0x04a08
4afe8d33 763#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 764#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 765#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 766#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
767#define RING_FAULT_GTTSEL_MASK (1<<11)
768#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
769#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
770#define RING_FAULT_VALID (1<<0)
33f3f518 771#define DONE_REG 0x40b0
fbe5d36e 772#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
773#define BSD_HWS_PGA_GEN7 (0x04180)
774#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 775#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 776#define RING_ACTHD(base) ((base)+0x74)
50877445 777#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 778#define RING_NOPID(base) ((base)+0x94)
0f46832f 779#define RING_IMR(base) ((base)+0xa8)
c0c7babc 780#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
781#define TAIL_ADDR 0x001FFFF8
782#define HEAD_WRAP_COUNT 0xFFE00000
783#define HEAD_WRAP_ONE 0x00200000
784#define HEAD_ADDR 0x001FFFFC
785#define RING_NR_PAGES 0x001FF000
786#define RING_REPORT_MASK 0x00000006
787#define RING_REPORT_64K 0x00000002
788#define RING_REPORT_128K 0x00000004
789#define RING_NO_REPORT 0x00000000
790#define RING_VALID_MASK 0x00000001
791#define RING_VALID 0x00000001
792#define RING_INVALID 0x00000000
4b60e5cb
CW
793#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
794#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 795#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
796#if 0
797#define PRB0_TAIL 0x02030
798#define PRB0_HEAD 0x02034
799#define PRB0_START 0x02038
800#define PRB0_CTL 0x0203c
585fb111
JB
801#define PRB1_TAIL 0x02040 /* 915+ only */
802#define PRB1_HEAD 0x02044 /* 915+ only */
803#define PRB1_START 0x02048 /* 915+ only */
804#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 805#endif
63eeaf38
JB
806#define IPEIR_I965 0x02064
807#define IPEHR_I965 0x02068
808#define INSTDONE_I965 0x0206c
d53bd484
BW
809#define GEN7_INSTDONE_1 0x0206c
810#define GEN7_SC_INSTDONE 0x07100
811#define GEN7_SAMPLER_INSTDONE 0x0e160
812#define GEN7_ROW_INSTDONE 0x0e164
813#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
814#define RING_IPEIR(base) ((base)+0x64)
815#define RING_IPEHR(base) ((base)+0x68)
816#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
817#define RING_INSTPS(base) ((base)+0x70)
818#define RING_DMA_FADD(base) ((base)+0x78)
819#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 820#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
821#define INSTPS 0x02070 /* 965+ only */
822#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
823#define ACTHD_I965 0x02074
824#define HWS_PGA 0x02080
825#define HWS_ADDRESS_MASK 0xfffff000
826#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
827#define PWRCTXA 0x2088 /* 965GM+ only */
828#define PWRCTX_EN (1<<0)
585fb111 829#define IPEIR 0x02088
63eeaf38
JB
830#define IPEHR 0x0208c
831#define INSTDONE 0x02090
585fb111
JB
832#define NOPID 0x02094
833#define HWSTAM 0x02098
9d2f41fa 834#define DMA_FADD_I8XX 0x020d0
94e39e28 835#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
836#define RING_BBADDR(base) ((base)+0x140)
837#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 838
f406839f 839#define ERROR_GEN6 0x040a0
71e172e8 840#define GEN7_ERR_INT 0x44040
de032bf4 841#define ERR_INT_POISON (1<<31)
8664281b 842#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 843#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 844#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 845#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 846#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 847#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 848#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 849#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 850#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 851
3f1e109a
PZ
852#define FPGA_DBG 0x42300
853#define FPGA_DBG_RM_NOCLAIM (1<<31)
854
0f3b6849 855#define DERRMR 0x44050
4e0bbc31 856/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
857#define DERRMR_PIPEA_SCANLINE (1<<0)
858#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
859#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
860#define DERRMR_PIPEA_VBLANK (1<<3)
861#define DERRMR_PIPEA_HBLANK (1<<5)
862#define DERRMR_PIPEB_SCANLINE (1<<8)
863#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
864#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
865#define DERRMR_PIPEB_VBLANK (1<<11)
866#define DERRMR_PIPEB_HBLANK (1<<13)
867/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
868#define DERRMR_PIPEC_SCANLINE (1<<14)
869#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
870#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
871#define DERRMR_PIPEC_VBLANK (1<<21)
872#define DERRMR_PIPEC_HBLANK (1<<22)
873
0f3b6849 874
de6e2eaf
EA
875/* GM45+ chicken bits -- debug workaround bits that may be required
876 * for various sorts of correct behavior. The top 16 bits of each are
877 * the enables for writing to the corresponding low bit.
878 */
879#define _3D_CHICKEN 0x02084
4283908e 880#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
881#define _3D_CHICKEN2 0x0208c
882/* Disables pipelining of read flushes past the SF-WIZ interface.
883 * Required on all Ironlake steppings according to the B-Spec, but the
884 * particular danger of not doing so is not specified.
885 */
886# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
887#define _3D_CHICKEN3 0x02090
87f8020e 888#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 889#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
890#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
891#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 892
71cf39b1
EA
893#define MI_MODE 0x0209c
894# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 895# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 896# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 897# define MODE_IDLE (1 << 9)
71cf39b1 898
f8f2ac9a 899#define GEN6_GT_MODE 0x20d0
a607c1a4 900#define GEN7_GT_MODE 0x7008
8d85d272
VS
901#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
902#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
903#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
904#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
905#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 906#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 907
1ec14ad3 908#define GFX_MODE 0x02520
b095cd0a 909#define GFX_MODE_GEN7 0x0229c
5eb719cd 910#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 911#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 912#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
913#define GFX_SURFACE_FAULT_ENABLE (1<<12)
914#define GFX_REPLAY_MODE (1<<11)
915#define GFX_PSMI_GRANULARITY (1<<10)
916#define GFX_PPGTT_ENABLE (1<<9)
917
a7e806de
DV
918#define VLV_DISPLAY_BASE 0x180000
919
585fb111
JB
920#define SCPD0 0x0209c /* 915+ only */
921#define IER 0x020a0
922#define IIR 0x020a4
923#define IMR 0x020a8
924#define ISR 0x020ac
07ec7ec5 925#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 926#define GCFG_DIS (1<<8)
ff763010
VS
927#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
928#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
929#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
930#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
931#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 932#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 933#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
934#define EIR 0x020b0
935#define EMR 0x020b4
936#define ESR 0x020b8
63eeaf38
JB
937#define GM45_ERROR_PAGE_TABLE (1<<5)
938#define GM45_ERROR_MEM_PRIV (1<<4)
939#define I915_ERROR_PAGE_TABLE (1<<4)
940#define GM45_ERROR_CP_PRIV (1<<3)
941#define I915_ERROR_MEMORY_REFRESH (1<<1)
942#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 943#define INSTPM 0x020c0
ee980b80 944#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
945#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
946 will not assert AGPBUSY# and will only
947 be delivered when out of C3. */
84f9f938 948#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
949#define INSTPM_TLB_INVALIDATE (1<<9)
950#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
951#define ACTHD 0x020c8
952#define FW_BLC 0x020d8
8692d00e 953#define FW_BLC2 0x020dc
585fb111 954#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
955#define FW_BLC_SELF_EN_MASK (1<<31)
956#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
957#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
958#define MM_BURST_LENGTH 0x00700000
959#define MM_FIFO_WATERMARK 0x0001F000
960#define LM_BURST_LENGTH 0x00000700
961#define LM_FIFO_WATERMARK 0x0000001F
585fb111 962#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
963
964/* Make render/texture TLB fetches lower priorty than associated data
965 * fetches. This is not turned on by default
966 */
967#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
968
969/* Isoch request wait on GTT enable (Display A/B/C streams).
970 * Make isoch requests stall on the TLB update. May cause
971 * display underruns (test mode only)
972 */
973#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
974
975/* Block grant count for isoch requests when block count is
976 * set to a finite value.
977 */
978#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
979#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
980#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
981#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
982#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
983
984/* Enable render writes to complete in C2/C3/C4 power states.
985 * If this isn't enabled, render writes are prevented in low
986 * power states. That seems bad to me.
987 */
988#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
989
990/* This acknowledges an async flip immediately instead
991 * of waiting for 2TLB fetches.
992 */
993#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
994
995/* Enables non-sequential data reads through arbiter
996 */
0206e353 997#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
998
999/* Disable FSB snooping of cacheable write cycles from binner/render
1000 * command stream
1001 */
1002#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1003
1004/* Arbiter time slice for non-isoch streams */
1005#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1006#define MI_ARB_TIME_SLICE_1 (0 << 5)
1007#define MI_ARB_TIME_SLICE_2 (1 << 5)
1008#define MI_ARB_TIME_SLICE_4 (2 << 5)
1009#define MI_ARB_TIME_SLICE_6 (3 << 5)
1010#define MI_ARB_TIME_SLICE_8 (4 << 5)
1011#define MI_ARB_TIME_SLICE_10 (5 << 5)
1012#define MI_ARB_TIME_SLICE_14 (6 << 5)
1013#define MI_ARB_TIME_SLICE_16 (7 << 5)
1014
1015/* Low priority grace period page size */
1016#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1017#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1018
1019/* Disable display A/B trickle feed */
1020#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1021
1022/* Set display plane priority */
1023#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1024#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1025
585fb111 1026#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1027#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1028#define CM0_IZ_OPT_DISABLE (1<<6)
1029#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1030#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1031#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1032#define CM0_COLOR_EVICT_DISABLE (1<<3)
1033#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1034#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1035#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1036#define GFX_FLSH_CNTL_GEN6 0x101008
1037#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1038#define ECOSKPD 0x021d0
1039#define ECO_GATING_CX_ONLY (1<<3)
1040#define ECO_FLIP_DONE (1<<0)
585fb111 1041
fe27c606
CW
1042#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1043#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1044#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1045#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1046#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1047
4efe0708
JB
1048#define GEN6_BLITTER_ECOSKPD 0x221d0
1049#define GEN6_BLITTER_LOCK_SHIFT 16
1050#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1051
295e8bb7
VS
1052#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1053#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1054
881f47b6 1055#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1056#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1057#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1058#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1059#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1060
cc609d5d
BW
1061/* On modern GEN architectures interrupt control consists of two sets
1062 * of registers. The first set pertains to the ring generating the
1063 * interrupt. The second control is for the functional block generating the
1064 * interrupt. These are PM, GT, DE, etc.
1065 *
1066 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1067 * GT interrupt bits, so we don't need to duplicate the defines.
1068 *
1069 * These defines should cover us well from SNB->HSW with minor exceptions
1070 * it can also work on ILK.
1071 */
1072#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1073#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1074#define GT_BLT_USER_INTERRUPT (1 << 22)
1075#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1076#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1077#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1078#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1079#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1080#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1081#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1082#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1083#define GT_RENDER_USER_INTERRUPT (1 << 0)
1084
12638c57
BW
1085#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1086#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1087
35a85ac6
BW
1088#define GT_PARITY_ERROR(dev) \
1089 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1090 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1091
cc609d5d
BW
1092/* These are all the "old" interrupts */
1093#define ILK_BSD_USER_INTERRUPT (1<<5)
1094#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1095#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1096#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1097#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1098#define I915_HWB_OOM_INTERRUPT (1<<13)
1099#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1100#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1101#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1102#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1103#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1104#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1105#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1106#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1107#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1108#define I915_DEBUG_INTERRUPT (1<<2)
1109#define I915_USER_INTERRUPT (1<<1)
1110#define I915_ASLE_INTERRUPT (1<<0)
1111#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
1112
1113#define GEN6_BSD_RNCID 0x12198
1114
a1e969e0
BW
1115#define GEN7_FF_THREAD_MODE 0x20a0
1116#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1117#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1118#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1119#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1120#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1121#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1122#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1123#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1124#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1125#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1126#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1127#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1128#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1129#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1130#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1131
585fb111
JB
1132/*
1133 * Framebuffer compression (915+ only)
1134 */
1135
1136#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1137#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1138#define FBC_CONTROL 0x03208
1139#define FBC_CTL_EN (1<<31)
1140#define FBC_CTL_PERIODIC (1<<30)
1141#define FBC_CTL_INTERVAL_SHIFT (16)
1142#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1143#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1144#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1145#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1146#define FBC_COMMAND 0x0320c
1147#define FBC_CMD_COMPRESS (1<<0)
1148#define FBC_STATUS 0x03210
1149#define FBC_STAT_COMPRESSING (1<<31)
1150#define FBC_STAT_COMPRESSED (1<<30)
1151#define FBC_STAT_MODIFIED (1<<29)
82f34496 1152#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1153#define FBC_CONTROL2 0x03214
1154#define FBC_CTL_FENCE_DBL (0<<4)
1155#define FBC_CTL_IDLE_IMM (0<<2)
1156#define FBC_CTL_IDLE_FULL (1<<2)
1157#define FBC_CTL_IDLE_LINE (2<<2)
1158#define FBC_CTL_IDLE_DEBUG (3<<2)
1159#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1160#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1161#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1162#define FBC_TAG 0x03300
585fb111
JB
1163
1164#define FBC_LL_SIZE (1536)
1165
74dff282
JB
1166/* Framebuffer compression for GM45+ */
1167#define DPFC_CB_BASE 0x3200
1168#define DPFC_CONTROL 0x3208
1169#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1170#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1171#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1172#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1173#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1174#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1175#define DPFC_SR_EN (1<<10)
1176#define DPFC_CTL_LIMIT_1X (0<<6)
1177#define DPFC_CTL_LIMIT_2X (1<<6)
1178#define DPFC_CTL_LIMIT_4X (2<<6)
1179#define DPFC_RECOMP_CTL 0x320c
1180#define DPFC_RECOMP_STALL_EN (1<<27)
1181#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1182#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1183#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1184#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1185#define DPFC_STATUS 0x3210
1186#define DPFC_INVAL_SEG_SHIFT (16)
1187#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1188#define DPFC_COMP_SEG_SHIFT (0)
1189#define DPFC_COMP_SEG_MASK (0x000003ff)
1190#define DPFC_STATUS2 0x3214
1191#define DPFC_FENCE_YOFF 0x3218
1192#define DPFC_CHICKEN 0x3224
1193#define DPFC_HT_MODIFY (1<<31)
1194
b52eb4dc
ZY
1195/* Framebuffer compression for Ironlake */
1196#define ILK_DPFC_CB_BASE 0x43200
1197#define ILK_DPFC_CONTROL 0x43208
1198/* The bit 28-8 is reserved */
1199#define DPFC_RESERVED (0x1FFFFF00)
1200#define ILK_DPFC_RECOMP_CTL 0x4320c
1201#define ILK_DPFC_STATUS 0x43210
1202#define ILK_DPFC_FENCE_YOFF 0x43218
1203#define ILK_DPFC_CHICKEN 0x43224
1204#define ILK_FBC_RT_BASE 0x2128
1205#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1206#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1207
1208#define ILK_DISPLAY_CHICKEN1 0x42000
1209#define ILK_FBCQ_DIS (1<<22)
0206e353 1210#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1211
b52eb4dc 1212
9c04f015
YL
1213/*
1214 * Framebuffer compression for Sandybridge
1215 *
1216 * The following two registers are of type GTTMMADR
1217 */
1218#define SNB_DPFC_CTL_SA 0x100100
1219#define SNB_CPU_FENCE_ENABLE (1<<29)
1220#define DPFC_CPU_FENCE_OFFSET 0x100104
1221
abe959c7
RV
1222/* Framebuffer compression for Ivybridge */
1223#define IVB_FBC_RT_BASE 0x7020
1224
42db64ef
PZ
1225#define IPS_CTL 0x43408
1226#define IPS_ENABLE (1 << 31)
9c04f015 1227
fd3da6c9
RV
1228#define MSG_FBC_REND_STATE 0x50380
1229#define FBC_REND_NUKE (1<<2)
1230#define FBC_REND_CACHE_CLEAN (1<<1)
1231
585fb111
JB
1232/*
1233 * GPIO regs
1234 */
1235#define GPIOA 0x5010
1236#define GPIOB 0x5014
1237#define GPIOC 0x5018
1238#define GPIOD 0x501c
1239#define GPIOE 0x5020
1240#define GPIOF 0x5024
1241#define GPIOG 0x5028
1242#define GPIOH 0x502c
1243# define GPIO_CLOCK_DIR_MASK (1 << 0)
1244# define GPIO_CLOCK_DIR_IN (0 << 1)
1245# define GPIO_CLOCK_DIR_OUT (1 << 1)
1246# define GPIO_CLOCK_VAL_MASK (1 << 2)
1247# define GPIO_CLOCK_VAL_OUT (1 << 3)
1248# define GPIO_CLOCK_VAL_IN (1 << 4)
1249# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1250# define GPIO_DATA_DIR_MASK (1 << 8)
1251# define GPIO_DATA_DIR_IN (0 << 9)
1252# define GPIO_DATA_DIR_OUT (1 << 9)
1253# define GPIO_DATA_VAL_MASK (1 << 10)
1254# define GPIO_DATA_VAL_OUT (1 << 11)
1255# define GPIO_DATA_VAL_IN (1 << 12)
1256# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1257
f899fc64
CW
1258#define GMBUS0 0x5100 /* clock/port select */
1259#define GMBUS_RATE_100KHZ (0<<8)
1260#define GMBUS_RATE_50KHZ (1<<8)
1261#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1262#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1263#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1264#define GMBUS_PORT_DISABLED 0
1265#define GMBUS_PORT_SSC 1
1266#define GMBUS_PORT_VGADDC 2
1267#define GMBUS_PORT_PANEL 3
1268#define GMBUS_PORT_DPC 4 /* HDMIC */
1269#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1270#define GMBUS_PORT_DPD 6 /* HDMID */
1271#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1272#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1273#define GMBUS1 0x5104 /* command/status */
1274#define GMBUS_SW_CLR_INT (1<<31)
1275#define GMBUS_SW_RDY (1<<30)
1276#define GMBUS_ENT (1<<29) /* enable timeout */
1277#define GMBUS_CYCLE_NONE (0<<25)
1278#define GMBUS_CYCLE_WAIT (1<<25)
1279#define GMBUS_CYCLE_INDEX (2<<25)
1280#define GMBUS_CYCLE_STOP (4<<25)
1281#define GMBUS_BYTE_COUNT_SHIFT 16
1282#define GMBUS_SLAVE_INDEX_SHIFT 8
1283#define GMBUS_SLAVE_ADDR_SHIFT 1
1284#define GMBUS_SLAVE_READ (1<<0)
1285#define GMBUS_SLAVE_WRITE (0<<0)
1286#define GMBUS2 0x5108 /* status */
1287#define GMBUS_INUSE (1<<15)
1288#define GMBUS_HW_WAIT_PHASE (1<<14)
1289#define GMBUS_STALL_TIMEOUT (1<<13)
1290#define GMBUS_INT (1<<12)
1291#define GMBUS_HW_RDY (1<<11)
1292#define GMBUS_SATOER (1<<10)
1293#define GMBUS_ACTIVE (1<<9)
1294#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1295#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1296#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1297#define GMBUS_NAK_EN (1<<3)
1298#define GMBUS_IDLE_EN (1<<2)
1299#define GMBUS_HW_WAIT_EN (1<<1)
1300#define GMBUS_HW_RDY_EN (1<<0)
1301#define GMBUS5 0x5120 /* byte index */
1302#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1303
585fb111
JB
1304/*
1305 * Clock control & power management
1306 */
a57c774a
AK
1307#define DPLL_A_OFFSET 0x6014
1308#define DPLL_B_OFFSET 0x6018
5c969aa7
DL
1309#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1310 dev_priv->info.display_mmio_offset)
585fb111
JB
1311
1312#define VGA0 0x6000
1313#define VGA1 0x6004
1314#define VGA_PD 0x6010
1315#define VGA0_PD_P2_DIV_4 (1 << 7)
1316#define VGA0_PD_P1_DIV_2 (1 << 5)
1317#define VGA0_PD_P1_SHIFT 0
1318#define VGA0_PD_P1_MASK (0x1f << 0)
1319#define VGA1_PD_P2_DIV_4 (1 << 15)
1320#define VGA1_PD_P1_DIV_2 (1 << 13)
1321#define VGA1_PD_P1_SHIFT 8
1322#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1323#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1324#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1325#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1326#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1327#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1328#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1329#define DPLL_VGA_MODE_DIS (1 << 28)
1330#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1331#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1332#define DPLL_MODE_MASK (3 << 26)
1333#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1334#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1335#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1336#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1337#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1338#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1339#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1340#define DPLL_LOCK_VLV (1<<15)
598fac6b 1341#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1342#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1343#define DPLL_PORTC_READY_MASK (0xf << 4)
1344#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1345
585fb111
JB
1346#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1347/*
1348 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1349 * this field (only one bit may be set).
1350 */
1351#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1352#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1353#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1354/* i830, required in DVO non-gang */
1355#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1356#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1357#define PLL_REF_INPUT_DREFCLK (0 << 13)
1358#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1359#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1360#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1361#define PLL_REF_INPUT_MASK (3 << 13)
1362#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1363/* Ironlake */
b9055052
ZW
1364# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1365# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1366# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1367# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1368# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1369
585fb111
JB
1370/*
1371 * Parallel to Serial Load Pulse phase selection.
1372 * Selects the phase for the 10X DPLL clock for the PCIe
1373 * digital display port. The range is 4 to 13; 10 or more
1374 * is just a flip delay. The default is 6
1375 */
1376#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1377#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1378/*
1379 * SDVO multiplier for 945G/GM. Not used on 965.
1380 */
1381#define SDVO_MULTIPLIER_MASK 0x000000ff
1382#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1383#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a
AK
1384
1385#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1386#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
5c969aa7
DL
1387#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1388 dev_priv->info.display_mmio_offset)
a57c774a 1389
585fb111
JB
1390/*
1391 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1392 *
1393 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1394 */
1395#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1396#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1397/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1398#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1399#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1400/*
1401 * SDVO/UDI pixel multiplier.
1402 *
1403 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1404 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1405 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1406 * dummy bytes in the datastream at an increased clock rate, with both sides of
1407 * the link knowing how many bytes are fill.
1408 *
1409 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1410 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1411 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1412 * through an SDVO command.
1413 *
1414 * This register field has values of multiplication factor minus 1, with
1415 * a maximum multiplier of 5 for SDVO.
1416 */
1417#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1418#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1419/*
1420 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1421 * This best be set to the default value (3) or the CRT won't work. No,
1422 * I don't entirely understand what this does...
1423 */
1424#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1425#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1426
9db4a9c7
JB
1427#define _FPA0 0x06040
1428#define _FPA1 0x06044
1429#define _FPB0 0x06048
1430#define _FPB1 0x0604c
1431#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1432#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1433#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1434#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1435#define FP_N_DIV_SHIFT 16
1436#define FP_M1_DIV_MASK 0x00003f00
1437#define FP_M1_DIV_SHIFT 8
1438#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1439#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1440#define FP_M2_DIV_SHIFT 0
1441#define DPLL_TEST 0x606c
1442#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1443#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1444#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1445#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1446#define DPLLB_TEST_N_BYPASS (1 << 19)
1447#define DPLLB_TEST_M_BYPASS (1 << 18)
1448#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1449#define DPLLA_TEST_N_BYPASS (1 << 3)
1450#define DPLLA_TEST_M_BYPASS (1 << 2)
1451#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1452#define D_STATE 0x6104
dc96e9b8 1453#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1454#define DSTATE_PLL_D3_OFF (1<<3)
1455#define DSTATE_GFX_CLOCK_GATING (1<<1)
1456#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1457#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1458# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1459# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1460# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1461# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1462# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1463# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1464# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1465# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1466# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1467# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1468# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1469# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1470# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1471# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1472# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1473# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1474# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1475# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1476# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1477# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1478# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1479# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1480# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1481# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1482# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1483# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1484# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1485# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1486/**
1487 * This bit must be set on the 830 to prevent hangs when turning off the
1488 * overlay scaler.
1489 */
1490# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1491# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1492# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1493# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1494# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1495
1496#define RENCLK_GATE_D1 0x6204
1497# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1498# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1499# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1500# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1501# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1502# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1503# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1504# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1505# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1506/** This bit must be unset on 855,865 */
1507# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1508# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1509# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1510# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1511/** This bit must be set on 855,865. */
1512# define SV_CLOCK_GATE_DISABLE (1 << 0)
1513# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1514# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1515# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1516# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1517# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1518# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1519# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1520# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1521# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1522# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1523# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1524# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1525# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1526# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1527# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1528# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1529# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1530
1531# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1532/** This bit must always be set on 965G/965GM */
1533# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1534# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1535# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1536# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1537# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1538# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1539/** This bit must always be set on 965G */
1540# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1541# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1542# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1543# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1544# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1545# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1546# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1547# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1548# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1549# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1550# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1551# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1552# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1553# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1554# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1555# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1556# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1557# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1558# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1559
1560#define RENCLK_GATE_D2 0x6208
1561#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1562#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1563#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1564#define RAMCLK_GATE_D 0x6210 /* CRL only */
1565#define DEUC 0x6214 /* CRL only */
585fb111 1566
d88b2270 1567#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1568#define FW_CSPWRDWNEN (1<<15)
1569
e0d8d59b
VS
1570#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1571
24eb2d59
CML
1572#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1573#define CDCLK_FREQ_SHIFT 4
1574#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1575#define CZCLK_FREQ_MASK 0xf
1576#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1577
585fb111
JB
1578/*
1579 * Palette regs
1580 */
a57c774a
AK
1581#define PALETTE_A_OFFSET 0xa000
1582#define PALETTE_B_OFFSET 0xa800
5c969aa7
DL
1583#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1584 dev_priv->info.display_mmio_offset)
585fb111 1585
673a394b
EA
1586/* MCH MMIO space */
1587
1588/*
1589 * MCHBAR mirror.
1590 *
1591 * This mirrors the MCHBAR MMIO space whose location is determined by
1592 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1593 * every way. It is not accessible from the CP register read instructions.
1594 *
515b2392
PZ
1595 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1596 * just read.
673a394b
EA
1597 */
1598#define MCHBAR_MIRROR_BASE 0x10000
1599
1398261a
YL
1600#define MCHBAR_MIRROR_BASE_SNB 0x140000
1601
3ebecd07 1602/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1603#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1604
673a394b
EA
1605/** 915-945 and GM965 MCH register controlling DRAM channel access */
1606#define DCC 0x10200
1607#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1608#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1609#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1610#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1611#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1612#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1613
95534263
LP
1614/** Pineview MCH register contains DDR3 setting */
1615#define CSHRDDR3CTL 0x101a8
1616#define CSHRDDR3CTL_DDR3 (1 << 2)
1617
673a394b
EA
1618/** 965 MCH register controlling DRAM channel configuration */
1619#define C0DRB3 0x10206
1620#define C1DRB3 0x10606
1621
f691e2f4
DV
1622/** snb MCH registers for reading the DRAM channel configuration */
1623#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1624#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1625#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1626#define MAD_DIMM_ECC_MASK (0x3 << 24)
1627#define MAD_DIMM_ECC_OFF (0x0 << 24)
1628#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1629#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1630#define MAD_DIMM_ECC_ON (0x3 << 24)
1631#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1632#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1633#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1634#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1635#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1636#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1637#define MAD_DIMM_A_SELECT (0x1 << 16)
1638/* DIMM sizes are in multiples of 256mb. */
1639#define MAD_DIMM_B_SIZE_SHIFT 8
1640#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1641#define MAD_DIMM_A_SIZE_SHIFT 0
1642#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1643
1d7aaa0c
DV
1644/** snb MCH registers for priority tuning */
1645#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1646#define MCH_SSKPD_WM0_MASK 0x3f
1647#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1648
ec013e7f
JB
1649#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1650
b11248df
KP
1651/* Clocking configuration register */
1652#define CLKCFG 0x10c00
7662c8bd 1653#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1654#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1655#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1656#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1657#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1658#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1659/* Note, below two are guess */
b11248df 1660#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1661#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1662#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1663#define CLKCFG_MEM_533 (1 << 4)
1664#define CLKCFG_MEM_667 (2 << 4)
1665#define CLKCFG_MEM_800 (3 << 4)
1666#define CLKCFG_MEM_MASK (7 << 4)
1667
ea056c14
JB
1668#define TSC1 0x11001
1669#define TSE (1<<0)
7648fa99
JB
1670#define TR1 0x11006
1671#define TSFS 0x11020
1672#define TSFS_SLOPE_MASK 0x0000ff00
1673#define TSFS_SLOPE_SHIFT 8
1674#define TSFS_INTR_MASK 0x000000ff
1675
f97108d1
JB
1676#define CRSTANDVID 0x11100
1677#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1678#define PXVFREQ_PX_MASK 0x7f000000
1679#define PXVFREQ_PX_SHIFT 24
1680#define VIDFREQ_BASE 0x11110
1681#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1682#define VIDFREQ2 0x11114
1683#define VIDFREQ3 0x11118
1684#define VIDFREQ4 0x1111c
1685#define VIDFREQ_P0_MASK 0x1f000000
1686#define VIDFREQ_P0_SHIFT 24
1687#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1688#define VIDFREQ_P0_CSCLK_SHIFT 20
1689#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1690#define VIDFREQ_P0_CRCLK_SHIFT 16
1691#define VIDFREQ_P1_MASK 0x00001f00
1692#define VIDFREQ_P1_SHIFT 8
1693#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1694#define VIDFREQ_P1_CSCLK_SHIFT 4
1695#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1696#define INTTOEXT_BASE_ILK 0x11300
1697#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1698#define INTTOEXT_MAP3_SHIFT 24
1699#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1700#define INTTOEXT_MAP2_SHIFT 16
1701#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1702#define INTTOEXT_MAP1_SHIFT 8
1703#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1704#define INTTOEXT_MAP0_SHIFT 0
1705#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1706#define MEMSWCTL 0x11170 /* Ironlake only */
1707#define MEMCTL_CMD_MASK 0xe000
1708#define MEMCTL_CMD_SHIFT 13
1709#define MEMCTL_CMD_RCLK_OFF 0
1710#define MEMCTL_CMD_RCLK_ON 1
1711#define MEMCTL_CMD_CHFREQ 2
1712#define MEMCTL_CMD_CHVID 3
1713#define MEMCTL_CMD_VMMOFF 4
1714#define MEMCTL_CMD_VMMON 5
1715#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1716 when command complete */
1717#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1718#define MEMCTL_FREQ_SHIFT 8
1719#define MEMCTL_SFCAVM (1<<7)
1720#define MEMCTL_TGT_VID_MASK 0x007f
1721#define MEMIHYST 0x1117c
1722#define MEMINTREN 0x11180 /* 16 bits */
1723#define MEMINT_RSEXIT_EN (1<<8)
1724#define MEMINT_CX_SUPR_EN (1<<7)
1725#define MEMINT_CONT_BUSY_EN (1<<6)
1726#define MEMINT_AVG_BUSY_EN (1<<5)
1727#define MEMINT_EVAL_CHG_EN (1<<4)
1728#define MEMINT_MON_IDLE_EN (1<<3)
1729#define MEMINT_UP_EVAL_EN (1<<2)
1730#define MEMINT_DOWN_EVAL_EN (1<<1)
1731#define MEMINT_SW_CMD_EN (1<<0)
1732#define MEMINTRSTR 0x11182 /* 16 bits */
1733#define MEM_RSEXIT_MASK 0xc000
1734#define MEM_RSEXIT_SHIFT 14
1735#define MEM_CONT_BUSY_MASK 0x3000
1736#define MEM_CONT_BUSY_SHIFT 12
1737#define MEM_AVG_BUSY_MASK 0x0c00
1738#define MEM_AVG_BUSY_SHIFT 10
1739#define MEM_EVAL_CHG_MASK 0x0300
1740#define MEM_EVAL_BUSY_SHIFT 8
1741#define MEM_MON_IDLE_MASK 0x00c0
1742#define MEM_MON_IDLE_SHIFT 6
1743#define MEM_UP_EVAL_MASK 0x0030
1744#define MEM_UP_EVAL_SHIFT 4
1745#define MEM_DOWN_EVAL_MASK 0x000c
1746#define MEM_DOWN_EVAL_SHIFT 2
1747#define MEM_SW_CMD_MASK 0x0003
1748#define MEM_INT_STEER_GFX 0
1749#define MEM_INT_STEER_CMR 1
1750#define MEM_INT_STEER_SMI 2
1751#define MEM_INT_STEER_SCI 3
1752#define MEMINTRSTS 0x11184
1753#define MEMINT_RSEXIT (1<<7)
1754#define MEMINT_CONT_BUSY (1<<6)
1755#define MEMINT_AVG_BUSY (1<<5)
1756#define MEMINT_EVAL_CHG (1<<4)
1757#define MEMINT_MON_IDLE (1<<3)
1758#define MEMINT_UP_EVAL (1<<2)
1759#define MEMINT_DOWN_EVAL (1<<1)
1760#define MEMINT_SW_CMD (1<<0)
1761#define MEMMODECTL 0x11190
1762#define MEMMODE_BOOST_EN (1<<31)
1763#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1764#define MEMMODE_BOOST_FREQ_SHIFT 24
1765#define MEMMODE_IDLE_MODE_MASK 0x00030000
1766#define MEMMODE_IDLE_MODE_SHIFT 16
1767#define MEMMODE_IDLE_MODE_EVAL 0
1768#define MEMMODE_IDLE_MODE_CONT 1
1769#define MEMMODE_HWIDLE_EN (1<<15)
1770#define MEMMODE_SWMODE_EN (1<<14)
1771#define MEMMODE_RCLK_GATE (1<<13)
1772#define MEMMODE_HW_UPDATE (1<<12)
1773#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1774#define MEMMODE_FSTART_SHIFT 8
1775#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1776#define MEMMODE_FMAX_SHIFT 4
1777#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1778#define RCBMAXAVG 0x1119c
1779#define MEMSWCTL2 0x1119e /* Cantiga only */
1780#define SWMEMCMD_RENDER_OFF (0 << 13)
1781#define SWMEMCMD_RENDER_ON (1 << 13)
1782#define SWMEMCMD_SWFREQ (2 << 13)
1783#define SWMEMCMD_TARVID (3 << 13)
1784#define SWMEMCMD_VRM_OFF (4 << 13)
1785#define SWMEMCMD_VRM_ON (5 << 13)
1786#define CMDSTS (1<<12)
1787#define SFCAVM (1<<11)
1788#define SWFREQ_MASK 0x0380 /* P0-7 */
1789#define SWFREQ_SHIFT 7
1790#define TARVID_MASK 0x001f
1791#define MEMSTAT_CTG 0x111a0
1792#define RCBMINAVG 0x111a0
1793#define RCUPEI 0x111b0
1794#define RCDNEI 0x111b4
88271da3
JB
1795#define RSTDBYCTL 0x111b8
1796#define RS1EN (1<<31)
1797#define RS2EN (1<<30)
1798#define RS3EN (1<<29)
1799#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1800#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1801#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1802#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1803#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1804#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1805#define RSX_STATUS_MASK (7<<20)
1806#define RSX_STATUS_ON (0<<20)
1807#define RSX_STATUS_RC1 (1<<20)
1808#define RSX_STATUS_RC1E (2<<20)
1809#define RSX_STATUS_RS1 (3<<20)
1810#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1811#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1812#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1813#define RSX_STATUS_RSVD2 (7<<20)
1814#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1815#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1816#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1817#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1818#define RS1CONTSAV_MASK (3<<14)
1819#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1820#define RS1CONTSAV_RSVD (1<<14)
1821#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1822#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1823#define NORMSLEXLAT_MASK (3<<12)
1824#define SLOW_RS123 (0<<12)
1825#define SLOW_RS23 (1<<12)
1826#define SLOW_RS3 (2<<12)
1827#define NORMAL_RS123 (3<<12)
1828#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1829#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1830#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1831#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1832#define RS_CSTATE_MASK (3<<4)
1833#define RS_CSTATE_C367_RS1 (0<<4)
1834#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1835#define RS_CSTATE_RSVD (2<<4)
1836#define RS_CSTATE_C367_RS2 (3<<4)
1837#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1838#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1839#define VIDCTL 0x111c0
1840#define VIDSTS 0x111c8
1841#define VIDSTART 0x111cc /* 8 bits */
1842#define MEMSTAT_ILK 0x111f8
1843#define MEMSTAT_VID_MASK 0x7f00
1844#define MEMSTAT_VID_SHIFT 8
1845#define MEMSTAT_PSTATE_MASK 0x00f8
1846#define MEMSTAT_PSTATE_SHIFT 3
1847#define MEMSTAT_MON_ACTV (1<<2)
1848#define MEMSTAT_SRC_CTL_MASK 0x0003
1849#define MEMSTAT_SRC_CTL_CORE 0
1850#define MEMSTAT_SRC_CTL_TRB 1
1851#define MEMSTAT_SRC_CTL_THM 2
1852#define MEMSTAT_SRC_CTL_STDBY 3
1853#define RCPREVBSYTUPAVG 0x113b8
1854#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1855#define PMMISC 0x11214
1856#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1857#define SDEW 0x1124c
1858#define CSIEW0 0x11250
1859#define CSIEW1 0x11254
1860#define CSIEW2 0x11258
1861#define PEW 0x1125c
1862#define DEW 0x11270
1863#define MCHAFE 0x112c0
1864#define CSIEC 0x112e0
1865#define DMIEC 0x112e4
1866#define DDREC 0x112e8
1867#define PEG0EC 0x112ec
1868#define PEG1EC 0x112f0
1869#define GFXEC 0x112f4
1870#define RPPREVBSYTUPAVG 0x113b8
1871#define RPPREVBSYTDNAVG 0x113bc
1872#define ECR 0x11600
1873#define ECR_GPFE (1<<31)
1874#define ECR_IMONE (1<<30)
1875#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1876#define OGW0 0x11608
1877#define OGW1 0x1160c
1878#define EG0 0x11610
1879#define EG1 0x11614
1880#define EG2 0x11618
1881#define EG3 0x1161c
1882#define EG4 0x11620
1883#define EG5 0x11624
1884#define EG6 0x11628
1885#define EG7 0x1162c
1886#define PXW 0x11664
1887#define PXWL 0x11680
1888#define LCFUSE02 0x116c0
1889#define LCFUSE_HIV_MASK 0x000000ff
1890#define CSIPLL0 0x12c10
1891#define DDRMPLL1 0X12c20
7d57382e
EA
1892#define PEG_BAND_GAP_DATA 0x14d68
1893
c4de7b0f
CW
1894#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1895#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1896#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1897
153b4b95
BW
1898#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1899#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1900#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 1901
aa40d6bb
ZN
1902/*
1903 * Logical Context regs
1904 */
1905#define CCID 0x2180
1906#define CCID_EN (1<<0)
e8016055
VS
1907/*
1908 * Notes on SNB/IVB/VLV context size:
1909 * - Power context is saved elsewhere (LLC or stolen)
1910 * - Ring/execlist context is saved on SNB, not on IVB
1911 * - Extended context size already includes render context size
1912 * - We always need to follow the extended context size.
1913 * SNB BSpec has comments indicating that we should use the
1914 * render context size instead if execlists are disabled, but
1915 * based on empirical testing that's just nonsense.
1916 * - Pipelined/VF state is saved on SNB/IVB respectively
1917 * - GT1 size just indicates how much of render context
1918 * doesn't need saving on GT1
1919 */
fe1cc68f
BW
1920#define CXT_SIZE 0x21a0
1921#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1922#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1923#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1924#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1925#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1926#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1927 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1928 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1929#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1930#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1931#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1932#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1933#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1934#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1935#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1936#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1937 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1938/* Haswell does have the CXT_SIZE register however it does not appear to be
1939 * valid. Now, docs explain in dwords what is in the context object. The full
1940 * size is 70720 bytes, however, the power context and execlist context will
1941 * never be saved (power context is stored elsewhere, and execlists don't work
1942 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1943 */
1944#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
1945/* Same as Haswell, but 72064 bytes now. */
1946#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1947
fe1cc68f 1948
e454a05d
JB
1949#define VLV_CLK_CTL2 0x101104
1950#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1951
585fb111
JB
1952/*
1953 * Overlay regs
1954 */
1955
1956#define OVADD 0x30000
1957#define DOVSTA 0x30008
1958#define OC_BUF (0x3<<20)
1959#define OGAMC5 0x30010
1960#define OGAMC4 0x30014
1961#define OGAMC3 0x30018
1962#define OGAMC2 0x3001c
1963#define OGAMC1 0x30020
1964#define OGAMC0 0x30024
1965
1966/*
1967 * Display engine regs
1968 */
1969
8bf1e9f1 1970/* Pipe A CRC regs */
a57c774a 1971#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 1972#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 1973/* ivb+ source selection */
8bf1e9f1
SH
1974#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1975#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1976#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 1977/* ilk+ source selection */
5a6b5c84
DV
1978#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1979#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1980#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1981/* embedded DP port on the north display block, reserved on ivb */
1982#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1983#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
1984/* vlv source selection */
1985#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1986#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1987#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1988/* with DP port the pipe source is invalid */
1989#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1990#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1991#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1992/* gen3+ source selection */
1993#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1994#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1995#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1996/* with DP/TV port the pipe source is invalid */
1997#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1998#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1999#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2000#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2001#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2002/* gen2 doesn't have source selection bits */
52f843f6 2003#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2004
5a6b5c84
DV
2005#define _PIPE_CRC_RES_1_A_IVB 0x60064
2006#define _PIPE_CRC_RES_2_A_IVB 0x60068
2007#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2008#define _PIPE_CRC_RES_4_A_IVB 0x60070
2009#define _PIPE_CRC_RES_5_A_IVB 0x60074
2010
a57c774a
AK
2011#define _PIPE_CRC_RES_RED_A 0x60060
2012#define _PIPE_CRC_RES_GREEN_A 0x60064
2013#define _PIPE_CRC_RES_BLUE_A 0x60068
2014#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2015#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2016
2017/* Pipe B CRC regs */
5a6b5c84
DV
2018#define _PIPE_CRC_RES_1_B_IVB 0x61064
2019#define _PIPE_CRC_RES_2_B_IVB 0x61068
2020#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2021#define _PIPE_CRC_RES_4_B_IVB 0x61070
2022#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2023
a57c774a 2024#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2025#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2026 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2027#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2028 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2029#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2030 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2031#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2032 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2033#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2034 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2035
0b5c5ed0 2036#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2037 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2038#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2039 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2040#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2041 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2042#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2043 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2044#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2045 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2046
585fb111 2047/* Pipe A timing regs */
a57c774a
AK
2048#define _HTOTAL_A 0x60000
2049#define _HBLANK_A 0x60004
2050#define _HSYNC_A 0x60008
2051#define _VTOTAL_A 0x6000c
2052#define _VBLANK_A 0x60010
2053#define _VSYNC_A 0x60014
2054#define _PIPEASRC 0x6001c
2055#define _BCLRPAT_A 0x60020
2056#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2057
2058/* Pipe B timing regs */
a57c774a
AK
2059#define _HTOTAL_B 0x61000
2060#define _HBLANK_B 0x61004
2061#define _HSYNC_B 0x61008
2062#define _VTOTAL_B 0x6100c
2063#define _VBLANK_B 0x61010
2064#define _VSYNC_B 0x61014
2065#define _PIPEBSRC 0x6101c
2066#define _BCLRPAT_B 0x61020
2067#define _VSYNCSHIFT_B 0x61028
2068
2069#define TRANSCODER_A_OFFSET 0x60000
2070#define TRANSCODER_B_OFFSET 0x61000
2071#define TRANSCODER_C_OFFSET 0x62000
2072#define TRANSCODER_EDP_OFFSET 0x6f000
2073
5c969aa7
DL
2074#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2075 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2076 dev_priv->info.display_mmio_offset)
a57c774a
AK
2077
2078#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2079#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2080#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2081#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2082#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2083#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2084#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2085#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2086#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2087
ed8546ac
BW
2088/* HSW+ eDP PSR registers */
2089#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2090#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
2091#define EDP_PSR_ENABLE (1<<31)
2092#define EDP_PSR_LINK_DISABLE (0<<27)
2093#define EDP_PSR_LINK_STANDBY (1<<27)
2094#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2095#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2096#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2097#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2098#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2099#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2100#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2101#define EDP_PSR_TP1_TP2_SEL (0<<11)
2102#define EDP_PSR_TP1_TP3_SEL (1<<11)
2103#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2104#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2105#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2106#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2107#define EDP_PSR_TP1_TIME_500us (0<<4)
2108#define EDP_PSR_TP1_TIME_100us (1<<4)
2109#define EDP_PSR_TP1_TIME_2500us (2<<4)
2110#define EDP_PSR_TP1_TIME_0us (3<<4)
2111#define EDP_PSR_IDLE_FRAME_SHIFT 0
2112
18b5992c
BW
2113#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2114#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2115#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2116#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2117#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2118#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2119#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2120#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2121
18b5992c 2122#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2123#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2124#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2125#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2126#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2127#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2128#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2129#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2130#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2131#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2132#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2133#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2134#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2135#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2136#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2137#define EDP_PSR_STATUS_COUNT_SHIFT 16
2138#define EDP_PSR_STATUS_COUNT_MASK 0xf
2139#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2140#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2141#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2142#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2143#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2144#define EDP_PSR_STATUS_IDLE_MASK 0xf
2145
18b5992c 2146#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2147#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2148
18b5992c 2149#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2150#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2151#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2152#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2153
585fb111
JB
2154/* VGA port control */
2155#define ADPA 0x61100
ebc0fd88 2156#define PCH_ADPA 0xe1100
540a8950 2157#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2158
585fb111
JB
2159#define ADPA_DAC_ENABLE (1<<31)
2160#define ADPA_DAC_DISABLE 0
2161#define ADPA_PIPE_SELECT_MASK (1<<30)
2162#define ADPA_PIPE_A_SELECT 0
2163#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2164#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2165/* CPT uses bits 29:30 for pch transcoder select */
2166#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2167#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2168#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2169#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2170#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2171#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2172#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2173#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2174#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2175#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2176#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2177#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2178#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2179#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2180#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2181#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2182#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2183#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2184#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2185#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2186#define ADPA_SETS_HVPOLARITY 0
60222c0c 2187#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2188#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2189#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2190#define ADPA_HSYNC_CNTL_ENABLE 0
2191#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2192#define ADPA_VSYNC_ACTIVE_LOW 0
2193#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2194#define ADPA_HSYNC_ACTIVE_LOW 0
2195#define ADPA_DPMS_MASK (~(3<<10))
2196#define ADPA_DPMS_ON (0<<10)
2197#define ADPA_DPMS_SUSPEND (1<<10)
2198#define ADPA_DPMS_STANDBY (2<<10)
2199#define ADPA_DPMS_OFF (3<<10)
2200
939fe4d7 2201
585fb111 2202/* Hotplug control (945+ only) */
5c969aa7 2203#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2204#define PORTB_HOTPLUG_INT_EN (1 << 29)
2205#define PORTC_HOTPLUG_INT_EN (1 << 28)
2206#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2207#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2208#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2209#define TV_HOTPLUG_INT_EN (1 << 18)
2210#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2211#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2212 PORTC_HOTPLUG_INT_EN | \
2213 PORTD_HOTPLUG_INT_EN | \
2214 SDVOC_HOTPLUG_INT_EN | \
2215 SDVOB_HOTPLUG_INT_EN | \
2216 CRT_HOTPLUG_INT_EN)
585fb111 2217#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2218#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2219/* must use period 64 on GM45 according to docs */
2220#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2221#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2222#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2223#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2224#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2225#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2226#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2227#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2228#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2229#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2230#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2231#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2232
5c969aa7 2233#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2234/*
2235 * HDMI/DP bits are gen4+
2236 *
2237 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2238 * Please check the detailed lore in the commit message for for experimental
2239 * evidence.
2240 */
232a6ee9
TP
2241#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2242#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2243#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2244/* VLV DP/HDMI bits again match Bspec */
2245#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2246#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2247#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12
DV
2248#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2249#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2250#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2251/* CRT/TV common between gen3+ */
585fb111
JB
2252#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2253#define TV_HOTPLUG_INT_STATUS (1 << 10)
2254#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2255#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2256#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2257#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2258#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2259#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2260#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2261#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2262
084b612e
CW
2263/* SDVO is different across gen3/4 */
2264#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2265#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2266/*
2267 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2268 * since reality corrobates that they're the same as on gen3. But keep these
2269 * bits here (and the comment!) to help any other lost wanderers back onto the
2270 * right tracks.
2271 */
084b612e
CW
2272#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2273#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2274#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2275#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2276#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2277 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2278 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2279 PORTB_HOTPLUG_INT_STATUS | \
2280 PORTC_HOTPLUG_INT_STATUS | \
2281 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2282
2283#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2284 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2285 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2286 PORTB_HOTPLUG_INT_STATUS | \
2287 PORTC_HOTPLUG_INT_STATUS | \
2288 PORTD_HOTPLUG_INT_STATUS)
585fb111 2289
c20cd312
PZ
2290/* SDVO and HDMI port control.
2291 * The same register may be used for SDVO or HDMI */
2292#define GEN3_SDVOB 0x61140
2293#define GEN3_SDVOC 0x61160
2294#define GEN4_HDMIB GEN3_SDVOB
2295#define GEN4_HDMIC GEN3_SDVOC
2296#define PCH_SDVOB 0xe1140
2297#define PCH_HDMIB PCH_SDVOB
2298#define PCH_HDMIC 0xe1150
2299#define PCH_HDMID 0xe1160
2300
84093603
DV
2301#define PORT_DFT_I9XX 0x61150
2302#define DC_BALANCE_RESET (1 << 25)
2303#define PORT_DFT2_G4X 0x61154
2304#define DC_BALANCE_RESET_VLV (1 << 31)
2305#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2306#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2307#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2308
c20cd312
PZ
2309/* Gen 3 SDVO bits: */
2310#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2311#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2312#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2313#define SDVO_PIPE_B_SELECT (1 << 30)
2314#define SDVO_STALL_SELECT (1 << 29)
2315#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2316/**
2317 * 915G/GM SDVO pixel multiplier.
585fb111 2318 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2319 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2320 */
c20cd312 2321#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2322#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2323#define SDVO_PHASE_SELECT_MASK (15 << 19)
2324#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2325#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2326#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2327#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2328#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2329#define SDVO_DETECTED (1 << 2)
585fb111 2330/* Bits to be preserved when writing */
c20cd312
PZ
2331#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2332 SDVO_INTERRUPT_ENABLE)
2333#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2334
2335/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2336#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2337#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2338#define SDVO_ENCODING_SDVO (0 << 10)
2339#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2340#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2341#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2342#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2343#define SDVO_AUDIO_ENABLE (1 << 6)
2344/* VSYNC/HSYNC bits new with 965, default is to be set */
2345#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2346#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2347
2348/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2349#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2350#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2351
2352/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2353#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2354#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2355
585fb111
JB
2356
2357/* DVO port control */
2358#define DVOA 0x61120
2359#define DVOB 0x61140
2360#define DVOC 0x61160
2361#define DVO_ENABLE (1 << 31)
2362#define DVO_PIPE_B_SELECT (1 << 30)
2363#define DVO_PIPE_STALL_UNUSED (0 << 28)
2364#define DVO_PIPE_STALL (1 << 28)
2365#define DVO_PIPE_STALL_TV (2 << 28)
2366#define DVO_PIPE_STALL_MASK (3 << 28)
2367#define DVO_USE_VGA_SYNC (1 << 15)
2368#define DVO_DATA_ORDER_I740 (0 << 14)
2369#define DVO_DATA_ORDER_FP (1 << 14)
2370#define DVO_VSYNC_DISABLE (1 << 11)
2371#define DVO_HSYNC_DISABLE (1 << 10)
2372#define DVO_VSYNC_TRISTATE (1 << 9)
2373#define DVO_HSYNC_TRISTATE (1 << 8)
2374#define DVO_BORDER_ENABLE (1 << 7)
2375#define DVO_DATA_ORDER_GBRG (1 << 6)
2376#define DVO_DATA_ORDER_RGGB (0 << 6)
2377#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2378#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2379#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2380#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2381#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2382#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2383#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2384#define DVO_PRESERVE_MASK (0x7<<24)
2385#define DVOA_SRCDIM 0x61124
2386#define DVOB_SRCDIM 0x61144
2387#define DVOC_SRCDIM 0x61164
2388#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2389#define DVO_SRCDIM_VERTICAL_SHIFT 0
2390
2391/* LVDS port control */
2392#define LVDS 0x61180
2393/*
2394 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2395 * the DPLL semantics change when the LVDS is assigned to that pipe.
2396 */
2397#define LVDS_PORT_EN (1 << 31)
2398/* Selects pipe B for LVDS data. Must be set on pre-965. */
2399#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2400#define LVDS_PIPE_MASK (1 << 30)
1519b995 2401#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2402/* LVDS dithering flag on 965/g4x platform */
2403#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2404/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2405#define LVDS_VSYNC_POLARITY (1 << 21)
2406#define LVDS_HSYNC_POLARITY (1 << 20)
2407
a3e17eb8
ZY
2408/* Enable border for unscaled (or aspect-scaled) display */
2409#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2410/*
2411 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2412 * pixel.
2413 */
2414#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2415#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2416#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2417/*
2418 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2419 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2420 * on.
2421 */
2422#define LVDS_A3_POWER_MASK (3 << 6)
2423#define LVDS_A3_POWER_DOWN (0 << 6)
2424#define LVDS_A3_POWER_UP (3 << 6)
2425/*
2426 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2427 * is set.
2428 */
2429#define LVDS_CLKB_POWER_MASK (3 << 4)
2430#define LVDS_CLKB_POWER_DOWN (0 << 4)
2431#define LVDS_CLKB_POWER_UP (3 << 4)
2432/*
2433 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2434 * setting for whether we are in dual-channel mode. The B3 pair will
2435 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2436 */
2437#define LVDS_B0B3_POWER_MASK (3 << 2)
2438#define LVDS_B0B3_POWER_DOWN (0 << 2)
2439#define LVDS_B0B3_POWER_UP (3 << 2)
2440
3c17fe4b
DH
2441/* Video Data Island Packet control */
2442#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2443/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2444 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2445 * of the infoframe structure specified by CEA-861. */
2446#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2447#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2448#define VIDEO_DIP_CTL 0x61170
2da8af54 2449/* Pre HSW: */
3c17fe4b 2450#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2451#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2452#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2453#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2454#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2455#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2456#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2457#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2458#define VIDEO_DIP_SELECT_AVI (0 << 19)
2459#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2460#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2461#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2462#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2463#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2464#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2465#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2466/* HSW and later: */
0dd87d20
PZ
2467#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2468#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2469#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2470#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2471#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2472#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2473
585fb111
JB
2474/* Panel power sequencing */
2475#define PP_STATUS 0x61200
2476#define PP_ON (1 << 31)
2477/*
2478 * Indicates that all dependencies of the panel are on:
2479 *
2480 * - PLL enabled
2481 * - pipe enabled
2482 * - LVDS/DVOB/DVOC on
2483 */
2484#define PP_READY (1 << 30)
2485#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2486#define PP_SEQUENCE_POWER_UP (1 << 28)
2487#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2488#define PP_SEQUENCE_MASK (3 << 28)
2489#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2490#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2491#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2492#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2493#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2494#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2495#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2496#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2497#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2498#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2499#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2500#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2501#define PP_CONTROL 0x61204
2502#define POWER_TARGET_ON (1 << 0)
2503#define PP_ON_DELAYS 0x61208
2504#define PP_OFF_DELAYS 0x6120c
2505#define PP_DIVISOR 0x61210
2506
2507/* Panel fitting */
5c969aa7 2508#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2509#define PFIT_ENABLE (1 << 31)
2510#define PFIT_PIPE_MASK (3 << 29)
2511#define PFIT_PIPE_SHIFT 29
2512#define VERT_INTERP_DISABLE (0 << 10)
2513#define VERT_INTERP_BILINEAR (1 << 10)
2514#define VERT_INTERP_MASK (3 << 10)
2515#define VERT_AUTO_SCALE (1 << 9)
2516#define HORIZ_INTERP_DISABLE (0 << 6)
2517#define HORIZ_INTERP_BILINEAR (1 << 6)
2518#define HORIZ_INTERP_MASK (3 << 6)
2519#define HORIZ_AUTO_SCALE (1 << 5)
2520#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2521#define PFIT_FILTER_FUZZY (0 << 24)
2522#define PFIT_SCALING_AUTO (0 << 26)
2523#define PFIT_SCALING_PROGRAMMED (1 << 26)
2524#define PFIT_SCALING_PILLAR (2 << 26)
2525#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2526#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2527/* Pre-965 */
2528#define PFIT_VERT_SCALE_SHIFT 20
2529#define PFIT_VERT_SCALE_MASK 0xfff00000
2530#define PFIT_HORIZ_SCALE_SHIFT 4
2531#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2532/* 965+ */
2533#define PFIT_VERT_SCALE_SHIFT_965 16
2534#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2535#define PFIT_HORIZ_SCALE_SHIFT_965 0
2536#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2537
5c969aa7 2538#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2539
5c969aa7
DL
2540#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2541#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2542#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2543 _VLV_BLC_PWM_CTL2_B)
2544
5c969aa7
DL
2545#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2546#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2547#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2548 _VLV_BLC_PWM_CTL_B)
2549
5c969aa7
DL
2550#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2551#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2552#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2553 _VLV_BLC_HIST_CTL_B)
2554
585fb111 2555/* Backlight control */
5c969aa7 2556#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2557#define BLM_PWM_ENABLE (1 << 31)
2558#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2559#define BLM_PIPE_SELECT (1 << 29)
2560#define BLM_PIPE_SELECT_IVB (3 << 29)
2561#define BLM_PIPE_A (0 << 29)
2562#define BLM_PIPE_B (1 << 29)
2563#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2564#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2565#define BLM_TRANSCODER_B BLM_PIPE_B
2566#define BLM_TRANSCODER_C BLM_PIPE_C
2567#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2568#define BLM_PIPE(pipe) ((pipe) << 29)
2569#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2570#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2571#define BLM_PHASE_IN_ENABLE (1 << 25)
2572#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2573#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2574#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2575#define BLM_PHASE_IN_COUNT_SHIFT (8)
2576#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2577#define BLM_PHASE_IN_INCR_SHIFT (0)
2578#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2579#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2580/*
2581 * This is the most significant 15 bits of the number of backlight cycles in a
2582 * complete cycle of the modulated backlight control.
2583 *
2584 * The actual value is this field multiplied by two.
2585 */
7cf41601
DV
2586#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2587#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2588#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2589/*
2590 * This is the number of cycles out of the backlight modulation cycle for which
2591 * the backlight is on.
2592 *
2593 * This field must be no greater than the number of cycles in the complete
2594 * backlight modulation cycle.
2595 */
2596#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2597#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2598#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2599#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2600
5c969aa7 2601#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2602
7cf41601
DV
2603/* New registers for PCH-split platforms. Safe where new bits show up, the
2604 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2605#define BLC_PWM_CPU_CTL2 0x48250
2606#define BLC_PWM_CPU_CTL 0x48254
2607
be256dc7
PZ
2608#define HSW_BLC_PWM2_CTL 0x48350
2609
7cf41601
DV
2610/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2611 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2612#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2613#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2614#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2615#define BLM_PCH_POLARITY (1 << 29)
2616#define BLC_PWM_PCH_CTL2 0xc8254
2617
be256dc7
PZ
2618#define UTIL_PIN_CTL 0x48400
2619#define UTIL_PIN_ENABLE (1 << 31)
2620
2621#define PCH_GTC_CTL 0xe7000
2622#define PCH_GTC_ENABLE (1 << 31)
2623
585fb111
JB
2624/* TV port control */
2625#define TV_CTL 0x68000
2626/** Enables the TV encoder */
2627# define TV_ENC_ENABLE (1 << 31)
2628/** Sources the TV encoder input from pipe B instead of A. */
2629# define TV_ENC_PIPEB_SELECT (1 << 30)
2630/** Outputs composite video (DAC A only) */
2631# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2632/** Outputs SVideo video (DAC B/C) */
2633# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2634/** Outputs Component video (DAC A/B/C) */
2635# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2636/** Outputs Composite and SVideo (DAC A/B/C) */
2637# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2638# define TV_TRILEVEL_SYNC (1 << 21)
2639/** Enables slow sync generation (945GM only) */
2640# define TV_SLOW_SYNC (1 << 20)
2641/** Selects 4x oversampling for 480i and 576p */
2642# define TV_OVERSAMPLE_4X (0 << 18)
2643/** Selects 2x oversampling for 720p and 1080i */
2644# define TV_OVERSAMPLE_2X (1 << 18)
2645/** Selects no oversampling for 1080p */
2646# define TV_OVERSAMPLE_NONE (2 << 18)
2647/** Selects 8x oversampling */
2648# define TV_OVERSAMPLE_8X (3 << 18)
2649/** Selects progressive mode rather than interlaced */
2650# define TV_PROGRESSIVE (1 << 17)
2651/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2652# define TV_PAL_BURST (1 << 16)
2653/** Field for setting delay of Y compared to C */
2654# define TV_YC_SKEW_MASK (7 << 12)
2655/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2656# define TV_ENC_SDP_FIX (1 << 11)
2657/**
2658 * Enables a fix for the 915GM only.
2659 *
2660 * Not sure what it does.
2661 */
2662# define TV_ENC_C0_FIX (1 << 10)
2663/** Bits that must be preserved by software */
d2d9f232 2664# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2665# define TV_FUSE_STATE_MASK (3 << 4)
2666/** Read-only state that reports all features enabled */
2667# define TV_FUSE_STATE_ENABLED (0 << 4)
2668/** Read-only state that reports that Macrovision is disabled in hardware*/
2669# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2670/** Read-only state that reports that TV-out is disabled in hardware. */
2671# define TV_FUSE_STATE_DISABLED (2 << 4)
2672/** Normal operation */
2673# define TV_TEST_MODE_NORMAL (0 << 0)
2674/** Encoder test pattern 1 - combo pattern */
2675# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2676/** Encoder test pattern 2 - full screen vertical 75% color bars */
2677# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2678/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2679# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2680/** Encoder test pattern 4 - random noise */
2681# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2682/** Encoder test pattern 5 - linear color ramps */
2683# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2684/**
2685 * This test mode forces the DACs to 50% of full output.
2686 *
2687 * This is used for load detection in combination with TVDAC_SENSE_MASK
2688 */
2689# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2690# define TV_TEST_MODE_MASK (7 << 0)
2691
2692#define TV_DAC 0x68004
b8ed2a4f 2693# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2694/**
2695 * Reports that DAC state change logic has reported change (RO).
2696 *
2697 * This gets cleared when TV_DAC_STATE_EN is cleared
2698*/
2699# define TVDAC_STATE_CHG (1 << 31)
2700# define TVDAC_SENSE_MASK (7 << 28)
2701/** Reports that DAC A voltage is above the detect threshold */
2702# define TVDAC_A_SENSE (1 << 30)
2703/** Reports that DAC B voltage is above the detect threshold */
2704# define TVDAC_B_SENSE (1 << 29)
2705/** Reports that DAC C voltage is above the detect threshold */
2706# define TVDAC_C_SENSE (1 << 28)
2707/**
2708 * Enables DAC state detection logic, for load-based TV detection.
2709 *
2710 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2711 * to off, for load detection to work.
2712 */
2713# define TVDAC_STATE_CHG_EN (1 << 27)
2714/** Sets the DAC A sense value to high */
2715# define TVDAC_A_SENSE_CTL (1 << 26)
2716/** Sets the DAC B sense value to high */
2717# define TVDAC_B_SENSE_CTL (1 << 25)
2718/** Sets the DAC C sense value to high */
2719# define TVDAC_C_SENSE_CTL (1 << 24)
2720/** Overrides the ENC_ENABLE and DAC voltage levels */
2721# define DAC_CTL_OVERRIDE (1 << 7)
2722/** Sets the slew rate. Must be preserved in software */
2723# define ENC_TVDAC_SLEW_FAST (1 << 6)
2724# define DAC_A_1_3_V (0 << 4)
2725# define DAC_A_1_1_V (1 << 4)
2726# define DAC_A_0_7_V (2 << 4)
cb66c692 2727# define DAC_A_MASK (3 << 4)
585fb111
JB
2728# define DAC_B_1_3_V (0 << 2)
2729# define DAC_B_1_1_V (1 << 2)
2730# define DAC_B_0_7_V (2 << 2)
cb66c692 2731# define DAC_B_MASK (3 << 2)
585fb111
JB
2732# define DAC_C_1_3_V (0 << 0)
2733# define DAC_C_1_1_V (1 << 0)
2734# define DAC_C_0_7_V (2 << 0)
cb66c692 2735# define DAC_C_MASK (3 << 0)
585fb111
JB
2736
2737/**
2738 * CSC coefficients are stored in a floating point format with 9 bits of
2739 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2740 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2741 * -1 (0x3) being the only legal negative value.
2742 */
2743#define TV_CSC_Y 0x68010
2744# define TV_RY_MASK 0x07ff0000
2745# define TV_RY_SHIFT 16
2746# define TV_GY_MASK 0x00000fff
2747# define TV_GY_SHIFT 0
2748
2749#define TV_CSC_Y2 0x68014
2750# define TV_BY_MASK 0x07ff0000
2751# define TV_BY_SHIFT 16
2752/**
2753 * Y attenuation for component video.
2754 *
2755 * Stored in 1.9 fixed point.
2756 */
2757# define TV_AY_MASK 0x000003ff
2758# define TV_AY_SHIFT 0
2759
2760#define TV_CSC_U 0x68018
2761# define TV_RU_MASK 0x07ff0000
2762# define TV_RU_SHIFT 16
2763# define TV_GU_MASK 0x000007ff
2764# define TV_GU_SHIFT 0
2765
2766#define TV_CSC_U2 0x6801c
2767# define TV_BU_MASK 0x07ff0000
2768# define TV_BU_SHIFT 16
2769/**
2770 * U attenuation for component video.
2771 *
2772 * Stored in 1.9 fixed point.
2773 */
2774# define TV_AU_MASK 0x000003ff
2775# define TV_AU_SHIFT 0
2776
2777#define TV_CSC_V 0x68020
2778# define TV_RV_MASK 0x0fff0000
2779# define TV_RV_SHIFT 16
2780# define TV_GV_MASK 0x000007ff
2781# define TV_GV_SHIFT 0
2782
2783#define TV_CSC_V2 0x68024
2784# define TV_BV_MASK 0x07ff0000
2785# define TV_BV_SHIFT 16
2786/**
2787 * V attenuation for component video.
2788 *
2789 * Stored in 1.9 fixed point.
2790 */
2791# define TV_AV_MASK 0x000007ff
2792# define TV_AV_SHIFT 0
2793
2794#define TV_CLR_KNOBS 0x68028
2795/** 2s-complement brightness adjustment */
2796# define TV_BRIGHTNESS_MASK 0xff000000
2797# define TV_BRIGHTNESS_SHIFT 24
2798/** Contrast adjustment, as a 2.6 unsigned floating point number */
2799# define TV_CONTRAST_MASK 0x00ff0000
2800# define TV_CONTRAST_SHIFT 16
2801/** Saturation adjustment, as a 2.6 unsigned floating point number */
2802# define TV_SATURATION_MASK 0x0000ff00
2803# define TV_SATURATION_SHIFT 8
2804/** Hue adjustment, as an integer phase angle in degrees */
2805# define TV_HUE_MASK 0x000000ff
2806# define TV_HUE_SHIFT 0
2807
2808#define TV_CLR_LEVEL 0x6802c
2809/** Controls the DAC level for black */
2810# define TV_BLACK_LEVEL_MASK 0x01ff0000
2811# define TV_BLACK_LEVEL_SHIFT 16
2812/** Controls the DAC level for blanking */
2813# define TV_BLANK_LEVEL_MASK 0x000001ff
2814# define TV_BLANK_LEVEL_SHIFT 0
2815
2816#define TV_H_CTL_1 0x68030
2817/** Number of pixels in the hsync. */
2818# define TV_HSYNC_END_MASK 0x1fff0000
2819# define TV_HSYNC_END_SHIFT 16
2820/** Total number of pixels minus one in the line (display and blanking). */
2821# define TV_HTOTAL_MASK 0x00001fff
2822# define TV_HTOTAL_SHIFT 0
2823
2824#define TV_H_CTL_2 0x68034
2825/** Enables the colorburst (needed for non-component color) */
2826# define TV_BURST_ENA (1 << 31)
2827/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2828# define TV_HBURST_START_SHIFT 16
2829# define TV_HBURST_START_MASK 0x1fff0000
2830/** Length of the colorburst */
2831# define TV_HBURST_LEN_SHIFT 0
2832# define TV_HBURST_LEN_MASK 0x0001fff
2833
2834#define TV_H_CTL_3 0x68038
2835/** End of hblank, measured in pixels minus one from start of hsync */
2836# define TV_HBLANK_END_SHIFT 16
2837# define TV_HBLANK_END_MASK 0x1fff0000
2838/** Start of hblank, measured in pixels minus one from start of hsync */
2839# define TV_HBLANK_START_SHIFT 0
2840# define TV_HBLANK_START_MASK 0x0001fff
2841
2842#define TV_V_CTL_1 0x6803c
2843/** XXX */
2844# define TV_NBR_END_SHIFT 16
2845# define TV_NBR_END_MASK 0x07ff0000
2846/** XXX */
2847# define TV_VI_END_F1_SHIFT 8
2848# define TV_VI_END_F1_MASK 0x00003f00
2849/** XXX */
2850# define TV_VI_END_F2_SHIFT 0
2851# define TV_VI_END_F2_MASK 0x0000003f
2852
2853#define TV_V_CTL_2 0x68040
2854/** Length of vsync, in half lines */
2855# define TV_VSYNC_LEN_MASK 0x07ff0000
2856# define TV_VSYNC_LEN_SHIFT 16
2857/** Offset of the start of vsync in field 1, measured in one less than the
2858 * number of half lines.
2859 */
2860# define TV_VSYNC_START_F1_MASK 0x00007f00
2861# define TV_VSYNC_START_F1_SHIFT 8
2862/**
2863 * Offset of the start of vsync in field 2, measured in one less than the
2864 * number of half lines.
2865 */
2866# define TV_VSYNC_START_F2_MASK 0x0000007f
2867# define TV_VSYNC_START_F2_SHIFT 0
2868
2869#define TV_V_CTL_3 0x68044
2870/** Enables generation of the equalization signal */
2871# define TV_EQUAL_ENA (1 << 31)
2872/** Length of vsync, in half lines */
2873# define TV_VEQ_LEN_MASK 0x007f0000
2874# define TV_VEQ_LEN_SHIFT 16
2875/** Offset of the start of equalization in field 1, measured in one less than
2876 * the number of half lines.
2877 */
2878# define TV_VEQ_START_F1_MASK 0x0007f00
2879# define TV_VEQ_START_F1_SHIFT 8
2880/**
2881 * Offset of the start of equalization in field 2, measured in one less than
2882 * the number of half lines.
2883 */
2884# define TV_VEQ_START_F2_MASK 0x000007f
2885# define TV_VEQ_START_F2_SHIFT 0
2886
2887#define TV_V_CTL_4 0x68048
2888/**
2889 * Offset to start of vertical colorburst, measured in one less than the
2890 * number of lines from vertical start.
2891 */
2892# define TV_VBURST_START_F1_MASK 0x003f0000
2893# define TV_VBURST_START_F1_SHIFT 16
2894/**
2895 * Offset to the end of vertical colorburst, measured in one less than the
2896 * number of lines from the start of NBR.
2897 */
2898# define TV_VBURST_END_F1_MASK 0x000000ff
2899# define TV_VBURST_END_F1_SHIFT 0
2900
2901#define TV_V_CTL_5 0x6804c
2902/**
2903 * Offset to start of vertical colorburst, measured in one less than the
2904 * number of lines from vertical start.
2905 */
2906# define TV_VBURST_START_F2_MASK 0x003f0000
2907# define TV_VBURST_START_F2_SHIFT 16
2908/**
2909 * Offset to the end of vertical colorburst, measured in one less than the
2910 * number of lines from the start of NBR.
2911 */
2912# define TV_VBURST_END_F2_MASK 0x000000ff
2913# define TV_VBURST_END_F2_SHIFT 0
2914
2915#define TV_V_CTL_6 0x68050
2916/**
2917 * Offset to start of vertical colorburst, measured in one less than the
2918 * number of lines from vertical start.
2919 */
2920# define TV_VBURST_START_F3_MASK 0x003f0000
2921# define TV_VBURST_START_F3_SHIFT 16
2922/**
2923 * Offset to the end of vertical colorburst, measured in one less than the
2924 * number of lines from the start of NBR.
2925 */
2926# define TV_VBURST_END_F3_MASK 0x000000ff
2927# define TV_VBURST_END_F3_SHIFT 0
2928
2929#define TV_V_CTL_7 0x68054
2930/**
2931 * Offset to start of vertical colorburst, measured in one less than the
2932 * number of lines from vertical start.
2933 */
2934# define TV_VBURST_START_F4_MASK 0x003f0000
2935# define TV_VBURST_START_F4_SHIFT 16
2936/**
2937 * Offset to the end of vertical colorburst, measured in one less than the
2938 * number of lines from the start of NBR.
2939 */
2940# define TV_VBURST_END_F4_MASK 0x000000ff
2941# define TV_VBURST_END_F4_SHIFT 0
2942
2943#define TV_SC_CTL_1 0x68060
2944/** Turns on the first subcarrier phase generation DDA */
2945# define TV_SC_DDA1_EN (1 << 31)
2946/** Turns on the first subcarrier phase generation DDA */
2947# define TV_SC_DDA2_EN (1 << 30)
2948/** Turns on the first subcarrier phase generation DDA */
2949# define TV_SC_DDA3_EN (1 << 29)
2950/** Sets the subcarrier DDA to reset frequency every other field */
2951# define TV_SC_RESET_EVERY_2 (0 << 24)
2952/** Sets the subcarrier DDA to reset frequency every fourth field */
2953# define TV_SC_RESET_EVERY_4 (1 << 24)
2954/** Sets the subcarrier DDA to reset frequency every eighth field */
2955# define TV_SC_RESET_EVERY_8 (2 << 24)
2956/** Sets the subcarrier DDA to never reset the frequency */
2957# define TV_SC_RESET_NEVER (3 << 24)
2958/** Sets the peak amplitude of the colorburst.*/
2959# define TV_BURST_LEVEL_MASK 0x00ff0000
2960# define TV_BURST_LEVEL_SHIFT 16
2961/** Sets the increment of the first subcarrier phase generation DDA */
2962# define TV_SCDDA1_INC_MASK 0x00000fff
2963# define TV_SCDDA1_INC_SHIFT 0
2964
2965#define TV_SC_CTL_2 0x68064
2966/** Sets the rollover for the second subcarrier phase generation DDA */
2967# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2968# define TV_SCDDA2_SIZE_SHIFT 16
2969/** Sets the increent of the second subcarrier phase generation DDA */
2970# define TV_SCDDA2_INC_MASK 0x00007fff
2971# define TV_SCDDA2_INC_SHIFT 0
2972
2973#define TV_SC_CTL_3 0x68068
2974/** Sets the rollover for the third subcarrier phase generation DDA */
2975# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2976# define TV_SCDDA3_SIZE_SHIFT 16
2977/** Sets the increent of the third subcarrier phase generation DDA */
2978# define TV_SCDDA3_INC_MASK 0x00007fff
2979# define TV_SCDDA3_INC_SHIFT 0
2980
2981#define TV_WIN_POS 0x68070
2982/** X coordinate of the display from the start of horizontal active */
2983# define TV_XPOS_MASK 0x1fff0000
2984# define TV_XPOS_SHIFT 16
2985/** Y coordinate of the display from the start of vertical active (NBR) */
2986# define TV_YPOS_MASK 0x00000fff
2987# define TV_YPOS_SHIFT 0
2988
2989#define TV_WIN_SIZE 0x68074
2990/** Horizontal size of the display window, measured in pixels*/
2991# define TV_XSIZE_MASK 0x1fff0000
2992# define TV_XSIZE_SHIFT 16
2993/**
2994 * Vertical size of the display window, measured in pixels.
2995 *
2996 * Must be even for interlaced modes.
2997 */
2998# define TV_YSIZE_MASK 0x00000fff
2999# define TV_YSIZE_SHIFT 0
3000
3001#define TV_FILTER_CTL_1 0x68080
3002/**
3003 * Enables automatic scaling calculation.
3004 *
3005 * If set, the rest of the registers are ignored, and the calculated values can
3006 * be read back from the register.
3007 */
3008# define TV_AUTO_SCALE (1 << 31)
3009/**
3010 * Disables the vertical filter.
3011 *
3012 * This is required on modes more than 1024 pixels wide */
3013# define TV_V_FILTER_BYPASS (1 << 29)
3014/** Enables adaptive vertical filtering */
3015# define TV_VADAPT (1 << 28)
3016# define TV_VADAPT_MODE_MASK (3 << 26)
3017/** Selects the least adaptive vertical filtering mode */
3018# define TV_VADAPT_MODE_LEAST (0 << 26)
3019/** Selects the moderately adaptive vertical filtering mode */
3020# define TV_VADAPT_MODE_MODERATE (1 << 26)
3021/** Selects the most adaptive vertical filtering mode */
3022# define TV_VADAPT_MODE_MOST (3 << 26)
3023/**
3024 * Sets the horizontal scaling factor.
3025 *
3026 * This should be the fractional part of the horizontal scaling factor divided
3027 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3028 *
3029 * (src width - 1) / ((oversample * dest width) - 1)
3030 */
3031# define TV_HSCALE_FRAC_MASK 0x00003fff
3032# define TV_HSCALE_FRAC_SHIFT 0
3033
3034#define TV_FILTER_CTL_2 0x68084
3035/**
3036 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3037 *
3038 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3039 */
3040# define TV_VSCALE_INT_MASK 0x00038000
3041# define TV_VSCALE_INT_SHIFT 15
3042/**
3043 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3044 *
3045 * \sa TV_VSCALE_INT_MASK
3046 */
3047# define TV_VSCALE_FRAC_MASK 0x00007fff
3048# define TV_VSCALE_FRAC_SHIFT 0
3049
3050#define TV_FILTER_CTL_3 0x68088
3051/**
3052 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3053 *
3054 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3055 *
3056 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3057 */
3058# define TV_VSCALE_IP_INT_MASK 0x00038000
3059# define TV_VSCALE_IP_INT_SHIFT 15
3060/**
3061 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3062 *
3063 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3064 *
3065 * \sa TV_VSCALE_IP_INT_MASK
3066 */
3067# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3068# define TV_VSCALE_IP_FRAC_SHIFT 0
3069
3070#define TV_CC_CONTROL 0x68090
3071# define TV_CC_ENABLE (1 << 31)
3072/**
3073 * Specifies which field to send the CC data in.
3074 *
3075 * CC data is usually sent in field 0.
3076 */
3077# define TV_CC_FID_MASK (1 << 27)
3078# define TV_CC_FID_SHIFT 27
3079/** Sets the horizontal position of the CC data. Usually 135. */
3080# define TV_CC_HOFF_MASK 0x03ff0000
3081# define TV_CC_HOFF_SHIFT 16
3082/** Sets the vertical position of the CC data. Usually 21 */
3083# define TV_CC_LINE_MASK 0x0000003f
3084# define TV_CC_LINE_SHIFT 0
3085
3086#define TV_CC_DATA 0x68094
3087# define TV_CC_RDY (1 << 31)
3088/** Second word of CC data to be transmitted. */
3089# define TV_CC_DATA_2_MASK 0x007f0000
3090# define TV_CC_DATA_2_SHIFT 16
3091/** First word of CC data to be transmitted. */
3092# define TV_CC_DATA_1_MASK 0x0000007f
3093# define TV_CC_DATA_1_SHIFT 0
3094
3095#define TV_H_LUMA_0 0x68100
3096#define TV_H_LUMA_59 0x681ec
3097#define TV_H_CHROMA_0 0x68200
3098#define TV_H_CHROMA_59 0x682ec
3099#define TV_V_LUMA_0 0x68300
3100#define TV_V_LUMA_42 0x683a8
3101#define TV_V_CHROMA_0 0x68400
3102#define TV_V_CHROMA_42 0x684a8
3103
040d87f1 3104/* Display Port */
32f9d658 3105#define DP_A 0x64000 /* eDP */
040d87f1
KP
3106#define DP_B 0x64100
3107#define DP_C 0x64200
3108#define DP_D 0x64300
3109
3110#define DP_PORT_EN (1 << 31)
3111#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
3112#define DP_PIPE_MASK (1 << 30)
3113
040d87f1
KP
3114/* Link training mode - select a suitable mode for each stage */
3115#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3116#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3117#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3118#define DP_LINK_TRAIN_OFF (3 << 28)
3119#define DP_LINK_TRAIN_MASK (3 << 28)
3120#define DP_LINK_TRAIN_SHIFT 28
3121
8db9d77b
ZW
3122/* CPT Link training mode */
3123#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3124#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3125#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3126#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3127#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3128#define DP_LINK_TRAIN_SHIFT_CPT 8
3129
040d87f1
KP
3130/* Signal voltages. These are mostly controlled by the other end */
3131#define DP_VOLTAGE_0_4 (0 << 25)
3132#define DP_VOLTAGE_0_6 (1 << 25)
3133#define DP_VOLTAGE_0_8 (2 << 25)
3134#define DP_VOLTAGE_1_2 (3 << 25)
3135#define DP_VOLTAGE_MASK (7 << 25)
3136#define DP_VOLTAGE_SHIFT 25
3137
3138/* Signal pre-emphasis levels, like voltages, the other end tells us what
3139 * they want
3140 */
3141#define DP_PRE_EMPHASIS_0 (0 << 22)
3142#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3143#define DP_PRE_EMPHASIS_6 (2 << 22)
3144#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3145#define DP_PRE_EMPHASIS_MASK (7 << 22)
3146#define DP_PRE_EMPHASIS_SHIFT 22
3147
3148/* How many wires to use. I guess 3 was too hard */
17aa6be9 3149#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3150#define DP_PORT_WIDTH_MASK (7 << 19)
3151
3152/* Mystic DPCD version 1.1 special mode */
3153#define DP_ENHANCED_FRAMING (1 << 18)
3154
32f9d658
ZW
3155/* eDP */
3156#define DP_PLL_FREQ_270MHZ (0 << 16)
3157#define DP_PLL_FREQ_160MHZ (1 << 16)
3158#define DP_PLL_FREQ_MASK (3 << 16)
3159
040d87f1
KP
3160/** locked once port is enabled */
3161#define DP_PORT_REVERSAL (1 << 15)
3162
32f9d658
ZW
3163/* eDP */
3164#define DP_PLL_ENABLE (1 << 14)
3165
040d87f1
KP
3166/** sends the clock on lane 15 of the PEG for debug */
3167#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3168
3169#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3170#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3171
3172/** limit RGB values to avoid confusing TVs */
3173#define DP_COLOR_RANGE_16_235 (1 << 8)
3174
3175/** Turn on the audio link */
3176#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3177
3178/** vs and hs sync polarity */
3179#define DP_SYNC_VS_HIGH (1 << 4)
3180#define DP_SYNC_HS_HIGH (1 << 3)
3181
3182/** A fantasy */
3183#define DP_DETECTED (1 << 2)
3184
3185/** The aux channel provides a way to talk to the
3186 * signal sink for DDC etc. Max packet size supported
3187 * is 20 bytes in each direction, hence the 5 fixed
3188 * data registers
3189 */
32f9d658
ZW
3190#define DPA_AUX_CH_CTL 0x64010
3191#define DPA_AUX_CH_DATA1 0x64014
3192#define DPA_AUX_CH_DATA2 0x64018
3193#define DPA_AUX_CH_DATA3 0x6401c
3194#define DPA_AUX_CH_DATA4 0x64020
3195#define DPA_AUX_CH_DATA5 0x64024
3196
040d87f1
KP
3197#define DPB_AUX_CH_CTL 0x64110
3198#define DPB_AUX_CH_DATA1 0x64114
3199#define DPB_AUX_CH_DATA2 0x64118
3200#define DPB_AUX_CH_DATA3 0x6411c
3201#define DPB_AUX_CH_DATA4 0x64120
3202#define DPB_AUX_CH_DATA5 0x64124
3203
3204#define DPC_AUX_CH_CTL 0x64210
3205#define DPC_AUX_CH_DATA1 0x64214
3206#define DPC_AUX_CH_DATA2 0x64218
3207#define DPC_AUX_CH_DATA3 0x6421c
3208#define DPC_AUX_CH_DATA4 0x64220
3209#define DPC_AUX_CH_DATA5 0x64224
3210
3211#define DPD_AUX_CH_CTL 0x64310
3212#define DPD_AUX_CH_DATA1 0x64314
3213#define DPD_AUX_CH_DATA2 0x64318
3214#define DPD_AUX_CH_DATA3 0x6431c
3215#define DPD_AUX_CH_DATA4 0x64320
3216#define DPD_AUX_CH_DATA5 0x64324
3217
3218#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3219#define DP_AUX_CH_CTL_DONE (1 << 30)
3220#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3221#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3222#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3223#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3224#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3225#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3226#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3227#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3228#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3229#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3230#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3231#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3232#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3233#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3234#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3235#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3236#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3237#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3238#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3239
3240/*
3241 * Computing GMCH M and N values for the Display Port link
3242 *
3243 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3244 *
3245 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3246 *
3247 * The GMCH value is used internally
3248 *
3249 * bytes_per_pixel is the number of bytes coming out of the plane,
3250 * which is after the LUTs, so we want the bytes for our color format.
3251 * For our current usage, this is always 3, one byte for R, G and B.
3252 */
e3b95f1e
DV
3253#define _PIPEA_DATA_M_G4X 0x70050
3254#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3255
3256/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3257#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3258#define TU_SIZE_SHIFT 25
a65851af 3259#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3260
a65851af
VS
3261#define DATA_LINK_M_N_MASK (0xffffff)
3262#define DATA_LINK_N_MAX (0x800000)
040d87f1 3263
e3b95f1e
DV
3264#define _PIPEA_DATA_N_G4X 0x70054
3265#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3266#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3267
3268/*
3269 * Computing Link M and N values for the Display Port link
3270 *
3271 * Link M / N = pixel_clock / ls_clk
3272 *
3273 * (the DP spec calls pixel_clock the 'strm_clk')
3274 *
3275 * The Link value is transmitted in the Main Stream
3276 * Attributes and VB-ID.
3277 */
3278
e3b95f1e
DV
3279#define _PIPEA_LINK_M_G4X 0x70060
3280#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3281#define PIPEA_DP_LINK_M_MASK (0xffffff)
3282
e3b95f1e
DV
3283#define _PIPEA_LINK_N_G4X 0x70064
3284#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3285#define PIPEA_DP_LINK_N_MASK (0xffffff)
3286
e3b95f1e
DV
3287#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3288#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3289#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3290#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3291
585fb111
JB
3292/* Display & cursor control */
3293
3294/* Pipe A */
a57c774a 3295#define _PIPEADSL 0x70000
837ba00f
PZ
3296#define DSL_LINEMASK_GEN2 0x00000fff
3297#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3298#define _PIPEACONF 0x70008
5eddb70b
CW
3299#define PIPECONF_ENABLE (1<<31)
3300#define PIPECONF_DISABLE 0
3301#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3302#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3303#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3304#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3305#define PIPECONF_SINGLE_WIDE 0
3306#define PIPECONF_PIPE_UNLOCKED 0
3307#define PIPECONF_PIPE_LOCKED (1<<25)
3308#define PIPECONF_PALETTE 0
3309#define PIPECONF_GAMMA (1<<24)
585fb111 3310#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3311#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3312#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3313/* Note that pre-gen3 does not support interlaced display directly. Panel
3314 * fitting must be disabled on pre-ilk for interlaced. */
3315#define PIPECONF_PROGRESSIVE (0 << 21)
3316#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3317#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3318#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3319#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3320/* Ironlake and later have a complete new set of values for interlaced. PFIT
3321 * means panel fitter required, PF means progressive fetch, DBL means power
3322 * saving pixel doubling. */
3323#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3324#define PIPECONF_INTERLACED_ILK (3 << 21)
3325#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3326#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3327#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3328#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3329#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3330#define PIPECONF_BPC_MASK (0x7 << 5)
3331#define PIPECONF_8BPC (0<<5)
3332#define PIPECONF_10BPC (1<<5)
3333#define PIPECONF_6BPC (2<<5)
3334#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3335#define PIPECONF_DITHER_EN (1<<4)
3336#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3337#define PIPECONF_DITHER_TYPE_SP (0<<2)
3338#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3339#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3340#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3341#define _PIPEASTAT 0x70024
585fb111 3342#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3343#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3344#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3345#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3346#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3347#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3348#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3349#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3350#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3351#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3352#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3353#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3354#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3355#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3356#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
585fb111
JB
3357#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3358#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3359#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3360#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3361#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3362#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3363#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3364#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3365#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3366#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3367#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3368#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3369#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3370#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3371#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3372#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3373#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
585fb111
JB
3374#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3375#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3376#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
585fb111
JB
3377#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3378#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3379#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3380#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3381
755e9019
ID
3382#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3383#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3384
a57c774a
AK
3385#define PIPE_A_OFFSET 0x70000
3386#define PIPE_B_OFFSET 0x71000
3387#define PIPE_C_OFFSET 0x72000
3388/*
3389 * There's actually no pipe EDP. Some pipe registers have
3390 * simply shifted from the pipe to the transcoder, while
3391 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3392 * to access such registers in transcoder EDP.
3393 */
3394#define PIPE_EDP_OFFSET 0x7f000
3395
5c969aa7
DL
3396#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3397 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3398 dev_priv->info.display_mmio_offset)
a57c774a
AK
3399
3400#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3401#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3402#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3403#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3404#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3405
756f85cf
PZ
3406#define _PIPE_MISC_A 0x70030
3407#define _PIPE_MISC_B 0x71030
3408#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3409#define PIPEMISC_DITHER_8_BPC (0<<5)
3410#define PIPEMISC_DITHER_10_BPC (1<<5)
3411#define PIPEMISC_DITHER_6_BPC (2<<5)
3412#define PIPEMISC_DITHER_12_BPC (3<<5)
3413#define PIPEMISC_DITHER_ENABLE (1<<4)
3414#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3415#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3416#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3417
b41fbda1 3418#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3419#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3420#define PIPEB_HLINE_INT_EN (1<<28)
3421#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3422#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3423#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3424#define PLANEB_FLIP_DONE_INT_EN (1<<24)
7983117f 3425#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3426#define PIPEA_HLINE_INT_EN (1<<20)
3427#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3428#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3429#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7
JB
3430#define PLANEA_FLIPDONE_INT_EN (1<<16)
3431
b41fbda1 3432#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3433#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3434#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3435#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3436#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3437#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3438#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3439#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3440#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3441#define DPINVGTT_EN_MASK 0xff0000
3442#define CURSORB_INVALID_GTT_STATUS (1<<7)
3443#define CURSORA_INVALID_GTT_STATUS (1<<6)
3444#define SPRITED_INVALID_GTT_STATUS (1<<5)
3445#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3446#define PLANEB_INVALID_GTT_STATUS (1<<3)
3447#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3448#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3449#define PLANEA_INVALID_GTT_STATUS (1<<0)
3450#define DPINVGTT_STATUS_MASK 0xff
3451
585fb111
JB
3452#define DSPARB 0x70030
3453#define DSPARB_CSTART_MASK (0x7f << 7)
3454#define DSPARB_CSTART_SHIFT 7
3455#define DSPARB_BSTART_MASK (0x7f)
3456#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3457#define DSPARB_BEND_SHIFT 9 /* on 855 */
3458#define DSPARB_AEND_SHIFT 0
3459
5c969aa7 3460#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3461#define DSPFW_SR_SHIFT 23
0206e353 3462#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3463#define DSPFW_CURSORB_SHIFT 16
d4294342 3464#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3465#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3466#define DSPFW_PLANEB_MASK (0x7f<<8)
3467#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3468#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3469#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3470#define DSPFW_CURSORA_SHIFT 8
d4294342 3471#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3472#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3473#define DSPFW_HPLL_SR_EN (1<<31)
3474#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3475#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3476#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3477#define DSPFW_HPLL_CURSOR_SHIFT 16
3478#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3479#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3480#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3481#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3482
12a3c055
GB
3483/* drain latency register values*/
3484#define DRAIN_LATENCY_PRECISION_32 32
3485#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3486#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3487#define DDL_CURSORA_PRECISION_32 (1<<31)
3488#define DDL_CURSORA_PRECISION_16 (0<<31)
3489#define DDL_CURSORA_SHIFT 24
3490#define DDL_PLANEA_PRECISION_32 (1<<7)
3491#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3492#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3493#define DDL_CURSORB_PRECISION_32 (1<<31)
3494#define DDL_CURSORB_PRECISION_16 (0<<31)
3495#define DDL_CURSORB_SHIFT 24
3496#define DDL_PLANEB_PRECISION_32 (1<<7)
3497#define DDL_PLANEB_PRECISION_16 (0<<7)
3498
7662c8bd 3499/* FIFO watermark sizes etc */
0e442c60 3500#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3501#define I915_FIFO_LINE_SIZE 64
3502#define I830_FIFO_LINE_SIZE 32
0e442c60 3503
ceb04246 3504#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3505#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3506#define I965_FIFO_SIZE 512
3507#define I945_FIFO_SIZE 127
7662c8bd 3508#define I915_FIFO_SIZE 95
dff33cfc 3509#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3510#define I830_FIFO_SIZE 95
0e442c60 3511
ceb04246 3512#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3513#define G4X_MAX_WM 0x3f
7662c8bd
SL
3514#define I915_MAX_WM 0x3f
3515
f2b115e6
AJ
3516#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3517#define PINEVIEW_FIFO_LINE_SIZE 64
3518#define PINEVIEW_MAX_WM 0x1ff
3519#define PINEVIEW_DFT_WM 0x3f
3520#define PINEVIEW_DFT_HPLLOFF_WM 0
3521#define PINEVIEW_GUARD_WM 10
3522#define PINEVIEW_CURSOR_FIFO 64
3523#define PINEVIEW_CURSOR_MAX_WM 0x3f
3524#define PINEVIEW_CURSOR_DFT_WM 0
3525#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3526
ceb04246 3527#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3528#define I965_CURSOR_FIFO 64
3529#define I965_CURSOR_MAX_WM 32
3530#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3531
3532/* define the Watermark register on Ironlake */
3533#define WM0_PIPEA_ILK 0x45100
1996d624 3534#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3535#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3536#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3537#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3538#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3539
3540#define WM0_PIPEB_ILK 0x45104
d6c892df 3541#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3542#define WM1_LP_ILK 0x45108
3543#define WM1_LP_SR_EN (1<<31)
3544#define WM1_LP_LATENCY_SHIFT 24
3545#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3546#define WM1_LP_FBC_MASK (0xf<<20)
3547#define WM1_LP_FBC_SHIFT 20
416f4727 3548#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3549#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3550#define WM1_LP_SR_SHIFT 8
1996d624 3551#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3552#define WM2_LP_ILK 0x4510c
3553#define WM2_LP_EN (1<<31)
3554#define WM3_LP_ILK 0x45110
3555#define WM3_LP_EN (1<<31)
3556#define WM1S_LP_ILK 0x45120
b840d907
JB
3557#define WM2S_LP_IVB 0x45124
3558#define WM3S_LP_IVB 0x45128
dd8849c8 3559#define WM1S_LP_EN (1<<31)
7f8a8569 3560
cca32e9a
PZ
3561#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3562 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3563 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3564
7f8a8569
ZW
3565/* Memory latency timer register */
3566#define MLTR_ILK 0x11222
b79d4990
JB
3567#define MLTR_WM1_SHIFT 0
3568#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3569/* the unit of memory self-refresh latency time is 0.5us */
3570#define ILK_SRLT_MASK 0x3f
3571
1398261a
YL
3572
3573/* the address where we get all kinds of latency value */
3574#define SSKPD 0x5d10
3575#define SSKPD_WM_MASK 0x3f
3576#define SSKPD_WM0_SHIFT 0
3577#define SSKPD_WM1_SHIFT 8
3578#define SSKPD_WM2_SHIFT 16
3579#define SSKPD_WM3_SHIFT 24
3580
585fb111
JB
3581/*
3582 * The two pipe frame counter registers are not synchronized, so
3583 * reading a stable value is somewhat tricky. The following code
3584 * should work:
3585 *
3586 * do {
3587 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3588 * PIPE_FRAME_HIGH_SHIFT;
3589 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3590 * PIPE_FRAME_LOW_SHIFT);
3591 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3592 * PIPE_FRAME_HIGH_SHIFT);
3593 * } while (high1 != high2);
3594 * frame = (high1 << 8) | low1;
3595 */
25a2e2d0 3596#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3597#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3598#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3599#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3600#define PIPE_FRAME_LOW_MASK 0xff000000
3601#define PIPE_FRAME_LOW_SHIFT 24
3602#define PIPE_PIXEL_MASK 0x00ffffff
3603#define PIPE_PIXEL_SHIFT 0
9880b7a5 3604/* GM45+ just has to be different */
5c969aa7
DL
3605#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3606#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
9db4a9c7 3607#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3608
3609/* Cursor A & B regs */
5c969aa7 3610#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
14b60391
JB
3611/* Old style CUR*CNTR flags (desktop 8xx) */
3612#define CURSOR_ENABLE 0x80000000
3613#define CURSOR_GAMMA_ENABLE 0x40000000
3614#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3615#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3616#define CURSOR_FORMAT_SHIFT 24
3617#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3618#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3619#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3620#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3621#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3622#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3623/* New style CUR*CNTR flags */
3624#define CURSOR_MODE 0x27
585fb111 3625#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
3626#define CURSOR_MODE_128_32B_AX 0x02
3627#define CURSOR_MODE_256_32B_AX 0x03
585fb111 3628#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
3629#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3630#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 3631#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3632#define MCURSOR_PIPE_SELECT (1 << 28)
3633#define MCURSOR_PIPE_A 0x00
3634#define MCURSOR_PIPE_B (1 << 28)
585fb111 3635#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3636#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5c969aa7
DL
3637#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3638#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
585fb111
JB
3639#define CURSOR_POS_MASK 0x007FF
3640#define CURSOR_POS_SIGN 0x8000
3641#define CURSOR_X_SHIFT 0
3642#define CURSOR_Y_SHIFT 16
14b60391 3643#define CURSIZE 0x700a0
5c969aa7
DL
3644#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3645#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3646#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
585fb111 3647
65a21cd6
JB
3648#define _CURBCNTR_IVB 0x71080
3649#define _CURBBASE_IVB 0x71084
3650#define _CURBPOS_IVB 0x71088
3651
9db4a9c7
JB
3652#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3653#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3654#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3655
65a21cd6
JB
3656#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3657#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3658#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3659
585fb111 3660/* Display A control */
a57c774a 3661#define _DSPACNTR 0x70180
585fb111
JB
3662#define DISPLAY_PLANE_ENABLE (1<<31)
3663#define DISPLAY_PLANE_DISABLE 0
3664#define DISPPLANE_GAMMA_ENABLE (1<<30)
3665#define DISPPLANE_GAMMA_DISABLE 0
3666#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3667#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3668#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3669#define DISPPLANE_BGRA555 (0x3<<26)
3670#define DISPPLANE_BGRX555 (0x4<<26)
3671#define DISPPLANE_BGRX565 (0x5<<26)
3672#define DISPPLANE_BGRX888 (0x6<<26)
3673#define DISPPLANE_BGRA888 (0x7<<26)
3674#define DISPPLANE_RGBX101010 (0x8<<26)
3675#define DISPPLANE_RGBA101010 (0x9<<26)
3676#define DISPPLANE_BGRX101010 (0xa<<26)
3677#define DISPPLANE_RGBX161616 (0xc<<26)
3678#define DISPPLANE_RGBX888 (0xe<<26)
3679#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3680#define DISPPLANE_STEREO_ENABLE (1<<25)
3681#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3682#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3683#define DISPPLANE_SEL_PIPE_SHIFT 24
3684#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3685#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3686#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3687#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3688#define DISPPLANE_SRC_KEY_DISABLE 0
3689#define DISPPLANE_LINE_DOUBLE (1<<20)
3690#define DISPPLANE_NO_LINE_DOUBLE 0
3691#define DISPPLANE_STEREO_POLARITY_FIRST 0
3692#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3693#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3694#define DISPPLANE_TILED (1<<10)
a57c774a
AK
3695#define _DSPAADDR 0x70184
3696#define _DSPASTRIDE 0x70188
3697#define _DSPAPOS 0x7018C /* reserved */
3698#define _DSPASIZE 0x70190
3699#define _DSPASURF 0x7019C /* 965+ only */
3700#define _DSPATILEOFF 0x701A4 /* 965+ only */
3701#define _DSPAOFFSET 0x701A4 /* HSW */
3702#define _DSPASURFLIVE 0x701AC
3703
3704#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3705#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3706#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3707#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3708#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3709#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3710#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 3711#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
3712#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3713#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 3714
446f2545
AR
3715/* Display/Sprite base address macros */
3716#define DISP_BASEADDR_MASK (0xfffff000)
3717#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3718#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 3719
585fb111 3720/* VBIOS flags */
5c969aa7
DL
3721#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3722#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3723#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3724#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3725#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3726#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3727#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3728#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3729#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3730#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3731#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3732#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3733#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
3734
3735/* Pipe B */
5c969aa7
DL
3736#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3737#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3738#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
3739#define _PIPEBFRAMEHIGH 0x71040
3740#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
3741#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3742#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 3743
585fb111
JB
3744
3745/* Display B control */
5c969aa7 3746#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
3747#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3748#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3749#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3750#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
3751#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3752#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3753#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3754#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3755#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3756#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3757#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3758#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 3759
b840d907
JB
3760/* Sprite A control */
3761#define _DVSACNTR 0x72180
3762#define DVS_ENABLE (1<<31)
3763#define DVS_GAMMA_ENABLE (1<<30)
3764#define DVS_PIXFORMAT_MASK (3<<25)
3765#define DVS_FORMAT_YUV422 (0<<25)
3766#define DVS_FORMAT_RGBX101010 (1<<25)
3767#define DVS_FORMAT_RGBX888 (2<<25)
3768#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3769#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3770#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3771#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3772#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3773#define DVS_YUV_ORDER_YUYV (0<<16)
3774#define DVS_YUV_ORDER_UYVY (1<<16)
3775#define DVS_YUV_ORDER_YVYU (2<<16)
3776#define DVS_YUV_ORDER_VYUY (3<<16)
3777#define DVS_DEST_KEY (1<<2)
3778#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3779#define DVS_TILED (1<<10)
3780#define _DVSALINOFF 0x72184
3781#define _DVSASTRIDE 0x72188
3782#define _DVSAPOS 0x7218c
3783#define _DVSASIZE 0x72190
3784#define _DVSAKEYVAL 0x72194
3785#define _DVSAKEYMSK 0x72198
3786#define _DVSASURF 0x7219c
3787#define _DVSAKEYMAXVAL 0x721a0
3788#define _DVSATILEOFF 0x721a4
3789#define _DVSASURFLIVE 0x721ac
3790#define _DVSASCALE 0x72204
3791#define DVS_SCALE_ENABLE (1<<31)
3792#define DVS_FILTER_MASK (3<<29)
3793#define DVS_FILTER_MEDIUM (0<<29)
3794#define DVS_FILTER_ENHANCING (1<<29)
3795#define DVS_FILTER_SOFTENING (2<<29)
3796#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3797#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3798#define _DVSAGAMC 0x72300
3799
3800#define _DVSBCNTR 0x73180
3801#define _DVSBLINOFF 0x73184
3802#define _DVSBSTRIDE 0x73188
3803#define _DVSBPOS 0x7318c
3804#define _DVSBSIZE 0x73190
3805#define _DVSBKEYVAL 0x73194
3806#define _DVSBKEYMSK 0x73198
3807#define _DVSBSURF 0x7319c
3808#define _DVSBKEYMAXVAL 0x731a0
3809#define _DVSBTILEOFF 0x731a4
3810#define _DVSBSURFLIVE 0x731ac
3811#define _DVSBSCALE 0x73204
3812#define _DVSBGAMC 0x73300
3813
3814#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3815#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3816#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3817#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3818#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3819#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3820#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3821#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3822#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3823#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3824#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3825#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3826
3827#define _SPRA_CTL 0x70280
3828#define SPRITE_ENABLE (1<<31)
3829#define SPRITE_GAMMA_ENABLE (1<<30)
3830#define SPRITE_PIXFORMAT_MASK (7<<25)
3831#define SPRITE_FORMAT_YUV422 (0<<25)
3832#define SPRITE_FORMAT_RGBX101010 (1<<25)
3833#define SPRITE_FORMAT_RGBX888 (2<<25)
3834#define SPRITE_FORMAT_RGBX161616 (3<<25)
3835#define SPRITE_FORMAT_YUV444 (4<<25)
3836#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3837#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3838#define SPRITE_SOURCE_KEY (1<<22)
3839#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3840#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3841#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3842#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3843#define SPRITE_YUV_ORDER_YUYV (0<<16)
3844#define SPRITE_YUV_ORDER_UYVY (1<<16)
3845#define SPRITE_YUV_ORDER_YVYU (2<<16)
3846#define SPRITE_YUV_ORDER_VYUY (3<<16)
3847#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3848#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3849#define SPRITE_TILED (1<<10)
3850#define SPRITE_DEST_KEY (1<<2)
3851#define _SPRA_LINOFF 0x70284
3852#define _SPRA_STRIDE 0x70288
3853#define _SPRA_POS 0x7028c
3854#define _SPRA_SIZE 0x70290
3855#define _SPRA_KEYVAL 0x70294
3856#define _SPRA_KEYMSK 0x70298
3857#define _SPRA_SURF 0x7029c
3858#define _SPRA_KEYMAX 0x702a0
3859#define _SPRA_TILEOFF 0x702a4
c54173a8 3860#define _SPRA_OFFSET 0x702a4
32ae46bf 3861#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3862#define _SPRA_SCALE 0x70304
3863#define SPRITE_SCALE_ENABLE (1<<31)
3864#define SPRITE_FILTER_MASK (3<<29)
3865#define SPRITE_FILTER_MEDIUM (0<<29)
3866#define SPRITE_FILTER_ENHANCING (1<<29)
3867#define SPRITE_FILTER_SOFTENING (2<<29)
3868#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3869#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3870#define _SPRA_GAMC 0x70400
3871
3872#define _SPRB_CTL 0x71280
3873#define _SPRB_LINOFF 0x71284
3874#define _SPRB_STRIDE 0x71288
3875#define _SPRB_POS 0x7128c
3876#define _SPRB_SIZE 0x71290
3877#define _SPRB_KEYVAL 0x71294
3878#define _SPRB_KEYMSK 0x71298
3879#define _SPRB_SURF 0x7129c
3880#define _SPRB_KEYMAX 0x712a0
3881#define _SPRB_TILEOFF 0x712a4
c54173a8 3882#define _SPRB_OFFSET 0x712a4
32ae46bf 3883#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3884#define _SPRB_SCALE 0x71304
3885#define _SPRB_GAMC 0x71400
3886
3887#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3888#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3889#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3890#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3891#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3892#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3893#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3894#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3895#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3896#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3897#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3898#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3899#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3900#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3901
921c3b67 3902#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 3903#define SP_ENABLE (1<<31)
4ea67bc7 3904#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
3905#define SP_PIXFORMAT_MASK (0xf<<26)
3906#define SP_FORMAT_YUV422 (0<<26)
3907#define SP_FORMAT_BGR565 (5<<26)
3908#define SP_FORMAT_BGRX8888 (6<<26)
3909#define SP_FORMAT_BGRA8888 (7<<26)
3910#define SP_FORMAT_RGBX1010102 (8<<26)
3911#define SP_FORMAT_RGBA1010102 (9<<26)
3912#define SP_FORMAT_RGBX8888 (0xe<<26)
3913#define SP_FORMAT_RGBA8888 (0xf<<26)
3914#define SP_SOURCE_KEY (1<<22)
3915#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3916#define SP_YUV_ORDER_YUYV (0<<16)
3917#define SP_YUV_ORDER_UYVY (1<<16)
3918#define SP_YUV_ORDER_YVYU (2<<16)
3919#define SP_YUV_ORDER_VYUY (3<<16)
3920#define SP_TILED (1<<10)
921c3b67
VS
3921#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3922#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3923#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3924#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3925#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3926#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3927#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3928#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3929#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3930#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3931#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3932
3933#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3934#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3935#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3936#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3937#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3938#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3939#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3940#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3941#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3942#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3943#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3944#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3945
3946#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3947#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3948#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3949#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3950#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3951#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3952#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3953#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3954#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3955#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3956#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3957#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3958
585fb111
JB
3959/* VBIOS regs */
3960#define VGACNTRL 0x71400
3961# define VGA_DISP_DISABLE (1 << 31)
3962# define VGA_2X_MODE (1 << 30)
3963# define VGA_PIPE_B_SELECT (1 << 29)
3964
766aa1c4
VS
3965#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3966
f2b115e6 3967/* Ironlake */
b9055052
ZW
3968
3969#define CPU_VGACNTRL 0x41000
3970
3971#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3972#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3973#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3974#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3975#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3976#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3977#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3978#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3979#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3980
3981/* refresh rate hardware control */
3982#define RR_HW_CTL 0x45300
3983#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3984#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3985
3986#define FDI_PLL_BIOS_0 0x46000
021357ac 3987#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3988#define FDI_PLL_BIOS_1 0x46004
3989#define FDI_PLL_BIOS_2 0x46008
3990#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3991#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3992#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3993
8956c8bb
EA
3994#define PCH_3DCGDIS0 0x46020
3995# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3996# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3997
06f37751
EA
3998#define PCH_3DCGDIS1 0x46024
3999# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4000
b9055052
ZW
4001#define FDI_PLL_FREQ_CTL 0x46030
4002#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4003#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4004#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4005
4006
a57c774a 4007#define _PIPEA_DATA_M1 0x60030
5eddb70b 4008#define PIPE_DATA_M1_OFFSET 0
a57c774a 4009#define _PIPEA_DATA_N1 0x60034
5eddb70b 4010#define PIPE_DATA_N1_OFFSET 0
b9055052 4011
a57c774a 4012#define _PIPEA_DATA_M2 0x60038
5eddb70b 4013#define PIPE_DATA_M2_OFFSET 0
a57c774a 4014#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4015#define PIPE_DATA_N2_OFFSET 0
b9055052 4016
a57c774a 4017#define _PIPEA_LINK_M1 0x60040
5eddb70b 4018#define PIPE_LINK_M1_OFFSET 0
a57c774a 4019#define _PIPEA_LINK_N1 0x60044
5eddb70b 4020#define PIPE_LINK_N1_OFFSET 0
b9055052 4021
a57c774a 4022#define _PIPEA_LINK_M2 0x60048
5eddb70b 4023#define PIPE_LINK_M2_OFFSET 0
a57c774a 4024#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4025#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4026
4027/* PIPEB timing regs are same start from 0x61000 */
4028
a57c774a
AK
4029#define _PIPEB_DATA_M1 0x61030
4030#define _PIPEB_DATA_N1 0x61034
4031#define _PIPEB_DATA_M2 0x61038
4032#define _PIPEB_DATA_N2 0x6103c
4033#define _PIPEB_LINK_M1 0x61040
4034#define _PIPEB_LINK_N1 0x61044
4035#define _PIPEB_LINK_M2 0x61048
4036#define _PIPEB_LINK_N2 0x6104c
4037
4038#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4039#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4040#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4041#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4042#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4043#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4044#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4045#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4046
4047/* CPU panel fitter */
9db4a9c7
JB
4048/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4049#define _PFA_CTL_1 0x68080
4050#define _PFB_CTL_1 0x68880
b9055052 4051#define PF_ENABLE (1<<31)
13888d78
PZ
4052#define PF_PIPE_SEL_MASK_IVB (3<<29)
4053#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4054#define PF_FILTER_MASK (3<<23)
4055#define PF_FILTER_PROGRAMMED (0<<23)
4056#define PF_FILTER_MED_3x3 (1<<23)
4057#define PF_FILTER_EDGE_ENHANCE (2<<23)
4058#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4059#define _PFA_WIN_SZ 0x68074
4060#define _PFB_WIN_SZ 0x68874
4061#define _PFA_WIN_POS 0x68070
4062#define _PFB_WIN_POS 0x68870
4063#define _PFA_VSCALE 0x68084
4064#define _PFB_VSCALE 0x68884
4065#define _PFA_HSCALE 0x68090
4066#define _PFB_HSCALE 0x68890
4067
4068#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4069#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4070#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4071#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4072#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4073
4074/* legacy palette */
9db4a9c7
JB
4075#define _LGC_PALETTE_A 0x4a000
4076#define _LGC_PALETTE_B 0x4a800
4077#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4078
42db64ef
PZ
4079#define _GAMMA_MODE_A 0x4a480
4080#define _GAMMA_MODE_B 0x4ac80
4081#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4082#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4083#define GAMMA_MODE_MODE_8BIT (0 << 0)
4084#define GAMMA_MODE_MODE_10BIT (1 << 0)
4085#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4086#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4087
b9055052
ZW
4088/* interrupts */
4089#define DE_MASTER_IRQ_CONTROL (1 << 31)
4090#define DE_SPRITEB_FLIP_DONE (1 << 29)
4091#define DE_SPRITEA_FLIP_DONE (1 << 28)
4092#define DE_PLANEB_FLIP_DONE (1 << 27)
4093#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4094#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4095#define DE_PCU_EVENT (1 << 25)
4096#define DE_GTT_FAULT (1 << 24)
4097#define DE_POISON (1 << 23)
4098#define DE_PERFORM_COUNTER (1 << 22)
4099#define DE_PCH_EVENT (1 << 21)
4100#define DE_AUX_CHANNEL_A (1 << 20)
4101#define DE_DP_A_HOTPLUG (1 << 19)
4102#define DE_GSE (1 << 18)
4103#define DE_PIPEB_VBLANK (1 << 15)
4104#define DE_PIPEB_EVEN_FIELD (1 << 14)
4105#define DE_PIPEB_ODD_FIELD (1 << 13)
4106#define DE_PIPEB_LINE_COMPARE (1 << 12)
4107#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4108#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4109#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4110#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4111#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4112#define DE_PIPEA_EVEN_FIELD (1 << 6)
4113#define DE_PIPEA_ODD_FIELD (1 << 5)
4114#define DE_PIPEA_LINE_COMPARE (1 << 4)
4115#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4116#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4117#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4118#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4119#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4120
b1f14ad0 4121/* More Ivybridge lolz */
8664281b 4122#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4123#define DE_GSE_IVB (1<<29)
4124#define DE_PCH_EVENT_IVB (1<<28)
4125#define DE_DP_A_HOTPLUG_IVB (1<<27)
4126#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4127#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4128#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4129#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4130#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4131#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4132#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4133#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4134#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4135#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4136#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4137#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4138
7eea1ddf
JB
4139#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4140#define MASTER_INTERRUPT_ENABLE (1<<31)
4141
b9055052
ZW
4142#define DEISR 0x44000
4143#define DEIMR 0x44004
4144#define DEIIR 0x44008
4145#define DEIER 0x4400c
4146
b9055052
ZW
4147#define GTISR 0x44010
4148#define GTIMR 0x44014
4149#define GTIIR 0x44018
4150#define GTIER 0x4401c
4151
abd58f01
BW
4152#define GEN8_MASTER_IRQ 0x44200
4153#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4154#define GEN8_PCU_IRQ (1<<30)
4155#define GEN8_DE_PCH_IRQ (1<<23)
4156#define GEN8_DE_MISC_IRQ (1<<22)
4157#define GEN8_DE_PORT_IRQ (1<<20)
4158#define GEN8_DE_PIPE_C_IRQ (1<<18)
4159#define GEN8_DE_PIPE_B_IRQ (1<<17)
4160#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4161#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01
BW
4162#define GEN8_GT_VECS_IRQ (1<<6)
4163#define GEN8_GT_VCS2_IRQ (1<<3)
4164#define GEN8_GT_VCS1_IRQ (1<<2)
4165#define GEN8_GT_BCS_IRQ (1<<1)
4166#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4167
4168#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4169#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4170#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4171#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4172
4173#define GEN8_BCS_IRQ_SHIFT 16
4174#define GEN8_RCS_IRQ_SHIFT 0
4175#define GEN8_VCS2_IRQ_SHIFT 16
4176#define GEN8_VCS1_IRQ_SHIFT 0
4177#define GEN8_VECS_IRQ_SHIFT 0
4178
4179#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4180#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4181#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4182#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4183#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4184#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4185#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4186#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4187#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4188#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4189#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4190#define GEN8_PIPE_FLIP_DONE (1 << 4)
4191#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4192#define GEN8_PIPE_VSYNC (1 << 1)
4193#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4194#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4195 (GEN8_PIPE_CURSOR_FAULT | \
4196 GEN8_PIPE_SPRITE_FAULT | \
4197 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4198
4199#define GEN8_DE_PORT_ISR 0x44440
4200#define GEN8_DE_PORT_IMR 0x44444
4201#define GEN8_DE_PORT_IIR 0x44448
4202#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4203#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4204#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4205
4206#define GEN8_DE_MISC_ISR 0x44460
4207#define GEN8_DE_MISC_IMR 0x44464
4208#define GEN8_DE_MISC_IIR 0x44468
4209#define GEN8_DE_MISC_IER 0x4446c
4210#define GEN8_DE_MISC_GSE (1 << 27)
4211
4212#define GEN8_PCU_ISR 0x444e0
4213#define GEN8_PCU_IMR 0x444e4
4214#define GEN8_PCU_IIR 0x444e8
4215#define GEN8_PCU_IER 0x444ec
4216
7f8a8569 4217#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4218/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4219#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4220#define ILK_DPARB_GATE (1<<22)
4221#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4222#define FUSE_STRAP 0x42014
4223#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4224#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4225#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4226#define ILK_HDCP_DISABLE (1 << 25)
4227#define ILK_eDP_A_DISABLE (1 << 24)
4228#define HSW_CDCLK_LIMIT (1 << 24)
4229#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4230
4231#define ILK_DSPCLK_GATE_D 0x42020
4232#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4233#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4234#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4235#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4236#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4237
116ac8d2
EA
4238#define IVB_CHICKEN3 0x4200c
4239# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4240# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4241
90a88643 4242#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4243#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4244#define FORCE_ARB_IDLE_PLANES (1 << 14)
4245
fe4ab3ce
BW
4246#define _CHICKEN_PIPESL_1_A 0x420b0
4247#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4248#define HSW_FBCQ_DIS (1 << 22)
4249#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4250#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4251
553bd149
ZW
4252#define DISP_ARB_CTL 0x45000
4253#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4254#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4255#define DISP_ARB_CTL2 0x45004
4256#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4257#define GEN7_MSG_CTL 0x45010
4258#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4259#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4260#define HSW_NDE_RSTWRN_OPT 0x46408
4261#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4262
e4e0c058 4263/* GEN7 chicken */
d71de14d
KG
4264#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4265# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4266#define COMMON_SLICE_CHICKEN2 0x7014
4267# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4268
031994ee
VS
4269#define GEN7_L3SQCREG1 0xB010
4270#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4271
e4e0c058 4272#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4273#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4274#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4275
4276#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4277#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4278
61939d97
JB
4279#define GEN7_L3SQCREG4 0xb034
4280#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4281
63801f21
BW
4282/* GEN8 chicken */
4283#define HDC_CHICKEN0 0x7300
4284#define HDC_FORCE_NON_COHERENT (1<<4)
4285
db099c8f
ED
4286/* WaCatErrorRejectionIssue */
4287#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4288#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4289
f3fc4884
FJ
4290#define HSW_SCRATCH1 0xb038
4291#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4292
b9055052
ZW
4293/* PCH */
4294
23e81d69 4295/* south display engine interrupt: IBX */
776ad806
JB
4296#define SDE_AUDIO_POWER_D (1 << 27)
4297#define SDE_AUDIO_POWER_C (1 << 26)
4298#define SDE_AUDIO_POWER_B (1 << 25)
4299#define SDE_AUDIO_POWER_SHIFT (25)
4300#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4301#define SDE_GMBUS (1 << 24)
4302#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4303#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4304#define SDE_AUDIO_HDCP_MASK (3 << 22)
4305#define SDE_AUDIO_TRANSB (1 << 21)
4306#define SDE_AUDIO_TRANSA (1 << 20)
4307#define SDE_AUDIO_TRANS_MASK (3 << 20)
4308#define SDE_POISON (1 << 19)
4309/* 18 reserved */
4310#define SDE_FDI_RXB (1 << 17)
4311#define SDE_FDI_RXA (1 << 16)
4312#define SDE_FDI_MASK (3 << 16)
4313#define SDE_AUXD (1 << 15)
4314#define SDE_AUXC (1 << 14)
4315#define SDE_AUXB (1 << 13)
4316#define SDE_AUX_MASK (7 << 13)
4317/* 12 reserved */
b9055052
ZW
4318#define SDE_CRT_HOTPLUG (1 << 11)
4319#define SDE_PORTD_HOTPLUG (1 << 10)
4320#define SDE_PORTC_HOTPLUG (1 << 9)
4321#define SDE_PORTB_HOTPLUG (1 << 8)
4322#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4323#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4324 SDE_SDVOB_HOTPLUG | \
4325 SDE_PORTB_HOTPLUG | \
4326 SDE_PORTC_HOTPLUG | \
4327 SDE_PORTD_HOTPLUG)
776ad806
JB
4328#define SDE_TRANSB_CRC_DONE (1 << 5)
4329#define SDE_TRANSB_CRC_ERR (1 << 4)
4330#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4331#define SDE_TRANSA_CRC_DONE (1 << 2)
4332#define SDE_TRANSA_CRC_ERR (1 << 1)
4333#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4334#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4335
4336/* south display engine interrupt: CPT/PPT */
4337#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4338#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4339#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4340#define SDE_AUDIO_POWER_SHIFT_CPT 29
4341#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4342#define SDE_AUXD_CPT (1 << 27)
4343#define SDE_AUXC_CPT (1 << 26)
4344#define SDE_AUXB_CPT (1 << 25)
4345#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4346#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4347#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4348#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4349#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4350#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4351#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4352 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4353 SDE_PORTD_HOTPLUG_CPT | \
4354 SDE_PORTC_HOTPLUG_CPT | \
4355 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4356#define SDE_GMBUS_CPT (1 << 17)
8664281b 4357#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4358#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4359#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4360#define SDE_FDI_RXC_CPT (1 << 8)
4361#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4362#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4363#define SDE_FDI_RXB_CPT (1 << 4)
4364#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4365#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4366#define SDE_FDI_RXA_CPT (1 << 0)
4367#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4368 SDE_AUDIO_CP_REQ_B_CPT | \
4369 SDE_AUDIO_CP_REQ_A_CPT)
4370#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4371 SDE_AUDIO_CP_CHG_B_CPT | \
4372 SDE_AUDIO_CP_CHG_A_CPT)
4373#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4374 SDE_FDI_RXB_CPT | \
4375 SDE_FDI_RXA_CPT)
b9055052
ZW
4376
4377#define SDEISR 0xc4000
4378#define SDEIMR 0xc4004
4379#define SDEIIR 0xc4008
4380#define SDEIER 0xc400c
4381
8664281b 4382#define SERR_INT 0xc4040
de032bf4 4383#define SERR_INT_POISON (1<<31)
8664281b
PZ
4384#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4385#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4386#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4387#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4388
b9055052 4389/* digital port hotplug */
7fe0b973 4390#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4391#define PORTD_HOTPLUG_ENABLE (1 << 20)
4392#define PORTD_PULSE_DURATION_2ms (0)
4393#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4394#define PORTD_PULSE_DURATION_6ms (2 << 18)
4395#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4396#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4397#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4398#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4399#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4400#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4401#define PORTC_HOTPLUG_ENABLE (1 << 12)
4402#define PORTC_PULSE_DURATION_2ms (0)
4403#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4404#define PORTC_PULSE_DURATION_6ms (2 << 10)
4405#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4406#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4407#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4408#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4409#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4410#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4411#define PORTB_HOTPLUG_ENABLE (1 << 4)
4412#define PORTB_PULSE_DURATION_2ms (0)
4413#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4414#define PORTB_PULSE_DURATION_6ms (2 << 2)
4415#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4416#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4417#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4418#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4419#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4420#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4421
4422#define PCH_GPIOA 0xc5010
4423#define PCH_GPIOB 0xc5014
4424#define PCH_GPIOC 0xc5018
4425#define PCH_GPIOD 0xc501c
4426#define PCH_GPIOE 0xc5020
4427#define PCH_GPIOF 0xc5024
4428
f0217c42
EA
4429#define PCH_GMBUS0 0xc5100
4430#define PCH_GMBUS1 0xc5104
4431#define PCH_GMBUS2 0xc5108
4432#define PCH_GMBUS3 0xc510c
4433#define PCH_GMBUS4 0xc5110
4434#define PCH_GMBUS5 0xc5120
4435
9db4a9c7
JB
4436#define _PCH_DPLL_A 0xc6014
4437#define _PCH_DPLL_B 0xc6018
e9a632a5 4438#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4439
9db4a9c7 4440#define _PCH_FPA0 0xc6040
c1858123 4441#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4442#define _PCH_FPA1 0xc6044
4443#define _PCH_FPB0 0xc6048
4444#define _PCH_FPB1 0xc604c
e9a632a5
DV
4445#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4446#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4447
4448#define PCH_DPLL_TEST 0xc606c
4449
4450#define PCH_DREF_CONTROL 0xC6200
4451#define DREF_CONTROL_MASK 0x7fc3
4452#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4453#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4454#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4455#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4456#define DREF_SSC_SOURCE_DISABLE (0<<11)
4457#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4458#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4459#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4460#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4461#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4462#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4463#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4464#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4465#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4466#define DREF_SSC4_DOWNSPREAD (0<<6)
4467#define DREF_SSC4_CENTERSPREAD (1<<6)
4468#define DREF_SSC1_DISABLE (0<<1)
4469#define DREF_SSC1_ENABLE (1<<1)
4470#define DREF_SSC4_DISABLE (0)
4471#define DREF_SSC4_ENABLE (1)
4472
4473#define PCH_RAWCLK_FREQ 0xc6204
4474#define FDL_TP1_TIMER_SHIFT 12
4475#define FDL_TP1_TIMER_MASK (3<<12)
4476#define FDL_TP2_TIMER_SHIFT 10
4477#define FDL_TP2_TIMER_MASK (3<<10)
4478#define RAWCLK_FREQ_MASK 0x3ff
4479
4480#define PCH_DPLL_TMR_CFG 0xc6208
4481
4482#define PCH_SSC4_PARMS 0xc6210
4483#define PCH_SSC4_AUX_PARMS 0xc6214
4484
8db9d77b 4485#define PCH_DPLL_SEL 0xc7000
11887397
DV
4486#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4487#define TRANS_DPLLA_SEL(pipe) 0
4488#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4489
b9055052
ZW
4490/* transcoder */
4491
275f01b2
DV
4492#define _PCH_TRANS_HTOTAL_A 0xe0000
4493#define TRANS_HTOTAL_SHIFT 16
4494#define TRANS_HACTIVE_SHIFT 0
4495#define _PCH_TRANS_HBLANK_A 0xe0004
4496#define TRANS_HBLANK_END_SHIFT 16
4497#define TRANS_HBLANK_START_SHIFT 0
4498#define _PCH_TRANS_HSYNC_A 0xe0008
4499#define TRANS_HSYNC_END_SHIFT 16
4500#define TRANS_HSYNC_START_SHIFT 0
4501#define _PCH_TRANS_VTOTAL_A 0xe000c
4502#define TRANS_VTOTAL_SHIFT 16
4503#define TRANS_VACTIVE_SHIFT 0
4504#define _PCH_TRANS_VBLANK_A 0xe0010
4505#define TRANS_VBLANK_END_SHIFT 16
4506#define TRANS_VBLANK_START_SHIFT 0
4507#define _PCH_TRANS_VSYNC_A 0xe0014
4508#define TRANS_VSYNC_END_SHIFT 16
4509#define TRANS_VSYNC_START_SHIFT 0
4510#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4511
e3b95f1e
DV
4512#define _PCH_TRANSA_DATA_M1 0xe0030
4513#define _PCH_TRANSA_DATA_N1 0xe0034
4514#define _PCH_TRANSA_DATA_M2 0xe0038
4515#define _PCH_TRANSA_DATA_N2 0xe003c
4516#define _PCH_TRANSA_LINK_M1 0xe0040
4517#define _PCH_TRANSA_LINK_N1 0xe0044
4518#define _PCH_TRANSA_LINK_M2 0xe0048
4519#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4520
b055c8f3
JB
4521/* Per-transcoder DIP controls */
4522
4523#define _VIDEO_DIP_CTL_A 0xe0200
4524#define _VIDEO_DIP_DATA_A 0xe0208
4525#define _VIDEO_DIP_GCP_A 0xe0210
4526
4527#define _VIDEO_DIP_CTL_B 0xe1200
4528#define _VIDEO_DIP_DATA_B 0xe1208
4529#define _VIDEO_DIP_GCP_B 0xe1210
4530
4531#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4532#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4533#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4534
b906487c
VS
4535#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4536#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4537#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4538
b906487c
VS
4539#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4540#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4541#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4542
4543#define VLV_TVIDEO_DIP_CTL(pipe) \
4544 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4545#define VLV_TVIDEO_DIP_DATA(pipe) \
4546 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4547#define VLV_TVIDEO_DIP_GCP(pipe) \
4548 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4549
8c5f5f7c
ED
4550/* Haswell DIP controls */
4551#define HSW_VIDEO_DIP_CTL_A 0x60200
4552#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4553#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4554#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4555#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4556#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4557#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4558#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4559#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4560#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4561#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4562#define HSW_VIDEO_DIP_GCP_A 0x60210
4563
4564#define HSW_VIDEO_DIP_CTL_B 0x61200
4565#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4566#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4567#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4568#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4569#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4570#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4571#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4572#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4573#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4574#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4575#define HSW_VIDEO_DIP_GCP_B 0x61210
4576
7d9bcebe 4577#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4578 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4579#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4580 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4581#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4582 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4583#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4584 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4585#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4586 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4587#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 4588 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 4589
3f51e471
RV
4590#define HSW_STEREO_3D_CTL_A 0x70020
4591#define S3D_ENABLE (1<<31)
4592#define HSW_STEREO_3D_CTL_B 0x71020
4593
4594#define HSW_STEREO_3D_CTL(trans) \
a57c774a 4595 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 4596
275f01b2
DV
4597#define _PCH_TRANS_HTOTAL_B 0xe1000
4598#define _PCH_TRANS_HBLANK_B 0xe1004
4599#define _PCH_TRANS_HSYNC_B 0xe1008
4600#define _PCH_TRANS_VTOTAL_B 0xe100c
4601#define _PCH_TRANS_VBLANK_B 0xe1010
4602#define _PCH_TRANS_VSYNC_B 0xe1014
4603#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4604
4605#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4606#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4607#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4608#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4609#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4610#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4611#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4612 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4613
e3b95f1e
DV
4614#define _PCH_TRANSB_DATA_M1 0xe1030
4615#define _PCH_TRANSB_DATA_N1 0xe1034
4616#define _PCH_TRANSB_DATA_M2 0xe1038
4617#define _PCH_TRANSB_DATA_N2 0xe103c
4618#define _PCH_TRANSB_LINK_M1 0xe1040
4619#define _PCH_TRANSB_LINK_N1 0xe1044
4620#define _PCH_TRANSB_LINK_M2 0xe1048
4621#define _PCH_TRANSB_LINK_N2 0xe104c
4622
4623#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4624#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4625#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4626#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4627#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4628#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4629#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4630#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4631
ab9412ba
DV
4632#define _PCH_TRANSACONF 0xf0008
4633#define _PCH_TRANSBCONF 0xf1008
4634#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4635#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4636#define TRANS_DISABLE (0<<31)
4637#define TRANS_ENABLE (1<<31)
4638#define TRANS_STATE_MASK (1<<30)
4639#define TRANS_STATE_DISABLE (0<<30)
4640#define TRANS_STATE_ENABLE (1<<30)
4641#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4642#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4643#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4644#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4645#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4646#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4647#define TRANS_INTERLACED (3<<21)
7c26e5c6 4648#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4649#define TRANS_8BPC (0<<5)
4650#define TRANS_10BPC (1<<5)
4651#define TRANS_6BPC (2<<5)
4652#define TRANS_12BPC (3<<5)
4653
ce40141f
DV
4654#define _TRANSA_CHICKEN1 0xf0060
4655#define _TRANSB_CHICKEN1 0xf1060
4656#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4657#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4658#define _TRANSA_CHICKEN2 0xf0064
4659#define _TRANSB_CHICKEN2 0xf1064
4660#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4661#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4662#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4663#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4664#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4665#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4666
291427f5
JB
4667#define SOUTH_CHICKEN1 0xc2000
4668#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4669#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4670#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4671#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4672#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4673#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4674#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4675#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4676#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4677
9db4a9c7
JB
4678#define _FDI_RXA_CHICKEN 0xc200c
4679#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4680#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4681#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4682#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4683
382b0936 4684#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4685#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4686#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4687#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4688#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4689
b9055052 4690/* CPU: FDI_TX */
9db4a9c7
JB
4691#define _FDI_TXA_CTL 0x60100
4692#define _FDI_TXB_CTL 0x61100
4693#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4694#define FDI_TX_DISABLE (0<<31)
4695#define FDI_TX_ENABLE (1<<31)
4696#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4697#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4698#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4699#define FDI_LINK_TRAIN_NONE (3<<28)
4700#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4701#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4702#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4703#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4704#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4705#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4706#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4707#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4708/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4709 SNB has different settings. */
4710/* SNB A-stepping */
4711#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4712#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4713#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4714#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4715/* SNB B-stepping */
4716#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4717#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4718#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4719#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4720#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4721#define FDI_DP_PORT_WIDTH_SHIFT 19
4722#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4723#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4724#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4725/* Ironlake: hardwired to 1 */
b9055052 4726#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4727
4728/* Ivybridge has different bits for lolz */
4729#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4730#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4731#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4732#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4733
b9055052 4734/* both Tx and Rx */
c4f9c4c2 4735#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4736#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4737#define FDI_SCRAMBLING_ENABLE (0<<7)
4738#define FDI_SCRAMBLING_DISABLE (1<<7)
4739
4740/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4741#define _FDI_RXA_CTL 0xf000c
4742#define _FDI_RXB_CTL 0xf100c
4743#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4744#define FDI_RX_ENABLE (1<<31)
b9055052 4745/* train, dp width same as FDI_TX */
357555c0
JB
4746#define FDI_FS_ERRC_ENABLE (1<<27)
4747#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4748#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4749#define FDI_8BPC (0<<16)
4750#define FDI_10BPC (1<<16)
4751#define FDI_6BPC (2<<16)
4752#define FDI_12BPC (3<<16)
3e68320e 4753#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4754#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4755#define FDI_RX_PLL_ENABLE (1<<13)
4756#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4757#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4758#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4759#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4760#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4761#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4762/* CPT */
4763#define FDI_AUTO_TRAINING (1<<10)
4764#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4765#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4766#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4767#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4768#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4769
04945641
PZ
4770#define _FDI_RXA_MISC 0xf0010
4771#define _FDI_RXB_MISC 0xf1010
4772#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4773#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4774#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4775#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4776#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4777#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4778#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4779#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4780
9db4a9c7
JB
4781#define _FDI_RXA_TUSIZE1 0xf0030
4782#define _FDI_RXA_TUSIZE2 0xf0038
4783#define _FDI_RXB_TUSIZE1 0xf1030
4784#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4785#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4786#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4787
4788/* FDI_RX interrupt register format */
4789#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4790#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4791#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4792#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4793#define FDI_RX_FS_CODE_ERR (1<<6)
4794#define FDI_RX_FE_CODE_ERR (1<<5)
4795#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4796#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4797#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4798#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4799#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4800
9db4a9c7
JB
4801#define _FDI_RXA_IIR 0xf0014
4802#define _FDI_RXA_IMR 0xf0018
4803#define _FDI_RXB_IIR 0xf1014
4804#define _FDI_RXB_IMR 0xf1018
4805#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4806#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4807
4808#define FDI_PLL_CTL_1 0xfe000
4809#define FDI_PLL_CTL_2 0xfe004
4810
b9055052
ZW
4811#define PCH_LVDS 0xe1180
4812#define LVDS_DETECTED (1 << 1)
4813
98364379 4814/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4815#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4816#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4817#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4818#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4819#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4820#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4821#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4822
4823#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4824#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4825#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4826#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4827#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4828
453c5420
JB
4829#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4830#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4831#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4832 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4833#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4834 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4835#define VLV_PIPE_PP_DIVISOR(pipe) \
4836 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4837
b9055052
ZW
4838#define PCH_PP_STATUS 0xc7200
4839#define PCH_PP_CONTROL 0xc7204
4a655f04 4840#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4841#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4842#define EDP_FORCE_VDD (1 << 3)
4843#define EDP_BLC_ENABLE (1 << 2)
4844#define PANEL_POWER_RESET (1 << 1)
4845#define PANEL_POWER_OFF (0 << 0)
4846#define PANEL_POWER_ON (1 << 0)
4847#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4848#define PANEL_PORT_SELECT_MASK (3 << 30)
4849#define PANEL_PORT_SELECT_LVDS (0 << 30)
4850#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4851#define PANEL_PORT_SELECT_DPC (2 << 30)
4852#define PANEL_PORT_SELECT_DPD (3 << 30)
4853#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4854#define PANEL_POWER_UP_DELAY_SHIFT 16
4855#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4856#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4857
b9055052 4858#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4859#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4860#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4861#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4862#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4863
b9055052 4864#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4865#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4866#define PP_REFERENCE_DIVIDER_SHIFT 8
4867#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4868#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4869
5eb08b69
ZW
4870#define PCH_DP_B 0xe4100
4871#define PCH_DPB_AUX_CH_CTL 0xe4110
4872#define PCH_DPB_AUX_CH_DATA1 0xe4114
4873#define PCH_DPB_AUX_CH_DATA2 0xe4118
4874#define PCH_DPB_AUX_CH_DATA3 0xe411c
4875#define PCH_DPB_AUX_CH_DATA4 0xe4120
4876#define PCH_DPB_AUX_CH_DATA5 0xe4124
4877
4878#define PCH_DP_C 0xe4200
4879#define PCH_DPC_AUX_CH_CTL 0xe4210
4880#define PCH_DPC_AUX_CH_DATA1 0xe4214
4881#define PCH_DPC_AUX_CH_DATA2 0xe4218
4882#define PCH_DPC_AUX_CH_DATA3 0xe421c
4883#define PCH_DPC_AUX_CH_DATA4 0xe4220
4884#define PCH_DPC_AUX_CH_DATA5 0xe4224
4885
4886#define PCH_DP_D 0xe4300
4887#define PCH_DPD_AUX_CH_CTL 0xe4310
4888#define PCH_DPD_AUX_CH_DATA1 0xe4314
4889#define PCH_DPD_AUX_CH_DATA2 0xe4318
4890#define PCH_DPD_AUX_CH_DATA3 0xe431c
4891#define PCH_DPD_AUX_CH_DATA4 0xe4320
4892#define PCH_DPD_AUX_CH_DATA5 0xe4324
4893
8db9d77b
ZW
4894/* CPT */
4895#define PORT_TRANS_A_SEL_CPT 0
4896#define PORT_TRANS_B_SEL_CPT (1<<29)
4897#define PORT_TRANS_C_SEL_CPT (2<<29)
4898#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4899#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4900#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4901#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4902
4903#define TRANS_DP_CTL_A 0xe0300
4904#define TRANS_DP_CTL_B 0xe1300
4905#define TRANS_DP_CTL_C 0xe2300
23670b32 4906#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4907#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4908#define TRANS_DP_PORT_SEL_B (0<<29)
4909#define TRANS_DP_PORT_SEL_C (1<<29)
4910#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4911#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4912#define TRANS_DP_PORT_SEL_MASK (3<<29)
4913#define TRANS_DP_AUDIO_ONLY (1<<26)
4914#define TRANS_DP_ENH_FRAMING (1<<18)
4915#define TRANS_DP_8BPC (0<<9)
4916#define TRANS_DP_10BPC (1<<9)
4917#define TRANS_DP_6BPC (2<<9)
4918#define TRANS_DP_12BPC (3<<9)
220cad3c 4919#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4920#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4921#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4922#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4923#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4924#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4925
4926/* SNB eDP training params */
4927/* SNB A-stepping */
4928#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4929#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4930#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4931#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4932/* SNB B-stepping */
3c5a62b5
YL
4933#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4934#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4935#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4936#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4937#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4938#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4939
1a2eb460
KP
4940/* IVB */
4941#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4942#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4943#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4944#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4945#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4946#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4947#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4948
4949/* legacy values */
4950#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4951#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4952#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4953#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4954#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4955
4956#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4957
cae5852d 4958#define FORCEWAKE 0xA18C
575155a9
JB
4959#define FORCEWAKE_VLV 0x1300b0
4960#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4961#define FORCEWAKE_MEDIA_VLV 0x1300b8
4962#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4963#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4964#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4965#define VLV_GTLC_WAKE_CTRL 0x130090
4966#define VLV_GTLC_PW_STATUS 0x130094
669ab5aa
D
4967#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4968#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
8d715f00 4969#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4970#define FORCEWAKE_KERNEL 0x1
4971#define FORCEWAKE_USER 0x2
8d715f00
KP
4972#define FORCEWAKE_MT_ACK 0x130040
4973#define ECOBUS 0xa180
4974#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4975
dd202c6d 4976#define GTFIFODBG 0x120000
90f256b5
VS
4977#define GT_FIFO_SBDROPERR (1<<6)
4978#define GT_FIFO_BLOBDROPERR (1<<5)
4979#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4980#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
4981#define GT_FIFO_OVFERR (1<<2)
4982#define GT_FIFO_IAWRERR (1<<1)
4983#define GT_FIFO_IARDERR (1<<0)
4984
46520e2b
VS
4985#define GTFIFOCTL 0x120008
4986#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 4987#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4988
05e21cc4
BW
4989#define HSW_IDICR 0x9008
4990#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4991#define HSW_EDRAM_PRESENT 0x120010
4992
80e829fa
DV
4993#define GEN6_UCGCTL1 0x9400
4994# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4995# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4996
406478dc 4997#define GEN6_UCGCTL2 0x9404
0f846f81 4998# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4999# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5000# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5001# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5002# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5003
e3f33d46
JB
5004#define GEN7_UCGCTL4 0x940c
5005#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5006
4f1ca9e9
VS
5007#define GEN8_UCGCTL6 0x9430
5008#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5009
3b8d8d91 5010#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5011#define GEN6_TURBO_DISABLE (1<<31)
5012#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5013#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5014#define GEN6_OFFSET(x) ((x)<<19)
5015#define GEN6_AGGRESSIVE_TURBO (0<<15)
5016#define GEN6_RC_VIDEO_FREQ 0xA00C
5017#define GEN6_RC_CONTROL 0xA090
5018#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5019#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5020#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5021#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5022#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5023#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5024#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5025#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5026#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5027#define GEN6_RP_DOWN_TIMEOUT 0xA010
5028#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5029#define GEN6_RPSTAT1 0xA01C
ccab5c82 5030#define GEN6_CAGF_SHIFT 8
f82855d3 5031#define HSW_CAGF_SHIFT 7
ccab5c82 5032#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5033#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5034#define GEN6_RP_CONTROL 0xA024
5035#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5036#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5037#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5038#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5039#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5040#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5041#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5042#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5043#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5044#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5045#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5046#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5047#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5048#define GEN6_RP_UP_THRESHOLD 0xA02C
5049#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5050#define GEN6_RP_CUR_UP_EI 0xA050
5051#define GEN6_CURICONT_MASK 0xffffff
5052#define GEN6_RP_CUR_UP 0xA054
5053#define GEN6_CURBSYTAVG_MASK 0xffffff
5054#define GEN6_RP_PREV_UP 0xA058
5055#define GEN6_RP_CUR_DOWN_EI 0xA05C
5056#define GEN6_CURIAVG_MASK 0xffffff
5057#define GEN6_RP_CUR_DOWN 0xA060
5058#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5059#define GEN6_RP_UP_EI 0xA068
5060#define GEN6_RP_DOWN_EI 0xA06C
5061#define GEN6_RP_IDLE_HYSTERSIS 0xA070
5062#define GEN6_RC_STATE 0xA094
5063#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5064#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5065#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5066#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5067#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5068#define GEN6_RC_SLEEP 0xA0B0
5069#define GEN6_RC1e_THRESHOLD 0xA0B4
5070#define GEN6_RC6_THRESHOLD 0xA0B8
5071#define GEN6_RC6p_THRESHOLD 0xA0BC
5072#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5073#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
5074
5075#define GEN6_PMISR 0x44020
4912d041 5076#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5077#define GEN6_PMIIR 0x44028
5078#define GEN6_PMIER 0x4402C
5079#define GEN6_PM_MBOX_EVENT (1<<25)
5080#define GEN6_PM_THERMAL_EVENT (1<<24)
5081#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5082#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5083#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5084#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5085#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5086#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5087 GEN6_PM_RP_DOWN_THRESHOLD | \
5088 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5089
76c3552f
D
5090#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5091#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5092#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5093
cce66a28 5094#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5095#define VLV_COUNTER_CONTROL 0x138104
5096#define VLV_COUNT_RANGE_HIGH (1<<15)
5097#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5098#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
5099#define GEN6_GT_GFX_RC6 0x138108
5100#define GEN6_GT_GFX_RC6p 0x13810C
5101#define GEN6_GT_GFX_RC6pp 0x138110
5102
8fd26859
CW
5103#define GEN6_PCODE_MAILBOX 0x138124
5104#define GEN6_PCODE_READY (1<<31)
a6044e23 5105#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5106#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5107#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5108#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5109#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5110#define GEN6_PCODE_READ_D_COMP 0x10
5111#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5112#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5113#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5114#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5115#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5116#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5117#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5118
4d85529d
BW
5119#define GEN6_GT_CORE_STATUS 0x138060
5120#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5121#define GEN6_RCn_MASK 7
5122#define GEN6_RC0 0
5123#define GEN6_RC3 2
5124#define GEN6_RC6 3
5125#define GEN6_RC7 4
5126
e3689190
BW
5127#define GEN7_MISCCPCTL (0x9424)
5128#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5129
5130/* IVYBRIDGE DPF */
5131#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5132#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5133#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5134#define GEN7_PARITY_ERROR_VALID (1<<13)
5135#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5136#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5137#define GEN7_PARITY_ERROR_ROW(reg) \
5138 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5139#define GEN7_PARITY_ERROR_BANK(reg) \
5140 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5141#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5142 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5143#define GEN7_L3CDERRST1_ENABLE (1<<7)
5144
b9524a1e 5145#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5146#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5147#define GEN7_L3LOG_SIZE 0x80
5148
12f3382b
JB
5149#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5150#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5151#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5152#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5153#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5154
c8966e10
KG
5155#define GEN8_ROW_CHICKEN 0xe4f0
5156#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5157#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5158
8ab43976
JB
5159#define GEN7_ROW_CHICKEN2 0xe4f4
5160#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5161#define DOP_CLOCK_GATING_DISABLE (1<<0)
5162
f3fc4884
FJ
5163#define HSW_ROW_CHICKEN3 0xe49c
5164#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5165
fd392b60
BW
5166#define HALF_SLICE_CHICKEN3 0xe184
5167#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5168#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5169
5c969aa7 5170#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5171#define INTEL_AUDIO_DEVCL 0x808629FB
5172#define INTEL_AUDIO_DEVBLC 0x80862801
5173#define INTEL_AUDIO_DEVCTG 0x80862802
5174
5175#define G4X_AUD_CNTL_ST 0x620B4
5176#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5177#define G4X_ELDV_DEVCTG (1 << 14)
5178#define G4X_ELD_ADDR (0xf << 5)
5179#define G4X_ELD_ACK (1 << 4)
5180#define G4X_HDMIW_HDMIEDID 0x6210C
5181
1202b4c6 5182#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5183#define IBX_HDMIW_HDMIEDID_B 0xE2150
5184#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5185 IBX_HDMIW_HDMIEDID_A, \
5186 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5187#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5188#define IBX_AUD_CNTL_ST_B 0xE21B4
5189#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5190 IBX_AUD_CNTL_ST_A, \
5191 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5192#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5193#define IBX_ELD_ADDRESS (0x1f << 5)
5194#define IBX_ELD_ACK (1 << 4)
5195#define IBX_AUD_CNTL_ST2 0xE20C0
5196#define IBX_ELD_VALIDB (1 << 0)
5197#define IBX_CP_READYB (1 << 1)
5198
5199#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5200#define CPT_HDMIW_HDMIEDID_B 0xE5150
5201#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5202 CPT_HDMIW_HDMIEDID_A, \
5203 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5204#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5205#define CPT_AUD_CNTL_ST_B 0xE51B4
5206#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5207 CPT_AUD_CNTL_ST_A, \
5208 CPT_AUD_CNTL_ST_B)
1202b4c6 5209#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5210
9ca2fe73
ML
5211#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5212#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5213#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5214 VLV_HDMIW_HDMIEDID_A, \
5215 VLV_HDMIW_HDMIEDID_B)
5216#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5217#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5218#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5219 VLV_AUD_CNTL_ST_A, \
5220 VLV_AUD_CNTL_ST_B)
5221#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5222
ae662d31
EA
5223/* These are the 4 32-bit write offset registers for each stream
5224 * output buffer. It determines the offset from the
5225 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5226 */
5227#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5228
b6daa025 5229#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5230#define IBX_AUD_CONFIG_B 0xe2100
5231#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5232 IBX_AUD_CONFIG_A, \
5233 IBX_AUD_CONFIG_B)
b6daa025 5234#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5235#define CPT_AUD_CONFIG_B 0xe5100
5236#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5237 CPT_AUD_CONFIG_A, \
5238 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5239#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5240#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5241#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5242 VLV_AUD_CONFIG_A, \
5243 VLV_AUD_CONFIG_B)
5244
b6daa025
WF
5245#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5246#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5247#define AUD_CONFIG_UPPER_N_SHIFT 20
5248#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5249#define AUD_CONFIG_LOWER_N_SHIFT 4
5250#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5251#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5252#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5253#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5254#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5255#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5256#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5257#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5258#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5259#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5260#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5261#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5262#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5263#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5264
9a78b6cc
WX
5265/* HSW Audio */
5266#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5267#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5268#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5269 HSW_AUD_CONFIG_A, \
5270 HSW_AUD_CONFIG_B)
5271
5272#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5273#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5274#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5275 HSW_AUD_MISC_CTRL_A, \
5276 HSW_AUD_MISC_CTRL_B)
5277
5278#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5279#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5280#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5281 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5282 HSW_AUD_DIP_ELD_CTRL_ST_B)
5283
5284/* Audio Digital Converter */
5285#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5286#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5287#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5288 HSW_AUD_DIG_CNVT_1, \
5289 HSW_AUD_DIG_CNVT_2)
9b138a83 5290#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5291
5292#define HSW_AUD_EDID_DATA_A 0x65050
5293#define HSW_AUD_EDID_DATA_B 0x65150
5294#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5295 HSW_AUD_EDID_DATA_A, \
5296 HSW_AUD_EDID_DATA_B)
5297
5298#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5299#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5300#define AUDIO_INACTIVE_C (1<<11)
5301#define AUDIO_INACTIVE_B (1<<7)
5302#define AUDIO_INACTIVE_A (1<<3)
5303#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5304#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5305#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5306#define AUDIO_ELD_VALID_A (1<<0)
5307#define AUDIO_ELD_VALID_B (1<<4)
5308#define AUDIO_ELD_VALID_C (1<<8)
5309#define AUDIO_CP_READY_A (1<<1)
5310#define AUDIO_CP_READY_B (1<<5)
5311#define AUDIO_CP_READY_C (1<<9)
5312
9eb3a752 5313/* HSW Power Wells */
fa42e23c
PZ
5314#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5315#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5316#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5317#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5318#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5319#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5320#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5321#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5322#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5323#define HSW_PWR_WELL_FORCE_ON (1<<19)
5324#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5325
e7e104c3 5326/* Per-pipe DDI Function Control */
ad80a810
PZ
5327#define TRANS_DDI_FUNC_CTL_A 0x60400
5328#define TRANS_DDI_FUNC_CTL_B 0x61400
5329#define TRANS_DDI_FUNC_CTL_C 0x62400
5330#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5331#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5332
ad80a810 5333#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5334/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5335#define TRANS_DDI_PORT_MASK (7<<28)
5336#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5337#define TRANS_DDI_PORT_NONE (0<<28)
5338#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5339#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5340#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5341#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5342#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5343#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5344#define TRANS_DDI_BPC_MASK (7<<20)
5345#define TRANS_DDI_BPC_8 (0<<20)
5346#define TRANS_DDI_BPC_10 (1<<20)
5347#define TRANS_DDI_BPC_6 (2<<20)
5348#define TRANS_DDI_BPC_12 (3<<20)
5349#define TRANS_DDI_PVSYNC (1<<17)
5350#define TRANS_DDI_PHSYNC (1<<16)
5351#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5352#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5353#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5354#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5355#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5356#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5357
0e87f667
ED
5358/* DisplayPort Transport Control */
5359#define DP_TP_CTL_A 0x64040
5360#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5361#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5362#define DP_TP_CTL_ENABLE (1<<31)
5363#define DP_TP_CTL_MODE_SST (0<<27)
5364#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5365#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5366#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5367#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5368#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5369#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5370#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5371#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5372#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5373#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5374
e411b2c1
ED
5375/* DisplayPort Transport Status */
5376#define DP_TP_STATUS_A 0x64044
5377#define DP_TP_STATUS_B 0x64144
5e49cea6 5378#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5379#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5380#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5381
03f896a1
ED
5382/* DDI Buffer Control */
5383#define DDI_BUF_CTL_A 0x64000
5384#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5385#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5386#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5387/* Haswell */
03f896a1 5388#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5389#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5390#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5391#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5392#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5393#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5394#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5395#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5396#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5397/* Broadwell */
5398#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5399#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5400#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5401#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5402#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5403#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5404#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5405#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5406#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5407#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5408#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5409#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5410#define DDI_A_4_LANES (1<<4)
17aa6be9 5411#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5412#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5413
bb879a44
ED
5414/* DDI Buffer Translations */
5415#define DDI_BUF_TRANS_A 0x64E00
5416#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5417#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5418
7501a4d8
ED
5419/* Sideband Interface (SBI) is programmed indirectly, via
5420 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5421 * which contains the payload */
5e49cea6
PZ
5422#define SBI_ADDR 0xC6000
5423#define SBI_DATA 0xC6004
7501a4d8 5424#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5425#define SBI_CTL_DEST_ICLK (0x0<<16)
5426#define SBI_CTL_DEST_MPHY (0x1<<16)
5427#define SBI_CTL_OP_IORD (0x2<<8)
5428#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5429#define SBI_CTL_OP_CRRD (0x6<<8)
5430#define SBI_CTL_OP_CRWR (0x7<<8)
5431#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5432#define SBI_RESPONSE_SUCCESS (0x0<<1)
5433#define SBI_BUSY (0x1<<0)
5434#define SBI_READY (0x0<<0)
52f025ef 5435
ccf1c867 5436/* SBI offsets */
5e49cea6 5437#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5438#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5439#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5440#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5441#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5442#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5443#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5444#define SBI_SSCCTL 0x020c
ccf1c867 5445#define SBI_SSCCTL6 0x060C
dde86e2d 5446#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5447#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5448#define SBI_SSCAUXDIV6 0x0610
5449#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5450#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5451#define SBI_GEN0 0x1f00
5452#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5453
52f025ef 5454/* LPT PIXCLK_GATE */
5e49cea6 5455#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5456#define PIXCLK_GATE_UNGATE (1<<0)
5457#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5458
e93ea06a 5459/* SPLL */
5e49cea6 5460#define SPLL_CTL 0x46020
e93ea06a 5461#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5462#define SPLL_PLL_SSC (1<<28)
5463#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5464#define SPLL_PLL_LCPLL (3<<28)
5465#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5466#define SPLL_PLL_FREQ_810MHz (0<<26)
5467#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5468#define SPLL_PLL_FREQ_2700MHz (2<<26)
5469#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5470
4dffc404 5471/* WRPLL */
5e49cea6
PZ
5472#define WRPLL_CTL1 0x46040
5473#define WRPLL_CTL2 0x46060
5474#define WRPLL_PLL_ENABLE (1<<31)
5475#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5476#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5477#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5478/* WRPLL divider programming */
5e49cea6 5479#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5480#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5481#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5482#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5483#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5484#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5485#define WRPLL_DIVIDER_FB_SHIFT 16
5486#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5487
fec9181c
ED
5488/* Port clock selection */
5489#define PORT_CLK_SEL_A 0x46100
5490#define PORT_CLK_SEL_B 0x46104
5e49cea6 5491#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5492#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5493#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5494#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5495#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5496#define PORT_CLK_SEL_WRPLL1 (4<<29)
5497#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5498#define PORT_CLK_SEL_NONE (7<<29)
11578553 5499#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5500
bb523fc0
PZ
5501/* Transcoder clock selection */
5502#define TRANS_CLK_SEL_A 0x46140
5503#define TRANS_CLK_SEL_B 0x46144
5504#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5505/* For each transcoder, we need to select the corresponding port clock */
5506#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5507#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5508
a57c774a
AK
5509#define TRANSA_MSA_MISC 0x60410
5510#define TRANSB_MSA_MISC 0x61410
5511#define TRANSC_MSA_MISC 0x62410
5512#define TRANS_EDP_MSA_MISC 0x6f410
5513#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5514
c9809791
PZ
5515#define TRANS_MSA_SYNC_CLK (1<<0)
5516#define TRANS_MSA_6_BPC (0<<5)
5517#define TRANS_MSA_8_BPC (1<<5)
5518#define TRANS_MSA_10_BPC (2<<5)
5519#define TRANS_MSA_12_BPC (3<<5)
5520#define TRANS_MSA_16_BPC (4<<5)
dae84799 5521
90e8d31c 5522/* LCPLL Control */
5e49cea6 5523#define LCPLL_CTL 0x130040
90e8d31c
ED
5524#define LCPLL_PLL_DISABLE (1<<31)
5525#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5526#define LCPLL_CLK_FREQ_MASK (3<<26)
5527#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5528#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5529#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5530#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5531#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5532#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5533#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5534#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5535#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5536
5537#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5538#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5539#define D_COMP_COMP_FORCE (1<<8)
5540#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5541
69e94b7e
ED
5542/* Pipe WM_LINETIME - watermark line time */
5543#define PIPE_WM_LINETIME_A 0x45270
5544#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5545#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5546 PIPE_WM_LINETIME_B)
5547#define PIPE_WM_LINETIME_MASK (0x1ff)
5548#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5549#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5550#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5551
5552/* SFUSE_STRAP */
5e49cea6 5553#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5554#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5555#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5556#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5557#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5558#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5559
801bcfff
PZ
5560#define WM_MISC 0x45260
5561#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5562
1544d9d5
ED
5563#define WM_DBG 0x45280
5564#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5565#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5566#define WM_DBG_DISALLOW_SPRITE (1<<2)
5567
86d3efce
VS
5568/* pipe CSC */
5569#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5570#define _PIPE_A_CSC_COEFF_BY 0x49014
5571#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5572#define _PIPE_A_CSC_COEFF_BU 0x4901c
5573#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5574#define _PIPE_A_CSC_COEFF_BV 0x49024
5575#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5576#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5577#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5578#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5579#define _PIPE_A_CSC_PREOFF_HI 0x49030
5580#define _PIPE_A_CSC_PREOFF_ME 0x49034
5581#define _PIPE_A_CSC_PREOFF_LO 0x49038
5582#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5583#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5584#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5585
5586#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5587#define _PIPE_B_CSC_COEFF_BY 0x49114
5588#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5589#define _PIPE_B_CSC_COEFF_BU 0x4911c
5590#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5591#define _PIPE_B_CSC_COEFF_BV 0x49124
5592#define _PIPE_B_CSC_MODE 0x49128
5593#define _PIPE_B_CSC_PREOFF_HI 0x49130
5594#define _PIPE_B_CSC_PREOFF_ME 0x49134
5595#define _PIPE_B_CSC_PREOFF_LO 0x49138
5596#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5597#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5598#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5599
86d3efce
VS
5600#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5601#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5602#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5603#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5604#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5605#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5606#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5607#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5608#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5609#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5610#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5611#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5612#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5613
3230bf14
JN
5614/* VLV MIPI registers */
5615
5616#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5617#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5618#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5619#define DPI_ENABLE (1 << 31) /* A + B */
5620#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5621#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5622#define DUAL_LINK_MODE_MASK (1 << 26)
5623#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5624#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5625#define DITHERING_ENABLE (1 << 25) /* A + B */
5626#define FLOPPED_HSTX (1 << 23)
5627#define DE_INVERT (1 << 19) /* XXX */
5628#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5629#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5630#define AFE_LATCHOUT (1 << 17)
5631#define LP_OUTPUT_HOLD (1 << 16)
5632#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5633#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5634#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5635#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5636#define CSB_SHIFT 9
5637#define CSB_MASK (3 << 9)
5638#define CSB_20MHZ (0 << 9)
5639#define CSB_10MHZ (1 << 9)
5640#define CSB_40MHZ (2 << 9)
5641#define BANDGAP_MASK (1 << 8)
5642#define BANDGAP_PNW_CIRCUIT (0 << 8)
5643#define BANDGAP_LNC_CIRCUIT (1 << 8)
5644#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5645#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5646#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5647#define TEARING_EFFECT_SHIFT 2 /* A + B */
5648#define TEARING_EFFECT_MASK (3 << 2)
5649#define TEARING_EFFECT_OFF (0 << 2)
5650#define TEARING_EFFECT_DSI (1 << 2)
5651#define TEARING_EFFECT_GPIO (2 << 2)
5652#define LANE_CONFIGURATION_SHIFT 0
5653#define LANE_CONFIGURATION_MASK (3 << 0)
5654#define LANE_CONFIGURATION_4LANE (0 << 0)
5655#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5656#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5657
5658#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5659#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5660#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5661#define TEARING_EFFECT_DELAY_SHIFT 0
5662#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5663
5664/* XXX: all bits reserved */
5665#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5666
5667/* MIPI DSI Controller and D-PHY registers */
5668
5669#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5670#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5671#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5672#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5673#define ULPS_STATE_MASK (3 << 1)
5674#define ULPS_STATE_ENTER (2 << 1)
5675#define ULPS_STATE_EXIT (1 << 1)
5676#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5677#define DEVICE_READY (1 << 0)
5678
5679#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5680#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5681#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5682#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5683#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5684#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5685#define TEARING_EFFECT (1 << 31)
5686#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5687#define GEN_READ_DATA_AVAIL (1 << 29)
5688#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5689#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5690#define RX_PROT_VIOLATION (1 << 26)
5691#define RX_INVALID_TX_LENGTH (1 << 25)
5692#define ACK_WITH_NO_ERROR (1 << 24)
5693#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5694#define LP_RX_TIMEOUT (1 << 22)
5695#define HS_TX_TIMEOUT (1 << 21)
5696#define DPI_FIFO_UNDERRUN (1 << 20)
5697#define LOW_CONTENTION (1 << 19)
5698#define HIGH_CONTENTION (1 << 18)
5699#define TXDSI_VC_ID_INVALID (1 << 17)
5700#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5701#define TXCHECKSUM_ERROR (1 << 15)
5702#define TXECC_MULTIBIT_ERROR (1 << 14)
5703#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5704#define TXFALSE_CONTROL_ERROR (1 << 12)
5705#define RXDSI_VC_ID_INVALID (1 << 11)
5706#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5707#define RXCHECKSUM_ERROR (1 << 9)
5708#define RXECC_MULTIBIT_ERROR (1 << 8)
5709#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5710#define RXFALSE_CONTROL_ERROR (1 << 6)
5711#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5712#define RX_LP_TX_SYNC_ERROR (1 << 4)
5713#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5714#define RXEOT_SYNC_ERROR (1 << 2)
5715#define RXSOT_SYNC_ERROR (1 << 1)
5716#define RXSOT_ERROR (1 << 0)
5717
5718#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5719#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5720#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5721#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5722#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5723#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5724#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5725#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5726#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5727#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5728#define VID_MODE_FORMAT_MASK (0xf << 7)
5729#define VID_MODE_NOT_SUPPORTED (0 << 7)
5730#define VID_MODE_FORMAT_RGB565 (1 << 7)
5731#define VID_MODE_FORMAT_RGB666 (2 << 7)
5732#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5733#define VID_MODE_FORMAT_RGB888 (4 << 7)
5734#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5735#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5736#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5737#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5738#define DATA_LANES_PRG_REG_SHIFT 0
5739#define DATA_LANES_PRG_REG_MASK (7 << 0)
5740
5741#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5742#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5743#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5744#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5745
5746#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5747#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5748#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5749#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5750
5751#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5752#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5753#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5754#define TURN_AROUND_TIMEOUT_MASK 0x3f
5755
5756#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5757#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5758#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5759#define DEVICE_RESET_TIMER_MASK 0xffff
5760
5761#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5762#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5763#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5764#define VERTICAL_ADDRESS_SHIFT 16
5765#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5766#define HORIZONTAL_ADDRESS_SHIFT 0
5767#define HORIZONTAL_ADDRESS_MASK 0xffff
5768
5769#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5770#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5771#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5772#define DBI_FIFO_EMPTY_HALF (0 << 0)
5773#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5774#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5775
5776/* regs below are bits 15:0 */
5777#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5778#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5779#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5780
5781#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5782#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5783#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5784
5785#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5786#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5787#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5788
5789#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5790#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5791#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5792
5793#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5794#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5795#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5796
5797#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5798#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5799#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5800
5801#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5802#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5803#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5804
5805#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5806#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5807#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5808/* regs above are bits 15:0 */
5809
5810#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5811#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5812#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5813#define DPI_LP_MODE (1 << 6)
5814#define BACKLIGHT_OFF (1 << 5)
5815#define BACKLIGHT_ON (1 << 4)
5816#define COLOR_MODE_OFF (1 << 3)
5817#define COLOR_MODE_ON (1 << 2)
5818#define TURN_ON (1 << 1)
5819#define SHUTDOWN (1 << 0)
5820
5821#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5822#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5823#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5824#define COMMAND_BYTE_SHIFT 0
5825#define COMMAND_BYTE_MASK (0x3f << 0)
5826
5827#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5828#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5829#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5830#define MASTER_INIT_TIMER_SHIFT 0
5831#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5832
5833#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5834#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5835#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5836#define MAX_RETURN_PKT_SIZE_SHIFT 0
5837#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5838
5839#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5840#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5841#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5842#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5843#define DISABLE_VIDEO_BTA (1 << 3)
5844#define IP_TG_CONFIG (1 << 2)
5845#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5846#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5847#define VIDEO_MODE_BURST (3 << 0)
5848
5849#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5850#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5851#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5852#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5853#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5854#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5855#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5856#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5857#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5858#define CLOCKSTOP (1 << 1)
5859#define EOT_DISABLE (1 << 0)
5860
5861#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5862#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5863#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5864#define LP_BYTECLK_SHIFT 0
5865#define LP_BYTECLK_MASK (0xffff << 0)
5866
5867/* bits 31:0 */
5868#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5869#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5870#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5871
5872/* bits 31:0 */
5873#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5874#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5875#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5876
5877#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5878#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5879#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5880#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5881#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5882#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5883#define LONG_PACKET_WORD_COUNT_SHIFT 8
5884#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5885#define SHORT_PACKET_PARAM_SHIFT 8
5886#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5887#define VIRTUAL_CHANNEL_SHIFT 6
5888#define VIRTUAL_CHANNEL_MASK (3 << 6)
5889#define DATA_TYPE_SHIFT 0
5890#define DATA_TYPE_MASK (3f << 0)
5891/* data type values, see include/video/mipi_display.h */
5892
5893#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5894#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5895#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5896#define DPI_FIFO_EMPTY (1 << 28)
5897#define DBI_FIFO_EMPTY (1 << 27)
5898#define LP_CTRL_FIFO_EMPTY (1 << 26)
5899#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5900#define LP_CTRL_FIFO_FULL (1 << 24)
5901#define HS_CTRL_FIFO_EMPTY (1 << 18)
5902#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5903#define HS_CTRL_FIFO_FULL (1 << 16)
5904#define LP_DATA_FIFO_EMPTY (1 << 10)
5905#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5906#define LP_DATA_FIFO_FULL (1 << 8)
5907#define HS_DATA_FIFO_EMPTY (1 << 2)
5908#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5909#define HS_DATA_FIFO_FULL (1 << 0)
5910
5911#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5912#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5913#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5914#define DBI_HS_LP_MODE_MASK (1 << 0)
5915#define DBI_LP_MODE (1 << 0)
5916#define DBI_HS_MODE (0 << 0)
5917
5918#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5919#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5920#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5921#define EXIT_ZERO_COUNT_SHIFT 24
5922#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5923#define TRAIL_COUNT_SHIFT 16
5924#define TRAIL_COUNT_MASK (0x1f << 16)
5925#define CLK_ZERO_COUNT_SHIFT 8
5926#define CLK_ZERO_COUNT_MASK (0xff << 8)
5927#define PREPARE_COUNT_SHIFT 0
5928#define PREPARE_COUNT_MASK (0x3f << 0)
5929
5930/* bits 31:0 */
5931#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5932#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5933#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5934
5935#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5936#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5937#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5938#define LP_HS_SSW_CNT_SHIFT 16
5939#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5940#define HS_LP_PWR_SW_CNT_SHIFT 0
5941#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5942
5943#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5944#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5945#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5946#define STOP_STATE_STALL_COUNTER_SHIFT 0
5947#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5948
5949#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5950#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5951#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5952#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5953#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5954#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5955#define RX_CONTENTION_DETECTED (1 << 0)
5956
5957/* XXX: only pipe A ?!? */
5958#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5959#define DBI_TYPEC_ENABLE (1 << 31)
5960#define DBI_TYPEC_WIP (1 << 30)
5961#define DBI_TYPEC_OPTION_SHIFT 28
5962#define DBI_TYPEC_OPTION_MASK (3 << 28)
5963#define DBI_TYPEC_FREQ_SHIFT 24
5964#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5965#define DBI_TYPEC_OVERRIDE (1 << 8)
5966#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5967#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5968
5969
5970/* MIPI adapter registers */
5971
5972#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5973#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5974#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5975#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5976#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5977#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5978#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5979#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5980#define READ_REQUEST_PRIORITY_SHIFT 3
5981#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5982#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5983#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5984#define RGB_FLIP_TO_BGR (1 << 2)
5985
5986#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5987#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5988#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5989#define DATA_MEM_ADDRESS_SHIFT 5
5990#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5991#define DATA_VALID (1 << 0)
5992
5993#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5994#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5995#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5996#define DATA_LENGTH_SHIFT 0
5997#define DATA_LENGTH_MASK (0xfffff << 0)
5998
5999#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6000#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6001#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6002#define COMMAND_MEM_ADDRESS_SHIFT 5
6003#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6004#define AUTO_PWG_ENABLE (1 << 2)
6005#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6006#define COMMAND_VALID (1 << 0)
6007
6008#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6009#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6010#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6011#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6012#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6013
6014#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6015#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6016#define MIPI_READ_DATA_RETURN(pipe, n) \
6017 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6018
6019#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6020#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6021#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6022#define READ_DATA_VALID(n) (1 << (n))
6023
a57c774a 6024/* For UMS only (deprecated): */
5c969aa7
DL
6025#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6026#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6027#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6028#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6029#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6030#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
a57c774a 6031
585fb111 6032#endif /* _I915_REG_H_ */