]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/bdw: Force all Data Cache Data Port access to be Non-Coherent
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
5a6b5c84 29#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 31
2b139522
ED
32#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
6b26c86d
DV
34#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
585fb111
JB
37/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
652c393a 40#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
41#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
f97108d1 45#define GCFGC2 0xda
585fb111
JB
46#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
50#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 56#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
57#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 76#define LBB 0xf4
eeccdcac
KG
77
78/* Graphics reset regs */
0573ed4a
KG
79#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
81#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
8a5c2ae7 84#define GRDOM_MASK (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
5eb719cd
DV
108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
94e409c1
BW
113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
5eb719cd
DV
116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
e3dff585 118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 126
48ecfa10 127#define GAC_ECO_BITS 0x14090
3b9d7888 128#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
be901a5a
DV
132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
585fb111
JB
135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
5434fd92 145#define VGA_SR_INDEX 0x3c4
f930ddd0 146#define SR01 1
5434fd92 147#define VGA_SR_DATA 0x3c5
585fb111
JB
148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
178 * Memory interface instructions used by the kernel
179 */
180#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
181
182#define MI_NOOP MI_INSTR(0, 0)
183#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
184#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 185#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
186#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
187#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
188#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
189#define MI_FLUSH MI_INSTR(0x04, 0)
190#define MI_READ_FLUSH (1 << 0)
191#define MI_EXE_FLUSH (1 << 1)
192#define MI_NO_WRITE_FLUSH (1 << 2)
193#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
194#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 195#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 196#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
197#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
198#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 199#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 200#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
201#define MI_OVERLAY_CONTINUE (0x0<<21)
202#define MI_OVERLAY_ON (0x1<<21)
203#define MI_OVERLAY_OFF (0x2<<21)
585fb111 204#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 205#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 206#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 207#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
208/* IVB has funny definitions for which plane to flip. */
209#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
210#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
212#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
213#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
214#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
215#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
216#define MI_ARB_ENABLE (1<<0)
217#define MI_ARB_DISABLE (0<<0)
cb05d8de 218
aa40d6bb
ZN
219#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
220#define MI_MM_SPACE_GTT (1<<8)
221#define MI_MM_SPACE_PHYSICAL (0<<8)
222#define MI_SAVE_EXT_STATE_EN (1<<3)
223#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 224#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 225#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
226#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
227#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
228#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
229#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
230/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
231 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
232 * simply ignores the register load under certain conditions.
233 * - One can actually load arbitrary many arbitrary registers: Simply issue x
234 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
235 */
236#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 237#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
37c1d94f 238#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 239#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
240#define MI_FLUSH_DW_STORE_INDEX (1<<21)
241#define MI_INVALIDATE_TLB (1<<18)
242#define MI_FLUSH_DW_OP_STOREDW (1<<14)
243#define MI_INVALIDATE_BSD (1<<7)
244#define MI_FLUSH_DW_USE_GTT (1<<2)
245#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 246#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
247#define MI_BATCH_NON_SECURE (1)
248/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
249#define MI_BATCH_NON_SECURE_I965 (1<<8)
250#define MI_BATCH_PPGTT_HSW (1<<8)
251#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 252#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 253#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 254#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
1ec14ad3
CW
255#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
256#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
257#define MI_SEMAPHORE_UPDATE (1<<21)
258#define MI_SEMAPHORE_COMPARE (1<<20)
259#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
260#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
261#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
262#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
263#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
264#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
265#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
266#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
267#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
268#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
269#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
270#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
271#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
272#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
9435373e
RV
273
274#define MI_PREDICATE_RESULT_2 (0x2214)
275#define LOWER_SLICE_ENABLED (1<<0)
276#define LOWER_SLICE_DISABLED (0<<0)
277
585fb111
JB
278/*
279 * 3D instructions used by the kernel
280 */
281#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
282
283#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
284#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
285#define SC_UPDATE_SCISSOR (0x1<<1)
286#define SC_ENABLE_MASK (0x1<<0)
287#define SC_ENABLE (0x1<<0)
288#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
289#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
290#define SCI_YMIN_MASK (0xffff<<16)
291#define SCI_XMIN_MASK (0xffff<<0)
292#define SCI_YMAX_MASK (0xffff<<16)
293#define SCI_XMAX_MASK (0xffff<<0)
294#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
295#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
296#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
297#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
298#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
299#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
300#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
301#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
302#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
303#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
304#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
305#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
306#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
307#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
308#define BLT_DEPTH_8 (0<<24)
309#define BLT_DEPTH_16_565 (1<<24)
310#define BLT_DEPTH_16_1555 (2<<24)
311#define BLT_DEPTH_32 (3<<24)
312#define BLT_ROP_GXCOPY (0xcc<<16)
313#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
314#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
315#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
316#define ASYNC_FLIP (1<<22)
317#define DISPLAY_PLANE_A (0<<20)
318#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 319#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 320#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 321#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 322#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
323#define PIPE_CONTROL_QW_WRITE (1<<14)
324#define PIPE_CONTROL_DEPTH_STALL (1<<13)
325#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 326#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
327#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
328#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
329#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
330#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
331#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
332#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
333#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 334#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 335#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 336#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 337
dc96e9b8
CW
338
339/*
340 * Reset registers
341 */
342#define DEBUG_RESET_I830 0x6070
343#define DEBUG_RESET_FULL (1<<7)
344#define DEBUG_RESET_RENDER (1<<8)
345#define DEBUG_RESET_DISPLAY (1<<9)
346
57f350b6 347/*
5a09ae9f
JN
348 * IOSF sideband
349 */
350#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
351#define IOSF_DEVFN_SHIFT 24
352#define IOSF_OPCODE_SHIFT 16
353#define IOSF_PORT_SHIFT 8
354#define IOSF_BYTE_ENABLES_SHIFT 4
355#define IOSF_BAR_SHIFT 1
356#define IOSF_SB_BUSY (1<<0)
f3419158 357#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
358#define IOSF_PORT_PUNIT 0x4
359#define IOSF_PORT_NC 0x11
360#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
361#define IOSF_PORT_GPIO_NC 0x13
362#define IOSF_PORT_CCK 0x14
363#define IOSF_PORT_CCU 0xA9
364#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 365#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
366#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
367#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
368
30a970c6
JB
369/* See configdb bunit SB addr map */
370#define BUNIT_REG_BISOC 0x11
371
5a09ae9f
JN
372#define PUNIT_OPCODE_REG_READ 6
373#define PUNIT_OPCODE_REG_WRITE 7
374
30a970c6
JB
375#define PUNIT_REG_DSPFREQ 0x36
376#define DSPFREQSTAT_SHIFT 30
377#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
378#define DSPFREQGUAR_SHIFT 14
379#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
02f4c9e0
CML
380#define PUNIT_REG_PWRGT_CTRL 0x60
381#define PUNIT_REG_PWRGT_STATUS 0x61
382#define PUNIT_CLK_GATE 1
383#define PUNIT_PWR_RESET 2
384#define PUNIT_PWR_GATE 3
385#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
386#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
387#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
388
5a09ae9f
JN
389#define PUNIT_REG_GPU_LFM 0xd3
390#define PUNIT_REG_GPU_FREQ_REQ 0xd4
391#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 392#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
393#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
394
395#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
396#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
397
398#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
399#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
400#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
401#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
402#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
403#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
404#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
405#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
406#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
407#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
408
be4fc046 409/* vlv2 north clock has */
24eb2d59
CML
410#define CCK_FUSE_REG 0x8
411#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 412#define CCK_REG_DSI_PLL_FUSE 0x44
413#define CCK_REG_DSI_PLL_CONTROL 0x48
414#define DSI_PLL_VCO_EN (1 << 31)
415#define DSI_PLL_LDO_GATE (1 << 30)
416#define DSI_PLL_P1_POST_DIV_SHIFT 17
417#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
418#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
419#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
420#define DSI_PLL_MUX_MASK (3 << 9)
421#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
422#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
423#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
424#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
425#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
426#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
427#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
428#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
429#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
430#define DSI_PLL_LOCK (1 << 0)
431#define CCK_REG_DSI_PLL_DIVIDER 0x4c
432#define DSI_PLL_LFSR (1 << 31)
433#define DSI_PLL_FRACTION_EN (1 << 30)
434#define DSI_PLL_FRAC_COUNTER_SHIFT 27
435#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
436#define DSI_PLL_USYNC_CNT_SHIFT 18
437#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
438#define DSI_PLL_N1_DIV_SHIFT 16
439#define DSI_PLL_N1_DIV_MASK (3 << 16)
440#define DSI_PLL_M1_DIV_SHIFT 0
441#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 442#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 443
5a09ae9f
JN
444/*
445 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
446 *
447 * DPIO is VLV only.
598fac6b
DV
448 *
449 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 450 */
5a09ae9f
JN
451#define DPIO_DEVFN 0
452#define DPIO_OPCODE_REG_WRITE 1
453#define DPIO_OPCODE_REG_READ 0
454
54d9d493 455#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
456#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
457#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
458#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 459#define DPIO_CMNRST (1<<0)
57f350b6 460
e4607fcf
CML
461#define DPIO_PHY(pipe) ((pipe) >> 1)
462#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
463
598fac6b
DV
464/*
465 * Per pipe/PLL DPIO regs
466 */
ab3c759a 467#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 468#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
469#define DPIO_POST_DIV_DAC 0
470#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
471#define DPIO_POST_DIV_LVDS1 2
472#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
473#define DPIO_K_SHIFT (24) /* 4 bits */
474#define DPIO_P1_SHIFT (21) /* 3 bits */
475#define DPIO_P2_SHIFT (16) /* 5 bits */
476#define DPIO_N_SHIFT (12) /* 4 bits */
477#define DPIO_ENABLE_CALIBRATION (1<<11)
478#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
479#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
480#define _VLV_PLL_DW3_CH1 0x802c
481#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 482
ab3c759a 483#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
484#define DPIO_REFSEL_OVERRIDE 27
485#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
486#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
487#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 488#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
489#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
490#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
491#define _VLV_PLL_DW5_CH1 0x8034
492#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 493
ab3c759a
CML
494#define _VLV_PLL_DW7_CH0 0x801c
495#define _VLV_PLL_DW7_CH1 0x803c
496#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 497
ab3c759a
CML
498#define _VLV_PLL_DW8_CH0 0x8040
499#define _VLV_PLL_DW8_CH1 0x8060
500#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 501
ab3c759a
CML
502#define VLV_PLL_DW9_BCAST 0xc044
503#define _VLV_PLL_DW9_CH0 0x8044
504#define _VLV_PLL_DW9_CH1 0x8064
505#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 506
ab3c759a
CML
507#define _VLV_PLL_DW10_CH0 0x8048
508#define _VLV_PLL_DW10_CH1 0x8068
509#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 510
ab3c759a
CML
511#define _VLV_PLL_DW11_CH0 0x804c
512#define _VLV_PLL_DW11_CH1 0x806c
513#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 514
ab3c759a
CML
515/* Spec for ref block start counts at DW10 */
516#define VLV_REF_DW13 0x80ac
598fac6b 517
ab3c759a 518#define VLV_CMN_DW0 0x8100
dc96e9b8 519
598fac6b
DV
520/*
521 * Per DDI channel DPIO regs
522 */
523
ab3c759a
CML
524#define _VLV_PCS_DW0_CH0 0x8200
525#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
526#define DPIO_PCS_TX_LANE2_RESET (1<<16)
527#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 528#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 529
ab3c759a
CML
530#define _VLV_PCS_DW1_CH0 0x8204
531#define _VLV_PCS_DW1_CH1 0x8404
598fac6b
DV
532#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
533#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
534#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
535#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
536#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
537
538#define _VLV_PCS_DW8_CH0 0x8220
539#define _VLV_PCS_DW8_CH1 0x8420
540#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
541
542#define _VLV_PCS01_DW8_CH0 0x0220
543#define _VLV_PCS23_DW8_CH0 0x0420
544#define _VLV_PCS01_DW8_CH1 0x2620
545#define _VLV_PCS23_DW8_CH1 0x2820
546#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
547#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
548
549#define _VLV_PCS_DW9_CH0 0x8224
550#define _VLV_PCS_DW9_CH1 0x8424
551#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
552
553#define _VLV_PCS_DW11_CH0 0x822c
554#define _VLV_PCS_DW11_CH1 0x842c
555#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
556
557#define _VLV_PCS_DW12_CH0 0x8230
558#define _VLV_PCS_DW12_CH1 0x8430
559#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
560
561#define _VLV_PCS_DW14_CH0 0x8238
562#define _VLV_PCS_DW14_CH1 0x8438
563#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
564
565#define _VLV_PCS_DW23_CH0 0x825c
566#define _VLV_PCS_DW23_CH1 0x845c
567#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
568
569#define _VLV_TX_DW2_CH0 0x8288
570#define _VLV_TX_DW2_CH1 0x8488
571#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
572
573#define _VLV_TX_DW3_CH0 0x828c
574#define _VLV_TX_DW3_CH1 0x848c
575#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
576
577#define _VLV_TX_DW4_CH0 0x8290
578#define _VLV_TX_DW4_CH1 0x8490
579#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
580
581#define _VLV_TX3_DW4_CH0 0x690
582#define _VLV_TX3_DW4_CH1 0x2a90
583#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
584
585#define _VLV_TX_DW5_CH0 0x8294
586#define _VLV_TX_DW5_CH1 0x8494
598fac6b 587#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
588#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
589
590#define _VLV_TX_DW11_CH0 0x82ac
591#define _VLV_TX_DW11_CH1 0x84ac
592#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
593
594#define _VLV_TX_DW14_CH0 0x82b8
595#define _VLV_TX_DW14_CH1 0x84b8
596#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 597
585fb111 598/*
de151cf6 599 * Fence registers
585fb111 600 */
de151cf6 601#define FENCE_REG_830_0 0x2000
dc529a4f 602#define FENCE_REG_945_8 0x3000
de151cf6
JB
603#define I830_FENCE_START_MASK 0x07f80000
604#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 605#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
606#define I830_FENCE_PITCH_SHIFT 4
607#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 608#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 609#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 610#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
611
612#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 613#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 614
de151cf6
JB
615#define FENCE_REG_965_0 0x03000
616#define I965_FENCE_PITCH_SHIFT 2
617#define I965_FENCE_TILING_Y_SHIFT 1
618#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 619#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 620
4e901fdc
EA
621#define FENCE_REG_SANDYBRIDGE_0 0x100000
622#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 623#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 624
f691e2f4
DV
625/* control register for cpu gtt access */
626#define TILECTL 0x101000
627#define TILECTL_SWZCTL (1 << 0)
628#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
629#define TILECTL_BACKSNOOP_DIS (1 << 3)
630
de151cf6
JB
631/*
632 * Instruction and interrupt control regs
633 */
63eeaf38 634#define PGTBL_ER 0x02024
333e9fe9
DV
635#define RENDER_RING_BASE 0x02000
636#define BSD_RING_BASE 0x04000
637#define GEN6_BSD_RING_BASE 0x12000
1950de14 638#define VEBOX_RING_BASE 0x1a000
549f7365 639#define BLT_RING_BASE 0x22000
3d281d8c
DV
640#define RING_TAIL(base) ((base)+0x30)
641#define RING_HEAD(base) ((base)+0x34)
642#define RING_START(base) ((base)+0x38)
643#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
644#define RING_SYNC_0(base) ((base)+0x40)
645#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
646#define RING_SYNC_2(base) ((base)+0x48)
647#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
648#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
649#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
650#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
651#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
652#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
653#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
654#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
655#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
656#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
657#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
658#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 659#define GEN6_NOSYNC 0
8fd26859 660#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
661#define RING_HWS_PGA(base) ((base)+0x80)
662#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
663#define ARB_MODE 0x04030
664#define ARB_MODE_SWIZZLE_SNB (1<<4)
665#define ARB_MODE_SWIZZLE_IVB (1<<5)
31a5336e 666#define GAMTARBMODE 0x04a08
4afe8d33 667#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 668#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 669#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 670#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
671#define RING_FAULT_GTTSEL_MASK (1<<11)
672#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
673#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
674#define RING_FAULT_VALID (1<<0)
33f3f518 675#define DONE_REG 0x40b0
fbe5d36e 676#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
677#define BSD_HWS_PGA_GEN7 (0x04180)
678#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 679#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 680#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 681#define RING_NOPID(base) ((base)+0x94)
0f46832f 682#define RING_IMR(base) ((base)+0xa8)
c0c7babc 683#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
684#define TAIL_ADDR 0x001FFFF8
685#define HEAD_WRAP_COUNT 0xFFE00000
686#define HEAD_WRAP_ONE 0x00200000
687#define HEAD_ADDR 0x001FFFFC
688#define RING_NR_PAGES 0x001FF000
689#define RING_REPORT_MASK 0x00000006
690#define RING_REPORT_64K 0x00000002
691#define RING_REPORT_128K 0x00000004
692#define RING_NO_REPORT 0x00000000
693#define RING_VALID_MASK 0x00000001
694#define RING_VALID 0x00000001
695#define RING_INVALID 0x00000000
4b60e5cb
CW
696#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
697#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 698#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
699#if 0
700#define PRB0_TAIL 0x02030
701#define PRB0_HEAD 0x02034
702#define PRB0_START 0x02038
703#define PRB0_CTL 0x0203c
585fb111
JB
704#define PRB1_TAIL 0x02040 /* 915+ only */
705#define PRB1_HEAD 0x02044 /* 915+ only */
706#define PRB1_START 0x02048 /* 915+ only */
707#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 708#endif
63eeaf38
JB
709#define IPEIR_I965 0x02064
710#define IPEHR_I965 0x02068
711#define INSTDONE_I965 0x0206c
d53bd484
BW
712#define GEN7_INSTDONE_1 0x0206c
713#define GEN7_SC_INSTDONE 0x07100
714#define GEN7_SAMPLER_INSTDONE 0x0e160
715#define GEN7_ROW_INSTDONE 0x0e164
716#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
717#define RING_IPEIR(base) ((base)+0x64)
718#define RING_IPEHR(base) ((base)+0x68)
719#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
720#define RING_INSTPS(base) ((base)+0x70)
721#define RING_DMA_FADD(base) ((base)+0x78)
722#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
723#define INSTPS 0x02070 /* 965+ only */
724#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
725#define ACTHD_I965 0x02074
726#define HWS_PGA 0x02080
727#define HWS_ADDRESS_MASK 0xfffff000
728#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
729#define PWRCTXA 0x2088 /* 965GM+ only */
730#define PWRCTX_EN (1<<0)
585fb111 731#define IPEIR 0x02088
63eeaf38
JB
732#define IPEHR 0x0208c
733#define INSTDONE 0x02090
585fb111
JB
734#define NOPID 0x02094
735#define HWSTAM 0x02098
9d2f41fa 736#define DMA_FADD_I8XX 0x020d0
94e39e28 737#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
738#define RING_BBADDR(base) ((base)+0x140)
739#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 740
f406839f 741#define ERROR_GEN6 0x040a0
71e172e8 742#define GEN7_ERR_INT 0x44040
de032bf4 743#define ERR_INT_POISON (1<<31)
8664281b 744#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 745#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 746#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 747#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 748#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 749#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 750#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 751#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 752#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 753
3f1e109a
PZ
754#define FPGA_DBG 0x42300
755#define FPGA_DBG_RM_NOCLAIM (1<<31)
756
0f3b6849 757#define DERRMR 0x44050
4e0bbc31 758/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
759#define DERRMR_PIPEA_SCANLINE (1<<0)
760#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
761#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
762#define DERRMR_PIPEA_VBLANK (1<<3)
763#define DERRMR_PIPEA_HBLANK (1<<5)
764#define DERRMR_PIPEB_SCANLINE (1<<8)
765#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
766#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
767#define DERRMR_PIPEB_VBLANK (1<<11)
768#define DERRMR_PIPEB_HBLANK (1<<13)
769/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
770#define DERRMR_PIPEC_SCANLINE (1<<14)
771#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
772#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
773#define DERRMR_PIPEC_VBLANK (1<<21)
774#define DERRMR_PIPEC_HBLANK (1<<22)
775
0f3b6849 776
de6e2eaf
EA
777/* GM45+ chicken bits -- debug workaround bits that may be required
778 * for various sorts of correct behavior. The top 16 bits of each are
779 * the enables for writing to the corresponding low bit.
780 */
781#define _3D_CHICKEN 0x02084
4283908e 782#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
783#define _3D_CHICKEN2 0x0208c
784/* Disables pipelining of read flushes past the SF-WIZ interface.
785 * Required on all Ironlake steppings according to the B-Spec, but the
786 * particular danger of not doing so is not specified.
787 */
788# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
789#define _3D_CHICKEN3 0x02090
87f8020e 790#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 791#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
7f88da0c 792#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1)
de6e2eaf 793
71cf39b1
EA
794#define MI_MODE 0x0209c
795# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 796# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 797# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 798
f8f2ac9a 799#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
800#define GEN6_GT_MODE_HI (1 << 9)
801#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 802
1ec14ad3 803#define GFX_MODE 0x02520
b095cd0a 804#define GFX_MODE_GEN7 0x0229c
5eb719cd 805#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
806#define GFX_RUN_LIST_ENABLE (1<<15)
807#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
808#define GFX_SURFACE_FAULT_ENABLE (1<<12)
809#define GFX_REPLAY_MODE (1<<11)
810#define GFX_PSMI_GRANULARITY (1<<10)
811#define GFX_PPGTT_ENABLE (1<<9)
812
a7e806de
DV
813#define VLV_DISPLAY_BASE 0x180000
814
585fb111
JB
815#define SCPD0 0x0209c /* 915+ only */
816#define IER 0x020a0
817#define IIR 0x020a4
818#define IMR 0x020a8
819#define ISR 0x020ac
07ec7ec5 820#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 821#define GCFG_DIS (1<<8)
ff763010
VS
822#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
823#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
824#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
825#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
826#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 827#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 828#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
829#define EIR 0x020b0
830#define EMR 0x020b4
831#define ESR 0x020b8
63eeaf38
JB
832#define GM45_ERROR_PAGE_TABLE (1<<5)
833#define GM45_ERROR_MEM_PRIV (1<<4)
834#define I915_ERROR_PAGE_TABLE (1<<4)
835#define GM45_ERROR_CP_PRIV (1<<3)
836#define I915_ERROR_MEMORY_REFRESH (1<<1)
837#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 838#define INSTPM 0x020c0
ee980b80 839#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
840#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
841 will not assert AGPBUSY# and will only
842 be delivered when out of C3. */
84f9f938 843#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
844#define INSTPM_TLB_INVALIDATE (1<<9)
845#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
846#define ACTHD 0x020c8
847#define FW_BLC 0x020d8
8692d00e 848#define FW_BLC2 0x020dc
585fb111 849#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
850#define FW_BLC_SELF_EN_MASK (1<<31)
851#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
852#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
853#define MM_BURST_LENGTH 0x00700000
854#define MM_FIFO_WATERMARK 0x0001F000
855#define LM_BURST_LENGTH 0x00000700
856#define LM_FIFO_WATERMARK 0x0000001F
585fb111 857#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
858
859/* Make render/texture TLB fetches lower priorty than associated data
860 * fetches. This is not turned on by default
861 */
862#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
863
864/* Isoch request wait on GTT enable (Display A/B/C streams).
865 * Make isoch requests stall on the TLB update. May cause
866 * display underruns (test mode only)
867 */
868#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
869
870/* Block grant count for isoch requests when block count is
871 * set to a finite value.
872 */
873#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
874#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
875#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
876#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
877#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
878
879/* Enable render writes to complete in C2/C3/C4 power states.
880 * If this isn't enabled, render writes are prevented in low
881 * power states. That seems bad to me.
882 */
883#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
884
885/* This acknowledges an async flip immediately instead
886 * of waiting for 2TLB fetches.
887 */
888#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
889
890/* Enables non-sequential data reads through arbiter
891 */
0206e353 892#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
893
894/* Disable FSB snooping of cacheable write cycles from binner/render
895 * command stream
896 */
897#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
898
899/* Arbiter time slice for non-isoch streams */
900#define MI_ARB_TIME_SLICE_MASK (7 << 5)
901#define MI_ARB_TIME_SLICE_1 (0 << 5)
902#define MI_ARB_TIME_SLICE_2 (1 << 5)
903#define MI_ARB_TIME_SLICE_4 (2 << 5)
904#define MI_ARB_TIME_SLICE_6 (3 << 5)
905#define MI_ARB_TIME_SLICE_8 (4 << 5)
906#define MI_ARB_TIME_SLICE_10 (5 << 5)
907#define MI_ARB_TIME_SLICE_14 (6 << 5)
908#define MI_ARB_TIME_SLICE_16 (7 << 5)
909
910/* Low priority grace period page size */
911#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
912#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
913
914/* Disable display A/B trickle feed */
915#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
916
917/* Set display plane priority */
918#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
919#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
920
585fb111 921#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 922#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
923#define CM0_IZ_OPT_DISABLE (1<<6)
924#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 925#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
926#define CM0_DEPTH_EVICT_DISABLE (1<<4)
927#define CM0_COLOR_EVICT_DISABLE (1<<3)
928#define CM0_DEPTH_WRITE_DISABLE (1<<1)
929#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
930#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
931#define GFX_FLSH_CNTL_GEN6 0x101008
932#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
933#define ECOSKPD 0x021d0
934#define ECO_GATING_CX_ONLY (1<<3)
935#define ECO_FLIP_DONE (1<<0)
585fb111 936
fb046853
JB
937#define CACHE_MODE_1 0x7004 /* IVB+ */
938#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
939
4efe0708
JB
940#define GEN6_BLITTER_ECOSKPD 0x221d0
941#define GEN6_BLITTER_LOCK_SHIFT 16
942#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
943
881f47b6 944#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
945#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
946#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
947#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
948#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 949
cc609d5d
BW
950/* On modern GEN architectures interrupt control consists of two sets
951 * of registers. The first set pertains to the ring generating the
952 * interrupt. The second control is for the functional block generating the
953 * interrupt. These are PM, GT, DE, etc.
954 *
955 * Luckily *knocks on wood* all the ring interrupt bits match up with the
956 * GT interrupt bits, so we don't need to duplicate the defines.
957 *
958 * These defines should cover us well from SNB->HSW with minor exceptions
959 * it can also work on ILK.
960 */
961#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
962#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
963#define GT_BLT_USER_INTERRUPT (1 << 22)
964#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
965#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 966#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
967#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
968#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
969#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
970#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
971#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
972#define GT_RENDER_USER_INTERRUPT (1 << 0)
973
12638c57
BW
974#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
975#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
976
35a85ac6
BW
977#define GT_PARITY_ERROR(dev) \
978 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 979 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 980
cc609d5d
BW
981/* These are all the "old" interrupts */
982#define ILK_BSD_USER_INTERRUPT (1<<5)
983#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
984#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
985#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
986#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
987#define I915_HWB_OOM_INTERRUPT (1<<13)
988#define I915_SYNC_STATUS_INTERRUPT (1<<12)
989#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
990#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
991#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
992#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
993#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
994#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
995#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
996#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
997#define I915_DEBUG_INTERRUPT (1<<2)
998#define I915_USER_INTERRUPT (1<<1)
999#define I915_ASLE_INTERRUPT (1<<0)
1000#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
1001
1002#define GEN6_BSD_RNCID 0x12198
1003
a1e969e0
BW
1004#define GEN7_FF_THREAD_MODE 0x20a0
1005#define GEN7_FF_SCHED_MASK 0x0077070
1006#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1007#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1008#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1009#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1010#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1011#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1012#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1013#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1014#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1015#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1016#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1017#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1018#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1019
585fb111
JB
1020/*
1021 * Framebuffer compression (915+ only)
1022 */
1023
1024#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1025#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1026#define FBC_CONTROL 0x03208
1027#define FBC_CTL_EN (1<<31)
1028#define FBC_CTL_PERIODIC (1<<30)
1029#define FBC_CTL_INTERVAL_SHIFT (16)
1030#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1031#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1032#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1033#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1034#define FBC_COMMAND 0x0320c
1035#define FBC_CMD_COMPRESS (1<<0)
1036#define FBC_STATUS 0x03210
1037#define FBC_STAT_COMPRESSING (1<<31)
1038#define FBC_STAT_COMPRESSED (1<<30)
1039#define FBC_STAT_MODIFIED (1<<29)
82f34496 1040#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1041#define FBC_CONTROL2 0x03214
1042#define FBC_CTL_FENCE_DBL (0<<4)
1043#define FBC_CTL_IDLE_IMM (0<<2)
1044#define FBC_CTL_IDLE_FULL (1<<2)
1045#define FBC_CTL_IDLE_LINE (2<<2)
1046#define FBC_CTL_IDLE_DEBUG (3<<2)
1047#define FBC_CTL_CPU_FENCE (1<<1)
1048#define FBC_CTL_PLANEA (0<<0)
1049#define FBC_CTL_PLANEB (1<<0)
1050#define FBC_FENCE_OFF 0x0321b
80824003 1051#define FBC_TAG 0x03300
585fb111
JB
1052
1053#define FBC_LL_SIZE (1536)
1054
74dff282
JB
1055/* Framebuffer compression for GM45+ */
1056#define DPFC_CB_BASE 0x3200
1057#define DPFC_CONTROL 0x3208
1058#define DPFC_CTL_EN (1<<31)
1059#define DPFC_CTL_PLANEA (0<<30)
1060#define DPFC_CTL_PLANEB (1<<30)
abe959c7 1061#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 1062#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1063#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1064#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1065#define DPFC_SR_EN (1<<10)
1066#define DPFC_CTL_LIMIT_1X (0<<6)
1067#define DPFC_CTL_LIMIT_2X (1<<6)
1068#define DPFC_CTL_LIMIT_4X (2<<6)
1069#define DPFC_RECOMP_CTL 0x320c
1070#define DPFC_RECOMP_STALL_EN (1<<27)
1071#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1072#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1073#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1074#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1075#define DPFC_STATUS 0x3210
1076#define DPFC_INVAL_SEG_SHIFT (16)
1077#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1078#define DPFC_COMP_SEG_SHIFT (0)
1079#define DPFC_COMP_SEG_MASK (0x000003ff)
1080#define DPFC_STATUS2 0x3214
1081#define DPFC_FENCE_YOFF 0x3218
1082#define DPFC_CHICKEN 0x3224
1083#define DPFC_HT_MODIFY (1<<31)
1084
b52eb4dc
ZY
1085/* Framebuffer compression for Ironlake */
1086#define ILK_DPFC_CB_BASE 0x43200
1087#define ILK_DPFC_CONTROL 0x43208
1088/* The bit 28-8 is reserved */
1089#define DPFC_RESERVED (0x1FFFFF00)
1090#define ILK_DPFC_RECOMP_CTL 0x4320c
1091#define ILK_DPFC_STATUS 0x43210
1092#define ILK_DPFC_FENCE_YOFF 0x43218
1093#define ILK_DPFC_CHICKEN 0x43224
1094#define ILK_FBC_RT_BASE 0x2128
1095#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1096#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1097
1098#define ILK_DISPLAY_CHICKEN1 0x42000
1099#define ILK_FBCQ_DIS (1<<22)
0206e353 1100#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1101
b52eb4dc 1102
9c04f015
YL
1103/*
1104 * Framebuffer compression for Sandybridge
1105 *
1106 * The following two registers are of type GTTMMADR
1107 */
1108#define SNB_DPFC_CTL_SA 0x100100
1109#define SNB_CPU_FENCE_ENABLE (1<<29)
1110#define DPFC_CPU_FENCE_OFFSET 0x100104
1111
abe959c7
RV
1112/* Framebuffer compression for Ivybridge */
1113#define IVB_FBC_RT_BASE 0x7020
1114
42db64ef
PZ
1115#define IPS_CTL 0x43408
1116#define IPS_ENABLE (1 << 31)
9c04f015 1117
fd3da6c9
RV
1118#define MSG_FBC_REND_STATE 0x50380
1119#define FBC_REND_NUKE (1<<2)
1120#define FBC_REND_CACHE_CLEAN (1<<1)
1121
28554164
RV
1122#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1123#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1124#define HSW_BYPASS_FBC_QUEUE (1<<22)
1125#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1126 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1127 _HSW_PIPE_SLICE_CHICKEN_1_B)
1128
585fb111
JB
1129/*
1130 * GPIO regs
1131 */
1132#define GPIOA 0x5010
1133#define GPIOB 0x5014
1134#define GPIOC 0x5018
1135#define GPIOD 0x501c
1136#define GPIOE 0x5020
1137#define GPIOF 0x5024
1138#define GPIOG 0x5028
1139#define GPIOH 0x502c
1140# define GPIO_CLOCK_DIR_MASK (1 << 0)
1141# define GPIO_CLOCK_DIR_IN (0 << 1)
1142# define GPIO_CLOCK_DIR_OUT (1 << 1)
1143# define GPIO_CLOCK_VAL_MASK (1 << 2)
1144# define GPIO_CLOCK_VAL_OUT (1 << 3)
1145# define GPIO_CLOCK_VAL_IN (1 << 4)
1146# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1147# define GPIO_DATA_DIR_MASK (1 << 8)
1148# define GPIO_DATA_DIR_IN (0 << 9)
1149# define GPIO_DATA_DIR_OUT (1 << 9)
1150# define GPIO_DATA_VAL_MASK (1 << 10)
1151# define GPIO_DATA_VAL_OUT (1 << 11)
1152# define GPIO_DATA_VAL_IN (1 << 12)
1153# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1154
f899fc64
CW
1155#define GMBUS0 0x5100 /* clock/port select */
1156#define GMBUS_RATE_100KHZ (0<<8)
1157#define GMBUS_RATE_50KHZ (1<<8)
1158#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1159#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1160#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1161#define GMBUS_PORT_DISABLED 0
1162#define GMBUS_PORT_SSC 1
1163#define GMBUS_PORT_VGADDC 2
1164#define GMBUS_PORT_PANEL 3
1165#define GMBUS_PORT_DPC 4 /* HDMIC */
1166#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1167#define GMBUS_PORT_DPD 6 /* HDMID */
1168#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1169#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1170#define GMBUS1 0x5104 /* command/status */
1171#define GMBUS_SW_CLR_INT (1<<31)
1172#define GMBUS_SW_RDY (1<<30)
1173#define GMBUS_ENT (1<<29) /* enable timeout */
1174#define GMBUS_CYCLE_NONE (0<<25)
1175#define GMBUS_CYCLE_WAIT (1<<25)
1176#define GMBUS_CYCLE_INDEX (2<<25)
1177#define GMBUS_CYCLE_STOP (4<<25)
1178#define GMBUS_BYTE_COUNT_SHIFT 16
1179#define GMBUS_SLAVE_INDEX_SHIFT 8
1180#define GMBUS_SLAVE_ADDR_SHIFT 1
1181#define GMBUS_SLAVE_READ (1<<0)
1182#define GMBUS_SLAVE_WRITE (0<<0)
1183#define GMBUS2 0x5108 /* status */
1184#define GMBUS_INUSE (1<<15)
1185#define GMBUS_HW_WAIT_PHASE (1<<14)
1186#define GMBUS_STALL_TIMEOUT (1<<13)
1187#define GMBUS_INT (1<<12)
1188#define GMBUS_HW_RDY (1<<11)
1189#define GMBUS_SATOER (1<<10)
1190#define GMBUS_ACTIVE (1<<9)
1191#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1192#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1193#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1194#define GMBUS_NAK_EN (1<<3)
1195#define GMBUS_IDLE_EN (1<<2)
1196#define GMBUS_HW_WAIT_EN (1<<1)
1197#define GMBUS_HW_RDY_EN (1<<0)
1198#define GMBUS5 0x5120 /* byte index */
1199#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1200
585fb111
JB
1201/*
1202 * Clock control & power management
1203 */
1204
1205#define VGA0 0x6000
1206#define VGA1 0x6004
1207#define VGA_PD 0x6010
1208#define VGA0_PD_P2_DIV_4 (1 << 7)
1209#define VGA0_PD_P1_DIV_2 (1 << 5)
1210#define VGA0_PD_P1_SHIFT 0
1211#define VGA0_PD_P1_MASK (0x1f << 0)
1212#define VGA1_PD_P2_DIV_4 (1 << 15)
1213#define VGA1_PD_P1_DIV_2 (1 << 13)
1214#define VGA1_PD_P1_SHIFT 8
1215#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1216#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1217#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1218#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1219#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1220#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1221#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1222#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1223#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1224#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1225#define DPLL_VGA_MODE_DIS (1 << 28)
1226#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1227#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1228#define DPLL_MODE_MASK (3 << 26)
1229#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1230#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1231#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1232#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1233#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1234#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1235#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1236#define DPLL_LOCK_VLV (1<<15)
598fac6b 1237#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1238#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1239#define DPLL_PORTC_READY_MASK (0xf << 4)
1240#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1241
585fb111
JB
1242#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1243/*
1244 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1245 * this field (only one bit may be set).
1246 */
1247#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1248#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1249#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1250/* i830, required in DVO non-gang */
1251#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1252#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1253#define PLL_REF_INPUT_DREFCLK (0 << 13)
1254#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1255#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1256#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1257#define PLL_REF_INPUT_MASK (3 << 13)
1258#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1259/* Ironlake */
b9055052
ZW
1260# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1261# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1262# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1263# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1264# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1265
585fb111
JB
1266/*
1267 * Parallel to Serial Load Pulse phase selection.
1268 * Selects the phase for the 10X DPLL clock for the PCIe
1269 * digital display port. The range is 4 to 13; 10 or more
1270 * is just a flip delay. The default is 6
1271 */
1272#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1273#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1274/*
1275 * SDVO multiplier for 945G/GM. Not used on 965.
1276 */
1277#define SDVO_MULTIPLIER_MASK 0x000000ff
1278#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1279#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1280#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1281/*
1282 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1283 *
1284 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1285 */
1286#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1287#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1288/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1289#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1290#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1291/*
1292 * SDVO/UDI pixel multiplier.
1293 *
1294 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1295 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1296 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1297 * dummy bytes in the datastream at an increased clock rate, with both sides of
1298 * the link knowing how many bytes are fill.
1299 *
1300 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1301 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1302 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1303 * through an SDVO command.
1304 *
1305 * This register field has values of multiplication factor minus 1, with
1306 * a maximum multiplier of 5 for SDVO.
1307 */
1308#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1309#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1310/*
1311 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1312 * This best be set to the default value (3) or the CRT won't work. No,
1313 * I don't entirely understand what this does...
1314 */
1315#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1316#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1317#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1318#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1319
9db4a9c7
JB
1320#define _FPA0 0x06040
1321#define _FPA1 0x06044
1322#define _FPB0 0x06048
1323#define _FPB1 0x0604c
1324#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1325#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1326#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1327#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1328#define FP_N_DIV_SHIFT 16
1329#define FP_M1_DIV_MASK 0x00003f00
1330#define FP_M1_DIV_SHIFT 8
1331#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1332#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1333#define FP_M2_DIV_SHIFT 0
1334#define DPLL_TEST 0x606c
1335#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1336#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1337#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1338#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1339#define DPLLB_TEST_N_BYPASS (1 << 19)
1340#define DPLLB_TEST_M_BYPASS (1 << 18)
1341#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1342#define DPLLA_TEST_N_BYPASS (1 << 3)
1343#define DPLLA_TEST_M_BYPASS (1 << 2)
1344#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1345#define D_STATE 0x6104
dc96e9b8 1346#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1347#define DSTATE_PLL_D3_OFF (1<<3)
1348#define DSTATE_GFX_CLOCK_GATING (1<<1)
1349#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1350#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1351# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1352# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1353# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1354# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1355# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1356# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1357# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1358# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1359# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1360# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1361# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1362# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1363# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1364# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1365# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1366# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1367# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1368# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1369# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1370# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1371# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1372# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1373# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1374# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1375# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1376# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1377# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1378# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1379/**
1380 * This bit must be set on the 830 to prevent hangs when turning off the
1381 * overlay scaler.
1382 */
1383# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1384# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1385# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1386# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1387# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1388
1389#define RENCLK_GATE_D1 0x6204
1390# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1391# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1392# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1393# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1394# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1395# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1396# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1397# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1398# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1399/** This bit must be unset on 855,865 */
1400# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1401# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1402# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1403# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1404/** This bit must be set on 855,865. */
1405# define SV_CLOCK_GATE_DISABLE (1 << 0)
1406# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1407# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1408# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1409# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1410# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1411# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1412# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1413# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1414# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1415# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1416# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1417# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1418# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1419# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1420# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1421# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1422# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1423
1424# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1425/** This bit must always be set on 965G/965GM */
1426# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1427# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1428# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1429# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1430# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1431# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1432/** This bit must always be set on 965G */
1433# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1434# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1435# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1436# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1437# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1438# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1439# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1440# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1441# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1442# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1443# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1444# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1445# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1446# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1447# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1448# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1449# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1450# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1451# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1452
1453#define RENCLK_GATE_D2 0x6208
1454#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1455#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1456#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1457#define RAMCLK_GATE_D 0x6210 /* CRL only */
1458#define DEUC 0x6214 /* CRL only */
585fb111 1459
d88b2270 1460#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1461#define FW_CSPWRDWNEN (1<<15)
1462
e0d8d59b
VS
1463#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1464
24eb2d59
CML
1465#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1466#define CDCLK_FREQ_SHIFT 4
1467#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1468#define CZCLK_FREQ_MASK 0xf
1469#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1470
585fb111
JB
1471/*
1472 * Palette regs
1473 */
1474
4b059985
VS
1475#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1476#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1477#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1478
673a394b
EA
1479/* MCH MMIO space */
1480
1481/*
1482 * MCHBAR mirror.
1483 *
1484 * This mirrors the MCHBAR MMIO space whose location is determined by
1485 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1486 * every way. It is not accessible from the CP register read instructions.
1487 *
515b2392
PZ
1488 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1489 * just read.
673a394b
EA
1490 */
1491#define MCHBAR_MIRROR_BASE 0x10000
1492
1398261a
YL
1493#define MCHBAR_MIRROR_BASE_SNB 0x140000
1494
3ebecd07 1495/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1496#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1497
673a394b
EA
1498/** 915-945 and GM965 MCH register controlling DRAM channel access */
1499#define DCC 0x10200
1500#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1501#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1502#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1503#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1504#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1505#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1506
95534263
LP
1507/** Pineview MCH register contains DDR3 setting */
1508#define CSHRDDR3CTL 0x101a8
1509#define CSHRDDR3CTL_DDR3 (1 << 2)
1510
673a394b
EA
1511/** 965 MCH register controlling DRAM channel configuration */
1512#define C0DRB3 0x10206
1513#define C1DRB3 0x10606
1514
f691e2f4
DV
1515/** snb MCH registers for reading the DRAM channel configuration */
1516#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1517#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1518#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1519#define MAD_DIMM_ECC_MASK (0x3 << 24)
1520#define MAD_DIMM_ECC_OFF (0x0 << 24)
1521#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1522#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1523#define MAD_DIMM_ECC_ON (0x3 << 24)
1524#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1525#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1526#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1527#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1528#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1529#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1530#define MAD_DIMM_A_SELECT (0x1 << 16)
1531/* DIMM sizes are in multiples of 256mb. */
1532#define MAD_DIMM_B_SIZE_SHIFT 8
1533#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1534#define MAD_DIMM_A_SIZE_SHIFT 0
1535#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1536
1d7aaa0c
DV
1537/** snb MCH registers for priority tuning */
1538#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1539#define MCH_SSKPD_WM0_MASK 0x3f
1540#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1541
ec013e7f
JB
1542#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1543
b11248df
KP
1544/* Clocking configuration register */
1545#define CLKCFG 0x10c00
7662c8bd 1546#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1547#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1548#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1549#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1550#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1551#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1552/* Note, below two are guess */
b11248df 1553#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1554#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1555#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1556#define CLKCFG_MEM_533 (1 << 4)
1557#define CLKCFG_MEM_667 (2 << 4)
1558#define CLKCFG_MEM_800 (3 << 4)
1559#define CLKCFG_MEM_MASK (7 << 4)
1560
ea056c14
JB
1561#define TSC1 0x11001
1562#define TSE (1<<0)
7648fa99
JB
1563#define TR1 0x11006
1564#define TSFS 0x11020
1565#define TSFS_SLOPE_MASK 0x0000ff00
1566#define TSFS_SLOPE_SHIFT 8
1567#define TSFS_INTR_MASK 0x000000ff
1568
f97108d1
JB
1569#define CRSTANDVID 0x11100
1570#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1571#define PXVFREQ_PX_MASK 0x7f000000
1572#define PXVFREQ_PX_SHIFT 24
1573#define VIDFREQ_BASE 0x11110
1574#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1575#define VIDFREQ2 0x11114
1576#define VIDFREQ3 0x11118
1577#define VIDFREQ4 0x1111c
1578#define VIDFREQ_P0_MASK 0x1f000000
1579#define VIDFREQ_P0_SHIFT 24
1580#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1581#define VIDFREQ_P0_CSCLK_SHIFT 20
1582#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1583#define VIDFREQ_P0_CRCLK_SHIFT 16
1584#define VIDFREQ_P1_MASK 0x00001f00
1585#define VIDFREQ_P1_SHIFT 8
1586#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1587#define VIDFREQ_P1_CSCLK_SHIFT 4
1588#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1589#define INTTOEXT_BASE_ILK 0x11300
1590#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1591#define INTTOEXT_MAP3_SHIFT 24
1592#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1593#define INTTOEXT_MAP2_SHIFT 16
1594#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1595#define INTTOEXT_MAP1_SHIFT 8
1596#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1597#define INTTOEXT_MAP0_SHIFT 0
1598#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1599#define MEMSWCTL 0x11170 /* Ironlake only */
1600#define MEMCTL_CMD_MASK 0xe000
1601#define MEMCTL_CMD_SHIFT 13
1602#define MEMCTL_CMD_RCLK_OFF 0
1603#define MEMCTL_CMD_RCLK_ON 1
1604#define MEMCTL_CMD_CHFREQ 2
1605#define MEMCTL_CMD_CHVID 3
1606#define MEMCTL_CMD_VMMOFF 4
1607#define MEMCTL_CMD_VMMON 5
1608#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1609 when command complete */
1610#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1611#define MEMCTL_FREQ_SHIFT 8
1612#define MEMCTL_SFCAVM (1<<7)
1613#define MEMCTL_TGT_VID_MASK 0x007f
1614#define MEMIHYST 0x1117c
1615#define MEMINTREN 0x11180 /* 16 bits */
1616#define MEMINT_RSEXIT_EN (1<<8)
1617#define MEMINT_CX_SUPR_EN (1<<7)
1618#define MEMINT_CONT_BUSY_EN (1<<6)
1619#define MEMINT_AVG_BUSY_EN (1<<5)
1620#define MEMINT_EVAL_CHG_EN (1<<4)
1621#define MEMINT_MON_IDLE_EN (1<<3)
1622#define MEMINT_UP_EVAL_EN (1<<2)
1623#define MEMINT_DOWN_EVAL_EN (1<<1)
1624#define MEMINT_SW_CMD_EN (1<<0)
1625#define MEMINTRSTR 0x11182 /* 16 bits */
1626#define MEM_RSEXIT_MASK 0xc000
1627#define MEM_RSEXIT_SHIFT 14
1628#define MEM_CONT_BUSY_MASK 0x3000
1629#define MEM_CONT_BUSY_SHIFT 12
1630#define MEM_AVG_BUSY_MASK 0x0c00
1631#define MEM_AVG_BUSY_SHIFT 10
1632#define MEM_EVAL_CHG_MASK 0x0300
1633#define MEM_EVAL_BUSY_SHIFT 8
1634#define MEM_MON_IDLE_MASK 0x00c0
1635#define MEM_MON_IDLE_SHIFT 6
1636#define MEM_UP_EVAL_MASK 0x0030
1637#define MEM_UP_EVAL_SHIFT 4
1638#define MEM_DOWN_EVAL_MASK 0x000c
1639#define MEM_DOWN_EVAL_SHIFT 2
1640#define MEM_SW_CMD_MASK 0x0003
1641#define MEM_INT_STEER_GFX 0
1642#define MEM_INT_STEER_CMR 1
1643#define MEM_INT_STEER_SMI 2
1644#define MEM_INT_STEER_SCI 3
1645#define MEMINTRSTS 0x11184
1646#define MEMINT_RSEXIT (1<<7)
1647#define MEMINT_CONT_BUSY (1<<6)
1648#define MEMINT_AVG_BUSY (1<<5)
1649#define MEMINT_EVAL_CHG (1<<4)
1650#define MEMINT_MON_IDLE (1<<3)
1651#define MEMINT_UP_EVAL (1<<2)
1652#define MEMINT_DOWN_EVAL (1<<1)
1653#define MEMINT_SW_CMD (1<<0)
1654#define MEMMODECTL 0x11190
1655#define MEMMODE_BOOST_EN (1<<31)
1656#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1657#define MEMMODE_BOOST_FREQ_SHIFT 24
1658#define MEMMODE_IDLE_MODE_MASK 0x00030000
1659#define MEMMODE_IDLE_MODE_SHIFT 16
1660#define MEMMODE_IDLE_MODE_EVAL 0
1661#define MEMMODE_IDLE_MODE_CONT 1
1662#define MEMMODE_HWIDLE_EN (1<<15)
1663#define MEMMODE_SWMODE_EN (1<<14)
1664#define MEMMODE_RCLK_GATE (1<<13)
1665#define MEMMODE_HW_UPDATE (1<<12)
1666#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1667#define MEMMODE_FSTART_SHIFT 8
1668#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1669#define MEMMODE_FMAX_SHIFT 4
1670#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1671#define RCBMAXAVG 0x1119c
1672#define MEMSWCTL2 0x1119e /* Cantiga only */
1673#define SWMEMCMD_RENDER_OFF (0 << 13)
1674#define SWMEMCMD_RENDER_ON (1 << 13)
1675#define SWMEMCMD_SWFREQ (2 << 13)
1676#define SWMEMCMD_TARVID (3 << 13)
1677#define SWMEMCMD_VRM_OFF (4 << 13)
1678#define SWMEMCMD_VRM_ON (5 << 13)
1679#define CMDSTS (1<<12)
1680#define SFCAVM (1<<11)
1681#define SWFREQ_MASK 0x0380 /* P0-7 */
1682#define SWFREQ_SHIFT 7
1683#define TARVID_MASK 0x001f
1684#define MEMSTAT_CTG 0x111a0
1685#define RCBMINAVG 0x111a0
1686#define RCUPEI 0x111b0
1687#define RCDNEI 0x111b4
88271da3
JB
1688#define RSTDBYCTL 0x111b8
1689#define RS1EN (1<<31)
1690#define RS2EN (1<<30)
1691#define RS3EN (1<<29)
1692#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1693#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1694#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1695#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1696#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1697#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1698#define RSX_STATUS_MASK (7<<20)
1699#define RSX_STATUS_ON (0<<20)
1700#define RSX_STATUS_RC1 (1<<20)
1701#define RSX_STATUS_RC1E (2<<20)
1702#define RSX_STATUS_RS1 (3<<20)
1703#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1704#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1705#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1706#define RSX_STATUS_RSVD2 (7<<20)
1707#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1708#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1709#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1710#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1711#define RS1CONTSAV_MASK (3<<14)
1712#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1713#define RS1CONTSAV_RSVD (1<<14)
1714#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1715#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1716#define NORMSLEXLAT_MASK (3<<12)
1717#define SLOW_RS123 (0<<12)
1718#define SLOW_RS23 (1<<12)
1719#define SLOW_RS3 (2<<12)
1720#define NORMAL_RS123 (3<<12)
1721#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1722#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1723#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1724#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1725#define RS_CSTATE_MASK (3<<4)
1726#define RS_CSTATE_C367_RS1 (0<<4)
1727#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1728#define RS_CSTATE_RSVD (2<<4)
1729#define RS_CSTATE_C367_RS2 (3<<4)
1730#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1731#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1732#define VIDCTL 0x111c0
1733#define VIDSTS 0x111c8
1734#define VIDSTART 0x111cc /* 8 bits */
1735#define MEMSTAT_ILK 0x111f8
1736#define MEMSTAT_VID_MASK 0x7f00
1737#define MEMSTAT_VID_SHIFT 8
1738#define MEMSTAT_PSTATE_MASK 0x00f8
1739#define MEMSTAT_PSTATE_SHIFT 3
1740#define MEMSTAT_MON_ACTV (1<<2)
1741#define MEMSTAT_SRC_CTL_MASK 0x0003
1742#define MEMSTAT_SRC_CTL_CORE 0
1743#define MEMSTAT_SRC_CTL_TRB 1
1744#define MEMSTAT_SRC_CTL_THM 2
1745#define MEMSTAT_SRC_CTL_STDBY 3
1746#define RCPREVBSYTUPAVG 0x113b8
1747#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1748#define PMMISC 0x11214
1749#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1750#define SDEW 0x1124c
1751#define CSIEW0 0x11250
1752#define CSIEW1 0x11254
1753#define CSIEW2 0x11258
1754#define PEW 0x1125c
1755#define DEW 0x11270
1756#define MCHAFE 0x112c0
1757#define CSIEC 0x112e0
1758#define DMIEC 0x112e4
1759#define DDREC 0x112e8
1760#define PEG0EC 0x112ec
1761#define PEG1EC 0x112f0
1762#define GFXEC 0x112f4
1763#define RPPREVBSYTUPAVG 0x113b8
1764#define RPPREVBSYTDNAVG 0x113bc
1765#define ECR 0x11600
1766#define ECR_GPFE (1<<31)
1767#define ECR_IMONE (1<<30)
1768#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1769#define OGW0 0x11608
1770#define OGW1 0x1160c
1771#define EG0 0x11610
1772#define EG1 0x11614
1773#define EG2 0x11618
1774#define EG3 0x1161c
1775#define EG4 0x11620
1776#define EG5 0x11624
1777#define EG6 0x11628
1778#define EG7 0x1162c
1779#define PXW 0x11664
1780#define PXWL 0x11680
1781#define LCFUSE02 0x116c0
1782#define LCFUSE_HIV_MASK 0x000000ff
1783#define CSIPLL0 0x12c10
1784#define DDRMPLL1 0X12c20
7d57382e
EA
1785#define PEG_BAND_GAP_DATA 0x14d68
1786
c4de7b0f
CW
1787#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1788#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1789#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1790
153b4b95
BW
1791#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1792#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1793#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 1794
aa40d6bb
ZN
1795/*
1796 * Logical Context regs
1797 */
1798#define CCID 0x2180
1799#define CCID_EN (1<<0)
e8016055
VS
1800/*
1801 * Notes on SNB/IVB/VLV context size:
1802 * - Power context is saved elsewhere (LLC or stolen)
1803 * - Ring/execlist context is saved on SNB, not on IVB
1804 * - Extended context size already includes render context size
1805 * - We always need to follow the extended context size.
1806 * SNB BSpec has comments indicating that we should use the
1807 * render context size instead if execlists are disabled, but
1808 * based on empirical testing that's just nonsense.
1809 * - Pipelined/VF state is saved on SNB/IVB respectively
1810 * - GT1 size just indicates how much of render context
1811 * doesn't need saving on GT1
1812 */
fe1cc68f
BW
1813#define CXT_SIZE 0x21a0
1814#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1815#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1816#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1817#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1818#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1819#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1820 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1821 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1822#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1823#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1824#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1825#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1826#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1827#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1828#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1829#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1830 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1831/* Haswell does have the CXT_SIZE register however it does not appear to be
1832 * valid. Now, docs explain in dwords what is in the context object. The full
1833 * size is 70720 bytes, however, the power context and execlist context will
1834 * never be saved (power context is stored elsewhere, and execlists don't work
1835 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1836 */
1837#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
1838/* Same as Haswell, but 72064 bytes now. */
1839#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1840
fe1cc68f 1841
e454a05d
JB
1842#define VLV_CLK_CTL2 0x101104
1843#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1844
585fb111
JB
1845/*
1846 * Overlay regs
1847 */
1848
1849#define OVADD 0x30000
1850#define DOVSTA 0x30008
1851#define OC_BUF (0x3<<20)
1852#define OGAMC5 0x30010
1853#define OGAMC4 0x30014
1854#define OGAMC3 0x30018
1855#define OGAMC2 0x3001c
1856#define OGAMC1 0x30020
1857#define OGAMC0 0x30024
1858
1859/*
1860 * Display engine regs
1861 */
1862
8bf1e9f1
SH
1863/* Pipe A CRC regs */
1864#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1865#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 1866/* ivb+ source selection */
8bf1e9f1
SH
1867#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1868#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1869#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 1870/* ilk+ source selection */
5a6b5c84
DV
1871#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1872#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1873#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1874/* embedded DP port on the north display block, reserved on ivb */
1875#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1876#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
1877/* vlv source selection */
1878#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1879#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1880#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1881/* with DP port the pipe source is invalid */
1882#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1883#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1884#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1885/* gen3+ source selection */
1886#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1887#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1888#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1889/* with DP/TV port the pipe source is invalid */
1890#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1891#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1892#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1893#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1894#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1895/* gen2 doesn't have source selection bits */
52f843f6 1896#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 1897
5a6b5c84
DV
1898#define _PIPE_CRC_RES_1_A_IVB 0x60064
1899#define _PIPE_CRC_RES_2_A_IVB 0x60068
1900#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1901#define _PIPE_CRC_RES_4_A_IVB 0x60070
1902#define _PIPE_CRC_RES_5_A_IVB 0x60074
1903
0b5c5ed0
DV
1904#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1905#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1906#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1907#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1908#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
8bf1e9f1
SH
1909
1910/* Pipe B CRC regs */
5a6b5c84
DV
1911#define _PIPE_CRC_RES_1_B_IVB 0x61064
1912#define _PIPE_CRC_RES_2_B_IVB 0x61068
1913#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1914#define _PIPE_CRC_RES_4_B_IVB 0x61070
1915#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 1916
b073aeaa 1917#define PIPE_CRC_CTL(pipe) _PIPE_INC(pipe, _PIPE_CRC_CTL_A, 0x01000)
8bf1e9f1
SH
1918#define PIPE_CRC_RES_1_IVB(pipe) \
1919 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1920#define PIPE_CRC_RES_2_IVB(pipe) \
1921 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1922#define PIPE_CRC_RES_3_IVB(pipe) \
1923 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1924#define PIPE_CRC_RES_4_IVB(pipe) \
1925 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1926#define PIPE_CRC_RES_5_IVB(pipe) \
1927 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1928
0b5c5ed0
DV
1929#define PIPE_CRC_RES_RED(pipe) \
1930 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1931#define PIPE_CRC_RES_GREEN(pipe) \
1932 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1933#define PIPE_CRC_RES_BLUE(pipe) \
1934 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1935#define PIPE_CRC_RES_RES1_I915(pipe) \
1936 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1937#define PIPE_CRC_RES_RES2_G4X(pipe) \
1938 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
5a6b5c84 1939
585fb111 1940/* Pipe A timing regs */
4e8e7eb7
VS
1941#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1942#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1943#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1944#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1945#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1946#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1947#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1948#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1949#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1950
1951/* Pipe B timing regs */
4e8e7eb7
VS
1952#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1953#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1954#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1955#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1956#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1957#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1958#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1959#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1960#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1961
fe2b8f9d
PZ
1962#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1963#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1964#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1965#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1966#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1967#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1968#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1969#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1970
ed8546ac
BW
1971/* HSW+ eDP PSR registers */
1972#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 1973#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
1974#define EDP_PSR_ENABLE (1<<31)
1975#define EDP_PSR_LINK_DISABLE (0<<27)
1976#define EDP_PSR_LINK_STANDBY (1<<27)
1977#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1978#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1979#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1980#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1981#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1982#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1983#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1984#define EDP_PSR_TP1_TP2_SEL (0<<11)
1985#define EDP_PSR_TP1_TP3_SEL (1<<11)
1986#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1987#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1988#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1989#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1990#define EDP_PSR_TP1_TIME_500us (0<<4)
1991#define EDP_PSR_TP1_TIME_100us (1<<4)
1992#define EDP_PSR_TP1_TIME_2500us (2<<4)
1993#define EDP_PSR_TP1_TIME_0us (3<<4)
1994#define EDP_PSR_IDLE_FRAME_SHIFT 0
1995
18b5992c
BW
1996#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1997#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 1998#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 1999#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2000#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2001#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2002#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2003#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2004
18b5992c 2005#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2006#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2007#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2008#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2009#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2010#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2011#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2012#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2013#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2014#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2015#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2016#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2017#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2018#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2019#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2020#define EDP_PSR_STATUS_COUNT_SHIFT 16
2021#define EDP_PSR_STATUS_COUNT_MASK 0xf
2022#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2023#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2024#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2025#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2026#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2027#define EDP_PSR_STATUS_IDLE_MASK 0xf
2028
18b5992c 2029#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2030#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2031
18b5992c 2032#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2033#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2034#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2035#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2036
585fb111
JB
2037/* VGA port control */
2038#define ADPA 0x61100
ebc0fd88 2039#define PCH_ADPA 0xe1100
540a8950 2040#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2041
585fb111
JB
2042#define ADPA_DAC_ENABLE (1<<31)
2043#define ADPA_DAC_DISABLE 0
2044#define ADPA_PIPE_SELECT_MASK (1<<30)
2045#define ADPA_PIPE_A_SELECT 0
2046#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2047#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2048/* CPT uses bits 29:30 for pch transcoder select */
2049#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2050#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2051#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2052#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2053#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2054#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2055#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2056#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2057#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2058#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2059#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2060#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2061#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2062#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2063#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2064#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2065#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2066#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2067#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2068#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2069#define ADPA_SETS_HVPOLARITY 0
60222c0c 2070#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2071#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2072#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2073#define ADPA_HSYNC_CNTL_ENABLE 0
2074#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2075#define ADPA_VSYNC_ACTIVE_LOW 0
2076#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2077#define ADPA_HSYNC_ACTIVE_LOW 0
2078#define ADPA_DPMS_MASK (~(3<<10))
2079#define ADPA_DPMS_ON (0<<10)
2080#define ADPA_DPMS_SUSPEND (1<<10)
2081#define ADPA_DPMS_STANDBY (2<<10)
2082#define ADPA_DPMS_OFF (3<<10)
2083
939fe4d7 2084
585fb111 2085/* Hotplug control (945+ only) */
67d62c57 2086#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
2087#define PORTB_HOTPLUG_INT_EN (1 << 29)
2088#define PORTC_HOTPLUG_INT_EN (1 << 28)
2089#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2090#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2091#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2092#define TV_HOTPLUG_INT_EN (1 << 18)
2093#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2094#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2095 PORTC_HOTPLUG_INT_EN | \
2096 PORTD_HOTPLUG_INT_EN | \
2097 SDVOC_HOTPLUG_INT_EN | \
2098 SDVOB_HOTPLUG_INT_EN | \
2099 CRT_HOTPLUG_INT_EN)
585fb111 2100#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2101#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2102/* must use period 64 on GM45 according to docs */
2103#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2104#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2105#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2106#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2107#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2108#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2109#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2110#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2111#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2112#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2113#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2114#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2115
67d62c57 2116#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
2117/*
2118 * HDMI/DP bits are gen4+
2119 *
2120 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2121 * Please check the detailed lore in the commit message for for experimental
2122 * evidence.
2123 */
2124#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 2125#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 2126#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
2127#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2128#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2129#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2130/* CRT/TV common between gen3+ */
585fb111
JB
2131#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2132#define TV_HOTPLUG_INT_STATUS (1 << 10)
2133#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2134#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2135#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2136#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2137#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2138#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2139#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2140#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (1 << 4)
084b612e
CW
2141/* SDVO is different across gen3/4 */
2142#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2143#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2144/*
2145 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2146 * since reality corrobates that they're the same as on gen3. But keep these
2147 * bits here (and the comment!) to help any other lost wanderers back onto the
2148 * right tracks.
2149 */
084b612e
CW
2150#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2151#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2152#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2153#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2154#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2155 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2156 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2157 PORTB_HOTPLUG_INT_STATUS | \
2158 PORTC_HOTPLUG_INT_STATUS | \
2159 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2160
2161#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2162 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2163 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2164 PORTB_HOTPLUG_INT_STATUS | \
2165 PORTC_HOTPLUG_INT_STATUS | \
2166 PORTD_HOTPLUG_INT_STATUS)
585fb111 2167
c20cd312
PZ
2168/* SDVO and HDMI port control.
2169 * The same register may be used for SDVO or HDMI */
2170#define GEN3_SDVOB 0x61140
2171#define GEN3_SDVOC 0x61160
2172#define GEN4_HDMIB GEN3_SDVOB
2173#define GEN4_HDMIC GEN3_SDVOC
2174#define PCH_SDVOB 0xe1140
2175#define PCH_HDMIB PCH_SDVOB
2176#define PCH_HDMIC 0xe1150
2177#define PCH_HDMID 0xe1160
2178
84093603
DV
2179#define PORT_DFT_I9XX 0x61150
2180#define DC_BALANCE_RESET (1 << 25)
2181#define PORT_DFT2_G4X 0x61154
2182#define DC_BALANCE_RESET_VLV (1 << 31)
2183#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2184#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2185#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2186
c20cd312
PZ
2187/* Gen 3 SDVO bits: */
2188#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2189#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2190#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2191#define SDVO_PIPE_B_SELECT (1 << 30)
2192#define SDVO_STALL_SELECT (1 << 29)
2193#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2194/**
2195 * 915G/GM SDVO pixel multiplier.
585fb111 2196 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2197 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2198 */
c20cd312 2199#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2200#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2201#define SDVO_PHASE_SELECT_MASK (15 << 19)
2202#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2203#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2204#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2205#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2206#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2207#define SDVO_DETECTED (1 << 2)
585fb111 2208/* Bits to be preserved when writing */
c20cd312
PZ
2209#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2210 SDVO_INTERRUPT_ENABLE)
2211#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2212
2213/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2214#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2215#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2216#define SDVO_ENCODING_SDVO (0 << 10)
2217#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2218#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2219#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2220#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2221#define SDVO_AUDIO_ENABLE (1 << 6)
2222/* VSYNC/HSYNC bits new with 965, default is to be set */
2223#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2224#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2225
2226/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2227#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2228#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2229
2230/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2231#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2232#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2233
585fb111
JB
2234
2235/* DVO port control */
2236#define DVOA 0x61120
2237#define DVOB 0x61140
2238#define DVOC 0x61160
2239#define DVO_ENABLE (1 << 31)
2240#define DVO_PIPE_B_SELECT (1 << 30)
2241#define DVO_PIPE_STALL_UNUSED (0 << 28)
2242#define DVO_PIPE_STALL (1 << 28)
2243#define DVO_PIPE_STALL_TV (2 << 28)
2244#define DVO_PIPE_STALL_MASK (3 << 28)
2245#define DVO_USE_VGA_SYNC (1 << 15)
2246#define DVO_DATA_ORDER_I740 (0 << 14)
2247#define DVO_DATA_ORDER_FP (1 << 14)
2248#define DVO_VSYNC_DISABLE (1 << 11)
2249#define DVO_HSYNC_DISABLE (1 << 10)
2250#define DVO_VSYNC_TRISTATE (1 << 9)
2251#define DVO_HSYNC_TRISTATE (1 << 8)
2252#define DVO_BORDER_ENABLE (1 << 7)
2253#define DVO_DATA_ORDER_GBRG (1 << 6)
2254#define DVO_DATA_ORDER_RGGB (0 << 6)
2255#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2256#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2257#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2258#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2259#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2260#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2261#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2262#define DVO_PRESERVE_MASK (0x7<<24)
2263#define DVOA_SRCDIM 0x61124
2264#define DVOB_SRCDIM 0x61144
2265#define DVOC_SRCDIM 0x61164
2266#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2267#define DVO_SRCDIM_VERTICAL_SHIFT 0
2268
2269/* LVDS port control */
2270#define LVDS 0x61180
2271/*
2272 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2273 * the DPLL semantics change when the LVDS is assigned to that pipe.
2274 */
2275#define LVDS_PORT_EN (1 << 31)
2276/* Selects pipe B for LVDS data. Must be set on pre-965. */
2277#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2278#define LVDS_PIPE_MASK (1 << 30)
1519b995 2279#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2280/* LVDS dithering flag on 965/g4x platform */
2281#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2282/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2283#define LVDS_VSYNC_POLARITY (1 << 21)
2284#define LVDS_HSYNC_POLARITY (1 << 20)
2285
a3e17eb8
ZY
2286/* Enable border for unscaled (or aspect-scaled) display */
2287#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2288/*
2289 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2290 * pixel.
2291 */
2292#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2293#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2294#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2295/*
2296 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2297 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2298 * on.
2299 */
2300#define LVDS_A3_POWER_MASK (3 << 6)
2301#define LVDS_A3_POWER_DOWN (0 << 6)
2302#define LVDS_A3_POWER_UP (3 << 6)
2303/*
2304 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2305 * is set.
2306 */
2307#define LVDS_CLKB_POWER_MASK (3 << 4)
2308#define LVDS_CLKB_POWER_DOWN (0 << 4)
2309#define LVDS_CLKB_POWER_UP (3 << 4)
2310/*
2311 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2312 * setting for whether we are in dual-channel mode. The B3 pair will
2313 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2314 */
2315#define LVDS_B0B3_POWER_MASK (3 << 2)
2316#define LVDS_B0B3_POWER_DOWN (0 << 2)
2317#define LVDS_B0B3_POWER_UP (3 << 2)
2318
3c17fe4b
DH
2319/* Video Data Island Packet control */
2320#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2321/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2322 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2323 * of the infoframe structure specified by CEA-861. */
2324#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2325#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2326#define VIDEO_DIP_CTL 0x61170
2da8af54 2327/* Pre HSW: */
3c17fe4b
DH
2328#define VIDEO_DIP_ENABLE (1 << 31)
2329#define VIDEO_DIP_PORT_B (1 << 29)
2330#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2331#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2332#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2333#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2334#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2335#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2336#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2337#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2338#define VIDEO_DIP_SELECT_AVI (0 << 19)
2339#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2340#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2341#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2342#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2343#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2344#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2345#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2346/* HSW and later: */
0dd87d20
PZ
2347#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2348#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2349#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2350#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2351#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2352#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2353
585fb111
JB
2354/* Panel power sequencing */
2355#define PP_STATUS 0x61200
2356#define PP_ON (1 << 31)
2357/*
2358 * Indicates that all dependencies of the panel are on:
2359 *
2360 * - PLL enabled
2361 * - pipe enabled
2362 * - LVDS/DVOB/DVOC on
2363 */
2364#define PP_READY (1 << 30)
2365#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2366#define PP_SEQUENCE_POWER_UP (1 << 28)
2367#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2368#define PP_SEQUENCE_MASK (3 << 28)
2369#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2370#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2371#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2372#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2373#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2374#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2375#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2376#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2377#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2378#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2379#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2380#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2381#define PP_CONTROL 0x61204
2382#define POWER_TARGET_ON (1 << 0)
2383#define PP_ON_DELAYS 0x61208
2384#define PP_OFF_DELAYS 0x6120c
2385#define PP_DIVISOR 0x61210
2386
2387/* Panel fitting */
7e470abf 2388#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2389#define PFIT_ENABLE (1 << 31)
2390#define PFIT_PIPE_MASK (3 << 29)
2391#define PFIT_PIPE_SHIFT 29
2392#define VERT_INTERP_DISABLE (0 << 10)
2393#define VERT_INTERP_BILINEAR (1 << 10)
2394#define VERT_INTERP_MASK (3 << 10)
2395#define VERT_AUTO_SCALE (1 << 9)
2396#define HORIZ_INTERP_DISABLE (0 << 6)
2397#define HORIZ_INTERP_BILINEAR (1 << 6)
2398#define HORIZ_INTERP_MASK (3 << 6)
2399#define HORIZ_AUTO_SCALE (1 << 5)
2400#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2401#define PFIT_FILTER_FUZZY (0 << 24)
2402#define PFIT_SCALING_AUTO (0 << 26)
2403#define PFIT_SCALING_PROGRAMMED (1 << 26)
2404#define PFIT_SCALING_PILLAR (2 << 26)
2405#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2406#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2407/* Pre-965 */
2408#define PFIT_VERT_SCALE_SHIFT 20
2409#define PFIT_VERT_SCALE_MASK 0xfff00000
2410#define PFIT_HORIZ_SCALE_SHIFT 4
2411#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2412/* 965+ */
2413#define PFIT_VERT_SCALE_SHIFT_965 16
2414#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2415#define PFIT_HORIZ_SCALE_SHIFT_965 0
2416#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2417
7e470abf 2418#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111 2419
07bf139b
JB
2420#define _VLV_BLC_PWM_CTL2_A (dev_priv->info->display_mmio_offset + 0x61250)
2421#define _VLV_BLC_PWM_CTL2_B (dev_priv->info->display_mmio_offset + 0x61350)
2422#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2423 _VLV_BLC_PWM_CTL2_B)
2424
2425#define _VLV_BLC_PWM_CTL_A (dev_priv->info->display_mmio_offset + 0x61254)
2426#define _VLV_BLC_PWM_CTL_B (dev_priv->info->display_mmio_offset + 0x61354)
2427#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2428 _VLV_BLC_PWM_CTL_B)
2429
2430#define _VLV_BLC_HIST_CTL_A (dev_priv->info->display_mmio_offset + 0x61260)
2431#define _VLV_BLC_HIST_CTL_B (dev_priv->info->display_mmio_offset + 0x61360)
2432#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2433 _VLV_BLC_HIST_CTL_B)
2434
585fb111 2435/* Backlight control */
12569ad6 2436#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2437#define BLM_PWM_ENABLE (1 << 31)
2438#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2439#define BLM_PIPE_SELECT (1 << 29)
2440#define BLM_PIPE_SELECT_IVB (3 << 29)
2441#define BLM_PIPE_A (0 << 29)
2442#define BLM_PIPE_B (1 << 29)
2443#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2444#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2445#define BLM_TRANSCODER_B BLM_PIPE_B
2446#define BLM_TRANSCODER_C BLM_PIPE_C
2447#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2448#define BLM_PIPE(pipe) ((pipe) << 29)
2449#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2450#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2451#define BLM_PHASE_IN_ENABLE (1 << 25)
2452#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2453#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2454#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2455#define BLM_PHASE_IN_COUNT_SHIFT (8)
2456#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2457#define BLM_PHASE_IN_INCR_SHIFT (0)
2458#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2459#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2460/*
2461 * This is the most significant 15 bits of the number of backlight cycles in a
2462 * complete cycle of the modulated backlight control.
2463 *
2464 * The actual value is this field multiplied by two.
2465 */
7cf41601
DV
2466#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2467#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2468#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2469/*
2470 * This is the number of cycles out of the backlight modulation cycle for which
2471 * the backlight is on.
2472 *
2473 * This field must be no greater than the number of cycles in the complete
2474 * backlight modulation cycle.
2475 */
2476#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2477#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2478#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2479#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2480
12569ad6 2481#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2482
7cf41601
DV
2483/* New registers for PCH-split platforms. Safe where new bits show up, the
2484 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2485#define BLC_PWM_CPU_CTL2 0x48250
2486#define BLC_PWM_CPU_CTL 0x48254
2487
be256dc7
PZ
2488#define HSW_BLC_PWM2_CTL 0x48350
2489
7cf41601
DV
2490/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2491 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2492#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2493#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2494#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2495#define BLM_PCH_POLARITY (1 << 29)
2496#define BLC_PWM_PCH_CTL2 0xc8254
2497
be256dc7
PZ
2498#define UTIL_PIN_CTL 0x48400
2499#define UTIL_PIN_ENABLE (1 << 31)
2500
2501#define PCH_GTC_CTL 0xe7000
2502#define PCH_GTC_ENABLE (1 << 31)
2503
585fb111
JB
2504/* TV port control */
2505#define TV_CTL 0x68000
2506/** Enables the TV encoder */
2507# define TV_ENC_ENABLE (1 << 31)
2508/** Sources the TV encoder input from pipe B instead of A. */
2509# define TV_ENC_PIPEB_SELECT (1 << 30)
2510/** Outputs composite video (DAC A only) */
2511# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2512/** Outputs SVideo video (DAC B/C) */
2513# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2514/** Outputs Component video (DAC A/B/C) */
2515# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2516/** Outputs Composite and SVideo (DAC A/B/C) */
2517# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2518# define TV_TRILEVEL_SYNC (1 << 21)
2519/** Enables slow sync generation (945GM only) */
2520# define TV_SLOW_SYNC (1 << 20)
2521/** Selects 4x oversampling for 480i and 576p */
2522# define TV_OVERSAMPLE_4X (0 << 18)
2523/** Selects 2x oversampling for 720p and 1080i */
2524# define TV_OVERSAMPLE_2X (1 << 18)
2525/** Selects no oversampling for 1080p */
2526# define TV_OVERSAMPLE_NONE (2 << 18)
2527/** Selects 8x oversampling */
2528# define TV_OVERSAMPLE_8X (3 << 18)
2529/** Selects progressive mode rather than interlaced */
2530# define TV_PROGRESSIVE (1 << 17)
2531/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2532# define TV_PAL_BURST (1 << 16)
2533/** Field for setting delay of Y compared to C */
2534# define TV_YC_SKEW_MASK (7 << 12)
2535/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2536# define TV_ENC_SDP_FIX (1 << 11)
2537/**
2538 * Enables a fix for the 915GM only.
2539 *
2540 * Not sure what it does.
2541 */
2542# define TV_ENC_C0_FIX (1 << 10)
2543/** Bits that must be preserved by software */
d2d9f232 2544# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2545# define TV_FUSE_STATE_MASK (3 << 4)
2546/** Read-only state that reports all features enabled */
2547# define TV_FUSE_STATE_ENABLED (0 << 4)
2548/** Read-only state that reports that Macrovision is disabled in hardware*/
2549# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2550/** Read-only state that reports that TV-out is disabled in hardware. */
2551# define TV_FUSE_STATE_DISABLED (2 << 4)
2552/** Normal operation */
2553# define TV_TEST_MODE_NORMAL (0 << 0)
2554/** Encoder test pattern 1 - combo pattern */
2555# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2556/** Encoder test pattern 2 - full screen vertical 75% color bars */
2557# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2558/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2559# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2560/** Encoder test pattern 4 - random noise */
2561# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2562/** Encoder test pattern 5 - linear color ramps */
2563# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2564/**
2565 * This test mode forces the DACs to 50% of full output.
2566 *
2567 * This is used for load detection in combination with TVDAC_SENSE_MASK
2568 */
2569# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2570# define TV_TEST_MODE_MASK (7 << 0)
2571
2572#define TV_DAC 0x68004
b8ed2a4f 2573# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2574/**
2575 * Reports that DAC state change logic has reported change (RO).
2576 *
2577 * This gets cleared when TV_DAC_STATE_EN is cleared
2578*/
2579# define TVDAC_STATE_CHG (1 << 31)
2580# define TVDAC_SENSE_MASK (7 << 28)
2581/** Reports that DAC A voltage is above the detect threshold */
2582# define TVDAC_A_SENSE (1 << 30)
2583/** Reports that DAC B voltage is above the detect threshold */
2584# define TVDAC_B_SENSE (1 << 29)
2585/** Reports that DAC C voltage is above the detect threshold */
2586# define TVDAC_C_SENSE (1 << 28)
2587/**
2588 * Enables DAC state detection logic, for load-based TV detection.
2589 *
2590 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2591 * to off, for load detection to work.
2592 */
2593# define TVDAC_STATE_CHG_EN (1 << 27)
2594/** Sets the DAC A sense value to high */
2595# define TVDAC_A_SENSE_CTL (1 << 26)
2596/** Sets the DAC B sense value to high */
2597# define TVDAC_B_SENSE_CTL (1 << 25)
2598/** Sets the DAC C sense value to high */
2599# define TVDAC_C_SENSE_CTL (1 << 24)
2600/** Overrides the ENC_ENABLE and DAC voltage levels */
2601# define DAC_CTL_OVERRIDE (1 << 7)
2602/** Sets the slew rate. Must be preserved in software */
2603# define ENC_TVDAC_SLEW_FAST (1 << 6)
2604# define DAC_A_1_3_V (0 << 4)
2605# define DAC_A_1_1_V (1 << 4)
2606# define DAC_A_0_7_V (2 << 4)
cb66c692 2607# define DAC_A_MASK (3 << 4)
585fb111
JB
2608# define DAC_B_1_3_V (0 << 2)
2609# define DAC_B_1_1_V (1 << 2)
2610# define DAC_B_0_7_V (2 << 2)
cb66c692 2611# define DAC_B_MASK (3 << 2)
585fb111
JB
2612# define DAC_C_1_3_V (0 << 0)
2613# define DAC_C_1_1_V (1 << 0)
2614# define DAC_C_0_7_V (2 << 0)
cb66c692 2615# define DAC_C_MASK (3 << 0)
585fb111
JB
2616
2617/**
2618 * CSC coefficients are stored in a floating point format with 9 bits of
2619 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2620 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2621 * -1 (0x3) being the only legal negative value.
2622 */
2623#define TV_CSC_Y 0x68010
2624# define TV_RY_MASK 0x07ff0000
2625# define TV_RY_SHIFT 16
2626# define TV_GY_MASK 0x00000fff
2627# define TV_GY_SHIFT 0
2628
2629#define TV_CSC_Y2 0x68014
2630# define TV_BY_MASK 0x07ff0000
2631# define TV_BY_SHIFT 16
2632/**
2633 * Y attenuation for component video.
2634 *
2635 * Stored in 1.9 fixed point.
2636 */
2637# define TV_AY_MASK 0x000003ff
2638# define TV_AY_SHIFT 0
2639
2640#define TV_CSC_U 0x68018
2641# define TV_RU_MASK 0x07ff0000
2642# define TV_RU_SHIFT 16
2643# define TV_GU_MASK 0x000007ff
2644# define TV_GU_SHIFT 0
2645
2646#define TV_CSC_U2 0x6801c
2647# define TV_BU_MASK 0x07ff0000
2648# define TV_BU_SHIFT 16
2649/**
2650 * U attenuation for component video.
2651 *
2652 * Stored in 1.9 fixed point.
2653 */
2654# define TV_AU_MASK 0x000003ff
2655# define TV_AU_SHIFT 0
2656
2657#define TV_CSC_V 0x68020
2658# define TV_RV_MASK 0x0fff0000
2659# define TV_RV_SHIFT 16
2660# define TV_GV_MASK 0x000007ff
2661# define TV_GV_SHIFT 0
2662
2663#define TV_CSC_V2 0x68024
2664# define TV_BV_MASK 0x07ff0000
2665# define TV_BV_SHIFT 16
2666/**
2667 * V attenuation for component video.
2668 *
2669 * Stored in 1.9 fixed point.
2670 */
2671# define TV_AV_MASK 0x000007ff
2672# define TV_AV_SHIFT 0
2673
2674#define TV_CLR_KNOBS 0x68028
2675/** 2s-complement brightness adjustment */
2676# define TV_BRIGHTNESS_MASK 0xff000000
2677# define TV_BRIGHTNESS_SHIFT 24
2678/** Contrast adjustment, as a 2.6 unsigned floating point number */
2679# define TV_CONTRAST_MASK 0x00ff0000
2680# define TV_CONTRAST_SHIFT 16
2681/** Saturation adjustment, as a 2.6 unsigned floating point number */
2682# define TV_SATURATION_MASK 0x0000ff00
2683# define TV_SATURATION_SHIFT 8
2684/** Hue adjustment, as an integer phase angle in degrees */
2685# define TV_HUE_MASK 0x000000ff
2686# define TV_HUE_SHIFT 0
2687
2688#define TV_CLR_LEVEL 0x6802c
2689/** Controls the DAC level for black */
2690# define TV_BLACK_LEVEL_MASK 0x01ff0000
2691# define TV_BLACK_LEVEL_SHIFT 16
2692/** Controls the DAC level for blanking */
2693# define TV_BLANK_LEVEL_MASK 0x000001ff
2694# define TV_BLANK_LEVEL_SHIFT 0
2695
2696#define TV_H_CTL_1 0x68030
2697/** Number of pixels in the hsync. */
2698# define TV_HSYNC_END_MASK 0x1fff0000
2699# define TV_HSYNC_END_SHIFT 16
2700/** Total number of pixels minus one in the line (display and blanking). */
2701# define TV_HTOTAL_MASK 0x00001fff
2702# define TV_HTOTAL_SHIFT 0
2703
2704#define TV_H_CTL_2 0x68034
2705/** Enables the colorburst (needed for non-component color) */
2706# define TV_BURST_ENA (1 << 31)
2707/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2708# define TV_HBURST_START_SHIFT 16
2709# define TV_HBURST_START_MASK 0x1fff0000
2710/** Length of the colorburst */
2711# define TV_HBURST_LEN_SHIFT 0
2712# define TV_HBURST_LEN_MASK 0x0001fff
2713
2714#define TV_H_CTL_3 0x68038
2715/** End of hblank, measured in pixels minus one from start of hsync */
2716# define TV_HBLANK_END_SHIFT 16
2717# define TV_HBLANK_END_MASK 0x1fff0000
2718/** Start of hblank, measured in pixels minus one from start of hsync */
2719# define TV_HBLANK_START_SHIFT 0
2720# define TV_HBLANK_START_MASK 0x0001fff
2721
2722#define TV_V_CTL_1 0x6803c
2723/** XXX */
2724# define TV_NBR_END_SHIFT 16
2725# define TV_NBR_END_MASK 0x07ff0000
2726/** XXX */
2727# define TV_VI_END_F1_SHIFT 8
2728# define TV_VI_END_F1_MASK 0x00003f00
2729/** XXX */
2730# define TV_VI_END_F2_SHIFT 0
2731# define TV_VI_END_F2_MASK 0x0000003f
2732
2733#define TV_V_CTL_2 0x68040
2734/** Length of vsync, in half lines */
2735# define TV_VSYNC_LEN_MASK 0x07ff0000
2736# define TV_VSYNC_LEN_SHIFT 16
2737/** Offset of the start of vsync in field 1, measured in one less than the
2738 * number of half lines.
2739 */
2740# define TV_VSYNC_START_F1_MASK 0x00007f00
2741# define TV_VSYNC_START_F1_SHIFT 8
2742/**
2743 * Offset of the start of vsync in field 2, measured in one less than the
2744 * number of half lines.
2745 */
2746# define TV_VSYNC_START_F2_MASK 0x0000007f
2747# define TV_VSYNC_START_F2_SHIFT 0
2748
2749#define TV_V_CTL_3 0x68044
2750/** Enables generation of the equalization signal */
2751# define TV_EQUAL_ENA (1 << 31)
2752/** Length of vsync, in half lines */
2753# define TV_VEQ_LEN_MASK 0x007f0000
2754# define TV_VEQ_LEN_SHIFT 16
2755/** Offset of the start of equalization in field 1, measured in one less than
2756 * the number of half lines.
2757 */
2758# define TV_VEQ_START_F1_MASK 0x0007f00
2759# define TV_VEQ_START_F1_SHIFT 8
2760/**
2761 * Offset of the start of equalization in field 2, measured in one less than
2762 * the number of half lines.
2763 */
2764# define TV_VEQ_START_F2_MASK 0x000007f
2765# define TV_VEQ_START_F2_SHIFT 0
2766
2767#define TV_V_CTL_4 0x68048
2768/**
2769 * Offset to start of vertical colorburst, measured in one less than the
2770 * number of lines from vertical start.
2771 */
2772# define TV_VBURST_START_F1_MASK 0x003f0000
2773# define TV_VBURST_START_F1_SHIFT 16
2774/**
2775 * Offset to the end of vertical colorburst, measured in one less than the
2776 * number of lines from the start of NBR.
2777 */
2778# define TV_VBURST_END_F1_MASK 0x000000ff
2779# define TV_VBURST_END_F1_SHIFT 0
2780
2781#define TV_V_CTL_5 0x6804c
2782/**
2783 * Offset to start of vertical colorburst, measured in one less than the
2784 * number of lines from vertical start.
2785 */
2786# define TV_VBURST_START_F2_MASK 0x003f0000
2787# define TV_VBURST_START_F2_SHIFT 16
2788/**
2789 * Offset to the end of vertical colorburst, measured in one less than the
2790 * number of lines from the start of NBR.
2791 */
2792# define TV_VBURST_END_F2_MASK 0x000000ff
2793# define TV_VBURST_END_F2_SHIFT 0
2794
2795#define TV_V_CTL_6 0x68050
2796/**
2797 * Offset to start of vertical colorburst, measured in one less than the
2798 * number of lines from vertical start.
2799 */
2800# define TV_VBURST_START_F3_MASK 0x003f0000
2801# define TV_VBURST_START_F3_SHIFT 16
2802/**
2803 * Offset to the end of vertical colorburst, measured in one less than the
2804 * number of lines from the start of NBR.
2805 */
2806# define TV_VBURST_END_F3_MASK 0x000000ff
2807# define TV_VBURST_END_F3_SHIFT 0
2808
2809#define TV_V_CTL_7 0x68054
2810/**
2811 * Offset to start of vertical colorburst, measured in one less than the
2812 * number of lines from vertical start.
2813 */
2814# define TV_VBURST_START_F4_MASK 0x003f0000
2815# define TV_VBURST_START_F4_SHIFT 16
2816/**
2817 * Offset to the end of vertical colorburst, measured in one less than the
2818 * number of lines from the start of NBR.
2819 */
2820# define TV_VBURST_END_F4_MASK 0x000000ff
2821# define TV_VBURST_END_F4_SHIFT 0
2822
2823#define TV_SC_CTL_1 0x68060
2824/** Turns on the first subcarrier phase generation DDA */
2825# define TV_SC_DDA1_EN (1 << 31)
2826/** Turns on the first subcarrier phase generation DDA */
2827# define TV_SC_DDA2_EN (1 << 30)
2828/** Turns on the first subcarrier phase generation DDA */
2829# define TV_SC_DDA3_EN (1 << 29)
2830/** Sets the subcarrier DDA to reset frequency every other field */
2831# define TV_SC_RESET_EVERY_2 (0 << 24)
2832/** Sets the subcarrier DDA to reset frequency every fourth field */
2833# define TV_SC_RESET_EVERY_4 (1 << 24)
2834/** Sets the subcarrier DDA to reset frequency every eighth field */
2835# define TV_SC_RESET_EVERY_8 (2 << 24)
2836/** Sets the subcarrier DDA to never reset the frequency */
2837# define TV_SC_RESET_NEVER (3 << 24)
2838/** Sets the peak amplitude of the colorburst.*/
2839# define TV_BURST_LEVEL_MASK 0x00ff0000
2840# define TV_BURST_LEVEL_SHIFT 16
2841/** Sets the increment of the first subcarrier phase generation DDA */
2842# define TV_SCDDA1_INC_MASK 0x00000fff
2843# define TV_SCDDA1_INC_SHIFT 0
2844
2845#define TV_SC_CTL_2 0x68064
2846/** Sets the rollover for the second subcarrier phase generation DDA */
2847# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2848# define TV_SCDDA2_SIZE_SHIFT 16
2849/** Sets the increent of the second subcarrier phase generation DDA */
2850# define TV_SCDDA2_INC_MASK 0x00007fff
2851# define TV_SCDDA2_INC_SHIFT 0
2852
2853#define TV_SC_CTL_3 0x68068
2854/** Sets the rollover for the third subcarrier phase generation DDA */
2855# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2856# define TV_SCDDA3_SIZE_SHIFT 16
2857/** Sets the increent of the third subcarrier phase generation DDA */
2858# define TV_SCDDA3_INC_MASK 0x00007fff
2859# define TV_SCDDA3_INC_SHIFT 0
2860
2861#define TV_WIN_POS 0x68070
2862/** X coordinate of the display from the start of horizontal active */
2863# define TV_XPOS_MASK 0x1fff0000
2864# define TV_XPOS_SHIFT 16
2865/** Y coordinate of the display from the start of vertical active (NBR) */
2866# define TV_YPOS_MASK 0x00000fff
2867# define TV_YPOS_SHIFT 0
2868
2869#define TV_WIN_SIZE 0x68074
2870/** Horizontal size of the display window, measured in pixels*/
2871# define TV_XSIZE_MASK 0x1fff0000
2872# define TV_XSIZE_SHIFT 16
2873/**
2874 * Vertical size of the display window, measured in pixels.
2875 *
2876 * Must be even for interlaced modes.
2877 */
2878# define TV_YSIZE_MASK 0x00000fff
2879# define TV_YSIZE_SHIFT 0
2880
2881#define TV_FILTER_CTL_1 0x68080
2882/**
2883 * Enables automatic scaling calculation.
2884 *
2885 * If set, the rest of the registers are ignored, and the calculated values can
2886 * be read back from the register.
2887 */
2888# define TV_AUTO_SCALE (1 << 31)
2889/**
2890 * Disables the vertical filter.
2891 *
2892 * This is required on modes more than 1024 pixels wide */
2893# define TV_V_FILTER_BYPASS (1 << 29)
2894/** Enables adaptive vertical filtering */
2895# define TV_VADAPT (1 << 28)
2896# define TV_VADAPT_MODE_MASK (3 << 26)
2897/** Selects the least adaptive vertical filtering mode */
2898# define TV_VADAPT_MODE_LEAST (0 << 26)
2899/** Selects the moderately adaptive vertical filtering mode */
2900# define TV_VADAPT_MODE_MODERATE (1 << 26)
2901/** Selects the most adaptive vertical filtering mode */
2902# define TV_VADAPT_MODE_MOST (3 << 26)
2903/**
2904 * Sets the horizontal scaling factor.
2905 *
2906 * This should be the fractional part of the horizontal scaling factor divided
2907 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2908 *
2909 * (src width - 1) / ((oversample * dest width) - 1)
2910 */
2911# define TV_HSCALE_FRAC_MASK 0x00003fff
2912# define TV_HSCALE_FRAC_SHIFT 0
2913
2914#define TV_FILTER_CTL_2 0x68084
2915/**
2916 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2917 *
2918 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2919 */
2920# define TV_VSCALE_INT_MASK 0x00038000
2921# define TV_VSCALE_INT_SHIFT 15
2922/**
2923 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2924 *
2925 * \sa TV_VSCALE_INT_MASK
2926 */
2927# define TV_VSCALE_FRAC_MASK 0x00007fff
2928# define TV_VSCALE_FRAC_SHIFT 0
2929
2930#define TV_FILTER_CTL_3 0x68088
2931/**
2932 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2933 *
2934 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2935 *
2936 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2937 */
2938# define TV_VSCALE_IP_INT_MASK 0x00038000
2939# define TV_VSCALE_IP_INT_SHIFT 15
2940/**
2941 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2942 *
2943 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2944 *
2945 * \sa TV_VSCALE_IP_INT_MASK
2946 */
2947# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2948# define TV_VSCALE_IP_FRAC_SHIFT 0
2949
2950#define TV_CC_CONTROL 0x68090
2951# define TV_CC_ENABLE (1 << 31)
2952/**
2953 * Specifies which field to send the CC data in.
2954 *
2955 * CC data is usually sent in field 0.
2956 */
2957# define TV_CC_FID_MASK (1 << 27)
2958# define TV_CC_FID_SHIFT 27
2959/** Sets the horizontal position of the CC data. Usually 135. */
2960# define TV_CC_HOFF_MASK 0x03ff0000
2961# define TV_CC_HOFF_SHIFT 16
2962/** Sets the vertical position of the CC data. Usually 21 */
2963# define TV_CC_LINE_MASK 0x0000003f
2964# define TV_CC_LINE_SHIFT 0
2965
2966#define TV_CC_DATA 0x68094
2967# define TV_CC_RDY (1 << 31)
2968/** Second word of CC data to be transmitted. */
2969# define TV_CC_DATA_2_MASK 0x007f0000
2970# define TV_CC_DATA_2_SHIFT 16
2971/** First word of CC data to be transmitted. */
2972# define TV_CC_DATA_1_MASK 0x0000007f
2973# define TV_CC_DATA_1_SHIFT 0
2974
2975#define TV_H_LUMA_0 0x68100
2976#define TV_H_LUMA_59 0x681ec
2977#define TV_H_CHROMA_0 0x68200
2978#define TV_H_CHROMA_59 0x682ec
2979#define TV_V_LUMA_0 0x68300
2980#define TV_V_LUMA_42 0x683a8
2981#define TV_V_CHROMA_0 0x68400
2982#define TV_V_CHROMA_42 0x684a8
2983
040d87f1 2984/* Display Port */
32f9d658 2985#define DP_A 0x64000 /* eDP */
040d87f1
KP
2986#define DP_B 0x64100
2987#define DP_C 0x64200
2988#define DP_D 0x64300
2989
2990#define DP_PORT_EN (1 << 31)
2991#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2992#define DP_PIPE_MASK (1 << 30)
2993
040d87f1
KP
2994/* Link training mode - select a suitable mode for each stage */
2995#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2996#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2997#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2998#define DP_LINK_TRAIN_OFF (3 << 28)
2999#define DP_LINK_TRAIN_MASK (3 << 28)
3000#define DP_LINK_TRAIN_SHIFT 28
3001
8db9d77b
ZW
3002/* CPT Link training mode */
3003#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3004#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3005#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3006#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3007#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3008#define DP_LINK_TRAIN_SHIFT_CPT 8
3009
040d87f1
KP
3010/* Signal voltages. These are mostly controlled by the other end */
3011#define DP_VOLTAGE_0_4 (0 << 25)
3012#define DP_VOLTAGE_0_6 (1 << 25)
3013#define DP_VOLTAGE_0_8 (2 << 25)
3014#define DP_VOLTAGE_1_2 (3 << 25)
3015#define DP_VOLTAGE_MASK (7 << 25)
3016#define DP_VOLTAGE_SHIFT 25
3017
3018/* Signal pre-emphasis levels, like voltages, the other end tells us what
3019 * they want
3020 */
3021#define DP_PRE_EMPHASIS_0 (0 << 22)
3022#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3023#define DP_PRE_EMPHASIS_6 (2 << 22)
3024#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3025#define DP_PRE_EMPHASIS_MASK (7 << 22)
3026#define DP_PRE_EMPHASIS_SHIFT 22
3027
3028/* How many wires to use. I guess 3 was too hard */
17aa6be9 3029#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3030#define DP_PORT_WIDTH_MASK (7 << 19)
3031
3032/* Mystic DPCD version 1.1 special mode */
3033#define DP_ENHANCED_FRAMING (1 << 18)
3034
32f9d658
ZW
3035/* eDP */
3036#define DP_PLL_FREQ_270MHZ (0 << 16)
3037#define DP_PLL_FREQ_160MHZ (1 << 16)
3038#define DP_PLL_FREQ_MASK (3 << 16)
3039
040d87f1
KP
3040/** locked once port is enabled */
3041#define DP_PORT_REVERSAL (1 << 15)
3042
32f9d658
ZW
3043/* eDP */
3044#define DP_PLL_ENABLE (1 << 14)
3045
040d87f1
KP
3046/** sends the clock on lane 15 of the PEG for debug */
3047#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3048
3049#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3050#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3051
3052/** limit RGB values to avoid confusing TVs */
3053#define DP_COLOR_RANGE_16_235 (1 << 8)
3054
3055/** Turn on the audio link */
3056#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3057
3058/** vs and hs sync polarity */
3059#define DP_SYNC_VS_HIGH (1 << 4)
3060#define DP_SYNC_HS_HIGH (1 << 3)
3061
3062/** A fantasy */
3063#define DP_DETECTED (1 << 2)
3064
3065/** The aux channel provides a way to talk to the
3066 * signal sink for DDC etc. Max packet size supported
3067 * is 20 bytes in each direction, hence the 5 fixed
3068 * data registers
3069 */
32f9d658
ZW
3070#define DPA_AUX_CH_CTL 0x64010
3071#define DPA_AUX_CH_DATA1 0x64014
3072#define DPA_AUX_CH_DATA2 0x64018
3073#define DPA_AUX_CH_DATA3 0x6401c
3074#define DPA_AUX_CH_DATA4 0x64020
3075#define DPA_AUX_CH_DATA5 0x64024
3076
040d87f1
KP
3077#define DPB_AUX_CH_CTL 0x64110
3078#define DPB_AUX_CH_DATA1 0x64114
3079#define DPB_AUX_CH_DATA2 0x64118
3080#define DPB_AUX_CH_DATA3 0x6411c
3081#define DPB_AUX_CH_DATA4 0x64120
3082#define DPB_AUX_CH_DATA5 0x64124
3083
3084#define DPC_AUX_CH_CTL 0x64210
3085#define DPC_AUX_CH_DATA1 0x64214
3086#define DPC_AUX_CH_DATA2 0x64218
3087#define DPC_AUX_CH_DATA3 0x6421c
3088#define DPC_AUX_CH_DATA4 0x64220
3089#define DPC_AUX_CH_DATA5 0x64224
3090
3091#define DPD_AUX_CH_CTL 0x64310
3092#define DPD_AUX_CH_DATA1 0x64314
3093#define DPD_AUX_CH_DATA2 0x64318
3094#define DPD_AUX_CH_DATA3 0x6431c
3095#define DPD_AUX_CH_DATA4 0x64320
3096#define DPD_AUX_CH_DATA5 0x64324
3097
3098#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3099#define DP_AUX_CH_CTL_DONE (1 << 30)
3100#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3101#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3102#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3103#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3104#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3105#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3106#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3107#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3108#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3109#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3110#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3111#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3112#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3113#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3114#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3115#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3116#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3117#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3118#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3119
3120/*
3121 * Computing GMCH M and N values for the Display Port link
3122 *
3123 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3124 *
3125 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3126 *
3127 * The GMCH value is used internally
3128 *
3129 * bytes_per_pixel is the number of bytes coming out of the plane,
3130 * which is after the LUTs, so we want the bytes for our color format.
3131 * For our current usage, this is always 3, one byte for R, G and B.
3132 */
e3b95f1e
DV
3133#define _PIPEA_DATA_M_G4X 0x70050
3134#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3135
3136/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3137#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3138#define TU_SIZE_SHIFT 25
a65851af 3139#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3140
a65851af
VS
3141#define DATA_LINK_M_N_MASK (0xffffff)
3142#define DATA_LINK_N_MAX (0x800000)
040d87f1 3143
e3b95f1e
DV
3144#define _PIPEA_DATA_N_G4X 0x70054
3145#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3146#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3147
3148/*
3149 * Computing Link M and N values for the Display Port link
3150 *
3151 * Link M / N = pixel_clock / ls_clk
3152 *
3153 * (the DP spec calls pixel_clock the 'strm_clk')
3154 *
3155 * The Link value is transmitted in the Main Stream
3156 * Attributes and VB-ID.
3157 */
3158
e3b95f1e
DV
3159#define _PIPEA_LINK_M_G4X 0x70060
3160#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3161#define PIPEA_DP_LINK_M_MASK (0xffffff)
3162
e3b95f1e
DV
3163#define _PIPEA_LINK_N_G4X 0x70064
3164#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3165#define PIPEA_DP_LINK_N_MASK (0xffffff)
3166
e3b95f1e
DV
3167#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3168#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3169#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3170#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3171
585fb111
JB
3172/* Display & cursor control */
3173
3174/* Pipe A */
0c3870ee 3175#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
3176#define DSL_LINEMASK_GEN2 0x00000fff
3177#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 3178#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
3179#define PIPECONF_ENABLE (1<<31)
3180#define PIPECONF_DISABLE 0
3181#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3182#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3183#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3184#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3185#define PIPECONF_SINGLE_WIDE 0
3186#define PIPECONF_PIPE_UNLOCKED 0
3187#define PIPECONF_PIPE_LOCKED (1<<25)
3188#define PIPECONF_PALETTE 0
3189#define PIPECONF_GAMMA (1<<24)
585fb111 3190#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3191#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3192#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3193/* Note that pre-gen3 does not support interlaced display directly. Panel
3194 * fitting must be disabled on pre-ilk for interlaced. */
3195#define PIPECONF_PROGRESSIVE (0 << 21)
3196#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3197#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3198#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3199#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3200/* Ironlake and later have a complete new set of values for interlaced. PFIT
3201 * means panel fitter required, PF means progressive fetch, DBL means power
3202 * saving pixel doubling. */
3203#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3204#define PIPECONF_INTERLACED_ILK (3 << 21)
3205#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3206#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3207#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3208#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3209#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3210#define PIPECONF_BPC_MASK (0x7 << 5)
3211#define PIPECONF_8BPC (0<<5)
3212#define PIPECONF_10BPC (1<<5)
3213#define PIPECONF_6BPC (2<<5)
3214#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3215#define PIPECONF_DITHER_EN (1<<4)
3216#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3217#define PIPECONF_DITHER_TYPE_SP (0<<2)
3218#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3219#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3220#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3221#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3222#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3223#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3224#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3225#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3226#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3227#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3228#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3229#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3230#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3231#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3232#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3233#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3234#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3235#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3236#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3237#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3238#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3239#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3240#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3241#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3242#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3243#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3244#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3245#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3246#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3247#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3248#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3249#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3250#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3251#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3252#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3253#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3254#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3255#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3256#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3257#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3258
9db4a9c7 3259#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3260#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3261#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3262#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3263#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3264#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3265
756f85cf
PZ
3266#define _PIPE_MISC_A 0x70030
3267#define _PIPE_MISC_B 0x71030
3268#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3269#define PIPEMISC_DITHER_8_BPC (0<<5)
3270#define PIPEMISC_DITHER_10_BPC (1<<5)
3271#define PIPEMISC_DITHER_6_BPC (2<<5)
3272#define PIPEMISC_DITHER_12_BPC (3<<5)
3273#define PIPEMISC_DITHER_ENABLE (1<<4)
3274#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3275#define PIPEMISC_DITHER_TYPE_SP (0<<2)
3276#define PIPEMISC(pipe) _PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
3277
b41fbda1 3278#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3279#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3280#define PIPEB_HLINE_INT_EN (1<<28)
3281#define PIPEB_VBLANK_INT_EN (1<<27)
3282#define SPRITED_FLIPDONE_INT_EN (1<<26)
3283#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3284#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3285#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3286#define PIPEA_HLINE_INT_EN (1<<20)
3287#define PIPEA_VBLANK_INT_EN (1<<19)
3288#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3289#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3290#define PLANEA_FLIPDONE_INT_EN (1<<16)
3291
b41fbda1 3292#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3293#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3294#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3295#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3296#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3297#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3298#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3299#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3300#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3301#define DPINVGTT_EN_MASK 0xff0000
3302#define CURSORB_INVALID_GTT_STATUS (1<<7)
3303#define CURSORA_INVALID_GTT_STATUS (1<<6)
3304#define SPRITED_INVALID_GTT_STATUS (1<<5)
3305#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3306#define PLANEB_INVALID_GTT_STATUS (1<<3)
3307#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3308#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3309#define PLANEA_INVALID_GTT_STATUS (1<<0)
3310#define DPINVGTT_STATUS_MASK 0xff
3311
585fb111
JB
3312#define DSPARB 0x70030
3313#define DSPARB_CSTART_MASK (0x7f << 7)
3314#define DSPARB_CSTART_SHIFT 7
3315#define DSPARB_BSTART_MASK (0x7f)
3316#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3317#define DSPARB_BEND_SHIFT 9 /* on 855 */
3318#define DSPARB_AEND_SHIFT 0
3319
90f7da3f 3320#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3321#define DSPFW_SR_SHIFT 23
0206e353 3322#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3323#define DSPFW_CURSORB_SHIFT 16
d4294342 3324#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3325#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3326#define DSPFW_PLANEB_MASK (0x7f<<8)
3327#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3328#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3329#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3330#define DSPFW_CURSORA_SHIFT 8
d4294342 3331#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3332#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3333#define DSPFW_HPLL_SR_EN (1<<31)
3334#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3335#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3336#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3337#define DSPFW_HPLL_CURSOR_SHIFT 16
3338#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3339#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3340#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3341#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3342
12a3c055
GB
3343/* drain latency register values*/
3344#define DRAIN_LATENCY_PRECISION_32 32
3345#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3346#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3347#define DDL_CURSORA_PRECISION_32 (1<<31)
3348#define DDL_CURSORA_PRECISION_16 (0<<31)
3349#define DDL_CURSORA_SHIFT 24
3350#define DDL_PLANEA_PRECISION_32 (1<<7)
3351#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3352#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3353#define DDL_CURSORB_PRECISION_32 (1<<31)
3354#define DDL_CURSORB_PRECISION_16 (0<<31)
3355#define DDL_CURSORB_SHIFT 24
3356#define DDL_PLANEB_PRECISION_32 (1<<7)
3357#define DDL_PLANEB_PRECISION_16 (0<<7)
3358
7662c8bd 3359/* FIFO watermark sizes etc */
0e442c60 3360#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3361#define I915_FIFO_LINE_SIZE 64
3362#define I830_FIFO_LINE_SIZE 32
0e442c60 3363
ceb04246 3364#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3365#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3366#define I965_FIFO_SIZE 512
3367#define I945_FIFO_SIZE 127
7662c8bd 3368#define I915_FIFO_SIZE 95
dff33cfc 3369#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3370#define I830_FIFO_SIZE 95
0e442c60 3371
ceb04246 3372#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3373#define G4X_MAX_WM 0x3f
7662c8bd
SL
3374#define I915_MAX_WM 0x3f
3375
f2b115e6
AJ
3376#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3377#define PINEVIEW_FIFO_LINE_SIZE 64
3378#define PINEVIEW_MAX_WM 0x1ff
3379#define PINEVIEW_DFT_WM 0x3f
3380#define PINEVIEW_DFT_HPLLOFF_WM 0
3381#define PINEVIEW_GUARD_WM 10
3382#define PINEVIEW_CURSOR_FIFO 64
3383#define PINEVIEW_CURSOR_MAX_WM 0x3f
3384#define PINEVIEW_CURSOR_DFT_WM 0
3385#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3386
ceb04246 3387#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3388#define I965_CURSOR_FIFO 64
3389#define I965_CURSOR_MAX_WM 32
3390#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3391
3392/* define the Watermark register on Ironlake */
3393#define WM0_PIPEA_ILK 0x45100
1996d624 3394#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3395#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3396#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3397#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3398#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3399
3400#define WM0_PIPEB_ILK 0x45104
d6c892df 3401#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3402#define WM1_LP_ILK 0x45108
3403#define WM1_LP_SR_EN (1<<31)
3404#define WM1_LP_LATENCY_SHIFT 24
3405#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3406#define WM1_LP_FBC_MASK (0xf<<20)
3407#define WM1_LP_FBC_SHIFT 20
416f4727 3408#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3409#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3410#define WM1_LP_SR_SHIFT 8
1996d624 3411#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3412#define WM2_LP_ILK 0x4510c
3413#define WM2_LP_EN (1<<31)
3414#define WM3_LP_ILK 0x45110
3415#define WM3_LP_EN (1<<31)
3416#define WM1S_LP_ILK 0x45120
b840d907
JB
3417#define WM2S_LP_IVB 0x45124
3418#define WM3S_LP_IVB 0x45128
dd8849c8 3419#define WM1S_LP_EN (1<<31)
7f8a8569 3420
cca32e9a
PZ
3421#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3422 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3423 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3424
7f8a8569
ZW
3425/* Memory latency timer register */
3426#define MLTR_ILK 0x11222
b79d4990
JB
3427#define MLTR_WM1_SHIFT 0
3428#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3429/* the unit of memory self-refresh latency time is 0.5us */
3430#define ILK_SRLT_MASK 0x3f
3431
3432/* define the fifo size on Ironlake */
3433#define ILK_DISPLAY_FIFO 128
3434#define ILK_DISPLAY_MAXWM 64
3435#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3436#define ILK_CURSOR_FIFO 32
3437#define ILK_CURSOR_MAXWM 16
3438#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3439
3440#define ILK_DISPLAY_SR_FIFO 512
3441#define ILK_DISPLAY_MAX_SRWM 0x1ff
3442#define ILK_DISPLAY_DFT_SRWM 0x3f
3443#define ILK_CURSOR_SR_FIFO 64
3444#define ILK_CURSOR_MAX_SRWM 0x3f
3445#define ILK_CURSOR_DFT_SRWM 8
3446
3447#define ILK_FIFO_LINE_SIZE 64
3448
1398261a
YL
3449/* define the WM info on Sandybridge */
3450#define SNB_DISPLAY_FIFO 128
3451#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3452#define SNB_DISPLAY_DFTWM 8
3453#define SNB_CURSOR_FIFO 32
3454#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3455#define SNB_CURSOR_DFTWM 8
3456
3457#define SNB_DISPLAY_SR_FIFO 512
3458#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3459#define SNB_DISPLAY_DFT_SRWM 0x3f
3460#define SNB_CURSOR_SR_FIFO 64
3461#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3462#define SNB_CURSOR_DFT_SRWM 8
3463
3464#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3465
3466#define SNB_FIFO_LINE_SIZE 64
3467
3468
3469/* the address where we get all kinds of latency value */
3470#define SSKPD 0x5d10
3471#define SSKPD_WM_MASK 0x3f
3472#define SSKPD_WM0_SHIFT 0
3473#define SSKPD_WM1_SHIFT 8
3474#define SSKPD_WM2_SHIFT 16
3475#define SSKPD_WM3_SHIFT 24
3476
585fb111
JB
3477/*
3478 * The two pipe frame counter registers are not synchronized, so
3479 * reading a stable value is somewhat tricky. The following code
3480 * should work:
3481 *
3482 * do {
3483 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3484 * PIPE_FRAME_HIGH_SHIFT;
3485 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3486 * PIPE_FRAME_LOW_SHIFT);
3487 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3488 * PIPE_FRAME_HIGH_SHIFT);
3489 * } while (high1 != high2);
3490 * frame = (high1 << 8) | low1;
3491 */
25a2e2d0 3492#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3493#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3494#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3495#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3496#define PIPE_FRAME_LOW_MASK 0xff000000
3497#define PIPE_FRAME_LOW_SHIFT 24
3498#define PIPE_PIXEL_MASK 0x00ffffff
3499#define PIPE_PIXEL_SHIFT 0
9880b7a5 3500/* GM45+ just has to be different */
25a2e2d0
VS
3501#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3502#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
9db4a9c7 3503#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3504
3505/* Cursor A & B regs */
9dc33f31 3506#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3507/* Old style CUR*CNTR flags (desktop 8xx) */
3508#define CURSOR_ENABLE 0x80000000
3509#define CURSOR_GAMMA_ENABLE 0x40000000
3510#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3511#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3512#define CURSOR_FORMAT_SHIFT 24
3513#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3514#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3515#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3516#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3517#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3518#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3519/* New style CUR*CNTR flags */
3520#define CURSOR_MODE 0x27
585fb111
JB
3521#define CURSOR_MODE_DISABLE 0x00
3522#define CURSOR_MODE_64_32B_AX 0x07
3523#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3524#define MCURSOR_PIPE_SELECT (1 << 28)
3525#define MCURSOR_PIPE_A 0x00
3526#define MCURSOR_PIPE_B (1 << 28)
585fb111 3527#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3528#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
9dc33f31
VS
3529#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3530#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3531#define CURSOR_POS_MASK 0x007FF
3532#define CURSOR_POS_SIGN 0x8000
3533#define CURSOR_X_SHIFT 0
3534#define CURSOR_Y_SHIFT 16
14b60391 3535#define CURSIZE 0x700a0
9dc33f31
VS
3536#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3537#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3538#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3539
65a21cd6
JB
3540#define _CURBCNTR_IVB 0x71080
3541#define _CURBBASE_IVB 0x71084
3542#define _CURBPOS_IVB 0x71088
3543
9db4a9c7
JB
3544#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3545#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3546#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3547
65a21cd6
JB
3548#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3549#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3550#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3551
585fb111 3552/* Display A control */
895abf0c 3553#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3554#define DISPLAY_PLANE_ENABLE (1<<31)
3555#define DISPLAY_PLANE_DISABLE 0
3556#define DISPPLANE_GAMMA_ENABLE (1<<30)
3557#define DISPPLANE_GAMMA_DISABLE 0
3558#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3559#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3560#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3561#define DISPPLANE_BGRA555 (0x3<<26)
3562#define DISPPLANE_BGRX555 (0x4<<26)
3563#define DISPPLANE_BGRX565 (0x5<<26)
3564#define DISPPLANE_BGRX888 (0x6<<26)
3565#define DISPPLANE_BGRA888 (0x7<<26)
3566#define DISPPLANE_RGBX101010 (0x8<<26)
3567#define DISPPLANE_RGBA101010 (0x9<<26)
3568#define DISPPLANE_BGRX101010 (0xa<<26)
3569#define DISPPLANE_RGBX161616 (0xc<<26)
3570#define DISPPLANE_RGBX888 (0xe<<26)
3571#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3572#define DISPPLANE_STEREO_ENABLE (1<<25)
3573#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3574#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3575#define DISPPLANE_SEL_PIPE_SHIFT 24
3576#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3577#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3578#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3579#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3580#define DISPPLANE_SRC_KEY_DISABLE 0
3581#define DISPPLANE_LINE_DOUBLE (1<<20)
3582#define DISPPLANE_NO_LINE_DOUBLE 0
3583#define DISPPLANE_STEREO_POLARITY_FIRST 0
3584#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3585#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3586#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3587#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3588#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3589#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3590#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3591#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3592#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3593#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3594#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3595
3596#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3597#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3598#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3599#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3600#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3601#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3602#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3603#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3604#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3605#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3606
446f2545
AR
3607/* Display/Sprite base address macros */
3608#define DISP_BASEADDR_MASK (0xfffff000)
3609#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3610#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3611#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3612 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3613
585fb111 3614/* VBIOS flags */
80a75f7c
VS
3615#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3616#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3617#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3618#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3619#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3620#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3621#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3622#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3623#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3624#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3625#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3626#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3627#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3628
3629/* Pipe B */
0c3870ee
VS
3630#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3631#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3632#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
25a2e2d0
VS
3633#define _PIPEBFRAMEHIGH 0x71040
3634#define _PIPEBFRAMEPIXEL 0x71044
3635#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3636#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
9880b7a5 3637
585fb111
JB
3638
3639/* Display B control */
895abf0c 3640#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3641#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3642#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3643#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3644#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3645#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3646#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3647#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3648#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3649#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3650#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3651#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3652#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3653
b840d907
JB
3654/* Sprite A control */
3655#define _DVSACNTR 0x72180
3656#define DVS_ENABLE (1<<31)
3657#define DVS_GAMMA_ENABLE (1<<30)
3658#define DVS_PIXFORMAT_MASK (3<<25)
3659#define DVS_FORMAT_YUV422 (0<<25)
3660#define DVS_FORMAT_RGBX101010 (1<<25)
3661#define DVS_FORMAT_RGBX888 (2<<25)
3662#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3663#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3664#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3665#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3666#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3667#define DVS_YUV_ORDER_YUYV (0<<16)
3668#define DVS_YUV_ORDER_UYVY (1<<16)
3669#define DVS_YUV_ORDER_YVYU (2<<16)
3670#define DVS_YUV_ORDER_VYUY (3<<16)
3671#define DVS_DEST_KEY (1<<2)
3672#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3673#define DVS_TILED (1<<10)
3674#define _DVSALINOFF 0x72184
3675#define _DVSASTRIDE 0x72188
3676#define _DVSAPOS 0x7218c
3677#define _DVSASIZE 0x72190
3678#define _DVSAKEYVAL 0x72194
3679#define _DVSAKEYMSK 0x72198
3680#define _DVSASURF 0x7219c
3681#define _DVSAKEYMAXVAL 0x721a0
3682#define _DVSATILEOFF 0x721a4
3683#define _DVSASURFLIVE 0x721ac
3684#define _DVSASCALE 0x72204
3685#define DVS_SCALE_ENABLE (1<<31)
3686#define DVS_FILTER_MASK (3<<29)
3687#define DVS_FILTER_MEDIUM (0<<29)
3688#define DVS_FILTER_ENHANCING (1<<29)
3689#define DVS_FILTER_SOFTENING (2<<29)
3690#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3691#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3692#define _DVSAGAMC 0x72300
3693
3694#define _DVSBCNTR 0x73180
3695#define _DVSBLINOFF 0x73184
3696#define _DVSBSTRIDE 0x73188
3697#define _DVSBPOS 0x7318c
3698#define _DVSBSIZE 0x73190
3699#define _DVSBKEYVAL 0x73194
3700#define _DVSBKEYMSK 0x73198
3701#define _DVSBSURF 0x7319c
3702#define _DVSBKEYMAXVAL 0x731a0
3703#define _DVSBTILEOFF 0x731a4
3704#define _DVSBSURFLIVE 0x731ac
3705#define _DVSBSCALE 0x73204
3706#define _DVSBGAMC 0x73300
3707
3708#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3709#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3710#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3711#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3712#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3713#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3714#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3715#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3716#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3717#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3718#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3719#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3720
3721#define _SPRA_CTL 0x70280
3722#define SPRITE_ENABLE (1<<31)
3723#define SPRITE_GAMMA_ENABLE (1<<30)
3724#define SPRITE_PIXFORMAT_MASK (7<<25)
3725#define SPRITE_FORMAT_YUV422 (0<<25)
3726#define SPRITE_FORMAT_RGBX101010 (1<<25)
3727#define SPRITE_FORMAT_RGBX888 (2<<25)
3728#define SPRITE_FORMAT_RGBX161616 (3<<25)
3729#define SPRITE_FORMAT_YUV444 (4<<25)
3730#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3731#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3732#define SPRITE_SOURCE_KEY (1<<22)
3733#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3734#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3735#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3736#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3737#define SPRITE_YUV_ORDER_YUYV (0<<16)
3738#define SPRITE_YUV_ORDER_UYVY (1<<16)
3739#define SPRITE_YUV_ORDER_YVYU (2<<16)
3740#define SPRITE_YUV_ORDER_VYUY (3<<16)
3741#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3742#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3743#define SPRITE_TILED (1<<10)
3744#define SPRITE_DEST_KEY (1<<2)
3745#define _SPRA_LINOFF 0x70284
3746#define _SPRA_STRIDE 0x70288
3747#define _SPRA_POS 0x7028c
3748#define _SPRA_SIZE 0x70290
3749#define _SPRA_KEYVAL 0x70294
3750#define _SPRA_KEYMSK 0x70298
3751#define _SPRA_SURF 0x7029c
3752#define _SPRA_KEYMAX 0x702a0
3753#define _SPRA_TILEOFF 0x702a4
c54173a8 3754#define _SPRA_OFFSET 0x702a4
32ae46bf 3755#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3756#define _SPRA_SCALE 0x70304
3757#define SPRITE_SCALE_ENABLE (1<<31)
3758#define SPRITE_FILTER_MASK (3<<29)
3759#define SPRITE_FILTER_MEDIUM (0<<29)
3760#define SPRITE_FILTER_ENHANCING (1<<29)
3761#define SPRITE_FILTER_SOFTENING (2<<29)
3762#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3763#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3764#define _SPRA_GAMC 0x70400
3765
3766#define _SPRB_CTL 0x71280
3767#define _SPRB_LINOFF 0x71284
3768#define _SPRB_STRIDE 0x71288
3769#define _SPRB_POS 0x7128c
3770#define _SPRB_SIZE 0x71290
3771#define _SPRB_KEYVAL 0x71294
3772#define _SPRB_KEYMSK 0x71298
3773#define _SPRB_SURF 0x7129c
3774#define _SPRB_KEYMAX 0x712a0
3775#define _SPRB_TILEOFF 0x712a4
c54173a8 3776#define _SPRB_OFFSET 0x712a4
32ae46bf 3777#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3778#define _SPRB_SCALE 0x71304
3779#define _SPRB_GAMC 0x71400
3780
3781#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3782#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3783#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3784#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3785#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3786#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3787#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3788#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3789#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3790#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3791#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3792#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3793#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3794#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3795
921c3b67 3796#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 3797#define SP_ENABLE (1<<31)
4ea67bc7 3798#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
3799#define SP_PIXFORMAT_MASK (0xf<<26)
3800#define SP_FORMAT_YUV422 (0<<26)
3801#define SP_FORMAT_BGR565 (5<<26)
3802#define SP_FORMAT_BGRX8888 (6<<26)
3803#define SP_FORMAT_BGRA8888 (7<<26)
3804#define SP_FORMAT_RGBX1010102 (8<<26)
3805#define SP_FORMAT_RGBA1010102 (9<<26)
3806#define SP_FORMAT_RGBX8888 (0xe<<26)
3807#define SP_FORMAT_RGBA8888 (0xf<<26)
3808#define SP_SOURCE_KEY (1<<22)
3809#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3810#define SP_YUV_ORDER_YUYV (0<<16)
3811#define SP_YUV_ORDER_UYVY (1<<16)
3812#define SP_YUV_ORDER_YVYU (2<<16)
3813#define SP_YUV_ORDER_VYUY (3<<16)
3814#define SP_TILED (1<<10)
921c3b67
VS
3815#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3816#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3817#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3818#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3819#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3820#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3821#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3822#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3823#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3824#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3825#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3826
3827#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3828#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3829#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3830#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3831#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3832#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3833#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3834#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3835#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3836#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3837#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3838#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3839
3840#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3841#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3842#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3843#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3844#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3845#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3846#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3847#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3848#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3849#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3850#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3851#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3852
585fb111
JB
3853/* VBIOS regs */
3854#define VGACNTRL 0x71400
3855# define VGA_DISP_DISABLE (1 << 31)
3856# define VGA_2X_MODE (1 << 30)
3857# define VGA_PIPE_B_SELECT (1 << 29)
3858
766aa1c4
VS
3859#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3860
f2b115e6 3861/* Ironlake */
b9055052
ZW
3862
3863#define CPU_VGACNTRL 0x41000
3864
3865#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3866#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3867#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3868#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3869#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3870#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3871#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3872#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3873#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3874
3875/* refresh rate hardware control */
3876#define RR_HW_CTL 0x45300
3877#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3878#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3879
3880#define FDI_PLL_BIOS_0 0x46000
021357ac 3881#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3882#define FDI_PLL_BIOS_1 0x46004
3883#define FDI_PLL_BIOS_2 0x46008
3884#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3885#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3886#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3887
8956c8bb
EA
3888#define PCH_3DCGDIS0 0x46020
3889# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3890# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3891
06f37751
EA
3892#define PCH_3DCGDIS1 0x46024
3893# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3894
b9055052
ZW
3895#define FDI_PLL_FREQ_CTL 0x46030
3896#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3897#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3898#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3899
3900
aab17139 3901#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3902#define PIPE_DATA_M1_OFFSET 0
aab17139 3903#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3904#define PIPE_DATA_N1_OFFSET 0
b9055052 3905
aab17139 3906#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3907#define PIPE_DATA_M2_OFFSET 0
aab17139 3908#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3909#define PIPE_DATA_N2_OFFSET 0
b9055052 3910
aab17139 3911#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3912#define PIPE_LINK_M1_OFFSET 0
aab17139 3913#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3914#define PIPE_LINK_N1_OFFSET 0
b9055052 3915
aab17139 3916#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3917#define PIPE_LINK_M2_OFFSET 0
aab17139 3918#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3919#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3920
3921/* PIPEB timing regs are same start from 0x61000 */
3922
aab17139
VS
3923#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3924#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3925
aab17139
VS
3926#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3927#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3928
aab17139
VS
3929#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3930#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3931
aab17139
VS
3932#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3933#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3934
afe2fcf5
PZ
3935#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3936#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3937#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3938#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3939#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3940#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3941#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3942#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3943
3944/* CPU panel fitter */
9db4a9c7
JB
3945/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3946#define _PFA_CTL_1 0x68080
3947#define _PFB_CTL_1 0x68880
b9055052 3948#define PF_ENABLE (1<<31)
13888d78
PZ
3949#define PF_PIPE_SEL_MASK_IVB (3<<29)
3950#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3951#define PF_FILTER_MASK (3<<23)
3952#define PF_FILTER_PROGRAMMED (0<<23)
3953#define PF_FILTER_MED_3x3 (1<<23)
3954#define PF_FILTER_EDGE_ENHANCE (2<<23)
3955#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3956#define _PFA_WIN_SZ 0x68074
3957#define _PFB_WIN_SZ 0x68874
3958#define _PFA_WIN_POS 0x68070
3959#define _PFB_WIN_POS 0x68870
3960#define _PFA_VSCALE 0x68084
3961#define _PFB_VSCALE 0x68884
3962#define _PFA_HSCALE 0x68090
3963#define _PFB_HSCALE 0x68890
3964
3965#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3966#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3967#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3968#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3969#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3970
3971/* legacy palette */
9db4a9c7
JB
3972#define _LGC_PALETTE_A 0x4a000
3973#define _LGC_PALETTE_B 0x4a800
3974#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3975
42db64ef
PZ
3976#define _GAMMA_MODE_A 0x4a480
3977#define _GAMMA_MODE_B 0x4ac80
3978#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3979#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3980#define GAMMA_MODE_MODE_8BIT (0 << 0)
3981#define GAMMA_MODE_MODE_10BIT (1 << 0)
3982#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3983#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3984
b9055052
ZW
3985/* interrupts */
3986#define DE_MASTER_IRQ_CONTROL (1 << 31)
3987#define DE_SPRITEB_FLIP_DONE (1 << 29)
3988#define DE_SPRITEA_FLIP_DONE (1 << 28)
3989#define DE_PLANEB_FLIP_DONE (1 << 27)
3990#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 3991#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
3992#define DE_PCU_EVENT (1 << 25)
3993#define DE_GTT_FAULT (1 << 24)
3994#define DE_POISON (1 << 23)
3995#define DE_PERFORM_COUNTER (1 << 22)
3996#define DE_PCH_EVENT (1 << 21)
3997#define DE_AUX_CHANNEL_A (1 << 20)
3998#define DE_DP_A_HOTPLUG (1 << 19)
3999#define DE_GSE (1 << 18)
4000#define DE_PIPEB_VBLANK (1 << 15)
4001#define DE_PIPEB_EVEN_FIELD (1 << 14)
4002#define DE_PIPEB_ODD_FIELD (1 << 13)
4003#define DE_PIPEB_LINE_COMPARE (1 << 12)
4004#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4005#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4006#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4007#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4008#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4009#define DE_PIPEA_EVEN_FIELD (1 << 6)
4010#define DE_PIPEA_ODD_FIELD (1 << 5)
4011#define DE_PIPEA_LINE_COMPARE (1 << 4)
4012#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4013#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4014#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4015#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4016#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4017
b1f14ad0 4018/* More Ivybridge lolz */
8664281b 4019#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4020#define DE_GSE_IVB (1<<29)
4021#define DE_PCH_EVENT_IVB (1<<28)
4022#define DE_DP_A_HOTPLUG_IVB (1<<27)
4023#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4024#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4025#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4026#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4027#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4028#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4029#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4030#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4031#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4032#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4033#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4034#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4035
7eea1ddf
JB
4036#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4037#define MASTER_INTERRUPT_ENABLE (1<<31)
4038
b9055052
ZW
4039#define DEISR 0x44000
4040#define DEIMR 0x44004
4041#define DEIIR 0x44008
4042#define DEIER 0x4400c
4043
b9055052
ZW
4044#define GTISR 0x44010
4045#define GTIMR 0x44014
4046#define GTIIR 0x44018
4047#define GTIER 0x4401c
4048
abd58f01
BW
4049#define GEN8_MASTER_IRQ 0x44200
4050#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4051#define GEN8_PCU_IRQ (1<<30)
4052#define GEN8_DE_PCH_IRQ (1<<23)
4053#define GEN8_DE_MISC_IRQ (1<<22)
4054#define GEN8_DE_PORT_IRQ (1<<20)
4055#define GEN8_DE_PIPE_C_IRQ (1<<18)
4056#define GEN8_DE_PIPE_B_IRQ (1<<17)
4057#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4058#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01
BW
4059#define GEN8_GT_VECS_IRQ (1<<6)
4060#define GEN8_GT_VCS2_IRQ (1<<3)
4061#define GEN8_GT_VCS1_IRQ (1<<2)
4062#define GEN8_GT_BCS_IRQ (1<<1)
4063#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4064
4065#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4066#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4067#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4068#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4069
4070#define GEN8_BCS_IRQ_SHIFT 16
4071#define GEN8_RCS_IRQ_SHIFT 0
4072#define GEN8_VCS2_IRQ_SHIFT 16
4073#define GEN8_VCS1_IRQ_SHIFT 0
4074#define GEN8_VECS_IRQ_SHIFT 0
4075
4076#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4077#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4078#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4079#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4080#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4081#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4082#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4083#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4084#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4085#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4086#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4087#define GEN8_PIPE_FLIP_DONE (1 << 4)
4088#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4089#define GEN8_PIPE_VSYNC (1 << 1)
4090#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4091#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4092 (GEN8_PIPE_CURSOR_FAULT | \
4093 GEN8_PIPE_SPRITE_FAULT | \
4094 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4095
4096#define GEN8_DE_PORT_ISR 0x44440
4097#define GEN8_DE_PORT_IMR 0x44444
4098#define GEN8_DE_PORT_IIR 0x44448
4099#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4100#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4101#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4102
4103#define GEN8_DE_MISC_ISR 0x44460
4104#define GEN8_DE_MISC_IMR 0x44464
4105#define GEN8_DE_MISC_IIR 0x44468
4106#define GEN8_DE_MISC_IER 0x4446c
4107#define GEN8_DE_MISC_GSE (1 << 27)
4108
4109#define GEN8_PCU_ISR 0x444e0
4110#define GEN8_PCU_IMR 0x444e4
4111#define GEN8_PCU_IIR 0x444e8
4112#define GEN8_PCU_IER 0x444ec
4113
7f8a8569 4114#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4115/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4116#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4117#define ILK_DPARB_GATE (1<<22)
4118#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
4119#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
4120#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
4121#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
4122#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
4123#define ILK_HDCP_DISABLE (1<<25)
4124#define ILK_eDP_A_DISABLE (1<<24)
4125#define ILK_DESKTOP (1<<23)
231e54f6
DL
4126
4127#define ILK_DSPCLK_GATE_D 0x42020
4128#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4129#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4130#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4131#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4132#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4133
116ac8d2
EA
4134#define IVB_CHICKEN3 0x4200c
4135# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4136# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4137
90a88643 4138#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4139#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4140#define FORCE_ARB_IDLE_PLANES (1 << 14)
4141
fe4ab3ce
BW
4142#define _CHICKEN_PIPESL_1_A 0x420b0
4143#define _CHICKEN_PIPESL_1_B 0x420b4
4144#define DPRS_MASK_VBLANK_SRD (1 << 0)
4145#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4146
553bd149
ZW
4147#define DISP_ARB_CTL 0x45000
4148#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4149#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
4150#define GEN7_MSG_CTL 0x45010
4151#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4152#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 4153
e4e0c058 4154/* GEN7 chicken */
d71de14d
KG
4155#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4156# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4157#define COMMON_SLICE_CHICKEN2 0x7014
4158# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4159
e4e0c058
ED
4160#define GEN7_L3CNTLREG1 0xB01C
4161#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 4162#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4163
4164#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4165#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4166
61939d97
JB
4167#define GEN7_L3SQCREG4 0xb034
4168#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4169
63801f21
BW
4170/* GEN8 chicken */
4171#define HDC_CHICKEN0 0x7300
4172#define HDC_FORCE_NON_COHERENT (1<<4)
4173
db099c8f
ED
4174/* WaCatErrorRejectionIssue */
4175#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4176#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4177
f3fc4884
FJ
4178#define HSW_SCRATCH1 0xb038
4179#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4180
79f689aa
PZ
4181#define HSW_FUSE_STRAP 0x42014
4182#define HSW_CDCLK_LIMIT (1 << 24)
4183
b9055052
ZW
4184/* PCH */
4185
23e81d69 4186/* south display engine interrupt: IBX */
776ad806
JB
4187#define SDE_AUDIO_POWER_D (1 << 27)
4188#define SDE_AUDIO_POWER_C (1 << 26)
4189#define SDE_AUDIO_POWER_B (1 << 25)
4190#define SDE_AUDIO_POWER_SHIFT (25)
4191#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4192#define SDE_GMBUS (1 << 24)
4193#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4194#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4195#define SDE_AUDIO_HDCP_MASK (3 << 22)
4196#define SDE_AUDIO_TRANSB (1 << 21)
4197#define SDE_AUDIO_TRANSA (1 << 20)
4198#define SDE_AUDIO_TRANS_MASK (3 << 20)
4199#define SDE_POISON (1 << 19)
4200/* 18 reserved */
4201#define SDE_FDI_RXB (1 << 17)
4202#define SDE_FDI_RXA (1 << 16)
4203#define SDE_FDI_MASK (3 << 16)
4204#define SDE_AUXD (1 << 15)
4205#define SDE_AUXC (1 << 14)
4206#define SDE_AUXB (1 << 13)
4207#define SDE_AUX_MASK (7 << 13)
4208/* 12 reserved */
b9055052
ZW
4209#define SDE_CRT_HOTPLUG (1 << 11)
4210#define SDE_PORTD_HOTPLUG (1 << 10)
4211#define SDE_PORTC_HOTPLUG (1 << 9)
4212#define SDE_PORTB_HOTPLUG (1 << 8)
4213#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4214#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4215 SDE_SDVOB_HOTPLUG | \
4216 SDE_PORTB_HOTPLUG | \
4217 SDE_PORTC_HOTPLUG | \
4218 SDE_PORTD_HOTPLUG)
776ad806
JB
4219#define SDE_TRANSB_CRC_DONE (1 << 5)
4220#define SDE_TRANSB_CRC_ERR (1 << 4)
4221#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4222#define SDE_TRANSA_CRC_DONE (1 << 2)
4223#define SDE_TRANSA_CRC_ERR (1 << 1)
4224#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4225#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4226
4227/* south display engine interrupt: CPT/PPT */
4228#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4229#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4230#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4231#define SDE_AUDIO_POWER_SHIFT_CPT 29
4232#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4233#define SDE_AUXD_CPT (1 << 27)
4234#define SDE_AUXC_CPT (1 << 26)
4235#define SDE_AUXB_CPT (1 << 25)
4236#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4237#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4238#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4239#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4240#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4241#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4242#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4243 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4244 SDE_PORTD_HOTPLUG_CPT | \
4245 SDE_PORTC_HOTPLUG_CPT | \
4246 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4247#define SDE_GMBUS_CPT (1 << 17)
8664281b 4248#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4249#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4250#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4251#define SDE_FDI_RXC_CPT (1 << 8)
4252#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4253#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4254#define SDE_FDI_RXB_CPT (1 << 4)
4255#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4256#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4257#define SDE_FDI_RXA_CPT (1 << 0)
4258#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4259 SDE_AUDIO_CP_REQ_B_CPT | \
4260 SDE_AUDIO_CP_REQ_A_CPT)
4261#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4262 SDE_AUDIO_CP_CHG_B_CPT | \
4263 SDE_AUDIO_CP_CHG_A_CPT)
4264#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4265 SDE_FDI_RXB_CPT | \
4266 SDE_FDI_RXA_CPT)
b9055052
ZW
4267
4268#define SDEISR 0xc4000
4269#define SDEIMR 0xc4004
4270#define SDEIIR 0xc4008
4271#define SDEIER 0xc400c
4272
8664281b 4273#define SERR_INT 0xc4040
de032bf4 4274#define SERR_INT_POISON (1<<31)
8664281b
PZ
4275#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4276#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4277#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4278#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4279
b9055052 4280/* digital port hotplug */
7fe0b973 4281#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4282#define PORTD_HOTPLUG_ENABLE (1 << 20)
4283#define PORTD_PULSE_DURATION_2ms (0)
4284#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4285#define PORTD_PULSE_DURATION_6ms (2 << 18)
4286#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4287#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4288#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4289#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4290#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4291#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4292#define PORTC_HOTPLUG_ENABLE (1 << 12)
4293#define PORTC_PULSE_DURATION_2ms (0)
4294#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4295#define PORTC_PULSE_DURATION_6ms (2 << 10)
4296#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4297#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4298#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4299#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4300#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4301#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4302#define PORTB_HOTPLUG_ENABLE (1 << 4)
4303#define PORTB_PULSE_DURATION_2ms (0)
4304#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4305#define PORTB_PULSE_DURATION_6ms (2 << 2)
4306#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4307#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4308#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4309#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4310#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4311#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4312
4313#define PCH_GPIOA 0xc5010
4314#define PCH_GPIOB 0xc5014
4315#define PCH_GPIOC 0xc5018
4316#define PCH_GPIOD 0xc501c
4317#define PCH_GPIOE 0xc5020
4318#define PCH_GPIOF 0xc5024
4319
f0217c42
EA
4320#define PCH_GMBUS0 0xc5100
4321#define PCH_GMBUS1 0xc5104
4322#define PCH_GMBUS2 0xc5108
4323#define PCH_GMBUS3 0xc510c
4324#define PCH_GMBUS4 0xc5110
4325#define PCH_GMBUS5 0xc5120
4326
9db4a9c7
JB
4327#define _PCH_DPLL_A 0xc6014
4328#define _PCH_DPLL_B 0xc6018
e9a632a5 4329#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4330
9db4a9c7 4331#define _PCH_FPA0 0xc6040
c1858123 4332#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4333#define _PCH_FPA1 0xc6044
4334#define _PCH_FPB0 0xc6048
4335#define _PCH_FPB1 0xc604c
e9a632a5
DV
4336#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4337#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4338
4339#define PCH_DPLL_TEST 0xc606c
4340
4341#define PCH_DREF_CONTROL 0xC6200
4342#define DREF_CONTROL_MASK 0x7fc3
4343#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4344#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4345#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4346#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4347#define DREF_SSC_SOURCE_DISABLE (0<<11)
4348#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4349#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4350#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4351#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4352#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4353#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4354#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4355#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4356#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4357#define DREF_SSC4_DOWNSPREAD (0<<6)
4358#define DREF_SSC4_CENTERSPREAD (1<<6)
4359#define DREF_SSC1_DISABLE (0<<1)
4360#define DREF_SSC1_ENABLE (1<<1)
4361#define DREF_SSC4_DISABLE (0)
4362#define DREF_SSC4_ENABLE (1)
4363
4364#define PCH_RAWCLK_FREQ 0xc6204
4365#define FDL_TP1_TIMER_SHIFT 12
4366#define FDL_TP1_TIMER_MASK (3<<12)
4367#define FDL_TP2_TIMER_SHIFT 10
4368#define FDL_TP2_TIMER_MASK (3<<10)
4369#define RAWCLK_FREQ_MASK 0x3ff
4370
4371#define PCH_DPLL_TMR_CFG 0xc6208
4372
4373#define PCH_SSC4_PARMS 0xc6210
4374#define PCH_SSC4_AUX_PARMS 0xc6214
4375
8db9d77b 4376#define PCH_DPLL_SEL 0xc7000
11887397
DV
4377#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4378#define TRANS_DPLLA_SEL(pipe) 0
4379#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4380
b9055052
ZW
4381/* transcoder */
4382
275f01b2
DV
4383#define _PCH_TRANS_HTOTAL_A 0xe0000
4384#define TRANS_HTOTAL_SHIFT 16
4385#define TRANS_HACTIVE_SHIFT 0
4386#define _PCH_TRANS_HBLANK_A 0xe0004
4387#define TRANS_HBLANK_END_SHIFT 16
4388#define TRANS_HBLANK_START_SHIFT 0
4389#define _PCH_TRANS_HSYNC_A 0xe0008
4390#define TRANS_HSYNC_END_SHIFT 16
4391#define TRANS_HSYNC_START_SHIFT 0
4392#define _PCH_TRANS_VTOTAL_A 0xe000c
4393#define TRANS_VTOTAL_SHIFT 16
4394#define TRANS_VACTIVE_SHIFT 0
4395#define _PCH_TRANS_VBLANK_A 0xe0010
4396#define TRANS_VBLANK_END_SHIFT 16
4397#define TRANS_VBLANK_START_SHIFT 0
4398#define _PCH_TRANS_VSYNC_A 0xe0014
4399#define TRANS_VSYNC_END_SHIFT 16
4400#define TRANS_VSYNC_START_SHIFT 0
4401#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4402
e3b95f1e
DV
4403#define _PCH_TRANSA_DATA_M1 0xe0030
4404#define _PCH_TRANSA_DATA_N1 0xe0034
4405#define _PCH_TRANSA_DATA_M2 0xe0038
4406#define _PCH_TRANSA_DATA_N2 0xe003c
4407#define _PCH_TRANSA_LINK_M1 0xe0040
4408#define _PCH_TRANSA_LINK_N1 0xe0044
4409#define _PCH_TRANSA_LINK_M2 0xe0048
4410#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4411
b055c8f3
JB
4412/* Per-transcoder DIP controls */
4413
4414#define _VIDEO_DIP_CTL_A 0xe0200
4415#define _VIDEO_DIP_DATA_A 0xe0208
4416#define _VIDEO_DIP_GCP_A 0xe0210
4417
4418#define _VIDEO_DIP_CTL_B 0xe1200
4419#define _VIDEO_DIP_DATA_B 0xe1208
4420#define _VIDEO_DIP_GCP_B 0xe1210
4421
4422#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4423#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4424#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4425
b906487c
VS
4426#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4427#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4428#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4429
b906487c
VS
4430#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4431#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4432#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4433
4434#define VLV_TVIDEO_DIP_CTL(pipe) \
4435 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4436#define VLV_TVIDEO_DIP_DATA(pipe) \
4437 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4438#define VLV_TVIDEO_DIP_GCP(pipe) \
4439 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4440
8c5f5f7c
ED
4441/* Haswell DIP controls */
4442#define HSW_VIDEO_DIP_CTL_A 0x60200
4443#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4444#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4445#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4446#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4447#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4448#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4449#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4450#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4451#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4452#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4453#define HSW_VIDEO_DIP_GCP_A 0x60210
4454
4455#define HSW_VIDEO_DIP_CTL_B 0x61200
4456#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4457#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4458#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4459#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4460#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4461#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4462#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4463#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4464#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4465#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4466#define HSW_VIDEO_DIP_GCP_B 0x61210
4467
7d9bcebe
RV
4468#define HSW_TVIDEO_DIP_CTL(trans) \
4469 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4470#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4471 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4472#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4473 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4474#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4475 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4476#define HSW_TVIDEO_DIP_GCP(trans) \
4477 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4478#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4479 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4480
3f51e471
RV
4481#define HSW_STEREO_3D_CTL_A 0x70020
4482#define S3D_ENABLE (1<<31)
4483#define HSW_STEREO_3D_CTL_B 0x71020
4484
4485#define HSW_STEREO_3D_CTL(trans) \
4486 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4487
275f01b2
DV
4488#define _PCH_TRANS_HTOTAL_B 0xe1000
4489#define _PCH_TRANS_HBLANK_B 0xe1004
4490#define _PCH_TRANS_HSYNC_B 0xe1008
4491#define _PCH_TRANS_VTOTAL_B 0xe100c
4492#define _PCH_TRANS_VBLANK_B 0xe1010
4493#define _PCH_TRANS_VSYNC_B 0xe1014
4494#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4495
4496#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4497#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4498#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4499#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4500#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4501#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4502#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4503 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4504
e3b95f1e
DV
4505#define _PCH_TRANSB_DATA_M1 0xe1030
4506#define _PCH_TRANSB_DATA_N1 0xe1034
4507#define _PCH_TRANSB_DATA_M2 0xe1038
4508#define _PCH_TRANSB_DATA_N2 0xe103c
4509#define _PCH_TRANSB_LINK_M1 0xe1040
4510#define _PCH_TRANSB_LINK_N1 0xe1044
4511#define _PCH_TRANSB_LINK_M2 0xe1048
4512#define _PCH_TRANSB_LINK_N2 0xe104c
4513
4514#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4515#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4516#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4517#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4518#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4519#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4520#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4521#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4522
ab9412ba
DV
4523#define _PCH_TRANSACONF 0xf0008
4524#define _PCH_TRANSBCONF 0xf1008
4525#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4526#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4527#define TRANS_DISABLE (0<<31)
4528#define TRANS_ENABLE (1<<31)
4529#define TRANS_STATE_MASK (1<<30)
4530#define TRANS_STATE_DISABLE (0<<30)
4531#define TRANS_STATE_ENABLE (1<<30)
4532#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4533#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4534#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4535#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4536#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4537#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4538#define TRANS_INTERLACED (3<<21)
7c26e5c6 4539#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4540#define TRANS_8BPC (0<<5)
4541#define TRANS_10BPC (1<<5)
4542#define TRANS_6BPC (2<<5)
4543#define TRANS_12BPC (3<<5)
4544
ce40141f
DV
4545#define _TRANSA_CHICKEN1 0xf0060
4546#define _TRANSB_CHICKEN1 0xf1060
4547#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4548#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4549#define _TRANSA_CHICKEN2 0xf0064
4550#define _TRANSB_CHICKEN2 0xf1064
4551#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4552#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4553#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4554#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4555#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4556#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4557
291427f5
JB
4558#define SOUTH_CHICKEN1 0xc2000
4559#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4560#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4561#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4562#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4563#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4564#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4565#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4566#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4567#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4568
9db4a9c7
JB
4569#define _FDI_RXA_CHICKEN 0xc200c
4570#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4571#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4572#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4573#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4574
382b0936 4575#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4576#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4577#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4578#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4579#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4580
b9055052 4581/* CPU: FDI_TX */
9db4a9c7
JB
4582#define _FDI_TXA_CTL 0x60100
4583#define _FDI_TXB_CTL 0x61100
4584#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4585#define FDI_TX_DISABLE (0<<31)
4586#define FDI_TX_ENABLE (1<<31)
4587#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4588#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4589#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4590#define FDI_LINK_TRAIN_NONE (3<<28)
4591#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4592#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4593#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4594#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4595#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4596#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4597#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4598#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4599/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4600 SNB has different settings. */
4601/* SNB A-stepping */
4602#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4603#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4604#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4605#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4606/* SNB B-stepping */
4607#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4608#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4609#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4610#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4611#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4612#define FDI_DP_PORT_WIDTH_SHIFT 19
4613#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4614#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4615#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4616/* Ironlake: hardwired to 1 */
b9055052 4617#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4618
4619/* Ivybridge has different bits for lolz */
4620#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4621#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4622#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4623#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4624
b9055052 4625/* both Tx and Rx */
c4f9c4c2 4626#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4627#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4628#define FDI_SCRAMBLING_ENABLE (0<<7)
4629#define FDI_SCRAMBLING_DISABLE (1<<7)
4630
4631/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4632#define _FDI_RXA_CTL 0xf000c
4633#define _FDI_RXB_CTL 0xf100c
4634#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4635#define FDI_RX_ENABLE (1<<31)
b9055052 4636/* train, dp width same as FDI_TX */
357555c0
JB
4637#define FDI_FS_ERRC_ENABLE (1<<27)
4638#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4639#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4640#define FDI_8BPC (0<<16)
4641#define FDI_10BPC (1<<16)
4642#define FDI_6BPC (2<<16)
4643#define FDI_12BPC (3<<16)
3e68320e 4644#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4645#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4646#define FDI_RX_PLL_ENABLE (1<<13)
4647#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4648#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4649#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4650#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4651#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4652#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4653/* CPT */
4654#define FDI_AUTO_TRAINING (1<<10)
4655#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4656#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4657#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4658#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4659#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4660
04945641
PZ
4661#define _FDI_RXA_MISC 0xf0010
4662#define _FDI_RXB_MISC 0xf1010
4663#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4664#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4665#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4666#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4667#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4668#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4669#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4670#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4671
9db4a9c7
JB
4672#define _FDI_RXA_TUSIZE1 0xf0030
4673#define _FDI_RXA_TUSIZE2 0xf0038
4674#define _FDI_RXB_TUSIZE1 0xf1030
4675#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4676#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4677#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4678
4679/* FDI_RX interrupt register format */
4680#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4681#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4682#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4683#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4684#define FDI_RX_FS_CODE_ERR (1<<6)
4685#define FDI_RX_FE_CODE_ERR (1<<5)
4686#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4687#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4688#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4689#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4690#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4691
9db4a9c7
JB
4692#define _FDI_RXA_IIR 0xf0014
4693#define _FDI_RXA_IMR 0xf0018
4694#define _FDI_RXB_IIR 0xf1014
4695#define _FDI_RXB_IMR 0xf1018
4696#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4697#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4698
4699#define FDI_PLL_CTL_1 0xfe000
4700#define FDI_PLL_CTL_2 0xfe004
4701
b9055052
ZW
4702#define PCH_LVDS 0xe1180
4703#define LVDS_DETECTED (1 << 1)
4704
98364379 4705/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4706#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4707#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4708#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4709#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4710#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4711#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4712#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4713
4714#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4715#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4716#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4717#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4718#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4719
453c5420
JB
4720#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4721#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4722#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4723 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4724#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4725 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4726#define VLV_PIPE_PP_DIVISOR(pipe) \
4727 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4728
b9055052
ZW
4729#define PCH_PP_STATUS 0xc7200
4730#define PCH_PP_CONTROL 0xc7204
4a655f04 4731#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4732#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4733#define EDP_FORCE_VDD (1 << 3)
4734#define EDP_BLC_ENABLE (1 << 2)
4735#define PANEL_POWER_RESET (1 << 1)
4736#define PANEL_POWER_OFF (0 << 0)
4737#define PANEL_POWER_ON (1 << 0)
4738#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4739#define PANEL_PORT_SELECT_MASK (3 << 30)
4740#define PANEL_PORT_SELECT_LVDS (0 << 30)
4741#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4742#define PANEL_PORT_SELECT_DPC (2 << 30)
4743#define PANEL_PORT_SELECT_DPD (3 << 30)
4744#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4745#define PANEL_POWER_UP_DELAY_SHIFT 16
4746#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4747#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4748
b9055052 4749#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4750#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4751#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4752#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4753#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4754
b9055052 4755#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4756#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4757#define PP_REFERENCE_DIVIDER_SHIFT 8
4758#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4759#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4760
5eb08b69
ZW
4761#define PCH_DP_B 0xe4100
4762#define PCH_DPB_AUX_CH_CTL 0xe4110
4763#define PCH_DPB_AUX_CH_DATA1 0xe4114
4764#define PCH_DPB_AUX_CH_DATA2 0xe4118
4765#define PCH_DPB_AUX_CH_DATA3 0xe411c
4766#define PCH_DPB_AUX_CH_DATA4 0xe4120
4767#define PCH_DPB_AUX_CH_DATA5 0xe4124
4768
4769#define PCH_DP_C 0xe4200
4770#define PCH_DPC_AUX_CH_CTL 0xe4210
4771#define PCH_DPC_AUX_CH_DATA1 0xe4214
4772#define PCH_DPC_AUX_CH_DATA2 0xe4218
4773#define PCH_DPC_AUX_CH_DATA3 0xe421c
4774#define PCH_DPC_AUX_CH_DATA4 0xe4220
4775#define PCH_DPC_AUX_CH_DATA5 0xe4224
4776
4777#define PCH_DP_D 0xe4300
4778#define PCH_DPD_AUX_CH_CTL 0xe4310
4779#define PCH_DPD_AUX_CH_DATA1 0xe4314
4780#define PCH_DPD_AUX_CH_DATA2 0xe4318
4781#define PCH_DPD_AUX_CH_DATA3 0xe431c
4782#define PCH_DPD_AUX_CH_DATA4 0xe4320
4783#define PCH_DPD_AUX_CH_DATA5 0xe4324
4784
8db9d77b
ZW
4785/* CPT */
4786#define PORT_TRANS_A_SEL_CPT 0
4787#define PORT_TRANS_B_SEL_CPT (1<<29)
4788#define PORT_TRANS_C_SEL_CPT (2<<29)
4789#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4790#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4791#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4792#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4793
4794#define TRANS_DP_CTL_A 0xe0300
4795#define TRANS_DP_CTL_B 0xe1300
4796#define TRANS_DP_CTL_C 0xe2300
23670b32 4797#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4798#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4799#define TRANS_DP_PORT_SEL_B (0<<29)
4800#define TRANS_DP_PORT_SEL_C (1<<29)
4801#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4802#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4803#define TRANS_DP_PORT_SEL_MASK (3<<29)
4804#define TRANS_DP_AUDIO_ONLY (1<<26)
4805#define TRANS_DP_ENH_FRAMING (1<<18)
4806#define TRANS_DP_8BPC (0<<9)
4807#define TRANS_DP_10BPC (1<<9)
4808#define TRANS_DP_6BPC (2<<9)
4809#define TRANS_DP_12BPC (3<<9)
220cad3c 4810#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4811#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4812#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4813#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4814#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4815#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4816
4817/* SNB eDP training params */
4818/* SNB A-stepping */
4819#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4820#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4821#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4822#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4823/* SNB B-stepping */
3c5a62b5
YL
4824#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4825#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4826#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4827#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4828#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4829#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4830
1a2eb460
KP
4831/* IVB */
4832#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4833#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4834#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4835#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4836#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4837#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4838#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4839
4840/* legacy values */
4841#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4842#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4843#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4844#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4845#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4846
4847#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4848
cae5852d 4849#define FORCEWAKE 0xA18C
575155a9
JB
4850#define FORCEWAKE_VLV 0x1300b0
4851#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4852#define FORCEWAKE_MEDIA_VLV 0x1300b8
4853#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4854#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4855#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4856#define VLV_GTLC_WAKE_CTRL 0x130090
4857#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4858#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4859#define FORCEWAKE_KERNEL 0x1
4860#define FORCEWAKE_USER 0x2
8d715f00
KP
4861#define FORCEWAKE_MT_ACK 0x130040
4862#define ECOBUS 0xa180
4863#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4864
dd202c6d 4865#define GTFIFODBG 0x120000
90f256b5
VS
4866#define GT_FIFO_SBDROPERR (1<<6)
4867#define GT_FIFO_BLOBDROPERR (1<<5)
4868#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4869#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
4870#define GT_FIFO_OVFERR (1<<2)
4871#define GT_FIFO_IAWRERR (1<<1)
4872#define GT_FIFO_IARDERR (1<<0)
4873
46520e2b
VS
4874#define GTFIFOCTL 0x120008
4875#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 4876#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4877
05e21cc4
BW
4878#define HSW_IDICR 0x9008
4879#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4880#define HSW_EDRAM_PRESENT 0x120010
4881
80e829fa
DV
4882#define GEN6_UCGCTL1 0x9400
4883# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4884# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4885
406478dc 4886#define GEN6_UCGCTL2 0x9404
0f846f81 4887# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4888# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4889# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4890# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4891# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4892
e3f33d46
JB
4893#define GEN7_UCGCTL4 0x940c
4894#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4895
3b8d8d91 4896#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4897#define GEN6_TURBO_DISABLE (1<<31)
4898#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4899#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4900#define GEN6_OFFSET(x) ((x)<<19)
4901#define GEN6_AGGRESSIVE_TURBO (0<<15)
4902#define GEN6_RC_VIDEO_FREQ 0xA00C
4903#define GEN6_RC_CONTROL 0xA090
4904#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4905#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4906#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4907#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4908#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 4909#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 4910#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4911#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4912#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4913#define GEN6_RP_DOWN_TIMEOUT 0xA010
4914#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4915#define GEN6_RPSTAT1 0xA01C
ccab5c82 4916#define GEN6_CAGF_SHIFT 8
f82855d3 4917#define HSW_CAGF_SHIFT 7
ccab5c82 4918#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4919#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4920#define GEN6_RP_CONTROL 0xA024
4921#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4922#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4923#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4924#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4925#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4926#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4927#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4928#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4929#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4930#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4931#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 4932#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4933#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4934#define GEN6_RP_UP_THRESHOLD 0xA02C
4935#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4936#define GEN6_RP_CUR_UP_EI 0xA050
4937#define GEN6_CURICONT_MASK 0xffffff
4938#define GEN6_RP_CUR_UP 0xA054
4939#define GEN6_CURBSYTAVG_MASK 0xffffff
4940#define GEN6_RP_PREV_UP 0xA058
4941#define GEN6_RP_CUR_DOWN_EI 0xA05C
4942#define GEN6_CURIAVG_MASK 0xffffff
4943#define GEN6_RP_CUR_DOWN 0xA060
4944#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4945#define GEN6_RP_UP_EI 0xA068
4946#define GEN6_RP_DOWN_EI 0xA06C
4947#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4948#define GEN6_RC_STATE 0xA094
4949#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4950#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4951#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4952#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4953#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4954#define GEN6_RC_SLEEP 0xA0B0
4955#define GEN6_RC1e_THRESHOLD 0xA0B4
4956#define GEN6_RC6_THRESHOLD 0xA0B8
4957#define GEN6_RC6p_THRESHOLD 0xA0BC
4958#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4959#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4960
4961#define GEN6_PMISR 0x44020
4912d041 4962#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4963#define GEN6_PMIIR 0x44028
4964#define GEN6_PMIER 0x4402C
4965#define GEN6_PM_MBOX_EVENT (1<<25)
4966#define GEN6_PM_THERMAL_EVENT (1<<24)
4967#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4968#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4969#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4970#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4971#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4972#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4973 GEN6_PM_RP_DOWN_THRESHOLD | \
4974 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4975
cce66a28 4976#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
4977#define VLV_COUNTER_CONTROL 0x138104
4978#define VLV_COUNT_RANGE_HIGH (1<<15)
4979#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4980#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
4981#define GEN6_GT_GFX_RC6 0x138108
4982#define GEN6_GT_GFX_RC6p 0x13810C
4983#define GEN6_GT_GFX_RC6pp 0x138110
4984
8fd26859
CW
4985#define GEN6_PCODE_MAILBOX 0x138124
4986#define GEN6_PCODE_READY (1<<31)
a6044e23 4987#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4988#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4989#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4990#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4991#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
4992#define GEN6_PCODE_READ_D_COMP 0x10
4993#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
4994#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4995#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 4996#define DISPLAY_IPS_CONTROL 0x19
8fd26859 4997#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4998#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4999#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5000
4d85529d
BW
5001#define GEN6_GT_CORE_STATUS 0x138060
5002#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5003#define GEN6_RCn_MASK 7
5004#define GEN6_RC0 0
5005#define GEN6_RC3 2
5006#define GEN6_RC6 3
5007#define GEN6_RC7 4
5008
e3689190
BW
5009#define GEN7_MISCCPCTL (0x9424)
5010#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5011
5012/* IVYBRIDGE DPF */
5013#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5014#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5015#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5016#define GEN7_PARITY_ERROR_VALID (1<<13)
5017#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5018#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5019#define GEN7_PARITY_ERROR_ROW(reg) \
5020 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5021#define GEN7_PARITY_ERROR_BANK(reg) \
5022 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5023#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5024 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5025#define GEN7_L3CDERRST1_ENABLE (1<<7)
5026
b9524a1e 5027#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5028#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5029#define GEN7_L3LOG_SIZE 0x80
5030
12f3382b
JB
5031#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5032#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5033#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5034#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5035#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5036
8ab43976
JB
5037#define GEN7_ROW_CHICKEN2 0xe4f4
5038#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5039#define DOP_CLOCK_GATING_DISABLE (1<<0)
5040
f3fc4884
FJ
5041#define HSW_ROW_CHICKEN3 0xe49c
5042#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5043
fd392b60
BW
5044#define HALF_SLICE_CHICKEN3 0xe184
5045#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5046#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5047
f4ba9f81 5048#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
5049#define INTEL_AUDIO_DEVCL 0x808629FB
5050#define INTEL_AUDIO_DEVBLC 0x80862801
5051#define INTEL_AUDIO_DEVCTG 0x80862802
5052
5053#define G4X_AUD_CNTL_ST 0x620B4
5054#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5055#define G4X_ELDV_DEVCTG (1 << 14)
5056#define G4X_ELD_ADDR (0xf << 5)
5057#define G4X_ELD_ACK (1 << 4)
5058#define G4X_HDMIW_HDMIEDID 0x6210C
5059
1202b4c6 5060#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5061#define IBX_HDMIW_HDMIEDID_B 0xE2150
5062#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5063 IBX_HDMIW_HDMIEDID_A, \
5064 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5065#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5066#define IBX_AUD_CNTL_ST_B 0xE21B4
5067#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5068 IBX_AUD_CNTL_ST_A, \
5069 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5070#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5071#define IBX_ELD_ADDRESS (0x1f << 5)
5072#define IBX_ELD_ACK (1 << 4)
5073#define IBX_AUD_CNTL_ST2 0xE20C0
5074#define IBX_ELD_VALIDB (1 << 0)
5075#define IBX_CP_READYB (1 << 1)
5076
5077#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5078#define CPT_HDMIW_HDMIEDID_B 0xE5150
5079#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5080 CPT_HDMIW_HDMIEDID_A, \
5081 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5082#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5083#define CPT_AUD_CNTL_ST_B 0xE51B4
5084#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5085 CPT_AUD_CNTL_ST_A, \
5086 CPT_AUD_CNTL_ST_B)
1202b4c6 5087#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5088
9ca2fe73
ML
5089#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5090#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5091#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5092 VLV_HDMIW_HDMIEDID_A, \
5093 VLV_HDMIW_HDMIEDID_B)
5094#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5095#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5096#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5097 VLV_AUD_CNTL_ST_A, \
5098 VLV_AUD_CNTL_ST_B)
5099#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5100
ae662d31
EA
5101/* These are the 4 32-bit write offset registers for each stream
5102 * output buffer. It determines the offset from the
5103 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5104 */
5105#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5106
b6daa025 5107#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5108#define IBX_AUD_CONFIG_B 0xe2100
5109#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5110 IBX_AUD_CONFIG_A, \
5111 IBX_AUD_CONFIG_B)
b6daa025 5112#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5113#define CPT_AUD_CONFIG_B 0xe5100
5114#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5115 CPT_AUD_CONFIG_A, \
5116 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5117#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5118#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5119#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5120 VLV_AUD_CONFIG_A, \
5121 VLV_AUD_CONFIG_B)
5122
b6daa025
WF
5123#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5124#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5125#define AUD_CONFIG_UPPER_N_SHIFT 20
5126#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5127#define AUD_CONFIG_LOWER_N_SHIFT 4
5128#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5129#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5130#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5131#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5132#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5133#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5134#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5135#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5136#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5137#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5138#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5139#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5140#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5141#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5142
9a78b6cc
WX
5143/* HSW Audio */
5144#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5145#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5146#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5147 HSW_AUD_CONFIG_A, \
5148 HSW_AUD_CONFIG_B)
5149
5150#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5151#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5152#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5153 HSW_AUD_MISC_CTRL_A, \
5154 HSW_AUD_MISC_CTRL_B)
5155
5156#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5157#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5158#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5159 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5160 HSW_AUD_DIP_ELD_CTRL_ST_B)
5161
5162/* Audio Digital Converter */
5163#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5164#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5165#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5166 HSW_AUD_DIG_CNVT_1, \
5167 HSW_AUD_DIG_CNVT_2)
9b138a83 5168#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5169
5170#define HSW_AUD_EDID_DATA_A 0x65050
5171#define HSW_AUD_EDID_DATA_B 0x65150
5172#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5173 HSW_AUD_EDID_DATA_A, \
5174 HSW_AUD_EDID_DATA_B)
5175
5176#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5177#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5178#define AUDIO_INACTIVE_C (1<<11)
5179#define AUDIO_INACTIVE_B (1<<7)
5180#define AUDIO_INACTIVE_A (1<<3)
5181#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5182#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5183#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5184#define AUDIO_ELD_VALID_A (1<<0)
5185#define AUDIO_ELD_VALID_B (1<<4)
5186#define AUDIO_ELD_VALID_C (1<<8)
5187#define AUDIO_CP_READY_A (1<<1)
5188#define AUDIO_CP_READY_B (1<<5)
5189#define AUDIO_CP_READY_C (1<<9)
5190
9eb3a752 5191/* HSW Power Wells */
fa42e23c
PZ
5192#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5193#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5194#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5195#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5196#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5197#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5198#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5199#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5200#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5201#define HSW_PWR_WELL_FORCE_ON (1<<19)
5202#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5203
e7e104c3 5204/* Per-pipe DDI Function Control */
ad80a810
PZ
5205#define TRANS_DDI_FUNC_CTL_A 0x60400
5206#define TRANS_DDI_FUNC_CTL_B 0x61400
5207#define TRANS_DDI_FUNC_CTL_C 0x62400
5208#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5209#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5210 TRANS_DDI_FUNC_CTL_B)
5211#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5212/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5213#define TRANS_DDI_PORT_MASK (7<<28)
5214#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5215#define TRANS_DDI_PORT_NONE (0<<28)
5216#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5217#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5218#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5219#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5220#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5221#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5222#define TRANS_DDI_BPC_MASK (7<<20)
5223#define TRANS_DDI_BPC_8 (0<<20)
5224#define TRANS_DDI_BPC_10 (1<<20)
5225#define TRANS_DDI_BPC_6 (2<<20)
5226#define TRANS_DDI_BPC_12 (3<<20)
5227#define TRANS_DDI_PVSYNC (1<<17)
5228#define TRANS_DDI_PHSYNC (1<<16)
5229#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5230#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5231#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5232#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5233#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5234#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5235
0e87f667
ED
5236/* DisplayPort Transport Control */
5237#define DP_TP_CTL_A 0x64040
5238#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5239#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5240#define DP_TP_CTL_ENABLE (1<<31)
5241#define DP_TP_CTL_MODE_SST (0<<27)
5242#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5243#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5244#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5245#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5246#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5247#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5248#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5249#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5250#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5251#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5252
e411b2c1
ED
5253/* DisplayPort Transport Status */
5254#define DP_TP_STATUS_A 0x64044
5255#define DP_TP_STATUS_B 0x64144
5e49cea6 5256#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5257#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5258#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5259
03f896a1
ED
5260/* DDI Buffer Control */
5261#define DDI_BUF_CTL_A 0x64000
5262#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5263#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5264#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5265/* Haswell */
03f896a1 5266#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5267#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5268#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5269#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5270#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5271#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5272#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5273#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5274#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5275/* Broadwell */
5276#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5277#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5278#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5279#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5280#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5281#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5282#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5283#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5284#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5285#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5286#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5287#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5288#define DDI_A_4_LANES (1<<4)
17aa6be9 5289#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5290#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5291
bb879a44
ED
5292/* DDI Buffer Translations */
5293#define DDI_BUF_TRANS_A 0x64E00
5294#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5295#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5296
7501a4d8
ED
5297/* Sideband Interface (SBI) is programmed indirectly, via
5298 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5299 * which contains the payload */
5e49cea6
PZ
5300#define SBI_ADDR 0xC6000
5301#define SBI_DATA 0xC6004
7501a4d8 5302#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5303#define SBI_CTL_DEST_ICLK (0x0<<16)
5304#define SBI_CTL_DEST_MPHY (0x1<<16)
5305#define SBI_CTL_OP_IORD (0x2<<8)
5306#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5307#define SBI_CTL_OP_CRRD (0x6<<8)
5308#define SBI_CTL_OP_CRWR (0x7<<8)
5309#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5310#define SBI_RESPONSE_SUCCESS (0x0<<1)
5311#define SBI_BUSY (0x1<<0)
5312#define SBI_READY (0x0<<0)
52f025ef 5313
ccf1c867 5314/* SBI offsets */
5e49cea6 5315#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5316#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5317#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5318#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5319#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5320#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5321#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5322#define SBI_SSCCTL 0x020c
ccf1c867 5323#define SBI_SSCCTL6 0x060C
dde86e2d 5324#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5325#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5326#define SBI_SSCAUXDIV6 0x0610
5327#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5328#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5329#define SBI_GEN0 0x1f00
5330#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5331
52f025ef 5332/* LPT PIXCLK_GATE */
5e49cea6 5333#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5334#define PIXCLK_GATE_UNGATE (1<<0)
5335#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5336
e93ea06a 5337/* SPLL */
5e49cea6 5338#define SPLL_CTL 0x46020
e93ea06a 5339#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5340#define SPLL_PLL_SSC (1<<28)
5341#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5342#define SPLL_PLL_FREQ_810MHz (0<<26)
5343#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5344
4dffc404 5345/* WRPLL */
5e49cea6
PZ
5346#define WRPLL_CTL1 0x46040
5347#define WRPLL_CTL2 0x46060
5348#define WRPLL_PLL_ENABLE (1<<31)
5349#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5350#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5351#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5352/* WRPLL divider programming */
5e49cea6
PZ
5353#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5354#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5355#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5356
fec9181c
ED
5357/* Port clock selection */
5358#define PORT_CLK_SEL_A 0x46100
5359#define PORT_CLK_SEL_B 0x46104
5e49cea6 5360#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5361#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5362#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5363#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5364#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5365#define PORT_CLK_SEL_WRPLL1 (4<<29)
5366#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5367#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5368
bb523fc0
PZ
5369/* Transcoder clock selection */
5370#define TRANS_CLK_SEL_A 0x46140
5371#define TRANS_CLK_SEL_B 0x46144
5372#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5373/* For each transcoder, we need to select the corresponding port clock */
5374#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5375#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5376
c9809791
PZ
5377#define _TRANSA_MSA_MISC 0x60410
5378#define _TRANSB_MSA_MISC 0x61410
5379#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5380 _TRANSB_MSA_MISC)
5381#define TRANS_MSA_SYNC_CLK (1<<0)
5382#define TRANS_MSA_6_BPC (0<<5)
5383#define TRANS_MSA_8_BPC (1<<5)
5384#define TRANS_MSA_10_BPC (2<<5)
5385#define TRANS_MSA_12_BPC (3<<5)
5386#define TRANS_MSA_16_BPC (4<<5)
dae84799 5387
90e8d31c 5388/* LCPLL Control */
5e49cea6 5389#define LCPLL_CTL 0x130040
90e8d31c
ED
5390#define LCPLL_PLL_DISABLE (1<<31)
5391#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5392#define LCPLL_CLK_FREQ_MASK (3<<26)
5393#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5394#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5395#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5396#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5397#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5398#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5399#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5400#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5401#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5402
5403#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5404#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5405#define D_COMP_COMP_FORCE (1<<8)
5406#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5407
69e94b7e
ED
5408/* Pipe WM_LINETIME - watermark line time */
5409#define PIPE_WM_LINETIME_A 0x45270
5410#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5411#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5412 PIPE_WM_LINETIME_B)
5413#define PIPE_WM_LINETIME_MASK (0x1ff)
5414#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5415#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5416#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5417
5418/* SFUSE_STRAP */
5e49cea6 5419#define SFUSE_STRAP 0xc2014
96d6e350
ED
5420#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5421#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5422#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5423
801bcfff
PZ
5424#define WM_MISC 0x45260
5425#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5426
1544d9d5
ED
5427#define WM_DBG 0x45280
5428#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5429#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5430#define WM_DBG_DISALLOW_SPRITE (1<<2)
5431
86d3efce
VS
5432/* pipe CSC */
5433#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5434#define _PIPE_A_CSC_COEFF_BY 0x49014
5435#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5436#define _PIPE_A_CSC_COEFF_BU 0x4901c
5437#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5438#define _PIPE_A_CSC_COEFF_BV 0x49024
5439#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5440#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5441#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5442#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5443#define _PIPE_A_CSC_PREOFF_HI 0x49030
5444#define _PIPE_A_CSC_PREOFF_ME 0x49034
5445#define _PIPE_A_CSC_PREOFF_LO 0x49038
5446#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5447#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5448#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5449
5450#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5451#define _PIPE_B_CSC_COEFF_BY 0x49114
5452#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5453#define _PIPE_B_CSC_COEFF_BU 0x4911c
5454#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5455#define _PIPE_B_CSC_COEFF_BV 0x49124
5456#define _PIPE_B_CSC_MODE 0x49128
5457#define _PIPE_B_CSC_PREOFF_HI 0x49130
5458#define _PIPE_B_CSC_PREOFF_ME 0x49134
5459#define _PIPE_B_CSC_PREOFF_LO 0x49138
5460#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5461#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5462#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5463
86d3efce
VS
5464#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5465#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5466#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5467#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5468#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5469#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5470#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5471#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5472#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5473#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5474#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5475#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5476#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5477
3230bf14
JN
5478/* VLV MIPI registers */
5479
5480#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5481#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5482#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5483#define DPI_ENABLE (1 << 31) /* A + B */
5484#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5485#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5486#define DUAL_LINK_MODE_MASK (1 << 26)
5487#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5488#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5489#define DITHERING_ENABLE (1 << 25) /* A + B */
5490#define FLOPPED_HSTX (1 << 23)
5491#define DE_INVERT (1 << 19) /* XXX */
5492#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5493#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5494#define AFE_LATCHOUT (1 << 17)
5495#define LP_OUTPUT_HOLD (1 << 16)
5496#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5497#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5498#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5499#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5500#define CSB_SHIFT 9
5501#define CSB_MASK (3 << 9)
5502#define CSB_20MHZ (0 << 9)
5503#define CSB_10MHZ (1 << 9)
5504#define CSB_40MHZ (2 << 9)
5505#define BANDGAP_MASK (1 << 8)
5506#define BANDGAP_PNW_CIRCUIT (0 << 8)
5507#define BANDGAP_LNC_CIRCUIT (1 << 8)
5508#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5509#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5510#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5511#define TEARING_EFFECT_SHIFT 2 /* A + B */
5512#define TEARING_EFFECT_MASK (3 << 2)
5513#define TEARING_EFFECT_OFF (0 << 2)
5514#define TEARING_EFFECT_DSI (1 << 2)
5515#define TEARING_EFFECT_GPIO (2 << 2)
5516#define LANE_CONFIGURATION_SHIFT 0
5517#define LANE_CONFIGURATION_MASK (3 << 0)
5518#define LANE_CONFIGURATION_4LANE (0 << 0)
5519#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5520#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5521
5522#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5523#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5524#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5525#define TEARING_EFFECT_DELAY_SHIFT 0
5526#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5527
5528/* XXX: all bits reserved */
5529#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5530
5531/* MIPI DSI Controller and D-PHY registers */
5532
5533#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5534#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5535#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5536#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5537#define ULPS_STATE_MASK (3 << 1)
5538#define ULPS_STATE_ENTER (2 << 1)
5539#define ULPS_STATE_EXIT (1 << 1)
5540#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5541#define DEVICE_READY (1 << 0)
5542
5543#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5544#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5545#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5546#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5547#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5548#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5549#define TEARING_EFFECT (1 << 31)
5550#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5551#define GEN_READ_DATA_AVAIL (1 << 29)
5552#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5553#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5554#define RX_PROT_VIOLATION (1 << 26)
5555#define RX_INVALID_TX_LENGTH (1 << 25)
5556#define ACK_WITH_NO_ERROR (1 << 24)
5557#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5558#define LP_RX_TIMEOUT (1 << 22)
5559#define HS_TX_TIMEOUT (1 << 21)
5560#define DPI_FIFO_UNDERRUN (1 << 20)
5561#define LOW_CONTENTION (1 << 19)
5562#define HIGH_CONTENTION (1 << 18)
5563#define TXDSI_VC_ID_INVALID (1 << 17)
5564#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5565#define TXCHECKSUM_ERROR (1 << 15)
5566#define TXECC_MULTIBIT_ERROR (1 << 14)
5567#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5568#define TXFALSE_CONTROL_ERROR (1 << 12)
5569#define RXDSI_VC_ID_INVALID (1 << 11)
5570#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5571#define RXCHECKSUM_ERROR (1 << 9)
5572#define RXECC_MULTIBIT_ERROR (1 << 8)
5573#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5574#define RXFALSE_CONTROL_ERROR (1 << 6)
5575#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5576#define RX_LP_TX_SYNC_ERROR (1 << 4)
5577#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5578#define RXEOT_SYNC_ERROR (1 << 2)
5579#define RXSOT_SYNC_ERROR (1 << 1)
5580#define RXSOT_ERROR (1 << 0)
5581
5582#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5583#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5584#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5585#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5586#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5587#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5588#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5589#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5590#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5591#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5592#define VID_MODE_FORMAT_MASK (0xf << 7)
5593#define VID_MODE_NOT_SUPPORTED (0 << 7)
5594#define VID_MODE_FORMAT_RGB565 (1 << 7)
5595#define VID_MODE_FORMAT_RGB666 (2 << 7)
5596#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5597#define VID_MODE_FORMAT_RGB888 (4 << 7)
5598#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5599#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5600#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5601#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5602#define DATA_LANES_PRG_REG_SHIFT 0
5603#define DATA_LANES_PRG_REG_MASK (7 << 0)
5604
5605#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5606#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5607#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5608#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5609
5610#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5611#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5612#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5613#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5614
5615#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5616#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5617#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5618#define TURN_AROUND_TIMEOUT_MASK 0x3f
5619
5620#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5621#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5622#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5623#define DEVICE_RESET_TIMER_MASK 0xffff
5624
5625#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5626#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5627#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5628#define VERTICAL_ADDRESS_SHIFT 16
5629#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5630#define HORIZONTAL_ADDRESS_SHIFT 0
5631#define HORIZONTAL_ADDRESS_MASK 0xffff
5632
5633#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5634#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5635#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5636#define DBI_FIFO_EMPTY_HALF (0 << 0)
5637#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5638#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5639
5640/* regs below are bits 15:0 */
5641#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5642#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5643#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5644
5645#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5646#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5647#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5648
5649#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5650#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5651#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5652
5653#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5654#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5655#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5656
5657#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5658#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5659#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5660
5661#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5662#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5663#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5664
5665#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5666#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5667#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5668
5669#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5670#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5671#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5672/* regs above are bits 15:0 */
5673
5674#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5675#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5676#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5677#define DPI_LP_MODE (1 << 6)
5678#define BACKLIGHT_OFF (1 << 5)
5679#define BACKLIGHT_ON (1 << 4)
5680#define COLOR_MODE_OFF (1 << 3)
5681#define COLOR_MODE_ON (1 << 2)
5682#define TURN_ON (1 << 1)
5683#define SHUTDOWN (1 << 0)
5684
5685#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5686#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5687#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5688#define COMMAND_BYTE_SHIFT 0
5689#define COMMAND_BYTE_MASK (0x3f << 0)
5690
5691#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5692#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5693#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5694#define MASTER_INIT_TIMER_SHIFT 0
5695#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5696
5697#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5698#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5699#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5700#define MAX_RETURN_PKT_SIZE_SHIFT 0
5701#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5702
5703#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5704#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5705#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5706#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5707#define DISABLE_VIDEO_BTA (1 << 3)
5708#define IP_TG_CONFIG (1 << 2)
5709#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5710#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5711#define VIDEO_MODE_BURST (3 << 0)
5712
5713#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5714#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5715#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5716#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5717#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5718#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5719#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5720#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5721#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5722#define CLOCKSTOP (1 << 1)
5723#define EOT_DISABLE (1 << 0)
5724
5725#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5726#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5727#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5728#define LP_BYTECLK_SHIFT 0
5729#define LP_BYTECLK_MASK (0xffff << 0)
5730
5731/* bits 31:0 */
5732#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5733#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5734#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5735
5736/* bits 31:0 */
5737#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5738#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5739#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5740
5741#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5742#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5743#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5744#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5745#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5746#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5747#define LONG_PACKET_WORD_COUNT_SHIFT 8
5748#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5749#define SHORT_PACKET_PARAM_SHIFT 8
5750#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5751#define VIRTUAL_CHANNEL_SHIFT 6
5752#define VIRTUAL_CHANNEL_MASK (3 << 6)
5753#define DATA_TYPE_SHIFT 0
5754#define DATA_TYPE_MASK (3f << 0)
5755/* data type values, see include/video/mipi_display.h */
5756
5757#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5758#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5759#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5760#define DPI_FIFO_EMPTY (1 << 28)
5761#define DBI_FIFO_EMPTY (1 << 27)
5762#define LP_CTRL_FIFO_EMPTY (1 << 26)
5763#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5764#define LP_CTRL_FIFO_FULL (1 << 24)
5765#define HS_CTRL_FIFO_EMPTY (1 << 18)
5766#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5767#define HS_CTRL_FIFO_FULL (1 << 16)
5768#define LP_DATA_FIFO_EMPTY (1 << 10)
5769#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5770#define LP_DATA_FIFO_FULL (1 << 8)
5771#define HS_DATA_FIFO_EMPTY (1 << 2)
5772#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5773#define HS_DATA_FIFO_FULL (1 << 0)
5774
5775#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5776#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5777#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5778#define DBI_HS_LP_MODE_MASK (1 << 0)
5779#define DBI_LP_MODE (1 << 0)
5780#define DBI_HS_MODE (0 << 0)
5781
5782#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5783#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5784#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5785#define EXIT_ZERO_COUNT_SHIFT 24
5786#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5787#define TRAIL_COUNT_SHIFT 16
5788#define TRAIL_COUNT_MASK (0x1f << 16)
5789#define CLK_ZERO_COUNT_SHIFT 8
5790#define CLK_ZERO_COUNT_MASK (0xff << 8)
5791#define PREPARE_COUNT_SHIFT 0
5792#define PREPARE_COUNT_MASK (0x3f << 0)
5793
5794/* bits 31:0 */
5795#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5796#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5797#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5798
5799#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5800#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5801#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5802#define LP_HS_SSW_CNT_SHIFT 16
5803#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5804#define HS_LP_PWR_SW_CNT_SHIFT 0
5805#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5806
5807#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5808#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5809#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5810#define STOP_STATE_STALL_COUNTER_SHIFT 0
5811#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5812
5813#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5814#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5815#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5816#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5817#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5818#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5819#define RX_CONTENTION_DETECTED (1 << 0)
5820
5821/* XXX: only pipe A ?!? */
5822#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5823#define DBI_TYPEC_ENABLE (1 << 31)
5824#define DBI_TYPEC_WIP (1 << 30)
5825#define DBI_TYPEC_OPTION_SHIFT 28
5826#define DBI_TYPEC_OPTION_MASK (3 << 28)
5827#define DBI_TYPEC_FREQ_SHIFT 24
5828#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5829#define DBI_TYPEC_OVERRIDE (1 << 8)
5830#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5831#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5832
5833
5834/* MIPI adapter registers */
5835
5836#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5837#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5838#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5839#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5840#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5841#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5842#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5843#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5844#define READ_REQUEST_PRIORITY_SHIFT 3
5845#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5846#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5847#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5848#define RGB_FLIP_TO_BGR (1 << 2)
5849
5850#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5851#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5852#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5853#define DATA_MEM_ADDRESS_SHIFT 5
5854#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5855#define DATA_VALID (1 << 0)
5856
5857#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5858#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5859#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5860#define DATA_LENGTH_SHIFT 0
5861#define DATA_LENGTH_MASK (0xfffff << 0)
5862
5863#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5864#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5865#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5866#define COMMAND_MEM_ADDRESS_SHIFT 5
5867#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5868#define AUTO_PWG_ENABLE (1 << 2)
5869#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5870#define COMMAND_VALID (1 << 0)
5871
5872#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5873#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5874#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5875#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5876#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5877
5878#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5879#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5880#define MIPI_READ_DATA_RETURN(pipe, n) \
5881 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5882
5883#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5884#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5885#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5886#define READ_DATA_VALID(n) (1 << (n))
5887
585fb111 5888#endif /* _I915_REG_H_ */