]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: fix VLV limits
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
39 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
585fb111
JB
41 */
42#define INTEL_GMCH_CTRL 0x52
28d52043 43#define INTEL_GMCH_VGA_DISABLE (1 << 1)
e76e9aeb
BW
44#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
03752f5b
BW
49#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
e76e9aeb 51
14bc490b 52
585fb111
JB
53/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
652c393a 56#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
57#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
f97108d1 61#define GCFGC2 0xda
585fb111
JB
62#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
67#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 86#define LBB 0xf4
eeccdcac
KG
87
88/* Graphics reset regs */
0573ed4a
KG
89#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
91#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
8a5c2ae7 94#define GRDOM_MASK (3<<2)
5ccce180 95#define GRDOM_RESET_ENABLE (1<<0)
585fb111 96
07b7ddd9
JB
97#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
98#define GEN6_MBC_SNPCR_SHIFT 21
99#define GEN6_MBC_SNPCR_MASK (3<<21)
100#define GEN6_MBC_SNPCR_MAX (0<<21)
101#define GEN6_MBC_SNPCR_MED (1<<21)
102#define GEN6_MBC_SNPCR_LOW (2<<21)
103#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
104
5eb719cd
DV
105#define GEN6_MBCTL 0x0907c
106#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
107#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
108#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
109#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
110#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
111
cff458c2
EA
112#define GEN6_GDRST 0x941c
113#define GEN6_GRDOM_FULL (1 << 0)
114#define GEN6_GRDOM_RENDER (1 << 1)
115#define GEN6_GRDOM_MEDIA (1 << 2)
116#define GEN6_GRDOM_BLT (1 << 3)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
e3dff585 125#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
126#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
127#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
128#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
129#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
130#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
131#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
132#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 133
48ecfa10 134#define GAC_ECO_BITS 0x14090
3b9d7888 135#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
136#define ECOBITS_PPGTT_CACHE64B (3<<8)
137#define ECOBITS_PPGTT_CACHE4B (0<<8)
138
be901a5a
DV
139#define GAB_CTL 0x24000
140#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
141
585fb111
JB
142/* VGA stuff */
143
144#define VGA_ST01_MDA 0x3ba
145#define VGA_ST01_CGA 0x3da
146
147#define VGA_MSR_WRITE 0x3c2
148#define VGA_MSR_READ 0x3cc
149#define VGA_MSR_MEM_EN (1<<1)
150#define VGA_MSR_CGA_MODE (1<<0)
151
56a12a50
VS
152/*
153 * SR01 is the only VGA register touched on non-UMS setups.
154 * VLV doesn't do UMS, so the sequencer index/data registers
155 * are the only VGA registers which need to include
156 * display_mmio_offset.
157 */
158#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
f930ddd0 159#define SR01 1
56a12a50 160#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
585fb111
JB
161
162#define VGA_AR_INDEX 0x3c0
163#define VGA_AR_VID_EN (1<<5)
164#define VGA_AR_DATA_WRITE 0x3c0
165#define VGA_AR_DATA_READ 0x3c1
166
167#define VGA_GR_INDEX 0x3ce
168#define VGA_GR_DATA 0x3cf
169/* GR05 */
170#define VGA_GR_MEM_READ_MODE_SHIFT 3
171#define VGA_GR_MEM_READ_MODE_PLANE 1
172/* GR06 */
173#define VGA_GR_MEM_MODE_MASK 0xc
174#define VGA_GR_MEM_MODE_SHIFT 2
175#define VGA_GR_MEM_A0000_AFFFF 0
176#define VGA_GR_MEM_A0000_BFFFF 1
177#define VGA_GR_MEM_B0000_B7FFF 2
178#define VGA_GR_MEM_B0000_BFFFF 3
179
180#define VGA_DACMASK 0x3c6
181#define VGA_DACRX 0x3c7
182#define VGA_DACWX 0x3c8
183#define VGA_DACDATA 0x3c9
184
185#define VGA_CR_INDEX_MDA 0x3b4
186#define VGA_CR_DATA_MDA 0x3b5
187#define VGA_CR_INDEX_CGA 0x3d4
188#define VGA_CR_DATA_CGA 0x3d5
189
190/*
191 * Memory interface instructions used by the kernel
192 */
193#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
194
195#define MI_NOOP MI_INSTR(0, 0)
196#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
197#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 198#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
199#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
200#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
201#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
202#define MI_FLUSH MI_INSTR(0x04, 0)
203#define MI_READ_FLUSH (1 << 0)
204#define MI_EXE_FLUSH (1 << 1)
205#define MI_NO_WRITE_FLUSH (1 << 2)
206#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
207#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 208#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 209#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
210#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
211#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 212#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 213#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
214#define MI_OVERLAY_CONTINUE (0x0<<21)
215#define MI_OVERLAY_ON (0x1<<21)
216#define MI_OVERLAY_OFF (0x2<<21)
585fb111 217#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 218#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 219#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 220#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
221/* IVB has funny definitions for which plane to flip. */
222#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
223#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
224#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
226#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
228#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
229#define MI_ARB_ENABLE (1<<0)
230#define MI_ARB_DISABLE (0<<0)
cb05d8de 231
aa40d6bb
ZN
232#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
233#define MI_MM_SPACE_GTT (1<<8)
234#define MI_MM_SPACE_PHYSICAL (0<<8)
235#define MI_SAVE_EXT_STATE_EN (1<<3)
236#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 237#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 238#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
239#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
240#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
241#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
242#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
243/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
244 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
245 * simply ignores the register load under certain conditions.
246 * - One can actually load arbitrary many arbitrary registers: Simply issue x
247 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
248 */
249#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07 250#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
251#define MI_FLUSH_DW_STORE_INDEX (1<<21)
252#define MI_INVALIDATE_TLB (1<<18)
253#define MI_FLUSH_DW_OP_STOREDW (1<<14)
254#define MI_INVALIDATE_BSD (1<<7)
255#define MI_FLUSH_DW_USE_GTT (1<<2)
256#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 257#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
258#define MI_BATCH_NON_SECURE (1)
259/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
260#define MI_BATCH_NON_SECURE_I965 (1<<8)
261#define MI_BATCH_PPGTT_HSW (1<<8)
262#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 263#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 264#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
265#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
266#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
267#define MI_SEMAPHORE_UPDATE (1<<21)
268#define MI_SEMAPHORE_COMPARE (1<<20)
269#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
270#define MI_SEMAPHORE_SYNC_RV (2<<16)
271#define MI_SEMAPHORE_SYNC_RB (0<<16)
272#define MI_SEMAPHORE_SYNC_VR (0<<16)
273#define MI_SEMAPHORE_SYNC_VB (2<<16)
274#define MI_SEMAPHORE_SYNC_BR (2<<16)
275#define MI_SEMAPHORE_SYNC_BV (0<<16)
276#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
277/*
278 * 3D instructions used by the kernel
279 */
280#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
281
282#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
283#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
284#define SC_UPDATE_SCISSOR (0x1<<1)
285#define SC_ENABLE_MASK (0x1<<0)
286#define SC_ENABLE (0x1<<0)
287#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
288#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
289#define SCI_YMIN_MASK (0xffff<<16)
290#define SCI_XMIN_MASK (0xffff<<0)
291#define SCI_YMAX_MASK (0xffff<<16)
292#define SCI_XMAX_MASK (0xffff<<0)
293#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
294#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
295#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
296#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
297#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
298#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
299#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
300#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
301#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
302#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
303#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
304#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
305#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
306#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
307#define BLT_DEPTH_8 (0<<24)
308#define BLT_DEPTH_16_565 (1<<24)
309#define BLT_DEPTH_16_1555 (2<<24)
310#define BLT_DEPTH_32 (3<<24)
311#define BLT_ROP_GXCOPY (0xcc<<16)
312#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
313#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
314#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
315#define ASYNC_FLIP (1<<22)
316#define DISPLAY_PLANE_A (0<<20)
317#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 318#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 319#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 320#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 321#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
322#define PIPE_CONTROL_QW_WRITE (1<<14)
323#define PIPE_CONTROL_DEPTH_STALL (1<<13)
324#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 325#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
326#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
327#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
328#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
329#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
330#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
331#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
332#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 333#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 334#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 335#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 336
dc96e9b8
CW
337
338/*
339 * Reset registers
340 */
341#define DEBUG_RESET_I830 0x6070
342#define DEBUG_RESET_FULL (1<<7)
343#define DEBUG_RESET_RENDER (1<<8)
344#define DEBUG_RESET_DISPLAY (1<<9)
345
57f350b6
JB
346/*
347 * DPIO - a special bus for various display related registers to hide behind:
348 * 0x800c: m1, m2, n, p1, p2, k dividers
349 * 0x8014: REF and SFR select
350 * 0x8014: N divider, VCO select
351 * 0x801c/3c: core clock bits
352 * 0x8048/68: low pass filter coefficients
353 * 0x8100: fast clock controls
54d9d493
VS
354 *
355 * DPIO is VLV only.
57f350b6 356 */
54d9d493 357#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
57f350b6
JB
358#define DPIO_RID (0<<24)
359#define DPIO_OP_WRITE (1<<16)
360#define DPIO_OP_READ (0<<16)
361#define DPIO_PORTID (0x12<<8)
362#define DPIO_BYTE (0xf<<4)
363#define DPIO_BUSY (1<<0) /* status only */
54d9d493
VS
364#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
365#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
366#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
367#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
368#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
369#define DPIO_SFR_BYPASS (1<<1)
370#define DPIO_RESET (1<<0)
371
372#define _DPIO_DIV_A 0x800c
373#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
374#define DPIO_K_SHIFT (24) /* 4 bits */
375#define DPIO_P1_SHIFT (21) /* 3 bits */
376#define DPIO_P2_SHIFT (16) /* 5 bits */
377#define DPIO_N_SHIFT (12) /* 4 bits */
378#define DPIO_ENABLE_CALIBRATION (1<<11)
379#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
380#define DPIO_M2DIV_MASK 0xff
381#define _DPIO_DIV_B 0x802c
382#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
383
384#define _DPIO_REFSFR_A 0x8014
385#define DPIO_REFSEL_OVERRIDE 27
386#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
387#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
388#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 389#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
390#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
391#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
392#define _DPIO_REFSFR_B 0x8034
393#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
394
395#define _DPIO_CORE_CLK_A 0x801c
396#define _DPIO_CORE_CLK_B 0x803c
397#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
398
399#define _DPIO_LFP_COEFF_A 0x8048
400#define _DPIO_LFP_COEFF_B 0x8068
401#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
402
403#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 404
2a8f64ca
VP
405#define DPIO_DATA_CHANNEL1 0x8220
406#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 407
585fb111 408/*
de151cf6 409 * Fence registers
585fb111 410 */
de151cf6 411#define FENCE_REG_830_0 0x2000
dc529a4f 412#define FENCE_REG_945_8 0x3000
de151cf6
JB
413#define I830_FENCE_START_MASK 0x07f80000
414#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 415#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
416#define I830_FENCE_PITCH_SHIFT 4
417#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 418#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 419#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 420#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
421
422#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 423#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 424
de151cf6
JB
425#define FENCE_REG_965_0 0x03000
426#define I965_FENCE_PITCH_SHIFT 2
427#define I965_FENCE_TILING_Y_SHIFT 1
428#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 429#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 430
4e901fdc
EA
431#define FENCE_REG_SANDYBRIDGE_0 0x100000
432#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 433#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 434
f691e2f4
DV
435/* control register for cpu gtt access */
436#define TILECTL 0x101000
437#define TILECTL_SWZCTL (1 << 0)
438#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
439#define TILECTL_BACKSNOOP_DIS (1 << 3)
440
de151cf6
JB
441/*
442 * Instruction and interrupt control regs
443 */
63eeaf38 444#define PGTBL_ER 0x02024
333e9fe9
DV
445#define RENDER_RING_BASE 0x02000
446#define BSD_RING_BASE 0x04000
447#define GEN6_BSD_RING_BASE 0x12000
549f7365 448#define BLT_RING_BASE 0x22000
3d281d8c
DV
449#define RING_TAIL(base) ((base)+0x30)
450#define RING_HEAD(base) ((base)+0x34)
451#define RING_START(base) ((base)+0x38)
452#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
453#define RING_SYNC_0(base) ((base)+0x40)
454#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
455#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
456#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
457#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
458#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
459#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
460#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 461#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
462#define RING_HWS_PGA(base) ((base)+0x80)
463#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
464#define ARB_MODE 0x04030
465#define ARB_MODE_SWIZZLE_SNB (1<<4)
466#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 467#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
468#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
469#define DONE_REG 0x40b0
4593010b
EA
470#define BSD_HWS_PGA_GEN7 (0x04180)
471#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 472#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 473#define RING_NOPID(base) ((base)+0x94)
0f46832f 474#define RING_IMR(base) ((base)+0xa8)
c0c7babc 475#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
476#define TAIL_ADDR 0x001FFFF8
477#define HEAD_WRAP_COUNT 0xFFE00000
478#define HEAD_WRAP_ONE 0x00200000
479#define HEAD_ADDR 0x001FFFFC
480#define RING_NR_PAGES 0x001FF000
481#define RING_REPORT_MASK 0x00000006
482#define RING_REPORT_64K 0x00000002
483#define RING_REPORT_128K 0x00000004
484#define RING_NO_REPORT 0x00000000
485#define RING_VALID_MASK 0x00000001
486#define RING_VALID 0x00000001
487#define RING_INVALID 0x00000000
4b60e5cb
CW
488#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
489#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 490#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
491#if 0
492#define PRB0_TAIL 0x02030
493#define PRB0_HEAD 0x02034
494#define PRB0_START 0x02038
495#define PRB0_CTL 0x0203c
585fb111
JB
496#define PRB1_TAIL 0x02040 /* 915+ only */
497#define PRB1_HEAD 0x02044 /* 915+ only */
498#define PRB1_START 0x02048 /* 915+ only */
499#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 500#endif
63eeaf38
JB
501#define IPEIR_I965 0x02064
502#define IPEHR_I965 0x02068
503#define INSTDONE_I965 0x0206c
d53bd484
BW
504#define GEN7_INSTDONE_1 0x0206c
505#define GEN7_SC_INSTDONE 0x07100
506#define GEN7_SAMPLER_INSTDONE 0x0e160
507#define GEN7_ROW_INSTDONE 0x0e164
508#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
509#define RING_IPEIR(base) ((base)+0x64)
510#define RING_IPEHR(base) ((base)+0x68)
511#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
512#define RING_INSTPS(base) ((base)+0x70)
513#define RING_DMA_FADD(base) ((base)+0x78)
514#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
515#define INSTPS 0x02070 /* 965+ only */
516#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
517#define ACTHD_I965 0x02074
518#define HWS_PGA 0x02080
519#define HWS_ADDRESS_MASK 0xfffff000
520#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
521#define PWRCTXA 0x2088 /* 965GM+ only */
522#define PWRCTX_EN (1<<0)
585fb111 523#define IPEIR 0x02088
63eeaf38
JB
524#define IPEHR 0x0208c
525#define INSTDONE 0x02090
585fb111
JB
526#define NOPID 0x02094
527#define HWSTAM 0x02098
9d2f41fa 528#define DMA_FADD_I8XX 0x020d0
71cf39b1 529
f406839f 530#define ERROR_GEN6 0x040a0
71e172e8 531#define GEN7_ERR_INT 0x44040
b4c145c1 532#define ERR_INT_MMIO_UNCLAIMED (1<<13)
f406839f 533
3f1e109a
PZ
534#define FPGA_DBG 0x42300
535#define FPGA_DBG_RM_NOCLAIM (1<<31)
536
0f3b6849
CW
537#define DERRMR 0x44050
538
de6e2eaf
EA
539/* GM45+ chicken bits -- debug workaround bits that may be required
540 * for various sorts of correct behavior. The top 16 bits of each are
541 * the enables for writing to the corresponding low bit.
542 */
543#define _3D_CHICKEN 0x02084
4283908e 544#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
545#define _3D_CHICKEN2 0x0208c
546/* Disables pipelining of read flushes past the SF-WIZ interface.
547 * Required on all Ironlake steppings according to the B-Spec, but the
548 * particular danger of not doing so is not specified.
549 */
550# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
551#define _3D_CHICKEN3 0x02090
87f8020e 552#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 553#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 554
71cf39b1
EA
555#define MI_MODE 0x0209c
556# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 557# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 558# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 559
f8f2ac9a 560#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
561#define GEN6_GT_MODE_HI (1 << 9)
562#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 563
1ec14ad3 564#define GFX_MODE 0x02520
b095cd0a 565#define GFX_MODE_GEN7 0x0229c
5eb719cd 566#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
567#define GFX_RUN_LIST_ENABLE (1<<15)
568#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
569#define GFX_SURFACE_FAULT_ENABLE (1<<12)
570#define GFX_REPLAY_MODE (1<<11)
571#define GFX_PSMI_GRANULARITY (1<<10)
572#define GFX_PPGTT_ENABLE (1<<9)
573
a7e806de
DV
574#define VLV_DISPLAY_BASE 0x180000
575
585fb111
JB
576#define SCPD0 0x0209c /* 915+ only */
577#define IER 0x020a0
578#define IIR 0x020a4
579#define IMR 0x020a8
580#define ISR 0x020ac
07ec7ec5 581#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 582#define GCFG_DIS (1<<8)
ff763010
VS
583#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
584#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
585#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
586#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
587#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
585fb111
JB
588#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
589#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
590#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 591#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
592#define I915_HWB_OOM_INTERRUPT (1<<13)
593#define I915_SYNC_STATUS_INTERRUPT (1<<12)
594#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
595#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
596#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
597#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
598#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
599#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
600#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
601#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
602#define I915_DEBUG_INTERRUPT (1<<2)
603#define I915_USER_INTERRUPT (1<<1)
604#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 605#define I915_BSD_USER_INTERRUPT (1<<25)
90a72f87 606#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
607#define EIR 0x020b0
608#define EMR 0x020b4
609#define ESR 0x020b8
63eeaf38
JB
610#define GM45_ERROR_PAGE_TABLE (1<<5)
611#define GM45_ERROR_MEM_PRIV (1<<4)
612#define I915_ERROR_PAGE_TABLE (1<<4)
613#define GM45_ERROR_CP_PRIV (1<<3)
614#define I915_ERROR_MEMORY_REFRESH (1<<1)
615#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 616#define INSTPM 0x020c0
ee980b80 617#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
618#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
619 will not assert AGPBUSY# and will only
620 be delivered when out of C3. */
84f9f938 621#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
622#define ACTHD 0x020c8
623#define FW_BLC 0x020d8
8692d00e 624#define FW_BLC2 0x020dc
585fb111 625#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
626#define FW_BLC_SELF_EN_MASK (1<<31)
627#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
628#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
629#define MM_BURST_LENGTH 0x00700000
630#define MM_FIFO_WATERMARK 0x0001F000
631#define LM_BURST_LENGTH 0x00000700
632#define LM_FIFO_WATERMARK 0x0000001F
585fb111 633#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
634
635/* Make render/texture TLB fetches lower priorty than associated data
636 * fetches. This is not turned on by default
637 */
638#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
639
640/* Isoch request wait on GTT enable (Display A/B/C streams).
641 * Make isoch requests stall on the TLB update. May cause
642 * display underruns (test mode only)
643 */
644#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
645
646/* Block grant count for isoch requests when block count is
647 * set to a finite value.
648 */
649#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
650#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
651#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
652#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
653#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
654
655/* Enable render writes to complete in C2/C3/C4 power states.
656 * If this isn't enabled, render writes are prevented in low
657 * power states. That seems bad to me.
658 */
659#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
660
661/* This acknowledges an async flip immediately instead
662 * of waiting for 2TLB fetches.
663 */
664#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
665
666/* Enables non-sequential data reads through arbiter
667 */
0206e353 668#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
669
670/* Disable FSB snooping of cacheable write cycles from binner/render
671 * command stream
672 */
673#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
674
675/* Arbiter time slice for non-isoch streams */
676#define MI_ARB_TIME_SLICE_MASK (7 << 5)
677#define MI_ARB_TIME_SLICE_1 (0 << 5)
678#define MI_ARB_TIME_SLICE_2 (1 << 5)
679#define MI_ARB_TIME_SLICE_4 (2 << 5)
680#define MI_ARB_TIME_SLICE_6 (3 << 5)
681#define MI_ARB_TIME_SLICE_8 (4 << 5)
682#define MI_ARB_TIME_SLICE_10 (5 << 5)
683#define MI_ARB_TIME_SLICE_14 (6 << 5)
684#define MI_ARB_TIME_SLICE_16 (7 << 5)
685
686/* Low priority grace period page size */
687#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
688#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
689
690/* Disable display A/B trickle feed */
691#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
692
693/* Set display plane priority */
694#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
695#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
696
585fb111 697#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 698#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
699#define CM0_IZ_OPT_DISABLE (1<<6)
700#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 701#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
702#define CM0_DEPTH_EVICT_DISABLE (1<<4)
703#define CM0_COLOR_EVICT_DISABLE (1<<3)
704#define CM0_DEPTH_WRITE_DISABLE (1<<1)
705#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 706#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 707#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
708#define GFX_FLSH_CNTL_GEN6 0x101008
709#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
710#define ECOSKPD 0x021d0
711#define ECO_GATING_CX_ONLY (1<<3)
712#define ECO_FLIP_DONE (1<<0)
585fb111 713
fb046853
JB
714#define CACHE_MODE_1 0x7004 /* IVB+ */
715#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
716
e2a1e2f0
BW
717/* GEN6 interrupt control
718 * Note that the per-ring interrupt bits do alias with the global interrupt bits
719 * in GTIMR. */
a1786bd2
ZW
720#define GEN6_RENDER_HWSTAM 0x2098
721#define GEN6_RENDER_IMR 0x20a8
722#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
723#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 724#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
725#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
726#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
727#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
728#define GEN6_RENDER_SYNC_STATUS (1 << 2)
729#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
730#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
731
732#define GEN6_BLITTER_HWSTAM 0x22098
733#define GEN6_BLITTER_IMR 0x220a8
734#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
735#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
736#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
737#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 738
4efe0708
JB
739#define GEN6_BLITTER_ECOSKPD 0x221d0
740#define GEN6_BLITTER_LOCK_SHIFT 16
741#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
742
881f47b6 743#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
744#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
745#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
746#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
747#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 748
ec6a890d 749#define GEN6_BSD_HWSTAM 0x12098
881f47b6 750#define GEN6_BSD_IMR 0x120a8
1ec14ad3 751#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
752
753#define GEN6_BSD_RNCID 0x12198
754
a1e969e0
BW
755#define GEN7_FF_THREAD_MODE 0x20a0
756#define GEN7_FF_SCHED_MASK 0x0077070
757#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
758#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
759#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
760#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 761#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
762#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
763#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
764#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
765#define GEN7_FF_VS_SCHED_HW (0x0<<12)
766#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
767#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
768#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
769#define GEN7_FF_DS_SCHED_HW (0x0<<4)
770
585fb111
JB
771/*
772 * Framebuffer compression (915+ only)
773 */
774
775#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
776#define FBC_LL_BASE 0x03204 /* 4k page aligned */
777#define FBC_CONTROL 0x03208
778#define FBC_CTL_EN (1<<31)
779#define FBC_CTL_PERIODIC (1<<30)
780#define FBC_CTL_INTERVAL_SHIFT (16)
781#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 782#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
783#define FBC_CTL_STRIDE_SHIFT (5)
784#define FBC_CTL_FENCENO (1<<0)
785#define FBC_COMMAND 0x0320c
786#define FBC_CMD_COMPRESS (1<<0)
787#define FBC_STATUS 0x03210
788#define FBC_STAT_COMPRESSING (1<<31)
789#define FBC_STAT_COMPRESSED (1<<30)
790#define FBC_STAT_MODIFIED (1<<29)
791#define FBC_STAT_CURRENT_LINE (1<<0)
792#define FBC_CONTROL2 0x03214
793#define FBC_CTL_FENCE_DBL (0<<4)
794#define FBC_CTL_IDLE_IMM (0<<2)
795#define FBC_CTL_IDLE_FULL (1<<2)
796#define FBC_CTL_IDLE_LINE (2<<2)
797#define FBC_CTL_IDLE_DEBUG (3<<2)
798#define FBC_CTL_CPU_FENCE (1<<1)
799#define FBC_CTL_PLANEA (0<<0)
800#define FBC_CTL_PLANEB (1<<0)
801#define FBC_FENCE_OFF 0x0321b
80824003 802#define FBC_TAG 0x03300
585fb111
JB
803
804#define FBC_LL_SIZE (1536)
805
74dff282
JB
806/* Framebuffer compression for GM45+ */
807#define DPFC_CB_BASE 0x3200
808#define DPFC_CONTROL 0x3208
809#define DPFC_CTL_EN (1<<31)
810#define DPFC_CTL_PLANEA (0<<30)
811#define DPFC_CTL_PLANEB (1<<30)
812#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 813#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
814#define DPFC_SR_EN (1<<10)
815#define DPFC_CTL_LIMIT_1X (0<<6)
816#define DPFC_CTL_LIMIT_2X (1<<6)
817#define DPFC_CTL_LIMIT_4X (2<<6)
818#define DPFC_RECOMP_CTL 0x320c
819#define DPFC_RECOMP_STALL_EN (1<<27)
820#define DPFC_RECOMP_STALL_WM_SHIFT (16)
821#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
822#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
823#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
824#define DPFC_STATUS 0x3210
825#define DPFC_INVAL_SEG_SHIFT (16)
826#define DPFC_INVAL_SEG_MASK (0x07ff0000)
827#define DPFC_COMP_SEG_SHIFT (0)
828#define DPFC_COMP_SEG_MASK (0x000003ff)
829#define DPFC_STATUS2 0x3214
830#define DPFC_FENCE_YOFF 0x3218
831#define DPFC_CHICKEN 0x3224
832#define DPFC_HT_MODIFY (1<<31)
833
b52eb4dc
ZY
834/* Framebuffer compression for Ironlake */
835#define ILK_DPFC_CB_BASE 0x43200
836#define ILK_DPFC_CONTROL 0x43208
837/* The bit 28-8 is reserved */
838#define DPFC_RESERVED (0x1FFFFF00)
839#define ILK_DPFC_RECOMP_CTL 0x4320c
840#define ILK_DPFC_STATUS 0x43210
841#define ILK_DPFC_FENCE_YOFF 0x43218
842#define ILK_DPFC_CHICKEN 0x43224
843#define ILK_FBC_RT_BASE 0x2128
844#define ILK_FBC_RT_VALID (1<<0)
845
846#define ILK_DISPLAY_CHICKEN1 0x42000
847#define ILK_FBCQ_DIS (1<<22)
0206e353 848#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 849
b52eb4dc 850
9c04f015
YL
851/*
852 * Framebuffer compression for Sandybridge
853 *
854 * The following two registers are of type GTTMMADR
855 */
856#define SNB_DPFC_CTL_SA 0x100100
857#define SNB_CPU_FENCE_ENABLE (1<<29)
858#define DPFC_CPU_FENCE_OFFSET 0x100104
859
860
585fb111
JB
861/*
862 * GPIO regs
863 */
864#define GPIOA 0x5010
865#define GPIOB 0x5014
866#define GPIOC 0x5018
867#define GPIOD 0x501c
868#define GPIOE 0x5020
869#define GPIOF 0x5024
870#define GPIOG 0x5028
871#define GPIOH 0x502c
872# define GPIO_CLOCK_DIR_MASK (1 << 0)
873# define GPIO_CLOCK_DIR_IN (0 << 1)
874# define GPIO_CLOCK_DIR_OUT (1 << 1)
875# define GPIO_CLOCK_VAL_MASK (1 << 2)
876# define GPIO_CLOCK_VAL_OUT (1 << 3)
877# define GPIO_CLOCK_VAL_IN (1 << 4)
878# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
879# define GPIO_DATA_DIR_MASK (1 << 8)
880# define GPIO_DATA_DIR_IN (0 << 9)
881# define GPIO_DATA_DIR_OUT (1 << 9)
882# define GPIO_DATA_VAL_MASK (1 << 10)
883# define GPIO_DATA_VAL_OUT (1 << 11)
884# define GPIO_DATA_VAL_IN (1 << 12)
885# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
886
f899fc64
CW
887#define GMBUS0 0x5100 /* clock/port select */
888#define GMBUS_RATE_100KHZ (0<<8)
889#define GMBUS_RATE_50KHZ (1<<8)
890#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
891#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
892#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
893#define GMBUS_PORT_DISABLED 0
894#define GMBUS_PORT_SSC 1
895#define GMBUS_PORT_VGADDC 2
896#define GMBUS_PORT_PANEL 3
897#define GMBUS_PORT_DPC 4 /* HDMIC */
898#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
899#define GMBUS_PORT_DPD 6 /* HDMID */
900#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 901#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
902#define GMBUS1 0x5104 /* command/status */
903#define GMBUS_SW_CLR_INT (1<<31)
904#define GMBUS_SW_RDY (1<<30)
905#define GMBUS_ENT (1<<29) /* enable timeout */
906#define GMBUS_CYCLE_NONE (0<<25)
907#define GMBUS_CYCLE_WAIT (1<<25)
908#define GMBUS_CYCLE_INDEX (2<<25)
909#define GMBUS_CYCLE_STOP (4<<25)
910#define GMBUS_BYTE_COUNT_SHIFT 16
911#define GMBUS_SLAVE_INDEX_SHIFT 8
912#define GMBUS_SLAVE_ADDR_SHIFT 1
913#define GMBUS_SLAVE_READ (1<<0)
914#define GMBUS_SLAVE_WRITE (0<<0)
915#define GMBUS2 0x5108 /* status */
916#define GMBUS_INUSE (1<<15)
917#define GMBUS_HW_WAIT_PHASE (1<<14)
918#define GMBUS_STALL_TIMEOUT (1<<13)
919#define GMBUS_INT (1<<12)
920#define GMBUS_HW_RDY (1<<11)
921#define GMBUS_SATOER (1<<10)
922#define GMBUS_ACTIVE (1<<9)
923#define GMBUS3 0x510c /* data buffer bytes 3-0 */
924#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
925#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
926#define GMBUS_NAK_EN (1<<3)
927#define GMBUS_IDLE_EN (1<<2)
928#define GMBUS_HW_WAIT_EN (1<<1)
929#define GMBUS_HW_RDY_EN (1<<0)
930#define GMBUS5 0x5120 /* byte index */
931#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 932
585fb111
JB
933/*
934 * Clock control & power management
935 */
936
937#define VGA0 0x6000
938#define VGA1 0x6004
939#define VGA_PD 0x6010
940#define VGA0_PD_P2_DIV_4 (1 << 7)
941#define VGA0_PD_P1_DIV_2 (1 << 5)
942#define VGA0_PD_P1_SHIFT 0
943#define VGA0_PD_P1_MASK (0x1f << 0)
944#define VGA1_PD_P2_DIV_4 (1 << 15)
945#define VGA1_PD_P1_DIV_2 (1 << 13)
946#define VGA1_PD_P1_SHIFT 8
947#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
948#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
949#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 950#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
951#define DPLL_VCO_ENABLE (1 << 31)
952#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 953#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 954#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 955#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
956#define DPLL_VGA_MODE_DIS (1 << 28)
957#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
958#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
959#define DPLL_MODE_MASK (3 << 26)
960#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
961#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
962#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
963#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
964#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
965#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 966#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 967#define DPLL_LOCK_VLV (1<<15)
25eb05fc 968#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 969
585fb111
JB
970#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
971/*
972 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
973 * this field (only one bit may be set).
974 */
975#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
976#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 977#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
978/* i830, required in DVO non-gang */
979#define PLL_P2_DIVIDE_BY_4 (1 << 23)
980#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
981#define PLL_REF_INPUT_DREFCLK (0 << 13)
982#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
983#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
984#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
985#define PLL_REF_INPUT_MASK (3 << 13)
986#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 987/* Ironlake */
b9055052
ZW
988# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
989# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
990# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
991# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
992# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
993
585fb111
JB
994/*
995 * Parallel to Serial Load Pulse phase selection.
996 * Selects the phase for the 10X DPLL clock for the PCIe
997 * digital display port. The range is 4 to 13; 10 or more
998 * is just a flip delay. The default is 6
999 */
1000#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1001#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1002/*
1003 * SDVO multiplier for 945G/GM. Not used on 965.
1004 */
1005#define SDVO_MULTIPLIER_MASK 0x000000ff
1006#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1007#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1008#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1009/*
1010 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1011 *
1012 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1013 */
1014#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1015#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1016/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1017#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1018#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1019/*
1020 * SDVO/UDI pixel multiplier.
1021 *
1022 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1023 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1024 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1025 * dummy bytes in the datastream at an increased clock rate, with both sides of
1026 * the link knowing how many bytes are fill.
1027 *
1028 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1029 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1030 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1031 * through an SDVO command.
1032 *
1033 * This register field has values of multiplication factor minus 1, with
1034 * a maximum multiplier of 5 for SDVO.
1035 */
1036#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1037#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1038/*
1039 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1040 * This best be set to the default value (3) or the CRT won't work. No,
1041 * I don't entirely understand what this does...
1042 */
1043#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1044#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1045#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1046#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1047
9db4a9c7
JB
1048#define _FPA0 0x06040
1049#define _FPA1 0x06044
1050#define _FPB0 0x06048
1051#define _FPB1 0x0604c
1052#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1053#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1054#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1055#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1056#define FP_N_DIV_SHIFT 16
1057#define FP_M1_DIV_MASK 0x00003f00
1058#define FP_M1_DIV_SHIFT 8
1059#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1060#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1061#define FP_M2_DIV_SHIFT 0
1062#define DPLL_TEST 0x606c
1063#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1064#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1065#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1066#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1067#define DPLLB_TEST_N_BYPASS (1 << 19)
1068#define DPLLB_TEST_M_BYPASS (1 << 18)
1069#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1070#define DPLLA_TEST_N_BYPASS (1 << 3)
1071#define DPLLA_TEST_M_BYPASS (1 << 2)
1072#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1073#define D_STATE 0x6104
dc96e9b8 1074#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1075#define DSTATE_PLL_D3_OFF (1<<3)
1076#define DSTATE_GFX_CLOCK_GATING (1<<1)
1077#define DSTATE_DOT_CLOCK_GATING (1<<0)
1078#define DSPCLK_GATE_D 0x6200
1079# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1080# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1081# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1082# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1083# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1084# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1085# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1086# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1087# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1088# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1089# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1090# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1091# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1092# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1093# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1094# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1095# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1096# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1097# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1098# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1099# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1100# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1101# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1102# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1103# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1104# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1105# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1106# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1107/**
1108 * This bit must be set on the 830 to prevent hangs when turning off the
1109 * overlay scaler.
1110 */
1111# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1112# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1113# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1114# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1115# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1116
1117#define RENCLK_GATE_D1 0x6204
1118# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1119# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1120# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1121# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1122# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1123# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1124# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1125# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1126# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1127/** This bit must be unset on 855,865 */
1128# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1129# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1130# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1131# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1132/** This bit must be set on 855,865. */
1133# define SV_CLOCK_GATE_DISABLE (1 << 0)
1134# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1135# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1136# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1137# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1138# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1139# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1140# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1141# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1142# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1143# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1144# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1145# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1146# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1147# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1148# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1149# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1150# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1151
1152# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1153/** This bit must always be set on 965G/965GM */
1154# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1155# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1156# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1157# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1158# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1159# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1160/** This bit must always be set on 965G */
1161# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1162# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1163# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1164# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1165# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1166# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1167# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1168# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1169# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1170# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1171# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1172# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1173# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1174# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1175# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1176# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1177# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1178# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1179# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1180
1181#define RENCLK_GATE_D2 0x6208
1182#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1183#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1184#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1185#define RAMCLK_GATE_D 0x6210 /* CRL only */
1186#define DEUC 0x6214 /* CRL only */
585fb111 1187
d88b2270 1188#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1189#define FW_CSPWRDWNEN (1<<15)
1190
585fb111
JB
1191/*
1192 * Palette regs
1193 */
1194
4b059985
VS
1195#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1196#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1197#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1198
673a394b
EA
1199/* MCH MMIO space */
1200
1201/*
1202 * MCHBAR mirror.
1203 *
1204 * This mirrors the MCHBAR MMIO space whose location is determined by
1205 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1206 * every way. It is not accessible from the CP register read instructions.
1207 *
1208 */
1209#define MCHBAR_MIRROR_BASE 0x10000
1210
1398261a
YL
1211#define MCHBAR_MIRROR_BASE_SNB 0x140000
1212
3ebecd07
CW
1213/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1214#define DCLK 0x5e04
1215
673a394b
EA
1216/** 915-945 and GM965 MCH register controlling DRAM channel access */
1217#define DCC 0x10200
1218#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1219#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1220#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1221#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1222#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1223#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1224
95534263
LP
1225/** Pineview MCH register contains DDR3 setting */
1226#define CSHRDDR3CTL 0x101a8
1227#define CSHRDDR3CTL_DDR3 (1 << 2)
1228
673a394b
EA
1229/** 965 MCH register controlling DRAM channel configuration */
1230#define C0DRB3 0x10206
1231#define C1DRB3 0x10606
1232
f691e2f4
DV
1233/** snb MCH registers for reading the DRAM channel configuration */
1234#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1235#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1236#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1237#define MAD_DIMM_ECC_MASK (0x3 << 24)
1238#define MAD_DIMM_ECC_OFF (0x0 << 24)
1239#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1240#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1241#define MAD_DIMM_ECC_ON (0x3 << 24)
1242#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1243#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1244#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1245#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1246#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1247#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1248#define MAD_DIMM_A_SELECT (0x1 << 16)
1249/* DIMM sizes are in multiples of 256mb. */
1250#define MAD_DIMM_B_SIZE_SHIFT 8
1251#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1252#define MAD_DIMM_A_SIZE_SHIFT 0
1253#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1254
1d7aaa0c
DV
1255/** snb MCH registers for priority tuning */
1256#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1257#define MCH_SSKPD_WM0_MASK 0x3f
1258#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1259
b11248df
KP
1260/* Clocking configuration register */
1261#define CLKCFG 0x10c00
7662c8bd 1262#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1263#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1264#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1265#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1266#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1267#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1268/* Note, below two are guess */
b11248df 1269#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1270#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1271#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1272#define CLKCFG_MEM_533 (1 << 4)
1273#define CLKCFG_MEM_667 (2 << 4)
1274#define CLKCFG_MEM_800 (3 << 4)
1275#define CLKCFG_MEM_MASK (7 << 4)
1276
ea056c14
JB
1277#define TSC1 0x11001
1278#define TSE (1<<0)
7648fa99
JB
1279#define TR1 0x11006
1280#define TSFS 0x11020
1281#define TSFS_SLOPE_MASK 0x0000ff00
1282#define TSFS_SLOPE_SHIFT 8
1283#define TSFS_INTR_MASK 0x000000ff
1284
f97108d1
JB
1285#define CRSTANDVID 0x11100
1286#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1287#define PXVFREQ_PX_MASK 0x7f000000
1288#define PXVFREQ_PX_SHIFT 24
1289#define VIDFREQ_BASE 0x11110
1290#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1291#define VIDFREQ2 0x11114
1292#define VIDFREQ3 0x11118
1293#define VIDFREQ4 0x1111c
1294#define VIDFREQ_P0_MASK 0x1f000000
1295#define VIDFREQ_P0_SHIFT 24
1296#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1297#define VIDFREQ_P0_CSCLK_SHIFT 20
1298#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1299#define VIDFREQ_P0_CRCLK_SHIFT 16
1300#define VIDFREQ_P1_MASK 0x00001f00
1301#define VIDFREQ_P1_SHIFT 8
1302#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1303#define VIDFREQ_P1_CSCLK_SHIFT 4
1304#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1305#define INTTOEXT_BASE_ILK 0x11300
1306#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1307#define INTTOEXT_MAP3_SHIFT 24
1308#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1309#define INTTOEXT_MAP2_SHIFT 16
1310#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1311#define INTTOEXT_MAP1_SHIFT 8
1312#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1313#define INTTOEXT_MAP0_SHIFT 0
1314#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1315#define MEMSWCTL 0x11170 /* Ironlake only */
1316#define MEMCTL_CMD_MASK 0xe000
1317#define MEMCTL_CMD_SHIFT 13
1318#define MEMCTL_CMD_RCLK_OFF 0
1319#define MEMCTL_CMD_RCLK_ON 1
1320#define MEMCTL_CMD_CHFREQ 2
1321#define MEMCTL_CMD_CHVID 3
1322#define MEMCTL_CMD_VMMOFF 4
1323#define MEMCTL_CMD_VMMON 5
1324#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1325 when command complete */
1326#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1327#define MEMCTL_FREQ_SHIFT 8
1328#define MEMCTL_SFCAVM (1<<7)
1329#define MEMCTL_TGT_VID_MASK 0x007f
1330#define MEMIHYST 0x1117c
1331#define MEMINTREN 0x11180 /* 16 bits */
1332#define MEMINT_RSEXIT_EN (1<<8)
1333#define MEMINT_CX_SUPR_EN (1<<7)
1334#define MEMINT_CONT_BUSY_EN (1<<6)
1335#define MEMINT_AVG_BUSY_EN (1<<5)
1336#define MEMINT_EVAL_CHG_EN (1<<4)
1337#define MEMINT_MON_IDLE_EN (1<<3)
1338#define MEMINT_UP_EVAL_EN (1<<2)
1339#define MEMINT_DOWN_EVAL_EN (1<<1)
1340#define MEMINT_SW_CMD_EN (1<<0)
1341#define MEMINTRSTR 0x11182 /* 16 bits */
1342#define MEM_RSEXIT_MASK 0xc000
1343#define MEM_RSEXIT_SHIFT 14
1344#define MEM_CONT_BUSY_MASK 0x3000
1345#define MEM_CONT_BUSY_SHIFT 12
1346#define MEM_AVG_BUSY_MASK 0x0c00
1347#define MEM_AVG_BUSY_SHIFT 10
1348#define MEM_EVAL_CHG_MASK 0x0300
1349#define MEM_EVAL_BUSY_SHIFT 8
1350#define MEM_MON_IDLE_MASK 0x00c0
1351#define MEM_MON_IDLE_SHIFT 6
1352#define MEM_UP_EVAL_MASK 0x0030
1353#define MEM_UP_EVAL_SHIFT 4
1354#define MEM_DOWN_EVAL_MASK 0x000c
1355#define MEM_DOWN_EVAL_SHIFT 2
1356#define MEM_SW_CMD_MASK 0x0003
1357#define MEM_INT_STEER_GFX 0
1358#define MEM_INT_STEER_CMR 1
1359#define MEM_INT_STEER_SMI 2
1360#define MEM_INT_STEER_SCI 3
1361#define MEMINTRSTS 0x11184
1362#define MEMINT_RSEXIT (1<<7)
1363#define MEMINT_CONT_BUSY (1<<6)
1364#define MEMINT_AVG_BUSY (1<<5)
1365#define MEMINT_EVAL_CHG (1<<4)
1366#define MEMINT_MON_IDLE (1<<3)
1367#define MEMINT_UP_EVAL (1<<2)
1368#define MEMINT_DOWN_EVAL (1<<1)
1369#define MEMINT_SW_CMD (1<<0)
1370#define MEMMODECTL 0x11190
1371#define MEMMODE_BOOST_EN (1<<31)
1372#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1373#define MEMMODE_BOOST_FREQ_SHIFT 24
1374#define MEMMODE_IDLE_MODE_MASK 0x00030000
1375#define MEMMODE_IDLE_MODE_SHIFT 16
1376#define MEMMODE_IDLE_MODE_EVAL 0
1377#define MEMMODE_IDLE_MODE_CONT 1
1378#define MEMMODE_HWIDLE_EN (1<<15)
1379#define MEMMODE_SWMODE_EN (1<<14)
1380#define MEMMODE_RCLK_GATE (1<<13)
1381#define MEMMODE_HW_UPDATE (1<<12)
1382#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1383#define MEMMODE_FSTART_SHIFT 8
1384#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1385#define MEMMODE_FMAX_SHIFT 4
1386#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1387#define RCBMAXAVG 0x1119c
1388#define MEMSWCTL2 0x1119e /* Cantiga only */
1389#define SWMEMCMD_RENDER_OFF (0 << 13)
1390#define SWMEMCMD_RENDER_ON (1 << 13)
1391#define SWMEMCMD_SWFREQ (2 << 13)
1392#define SWMEMCMD_TARVID (3 << 13)
1393#define SWMEMCMD_VRM_OFF (4 << 13)
1394#define SWMEMCMD_VRM_ON (5 << 13)
1395#define CMDSTS (1<<12)
1396#define SFCAVM (1<<11)
1397#define SWFREQ_MASK 0x0380 /* P0-7 */
1398#define SWFREQ_SHIFT 7
1399#define TARVID_MASK 0x001f
1400#define MEMSTAT_CTG 0x111a0
1401#define RCBMINAVG 0x111a0
1402#define RCUPEI 0x111b0
1403#define RCDNEI 0x111b4
88271da3
JB
1404#define RSTDBYCTL 0x111b8
1405#define RS1EN (1<<31)
1406#define RS2EN (1<<30)
1407#define RS3EN (1<<29)
1408#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1409#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1410#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1411#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1412#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1413#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1414#define RSX_STATUS_MASK (7<<20)
1415#define RSX_STATUS_ON (0<<20)
1416#define RSX_STATUS_RC1 (1<<20)
1417#define RSX_STATUS_RC1E (2<<20)
1418#define RSX_STATUS_RS1 (3<<20)
1419#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1420#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1421#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1422#define RSX_STATUS_RSVD2 (7<<20)
1423#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1424#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1425#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1426#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1427#define RS1CONTSAV_MASK (3<<14)
1428#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1429#define RS1CONTSAV_RSVD (1<<14)
1430#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1431#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1432#define NORMSLEXLAT_MASK (3<<12)
1433#define SLOW_RS123 (0<<12)
1434#define SLOW_RS23 (1<<12)
1435#define SLOW_RS3 (2<<12)
1436#define NORMAL_RS123 (3<<12)
1437#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1438#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1439#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1440#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1441#define RS_CSTATE_MASK (3<<4)
1442#define RS_CSTATE_C367_RS1 (0<<4)
1443#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1444#define RS_CSTATE_RSVD (2<<4)
1445#define RS_CSTATE_C367_RS2 (3<<4)
1446#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1447#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1448#define VIDCTL 0x111c0
1449#define VIDSTS 0x111c8
1450#define VIDSTART 0x111cc /* 8 bits */
1451#define MEMSTAT_ILK 0x111f8
1452#define MEMSTAT_VID_MASK 0x7f00
1453#define MEMSTAT_VID_SHIFT 8
1454#define MEMSTAT_PSTATE_MASK 0x00f8
1455#define MEMSTAT_PSTATE_SHIFT 3
1456#define MEMSTAT_MON_ACTV (1<<2)
1457#define MEMSTAT_SRC_CTL_MASK 0x0003
1458#define MEMSTAT_SRC_CTL_CORE 0
1459#define MEMSTAT_SRC_CTL_TRB 1
1460#define MEMSTAT_SRC_CTL_THM 2
1461#define MEMSTAT_SRC_CTL_STDBY 3
1462#define RCPREVBSYTUPAVG 0x113b8
1463#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1464#define PMMISC 0x11214
1465#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1466#define SDEW 0x1124c
1467#define CSIEW0 0x11250
1468#define CSIEW1 0x11254
1469#define CSIEW2 0x11258
1470#define PEW 0x1125c
1471#define DEW 0x11270
1472#define MCHAFE 0x112c0
1473#define CSIEC 0x112e0
1474#define DMIEC 0x112e4
1475#define DDREC 0x112e8
1476#define PEG0EC 0x112ec
1477#define PEG1EC 0x112f0
1478#define GFXEC 0x112f4
1479#define RPPREVBSYTUPAVG 0x113b8
1480#define RPPREVBSYTDNAVG 0x113bc
1481#define ECR 0x11600
1482#define ECR_GPFE (1<<31)
1483#define ECR_IMONE (1<<30)
1484#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1485#define OGW0 0x11608
1486#define OGW1 0x1160c
1487#define EG0 0x11610
1488#define EG1 0x11614
1489#define EG2 0x11618
1490#define EG3 0x1161c
1491#define EG4 0x11620
1492#define EG5 0x11624
1493#define EG6 0x11628
1494#define EG7 0x1162c
1495#define PXW 0x11664
1496#define PXWL 0x11680
1497#define LCFUSE02 0x116c0
1498#define LCFUSE_HIV_MASK 0x000000ff
1499#define CSIPLL0 0x12c10
1500#define DDRMPLL1 0X12c20
7d57382e
EA
1501#define PEG_BAND_GAP_DATA 0x14d68
1502
c4de7b0f
CW
1503#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1504#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1505#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1506
3b8d8d91
JB
1507#define GEN6_GT_PERF_STATUS 0x145948
1508#define GEN6_RP_STATE_LIMITS 0x145994
1509#define GEN6_RP_STATE_CAP 0x145998
1510
aa40d6bb
ZN
1511/*
1512 * Logical Context regs
1513 */
1514#define CCID 0x2180
1515#define CCID_EN (1<<0)
fe1cc68f
BW
1516#define CXT_SIZE 0x21a0
1517#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1518#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1519#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1520#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1521#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1522#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1523 GEN6_CXT_RING_SIZE(cxt_reg) + \
1524 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1525 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1526 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1527#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1528#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1529#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1530#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1531#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1532#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1533#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1534#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1535 GEN7_CXT_RING_SIZE(ctx_reg) + \
1536 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1537 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1538 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1539 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2e4291e0
BW
1540#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1541#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1542#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1543#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1544 HSW_CXT_RING_SIZE(ctx_reg) + \
1545 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1546 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1547
fe1cc68f 1548
585fb111
JB
1549/*
1550 * Overlay regs
1551 */
1552
1553#define OVADD 0x30000
1554#define DOVSTA 0x30008
1555#define OC_BUF (0x3<<20)
1556#define OGAMC5 0x30010
1557#define OGAMC4 0x30014
1558#define OGAMC3 0x30018
1559#define OGAMC2 0x3001c
1560#define OGAMC1 0x30020
1561#define OGAMC0 0x30024
1562
1563/*
1564 * Display engine regs
1565 */
1566
1567/* Pipe A timing regs */
4e8e7eb7
VS
1568#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1569#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1570#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1571#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1572#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1573#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1574#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1575#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1576#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1577
1578/* Pipe B timing regs */
4e8e7eb7
VS
1579#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1580#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1581#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1582#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1583#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1584#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1585#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1586#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1587#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1588
9db4a9c7 1589
fe2b8f9d
PZ
1590#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1591#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1592#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1593#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1594#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1595#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1596#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1597#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1598
585fb111
JB
1599/* VGA port control */
1600#define ADPA 0x61100
ebc0fd88 1601#define PCH_ADPA 0xe1100
540a8950 1602#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1603
585fb111
JB
1604#define ADPA_DAC_ENABLE (1<<31)
1605#define ADPA_DAC_DISABLE 0
1606#define ADPA_PIPE_SELECT_MASK (1<<30)
1607#define ADPA_PIPE_A_SELECT 0
1608#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1609#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1610/* CPT uses bits 29:30 for pch transcoder select */
1611#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1612#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1613#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1614#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1615#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1616#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1617#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1618#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1619#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1620#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1621#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1622#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1623#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1624#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1625#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1626#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1627#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1628#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1629#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1630#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1631#define ADPA_SETS_HVPOLARITY 0
60222c0c 1632#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1633#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1634#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1635#define ADPA_HSYNC_CNTL_ENABLE 0
1636#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1637#define ADPA_VSYNC_ACTIVE_LOW 0
1638#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1639#define ADPA_HSYNC_ACTIVE_LOW 0
1640#define ADPA_DPMS_MASK (~(3<<10))
1641#define ADPA_DPMS_ON (0<<10)
1642#define ADPA_DPMS_SUSPEND (1<<10)
1643#define ADPA_DPMS_STANDBY (2<<10)
1644#define ADPA_DPMS_OFF (3<<10)
1645
939fe4d7 1646
585fb111 1647/* Hotplug control (945+ only) */
67d62c57 1648#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1649#define PORTB_HOTPLUG_INT_EN (1 << 29)
1650#define PORTC_HOTPLUG_INT_EN (1 << 28)
1651#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1652#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1653#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1654#define TV_HOTPLUG_INT_EN (1 << 18)
1655#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1656#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1657 PORTC_HOTPLUG_INT_EN | \
1658 PORTD_HOTPLUG_INT_EN | \
1659 SDVOC_HOTPLUG_INT_EN | \
1660 SDVOB_HOTPLUG_INT_EN | \
1661 CRT_HOTPLUG_INT_EN)
585fb111 1662#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1663#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1664/* must use period 64 on GM45 according to docs */
1665#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1666#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1667#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1668#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1669#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1670#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1671#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1672#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1673#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1674#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1675#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1676#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1677
67d62c57 1678#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
10f76a38 1679/* HDMI/DP bits are gen4+ */
26739f12
DV
1680#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1681#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1682#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1683#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1684#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1685#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1686/* CRT/TV common between gen3+ */
585fb111
JB
1687#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1688#define TV_HOTPLUG_INT_STATUS (1 << 10)
1689#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1690#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1691#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1692#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1693/* SDVO is different across gen3/4 */
1694#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1695#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1696#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1697#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1698#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1699#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
1700#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1701 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1702 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1703 PORTB_HOTPLUG_INT_STATUS | \
1704 PORTC_HOTPLUG_INT_STATUS | \
1705 PORTD_HOTPLUG_INT_STATUS)
1706
1707#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1708 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1709 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1710 PORTB_HOTPLUG_INT_STATUS | \
1711 PORTC_HOTPLUG_INT_STATUS | \
1712 PORTD_HOTPLUG_INT_STATUS)
1713
1714#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1715 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1716 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1717 PORTB_HOTPLUG_INT_STATUS | \
1718 PORTC_HOTPLUG_INT_STATUS | \
1719 PORTD_HOTPLUG_INT_STATUS)
585fb111 1720
c20cd312
PZ
1721/* SDVO and HDMI port control.
1722 * The same register may be used for SDVO or HDMI */
1723#define GEN3_SDVOB 0x61140
1724#define GEN3_SDVOC 0x61160
1725#define GEN4_HDMIB GEN3_SDVOB
1726#define GEN4_HDMIC GEN3_SDVOC
1727#define PCH_SDVOB 0xe1140
1728#define PCH_HDMIB PCH_SDVOB
1729#define PCH_HDMIC 0xe1150
1730#define PCH_HDMID 0xe1160
1731
1732/* Gen 3 SDVO bits: */
1733#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
1734#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1735#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
1736#define SDVO_PIPE_B_SELECT (1 << 30)
1737#define SDVO_STALL_SELECT (1 << 29)
1738#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
1739/**
1740 * 915G/GM SDVO pixel multiplier.
585fb111 1741 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
1742 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1743 */
c20cd312 1744#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 1745#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
1746#define SDVO_PHASE_SELECT_MASK (15 << 19)
1747#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1748#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1749#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1750#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1751#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1752#define SDVO_DETECTED (1 << 2)
585fb111 1753/* Bits to be preserved when writing */
c20cd312
PZ
1754#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1755 SDVO_INTERRUPT_ENABLE)
1756#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1757
1758/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 1759#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
1760#define SDVO_ENCODING_SDVO (0 << 10)
1761#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
1762#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1763#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 1764#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
1765#define SDVO_AUDIO_ENABLE (1 << 6)
1766/* VSYNC/HSYNC bits new with 965, default is to be set */
1767#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1768#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1769
1770/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 1771#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
1772#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1773
1774/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
1775#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1776#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 1777
585fb111
JB
1778
1779/* DVO port control */
1780#define DVOA 0x61120
1781#define DVOB 0x61140
1782#define DVOC 0x61160
1783#define DVO_ENABLE (1 << 31)
1784#define DVO_PIPE_B_SELECT (1 << 30)
1785#define DVO_PIPE_STALL_UNUSED (0 << 28)
1786#define DVO_PIPE_STALL (1 << 28)
1787#define DVO_PIPE_STALL_TV (2 << 28)
1788#define DVO_PIPE_STALL_MASK (3 << 28)
1789#define DVO_USE_VGA_SYNC (1 << 15)
1790#define DVO_DATA_ORDER_I740 (0 << 14)
1791#define DVO_DATA_ORDER_FP (1 << 14)
1792#define DVO_VSYNC_DISABLE (1 << 11)
1793#define DVO_HSYNC_DISABLE (1 << 10)
1794#define DVO_VSYNC_TRISTATE (1 << 9)
1795#define DVO_HSYNC_TRISTATE (1 << 8)
1796#define DVO_BORDER_ENABLE (1 << 7)
1797#define DVO_DATA_ORDER_GBRG (1 << 6)
1798#define DVO_DATA_ORDER_RGGB (0 << 6)
1799#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1800#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1801#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1802#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1803#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1804#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1805#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1806#define DVO_PRESERVE_MASK (0x7<<24)
1807#define DVOA_SRCDIM 0x61124
1808#define DVOB_SRCDIM 0x61144
1809#define DVOC_SRCDIM 0x61164
1810#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1811#define DVO_SRCDIM_VERTICAL_SHIFT 0
1812
1813/* LVDS port control */
1814#define LVDS 0x61180
1815/*
1816 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1817 * the DPLL semantics change when the LVDS is assigned to that pipe.
1818 */
1819#define LVDS_PORT_EN (1 << 31)
1820/* Selects pipe B for LVDS data. Must be set on pre-965. */
1821#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1822#define LVDS_PIPE_MASK (1 << 30)
1519b995 1823#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1824/* LVDS dithering flag on 965/g4x platform */
1825#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1826/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1827#define LVDS_VSYNC_POLARITY (1 << 21)
1828#define LVDS_HSYNC_POLARITY (1 << 20)
1829
a3e17eb8
ZY
1830/* Enable border for unscaled (or aspect-scaled) display */
1831#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1832/*
1833 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1834 * pixel.
1835 */
1836#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1837#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1838#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1839/*
1840 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1841 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1842 * on.
1843 */
1844#define LVDS_A3_POWER_MASK (3 << 6)
1845#define LVDS_A3_POWER_DOWN (0 << 6)
1846#define LVDS_A3_POWER_UP (3 << 6)
1847/*
1848 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1849 * is set.
1850 */
1851#define LVDS_CLKB_POWER_MASK (3 << 4)
1852#define LVDS_CLKB_POWER_DOWN (0 << 4)
1853#define LVDS_CLKB_POWER_UP (3 << 4)
1854/*
1855 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1856 * setting for whether we are in dual-channel mode. The B3 pair will
1857 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1858 */
1859#define LVDS_B0B3_POWER_MASK (3 << 2)
1860#define LVDS_B0B3_POWER_DOWN (0 << 2)
1861#define LVDS_B0B3_POWER_UP (3 << 2)
1862
3c17fe4b
DH
1863/* Video Data Island Packet control */
1864#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
1865/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1866 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1867 * of the infoframe structure specified by CEA-861. */
1868#define VIDEO_DIP_DATA_SIZE 32
3c17fe4b 1869#define VIDEO_DIP_CTL 0x61170
2da8af54 1870/* Pre HSW: */
3c17fe4b
DH
1871#define VIDEO_DIP_ENABLE (1 << 31)
1872#define VIDEO_DIP_PORT_B (1 << 29)
1873#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1874#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1875#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1876#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1877#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1878#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1879#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1880#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1881#define VIDEO_DIP_SELECT_AVI (0 << 19)
1882#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1883#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1884#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1885#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1886#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1887#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 1888#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 1889/* HSW and later: */
0dd87d20
PZ
1890#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1891#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 1892#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
1893#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1894#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 1895#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 1896
585fb111
JB
1897/* Panel power sequencing */
1898#define PP_STATUS 0x61200
1899#define PP_ON (1 << 31)
1900/*
1901 * Indicates that all dependencies of the panel are on:
1902 *
1903 * - PLL enabled
1904 * - pipe enabled
1905 * - LVDS/DVOB/DVOC on
1906 */
1907#define PP_READY (1 << 30)
1908#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1909#define PP_SEQUENCE_POWER_UP (1 << 28)
1910#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1911#define PP_SEQUENCE_MASK (3 << 28)
1912#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1913#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1914#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1915#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1916#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1917#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1918#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1919#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1920#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1921#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1922#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1923#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1924#define PP_CONTROL 0x61204
1925#define POWER_TARGET_ON (1 << 0)
1926#define PP_ON_DELAYS 0x61208
1927#define PP_OFF_DELAYS 0x6120c
1928#define PP_DIVISOR 0x61210
1929
1930/* Panel fitting */
7e470abf 1931#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
1932#define PFIT_ENABLE (1 << 31)
1933#define PFIT_PIPE_MASK (3 << 29)
1934#define PFIT_PIPE_SHIFT 29
1935#define VERT_INTERP_DISABLE (0 << 10)
1936#define VERT_INTERP_BILINEAR (1 << 10)
1937#define VERT_INTERP_MASK (3 << 10)
1938#define VERT_AUTO_SCALE (1 << 9)
1939#define HORIZ_INTERP_DISABLE (0 << 6)
1940#define HORIZ_INTERP_BILINEAR (1 << 6)
1941#define HORIZ_INTERP_MASK (3 << 6)
1942#define HORIZ_AUTO_SCALE (1 << 5)
1943#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1944#define PFIT_FILTER_FUZZY (0 << 24)
1945#define PFIT_SCALING_AUTO (0 << 26)
1946#define PFIT_SCALING_PROGRAMMED (1 << 26)
1947#define PFIT_SCALING_PILLAR (2 << 26)
1948#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 1949#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
1950/* Pre-965 */
1951#define PFIT_VERT_SCALE_SHIFT 20
1952#define PFIT_VERT_SCALE_MASK 0xfff00000
1953#define PFIT_HORIZ_SCALE_SHIFT 4
1954#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1955/* 965+ */
1956#define PFIT_VERT_SCALE_SHIFT_965 16
1957#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1958#define PFIT_HORIZ_SCALE_SHIFT_965 0
1959#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1960
7e470abf 1961#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
1962
1963/* Backlight control */
12569ad6 1964#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
1965#define BLM_PWM_ENABLE (1 << 31)
1966#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1967#define BLM_PIPE_SELECT (1 << 29)
1968#define BLM_PIPE_SELECT_IVB (3 << 29)
1969#define BLM_PIPE_A (0 << 29)
1970#define BLM_PIPE_B (1 << 29)
1971#define BLM_PIPE_C (2 << 29) /* ivb + */
1972#define BLM_PIPE(pipe) ((pipe) << 29)
1973#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1974#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1975#define BLM_PHASE_IN_ENABLE (1 << 25)
1976#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1977#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1978#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1979#define BLM_PHASE_IN_COUNT_SHIFT (8)
1980#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1981#define BLM_PHASE_IN_INCR_SHIFT (0)
1982#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 1983#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
1984/*
1985 * This is the most significant 15 bits of the number of backlight cycles in a
1986 * complete cycle of the modulated backlight control.
1987 *
1988 * The actual value is this field multiplied by two.
1989 */
7cf41601
DV
1990#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1991#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1992#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
1993/*
1994 * This is the number of cycles out of the backlight modulation cycle for which
1995 * the backlight is on.
1996 *
1997 * This field must be no greater than the number of cycles in the complete
1998 * backlight modulation cycle.
1999 */
2000#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2001#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2002#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2003#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2004
12569ad6 2005#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2006
7cf41601
DV
2007/* New registers for PCH-split platforms. Safe where new bits show up, the
2008 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2009#define BLC_PWM_CPU_CTL2 0x48250
2010#define BLC_PWM_CPU_CTL 0x48254
2011
2012/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2013 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2014#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2015#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2016#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2017#define BLM_PCH_POLARITY (1 << 29)
2018#define BLC_PWM_PCH_CTL2 0xc8254
2019
585fb111
JB
2020/* TV port control */
2021#define TV_CTL 0x68000
2022/** Enables the TV encoder */
2023# define TV_ENC_ENABLE (1 << 31)
2024/** Sources the TV encoder input from pipe B instead of A. */
2025# define TV_ENC_PIPEB_SELECT (1 << 30)
2026/** Outputs composite video (DAC A only) */
2027# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2028/** Outputs SVideo video (DAC B/C) */
2029# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2030/** Outputs Component video (DAC A/B/C) */
2031# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2032/** Outputs Composite and SVideo (DAC A/B/C) */
2033# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2034# define TV_TRILEVEL_SYNC (1 << 21)
2035/** Enables slow sync generation (945GM only) */
2036# define TV_SLOW_SYNC (1 << 20)
2037/** Selects 4x oversampling for 480i and 576p */
2038# define TV_OVERSAMPLE_4X (0 << 18)
2039/** Selects 2x oversampling for 720p and 1080i */
2040# define TV_OVERSAMPLE_2X (1 << 18)
2041/** Selects no oversampling for 1080p */
2042# define TV_OVERSAMPLE_NONE (2 << 18)
2043/** Selects 8x oversampling */
2044# define TV_OVERSAMPLE_8X (3 << 18)
2045/** Selects progressive mode rather than interlaced */
2046# define TV_PROGRESSIVE (1 << 17)
2047/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2048# define TV_PAL_BURST (1 << 16)
2049/** Field for setting delay of Y compared to C */
2050# define TV_YC_SKEW_MASK (7 << 12)
2051/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2052# define TV_ENC_SDP_FIX (1 << 11)
2053/**
2054 * Enables a fix for the 915GM only.
2055 *
2056 * Not sure what it does.
2057 */
2058# define TV_ENC_C0_FIX (1 << 10)
2059/** Bits that must be preserved by software */
d2d9f232 2060# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2061# define TV_FUSE_STATE_MASK (3 << 4)
2062/** Read-only state that reports all features enabled */
2063# define TV_FUSE_STATE_ENABLED (0 << 4)
2064/** Read-only state that reports that Macrovision is disabled in hardware*/
2065# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2066/** Read-only state that reports that TV-out is disabled in hardware. */
2067# define TV_FUSE_STATE_DISABLED (2 << 4)
2068/** Normal operation */
2069# define TV_TEST_MODE_NORMAL (0 << 0)
2070/** Encoder test pattern 1 - combo pattern */
2071# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2072/** Encoder test pattern 2 - full screen vertical 75% color bars */
2073# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2074/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2075# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2076/** Encoder test pattern 4 - random noise */
2077# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2078/** Encoder test pattern 5 - linear color ramps */
2079# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2080/**
2081 * This test mode forces the DACs to 50% of full output.
2082 *
2083 * This is used for load detection in combination with TVDAC_SENSE_MASK
2084 */
2085# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2086# define TV_TEST_MODE_MASK (7 << 0)
2087
2088#define TV_DAC 0x68004
b8ed2a4f 2089# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2090/**
2091 * Reports that DAC state change logic has reported change (RO).
2092 *
2093 * This gets cleared when TV_DAC_STATE_EN is cleared
2094*/
2095# define TVDAC_STATE_CHG (1 << 31)
2096# define TVDAC_SENSE_MASK (7 << 28)
2097/** Reports that DAC A voltage is above the detect threshold */
2098# define TVDAC_A_SENSE (1 << 30)
2099/** Reports that DAC B voltage is above the detect threshold */
2100# define TVDAC_B_SENSE (1 << 29)
2101/** Reports that DAC C voltage is above the detect threshold */
2102# define TVDAC_C_SENSE (1 << 28)
2103/**
2104 * Enables DAC state detection logic, for load-based TV detection.
2105 *
2106 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2107 * to off, for load detection to work.
2108 */
2109# define TVDAC_STATE_CHG_EN (1 << 27)
2110/** Sets the DAC A sense value to high */
2111# define TVDAC_A_SENSE_CTL (1 << 26)
2112/** Sets the DAC B sense value to high */
2113# define TVDAC_B_SENSE_CTL (1 << 25)
2114/** Sets the DAC C sense value to high */
2115# define TVDAC_C_SENSE_CTL (1 << 24)
2116/** Overrides the ENC_ENABLE and DAC voltage levels */
2117# define DAC_CTL_OVERRIDE (1 << 7)
2118/** Sets the slew rate. Must be preserved in software */
2119# define ENC_TVDAC_SLEW_FAST (1 << 6)
2120# define DAC_A_1_3_V (0 << 4)
2121# define DAC_A_1_1_V (1 << 4)
2122# define DAC_A_0_7_V (2 << 4)
cb66c692 2123# define DAC_A_MASK (3 << 4)
585fb111
JB
2124# define DAC_B_1_3_V (0 << 2)
2125# define DAC_B_1_1_V (1 << 2)
2126# define DAC_B_0_7_V (2 << 2)
cb66c692 2127# define DAC_B_MASK (3 << 2)
585fb111
JB
2128# define DAC_C_1_3_V (0 << 0)
2129# define DAC_C_1_1_V (1 << 0)
2130# define DAC_C_0_7_V (2 << 0)
cb66c692 2131# define DAC_C_MASK (3 << 0)
585fb111
JB
2132
2133/**
2134 * CSC coefficients are stored in a floating point format with 9 bits of
2135 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2136 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2137 * -1 (0x3) being the only legal negative value.
2138 */
2139#define TV_CSC_Y 0x68010
2140# define TV_RY_MASK 0x07ff0000
2141# define TV_RY_SHIFT 16
2142# define TV_GY_MASK 0x00000fff
2143# define TV_GY_SHIFT 0
2144
2145#define TV_CSC_Y2 0x68014
2146# define TV_BY_MASK 0x07ff0000
2147# define TV_BY_SHIFT 16
2148/**
2149 * Y attenuation for component video.
2150 *
2151 * Stored in 1.9 fixed point.
2152 */
2153# define TV_AY_MASK 0x000003ff
2154# define TV_AY_SHIFT 0
2155
2156#define TV_CSC_U 0x68018
2157# define TV_RU_MASK 0x07ff0000
2158# define TV_RU_SHIFT 16
2159# define TV_GU_MASK 0x000007ff
2160# define TV_GU_SHIFT 0
2161
2162#define TV_CSC_U2 0x6801c
2163# define TV_BU_MASK 0x07ff0000
2164# define TV_BU_SHIFT 16
2165/**
2166 * U attenuation for component video.
2167 *
2168 * Stored in 1.9 fixed point.
2169 */
2170# define TV_AU_MASK 0x000003ff
2171# define TV_AU_SHIFT 0
2172
2173#define TV_CSC_V 0x68020
2174# define TV_RV_MASK 0x0fff0000
2175# define TV_RV_SHIFT 16
2176# define TV_GV_MASK 0x000007ff
2177# define TV_GV_SHIFT 0
2178
2179#define TV_CSC_V2 0x68024
2180# define TV_BV_MASK 0x07ff0000
2181# define TV_BV_SHIFT 16
2182/**
2183 * V attenuation for component video.
2184 *
2185 * Stored in 1.9 fixed point.
2186 */
2187# define TV_AV_MASK 0x000007ff
2188# define TV_AV_SHIFT 0
2189
2190#define TV_CLR_KNOBS 0x68028
2191/** 2s-complement brightness adjustment */
2192# define TV_BRIGHTNESS_MASK 0xff000000
2193# define TV_BRIGHTNESS_SHIFT 24
2194/** Contrast adjustment, as a 2.6 unsigned floating point number */
2195# define TV_CONTRAST_MASK 0x00ff0000
2196# define TV_CONTRAST_SHIFT 16
2197/** Saturation adjustment, as a 2.6 unsigned floating point number */
2198# define TV_SATURATION_MASK 0x0000ff00
2199# define TV_SATURATION_SHIFT 8
2200/** Hue adjustment, as an integer phase angle in degrees */
2201# define TV_HUE_MASK 0x000000ff
2202# define TV_HUE_SHIFT 0
2203
2204#define TV_CLR_LEVEL 0x6802c
2205/** Controls the DAC level for black */
2206# define TV_BLACK_LEVEL_MASK 0x01ff0000
2207# define TV_BLACK_LEVEL_SHIFT 16
2208/** Controls the DAC level for blanking */
2209# define TV_BLANK_LEVEL_MASK 0x000001ff
2210# define TV_BLANK_LEVEL_SHIFT 0
2211
2212#define TV_H_CTL_1 0x68030
2213/** Number of pixels in the hsync. */
2214# define TV_HSYNC_END_MASK 0x1fff0000
2215# define TV_HSYNC_END_SHIFT 16
2216/** Total number of pixels minus one in the line (display and blanking). */
2217# define TV_HTOTAL_MASK 0x00001fff
2218# define TV_HTOTAL_SHIFT 0
2219
2220#define TV_H_CTL_2 0x68034
2221/** Enables the colorburst (needed for non-component color) */
2222# define TV_BURST_ENA (1 << 31)
2223/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2224# define TV_HBURST_START_SHIFT 16
2225# define TV_HBURST_START_MASK 0x1fff0000
2226/** Length of the colorburst */
2227# define TV_HBURST_LEN_SHIFT 0
2228# define TV_HBURST_LEN_MASK 0x0001fff
2229
2230#define TV_H_CTL_3 0x68038
2231/** End of hblank, measured in pixels minus one from start of hsync */
2232# define TV_HBLANK_END_SHIFT 16
2233# define TV_HBLANK_END_MASK 0x1fff0000
2234/** Start of hblank, measured in pixels minus one from start of hsync */
2235# define TV_HBLANK_START_SHIFT 0
2236# define TV_HBLANK_START_MASK 0x0001fff
2237
2238#define TV_V_CTL_1 0x6803c
2239/** XXX */
2240# define TV_NBR_END_SHIFT 16
2241# define TV_NBR_END_MASK 0x07ff0000
2242/** XXX */
2243# define TV_VI_END_F1_SHIFT 8
2244# define TV_VI_END_F1_MASK 0x00003f00
2245/** XXX */
2246# define TV_VI_END_F2_SHIFT 0
2247# define TV_VI_END_F2_MASK 0x0000003f
2248
2249#define TV_V_CTL_2 0x68040
2250/** Length of vsync, in half lines */
2251# define TV_VSYNC_LEN_MASK 0x07ff0000
2252# define TV_VSYNC_LEN_SHIFT 16
2253/** Offset of the start of vsync in field 1, measured in one less than the
2254 * number of half lines.
2255 */
2256# define TV_VSYNC_START_F1_MASK 0x00007f00
2257# define TV_VSYNC_START_F1_SHIFT 8
2258/**
2259 * Offset of the start of vsync in field 2, measured in one less than the
2260 * number of half lines.
2261 */
2262# define TV_VSYNC_START_F2_MASK 0x0000007f
2263# define TV_VSYNC_START_F2_SHIFT 0
2264
2265#define TV_V_CTL_3 0x68044
2266/** Enables generation of the equalization signal */
2267# define TV_EQUAL_ENA (1 << 31)
2268/** Length of vsync, in half lines */
2269# define TV_VEQ_LEN_MASK 0x007f0000
2270# define TV_VEQ_LEN_SHIFT 16
2271/** Offset of the start of equalization in field 1, measured in one less than
2272 * the number of half lines.
2273 */
2274# define TV_VEQ_START_F1_MASK 0x0007f00
2275# define TV_VEQ_START_F1_SHIFT 8
2276/**
2277 * Offset of the start of equalization in field 2, measured in one less than
2278 * the number of half lines.
2279 */
2280# define TV_VEQ_START_F2_MASK 0x000007f
2281# define TV_VEQ_START_F2_SHIFT 0
2282
2283#define TV_V_CTL_4 0x68048
2284/**
2285 * Offset to start of vertical colorburst, measured in one less than the
2286 * number of lines from vertical start.
2287 */
2288# define TV_VBURST_START_F1_MASK 0x003f0000
2289# define TV_VBURST_START_F1_SHIFT 16
2290/**
2291 * Offset to the end of vertical colorburst, measured in one less than the
2292 * number of lines from the start of NBR.
2293 */
2294# define TV_VBURST_END_F1_MASK 0x000000ff
2295# define TV_VBURST_END_F1_SHIFT 0
2296
2297#define TV_V_CTL_5 0x6804c
2298/**
2299 * Offset to start of vertical colorburst, measured in one less than the
2300 * number of lines from vertical start.
2301 */
2302# define TV_VBURST_START_F2_MASK 0x003f0000
2303# define TV_VBURST_START_F2_SHIFT 16
2304/**
2305 * Offset to the end of vertical colorburst, measured in one less than the
2306 * number of lines from the start of NBR.
2307 */
2308# define TV_VBURST_END_F2_MASK 0x000000ff
2309# define TV_VBURST_END_F2_SHIFT 0
2310
2311#define TV_V_CTL_6 0x68050
2312/**
2313 * Offset to start of vertical colorburst, measured in one less than the
2314 * number of lines from vertical start.
2315 */
2316# define TV_VBURST_START_F3_MASK 0x003f0000
2317# define TV_VBURST_START_F3_SHIFT 16
2318/**
2319 * Offset to the end of vertical colorburst, measured in one less than the
2320 * number of lines from the start of NBR.
2321 */
2322# define TV_VBURST_END_F3_MASK 0x000000ff
2323# define TV_VBURST_END_F3_SHIFT 0
2324
2325#define TV_V_CTL_7 0x68054
2326/**
2327 * Offset to start of vertical colorburst, measured in one less than the
2328 * number of lines from vertical start.
2329 */
2330# define TV_VBURST_START_F4_MASK 0x003f0000
2331# define TV_VBURST_START_F4_SHIFT 16
2332/**
2333 * Offset to the end of vertical colorburst, measured in one less than the
2334 * number of lines from the start of NBR.
2335 */
2336# define TV_VBURST_END_F4_MASK 0x000000ff
2337# define TV_VBURST_END_F4_SHIFT 0
2338
2339#define TV_SC_CTL_1 0x68060
2340/** Turns on the first subcarrier phase generation DDA */
2341# define TV_SC_DDA1_EN (1 << 31)
2342/** Turns on the first subcarrier phase generation DDA */
2343# define TV_SC_DDA2_EN (1 << 30)
2344/** Turns on the first subcarrier phase generation DDA */
2345# define TV_SC_DDA3_EN (1 << 29)
2346/** Sets the subcarrier DDA to reset frequency every other field */
2347# define TV_SC_RESET_EVERY_2 (0 << 24)
2348/** Sets the subcarrier DDA to reset frequency every fourth field */
2349# define TV_SC_RESET_EVERY_4 (1 << 24)
2350/** Sets the subcarrier DDA to reset frequency every eighth field */
2351# define TV_SC_RESET_EVERY_8 (2 << 24)
2352/** Sets the subcarrier DDA to never reset the frequency */
2353# define TV_SC_RESET_NEVER (3 << 24)
2354/** Sets the peak amplitude of the colorburst.*/
2355# define TV_BURST_LEVEL_MASK 0x00ff0000
2356# define TV_BURST_LEVEL_SHIFT 16
2357/** Sets the increment of the first subcarrier phase generation DDA */
2358# define TV_SCDDA1_INC_MASK 0x00000fff
2359# define TV_SCDDA1_INC_SHIFT 0
2360
2361#define TV_SC_CTL_2 0x68064
2362/** Sets the rollover for the second subcarrier phase generation DDA */
2363# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2364# define TV_SCDDA2_SIZE_SHIFT 16
2365/** Sets the increent of the second subcarrier phase generation DDA */
2366# define TV_SCDDA2_INC_MASK 0x00007fff
2367# define TV_SCDDA2_INC_SHIFT 0
2368
2369#define TV_SC_CTL_3 0x68068
2370/** Sets the rollover for the third subcarrier phase generation DDA */
2371# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2372# define TV_SCDDA3_SIZE_SHIFT 16
2373/** Sets the increent of the third subcarrier phase generation DDA */
2374# define TV_SCDDA3_INC_MASK 0x00007fff
2375# define TV_SCDDA3_INC_SHIFT 0
2376
2377#define TV_WIN_POS 0x68070
2378/** X coordinate of the display from the start of horizontal active */
2379# define TV_XPOS_MASK 0x1fff0000
2380# define TV_XPOS_SHIFT 16
2381/** Y coordinate of the display from the start of vertical active (NBR) */
2382# define TV_YPOS_MASK 0x00000fff
2383# define TV_YPOS_SHIFT 0
2384
2385#define TV_WIN_SIZE 0x68074
2386/** Horizontal size of the display window, measured in pixels*/
2387# define TV_XSIZE_MASK 0x1fff0000
2388# define TV_XSIZE_SHIFT 16
2389/**
2390 * Vertical size of the display window, measured in pixels.
2391 *
2392 * Must be even for interlaced modes.
2393 */
2394# define TV_YSIZE_MASK 0x00000fff
2395# define TV_YSIZE_SHIFT 0
2396
2397#define TV_FILTER_CTL_1 0x68080
2398/**
2399 * Enables automatic scaling calculation.
2400 *
2401 * If set, the rest of the registers are ignored, and the calculated values can
2402 * be read back from the register.
2403 */
2404# define TV_AUTO_SCALE (1 << 31)
2405/**
2406 * Disables the vertical filter.
2407 *
2408 * This is required on modes more than 1024 pixels wide */
2409# define TV_V_FILTER_BYPASS (1 << 29)
2410/** Enables adaptive vertical filtering */
2411# define TV_VADAPT (1 << 28)
2412# define TV_VADAPT_MODE_MASK (3 << 26)
2413/** Selects the least adaptive vertical filtering mode */
2414# define TV_VADAPT_MODE_LEAST (0 << 26)
2415/** Selects the moderately adaptive vertical filtering mode */
2416# define TV_VADAPT_MODE_MODERATE (1 << 26)
2417/** Selects the most adaptive vertical filtering mode */
2418# define TV_VADAPT_MODE_MOST (3 << 26)
2419/**
2420 * Sets the horizontal scaling factor.
2421 *
2422 * This should be the fractional part of the horizontal scaling factor divided
2423 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2424 *
2425 * (src width - 1) / ((oversample * dest width) - 1)
2426 */
2427# define TV_HSCALE_FRAC_MASK 0x00003fff
2428# define TV_HSCALE_FRAC_SHIFT 0
2429
2430#define TV_FILTER_CTL_2 0x68084
2431/**
2432 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2433 *
2434 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2435 */
2436# define TV_VSCALE_INT_MASK 0x00038000
2437# define TV_VSCALE_INT_SHIFT 15
2438/**
2439 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2440 *
2441 * \sa TV_VSCALE_INT_MASK
2442 */
2443# define TV_VSCALE_FRAC_MASK 0x00007fff
2444# define TV_VSCALE_FRAC_SHIFT 0
2445
2446#define TV_FILTER_CTL_3 0x68088
2447/**
2448 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2449 *
2450 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2451 *
2452 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2453 */
2454# define TV_VSCALE_IP_INT_MASK 0x00038000
2455# define TV_VSCALE_IP_INT_SHIFT 15
2456/**
2457 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2458 *
2459 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2460 *
2461 * \sa TV_VSCALE_IP_INT_MASK
2462 */
2463# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2464# define TV_VSCALE_IP_FRAC_SHIFT 0
2465
2466#define TV_CC_CONTROL 0x68090
2467# define TV_CC_ENABLE (1 << 31)
2468/**
2469 * Specifies which field to send the CC data in.
2470 *
2471 * CC data is usually sent in field 0.
2472 */
2473# define TV_CC_FID_MASK (1 << 27)
2474# define TV_CC_FID_SHIFT 27
2475/** Sets the horizontal position of the CC data. Usually 135. */
2476# define TV_CC_HOFF_MASK 0x03ff0000
2477# define TV_CC_HOFF_SHIFT 16
2478/** Sets the vertical position of the CC data. Usually 21 */
2479# define TV_CC_LINE_MASK 0x0000003f
2480# define TV_CC_LINE_SHIFT 0
2481
2482#define TV_CC_DATA 0x68094
2483# define TV_CC_RDY (1 << 31)
2484/** Second word of CC data to be transmitted. */
2485# define TV_CC_DATA_2_MASK 0x007f0000
2486# define TV_CC_DATA_2_SHIFT 16
2487/** First word of CC data to be transmitted. */
2488# define TV_CC_DATA_1_MASK 0x0000007f
2489# define TV_CC_DATA_1_SHIFT 0
2490
2491#define TV_H_LUMA_0 0x68100
2492#define TV_H_LUMA_59 0x681ec
2493#define TV_H_CHROMA_0 0x68200
2494#define TV_H_CHROMA_59 0x682ec
2495#define TV_V_LUMA_0 0x68300
2496#define TV_V_LUMA_42 0x683a8
2497#define TV_V_CHROMA_0 0x68400
2498#define TV_V_CHROMA_42 0x684a8
2499
040d87f1 2500/* Display Port */
32f9d658 2501#define DP_A 0x64000 /* eDP */
040d87f1
KP
2502#define DP_B 0x64100
2503#define DP_C 0x64200
2504#define DP_D 0x64300
2505
2506#define DP_PORT_EN (1 << 31)
2507#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2508#define DP_PIPE_MASK (1 << 30)
2509
040d87f1
KP
2510/* Link training mode - select a suitable mode for each stage */
2511#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2512#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2513#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2514#define DP_LINK_TRAIN_OFF (3 << 28)
2515#define DP_LINK_TRAIN_MASK (3 << 28)
2516#define DP_LINK_TRAIN_SHIFT 28
2517
8db9d77b
ZW
2518/* CPT Link training mode */
2519#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2520#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2521#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2522#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2523#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2524#define DP_LINK_TRAIN_SHIFT_CPT 8
2525
040d87f1
KP
2526/* Signal voltages. These are mostly controlled by the other end */
2527#define DP_VOLTAGE_0_4 (0 << 25)
2528#define DP_VOLTAGE_0_6 (1 << 25)
2529#define DP_VOLTAGE_0_8 (2 << 25)
2530#define DP_VOLTAGE_1_2 (3 << 25)
2531#define DP_VOLTAGE_MASK (7 << 25)
2532#define DP_VOLTAGE_SHIFT 25
2533
2534/* Signal pre-emphasis levels, like voltages, the other end tells us what
2535 * they want
2536 */
2537#define DP_PRE_EMPHASIS_0 (0 << 22)
2538#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2539#define DP_PRE_EMPHASIS_6 (2 << 22)
2540#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2541#define DP_PRE_EMPHASIS_MASK (7 << 22)
2542#define DP_PRE_EMPHASIS_SHIFT 22
2543
2544/* How many wires to use. I guess 3 was too hard */
2545#define DP_PORT_WIDTH_1 (0 << 19)
2546#define DP_PORT_WIDTH_2 (1 << 19)
2547#define DP_PORT_WIDTH_4 (3 << 19)
2548#define DP_PORT_WIDTH_MASK (7 << 19)
2549
2550/* Mystic DPCD version 1.1 special mode */
2551#define DP_ENHANCED_FRAMING (1 << 18)
2552
32f9d658
ZW
2553/* eDP */
2554#define DP_PLL_FREQ_270MHZ (0 << 16)
2555#define DP_PLL_FREQ_160MHZ (1 << 16)
2556#define DP_PLL_FREQ_MASK (3 << 16)
2557
040d87f1
KP
2558/** locked once port is enabled */
2559#define DP_PORT_REVERSAL (1 << 15)
2560
32f9d658
ZW
2561/* eDP */
2562#define DP_PLL_ENABLE (1 << 14)
2563
040d87f1
KP
2564/** sends the clock on lane 15 of the PEG for debug */
2565#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2566
2567#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2568#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2569
2570/** limit RGB values to avoid confusing TVs */
2571#define DP_COLOR_RANGE_16_235 (1 << 8)
2572
2573/** Turn on the audio link */
2574#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2575
2576/** vs and hs sync polarity */
2577#define DP_SYNC_VS_HIGH (1 << 4)
2578#define DP_SYNC_HS_HIGH (1 << 3)
2579
2580/** A fantasy */
2581#define DP_DETECTED (1 << 2)
2582
2583/** The aux channel provides a way to talk to the
2584 * signal sink for DDC etc. Max packet size supported
2585 * is 20 bytes in each direction, hence the 5 fixed
2586 * data registers
2587 */
32f9d658
ZW
2588#define DPA_AUX_CH_CTL 0x64010
2589#define DPA_AUX_CH_DATA1 0x64014
2590#define DPA_AUX_CH_DATA2 0x64018
2591#define DPA_AUX_CH_DATA3 0x6401c
2592#define DPA_AUX_CH_DATA4 0x64020
2593#define DPA_AUX_CH_DATA5 0x64024
2594
040d87f1
KP
2595#define DPB_AUX_CH_CTL 0x64110
2596#define DPB_AUX_CH_DATA1 0x64114
2597#define DPB_AUX_CH_DATA2 0x64118
2598#define DPB_AUX_CH_DATA3 0x6411c
2599#define DPB_AUX_CH_DATA4 0x64120
2600#define DPB_AUX_CH_DATA5 0x64124
2601
2602#define DPC_AUX_CH_CTL 0x64210
2603#define DPC_AUX_CH_DATA1 0x64214
2604#define DPC_AUX_CH_DATA2 0x64218
2605#define DPC_AUX_CH_DATA3 0x6421c
2606#define DPC_AUX_CH_DATA4 0x64220
2607#define DPC_AUX_CH_DATA5 0x64224
2608
2609#define DPD_AUX_CH_CTL 0x64310
2610#define DPD_AUX_CH_DATA1 0x64314
2611#define DPD_AUX_CH_DATA2 0x64318
2612#define DPD_AUX_CH_DATA3 0x6431c
2613#define DPD_AUX_CH_DATA4 0x64320
2614#define DPD_AUX_CH_DATA5 0x64324
2615
2616#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2617#define DP_AUX_CH_CTL_DONE (1 << 30)
2618#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2619#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2620#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2621#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2622#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2623#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2624#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2625#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2626#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2627#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2628#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2629#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2630#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2631#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2632#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2633#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2634#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2635#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2636#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2637
2638/*
2639 * Computing GMCH M and N values for the Display Port link
2640 *
2641 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2642 *
2643 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2644 *
2645 * The GMCH value is used internally
2646 *
2647 * bytes_per_pixel is the number of bytes coming out of the plane,
2648 * which is after the LUTs, so we want the bytes for our color format.
2649 * For our current usage, this is always 3, one byte for R, G and B.
2650 */
9db4a9c7
JB
2651#define _PIPEA_GMCH_DATA_M 0x70050
2652#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2653
2654/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2655#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2656#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2657
2658#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2659
9db4a9c7
JB
2660#define _PIPEA_GMCH_DATA_N 0x70054
2661#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2662#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2663
2664/*
2665 * Computing Link M and N values for the Display Port link
2666 *
2667 * Link M / N = pixel_clock / ls_clk
2668 *
2669 * (the DP spec calls pixel_clock the 'strm_clk')
2670 *
2671 * The Link value is transmitted in the Main Stream
2672 * Attributes and VB-ID.
2673 */
2674
9db4a9c7
JB
2675#define _PIPEA_DP_LINK_M 0x70060
2676#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2677#define PIPEA_DP_LINK_M_MASK (0xffffff)
2678
9db4a9c7
JB
2679#define _PIPEA_DP_LINK_N 0x70064
2680#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2681#define PIPEA_DP_LINK_N_MASK (0xffffff)
2682
9db4a9c7
JB
2683#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2684#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2685#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2686#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2687
585fb111
JB
2688/* Display & cursor control */
2689
2690/* Pipe A */
0c3870ee 2691#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
2692#define DSL_LINEMASK_GEN2 0x00000fff
2693#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 2694#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
2695#define PIPECONF_ENABLE (1<<31)
2696#define PIPECONF_DISABLE 0
2697#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2698#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2699#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2700#define PIPECONF_SINGLE_WIDE 0
2701#define PIPECONF_PIPE_UNLOCKED 0
2702#define PIPECONF_PIPE_LOCKED (1<<25)
2703#define PIPECONF_PALETTE 0
2704#define PIPECONF_GAMMA (1<<24)
585fb111 2705#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2706#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 2707#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
2708/* Note that pre-gen3 does not support interlaced display directly. Panel
2709 * fitting must be disabled on pre-ilk for interlaced. */
2710#define PIPECONF_PROGRESSIVE (0 << 21)
2711#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2712#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2713#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2714#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2715/* Ironlake and later have a complete new set of values for interlaced. PFIT
2716 * means panel fitter required, PF means progressive fetch, DBL means power
2717 * saving pixel doubling. */
2718#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2719#define PIPECONF_INTERLACED_ILK (3 << 21)
2720#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2721#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2722#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 2723#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
2724#define PIPECONF_BPC_MASK (0x7 << 5)
2725#define PIPECONF_8BPC (0<<5)
2726#define PIPECONF_10BPC (1<<5)
2727#define PIPECONF_6BPC (2<<5)
2728#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
2729#define PIPECONF_DITHER_EN (1<<4)
2730#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2731#define PIPECONF_DITHER_TYPE_SP (0<<2)
2732#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2733#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2734#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 2735#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 2736#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2737#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2738#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2739#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2740#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2741#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2742#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2743#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2744#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2745#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 2746#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
2747#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2748#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2749#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2750#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2751#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2752#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2753#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2754#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 2755#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 2756#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
2757#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2758#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2759#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2760#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2761#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2762#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2763#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2764#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2765#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2766#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2767#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2768#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2769#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2770#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2771#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2772
9db4a9c7 2773#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 2774#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
2775#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2776#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2777#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2778#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2779
b41fbda1 2780#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 2781#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
2782#define PIPEB_HLINE_INT_EN (1<<28)
2783#define PIPEB_VBLANK_INT_EN (1<<27)
2784#define SPRITED_FLIPDONE_INT_EN (1<<26)
2785#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2786#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 2787#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
2788#define PIPEA_HLINE_INT_EN (1<<20)
2789#define PIPEA_VBLANK_INT_EN (1<<19)
2790#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2791#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2792#define PLANEA_FLIPDONE_INT_EN (1<<16)
2793
b41fbda1 2794#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
2795#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2796#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2797#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2798#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2799#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2800#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2801#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2802#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2803#define DPINVGTT_EN_MASK 0xff0000
2804#define CURSORB_INVALID_GTT_STATUS (1<<7)
2805#define CURSORA_INVALID_GTT_STATUS (1<<6)
2806#define SPRITED_INVALID_GTT_STATUS (1<<5)
2807#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2808#define PLANEB_INVALID_GTT_STATUS (1<<3)
2809#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2810#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2811#define PLANEA_INVALID_GTT_STATUS (1<<0)
2812#define DPINVGTT_STATUS_MASK 0xff
2813
585fb111
JB
2814#define DSPARB 0x70030
2815#define DSPARB_CSTART_MASK (0x7f << 7)
2816#define DSPARB_CSTART_SHIFT 7
2817#define DSPARB_BSTART_MASK (0x7f)
2818#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2819#define DSPARB_BEND_SHIFT 9 /* on 855 */
2820#define DSPARB_AEND_SHIFT 0
2821
90f7da3f 2822#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 2823#define DSPFW_SR_SHIFT 23
0206e353 2824#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2825#define DSPFW_CURSORB_SHIFT 16
d4294342 2826#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2827#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2828#define DSPFW_PLANEB_MASK (0x7f<<8)
2829#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 2830#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 2831#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2832#define DSPFW_CURSORA_SHIFT 8
d4294342 2833#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 2834#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
2835#define DSPFW_HPLL_SR_EN (1<<31)
2836#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2837#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2838#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2839#define DSPFW_HPLL_CURSOR_SHIFT 16
2840#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2841#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
2842#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2843#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 2844
12a3c055
GB
2845/* drain latency register values*/
2846#define DRAIN_LATENCY_PRECISION_32 32
2847#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 2848#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
2849#define DDL_CURSORA_PRECISION_32 (1<<31)
2850#define DDL_CURSORA_PRECISION_16 (0<<31)
2851#define DDL_CURSORA_SHIFT 24
2852#define DDL_PLANEA_PRECISION_32 (1<<7)
2853#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 2854#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
2855#define DDL_CURSORB_PRECISION_32 (1<<31)
2856#define DDL_CURSORB_PRECISION_16 (0<<31)
2857#define DDL_CURSORB_SHIFT 24
2858#define DDL_PLANEB_PRECISION_32 (1<<7)
2859#define DDL_PLANEB_PRECISION_16 (0<<7)
2860
7662c8bd 2861/* FIFO watermark sizes etc */
0e442c60 2862#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2863#define I915_FIFO_LINE_SIZE 64
2864#define I830_FIFO_LINE_SIZE 32
0e442c60 2865
ceb04246 2866#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2867#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2868#define I965_FIFO_SIZE 512
2869#define I945_FIFO_SIZE 127
7662c8bd 2870#define I915_FIFO_SIZE 95
dff33cfc 2871#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2872#define I830_FIFO_SIZE 95
0e442c60 2873
ceb04246 2874#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2875#define G4X_MAX_WM 0x3f
7662c8bd
SL
2876#define I915_MAX_WM 0x3f
2877
f2b115e6
AJ
2878#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2879#define PINEVIEW_FIFO_LINE_SIZE 64
2880#define PINEVIEW_MAX_WM 0x1ff
2881#define PINEVIEW_DFT_WM 0x3f
2882#define PINEVIEW_DFT_HPLLOFF_WM 0
2883#define PINEVIEW_GUARD_WM 10
2884#define PINEVIEW_CURSOR_FIFO 64
2885#define PINEVIEW_CURSOR_MAX_WM 0x3f
2886#define PINEVIEW_CURSOR_DFT_WM 0
2887#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2888
ceb04246 2889#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2890#define I965_CURSOR_FIFO 64
2891#define I965_CURSOR_MAX_WM 32
2892#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2893
2894/* define the Watermark register on Ironlake */
2895#define WM0_PIPEA_ILK 0x45100
2896#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2897#define WM0_PIPE_PLANE_SHIFT 16
2898#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2899#define WM0_PIPE_SPRITE_SHIFT 8
2900#define WM0_PIPE_CURSOR_MASK (0x1f)
2901
2902#define WM0_PIPEB_ILK 0x45104
d6c892df 2903#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2904#define WM1_LP_ILK 0x45108
2905#define WM1_LP_SR_EN (1<<31)
2906#define WM1_LP_LATENCY_SHIFT 24
2907#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2908#define WM1_LP_FBC_MASK (0xf<<20)
2909#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2910#define WM1_LP_SR_MASK (0x1ff<<8)
2911#define WM1_LP_SR_SHIFT 8
2912#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2913#define WM2_LP_ILK 0x4510c
2914#define WM2_LP_EN (1<<31)
2915#define WM3_LP_ILK 0x45110
2916#define WM3_LP_EN (1<<31)
2917#define WM1S_LP_ILK 0x45120
b840d907
JB
2918#define WM2S_LP_IVB 0x45124
2919#define WM3S_LP_IVB 0x45128
dd8849c8 2920#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2921
2922/* Memory latency timer register */
2923#define MLTR_ILK 0x11222
b79d4990
JB
2924#define MLTR_WM1_SHIFT 0
2925#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2926/* the unit of memory self-refresh latency time is 0.5us */
2927#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2928#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2929#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2930#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2931
2932/* define the fifo size on Ironlake */
2933#define ILK_DISPLAY_FIFO 128
2934#define ILK_DISPLAY_MAXWM 64
2935#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2936#define ILK_CURSOR_FIFO 32
2937#define ILK_CURSOR_MAXWM 16
2938#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2939
2940#define ILK_DISPLAY_SR_FIFO 512
2941#define ILK_DISPLAY_MAX_SRWM 0x1ff
2942#define ILK_DISPLAY_DFT_SRWM 0x3f
2943#define ILK_CURSOR_SR_FIFO 64
2944#define ILK_CURSOR_MAX_SRWM 0x3f
2945#define ILK_CURSOR_DFT_SRWM 8
2946
2947#define ILK_FIFO_LINE_SIZE 64
2948
1398261a
YL
2949/* define the WM info on Sandybridge */
2950#define SNB_DISPLAY_FIFO 128
2951#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2952#define SNB_DISPLAY_DFTWM 8
2953#define SNB_CURSOR_FIFO 32
2954#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2955#define SNB_CURSOR_DFTWM 8
2956
2957#define SNB_DISPLAY_SR_FIFO 512
2958#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2959#define SNB_DISPLAY_DFT_SRWM 0x3f
2960#define SNB_CURSOR_SR_FIFO 64
2961#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2962#define SNB_CURSOR_DFT_SRWM 8
2963
2964#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2965
2966#define SNB_FIFO_LINE_SIZE 64
2967
2968
2969/* the address where we get all kinds of latency value */
2970#define SSKPD 0x5d10
2971#define SSKPD_WM_MASK 0x3f
2972#define SSKPD_WM0_SHIFT 0
2973#define SSKPD_WM1_SHIFT 8
2974#define SSKPD_WM2_SHIFT 16
2975#define SSKPD_WM3_SHIFT 24
2976
2977#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2978#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2979#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2980#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2981#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2982
585fb111
JB
2983/*
2984 * The two pipe frame counter registers are not synchronized, so
2985 * reading a stable value is somewhat tricky. The following code
2986 * should work:
2987 *
2988 * do {
2989 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2990 * PIPE_FRAME_HIGH_SHIFT;
2991 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2992 * PIPE_FRAME_LOW_SHIFT);
2993 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2994 * PIPE_FRAME_HIGH_SHIFT);
2995 * } while (high1 != high2);
2996 * frame = (high1 << 8) | low1;
2997 */
0c3870ee 2998#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
2999#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3000#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3001#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3002#define PIPE_FRAME_LOW_MASK 0xff000000
3003#define PIPE_FRAME_LOW_SHIFT 24
3004#define PIPE_PIXEL_MASK 0x00ffffff
3005#define PIPE_PIXEL_SHIFT 0
9880b7a5 3006/* GM45+ just has to be different */
9db4a9c7
JB
3007#define _PIPEA_FRMCOUNT_GM45 0x70040
3008#define _PIPEA_FLIPCOUNT_GM45 0x70044
3009#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3010
3011/* Cursor A & B regs */
9dc33f31 3012#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3013/* Old style CUR*CNTR flags (desktop 8xx) */
3014#define CURSOR_ENABLE 0x80000000
3015#define CURSOR_GAMMA_ENABLE 0x40000000
3016#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3017#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3018#define CURSOR_FORMAT_SHIFT 24
3019#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3020#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3021#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3022#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3023#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3024#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3025/* New style CUR*CNTR flags */
3026#define CURSOR_MODE 0x27
585fb111
JB
3027#define CURSOR_MODE_DISABLE 0x00
3028#define CURSOR_MODE_64_32B_AX 0x07
3029#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3030#define MCURSOR_PIPE_SELECT (1 << 28)
3031#define MCURSOR_PIPE_A 0x00
3032#define MCURSOR_PIPE_B (1 << 28)
585fb111 3033#define MCURSOR_GAMMA_ENABLE (1 << 26)
9dc33f31
VS
3034#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3035#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3036#define CURSOR_POS_MASK 0x007FF
3037#define CURSOR_POS_SIGN 0x8000
3038#define CURSOR_X_SHIFT 0
3039#define CURSOR_Y_SHIFT 16
14b60391 3040#define CURSIZE 0x700a0
9dc33f31
VS
3041#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3042#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3043#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3044
65a21cd6
JB
3045#define _CURBCNTR_IVB 0x71080
3046#define _CURBBASE_IVB 0x71084
3047#define _CURBPOS_IVB 0x71088
3048
9db4a9c7
JB
3049#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3050#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3051#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3052
65a21cd6
JB
3053#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3054#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3055#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3056
585fb111 3057/* Display A control */
895abf0c 3058#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3059#define DISPLAY_PLANE_ENABLE (1<<31)
3060#define DISPLAY_PLANE_DISABLE 0
3061#define DISPPLANE_GAMMA_ENABLE (1<<30)
3062#define DISPPLANE_GAMMA_DISABLE 0
3063#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3064#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3065#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3066#define DISPPLANE_BGRA555 (0x3<<26)
3067#define DISPPLANE_BGRX555 (0x4<<26)
3068#define DISPPLANE_BGRX565 (0x5<<26)
3069#define DISPPLANE_BGRX888 (0x6<<26)
3070#define DISPPLANE_BGRA888 (0x7<<26)
3071#define DISPPLANE_RGBX101010 (0x8<<26)
3072#define DISPPLANE_RGBA101010 (0x9<<26)
3073#define DISPPLANE_BGRX101010 (0xa<<26)
3074#define DISPPLANE_RGBX161616 (0xc<<26)
3075#define DISPPLANE_RGBX888 (0xe<<26)
3076#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3077#define DISPPLANE_STEREO_ENABLE (1<<25)
3078#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3079#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3080#define DISPPLANE_SEL_PIPE_SHIFT 24
3081#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3082#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3083#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3084#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3085#define DISPPLANE_SRC_KEY_DISABLE 0
3086#define DISPPLANE_LINE_DOUBLE (1<<20)
3087#define DISPPLANE_NO_LINE_DOUBLE 0
3088#define DISPPLANE_STEREO_POLARITY_FIRST 0
3089#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3090#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3091#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3092#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3093#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3094#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3095#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3096#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3097#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3098#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3099#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3100
3101#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3102#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3103#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3104#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3105#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3106#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3107#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3108#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3109#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3110#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3111
446f2545
AR
3112/* Display/Sprite base address macros */
3113#define DISP_BASEADDR_MASK (0xfffff000)
3114#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3115#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3116#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3117 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3118
585fb111 3119/* VBIOS flags */
80a75f7c
VS
3120#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3121#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3122#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3123#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3124#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3125#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3126#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3127#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3128#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3129#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3130#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3131#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3132#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3133
3134/* Pipe B */
0c3870ee
VS
3135#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3136#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3137#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3138#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3139#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3140#define _PIPEB_FRMCOUNT_GM45 0x71040
3141#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3142
585fb111
JB
3143
3144/* Display B control */
895abf0c 3145#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3146#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3147#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3148#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3149#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3150#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3151#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3152#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3153#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3154#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3155#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3156#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3157#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3158
b840d907
JB
3159/* Sprite A control */
3160#define _DVSACNTR 0x72180
3161#define DVS_ENABLE (1<<31)
3162#define DVS_GAMMA_ENABLE (1<<30)
3163#define DVS_PIXFORMAT_MASK (3<<25)
3164#define DVS_FORMAT_YUV422 (0<<25)
3165#define DVS_FORMAT_RGBX101010 (1<<25)
3166#define DVS_FORMAT_RGBX888 (2<<25)
3167#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3168#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3169#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3170#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3171#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3172#define DVS_YUV_ORDER_YUYV (0<<16)
3173#define DVS_YUV_ORDER_UYVY (1<<16)
3174#define DVS_YUV_ORDER_YVYU (2<<16)
3175#define DVS_YUV_ORDER_VYUY (3<<16)
3176#define DVS_DEST_KEY (1<<2)
3177#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3178#define DVS_TILED (1<<10)
3179#define _DVSALINOFF 0x72184
3180#define _DVSASTRIDE 0x72188
3181#define _DVSAPOS 0x7218c
3182#define _DVSASIZE 0x72190
3183#define _DVSAKEYVAL 0x72194
3184#define _DVSAKEYMSK 0x72198
3185#define _DVSASURF 0x7219c
3186#define _DVSAKEYMAXVAL 0x721a0
3187#define _DVSATILEOFF 0x721a4
3188#define _DVSASURFLIVE 0x721ac
3189#define _DVSASCALE 0x72204
3190#define DVS_SCALE_ENABLE (1<<31)
3191#define DVS_FILTER_MASK (3<<29)
3192#define DVS_FILTER_MEDIUM (0<<29)
3193#define DVS_FILTER_ENHANCING (1<<29)
3194#define DVS_FILTER_SOFTENING (2<<29)
3195#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3196#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3197#define _DVSAGAMC 0x72300
3198
3199#define _DVSBCNTR 0x73180
3200#define _DVSBLINOFF 0x73184
3201#define _DVSBSTRIDE 0x73188
3202#define _DVSBPOS 0x7318c
3203#define _DVSBSIZE 0x73190
3204#define _DVSBKEYVAL 0x73194
3205#define _DVSBKEYMSK 0x73198
3206#define _DVSBSURF 0x7319c
3207#define _DVSBKEYMAXVAL 0x731a0
3208#define _DVSBTILEOFF 0x731a4
3209#define _DVSBSURFLIVE 0x731ac
3210#define _DVSBSCALE 0x73204
3211#define _DVSBGAMC 0x73300
3212
3213#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3214#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3215#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3216#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3217#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3218#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3219#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3220#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3221#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3222#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3223#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3224#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3225
3226#define _SPRA_CTL 0x70280
3227#define SPRITE_ENABLE (1<<31)
3228#define SPRITE_GAMMA_ENABLE (1<<30)
3229#define SPRITE_PIXFORMAT_MASK (7<<25)
3230#define SPRITE_FORMAT_YUV422 (0<<25)
3231#define SPRITE_FORMAT_RGBX101010 (1<<25)
3232#define SPRITE_FORMAT_RGBX888 (2<<25)
3233#define SPRITE_FORMAT_RGBX161616 (3<<25)
3234#define SPRITE_FORMAT_YUV444 (4<<25)
3235#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3236#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3237#define SPRITE_SOURCE_KEY (1<<22)
3238#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3239#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3240#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3241#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3242#define SPRITE_YUV_ORDER_YUYV (0<<16)
3243#define SPRITE_YUV_ORDER_UYVY (1<<16)
3244#define SPRITE_YUV_ORDER_YVYU (2<<16)
3245#define SPRITE_YUV_ORDER_VYUY (3<<16)
3246#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3247#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3248#define SPRITE_TILED (1<<10)
3249#define SPRITE_DEST_KEY (1<<2)
3250#define _SPRA_LINOFF 0x70284
3251#define _SPRA_STRIDE 0x70288
3252#define _SPRA_POS 0x7028c
3253#define _SPRA_SIZE 0x70290
3254#define _SPRA_KEYVAL 0x70294
3255#define _SPRA_KEYMSK 0x70298
3256#define _SPRA_SURF 0x7029c
3257#define _SPRA_KEYMAX 0x702a0
3258#define _SPRA_TILEOFF 0x702a4
c54173a8 3259#define _SPRA_OFFSET 0x702a4
32ae46bf 3260#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3261#define _SPRA_SCALE 0x70304
3262#define SPRITE_SCALE_ENABLE (1<<31)
3263#define SPRITE_FILTER_MASK (3<<29)
3264#define SPRITE_FILTER_MEDIUM (0<<29)
3265#define SPRITE_FILTER_ENHANCING (1<<29)
3266#define SPRITE_FILTER_SOFTENING (2<<29)
3267#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3268#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3269#define _SPRA_GAMC 0x70400
3270
3271#define _SPRB_CTL 0x71280
3272#define _SPRB_LINOFF 0x71284
3273#define _SPRB_STRIDE 0x71288
3274#define _SPRB_POS 0x7128c
3275#define _SPRB_SIZE 0x71290
3276#define _SPRB_KEYVAL 0x71294
3277#define _SPRB_KEYMSK 0x71298
3278#define _SPRB_SURF 0x7129c
3279#define _SPRB_KEYMAX 0x712a0
3280#define _SPRB_TILEOFF 0x712a4
c54173a8 3281#define _SPRB_OFFSET 0x712a4
32ae46bf 3282#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3283#define _SPRB_SCALE 0x71304
3284#define _SPRB_GAMC 0x71400
3285
3286#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3287#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3288#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3289#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3290#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3291#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3292#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3293#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3294#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3295#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3296#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3297#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3298#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3299#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3300
7f1f3851
JB
3301#define _SPACNTR 0x72180
3302#define SP_ENABLE (1<<31)
3303#define SP_GEAMMA_ENABLE (1<<30)
3304#define SP_PIXFORMAT_MASK (0xf<<26)
3305#define SP_FORMAT_YUV422 (0<<26)
3306#define SP_FORMAT_BGR565 (5<<26)
3307#define SP_FORMAT_BGRX8888 (6<<26)
3308#define SP_FORMAT_BGRA8888 (7<<26)
3309#define SP_FORMAT_RGBX1010102 (8<<26)
3310#define SP_FORMAT_RGBA1010102 (9<<26)
3311#define SP_FORMAT_RGBX8888 (0xe<<26)
3312#define SP_FORMAT_RGBA8888 (0xf<<26)
3313#define SP_SOURCE_KEY (1<<22)
3314#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3315#define SP_YUV_ORDER_YUYV (0<<16)
3316#define SP_YUV_ORDER_UYVY (1<<16)
3317#define SP_YUV_ORDER_YVYU (2<<16)
3318#define SP_YUV_ORDER_VYUY (3<<16)
3319#define SP_TILED (1<<10)
3320#define _SPALINOFF 0x72184
3321#define _SPASTRIDE 0x72188
3322#define _SPAPOS 0x7218c
3323#define _SPASIZE 0x72190
3324#define _SPAKEYMINVAL 0x72194
3325#define _SPAKEYMSK 0x72198
3326#define _SPASURF 0x7219c
3327#define _SPAKEYMAXVAL 0x721a0
3328#define _SPATILEOFF 0x721a4
3329#define _SPACONSTALPHA 0x721a8
3330#define _SPAGAMC 0x721f4
3331
3332#define _SPBCNTR 0x72280
3333#define _SPBLINOFF 0x72284
3334#define _SPBSTRIDE 0x72288
3335#define _SPBPOS 0x7228c
3336#define _SPBSIZE 0x72290
3337#define _SPBKEYMINVAL 0x72294
3338#define _SPBKEYMSK 0x72298
3339#define _SPBSURF 0x7229c
3340#define _SPBKEYMAXVAL 0x722a0
3341#define _SPBTILEOFF 0x722a4
3342#define _SPBCONSTALPHA 0x722a8
3343#define _SPBGAMC 0x722f4
3344
3345#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3346#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3347#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3348#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3349#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3350#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3351#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3352#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3353#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3354#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3355#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3356#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3357
585fb111
JB
3358/* VBIOS regs */
3359#define VGACNTRL 0x71400
3360# define VGA_DISP_DISABLE (1 << 31)
3361# define VGA_2X_MODE (1 << 30)
3362# define VGA_PIPE_B_SELECT (1 << 29)
3363
766aa1c4
VS
3364#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3365
f2b115e6 3366/* Ironlake */
b9055052
ZW
3367
3368#define CPU_VGACNTRL 0x41000
3369
3370#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3371#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3372#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3373#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3374#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3375#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3376#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3377#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3378#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3379
3380/* refresh rate hardware control */
3381#define RR_HW_CTL 0x45300
3382#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3383#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3384
3385#define FDI_PLL_BIOS_0 0x46000
021357ac 3386#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3387#define FDI_PLL_BIOS_1 0x46004
3388#define FDI_PLL_BIOS_2 0x46008
3389#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3390#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3391#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3392
8956c8bb
EA
3393#define PCH_3DCGDIS0 0x46020
3394# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3395# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3396
06f37751
EA
3397#define PCH_3DCGDIS1 0x46024
3398# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3399
b9055052
ZW
3400#define FDI_PLL_FREQ_CTL 0x46030
3401#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3402#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3403#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3404
3405
aab17139 3406#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
b9055052
ZW
3407#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3408#define TU_SIZE_MASK 0x7e000000
5eddb70b 3409#define PIPE_DATA_M1_OFFSET 0
aab17139 3410#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3411#define PIPE_DATA_N1_OFFSET 0
b9055052 3412
aab17139 3413#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3414#define PIPE_DATA_M2_OFFSET 0
aab17139 3415#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3416#define PIPE_DATA_N2_OFFSET 0
b9055052 3417
aab17139 3418#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3419#define PIPE_LINK_M1_OFFSET 0
aab17139 3420#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3421#define PIPE_LINK_N1_OFFSET 0
b9055052 3422
aab17139 3423#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3424#define PIPE_LINK_M2_OFFSET 0
aab17139 3425#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3426#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3427
3428/* PIPEB timing regs are same start from 0x61000 */
3429
aab17139
VS
3430#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3431#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3432
aab17139
VS
3433#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3434#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3435
aab17139
VS
3436#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3437#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3438
aab17139
VS
3439#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3440#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3441
afe2fcf5
PZ
3442#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3443#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3444#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3445#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3446#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3447#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3448#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3449#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3450
3451/* CPU panel fitter */
9db4a9c7
JB
3452/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3453#define _PFA_CTL_1 0x68080
3454#define _PFB_CTL_1 0x68880
b9055052 3455#define PF_ENABLE (1<<31)
13888d78
PZ
3456#define PF_PIPE_SEL_MASK_IVB (3<<29)
3457#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3458#define PF_FILTER_MASK (3<<23)
3459#define PF_FILTER_PROGRAMMED (0<<23)
3460#define PF_FILTER_MED_3x3 (1<<23)
3461#define PF_FILTER_EDGE_ENHANCE (2<<23)
3462#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3463#define _PFA_WIN_SZ 0x68074
3464#define _PFB_WIN_SZ 0x68874
3465#define _PFA_WIN_POS 0x68070
3466#define _PFB_WIN_POS 0x68870
3467#define _PFA_VSCALE 0x68084
3468#define _PFB_VSCALE 0x68884
3469#define _PFA_HSCALE 0x68090
3470#define _PFB_HSCALE 0x68890
3471
3472#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3473#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3474#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3475#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3476#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3477
3478/* legacy palette */
9db4a9c7
JB
3479#define _LGC_PALETTE_A 0x4a000
3480#define _LGC_PALETTE_B 0x4a800
3481#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3482
3483/* interrupts */
3484#define DE_MASTER_IRQ_CONTROL (1 << 31)
3485#define DE_SPRITEB_FLIP_DONE (1 << 29)
3486#define DE_SPRITEA_FLIP_DONE (1 << 28)
3487#define DE_PLANEB_FLIP_DONE (1 << 27)
3488#define DE_PLANEA_FLIP_DONE (1 << 26)
3489#define DE_PCU_EVENT (1 << 25)
3490#define DE_GTT_FAULT (1 << 24)
3491#define DE_POISON (1 << 23)
3492#define DE_PERFORM_COUNTER (1 << 22)
3493#define DE_PCH_EVENT (1 << 21)
3494#define DE_AUX_CHANNEL_A (1 << 20)
3495#define DE_DP_A_HOTPLUG (1 << 19)
3496#define DE_GSE (1 << 18)
3497#define DE_PIPEB_VBLANK (1 << 15)
3498#define DE_PIPEB_EVEN_FIELD (1 << 14)
3499#define DE_PIPEB_ODD_FIELD (1 << 13)
3500#define DE_PIPEB_LINE_COMPARE (1 << 12)
3501#define DE_PIPEB_VSYNC (1 << 11)
3502#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3503#define DE_PIPEA_VBLANK (1 << 7)
3504#define DE_PIPEA_EVEN_FIELD (1 << 6)
3505#define DE_PIPEA_ODD_FIELD (1 << 5)
3506#define DE_PIPEA_LINE_COMPARE (1 << 4)
3507#define DE_PIPEA_VSYNC (1 << 3)
3508#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3509
b1f14ad0
JB
3510/* More Ivybridge lolz */
3511#define DE_ERR_DEBUG_IVB (1<<30)
3512#define DE_GSE_IVB (1<<29)
3513#define DE_PCH_EVENT_IVB (1<<28)
3514#define DE_DP_A_HOTPLUG_IVB (1<<27)
3515#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3516#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3517#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3518#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3519#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3520#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3521#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3522#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3523#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3524#define DE_PIPEA_VBLANK_IVB (1<<0)
3525
7eea1ddf
JB
3526#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3527#define MASTER_INTERRUPT_ENABLE (1<<31)
3528
b9055052
ZW
3529#define DEISR 0x44000
3530#define DEIMR 0x44004
3531#define DEIIR 0x44008
3532#define DEIER 0x4400c
3533
e2a1e2f0
BW
3534/* GT interrupt.
3535 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3536 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3537#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3538#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3539#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3540#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3541#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3542#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3543#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3544#define GT_PIPE_NOTIFY (1 << 4)
3545#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3546#define GT_SYNC_STATUS (1 << 2)
3547#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3548
3549#define GTISR 0x44010
3550#define GTIMR 0x44014
3551#define GTIIR 0x44018
3552#define GTIER 0x4401c
3553
7f8a8569 3554#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3555/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3556#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3557#define ILK_DPARB_GATE (1<<22)
3558#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3559#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3560#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3561#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3562#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3563#define ILK_HDCP_DISABLE (1<<25)
3564#define ILK_eDP_A_DISABLE (1<<24)
3565#define ILK_DESKTOP (1<<23)
231e54f6
DL
3566
3567#define ILK_DSPCLK_GATE_D 0x42020
3568#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3569#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3570#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3571#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3572#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3573
116ac8d2
EA
3574#define IVB_CHICKEN3 0x4200c
3575# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3576# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3577
553bd149
ZW
3578#define DISP_ARB_CTL 0x45000
3579#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3580#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3581#define GEN7_MSG_CTL 0x45010
3582#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3583#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3584
e4e0c058 3585/* GEN7 chicken */
d71de14d
KG
3586#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3587# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3588
e4e0c058
ED
3589#define GEN7_L3CNTLREG1 0xB01C
3590#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3591#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3592
3593#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3594#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3595
61939d97
JB
3596#define GEN7_L3SQCREG4 0xb034
3597#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3598
db099c8f
ED
3599/* WaCatErrorRejectionIssue */
3600#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3601#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3602
79f689aa
PZ
3603#define HSW_FUSE_STRAP 0x42014
3604#define HSW_CDCLK_LIMIT (1 << 24)
3605
b9055052
ZW
3606/* PCH */
3607
23e81d69 3608/* south display engine interrupt: IBX */
776ad806
JB
3609#define SDE_AUDIO_POWER_D (1 << 27)
3610#define SDE_AUDIO_POWER_C (1 << 26)
3611#define SDE_AUDIO_POWER_B (1 << 25)
3612#define SDE_AUDIO_POWER_SHIFT (25)
3613#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3614#define SDE_GMBUS (1 << 24)
3615#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3616#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3617#define SDE_AUDIO_HDCP_MASK (3 << 22)
3618#define SDE_AUDIO_TRANSB (1 << 21)
3619#define SDE_AUDIO_TRANSA (1 << 20)
3620#define SDE_AUDIO_TRANS_MASK (3 << 20)
3621#define SDE_POISON (1 << 19)
3622/* 18 reserved */
3623#define SDE_FDI_RXB (1 << 17)
3624#define SDE_FDI_RXA (1 << 16)
3625#define SDE_FDI_MASK (3 << 16)
3626#define SDE_AUXD (1 << 15)
3627#define SDE_AUXC (1 << 14)
3628#define SDE_AUXB (1 << 13)
3629#define SDE_AUX_MASK (7 << 13)
3630/* 12 reserved */
b9055052
ZW
3631#define SDE_CRT_HOTPLUG (1 << 11)
3632#define SDE_PORTD_HOTPLUG (1 << 10)
3633#define SDE_PORTC_HOTPLUG (1 << 9)
3634#define SDE_PORTB_HOTPLUG (1 << 8)
3635#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3636#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3637 SDE_SDVOB_HOTPLUG | \
3638 SDE_PORTB_HOTPLUG | \
3639 SDE_PORTC_HOTPLUG | \
3640 SDE_PORTD_HOTPLUG)
776ad806
JB
3641#define SDE_TRANSB_CRC_DONE (1 << 5)
3642#define SDE_TRANSB_CRC_ERR (1 << 4)
3643#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3644#define SDE_TRANSA_CRC_DONE (1 << 2)
3645#define SDE_TRANSA_CRC_ERR (1 << 1)
3646#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3647#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3648
3649/* south display engine interrupt: CPT/PPT */
3650#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3651#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3652#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3653#define SDE_AUDIO_POWER_SHIFT_CPT 29
3654#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3655#define SDE_AUXD_CPT (1 << 27)
3656#define SDE_AUXC_CPT (1 << 26)
3657#define SDE_AUXB_CPT (1 << 25)
3658#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3659#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3660#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3661#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3662#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3663#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3664#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3665 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3666 SDE_PORTD_HOTPLUG_CPT | \
3667 SDE_PORTC_HOTPLUG_CPT | \
3668 SDE_PORTB_HOTPLUG_CPT)
23e81d69
AJ
3669#define SDE_GMBUS_CPT (1 << 17)
3670#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3671#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3672#define SDE_FDI_RXC_CPT (1 << 8)
3673#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3674#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3675#define SDE_FDI_RXB_CPT (1 << 4)
3676#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3677#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3678#define SDE_FDI_RXA_CPT (1 << 0)
3679#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3680 SDE_AUDIO_CP_REQ_B_CPT | \
3681 SDE_AUDIO_CP_REQ_A_CPT)
3682#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3683 SDE_AUDIO_CP_CHG_B_CPT | \
3684 SDE_AUDIO_CP_CHG_A_CPT)
3685#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3686 SDE_FDI_RXB_CPT | \
3687 SDE_FDI_RXA_CPT)
b9055052
ZW
3688
3689#define SDEISR 0xc4000
3690#define SDEIMR 0xc4004
3691#define SDEIIR 0xc4008
3692#define SDEIER 0xc400c
3693
3694/* digital port hotplug */
7fe0b973 3695#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3696#define PORTD_HOTPLUG_ENABLE (1 << 20)
3697#define PORTD_PULSE_DURATION_2ms (0)
3698#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3699#define PORTD_PULSE_DURATION_6ms (2 << 18)
3700#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3701#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
3702#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3703#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3704#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3705#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
3706#define PORTC_HOTPLUG_ENABLE (1 << 12)
3707#define PORTC_PULSE_DURATION_2ms (0)
3708#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3709#define PORTC_PULSE_DURATION_6ms (2 << 10)
3710#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3711#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
3712#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3713#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3714#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3715#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
3716#define PORTB_HOTPLUG_ENABLE (1 << 4)
3717#define PORTB_PULSE_DURATION_2ms (0)
3718#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3719#define PORTB_PULSE_DURATION_6ms (2 << 2)
3720#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3721#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
3722#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3723#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3724#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3725#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3726
3727#define PCH_GPIOA 0xc5010
3728#define PCH_GPIOB 0xc5014
3729#define PCH_GPIOC 0xc5018
3730#define PCH_GPIOD 0xc501c
3731#define PCH_GPIOE 0xc5020
3732#define PCH_GPIOF 0xc5024
3733
f0217c42
EA
3734#define PCH_GMBUS0 0xc5100
3735#define PCH_GMBUS1 0xc5104
3736#define PCH_GMBUS2 0xc5108
3737#define PCH_GMBUS3 0xc510c
3738#define PCH_GMBUS4 0xc5110
3739#define PCH_GMBUS5 0xc5120
3740
9db4a9c7
JB
3741#define _PCH_DPLL_A 0xc6014
3742#define _PCH_DPLL_B 0xc6018
ee7b9f93 3743#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3744
9db4a9c7 3745#define _PCH_FPA0 0xc6040
c1858123 3746#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3747#define _PCH_FPA1 0xc6044
3748#define _PCH_FPB0 0xc6048
3749#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3750#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3751#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3752
3753#define PCH_DPLL_TEST 0xc606c
3754
3755#define PCH_DREF_CONTROL 0xC6200
3756#define DREF_CONTROL_MASK 0x7fc3
3757#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3758#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3759#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3760#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3761#define DREF_SSC_SOURCE_DISABLE (0<<11)
3762#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3763#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3764#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3765#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3766#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3767#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3768#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3769#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3770#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3771#define DREF_SSC4_DOWNSPREAD (0<<6)
3772#define DREF_SSC4_CENTERSPREAD (1<<6)
3773#define DREF_SSC1_DISABLE (0<<1)
3774#define DREF_SSC1_ENABLE (1<<1)
3775#define DREF_SSC4_DISABLE (0)
3776#define DREF_SSC4_ENABLE (1)
3777
3778#define PCH_RAWCLK_FREQ 0xc6204
3779#define FDL_TP1_TIMER_SHIFT 12
3780#define FDL_TP1_TIMER_MASK (3<<12)
3781#define FDL_TP2_TIMER_SHIFT 10
3782#define FDL_TP2_TIMER_MASK (3<<10)
3783#define RAWCLK_FREQ_MASK 0x3ff
3784
3785#define PCH_DPLL_TMR_CFG 0xc6208
3786
3787#define PCH_SSC4_PARMS 0xc6210
3788#define PCH_SSC4_AUX_PARMS 0xc6214
3789
8db9d77b
ZW
3790#define PCH_DPLL_SEL 0xc7000
3791#define TRANSA_DPLL_ENABLE (1<<3)
3792#define TRANSA_DPLLB_SEL (1<<0)
3793#define TRANSA_DPLLA_SEL 0
3794#define TRANSB_DPLL_ENABLE (1<<7)
3795#define TRANSB_DPLLB_SEL (1<<4)
3796#define TRANSB_DPLLA_SEL (0)
3797#define TRANSC_DPLL_ENABLE (1<<11)
3798#define TRANSC_DPLLB_SEL (1<<8)
3799#define TRANSC_DPLLA_SEL (0)
3800
b9055052
ZW
3801/* transcoder */
3802
9db4a9c7 3803#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3804#define TRANS_HTOTAL_SHIFT 16
3805#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3806#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3807#define TRANS_HBLANK_END_SHIFT 16
3808#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3809#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3810#define TRANS_HSYNC_END_SHIFT 16
3811#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3812#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3813#define TRANS_VTOTAL_SHIFT 16
3814#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3815#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3816#define TRANS_VBLANK_END_SHIFT 16
3817#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3818#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3819#define TRANS_VSYNC_END_SHIFT 16
3820#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3821#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3822
9db4a9c7
JB
3823#define _TRANSA_DATA_M1 0xe0030
3824#define _TRANSA_DATA_N1 0xe0034
3825#define _TRANSA_DATA_M2 0xe0038
3826#define _TRANSA_DATA_N2 0xe003c
3827#define _TRANSA_DP_LINK_M1 0xe0040
3828#define _TRANSA_DP_LINK_N1 0xe0044
3829#define _TRANSA_DP_LINK_M2 0xe0048
3830#define _TRANSA_DP_LINK_N2 0xe004c
3831
b055c8f3
JB
3832/* Per-transcoder DIP controls */
3833
3834#define _VIDEO_DIP_CTL_A 0xe0200
3835#define _VIDEO_DIP_DATA_A 0xe0208
3836#define _VIDEO_DIP_GCP_A 0xe0210
3837
3838#define _VIDEO_DIP_CTL_B 0xe1200
3839#define _VIDEO_DIP_DATA_B 0xe1208
3840#define _VIDEO_DIP_GCP_B 0xe1210
3841
3842#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3843#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3844#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3845
b906487c
VS
3846#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3847#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3848#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 3849
b906487c
VS
3850#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3851#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3852#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
3853
3854#define VLV_TVIDEO_DIP_CTL(pipe) \
3855 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3856#define VLV_TVIDEO_DIP_DATA(pipe) \
3857 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3858#define VLV_TVIDEO_DIP_GCP(pipe) \
3859 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3860
8c5f5f7c
ED
3861/* Haswell DIP controls */
3862#define HSW_VIDEO_DIP_CTL_A 0x60200
3863#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3864#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3865#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3866#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3867#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3868#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3869#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3870#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3871#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3872#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3873#define HSW_VIDEO_DIP_GCP_A 0x60210
3874
3875#define HSW_VIDEO_DIP_CTL_B 0x61200
3876#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3877#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3878#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3879#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3880#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3881#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3882#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3883#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3884#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3885#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3886#define HSW_VIDEO_DIP_GCP_B 0x61210
3887
7d9bcebe
RV
3888#define HSW_TVIDEO_DIP_CTL(trans) \
3889 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3890#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
3891 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3892#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
3893 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3894#define HSW_TVIDEO_DIP_GCP(trans) \
3895 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3896#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
3897 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 3898
9db4a9c7
JB
3899#define _TRANS_HTOTAL_B 0xe1000
3900#define _TRANS_HBLANK_B 0xe1004
3901#define _TRANS_HSYNC_B 0xe1008
3902#define _TRANS_VTOTAL_B 0xe100c
3903#define _TRANS_VBLANK_B 0xe1010
3904#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3905#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3906
3907#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3908#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3909#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3910#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3911#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3912#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3913#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3914 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3915
3916#define _TRANSB_DATA_M1 0xe1030
3917#define _TRANSB_DATA_N1 0xe1034
3918#define _TRANSB_DATA_M2 0xe1038
3919#define _TRANSB_DATA_N2 0xe103c
3920#define _TRANSB_DP_LINK_M1 0xe1040
3921#define _TRANSB_DP_LINK_N1 0xe1044
3922#define _TRANSB_DP_LINK_M2 0xe1048
3923#define _TRANSB_DP_LINK_N2 0xe104c
3924
3925#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3926#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3927#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3928#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3929#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3930#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3931#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3932#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3933
3934#define _TRANSACONF 0xf0008
3935#define _TRANSBCONF 0xf1008
3936#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3937#define TRANS_DISABLE (0<<31)
3938#define TRANS_ENABLE (1<<31)
3939#define TRANS_STATE_MASK (1<<30)
3940#define TRANS_STATE_DISABLE (0<<30)
3941#define TRANS_STATE_ENABLE (1<<30)
3942#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3943#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3944#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3945#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 3946#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3947#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3948#define TRANS_INTERLACED (3<<21)
7c26e5c6 3949#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3950#define TRANS_8BPC (0<<5)
3951#define TRANS_10BPC (1<<5)
3952#define TRANS_6BPC (2<<5)
3953#define TRANS_12BPC (3<<5)
3954
ce40141f
DV
3955#define _TRANSA_CHICKEN1 0xf0060
3956#define _TRANSB_CHICKEN1 0xf1060
3957#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3958#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
3959#define _TRANSA_CHICKEN2 0xf0064
3960#define _TRANSB_CHICKEN2 0xf1064
3961#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
3962#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3963#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
3964#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
3965#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
3966#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 3967
291427f5
JB
3968#define SOUTH_CHICKEN1 0xc2000
3969#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3970#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
3971#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3972#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3973#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 3974#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
3975#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3976#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3977#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 3978
9db4a9c7
JB
3979#define _FDI_RXA_CHICKEN 0xc200c
3980#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3981#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3982#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3983#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3984
382b0936
JB
3985#define SOUTH_DSPCLK_GATE_D 0xc2020
3986#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 3987#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 3988
b9055052 3989/* CPU: FDI_TX */
9db4a9c7
JB
3990#define _FDI_TXA_CTL 0x60100
3991#define _FDI_TXB_CTL 0x61100
3992#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3993#define FDI_TX_DISABLE (0<<31)
3994#define FDI_TX_ENABLE (1<<31)
3995#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3996#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3997#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3998#define FDI_LINK_TRAIN_NONE (3<<28)
3999#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4000#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4001#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4002#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4003#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4004#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4005#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4006#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4007/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4008 SNB has different settings. */
4009/* SNB A-stepping */
4010#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4011#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4012#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4013#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4014/* SNB B-stepping */
4015#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4016#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4017#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4018#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4019#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
4020#define FDI_DP_PORT_WIDTH_X1 (0<<19)
4021#define FDI_DP_PORT_WIDTH_X2 (1<<19)
4022#define FDI_DP_PORT_WIDTH_X3 (2<<19)
4023#define FDI_DP_PORT_WIDTH_X4 (3<<19)
4024#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4025/* Ironlake: hardwired to 1 */
b9055052 4026#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4027
4028/* Ivybridge has different bits for lolz */
4029#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4030#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4031#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4032#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4033
b9055052 4034/* both Tx and Rx */
c4f9c4c2 4035#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4036#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4037#define FDI_SCRAMBLING_ENABLE (0<<7)
4038#define FDI_SCRAMBLING_DISABLE (1<<7)
4039
4040/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4041#define _FDI_RXA_CTL 0xf000c
4042#define _FDI_RXB_CTL 0xf100c
4043#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4044#define FDI_RX_ENABLE (1<<31)
b9055052 4045/* train, dp width same as FDI_TX */
357555c0
JB
4046#define FDI_FS_ERRC_ENABLE (1<<27)
4047#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052 4048#define FDI_DP_PORT_WIDTH_X8 (7<<19)
68d18ad7 4049#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4050#define FDI_8BPC (0<<16)
4051#define FDI_10BPC (1<<16)
4052#define FDI_6BPC (2<<16)
4053#define FDI_12BPC (3<<16)
3e68320e 4054#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4055#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4056#define FDI_RX_PLL_ENABLE (1<<13)
4057#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4058#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4059#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4060#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4061#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4062#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4063/* CPT */
4064#define FDI_AUTO_TRAINING (1<<10)
4065#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4066#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4067#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4068#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4069#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
4070/* LPT */
4071#define FDI_PORT_WIDTH_2X_LPT (1<<19)
4072#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 4073
04945641
PZ
4074#define _FDI_RXA_MISC 0xf0010
4075#define _FDI_RXB_MISC 0xf1010
4076#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4077#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4078#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4079#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4080#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4081#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4082#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4083#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4084
9db4a9c7
JB
4085#define _FDI_RXA_TUSIZE1 0xf0030
4086#define _FDI_RXA_TUSIZE2 0xf0038
4087#define _FDI_RXB_TUSIZE1 0xf1030
4088#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4089#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4090#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4091
4092/* FDI_RX interrupt register format */
4093#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4094#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4095#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4096#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4097#define FDI_RX_FS_CODE_ERR (1<<6)
4098#define FDI_RX_FE_CODE_ERR (1<<5)
4099#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4100#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4101#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4102#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4103#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4104
9db4a9c7
JB
4105#define _FDI_RXA_IIR 0xf0014
4106#define _FDI_RXA_IMR 0xf0018
4107#define _FDI_RXB_IIR 0xf1014
4108#define _FDI_RXB_IMR 0xf1018
4109#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4110#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4111
4112#define FDI_PLL_CTL_1 0xfe000
4113#define FDI_PLL_CTL_2 0xfe004
4114
b9055052
ZW
4115#define PCH_LVDS 0xe1180
4116#define LVDS_DETECTED (1 << 1)
4117
98364379 4118/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4119#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4120#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4121#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4122#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4123#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4124
4125#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4126#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4127#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4128#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4129#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4130
453c5420
JB
4131#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4132#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4133#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4134 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4135#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4136 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4137#define VLV_PIPE_PP_DIVISOR(pipe) \
4138 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4139
b9055052
ZW
4140#define PCH_PP_STATUS 0xc7200
4141#define PCH_PP_CONTROL 0xc7204
4a655f04 4142#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4143#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4144#define EDP_FORCE_VDD (1 << 3)
4145#define EDP_BLC_ENABLE (1 << 2)
4146#define PANEL_POWER_RESET (1 << 1)
4147#define PANEL_POWER_OFF (0 << 0)
4148#define PANEL_POWER_ON (1 << 0)
4149#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4150#define PANEL_PORT_SELECT_MASK (3 << 30)
4151#define PANEL_PORT_SELECT_LVDS (0 << 30)
4152#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4153#define EDP_PANEL (1 << 30)
f01eca2e
KP
4154#define PANEL_PORT_SELECT_DPC (2 << 30)
4155#define PANEL_PORT_SELECT_DPD (3 << 30)
4156#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4157#define PANEL_POWER_UP_DELAY_SHIFT 16
4158#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4159#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4160
b9055052 4161#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4162#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4163#define PANEL_POWER_PORT_LVDS (0 << 30)
4164#define PANEL_POWER_PORT_DP_A (1 << 30)
4165#define PANEL_POWER_PORT_DP_C (2 << 30)
4166#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4167#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4168#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4169#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4170#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4171
b9055052 4172#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4173#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4174#define PP_REFERENCE_DIVIDER_SHIFT 8
4175#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4176#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4177
5eb08b69
ZW
4178#define PCH_DP_B 0xe4100
4179#define PCH_DPB_AUX_CH_CTL 0xe4110
4180#define PCH_DPB_AUX_CH_DATA1 0xe4114
4181#define PCH_DPB_AUX_CH_DATA2 0xe4118
4182#define PCH_DPB_AUX_CH_DATA3 0xe411c
4183#define PCH_DPB_AUX_CH_DATA4 0xe4120
4184#define PCH_DPB_AUX_CH_DATA5 0xe4124
4185
4186#define PCH_DP_C 0xe4200
4187#define PCH_DPC_AUX_CH_CTL 0xe4210
4188#define PCH_DPC_AUX_CH_DATA1 0xe4214
4189#define PCH_DPC_AUX_CH_DATA2 0xe4218
4190#define PCH_DPC_AUX_CH_DATA3 0xe421c
4191#define PCH_DPC_AUX_CH_DATA4 0xe4220
4192#define PCH_DPC_AUX_CH_DATA5 0xe4224
4193
4194#define PCH_DP_D 0xe4300
4195#define PCH_DPD_AUX_CH_CTL 0xe4310
4196#define PCH_DPD_AUX_CH_DATA1 0xe4314
4197#define PCH_DPD_AUX_CH_DATA2 0xe4318
4198#define PCH_DPD_AUX_CH_DATA3 0xe431c
4199#define PCH_DPD_AUX_CH_DATA4 0xe4320
4200#define PCH_DPD_AUX_CH_DATA5 0xe4324
4201
8db9d77b
ZW
4202/* CPT */
4203#define PORT_TRANS_A_SEL_CPT 0
4204#define PORT_TRANS_B_SEL_CPT (1<<29)
4205#define PORT_TRANS_C_SEL_CPT (2<<29)
4206#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4207#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4208#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4209#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4210
4211#define TRANS_DP_CTL_A 0xe0300
4212#define TRANS_DP_CTL_B 0xe1300
4213#define TRANS_DP_CTL_C 0xe2300
23670b32 4214#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4215#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4216#define TRANS_DP_PORT_SEL_B (0<<29)
4217#define TRANS_DP_PORT_SEL_C (1<<29)
4218#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4219#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4220#define TRANS_DP_PORT_SEL_MASK (3<<29)
4221#define TRANS_DP_AUDIO_ONLY (1<<26)
4222#define TRANS_DP_ENH_FRAMING (1<<18)
4223#define TRANS_DP_8BPC (0<<9)
4224#define TRANS_DP_10BPC (1<<9)
4225#define TRANS_DP_6BPC (2<<9)
4226#define TRANS_DP_12BPC (3<<9)
220cad3c 4227#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4228#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4229#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4230#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4231#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4232#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4233
4234/* SNB eDP training params */
4235/* SNB A-stepping */
4236#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4237#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4238#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4239#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4240/* SNB B-stepping */
3c5a62b5
YL
4241#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4242#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4243#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4244#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4245#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4246#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4247
1a2eb460
KP
4248/* IVB */
4249#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4250#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4251#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4252#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4253#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4254#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4255#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4256
4257/* legacy values */
4258#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4259#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4260#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4261#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4262#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4263
4264#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4265
cae5852d 4266#define FORCEWAKE 0xA18C
575155a9
JB
4267#define FORCEWAKE_VLV 0x1300b0
4268#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4269#define FORCEWAKE_MEDIA_VLV 0x1300b8
4270#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4271#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4272#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4273#define VLV_GTLC_WAKE_CTRL 0x130090
4274#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4275#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4276#define FORCEWAKE_KERNEL 0x1
4277#define FORCEWAKE_USER 0x2
8d715f00
KP
4278#define FORCEWAKE_MT_ACK 0x130040
4279#define ECOBUS 0xa180
4280#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4281
dd202c6d
BW
4282#define GTFIFODBG 0x120000
4283#define GT_FIFO_CPU_ERROR_MASK 7
4284#define GT_FIFO_OVFERR (1<<2)
4285#define GT_FIFO_IAWRERR (1<<1)
4286#define GT_FIFO_IARDERR (1<<0)
4287
91355834 4288#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4289#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4290
80e829fa
DV
4291#define GEN6_UCGCTL1 0x9400
4292# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4293# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4294
406478dc 4295#define GEN6_UCGCTL2 0x9404
0f846f81 4296# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4297# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4298# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4299# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4300# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4301
e3f33d46
JB
4302#define GEN7_UCGCTL4 0x940c
4303#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4304
3b8d8d91 4305#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4306#define GEN6_TURBO_DISABLE (1<<31)
4307#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4308#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4309#define GEN6_OFFSET(x) ((x)<<19)
4310#define GEN6_AGGRESSIVE_TURBO (0<<15)
4311#define GEN6_RC_VIDEO_FREQ 0xA00C
4312#define GEN6_RC_CONTROL 0xA090
4313#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4314#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4315#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4316#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4317#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4318#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4319#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4320#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4321#define GEN6_RP_DOWN_TIMEOUT 0xA010
4322#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4323#define GEN6_RPSTAT1 0xA01C
ccab5c82 4324#define GEN6_CAGF_SHIFT 8
f82855d3 4325#define HSW_CAGF_SHIFT 7
ccab5c82 4326#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4327#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4328#define GEN6_RP_CONTROL 0xA024
4329#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4330#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4331#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4332#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4333#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4334#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4335#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4336#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4337#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4338#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4339#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4340#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4341#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4342#define GEN6_RP_UP_THRESHOLD 0xA02C
4343#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4344#define GEN6_RP_CUR_UP_EI 0xA050
4345#define GEN6_CURICONT_MASK 0xffffff
4346#define GEN6_RP_CUR_UP 0xA054
4347#define GEN6_CURBSYTAVG_MASK 0xffffff
4348#define GEN6_RP_PREV_UP 0xA058
4349#define GEN6_RP_CUR_DOWN_EI 0xA05C
4350#define GEN6_CURIAVG_MASK 0xffffff
4351#define GEN6_RP_CUR_DOWN 0xA060
4352#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4353#define GEN6_RP_UP_EI 0xA068
4354#define GEN6_RP_DOWN_EI 0xA06C
4355#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4356#define GEN6_RC_STATE 0xA094
4357#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4358#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4359#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4360#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4361#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4362#define GEN6_RC_SLEEP 0xA0B0
4363#define GEN6_RC1e_THRESHOLD 0xA0B4
4364#define GEN6_RC6_THRESHOLD 0xA0B8
4365#define GEN6_RC6p_THRESHOLD 0xA0BC
4366#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4367#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4368
4369#define GEN6_PMISR 0x44020
4912d041 4370#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4371#define GEN6_PMIIR 0x44028
4372#define GEN6_PMIER 0x4402C
4373#define GEN6_PM_MBOX_EVENT (1<<25)
4374#define GEN6_PM_THERMAL_EVENT (1<<24)
4375#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4376#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4377#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4378#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4379#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4380#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4381 GEN6_PM_RP_DOWN_THRESHOLD | \
4382 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4383
cce66a28
BW
4384#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4385#define GEN6_GT_GFX_RC6 0x138108
4386#define GEN6_GT_GFX_RC6p 0x13810C
4387#define GEN6_GT_GFX_RC6pp 0x138110
4388
8fd26859
CW
4389#define GEN6_PCODE_MAILBOX 0x138124
4390#define GEN6_PCODE_READY (1<<31)
a6044e23 4391#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4392#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4393#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4394#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4395#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4396#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4397#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4398#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4399#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4400#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4401
a0e4e199
JB
4402#define VLV_IOSF_DOORBELL_REQ 0x182100
4403#define IOSF_DEVFN_SHIFT 24
4404#define IOSF_OPCODE_SHIFT 16
4405#define IOSF_PORT_SHIFT 8
4406#define IOSF_BYTE_ENABLES_SHIFT 4
4407#define IOSF_BAR_SHIFT 1
4408#define IOSF_SB_BUSY (1<<0)
4409#define IOSF_PORT_PUNIT 0x4
0a073b84 4410#define IOSF_PORT_NC 0x11
a0e4e199
JB
4411#define VLV_IOSF_DATA 0x182104
4412#define VLV_IOSF_ADDR 0x182108
4413
4414#define PUNIT_OPCODE_REG_READ 6
4415#define PUNIT_OPCODE_REG_WRITE 7
4416
0a073b84
JB
4417#define PUNIT_REG_GPU_LFM 0xd3
4418#define PUNIT_REG_GPU_FREQ_REQ 0xd4
4419#define PUNIT_REG_GPU_FREQ_STS 0xd8
4420#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
4421
4422#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
4423#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
4424
4425#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
4426#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
4427#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
4428#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
4429#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
4430#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
4431#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
4432#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
4433#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
4434#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
4435
4d85529d
BW
4436#define GEN6_GT_CORE_STATUS 0x138060
4437#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4438#define GEN6_RCn_MASK 7
4439#define GEN6_RC0 0
4440#define GEN6_RC3 2
4441#define GEN6_RC6 3
4442#define GEN6_RC7 4
4443
e3689190
BW
4444#define GEN7_MISCCPCTL (0x9424)
4445#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4446
4447/* IVYBRIDGE DPF */
4448#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4449#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4450#define GEN7_PARITY_ERROR_VALID (1<<13)
4451#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4452#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4453#define GEN7_PARITY_ERROR_ROW(reg) \
4454 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4455#define GEN7_PARITY_ERROR_BANK(reg) \
4456 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4457#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4458 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4459#define GEN7_L3CDERRST1_ENABLE (1<<7)
4460
b9524a1e
BW
4461#define GEN7_L3LOG_BASE 0xB070
4462#define GEN7_L3LOG_SIZE 0x80
4463
12f3382b
JB
4464#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4465#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4466#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4467#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4468
8ab43976
JB
4469#define GEN7_ROW_CHICKEN2 0xe4f4
4470#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4471#define DOP_CLOCK_GATING_DISABLE (1<<0)
4472
f4ba9f81 4473#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4474#define INTEL_AUDIO_DEVCL 0x808629FB
4475#define INTEL_AUDIO_DEVBLC 0x80862801
4476#define INTEL_AUDIO_DEVCTG 0x80862802
4477
4478#define G4X_AUD_CNTL_ST 0x620B4
4479#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4480#define G4X_ELDV_DEVCTG (1 << 14)
4481#define G4X_ELD_ADDR (0xf << 5)
4482#define G4X_ELD_ACK (1 << 4)
4483#define G4X_HDMIW_HDMIEDID 0x6210C
4484
1202b4c6 4485#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4486#define IBX_HDMIW_HDMIEDID_B 0xE2150
4487#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4488 IBX_HDMIW_HDMIEDID_A, \
4489 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4490#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4491#define IBX_AUD_CNTL_ST_B 0xE21B4
4492#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4493 IBX_AUD_CNTL_ST_A, \
4494 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4495#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4496#define IBX_ELD_ADDRESS (0x1f << 5)
4497#define IBX_ELD_ACK (1 << 4)
4498#define IBX_AUD_CNTL_ST2 0xE20C0
4499#define IBX_ELD_VALIDB (1 << 0)
4500#define IBX_CP_READYB (1 << 1)
4501
4502#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4503#define CPT_HDMIW_HDMIEDID_B 0xE5150
4504#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4505 CPT_HDMIW_HDMIEDID_A, \
4506 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4507#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4508#define CPT_AUD_CNTL_ST_B 0xE51B4
4509#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4510 CPT_AUD_CNTL_ST_A, \
4511 CPT_AUD_CNTL_ST_B)
1202b4c6 4512#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4513
ae662d31
EA
4514/* These are the 4 32-bit write offset registers for each stream
4515 * output buffer. It determines the offset from the
4516 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4517 */
4518#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4519
b6daa025 4520#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4521#define IBX_AUD_CONFIG_B 0xe2100
4522#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4523 IBX_AUD_CONFIG_A, \
4524 IBX_AUD_CONFIG_B)
b6daa025 4525#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4526#define CPT_AUD_CONFIG_B 0xe5100
4527#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4528 CPT_AUD_CONFIG_A, \
4529 CPT_AUD_CONFIG_B)
b6daa025
WF
4530#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4531#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4532#define AUD_CONFIG_UPPER_N_SHIFT 20
4533#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4534#define AUD_CONFIG_LOWER_N_SHIFT 4
4535#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4536#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4537#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4538#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4539
9a78b6cc
WX
4540/* HSW Audio */
4541#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4542#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4543#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4544 HSW_AUD_CONFIG_A, \
4545 HSW_AUD_CONFIG_B)
4546
4547#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4548#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4549#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4550 HSW_AUD_MISC_CTRL_A, \
4551 HSW_AUD_MISC_CTRL_B)
4552
4553#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4554#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4555#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4556 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4557 HSW_AUD_DIP_ELD_CTRL_ST_B)
4558
4559/* Audio Digital Converter */
4560#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4561#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4562#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4563 HSW_AUD_DIG_CNVT_1, \
4564 HSW_AUD_DIG_CNVT_2)
9b138a83 4565#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4566
4567#define HSW_AUD_EDID_DATA_A 0x65050
4568#define HSW_AUD_EDID_DATA_B 0x65150
4569#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4570 HSW_AUD_EDID_DATA_A, \
4571 HSW_AUD_EDID_DATA_B)
4572
4573#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4574#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4575#define AUDIO_INACTIVE_C (1<<11)
4576#define AUDIO_INACTIVE_B (1<<7)
4577#define AUDIO_INACTIVE_A (1<<3)
4578#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4579#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4580#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4581#define AUDIO_ELD_VALID_A (1<<0)
4582#define AUDIO_ELD_VALID_B (1<<4)
4583#define AUDIO_ELD_VALID_C (1<<8)
4584#define AUDIO_CP_READY_A (1<<1)
4585#define AUDIO_CP_READY_B (1<<5)
4586#define AUDIO_CP_READY_C (1<<9)
4587
9eb3a752 4588/* HSW Power Wells */
fa42e23c
PZ
4589#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4590#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4591#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4592#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5e49cea6
PZ
4593#define HSW_PWR_WELL_ENABLE (1<<31)
4594#define HSW_PWR_WELL_STATE (1<<30)
4595#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4596#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4597#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4598#define HSW_PWR_WELL_FORCE_ON (1<<19)
4599#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4600
e7e104c3 4601/* Per-pipe DDI Function Control */
ad80a810
PZ
4602#define TRANS_DDI_FUNC_CTL_A 0x60400
4603#define TRANS_DDI_FUNC_CTL_B 0x61400
4604#define TRANS_DDI_FUNC_CTL_C 0x62400
4605#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4606#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4607 TRANS_DDI_FUNC_CTL_B)
4608#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4609/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4610#define TRANS_DDI_PORT_MASK (7<<28)
4611#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4612#define TRANS_DDI_PORT_NONE (0<<28)
4613#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4614#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4615#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4616#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4617#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4618#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4619#define TRANS_DDI_BPC_MASK (7<<20)
4620#define TRANS_DDI_BPC_8 (0<<20)
4621#define TRANS_DDI_BPC_10 (1<<20)
4622#define TRANS_DDI_BPC_6 (2<<20)
4623#define TRANS_DDI_BPC_12 (3<<20)
4624#define TRANS_DDI_PVSYNC (1<<17)
4625#define TRANS_DDI_PHSYNC (1<<16)
4626#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4627#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4628#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4629#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4630#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4631#define TRANS_DDI_BFI_ENABLE (1<<4)
4632#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4633#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4634#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
e7e104c3 4635
0e87f667
ED
4636/* DisplayPort Transport Control */
4637#define DP_TP_CTL_A 0x64040
4638#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4639#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4640#define DP_TP_CTL_ENABLE (1<<31)
4641#define DP_TP_CTL_MODE_SST (0<<27)
4642#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4643#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4644#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4645#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4646#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4647#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4648#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4649#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4650#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4651#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4652
e411b2c1
ED
4653/* DisplayPort Transport Status */
4654#define DP_TP_STATUS_A 0x64044
4655#define DP_TP_STATUS_B 0x64144
5e49cea6 4656#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4657#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4658#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4659
03f896a1
ED
4660/* DDI Buffer Control */
4661#define DDI_BUF_CTL_A 0x64000
4662#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4663#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4664#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4665#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4666#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4667#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4668#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4669#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4670#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4671#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4672#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4673#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4674#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4675#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4676#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4677#define DDI_A_4_LANES (1<<4)
5e49cea6
PZ
4678#define DDI_PORT_WIDTH_X1 (0<<1)
4679#define DDI_PORT_WIDTH_X2 (1<<1)
4680#define DDI_PORT_WIDTH_X4 (3<<1)
03f896a1
ED
4681#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4682
bb879a44
ED
4683/* DDI Buffer Translations */
4684#define DDI_BUF_TRANS_A 0x64E00
4685#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4686#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4687
7501a4d8
ED
4688/* Sideband Interface (SBI) is programmed indirectly, via
4689 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4690 * which contains the payload */
5e49cea6
PZ
4691#define SBI_ADDR 0xC6000
4692#define SBI_DATA 0xC6004
7501a4d8 4693#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4694#define SBI_CTL_DEST_ICLK (0x0<<16)
4695#define SBI_CTL_DEST_MPHY (0x1<<16)
4696#define SBI_CTL_OP_IORD (0x2<<8)
4697#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4698#define SBI_CTL_OP_CRRD (0x6<<8)
4699#define SBI_CTL_OP_CRWR (0x7<<8)
4700#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4701#define SBI_RESPONSE_SUCCESS (0x0<<1)
4702#define SBI_BUSY (0x1<<0)
4703#define SBI_READY (0x0<<0)
52f025ef 4704
ccf1c867 4705/* SBI offsets */
5e49cea6 4706#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4707#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4708#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4709#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4710#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4711#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4712#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4713#define SBI_SSCCTL 0x020c
ccf1c867 4714#define SBI_SSCCTL6 0x060C
dde86e2d 4715#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 4716#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4717#define SBI_SSCAUXDIV6 0x0610
4718#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4719#define SBI_DBUFF0 0x2a00
dde86e2d 4720#define SBI_DBUFF0_ENABLE (1<<0)
ccf1c867 4721
52f025ef 4722/* LPT PIXCLK_GATE */
5e49cea6 4723#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4724#define PIXCLK_GATE_UNGATE (1<<0)
4725#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4726
e93ea06a 4727/* SPLL */
5e49cea6 4728#define SPLL_CTL 0x46020
e93ea06a 4729#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4730#define SPLL_PLL_SSC (1<<28)
4731#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
4732#define SPLL_PLL_FREQ_810MHz (0<<26)
4733#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 4734
4dffc404 4735/* WRPLL */
5e49cea6
PZ
4736#define WRPLL_CTL1 0x46040
4737#define WRPLL_CTL2 0x46060
4738#define WRPLL_PLL_ENABLE (1<<31)
4739#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 4740#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 4741#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 4742/* WRPLL divider programming */
5e49cea6
PZ
4743#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4744#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4745#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4746
fec9181c
ED
4747/* Port clock selection */
4748#define PORT_CLK_SEL_A 0x46100
4749#define PORT_CLK_SEL_B 0x46104
5e49cea6 4750#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
4751#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4752#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4753#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 4754#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
4755#define PORT_CLK_SEL_WRPLL1 (4<<29)
4756#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 4757#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 4758
bb523fc0
PZ
4759/* Transcoder clock selection */
4760#define TRANS_CLK_SEL_A 0x46140
4761#define TRANS_CLK_SEL_B 0x46144
4762#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4763/* For each transcoder, we need to select the corresponding port clock */
4764#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4765#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 4766
c9809791
PZ
4767#define _TRANSA_MSA_MISC 0x60410
4768#define _TRANSB_MSA_MISC 0x61410
4769#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4770 _TRANSB_MSA_MISC)
4771#define TRANS_MSA_SYNC_CLK (1<<0)
4772#define TRANS_MSA_6_BPC (0<<5)
4773#define TRANS_MSA_8_BPC (1<<5)
4774#define TRANS_MSA_10_BPC (2<<5)
4775#define TRANS_MSA_12_BPC (3<<5)
4776#define TRANS_MSA_16_BPC (4<<5)
dae84799 4777
90e8d31c 4778/* LCPLL Control */
5e49cea6 4779#define LCPLL_CTL 0x130040
90e8d31c
ED
4780#define LCPLL_PLL_DISABLE (1<<31)
4781#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
4782#define LCPLL_CLK_FREQ_MASK (3<<26)
4783#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 4784#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 4785#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
79f689aa 4786#define LCPLL_CD_SOURCE_FCLK (1<<21)
90e8d31c 4787
69e94b7e
ED
4788/* Pipe WM_LINETIME - watermark line time */
4789#define PIPE_WM_LINETIME_A 0x45270
4790#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
4791#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4792 PIPE_WM_LINETIME_B)
4793#define PIPE_WM_LINETIME_MASK (0x1ff)
4794#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 4795#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 4796#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4797
4798/* SFUSE_STRAP */
5e49cea6 4799#define SFUSE_STRAP 0xc2014
96d6e350
ED
4800#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4801#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4802#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4803
1544d9d5
ED
4804#define WM_DBG 0x45280
4805#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4806#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4807#define WM_DBG_DISALLOW_SPRITE (1<<2)
4808
86d3efce
VS
4809/* pipe CSC */
4810#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4811#define _PIPE_A_CSC_COEFF_BY 0x49014
4812#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4813#define _PIPE_A_CSC_COEFF_BU 0x4901c
4814#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4815#define _PIPE_A_CSC_COEFF_BV 0x49024
4816#define _PIPE_A_CSC_MODE 0x49028
4817#define _PIPE_A_CSC_PREOFF_HI 0x49030
4818#define _PIPE_A_CSC_PREOFF_ME 0x49034
4819#define _PIPE_A_CSC_PREOFF_LO 0x49038
4820#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4821#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4822#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4823
4824#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4825#define _PIPE_B_CSC_COEFF_BY 0x49114
4826#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4827#define _PIPE_B_CSC_COEFF_BU 0x4911c
4828#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4829#define _PIPE_B_CSC_COEFF_BV 0x49124
4830#define _PIPE_B_CSC_MODE 0x49128
4831#define _PIPE_B_CSC_PREOFF_HI 0x49130
4832#define _PIPE_B_CSC_PREOFF_ME 0x49134
4833#define _PIPE_B_CSC_PREOFF_LO 0x49138
4834#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4835#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4836#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4837
4838#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4839#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4840#define CSC_MODE_YUV_TO_RGB (1 << 0)
4841
4842#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4843#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4844#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4845#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4846#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4847#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4848#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4849#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4850#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4851#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4852#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4853#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4854#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4855
585fb111 4856#endif /* _I915_REG_H_ */